intel_drv.h 72.0 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <linux/sched/clock.h>
32
#include <drm/i915_drm.h>
33
#include "i915_drv.h"
34 35
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
36
#include <drm/drm_encoder.h>
37
#include <drm/drm_fb_helper.h>
38
#include <drm/drm_dp_dual_mode_helper.h>
39
#include <drm/drm_dp_mst_helper.h>
40
#include <drm/drm_rect.h>
41
#include <drm/drm_atomic.h>
42

D
Daniel Vetter 已提交
43
/**
44
 * __wait_for - magic wait macro
D
Daniel Vetter 已提交
45
 *
46 47 48 49
 * Macro to help avoid open coding check/wait/timeout patterns. Note that it's
 * important that we check the condition again after having timed out, since the
 * timeout could be due to preemption or similar and we've never had a chance to
 * check the condition before the timeout.
D
Daniel Vetter 已提交
50
 */
51
#define __wait_for(OP, COND, US, Wmin, Wmax) ({ \
M
Mika Kuoppala 已提交
52
	const ktime_t end__ = ktime_add_ns(ktime_get_raw(), 1000ll * (US)); \
53
	long wait__ = (Wmin); /* recommended min for usleep is 10 us */	\
54
	int ret__;							\
55
	might_sleep();							\
56
	for (;;) {							\
M
Mika Kuoppala 已提交
57
		const bool expired__ = ktime_after(ktime_get_raw(), end__); \
58
		OP;							\
59 60
		/* Guarantee COND check prior to timeout */		\
		barrier();						\
61 62 63 64 65 66
		if (COND) {						\
			ret__ = 0;					\
			break;						\
		}							\
		if (expired__) {					\
			ret__ = -ETIMEDOUT;				\
67 68
			break;						\
		}							\
69 70 71
		usleep_range(wait__, wait__ * 2);			\
		if (wait__ < (Wmax))					\
			wait__ <<= 1;					\
72 73 74 75
	}								\
	ret__;								\
})

76 77 78
#define _wait_for(COND, US, Wmin, Wmax)	__wait_for(, (COND), (US), (Wmin), \
						   (Wmax))
#define wait_for(COND, MS)		_wait_for((COND), (MS) * 1000, 10, 1000)
T
Tvrtko Ursulin 已提交
79

80 81
/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
82
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
83
#else
84
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
85 86
#endif

87 88 89 90 91 92 93 94 95 96 97 98 99 100
#define _wait_for_atomic(COND, US, ATOMIC) \
({ \
	int cpu, ret, timeout = (US) * 1000; \
	u64 base; \
	_WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
	if (!(ATOMIC)) { \
		preempt_disable(); \
		cpu = smp_processor_id(); \
	} \
	base = local_clock(); \
	for (;;) { \
		u64 now = local_clock(); \
		if (!(ATOMIC)) \
			preempt_enable(); \
101 102
		/* Guarantee COND check prior to timeout */ \
		barrier(); \
103 104 105 106 107 108
		if (COND) { \
			ret = 0; \
			break; \
		} \
		if (now - base >= timeout) { \
			ret = -ETIMEDOUT; \
109 110 111
			break; \
		} \
		cpu_relax(); \
112 113 114 115 116 117 118 119
		if (!(ATOMIC)) { \
			preempt_disable(); \
			if (unlikely(cpu != smp_processor_id())) { \
				timeout -= now - base; \
				cpu = smp_processor_id(); \
				base = local_clock(); \
			} \
		} \
120
	} \
121 122 123 124 125 126 127 128
	ret; \
})

#define wait_for_us(COND, US) \
({ \
	int ret__; \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	if ((US) > 10) \
129
		ret__ = _wait_for((COND), (US), 10, 10); \
130 131
	else \
		ret__ = _wait_for_atomic((COND), (US), 0); \
132 133 134
	ret__; \
})

135 136 137 138 139 140 141 142
#define wait_for_atomic_us(COND, US) \
({ \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	BUILD_BUG_ON((US) > 50000); \
	_wait_for_atomic((COND), (US), 1); \
})

#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
143

144 145
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
146

J
Jesse Barnes 已提交
147 148 149 150 151 152 153 154 155 156
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

157 158 159
/* Maximum cursor sizes */
#define GEN2_CURSOR_WIDTH 64
#define GEN2_CURSOR_HEIGHT 64
160 161
#define MAX_CURSOR_WIDTH 256
#define MAX_CURSOR_HEIGHT 256
162

J
Jesse Barnes 已提交
163 164 165 166 167
#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
168 169 170 171 172 173 174 175
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
176
	INTEL_OUTPUT_DP = 7,
177 178
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
179
	INTEL_OUTPUT_DDI = 10,
180 181
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
182 183 184 185 186 187

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

188 189
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
190

J
Jesse Barnes 已提交
191 192
struct intel_framebuffer {
	struct drm_framebuffer base;
193
	struct drm_i915_gem_object *obj;
194
	struct intel_rotation_info rot_info;
195 196 197 198 199 200 201 202 203 204

	/* for each plane in the normal GTT view */
	struct {
		unsigned int x, y;
	} normal[2];
	/* for each plane in the rotated GTT view */
	struct {
		unsigned int x, y;
		unsigned int pitch; /* pixels */
	} rotated[2];
J
Jesse Barnes 已提交
205 206
};

207 208
struct intel_fbdev {
	struct drm_fb_helper helper;
209
	struct intel_framebuffer *fb;
C
Chris Wilson 已提交
210
	struct i915_vma *vma;
211
	unsigned long vma_flags;
212
	async_cookie_t cookie;
213
	int preferred_bpp;
214
};
J
Jesse Barnes 已提交
215

216
struct intel_encoder {
217
	struct drm_encoder base;
218

219
	enum intel_output_type type;
220
	enum port port;
221
	unsigned int cloneable;
222 223
	bool (*hotplug)(struct intel_encoder *encoder,
			struct intel_connector *connector);
224 225 226
	enum intel_output_type (*compute_output_type)(struct intel_encoder *,
						      struct intel_crtc_state *,
						      struct drm_connector_state *);
227
	bool (*compute_config)(struct intel_encoder *,
228 229
			       struct intel_crtc_state *,
			       struct drm_connector_state *);
230
	void (*pre_pll_enable)(struct intel_encoder *,
231 232
			       const struct intel_crtc_state *,
			       const struct drm_connector_state *);
233
	void (*pre_enable)(struct intel_encoder *,
234 235
			   const struct intel_crtc_state *,
			   const struct drm_connector_state *);
236
	void (*enable)(struct intel_encoder *,
237 238
		       const struct intel_crtc_state *,
		       const struct drm_connector_state *);
239
	void (*disable)(struct intel_encoder *,
240 241
			const struct intel_crtc_state *,
			const struct drm_connector_state *);
242
	void (*post_disable)(struct intel_encoder *,
243 244
			     const struct intel_crtc_state *,
			     const struct drm_connector_state *);
245
	void (*post_pll_disable)(struct intel_encoder *,
246 247
				 const struct intel_crtc_state *,
				 const struct drm_connector_state *);
248 249 250 251
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
252
	/* Reconstructs the equivalent mode flags for the current hardware
253
	 * state. This must be called _after_ display->get_pipe_config has
254 255
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
256
	void (*get_config)(struct intel_encoder *,
257
			   struct intel_crtc_state *pipe_config);
258 259 260
	/* Returns a mask of power domains that need to be referenced as part
	 * of the hardware state readout code. */
	u64 (*get_power_domains)(struct intel_encoder *encoder);
261 262 263 264 265 266
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
267
	int crtc_mask;
268
	enum hpd_pin hpd_pin;
269
	enum intel_display_power_domain power_domain;
270 271
	/* for communication with audio component; protected by av_mutex */
	const struct drm_connector *audio_connector;
J
Jesse Barnes 已提交
272 273
};

274
struct intel_panel {
275
	struct drm_display_mode *fixed_mode;
276
	struct drm_display_mode *alt_fixed_mode;
277
	struct drm_display_mode *downclock_mode;
278 279 280

	/* backlight */
	struct {
281
		bool present;
282
		u32 level;
283
		u32 min;
284
		u32 max;
285
		bool enabled;
286 287
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
288
		bool alternate_pwm_increment;	/* lpt+ */
289 290

		/* PWM chip */
291 292
		bool util_pin_active_low;	/* bxt+ */
		u8 controller;		/* bxt+ only */
293 294
		struct pwm_device *pwm;

295
		struct backlight_device *device;
296

297 298 299
		/* Connector and platform specific backlight functions */
		int (*setup)(struct intel_connector *connector, enum pipe pipe);
		uint32_t (*get)(struct intel_connector *connector);
300 301 302 303
		void (*set)(const struct drm_connector_state *conn_state, uint32_t level);
		void (*disable)(const struct drm_connector_state *conn_state);
		void (*enable)(const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
304 305 306 307
		uint32_t (*hz_to_pwm)(struct intel_connector *connector,
				      uint32_t hz);
		void (*power)(struct intel_connector *, bool enable);
	} backlight;
308 309
};

310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377
/*
 * This structure serves as a translation layer between the generic HDCP code
 * and the bus-specific code. What that means is that HDCP over HDMI differs
 * from HDCP over DP, so to account for these differences, we need to
 * communicate with the receiver through this shim.
 *
 * For completeness, the 2 buses differ in the following ways:
 *	- DP AUX vs. DDC
 *		HDCP registers on the receiver are set via DP AUX for DP, and
 *		they are set via DDC for HDMI.
 *	- Receiver register offsets
 *		The offsets of the registers are different for DP vs. HDMI
 *	- Receiver register masks/offsets
 *		For instance, the ready bit for the KSV fifo is in a different
 *		place on DP vs HDMI
 *	- Receiver register names
 *		Seriously. In the DP spec, the 16-bit register containing
 *		downstream information is called BINFO, on HDMI it's called
 *		BSTATUS. To confuse matters further, DP has a BSTATUS register
 *		with a completely different definition.
 *	- KSV FIFO
 *		On HDMI, the ksv fifo is read all at once, whereas on DP it must
 *		be read 3 keys at a time
 *	- Aksv output
 *		Since Aksv is hidden in hardware, there's different procedures
 *		to send it over DP AUX vs DDC
 */
struct intel_hdcp_shim {
	/* Outputs the transmitter's An and Aksv values to the receiver. */
	int (*write_an_aksv)(struct intel_digital_port *intel_dig_port, u8 *an);

	/* Reads the receiver's key selection vector */
	int (*read_bksv)(struct intel_digital_port *intel_dig_port, u8 *bksv);

	/*
	 * Reads BINFO from DP receivers and BSTATUS from HDMI receivers. The
	 * definitions are the same in the respective specs, but the names are
	 * different. Call it BSTATUS since that's the name the HDMI spec
	 * uses and it was there first.
	 */
	int (*read_bstatus)(struct intel_digital_port *intel_dig_port,
			    u8 *bstatus);

	/* Determines whether a repeater is present downstream */
	int (*repeater_present)(struct intel_digital_port *intel_dig_port,
				bool *repeater_present);

	/* Reads the receiver's Ri' value */
	int (*read_ri_prime)(struct intel_digital_port *intel_dig_port, u8 *ri);

	/* Determines if the receiver's KSV FIFO is ready for consumption */
	int (*read_ksv_ready)(struct intel_digital_port *intel_dig_port,
			      bool *ksv_ready);

	/* Reads the ksv fifo for num_downstream devices */
	int (*read_ksv_fifo)(struct intel_digital_port *intel_dig_port,
			     int num_downstream, u8 *ksv_fifo);

	/* Reads a 32-bit part of V' from the receiver */
	int (*read_v_prime_part)(struct intel_digital_port *intel_dig_port,
				 int i, u32 *part);

	/* Enables HDCP signalling on the port */
	int (*toggle_signalling)(struct intel_digital_port *intel_dig_port,
				 bool enable);

	/* Ensures the link is still protected */
	bool (*check_link)(struct intel_digital_port *intel_dig_port);
378 379 380 381

	/* Detects panel's hdcp capability. This is optional for HDMI. */
	int (*hdcp_capable)(struct intel_digital_port *intel_dig_port,
			    bool *hdcp_capable);
382 383
};

384 385
struct intel_connector {
	struct drm_connector base;
386 387 388
	/*
	 * The fixed encoder this connector is connected to.
	 */
389
	struct intel_encoder *encoder;
390

391 392 393
	/* ACPI device id for ACPI and driver cooperation */
	u32 acpi_device_id;

394 395 396
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
397 398 399

	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
400 401 402

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
403
	struct edid *detect_edid;
404 405 406 407

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
408 409 410 411

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
412 413 414

	/* Work struct to schedule a uevent on link train failure */
	struct work_struct modeset_retry_work;
415 416 417 418 419 420

	const struct intel_hdcp_shim *hdcp_shim;
	struct mutex hdcp_mutex;
	uint64_t hdcp_value; /* protected by hdcp_mutex */
	struct delayed_work hdcp_check_work;
	struct work_struct hdcp_prop_work;
421 422
};

423 424 425 426 427 428 429 430 431
struct intel_digital_connector_state {
	struct drm_connector_state base;

	enum hdmi_force_audio force_audio;
	int broadcast_rgb;
};

#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)

432
struct dpll {
433 434 435 436 437 438 439 440 441
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
442
};
443

444 445 446
struct intel_atomic_state {
	struct drm_atomic_state base;

447 448 449 450 451 452 453 454 455 456 457 458 459 460
	struct {
		/*
		 * Logical state of cdclk (used for all scaling, watermark,
		 * etc. calculations and checks). This is computed as if all
		 * enabled crtcs were active.
		 */
		struct intel_cdclk_state logical;

		/*
		 * Actual state of cdclk, can be different from the logical
		 * state only when all crtc's are DPMS off.
		 */
		struct intel_cdclk_state actual;
	} cdclk;
461

462 463
	bool dpll_set, modeset;

464 465 466 467 468 469 470 471 472 473
	/*
	 * Does this transaction change the pipes that are active?  This mask
	 * tracks which CRTC's have changed their active state at the end of
	 * the transaction (not counting the temporary disable during modesets).
	 * This mask should only be non-zero when intel_state->modeset is true,
	 * but the converse is not necessarily true; simply changing a mode may
	 * not flip the final active status of any CRTC's
	 */
	unsigned int active_pipe_changes;

474
	unsigned int active_crtcs;
475 476
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
477 478
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
479

480
	struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
481 482 483 484 485 486

	/*
	 * Current watermarks can't be trusted during hardware readout, so
	 * don't bother calculating intermediate watermarks.
	 */
	bool skip_intermediate_wm;
487 488

	/* Gen9+ only */
489
	struct skl_ddb_values wm_results;
490 491

	struct i915_sw_fence commit_ready;
492 493

	struct llist_node freed;
494 495
};

496
struct intel_plane_state {
497
	struct drm_plane_state base;
498
	struct i915_vma *vma;
499 500
	unsigned long flags;
#define PLANE_HAS_FENCE BIT(0)
501

502 503 504 505
	struct {
		u32 offset;
		int x, y;
	} main;
506 507 508 509
	struct {
		u32 offset;
		int x, y;
	} aux;
510

511 512 513
	/* plane control register */
	u32 ctl;

514 515 516
	/* plane color control register */
	u32 color_ctl;

517 518 519 520 521 522 523 524
	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
525
	 *     update_scaler_plane.
526 527 528 529 530 531 532
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
533
	 *     update_scaler_plane.
534 535
	 */
	int scaler_id;
536 537

	struct drm_intel_sprite_colorkey ckey;
538 539
};

540
struct intel_initial_plane_config {
541
	struct intel_framebuffer *fb;
542
	unsigned int tiling;
543 544 545 546
	int size;
	u32 base;
};

547 548 549
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
550
#define SKL_MAX_SRC_H 4096
551 552 553
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
554
#define SKL_MAX_DST_H 4096
555 556 557 558
#define ICL_MAX_SRC_W 5120
#define ICL_MAX_SRC_H 4096
#define ICL_MAX_DST_W 5120
#define ICL_MAX_DST_H 4096
559 560
#define SKL_MIN_YUV_420_SRC_W 16
#define SKL_MIN_YUV_420_SRC_H 16
561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594

struct intel_scaler {
	int in_use;
	uint32_t mode;
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

595 596
/* drm_mode->private_flags */
#define I915_MODE_FLAG_INHERITED 1
597 598
/* Flag to get scanline using frame time stamps */
#define I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP (1<<1)
599

600 601 602 603 604 605 606 607 608
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
	uint32_t linetime;
	bool fbc_wm_enabled;
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
};

L
Lyude 已提交
609
struct skl_plane_wm {
610
	struct skl_wm_level wm[8];
611
	struct skl_wm_level uv_wm[8];
612
	struct skl_wm_level trans_wm;
613
	bool is_planar;
L
Lyude 已提交
614 615 616 617
};

struct skl_pipe_wm {
	struct skl_plane_wm planes[I915_MAX_PLANES];
618 619 620
	uint32_t linetime;
};

621 622 623 624 625 626 627 628
enum vlv_wm_level {
	VLV_WM_LEVEL_PM2,
	VLV_WM_LEVEL_PM5,
	VLV_WM_LEVEL_DDR_DVFS,
	NUM_VLV_WM_LEVELS,
};

struct vlv_wm_state {
629 630
	struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
	struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
631 632 633 634
	uint8_t num_levels;
	bool cxsr;
};

635 636 637 638
struct vlv_fifo_state {
	u16 plane[I915_MAX_PLANES];
};

639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654
enum g4x_wm_level {
	G4X_WM_LEVEL_NORMAL,
	G4X_WM_LEVEL_SR,
	G4X_WM_LEVEL_HPLL,
	NUM_G4X_WM_LEVELS,
};

struct g4x_wm_state {
	struct g4x_pipe_wm wm;
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676
struct intel_crtc_wm_state {
	union {
		struct {
			/*
			 * Intermediate watermarks; these can be
			 * programmed immediately since they satisfy
			 * both the current configuration we're
			 * switching away from and the new
			 * configuration we're switching to.
			 */
			struct intel_pipe_wm intermediate;

			/*
			 * Optimal watermarks, programmed post-vblank
			 * when this state is committed.
			 */
			struct intel_pipe_wm optimal;
		} ilk;

		struct {
			/* gen9+ only needs 1-step wm programming */
			struct skl_pipe_wm optimal;
677
			struct skl_ddb_entry ddb;
678
		} skl;
679 680

		struct {
681
			/* "raw" watermarks (not inverted) */
682
			struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
683 684
			/* intermediate watermarks (inverted) */
			struct vlv_wm_state intermediate;
685 686
			/* optimal watermarks (inverted) */
			struct vlv_wm_state optimal;
687 688
			/* display FIFO split */
			struct vlv_fifo_state fifo_state;
689
		} vlv;
690 691 692 693 694 695 696 697 698

		struct {
			/* "raw" watermarks */
			struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
			/* intermediate watermarks */
			struct g4x_wm_state intermediate;
			/* optimal watermarks */
			struct g4x_wm_state optimal;
		} g4x;
699 700 701 702 703 704 705 706 707 708 709
	};

	/*
	 * Platforms with two-step watermark programming will need to
	 * update watermark programming post-vblank to switch from the
	 * safe intermediate watermarks to the optimal final
	 * watermarks.
	 */
	bool need_postvbl_update;
};

710
struct intel_crtc_state {
711 712
	struct drm_crtc_state base;

713 714 715 716 717 718 719 720
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
721
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
722 723
	unsigned long quirks;

724
	unsigned fb_bits; /* framebuffers to flip */
725 726
	bool update_pipe; /* can a fast modeset be performed? */
	bool disable_cxsr;
727
	bool update_wm_pre, update_wm_post; /* watermarks are updated */
728
	bool fb_changed; /* fb on any of the planes is changed */
729
	bool fifo_changed; /* FIFO split is changed */
730

731 732 733 734 735
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

736 737 738 739 740 741
	/*
	 * Pipe pixel rate, adjusted for
	 * panel fitter/pipe scaler downscaling.
	 */
	unsigned int pixel_rate;

742 743 744
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
745

746 747 748
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

749
	/* CPU Transcoder for the pipe. Currently this can only differ from the
J
Jani Nikula 已提交
750 751
	 * pipe on Haswell and later (where we have a special eDP transcoder)
	 * and Broxton (where we have special DSI transcoders). */
752 753
	enum transcoder cpu_transcoder;

754 755 756 757 758 759
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

760 761 762 763 764
	/* Bitmask of encoder types (enum intel_output_type)
	 * driven by the pipe.
	 */
	unsigned int output_types;

765 766 767
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

768 769 770 771
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

772 773 774 775
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
776
	bool dither;
777

778 779 780 781 782 783 784 785
	/*
	 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
	 * compliance video pattern tests.
	 * Disable dither only if it is a compliance test request for
	 * 18bpp.
	 */
	bool dither_force_disable;

786 787 788
	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

789 790 791 792
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

793 794 795 796 797 798 799
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

800 801
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
802
	struct dpll dpll;
803

804 805
	/* Selected dpll when shared or NULL. */
	struct intel_shared_dpll *shared_dpll;
806

807 808 809
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

810 811 812 813 814
	/* DSI PLL registers */
	struct {
		u32 ctrl, div;
	} dsi_pll;

815
	int pipe_bpp;
816
	struct intel_link_m_n dp_m_n;
817

818 819
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
820
	bool has_drrs;
821

822 823 824
	bool has_psr;
	bool has_psr2;

825 826
	/*
	 * Frequence the dpll for the port should run at. Differs from the
827 828
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
829
	 */
830 831
	int port_clock;

832 833
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
834

835 836
	uint8_t lane_count;

837 838 839 840 841 842
	/*
	 * Used by platforms having DP/HDMI PHY with programmable lane
	 * latency optimization.
	 */
	uint8_t lane_lat_optim_mask;

843 844 845
	/* minimum acceptable voltage level */
	u8 min_voltage_level;

846
	/* Panel fitter controls for gen2-gen4 + VLV */
847 848 849
	struct {
		u32 control;
		u32 pgm_ratios;
850
		u32 lvds_border_bits;
851 852 853 854 855 856
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
857
		bool enabled;
858
		bool force_thru;
859
	} pch_pfit;
860

861
	/* FDI configuration, only valid if has_pch_encoder is set. */
862
	int fdi_lanes;
863
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
864 865

	bool ips_enabled;
866
	bool ips_force_disable;
867

868 869
	bool enable_fbc;

870
	bool double_wide;
871 872

	int pbn;
873 874

	struct intel_crtc_scaler_state scaler_state;
875 876 877

	/* w/a for waiting 2 vblanks during crtc enable */
	enum pipe hsw_workaround_pipe;
878 879 880

	/* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
	bool disable_lp_wm;
881

882
	struct intel_crtc_wm_state wm;
883 884 885

	/* Gamma mode programmed on the pipe */
	uint32_t gamma_mode;
886 887 888

	/* bitmask of visible planes (enum plane_id) */
	u8 active_planes;
S
Shashank Sharma 已提交
889 890 891 892 893 894

	/* HDMI scrambling status */
	bool hdmi_scrambling;

	/* HDMI High TMDS char rate ratio */
	bool hdmi_high_tmds_clock_ratio;
895 896 897

	/* output format is YCBCR 4:2:0 */
	bool ycbcr420;
898 899
};

J
Jesse Barnes 已提交
900 901
struct intel_crtc {
	struct drm_crtc base;
902
	enum pipe pipe;
903 904 905 906 907 908
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
909
	u8 plane_ids_mask;
910
	unsigned long long enabled_power_domains;
911
	struct intel_overlay *overlay;
912

913
	struct intel_crtc_state *config;
914

915 916
	/* global reset count when the last flip was submitted */
	unsigned int reset_count;
917

918 919 920
	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
921 922 923 924

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
925 926
		union {
			struct intel_pipe_wm ilk;
927
			struct vlv_wm_state vlv;
928
			struct g4x_wm_state g4x;
929
		} active;
930
	} wm;
931

932
	int scanline_offset;
933

934 935 936 937 938 939
	struct {
		unsigned start_vbl_count;
		ktime_t start_vbl_time;
		int min_vbl, max_vbl;
		int scanline_start;
	} debug;
940

941 942
	/* scalers available on this crtc */
	int num_scalers;
J
Jesse Barnes 已提交
943 944
};

945 946
struct intel_plane {
	struct drm_plane base;
947
	enum i9xx_plane_id i9xx_plane;
948
	enum plane_id id;
949
	enum pipe pipe;
950
	bool can_scale;
951
	bool has_fbc;
952
	int max_downscale;
953
	uint32_t frontbuffer_bit;
954

955 956 957 958
	struct {
		u32 base, cntl, size;
	} cursor;

959 960 961
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
962
	 * the intel_plane_state structure and accessed via plane_state.
963 964
	 */

965
	void (*update_plane)(struct intel_plane *plane,
966 967
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
968 969
	void (*disable_plane)(struct intel_plane *plane,
			      struct intel_crtc *crtc);
970
	bool (*get_hw_state)(struct intel_plane *plane);
971
	int (*check_plane)(struct intel_plane *plane,
972
			   struct intel_crtc_state *crtc_state,
973
			   struct intel_plane_state *state);
974 975
};

976
struct intel_watermark_params {
977 978 979 980 981
	u16 fifo_size;
	u16 max_wm;
	u8 default_wm;
	u8 guard_size;
	u8 cacheline_size;
982 983 984
};

struct cxsr_latency {
985 986
	bool is_desktop : 1;
	bool is_ddr3 : 1;
987 988 989 990 991 992
	u16 fsb_freq;
	u16 mem_freq;
	u16 display_sr;
	u16 display_hpll_disable;
	u16 cursor_sr;
	u16 cursor_hpll_disable;
993 994
};

995
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
J
Jesse Barnes 已提交
996
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
997
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
998
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
999
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
1000
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
1001
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
1002
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
1003
#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
J
Jesse Barnes 已提交
1004

1005
struct intel_hdmi {
1006
	i915_reg_t hdmi_reg;
1007
	int ddc_bus;
1008 1009 1010 1011
	struct {
		enum drm_dp_dual_mode_type type;
		int max_tmds_clock;
	} dp_dual_mode;
1012 1013
	bool has_hdmi_sink;
	bool has_audio;
1014
	bool rgb_quant_range_selectable;
1015
	struct intel_connector *attached_connector;
1016 1017
};

1018
struct intel_dp_mst_encoder;
1019
#define DP_MAX_DOWNSTREAM_PORTS		0x10
1020

1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

1041 1042
struct intel_dp_compliance_data {
	unsigned long edid;
1043 1044 1045
	uint8_t video_pattern;
	uint16_t hdisplay, vdisplay;
	uint8_t bpc;
1046 1047 1048 1049 1050 1051
};

struct intel_dp_compliance {
	unsigned long test_type;
	struct intel_dp_compliance_data test_data;
	bool test_active;
1052 1053
	int test_link_rate;
	u8 test_lane_count;
1054 1055
};

1056
struct intel_dp {
1057
	i915_reg_t output_reg;
1058
	uint32_t DP;
1059 1060
	int link_rate;
	uint8_t lane_count;
1061
	uint8_t sink_count;
1062
	bool link_mst;
1063
	bool link_trained;
1064
	bool has_audio;
1065
	bool detect_done;
1066
	bool reset_link_params;
1067
	enum aux_ch aux_ch;
1068
	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
1069
	uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
1070
	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
1071
	uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
1072 1073 1074
	/* source rates */
	int num_source_rates;
	const int *source_rates;
1075 1076
	/* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
	int num_sink_rates;
1077
	int sink_rates[DP_MAX_SUPPORTED_RATES];
1078
	bool use_rate_select;
1079 1080 1081
	/* intersection of source and sink rates */
	int num_common_rates;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1082 1083 1084 1085
	/* Max lane count for the current link */
	int max_link_lane_count;
	/* Max rate for the current link */
	int max_link_rate;
1086
	/* sink or branch descriptor */
1087
	struct drm_dp_desc desc;
1088
	struct drm_dp_aux aux;
1089
	enum intel_display_power_domain aux_power_domain;
1090 1091 1092 1093 1094 1095 1096 1097
	uint8_t train_set[4];
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
1098 1099
	unsigned long last_power_on;
	unsigned long last_backlight_off;
1100
	ktime_t panel_power_off_time;
D
Dave Airlie 已提交
1101

1102 1103
	struct notifier_block edp_notifier;

1104 1105 1106 1107 1108
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
1109 1110 1111 1112 1113 1114
	/*
	 * Pipe currently driving the port. Used for preventing
	 * the use of the PPS for any pipe currentrly driving
	 * external DP as that will mess things up on VLV.
	 */
	enum pipe active_pipe;
1115 1116 1117 1118 1119
	/*
	 * Set if the sequencer may be reset due to a power transition,
	 * requiring a reinitialization. Only relevant on BXT.
	 */
	bool pps_reset;
1120
	struct edp_power_seq pps_delays;
1121

1122 1123
	bool can_mst; /* this port supports mst */
	bool is_mst;
1124
	int active_mst_links;
1125
	/* connector directly attached - won't be use for modeset in mst world */
1126
	struct intel_connector *attached_connector;
1127

1128 1129 1130 1131
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

1132
	uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
1133 1134 1135 1136 1137 1138 1139 1140
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
	uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider);
1141

1142 1143 1144
	i915_reg_t (*aux_ch_ctl_reg)(struct intel_dp *dp);
	i915_reg_t (*aux_ch_data_reg)(struct intel_dp *dp, int index);

1145 1146 1147
	/* This is called before a link training is starterd */
	void (*prepare_link_retrain)(struct intel_dp *intel_dp);

1148
	/* Displayport compliance testing */
1149
	struct intel_dp_compliance compliance;
1150 1151
};

1152 1153 1154 1155 1156
struct intel_lspcon {
	bool active;
	enum drm_lspcon_mode mode;
};

1157 1158
struct intel_digital_port {
	struct intel_encoder base;
1159
	u32 saved_port_bits;
1160 1161
	struct intel_dp dp;
	struct intel_hdmi hdmi;
1162
	struct intel_lspcon lspcon;
1163
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
1164
	bool release_cl2_override;
1165
	uint8_t max_lanes;
1166
	enum intel_display_power_domain ddi_io_power_domain;
1167 1168 1169

	void (*write_infoframe)(struct drm_encoder *encoder,
				const struct intel_crtc_state *crtc_state,
1170
				unsigned int type,
1171 1172 1173 1174 1175 1176 1177
				const void *frame, ssize_t len);
	void (*set_infoframes)(struct drm_encoder *encoder,
			       bool enable,
			       const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
	bool (*infoframe_enabled)(struct drm_encoder *encoder,
				  const struct intel_crtc_state *pipe_config);
1178 1179
};

1180 1181 1182 1183
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
1184
	struct intel_connector *connector;
1185 1186
};

1187
static inline enum dpio_channel
1188 1189
vlv_dport_to_channel(struct intel_digital_port *dport)
{
1190
	switch (dport->base.port) {
1191
	case PORT_B:
1192
	case PORT_D:
1193
		return DPIO_CH0;
1194
	case PORT_C:
1195
		return DPIO_CH1;
1196 1197 1198 1199 1200
	default:
		BUG();
	}
}

1201 1202 1203
static inline enum dpio_phy
vlv_dport_to_phy(struct intel_digital_port *dport)
{
1204
	switch (dport->base.port) {
1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215
	case PORT_B:
	case PORT_C:
		return DPIO_PHY0;
	case PORT_D:
		return DPIO_PHY1;
	default:
		BUG();
	}
}

static inline enum dpio_channel
1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

1229
static inline struct intel_crtc *
1230
intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
1231 1232 1233 1234
{
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

1235
static inline struct intel_crtc *
1236
intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum i9xx_plane_id plane)
1237 1238 1239 1240
{
	return dev_priv->plane_to_crtc_mapping[plane];
}

P
Paulo Zanoni 已提交
1241
struct intel_load_detect_pipe {
1242
	struct drm_atomic_state *restore_state;
P
Paulo Zanoni 已提交
1243
};
J
Jesse Barnes 已提交
1244

P
Paulo Zanoni 已提交
1245 1246
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
1247 1248 1249 1250
{
	return to_intel_connector(connector)->encoder;
}

1251 1252 1253
static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
1254 1255 1256
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);

	switch (intel_encoder->type) {
1257
	case INTEL_OUTPUT_DDI:
1258 1259 1260 1261 1262 1263 1264 1265 1266
		WARN_ON(!HAS_DDI(to_i915(encoder->dev)));
	case INTEL_OUTPUT_DP:
	case INTEL_OUTPUT_EDP:
	case INTEL_OUTPUT_HDMI:
		return container_of(encoder, struct intel_digital_port,
				    base.base);
	default:
		return NULL;
	}
1267 1268
}

1269 1270 1271 1272 1273 1274
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

1275 1276 1277
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
1278 1279 1280 1281 1282 1283 1284 1285
}

static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

1286 1287 1288 1289 1290 1291
static inline struct intel_lspcon *
dp_to_lspcon(struct intel_dp *intel_dp)
{
	return &dp_to_dig_port(intel_dp)->lspcon;
}

1292 1293 1294 1295
static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
1296 1297
}

1298 1299 1300 1301 1302 1303 1304 1305
static inline struct intel_plane_state *
intel_atomic_get_new_plane_state(struct intel_atomic_state *state,
				 struct intel_plane *plane)
{
	return to_intel_plane_state(drm_atomic_get_new_plane_state(&state->base,
								   &plane->base));
}

1306 1307 1308 1309 1310 1311 1312 1313
static inline struct intel_crtc_state *
intel_atomic_get_old_crtc_state(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
{
	return to_intel_crtc_state(drm_atomic_get_old_crtc_state(&state->base,
								 &crtc->base));
}

1314 1315 1316 1317 1318 1319 1320 1321
static inline struct intel_crtc_state *
intel_atomic_get_new_crtc_state(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
{
	return to_intel_crtc_state(drm_atomic_get_new_crtc_state(&state->base,
								 &crtc->base));
}

1322
/* intel_fifo_underrun.c */
1323
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1324
					   enum pipe pipe, bool enable);
1325
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1326
					   enum pipe pch_transcoder,
1327
					   bool enable);
1328 1329 1330
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1331
					 enum pipe pch_transcoder);
1332 1333
void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
1334 1335

/* i915_irq.c */
1336 1337 1338
bool gen11_reset_one_iir(struct drm_i915_private * const i915,
			 const unsigned int bank,
			 const unsigned int bit);
1339 1340
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1341 1342
void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1343
void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1344
void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1345 1346
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1347 1348 1349 1350

static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
					    u32 mask)
{
1351
	return mask & ~i915->gt_pm.rps.pm_intrmsk_mbz;
1352 1353
}

1354 1355
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
1356 1357 1358 1359 1360 1361
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
1362
	return dev_priv->runtime_pm.irqs_enabled;
1363 1364
}

1365
int intel_get_crtc_scanline(struct intel_crtc *crtc);
1366
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1367
				     u8 pipe_mask);
1368
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1369
				     u8 pipe_mask);
1370 1371 1372
void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1373 1374

/* intel_crt.c */
1375
void intel_crt_init(struct drm_i915_private *dev_priv);
1376
void intel_crt_reset(struct drm_encoder *encoder);
P
Paulo Zanoni 已提交
1377 1378

/* intel_ddi.c */
1379
void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1380 1381
				const struct intel_crtc_state *old_crtc_state,
				const struct drm_connector_state *old_conn_state);
1382 1383
void hsw_fdi_link_train(struct intel_crtc *crtc,
			const struct intel_crtc_state *crtc_state);
1384
void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
1385
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
1386
void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
1387 1388
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder);
1389 1390
void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
void intel_ddi_disable_pipe_clock(const  struct intel_crtc_state *crtc_state);
1391 1392
struct intel_encoder *
intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
1393
void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
1394
void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
1395 1396
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
void intel_ddi_get_config(struct intel_encoder *encoder,
1397
			  struct intel_crtc_state *pipe_config);
P
Paulo Zanoni 已提交
1398

1399 1400
void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
				    bool state);
1401 1402
void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
					 struct intel_crtc_state *crtc_state);
1403
u32 bxt_signal_levels(struct intel_dp *intel_dp);
1404
uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
1405
u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
S
Sean Paul 已提交
1406 1407
int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
				     bool enable);
1408

1409 1410
unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
				   int plane, unsigned int height);
1411

1412
/* intel_audio.c */
1413
void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
1414 1415 1416
void intel_audio_codec_enable(struct intel_encoder *encoder,
			      const struct intel_crtc_state *crtc_state,
			      const struct drm_connector_state *conn_state);
1417 1418 1419
void intel_audio_codec_disable(struct intel_encoder *encoder,
			       const struct intel_crtc_state *old_crtc_state,
			       const struct drm_connector_state *old_conn_state);
I
Imre Deak 已提交
1420 1421
void i915_audio_component_init(struct drm_i915_private *dev_priv);
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1422 1423
void intel_audio_init(struct drm_i915_private *dev_priv);
void intel_audio_deinit(struct drm_i915_private *dev_priv);
1424

1425
/* intel_cdclk.c */
1426
int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state);
1427 1428
void skl_init_cdclk(struct drm_i915_private *dev_priv);
void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1429 1430
void cnl_init_cdclk(struct drm_i915_private *dev_priv);
void cnl_uninit_cdclk(struct drm_i915_private *dev_priv);
1431 1432
void bxt_init_cdclk(struct drm_i915_private *dev_priv);
void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
1433 1434
void icl_init_cdclk(struct drm_i915_private *dev_priv);
void icl_uninit_cdclk(struct drm_i915_private *dev_priv);
1435 1436 1437 1438
void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
void intel_update_cdclk(struct drm_i915_private *dev_priv);
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1439
bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
1440
			       const struct intel_cdclk_state *b);
1441 1442
bool intel_cdclk_changed(const struct intel_cdclk_state *a,
			 const struct intel_cdclk_state *b);
1443 1444
void intel_set_cdclk(struct drm_i915_private *dev_priv,
		     const struct intel_cdclk_state *cdclk_state);
1445 1446
void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state,
			    const char *context);
1447

1448
/* intel_display.c */
1449 1450
void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1451
enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
1452
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1453
int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
1454 1455
int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
		      const char *name, u32 reg, int ref_freq);
1456 1457
int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
			   const char *name, u32 reg);
1458 1459
void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
1460
void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1461
unsigned int intel_fb_xy_to_linear(int x, int y,
1462 1463
				   const struct intel_plane_state *state,
				   int plane);
1464
void intel_add_fb_offsets(int *x, int *y,
1465
			  const struct intel_plane_state *state, int plane);
1466
unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
1467
bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
1468 1469
void intel_mark_busy(struct drm_i915_private *dev_priv);
void intel_mark_idle(struct drm_i915_private *dev_priv);
1470
int intel_display_suspend(struct drm_device *dev);
1471
void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
1472
void intel_encoder_destroy(struct drm_encoder *encoder);
1473 1474
int intel_connector_init(struct intel_connector *);
struct intel_connector *intel_connector_alloc(void);
1475
void intel_connector_free(struct intel_connector *connector);
1476 1477 1478
bool intel_connector_get_hw_state(struct intel_connector *connector);
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
1479 1480 1481
struct drm_display_mode *
intel_encoder_current_mode(struct intel_encoder *encoder);

1482
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1483 1484
int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
				      struct drm_file *file_priv);
1485 1486
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1487 1488 1489 1490 1491 1492
static inline bool
intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
		    enum intel_output_type type)
{
	return crtc_state->output_types & (1 << type);
}
1493 1494 1495 1496
static inline bool
intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
{
	return crtc_state->output_types &
1497
		((1 << INTEL_OUTPUT_DP) |
1498 1499 1500
		 (1 << INTEL_OUTPUT_DP_MST) |
		 (1 << INTEL_OUTPUT_EDP));
}
1501
static inline void
1502
intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
1503
{
1504
	drm_wait_one_vblank(&dev_priv->drm, pipe);
1505
}
1506
static inline void
1507
intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
1508
{
1509
	const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1510 1511

	if (crtc->active)
1512
		intel_wait_for_vblank(dev_priv, pipe);
1513
}
1514 1515 1516

u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);

1517
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1518
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1519 1520
			 struct intel_digital_port *dport,
			 unsigned int expected_mask);
1521
int intel_get_load_detect_pipe(struct drm_connector *connector,
1522
			       const struct drm_display_mode *mode,
1523 1524
			       struct intel_load_detect_pipe *old,
			       struct drm_modeset_acquire_ctx *ctx);
1525
void intel_release_load_detect_pipe(struct drm_connector *connector,
1526 1527
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
C
Chris Wilson 已提交
1528
struct i915_vma *
1529 1530
intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
			   unsigned int rotation,
1531
			   bool uses_fence,
1532 1533
			   unsigned long *out_flags);
void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags);
1534
struct drm_framebuffer *
1535 1536
intel_framebuffer_create(struct drm_i915_gem_object *obj,
			 struct drm_mode_fb_cmd2 *mode_cmd);
1537
int intel_prepare_plane_fb(struct drm_plane *plane,
1538
			   struct drm_plane_state *new_state);
1539
void intel_cleanup_plane_fb(struct drm_plane *plane,
1540
			    struct drm_plane_state *old_state);
1541 1542 1543 1544 1545 1546 1547 1548
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t *val);
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t val);
1549 1550 1551
int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
				    struct drm_crtc_state *crtc_state,
				    const struct intel_plane_state *old_plane_state,
1552
				    struct drm_plane_state *plane_state);
1553

1554 1555 1556
void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe);

1557
int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
1558
		     const struct dpll *dpll);
1559
void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
1560
int lpt_get_iclkip(struct drm_i915_private *dev_priv);
1561

1562
/* modesetting asserts */
1563 1564
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1565 1566 1567 1568
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1569 1570 1571
void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1572 1573 1574 1575
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1576
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1577 1578
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1579
u32 intel_compute_tile_offset(int *x, int *y,
1580
			      const struct intel_plane_state *state, int plane);
1581 1582
void intel_prepare_reset(struct drm_i915_private *dev_priv);
void intel_finish_reset(struct drm_i915_private *dev_priv);
1583 1584
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1585
void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
1586 1587
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1588
void gen9_enable_dc5(struct drm_i915_private *dev_priv);
1589
unsigned int skl_cdclk_get_vco(unsigned int freq);
1590
void intel_dp_get_m_n(struct intel_crtc *crtc,
1591
		      struct intel_crtc_state *pipe_config);
1592
void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1593
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
I
Imre Deak 已提交
1594
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1595 1596
			struct dpll *best_clock);
int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
1597

1598
bool intel_crtc_active(struct intel_crtc *crtc);
1599
bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state);
1600 1601
void hsw_enable_ips(const struct intel_crtc_state *crtc_state);
void hsw_disable_ips(const struct intel_crtc_state *crtc_state);
1602
enum intel_display_power_domain intel_port_to_power_domain(enum port port);
1603
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1604
				 struct intel_crtc_state *pipe_config);
1605 1606
void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
1607

1608
int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1609 1610
int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state,
		  uint32_t pixel_format);
1611

1612 1613 1614 1615
static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
{
	return i915_ggtt_offset(state->vma);
}
1616

1617 1618
u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
			const struct intel_plane_state *plane_state);
1619 1620
u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
		  const struct intel_plane_state *plane_state);
1621
u32 glk_color_ctl(const struct intel_plane_state *plane_state);
1622 1623
u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
		     unsigned int rotation);
1624 1625
int skl_check_plane_surface(const struct intel_crtc_state *crtc_state,
			    struct intel_plane_state *plane_state);
1626
int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
1627
int skl_format_to_fourcc(int format, bool rgb_order, bool alpha);
1628

1629
/* intel_csr.c */
1630
void intel_csr_ucode_init(struct drm_i915_private *);
1631
void intel_csr_load_program(struct drm_i915_private *);
1632
void intel_csr_ucode_fini(struct drm_i915_private *);
1633 1634
void intel_csr_ucode_suspend(struct drm_i915_private *);
void intel_csr_ucode_resume(struct drm_i915_private *);
1635

P
Paulo Zanoni 已提交
1636
/* intel_dp.c */
1637 1638
bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
		   enum port port);
1639 1640
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
1641
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1642 1643
			      int link_rate, uint8_t lane_count,
			      bool link_mst);
1644 1645
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count);
1646 1647
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1648 1649
int intel_dp_retrain_link(struct intel_encoder *encoder,
			  struct drm_modeset_acquire_ctx *ctx);
1650
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1651 1652
void intel_dp_encoder_reset(struct drm_encoder *encoder);
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
1653
void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1654 1655
int intel_dp_sink_crc(struct intel_dp *intel_dp,
		      struct intel_crtc_state *crtc_state, u8 *crc);
1656
bool intel_dp_compute_config(struct intel_encoder *encoder,
1657 1658
			     struct intel_crtc_state *pipe_config,
			     struct drm_connector_state *conn_state);
1659
bool intel_dp_is_edp(struct intel_dp *intel_dp);
1660
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
1661 1662
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
				  bool long_hpd);
1663 1664 1665
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state);
void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
1666
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1667 1668
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1669 1670
void intel_dp_mst_suspend(struct drm_device *dev);
void intel_dp_mst_resume(struct drm_device *dev);
1671
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1672
int intel_dp_max_lane_count(struct intel_dp *intel_dp);
1673
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1674
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1675
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
R
Rodrigo Vivi 已提交
1676
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1677
void intel_plane_destroy(struct drm_plane *plane);
1678
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1679
			   const struct intel_crtc_state *crtc_state);
1680
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1681
			    const struct intel_crtc_state *crtc_state);
1682 1683 1684 1685
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits);
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits);
R
Rodrigo Vivi 已提交
1686

1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698
void
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat);
void
intel_dp_set_signal_levels(struct intel_dp *intel_dp);
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
uint8_t
intel_dp_voltage_max(struct intel_dp *intel_dp);
uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select);
1699
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
1700 1701 1702
bool
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);

1703 1704 1705 1706 1707
static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
{
	return ~((1 << lane_count) - 1) & 0xf;
}

1708
bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
1709 1710
int intel_dp_link_required(int pixel_clock, int bpp);
int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
1711
bool intel_digital_port_connected(struct intel_encoder *encoder);
1712

1713 1714 1715
/* intel_dp_aux_backlight.c */
int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);

1716 1717 1718
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1719
/* intel_dsi.c */
1720
void intel_dsi_init(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1721

1722 1723
/* intel_dsi_dcs_backlight.c */
int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
P
Paulo Zanoni 已提交
1724 1725

/* intel_dvo.c */
1726
void intel_dvo_init(struct drm_i915_private *dev_priv);
1727 1728
/* intel_hotplug.c */
void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
1729 1730
bool intel_encoder_hotplug(struct intel_encoder *encoder,
			   struct intel_connector *connector);
P
Paulo Zanoni 已提交
1731

1732
/* legacy fbdev emulation in intel_fbdev.c */
1733
#ifdef CONFIG_DRM_FBDEV_EMULATION
1734
extern int intel_fbdev_init(struct drm_device *dev);
1735
extern void intel_fbdev_initial_config_async(struct drm_device *dev);
1736 1737
extern void intel_fbdev_unregister(struct drm_i915_private *dev_priv);
extern void intel_fbdev_fini(struct drm_i915_private *dev_priv);
1738
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1739 1740
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
1741 1742 1743 1744 1745
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
1746

1747
static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
1748 1749 1750
{
}

1751 1752 1753 1754 1755
static inline void intel_fbdev_unregister(struct drm_i915_private *dev_priv)
{
}

static inline void intel_fbdev_fini(struct drm_i915_private *dev_priv)
1756 1757 1758
{
}

1759
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1760 1761 1762
{
}

1763 1764 1765 1766
static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
{
}

1767
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1768 1769 1770
{
}
#endif
P
Paulo Zanoni 已提交
1771

1772
/* intel_fbc.c */
1773
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1774
			   struct intel_atomic_state *state);
1775
bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1776 1777 1778
void intel_fbc_pre_update(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state,
			  struct intel_plane_state *plane_state);
1779
void intel_fbc_post_update(struct intel_crtc *crtc);
1780
void intel_fbc_init(struct drm_i915_private *dev_priv);
1781
void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
1782 1783 1784
void intel_fbc_enable(struct intel_crtc *crtc,
		      struct intel_crtc_state *crtc_state,
		      struct intel_plane_state *plane_state);
1785 1786
void intel_fbc_disable(struct intel_crtc *crtc);
void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
1787 1788 1789 1790
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin);
void intel_fbc_flush(struct drm_i915_private *dev_priv,
1791
		     unsigned int frontbuffer_bits, enum fb_op_origin origin);
1792
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1793
void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
1794
int intel_fbc_reset_underrun(struct drm_i915_private *dev_priv);
1795

P
Paulo Zanoni 已提交
1796
/* intel_hdmi.c */
1797 1798
void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
		     enum port port);
1799 1800 1801 1802
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1803 1804
			       struct intel_crtc_state *pipe_config,
			       struct drm_connector_state *conn_state);
1805
bool intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder,
S
Shashank Sharma 已提交
1806 1807 1808
				       struct drm_connector *connector,
				       bool high_tmds_clock_ratio,
				       bool scrambling);
1809
void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
1810
void intel_infoframe_init(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1811 1812 1813


/* intel_lvds.c */
1814
void intel_lvds_init(struct drm_i915_private *dev_priv);
1815
struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
1816
bool intel_is_dual_link_lvds(struct drm_device *dev);
P
Paulo Zanoni 已提交
1817 1818 1819 1820


/* intel_modes.c */
int intel_connector_update_modes(struct drm_connector *connector,
1821
				 struct edid *edid);
P
Paulo Zanoni 已提交
1822
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1823 1824
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1825
void intel_attach_aspect_ratio_property(struct drm_connector *connector);
P
Paulo Zanoni 已提交
1826 1827 1828


/* intel_overlay.c */
1829 1830
void intel_setup_overlay(struct drm_i915_private *dev_priv);
void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
1831
int intel_overlay_switch_off(struct intel_overlay *overlay);
1832 1833 1834 1835
int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file_priv);
int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1836
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1837 1838 1839


/* intel_panel.c */
1840
int intel_panel_init(struct intel_panel *panel,
1841
		     struct drm_display_mode *fixed_mode,
1842
		     struct drm_display_mode *alt_fixed_mode,
1843
		     struct drm_display_mode *downclock_mode);
1844 1845 1846 1847
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
1848
			     struct intel_crtc_state *pipe_config,
1849 1850
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1851
			      struct intel_crtc_state *pipe_config,
1852
			      int fitting_mode);
1853
void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state,
1854
				    u32 level, u32 max);
1855 1856
int intel_panel_setup_backlight(struct drm_connector *connector,
				enum pipe pipe);
1857 1858 1859
void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state);
void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state);
1860
void intel_panel_destroy_backlight(struct drm_connector *connector);
1861
enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
1862
extern struct drm_display_mode *intel_find_panel_downclock(
1863
				struct drm_i915_private *dev_priv,
1864 1865
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
1866 1867

#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1868
int intel_backlight_device_register(struct intel_connector *connector);
1869 1870
void intel_backlight_device_unregister(struct intel_connector *connector);
#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1871
static inline int intel_backlight_device_register(struct intel_connector *connector)
1872 1873 1874
{
	return 0;
}
1875 1876 1877 1878
static inline void intel_backlight_device_unregister(struct intel_connector *connector)
{
}
#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1879

1880 1881 1882 1883 1884 1885 1886 1887 1888
/* intel_hdcp.c */
void intel_hdcp_atomic_check(struct drm_connector *connector,
			     struct drm_connector_state *old_state,
			     struct drm_connector_state *new_state);
int intel_hdcp_init(struct intel_connector *connector,
		    const struct intel_hdcp_shim *hdcp_shim);
int intel_hdcp_enable(struct intel_connector *connector);
int intel_hdcp_disable(struct intel_connector *connector);
int intel_hdcp_check_link(struct intel_connector *connector);
1889
bool is_hdcp_supported(struct drm_i915_private *dev_priv, enum port port);
P
Paulo Zanoni 已提交
1890

R
Rodrigo Vivi 已提交
1891
/* intel_psr.c */
1892
#define CAN_PSR(dev_priv) (HAS_PSR(dev_priv) && dev_priv->psr.sink_support)
1893
void intel_psr_init_dpcd(struct intel_dp *intel_dp);
1894 1895 1896 1897
void intel_psr_enable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state);
void intel_psr_disable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *old_crtc_state);
1898
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
1899 1900
			  unsigned frontbuffer_bits,
			  enum fb_op_origin origin);
1901
void intel_psr_flush(struct drm_i915_private *dev_priv,
1902 1903
		     unsigned frontbuffer_bits,
		     enum fb_op_origin origin);
1904
void intel_psr_init(struct drm_i915_private *dev_priv);
1905
void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
1906
				   unsigned frontbuffer_bits);
1907 1908
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state);
1909 1910
void intel_psr_irq_control(struct drm_i915_private *dev_priv, bool debug);
void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir);
R
Rodrigo Vivi 已提交
1911

1912 1913
/* intel_runtime_pm.c */
int intel_power_domains_init(struct drm_i915_private *);
1914
void intel_power_domains_fini(struct drm_i915_private *);
1915 1916
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
1917
void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
1918 1919
void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
1920
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1921 1922
const char *
intel_display_power_domain_str(enum intel_display_power_domain domain);
1923

1924 1925 1926 1927
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
1928 1929
void intel_display_power_get(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1930 1931
bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
					enum intel_display_power_domain domain);
1932 1933
void intel_display_power_put(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1934 1935 1936 1937

static inline void
assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
{
1938
	WARN_ONCE(dev_priv->runtime_pm.suspended,
1939 1940 1941 1942 1943 1944 1945
		  "Device suspended during HW access\n");
}

static inline void
assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
{
	assert_rpm_device_not_suspended(dev_priv);
1946
	WARN_ONCE(!atomic_read(&dev_priv->runtime_pm.wakeref_count),
1947
		  "RPM wakelock ref not held during HW access");
1948 1949
}

1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970
/**
 * disable_rpm_wakeref_asserts - disable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function disable asserts that check if we hold an RPM wakelock
 * reference, while keeping the device-not-suspended checks still enabled.
 * It's meant to be used only in special circumstances where our rule about
 * the wakelock refcount wrt. the device power state doesn't hold. According
 * to this rule at any point where we access the HW or want to keep the HW in
 * an active state we must hold an RPM wakelock reference acquired via one of
 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
 * forcewake release timer, and the GPU RPS and hangcheck works. All other
 * users should avoid using this function.
 *
 * Any calls to this function must have a symmetric call to
 * enable_rpm_wakeref_asserts().
 */
static inline void
disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
1971
	atomic_inc(&dev_priv->runtime_pm.wakeref_count);
1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987
}

/**
 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function re-enables the RPM assert checks after disabling them with
 * disable_rpm_wakeref_asserts. It's meant to be used only in special
 * circumstances otherwise its use should be avoided.
 *
 * Any calls to this function must have a symmetric call to
 * disable_rpm_wakeref_asserts().
 */
static inline void
enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
1988
	atomic_dec(&dev_priv->runtime_pm.wakeref_count);
1989 1990
}

1991
void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1992
bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
1993 1994 1995
void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
void intel_runtime_pm_put(struct drm_i915_private *dev_priv);

1996 1997
void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);

1998 1999
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
			     bool override, unsigned int mask);
2000 2001
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
			  enum dpio_channel ch, bool override);
2002 2003


P
Paulo Zanoni 已提交
2004
/* intel_pm.c */
2005
void intel_init_clock_gating(struct drm_i915_private *dev_priv);
2006
void intel_suspend_hw(struct drm_i915_private *dev_priv);
2007
int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
2008
void intel_update_watermarks(struct intel_crtc *crtc);
2009
void intel_init_pm(struct drm_i915_private *dev_priv);
2010
void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
2011
void intel_pm_setup(struct drm_i915_private *dev_priv);
2012 2013
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
2014
void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
2015 2016
void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
2017 2018
void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
2019
void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
2020 2021
void gen6_rps_busy(struct drm_i915_private *dev_priv);
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
2022
void gen6_rps_idle(struct drm_i915_private *dev_priv);
2023
void gen6_rps_boost(struct i915_request *rq, struct intel_rps_client *rps);
2024
void g4x_wm_get_hw_state(struct drm_device *dev);
2025
void vlv_wm_get_hw_state(struct drm_device *dev);
2026
void ilk_wm_get_hw_state(struct drm_device *dev);
2027
void skl_wm_get_hw_state(struct drm_device *dev);
2028 2029
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
2030 2031
void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
			      struct skl_pipe_wm *out);
2032
void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
2033
void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
2034 2035 2036
bool intel_can_enable_sagv(struct drm_atomic_state *state);
int intel_enable_sagv(struct drm_i915_private *dev_priv);
int intel_disable_sagv(struct drm_i915_private *dev_priv);
2037 2038
bool skl_wm_level_equals(const struct skl_wm_level *l1,
			 const struct skl_wm_level *l2);
2039 2040
bool skl_ddb_allocation_overlaps(struct drm_i915_private *dev_priv,
				 const struct skl_ddb_entry **entries,
2041 2042
				 const struct skl_ddb_entry *ddb,
				 int ignore);
2043
bool ilk_disable_lp_wm(struct drm_device *dev);
2044 2045
int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
				  struct intel_crtc_state *cstate);
2046 2047
void intel_init_ipc(struct drm_i915_private *dev_priv);
void intel_enable_ipc(struct drm_i915_private *dev_priv);
2048

P
Paulo Zanoni 已提交
2049
/* intel_sdvo.c */
2050
bool intel_sdvo_init(struct drm_i915_private *dev_priv,
2051
		     i915_reg_t reg, enum port port);
2052

R
Rodrigo Vivi 已提交
2053

P
Paulo Zanoni 已提交
2054
/* intel_sprite.c */
2055
bool intel_format_is_yuv(u32 format);
2056 2057
int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
			     int usecs);
2058
struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
2059
					      enum pipe pipe, int plane);
2060 2061
int intel_sprite_set_colorkey_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file_priv);
2062 2063
void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state);
void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state);
2064 2065 2066
void skl_update_plane(struct intel_plane *plane,
		      const struct intel_crtc_state *crtc_state,
		      const struct intel_plane_state *plane_state);
2067
void skl_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc);
2068
bool skl_plane_get_hw_state(struct intel_plane *plane);
2069 2070
bool skl_plane_has_ccs(struct drm_i915_private *dev_priv,
		       enum pipe pipe, enum plane_id plane_id);
2071
bool intel_format_is_yuv(uint32_t format);
P
Paulo Zanoni 已提交
2072 2073

/* intel_tv.c */
2074
void intel_tv_init(struct drm_i915_private *dev_priv);
2075

2076
/* intel_atomic.c */
2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089
int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
						const struct drm_connector_state *state,
						struct drm_property *property,
						uint64_t *val);
int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
						struct drm_connector_state *state,
						struct drm_property *property,
						uint64_t val);
int intel_digital_connector_atomic_check(struct drm_connector *conn,
					 struct drm_connector_state *new_state);
struct drm_connector_state *
intel_digital_connector_duplicate_state(struct drm_connector *connector);

2090 2091 2092
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
2093 2094 2095
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
void intel_atomic_state_clear(struct drm_atomic_state *);

2096 2097 2098 2099 2100 2101 2102
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
2103
		return ERR_CAST(crtc_state);
2104 2105 2106

	return to_intel_crtc_state(crtc_state);
}
2107

2108 2109 2110
int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
			       struct intel_crtc *intel_crtc,
			       struct intel_crtc_state *crtc_state);
2111 2112

/* intel_atomic_plane.c */
2113
struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
2114 2115 2116 2117
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
void intel_plane_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state);
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
2118 2119 2120
int intel_plane_atomic_check_with_state(const struct intel_crtc_state *old_crtc_state,
					struct intel_crtc_state *crtc_state,
					const struct intel_plane_state *old_plane_state,
2121
					struct intel_plane_state *intel_state);
2122

2123 2124
/* intel_color.c */
void intel_color_init(struct drm_crtc *crtc);
2125
int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
2126 2127
void intel_color_set_csc(struct drm_crtc_state *crtc_state);
void intel_color_load_luts(struct drm_crtc_state *crtc_state);
2128

2129 2130
/* intel_lspcon.c */
bool lspcon_init(struct intel_digital_port *intel_dig_port);
2131
void lspcon_resume(struct intel_lspcon *lspcon);
2132
void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
2133 2134 2135

/* intel_pipe_crc.c */
int intel_pipe_crc_create(struct drm_minor *minor);
T
Tomeu Vizoso 已提交
2136 2137 2138
#ifdef CONFIG_DEBUG_FS
int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
			      size_t *values_cnt);
2139 2140
void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc);
void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc);
T
Tomeu Vizoso 已提交
2141 2142
#else
#define intel_crtc_set_crc_source NULL
2143 2144 2145 2146 2147 2148 2149
static inline void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc)
{
}

static inline void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc)
{
}
T
Tomeu Vizoso 已提交
2150
#endif
2151
extern const struct file_operations i915_display_crc_ctl_fops;
J
Jesse Barnes 已提交
2152
#endif /* __INTEL_DRV_H__ */