intel_hdmi.c 37.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2006 Dave Airlie <airlied@linux.ie>
 * Copyright © 2006-2009 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 *	Jesse Barnes <jesse.barnes@intel.com>
 */

#include <linux/i2c.h>
30
#include <linux/slab.h>
31
#include <linux/delay.h>
32
#include <linux/hdmi.h>
33 34 35
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_edid.h>
36
#include "intel_drv.h"
37
#include <drm/i915_drm.h>
38 39
#include "i915_drv.h"

40 41
static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
{
42
	return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
43 44
}

45 46 47
static void
assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
{
48
	struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
49 50 51
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t enabled_bits;

P
Paulo Zanoni 已提交
52
	enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
53

54
	WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
55 56 57
	     "HDMI port enabled, expecting disabled\n");
}

58
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
C
Chris Wilson 已提交
59
{
60 61 62
	struct intel_digital_port *intel_dig_port =
		container_of(encoder, struct intel_digital_port, base.base);
	return &intel_dig_port->hdmi;
C
Chris Wilson 已提交
63 64
}

65 66
static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
{
67
	return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
68 69
}

70
static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
71
{
72 73
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
74
		return VIDEO_DIP_SELECT_AVI;
75
	case HDMI_INFOFRAME_TYPE_SPD:
76
		return VIDEO_DIP_SELECT_SPD;
77 78
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return VIDEO_DIP_SELECT_VENDOR;
79
	default:
80
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
81
		return 0;
82 83 84
	}
}

85
static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
86
{
87 88
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
89
		return VIDEO_DIP_ENABLE_AVI;
90
	case HDMI_INFOFRAME_TYPE_SPD:
91
		return VIDEO_DIP_ENABLE_SPD;
92 93
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return VIDEO_DIP_ENABLE_VENDOR;
94
	default:
95
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
96
		return 0;
97 98 99
	}
}

100
static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
101
{
102 103
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
104
		return VIDEO_DIP_ENABLE_AVI_HSW;
105
	case HDMI_INFOFRAME_TYPE_SPD:
106
		return VIDEO_DIP_ENABLE_SPD_HSW;
107 108
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return VIDEO_DIP_ENABLE_VS_HSW;
109
	default:
110
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
111 112 113 114
		return 0;
	}
}

115
static u32 hsw_infoframe_data_reg(enum hdmi_infoframe_type type,
116 117
				  enum transcoder cpu_transcoder,
				  struct drm_i915_private *dev_priv)
118
{
119 120
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
121
		return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder);
122
	case HDMI_INFOFRAME_TYPE_SPD:
123
		return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder);
124 125
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder);
126
	default:
127
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
128 129 130 131
		return 0;
	}
}

132
static void g4x_write_infoframe(struct drm_encoder *encoder,
133
				enum hdmi_infoframe_type type,
134
				const void *frame, ssize_t len)
135
{
136
	const uint32_t *data = frame;
137 138
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
139
	u32 val = I915_READ(VIDEO_DIP_CTL);
140
	int i;
141

142 143
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

144
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
145
	val |= g4x_infoframe_index(type);
146

147
	val &= ~g4x_infoframe_enable(type);
148

149
	I915_WRITE(VIDEO_DIP_CTL, val);
150

151
	mmiowb();
152
	for (i = 0; i < len; i += 4) {
153 154 155
		I915_WRITE(VIDEO_DIP_DATA, *data);
		data++;
	}
156 157 158
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(VIDEO_DIP_DATA, 0);
159
	mmiowb();
160

161
	val |= g4x_infoframe_enable(type);
162
	val &= ~VIDEO_DIP_FREQ_MASK;
163
	val |= VIDEO_DIP_FREQ_VSYNC;
164

165
	I915_WRITE(VIDEO_DIP_CTL, val);
166
	POSTING_READ(VIDEO_DIP_CTL);
167 168
}

169
static void ibx_write_infoframe(struct drm_encoder *encoder,
170
				enum hdmi_infoframe_type type,
171
				const void *frame, ssize_t len)
172
{
173
	const uint32_t *data = frame;
174 175
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
176
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
177
	int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
178 179
	u32 val = I915_READ(reg);

180 181
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

182
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
183
	val |= g4x_infoframe_index(type);
184

185
	val &= ~g4x_infoframe_enable(type);
186 187 188

	I915_WRITE(reg, val);

189
	mmiowb();
190 191 192 193
	for (i = 0; i < len; i += 4) {
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
194 195 196
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
197
	mmiowb();
198

199
	val |= g4x_infoframe_enable(type);
200
	val &= ~VIDEO_DIP_FREQ_MASK;
201
	val |= VIDEO_DIP_FREQ_VSYNC;
202 203

	I915_WRITE(reg, val);
204
	POSTING_READ(reg);
205 206 207
}

static void cpt_write_infoframe(struct drm_encoder *encoder,
208
				enum hdmi_infoframe_type type,
209
				const void *frame, ssize_t len)
210
{
211
	const uint32_t *data = frame;
212 213
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
214
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
215
	int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
216
	u32 val = I915_READ(reg);
217

218 219
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

220
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
221
	val |= g4x_infoframe_index(type);
222

223 224
	/* The DIP control register spec says that we need to update the AVI
	 * infoframe without clearing its enable bit */
225 226
	if (type != HDMI_INFOFRAME_TYPE_AVI)
		val &= ~g4x_infoframe_enable(type);
227

228
	I915_WRITE(reg, val);
229

230
	mmiowb();
231
	for (i = 0; i < len; i += 4) {
232 233 234
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
235 236 237
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
238
	mmiowb();
239

240
	val |= g4x_infoframe_enable(type);
241
	val &= ~VIDEO_DIP_FREQ_MASK;
242
	val |= VIDEO_DIP_FREQ_VSYNC;
243

244
	I915_WRITE(reg, val);
245
	POSTING_READ(reg);
246
}
247 248

static void vlv_write_infoframe(struct drm_encoder *encoder,
249
				enum hdmi_infoframe_type type,
250
				const void *frame, ssize_t len)
251
{
252
	const uint32_t *data = frame;
253 254
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
255
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
256
	int i, reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
257
	u32 val = I915_READ(reg);
258

259 260
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

261
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
262
	val |= g4x_infoframe_index(type);
263

264
	val &= ~g4x_infoframe_enable(type);
265

266
	I915_WRITE(reg, val);
267

268
	mmiowb();
269 270 271 272
	for (i = 0; i < len; i += 4) {
		I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
273 274 275
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
276
	mmiowb();
277

278
	val |= g4x_infoframe_enable(type);
279
	val &= ~VIDEO_DIP_FREQ_MASK;
280
	val |= VIDEO_DIP_FREQ_VSYNC;
281

282
	I915_WRITE(reg, val);
283
	POSTING_READ(reg);
284 285
}

286
static void hsw_write_infoframe(struct drm_encoder *encoder,
287
				enum hdmi_infoframe_type type,
288
				const void *frame, ssize_t len)
289
{
290
	const uint32_t *data = frame;
291 292 293
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
294
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder);
295 296
	u32 data_reg;
	int i;
297
	u32 val = I915_READ(ctl_reg);
298

299
	data_reg = hsw_infoframe_data_reg(type,
300 301
					  intel_crtc->config.cpu_transcoder,
					  dev_priv);
302 303 304
	if (data_reg == 0)
		return;

305
	val &= ~hsw_infoframe_enable(type);
306 307
	I915_WRITE(ctl_reg, val);

308
	mmiowb();
309 310 311 312
	for (i = 0; i < len; i += 4) {
		I915_WRITE(data_reg + i, *data);
		data++;
	}
313 314 315
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(data_reg + i, 0);
316
	mmiowb();
317

318
	val |= hsw_infoframe_enable(type);
319
	I915_WRITE(ctl_reg, val);
320
	POSTING_READ(ctl_reg);
321 322
}

323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339
/*
 * The data we write to the DIP data buffer registers is 1 byte bigger than the
 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
 * used for both technologies.
 *
 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
 * DW1:       DB3       | DB2 | DB1 | DB0
 * DW2:       DB7       | DB6 | DB5 | DB4
 * DW3: ...
 *
 * (HB is Header Byte, DB is Data Byte)
 *
 * The hdmi pack() functions don't know about that hardware specific hole so we
 * trick them by giving an offset into the buffer and moving back the header
 * bytes by one.
 */
340 341
static void intel_write_infoframe(struct drm_encoder *encoder,
				  union hdmi_infoframe *frame)
342 343
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
344 345
	uint8_t buffer[VIDEO_DIP_DATA_SIZE];
	ssize_t len;
346

347 348 349 350 351 352 353 354 355 356 357
	/* see comment above for the reason for this offset */
	len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
	if (len < 0)
		return;

	/* Insert the 'hole' (see big comment above) at position 3 */
	buffer[0] = buffer[1];
	buffer[1] = buffer[2];
	buffer[2] = buffer[3];
	buffer[3] = 0;
	len++;
358

359
	intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
360 361
}

362
static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
P
Paulo Zanoni 已提交
363
					 struct drm_display_mode *adjusted_mode)
364
{
365
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
366
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
367 368
	union hdmi_infoframe frame;
	int ret;
369

370 371 372 373 374 375
	ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
						       adjusted_mode);
	if (ret < 0) {
		DRM_ERROR("couldn't fill AVI infoframe\n");
		return;
	}
P
Paulo Zanoni 已提交
376

377
	if (intel_hdmi->rgb_quant_range_selectable) {
378
		if (intel_crtc->config.limited_color_range)
379 380
			frame.avi.quantization_range =
				HDMI_QUANTIZATION_RANGE_LIMITED;
381
		else
382 383
			frame.avi.quantization_range =
				HDMI_QUANTIZATION_RANGE_FULL;
384 385
	}

386
	intel_write_infoframe(encoder, &frame);
387 388
}

389
static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
390
{
391 392 393 394 395 396 397 398
	union hdmi_infoframe frame;
	int ret;

	ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
	if (ret < 0) {
		DRM_ERROR("couldn't fill SPD infoframe\n");
		return;
	}
399

400
	frame.spd.sdi = HDMI_SPD_SDI_PC;
401

402
	intel_write_infoframe(encoder, &frame);
403 404
}

405 406 407 408 409 410 411 412 413 414 415 416 417 418 419
static void
intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
			      struct drm_display_mode *adjusted_mode)
{
	union hdmi_infoframe frame;
	int ret;

	ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
							  adjusted_mode);
	if (ret < 0)
		return;

	intel_write_infoframe(encoder, &frame);
}

420 421 422
static void g4x_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
423
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
424 425
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
426 427
	u32 reg = VIDEO_DIP_CTL;
	u32 val = I915_READ(reg);
428
	u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
429

430 431
	assert_hdmi_port_disabled(intel_hdmi);

432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447
	/* If the registers were not initialized yet, they might be zeroes,
	 * which means we're selecting the AVI DIP and we're setting its
	 * frequency to once. This seems to really confuse the HW and make
	 * things stop working (the register spec says the AVI always needs to
	 * be sent every VSync). So here we avoid writing to the register more
	 * than we need and also explicitly select the AVI DIP and explicitly
	 * set its frequency to every VSync. Avoiding to write it twice seems to
	 * be enough to solve the problem, but being defensive shouldn't hurt us
	 * either. */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
448
		POSTING_READ(reg);
449 450 451
		return;
	}

452 453 454 455
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
456
			POSTING_READ(reg);
457 458 459 460 461
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

462
	val |= VIDEO_DIP_ENABLE;
463
	val &= ~VIDEO_DIP_ENABLE_VENDOR;
464

465
	I915_WRITE(reg, val);
466
	POSTING_READ(reg);
467

468 469
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
470
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
471 472 473 474 475
}

static void ibx_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
476 477
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
478 479
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
480 481
	u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);
482
	u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
483

484 485
	assert_hdmi_port_disabled(intel_hdmi);

486 487 488 489 490 491 492 493
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
494
		POSTING_READ(reg);
495 496 497
		return;
	}

498 499 500 501
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
502
			POSTING_READ(reg);
503 504 505 506 507
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

508
	val |= VIDEO_DIP_ENABLE;
509 510
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
511

512
	I915_WRITE(reg, val);
513
	POSTING_READ(reg);
514

515 516
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
517
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
518 519 520 521 522
}

static void cpt_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
523 524 525 526 527 528
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);

529 530
	assert_hdmi_port_disabled(intel_hdmi);

531 532 533 534 535 536 537 538
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
		I915_WRITE(reg, val);
539
		POSTING_READ(reg);
540 541 542
		return;
	}

543 544
	/* Set both together, unset both together: see the spec. */
	val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
545 546
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
547 548

	I915_WRITE(reg, val);
549
	POSTING_READ(reg);
550

551 552
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
553
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
554 555 556 557 558
}

static void vlv_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
559 560 561 562 563 564
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);

565 566
	assert_hdmi_port_disabled(intel_hdmi);

567 568 569 570 571 572 573 574
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
575
		POSTING_READ(reg);
576 577 578
		return;
	}

579
	val |= VIDEO_DIP_ENABLE;
580 581
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
582 583

	I915_WRITE(reg, val);
584
	POSTING_READ(reg);
585

586 587
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
588
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
589 590 591 592 593
}

static void hsw_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
594 595 596
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
597
	u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder);
598
	u32 val = I915_READ(reg);
599

600 601
	assert_hdmi_port_disabled(intel_hdmi);

602 603
	if (!intel_hdmi->has_hdmi_sink) {
		I915_WRITE(reg, 0);
604
		POSTING_READ(reg);
605 606 607
		return;
	}

608 609 610 611
	val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
		 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);

	I915_WRITE(reg, val);
612
	POSTING_READ(reg);
613

614 615
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
616
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
617 618
}

619
static void intel_hdmi_mode_set(struct intel_encoder *encoder)
620
{
621
	struct drm_device *dev = encoder->base.dev;
622
	struct drm_i915_private *dev_priv = dev->dev_private;
623 624 625
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
626
	u32 hdmi_val;
627

628
	hdmi_val = SDVO_ENCODING_HDMI;
629
	if (!HAS_PCH_SPLIT(dev))
630
		hdmi_val |= intel_hdmi->color_range;
631
	if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
632
		hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
633
	if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
634
		hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
635

636
	if (crtc->config.pipe_bpp > 24)
637
		hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
638
	else
639
		hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
640

641 642
	/* Required on CPT */
	if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
643
		hdmi_val |= HDMI_MODE_SELECT_HDMI;
644

645
	if (intel_hdmi->has_audio) {
646
		DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
647
				 pipe_name(crtc->pipe));
648
		hdmi_val |= SDVO_AUDIO_ENABLE;
649
		hdmi_val |= HDMI_MODE_SELECT_HDMI;
650
		intel_write_eld(&encoder->base, adjusted_mode);
651
	}
652

653
	if (HAS_PCH_CPT(dev))
654
		hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
655
	else
656
		hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
657

658 659
	I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
	POSTING_READ(intel_hdmi->hdmi_reg);
660

661
	intel_hdmi->set_infoframes(&encoder->base, adjusted_mode);
662 663
}

664 665
static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
				    enum pipe *pipe)
666
{
667
	struct drm_device *dev = encoder->base.dev;
668
	struct drm_i915_private *dev_priv = dev->dev_private;
669 670 671
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	u32 tmp;

672
	tmp = I915_READ(intel_hdmi->hdmi_reg);
673 674 675 676 677 678 679 680 681 682 683 684

	if (!(tmp & SDVO_ENABLE))
		return false;

	if (HAS_PCH_CPT(dev))
		*pipe = PORT_TO_PIPE_CPT(tmp);
	else
		*pipe = PORT_TO_PIPE(tmp);

	return true;
}

685 686 687 688 689 690
static void intel_hdmi_get_config(struct intel_encoder *encoder,
				  struct intel_crtc_config *pipe_config)
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
	u32 tmp, flags = 0;
691
	int dotclock;
692 693 694 695 696 697 698 699 700 701 702 703 704 705

	tmp = I915_READ(intel_hdmi->hdmi_reg);

	if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;

	if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

	pipe_config->adjusted_mode.flags |= flags;
706 707 708 709 710 711 712 713 714

	if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
		dotclock = pipe_config->port_clock * 2 / 3;
	else
		dotclock = pipe_config->port_clock;

	if (HAS_PCH_SPLIT(dev_priv->dev))
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

715
	pipe_config->adjusted_mode.crtc_clock = dotclock;
716 717
}

718
static void intel_enable_hdmi(struct intel_encoder *encoder)
719
{
720
	struct drm_device *dev = encoder->base.dev;
721
	struct drm_i915_private *dev_priv = dev->dev_private;
722
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
723
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
724
	u32 temp;
725 726 727 728
	u32 enable_bits = SDVO_ENABLE;

	if (intel_hdmi->has_audio)
		enable_bits |= SDVO_AUDIO_ENABLE;
729

730
	temp = I915_READ(intel_hdmi->hdmi_reg);
731

732
	/* HW workaround for IBX, we need to move the port to transcoder A
733 734 735
	 * before disabling it, so restore the transcoder select bit here. */
	if (HAS_PCH_IBX(dev))
		enable_bits |= SDVO_PIPE_SEL(intel_crtc->pipe);
736

737 738 739
	/* HW workaround, need to toggle enable bit off and on for 12bpc, but
	 * we do this anyway which shows more stable in testing.
	 */
740
	if (HAS_PCH_SPLIT(dev)) {
741 742
		I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
		POSTING_READ(intel_hdmi->hdmi_reg);
743 744
	}

745 746
	temp |= enable_bits;

747 748
	I915_WRITE(intel_hdmi->hdmi_reg, temp);
	POSTING_READ(intel_hdmi->hdmi_reg);
749 750 751 752 753

	/* HW workaround, need to write this twice for issue that may result
	 * in first write getting masked.
	 */
	if (HAS_PCH_SPLIT(dev)) {
754 755
		I915_WRITE(intel_hdmi->hdmi_reg, temp);
		POSTING_READ(intel_hdmi->hdmi_reg);
756
	}
757
}
758

759 760
static void vlv_enable_hdmi(struct intel_encoder *encoder)
{
761 762 763 764 765 766 767 768
}

static void intel_disable_hdmi(struct intel_encoder *encoder)
{
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	u32 temp;
769
	u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
770

771
	temp = I915_READ(intel_hdmi->hdmi_reg);
772 773 774 775 776 777 778 779 780

	/* HW workaround for IBX, we need to move the port to transcoder A
	 * before disabling it. */
	if (HAS_PCH_IBX(dev)) {
		struct drm_crtc *crtc = encoder->base.crtc;
		int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;

		if (temp & SDVO_PIPE_B_SELECT) {
			temp &= ~SDVO_PIPE_B_SELECT;
781 782
			I915_WRITE(intel_hdmi->hdmi_reg, temp);
			POSTING_READ(intel_hdmi->hdmi_reg);
783 784

			/* Again we need to write this twice. */
785 786
			I915_WRITE(intel_hdmi->hdmi_reg, temp);
			POSTING_READ(intel_hdmi->hdmi_reg);
787 788 789 790 791 792 793 794

			/* Transcoder selection bits only update
			 * effectively on vblank. */
			if (crtc)
				intel_wait_for_vblank(dev, pipe);
			else
				msleep(50);
		}
795
	}
796

797 798 799 800
	/* HW workaround, need to toggle enable bit off and on for 12bpc, but
	 * we do this anyway which shows more stable in testing.
	 */
	if (HAS_PCH_SPLIT(dev)) {
801 802
		I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
		POSTING_READ(intel_hdmi->hdmi_reg);
803 804 805
	}

	temp &= ~enable_bits;
806

807 808
	I915_WRITE(intel_hdmi->hdmi_reg, temp);
	POSTING_READ(intel_hdmi->hdmi_reg);
809 810 811 812

	/* HW workaround, need to write this twice for issue that may result
	 * in first write getting masked.
	 */
813
	if (HAS_PCH_SPLIT(dev)) {
814 815
		I915_WRITE(intel_hdmi->hdmi_reg, temp);
		POSTING_READ(intel_hdmi->hdmi_reg);
816
	}
817 818
}

819 820 821 822 823 824
static int hdmi_portclock_limit(struct intel_hdmi *hdmi)
{
	struct drm_device *dev = intel_hdmi_to_dev(hdmi);

	if (IS_G4X(dev))
		return 165000;
825
	else if (IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8)
826 827 828 829 830
		return 300000;
	else
		return 225000;
}

831 832 833
static enum drm_mode_status
intel_hdmi_mode_valid(struct drm_connector *connector,
		      struct drm_display_mode *mode)
834
{
835
	if (mode->clock > hdmi_portclock_limit(intel_attached_hdmi(connector)))
836 837
		return MODE_CLOCK_HIGH;
	if (mode->clock < 20000)
838
		return MODE_CLOCK_LOW;
839 840 841 842 843 844 845

	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
		return MODE_NO_DBLESCAN;

	return MODE_OK;
}

846 847
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
			       struct intel_crtc_config *pipe_config)
848
{
849 850 851
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
852
	int clock_12bpc = pipe_config->adjusted_mode.crtc_clock * 3 / 2;
853
	int portclock_limit = hdmi_portclock_limit(intel_hdmi);
854
	int desired_bpp;
855

856 857 858
	if (intel_hdmi->color_range_auto) {
		/* See CEA-861-E - 5.1 Default Encoding Parameters */
		if (intel_hdmi->has_hdmi_sink &&
859
		    drm_match_cea_mode(adjusted_mode) > 1)
860
			intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
861 862 863 864
		else
			intel_hdmi->color_range = 0;
	}

865
	if (intel_hdmi->color_range)
866
		pipe_config->limited_color_range = true;
867

868 869 870
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
		pipe_config->has_pch_encoder = true;

871 872 873
	/*
	 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
	 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
874 875
	 * outputs. We also need to check that the higher clock still fits
	 * within limits.
876
	 */
877
	if (pipe_config->pipe_bpp > 8*3 && clock_12bpc <= portclock_limit
878
	    && HAS_PCH_SPLIT(dev)) {
879 880
		DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
		desired_bpp = 12*3;
881 882

		/* Need to adjust the port link by 1.5x for 12bpc. */
883
		pipe_config->port_clock = clock_12bpc;
884
	} else {
885 886 887 888 889 890 891
		DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
		desired_bpp = 8*3;
	}

	if (!pipe_config->bw_constrained) {
		DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
		pipe_config->pipe_bpp = desired_bpp;
892 893
	}

894
	if (adjusted_mode->crtc_clock > portclock_limit) {
895 896 897 898
		DRM_DEBUG_KMS("too high HDMI clock, rejecting mode\n");
		return false;
	}

899 900 901
	return true;
}

902
static enum drm_connector_status
903
intel_hdmi_detect(struct drm_connector *connector, bool force)
904
{
905
	struct drm_device *dev = connector->dev;
906
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
907 908 909
	struct intel_digital_port *intel_dig_port =
		hdmi_to_dig_port(intel_hdmi);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
910
	struct drm_i915_private *dev_priv = dev->dev_private;
911
	struct edid *edid;
912
	enum drm_connector_status status = connector_status_disconnected;
913

914 915 916
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector));

C
Chris Wilson 已提交
917
	intel_hdmi->has_hdmi_sink = false;
918
	intel_hdmi->has_audio = false;
919
	intel_hdmi->rgb_quant_range_selectable = false;
920
	edid = drm_get_edid(connector,
921 922
			    intel_gmbus_get_adapter(dev_priv,
						    intel_hdmi->ddc_bus));
923

924
	if (edid) {
925
		if (edid->input & DRM_EDID_INPUT_DIGITAL) {
926
			status = connector_status_connected;
927 928 929
			if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
				intel_hdmi->has_hdmi_sink =
						drm_detect_hdmi_monitor(edid);
930
			intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
931 932
			intel_hdmi->rgb_quant_range_selectable =
				drm_rgb_quant_range_selectable(edid);
933 934
		}
		kfree(edid);
935
	}
936

937
	if (status == connector_status_connected) {
938 939 940
		if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
			intel_hdmi->has_audio =
				(intel_hdmi->force_audio == HDMI_AUDIO_ON);
941
		intel_encoder->type = INTEL_OUTPUT_HDMI;
942 943
	}

944
	return status;
945 946 947 948
}

static int intel_hdmi_get_modes(struct drm_connector *connector)
{
949
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
950
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
951 952 953 954 955

	/* We should parse the EDID data and find out if it's an HDMI sink so
	 * we can send audio to it.
	 */

956
	return intel_ddc_get_modes(connector,
957 958
				   intel_gmbus_get_adapter(dev_priv,
							   intel_hdmi->ddc_bus));
959 960
}

961 962 963 964 965 966 967 968 969
static bool
intel_hdmi_detect_audio(struct drm_connector *connector)
{
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	struct edid *edid;
	bool has_audio = false;

	edid = drm_get_edid(connector,
970 971
			    intel_gmbus_get_adapter(dev_priv,
						    intel_hdmi->ddc_bus));
972 973 974 975 976 977 978 979 980
	if (edid) {
		if (edid->input & DRM_EDID_INPUT_DIGITAL)
			has_audio = drm_detect_monitor_audio(edid);
		kfree(edid);
	}

	return has_audio;
}

981 982
static int
intel_hdmi_set_property(struct drm_connector *connector,
983 984
			struct drm_property *property,
			uint64_t val)
985 986
{
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
987 988
	struct intel_digital_port *intel_dig_port =
		hdmi_to_dig_port(intel_hdmi);
989
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
990 991
	int ret;

992
	ret = drm_object_property_set_value(&connector->base, property, val);
993 994 995
	if (ret)
		return ret;

996
	if (property == dev_priv->force_audio_property) {
997
		enum hdmi_force_audio i = val;
998 999 1000
		bool has_audio;

		if (i == intel_hdmi->force_audio)
1001 1002
			return 0;

1003
		intel_hdmi->force_audio = i;
1004

1005
		if (i == HDMI_AUDIO_AUTO)
1006 1007
			has_audio = intel_hdmi_detect_audio(connector);
		else
1008
			has_audio = (i == HDMI_AUDIO_ON);
1009

1010 1011
		if (i == HDMI_AUDIO_OFF_DVI)
			intel_hdmi->has_hdmi_sink = 0;
1012

1013
		intel_hdmi->has_audio = has_audio;
1014 1015 1016
		goto done;
	}

1017
	if (property == dev_priv->broadcast_rgb_property) {
1018 1019 1020
		bool old_auto = intel_hdmi->color_range_auto;
		uint32_t old_range = intel_hdmi->color_range;

1021 1022 1023 1024 1025 1026 1027 1028 1029 1030
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_hdmi->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_hdmi->color_range_auto = false;
			intel_hdmi->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_hdmi->color_range_auto = false;
1031
			intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
1032 1033 1034 1035
			break;
		default:
			return -EINVAL;
		}
1036 1037 1038 1039 1040

		if (old_auto == intel_hdmi->color_range_auto &&
		    old_range == intel_hdmi->color_range)
			return 0;

1041 1042 1043
		goto done;
	}

1044 1045 1046
	return -EINVAL;

done:
1047 1048
	if (intel_dig_port->base.base.crtc)
		intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
1049 1050 1051 1052

	return 0;
}

1053
static void vlv_hdmi_pre_enable(struct intel_encoder *encoder)
1054 1055 1056 1057 1058 1059
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
1060
	enum dpio_channel port = vlv_dport_to_channel(dport);
1061 1062 1063 1064 1065 1066 1067
	int pipe = intel_crtc->pipe;
	u32 val;

	if (!IS_VALLEYVIEW(dev))
		return;

	/* Enable clock channels for this port */
1068
	mutex_lock(&dev_priv->dpio_lock);
1069
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
1070 1071 1072 1073 1074 1075
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
1076
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
1077 1078

	/* HDMI 1.0V-2dB */
1079 1080 1081 1082 1083 1084 1085 1086
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), 0x2b245f5f);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port), 0x5578b83a);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0c782040);
	vlv_dpio_write(dev_priv, pipe, VLV_TX3_DW4(port), 0x2b247878);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
1087 1088

	/* Program lane clock */
1089 1090
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
1091
	mutex_unlock(&dev_priv->dpio_lock);
1092 1093 1094

	intel_enable_hdmi(encoder);

1095
	vlv_wait_port_ready(dev_priv, dport);
1096 1097
}

1098
static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
1099 1100 1101 1102
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1103 1104
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
1105
	enum dpio_channel port = vlv_dport_to_channel(dport);
1106
	int pipe = intel_crtc->pipe;
1107 1108 1109 1110 1111

	if (!IS_VALLEYVIEW(dev))
		return;

	/* Program Tx lane resets to default */
1112
	mutex_lock(&dev_priv->dpio_lock);
1113
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
1114 1115
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
1116
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
1117 1118 1119 1120 1121 1122
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
			 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
1123 1124 1125 1126 1127 1128
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);

	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
1129
	mutex_unlock(&dev_priv->dpio_lock);
1130 1131
}

1132
static void vlv_hdmi_post_disable(struct intel_encoder *encoder)
1133 1134 1135
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
1136 1137
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
1138
	enum dpio_channel port = vlv_dport_to_channel(dport);
1139
	int pipe = intel_crtc->pipe;
1140 1141 1142

	/* Reset lanes to avoid HDMI flicker (VLV w/a) */
	mutex_lock(&dev_priv->dpio_lock);
1143 1144
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port), 0x00e00060);
1145 1146 1147
	mutex_unlock(&dev_priv->dpio_lock);
}

1148 1149 1150
static void intel_hdmi_destroy(struct drm_connector *connector)
{
	drm_connector_cleanup(connector);
1151
	kfree(connector);
1152 1153 1154
}

static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
1155
	.dpms = intel_connector_dpms,
1156 1157
	.detect = intel_hdmi_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
1158
	.set_property = intel_hdmi_set_property,
1159 1160 1161 1162 1163 1164
	.destroy = intel_hdmi_destroy,
};

static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
	.get_modes = intel_hdmi_get_modes,
	.mode_valid = intel_hdmi_mode_valid,
1165
	.best_encoder = intel_best_encoder,
1166 1167 1168
};

static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
C
Chris Wilson 已提交
1169
	.destroy = intel_encoder_destroy,
1170 1171
};

1172 1173 1174
static void
intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
{
1175
	intel_attach_force_audio_property(connector);
1176
	intel_attach_broadcast_rgb_property(connector);
1177
	intel_hdmi->color_range_auto = true;
1178 1179
}

P
Paulo Zanoni 已提交
1180 1181
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector)
1182
{
1183 1184 1185 1186
	struct drm_connector *connector = &intel_connector->base;
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
1187
	struct drm_i915_private *dev_priv = dev->dev_private;
1188
	enum port port = intel_dig_port->port;
1189

1190
	drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
1191
			   DRM_MODE_CONNECTOR_HDMIA);
1192 1193
	drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);

1194
	connector->interlace_allowed = 1;
1195
	connector->doublescan_allowed = 0;
1196
	connector->stereo_allowed = 1;
1197

1198 1199
	switch (port) {
	case PORT_B:
1200
		intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
1201
		intel_encoder->hpd_pin = HPD_PORT_B;
1202 1203
		break;
	case PORT_C:
1204
		intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
1205
		intel_encoder->hpd_pin = HPD_PORT_C;
1206 1207
		break;
	case PORT_D:
1208
		intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
1209
		intel_encoder->hpd_pin = HPD_PORT_D;
1210 1211
		break;
	case PORT_A:
1212
		intel_encoder->hpd_pin = HPD_PORT_A;
1213 1214
		/* Internal port only for eDP. */
	default:
1215
		BUG();
1216
	}
1217

1218
	if (IS_VALLEYVIEW(dev)) {
1219
		intel_hdmi->write_infoframe = vlv_write_infoframe;
1220
		intel_hdmi->set_infoframes = vlv_set_infoframes;
1221 1222 1223
	} else if (!HAS_PCH_SPLIT(dev)) {
		intel_hdmi->write_infoframe = g4x_write_infoframe;
		intel_hdmi->set_infoframes = g4x_set_infoframes;
1224
	} else if (HAS_DDI(dev)) {
1225
		intel_hdmi->write_infoframe = hsw_write_infoframe;
1226
		intel_hdmi->set_infoframes = hsw_set_infoframes;
1227 1228
	} else if (HAS_PCH_IBX(dev)) {
		intel_hdmi->write_infoframe = ibx_write_infoframe;
1229
		intel_hdmi->set_infoframes = ibx_set_infoframes;
1230 1231
	} else {
		intel_hdmi->write_infoframe = cpt_write_infoframe;
1232
		intel_hdmi->set_infoframes = cpt_set_infoframes;
1233
	}
1234

P
Paulo Zanoni 已提交
1235
	if (HAS_DDI(dev))
1236 1237 1238
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
1239
	intel_connector->unregister = intel_connector_unregister;
1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255

	intel_hdmi_add_properties(intel_hdmi, connector);

	intel_connector_attach_encoder(intel_connector, intel_encoder);
	drm_sysfs_connector_add(connector);

	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
}

1256
void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port)
1257 1258 1259 1260 1261
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct intel_connector *intel_connector;

1262
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
1263 1264 1265
	if (!intel_dig_port)
		return;

1266
	intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
1267 1268 1269 1270 1271 1272 1273 1274 1275
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);
P
Paulo Zanoni 已提交
1276

1277
	intel_encoder->compute_config = intel_hdmi_compute_config;
1278
	intel_encoder->mode_set = intel_hdmi_mode_set;
P
Paulo Zanoni 已提交
1279 1280
	intel_encoder->disable = intel_disable_hdmi;
	intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
1281
	intel_encoder->get_config = intel_hdmi_get_config;
1282
	if (IS_VALLEYVIEW(dev)) {
1283 1284
		intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
		intel_encoder->pre_enable = vlv_hdmi_pre_enable;
1285
		intel_encoder->enable = vlv_enable_hdmi;
1286
		intel_encoder->post_disable = vlv_hdmi_post_disable;
1287 1288
	} else {
		intel_encoder->enable = intel_enable_hdmi;
1289
	}
1290

1291 1292 1293
	intel_encoder->type = INTEL_OUTPUT_HDMI;
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	intel_encoder->cloneable = false;
1294

1295
	intel_dig_port->port = port;
1296
	intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
1297
	intel_dig_port->dp.output_reg = 0;
1298

1299
	intel_hdmi_init_connector(intel_dig_port, intel_connector);
1300
}