intel_hdmi.c 42.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2006 Dave Airlie <airlied@linux.ie>
 * Copyright © 2006-2009 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 *	Jesse Barnes <jesse.barnes@intel.com>
 */

#include <linux/i2c.h>
30
#include <linux/slab.h>
31
#include <linux/delay.h>
32
#include <linux/hdmi.h>
33 34 35
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_edid.h>
36
#include "intel_drv.h"
37
#include <drm/i915_drm.h>
38 39
#include "i915_drv.h"

40 41
static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
{
42
	return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
43 44
}

45 46 47
static void
assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
{
48
	struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
49 50 51
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t enabled_bits;

P
Paulo Zanoni 已提交
52
	enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
53

54
	WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
55 56 57
	     "HDMI port enabled, expecting disabled\n");
}

58
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
C
Chris Wilson 已提交
59
{
60 61 62
	struct intel_digital_port *intel_dig_port =
		container_of(encoder, struct intel_digital_port, base.base);
	return &intel_dig_port->hdmi;
C
Chris Wilson 已提交
63 64
}

65 66
static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
{
67
	return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
68 69
}

70
static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
71
{
72 73
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
74
		return VIDEO_DIP_SELECT_AVI;
75
	case HDMI_INFOFRAME_TYPE_SPD:
76
		return VIDEO_DIP_SELECT_SPD;
77 78
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return VIDEO_DIP_SELECT_VENDOR;
79
	default:
80
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
81
		return 0;
82 83 84
	}
}

85
static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
86
{
87 88
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
89
		return VIDEO_DIP_ENABLE_AVI;
90
	case HDMI_INFOFRAME_TYPE_SPD:
91
		return VIDEO_DIP_ENABLE_SPD;
92 93
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return VIDEO_DIP_ENABLE_VENDOR;
94
	default:
95
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
96
		return 0;
97 98 99
	}
}

100
static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
101
{
102 103
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
104
		return VIDEO_DIP_ENABLE_AVI_HSW;
105
	case HDMI_INFOFRAME_TYPE_SPD:
106
		return VIDEO_DIP_ENABLE_SPD_HSW;
107 108
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return VIDEO_DIP_ENABLE_VS_HSW;
109
	default:
110
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
111 112 113 114
		return 0;
	}
}

115
static u32 hsw_infoframe_data_reg(enum hdmi_infoframe_type type,
116 117
				  enum transcoder cpu_transcoder,
				  struct drm_i915_private *dev_priv)
118
{
119 120
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
121
		return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder);
122
	case HDMI_INFOFRAME_TYPE_SPD:
123
		return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder);
124 125
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder);
126
	default:
127
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
128 129 130 131
		return 0;
	}
}

132
static void g4x_write_infoframe(struct drm_encoder *encoder,
133
				enum hdmi_infoframe_type type,
134
				const void *frame, ssize_t len)
135
{
136
	const uint32_t *data = frame;
137 138
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
139
	u32 val = I915_READ(VIDEO_DIP_CTL);
140
	int i;
141

142 143
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

144
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
145
	val |= g4x_infoframe_index(type);
146

147
	val &= ~g4x_infoframe_enable(type);
148

149
	I915_WRITE(VIDEO_DIP_CTL, val);
150

151
	mmiowb();
152
	for (i = 0; i < len; i += 4) {
153 154 155
		I915_WRITE(VIDEO_DIP_DATA, *data);
		data++;
	}
156 157 158
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(VIDEO_DIP_DATA, 0);
159
	mmiowb();
160

161
	val |= g4x_infoframe_enable(type);
162
	val &= ~VIDEO_DIP_FREQ_MASK;
163
	val |= VIDEO_DIP_FREQ_VSYNC;
164

165
	I915_WRITE(VIDEO_DIP_CTL, val);
166
	POSTING_READ(VIDEO_DIP_CTL);
167 168
}

169
static void ibx_write_infoframe(struct drm_encoder *encoder,
170
				enum hdmi_infoframe_type type,
171
				const void *frame, ssize_t len)
172
{
173
	const uint32_t *data = frame;
174 175
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
176
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
177
	int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
178 179
	u32 val = I915_READ(reg);

180 181
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

182
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
183
	val |= g4x_infoframe_index(type);
184

185
	val &= ~g4x_infoframe_enable(type);
186 187 188

	I915_WRITE(reg, val);

189
	mmiowb();
190 191 192 193
	for (i = 0; i < len; i += 4) {
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
194 195 196
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
197
	mmiowb();
198

199
	val |= g4x_infoframe_enable(type);
200
	val &= ~VIDEO_DIP_FREQ_MASK;
201
	val |= VIDEO_DIP_FREQ_VSYNC;
202 203

	I915_WRITE(reg, val);
204
	POSTING_READ(reg);
205 206 207
}

static void cpt_write_infoframe(struct drm_encoder *encoder,
208
				enum hdmi_infoframe_type type,
209
				const void *frame, ssize_t len)
210
{
211
	const uint32_t *data = frame;
212 213
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
214
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
215
	int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
216
	u32 val = I915_READ(reg);
217

218 219
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

220
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
221
	val |= g4x_infoframe_index(type);
222

223 224
	/* The DIP control register spec says that we need to update the AVI
	 * infoframe without clearing its enable bit */
225 226
	if (type != HDMI_INFOFRAME_TYPE_AVI)
		val &= ~g4x_infoframe_enable(type);
227

228
	I915_WRITE(reg, val);
229

230
	mmiowb();
231
	for (i = 0; i < len; i += 4) {
232 233 234
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
235 236 237
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
238
	mmiowb();
239

240
	val |= g4x_infoframe_enable(type);
241
	val &= ~VIDEO_DIP_FREQ_MASK;
242
	val |= VIDEO_DIP_FREQ_VSYNC;
243

244
	I915_WRITE(reg, val);
245
	POSTING_READ(reg);
246
}
247 248

static void vlv_write_infoframe(struct drm_encoder *encoder,
249
				enum hdmi_infoframe_type type,
250
				const void *frame, ssize_t len)
251
{
252
	const uint32_t *data = frame;
253 254
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
255
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
256
	int i, reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
257
	u32 val = I915_READ(reg);
258

259 260
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

261
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
262
	val |= g4x_infoframe_index(type);
263

264
	val &= ~g4x_infoframe_enable(type);
265

266
	I915_WRITE(reg, val);
267

268
	mmiowb();
269 270 271 272
	for (i = 0; i < len; i += 4) {
		I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
273 274 275
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
276
	mmiowb();
277

278
	val |= g4x_infoframe_enable(type);
279
	val &= ~VIDEO_DIP_FREQ_MASK;
280
	val |= VIDEO_DIP_FREQ_VSYNC;
281

282
	I915_WRITE(reg, val);
283
	POSTING_READ(reg);
284 285
}

286
static void hsw_write_infoframe(struct drm_encoder *encoder,
287
				enum hdmi_infoframe_type type,
288
				const void *frame, ssize_t len)
289
{
290
	const uint32_t *data = frame;
291 292 293
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
294
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder);
295 296
	u32 data_reg;
	int i;
297
	u32 val = I915_READ(ctl_reg);
298

299
	data_reg = hsw_infoframe_data_reg(type,
300 301
					  intel_crtc->config.cpu_transcoder,
					  dev_priv);
302 303 304
	if (data_reg == 0)
		return;

305
	val &= ~hsw_infoframe_enable(type);
306 307
	I915_WRITE(ctl_reg, val);

308
	mmiowb();
309 310 311 312
	for (i = 0; i < len; i += 4) {
		I915_WRITE(data_reg + i, *data);
		data++;
	}
313 314 315
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(data_reg + i, 0);
316
	mmiowb();
317

318
	val |= hsw_infoframe_enable(type);
319
	I915_WRITE(ctl_reg, val);
320
	POSTING_READ(ctl_reg);
321 322
}

323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339
/*
 * The data we write to the DIP data buffer registers is 1 byte bigger than the
 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
 * used for both technologies.
 *
 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
 * DW1:       DB3       | DB2 | DB1 | DB0
 * DW2:       DB7       | DB6 | DB5 | DB4
 * DW3: ...
 *
 * (HB is Header Byte, DB is Data Byte)
 *
 * The hdmi pack() functions don't know about that hardware specific hole so we
 * trick them by giving an offset into the buffer and moving back the header
 * bytes by one.
 */
340 341
static void intel_write_infoframe(struct drm_encoder *encoder,
				  union hdmi_infoframe *frame)
342 343
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
344 345
	uint8_t buffer[VIDEO_DIP_DATA_SIZE];
	ssize_t len;
346

347 348 349 350 351 352 353 354 355 356 357
	/* see comment above for the reason for this offset */
	len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
	if (len < 0)
		return;

	/* Insert the 'hole' (see big comment above) at position 3 */
	buffer[0] = buffer[1];
	buffer[1] = buffer[2];
	buffer[2] = buffer[3];
	buffer[3] = 0;
	len++;
358

359
	intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
360 361
}

362
static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
P
Paulo Zanoni 已提交
363
					 struct drm_display_mode *adjusted_mode)
364
{
365
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
366
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
367 368
	union hdmi_infoframe frame;
	int ret;
369

370 371 372 373 374 375
	ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
						       adjusted_mode);
	if (ret < 0) {
		DRM_ERROR("couldn't fill AVI infoframe\n");
		return;
	}
P
Paulo Zanoni 已提交
376

377
	if (intel_hdmi->rgb_quant_range_selectable) {
378
		if (intel_crtc->config.limited_color_range)
379 380
			frame.avi.quantization_range =
				HDMI_QUANTIZATION_RANGE_LIMITED;
381
		else
382 383
			frame.avi.quantization_range =
				HDMI_QUANTIZATION_RANGE_FULL;
384 385
	}

386
	intel_write_infoframe(encoder, &frame);
387 388
}

389
static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
390
{
391 392 393 394 395 396 397 398
	union hdmi_infoframe frame;
	int ret;

	ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
	if (ret < 0) {
		DRM_ERROR("couldn't fill SPD infoframe\n");
		return;
	}
399

400
	frame.spd.sdi = HDMI_SPD_SDI_PC;
401

402
	intel_write_infoframe(encoder, &frame);
403 404
}

405 406 407 408 409 410 411 412 413 414 415 416 417 418 419
static void
intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
			      struct drm_display_mode *adjusted_mode)
{
	union hdmi_infoframe frame;
	int ret;

	ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
							  adjusted_mode);
	if (ret < 0)
		return;

	intel_write_infoframe(encoder, &frame);
}

420 421 422
static void g4x_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
423
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
424 425
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
426 427
	u32 reg = VIDEO_DIP_CTL;
	u32 val = I915_READ(reg);
428
	u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
429

430 431
	assert_hdmi_port_disabled(intel_hdmi);

432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447
	/* If the registers were not initialized yet, they might be zeroes,
	 * which means we're selecting the AVI DIP and we're setting its
	 * frequency to once. This seems to really confuse the HW and make
	 * things stop working (the register spec says the AVI always needs to
	 * be sent every VSync). So here we avoid writing to the register more
	 * than we need and also explicitly select the AVI DIP and explicitly
	 * set its frequency to every VSync. Avoiding to write it twice seems to
	 * be enough to solve the problem, but being defensive shouldn't hurt us
	 * either. */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
448
		POSTING_READ(reg);
449 450 451
		return;
	}

452 453 454 455
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
456
			POSTING_READ(reg);
457 458 459 460 461
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

462
	val |= VIDEO_DIP_ENABLE;
463
	val &= ~VIDEO_DIP_ENABLE_VENDOR;
464

465
	I915_WRITE(reg, val);
466
	POSTING_READ(reg);
467

468 469
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
470
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
471 472 473 474 475
}

static void ibx_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
476 477
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
478 479
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
480 481
	u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);
482
	u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
483

484 485
	assert_hdmi_port_disabled(intel_hdmi);

486 487 488 489 490 491 492 493
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
494
		POSTING_READ(reg);
495 496 497
		return;
	}

498 499 500 501
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
502
			POSTING_READ(reg);
503 504 505 506 507
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

508
	val |= VIDEO_DIP_ENABLE;
509 510
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
511

512
	I915_WRITE(reg, val);
513
	POSTING_READ(reg);
514

515 516
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
517
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
518 519 520 521 522
}

static void cpt_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
523 524 525 526 527 528
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);

529 530
	assert_hdmi_port_disabled(intel_hdmi);

531 532 533 534 535 536 537 538
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
		I915_WRITE(reg, val);
539
		POSTING_READ(reg);
540 541 542
		return;
	}

543 544
	/* Set both together, unset both together: see the spec. */
	val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
545 546
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
547 548

	I915_WRITE(reg, val);
549
	POSTING_READ(reg);
550

551 552
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
553
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
554 555 556 557 558
}

static void vlv_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
559
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
560
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
561 562 563 564
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);
565
	u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
566

567 568
	assert_hdmi_port_disabled(intel_hdmi);

569 570 571 572 573 574 575 576
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
577
		POSTING_READ(reg);
578 579 580
		return;
	}

581 582 583 584 585 586 587 588 589 590
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
			POSTING_READ(reg);
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

591
	val |= VIDEO_DIP_ENABLE;
592 593
	val &= ~(VIDEO_DIP_ENABLE_AVI | VIDEO_DIP_ENABLE_VENDOR |
		 VIDEO_DIP_ENABLE_GAMUT | VIDEO_DIP_ENABLE_GCP);
594 595

	I915_WRITE(reg, val);
596
	POSTING_READ(reg);
597

598 599
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
600
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
601 602 603 604 605
}

static void hsw_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
606 607 608
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
609
	u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder);
610
	u32 val = I915_READ(reg);
611

612 613
	assert_hdmi_port_disabled(intel_hdmi);

614 615
	if (!intel_hdmi->has_hdmi_sink) {
		I915_WRITE(reg, 0);
616
		POSTING_READ(reg);
617 618 619
		return;
	}

620 621 622 623
	val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
		 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);

	I915_WRITE(reg, val);
624
	POSTING_READ(reg);
625

626 627
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
628
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
629 630
}

631
static void intel_hdmi_mode_set(struct intel_encoder *encoder)
632
{
633
	struct drm_device *dev = encoder->base.dev;
634
	struct drm_i915_private *dev_priv = dev->dev_private;
635 636 637
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
638
	u32 hdmi_val;
639

640
	hdmi_val = SDVO_ENCODING_HDMI;
641
	if (!HAS_PCH_SPLIT(dev))
642
		hdmi_val |= intel_hdmi->color_range;
643
	if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
644
		hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
645
	if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
646
		hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
647

648
	if (crtc->config.pipe_bpp > 24)
649
		hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
650
	else
651
		hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
652

653 654
	if (intel_hdmi->has_hdmi_sink &&
	    (HAS_PCH_CPT(dev) || IS_VALLEYVIEW(dev)))
655
		hdmi_val |= HDMI_MODE_SELECT_HDMI;
656

657
	if (intel_hdmi->has_audio) {
658
		DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
659
				 pipe_name(crtc->pipe));
660
		hdmi_val |= SDVO_AUDIO_ENABLE;
661
		hdmi_val |= HDMI_MODE_SELECT_HDMI;
662
		intel_write_eld(&encoder->base, adjusted_mode);
663
	}
664

665
	if (HAS_PCH_CPT(dev))
666
		hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
667 668
	else if (IS_CHERRYVIEW(dev))
		hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
669
	else
670
		hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
671

672 673
	I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
	POSTING_READ(intel_hdmi->hdmi_reg);
674 675
}

676 677
static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
				    enum pipe *pipe)
678
{
679
	struct drm_device *dev = encoder->base.dev;
680
	struct drm_i915_private *dev_priv = dev->dev_private;
681
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
682
	enum intel_display_power_domain power_domain;
683 684
	u32 tmp;

685 686 687 688
	power_domain = intel_display_port_power_domain(encoder);
	if (!intel_display_power_enabled(dev_priv, power_domain))
		return false;

689
	tmp = I915_READ(intel_hdmi->hdmi_reg);
690 691 692 693 694 695 696 697 698 699 700 701

	if (!(tmp & SDVO_ENABLE))
		return false;

	if (HAS_PCH_CPT(dev))
		*pipe = PORT_TO_PIPE_CPT(tmp);
	else
		*pipe = PORT_TO_PIPE(tmp);

	return true;
}

702 703 704 705 706 707
static void intel_hdmi_get_config(struct intel_encoder *encoder,
				  struct intel_crtc_config *pipe_config)
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
	u32 tmp, flags = 0;
708
	int dotclock;
709 710 711 712 713 714 715 716 717 718 719 720 721 722

	tmp = I915_READ(intel_hdmi->hdmi_reg);

	if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;

	if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

	pipe_config->adjusted_mode.flags |= flags;
723 724 725 726 727 728 729 730 731

	if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
		dotclock = pipe_config->port_clock * 2 / 3;
	else
		dotclock = pipe_config->port_clock;

	if (HAS_PCH_SPLIT(dev_priv->dev))
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

732
	pipe_config->adjusted_mode.crtc_clock = dotclock;
733 734
}

735
static void intel_enable_hdmi(struct intel_encoder *encoder)
736
{
737
	struct drm_device *dev = encoder->base.dev;
738
	struct drm_i915_private *dev_priv = dev->dev_private;
739
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
740
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
741
	u32 temp;
742 743 744 745
	u32 enable_bits = SDVO_ENABLE;

	if (intel_hdmi->has_audio)
		enable_bits |= SDVO_AUDIO_ENABLE;
746

747
	temp = I915_READ(intel_hdmi->hdmi_reg);
748

749
	/* HW workaround for IBX, we need to move the port to transcoder A
750 751 752
	 * before disabling it, so restore the transcoder select bit here. */
	if (HAS_PCH_IBX(dev))
		enable_bits |= SDVO_PIPE_SEL(intel_crtc->pipe);
753

754 755 756
	/* HW workaround, need to toggle enable bit off and on for 12bpc, but
	 * we do this anyway which shows more stable in testing.
	 */
757
	if (HAS_PCH_SPLIT(dev)) {
758 759
		I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
		POSTING_READ(intel_hdmi->hdmi_reg);
760 761
	}

762 763
	temp |= enable_bits;

764 765
	I915_WRITE(intel_hdmi->hdmi_reg, temp);
	POSTING_READ(intel_hdmi->hdmi_reg);
766 767 768 769 770

	/* HW workaround, need to write this twice for issue that may result
	 * in first write getting masked.
	 */
	if (HAS_PCH_SPLIT(dev)) {
771 772
		I915_WRITE(intel_hdmi->hdmi_reg, temp);
		POSTING_READ(intel_hdmi->hdmi_reg);
773
	}
774
}
775

776 777
static void vlv_enable_hdmi(struct intel_encoder *encoder)
{
778 779 780 781 782 783 784 785
}

static void intel_disable_hdmi(struct intel_encoder *encoder)
{
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	u32 temp;
786
	u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
787

788
	temp = I915_READ(intel_hdmi->hdmi_reg);
789 790 791 792 793 794 795 796 797

	/* HW workaround for IBX, we need to move the port to transcoder A
	 * before disabling it. */
	if (HAS_PCH_IBX(dev)) {
		struct drm_crtc *crtc = encoder->base.crtc;
		int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;

		if (temp & SDVO_PIPE_B_SELECT) {
			temp &= ~SDVO_PIPE_B_SELECT;
798 799
			I915_WRITE(intel_hdmi->hdmi_reg, temp);
			POSTING_READ(intel_hdmi->hdmi_reg);
800 801

			/* Again we need to write this twice. */
802 803
			I915_WRITE(intel_hdmi->hdmi_reg, temp);
			POSTING_READ(intel_hdmi->hdmi_reg);
804 805 806 807 808 809 810 811

			/* Transcoder selection bits only update
			 * effectively on vblank. */
			if (crtc)
				intel_wait_for_vblank(dev, pipe);
			else
				msleep(50);
		}
812
	}
813

814 815 816 817
	/* HW workaround, need to toggle enable bit off and on for 12bpc, but
	 * we do this anyway which shows more stable in testing.
	 */
	if (HAS_PCH_SPLIT(dev)) {
818 819
		I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
		POSTING_READ(intel_hdmi->hdmi_reg);
820 821 822
	}

	temp &= ~enable_bits;
823

824 825
	I915_WRITE(intel_hdmi->hdmi_reg, temp);
	POSTING_READ(intel_hdmi->hdmi_reg);
826 827 828 829

	/* HW workaround, need to write this twice for issue that may result
	 * in first write getting masked.
	 */
830
	if (HAS_PCH_SPLIT(dev)) {
831 832
		I915_WRITE(intel_hdmi->hdmi_reg, temp);
		POSTING_READ(intel_hdmi->hdmi_reg);
833
	}
834 835
}

836
static int hdmi_portclock_limit(struct intel_hdmi *hdmi, bool respect_dvi_limit)
837 838 839
{
	struct drm_device *dev = intel_hdmi_to_dev(hdmi);

840
	if ((respect_dvi_limit && !hdmi->has_hdmi_sink) || IS_G4X(dev))
841
		return 165000;
842
	else if (IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8)
843 844 845 846 847
		return 300000;
	else
		return 225000;
}

848 849 850
static enum drm_mode_status
intel_hdmi_mode_valid(struct drm_connector *connector,
		      struct drm_display_mode *mode)
851
{
852 853
	if (mode->clock > hdmi_portclock_limit(intel_attached_hdmi(connector),
					       true))
854 855
		return MODE_CLOCK_HIGH;
	if (mode->clock < 20000)
856
		return MODE_CLOCK_LOW;
857 858 859 860 861 862 863

	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
		return MODE_NO_DBLESCAN;

	return MODE_OK;
}

864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887
static bool hdmi_12bpc_possible(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct intel_encoder *encoder;
	int count = 0, count_hdmi = 0;

	if (!HAS_PCH_SPLIT(dev))
		return false;

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		if (encoder->new_crtc != crtc)
			continue;

		count_hdmi += encoder->type == INTEL_OUTPUT_HDMI;
		count++;
	}

	/*
	 * HDMI 12bpc affects the clocks, so it's only possible
	 * when not cloning with other encoder types.
	 */
	return count_hdmi > 0 && count_hdmi == count;
}

888 889
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
			       struct intel_crtc_config *pipe_config)
890
{
891 892 893
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
894
	int clock_12bpc = pipe_config->adjusted_mode.crtc_clock * 3 / 2;
895
	int portclock_limit = hdmi_portclock_limit(intel_hdmi, false);
896
	int desired_bpp;
897

898 899 900
	if (intel_hdmi->color_range_auto) {
		/* See CEA-861-E - 5.1 Default Encoding Parameters */
		if (intel_hdmi->has_hdmi_sink &&
901
		    drm_match_cea_mode(adjusted_mode) > 1)
902
			intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
903 904 905 906
		else
			intel_hdmi->color_range = 0;
	}

907
	if (intel_hdmi->color_range)
908
		pipe_config->limited_color_range = true;
909

910 911 912
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
		pipe_config->has_pch_encoder = true;

913 914 915
	/*
	 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
	 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
916 917
	 * outputs. We also need to check that the higher clock still fits
	 * within limits.
918
	 */
919
	if (pipe_config->pipe_bpp > 8*3 && intel_hdmi->has_hdmi_sink &&
920 921
	    clock_12bpc <= portclock_limit &&
	    hdmi_12bpc_possible(encoder->new_crtc)) {
922 923
		DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
		desired_bpp = 12*3;
924 925

		/* Need to adjust the port link by 1.5x for 12bpc. */
926
		pipe_config->port_clock = clock_12bpc;
927
	} else {
928 929 930 931 932 933 934
		DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
		desired_bpp = 8*3;
	}

	if (!pipe_config->bw_constrained) {
		DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
		pipe_config->pipe_bpp = desired_bpp;
935 936
	}

937
	if (adjusted_mode->crtc_clock > portclock_limit) {
938 939 940 941
		DRM_DEBUG_KMS("too high HDMI clock, rejecting mode\n");
		return false;
	}

942 943 944
	return true;
}

945
static enum drm_connector_status
946
intel_hdmi_detect(struct drm_connector *connector, bool force)
947
{
948
	struct drm_device *dev = connector->dev;
949
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
950 951 952
	struct intel_digital_port *intel_dig_port =
		hdmi_to_dig_port(intel_hdmi);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
953
	struct drm_i915_private *dev_priv = dev->dev_private;
954
	struct edid *edid;
955
	enum intel_display_power_domain power_domain;
956
	enum drm_connector_status status = connector_status_disconnected;
957

958 959 960
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector));

961 962 963
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

C
Chris Wilson 已提交
964
	intel_hdmi->has_hdmi_sink = false;
965
	intel_hdmi->has_audio = false;
966
	intel_hdmi->rgb_quant_range_selectable = false;
967
	edid = drm_get_edid(connector,
968 969
			    intel_gmbus_get_adapter(dev_priv,
						    intel_hdmi->ddc_bus));
970

971
	if (edid) {
972
		if (edid->input & DRM_EDID_INPUT_DIGITAL) {
973
			status = connector_status_connected;
974 975 976
			if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
				intel_hdmi->has_hdmi_sink =
						drm_detect_hdmi_monitor(edid);
977
			intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
978 979
			intel_hdmi->rgb_quant_range_selectable =
				drm_rgb_quant_range_selectable(edid);
980 981
		}
		kfree(edid);
982
	}
983

984
	if (status == connector_status_connected) {
985 986 987
		if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
			intel_hdmi->has_audio =
				(intel_hdmi->force_audio == HDMI_AUDIO_ON);
988
		intel_encoder->type = INTEL_OUTPUT_HDMI;
989 990
	}

991 992
	intel_display_power_put(dev_priv, power_domain);

993
	return status;
994 995 996 997
}

static int intel_hdmi_get_modes(struct drm_connector *connector)
{
998 999
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
1000
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
1001 1002
	enum intel_display_power_domain power_domain;
	int ret;
1003 1004 1005 1006 1007

	/* We should parse the EDID data and find out if it's an HDMI sink so
	 * we can send audio to it.
	 */

1008 1009 1010 1011
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

	ret = intel_ddc_get_modes(connector,
1012 1013
				   intel_gmbus_get_adapter(dev_priv,
							   intel_hdmi->ddc_bus));
1014 1015 1016 1017

	intel_display_power_put(dev_priv, power_domain);

	return ret;
1018 1019
}

1020 1021 1022
static bool
intel_hdmi_detect_audio(struct drm_connector *connector)
{
1023 1024
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
1025
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
1026
	enum intel_display_power_domain power_domain;
1027 1028 1029
	struct edid *edid;
	bool has_audio = false;

1030 1031 1032
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

1033
	edid = drm_get_edid(connector,
1034 1035
			    intel_gmbus_get_adapter(dev_priv,
						    intel_hdmi->ddc_bus));
1036 1037 1038 1039 1040 1041
	if (edid) {
		if (edid->input & DRM_EDID_INPUT_DIGITAL)
			has_audio = drm_detect_monitor_audio(edid);
		kfree(edid);
	}

1042 1043
	intel_display_power_put(dev_priv, power_domain);

1044 1045 1046
	return has_audio;
}

1047 1048
static int
intel_hdmi_set_property(struct drm_connector *connector,
1049 1050
			struct drm_property *property,
			uint64_t val)
1051 1052
{
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1053 1054
	struct intel_digital_port *intel_dig_port =
		hdmi_to_dig_port(intel_hdmi);
1055
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
1056 1057
	int ret;

1058
	ret = drm_object_property_set_value(&connector->base, property, val);
1059 1060 1061
	if (ret)
		return ret;

1062
	if (property == dev_priv->force_audio_property) {
1063
		enum hdmi_force_audio i = val;
1064 1065 1066
		bool has_audio;

		if (i == intel_hdmi->force_audio)
1067 1068
			return 0;

1069
		intel_hdmi->force_audio = i;
1070

1071
		if (i == HDMI_AUDIO_AUTO)
1072 1073
			has_audio = intel_hdmi_detect_audio(connector);
		else
1074
			has_audio = (i == HDMI_AUDIO_ON);
1075

1076 1077
		if (i == HDMI_AUDIO_OFF_DVI)
			intel_hdmi->has_hdmi_sink = 0;
1078

1079
		intel_hdmi->has_audio = has_audio;
1080 1081 1082
		goto done;
	}

1083
	if (property == dev_priv->broadcast_rgb_property) {
1084 1085 1086
		bool old_auto = intel_hdmi->color_range_auto;
		uint32_t old_range = intel_hdmi->color_range;

1087 1088 1089 1090 1091 1092 1093 1094 1095 1096
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_hdmi->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_hdmi->color_range_auto = false;
			intel_hdmi->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_hdmi->color_range_auto = false;
1097
			intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
1098 1099 1100 1101
			break;
		default:
			return -EINVAL;
		}
1102 1103 1104 1105 1106

		if (old_auto == intel_hdmi->color_range_auto &&
		    old_range == intel_hdmi->color_range)
			return 0;

1107 1108 1109
		goto done;
	}

1110 1111 1112
	return -EINVAL;

done:
1113 1114
	if (intel_dig_port->base.base.crtc)
		intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
1115 1116 1117 1118

	return 0;
}

1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
static void intel_hdmi_pre_enable(struct intel_encoder *encoder)
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;

	intel_hdmi->set_infoframes(&encoder->base, adjusted_mode);
}

1129
static void vlv_hdmi_pre_enable(struct intel_encoder *encoder)
1130 1131
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1132
	struct intel_hdmi *intel_hdmi = &dport->hdmi;
1133 1134 1135 1136
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
1137 1138
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
1139
	enum dpio_channel port = vlv_dport_to_channel(dport);
1140 1141 1142 1143 1144 1145 1146
	int pipe = intel_crtc->pipe;
	u32 val;

	if (!IS_VALLEYVIEW(dev))
		return;

	/* Enable clock channels for this port */
1147
	mutex_lock(&dev_priv->dpio_lock);
1148
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
1149 1150 1151 1152 1153 1154
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
1155
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
1156 1157

	/* HDMI 1.0V-2dB */
1158 1159 1160 1161 1162 1163 1164 1165
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), 0x2b245f5f);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port), 0x5578b83a);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0c782040);
	vlv_dpio_write(dev_priv, pipe, VLV_TX3_DW4(port), 0x2b247878);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
1166 1167

	/* Program lane clock */
1168 1169
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
1170
	mutex_unlock(&dev_priv->dpio_lock);
1171

1172 1173
	intel_hdmi->set_infoframes(&encoder->base, adjusted_mode);

1174 1175
	intel_enable_hdmi(encoder);

1176
	vlv_wait_port_ready(dev_priv, dport);
1177 1178
}

1179
static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
1180 1181 1182 1183
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1184 1185
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
1186
	enum dpio_channel port = vlv_dport_to_channel(dport);
1187
	int pipe = intel_crtc->pipe;
1188 1189 1190 1191 1192

	if (!IS_VALLEYVIEW(dev))
		return;

	/* Program Tx lane resets to default */
1193
	mutex_lock(&dev_priv->dpio_lock);
1194
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
1195 1196
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
1197
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
1198 1199 1200 1201 1202 1203
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
			 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
1204 1205 1206 1207 1208 1209
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);

	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
1210
	mutex_unlock(&dev_priv->dpio_lock);
1211 1212
}

1213
static void vlv_hdmi_post_disable(struct intel_encoder *encoder)
1214 1215 1216
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
1217 1218
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
1219
	enum dpio_channel port = vlv_dport_to_channel(dport);
1220
	int pipe = intel_crtc->pipe;
1221 1222 1223

	/* Reset lanes to avoid HDMI flicker (VLV w/a) */
	mutex_lock(&dev_priv->dpio_lock);
1224 1225
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port), 0x00e00060);
1226 1227 1228
	mutex_unlock(&dev_priv->dpio_lock);
}

1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307
static void chv_hdmi_pre_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
	int data, i;
	u32 val;

	/* Program Tx latency optimal setting */
	mutex_lock(&dev_priv->dpio_lock);
	for (i = 0; i < 4; i++) {
		/* Set the latency optimal bit */
		data = (i == 1) ? 0x0 : 0x6;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
				data << DPIO_FRC_LATENCY_SHFIT);

		/* Set the upar bit */
		data = (i == 1) ? 0x0 : 0x1;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
	/* FIXME: Fix up value only after power analysis */

	/* Clear calc init */
	vlv_dpio_write(dev_priv, pipe, CHV_PCS_DW10(ch), 0);

	/* FIXME: Program the support xxx V-dB */
	/* Use 800mV-0dB */
	val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW4(ch));
	val &= ~DPIO_SWING_DEEMPH9P5_MASK;
	val |= 128 << DPIO_SWING_DEEMPH9P5_SHIFT;
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW2(ch));
	val &= ~DPIO_SWING_MARGIN_MASK;
	val |= 102 << DPIO_SWING_MARGIN_SHIFT;
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(ch), val);

	/* Disable unique transition scale */
	val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW3(ch));
	val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(ch), val);

	/* Additional steps for 1200mV-0dB */
#if 0
	val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW3(ch));
	if (ch)
		val |= DPIO_TX_UNIQ_TRANS_SCALE_CH1;
	else
		val |= DPIO_TX_UNIQ_TRANS_SCALE_CH0;
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(ch), val);

	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(ch),
			vlv_dpio_read(dev_priv, pipe, VLV_TX_DW2(ch)) |
				(0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT));
#endif
	/* Start swing calculation */
	vlv_dpio_write(dev_priv, pipe, CHV_PCS_DW10(ch),
			DPIO_PCS_SWING_CALC_TX0_TX2 |
			DPIO_PCS_SWING_CALC_TX1_TX3);

	/* LRC Bypass */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
	val |= DPIO_LRC_BYPASS;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);

	mutex_unlock(&dev_priv->dpio_lock);

	intel_enable_hdmi(encoder);

	vlv_wait_port_ready(dev_priv, dport);
}

1308 1309 1310
static void intel_hdmi_destroy(struct drm_connector *connector)
{
	drm_connector_cleanup(connector);
1311
	kfree(connector);
1312 1313 1314
}

static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
1315
	.dpms = intel_connector_dpms,
1316 1317
	.detect = intel_hdmi_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
1318
	.set_property = intel_hdmi_set_property,
1319 1320 1321 1322 1323 1324
	.destroy = intel_hdmi_destroy,
};

static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
	.get_modes = intel_hdmi_get_modes,
	.mode_valid = intel_hdmi_mode_valid,
1325
	.best_encoder = intel_best_encoder,
1326 1327 1328
};

static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
C
Chris Wilson 已提交
1329
	.destroy = intel_encoder_destroy,
1330 1331
};

1332 1333 1334
static void
intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
{
1335
	intel_attach_force_audio_property(connector);
1336
	intel_attach_broadcast_rgb_property(connector);
1337
	intel_hdmi->color_range_auto = true;
1338 1339
}

P
Paulo Zanoni 已提交
1340 1341
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector)
1342
{
1343 1344 1345 1346
	struct drm_connector *connector = &intel_connector->base;
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
1347
	struct drm_i915_private *dev_priv = dev->dev_private;
1348
	enum port port = intel_dig_port->port;
1349

1350
	drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
1351
			   DRM_MODE_CONNECTOR_HDMIA);
1352 1353
	drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);

1354
	connector->interlace_allowed = 1;
1355
	connector->doublescan_allowed = 0;
1356
	connector->stereo_allowed = 1;
1357

1358 1359
	switch (port) {
	case PORT_B:
1360
		intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
1361
		intel_encoder->hpd_pin = HPD_PORT_B;
1362 1363
		break;
	case PORT_C:
1364
		intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
1365
		intel_encoder->hpd_pin = HPD_PORT_C;
1366 1367
		break;
	case PORT_D:
1368
		intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
1369
		intel_encoder->hpd_pin = HPD_PORT_D;
1370 1371
		break;
	case PORT_A:
1372
		intel_encoder->hpd_pin = HPD_PORT_A;
1373 1374
		/* Internal port only for eDP. */
	default:
1375
		BUG();
1376
	}
1377

1378
	if (IS_VALLEYVIEW(dev)) {
1379
		intel_hdmi->write_infoframe = vlv_write_infoframe;
1380
		intel_hdmi->set_infoframes = vlv_set_infoframes;
1381 1382 1383
	} else if (!HAS_PCH_SPLIT(dev)) {
		intel_hdmi->write_infoframe = g4x_write_infoframe;
		intel_hdmi->set_infoframes = g4x_set_infoframes;
1384
	} else if (HAS_DDI(dev)) {
1385
		intel_hdmi->write_infoframe = hsw_write_infoframe;
1386
		intel_hdmi->set_infoframes = hsw_set_infoframes;
1387 1388
	} else if (HAS_PCH_IBX(dev)) {
		intel_hdmi->write_infoframe = ibx_write_infoframe;
1389
		intel_hdmi->set_infoframes = ibx_set_infoframes;
1390 1391
	} else {
		intel_hdmi->write_infoframe = cpt_write_infoframe;
1392
		intel_hdmi->set_infoframes = cpt_set_infoframes;
1393
	}
1394

P
Paulo Zanoni 已提交
1395
	if (HAS_DDI(dev))
1396 1397 1398
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
1399
	intel_connector->unregister = intel_connector_unregister;
1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415

	intel_hdmi_add_properties(intel_hdmi, connector);

	intel_connector_attach_encoder(intel_connector, intel_encoder);
	drm_sysfs_connector_add(connector);

	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
}

1416
void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port)
1417 1418 1419 1420 1421
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct intel_connector *intel_connector;

1422
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
1423 1424 1425
	if (!intel_dig_port)
		return;

1426
	intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
1427 1428 1429 1430 1431 1432 1433 1434 1435
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);
P
Paulo Zanoni 已提交
1436

1437
	intel_encoder->compute_config = intel_hdmi_compute_config;
1438
	intel_encoder->mode_set = intel_hdmi_mode_set;
P
Paulo Zanoni 已提交
1439 1440
	intel_encoder->disable = intel_disable_hdmi;
	intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
1441
	intel_encoder->get_config = intel_hdmi_get_config;
1442 1443 1444 1445
	if (IS_CHERRYVIEW(dev)) {
		intel_encoder->pre_enable = chv_hdmi_pre_enable;
		intel_encoder->enable = vlv_enable_hdmi;
	} else if (IS_VALLEYVIEW(dev)) {
1446 1447
		intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
		intel_encoder->pre_enable = vlv_hdmi_pre_enable;
1448
		intel_encoder->enable = vlv_enable_hdmi;
1449
		intel_encoder->post_disable = vlv_hdmi_post_disable;
1450
	} else {
1451
		intel_encoder->pre_enable = intel_hdmi_pre_enable;
1452
		intel_encoder->enable = intel_enable_hdmi;
1453
	}
1454

1455 1456
	intel_encoder->type = INTEL_OUTPUT_HDMI;
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
1457
	intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
1458 1459 1460 1461 1462 1463 1464
	/*
	 * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
	 * to work on real hardware. And since g4x can send infoframes to
	 * only one port anyway, nothing is lost by allowing it.
	 */
	if (IS_G4X(dev))
		intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
1465

1466
	intel_dig_port->port = port;
1467
	intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
1468
	intel_dig_port->dp.output_reg = 0;
1469

1470
	intel_hdmi_init_connector(intel_dig_port, intel_connector);
1471
}