emulate.c 120.0 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
A
Avi Kivity 已提交
27

28
#include "x86.h"
29
#include "tss.h"
30

31 32 33
/*
 * Operand types
 */
34 35 36 37 38 39 40 41 42
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
43 44 45 46
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
#define OpImm             12ull  /* Sign extended immediate */
47 48 49 50 51 52 53
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
54 55 56 57 58 59
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
60
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
61 62

#define OpBits             5  /* Width of operand field */
63
#define OpMask             ((1ull << OpBits) - 1)
64

A
Avi Kivity 已提交
65 66 67 68 69 70 71 72 73 74
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
75
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
76
/* Destination operand type. */
77 78 79 80 81 82 83 84 85 86
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
87
/* Source operand type. */
88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
#define SrcDX       (OpDX << SrcShift)
105
#define SrcMem8     (OpMem8 << SrcShift)
106
#define SrcMask     (OpMask << SrcShift)
107 108 109 110 111 112 113 114 115 116
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
#define Sse         (1<<18)     /* SSE Vector instruction */
117 118 119 120
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
121
/* Misc flags */
122
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
123
#define VendorSpecific (1<<22) /* Vendor specific instruction */
124
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
125
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
126
#define Undefined   (1<<25) /* No Such Instruction */
127
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
128
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
129
#define No64	    (1<<28)
130
#define PageTable   (1 << 29)   /* instruction used to write page table */
131
/* Source 2 operand type */
132
#define Src2Shift   (30)
133 134 135 136 137
#define Src2None    (OpNone << Src2Shift)
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
138 139 140 141 142 143
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
144
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
145
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
146 147 148
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
#define Unaligned   ((u64)1 << 42)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)1 << 43)  /* Advanced Vector Extensions */
A
Avi Kivity 已提交
149

150 151 152 153 154 155 156 157
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
158

159
struct opcode {
160 161
	u64 flags : 56;
	u64 intercept : 8;
162
	union {
163
		int (*execute)(struct x86_emulate_ctxt *ctxt);
164 165
		struct opcode *group;
		struct group_dual *gdual;
166
		struct gprefix *gprefix;
167
	} u;
168
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
169 170 171 172 173
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
174 175
};

176 177 178 179 180 181 182
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

A
Avi Kivity 已提交
183
/* EFLAGS bit definitions. */
184 185 186 187
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
188 189
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
190 191
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
192 193
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
194
#define EFLG_IF (1<<9)
195
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
196 197 198 199 200 201
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

202 203 204
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240
static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	if (!(ctxt->regs_valid & (1 << nr))) {
		ctxt->regs_valid |= 1 << nr;
		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
	}
	return ctxt->_regs[nr];
}

static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	ctxt->regs_valid |= 1 << nr;
	ctxt->regs_dirty |= 1 << nr;
	return &ctxt->_regs[nr];
}

static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	reg_read(ctxt, nr);
	return reg_write(ctxt, nr);
}

static void writeback_registers(struct x86_emulate_ctxt *ctxt)
{
	unsigned reg;

	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
}

static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs_dirty = 0;
	ctxt->regs_valid = 0;
}

A
Avi Kivity 已提交
241 242 243 244 245 246 247
/*
 * Instruction emulation:
 * Most instructions are emulated directly via a fragment of inline assembly
 * code. This allows us to save/restore EFLAGS and thus very easily pick up
 * any modified flags.
 */

248
#if defined(CONFIG_X86_64)
A
Avi Kivity 已提交
249 250 251 252 253 254 255 256 257 258 259 260 261 262
#define _LO32 "k"		/* force 32-bit operand */
#define _STK  "%%rsp"		/* stack pointer */
#elif defined(__i386__)
#define _LO32 ""		/* force 32-bit operand */
#define _STK  "%%esp"		/* stack pointer */
#endif

/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

/* Before executing instruction: restore necessary bits in EFLAGS. */
263 264 265 266 267 268 269 270 271 272 273 274 275 276 277
#define _PRE_EFLAGS(_sav, _msk, _tmp)					\
	/* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
	"movl %"_sav",%"_LO32 _tmp"; "                                  \
	"push %"_tmp"; "                                                \
	"push %"_tmp"; "                                                \
	"movl %"_msk",%"_LO32 _tmp"; "                                  \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"pushf; "                                                       \
	"notl %"_LO32 _tmp"; "                                          \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); "	\
	"pop  %"_tmp"; "                                                \
	"orl  %"_LO32 _tmp",("_STK"); "                                 \
	"popf; "                                                        \
	"pop  %"_sav"; "
A
Avi Kivity 已提交
278 279 280 281 282 283 284 285 286

/* After executing instruction: write-back necessary bits in EFLAGS. */
#define _POST_EFLAGS(_sav, _msk, _tmp) \
	/* _sav |= EFLAGS & _msk; */		\
	"pushf; "				\
	"pop  %"_tmp"; "			\
	"andl %"_msk",%"_LO32 _tmp"; "		\
	"orl  %"_LO32 _tmp",%"_sav"; "

287 288 289 290 291 292
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

293
#define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype)	\
294 295 296 297 298
	do {								\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "2")			\
			_op _suffix " %"_x"3,%1; "			\
			_POST_EFLAGS("0", "4", "2")			\
299 300
			: "=m" ((ctxt)->eflags),			\
			  "+q" (*(_dsttype*)&(ctxt)->dst.val),		\
301
			  "=&r" (_tmp)					\
302
			: _y ((ctxt)->src.val), "i" (EFLAGS_MASK));	\
303
	} while (0)
304 305


A
Avi Kivity 已提交
306
/* Raw emulation: instruction has two explicit operands. */
307
#define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy)		\
308 309 310
	do {								\
		unsigned long _tmp;					\
									\
311
		switch ((ctxt)->dst.bytes) {				\
312
		case 2:							\
313
			____emulate_2op(ctxt,_op,_wx,_wy,"w",u16);	\
314 315
			break;						\
		case 4:							\
316
			____emulate_2op(ctxt,_op,_lx,_ly,"l",u32);	\
317 318
			break;						\
		case 8:							\
319
			ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
320 321
			break;						\
		}							\
A
Avi Kivity 已提交
322 323
	} while (0)

324
#define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy)		     \
A
Avi Kivity 已提交
325
	do {								     \
326
		unsigned long _tmp;					     \
327
		switch ((ctxt)->dst.bytes) {				     \
A
Avi Kivity 已提交
328
		case 1:							     \
329
			____emulate_2op(ctxt,_op,_bx,_by,"b",u8);	     \
A
Avi Kivity 已提交
330 331
			break;						     \
		default:						     \
332
			__emulate_2op_nobyte(ctxt, _op,			     \
A
Avi Kivity 已提交
333 334 335 336 337 338
					     _wx, _wy, _lx, _ly, _qx, _qy);  \
			break;						     \
		}							     \
	} while (0)

/* Source operand is byte-sized and may be restricted to just %cl. */
339 340
#define emulate_2op_SrcB(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
A
Avi Kivity 已提交
341 342

/* Source operand is byte, word, long or quad sized. */
343 344
#define emulate_2op_SrcV(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
345 346

/* Source operand is word, long or quad sized. */
347 348
#define emulate_2op_SrcV_nobyte(ctxt, _op)				\
	__emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
349

350
/* Instruction has three operands and one operand is stored in ECX register */
351
#define __emulate_2op_cl(ctxt, _op, _suffix, _type)		\
352 353
	do {								\
		unsigned long _tmp;					\
354 355 356
		_type _clv  = (ctxt)->src2.val;				\
		_type _srcv = (ctxt)->src.val;				\
		_type _dstv = (ctxt)->dst.val;				\
357 358 359 360 361
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "2")			\
			_op _suffix " %4,%1 \n"				\
			_POST_EFLAGS("0", "5", "2")			\
362
			: "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
363 364 365
			: "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK)	\
			);						\
									\
366 367 368
		(ctxt)->src2.val  = (unsigned long) _clv;		\
		(ctxt)->src2.val = (unsigned long) _srcv;		\
		(ctxt)->dst.val = (unsigned long) _dstv;		\
369 370
	} while (0)

371
#define emulate_2op_cl(ctxt, _op)					\
372
	do {								\
373
		switch ((ctxt)->dst.bytes) {				\
374
		case 2:							\
375
			__emulate_2op_cl(ctxt, _op, "w", u16);		\
376 377
			break;						\
		case 4:							\
378
			__emulate_2op_cl(ctxt, _op, "l", u32);		\
379 380
			break;						\
		case 8:							\
381
			ON64(__emulate_2op_cl(ctxt, _op, "q", ulong));	\
382 383
			break;						\
		}							\
384 385
	} while (0)

386
#define __emulate_1op(ctxt, _op, _suffix)				\
A
Avi Kivity 已提交
387 388 389
	do {								\
		unsigned long _tmp;					\
									\
390 391 392 393
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "3", "2")			\
			_op _suffix " %1; "				\
			_POST_EFLAGS("0", "3", "2")			\
394
			: "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
395 396 397 398 399
			  "=&r" (_tmp)					\
			: "i" (EFLAGS_MASK));				\
	} while (0)

/* Instruction has only one explicit operand (no source operand). */
400
#define emulate_1op(ctxt, _op)						\
401
	do {								\
402 403 404 405 406
		switch ((ctxt)->dst.bytes) {				\
		case 1:	__emulate_1op(ctxt, _op, "b"); break;		\
		case 2:	__emulate_1op(ctxt, _op, "w"); break;		\
		case 4:	__emulate_1op(ctxt, _op, "l"); break;		\
		case 8:	ON64(__emulate_1op(ctxt, _op, "q")); break;	\
A
Avi Kivity 已提交
407 408 409
		}							\
	} while (0)

410
#define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex)			\
411 412
	do {								\
		unsigned long _tmp;					\
413 414
		ulong *rax = reg_rmw((ctxt), VCPU_REGS_RAX);		\
		ulong *rdx = reg_rmw((ctxt), VCPU_REGS_RDX);		\
415 416 417 418 419 420 421 422 423 424 425 426
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "1")			\
			"1: \n\t"					\
			_op _suffix " %6; "				\
			"2: \n\t"					\
			_POST_EFLAGS("0", "5", "1")			\
			".pushsection .fixup,\"ax\" \n\t"		\
			"3: movb $1, %4 \n\t"				\
			"jmp 2b \n\t"					\
			".popsection \n\t"				\
			_ASM_EXTABLE(1b, 3b)				\
427 428 429 430
			: "=m" ((ctxt)->eflags), "=&r" (_tmp),		\
			  "+a" (*rax), "+d" (*rdx), "+qm"(_ex)		\
			: "i" (EFLAGS_MASK), "m" ((ctxt)->src.val),	\
			  "a" (*rax), "d" (*rdx));			\
431 432
	} while (0)

433
/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
434
#define emulate_1op_rax_rdx(ctxt, _op, _ex)	\
435
	do {								\
436
		switch((ctxt)->src.bytes) {				\
437
		case 1:							\
438
			__emulate_1op_rax_rdx(ctxt, _op, "b", _ex);	\
439 440
			break;						\
		case 2:							\
441
			__emulate_1op_rax_rdx(ctxt, _op, "w", _ex);	\
442 443
			break;						\
		case 4:							\
444
			__emulate_1op_rax_rdx(ctxt, _op, "l", _ex);	\
445 446
			break;						\
		case 8: ON64(						\
447
			__emulate_1op_rax_rdx(ctxt, _op, "q", _ex));	\
448 449 450 451
			break;						\
		}							\
	} while (0)

452 453 454 455 456 457
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
458 459 460 461 462 463 464 465
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
466 467 468
		.next_rip   = ctxt->eip,
	};

469
	return ctxt->ops->intercept(ctxt, &info, stage);
470 471
}

A
Avi Kivity 已提交
472 473 474 475 476
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

477
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
478
{
479
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
480 481
}

A
Avi Kivity 已提交
482 483 484 485 486 487 488 489 490 491 492
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
493 494 495 496 497
static int stack_size(struct x86_emulate_ctxt *ctxt)
{
	return (__fls(stack_mask(ctxt)) + 1) >> 3;
}

A
Avi Kivity 已提交
498
/* Access/update address held in a register, based on addressing mode. */
499
static inline unsigned long
500
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
501
{
502
	if (ctxt->ad_bytes == sizeof(unsigned long))
503 504
		return reg;
	else
505
		return reg & ad_mask(ctxt);
506 507 508
}

static inline unsigned long
509
register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
510
{
511
	return address_mask(ctxt, reg);
512 513
}

514 515 516 517 518
static void masked_increment(ulong *reg, ulong mask, int inc)
{
	assign_masked(reg, *reg + inc, mask);
}

519
static inline void
520
register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
521
{
522 523
	ulong mask;

524
	if (ctxt->ad_bytes == sizeof(unsigned long))
525
		mask = ~0UL;
526
	else
527 528 529 530 531 532
		mask = ad_mask(ctxt);
	masked_increment(reg, mask, inc);
}

static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
{
533
	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
534
}
A
Avi Kivity 已提交
535

536
static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
537
{
538
	register_address_increment(ctxt, &ctxt->_eip, rel);
539
}
540

541 542 543 544 545 546 547
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

548
static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
549
{
550 551
	ctxt->has_seg_override = true;
	ctxt->seg_override = seg;
552 553
}

554
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
555 556 557 558
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

559
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
560 561
}

562
static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
563
{
564
	if (!ctxt->has_seg_override)
565 566
		return 0;

567
	return ctxt->seg_override;
568 569
}

570 571
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
572
{
573 574 575
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
576
	return X86EMUL_PROPAGATE_FAULT;
577 578
}

579 580 581 582 583
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

584
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
585
{
586
	return emulate_exception(ctxt, GP_VECTOR, err, true);
587 588
}

589 590 591 592 593
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

594
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
595
{
596
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
597 598
}

599
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
600
{
601
	return emulate_exception(ctxt, TS_VECTOR, err, true);
602 603
}

604 605
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
606
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
607 608
}

A
Avi Kivity 已提交
609 610 611 612 613
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 * subject to the same check.
 */
static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
{
	if (likely(size < 16))
		return false;

	if (ctxt->d & Aligned)
		return true;
	else if (ctxt->d & Unaligned)
		return false;
	else if (ctxt->d & Avx)
		return false;
	else
		return true;
}

657
static int __linearize(struct x86_emulate_ctxt *ctxt,
658
		     struct segmented_address addr,
659
		     unsigned size, bool write, bool fetch,
660 661
		     ulong *linear)
{
662 663
	struct desc_struct desc;
	bool usable;
664
	ulong la;
665
	u32 lim;
666
	u16 sel;
667
	unsigned cpl, rpl;
668

669
	la = seg_base(ctxt, addr.seg) + addr.ea;
670 671 672 673 674 675 676 677
	switch (ctxt->mode) {
	case X86EMUL_MODE_REAL:
		break;
	case X86EMUL_MODE_PROT64:
		if (((signed long)la << 16) >> 16 != la)
			return emulate_gp(ctxt, 0);
		break;
	default:
678 679
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
680 681 682 683 684 685
		if (!usable)
			goto bad;
		/* code segment or read-only data segment */
		if (((desc.type & 8) || !(desc.type & 2)) && write)
			goto bad;
		/* unreadable code segment */
686
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
687 688 689 690 691 692 693
			goto bad;
		lim = desc_limit_scaled(&desc);
		if ((desc.type & 8) || !(desc.type & 4)) {
			/* expand-up segment */
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		} else {
G
Guo Chao 已提交
694
			/* expand-down segment */
695 696 697 698 699 700
			if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		}
701
		cpl = ctxt->ops->cpl(ctxt);
702
		rpl = sel & 3;
703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718
		cpl = max(cpl, rpl);
		if (!(desc.type & 8)) {
			/* data segment */
			if (cpl > desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && !(desc.type & 4)) {
			/* nonconforming code segment */
			if (cpl != desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && (desc.type & 4)) {
			/* conforming code segment */
			if (cpl < desc.dpl)
				goto bad;
		}
		break;
	}
719
	if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
720
		la &= (u32)-1;
721 722
	if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
		return emulate_gp(ctxt, 0);
723 724
	*linear = la;
	return X86EMUL_CONTINUE;
725 726 727 728 729
bad:
	if (addr.seg == VCPU_SREG_SS)
		return emulate_ss(ctxt, addr.seg);
	else
		return emulate_gp(ctxt, addr.seg);
730 731
}

732 733 734 735 736 737 738 739 740
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
	return __linearize(ctxt, addr, size, write, false, linear);
}


741 742 743 744 745
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
746 747 748
	int rc;
	ulong linear;

749
	rc = linearize(ctxt, addr, size, false, &linear);
750 751
	if (rc != X86EMUL_CONTINUE)
		return rc;
752
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
753 754
}

755 756 757 758 759 760 761 762
/*
 * Fetch the next byte of the instruction being emulated which is pointed to
 * by ctxt->_eip, then increment ctxt->_eip.
 *
 * Also prefetch the remaining bytes of the instruction without crossing page
 * boundary if they are not in fetch_cache yet.
 */
static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
763
{
764
	struct fetch_cache *fc = &ctxt->fetch;
765
	int rc;
766
	int size, cur_size;
767

768
	if (ctxt->_eip == fc->end) {
769
		unsigned long linear;
770 771
		struct segmented_address addr = { .seg = VCPU_SREG_CS,
						  .ea  = ctxt->_eip };
772
		cur_size = fc->end - fc->start;
773 774
		size = min(15UL - cur_size,
			   PAGE_SIZE - offset_in_page(ctxt->_eip));
775
		rc = __linearize(ctxt, addr, size, false, true, &linear);
776
		if (unlikely(rc != X86EMUL_CONTINUE))
777
			return rc;
778 779
		rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
				      size, &ctxt->exception);
780
		if (unlikely(rc != X86EMUL_CONTINUE))
781
			return rc;
782
		fc->end += size;
783
	}
784 785
	*dest = fc->data[ctxt->_eip - fc->start];
	ctxt->_eip++;
786
	return X86EMUL_CONTINUE;
787 788 789
}

static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
790
			 void *dest, unsigned size)
791
{
792
	int rc;
793

794
	/* x86 instructions are limited to 15 bytes. */
795
	if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
796
		return X86EMUL_UNHANDLEABLE;
797
	while (size--) {
798
		rc = do_insn_fetch_byte(ctxt, dest++);
799
		if (rc != X86EMUL_CONTINUE)
800 801
			return rc;
	}
802
	return X86EMUL_CONTINUE;
803 804
}

805
/* Fetch next part of the instruction being emulated. */
806
#define insn_fetch(_type, _ctxt)					\
807
({	unsigned long _x;						\
808
	rc = do_insn_fetch(_ctxt, &_x, sizeof(_type));			\
809 810 811 812 813
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
	(_type)_x;							\
})

814 815
#define insn_fetch_arr(_arr, _size, _ctxt)				\
({	rc = do_insn_fetch(_ctxt, _arr, (_size));			\
816 817 818 819
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
})

820 821 822 823 824
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
825
static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
826
			     int highbyte_regs)
A
Avi Kivity 已提交
827 828 829 830
{
	void *p;

	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
831 832 833
		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
	else
		p = reg_rmw(ctxt, modrm_reg);
A
Avi Kivity 已提交
834 835 836 837
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
838
			   struct segmented_address addr,
A
Avi Kivity 已提交
839 840 841 842 843 844 845
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
846
	rc = segmented_read_std(ctxt, addr, size, 2);
847
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
848
		return rc;
849
	addr.ea += 2;
850
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
851 852 853
	return rc;
}

854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888
static int test_cc(unsigned int condition, unsigned int flags)
{
	int rc = 0;

	switch ((condition & 15) >> 1) {
	case 0: /* o */
		rc |= (flags & EFLG_OF);
		break;
	case 1: /* b/c/nae */
		rc |= (flags & EFLG_CF);
		break;
	case 2: /* z/e */
		rc |= (flags & EFLG_ZF);
		break;
	case 3: /* be/na */
		rc |= (flags & (EFLG_CF|EFLG_ZF));
		break;
	case 4: /* s */
		rc |= (flags & EFLG_SF);
		break;
	case 5: /* p/pe */
		rc |= (flags & EFLG_PF);
		break;
	case 7: /* le/ng */
		rc |= (flags & EFLG_ZF);
		/* fall through */
	case 6: /* l/nge */
		rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
		break;
	}

	/* Odd condition identifiers (lsb == 1) have inverted sense. */
	return (!!rc ^ (condition & 1));
}

889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
#ifdef CONFIG_X86_64
	case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
#ifdef CONFIG_X86_64
	case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995
static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
996
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
997
				    struct operand *op)
998
{
999 1000
	unsigned reg = ctxt->modrm_reg;
	int highbyte_regs = ctxt->rex_prefix == 0;
1001

1002 1003
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
1004

1005
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1006 1007 1008 1009 1010 1011
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}
A
Avi Kivity 已提交
1012 1013 1014 1015 1016 1017 1018
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
1019

1020
	op->type = OP_REG;
1021
	if (ctxt->d & ByteOp) {
1022
		op->addr.reg = decode_register(ctxt, reg, highbyte_regs);
1023 1024
		op->bytes = 1;
	} else {
1025
		op->addr.reg = decode_register(ctxt, reg, 0);
1026
		op->bytes = ctxt->op_bytes;
1027
	}
1028
	fetch_register_operand(op);
1029 1030 1031
	op->orig_val = op->val;
}

1032 1033 1034 1035 1036 1037
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

1038
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1039
			struct operand *op)
1040 1041
{
	u8 sib;
1042
	int index_reg = 0, base_reg = 0, scale;
1043
	int rc = X86EMUL_CONTINUE;
1044
	ulong modrm_ea = 0;
1045

1046 1047 1048 1049
	if (ctxt->rex_prefix) {
		ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1;	/* REX.R */
		index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
		ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
1050 1051
	}

1052 1053 1054 1055
	ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
	ctxt->modrm_rm |= (ctxt->modrm & 0x07);
	ctxt->modrm_seg = VCPU_SREG_DS;
1056

1057
	if (ctxt->modrm_mod == 3) {
1058
		op->type = OP_REG;
1059
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1060
		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm, ctxt->d & ByteOp);
1061
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1062 1063
			op->type = OP_XMM;
			op->bytes = 16;
1064 1065
			op->addr.xmm = ctxt->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
1066 1067
			return rc;
		}
A
Avi Kivity 已提交
1068 1069 1070 1071 1072 1073
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
			op->addr.xmm = ctxt->modrm_rm & 7;
			return rc;
		}
1074
		fetch_register_operand(op);
1075 1076 1077
		return rc;
	}

1078 1079
	op->type = OP_MEM;

1080
	if (ctxt->ad_bytes == 2) {
1081 1082 1083 1084
		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1085 1086

		/* 16-bit ModR/M decode. */
1087
		switch (ctxt->modrm_mod) {
1088
		case 0:
1089
			if (ctxt->modrm_rm == 6)
1090
				modrm_ea += insn_fetch(u16, ctxt);
1091 1092
			break;
		case 1:
1093
			modrm_ea += insn_fetch(s8, ctxt);
1094 1095
			break;
		case 2:
1096
			modrm_ea += insn_fetch(u16, ctxt);
1097 1098
			break;
		}
1099
		switch (ctxt->modrm_rm) {
1100
		case 0:
1101
			modrm_ea += bx + si;
1102 1103
			break;
		case 1:
1104
			modrm_ea += bx + di;
1105 1106
			break;
		case 2:
1107
			modrm_ea += bp + si;
1108 1109
			break;
		case 3:
1110
			modrm_ea += bp + di;
1111 1112
			break;
		case 4:
1113
			modrm_ea += si;
1114 1115
			break;
		case 5:
1116
			modrm_ea += di;
1117 1118
			break;
		case 6:
1119
			if (ctxt->modrm_mod != 0)
1120
				modrm_ea += bp;
1121 1122
			break;
		case 7:
1123
			modrm_ea += bx;
1124 1125
			break;
		}
1126 1127 1128
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1129
		modrm_ea = (u16)modrm_ea;
1130 1131
	} else {
		/* 32/64-bit ModR/M decode. */
1132
		if ((ctxt->modrm_rm & 7) == 4) {
1133
			sib = insn_fetch(u8, ctxt);
1134 1135 1136 1137
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1138
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1139
				modrm_ea += insn_fetch(s32, ctxt);
1140
			else {
1141
				modrm_ea += reg_read(ctxt, base_reg);
1142 1143
				adjust_modrm_seg(ctxt, base_reg);
			}
1144
			if (index_reg != 4)
1145
				modrm_ea += reg_read(ctxt, index_reg) << scale;
1146
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1147
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1148
				ctxt->rip_relative = 1;
1149 1150
		} else {
			base_reg = ctxt->modrm_rm;
1151
			modrm_ea += reg_read(ctxt, base_reg);
1152 1153
			adjust_modrm_seg(ctxt, base_reg);
		}
1154
		switch (ctxt->modrm_mod) {
1155
		case 0:
1156
			if (ctxt->modrm_rm == 5)
1157
				modrm_ea += insn_fetch(s32, ctxt);
1158 1159
			break;
		case 1:
1160
			modrm_ea += insn_fetch(s8, ctxt);
1161 1162
			break;
		case 2:
1163
			modrm_ea += insn_fetch(s32, ctxt);
1164 1165 1166
			break;
		}
	}
1167
	op->addr.mem.ea = modrm_ea;
1168 1169 1170 1171 1172
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1173
		      struct operand *op)
1174
{
1175
	int rc = X86EMUL_CONTINUE;
1176

1177
	op->type = OP_MEM;
1178
	switch (ctxt->ad_bytes) {
1179
	case 2:
1180
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1181 1182
		break;
	case 4:
1183
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1184 1185
		break;
	case 8:
1186
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1187 1188 1189 1190 1191 1192
		break;
	}
done:
	return rc;
}

1193
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1194
{
1195
	long sv = 0, mask;
1196

1197 1198
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
		mask = ~(ctxt->dst.bytes * 8 - 1);
1199

1200 1201 1202 1203
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1204

1205
		ctxt->dst.addr.mem.ea += (sv >> 3);
1206
	}
1207 1208

	/* only subword offset */
1209
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1210 1211
}

1212 1213
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1214
{
1215
	int rc;
1216
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1217

1218 1219
	if (mc->pos < mc->end)
		goto read_cached;
A
Avi Kivity 已提交
1220

1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232
	WARN_ON((mc->end + size) >= sizeof(mc->data));

	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
				      &ctxt->exception);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	mc->end += size;

read_cached:
	memcpy(dest, mc->data + mc->pos, size);
	mc->pos += size;
1233 1234
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1235

1236 1237 1238 1239 1240
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1241 1242 1243
	int rc;
	ulong linear;

1244
	rc = linearize(ctxt, addr, size, false, &linear);
1245 1246
	if (rc != X86EMUL_CONTINUE)
		return rc;
1247
	return read_emulated(ctxt, linear, data, size);
1248 1249 1250 1251 1252 1253 1254
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1255 1256 1257
	int rc;
	ulong linear;

1258
	rc = linearize(ctxt, addr, size, true, &linear);
1259 1260
	if (rc != X86EMUL_CONTINUE)
		return rc;
1261 1262
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1263 1264 1265 1266 1267 1268 1269
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1270 1271 1272
	int rc;
	ulong linear;

1273
	rc = linearize(ctxt, addr, size, true, &linear);
1274 1275
	if (rc != X86EMUL_CONTINUE)
		return rc;
1276 1277
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1278 1279
}

1280 1281 1282 1283
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1284
	struct read_cache *rc = &ctxt->io_read;
1285

1286 1287
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1288
		unsigned int count = ctxt->rep_prefix ?
1289
			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1290
		in_page = (ctxt->eflags & EFLG_DF) ?
1291 1292
			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1293 1294 1295 1296 1297
		n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
			count);
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1298
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1299 1300
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1301 1302
	}

1303 1304 1305 1306
	memcpy(dest, rc->data + rc->pos, size);
	rc->pos += size;
	return 1;
}
A
Avi Kivity 已提交
1307

1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
}

1324 1325 1326
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1327 1328
	struct x86_emulate_ops *ops = ctxt->ops;

1329 1330
	if (selector & 1 << 2) {
		struct desc_struct desc;
1331 1332
		u16 sel;

1333
		memset (dt, 0, sizeof *dt);
1334
		if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
1335
			return;
1336

1337 1338 1339
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
		dt->address = get_desc_base(&desc);
	} else
1340
		ops->get_gdt(ctxt, dt);
1341
}
1342

1343 1344
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1345 1346
				   u16 selector, struct desc_struct *desc,
				   ulong *desc_addr_p)
1347 1348 1349 1350
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1351

1352
	get_descriptor_table_ptr(ctxt, selector, &dt);
1353

1354 1355
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1356

1357
	*desc_addr_p = addr = dt.address + index * 8;
1358 1359
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
1360
}
1361

1362 1363 1364 1365 1366 1367 1368
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
A
Avi Kivity 已提交
1369

1370
	get_descriptor_table_ptr(ctxt, selector, &dt);
1371

1372 1373
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
A
Avi Kivity 已提交
1374

1375
	addr = dt.address + index * 8;
1376 1377
	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
				    &ctxt->exception);
1378
}
1379

1380
/* Does not support long mode */
1381 1382 1383
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
1384
	struct desc_struct seg_desc, old_desc;
1385 1386 1387 1388
	u8 dpl, rpl, cpl;
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1389
	ulong desc_addr;
1390
	int ret;
1391
	u16 dummy;
1392

1393
	memset(&seg_desc, 0, sizeof seg_desc);
1394

1395 1396 1397
	if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
	    || ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor */
1398
		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1399 1400 1401 1402
		set_desc_base(&seg_desc, selector << 4);
		goto load;
	}

1403 1404 1405 1406 1407 1408 1409 1410
	rpl = selector & 3;
	cpl = ctxt->ops->cpl(ctxt);

	/* NULL selector is not valid for TR, CS and SS (except for long mode) */
	if ((seg == VCPU_SREG_CS
	     || (seg == VCPU_SREG_SS
		 && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
	     || seg == VCPU_SREG_TR)
1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

1421
	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1422 1423 1424 1425 1426 1427
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
	err_vec = GP_VECTOR;

G
Guo Chao 已提交
1428
	/* can't load system descriptor into segment selector */
1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1447
		break;
1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1463
		break;
1464 1465 1466
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
1467 1468 1469 1470 1471 1472
		old_desc = seg_desc;
		seg_desc.type |= 2; /* busy */
		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
						  sizeof(seg_desc), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1473 1474 1475 1476 1477 1478
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1479
		/*
1480 1481 1482
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1483
		 */
1484 1485 1486 1487
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1488
		break;
1489 1490 1491 1492 1493
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
1494
		ret = write_segment_descriptor(ctxt, selector, &seg_desc);
1495 1496 1497 1498
		if (ret != X86EMUL_CONTINUE)
			return ret;
	}
load:
1499
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
1500 1501 1502 1503 1504 1505
	return X86EMUL_CONTINUE;
exception:
	emulate_exception(ctxt, err_vec, err_code, true);
	return X86EMUL_PROPAGATE_FAULT;
}

1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1525
static int writeback(struct x86_emulate_ctxt *ctxt)
1526 1527 1528
{
	int rc;

1529
	switch (ctxt->dst.type) {
1530
	case OP_REG:
1531
		write_register_operand(&ctxt->dst);
A
Avi Kivity 已提交
1532
		break;
1533
	case OP_MEM:
1534
		if (ctxt->lock_prefix)
1535
			rc = segmented_cmpxchg(ctxt,
1536 1537 1538 1539
					       ctxt->dst.addr.mem,
					       &ctxt->dst.orig_val,
					       &ctxt->dst.val,
					       ctxt->dst.bytes);
1540
		else
1541
			rc = segmented_write(ctxt,
1542 1543 1544
					     ctxt->dst.addr.mem,
					     &ctxt->dst.val,
					     ctxt->dst.bytes);
1545 1546
		if (rc != X86EMUL_CONTINUE)
			return rc;
1547
		break;
A
Avi Kivity 已提交
1548
	case OP_XMM:
1549
		write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
A
Avi Kivity 已提交
1550
		break;
A
Avi Kivity 已提交
1551 1552 1553
	case OP_MM:
		write_mmx_reg(ctxt, &ctxt->dst.mm_val, ctxt->dst.addr.mm);
		break;
1554 1555
	case OP_NONE:
		/* no writeback */
1556
		break;
1557
	default:
1558
		break;
A
Avi Kivity 已提交
1559
	}
1560 1561
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1562

1563
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1564
{
1565
	struct segmented_address addr;
1566

1567
	rsp_increment(ctxt, -bytes);
1568
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1569 1570
	addr.seg = VCPU_SREG_SS;

1571 1572 1573 1574 1575
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1576
	/* Disable writeback. */
1577
	ctxt->dst.type = OP_NONE;
1578
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1579
}
1580

1581 1582 1583 1584
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1585
	struct segmented_address addr;
1586

1587
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1588
	addr.seg = VCPU_SREG_SS;
1589
	rc = segmented_read(ctxt, addr, dest, len);
1590 1591 1592
	if (rc != X86EMUL_CONTINUE)
		return rc;

1593
	rsp_increment(ctxt, len);
1594
	return rc;
1595 1596
}

1597 1598
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1599
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1600 1601
}

1602
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1603
			void *dest, int len)
1604 1605
{
	int rc;
1606 1607
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1608
	int cpl = ctxt->ops->cpl(ctxt);
1609

1610
	rc = emulate_pop(ctxt, &val, len);
1611 1612
	if (rc != X86EMUL_CONTINUE)
		return rc;
1613

1614 1615
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1616

1617 1618 1619 1620 1621 1622 1623 1624 1625 1626
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1627 1628
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1629 1630 1631 1632 1633
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1634
	}
1635 1636 1637 1638 1639

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1640 1641
}

1642 1643
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1644 1645 1646 1647
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1648 1649
}

A
Avi Kivity 已提交
1650 1651 1652 1653 1654
static int em_enter(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned frame_size = ctxt->src.val;
	unsigned nesting_level = ctxt->src2.val & 31;
1655
	ulong rbp;
A
Avi Kivity 已提交
1656 1657 1658 1659

	if (nesting_level)
		return X86EMUL_UNHANDLEABLE;

1660 1661
	rbp = reg_read(ctxt, VCPU_REGS_RBP);
	rc = push(ctxt, &rbp, stack_size(ctxt));
A
Avi Kivity 已提交
1662 1663
	if (rc != X86EMUL_CONTINUE)
		return rc;
1664
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
A
Avi Kivity 已提交
1665
		      stack_mask(ctxt));
1666 1667
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
A
Avi Kivity 已提交
1668 1669 1670 1671
		      stack_mask(ctxt));
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1672 1673
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
1674
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
A
Avi Kivity 已提交
1675
		      stack_mask(ctxt));
1676
	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
A
Avi Kivity 已提交
1677 1678
}

1679
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1680
{
1681 1682
	int seg = ctxt->src2.val;

1683
	ctxt->src.val = get_segment_selector(ctxt, seg);
1684

1685
	return em_push(ctxt);
1686 1687
}

1688
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1689
{
1690
	int seg = ctxt->src2.val;
1691 1692
	unsigned long selector;
	int rc;
1693

1694
	rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
1695 1696 1697
	if (rc != X86EMUL_CONTINUE)
		return rc;

1698
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1699
	return rc;
1700 1701
}

1702
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1703
{
1704
	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1705 1706
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1707

1708 1709
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1710
		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1711

1712
		rc = em_push(ctxt);
1713 1714
		if (rc != X86EMUL_CONTINUE)
			return rc;
1715

1716
		++reg;
1717 1718
	}

1719
	return rc;
1720 1721
}

1722 1723
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1724
	ctxt->src.val =  (unsigned long)ctxt->eflags;
1725 1726 1727
	return em_push(ctxt);
}

1728
static int em_popa(struct x86_emulate_ctxt *ctxt)
1729
{
1730 1731
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1732

1733 1734
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1735
			rsp_increment(ctxt, ctxt->op_bytes);
1736 1737
			--reg;
		}
1738

1739
		rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
1740 1741 1742
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1743
	}
1744
	return rc;
1745 1746
}

1747
static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1748
{
1749
	struct x86_emulate_ops *ops = ctxt->ops;
1750
	int rc;
1751 1752 1753 1754 1755 1756
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
1757
	ctxt->src.val = ctxt->eflags;
1758
	rc = em_push(ctxt);
1759 1760
	if (rc != X86EMUL_CONTINUE)
		return rc;
1761 1762 1763

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

1764
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1765
	rc = em_push(ctxt);
1766 1767
	if (rc != X86EMUL_CONTINUE)
		return rc;
1768

1769
	ctxt->src.val = ctxt->_eip;
1770
	rc = em_push(ctxt);
1771 1772 1773
	if (rc != X86EMUL_CONTINUE)
		return rc;

1774
	ops->get_idt(ctxt, &dt);
1775 1776 1777 1778

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1779
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
1780 1781 1782
	if (rc != X86EMUL_CONTINUE)
		return rc;

1783
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
1784 1785 1786
	if (rc != X86EMUL_CONTINUE)
		return rc;

1787
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
1788 1789 1790
	if (rc != X86EMUL_CONTINUE)
		return rc;

1791
	ctxt->_eip = eip;
1792 1793 1794 1795

	return rc;
}

1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
{
	int rc;

	invalidate_registers(ctxt);
	rc = __emulate_int_real(ctxt, irq);
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);
	return rc;
}

1807
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
1808 1809 1810
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1811
		return __emulate_int_real(ctxt, irq);
1812 1813 1814 1815 1816 1817 1818 1819 1820 1821
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

1822
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
1823
{
1824 1825 1826 1827 1828 1829 1830 1831
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1832

1833
	/* TODO: Add stack limit check */
1834

1835
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
1836

1837 1838
	if (rc != X86EMUL_CONTINUE)
		return rc;
1839

1840 1841
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
1842

1843
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1844

1845 1846
	if (rc != X86EMUL_CONTINUE)
		return rc;
1847

1848
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
1849

1850 1851
	if (rc != X86EMUL_CONTINUE)
		return rc;
1852

1853
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
1854

1855 1856
	if (rc != X86EMUL_CONTINUE)
		return rc;
1857

1858
	ctxt->_eip = temp_eip;
1859 1860


1861
	if (ctxt->op_bytes == 4)
1862
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1863
	else if (ctxt->op_bytes == 2) {
1864 1865
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
1866
	}
1867 1868 1869 1870 1871

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
1872 1873
}

1874
static int em_iret(struct x86_emulate_ctxt *ctxt)
1875
{
1876 1877
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1878
		return emulate_iret_real(ctxt);
1879 1880 1881 1882
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
1883
	default:
1884 1885
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
1886 1887 1888
	}
}

1889 1890 1891 1892 1893
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned short sel;

1894
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
1895

1896
	rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
1897 1898 1899
	if (rc != X86EMUL_CONTINUE)
		return rc;

1900 1901
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
1902 1903 1904
	return X86EMUL_CONTINUE;
}

1905
static int em_grp2(struct x86_emulate_ctxt *ctxt)
1906
{
1907
	switch (ctxt->modrm_reg) {
1908
	case 0:	/* rol */
1909
		emulate_2op_SrcB(ctxt, "rol");
1910 1911
		break;
	case 1:	/* ror */
1912
		emulate_2op_SrcB(ctxt, "ror");
1913 1914
		break;
	case 2:	/* rcl */
1915
		emulate_2op_SrcB(ctxt, "rcl");
1916 1917
		break;
	case 3:	/* rcr */
1918
		emulate_2op_SrcB(ctxt, "rcr");
1919 1920 1921
		break;
	case 4:	/* sal/shl */
	case 6:	/* sal/shl */
1922
		emulate_2op_SrcB(ctxt, "sal");
1923 1924
		break;
	case 5:	/* shr */
1925
		emulate_2op_SrcB(ctxt, "shr");
1926 1927
		break;
	case 7:	/* sar */
1928
		emulate_2op_SrcB(ctxt, "sar");
1929 1930
		break;
	}
1931
	return X86EMUL_CONTINUE;
1932 1933
}

1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962
static int em_not(struct x86_emulate_ctxt *ctxt)
{
	ctxt->dst.val = ~ctxt->dst.val;
	return X86EMUL_CONTINUE;
}

static int em_neg(struct x86_emulate_ctxt *ctxt)
{
	emulate_1op(ctxt, "neg");
	return X86EMUL_CONTINUE;
}

static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 ex = 0;

	emulate_1op_rax_rdx(ctxt, "mul", ex);
	return X86EMUL_CONTINUE;
}

static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 ex = 0;

	emulate_1op_rax_rdx(ctxt, "imul", ex);
	return X86EMUL_CONTINUE;
}

static int em_div_ex(struct x86_emulate_ctxt *ctxt)
1963
{
1964
	u8 de = 0;
1965

1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976
	emulate_1op_rax_rdx(ctxt, "div", de);
	if (de)
		return emulate_de(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 de = 0;

	emulate_1op_rax_rdx(ctxt, "idiv", de);
1977 1978
	if (de)
		return emulate_de(ctxt);
1979
	return X86EMUL_CONTINUE;
1980 1981
}

1982
static int em_grp45(struct x86_emulate_ctxt *ctxt)
1983
{
1984
	int rc = X86EMUL_CONTINUE;
1985

1986
	switch (ctxt->modrm_reg) {
1987
	case 0:	/* inc */
1988
		emulate_1op(ctxt, "inc");
1989 1990
		break;
	case 1:	/* dec */
1991
		emulate_1op(ctxt, "dec");
1992
		break;
1993 1994
	case 2: /* call near abs */ {
		long int old_eip;
1995 1996 1997
		old_eip = ctxt->_eip;
		ctxt->_eip = ctxt->src.val;
		ctxt->src.val = old_eip;
1998
		rc = em_push(ctxt);
1999 2000
		break;
	}
2001
	case 4: /* jmp abs */
2002
		ctxt->_eip = ctxt->src.val;
2003
		break;
2004 2005 2006
	case 5: /* jmp far */
		rc = em_jmp_far(ctxt);
		break;
2007
	case 6:	/* push */
2008
		rc = em_push(ctxt);
2009 2010
		break;
	}
2011
	return rc;
2012 2013
}

2014
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2015
{
2016
	u64 old = ctxt->dst.orig_val64;
2017

2018 2019 2020 2021
	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2022
		ctxt->eflags &= ~EFLG_ZF;
2023
	} else {
2024 2025
		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2026

2027
		ctxt->eflags |= EFLG_ZF;
2028
	}
2029
	return X86EMUL_CONTINUE;
2030 2031
}

2032 2033
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
2034 2035 2036
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
2037 2038 2039
	return em_pop(ctxt);
}

2040
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2041 2042 2043 2044
{
	int rc;
	unsigned long cs;

2045
	rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
2046
	if (rc != X86EMUL_CONTINUE)
2047
		return rc;
2048 2049 2050
	if (ctxt->op_bytes == 4)
		ctxt->_eip = (u32)ctxt->_eip;
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2051
	if (rc != X86EMUL_CONTINUE)
2052
		return rc;
2053
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2054 2055 2056
	return rc;
}

2057 2058 2059 2060
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
	ctxt->src.orig_val = ctxt->src.val;
2061
	ctxt->src.val = reg_read(ctxt, VCPU_REGS_RAX);
2062 2063 2064 2065 2066 2067 2068 2069
	emulate_2op_SrcV(ctxt, "cmp");

	if (ctxt->eflags & EFLG_ZF) {
		/* Success: write back to memory. */
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
		ctxt->dst.type = OP_REG;
2070
		ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
2071 2072 2073 2074
	}
	return X86EMUL_CONTINUE;
}

2075
static int em_lseg(struct x86_emulate_ctxt *ctxt)
2076
{
2077
	int seg = ctxt->src2.val;
2078 2079 2080
	unsigned short sel;
	int rc;

2081
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2082

2083
	rc = load_segment_descriptor(ctxt, sel, seg);
2084 2085 2086
	if (rc != X86EMUL_CONTINUE)
		return rc;

2087
	ctxt->dst.val = ctxt->src.val;
2088 2089 2090
	return rc;
}

2091
static void
2092
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2093
			struct desc_struct *cs, struct desc_struct *ss)
2094 2095
{
	cs->l = 0;		/* will be adjusted later */
2096
	set_desc_base(cs, 0);	/* flat segment */
2097
	cs->g = 1;		/* 4kb granularity */
2098
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2099 2100 2101
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2102 2103
	cs->p = 1;
	cs->d = 1;
2104
	cs->avl = 0;
2105

2106 2107
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2108 2109 2110
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2111
	ss->d = 1;		/* 32bit stack segment */
2112
	ss->dpl = 0;
2113
	ss->p = 1;
2114 2115
	ss->l = 0;
	ss->avl = 0;
2116 2117
}

2118 2119 2120 2121 2122
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2123 2124
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
2125 2126 2127 2128
		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
}

2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
	struct x86_emulate_ops *ops = ctxt->ops;
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	/*
	 * Intel ("GenuineIntel")
	 * remark: Intel CPUs only support "syscall" in 64bit
	 * longmode. Also an 64bit guest with a
	 * 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD
	 * response - CPUs of AMD can't behave like Intel.
	 */
	if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
		return false;

	/* AMD ("AuthenticAMD") */
	if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
		return true;

	/* AMD ("AMDisbetter!") */
	if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
		return true;
2168 2169 2170 2171 2172

	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
	return false;
}

2173
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2174
{
2175
	struct x86_emulate_ops *ops = ctxt->ops;
2176
	struct desc_struct cs, ss;
2177
	u64 msr_data;
2178
	u16 cs_sel, ss_sel;
2179
	u64 efer = 0;
2180 2181

	/* syscall is not available in real mode */
2182
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2183 2184
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2185

2186 2187 2188
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2189
	ops->get_msr(ctxt, MSR_EFER, &efer);
2190
	setup_syscalls_segments(ctxt, &cs, &ss);
2191

2192 2193 2194
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2195
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2196
	msr_data >>= 32;
2197 2198
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2199

2200
	if (efer & EFER_LMA) {
2201
		cs.d = 0;
2202 2203
		cs.l = 1;
	}
2204 2205
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2206

2207
	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2208
	if (efer & EFER_LMA) {
2209
#ifdef CONFIG_X86_64
2210
		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags & ~EFLG_RF;
2211

2212
		ops->get_msr(ctxt,
2213 2214
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2215
		ctxt->_eip = msr_data;
2216

2217
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2218 2219 2220 2221
		ctxt->eflags &= ~(msr_data | EFLG_RF);
#endif
	} else {
		/* legacy mode */
2222
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2223
		ctxt->_eip = (u32)msr_data;
2224 2225 2226 2227

		ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
	}

2228
	return X86EMUL_CONTINUE;
2229 2230
}

2231
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2232
{
2233
	struct x86_emulate_ops *ops = ctxt->ops;
2234
	struct desc_struct cs, ss;
2235
	u64 msr_data;
2236
	u16 cs_sel, ss_sel;
2237
	u64 efer = 0;
2238

2239
	ops->get_msr(ctxt, MSR_EFER, &efer);
2240
	/* inject #GP if in real mode */
2241 2242
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2243

2244 2245 2246 2247 2248 2249 2250 2251
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
	if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2252 2253 2254
	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
2255 2256
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_ud(ctxt);
2257

2258
	setup_syscalls_segments(ctxt, &cs, &ss);
2259

2260
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2261 2262
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
2263 2264
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2265 2266
		break;
	case X86EMUL_MODE_PROT64:
2267 2268
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2269 2270 2271 2272
		break;
	}

	ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
2273 2274 2275 2276
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
2277
	if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
2278
		cs.d = 0;
2279 2280 2281
		cs.l = 1;
	}

2282 2283
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2284

2285
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2286
	ctxt->_eip = msr_data;
2287

2288
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2289
	*reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
2290

2291
	return X86EMUL_CONTINUE;
2292 2293
}

2294
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2295
{
2296
	struct x86_emulate_ops *ops = ctxt->ops;
2297
	struct desc_struct cs, ss;
2298 2299
	u64 msr_data;
	int usermode;
X
Xiao Guangrong 已提交
2300
	u16 cs_sel = 0, ss_sel = 0;
2301

2302 2303
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2304 2305
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2306

2307
	setup_syscalls_segments(ctxt, &cs, &ss);
2308

2309
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2310 2311 2312 2313 2314 2315
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

	cs.dpl = 3;
	ss.dpl = 3;
2316
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2317 2318
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2319
		cs_sel = (u16)(msr_data + 16);
2320 2321
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2322
		ss_sel = (u16)(msr_data + 24);
2323 2324
		break;
	case X86EMUL_MODE_PROT64:
2325
		cs_sel = (u16)(msr_data + 32);
2326 2327
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2328 2329
		ss_sel = cs_sel + 8;
		cs.d = 0;
2330 2331 2332
		cs.l = 1;
		break;
	}
2333 2334
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
2335

2336 2337
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2338

2339 2340
	ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
	*reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
2341

2342
	return X86EMUL_CONTINUE;
2343 2344
}

2345
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2346 2347 2348 2349 2350 2351 2352
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2353
	return ctxt->ops->cpl(ctxt) > iopl;
2354 2355 2356 2357 2358
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2359
	struct x86_emulate_ops *ops = ctxt->ops;
2360
	struct desc_struct tr_seg;
2361
	u32 base3;
2362
	int r;
2363
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2364
	unsigned mask = (1 << len) - 1;
2365
	unsigned long base;
2366

2367
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2368
	if (!tr_seg.p)
2369
		return false;
2370
	if (desc_limit_scaled(&tr_seg) < 103)
2371
		return false;
2372 2373 2374 2375
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2376
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2377 2378
	if (r != X86EMUL_CONTINUE)
		return false;
2379
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2380
		return false;
2381
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2382 2383 2384 2385 2386 2387 2388 2389 2390 2391
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2392 2393 2394
	if (ctxt->perm_ok)
		return true;

2395 2396
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2397
			return false;
2398 2399 2400

	ctxt->perm_ok = true;

2401 2402 2403
	return true;
}

2404 2405 2406
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2407
	tss->ip = ctxt->_eip;
2408
	tss->flag = ctxt->eflags;
2409 2410 2411 2412 2413 2414 2415 2416
	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2417

2418 2419 2420 2421 2422
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2423 2424 2425 2426 2427 2428 2429
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;

2430
	ctxt->_eip = tss->ip;
2431
	ctxt->eflags = tss->flag | 2;
2432 2433 2434 2435 2436 2437 2438 2439
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2440 2441 2442 2443 2444

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2445 2446 2447 2448 2449
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2450 2451

	/*
G
Guo Chao 已提交
2452
	 * Now load segment descriptors. If fault happens at this stage
2453 2454
	 * it is handled in a context of new task
	 */
2455
	ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
2456 2457
	if (ret != X86EMUL_CONTINUE)
		return ret;
2458
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2459 2460
	if (ret != X86EMUL_CONTINUE)
		return ret;
2461
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2462 2463
	if (ret != X86EMUL_CONTINUE)
		return ret;
2464
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2465 2466
	if (ret != X86EMUL_CONTINUE)
		return ret;
2467
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2468 2469 2470 2471 2472 2473 2474 2475 2476 2477
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2478
	struct x86_emulate_ops *ops = ctxt->ops;
2479 2480
	struct tss_segment_16 tss_seg;
	int ret;
2481
	u32 new_tss_base = get_desc_base(new_desc);
2482

2483
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2484
			    &ctxt->exception);
2485
	if (ret != X86EMUL_CONTINUE)
2486 2487 2488
		/* FIXME: need to provide precise fault address */
		return ret;

2489
	save_state_to_tss16(ctxt, &tss_seg);
2490

2491
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2492
			     &ctxt->exception);
2493
	if (ret != X86EMUL_CONTINUE)
2494 2495 2496
		/* FIXME: need to provide precise fault address */
		return ret;

2497
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2498
			    &ctxt->exception);
2499
	if (ret != X86EMUL_CONTINUE)
2500 2501 2502 2503 2504 2505
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2506
		ret = ops->write_std(ctxt, new_tss_base,
2507 2508
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2509
				     &ctxt->exception);
2510
		if (ret != X86EMUL_CONTINUE)
2511 2512 2513 2514
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2515
	return load_state_from_tss16(ctxt, &tss_seg);
2516 2517 2518 2519 2520
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
2521
	tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
2522
	tss->eip = ctxt->_eip;
2523
	tss->eflags = ctxt->eflags;
2524 2525 2526 2527 2528 2529 2530 2531
	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
2532

2533 2534 2535 2536 2537 2538 2539
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
	tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2540 2541 2542 2543 2544 2545 2546
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;

2547
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2548
		return emulate_gp(ctxt, 0);
2549
	ctxt->_eip = tss->eip;
2550
	ctxt->eflags = tss->eflags | 2;
2551 2552

	/* General purpose registers */
2553 2554 2555 2556 2557 2558 2559 2560
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
2561 2562 2563 2564 2565

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2566 2567 2568 2569 2570 2571 2572
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2573

2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 *
	 * Need to get rflags to the vcpu struct immediately because it
	 * influences the CPL which is checked at least when loading the segment
	 * descriptors and when pushing an error code to the new kernel stack.
	 *
	 * TODO Introduce a separate ctxt->ops->set_cpl callback
	 */
	if (ctxt->eflags & X86_EFLAGS_VM)
		ctxt->mode = X86EMUL_MODE_VM86;
	else
		ctxt->mode = X86EMUL_MODE_PROT32;

	ctxt->ops->set_rflags(ctxt, ctxt->eflags);

2592 2593 2594 2595
	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2596
	ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
2597 2598
	if (ret != X86EMUL_CONTINUE)
		return ret;
2599
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2600 2601
	if (ret != X86EMUL_CONTINUE)
		return ret;
2602
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2603 2604
	if (ret != X86EMUL_CONTINUE)
		return ret;
2605
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2606 2607
	if (ret != X86EMUL_CONTINUE)
		return ret;
2608
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2609 2610
	if (ret != X86EMUL_CONTINUE)
		return ret;
2611
	ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
2612 2613
	if (ret != X86EMUL_CONTINUE)
		return ret;
2614
	ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
2615 2616 2617 2618 2619 2620 2621 2622 2623 2624
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2625
	struct x86_emulate_ops *ops = ctxt->ops;
2626 2627
	struct tss_segment_32 tss_seg;
	int ret;
2628
	u32 new_tss_base = get_desc_base(new_desc);
2629

2630
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2631
			    &ctxt->exception);
2632
	if (ret != X86EMUL_CONTINUE)
2633 2634 2635
		/* FIXME: need to provide precise fault address */
		return ret;

2636
	save_state_to_tss32(ctxt, &tss_seg);
2637

2638
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2639
			     &ctxt->exception);
2640
	if (ret != X86EMUL_CONTINUE)
2641 2642 2643
		/* FIXME: need to provide precise fault address */
		return ret;

2644
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2645
			    &ctxt->exception);
2646
	if (ret != X86EMUL_CONTINUE)
2647 2648 2649 2650 2651 2652
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2653
		ret = ops->write_std(ctxt, new_tss_base,
2654 2655
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2656
				     &ctxt->exception);
2657
		if (ret != X86EMUL_CONTINUE)
2658 2659 2660 2661
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2662
	return load_state_from_tss32(ctxt, &tss_seg);
2663 2664 2665
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2666
				   u16 tss_selector, int idt_index, int reason,
2667
				   bool has_error_code, u32 error_code)
2668
{
2669
	struct x86_emulate_ops *ops = ctxt->ops;
2670 2671
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
2672
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2673
	ulong old_tss_base =
2674
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2675
	u32 desc_limit;
2676
	ulong desc_addr;
2677 2678 2679

	/* FIXME: old_tss_base == ~0 ? */

2680
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
2681 2682
	if (ret != X86EMUL_CONTINUE)
		return ret;
2683
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
2684 2685 2686 2687 2688
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

2689 2690 2691 2692 2693
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
G
Guo Chao 已提交
2694
	 * 3. jmp/call to TSS: Check against DPL of the TSS
2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
	} else if (reason != TASK_SWITCH_IRET) {
		int dpl = next_tss_desc.dpl;
		if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
			return emulate_gp(ctxt, tss_selector);
2715 2716
	}

2717

2718 2719 2720 2721
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2722
		emulate_ts(ctxt, tss_selector & 0xfffc);
2723 2724 2725 2726 2727
		return X86EMUL_PROPAGATE_FAULT;
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2728
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2729 2730 2731 2732 2733 2734
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
G
Guo Chao 已提交
2735
	   note that old_tss_sel is not used after this point */
2736 2737 2738 2739
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
2740
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
2741 2742
				     old_tss_base, &next_tss_desc);
	else
2743
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
2744
				     old_tss_base, &next_tss_desc);
2745 2746
	if (ret != X86EMUL_CONTINUE)
		return ret;
2747 2748 2749 2750 2751 2752

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
2753
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2754 2755
	}

2756
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2757
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2758

2759
	if (has_error_code) {
2760 2761 2762
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
2763
		ret = em_push(ctxt);
2764 2765
	}

2766 2767 2768 2769
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2770
			 u16 tss_selector, int idt_index, int reason,
2771
			 bool has_error_code, u32 error_code)
2772 2773 2774
{
	int rc;

2775
	invalidate_registers(ctxt);
2776 2777
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
2778

2779
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
2780
				     has_error_code, error_code);
2781

2782
	if (rc == X86EMUL_CONTINUE) {
2783
		ctxt->eip = ctxt->_eip;
2784 2785
		writeback_registers(ctxt);
	}
2786

2787
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2788 2789
}

2790
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
2791
			    int reg, struct operand *op)
2792 2793 2794
{
	int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;

2795 2796
	register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
2797
	op->addr.mem.seg = seg;
2798 2799
}

2800 2801 2802 2803 2804 2805
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
2806
	al = ctxt->dst.val;
2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

2824
	ctxt->dst.val = al;
2825
	/* Set PF, ZF, SF */
2826 2827 2828
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
2829
	emulate_2op_SrcV(ctxt, "or");
2830 2831 2832 2833 2834 2835 2836 2837
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

2838 2839 2840 2841 2842 2843 2844 2845 2846
static int em_call(struct x86_emulate_ctxt *ctxt)
{
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
	jmp_rel(ctxt, rel);
	return em_push(ctxt);
}

2847 2848 2849 2850 2851 2852
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;

2853
	old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2854
	old_eip = ctxt->_eip;
2855

2856
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2857
	if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
2858 2859
		return X86EMUL_CONTINUE;

2860 2861
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
2862

2863
	ctxt->src.val = old_cs;
2864
	rc = em_push(ctxt);
2865 2866 2867
	if (rc != X86EMUL_CONTINUE)
		return rc;

2868
	ctxt->src.val = old_eip;
2869
	return em_push(ctxt);
2870 2871
}

2872 2873 2874 2875
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;

2876 2877 2878 2879
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
	rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
2880 2881
	if (rc != X86EMUL_CONTINUE)
		return rc;
2882
	rsp_increment(ctxt, ctxt->src.val);
2883 2884 2885
	return X86EMUL_CONTINUE;
}

2886 2887
static int em_add(struct x86_emulate_ctxt *ctxt)
{
2888
	emulate_2op_SrcV(ctxt, "add");
2889 2890 2891 2892 2893
	return X86EMUL_CONTINUE;
}

static int em_or(struct x86_emulate_ctxt *ctxt)
{
2894
	emulate_2op_SrcV(ctxt, "or");
2895 2896 2897 2898 2899
	return X86EMUL_CONTINUE;
}

static int em_adc(struct x86_emulate_ctxt *ctxt)
{
2900
	emulate_2op_SrcV(ctxt, "adc");
2901 2902 2903 2904 2905
	return X86EMUL_CONTINUE;
}

static int em_sbb(struct x86_emulate_ctxt *ctxt)
{
2906
	emulate_2op_SrcV(ctxt, "sbb");
2907 2908 2909 2910 2911
	return X86EMUL_CONTINUE;
}

static int em_and(struct x86_emulate_ctxt *ctxt)
{
2912
	emulate_2op_SrcV(ctxt, "and");
2913 2914 2915 2916 2917
	return X86EMUL_CONTINUE;
}

static int em_sub(struct x86_emulate_ctxt *ctxt)
{
2918
	emulate_2op_SrcV(ctxt, "sub");
2919 2920 2921 2922 2923
	return X86EMUL_CONTINUE;
}

static int em_xor(struct x86_emulate_ctxt *ctxt)
{
2924
	emulate_2op_SrcV(ctxt, "xor");
2925 2926 2927 2928 2929
	return X86EMUL_CONTINUE;
}

static int em_cmp(struct x86_emulate_ctxt *ctxt)
{
2930
	emulate_2op_SrcV(ctxt, "cmp");
2931
	/* Disable writeback. */
2932
	ctxt->dst.type = OP_NONE;
2933 2934 2935
	return X86EMUL_CONTINUE;
}

2936 2937
static int em_test(struct x86_emulate_ctxt *ctxt)
{
2938
	emulate_2op_SrcV(ctxt, "test");
2939 2940
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
2941 2942 2943
	return X86EMUL_CONTINUE;
}

2944 2945 2946
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
2947 2948
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
2949 2950

	/* Write back the memory destination with implicit LOCK prefix. */
2951 2952
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
2953 2954 2955
	return X86EMUL_CONTINUE;
}

2956
static int em_imul(struct x86_emulate_ctxt *ctxt)
2957
{
2958
	emulate_2op_SrcV_nobyte(ctxt, "imul");
2959 2960 2961
	return X86EMUL_CONTINUE;
}

2962 2963
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
2964
	ctxt->dst.val = ctxt->src2.val;
2965 2966 2967
	return em_imul(ctxt);
}

2968 2969
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
2970 2971
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
2972
	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
2973
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
2974 2975 2976 2977

	return X86EMUL_CONTINUE;
}

2978 2979 2980 2981
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

2982
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
2983 2984
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
2985 2986 2987
	return X86EMUL_CONTINUE;
}

2988 2989 2990 2991
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

2992
	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
2993
		return emulate_gp(ctxt, 0);
2994 2995
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
2996 2997 2998
	return X86EMUL_CONTINUE;
}

2999 3000
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
S
Stefan Hajnoczi 已提交
3001
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
3002 3003 3004
	return X86EMUL_CONTINUE;
}

3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3033 3034 3035 3036
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3037 3038 3039
	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
	if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
3040 3041 3042 3043 3044 3045 3046 3047 3048
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3049
	if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
3050 3051
		return emulate_gp(ctxt, 0);

3052 3053
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3054 3055 3056
	return X86EMUL_CONTINUE;
}

3057 3058
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
3059
	if (ctxt->modrm_reg > VCPU_SREG_GS)
3060 3061
		return emulate_ud(ctxt);

3062
	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
3063 3064 3065 3066 3067
	return X86EMUL_CONTINUE;
}

static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
3068
	u16 sel = ctxt->src.val;
3069

3070
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3071 3072
		return emulate_ud(ctxt);

3073
	if (ctxt->modrm_reg == VCPU_SREG_SS)
3074 3075 3076
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
3077 3078
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3079 3080
}

A
Avi Kivity 已提交
3081 3082 3083 3084 3085 3086 3087 3088 3089
static int em_lldt(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
}

A
Avi Kivity 已提交
3090 3091 3092 3093 3094 3095 3096 3097 3098
static int em_ltr(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
}

3099 3100
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
3101 3102 3103
	int rc;
	ulong linear;

3104
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3105
	if (rc == X86EMUL_CONTINUE)
3106
		ctxt->ops->invlpg(ctxt, linear);
3107
	/* Disable writeback. */
3108
	ctxt->dst.type = OP_NONE;
3109 3110 3111
	return X86EMUL_CONTINUE;
}

3112 3113 3114 3115 3116 3117 3118 3119 3120 3121
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3122 3123 3124 3125
static int em_vmcall(struct x86_emulate_ctxt *ctxt)
{
	int rc;

3126
	if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
3127 3128 3129 3130 3131 3132 3133
		return X86EMUL_UNHANDLEABLE;

	rc = ctxt->ops->fix_hypercall(ctxt);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3134
	ctxt->_eip = ctxt->eip;
3135
	/* Disable writeback. */
3136
	ctxt->dst.type = OP_NONE;
3137 3138 3139
	return X86EMUL_CONTINUE;
}

3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return segmented_write(ctxt, ctxt->dst.addr.mem,
			       &desc_ptr, 2 + ctxt->op_bytes);
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3169 3170 3171 3172 3173
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3174 3175
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3176
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3177
			     &desc_ptr.size, &desc_ptr.address,
3178
			     ctxt->op_bytes);
3179 3180 3181 3182
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_gdt(ctxt, &desc_ptr);
	/* Disable writeback. */
3183
	ctxt->dst.type = OP_NONE;
3184 3185 3186
	return X86EMUL_CONTINUE;
}

3187
static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
3188 3189 3190
{
	int rc;

3191 3192
	rc = ctxt->ops->fix_hypercall(ctxt);

3193
	/* Disable writeback. */
3194
	ctxt->dst.type = OP_NONE;
3195 3196 3197 3198 3199 3200 3201 3202
	return rc;
}

static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3203 3204
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3205
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3206
			     &desc_ptr.size, &desc_ptr.address,
3207
			     ctxt->op_bytes);
3208 3209 3210 3211
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_idt(ctxt, &desc_ptr);
	/* Disable writeback. */
3212
	ctxt->dst.type = OP_NONE;
3213 3214 3215 3216 3217
	return X86EMUL_CONTINUE;
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
3218 3219
	ctxt->dst.bytes = 2;
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3220 3221 3222 3223 3224 3225
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3226 3227
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3228 3229 3230
	return X86EMUL_CONTINUE;
}

3231 3232
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3233 3234
	register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3235 3236
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
		jmp_rel(ctxt, ctxt->src.val);
3237 3238 3239 3240 3241 3242

	return X86EMUL_CONTINUE;
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3243
	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3244
		jmp_rel(ctxt, ctxt->src.val);
3245 3246 3247 3248

	return X86EMUL_CONTINUE;
}

3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314
static int em_bt(struct x86_emulate_ctxt *ctxt)
{
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	/* only subword offset */
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;

	emulate_2op_SrcV_nobyte(ctxt, "bt");
	return X86EMUL_CONTINUE;
}

static int em_bts(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "bts");
	return X86EMUL_CONTINUE;
}

static int em_btr(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "btr");
	return X86EMUL_CONTINUE;
}

static int em_btc(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "btc");
	return X86EMUL_CONTINUE;
}

3315 3316
static int em_bsf(struct x86_emulate_ctxt *ctxt)
{
3317
	emulate_2op_SrcV_nobyte(ctxt, "bsf");
3318 3319 3320 3321 3322
	return X86EMUL_CONTINUE;
}

static int em_bsr(struct x86_emulate_ctxt *ctxt)
{
3323
	emulate_2op_SrcV_nobyte(ctxt, "bsr");
3324 3325 3326
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3327 3328 3329 3330
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

3331 3332
	eax = reg_read(ctxt, VCPU_REGS_RAX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);
A
Avi Kivity 已提交
3333
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
3334 3335 3336 3337
	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
A
Avi Kivity 已提交
3338 3339 3340
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3341 3342
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
3343 3344
	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
A
Avi Kivity 已提交
3345 3346 3347
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362
static int em_bswap(struct x86_emulate_ctxt *ctxt)
{
	switch (ctxt->op_bytes) {
#ifdef CONFIG_X86_64
	case 8:
		asm("bswap %0" : "+r"(ctxt->dst.val));
		break;
#endif
	default:
		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
		break;
	}
	return X86EMUL_CONTINUE;
}

3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
3377
	if (!valid_cr(ctxt->modrm_reg))
3378 3379 3380 3381 3382 3383 3384
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
3385 3386
	u64 new_val = ctxt->src.val64;
	int cr = ctxt->modrm_reg;
3387
	u64 efer = 0;
3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
3405
		u64 cr4;
3406 3407 3408 3409
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

3410 3411
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3412 3413 3414 3415 3416 3417 3418 3419 3420 3421

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

3422 3423
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
3424
			rsvd = CR3_L_MODE_RESERVED_BITS;
3425
		else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
3426
			rsvd = CR3_PAE_RESERVED_BITS;
3427
		else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
3428 3429 3430 3431 3432 3433 3434 3435
			rsvd = CR3_NONPAE_RESERVED_BITS;

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
3436
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

3448 3449 3450 3451
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

3452
	ctxt->ops->get_dr(ctxt, 7, &dr7);
3453 3454 3455 3456 3457 3458 3459

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
3460
	int dr = ctxt->modrm_reg;
3461 3462 3463 3464 3465
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

3466
	cr4 = ctxt->ops->get_cr(ctxt, 4);
3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

	if (check_dr7_gd(ctxt))
		return emulate_db(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
3478 3479
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
3480 3481 3482 3483 3484 3485 3486

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

3487 3488 3489 3490
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

3491
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3492 3493 3494 3495 3496 3497 3498 3499 3500

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
3501
	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
3502 3503

	/* Valid physical address? */
3504
	if (rax & 0xffff000000000000ULL)
3505 3506 3507 3508 3509
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

3510 3511
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
3512
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3513

3514
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
3515 3516 3517 3518 3519
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

3520 3521
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
3522
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3523
	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
3524

3525
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
3526 3527 3528 3529 3530 3531
	    (rcx > 3))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3532 3533
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
3534 3535
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
3536 3537 3538 3539 3540 3541 3542
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
3543 3544
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
3545 3546 3547 3548 3549
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3550
#define D(_y) { .flags = (_y) }
3551
#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
3552 3553
#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
		      .check_perm = (_p) }
3554
#define N    D(0)
3555
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
3556 3557
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
3558
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
3559 3560
#define II(_f, _e, _i) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
3561 3562 3563
#define IIP(_f, _e, _i, _p) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
	  .check_perm = (_p) }
3564
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
3565

3566
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
3567
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
3568
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
3569 3570
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
3571

3572 3573 3574
#define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
3575

3576
static struct opcode group7_rm1[] = {
3577 3578
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
3579 3580 3581
	N, N, N, N, N, N,
};

3582
static struct opcode group7_rm3[] = {
3583 3584 3585 3586 3587 3588 3589 3590
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
	II(SrcNone  | Prot | VendorSpecific,	em_vmmcall,	vmmcall),
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
3591
};
3592

3593 3594
static struct opcode group7_rm7[] = {
	N,
3595
	DIP(SrcNone, rdtscp, check_rdtsc),
3596 3597
	N, N, N, N, N, N,
};
3598

3599
static struct opcode group1[] = {
3600
	I(Lock, em_add),
3601
	I(Lock | PageTable, em_or),
3602 3603
	I(Lock, em_adc),
	I(Lock, em_sbb),
3604
	I(Lock | PageTable, em_and),
3605 3606 3607
	I(Lock, em_sub),
	I(Lock, em_xor),
	I(0, em_cmp),
3608 3609 3610
};

static struct opcode group1A[] = {
3611
	I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
3612 3613 3614
};

static struct opcode group3[] = {
3615 3616 3617 3618 3619 3620 3621 3622
	I(DstMem | SrcImm, em_test),
	I(DstMem | SrcImm, em_test),
	I(DstMem | SrcNone | Lock, em_not),
	I(DstMem | SrcNone | Lock, em_neg),
	I(SrcMem, em_mul_ex),
	I(SrcMem, em_imul_ex),
	I(SrcMem, em_div_ex),
	I(SrcMem, em_idiv_ex),
3623 3624 3625
};

static struct opcode group4[] = {
3626 3627
	I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
	I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
3628 3629 3630 3631
	N, N, N, N, N, N,
};

static struct opcode group5[] = {
3632 3633 3634 3635 3636 3637 3638
	I(DstMem | SrcNone | Lock,		em_grp45),
	I(DstMem | SrcNone | Lock,		em_grp45),
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps | Stack,	em_call_far),
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps,		em_grp45),
	I(SrcMem | Stack,			em_grp45), N,
3639 3640
};

3641
static struct opcode group6[] = {
3642 3643
	DI(Prot,	sldt),
	DI(Prot,	str),
A
Avi Kivity 已提交
3644
	II(Prot | Priv | SrcMem16, em_lldt, lldt),
A
Avi Kivity 已提交
3645
	II(Prot | Priv | SrcMem16, em_ltr, ltr),
3646 3647 3648
	N, N, N, N,
};

3649
static struct group_dual group7 = { {
3650 3651
	II(Mov | DstMem | Priv,			em_sgdt, sgdt),
	II(Mov | DstMem | Priv,			em_sidt, sidt),
3652 3653 3654 3655 3656
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
3657
}, {
3658
	I(SrcNone | Priv | VendorSpecific,	em_vmcall),
3659
	EXT(0, group7_rm1),
3660
	N, EXT(0, group7_rm3),
3661 3662 3663
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
3664 3665 3666 3667
} };

static struct opcode group8[] = {
	N, N, N, N,
3668 3669 3670 3671
	I(DstMem | SrcImmByte,				em_bt),
	I(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	I(DstMem | SrcImmByte | Lock,			em_btr),
	I(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
3672 3673 3674
};

static struct group_dual group9 = { {
3675
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
3676 3677 3678 3679
}, {
	N, N, N, N, N, N, N, N,
} };

3680
static struct opcode group11[] = {
3681
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
3682
	X7(D(Undefined)),
3683 3684
};

3685
static struct gprefix pfx_0f_6f_0f_7f = {
3686
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
3687 3688
};

3689 3690 3691 3692
static struct gprefix pfx_vmovntpx = {
	I(0, em_mov), N, N, N,
};

3693 3694
static struct opcode opcode_table[256] = {
	/* 0x00 - 0x07 */
3695
	I6ALU(Lock, em_add),
3696 3697
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
3698
	/* 0x08 - 0x0F */
3699
	I6ALU(Lock | PageTable, em_or),
3700 3701
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
3702
	/* 0x10 - 0x17 */
3703
	I6ALU(Lock, em_adc),
3704 3705
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
3706
	/* 0x18 - 0x1F */
3707
	I6ALU(Lock, em_sbb),
3708 3709
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
3710
	/* 0x20 - 0x27 */
3711
	I6ALU(Lock | PageTable, em_and), N, N,
3712
	/* 0x28 - 0x2F */
3713
	I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
3714
	/* 0x30 - 0x37 */
3715
	I6ALU(Lock, em_xor), N, N,
3716
	/* 0x38 - 0x3F */
3717
	I6ALU(0, em_cmp), N, N,
3718 3719 3720
	/* 0x40 - 0x4F */
	X16(D(DstReg)),
	/* 0x50 - 0x57 */
3721
	X8(I(SrcReg | Stack, em_push)),
3722
	/* 0x58 - 0x5F */
3723
	X8(I(DstReg | Stack, em_pop)),
3724
	/* 0x60 - 0x67 */
3725 3726
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
3727 3728 3729
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
3730 3731
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
3732 3733
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
3734 3735
	I2bvIP(DstDI | SrcDX | Mov | String, em_in, ins, check_perm_in), /* insb, insw/insd */
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
3736 3737 3738
	/* 0x70 - 0x7F */
	X16(D(SrcImmByte)),
	/* 0x80 - 0x87 */
3739 3740 3741 3742
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
3743
	I2bv(DstMem | SrcReg | ModRM, em_test),
3744
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
3745
	/* 0x88 - 0x8F */
3746
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
3747
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
3748
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
3749 3750 3751
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
3752
	/* 0x90 - 0x97 */
3753
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
3754
	/* 0x98 - 0x9F */
3755
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
3756
	I(SrcImmFAddr | No64, em_call_far), N,
3757
	II(ImplicitOps | Stack, em_pushf, pushf),
A
Avi Kivity 已提交
3758
	II(ImplicitOps | Stack, em_popf, popf), N, I(ImplicitOps, em_lahf),
3759
	/* 0xA0 - 0xA7 */
3760
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
3761
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
3762
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
3763
	I2bv(SrcSI | DstDI | String, em_cmp),
3764
	/* 0xA8 - 0xAF */
3765
	I2bv(DstAcc | SrcImm, em_test),
3766 3767
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
3768
	I2bv(SrcAcc | DstDI | String, em_cmp),
3769
	/* 0xB0 - 0xB7 */
3770
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
3771
	/* 0xB8 - 0xBF */
3772
	X8(I(DstReg | SrcImm | Mov, em_mov)),
3773
	/* 0xC0 - 0xC7 */
3774
	D2bv(DstMem | SrcImmByte | ModRM),
3775
	I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
3776
	I(ImplicitOps | Stack, em_ret),
3777 3778
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
3779
	G(ByteOp, group11), G(0, group11),
3780
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
3781 3782
	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
	N, I(ImplicitOps | Stack, em_ret_far),
3783
	D(ImplicitOps), DI(SrcImmByte, intn),
3784
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
3785
	/* 0xD0 - 0xD7 */
3786
	D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
3787 3788 3789 3790
	N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
3791 3792
	X3(I(SrcImmByte, em_loop)),
	I(SrcImmByte, em_jcxz),
3793 3794
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
3795
	/* 0xE8 - 0xEF */
3796
	I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
3797
	I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
3798 3799
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
3800
	/* 0xF0 - 0xF7 */
3801
	N, DI(ImplicitOps, icebp), N, N,
3802 3803
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
3804
	/* 0xF8 - 0xFF */
3805 3806
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
3807 3808 3809 3810 3811
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

static struct opcode twobyte_table[256] = {
	/* 0x00 - 0x0F */
3812
	G(0, group6), GD(0, &group7), N, N,
3813 3814
	N, I(ImplicitOps | VendorSpecific, em_syscall),
	II(ImplicitOps | Priv, em_clts, clts), N,
3815
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
3816 3817 3818 3819
	N, D(ImplicitOps | ModRM), N, N,
	/* 0x10 - 0x1F */
	N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
	/* 0x20 - 0x2F */
3820
	DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
3821
	DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
3822 3823
	IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
	IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
3824
	N, N, N, N,
3825 3826
	N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
	N, N, N, N,
3827
	/* 0x30 - 0x3F */
3828
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
3829
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
3830
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
3831
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
3832 3833
	I(ImplicitOps | VendorSpecific, em_sysenter),
	I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
3834
	N, N,
3835 3836 3837 3838 3839 3840
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
	X16(D(DstReg | SrcMem | ModRM | Mov)),
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
3841 3842 3843 3844
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
3845
	/* 0x70 - 0x7F */
3846 3847 3848 3849
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
3850 3851 3852
	/* 0x80 - 0x8F */
	X16(D(SrcImm)),
	/* 0x90 - 0x9F */
3853
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
3854
	/* 0xA0 - 0xA7 */
3855
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
A
Avi Kivity 已提交
3856
	II(ImplicitOps, em_cpuid, cpuid), I(DstMem | SrcReg | ModRM | BitOp, em_bt),
3857 3858 3859
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM), N, N,
	/* 0xA8 - 0xAF */
3860
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
3861
	DI(ImplicitOps, rsm),
3862
	I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
3863 3864
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM),
3865
	D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
3866
	/* 0xB0 - 0xB7 */
3867
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
3868
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
3869
	I(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
3870 3871
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
3872
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
3873 3874
	/* 0xB8 - 0xBF */
	N, N,
3875 3876
	G(BitOp, group8),
	I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
3877
	I(DstReg | SrcMem | ModRM, em_bsf), I(DstReg | SrcMem | ModRM, em_bsr),
3878
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
A
Avi Kivity 已提交
3879
	/* 0xC0 - 0xC7 */
3880
	D2bv(DstMem | SrcReg | ModRM | Lock),
3881
	N, D(DstMem | SrcReg | ModRM | Mov),
3882
	N, N, N, GD(0, &group9),
A
Avi Kivity 已提交
3883 3884
	/* 0xC8 - 0xCF */
	X8(I(DstReg, em_bswap)),
3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

#undef D
#undef N
#undef G
#undef GD
#undef I
3898
#undef GP
3899
#undef EXT
3900

3901
#undef D2bv
3902
#undef D2bvIP
3903
#undef I2bv
3904
#undef I2bvIP
3905
#undef I6ALU
3906

3907
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
3908 3909 3910
{
	unsigned size;

3911
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
3924
	op->addr.mem.ea = ctxt->_eip;
3925 3926 3927
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
3928
		op->val = insn_fetch(s8, ctxt);
3929 3930
		break;
	case 2:
3931
		op->val = insn_fetch(s16, ctxt);
3932 3933
		break;
	case 4:
3934
		op->val = insn_fetch(s32, ctxt);
3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953
		break;
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

3954 3955 3956 3957 3958 3959 3960
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
3961
		decode_register_operand(ctxt, op);
3962 3963
		break;
	case OpImmUByte:
3964
		rc = decode_imm(ctxt, op, 1, false);
3965 3966
		break;
	case OpMem:
3967
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3968 3969 3970 3971
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
		if ((ctxt->d & BitOp) && op == &ctxt->dst)
3972 3973 3974
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
3975 3976 3977
	case OpMem64:
		ctxt->memop.bytes = 8;
		goto mem_common;
3978 3979 3980
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
3981
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
3982 3983 3984 3985 3986 3987 3988
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
3989
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
3990 3991 3992 3993 3994 3995
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
3996
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
3997 3998
		fetch_register_operand(op);
		break;
3999 4000
	case OpCL:
		op->bytes = 1;
4001
		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
4013 4014 4015
	case OpMem8:
		ctxt->memop.bytes = 1;
		goto mem_common;
4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4032
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044
		op->addr.mem.seg = seg_override(ctxt);
		op->val = 0;
		break;
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062
	case OpES:
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
		op->val = VCPU_SREG_GS;
		break;
4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

4074
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
4075 4076 4077
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
4078
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
4079
	bool op_prefix = false;
4080
	struct opcode opcode;
4081

4082 4083
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
4084 4085 4086
	ctxt->_eip = ctxt->eip;
	ctxt->fetch.start = ctxt->_eip;
	ctxt->fetch.end = ctxt->fetch.start + insn_len;
4087
	if (insn_len > 0)
4088
		memcpy(ctxt->fetch.data, insn, insn_len);
4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
4106
		return EMULATION_FAILED;
4107 4108
	}

4109 4110
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
4111 4112 4113

	/* Legacy prefixes. */
	for (;;) {
4114
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
4115
		case 0x66:	/* operand-size override */
4116
			op_prefix = true;
4117
			/* switch between 2/4 bytes */
4118
			ctxt->op_bytes = def_op_bytes ^ 6;
4119 4120 4121 4122
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
4123
				ctxt->ad_bytes = def_ad_bytes ^ 12;
4124 4125
			else
				/* switch between 2/4 bytes */
4126
				ctxt->ad_bytes = def_ad_bytes ^ 6;
4127 4128 4129 4130 4131
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
4132
			set_seg_override(ctxt, (ctxt->b >> 3) & 3);
4133 4134 4135
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
4136
			set_seg_override(ctxt, ctxt->b & 7);
4137 4138 4139 4140
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
4141
			ctxt->rex_prefix = ctxt->b;
4142 4143
			continue;
		case 0xf0:	/* LOCK */
4144
			ctxt->lock_prefix = 1;
4145 4146 4147
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
4148
			ctxt->rep_prefix = ctxt->b;
4149 4150 4151 4152 4153 4154 4155
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

4156
		ctxt->rex_prefix = 0;
4157 4158 4159 4160 4161
	}

done_prefixes:

	/* REX prefix. */
4162 4163
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
4164 4165

	/* Opcode byte(s). */
4166
	opcode = opcode_table[ctxt->b];
4167
	/* Two-byte opcode? */
4168 4169
	if (ctxt->b == 0x0f) {
		ctxt->twobyte = 1;
4170
		ctxt->b = insn_fetch(u8, ctxt);
4171
		opcode = twobyte_table[ctxt->b];
4172
	}
4173
	ctxt->d = opcode.flags;
4174

4175 4176 4177
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

4178 4179
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
4180
		case Group:
4181
			goffset = (ctxt->modrm >> 3) & 7;
4182 4183 4184
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
4185 4186
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
4187 4188 4189 4190 4191
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
4192
			goffset = ctxt->modrm & 7;
4193
			opcode = opcode.u.group[goffset];
4194 4195
			break;
		case Prefix:
4196
			if (ctxt->rep_prefix && op_prefix)
4197
				return EMULATION_FAILED;
4198
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
4199 4200 4201 4202 4203 4204 4205 4206
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
		default:
4207
			return EMULATION_FAILED;
4208
		}
4209

4210
		ctxt->d &= ~(u64)GroupMask;
4211
		ctxt->d |= opcode.flags;
4212 4213
	}

4214 4215 4216
	ctxt->execute = opcode.u.execute;
	ctxt->check_perm = opcode.check_perm;
	ctxt->intercept = opcode.intercept;
4217 4218

	/* Unrecognised? */
4219
	if (ctxt->d == 0 || (ctxt->d & Undefined))
4220
		return EMULATION_FAILED;
4221

4222
	if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
4223
		return EMULATION_FAILED;
4224

4225 4226
	if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
		ctxt->op_bytes = 8;
4227

4228
	if (ctxt->d & Op3264) {
4229
		if (mode == X86EMUL_MODE_PROT64)
4230
			ctxt->op_bytes = 8;
4231
		else
4232
			ctxt->op_bytes = 4;
4233 4234
	}

4235 4236
	if (ctxt->d & Sse)
		ctxt->op_bytes = 16;
A
Avi Kivity 已提交
4237 4238
	else if (ctxt->d & Mmx)
		ctxt->op_bytes = 8;
A
Avi Kivity 已提交
4239

4240
	/* ModRM and SIB bytes. */
4241
	if (ctxt->d & ModRM) {
4242
		rc = decode_modrm(ctxt, &ctxt->memop);
4243 4244 4245
		if (!ctxt->has_seg_override)
			set_seg_override(ctxt, ctxt->modrm_seg);
	} else if (ctxt->d & MemAbs)
4246
		rc = decode_abs(ctxt, &ctxt->memop);
4247 4248 4249
	if (rc != X86EMUL_CONTINUE)
		goto done;

4250 4251
	if (!ctxt->has_seg_override)
		set_seg_override(ctxt, VCPU_SREG_DS);
4252

4253
	ctxt->memop.addr.mem.seg = seg_override(ctxt);
4254

4255 4256
	if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
4257 4258 4259 4260 4261

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
4262
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
4263 4264 4265
	if (rc != X86EMUL_CONTINUE)
		goto done;

4266 4267 4268 4269
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
4270
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
4271 4272 4273
	if (rc != X86EMUL_CONTINUE)
		goto done;

4274
	/* Decode and fetch the destination operand: register or memory. */
4275
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
4276 4277

done:
4278 4279
	if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
		ctxt->memopp->addr.mem.ea += ctxt->_eip;
4280

4281
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
4282 4283
}

4284 4285 4286 4287 4288
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

4289 4290 4291 4292 4293 4294 4295 4296 4297
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
4298 4299 4300
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
4301
		 ((ctxt->eflags & EFLG_ZF) == 0))
4302
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
4303 4304 4305 4306 4307 4308
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

A
Avi Kivity 已提交
4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
	bool fault = false;

	ctxt->ops->get_fpu(ctxt);
	asm volatile("1: fwait \n\t"
		     "2: \n\t"
		     ".pushsection .fixup,\"ax\" \n\t"
		     "3: \n\t"
		     "movb $1, %[fault] \n\t"
		     "jmp 2b \n\t"
		     ".popsection \n\t"
		     _ASM_EXTABLE(1b, 3b)
4322
		     : [fault]"+qm"(fault));
A
Avi Kivity 已提交
4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337
	ctxt->ops->put_fpu(ctxt);

	if (unlikely(fault))
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
				       struct operand *op)
{
	if (op->type == OP_MM)
		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
}

4338

4339
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
4340
{
4341
	struct x86_emulate_ops *ops = ctxt->ops;
4342
	int rc = X86EMUL_CONTINUE;
4343
	int saved_dst_type = ctxt->dst.type;
4344

4345
	ctxt->mem_read.pos = 0;
4346

4347
	if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
4348
		rc = emulate_ud(ctxt);
4349 4350 4351
		goto done;
	}

4352
	/* LOCK prefix is allowed only with some instructions */
4353
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
4354
		rc = emulate_ud(ctxt);
4355 4356 4357
		goto done;
	}

4358
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
4359
		rc = emulate_ud(ctxt);
4360 4361 4362
		goto done;
	}

A
Avi Kivity 已提交
4363 4364
	if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
	    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
A
Avi Kivity 已提交
4365 4366 4367 4368
		rc = emulate_ud(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4369
	if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
A
Avi Kivity 已提交
4370 4371 4372 4373
		rc = emulate_nm(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387
	if (ctxt->d & Mmx) {
		rc = flush_pending_x87_faults(ctxt);
		if (rc != X86EMUL_CONTINUE)
			goto done;
		/*
		 * Now that we know the fpu is exception safe, we can fetch
		 * operands from it.
		 */
		fetch_possible_mmx_operand(ctxt, &ctxt->src);
		fetch_possible_mmx_operand(ctxt, &ctxt->src2);
		if (!(ctxt->d & Mov))
			fetch_possible_mmx_operand(ctxt, &ctxt->dst);
	}

4388 4389
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4390
					      X86_ICPT_PRE_EXCEPT);
4391 4392 4393 4394
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4395
	/* Privileged instruction can be executed only in CPL=0 */
4396
	if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
4397
		rc = emulate_gp(ctxt, 0);
4398 4399 4400
		goto done;
	}

4401
	/* Instruction can only be executed in protected mode */
4402
	if ((ctxt->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
4403 4404 4405 4406
		rc = emulate_ud(ctxt);
		goto done;
	}

4407
	/* Do instruction specific permission checks */
4408 4409
	if (ctxt->check_perm) {
		rc = ctxt->check_perm(ctxt);
4410 4411 4412 4413
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4414 4415
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4416
					      X86_ICPT_POST_EXCEPT);
4417 4418 4419 4420
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4421
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4422
		/* All REP prefixes have the same first termination condition */
4423
		if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
4424
			ctxt->eip = ctxt->_eip;
4425 4426 4427 4428
			goto done;
		}
	}

4429 4430 4431
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
4432
		if (rc != X86EMUL_CONTINUE)
4433
			goto done;
4434
		ctxt->src.orig_val64 = ctxt->src.val64;
4435 4436
	}

4437 4438 4439
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
4440 4441 4442 4443
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4444
	if ((ctxt->d & DstMask) == ImplicitOps)
4445 4446 4447
		goto special_insn;


4448
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
4449
		/* optimisation - avoid slow emulated read if Mov */
4450 4451
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
4452 4453
		if (rc != X86EMUL_CONTINUE)
			goto done;
4454
	}
4455
	ctxt->dst.orig_val = ctxt->dst.val;
4456

4457 4458
special_insn:

4459 4460
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4461
					      X86_ICPT_POST_MEMACCESS);
4462 4463 4464 4465
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4466 4467
	if (ctxt->execute) {
		rc = ctxt->execute(ctxt);
4468 4469 4470 4471 4472
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

4473
	if (ctxt->twobyte)
A
Avi Kivity 已提交
4474 4475
		goto twobyte_insn;

4476
	switch (ctxt->b) {
4477
	case 0x40 ... 0x47: /* inc r16/r32 */
4478
		emulate_1op(ctxt, "inc");
4479 4480
		break;
	case 0x48 ... 0x4f: /* dec r16/r32 */
4481
		emulate_1op(ctxt, "dec");
4482
		break;
A
Avi Kivity 已提交
4483
	case 0x63:		/* movsxd */
4484
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
4485
			goto cannot_emulate;
4486
		ctxt->dst.val = (s32) ctxt->src.val;
A
Avi Kivity 已提交
4487
		break;
4488
	case 0x70 ... 0x7f: /* jcc (short) */
4489 4490
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4491
		break;
N
Nitin A Kamble 已提交
4492
	case 0x8d: /* lea r16/r32, m */
4493
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
4494
		break;
4495
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
4496
		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
4497
			break;
4498 4499
		rc = em_xchg(ctxt);
		break;
4500
	case 0x98: /* cbw/cwde/cdqe */
4501 4502 4503 4504
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
4505 4506
		}
		break;
4507
	case 0xc0 ... 0xc1:
4508
		rc = em_grp2(ctxt);
4509
		break;
4510
	case 0xcc:		/* int3 */
4511 4512
		rc = emulate_int(ctxt, 3);
		break;
4513
	case 0xcd:		/* int n */
4514
		rc = emulate_int(ctxt, ctxt->src.val);
4515 4516
		break;
	case 0xce:		/* into */
4517 4518
		if (ctxt->eflags & EFLG_OF)
			rc = emulate_int(ctxt, 4);
4519
		break;
4520
	case 0xd0 ... 0xd1:	/* Grp2 */
4521
		rc = em_grp2(ctxt);
4522 4523
		break;
	case 0xd2 ... 0xd3:	/* Grp2 */
4524
		ctxt->src.val = reg_read(ctxt, VCPU_REGS_RCX);
4525
		rc = em_grp2(ctxt);
4526
		break;
4527
	case 0xe9: /* jmp rel */
4528
	case 0xeb: /* jmp rel short */
4529 4530
		jmp_rel(ctxt, ctxt->src.val);
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
4531
		break;
4532
	case 0xf4:              /* hlt */
4533
		ctxt->ops->halt(ctxt);
4534
		break;
4535 4536 4537 4538 4539 4540 4541
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
4542 4543 4544
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
4545 4546 4547 4548 4549 4550
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
4551 4552
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4553
	}
4554

4555 4556 4557
	if (rc != X86EMUL_CONTINUE)
		goto done;

4558
writeback:
4559
	rc = writeback(ctxt);
4560
	if (rc != X86EMUL_CONTINUE)
4561 4562
		goto done;

4563 4564 4565 4566
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
4567
	ctxt->dst.type = saved_dst_type;
4568

4569 4570 4571
	if ((ctxt->d & SrcMask) == SrcSI)
		string_addr_inc(ctxt, seg_override(ctxt),
				VCPU_REGS_RSI, &ctxt->src);
4572

4573
	if ((ctxt->d & DstMask) == DstDI)
4574
		string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
4575
				&ctxt->dst);
4576

4577 4578
	if (ctxt->rep_prefix && (ctxt->d & String)) {
		struct read_cache *r = &ctxt->io_read;
4579
		register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
4580

4581 4582 4583 4584 4585
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
4586
			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
4587 4588 4589 4590 4591 4592
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
4593
				ctxt->mem_read.end = 0;
4594
				writeback_registers(ctxt);
4595 4596 4597
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
4598
		}
4599
	}
4600

4601
	ctxt->eip = ctxt->_eip;
4602 4603

done:
4604 4605
	if (rc == X86EMUL_PROPAGATE_FAULT)
		ctxt->have_exception = true;
4606 4607 4608
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

4609 4610 4611
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);

4612
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
4613 4614

twobyte_insn:
4615
	switch (ctxt->b) {
4616
	case 0x09:		/* wbinvd */
4617
		(ctxt->ops->wbinvd)(ctxt);
4618 4619
		break;
	case 0x08:		/* invd */
4620 4621 4622 4623
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
		break;
	case 0x20: /* mov cr, reg */
4624
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
4625
		break;
A
Avi Kivity 已提交
4626
	case 0x21: /* mov from dr to reg */
4627
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
4628 4629
		break;
	case 0x40 ... 0x4f:	/* cmov */
4630 4631 4632
		ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
		if (!test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
4633
		break;
4634
	case 0x80 ... 0x8f: /* jnz rel, etc*/
4635 4636
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4637
		break;
4638
	case 0x90 ... 0x9f:     /* setcc r/m8 */
4639
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
4640
		break;
4641 4642
	case 0xa4: /* shld imm8, r, r/m */
	case 0xa5: /* shld cl, r, r/m */
4643
		emulate_2op_cl(ctxt, "shld");
4644 4645 4646
		break;
	case 0xac: /* shrd imm8, r, r/m */
	case 0xad: /* shrd cl, r, r/m */
4647
		emulate_2op_cl(ctxt, "shrd");
4648
		break;
4649 4650
	case 0xae:              /* clflush */
		break;
A
Avi Kivity 已提交
4651
	case 0xb6 ... 0xb7:	/* movzx */
4652
		ctxt->dst.bytes = ctxt->op_bytes;
4653
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
4654
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
4655 4656
		break;
	case 0xbe ... 0xbf:	/* movsx */
4657
		ctxt->dst.bytes = ctxt->op_bytes;
4658
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
4659
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
4660
		break;
4661
	case 0xc0 ... 0xc1:	/* xadd */
4662
		emulate_2op_SrcV(ctxt, "add");
4663
		/* Write back the register source. */
4664 4665
		ctxt->src.val = ctxt->dst.orig_val;
		write_register_operand(&ctxt->src);
4666
		break;
4667
	case 0xc3:		/* movnti */
4668 4669 4670
		ctxt->dst.bytes = ctxt->op_bytes;
		ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
							(u64) ctxt->src.val;
4671
		break;
4672 4673
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4674
	}
4675 4676 4677 4678

	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
4679 4680 4681
	goto writeback;

cannot_emulate:
4682
	return EMULATION_FAILED;
A
Avi Kivity 已提交
4683
}
4684 4685 4686 4687 4688 4689 4690 4691 4692 4693

void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
{
	invalidate_registers(ctxt);
}

void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
{
	writeback_registers(ctxt);
}