emulate.c 124.0 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
A
Avi Kivity 已提交
27

28
#include "x86.h"
29
#include "tss.h"
30

31 32 33
/*
 * Operand types
 */
34 35 36 37 38 39 40 41 42
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
43 44 45
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
46
#define OpImm             12ull  /* Sign extended up to 32-bit immediate */
47 48 49 50 51 52 53
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
54 55 56 57 58 59
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
60
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
61
#define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
62 63

#define OpBits             5  /* Width of operand field */
64
#define OpMask             ((1ull << OpBits) - 1)
65

A
Avi Kivity 已提交
66 67 68 69 70 71 72 73 74 75
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
76
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
77
/* Destination operand type. */
78 79 80 81 82 83 84 85 86 87
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
88
/* Source operand type. */
89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
105
#define SrcImm64    (OpImm64 << SrcShift)
106
#define SrcDX       (OpDX << SrcShift)
107
#define SrcMem8     (OpMem8 << SrcShift)
108
#define SrcMask     (OpMask << SrcShift)
109 110 111 112 113 114 115 116 117
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
118
#define Escape      (5<<15)     /* Escape to coprocessor instruction */
119
#define Sse         (1<<18)     /* SSE Vector instruction */
120 121 122 123
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
124
/* Misc flags */
125
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
126
#define VendorSpecific (1<<22) /* Vendor specific instruction */
127
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
128
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
129
#define Undefined   (1<<25) /* No Such Instruction */
130
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
131
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
132
#define No64	    (1<<28)
133
#define PageTable   (1 << 29)   /* instruction used to write page table */
134
/* Source 2 operand type */
135
#define Src2Shift   (30)
136 137 138 139 140
#define Src2None    (OpNone << Src2Shift)
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
141 142 143 144 145 146
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
147
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
148
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
149 150 151
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
#define Unaligned   ((u64)1 << 42)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)1 << 43)  /* Advanced Vector Extensions */
A
Avi Kivity 已提交
152

153 154 155 156 157 158 159 160
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
161

162
struct opcode {
163 164
	u64 flags : 56;
	u64 intercept : 8;
165
	union {
166
		int (*execute)(struct x86_emulate_ctxt *ctxt);
167 168 169
		const struct opcode *group;
		const struct group_dual *gdual;
		const struct gprefix *gprefix;
170
		const struct escape *esc;
171
	} u;
172
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
173 174 175 176 177
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
178 179
};

180 181 182 183 184 185 186
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

187 188 189 190 191
struct escape {
	struct opcode op[8];
	struct opcode high[64];
};

A
Avi Kivity 已提交
192
/* EFLAGS bit definitions. */
193 194 195 196
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
197 198
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
199 200
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
201 202
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
203
#define EFLG_IF (1<<9)
204
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
205 206 207 208 209 210
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

211 212 213
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	if (!(ctxt->regs_valid & (1 << nr))) {
		ctxt->regs_valid |= 1 << nr;
		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
	}
	return ctxt->_regs[nr];
}

static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	ctxt->regs_valid |= 1 << nr;
	ctxt->regs_dirty |= 1 << nr;
	return &ctxt->_regs[nr];
}

static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	reg_read(ctxt, nr);
	return reg_write(ctxt, nr);
}

static void writeback_registers(struct x86_emulate_ctxt *ctxt)
{
	unsigned reg;

	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
}

static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs_dirty = 0;
	ctxt->regs_valid = 0;
}

A
Avi Kivity 已提交
250 251 252 253 254 255 256
/*
 * Instruction emulation:
 * Most instructions are emulated directly via a fragment of inline assembly
 * code. This allows us to save/restore EFLAGS and thus very easily pick up
 * any modified flags.
 */

257
#if defined(CONFIG_X86_64)
A
Avi Kivity 已提交
258 259 260 261 262 263 264 265 266 267 268 269 270 271
#define _LO32 "k"		/* force 32-bit operand */
#define _STK  "%%rsp"		/* stack pointer */
#elif defined(__i386__)
#define _LO32 ""		/* force 32-bit operand */
#define _STK  "%%esp"		/* stack pointer */
#endif

/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

/* Before executing instruction: restore necessary bits in EFLAGS. */
272 273 274 275 276 277 278 279 280 281 282 283 284 285 286
#define _PRE_EFLAGS(_sav, _msk, _tmp)					\
	/* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
	"movl %"_sav",%"_LO32 _tmp"; "                                  \
	"push %"_tmp"; "                                                \
	"push %"_tmp"; "                                                \
	"movl %"_msk",%"_LO32 _tmp"; "                                  \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"pushf; "                                                       \
	"notl %"_LO32 _tmp"; "                                          \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); "	\
	"pop  %"_tmp"; "                                                \
	"orl  %"_LO32 _tmp",("_STK"); "                                 \
	"popf; "                                                        \
	"pop  %"_sav"; "
A
Avi Kivity 已提交
287 288 289 290 291 292 293 294 295

/* After executing instruction: write-back necessary bits in EFLAGS. */
#define _POST_EFLAGS(_sav, _msk, _tmp) \
	/* _sav |= EFLAGS & _msk; */		\
	"pushf; "				\
	"pop  %"_tmp"; "			\
	"andl %"_msk",%"_LO32 _tmp"; "		\
	"orl  %"_LO32 _tmp",%"_sav"; "

296 297 298 299 300 301
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

302
#define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype)	\
303 304 305 306 307
	do {								\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "2")			\
			_op _suffix " %"_x"3,%1; "			\
			_POST_EFLAGS("0", "4", "2")			\
308 309
			: "=m" ((ctxt)->eflags),			\
			  "+q" (*(_dsttype*)&(ctxt)->dst.val),		\
310
			  "=&r" (_tmp)					\
311
			: _y ((ctxt)->src.val), "i" (EFLAGS_MASK));	\
312
	} while (0)
313 314


A
Avi Kivity 已提交
315
/* Raw emulation: instruction has two explicit operands. */
316
#define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy)		\
317 318 319
	do {								\
		unsigned long _tmp;					\
									\
320
		switch ((ctxt)->dst.bytes) {				\
321
		case 2:							\
322
			____emulate_2op(ctxt,_op,_wx,_wy,"w",u16);	\
323 324
			break;						\
		case 4:							\
325
			____emulate_2op(ctxt,_op,_lx,_ly,"l",u32);	\
326 327
			break;						\
		case 8:							\
328
			ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
329 330
			break;						\
		}							\
A
Avi Kivity 已提交
331 332
	} while (0)

333
#define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy)		     \
A
Avi Kivity 已提交
334
	do {								     \
335
		unsigned long _tmp;					     \
336
		switch ((ctxt)->dst.bytes) {				     \
A
Avi Kivity 已提交
337
		case 1:							     \
338
			____emulate_2op(ctxt,_op,_bx,_by,"b",u8);	     \
A
Avi Kivity 已提交
339 340
			break;						     \
		default:						     \
341
			__emulate_2op_nobyte(ctxt, _op,			     \
A
Avi Kivity 已提交
342 343 344 345 346 347
					     _wx, _wy, _lx, _ly, _qx, _qy);  \
			break;						     \
		}							     \
	} while (0)

/* Source operand is byte-sized and may be restricted to just %cl. */
348 349
#define emulate_2op_SrcB(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
A
Avi Kivity 已提交
350 351

/* Source operand is byte, word, long or quad sized. */
352 353
#define emulate_2op_SrcV(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
354 355

/* Source operand is word, long or quad sized. */
356 357
#define emulate_2op_SrcV_nobyte(ctxt, _op)				\
	__emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
358

359
/* Instruction has three operands and one operand is stored in ECX register */
360
#define __emulate_2op_cl(ctxt, _op, _suffix, _type)		\
361 362
	do {								\
		unsigned long _tmp;					\
363 364 365
		_type _clv  = (ctxt)->src2.val;				\
		_type _srcv = (ctxt)->src.val;				\
		_type _dstv = (ctxt)->dst.val;				\
366 367 368 369 370
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "2")			\
			_op _suffix " %4,%1 \n"				\
			_POST_EFLAGS("0", "5", "2")			\
371
			: "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
372 373 374
			: "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK)	\
			);						\
									\
375 376 377
		(ctxt)->src2.val  = (unsigned long) _clv;		\
		(ctxt)->src2.val = (unsigned long) _srcv;		\
		(ctxt)->dst.val = (unsigned long) _dstv;		\
378 379
	} while (0)

380
#define emulate_2op_cl(ctxt, _op)					\
381
	do {								\
382
		switch ((ctxt)->dst.bytes) {				\
383
		case 2:							\
384
			__emulate_2op_cl(ctxt, _op, "w", u16);		\
385 386
			break;						\
		case 4:							\
387
			__emulate_2op_cl(ctxt, _op, "l", u32);		\
388 389
			break;						\
		case 8:							\
390
			ON64(__emulate_2op_cl(ctxt, _op, "q", ulong));	\
391 392
			break;						\
		}							\
393 394
	} while (0)

395
#define __emulate_1op(ctxt, _op, _suffix)				\
A
Avi Kivity 已提交
396 397 398
	do {								\
		unsigned long _tmp;					\
									\
399 400 401 402
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "3", "2")			\
			_op _suffix " %1; "				\
			_POST_EFLAGS("0", "3", "2")			\
403
			: "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
404 405 406 407 408
			  "=&r" (_tmp)					\
			: "i" (EFLAGS_MASK));				\
	} while (0)

/* Instruction has only one explicit operand (no source operand). */
409
#define emulate_1op(ctxt, _op)						\
410
	do {								\
411 412 413 414 415
		switch ((ctxt)->dst.bytes) {				\
		case 1:	__emulate_1op(ctxt, _op, "b"); break;		\
		case 2:	__emulate_1op(ctxt, _op, "w"); break;		\
		case 4:	__emulate_1op(ctxt, _op, "l"); break;		\
		case 8:	ON64(__emulate_1op(ctxt, _op, "q")); break;	\
A
Avi Kivity 已提交
416 417 418
		}							\
	} while (0)

419
#define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex)			\
420 421
	do {								\
		unsigned long _tmp;					\
422 423
		ulong *rax = reg_rmw((ctxt), VCPU_REGS_RAX);		\
		ulong *rdx = reg_rmw((ctxt), VCPU_REGS_RDX);		\
424 425 426 427 428 429 430 431 432 433 434 435
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "1")			\
			"1: \n\t"					\
			_op _suffix " %6; "				\
			"2: \n\t"					\
			_POST_EFLAGS("0", "5", "1")			\
			".pushsection .fixup,\"ax\" \n\t"		\
			"3: movb $1, %4 \n\t"				\
			"jmp 2b \n\t"					\
			".popsection \n\t"				\
			_ASM_EXTABLE(1b, 3b)				\
436 437
			: "=m" ((ctxt)->eflags), "=&r" (_tmp),		\
			  "+a" (*rax), "+d" (*rdx), "+qm"(_ex)		\
438
			: "i" (EFLAGS_MASK), "m" ((ctxt)->src.val));	\
439 440
	} while (0)

441
/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
442
#define emulate_1op_rax_rdx(ctxt, _op, _ex)	\
443
	do {								\
444
		switch((ctxt)->src.bytes) {				\
445
		case 1:							\
446
			__emulate_1op_rax_rdx(ctxt, _op, "b", _ex);	\
447 448
			break;						\
		case 2:							\
449
			__emulate_1op_rax_rdx(ctxt, _op, "w", _ex);	\
450 451
			break;						\
		case 4:							\
452
			__emulate_1op_rax_rdx(ctxt, _op, "l", _ex);	\
453 454
			break;						\
		case 8: ON64(						\
455
			__emulate_1op_rax_rdx(ctxt, _op, "q", _ex));	\
456 457 458 459
			break;						\
		}							\
	} while (0)

460 461 462 463 464 465
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
466 467 468 469 470 471 472 473
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
474 475 476
		.next_rip   = ctxt->eip,
	};

477
	return ctxt->ops->intercept(ctxt, &info, stage);
478 479
}

A
Avi Kivity 已提交
480 481 482 483 484
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

485
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
486
{
487
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
488 489
}

A
Avi Kivity 已提交
490 491 492 493 494 495 496 497 498 499 500
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
501 502 503 504 505
static int stack_size(struct x86_emulate_ctxt *ctxt)
{
	return (__fls(stack_mask(ctxt)) + 1) >> 3;
}

A
Avi Kivity 已提交
506
/* Access/update address held in a register, based on addressing mode. */
507
static inline unsigned long
508
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
509
{
510
	if (ctxt->ad_bytes == sizeof(unsigned long))
511 512
		return reg;
	else
513
		return reg & ad_mask(ctxt);
514 515 516
}

static inline unsigned long
517
register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
518
{
519
	return address_mask(ctxt, reg);
520 521
}

522 523 524 525 526
static void masked_increment(ulong *reg, ulong mask, int inc)
{
	assign_masked(reg, *reg + inc, mask);
}

527
static inline void
528
register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
529
{
530 531
	ulong mask;

532
	if (ctxt->ad_bytes == sizeof(unsigned long))
533
		mask = ~0UL;
534
	else
535 536 537 538 539 540
		mask = ad_mask(ctxt);
	masked_increment(reg, mask, inc);
}

static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
{
541
	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
542
}
A
Avi Kivity 已提交
543

544
static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
545
{
546
	register_address_increment(ctxt, &ctxt->_eip, rel);
547
}
548

549 550 551 552 553 554 555
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

556
static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
557
{
558 559
	ctxt->has_seg_override = true;
	ctxt->seg_override = seg;
560 561
}

562
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
563 564 565 566
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

567
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
568 569
}

570
static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
571
{
572
	if (!ctxt->has_seg_override)
573 574
		return 0;

575
	return ctxt->seg_override;
576 577
}

578 579
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
580
{
581 582 583
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
584
	return X86EMUL_PROPAGATE_FAULT;
585 586
}

587 588 589 590 591
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

592
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
593
{
594
	return emulate_exception(ctxt, GP_VECTOR, err, true);
595 596
}

597 598 599 600 601
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

602
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
603
{
604
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
605 606
}

607
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
608
{
609
	return emulate_exception(ctxt, TS_VECTOR, err, true);
610 611
}

612 613
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
614
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
615 616
}

A
Avi Kivity 已提交
617 618 619 620 621
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 * subject to the same check.
 */
static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
{
	if (likely(size < 16))
		return false;

	if (ctxt->d & Aligned)
		return true;
	else if (ctxt->d & Unaligned)
		return false;
	else if (ctxt->d & Avx)
		return false;
	else
		return true;
}

665
static int __linearize(struct x86_emulate_ctxt *ctxt,
666
		     struct segmented_address addr,
667
		     unsigned size, bool write, bool fetch,
668 669
		     ulong *linear)
{
670 671
	struct desc_struct desc;
	bool usable;
672
	ulong la;
673
	u32 lim;
674
	u16 sel;
675
	unsigned cpl;
676

677
	la = seg_base(ctxt, addr.seg) + addr.ea;
678 679 680 681 682 683
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT64:
		if (((signed long)la << 16) >> 16 != la)
			return emulate_gp(ctxt, 0);
		break;
	default:
684 685
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
686 687
		if (!usable)
			goto bad;
688 689 690
		/* code segment in protected mode or read-only data segment */
		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
					|| !(desc.type & 2)) && write)
691 692
			goto bad;
		/* unreadable code segment */
693
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
694 695 696 697 698 699 700
			goto bad;
		lim = desc_limit_scaled(&desc);
		if ((desc.type & 8) || !(desc.type & 4)) {
			/* expand-up segment */
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		} else {
G
Guo Chao 已提交
701
			/* expand-down segment */
702 703 704 705 706 707
			if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		}
708
		cpl = ctxt->ops->cpl(ctxt);
709 710 711 712 713 714 715 716 717 718 719 720 721 722 723
		if (!(desc.type & 8)) {
			/* data segment */
			if (cpl > desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && !(desc.type & 4)) {
			/* nonconforming code segment */
			if (cpl != desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && (desc.type & 4)) {
			/* conforming code segment */
			if (cpl < desc.dpl)
				goto bad;
		}
		break;
	}
724
	if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
725
		la &= (u32)-1;
726 727
	if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
		return emulate_gp(ctxt, 0);
728 729
	*linear = la;
	return X86EMUL_CONTINUE;
730 731
bad:
	if (addr.seg == VCPU_SREG_SS)
732
		return emulate_ss(ctxt, sel);
733
	else
734
		return emulate_gp(ctxt, sel);
735 736
}

737 738 739 740 741 742 743 744 745
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
	return __linearize(ctxt, addr, size, write, false, linear);
}


746 747 748 749 750
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
751 752 753
	int rc;
	ulong linear;

754
	rc = linearize(ctxt, addr, size, false, &linear);
755 756
	if (rc != X86EMUL_CONTINUE)
		return rc;
757
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
758 759
}

760 761 762 763 764 765 766 767
/*
 * Fetch the next byte of the instruction being emulated which is pointed to
 * by ctxt->_eip, then increment ctxt->_eip.
 *
 * Also prefetch the remaining bytes of the instruction without crossing page
 * boundary if they are not in fetch_cache yet.
 */
static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
768
{
769
	struct fetch_cache *fc = &ctxt->fetch;
770
	int rc;
771
	int size, cur_size;
772

773
	if (ctxt->_eip == fc->end) {
774
		unsigned long linear;
775 776
		struct segmented_address addr = { .seg = VCPU_SREG_CS,
						  .ea  = ctxt->_eip };
777
		cur_size = fc->end - fc->start;
778 779
		size = min(15UL - cur_size,
			   PAGE_SIZE - offset_in_page(ctxt->_eip));
780
		rc = __linearize(ctxt, addr, size, false, true, &linear);
781
		if (unlikely(rc != X86EMUL_CONTINUE))
782
			return rc;
783 784
		rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
				      size, &ctxt->exception);
785
		if (unlikely(rc != X86EMUL_CONTINUE))
786
			return rc;
787
		fc->end += size;
788
	}
789 790
	*dest = fc->data[ctxt->_eip - fc->start];
	ctxt->_eip++;
791
	return X86EMUL_CONTINUE;
792 793 794
}

static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
795
			 void *dest, unsigned size)
796
{
797
	int rc;
798

799
	/* x86 instructions are limited to 15 bytes. */
800
	if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
801
		return X86EMUL_UNHANDLEABLE;
802
	while (size--) {
803
		rc = do_insn_fetch_byte(ctxt, dest++);
804
		if (rc != X86EMUL_CONTINUE)
805 806
			return rc;
	}
807
	return X86EMUL_CONTINUE;
808 809
}

810
/* Fetch next part of the instruction being emulated. */
811
#define insn_fetch(_type, _ctxt)					\
812
({	unsigned long _x;						\
813
	rc = do_insn_fetch(_ctxt, &_x, sizeof(_type));			\
814 815 816 817 818
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
	(_type)_x;							\
})

819 820
#define insn_fetch_arr(_arr, _size, _ctxt)				\
({	rc = do_insn_fetch(_ctxt, _arr, (_size));			\
821 822 823 824
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
})

825 826 827 828 829
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
830
static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
831
			     int highbyte_regs)
A
Avi Kivity 已提交
832 833 834 835
{
	void *p;

	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
836 837 838
		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
	else
		p = reg_rmw(ctxt, modrm_reg);
A
Avi Kivity 已提交
839 840 841 842
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
843
			   struct segmented_address addr,
A
Avi Kivity 已提交
844 845 846 847 848 849 850
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
851
	rc = segmented_read_std(ctxt, addr, size, 2);
852
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
853
		return rc;
854
	addr.ea += 2;
855
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
856 857 858
	return rc;
}

859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893
static int test_cc(unsigned int condition, unsigned int flags)
{
	int rc = 0;

	switch ((condition & 15) >> 1) {
	case 0: /* o */
		rc |= (flags & EFLG_OF);
		break;
	case 1: /* b/c/nae */
		rc |= (flags & EFLG_CF);
		break;
	case 2: /* z/e */
		rc |= (flags & EFLG_ZF);
		break;
	case 3: /* be/na */
		rc |= (flags & (EFLG_CF|EFLG_ZF));
		break;
	case 4: /* s */
		rc |= (flags & EFLG_SF);
		break;
	case 5: /* p/pe */
		rc |= (flags & EFLG_PF);
		break;
	case 7: /* le/ng */
		rc |= (flags & EFLG_ZF);
		/* fall through */
	case 6: /* l/nge */
		rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
		break;
	}

	/* Odd condition identifiers (lsb == 1) have inverted sense. */
	return (!!rc ^ (condition & 1));
}

894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
912 913 914 915
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
916 917 918 919 920 921 922 923
	case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
924
#ifdef CONFIG_X86_64
925 926 927 928 929 930 931 932
	case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
933 934 935 936 937 938 939 940 941 942 943
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
944 945 946 947 948 949 950 951
	case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
A
Avi Kivity 已提交
952
#ifdef CONFIG_X86_64
953 954 955 956 957 958 959 960
	case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
A
Avi Kivity 已提交
961 962 963 964 965 966
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000
static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
static int em_fninit(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fninit");
	ctxt->ops->put_fpu(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
{
	u16 fcw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstcw %0": "+m"(fcw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fcw;

	return X86EMUL_CONTINUE;
}

static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
{
	u16 fsw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstsw %0": "+m"(fsw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fsw;

	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1048
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1049
				    struct operand *op)
1050
{
1051 1052
	unsigned reg = ctxt->modrm_reg;
	int highbyte_regs = ctxt->rex_prefix == 0;
1053

1054 1055
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
1056

1057
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1058 1059 1060 1061 1062 1063
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}
A
Avi Kivity 已提交
1064 1065 1066 1067 1068 1069 1070
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
1071

1072
	op->type = OP_REG;
1073
	if (ctxt->d & ByteOp) {
1074
		op->addr.reg = decode_register(ctxt, reg, highbyte_regs);
1075 1076
		op->bytes = 1;
	} else {
1077
		op->addr.reg = decode_register(ctxt, reg, 0);
1078
		op->bytes = ctxt->op_bytes;
1079
	}
1080
	fetch_register_operand(op);
1081 1082 1083
	op->orig_val = op->val;
}

1084 1085 1086 1087 1088 1089
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

1090
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1091
			struct operand *op)
1092 1093
{
	u8 sib;
1094
	int index_reg = 0, base_reg = 0, scale;
1095
	int rc = X86EMUL_CONTINUE;
1096
	ulong modrm_ea = 0;
1097

1098 1099 1100 1101
	if (ctxt->rex_prefix) {
		ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1;	/* REX.R */
		index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
		ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
1102 1103
	}

1104 1105 1106 1107
	ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
	ctxt->modrm_rm |= (ctxt->modrm & 0x07);
	ctxt->modrm_seg = VCPU_SREG_DS;
1108

1109
	if (ctxt->modrm_mod == 3) {
1110
		op->type = OP_REG;
1111
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1112
		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm, ctxt->d & ByteOp);
1113
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1114 1115
			op->type = OP_XMM;
			op->bytes = 16;
1116 1117
			op->addr.xmm = ctxt->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
1118 1119
			return rc;
		}
A
Avi Kivity 已提交
1120 1121 1122 1123 1124 1125
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
			op->addr.xmm = ctxt->modrm_rm & 7;
			return rc;
		}
1126
		fetch_register_operand(op);
1127 1128 1129
		return rc;
	}

1130 1131
	op->type = OP_MEM;

1132
	if (ctxt->ad_bytes == 2) {
1133 1134 1135 1136
		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1137 1138

		/* 16-bit ModR/M decode. */
1139
		switch (ctxt->modrm_mod) {
1140
		case 0:
1141
			if (ctxt->modrm_rm == 6)
1142
				modrm_ea += insn_fetch(u16, ctxt);
1143 1144
			break;
		case 1:
1145
			modrm_ea += insn_fetch(s8, ctxt);
1146 1147
			break;
		case 2:
1148
			modrm_ea += insn_fetch(u16, ctxt);
1149 1150
			break;
		}
1151
		switch (ctxt->modrm_rm) {
1152
		case 0:
1153
			modrm_ea += bx + si;
1154 1155
			break;
		case 1:
1156
			modrm_ea += bx + di;
1157 1158
			break;
		case 2:
1159
			modrm_ea += bp + si;
1160 1161
			break;
		case 3:
1162
			modrm_ea += bp + di;
1163 1164
			break;
		case 4:
1165
			modrm_ea += si;
1166 1167
			break;
		case 5:
1168
			modrm_ea += di;
1169 1170
			break;
		case 6:
1171
			if (ctxt->modrm_mod != 0)
1172
				modrm_ea += bp;
1173 1174
			break;
		case 7:
1175
			modrm_ea += bx;
1176 1177
			break;
		}
1178 1179 1180
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1181
		modrm_ea = (u16)modrm_ea;
1182 1183
	} else {
		/* 32/64-bit ModR/M decode. */
1184
		if ((ctxt->modrm_rm & 7) == 4) {
1185
			sib = insn_fetch(u8, ctxt);
1186 1187 1188 1189
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1190
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1191
				modrm_ea += insn_fetch(s32, ctxt);
1192
			else {
1193
				modrm_ea += reg_read(ctxt, base_reg);
1194 1195
				adjust_modrm_seg(ctxt, base_reg);
			}
1196
			if (index_reg != 4)
1197
				modrm_ea += reg_read(ctxt, index_reg) << scale;
1198
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1199
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1200
				ctxt->rip_relative = 1;
1201 1202
		} else {
			base_reg = ctxt->modrm_rm;
1203
			modrm_ea += reg_read(ctxt, base_reg);
1204 1205
			adjust_modrm_seg(ctxt, base_reg);
		}
1206
		switch (ctxt->modrm_mod) {
1207
		case 0:
1208
			if (ctxt->modrm_rm == 5)
1209
				modrm_ea += insn_fetch(s32, ctxt);
1210 1211
			break;
		case 1:
1212
			modrm_ea += insn_fetch(s8, ctxt);
1213 1214
			break;
		case 2:
1215
			modrm_ea += insn_fetch(s32, ctxt);
1216 1217 1218
			break;
		}
	}
1219
	op->addr.mem.ea = modrm_ea;
1220 1221 1222 1223 1224
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1225
		      struct operand *op)
1226
{
1227
	int rc = X86EMUL_CONTINUE;
1228

1229
	op->type = OP_MEM;
1230
	switch (ctxt->ad_bytes) {
1231
	case 2:
1232
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1233 1234
		break;
	case 4:
1235
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1236 1237
		break;
	case 8:
1238
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1239 1240 1241 1242 1243 1244
		break;
	}
done:
	return rc;
}

1245
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1246
{
1247
	long sv = 0, mask;
1248

1249 1250
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
		mask = ~(ctxt->dst.bytes * 8 - 1);
1251

1252 1253 1254 1255
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1256

1257
		ctxt->dst.addr.mem.ea += (sv >> 3);
1258
	}
1259 1260

	/* only subword offset */
1261
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1262 1263
}

1264 1265
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1266
{
1267
	int rc;
1268
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1269

1270 1271
	if (mc->pos < mc->end)
		goto read_cached;
A
Avi Kivity 已提交
1272

1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284
	WARN_ON((mc->end + size) >= sizeof(mc->data));

	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
				      &ctxt->exception);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	mc->end += size;

read_cached:
	memcpy(dest, mc->data + mc->pos, size);
	mc->pos += size;
1285 1286
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1287

1288 1289 1290 1291 1292
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1293 1294 1295
	int rc;
	ulong linear;

1296
	rc = linearize(ctxt, addr, size, false, &linear);
1297 1298
	if (rc != X86EMUL_CONTINUE)
		return rc;
1299
	return read_emulated(ctxt, linear, data, size);
1300 1301 1302 1303 1304 1305 1306
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1307 1308 1309
	int rc;
	ulong linear;

1310
	rc = linearize(ctxt, addr, size, true, &linear);
1311 1312
	if (rc != X86EMUL_CONTINUE)
		return rc;
1313 1314
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1315 1316 1317 1318 1319 1320 1321
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1322 1323 1324
	int rc;
	ulong linear;

1325
	rc = linearize(ctxt, addr, size, true, &linear);
1326 1327
	if (rc != X86EMUL_CONTINUE)
		return rc;
1328 1329
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1330 1331
}

1332 1333 1334 1335
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1336
	struct read_cache *rc = &ctxt->io_read;
1337

1338 1339
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1340
		unsigned int count = ctxt->rep_prefix ?
1341
			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1342
		in_page = (ctxt->eflags & EFLG_DF) ?
1343 1344
			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1345 1346 1347 1348 1349
		n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
			count);
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1350
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1351 1352
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1353 1354
	}

1355 1356 1357 1358 1359 1360 1361 1362 1363
	if (ctxt->rep_prefix && !(ctxt->eflags & EFLG_DF)) {
		ctxt->dst.data = rc->data + rc->pos;
		ctxt->dst.type = OP_MEM_STR;
		ctxt->dst.count = (rc->end - rc->pos) / size;
		rc->pos = rc->end;
	} else {
		memcpy(dest, rc->data + rc->pos, size);
		rc->pos += size;
	}
1364 1365
	return 1;
}
A
Avi Kivity 已提交
1366

1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
}

1383 1384 1385
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1386
	const struct x86_emulate_ops *ops = ctxt->ops;
1387

1388 1389
	if (selector & 1 << 2) {
		struct desc_struct desc;
1390 1391
		u16 sel;

1392
		memset (dt, 0, sizeof *dt);
1393
		if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
1394
			return;
1395

1396 1397 1398
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
		dt->address = get_desc_base(&desc);
	} else
1399
		ops->get_gdt(ctxt, dt);
1400
}
1401

1402 1403
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1404 1405
				   u16 selector, struct desc_struct *desc,
				   ulong *desc_addr_p)
1406 1407 1408 1409
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1410

1411
	get_descriptor_table_ptr(ctxt, selector, &dt);
1412

1413 1414
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1415

1416
	*desc_addr_p = addr = dt.address + index * 8;
1417 1418
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
1419
}
1420

1421 1422 1423 1424 1425 1426 1427
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
A
Avi Kivity 已提交
1428

1429
	get_descriptor_table_ptr(ctxt, selector, &dt);
1430

1431 1432
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
A
Avi Kivity 已提交
1433

1434
	addr = dt.address + index * 8;
1435 1436
	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
				    &ctxt->exception);
1437
}
1438

1439
/* Does not support long mode */
1440 1441 1442
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
1443
	struct desc_struct seg_desc, old_desc;
1444 1445 1446 1447
	u8 dpl, rpl, cpl;
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1448
	ulong desc_addr;
1449
	int ret;
1450
	u16 dummy;
1451

1452
	memset(&seg_desc, 0, sizeof seg_desc);
1453

1454 1455 1456
	if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
	    || ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor */
1457
		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1458 1459 1460 1461
		set_desc_base(&seg_desc, selector << 4);
		goto load;
	}

1462 1463 1464 1465 1466 1467 1468 1469
	rpl = selector & 3;
	cpl = ctxt->ops->cpl(ctxt);

	/* NULL selector is not valid for TR, CS and SS (except for long mode) */
	if ((seg == VCPU_SREG_CS
	     || (seg == VCPU_SREG_SS
		 && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
	     || seg == VCPU_SREG_TR)
1470 1471 1472 1473 1474 1475 1476 1477 1478 1479
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

1480
	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1481 1482 1483 1484 1485 1486
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
	err_vec = GP_VECTOR;

G
Guo Chao 已提交
1487
	/* can't load system descriptor into segment selector */
1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1506
		break;
1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1522
		break;
1523 1524 1525
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
1526 1527 1528 1529 1530 1531
		old_desc = seg_desc;
		seg_desc.type |= 2; /* busy */
		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
						  sizeof(seg_desc), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1532 1533 1534 1535 1536 1537
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1538
		/*
1539 1540 1541
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1542
		 */
1543 1544 1545 1546
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1547
		break;
1548 1549 1550 1551 1552
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
1553
		ret = write_segment_descriptor(ctxt, selector, &seg_desc);
1554 1555 1556 1557
		if (ret != X86EMUL_CONTINUE)
			return ret;
	}
load:
1558
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
1559 1560 1561 1562 1563 1564
	return X86EMUL_CONTINUE;
exception:
	emulate_exception(ctxt, err_vec, err_code, true);
	return X86EMUL_PROPAGATE_FAULT;
}

1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1584
static int writeback(struct x86_emulate_ctxt *ctxt)
1585 1586 1587
{
	int rc;

1588
	switch (ctxt->dst.type) {
1589
	case OP_REG:
1590
		write_register_operand(&ctxt->dst);
A
Avi Kivity 已提交
1591
		break;
1592
	case OP_MEM:
1593
		if (ctxt->lock_prefix)
1594
			rc = segmented_cmpxchg(ctxt,
1595 1596 1597 1598
					       ctxt->dst.addr.mem,
					       &ctxt->dst.orig_val,
					       &ctxt->dst.val,
					       ctxt->dst.bytes);
1599
		else
1600
			rc = segmented_write(ctxt,
1601 1602 1603
					     ctxt->dst.addr.mem,
					     &ctxt->dst.val,
					     ctxt->dst.bytes);
1604 1605
		if (rc != X86EMUL_CONTINUE)
			return rc;
1606
		break;
1607 1608 1609 1610 1611 1612 1613 1614
	case OP_MEM_STR:
		rc = segmented_write(ctxt,
				ctxt->dst.addr.mem,
				ctxt->dst.data,
				ctxt->dst.bytes * ctxt->dst.count);
		if (rc != X86EMUL_CONTINUE)
			return rc;
		break;
A
Avi Kivity 已提交
1615
	case OP_XMM:
1616
		write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
A
Avi Kivity 已提交
1617
		break;
A
Avi Kivity 已提交
1618 1619 1620
	case OP_MM:
		write_mmx_reg(ctxt, &ctxt->dst.mm_val, ctxt->dst.addr.mm);
		break;
1621 1622
	case OP_NONE:
		/* no writeback */
1623
		break;
1624
	default:
1625
		break;
A
Avi Kivity 已提交
1626
	}
1627 1628
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1629

1630
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1631
{
1632
	struct segmented_address addr;
1633

1634
	rsp_increment(ctxt, -bytes);
1635
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1636 1637
	addr.seg = VCPU_SREG_SS;

1638 1639 1640 1641 1642
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1643
	/* Disable writeback. */
1644
	ctxt->dst.type = OP_NONE;
1645
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1646
}
1647

1648 1649 1650 1651
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1652
	struct segmented_address addr;
1653

1654
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1655
	addr.seg = VCPU_SREG_SS;
1656
	rc = segmented_read(ctxt, addr, dest, len);
1657 1658 1659
	if (rc != X86EMUL_CONTINUE)
		return rc;

1660
	rsp_increment(ctxt, len);
1661
	return rc;
1662 1663
}

1664 1665
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1666
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1667 1668
}

1669
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1670
			void *dest, int len)
1671 1672
{
	int rc;
1673 1674
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1675
	int cpl = ctxt->ops->cpl(ctxt);
1676

1677
	rc = emulate_pop(ctxt, &val, len);
1678 1679
	if (rc != X86EMUL_CONTINUE)
		return rc;
1680

1681 1682
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1683

1684 1685 1686 1687 1688 1689 1690 1691 1692 1693
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1694 1695
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1696 1697 1698 1699 1700
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1701
	}
1702 1703 1704 1705 1706

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1707 1708
}

1709 1710
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1711 1712 1713 1714
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1715 1716
}

A
Avi Kivity 已提交
1717 1718 1719 1720 1721
static int em_enter(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned frame_size = ctxt->src.val;
	unsigned nesting_level = ctxt->src2.val & 31;
1722
	ulong rbp;
A
Avi Kivity 已提交
1723 1724 1725 1726

	if (nesting_level)
		return X86EMUL_UNHANDLEABLE;

1727 1728
	rbp = reg_read(ctxt, VCPU_REGS_RBP);
	rc = push(ctxt, &rbp, stack_size(ctxt));
A
Avi Kivity 已提交
1729 1730
	if (rc != X86EMUL_CONTINUE)
		return rc;
1731
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
A
Avi Kivity 已提交
1732
		      stack_mask(ctxt));
1733 1734
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
A
Avi Kivity 已提交
1735 1736 1737 1738
		      stack_mask(ctxt));
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1739 1740
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
1741
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
A
Avi Kivity 已提交
1742
		      stack_mask(ctxt));
1743
	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
A
Avi Kivity 已提交
1744 1745
}

1746
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1747
{
1748 1749
	int seg = ctxt->src2.val;

1750
	ctxt->src.val = get_segment_selector(ctxt, seg);
1751

1752
	return em_push(ctxt);
1753 1754
}

1755
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1756
{
1757
	int seg = ctxt->src2.val;
1758 1759
	unsigned long selector;
	int rc;
1760

1761
	rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
1762 1763 1764
	if (rc != X86EMUL_CONTINUE)
		return rc;

1765
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1766
	return rc;
1767 1768
}

1769
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1770
{
1771
	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1772 1773
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1774

1775 1776
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1777
		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1778

1779
		rc = em_push(ctxt);
1780 1781
		if (rc != X86EMUL_CONTINUE)
			return rc;
1782

1783
		++reg;
1784 1785
	}

1786
	return rc;
1787 1788
}

1789 1790
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1791
	ctxt->src.val =  (unsigned long)ctxt->eflags;
1792 1793 1794
	return em_push(ctxt);
}

1795
static int em_popa(struct x86_emulate_ctxt *ctxt)
1796
{
1797 1798
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1799

1800 1801
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1802
			rsp_increment(ctxt, ctxt->op_bytes);
1803 1804
			--reg;
		}
1805

1806
		rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
1807 1808 1809
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1810
	}
1811
	return rc;
1812 1813
}

1814
static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1815
{
1816
	const struct x86_emulate_ops *ops = ctxt->ops;
1817
	int rc;
1818 1819 1820 1821 1822 1823
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
1824
	ctxt->src.val = ctxt->eflags;
1825
	rc = em_push(ctxt);
1826 1827
	if (rc != X86EMUL_CONTINUE)
		return rc;
1828 1829 1830

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

1831
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
1832
	rc = em_push(ctxt);
1833 1834
	if (rc != X86EMUL_CONTINUE)
		return rc;
1835

1836
	ctxt->src.val = ctxt->_eip;
1837
	rc = em_push(ctxt);
1838 1839 1840
	if (rc != X86EMUL_CONTINUE)
		return rc;

1841
	ops->get_idt(ctxt, &dt);
1842 1843 1844 1845

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1846
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
1847 1848 1849
	if (rc != X86EMUL_CONTINUE)
		return rc;

1850
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
1851 1852 1853
	if (rc != X86EMUL_CONTINUE)
		return rc;

1854
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
1855 1856 1857
	if (rc != X86EMUL_CONTINUE)
		return rc;

1858
	ctxt->_eip = eip;
1859 1860 1861 1862

	return rc;
}

1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
{
	int rc;

	invalidate_registers(ctxt);
	rc = __emulate_int_real(ctxt, irq);
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);
	return rc;
}

1874
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
1875 1876 1877
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1878
		return __emulate_int_real(ctxt, irq);
1879 1880 1881 1882 1883 1884 1885 1886 1887 1888
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

1889
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
1890
{
1891 1892 1893 1894 1895 1896 1897 1898
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1899

1900
	/* TODO: Add stack limit check */
1901

1902
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
1903

1904 1905
	if (rc != X86EMUL_CONTINUE)
		return rc;
1906

1907 1908
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
1909

1910
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
1911

1912 1913
	if (rc != X86EMUL_CONTINUE)
		return rc;
1914

1915
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
1916

1917 1918
	if (rc != X86EMUL_CONTINUE)
		return rc;
1919

1920
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
1921

1922 1923
	if (rc != X86EMUL_CONTINUE)
		return rc;
1924

1925
	ctxt->_eip = temp_eip;
1926 1927


1928
	if (ctxt->op_bytes == 4)
1929
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1930
	else if (ctxt->op_bytes == 2) {
1931 1932
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
1933
	}
1934 1935 1936 1937 1938

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
1939 1940
}

1941
static int em_iret(struct x86_emulate_ctxt *ctxt)
1942
{
1943 1944
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
1945
		return emulate_iret_real(ctxt);
1946 1947 1948 1949
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
1950
	default:
1951 1952
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
1953 1954 1955
	}
}

1956 1957 1958 1959 1960
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned short sel;

1961
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
1962

1963
	rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
1964 1965 1966
	if (rc != X86EMUL_CONTINUE)
		return rc;

1967 1968
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
1969 1970 1971
	return X86EMUL_CONTINUE;
}

1972
static int em_grp2(struct x86_emulate_ctxt *ctxt)
1973
{
1974
	switch (ctxt->modrm_reg) {
1975
	case 0:	/* rol */
1976
		emulate_2op_SrcB(ctxt, "rol");
1977 1978
		break;
	case 1:	/* ror */
1979
		emulate_2op_SrcB(ctxt, "ror");
1980 1981
		break;
	case 2:	/* rcl */
1982
		emulate_2op_SrcB(ctxt, "rcl");
1983 1984
		break;
	case 3:	/* rcr */
1985
		emulate_2op_SrcB(ctxt, "rcr");
1986 1987 1988
		break;
	case 4:	/* sal/shl */
	case 6:	/* sal/shl */
1989
		emulate_2op_SrcB(ctxt, "sal");
1990 1991
		break;
	case 5:	/* shr */
1992
		emulate_2op_SrcB(ctxt, "shr");
1993 1994
		break;
	case 7:	/* sar */
1995
		emulate_2op_SrcB(ctxt, "sar");
1996 1997
		break;
	}
1998
	return X86EMUL_CONTINUE;
1999 2000
}

2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029
static int em_not(struct x86_emulate_ctxt *ctxt)
{
	ctxt->dst.val = ~ctxt->dst.val;
	return X86EMUL_CONTINUE;
}

static int em_neg(struct x86_emulate_ctxt *ctxt)
{
	emulate_1op(ctxt, "neg");
	return X86EMUL_CONTINUE;
}

static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 ex = 0;

	emulate_1op_rax_rdx(ctxt, "mul", ex);
	return X86EMUL_CONTINUE;
}

static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 ex = 0;

	emulate_1op_rax_rdx(ctxt, "imul", ex);
	return X86EMUL_CONTINUE;
}

static int em_div_ex(struct x86_emulate_ctxt *ctxt)
2030
{
2031
	u8 de = 0;
2032

2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043
	emulate_1op_rax_rdx(ctxt, "div", de);
	if (de)
		return emulate_de(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
{
	u8 de = 0;

	emulate_1op_rax_rdx(ctxt, "idiv", de);
2044 2045
	if (de)
		return emulate_de(ctxt);
2046
	return X86EMUL_CONTINUE;
2047 2048
}

2049
static int em_grp45(struct x86_emulate_ctxt *ctxt)
2050
{
2051
	int rc = X86EMUL_CONTINUE;
2052

2053
	switch (ctxt->modrm_reg) {
2054
	case 0:	/* inc */
2055
		emulate_1op(ctxt, "inc");
2056 2057
		break;
	case 1:	/* dec */
2058
		emulate_1op(ctxt, "dec");
2059
		break;
2060 2061
	case 2: /* call near abs */ {
		long int old_eip;
2062 2063 2064
		old_eip = ctxt->_eip;
		ctxt->_eip = ctxt->src.val;
		ctxt->src.val = old_eip;
2065
		rc = em_push(ctxt);
2066 2067
		break;
	}
2068
	case 4: /* jmp abs */
2069
		ctxt->_eip = ctxt->src.val;
2070
		break;
2071 2072 2073
	case 5: /* jmp far */
		rc = em_jmp_far(ctxt);
		break;
2074
	case 6:	/* push */
2075
		rc = em_push(ctxt);
2076 2077
		break;
	}
2078
	return rc;
2079 2080
}

2081
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2082
{
2083
	u64 old = ctxt->dst.orig_val64;
2084

2085 2086 2087 2088
	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2089
		ctxt->eflags &= ~EFLG_ZF;
2090
	} else {
2091 2092
		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2093

2094
		ctxt->eflags |= EFLG_ZF;
2095
	}
2096
	return X86EMUL_CONTINUE;
2097 2098
}

2099 2100
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
2101 2102 2103
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
2104 2105 2106
	return em_pop(ctxt);
}

2107
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2108 2109 2110 2111
{
	int rc;
	unsigned long cs;

2112
	rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
2113
	if (rc != X86EMUL_CONTINUE)
2114
		return rc;
2115 2116 2117
	if (ctxt->op_bytes == 4)
		ctxt->_eip = (u32)ctxt->_eip;
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2118
	if (rc != X86EMUL_CONTINUE)
2119
		return rc;
2120
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2121 2122 2123
	return rc;
}

2124 2125 2126 2127
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
	ctxt->src.orig_val = ctxt->src.val;
2128
	ctxt->src.val = reg_read(ctxt, VCPU_REGS_RAX);
2129 2130 2131 2132 2133 2134 2135 2136
	emulate_2op_SrcV(ctxt, "cmp");

	if (ctxt->eflags & EFLG_ZF) {
		/* Success: write back to memory. */
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
		ctxt->dst.type = OP_REG;
2137
		ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
2138 2139 2140 2141
	}
	return X86EMUL_CONTINUE;
}

2142
static int em_lseg(struct x86_emulate_ctxt *ctxt)
2143
{
2144
	int seg = ctxt->src2.val;
2145 2146 2147
	unsigned short sel;
	int rc;

2148
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2149

2150
	rc = load_segment_descriptor(ctxt, sel, seg);
2151 2152 2153
	if (rc != X86EMUL_CONTINUE)
		return rc;

2154
	ctxt->dst.val = ctxt->src.val;
2155 2156 2157
	return rc;
}

2158
static void
2159
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2160
			struct desc_struct *cs, struct desc_struct *ss)
2161 2162
{
	cs->l = 0;		/* will be adjusted later */
2163
	set_desc_base(cs, 0);	/* flat segment */
2164
	cs->g = 1;		/* 4kb granularity */
2165
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2166 2167 2168
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2169 2170
	cs->p = 1;
	cs->d = 1;
2171
	cs->avl = 0;
2172

2173 2174
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2175 2176 2177
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2178
	ss->d = 1;		/* 32bit stack segment */
2179
	ss->dpl = 0;
2180
	ss->p = 1;
2181 2182
	ss->l = 0;
	ss->avl = 0;
2183 2184
}

2185 2186 2187 2188 2189
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2190 2191
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
2192 2193 2194 2195
		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
}

2196 2197
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
2198
	const struct x86_emulate_ops *ops = ctxt->ops;
2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	/*
	 * Intel ("GenuineIntel")
	 * remark: Intel CPUs only support "syscall" in 64bit
	 * longmode. Also an 64bit guest with a
	 * 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD
	 * response - CPUs of AMD can't behave like Intel.
	 */
	if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
		return false;

	/* AMD ("AuthenticAMD") */
	if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
		return true;

	/* AMD ("AMDisbetter!") */
	if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
		return true;
2235 2236 2237 2238 2239

	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
	return false;
}

2240
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2241
{
2242
	const struct x86_emulate_ops *ops = ctxt->ops;
2243
	struct desc_struct cs, ss;
2244
	u64 msr_data;
2245
	u16 cs_sel, ss_sel;
2246
	u64 efer = 0;
2247 2248

	/* syscall is not available in real mode */
2249
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2250 2251
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2252

2253 2254 2255
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2256
	ops->get_msr(ctxt, MSR_EFER, &efer);
2257
	setup_syscalls_segments(ctxt, &cs, &ss);
2258

2259 2260 2261
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2262
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2263
	msr_data >>= 32;
2264 2265
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2266

2267
	if (efer & EFER_LMA) {
2268
		cs.d = 0;
2269 2270
		cs.l = 1;
	}
2271 2272
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2273

2274
	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2275
	if (efer & EFER_LMA) {
2276
#ifdef CONFIG_X86_64
2277
		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags & ~EFLG_RF;
2278

2279
		ops->get_msr(ctxt,
2280 2281
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2282
		ctxt->_eip = msr_data;
2283

2284
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2285 2286 2287 2288
		ctxt->eflags &= ~(msr_data | EFLG_RF);
#endif
	} else {
		/* legacy mode */
2289
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2290
		ctxt->_eip = (u32)msr_data;
2291 2292 2293 2294

		ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
	}

2295
	return X86EMUL_CONTINUE;
2296 2297
}

2298
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2299
{
2300
	const struct x86_emulate_ops *ops = ctxt->ops;
2301
	struct desc_struct cs, ss;
2302
	u64 msr_data;
2303
	u16 cs_sel, ss_sel;
2304
	u64 efer = 0;
2305

2306
	ops->get_msr(ctxt, MSR_EFER, &efer);
2307
	/* inject #GP if in real mode */
2308 2309
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2310

2311 2312 2313 2314 2315 2316 2317 2318
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
	if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2319 2320 2321
	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
2322 2323
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_ud(ctxt);
2324

2325
	setup_syscalls_segments(ctxt, &cs, &ss);
2326

2327
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2328 2329
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
2330 2331
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2332 2333
		break;
	case X86EMUL_MODE_PROT64:
2334 2335
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2336
		break;
2337 2338
	default:
		break;
2339 2340 2341
	}

	ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
2342 2343 2344 2345
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
2346
	if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
2347
		cs.d = 0;
2348 2349 2350
		cs.l = 1;
	}

2351 2352
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2353

2354
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2355
	ctxt->_eip = msr_data;
2356

2357
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2358
	*reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
2359

2360
	return X86EMUL_CONTINUE;
2361 2362
}

2363
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2364
{
2365
	const struct x86_emulate_ops *ops = ctxt->ops;
2366
	struct desc_struct cs, ss;
2367 2368
	u64 msr_data;
	int usermode;
X
Xiao Guangrong 已提交
2369
	u16 cs_sel = 0, ss_sel = 0;
2370

2371 2372
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2373 2374
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2375

2376
	setup_syscalls_segments(ctxt, &cs, &ss);
2377

2378
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2379 2380 2381 2382 2383 2384
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

	cs.dpl = 3;
	ss.dpl = 3;
2385
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2386 2387
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2388
		cs_sel = (u16)(msr_data + 16);
2389 2390
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2391
		ss_sel = (u16)(msr_data + 24);
2392 2393
		break;
	case X86EMUL_MODE_PROT64:
2394
		cs_sel = (u16)(msr_data + 32);
2395 2396
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2397 2398
		ss_sel = cs_sel + 8;
		cs.d = 0;
2399 2400 2401
		cs.l = 1;
		break;
	}
2402 2403
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
2404

2405 2406
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2407

2408 2409
	ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
	*reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
2410

2411
	return X86EMUL_CONTINUE;
2412 2413
}

2414
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2415 2416 2417 2418 2419 2420 2421
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2422
	return ctxt->ops->cpl(ctxt) > iopl;
2423 2424 2425 2426 2427
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2428
	const struct x86_emulate_ops *ops = ctxt->ops;
2429
	struct desc_struct tr_seg;
2430
	u32 base3;
2431
	int r;
2432
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2433
	unsigned mask = (1 << len) - 1;
2434
	unsigned long base;
2435

2436
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2437
	if (!tr_seg.p)
2438
		return false;
2439
	if (desc_limit_scaled(&tr_seg) < 103)
2440
		return false;
2441 2442 2443 2444
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2445
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2446 2447
	if (r != X86EMUL_CONTINUE)
		return false;
2448
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2449
		return false;
2450
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2451 2452 2453 2454 2455 2456 2457 2458 2459 2460
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2461 2462 2463
	if (ctxt->perm_ok)
		return true;

2464 2465
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2466
			return false;
2467 2468 2469

	ctxt->perm_ok = true;

2470 2471 2472
	return true;
}

2473 2474 2475
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2476
	tss->ip = ctxt->_eip;
2477
	tss->flag = ctxt->eflags;
2478 2479 2480 2481 2482 2483 2484 2485
	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2486

2487 2488 2489 2490 2491
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2492 2493 2494 2495 2496 2497 2498
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;

2499
	ctxt->_eip = tss->ip;
2500
	ctxt->eflags = tss->flag | 2;
2501 2502 2503 2504 2505 2506 2507 2508
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2509 2510 2511 2512 2513

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2514 2515 2516 2517 2518
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2519 2520

	/*
G
Guo Chao 已提交
2521
	 * Now load segment descriptors. If fault happens at this stage
2522 2523
	 * it is handled in a context of new task
	 */
2524
	ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
2525 2526
	if (ret != X86EMUL_CONTINUE)
		return ret;
2527
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2528 2529
	if (ret != X86EMUL_CONTINUE)
		return ret;
2530
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2531 2532
	if (ret != X86EMUL_CONTINUE)
		return ret;
2533
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2534 2535
	if (ret != X86EMUL_CONTINUE)
		return ret;
2536
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2537 2538 2539 2540 2541 2542 2543 2544 2545 2546
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2547
	const struct x86_emulate_ops *ops = ctxt->ops;
2548 2549
	struct tss_segment_16 tss_seg;
	int ret;
2550
	u32 new_tss_base = get_desc_base(new_desc);
2551

2552
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2553
			    &ctxt->exception);
2554
	if (ret != X86EMUL_CONTINUE)
2555 2556 2557
		/* FIXME: need to provide precise fault address */
		return ret;

2558
	save_state_to_tss16(ctxt, &tss_seg);
2559

2560
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2561
			     &ctxt->exception);
2562
	if (ret != X86EMUL_CONTINUE)
2563 2564 2565
		/* FIXME: need to provide precise fault address */
		return ret;

2566
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2567
			    &ctxt->exception);
2568
	if (ret != X86EMUL_CONTINUE)
2569 2570 2571 2572 2573 2574
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2575
		ret = ops->write_std(ctxt, new_tss_base,
2576 2577
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2578
				     &ctxt->exception);
2579
		if (ret != X86EMUL_CONTINUE)
2580 2581 2582 2583
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2584
	return load_state_from_tss16(ctxt, &tss_seg);
2585 2586 2587 2588 2589
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
2590
	tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
2591
	tss->eip = ctxt->_eip;
2592
	tss->eflags = ctxt->eflags;
2593 2594 2595 2596 2597 2598 2599 2600
	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
2601

2602 2603 2604 2605 2606 2607 2608
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
	tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2609 2610 2611 2612 2613 2614 2615
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;

2616
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2617
		return emulate_gp(ctxt, 0);
2618
	ctxt->_eip = tss->eip;
2619
	ctxt->eflags = tss->eflags | 2;
2620 2621

	/* General purpose registers */
2622 2623 2624 2625 2626 2627 2628 2629
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
2630 2631 2632 2633 2634

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2635 2636 2637 2638 2639 2640 2641
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2642

2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 *
	 * Need to get rflags to the vcpu struct immediately because it
	 * influences the CPL which is checked at least when loading the segment
	 * descriptors and when pushing an error code to the new kernel stack.
	 *
	 * TODO Introduce a separate ctxt->ops->set_cpl callback
	 */
	if (ctxt->eflags & X86_EFLAGS_VM)
		ctxt->mode = X86EMUL_MODE_VM86;
	else
		ctxt->mode = X86EMUL_MODE_PROT32;

	ctxt->ops->set_rflags(ctxt, ctxt->eflags);

2661 2662 2663 2664
	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2665
	ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
2666 2667
	if (ret != X86EMUL_CONTINUE)
		return ret;
2668
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2669 2670
	if (ret != X86EMUL_CONTINUE)
		return ret;
2671
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2672 2673
	if (ret != X86EMUL_CONTINUE)
		return ret;
2674
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2675 2676
	if (ret != X86EMUL_CONTINUE)
		return ret;
2677
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2678 2679
	if (ret != X86EMUL_CONTINUE)
		return ret;
2680
	ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
2681 2682
	if (ret != X86EMUL_CONTINUE)
		return ret;
2683
	ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
2684 2685 2686 2687 2688 2689 2690 2691 2692 2693
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2694
	const struct x86_emulate_ops *ops = ctxt->ops;
2695 2696
	struct tss_segment_32 tss_seg;
	int ret;
2697
	u32 new_tss_base = get_desc_base(new_desc);
2698

2699
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2700
			    &ctxt->exception);
2701
	if (ret != X86EMUL_CONTINUE)
2702 2703 2704
		/* FIXME: need to provide precise fault address */
		return ret;

2705
	save_state_to_tss32(ctxt, &tss_seg);
2706

2707
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2708
			     &ctxt->exception);
2709
	if (ret != X86EMUL_CONTINUE)
2710 2711 2712
		/* FIXME: need to provide precise fault address */
		return ret;

2713
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2714
			    &ctxt->exception);
2715
	if (ret != X86EMUL_CONTINUE)
2716 2717 2718 2719 2720 2721
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2722
		ret = ops->write_std(ctxt, new_tss_base,
2723 2724
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2725
				     &ctxt->exception);
2726
		if (ret != X86EMUL_CONTINUE)
2727 2728 2729 2730
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2731
	return load_state_from_tss32(ctxt, &tss_seg);
2732 2733 2734
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2735
				   u16 tss_selector, int idt_index, int reason,
2736
				   bool has_error_code, u32 error_code)
2737
{
2738
	const struct x86_emulate_ops *ops = ctxt->ops;
2739 2740
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
2741
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2742
	ulong old_tss_base =
2743
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2744
	u32 desc_limit;
2745
	ulong desc_addr;
2746 2747 2748

	/* FIXME: old_tss_base == ~0 ? */

2749
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
2750 2751
	if (ret != X86EMUL_CONTINUE)
		return ret;
2752
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
2753 2754 2755 2756 2757
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

2758 2759 2760 2761 2762
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
G
Guo Chao 已提交
2763
	 * 3. jmp/call to TSS: Check against DPL of the TSS
2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
	} else if (reason != TASK_SWITCH_IRET) {
		int dpl = next_tss_desc.dpl;
		if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
			return emulate_gp(ctxt, tss_selector);
2784 2785
	}

2786

2787 2788 2789 2790
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2791
		emulate_ts(ctxt, tss_selector & 0xfffc);
2792 2793 2794 2795 2796
		return X86EMUL_PROPAGATE_FAULT;
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2797
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2798 2799 2800 2801 2802 2803
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
G
Guo Chao 已提交
2804
	   note that old_tss_sel is not used after this point */
2805 2806 2807 2808
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
2809
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
2810 2811
				     old_tss_base, &next_tss_desc);
	else
2812
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
2813
				     old_tss_base, &next_tss_desc);
2814 2815
	if (ret != X86EMUL_CONTINUE)
		return ret;
2816 2817 2818 2819 2820 2821

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
2822
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2823 2824
	}

2825
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2826
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2827

2828
	if (has_error_code) {
2829 2830 2831
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
2832
		ret = em_push(ctxt);
2833 2834
	}

2835 2836 2837 2838
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2839
			 u16 tss_selector, int idt_index, int reason,
2840
			 bool has_error_code, u32 error_code)
2841 2842 2843
{
	int rc;

2844
	invalidate_registers(ctxt);
2845 2846
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
2847

2848
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
2849
				     has_error_code, error_code);
2850

2851
	if (rc == X86EMUL_CONTINUE) {
2852
		ctxt->eip = ctxt->_eip;
2853 2854
		writeback_registers(ctxt);
	}
2855

2856
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2857 2858
}

2859 2860
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
		struct operand *op)
2861
{
2862
	int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
2863

2864 2865
	register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
2866 2867
}

2868 2869 2870 2871 2872 2873
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
2874
	al = ctxt->dst.val;
2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

2892
	ctxt->dst.val = al;
2893
	/* Set PF, ZF, SF */
2894 2895 2896
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
2897
	emulate_2op_SrcV(ctxt, "or");
2898 2899 2900 2901 2902 2903 2904 2905
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926
static int em_aad(struct x86_emulate_ctxt *ctxt)
{
	u8 al = ctxt->dst.val & 0xff;
	u8 ah = (ctxt->dst.val >> 8) & 0xff;

	al = (al + (ah * ctxt->src.val)) & 0xff;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;

	ctxt->eflags &= ~(X86_EFLAGS_PF | X86_EFLAGS_SF | X86_EFLAGS_ZF);

	if (!al)
		ctxt->eflags |= X86_EFLAGS_ZF;
	if (!(al & 1))
		ctxt->eflags |= X86_EFLAGS_PF;
	if (al & 0x80)
		ctxt->eflags |= X86_EFLAGS_SF;

	return X86EMUL_CONTINUE;
}

2927 2928 2929 2930 2931 2932 2933 2934 2935
static int em_call(struct x86_emulate_ctxt *ctxt)
{
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
	jmp_rel(ctxt, rel);
	return em_push(ctxt);
}

2936 2937 2938 2939 2940 2941
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;

2942
	old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
2943
	old_eip = ctxt->_eip;
2944

2945
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2946
	if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
2947 2948
		return X86EMUL_CONTINUE;

2949 2950
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
2951

2952
	ctxt->src.val = old_cs;
2953
	rc = em_push(ctxt);
2954 2955 2956
	if (rc != X86EMUL_CONTINUE)
		return rc;

2957
	ctxt->src.val = old_eip;
2958
	return em_push(ctxt);
2959 2960
}

2961 2962 2963 2964
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;

2965 2966 2967 2968
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
	rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
2969 2970
	if (rc != X86EMUL_CONTINUE)
		return rc;
2971
	rsp_increment(ctxt, ctxt->src.val);
2972 2973 2974
	return X86EMUL_CONTINUE;
}

2975 2976
static int em_add(struct x86_emulate_ctxt *ctxt)
{
2977
	emulate_2op_SrcV(ctxt, "add");
2978 2979 2980 2981 2982
	return X86EMUL_CONTINUE;
}

static int em_or(struct x86_emulate_ctxt *ctxt)
{
2983
	emulate_2op_SrcV(ctxt, "or");
2984 2985 2986 2987 2988
	return X86EMUL_CONTINUE;
}

static int em_adc(struct x86_emulate_ctxt *ctxt)
{
2989
	emulate_2op_SrcV(ctxt, "adc");
2990 2991 2992 2993 2994
	return X86EMUL_CONTINUE;
}

static int em_sbb(struct x86_emulate_ctxt *ctxt)
{
2995
	emulate_2op_SrcV(ctxt, "sbb");
2996 2997 2998 2999 3000
	return X86EMUL_CONTINUE;
}

static int em_and(struct x86_emulate_ctxt *ctxt)
{
3001
	emulate_2op_SrcV(ctxt, "and");
3002 3003 3004 3005 3006
	return X86EMUL_CONTINUE;
}

static int em_sub(struct x86_emulate_ctxt *ctxt)
{
3007
	emulate_2op_SrcV(ctxt, "sub");
3008 3009 3010 3011 3012
	return X86EMUL_CONTINUE;
}

static int em_xor(struct x86_emulate_ctxt *ctxt)
{
3013
	emulate_2op_SrcV(ctxt, "xor");
3014 3015 3016 3017 3018
	return X86EMUL_CONTINUE;
}

static int em_cmp(struct x86_emulate_ctxt *ctxt)
{
3019
	emulate_2op_SrcV(ctxt, "cmp");
3020
	/* Disable writeback. */
3021
	ctxt->dst.type = OP_NONE;
3022 3023 3024
	return X86EMUL_CONTINUE;
}

3025 3026
static int em_test(struct x86_emulate_ctxt *ctxt)
{
3027
	emulate_2op_SrcV(ctxt, "test");
3028 3029
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
3030 3031 3032
	return X86EMUL_CONTINUE;
}

3033 3034 3035
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
3036 3037
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
3038 3039

	/* Write back the memory destination with implicit LOCK prefix. */
3040 3041
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
3042 3043 3044
	return X86EMUL_CONTINUE;
}

3045
static int em_imul(struct x86_emulate_ctxt *ctxt)
3046
{
3047
	emulate_2op_SrcV_nobyte(ctxt, "imul");
3048 3049 3050
	return X86EMUL_CONTINUE;
}

3051 3052
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
3053
	ctxt->dst.val = ctxt->src2.val;
3054 3055 3056
	return em_imul(ctxt);
}

3057 3058
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
3059 3060
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
3061
	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
3062
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
3063 3064 3065 3066

	return X86EMUL_CONTINUE;
}

3067 3068 3069 3070
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

3071
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
3072 3073
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
3074 3075 3076
	return X86EMUL_CONTINUE;
}

3077 3078 3079 3080
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

3081
	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
3082
		return emulate_gp(ctxt, 0);
3083 3084
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
3085 3086 3087
	return X86EMUL_CONTINUE;
}

3088 3089
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
S
Stefan Hajnoczi 已提交
3090
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
3091 3092 3093
	return X86EMUL_CONTINUE;
}

3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3122 3123 3124 3125
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3126 3127 3128
	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
	if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
3129 3130 3131 3132 3133 3134 3135 3136 3137
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3138
	if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
3139 3140
		return emulate_gp(ctxt, 0);

3141 3142
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3143 3144 3145
	return X86EMUL_CONTINUE;
}

3146 3147
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
3148
	if (ctxt->modrm_reg > VCPU_SREG_GS)
3149 3150
		return emulate_ud(ctxt);

3151
	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
3152 3153 3154 3155 3156
	return X86EMUL_CONTINUE;
}

static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
3157
	u16 sel = ctxt->src.val;
3158

3159
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3160 3161
		return emulate_ud(ctxt);

3162
	if (ctxt->modrm_reg == VCPU_SREG_SS)
3163 3164 3165
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
3166 3167
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3168 3169
}

A
Avi Kivity 已提交
3170 3171 3172 3173 3174 3175 3176 3177 3178
static int em_lldt(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
}

A
Avi Kivity 已提交
3179 3180 3181 3182 3183 3184 3185 3186 3187
static int em_ltr(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
}

3188 3189
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
3190 3191 3192
	int rc;
	ulong linear;

3193
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3194
	if (rc == X86EMUL_CONTINUE)
3195
		ctxt->ops->invlpg(ctxt, linear);
3196
	/* Disable writeback. */
3197
	ctxt->dst.type = OP_NONE;
3198 3199 3200
	return X86EMUL_CONTINUE;
}

3201 3202 3203 3204 3205 3206 3207 3208 3209 3210
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3211 3212 3213 3214
static int em_vmcall(struct x86_emulate_ctxt *ctxt)
{
	int rc;

3215
	if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
3216 3217 3218 3219 3220 3221 3222
		return X86EMUL_UNHANDLEABLE;

	rc = ctxt->ops->fix_hypercall(ctxt);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3223
	ctxt->_eip = ctxt->eip;
3224
	/* Disable writeback. */
3225
	ctxt->dst.type = OP_NONE;
3226 3227 3228
	return X86EMUL_CONTINUE;
}

3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return segmented_write(ctxt, ctxt->dst.addr.mem,
			       &desc_ptr, 2 + ctxt->op_bytes);
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3258 3259 3260 3261 3262
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3263 3264
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3265
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3266
			     &desc_ptr.size, &desc_ptr.address,
3267
			     ctxt->op_bytes);
3268 3269 3270 3271
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_gdt(ctxt, &desc_ptr);
	/* Disable writeback. */
3272
	ctxt->dst.type = OP_NONE;
3273 3274 3275
	return X86EMUL_CONTINUE;
}

3276
static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
3277 3278 3279
{
	int rc;

3280 3281
	rc = ctxt->ops->fix_hypercall(ctxt);

3282
	/* Disable writeback. */
3283
	ctxt->dst.type = OP_NONE;
3284 3285 3286 3287 3288 3289 3290 3291
	return rc;
}

static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3292 3293
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3294
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3295
			     &desc_ptr.size, &desc_ptr.address,
3296
			     ctxt->op_bytes);
3297 3298 3299 3300
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_idt(ctxt, &desc_ptr);
	/* Disable writeback. */
3301
	ctxt->dst.type = OP_NONE;
3302 3303 3304 3305 3306
	return X86EMUL_CONTINUE;
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
3307 3308
	ctxt->dst.bytes = 2;
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3309 3310 3311 3312 3313 3314
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3315 3316
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3317 3318 3319
	return X86EMUL_CONTINUE;
}

3320 3321
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3322 3323
	register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3324 3325
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
		jmp_rel(ctxt, ctxt->src.val);
3326 3327 3328 3329 3330 3331

	return X86EMUL_CONTINUE;
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3332
	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3333
		jmp_rel(ctxt, ctxt->src.val);
3334 3335 3336 3337

	return X86EMUL_CONTINUE;
}

3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403
static int em_bt(struct x86_emulate_ctxt *ctxt)
{
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	/* only subword offset */
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;

	emulate_2op_SrcV_nobyte(ctxt, "bt");
	return X86EMUL_CONTINUE;
}

static int em_bts(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "bts");
	return X86EMUL_CONTINUE;
}

static int em_btr(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "btr");
	return X86EMUL_CONTINUE;
}

static int em_btc(struct x86_emulate_ctxt *ctxt)
{
	emulate_2op_SrcV_nobyte(ctxt, "btc");
	return X86EMUL_CONTINUE;
}

3404 3405
static int em_bsf(struct x86_emulate_ctxt *ctxt)
{
3406
	emulate_2op_SrcV_nobyte(ctxt, "bsf");
3407 3408 3409 3410 3411
	return X86EMUL_CONTINUE;
}

static int em_bsr(struct x86_emulate_ctxt *ctxt)
{
3412
	emulate_2op_SrcV_nobyte(ctxt, "bsr");
3413 3414 3415
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3416 3417 3418 3419
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

3420 3421
	eax = reg_read(ctxt, VCPU_REGS_RAX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);
A
Avi Kivity 已提交
3422
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
3423 3424 3425 3426
	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
A
Avi Kivity 已提交
3427 3428 3429
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3430 3431
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
3432 3433
	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
A
Avi Kivity 已提交
3434 3435 3436
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451
static int em_bswap(struct x86_emulate_ctxt *ctxt)
{
	switch (ctxt->op_bytes) {
#ifdef CONFIG_X86_64
	case 8:
		asm("bswap %0" : "+r"(ctxt->dst.val));
		break;
#endif
	default:
		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
		break;
	}
	return X86EMUL_CONTINUE;
}

3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
3466
	if (!valid_cr(ctxt->modrm_reg))
3467 3468 3469 3470 3471 3472 3473
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
3474 3475
	u64 new_val = ctxt->src.val64;
	int cr = ctxt->modrm_reg;
3476
	u64 efer = 0;
3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
3494
		u64 cr4;
3495 3496 3497 3498
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

3499 3500
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3501 3502 3503 3504 3505 3506 3507 3508 3509 3510

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

3511 3512
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
3513
			rsvd = CR3_L_MODE_RESERVED_BITS;
3514
		else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
3515
			rsvd = CR3_PAE_RESERVED_BITS;
3516
		else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
3517 3518 3519 3520 3521 3522 3523 3524
			rsvd = CR3_NONPAE_RESERVED_BITS;

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
3525
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

3537 3538 3539 3540
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

3541
	ctxt->ops->get_dr(ctxt, 7, &dr7);
3542 3543 3544 3545 3546 3547 3548

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
3549
	int dr = ctxt->modrm_reg;
3550 3551 3552 3553 3554
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

3555
	cr4 = ctxt->ops->get_cr(ctxt, 4);
3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

	if (check_dr7_gd(ctxt))
		return emulate_db(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
3567 3568
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
3569 3570 3571 3572 3573 3574 3575

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

3576 3577 3578 3579
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

3580
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3581 3582 3583 3584 3585 3586 3587 3588 3589

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
3590
	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
3591 3592

	/* Valid physical address? */
3593
	if (rax & 0xffff000000000000ULL)
3594 3595 3596 3597 3598
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

3599 3600
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
3601
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3602

3603
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
3604 3605 3606 3607 3608
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

3609 3610
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
3611
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3612
	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
3613

3614
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
3615 3616 3617 3618 3619 3620
	    (rcx > 3))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3621 3622
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
3623 3624
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
3625 3626 3627 3628 3629 3630 3631
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
3632 3633
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
3634 3635 3636 3637 3638
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3639
#define D(_y) { .flags = (_y) }
3640
#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
3641 3642
#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
		      .check_perm = (_p) }
3643
#define N    D(0)
3644
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
3645 3646
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
3647
#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
3648
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
3649 3650
#define II(_f, _e, _i) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
3651 3652 3653
#define IIP(_f, _e, _i, _p) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
	  .check_perm = (_p) }
3654
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
3655

3656
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
3657
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
3658
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
3659 3660
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
3661

3662 3663 3664
#define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
3665

3666
static const struct opcode group7_rm1[] = {
3667 3668
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
3669 3670 3671
	N, N, N, N, N, N,
};

3672
static const struct opcode group7_rm3[] = {
3673 3674 3675 3676 3677 3678 3679 3680
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
	II(SrcNone  | Prot | VendorSpecific,	em_vmmcall,	vmmcall),
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
3681
};
3682

3683
static const struct opcode group7_rm7[] = {
3684
	N,
3685
	DIP(SrcNone, rdtscp, check_rdtsc),
3686 3687
	N, N, N, N, N, N,
};
3688

3689
static const struct opcode group1[] = {
3690
	I(Lock, em_add),
3691
	I(Lock | PageTable, em_or),
3692 3693
	I(Lock, em_adc),
	I(Lock, em_sbb),
3694
	I(Lock | PageTable, em_and),
3695 3696 3697
	I(Lock, em_sub),
	I(Lock, em_xor),
	I(0, em_cmp),
3698 3699
};

3700
static const struct opcode group1A[] = {
3701
	I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
3702 3703
};

3704
static const struct opcode group3[] = {
3705 3706 3707 3708 3709 3710 3711 3712
	I(DstMem | SrcImm, em_test),
	I(DstMem | SrcImm, em_test),
	I(DstMem | SrcNone | Lock, em_not),
	I(DstMem | SrcNone | Lock, em_neg),
	I(SrcMem, em_mul_ex),
	I(SrcMem, em_imul_ex),
	I(SrcMem, em_div_ex),
	I(SrcMem, em_idiv_ex),
3713 3714
};

3715
static const struct opcode group4[] = {
3716 3717
	I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
	I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
3718 3719 3720
	N, N, N, N, N, N,
};

3721
static const struct opcode group5[] = {
3722 3723 3724 3725 3726 3727 3728
	I(DstMem | SrcNone | Lock,		em_grp45),
	I(DstMem | SrcNone | Lock,		em_grp45),
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps | Stack,	em_call_far),
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps,		em_grp45),
	I(SrcMem | Stack,			em_grp45), N,
3729 3730
};

3731
static const struct opcode group6[] = {
3732 3733
	DI(Prot,	sldt),
	DI(Prot,	str),
A
Avi Kivity 已提交
3734
	II(Prot | Priv | SrcMem16, em_lldt, lldt),
A
Avi Kivity 已提交
3735
	II(Prot | Priv | SrcMem16, em_ltr, ltr),
3736 3737 3738
	N, N, N, N,
};

3739
static const struct group_dual group7 = { {
3740 3741
	II(Mov | DstMem | Priv,			em_sgdt, sgdt),
	II(Mov | DstMem | Priv,			em_sidt, sidt),
3742 3743 3744 3745 3746
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
3747
}, {
3748
	I(SrcNone | Priv | VendorSpecific,	em_vmcall),
3749
	EXT(0, group7_rm1),
3750
	N, EXT(0, group7_rm3),
3751 3752 3753
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
3754 3755
} };

3756
static const struct opcode group8[] = {
3757
	N, N, N, N,
3758 3759 3760 3761
	I(DstMem | SrcImmByte,				em_bt),
	I(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	I(DstMem | SrcImmByte | Lock,			em_btr),
	I(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
3762 3763
};

3764
static const struct group_dual group9 = { {
3765
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
3766 3767 3768 3769
}, {
	N, N, N, N, N, N, N, N,
} };

3770
static const struct opcode group11[] = {
3771
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
3772
	X7(D(Undefined)),
3773 3774
};

3775
static const struct gprefix pfx_0f_6f_0f_7f = {
3776
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
3777 3778
};

3779
static const struct gprefix pfx_vmovntpx = {
3780 3781 3782
	I(0, em_mov), N, N, N,
};

3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845
static const struct escape escape_d9 = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_db = { {
	N, N, N, N, N, N, N, N,
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_dd = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

3846
static const struct opcode opcode_table[256] = {
3847
	/* 0x00 - 0x07 */
3848
	I6ALU(Lock, em_add),
3849 3850
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
3851
	/* 0x08 - 0x0F */
3852
	I6ALU(Lock | PageTable, em_or),
3853 3854
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
3855
	/* 0x10 - 0x17 */
3856
	I6ALU(Lock, em_adc),
3857 3858
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
3859
	/* 0x18 - 0x1F */
3860
	I6ALU(Lock, em_sbb),
3861 3862
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
3863
	/* 0x20 - 0x27 */
3864
	I6ALU(Lock | PageTable, em_and), N, N,
3865
	/* 0x28 - 0x2F */
3866
	I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
3867
	/* 0x30 - 0x37 */
3868
	I6ALU(Lock, em_xor), N, N,
3869
	/* 0x38 - 0x3F */
3870
	I6ALU(0, em_cmp), N, N,
3871 3872 3873
	/* 0x40 - 0x4F */
	X16(D(DstReg)),
	/* 0x50 - 0x57 */
3874
	X8(I(SrcReg | Stack, em_push)),
3875
	/* 0x58 - 0x5F */
3876
	X8(I(DstReg | Stack, em_pop)),
3877
	/* 0x60 - 0x67 */
3878 3879
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
3880 3881 3882
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
3883 3884
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
3885 3886
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
3887
	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
3888
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
3889 3890 3891
	/* 0x70 - 0x7F */
	X16(D(SrcImmByte)),
	/* 0x80 - 0x87 */
3892 3893 3894 3895
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
3896
	I2bv(DstMem | SrcReg | ModRM, em_test),
3897
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
3898
	/* 0x88 - 0x8F */
3899
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
3900
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
3901
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
3902 3903 3904
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
3905
	/* 0x90 - 0x97 */
3906
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
3907
	/* 0x98 - 0x9F */
3908
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
3909
	I(SrcImmFAddr | No64, em_call_far), N,
3910
	II(ImplicitOps | Stack, em_pushf, pushf),
A
Avi Kivity 已提交
3911
	II(ImplicitOps | Stack, em_popf, popf), N, I(ImplicitOps, em_lahf),
3912
	/* 0xA0 - 0xA7 */
3913
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
3914
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
3915
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
3916
	I2bv(SrcSI | DstDI | String, em_cmp),
3917
	/* 0xA8 - 0xAF */
3918
	I2bv(DstAcc | SrcImm, em_test),
3919 3920
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
3921
	I2bv(SrcAcc | DstDI | String, em_cmp),
3922
	/* 0xB0 - 0xB7 */
3923
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
3924
	/* 0xB8 - 0xBF */
3925
	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
3926
	/* 0xC0 - 0xC7 */
3927
	D2bv(DstMem | SrcImmByte | ModRM),
3928
	I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
3929
	I(ImplicitOps | Stack, em_ret),
3930 3931
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
3932
	G(ByteOp, group11), G(0, group11),
3933
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
3934 3935
	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
	N, I(ImplicitOps | Stack, em_ret_far),
3936
	D(ImplicitOps), DI(SrcImmByte, intn),
3937
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
3938
	/* 0xD0 - 0xD7 */
3939
	D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
3940
	N, I(DstAcc | SrcImmByte | No64, em_aad), N, N,
3941
	/* 0xD8 - 0xDF */
3942
	N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
3943
	/* 0xE0 - 0xE7 */
3944 3945
	X3(I(SrcImmByte, em_loop)),
	I(SrcImmByte, em_jcxz),
3946 3947
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
3948
	/* 0xE8 - 0xEF */
3949
	I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
3950
	I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
3951 3952
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
3953
	/* 0xF0 - 0xF7 */
3954
	N, DI(ImplicitOps, icebp), N, N,
3955 3956
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
3957
	/* 0xF8 - 0xFF */
3958 3959
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
3960 3961 3962
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

3963
static const struct opcode twobyte_table[256] = {
3964
	/* 0x00 - 0x0F */
3965
	G(0, group6), GD(0, &group7), N, N,
3966 3967
	N, I(ImplicitOps | VendorSpecific, em_syscall),
	II(ImplicitOps | Priv, em_clts, clts), N,
3968
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
3969 3970 3971 3972
	N, D(ImplicitOps | ModRM), N, N,
	/* 0x10 - 0x1F */
	N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
	/* 0x20 - 0x2F */
3973
	DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
3974
	DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
3975 3976
	IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
	IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
3977
	N, N, N, N,
3978 3979
	N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
	N, N, N, N,
3980
	/* 0x30 - 0x3F */
3981
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
3982
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
3983
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
3984
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
3985 3986
	I(ImplicitOps | VendorSpecific, em_sysenter),
	I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
3987
	N, N,
3988 3989 3990 3991 3992 3993
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
	X16(D(DstReg | SrcMem | ModRM | Mov)),
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
3994 3995 3996 3997
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
3998
	/* 0x70 - 0x7F */
3999 4000 4001 4002
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
4003 4004 4005
	/* 0x80 - 0x8F */
	X16(D(SrcImm)),
	/* 0x90 - 0x9F */
4006
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
4007
	/* 0xA0 - 0xA7 */
4008
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
A
Avi Kivity 已提交
4009
	II(ImplicitOps, em_cpuid, cpuid), I(DstMem | SrcReg | ModRM | BitOp, em_bt),
4010 4011 4012
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM), N, N,
	/* 0xA8 - 0xAF */
4013
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
4014
	DI(ImplicitOps, rsm),
4015
	I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
4016 4017
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM),
4018
	D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
4019
	/* 0xB0 - 0xB7 */
4020
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
4021
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
4022
	I(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
4023 4024
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
4025
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4026 4027
	/* 0xB8 - 0xBF */
	N, N,
4028 4029
	G(BitOp, group8),
	I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
4030
	I(DstReg | SrcMem | ModRM, em_bsf), I(DstReg | SrcMem | ModRM, em_bsr),
4031
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
A
Avi Kivity 已提交
4032
	/* 0xC0 - 0xC7 */
4033
	D2bv(DstMem | SrcReg | ModRM | Lock),
4034
	N, D(DstMem | SrcReg | ModRM | Mov),
4035
	N, N, N, GD(0, &group9),
A
Avi Kivity 已提交
4036 4037
	/* 0xC8 - 0xCF */
	X8(I(DstReg, em_bswap)),
4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

#undef D
#undef N
#undef G
#undef GD
#undef I
4051
#undef GP
4052
#undef EXT
4053

4054
#undef D2bv
4055
#undef D2bvIP
4056
#undef I2bv
4057
#undef I2bvIP
4058
#undef I6ALU
4059

4060
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
4061 4062 4063
{
	unsigned size;

4064
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
4077
	op->addr.mem.ea = ctxt->_eip;
4078 4079 4080
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
4081
		op->val = insn_fetch(s8, ctxt);
4082 4083
		break;
	case 2:
4084
		op->val = insn_fetch(s16, ctxt);
4085 4086
		break;
	case 4:
4087
		op->val = insn_fetch(s32, ctxt);
4088
		break;
4089 4090 4091
	case 8:
		op->val = insn_fetch(s64, ctxt);
		break;
4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

4110 4111 4112 4113 4114 4115 4116
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
4117
		decode_register_operand(ctxt, op);
4118 4119
		break;
	case OpImmUByte:
4120
		rc = decode_imm(ctxt, op, 1, false);
4121 4122
		break;
	case OpMem:
4123
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4124 4125 4126 4127
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
		if ((ctxt->d & BitOp) && op == &ctxt->dst)
4128 4129 4130
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
4131 4132 4133
	case OpMem64:
		ctxt->memop.bytes = 8;
		goto mem_common;
4134 4135 4136
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4137
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4138 4139 4140 4141 4142 4143 4144
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4145
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
4146 4147
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
4148
		op->count = 1;
4149 4150 4151 4152
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
4153
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4154 4155
		fetch_register_operand(op);
		break;
4156 4157
	case OpCL:
		op->bytes = 1;
4158
		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
4170 4171 4172
	case OpImm64:
		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
		break;
4173 4174 4175
	case OpMem8:
		ctxt->memop.bytes = 1;
		goto mem_common;
4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4192
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
4193 4194
		op->addr.mem.seg = seg_override(ctxt);
		op->val = 0;
4195
		op->count = 1;
4196 4197 4198 4199 4200 4201 4202 4203 4204 4205
		break;
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223
	case OpES:
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
		op->val = VCPU_SREG_GS;
		break;
4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

4235
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
4236 4237 4238
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
4239
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
4240
	bool op_prefix = false;
4241
	struct opcode opcode;
4242

4243 4244
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
4245 4246 4247
	ctxt->_eip = ctxt->eip;
	ctxt->fetch.start = ctxt->_eip;
	ctxt->fetch.end = ctxt->fetch.start + insn_len;
4248
	if (insn_len > 0)
4249
		memcpy(ctxt->fetch.data, insn, insn_len);
4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
4267
		return EMULATION_FAILED;
4268 4269
	}

4270 4271
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
4272 4273 4274

	/* Legacy prefixes. */
	for (;;) {
4275
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
4276
		case 0x66:	/* operand-size override */
4277
			op_prefix = true;
4278
			/* switch between 2/4 bytes */
4279
			ctxt->op_bytes = def_op_bytes ^ 6;
4280 4281 4282 4283
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
4284
				ctxt->ad_bytes = def_ad_bytes ^ 12;
4285 4286
			else
				/* switch between 2/4 bytes */
4287
				ctxt->ad_bytes = def_ad_bytes ^ 6;
4288 4289 4290 4291 4292
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
4293
			set_seg_override(ctxt, (ctxt->b >> 3) & 3);
4294 4295 4296
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
4297
			set_seg_override(ctxt, ctxt->b & 7);
4298 4299 4300 4301
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
4302
			ctxt->rex_prefix = ctxt->b;
4303 4304
			continue;
		case 0xf0:	/* LOCK */
4305
			ctxt->lock_prefix = 1;
4306 4307 4308
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
4309
			ctxt->rep_prefix = ctxt->b;
4310 4311 4312 4313 4314 4315 4316
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

4317
		ctxt->rex_prefix = 0;
4318 4319 4320 4321 4322
	}

done_prefixes:

	/* REX prefix. */
4323 4324
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
4325 4326

	/* Opcode byte(s). */
4327
	opcode = opcode_table[ctxt->b];
4328
	/* Two-byte opcode? */
4329 4330
	if (ctxt->b == 0x0f) {
		ctxt->twobyte = 1;
4331
		ctxt->b = insn_fetch(u8, ctxt);
4332
		opcode = twobyte_table[ctxt->b];
4333
	}
4334
	ctxt->d = opcode.flags;
4335

4336 4337 4338
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

4339 4340
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
4341
		case Group:
4342
			goffset = (ctxt->modrm >> 3) & 7;
4343 4344 4345
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
4346 4347
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
4348 4349 4350 4351 4352
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
4353
			goffset = ctxt->modrm & 7;
4354
			opcode = opcode.u.group[goffset];
4355 4356
			break;
		case Prefix:
4357
			if (ctxt->rep_prefix && op_prefix)
4358
				return EMULATION_FAILED;
4359
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
4360 4361 4362 4363 4364 4365 4366
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
4367 4368 4369 4370 4371 4372
		case Escape:
			if (ctxt->modrm > 0xbf)
				opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
			else
				opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
			break;
4373
		default:
4374
			return EMULATION_FAILED;
4375
		}
4376

4377
		ctxt->d &= ~(u64)GroupMask;
4378
		ctxt->d |= opcode.flags;
4379 4380
	}

4381 4382 4383
	ctxt->execute = opcode.u.execute;
	ctxt->check_perm = opcode.check_perm;
	ctxt->intercept = opcode.intercept;
4384 4385

	/* Unrecognised? */
4386
	if (ctxt->d == 0 || (ctxt->d & Undefined))
4387
		return EMULATION_FAILED;
4388

4389
	if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
4390
		return EMULATION_FAILED;
4391

4392 4393
	if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
		ctxt->op_bytes = 8;
4394

4395
	if (ctxt->d & Op3264) {
4396
		if (mode == X86EMUL_MODE_PROT64)
4397
			ctxt->op_bytes = 8;
4398
		else
4399
			ctxt->op_bytes = 4;
4400 4401
	}

4402 4403
	if (ctxt->d & Sse)
		ctxt->op_bytes = 16;
A
Avi Kivity 已提交
4404 4405
	else if (ctxt->d & Mmx)
		ctxt->op_bytes = 8;
A
Avi Kivity 已提交
4406

4407
	/* ModRM and SIB bytes. */
4408
	if (ctxt->d & ModRM) {
4409
		rc = decode_modrm(ctxt, &ctxt->memop);
4410 4411 4412
		if (!ctxt->has_seg_override)
			set_seg_override(ctxt, ctxt->modrm_seg);
	} else if (ctxt->d & MemAbs)
4413
		rc = decode_abs(ctxt, &ctxt->memop);
4414 4415 4416
	if (rc != X86EMUL_CONTINUE)
		goto done;

4417 4418
	if (!ctxt->has_seg_override)
		set_seg_override(ctxt, VCPU_SREG_DS);
4419

4420
	ctxt->memop.addr.mem.seg = seg_override(ctxt);
4421

4422 4423
	if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
4424 4425 4426 4427 4428

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
4429
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
4430 4431 4432
	if (rc != X86EMUL_CONTINUE)
		goto done;

4433 4434 4435 4436
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
4437
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
4438 4439 4440
	if (rc != X86EMUL_CONTINUE)
		goto done;

4441
	/* Decode and fetch the destination operand: register or memory. */
4442
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
4443 4444

done:
4445 4446
	if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
		ctxt->memopp->addr.mem.ea += ctxt->_eip;
4447

4448
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
4449 4450
}

4451 4452 4453 4454 4455
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

4456 4457 4458 4459 4460 4461 4462 4463 4464
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
4465 4466 4467
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
4468
		 ((ctxt->eflags & EFLG_ZF) == 0))
4469
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
4470 4471 4472 4473 4474 4475
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

A
Avi Kivity 已提交
4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
	bool fault = false;

	ctxt->ops->get_fpu(ctxt);
	asm volatile("1: fwait \n\t"
		     "2: \n\t"
		     ".pushsection .fixup,\"ax\" \n\t"
		     "3: \n\t"
		     "movb $1, %[fault] \n\t"
		     "jmp 2b \n\t"
		     ".popsection \n\t"
		     _ASM_EXTABLE(1b, 3b)
4489
		     : [fault]"+qm"(fault));
A
Avi Kivity 已提交
4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504
	ctxt->ops->put_fpu(ctxt);

	if (unlikely(fault))
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
				       struct operand *op)
{
	if (op->type == OP_MM)
		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
}

4505

4506
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
4507
{
4508
	const struct x86_emulate_ops *ops = ctxt->ops;
4509
	int rc = X86EMUL_CONTINUE;
4510
	int saved_dst_type = ctxt->dst.type;
4511

4512
	ctxt->mem_read.pos = 0;
4513

4514
	if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
4515
		rc = emulate_ud(ctxt);
4516 4517 4518
		goto done;
	}

4519
	/* LOCK prefix is allowed only with some instructions */
4520
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
4521
		rc = emulate_ud(ctxt);
4522 4523 4524
		goto done;
	}

4525
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
4526
		rc = emulate_ud(ctxt);
4527 4528 4529
		goto done;
	}

A
Avi Kivity 已提交
4530 4531
	if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
	    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
A
Avi Kivity 已提交
4532 4533 4534 4535
		rc = emulate_ud(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4536
	if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
A
Avi Kivity 已提交
4537 4538 4539 4540
		rc = emulate_nm(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554
	if (ctxt->d & Mmx) {
		rc = flush_pending_x87_faults(ctxt);
		if (rc != X86EMUL_CONTINUE)
			goto done;
		/*
		 * Now that we know the fpu is exception safe, we can fetch
		 * operands from it.
		 */
		fetch_possible_mmx_operand(ctxt, &ctxt->src);
		fetch_possible_mmx_operand(ctxt, &ctxt->src2);
		if (!(ctxt->d & Mov))
			fetch_possible_mmx_operand(ctxt, &ctxt->dst);
	}

4555 4556
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4557
					      X86_ICPT_PRE_EXCEPT);
4558 4559 4560 4561
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4562
	/* Privileged instruction can be executed only in CPL=0 */
4563
	if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
4564
		rc = emulate_gp(ctxt, 0);
4565 4566 4567
		goto done;
	}

4568
	/* Instruction can only be executed in protected mode */
4569
	if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
4570 4571 4572 4573
		rc = emulate_ud(ctxt);
		goto done;
	}

4574
	/* Do instruction specific permission checks */
4575 4576
	if (ctxt->check_perm) {
		rc = ctxt->check_perm(ctxt);
4577 4578 4579 4580
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4581 4582
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4583
					      X86_ICPT_POST_EXCEPT);
4584 4585 4586 4587
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4588
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4589
		/* All REP prefixes have the same first termination condition */
4590
		if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
4591
			ctxt->eip = ctxt->_eip;
4592 4593 4594 4595
			goto done;
		}
	}

4596 4597 4598
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
4599
		if (rc != X86EMUL_CONTINUE)
4600
			goto done;
4601
		ctxt->src.orig_val64 = ctxt->src.val64;
4602 4603
	}

4604 4605 4606
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
4607 4608 4609 4610
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4611
	if ((ctxt->d & DstMask) == ImplicitOps)
4612 4613 4614
		goto special_insn;


4615
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
4616
		/* optimisation - avoid slow emulated read if Mov */
4617 4618
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
4619 4620
		if (rc != X86EMUL_CONTINUE)
			goto done;
4621
	}
4622
	ctxt->dst.orig_val = ctxt->dst.val;
4623

4624 4625
special_insn:

4626 4627
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4628
					      X86_ICPT_POST_MEMACCESS);
4629 4630 4631 4632
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4633 4634
	if (ctxt->execute) {
		rc = ctxt->execute(ctxt);
4635 4636 4637 4638 4639
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

4640
	if (ctxt->twobyte)
A
Avi Kivity 已提交
4641 4642
		goto twobyte_insn;

4643
	switch (ctxt->b) {
4644
	case 0x40 ... 0x47: /* inc r16/r32 */
4645
		emulate_1op(ctxt, "inc");
4646 4647
		break;
	case 0x48 ... 0x4f: /* dec r16/r32 */
4648
		emulate_1op(ctxt, "dec");
4649
		break;
A
Avi Kivity 已提交
4650
	case 0x63:		/* movsxd */
4651
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
4652
			goto cannot_emulate;
4653
		ctxt->dst.val = (s32) ctxt->src.val;
A
Avi Kivity 已提交
4654
		break;
4655
	case 0x70 ... 0x7f: /* jcc (short) */
4656 4657
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4658
		break;
N
Nitin A Kamble 已提交
4659
	case 0x8d: /* lea r16/r32, m */
4660
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
4661
		break;
4662
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
4663
		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
4664
			break;
4665 4666
		rc = em_xchg(ctxt);
		break;
4667
	case 0x98: /* cbw/cwde/cdqe */
4668 4669 4670 4671
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
4672 4673
		}
		break;
4674
	case 0xc0 ... 0xc1:
4675
		rc = em_grp2(ctxt);
4676
		break;
4677
	case 0xcc:		/* int3 */
4678 4679
		rc = emulate_int(ctxt, 3);
		break;
4680
	case 0xcd:		/* int n */
4681
		rc = emulate_int(ctxt, ctxt->src.val);
4682 4683
		break;
	case 0xce:		/* into */
4684 4685
		if (ctxt->eflags & EFLG_OF)
			rc = emulate_int(ctxt, 4);
4686
		break;
4687
	case 0xd0 ... 0xd1:	/* Grp2 */
4688
		rc = em_grp2(ctxt);
4689 4690
		break;
	case 0xd2 ... 0xd3:	/* Grp2 */
4691
		ctxt->src.val = reg_read(ctxt, VCPU_REGS_RCX);
4692
		rc = em_grp2(ctxt);
4693
		break;
4694
	case 0xe9: /* jmp rel */
4695
	case 0xeb: /* jmp rel short */
4696 4697
		jmp_rel(ctxt, ctxt->src.val);
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
4698
		break;
4699
	case 0xf4:              /* hlt */
4700
		ctxt->ops->halt(ctxt);
4701
		break;
4702 4703 4704 4705 4706 4707 4708
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
4709 4710 4711
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
4712 4713 4714 4715 4716 4717
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
4718 4719
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4720
	}
4721

4722 4723 4724
	if (rc != X86EMUL_CONTINUE)
		goto done;

4725
writeback:
4726
	rc = writeback(ctxt);
4727
	if (rc != X86EMUL_CONTINUE)
4728 4729
		goto done;

4730 4731 4732 4733
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
4734
	ctxt->dst.type = saved_dst_type;
4735

4736
	if ((ctxt->d & SrcMask) == SrcSI)
4737
		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
4738

4739
	if ((ctxt->d & DstMask) == DstDI)
4740
		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
4741

4742
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4743
		unsigned int count;
4744
		struct read_cache *r = &ctxt->io_read;
4745 4746 4747 4748 4749 4750
		if ((ctxt->d & SrcMask) == SrcSI)
			count = ctxt->src.count;
		else
			count = ctxt->dst.count;
		register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
				-count);
4751

4752 4753 4754 4755 4756
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
4757
			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
4758 4759 4760 4761 4762 4763
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
4764
				ctxt->mem_read.end = 0;
4765
				writeback_registers(ctxt);
4766 4767 4768
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
4769
		}
4770
	}
4771

4772
	ctxt->eip = ctxt->_eip;
4773 4774

done:
4775 4776
	if (rc == X86EMUL_PROPAGATE_FAULT)
		ctxt->have_exception = true;
4777 4778 4779
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

4780 4781 4782
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);

4783
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
4784 4785

twobyte_insn:
4786
	switch (ctxt->b) {
4787
	case 0x09:		/* wbinvd */
4788
		(ctxt->ops->wbinvd)(ctxt);
4789 4790
		break;
	case 0x08:		/* invd */
4791 4792 4793 4794
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
		break;
	case 0x20: /* mov cr, reg */
4795
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
4796
		break;
A
Avi Kivity 已提交
4797
	case 0x21: /* mov from dr to reg */
4798
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
4799 4800
		break;
	case 0x40 ... 0x4f:	/* cmov */
4801 4802 4803
		ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
		if (!test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
4804
		break;
4805
	case 0x80 ... 0x8f: /* jnz rel, etc*/
4806 4807
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4808
		break;
4809
	case 0x90 ... 0x9f:     /* setcc r/m8 */
4810
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
4811
		break;
4812 4813
	case 0xa4: /* shld imm8, r, r/m */
	case 0xa5: /* shld cl, r, r/m */
4814
		emulate_2op_cl(ctxt, "shld");
4815 4816 4817
		break;
	case 0xac: /* shrd imm8, r, r/m */
	case 0xad: /* shrd cl, r, r/m */
4818
		emulate_2op_cl(ctxt, "shrd");
4819
		break;
4820 4821
	case 0xae:              /* clflush */
		break;
A
Avi Kivity 已提交
4822
	case 0xb6 ... 0xb7:	/* movzx */
4823
		ctxt->dst.bytes = ctxt->op_bytes;
4824
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
4825
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
4826 4827
		break;
	case 0xbe ... 0xbf:	/* movsx */
4828
		ctxt->dst.bytes = ctxt->op_bytes;
4829
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
4830
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
4831
		break;
4832
	case 0xc0 ... 0xc1:	/* xadd */
4833
		emulate_2op_SrcV(ctxt, "add");
4834
		/* Write back the register source. */
4835 4836
		ctxt->src.val = ctxt->dst.orig_val;
		write_register_operand(&ctxt->src);
4837
		break;
4838
	case 0xc3:		/* movnti */
4839 4840 4841
		ctxt->dst.bytes = ctxt->op_bytes;
		ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
							(u64) ctxt->src.val;
4842
		break;
4843 4844
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4845
	}
4846 4847 4848 4849

	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
4850 4851 4852
	goto writeback;

cannot_emulate:
4853
	return EMULATION_FAILED;
A
Avi Kivity 已提交
4854
}
4855 4856 4857 4858 4859 4860 4861 4862 4863 4864

void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
{
	invalidate_registers(ctxt);
}

void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
{
	writeback_registers(ctxt);
}