translate.c 308.3 KB
Newer Older
B
bellard 已提交
1
/*
2
 *  PowerPC emulation for qemu: main translation routines.
3
 *
4
 *  Copyright (c) 2003-2007 Jocelyn Mayer
B
bellard 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
18
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA  02110-1301 USA
B
bellard 已提交
19
 */
B
bellard 已提交
20 21 22 23 24 25
#include <stdarg.h>
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <inttypes.h>

B
bellard 已提交
26
#include "cpu.h"
B
bellard 已提交
27
#include "exec-all.h"
B
bellard 已提交
28
#include "disas.h"
B
bellard 已提交
29
#include "tcg-op.h"
30
#include "qemu-common.h"
B
bellard 已提交
31

P
pbrook 已提交
32 33 34 35
#include "helper.h"
#define GEN_HELPER 1
#include "helper.h"

36 37 38 39
#define CPU_SINGLE_STEP 0x1
#define CPU_BRANCH_STEP 0x2
#define GDBSTUB_SINGLE_STEP 0x4

40
/* Include definitions for instructions classes and implementations flags */
A
aurel32 已提交
41
//#define DO_SINGLE_STEP
42
//#define PPC_DEBUG_DISAS
43
//#define DO_PPC_STATISTICS
B
bellard 已提交
44

45
#ifdef PPC_DEBUG_DISAS
46
#  define LOG_DISAS(...) qemu_log_mask(CPU_LOG_TB_IN_ASM, ## __VA_ARGS__)
47 48 49
#else
#  define LOG_DISAS(...) do { } while (0)
#endif
50 51
/*****************************************************************************/
/* Code translation helpers                                                  */
B
bellard 已提交
52

A
aurel32 已提交
53
/* global register indexes */
P
pbrook 已提交
54
static TCGv_ptr cpu_env;
55
static char cpu_reg_names[10*3 + 22*4 /* GPR */
A
aurel32 已提交
56
#if !defined(TARGET_PPC64)
57
    + 10*4 + 22*5 /* SPE GPRh */
A
aurel32 已提交
58
#endif
A
aurel32 已提交
59
    + 10*4 + 22*5 /* FPR */
A
aurel32 已提交
60 61
    + 2*(10*6 + 22*7) /* AVRh, AVRl */
    + 8*5 /* CRF */];
A
aurel32 已提交
62 63 64 65
static TCGv cpu_gpr[32];
#if !defined(TARGET_PPC64)
static TCGv cpu_gprh[32];
#endif
P
pbrook 已提交
66 67 68
static TCGv_i64 cpu_fpr[32];
static TCGv_i64 cpu_avrh[32], cpu_avrl[32];
static TCGv_i32 cpu_crf[8];
A
aurel32 已提交
69
static TCGv cpu_nip;
70
static TCGv cpu_msr;
A
aurel32 已提交
71 72
static TCGv cpu_ctr;
static TCGv cpu_lr;
A
aurel32 已提交
73
static TCGv cpu_xer;
74
static TCGv cpu_reserve;
P
pbrook 已提交
75
static TCGv_i32 cpu_fpscr;
A
aurel32 已提交
76
static TCGv_i32 cpu_access_type;
A
aurel32 已提交
77

P
pbrook 已提交
78 79 80 81
#include "gen-icount.h"

void ppc_translate_init(void)
{
A
aurel32 已提交
82 83
    int i;
    char* p;
P
pbrook 已提交
84
    static int done_init = 0;
A
aurel32 已提交
85

P
pbrook 已提交
86 87
    if (done_init)
        return;
A
aurel32 已提交
88

P
pbrook 已提交
89 90
    cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env");

A
aurel32 已提交
91
    p = cpu_reg_names;
A
aurel32 已提交
92 93 94

    for (i = 0; i < 8; i++) {
        sprintf(p, "crf%d", i);
P
pbrook 已提交
95 96
        cpu_crf[i] = tcg_global_mem_new_i32(TCG_AREG0,
                                            offsetof(CPUState, crf[i]), p);
A
aurel32 已提交
97 98 99
        p += 5;
    }

A
aurel32 已提交
100 101
    for (i = 0; i < 32; i++) {
        sprintf(p, "r%d", i);
P
pbrook 已提交
102
        cpu_gpr[i] = tcg_global_mem_new(TCG_AREG0,
A
aurel32 已提交
103 104 105 106
                                        offsetof(CPUState, gpr[i]), p);
        p += (i < 10) ? 3 : 4;
#if !defined(TARGET_PPC64)
        sprintf(p, "r%dH", i);
P
pbrook 已提交
107 108
        cpu_gprh[i] = tcg_global_mem_new_i32(TCG_AREG0,
                                             offsetof(CPUState, gprh[i]), p);
A
aurel32 已提交
109 110
        p += (i < 10) ? 4 : 5;
#endif
111

A
aurel32 已提交
112
        sprintf(p, "fp%d", i);
P
pbrook 已提交
113 114
        cpu_fpr[i] = tcg_global_mem_new_i64(TCG_AREG0,
                                            offsetof(CPUState, fpr[i]), p);
A
aurel32 已提交
115
        p += (i < 10) ? 4 : 5;
A
aurel32 已提交
116

117
        sprintf(p, "avr%dH", i);
118 119 120 121
#ifdef WORDS_BIGENDIAN
        cpu_avrh[i] = tcg_global_mem_new_i64(TCG_AREG0,
                                             offsetof(CPUState, avr[i].u64[0]), p);
#else
P
pbrook 已提交
122
        cpu_avrh[i] = tcg_global_mem_new_i64(TCG_AREG0,
123 124
                                             offsetof(CPUState, avr[i].u64[1]), p);
#endif
125
        p += (i < 10) ? 6 : 7;
A
aurel32 已提交
126

127
        sprintf(p, "avr%dL", i);
128 129 130 131
#ifdef WORDS_BIGENDIAN
        cpu_avrl[i] = tcg_global_mem_new_i64(TCG_AREG0,
                                             offsetof(CPUState, avr[i].u64[1]), p);
#else
P
pbrook 已提交
132
        cpu_avrl[i] = tcg_global_mem_new_i64(TCG_AREG0,
133 134
                                             offsetof(CPUState, avr[i].u64[0]), p);
#endif
135
        p += (i < 10) ? 6 : 7;
A
aurel32 已提交
136
    }
A
aurel32 已提交
137

P
pbrook 已提交
138
    cpu_nip = tcg_global_mem_new(TCG_AREG0,
A
aurel32 已提交
139 140
                                 offsetof(CPUState, nip), "nip");

141 142 143
    cpu_msr = tcg_global_mem_new(TCG_AREG0,
                                 offsetof(CPUState, msr), "msr");

P
pbrook 已提交
144
    cpu_ctr = tcg_global_mem_new(TCG_AREG0,
A
aurel32 已提交
145 146
                                 offsetof(CPUState, ctr), "ctr");

P
pbrook 已提交
147
    cpu_lr = tcg_global_mem_new(TCG_AREG0,
A
aurel32 已提交
148 149
                                offsetof(CPUState, lr), "lr");

P
pbrook 已提交
150
    cpu_xer = tcg_global_mem_new(TCG_AREG0,
A
aurel32 已提交
151 152
                                 offsetof(CPUState, xer), "xer");

153 154 155
    cpu_reserve = tcg_global_mem_new(TCG_AREG0,
                                     offsetof(CPUState, reserve), "reserve");

P
pbrook 已提交
156 157
    cpu_fpscr = tcg_global_mem_new_i32(TCG_AREG0,
                                       offsetof(CPUState, fpscr), "fpscr");
158

A
aurel32 已提交
159 160 161
    cpu_access_type = tcg_global_mem_new_i32(TCG_AREG0,
                                             offsetof(CPUState, access_type), "access_type");

A
aurel32 已提交
162
    /* register helpers */
P
pbrook 已提交
163
#define GEN_HELPER 2
A
aurel32 已提交
164 165
#include "helper.h"

P
pbrook 已提交
166 167 168
    done_init = 1;
}

B
bellard 已提交
169 170 171
/* internal defines */
typedef struct DisasContext {
    struct TranslationBlock *tb;
B
bellard 已提交
172
    target_ulong nip;
B
bellard 已提交
173
    uint32_t opcode;
174
    uint32_t exception;
B
bellard 已提交
175 176
    /* Routine used to access memory */
    int mem_idx;
A
aurel32 已提交
177
    int access_type;
B
bellard 已提交
178
    /* Translation flags */
A
aurel32 已提交
179
    int le_mode;
180 181
#if defined(TARGET_PPC64)
    int sf_mode;
182
#endif
B
bellard 已提交
183
    int fpu_enabled;
184
    int altivec_enabled;
185
    int spe_enabled;
186
    ppc_spr_t *spr_cb; /* Needed to check rights for mfspr/mtspr */
187
    int singlestep_enabled;
B
bellard 已提交
188 189
} DisasContext;

190
struct opc_handler_t {
B
bellard 已提交
191 192
    /* invalid bits */
    uint32_t inval;
193
    /* instruction type */
194
    uint64_t type;
B
bellard 已提交
195 196
    /* handler */
    void (*handler)(DisasContext *ctx);
197
#if defined(DO_PPC_STATISTICS) || defined(PPC_DUMP_CPU)
198
    const char *oname;
199 200
#endif
#if defined(DO_PPC_STATISTICS)
201 202
    uint64_t count;
#endif
203
};
B
bellard 已提交
204

205 206 207
static always_inline void gen_reset_fpstatus (void)
{
#ifdef CONFIG_SOFTFLOAT
208
    gen_helper_reset_fpstatus();
209 210 211
#endif
}

212
static always_inline void gen_compute_fprf (TCGv_i64 arg, int set_fprf, int set_rc)
213
{
214
    TCGv_i32 t0 = tcg_temp_new_i32();
A
aurel32 已提交
215

216 217
    if (set_fprf != 0) {
        /* This case might be optimized later */
218
        tcg_gen_movi_i32(t0, 1);
A
aurel32 已提交
219
        gen_helper_compute_fprf(t0, arg, t0);
P
pbrook 已提交
220
        if (unlikely(set_rc)) {
221
            tcg_gen_mov_i32(cpu_crf[1], t0);
P
pbrook 已提交
222
        }
A
aurel32 已提交
223
        gen_helper_float_check_status();
224 225
    } else if (unlikely(set_rc)) {
        /* We always need to compute fpcc */
226
        tcg_gen_movi_i32(t0, 0);
A
aurel32 已提交
227
        gen_helper_compute_fprf(t0, arg, t0);
228
        tcg_gen_mov_i32(cpu_crf[1], t0);
229
    }
A
aurel32 已提交
230

231
    tcg_temp_free_i32(t0);
232 233
}

A
aurel32 已提交
234
static always_inline void gen_set_access_type (DisasContext *ctx, int access_type)
A
aurel32 已提交
235
{
A
aurel32 已提交
236 237 238 239
    if (ctx->access_type != access_type) {
        tcg_gen_movi_i32(cpu_access_type, access_type);
        ctx->access_type = access_type;
    }
A
aurel32 已提交
240 241
}

242
static always_inline void gen_update_nip (DisasContext *ctx, target_ulong nip)
243 244 245
{
#if defined(TARGET_PPC64)
    if (ctx->sf_mode)
A
aurel32 已提交
246
        tcg_gen_movi_tl(cpu_nip, nip);
247 248
    else
#endif
A
aurel32 已提交
249
        tcg_gen_movi_tl(cpu_nip, (uint32_t)nip);
250 251
}

A
aurel32 已提交
252 253 254 255 256 257 258 259 260 261 262 263 264
static always_inline void gen_exception_err (DisasContext *ctx, uint32_t excp, uint32_t error)
{
    TCGv_i32 t0, t1;
    if (ctx->exception == POWERPC_EXCP_NONE) {
        gen_update_nip(ctx, ctx->nip);
    }
    t0 = tcg_const_i32(excp);
    t1 = tcg_const_i32(error);
    gen_helper_raise_exception_err(t0, t1);
    tcg_temp_free_i32(t0);
    tcg_temp_free_i32(t1);
    ctx->exception = (excp);
}
265

A
aurel32 已提交
266 267 268 269 270 271 272 273 274 275 276
static always_inline void gen_exception (DisasContext *ctx, uint32_t excp)
{
    TCGv_i32 t0;
    if (ctx->exception == POWERPC_EXCP_NONE) {
        gen_update_nip(ctx, ctx->nip);
    }
    t0 = tcg_const_i32(excp);
    gen_helper_raise_exception(t0);
    tcg_temp_free_i32(t0);
    ctx->exception = (excp);
}
277

A
aurel32 已提交
278 279 280 281 282 283 284 285
static always_inline void gen_debug_exception (DisasContext *ctx)
{
    TCGv_i32 t0;
    gen_update_nip(ctx, ctx->nip);
    t0 = tcg_const_i32(EXCP_DEBUG);
    gen_helper_raise_exception(t0);
    tcg_temp_free_i32(t0);
}
286

A
aurel32 已提交
287 288 289 290
static always_inline void gen_inval_exception (DisasContext *ctx, uint32_t error)
{
    gen_exception_err(ctx, POWERPC_EXCP_PROGRAM, POWERPC_EXCP_INVAL | error);
}
291

292
/* Stop translation */
A
aurel32 已提交
293
static always_inline void gen_stop_exception (DisasContext *ctx)
294
{
295
    gen_update_nip(ctx, ctx->nip);
296
    ctx->exception = POWERPC_EXCP_STOP;
297 298
}

299
/* No need to update nip here, as execution flow will change */
A
aurel32 已提交
300
static always_inline void gen_sync_exception (DisasContext *ctx)
301
{
302
    ctx->exception = POWERPC_EXCP_SYNC;
303 304
}

B
bellard 已提交
305 306 307 308 309
#define GEN_HANDLER(name, opc1, opc2, opc3, inval, type)                      \
static void gen_##name (DisasContext *ctx);                                   \
GEN_OPCODE(name, opc1, opc2, opc3, inval, type);                              \
static void gen_##name (DisasContext *ctx)

310 311 312 313 314
#define GEN_HANDLER2(name, onam, opc1, opc2, opc3, inval, type)               \
static void gen_##name (DisasContext *ctx);                                   \
GEN_OPCODE2(name, onam, opc1, opc2, opc3, inval, type);                       \
static void gen_##name (DisasContext *ctx)

B
bellard 已提交
315 316
typedef struct opcode_t {
    unsigned char opc1, opc2, opc3;
T
ths 已提交
317
#if HOST_LONG_BITS == 64 /* Explicitly align to 64 bits */
318 319 320 321
    unsigned char pad[5];
#else
    unsigned char pad[1];
#endif
B
bellard 已提交
322
    opc_handler_t handler;
323
    const char *oname;
B
bellard 已提交
324 325
} opcode_t;

326
/*****************************************************************************/
B
bellard 已提交
327 328
/***                           Instruction decoding                        ***/
#define EXTRACT_HELPER(name, shift, nb)                                       \
329
static always_inline uint32_t name (uint32_t opcode)                          \
B
bellard 已提交
330 331 332 333 334
{                                                                             \
    return (opcode >> (shift)) & ((1 << (nb)) - 1);                           \
}

#define EXTRACT_SHELPER(name, shift, nb)                                      \
335
static always_inline int32_t name (uint32_t opcode)                           \
B
bellard 已提交
336
{                                                                             \
337
    return (int16_t)((opcode >> (shift)) & ((1 << (nb)) - 1));                \
B
bellard 已提交
338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364
}

/* Opcode part 1 */
EXTRACT_HELPER(opc1, 26, 6);
/* Opcode part 2 */
EXTRACT_HELPER(opc2, 1, 5);
/* Opcode part 3 */
EXTRACT_HELPER(opc3, 6, 5);
/* Update Cr0 flags */
EXTRACT_HELPER(Rc, 0, 1);
/* Destination */
EXTRACT_HELPER(rD, 21, 5);
/* Source */
EXTRACT_HELPER(rS, 21, 5);
/* First operand */
EXTRACT_HELPER(rA, 16, 5);
/* Second operand */
EXTRACT_HELPER(rB, 11, 5);
/* Third operand */
EXTRACT_HELPER(rC, 6, 5);
/***                               Get CRn                                 ***/
EXTRACT_HELPER(crfD, 23, 3);
EXTRACT_HELPER(crfS, 18, 3);
EXTRACT_HELPER(crbD, 21, 5);
EXTRACT_HELPER(crbA, 16, 5);
EXTRACT_HELPER(crbB, 11, 5);
/* SPR / TBL */
365
EXTRACT_HELPER(_SPR, 11, 10);
366
static always_inline uint32_t SPR (uint32_t opcode)
367 368 369 370 371
{
    uint32_t sprn = _SPR(opcode);

    return ((sprn >> 5) & 0x1F) | ((sprn & 0x1F) << 5);
}
B
bellard 已提交
372 373 374 375 376 377
/***                              Get constants                            ***/
EXTRACT_HELPER(IMM, 12, 8);
/* 16 bits signed immediate value */
EXTRACT_SHELPER(SIMM, 0, 16);
/* 16 bits unsigned immediate value */
EXTRACT_HELPER(UIMM, 0, 16);
378 379
/* 5 bits signed immediate value */
EXTRACT_HELPER(SIMM5, 16, 5);
380 381
/* 5 bits signed immediate value */
EXTRACT_HELPER(UIMM5, 16, 5);
B
bellard 已提交
382 383 384 385
/* Bit count */
EXTRACT_HELPER(NB, 11, 5);
/* Shift count */
EXTRACT_HELPER(SH, 11, 5);
A
aurel32 已提交
386 387
/* Vector shift count */
EXTRACT_HELPER(VSH, 6, 4);
B
bellard 已提交
388 389 390 391
/* Mask start */
EXTRACT_HELPER(MB, 6, 5);
/* Mask end */
EXTRACT_HELPER(ME, 1, 5);
B
bellard 已提交
392 393
/* Trap operand */
EXTRACT_HELPER(TO, 21, 5);
B
bellard 已提交
394 395 396 397

EXTRACT_HELPER(CRM, 12, 8);
EXTRACT_HELPER(FM, 17, 8);
EXTRACT_HELPER(SR, 16, 4);
A
aurel32 已提交
398
EXTRACT_HELPER(FPIMM, 12, 4);
B
bellard 已提交
399

B
bellard 已提交
400 401 402 403
/***                            Jump target decoding                       ***/
/* Displacement */
EXTRACT_SHELPER(d, 0, 16);
/* Immediate address */
404
static always_inline target_ulong LI (uint32_t opcode)
B
bellard 已提交
405 406 407 408
{
    return (opcode >> 0) & 0x03FFFFFC;
}

409
static always_inline uint32_t BD (uint32_t opcode)
B
bellard 已提交
410 411 412 413 414 415 416 417 418 419 420 421
{
    return (opcode >> 0) & 0xFFFC;
}

EXTRACT_HELPER(BO, 21, 5);
EXTRACT_HELPER(BI, 16, 5);
/* Absolute/relative address */
EXTRACT_HELPER(AA, 1, 1);
/* Link */
EXTRACT_HELPER(LK, 0, 1);

/* Create a mask between <start> and <end> bits */
422
static always_inline target_ulong MASK (uint32_t start, uint32_t end)
B
bellard 已提交
423
{
424
    target_ulong ret;
B
bellard 已提交
425

426 427
#if defined(TARGET_PPC64)
    if (likely(start == 0)) {
428
        ret = UINT64_MAX << (63 - end);
429
    } else if (likely(end == 63)) {
430
        ret = UINT64_MAX >> start;
431 432 433
    }
#else
    if (likely(start == 0)) {
434
        ret = UINT32_MAX << (31  - end);
435
    } else if (likely(end == 31)) {
436
        ret = UINT32_MAX >> start;
437 438 439 440 441 442 443 444
    }
#endif
    else {
        ret = (((target_ulong)(-1ULL)) >> (start)) ^
            (((target_ulong)(-1ULL) >> (end)) >> 1);
        if (unlikely(start > end))
            return ~ret;
    }
B
bellard 已提交
445 446 447 448

    return ret;
}

449 450 451
/*****************************************************************************/
/* PowerPC Instructions types definitions                                    */
enum {
452
    PPC_NONE           = 0x0000000000000000ULL,
453
    /* PowerPC base instructions set                                         */
454 455
    PPC_INSNS_BASE     = 0x0000000000000001ULL,
    /*   integer operations instructions                                     */
456
#define PPC_INTEGER PPC_INSNS_BASE
457
    /*   flow control instructions                                           */
458
#define PPC_FLOW    PPC_INSNS_BASE
459
    /*   virtual memory instructions                                         */
460
#define PPC_MEM     PPC_INSNS_BASE
461
    /*   ld/st with reservation instructions                                 */
462
#define PPC_RES     PPC_INSNS_BASE
463
    /*   spr/msr access instructions                                         */
464
#define PPC_MISC    PPC_INSNS_BASE
465 466
    /* Deprecated instruction sets                                           */
    /*   Original POWER instruction set                                      */
467
    PPC_POWER          = 0x0000000000000002ULL,
468
    /*   POWER2 instruction set extension                                    */
469
    PPC_POWER2         = 0x0000000000000004ULL,
470
    /*   Power RTC support                                                   */
471
    PPC_POWER_RTC      = 0x0000000000000008ULL,
472
    /*   Power-to-PowerPC bridge (601)                                       */
473
    PPC_POWER_BR       = 0x0000000000000010ULL,
474
    /* 64 bits PowerPC instruction set                                       */
475
    PPC_64B            = 0x0000000000000020ULL,
476
    /*   New 64 bits extensions (PowerPC 2.0x)                               */
477
    PPC_64BX           = 0x0000000000000040ULL,
478
    /*   64 bits hypervisor extensions                                       */
479
    PPC_64H            = 0x0000000000000080ULL,
480
    /*   New wait instruction (PowerPC 2.0x)                                 */
481
    PPC_WAIT           = 0x0000000000000100ULL,
482
    /*   Time base mftb instruction                                          */
483
    PPC_MFTB           = 0x0000000000000200ULL,
484 485 486

    /* Fixed-point unit extensions                                           */
    /*   PowerPC 602 specific                                                */
487
    PPC_602_SPEC       = 0x0000000000000400ULL,
488 489 490 491 492 493
    /*   isel instruction                                                    */
    PPC_ISEL           = 0x0000000000000800ULL,
    /*   popcntb instruction                                                 */
    PPC_POPCNTB        = 0x0000000000001000ULL,
    /*   string load / store                                                 */
    PPC_STRING         = 0x0000000000002000ULL,
494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510

    /* Floating-point unit extensions                                        */
    /*   Optional floating point instructions                                */
    PPC_FLOAT          = 0x0000000000010000ULL,
    /* New floating-point extensions (PowerPC 2.0x)                          */
    PPC_FLOAT_EXT      = 0x0000000000020000ULL,
    PPC_FLOAT_FSQRT    = 0x0000000000040000ULL,
    PPC_FLOAT_FRES     = 0x0000000000080000ULL,
    PPC_FLOAT_FRSQRTE  = 0x0000000000100000ULL,
    PPC_FLOAT_FRSQRTES = 0x0000000000200000ULL,
    PPC_FLOAT_FSEL     = 0x0000000000400000ULL,
    PPC_FLOAT_STFIWX   = 0x0000000000800000ULL,

    /* Vector/SIMD extensions                                                */
    /*   Altivec support                                                     */
    PPC_ALTIVEC        = 0x0000000001000000ULL,
    /*   PowerPC 2.03 SPE extension                                          */
511
    PPC_SPE            = 0x0000000002000000ULL,
512 513 514 515
    /*   PowerPC 2.03 SPE single-precision floating-point extension          */
    PPC_SPE_SINGLE     = 0x0000000004000000ULL,
    /*   PowerPC 2.03 SPE double-precision floating-point extension          */
    PPC_SPE_DOUBLE     = 0x0000000008000000ULL,
516

517
    /* Optional memory control instructions                                  */
518 519 520 521 522 523 524 525 526
    PPC_MEM_TLBIA      = 0x0000000010000000ULL,
    PPC_MEM_TLBIE      = 0x0000000020000000ULL,
    PPC_MEM_TLBSYNC    = 0x0000000040000000ULL,
    /*   sync instruction                                                    */
    PPC_MEM_SYNC       = 0x0000000080000000ULL,
    /*   eieio instruction                                                   */
    PPC_MEM_EIEIO      = 0x0000000100000000ULL,

    /* Cache control instructions                                            */
527
    PPC_CACHE          = 0x0000000200000000ULL,
528
    /*   icbi instruction                                                    */
529
    PPC_CACHE_ICBI     = 0x0000000400000000ULL,
530
    /*   dcbz instruction with fixed cache line size                         */
531
    PPC_CACHE_DCBZ     = 0x0000000800000000ULL,
532
    /*   dcbz instruction with tunable cache line size                       */
533
    PPC_CACHE_DCBZT    = 0x0000001000000000ULL,
534
    /*   dcba instruction                                                    */
535 536 537
    PPC_CACHE_DCBA     = 0x0000002000000000ULL,
    /*   Freescale cache locking instructions                                */
    PPC_CACHE_LOCK     = 0x0000004000000000ULL,
538 539 540

    /* MMU related extensions                                                */
    /*   external control instructions                                       */
541
    PPC_EXTERN         = 0x0000010000000000ULL,
542
    /*   segment register access instructions                                */
543
    PPC_SEGMENT        = 0x0000020000000000ULL,
544
    /*   PowerPC 6xx TLB management instructions                             */
545
    PPC_6xx_TLB        = 0x0000040000000000ULL,
546
    /* PowerPC 74xx TLB management instructions                              */
547
    PPC_74xx_TLB       = 0x0000080000000000ULL,
548
    /*   PowerPC 40x TLB management instructions                             */
549
    PPC_40x_TLB        = 0x0000100000000000ULL,
550
    /*   segment register access instructions for PowerPC 64 "bridge"        */
551
    PPC_SEGMENT_64B    = 0x0000200000000000ULL,
552
    /*   SLB management                                                      */
553
    PPC_SLBI           = 0x0000400000000000ULL,
554

555
    /* Embedded PowerPC dedicated instructions                               */
556
    PPC_WRTEE          = 0x0001000000000000ULL,
557
    /* PowerPC 40x exception model                                           */
558
    PPC_40x_EXCP       = 0x0002000000000000ULL,
559
    /* PowerPC 405 Mac instructions                                          */
560
    PPC_405_MAC        = 0x0004000000000000ULL,
561
    /* PowerPC 440 specific instructions                                     */
562
    PPC_440_SPEC       = 0x0008000000000000ULL,
563
    /* BookE (embedded) PowerPC specification                                */
564 565 566 567 568 569 570
    PPC_BOOKE          = 0x0010000000000000ULL,
    /* mfapidi instruction                                                   */
    PPC_MFAPIDI        = 0x0020000000000000ULL,
    /* tlbiva instruction                                                    */
    PPC_TLBIVA         = 0x0040000000000000ULL,
    /* tlbivax instruction                                                   */
    PPC_TLBIVAX        = 0x0080000000000000ULL,
571
    /* PowerPC 4xx dedicated instructions                                    */
572
    PPC_4xx_COMMON     = 0x0100000000000000ULL,
573
    /* PowerPC 40x ibct instructions                                         */
574
    PPC_40x_ICBT       = 0x0200000000000000ULL,
575
    /* rfmci is not implemented in all BookE PowerPC                         */
576 577 578 579 580 581 582
    PPC_RFMCI          = 0x0400000000000000ULL,
    /* rfdi instruction                                                      */
    PPC_RFDI           = 0x0800000000000000ULL,
    /* DCR accesses                                                          */
    PPC_DCR            = 0x1000000000000000ULL,
    /* DCR extended accesse                                                  */
    PPC_DCRX           = 0x2000000000000000ULL,
583
    /* user-mode DCR access, implemented in PowerPC 460                      */
584
    PPC_DCRUX          = 0x4000000000000000ULL,
585 586 587 588
};

/*****************************************************************************/
/* PowerPC instructions table                                                */
589 590 591 592 593
#if HOST_LONG_BITS == 64
#define OPC_ALIGN 8
#else
#define OPC_ALIGN 4
#endif
B
bellard 已提交
594
#if defined(__APPLE__)
595
#define OPCODES_SECTION                                                       \
596
    __attribute__ ((section("__TEXT,__opcodes"), unused, aligned (OPC_ALIGN) ))
B
bellard 已提交
597
#else
598
#define OPCODES_SECTION                                                       \
599
    __attribute__ ((section(".opcodes"), unused, aligned (OPC_ALIGN) ))
B
bellard 已提交
600 601
#endif

602
#if defined(DO_PPC_STATISTICS)
B
bellard 已提交
603
#define GEN_OPCODE(name, op1, op2, op3, invl, _typ)                           \
604
OPCODES_SECTION opcode_t opc_##name = {                                       \
B
bellard 已提交
605 606 607
    .opc1 = op1,                                                              \
    .opc2 = op2,                                                              \
    .opc3 = op3,                                                              \
608
    .pad  = { 0, },                                                           \
B
bellard 已提交
609 610
    .handler = {                                                              \
        .inval   = invl,                                                      \
611
        .type = _typ,                                                         \
B
bellard 已提交
612
        .handler = &gen_##name,                                               \
613
        .oname = stringify(name),                                             \
B
bellard 已提交
614
    },                                                                        \
615
    .oname = stringify(name),                                                 \
B
bellard 已提交
616
}
617 618 619 620 621 622 623 624 625 626 627 628 629 630
#define GEN_OPCODE2(name, onam, op1, op2, op3, invl, _typ)                    \
OPCODES_SECTION opcode_t opc_##name = {                                       \
    .opc1 = op1,                                                              \
    .opc2 = op2,                                                              \
    .opc3 = op3,                                                              \
    .pad  = { 0, },                                                           \
    .handler = {                                                              \
        .inval   = invl,                                                      \
        .type = _typ,                                                         \
        .handler = &gen_##name,                                               \
        .oname = onam,                                                        \
    },                                                                        \
    .oname = onam,                                                            \
}
631 632 633 634 635 636 637 638 639 640 641 642 643 644
#else
#define GEN_OPCODE(name, op1, op2, op3, invl, _typ)                           \
OPCODES_SECTION opcode_t opc_##name = {                                       \
    .opc1 = op1,                                                              \
    .opc2 = op2,                                                              \
    .opc3 = op3,                                                              \
    .pad  = { 0, },                                                           \
    .handler = {                                                              \
        .inval   = invl,                                                      \
        .type = _typ,                                                         \
        .handler = &gen_##name,                                               \
    },                                                                        \
    .oname = stringify(name),                                                 \
}
645 646 647 648 649 650 651 652 653 654 655 656 657
#define GEN_OPCODE2(name, onam, op1, op2, op3, invl, _typ)                    \
OPCODES_SECTION opcode_t opc_##name = {                                       \
    .opc1 = op1,                                                              \
    .opc2 = op2,                                                              \
    .opc3 = op3,                                                              \
    .pad  = { 0, },                                                           \
    .handler = {                                                              \
        .inval   = invl,                                                      \
        .type = _typ,                                                         \
        .handler = &gen_##name,                                               \
    },                                                                        \
    .oname = onam,                                                            \
}
658
#endif
B
bellard 已提交
659 660

#define GEN_OPCODE_MARK(name)                                                 \
661
OPCODES_SECTION opcode_t opc_##name = {                                       \
B
bellard 已提交
662 663 664
    .opc1 = 0xFF,                                                             \
    .opc2 = 0xFF,                                                             \
    .opc3 = 0xFF,                                                             \
665
    .pad  = { 0, },                                                           \
B
bellard 已提交
666 667
    .handler = {                                                              \
        .inval   = 0x00000000,                                                \
668
        .type = 0x00,                                                         \
B
bellard 已提交
669 670
        .handler = NULL,                                                      \
    },                                                                        \
671
    .oname = stringify(name),                                                 \
B
bellard 已提交
672 673
}

674 675 676 677 678 679 680 681 682 683 684
/* SPR load/store helpers */
static always_inline void gen_load_spr(TCGv t, int reg)
{
    tcg_gen_ld_tl(t, cpu_env, offsetof(CPUState, spr[reg]));
}

static always_inline void gen_store_spr(int reg, TCGv t)
{
    tcg_gen_st_tl(t, cpu_env, offsetof(CPUState, spr[reg]));
}

B
bellard 已提交
685 686 687 688
/* Start opcode list */
GEN_OPCODE_MARK(start);

/* Invalid instruction */
689 690
GEN_HANDLER(invalid, 0x00, 0x00, 0x00, 0xFFFFFFFF, PPC_NONE)
{
A
aurel32 已提交
691
    gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
692 693
}

B
bellard 已提交
694 695
static opc_handler_t invalid_handler = {
    .inval   = 0xFFFFFFFF,
696
    .type    = PPC_NONE,
B
bellard 已提交
697 698 699
    .handler = gen_invalid,
};

700 701
/***                           Integer comparison                          ***/

702
static always_inline void gen_op_cmp(TCGv arg0, TCGv arg1, int s, int crf)
703 704 705
{
    int l1, l2, l3;

706 707
    tcg_gen_trunc_tl_i32(cpu_crf[crf], cpu_xer);
    tcg_gen_shri_i32(cpu_crf[crf], cpu_crf[crf], XER_SO);
708 709 710 711 712 713
    tcg_gen_andi_i32(cpu_crf[crf], cpu_crf[crf], 1);

    l1 = gen_new_label();
    l2 = gen_new_label();
    l3 = gen_new_label();
    if (s) {
714 715
        tcg_gen_brcond_tl(TCG_COND_LT, arg0, arg1, l1);
        tcg_gen_brcond_tl(TCG_COND_GT, arg0, arg1, l2);
716
    } else {
717 718
        tcg_gen_brcond_tl(TCG_COND_LTU, arg0, arg1, l1);
        tcg_gen_brcond_tl(TCG_COND_GTU, arg0, arg1, l2);
719 720 721 722 723 724 725 726 727 728 729
    }
    tcg_gen_ori_i32(cpu_crf[crf], cpu_crf[crf], 1 << CRF_EQ);
    tcg_gen_br(l3);
    gen_set_label(l1);
    tcg_gen_ori_i32(cpu_crf[crf], cpu_crf[crf], 1 << CRF_LT);
    tcg_gen_br(l3);
    gen_set_label(l2);
    tcg_gen_ori_i32(cpu_crf[crf], cpu_crf[crf], 1 << CRF_GT);
    gen_set_label(l3);
}

730
static always_inline void gen_op_cmpi(TCGv arg0, target_ulong arg1, int s, int crf)
731
{
732 733 734
    TCGv t0 = tcg_const_local_tl(arg1);
    gen_op_cmp(arg0, t0, s, crf);
    tcg_temp_free(t0);
735 736 737
}

#if defined(TARGET_PPC64)
738
static always_inline void gen_op_cmp32(TCGv arg0, TCGv arg1, int s, int crf)
739
{
740
    TCGv t0, t1;
P
pbrook 已提交
741 742
    t0 = tcg_temp_local_new();
    t1 = tcg_temp_local_new();
743
    if (s) {
744 745
        tcg_gen_ext32s_tl(t0, arg0);
        tcg_gen_ext32s_tl(t1, arg1);
746
    } else {
747 748
        tcg_gen_ext32u_tl(t0, arg0);
        tcg_gen_ext32u_tl(t1, arg1);
749
    }
750 751 752
    gen_op_cmp(t0, t1, s, crf);
    tcg_temp_free(t1);
    tcg_temp_free(t0);
753 754
}

755
static always_inline void gen_op_cmpi32(TCGv arg0, target_ulong arg1, int s, int crf)
756
{
757 758 759
    TCGv t0 = tcg_const_local_tl(arg1);
    gen_op_cmp32(arg0, t0, s, crf);
    tcg_temp_free(t0);
760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830
}
#endif

static always_inline void gen_set_Rc0 (DisasContext *ctx, TCGv reg)
{
#if defined(TARGET_PPC64)
    if (!(ctx->sf_mode))
        gen_op_cmpi32(reg, 0, 1, 0);
    else
#endif
        gen_op_cmpi(reg, 0, 1, 0);
}

/* cmp */
GEN_HANDLER(cmp, 0x1F, 0x00, 0x00, 0x00400000, PPC_INTEGER)
{
#if defined(TARGET_PPC64)
    if (!(ctx->sf_mode && (ctx->opcode & 0x00200000)))
        gen_op_cmp32(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
                     1, crfD(ctx->opcode));
    else
#endif
        gen_op_cmp(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
                   1, crfD(ctx->opcode));
}

/* cmpi */
GEN_HANDLER(cmpi, 0x0B, 0xFF, 0xFF, 0x00400000, PPC_INTEGER)
{
#if defined(TARGET_PPC64)
    if (!(ctx->sf_mode && (ctx->opcode & 0x00200000)))
        gen_op_cmpi32(cpu_gpr[rA(ctx->opcode)], SIMM(ctx->opcode),
                      1, crfD(ctx->opcode));
    else
#endif
        gen_op_cmpi(cpu_gpr[rA(ctx->opcode)], SIMM(ctx->opcode),
                    1, crfD(ctx->opcode));
}

/* cmpl */
GEN_HANDLER(cmpl, 0x1F, 0x00, 0x01, 0x00400000, PPC_INTEGER)
{
#if defined(TARGET_PPC64)
    if (!(ctx->sf_mode && (ctx->opcode & 0x00200000)))
        gen_op_cmp32(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
                     0, crfD(ctx->opcode));
    else
#endif
        gen_op_cmp(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
                   0, crfD(ctx->opcode));
}

/* cmpli */
GEN_HANDLER(cmpli, 0x0A, 0xFF, 0xFF, 0x00400000, PPC_INTEGER)
{
#if defined(TARGET_PPC64)
    if (!(ctx->sf_mode && (ctx->opcode & 0x00200000)))
        gen_op_cmpi32(cpu_gpr[rA(ctx->opcode)], UIMM(ctx->opcode),
                      0, crfD(ctx->opcode));
    else
#endif
        gen_op_cmpi(cpu_gpr[rA(ctx->opcode)], UIMM(ctx->opcode),
                    0, crfD(ctx->opcode));
}

/* isel (PowerPC 2.03 specification) */
GEN_HANDLER(isel, 0x1F, 0x0F, 0xFF, 0x00000001, PPC_ISEL)
{
    int l1, l2;
    uint32_t bi = rC(ctx->opcode);
    uint32_t mask;
P
pbrook 已提交
831
    TCGv_i32 t0;
832 833 834 835 836

    l1 = gen_new_label();
    l2 = gen_new_label();

    mask = 1 << (3 - (bi & 0x03));
P
pbrook 已提交
837
    t0 = tcg_temp_new_i32();
838 839
    tcg_gen_andi_i32(t0, cpu_crf[bi >> 2], mask);
    tcg_gen_brcondi_i32(TCG_COND_EQ, t0, 0, l1);
840 841 842 843 844 845 846 847
    if (rA(ctx->opcode) == 0)
        tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0);
    else
        tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
    gen_set_label(l2);
P
pbrook 已提交
848
    tcg_temp_free_i32(t0);
849 850
}

B
bellard 已提交
851 852
/***                           Integer arithmetic                          ***/

853 854 855 856
static always_inline void gen_op_arith_compute_ov(DisasContext *ctx, TCGv arg0, TCGv arg1, TCGv arg2, int sub)
{
    int l1;
    TCGv t0;
B
bellard 已提交
857

858 859 860
    l1 = gen_new_label();
    /* Start with XER OV disabled, the most likely case */
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
P
pbrook 已提交
861
    t0 = tcg_temp_local_new();
862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882
    tcg_gen_xor_tl(t0, arg0, arg1);
#if defined(TARGET_PPC64)
    if (!ctx->sf_mode)
        tcg_gen_ext32s_tl(t0, t0);
#endif
    if (sub)
        tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0, l1);
    else
        tcg_gen_brcondi_tl(TCG_COND_GE, t0, 0, l1);
    tcg_gen_xor_tl(t0, arg1, arg2);
#if defined(TARGET_PPC64)
    if (!ctx->sf_mode)
        tcg_gen_ext32s_tl(t0, t0);
#endif
    if (sub)
        tcg_gen_brcondi_tl(TCG_COND_GE, t0, 0, l1);
    else
        tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0, l1);
    tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
    gen_set_label(l1);
    tcg_temp_free(t0);
B
bellard 已提交
883 884
}

885 886 887
static always_inline void gen_op_arith_compute_ca(DisasContext *ctx, TCGv arg1, TCGv arg2, int sub)
{
    int l1 = gen_new_label();
888 889

#if defined(TARGET_PPC64)
890 891
    if (!(ctx->sf_mode)) {
        TCGv t0, t1;
P
pbrook 已提交
892 893
        t0 = tcg_temp_new();
        t1 = tcg_temp_new();
894

895 896 897 898
        tcg_gen_ext32u_tl(t0, arg1);
        tcg_gen_ext32u_tl(t1, arg2);
        if (sub) {
            tcg_gen_brcond_tl(TCG_COND_GTU, t0, t1, l1);
A
aurel32 已提交
899
        } else {
900 901
            tcg_gen_brcond_tl(TCG_COND_GEU, t0, t1, l1);
        }
902 903 904 905
        tcg_gen_ori_tl(cpu_xer, cpu_xer, 1 << XER_CA);
        gen_set_label(l1);
        tcg_temp_free(t0);
        tcg_temp_free(t1);
906 907
    } else
#endif
908 909 910 911 912 913 914 915
    {
        if (sub) {
            tcg_gen_brcond_tl(TCG_COND_GTU, arg1, arg2, l1);
        } else {
            tcg_gen_brcond_tl(TCG_COND_GEU, arg1, arg2, l1);
        }
        tcg_gen_ori_tl(cpu_xer, cpu_xer, 1 << XER_CA);
        gen_set_label(l1);
916
    }
917 918
}

919 920 921 922 923
/* Common add function */
static always_inline void gen_op_arith_add(DisasContext *ctx, TCGv ret, TCGv arg1, TCGv arg2,
                                           int add_ca, int compute_ca, int compute_ov)
{
    TCGv t0, t1;
924

925
    if ((!compute_ca && !compute_ov) ||
P
pbrook 已提交
926
        (!TCGV_EQUAL(ret,arg1) && !TCGV_EQUAL(ret, arg2)))  {
927 928
        t0 = ret;
    } else {
P
pbrook 已提交
929
        t0 = tcg_temp_local_new();
930
    }
B
bellard 已提交
931

932
    if (add_ca) {
P
pbrook 已提交
933
        t1 = tcg_temp_local_new();
934 935 936
        tcg_gen_andi_tl(t1, cpu_xer, (1 << XER_CA));
        tcg_gen_shri_tl(t1, t1, XER_CA);
    }
B
bellard 已提交
937

938 939 940 941 942 943 944 945 946 947
    if (compute_ca && compute_ov) {
        /* Start with XER CA and OV disabled, the most likely case */
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~((1 << XER_CA) | (1 << XER_OV)));
    } else if (compute_ca) {
        /* Start with XER CA disabled, the most likely case */
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
    } else if (compute_ov) {
        /* Start with XER OV disabled, the most likely case */
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
    }
B
bellard 已提交
948

949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965
    tcg_gen_add_tl(t0, arg1, arg2);

    if (compute_ca) {
        gen_op_arith_compute_ca(ctx, t0, arg1, 0);
    }
    if (add_ca) {
        tcg_gen_add_tl(t0, t0, t1);
        gen_op_arith_compute_ca(ctx, t0, t1, 0);
        tcg_temp_free(t1);
    }
    if (compute_ov) {
        gen_op_arith_compute_ov(ctx, t0, arg1, arg2, 0);
    }

    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, t0);

P
pbrook 已提交
966
    if (!TCGV_EQUAL(t0, ret)) {
967 968 969
        tcg_gen_mov_tl(ret, t0);
        tcg_temp_free(t0);
    }
A
aurel32 已提交
970
}
971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007
/* Add functions with two operands */
#define GEN_INT_ARITH_ADD(name, opc3, add_ca, compute_ca, compute_ov)         \
GEN_HANDLER(name, 0x1F, 0x0A, opc3, 0x00000000, PPC_INTEGER)                  \
{                                                                             \
    gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)],                           \
                     cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],      \
                     add_ca, compute_ca, compute_ov);                         \
}
/* Add functions with one operand and one immediate */
#define GEN_INT_ARITH_ADD_CONST(name, opc3, const_val,                        \
                                add_ca, compute_ca, compute_ov)               \
GEN_HANDLER(name, 0x1F, 0x0A, opc3, 0x0000F800, PPC_INTEGER)                  \
{                                                                             \
    TCGv t0 = tcg_const_local_tl(const_val);                                  \
    gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)],                           \
                     cpu_gpr[rA(ctx->opcode)], t0,                            \
                     add_ca, compute_ca, compute_ov);                         \
    tcg_temp_free(t0);                                                        \
}

/* add  add.  addo  addo. */
GEN_INT_ARITH_ADD(add, 0x08, 0, 0, 0)
GEN_INT_ARITH_ADD(addo, 0x18, 0, 0, 1)
/* addc  addc.  addco  addco. */
GEN_INT_ARITH_ADD(addc, 0x00, 0, 1, 0)
GEN_INT_ARITH_ADD(addco, 0x10, 0, 1, 1)
/* adde  adde.  addeo  addeo. */
GEN_INT_ARITH_ADD(adde, 0x04, 1, 1, 0)
GEN_INT_ARITH_ADD(addeo, 0x14, 1, 1, 1)
/* addme  addme.  addmeo  addmeo.  */
GEN_INT_ARITH_ADD_CONST(addme, 0x07, -1LL, 1, 1, 0)
GEN_INT_ARITH_ADD_CONST(addmeo, 0x17, -1LL, 1, 1, 1)
/* addze  addze.  addzeo  addzeo.*/
GEN_INT_ARITH_ADD_CONST(addze, 0x06, 0, 1, 1, 0)
GEN_INT_ARITH_ADD_CONST(addzeo, 0x16, 0, 1, 1, 1)
/* addi */
GEN_HANDLER(addi, 0x0E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1008
{
1009 1010 1011 1012 1013 1014 1015 1016
    target_long simm = SIMM(ctx->opcode);

    if (rA(ctx->opcode) == 0) {
        /* li case */
        tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], simm);
    } else {
        tcg_gen_addi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], simm);
    }
1017
}
1018 1019 1020
/* addic  addic.*/
static always_inline void gen_op_addic (DisasContext *ctx, TCGv ret, TCGv arg1,
                                        int compute_Rc0)
1021
{
1022 1023 1024 1025 1026 1027
    target_long simm = SIMM(ctx->opcode);

    /* Start with XER CA and OV disabled, the most likely case */
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));

    if (likely(simm != 0)) {
P
pbrook 已提交
1028
        TCGv t0 = tcg_temp_local_new();
1029 1030 1031 1032 1033 1034 1035 1036 1037 1038
        tcg_gen_addi_tl(t0, arg1, simm);
        gen_op_arith_compute_ca(ctx, t0, arg1, 0);
        tcg_gen_mov_tl(ret, t0);
        tcg_temp_free(t0);
    } else {
        tcg_gen_mov_tl(ret, arg1);
    }
    if (compute_Rc0) {
        gen_set_Rc0(ctx, ret);
    }
1039
}
1040
GEN_HANDLER(addic, 0x0C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1041
{
1042
    gen_op_addic(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0);
1043
}
1044
GEN_HANDLER2(addic_, "addic.", 0x0D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1045
{
1046
    gen_op_addic(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 1);
1047
}
1048 1049
/* addis */
GEN_HANDLER(addis, 0x0F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1050
{
1051 1052 1053 1054 1055 1056 1057 1058
    target_long simm = SIMM(ctx->opcode);

    if (rA(ctx->opcode) == 0) {
        /* lis case */
        tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], simm << 16);
    } else {
        tcg_gen_addi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], simm << 16);
    }
1059
}
1060 1061 1062

static always_inline void gen_op_arith_divw (DisasContext *ctx, TCGv ret, TCGv arg1, TCGv arg2,
                                             int sign, int compute_ov)
1063
{
1064 1065
    int l1 = gen_new_label();
    int l2 = gen_new_label();
P
pbrook 已提交
1066 1067
    TCGv_i32 t0 = tcg_temp_local_new_i32();
    TCGv_i32 t1 = tcg_temp_local_new_i32();
1068

1069 1070 1071
    tcg_gen_trunc_tl_i32(t0, arg1);
    tcg_gen_trunc_tl_i32(t1, arg2);
    tcg_gen_brcondi_i32(TCG_COND_EQ, t1, 0, l1);
1072
    if (sign) {
1073 1074 1075
        int l3 = gen_new_label();
        tcg_gen_brcondi_i32(TCG_COND_NE, t1, -1, l3);
        tcg_gen_brcondi_i32(TCG_COND_EQ, t0, INT32_MIN, l1);
1076
        gen_set_label(l3);
1077
        tcg_gen_div_i32(t0, t0, t1);
1078
    } else {
1079
        tcg_gen_divu_i32(t0, t0, t1);
1080 1081 1082 1083 1084 1085 1086
    }
    if (compute_ov) {
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
    }
    tcg_gen_br(l2);
    gen_set_label(l1);
    if (sign) {
1087
        tcg_gen_sari_i32(t0, t0, 31);
1088 1089 1090 1091 1092 1093 1094
    } else {
        tcg_gen_movi_i32(t0, 0);
    }
    if (compute_ov) {
        tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
    }
    gen_set_label(l2);
1095
    tcg_gen_extu_i32_tl(ret, t0);
P
pbrook 已提交
1096 1097
    tcg_temp_free_i32(t0);
    tcg_temp_free_i32(t1);
1098 1099
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, ret);
1100
}
1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
/* Div functions */
#define GEN_INT_ARITH_DIVW(name, opc3, sign, compute_ov)                      \
GEN_HANDLER(name, 0x1F, 0x0B, opc3, 0x00000000, PPC_INTEGER)                  \
{                                                                             \
    gen_op_arith_divw(ctx, cpu_gpr[rD(ctx->opcode)],                          \
                     cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],      \
                     sign, compute_ov);                                       \
}
/* divwu  divwu.  divwuo  divwuo.   */
GEN_INT_ARITH_DIVW(divwu, 0x0E, 0, 0);
GEN_INT_ARITH_DIVW(divwuo, 0x1E, 0, 1);
/* divw  divw.  divwo  divwo.   */
GEN_INT_ARITH_DIVW(divw, 0x0F, 1, 0);
GEN_INT_ARITH_DIVW(divwo, 0x1F, 1, 1);
1115
#if defined(TARGET_PPC64)
1116 1117
static always_inline void gen_op_arith_divd (DisasContext *ctx, TCGv ret, TCGv arg1, TCGv arg2,
                                             int sign, int compute_ov)
1118
{
1119 1120
    int l1 = gen_new_label();
    int l2 = gen_new_label();
1121 1122 1123

    tcg_gen_brcondi_i64(TCG_COND_EQ, arg2, 0, l1);
    if (sign) {
1124
        int l3 = gen_new_label();
1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147
        tcg_gen_brcondi_i64(TCG_COND_NE, arg2, -1, l3);
        tcg_gen_brcondi_i64(TCG_COND_EQ, arg1, INT64_MIN, l1);
        gen_set_label(l3);
        tcg_gen_div_i64(ret, arg1, arg2);
    } else {
        tcg_gen_divu_i64(ret, arg1, arg2);
    }
    if (compute_ov) {
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
    }
    tcg_gen_br(l2);
    gen_set_label(l1);
    if (sign) {
        tcg_gen_sari_i64(ret, arg1, 63);
    } else {
        tcg_gen_movi_i64(ret, 0);
    }
    if (compute_ov) {
        tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
    }
    gen_set_label(l2);
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, ret);
1148
}
1149 1150 1151
#define GEN_INT_ARITH_DIVD(name, opc3, sign, compute_ov)                      \
GEN_HANDLER(name, 0x1F, 0x09, opc3, 0x00000000, PPC_64B)                      \
{                                                                             \
1152 1153 1154
    gen_op_arith_divd(ctx, cpu_gpr[rD(ctx->opcode)],                          \
                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],     \
                      sign, compute_ov);                                      \
1155 1156 1157 1158 1159 1160 1161
}
/* divwu  divwu.  divwuo  divwuo.   */
GEN_INT_ARITH_DIVD(divdu, 0x0E, 0, 0);
GEN_INT_ARITH_DIVD(divduo, 0x1E, 0, 1);
/* divw  divw.  divwo  divwo.   */
GEN_INT_ARITH_DIVD(divd, 0x0F, 1, 0);
GEN_INT_ARITH_DIVD(divdo, 0x1F, 1, 1);
1162
#endif
1163 1164 1165

/* mulhw  mulhw. */
GEN_HANDLER(mulhw, 0x1F, 0x0B, 0x02, 0x00000400, PPC_INTEGER)
1166
{
P
pbrook 已提交
1167
    TCGv_i64 t0, t1;
1168

P
pbrook 已提交
1169 1170
    t0 = tcg_temp_new_i64();
    t1 = tcg_temp_new_i64();
1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
#if defined(TARGET_PPC64)
    tcg_gen_ext32s_tl(t0, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_ext32s_tl(t1, cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_mul_i64(t0, t0, t1);
    tcg_gen_shri_i64(cpu_gpr[rD(ctx->opcode)], t0, 32);
#else
    tcg_gen_ext_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_ext_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_mul_i64(t0, t0, t1);
    tcg_gen_shri_i64(t0, t0, 32);
    tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t0);
#endif
P
pbrook 已提交
1183 1184
    tcg_temp_free_i64(t0);
    tcg_temp_free_i64(t1);
1185 1186
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1187
}
1188 1189
/* mulhwu  mulhwu.  */
GEN_HANDLER(mulhwu, 0x1F, 0x0B, 0x00, 0x00000400, PPC_INTEGER)
1190
{
P
pbrook 已提交
1191
    TCGv_i64 t0, t1;
1192

P
pbrook 已提交
1193 1194
    t0 = tcg_temp_new_i64();
    t1 = tcg_temp_new_i64();
1195
#if defined(TARGET_PPC64)
1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206
    tcg_gen_ext32u_i64(t0, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_ext32u_i64(t1, cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_mul_i64(t0, t0, t1);
    tcg_gen_shri_i64(cpu_gpr[rD(ctx->opcode)], t0, 32);
#else
    tcg_gen_extu_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_extu_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_mul_i64(t0, t0, t1);
    tcg_gen_shri_i64(t0, t0, 32);
    tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t0);
#endif
P
pbrook 已提交
1207 1208
    tcg_temp_free_i64(t0);
    tcg_temp_free_i64(t1);
1209 1210
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1211
}
1212 1213
/* mullw  mullw. */
GEN_HANDLER(mullw, 0x1F, 0x0B, 0x07, 0x00000000, PPC_INTEGER)
1214
{
1215 1216
    tcg_gen_mul_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
                   cpu_gpr[rB(ctx->opcode)]);
1217
    tcg_gen_ext32s_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)]);
1218 1219
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1220
}
1221 1222
/* mullwo  mullwo. */
GEN_HANDLER(mullwo, 0x1F, 0x0B, 0x17, 0x00000000, PPC_INTEGER)
1223
{
1224
    int l1;
P
pbrook 已提交
1225
    TCGv_i64 t0, t1;
1226

P
pbrook 已提交
1227 1228
    t0 = tcg_temp_new_i64();
    t1 = tcg_temp_new_i64();
1229 1230 1231 1232 1233 1234 1235 1236 1237
    l1 = gen_new_label();
    /* Start with XER OV disabled, the most likely case */
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
#if defined(TARGET_PPC64)
    tcg_gen_ext32s_i64(t0, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_ext32s_i64(t1, cpu_gpr[rB(ctx->opcode)]);
#else
    tcg_gen_ext_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_ext_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
1238
#endif
1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249
    tcg_gen_mul_i64(t0, t0, t1);
#if defined(TARGET_PPC64)
    tcg_gen_ext32s_i64(cpu_gpr[rD(ctx->opcode)], t0);
    tcg_gen_brcond_i64(TCG_COND_EQ, t0, cpu_gpr[rD(ctx->opcode)], l1);
#else
    tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t0);
    tcg_gen_ext32s_i64(t1, t0);
    tcg_gen_brcond_i64(TCG_COND_EQ, t0, t1, l1);
#endif
    tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
    gen_set_label(l1);
P
pbrook 已提交
1250 1251
    tcg_temp_free_i64(t0);
    tcg_temp_free_i64(t1);
1252 1253
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1254
}
1255 1256
/* mulli */
GEN_HANDLER(mulli, 0x07, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1257
{
1258 1259
    tcg_gen_muli_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
                    SIMM(ctx->opcode));
1260 1261
}
#if defined(TARGET_PPC64)
1262 1263 1264
#define GEN_INT_ARITH_MUL_HELPER(name, opc3)                                  \
GEN_HANDLER(name, 0x1F, 0x09, opc3, 0x00000000, PPC_64B)                      \
{                                                                             \
P
pbrook 已提交
1265
    gen_helper_##name (cpu_gpr[rD(ctx->opcode)],                              \
1266 1267 1268
                       cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);   \
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);                           \
1269
}
1270 1271 1272 1273 1274 1275
/* mulhd  mulhd. */
GEN_INT_ARITH_MUL_HELPER(mulhdu, 0x00);
/* mulhdu  mulhdu. */
GEN_INT_ARITH_MUL_HELPER(mulhd, 0x02);
/* mulld  mulld. */
GEN_HANDLER(mulld, 0x1F, 0x09, 0x07, 0x00000000, PPC_64B)
1276
{
1277 1278 1279 1280
    tcg_gen_mul_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
                   cpu_gpr[rB(ctx->opcode)]);
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1281
}
1282 1283
/* mulldo  mulldo. */
GEN_INT_ARITH_MUL_HELPER(mulldo, 0x17);
1284
#endif
1285 1286

/* neg neg. nego nego. */
A
aurel32 已提交
1287
static always_inline void gen_op_arith_neg (DisasContext *ctx, TCGv ret, TCGv arg1, int ov_check)
1288
{
A
aurel32 已提交
1289 1290
    int l1 = gen_new_label();
    int l2 = gen_new_label();
P
pbrook 已提交
1291
    TCGv t0 = tcg_temp_local_new();
1292
#if defined(TARGET_PPC64)
1293
    if (ctx->sf_mode) {
A
aurel32 已提交
1294
        tcg_gen_mov_tl(t0, arg1);
A
aurel32 已提交
1295 1296 1297 1298 1299
        tcg_gen_brcondi_tl(TCG_COND_EQ, t0, INT64_MIN, l1);
    } else
#endif
    {
        tcg_gen_ext32s_tl(t0, arg1);
1300 1301 1302 1303 1304 1305 1306 1307
        tcg_gen_brcondi_tl(TCG_COND_EQ, t0, INT32_MIN, l1);
    }
    tcg_gen_neg_tl(ret, arg1);
    if (ov_check) {
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
    }
    tcg_gen_br(l2);
    gen_set_label(l1);
A
aurel32 已提交
1308
    tcg_gen_mov_tl(ret, t0);
1309 1310 1311 1312
    if (ov_check) {
        tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
    }
    gen_set_label(l2);
A
aurel32 已提交
1313
    tcg_temp_free(t0);
1314 1315 1316 1317
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, ret);
}
GEN_HANDLER(neg, 0x1F, 0x08, 0x03, 0x0000F800, PPC_INTEGER)
1318
{
A
aurel32 已提交
1319
    gen_op_arith_neg(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0);
1320
}
1321
GEN_HANDLER(nego, 0x1F, 0x08, 0x13, 0x0000F800, PPC_INTEGER)
B
bellard 已提交
1322
{
A
aurel32 已提交
1323
    gen_op_arith_neg(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 1);
B
bellard 已提交
1324
}
1325 1326 1327 1328

/* Common subf function */
static always_inline void gen_op_arith_subf(DisasContext *ctx, TCGv ret, TCGv arg1, TCGv arg2,
                                            int add_ca, int compute_ca, int compute_ov)
B
bellard 已提交
1329
{
1330
    TCGv t0, t1;
1331

1332
    if ((!compute_ca && !compute_ov) ||
P
pbrook 已提交
1333
        (!TCGV_EQUAL(ret, arg1) && !TCGV_EQUAL(ret, arg2)))  {
1334
        t0 = ret;
J
j_mayer 已提交
1335
    } else {
P
pbrook 已提交
1336
        t0 = tcg_temp_local_new();
1337
    }
1338

1339
    if (add_ca) {
P
pbrook 已提交
1340
        t1 = tcg_temp_local_new();
1341 1342
        tcg_gen_andi_tl(t1, cpu_xer, (1 << XER_CA));
        tcg_gen_shri_tl(t1, t1, XER_CA);
1343
    }
B
bellard 已提交
1344

1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362
    if (compute_ca && compute_ov) {
        /* Start with XER CA and OV disabled, the most likely case */
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~((1 << XER_CA) | (1 << XER_OV)));
    } else if (compute_ca) {
        /* Start with XER CA disabled, the most likely case */
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
    } else if (compute_ov) {
        /* Start with XER OV disabled, the most likely case */
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
    }

    if (add_ca) {
        tcg_gen_not_tl(t0, arg1);
        tcg_gen_add_tl(t0, t0, arg2);
        gen_op_arith_compute_ca(ctx, t0, arg2, 0);
        tcg_gen_add_tl(t0, t0, t1);
        gen_op_arith_compute_ca(ctx, t0, t1, 0);
        tcg_temp_free(t1);
B
bellard 已提交
1363
    } else {
1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375
        tcg_gen_sub_tl(t0, arg2, arg1);
        if (compute_ca) {
            gen_op_arith_compute_ca(ctx, t0, arg2, 1);
        }
    }
    if (compute_ov) {
        gen_op_arith_compute_ov(ctx, t0, arg1, arg2, 1);
    }

    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, t0);

P
pbrook 已提交
1376
    if (!TCGV_EQUAL(t0, ret)) {
1377 1378
        tcg_gen_mov_tl(ret, t0);
        tcg_temp_free(t0);
B
bellard 已提交
1379 1380
    }
}
1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
/* Sub functions with Two operands functions */
#define GEN_INT_ARITH_SUBF(name, opc3, add_ca, compute_ca, compute_ov)        \
GEN_HANDLER(name, 0x1F, 0x08, opc3, 0x00000000, PPC_INTEGER)                  \
{                                                                             \
    gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)],                          \
                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],     \
                      add_ca, compute_ca, compute_ov);                        \
}
/* Sub functions with one operand and one immediate */
#define GEN_INT_ARITH_SUBF_CONST(name, opc3, const_val,                       \
                                add_ca, compute_ca, compute_ov)               \
GEN_HANDLER(name, 0x1F, 0x08, opc3, 0x0000F800, PPC_INTEGER)                  \
{                                                                             \
    TCGv t0 = tcg_const_local_tl(const_val);                                  \
    gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)],                          \
                      cpu_gpr[rA(ctx->opcode)], t0,                           \
                      add_ca, compute_ca, compute_ov);                        \
    tcg_temp_free(t0);                                                        \
}
/* subf  subf.  subfo  subfo. */
GEN_INT_ARITH_SUBF(subf, 0x01, 0, 0, 0)
GEN_INT_ARITH_SUBF(subfo, 0x11, 0, 0, 1)
/* subfc  subfc.  subfco  subfco. */
GEN_INT_ARITH_SUBF(subfc, 0x00, 0, 1, 0)
GEN_INT_ARITH_SUBF(subfco, 0x10, 0, 1, 1)
/* subfe  subfe.  subfeo  subfo. */
GEN_INT_ARITH_SUBF(subfe, 0x04, 1, 1, 0)
GEN_INT_ARITH_SUBF(subfeo, 0x14, 1, 1, 1)
/* subfme  subfme.  subfmeo  subfmeo.  */
GEN_INT_ARITH_SUBF_CONST(subfme, 0x07, -1LL, 1, 1, 0)
GEN_INT_ARITH_SUBF_CONST(subfmeo, 0x17, -1LL, 1, 1, 1)
/* subfze  subfze.  subfzeo  subfzeo.*/
GEN_INT_ARITH_SUBF_CONST(subfze, 0x06, 0, 1, 1, 0)
GEN_INT_ARITH_SUBF_CONST(subfzeo, 0x16, 0, 1, 1, 1)
B
bellard 已提交
1415 1416 1417
/* subfic */
GEN_HANDLER(subfic, 0x08, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
1418 1419
    /* Start with XER CA and OV disabled, the most likely case */
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
P
pbrook 已提交
1420
    TCGv t0 = tcg_temp_local_new();
1421 1422 1423 1424 1425 1426
    TCGv t1 = tcg_const_local_tl(SIMM(ctx->opcode));
    tcg_gen_sub_tl(t0, t1, cpu_gpr[rA(ctx->opcode)]);
    gen_op_arith_compute_ca(ctx, t0, t1, 1);
    tcg_temp_free(t1);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
    tcg_temp_free(t0);
B
bellard 已提交
1427 1428 1429
}

/***                            Integer logical                            ***/
1430 1431
#define GEN_LOGICAL2(name, tcg_op, opc, type)                                 \
GEN_HANDLER(name, 0x1F, 0x1C, opc, 0x00000000, type)                          \
B
bellard 已提交
1432
{                                                                             \
1433 1434
    tcg_op(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],                \
       cpu_gpr[rB(ctx->opcode)]);                                             \
1435
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
1436
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);                           \
B
bellard 已提交
1437 1438
}

1439
#define GEN_LOGICAL1(name, tcg_op, opc, type)                                 \
1440
GEN_HANDLER(name, 0x1F, 0x1A, opc, 0x00000000, type)                          \
B
bellard 已提交
1441
{                                                                             \
1442
    tcg_op(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);               \
1443
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
1444
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);                           \
B
bellard 已提交
1445 1446 1447
}

/* and & and. */
1448
GEN_LOGICAL2(and, tcg_gen_and_tl, 0x00, PPC_INTEGER);
B
bellard 已提交
1449
/* andc & andc. */
1450
GEN_LOGICAL2(andc, tcg_gen_andc_tl, 0x01, PPC_INTEGER);
B
bellard 已提交
1451
/* andi. */
1452
GEN_HANDLER2(andi_, "andi.", 0x1C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
B
bellard 已提交
1453
{
1454 1455
    tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], UIMM(ctx->opcode));
    gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
B
bellard 已提交
1456 1457
}
/* andis. */
1458
GEN_HANDLER2(andis_, "andis.", 0x1D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
B
bellard 已提交
1459
{
1460 1461
    tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], UIMM(ctx->opcode) << 16);
    gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
B
bellard 已提交
1462 1463
}
/* cntlzw */
1464 1465
GEN_HANDLER(cntlzw, 0x1F, 0x1A, 0x00, 0x00000000, PPC_INTEGER)
{
P
pbrook 已提交
1466
    gen_helper_cntlzw(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1467
    if (unlikely(Rc(ctx->opcode) != 0))
P
pbrook 已提交
1468
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1469
}
B
bellard 已提交
1470
/* eqv & eqv. */
1471
GEN_LOGICAL2(eqv, tcg_gen_eqv_tl, 0x08, PPC_INTEGER);
B
bellard 已提交
1472
/* extsb & extsb. */
1473
GEN_LOGICAL1(extsb, tcg_gen_ext8s_tl, 0x1D, PPC_INTEGER);
B
bellard 已提交
1474
/* extsh & extsh. */
1475
GEN_LOGICAL1(extsh, tcg_gen_ext16s_tl, 0x1C, PPC_INTEGER);
B
bellard 已提交
1476
/* nand & nand. */
1477
GEN_LOGICAL2(nand, tcg_gen_nand_tl, 0x0E, PPC_INTEGER);
B
bellard 已提交
1478
/* nor & nor. */
1479
GEN_LOGICAL2(nor, tcg_gen_nor_tl, 0x03, PPC_INTEGER);
B
bellard 已提交
1480
/* or & or. */
1481 1482
GEN_HANDLER(or, 0x1F, 0x1C, 0x0D, 0x00000000, PPC_INTEGER)
{
1483 1484 1485 1486 1487 1488 1489
    int rs, ra, rb;

    rs = rS(ctx->opcode);
    ra = rA(ctx->opcode);
    rb = rB(ctx->opcode);
    /* Optimisation for mr. ri case */
    if (rs != ra || rs != rb) {
1490 1491 1492 1493
        if (rs != rb)
            tcg_gen_or_tl(cpu_gpr[ra], cpu_gpr[rs], cpu_gpr[rb]);
        else
            tcg_gen_mov_tl(cpu_gpr[ra], cpu_gpr[rs]);
1494
        if (unlikely(Rc(ctx->opcode) != 0))
1495
            gen_set_Rc0(ctx, cpu_gpr[ra]);
1496
    } else if (unlikely(Rc(ctx->opcode) != 0)) {
1497
        gen_set_Rc0(ctx, cpu_gpr[rs]);
1498 1499
#if defined(TARGET_PPC64)
    } else {
1500 1501
        int prio = 0;

1502 1503 1504
        switch (rs) {
        case 1:
            /* Set process priority to low */
1505
            prio = 2;
1506 1507 1508
            break;
        case 6:
            /* Set process priority to medium-low */
1509
            prio = 3;
1510 1511 1512
            break;
        case 2:
            /* Set process priority to normal */
1513
            prio = 4;
1514
            break;
1515 1516
#if !defined(CONFIG_USER_ONLY)
        case 31:
A
aurel32 已提交
1517
            if (ctx->mem_idx > 0) {
1518
                /* Set process priority to very low */
1519
                prio = 1;
1520 1521 1522
            }
            break;
        case 5:
A
aurel32 已提交
1523
            if (ctx->mem_idx > 0) {
1524
                /* Set process priority to medium-hight */
1525
                prio = 5;
1526 1527 1528
            }
            break;
        case 3:
A
aurel32 已提交
1529
            if (ctx->mem_idx > 0) {
1530
                /* Set process priority to high */
1531
                prio = 6;
1532 1533 1534
            }
            break;
        case 7:
A
aurel32 已提交
1535
            if (ctx->mem_idx > 1) {
1536
                /* Set process priority to very high */
1537
                prio = 7;
1538 1539 1540
            }
            break;
#endif
1541 1542 1543 1544
        default:
            /* nop */
            break;
        }
1545
        if (prio) {
P
pbrook 已提交
1546
            TCGv t0 = tcg_temp_new();
1547
            gen_load_spr(t0, SPR_PPR);
1548 1549
            tcg_gen_andi_tl(t0, t0, ~0x001C000000000000ULL);
            tcg_gen_ori_tl(t0, t0, ((uint64_t)prio) << 50);
1550
            gen_store_spr(SPR_PPR, t0);
1551
            tcg_temp_free(t0);
1552
        }
1553
#endif
1554 1555
    }
}
B
bellard 已提交
1556
/* orc & orc. */
1557
GEN_LOGICAL2(orc, tcg_gen_orc_tl, 0x0C, PPC_INTEGER);
B
bellard 已提交
1558
/* xor & xor. */
1559 1560 1561
GEN_HANDLER(xor, 0x1F, 0x1C, 0x09, 0x00000000, PPC_INTEGER)
{
    /* Optimisation for "set to zero" case */
1562
    if (rS(ctx->opcode) != rB(ctx->opcode))
A
aurel32 已提交
1563
        tcg_gen_xor_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
1564 1565
    else
        tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
1566
    if (unlikely(Rc(ctx->opcode) != 0))
1567
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1568
}
B
bellard 已提交
1569 1570 1571
/* ori */
GEN_HANDLER(ori, 0x18, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
1572
    target_ulong uimm = UIMM(ctx->opcode);
B
bellard 已提交
1573

1574 1575
    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
        /* NOP */
1576
        /* XXX: should handle special NOPs for POWER series */
1577
        return;
1578
    }
1579
    tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm);
B
bellard 已提交
1580 1581 1582 1583
}
/* oris */
GEN_HANDLER(oris, 0x19, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
1584
    target_ulong uimm = UIMM(ctx->opcode);
B
bellard 已提交
1585

1586 1587 1588
    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
        /* NOP */
        return;
1589
    }
1590
    tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm << 16);
B
bellard 已提交
1591 1592 1593 1594
}
/* xori */
GEN_HANDLER(xori, 0x1A, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
1595
    target_ulong uimm = UIMM(ctx->opcode);
1596 1597 1598 1599 1600

    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
        /* NOP */
        return;
    }
1601
    tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm);
B
bellard 已提交
1602 1603 1604 1605
}
/* xoris */
GEN_HANDLER(xoris, 0x1B, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
1606
    target_ulong uimm = UIMM(ctx->opcode);
1607 1608 1609 1610 1611

    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
        /* NOP */
        return;
    }
1612
    tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm << 16);
B
bellard 已提交
1613
}
1614
/* popcntb : PowerPC 2.03 specification */
1615
GEN_HANDLER(popcntb, 0x1F, 0x03, 0x03, 0x0000F801, PPC_POPCNTB)
1616 1617 1618
{
#if defined(TARGET_PPC64)
    if (ctx->sf_mode)
P
pbrook 已提交
1619
        gen_helper_popcntb_64(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1620 1621
    else
#endif
P
pbrook 已提交
1622
        gen_helper_popcntb(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1623 1624 1625 1626
}

#if defined(TARGET_PPC64)
/* extsw & extsw. */
1627
GEN_LOGICAL1(extsw, tcg_gen_ext32s_tl, 0x1E, PPC_64B);
1628
/* cntlzd */
1629 1630
GEN_HANDLER(cntlzd, 0x1F, 0x1A, 0x01, 0x00000000, PPC_64B)
{
P
pbrook 已提交
1631
    gen_helper_cntlzd(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1632 1633 1634
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
}
1635 1636
#endif

B
bellard 已提交
1637 1638 1639 1640
/***                             Integer rotate                            ***/
/* rlwimi & rlwimi. */
GEN_HANDLER(rlwimi, 0x14, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
1641
    uint32_t mb, me, sh;
B
bellard 已提交
1642 1643 1644

    mb = MB(ctx->opcode);
    me = ME(ctx->opcode);
1645
    sh = SH(ctx->opcode);
1646 1647 1648 1649
    if (likely(sh == 0 && mb == 0 && me == 31)) {
        tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
    } else {
        target_ulong mask;
P
pbrook 已提交
1650 1651
        TCGv t1;
        TCGv t0 = tcg_temp_new();
1652
#if defined(TARGET_PPC64)
P
pbrook 已提交
1653 1654 1655 1656 1657
        TCGv_i32 t2 = tcg_temp_new_i32();
        tcg_gen_trunc_i64_i32(t2, cpu_gpr[rS(ctx->opcode)]);
        tcg_gen_rotli_i32(t2, t2, sh);
        tcg_gen_extu_i32_i64(t0, t2);
        tcg_temp_free_i32(t2);
1658 1659 1660
#else
        tcg_gen_rotli_i32(t0, cpu_gpr[rS(ctx->opcode)], sh);
#endif
1661
#if defined(TARGET_PPC64)
1662 1663
        mb += 32;
        me += 32;
1664
#endif
1665
        mask = MASK(mb, me);
P
pbrook 已提交
1666
        t1 = tcg_temp_new();
1667 1668 1669 1670 1671 1672
        tcg_gen_andi_tl(t0, t0, mask);
        tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], ~mask);
        tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
        tcg_temp_free(t0);
        tcg_temp_free(t1);
    }
1673
    if (unlikely(Rc(ctx->opcode) != 0))
1674
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
B
bellard 已提交
1675 1676 1677 1678 1679
}
/* rlwinm & rlwinm. */
GEN_HANDLER(rlwinm, 0x15, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
    uint32_t mb, me, sh;
1680

B
bellard 已提交
1681 1682 1683
    sh = SH(ctx->opcode);
    mb = MB(ctx->opcode);
    me = ME(ctx->opcode);
1684 1685 1686 1687 1688

    if (likely(mb == 0 && me == (31 - sh))) {
        if (likely(sh == 0)) {
            tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
        } else {
P
pbrook 已提交
1689
            TCGv t0 = tcg_temp_new();
1690 1691 1692 1693
            tcg_gen_ext32u_tl(t0, cpu_gpr[rS(ctx->opcode)]);
            tcg_gen_shli_tl(t0, t0, sh);
            tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], t0);
            tcg_temp_free(t0);
B
bellard 已提交
1694
        }
1695
    } else if (likely(sh != 0 && me == 31 && sh == (32 - mb))) {
P
pbrook 已提交
1696
        TCGv t0 = tcg_temp_new();
1697 1698 1699 1700 1701
        tcg_gen_ext32u_tl(t0, cpu_gpr[rS(ctx->opcode)]);
        tcg_gen_shri_tl(t0, t0, mb);
        tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], t0);
        tcg_temp_free(t0);
    } else {
P
pbrook 已提交
1702
        TCGv t0 = tcg_temp_new();
1703
#if defined(TARGET_PPC64)
P
pbrook 已提交
1704
        TCGv_i32 t1 = tcg_temp_new_i32();
1705 1706 1707
        tcg_gen_trunc_i64_i32(t1, cpu_gpr[rS(ctx->opcode)]);
        tcg_gen_rotli_i32(t1, t1, sh);
        tcg_gen_extu_i32_i64(t0, t1);
P
pbrook 已提交
1708
        tcg_temp_free_i32(t1);
1709 1710 1711
#else
        tcg_gen_rotli_i32(t0, cpu_gpr[rS(ctx->opcode)], sh);
#endif
1712
#if defined(TARGET_PPC64)
1713 1714
        mb += 32;
        me += 32;
1715
#endif
1716 1717 1718
        tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
        tcg_temp_free(t0);
    }
1719
    if (unlikely(Rc(ctx->opcode) != 0))
1720
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
B
bellard 已提交
1721 1722 1723 1724 1725
}
/* rlwnm & rlwnm. */
GEN_HANDLER(rlwnm, 0x17, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
    uint32_t mb, me;
1726 1727
    TCGv t0;
#if defined(TARGET_PPC64)
P
pbrook 已提交
1728
    TCGv_i32 t1, t2;
1729
#endif
B
bellard 已提交
1730 1731 1732

    mb = MB(ctx->opcode);
    me = ME(ctx->opcode);
P
pbrook 已提交
1733
    t0 = tcg_temp_new();
1734
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1f);
1735
#if defined(TARGET_PPC64)
P
pbrook 已提交
1736 1737
    t1 = tcg_temp_new_i32();
    t2 = tcg_temp_new_i32();
1738 1739 1740 1741
    tcg_gen_trunc_i64_i32(t1, cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_trunc_i64_i32(t2, t0);
    tcg_gen_rotl_i32(t1, t1, t2);
    tcg_gen_extu_i32_i64(t0, t1);
P
pbrook 已提交
1742 1743
    tcg_temp_free_i32(t1);
    tcg_temp_free_i32(t2);
1744 1745 1746
#else
    tcg_gen_rotl_i32(t0, cpu_gpr[rS(ctx->opcode)], t0);
#endif
1747 1748 1749 1750 1751
    if (unlikely(mb != 0 || me != 31)) {
#if defined(TARGET_PPC64)
        mb += 32;
        me += 32;
#endif
1752
        tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
1753
    } else {
1754
        tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
B
bellard 已提交
1755
    }
1756
    tcg_temp_free(t0);
1757
    if (unlikely(Rc(ctx->opcode) != 0))
1758
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
B
bellard 已提交
1759 1760
}

1761 1762
#if defined(TARGET_PPC64)
#define GEN_PPC64_R2(name, opc1, opc2)                                        \
1763
GEN_HANDLER2(name##0, stringify(name), opc1, opc2, 0xFF, 0x00000000, PPC_64B) \
1764 1765 1766
{                                                                             \
    gen_##name(ctx, 0);                                                       \
}                                                                             \
1767 1768
GEN_HANDLER2(name##1, stringify(name), opc1, opc2 | 0x10, 0xFF, 0x00000000,   \
             PPC_64B)                                                         \
1769 1770 1771 1772
{                                                                             \
    gen_##name(ctx, 1);                                                       \
}
#define GEN_PPC64_R4(name, opc1, opc2)                                        \
1773
GEN_HANDLER2(name##0, stringify(name), opc1, opc2, 0xFF, 0x00000000, PPC_64B) \
1774 1775 1776
{                                                                             \
    gen_##name(ctx, 0, 0);                                                    \
}                                                                             \
1777 1778
GEN_HANDLER2(name##1, stringify(name), opc1, opc2 | 0x01, 0xFF, 0x00000000,   \
             PPC_64B)                                                         \
1779 1780 1781
{                                                                             \
    gen_##name(ctx, 0, 1);                                                    \
}                                                                             \
1782 1783
GEN_HANDLER2(name##2, stringify(name), opc1, opc2 | 0x10, 0xFF, 0x00000000,   \
             PPC_64B)                                                         \
1784 1785 1786
{                                                                             \
    gen_##name(ctx, 1, 0);                                                    \
}                                                                             \
1787 1788
GEN_HANDLER2(name##3, stringify(name), opc1, opc2 | 0x11, 0xFF, 0x00000000,   \
             PPC_64B)                                                         \
1789 1790 1791
{                                                                             \
    gen_##name(ctx, 1, 1);                                                    \
}
J
j_mayer 已提交
1792

1793 1794
static always_inline void gen_rldinm (DisasContext *ctx, uint32_t mb,
                                      uint32_t me, uint32_t sh)
J
j_mayer 已提交
1795
{
1796 1797 1798 1799 1800
    if (likely(sh != 0 && mb == 0 && me == (63 - sh))) {
        tcg_gen_shli_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], sh);
    } else if (likely(sh != 0 && me == 63 && sh == (64 - mb))) {
        tcg_gen_shri_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], mb);
    } else {
P
pbrook 已提交
1801
        TCGv t0 = tcg_temp_new();
1802
        tcg_gen_rotli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
1803
        if (likely(mb == 0 && me == 63)) {
1804
            tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
1805 1806
        } else {
            tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
J
j_mayer 已提交
1807
        }
1808
        tcg_temp_free(t0);
J
j_mayer 已提交
1809 1810
    }
    if (unlikely(Rc(ctx->opcode) != 0))
1811
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
J
j_mayer 已提交
1812
}
1813
/* rldicl - rldicl. */
1814
static always_inline void gen_rldicl (DisasContext *ctx, int mbn, int shn)
1815
{
J
j_mayer 已提交
1816
    uint32_t sh, mb;
1817

J
j_mayer 已提交
1818 1819
    sh = SH(ctx->opcode) | (shn << 5);
    mb = MB(ctx->opcode) | (mbn << 5);
J
j_mayer 已提交
1820
    gen_rldinm(ctx, mb, 63, sh);
1821
}
J
j_mayer 已提交
1822
GEN_PPC64_R4(rldicl, 0x1E, 0x00);
1823
/* rldicr - rldicr. */
1824
static always_inline void gen_rldicr (DisasContext *ctx, int men, int shn)
1825
{
J
j_mayer 已提交
1826
    uint32_t sh, me;
1827

J
j_mayer 已提交
1828 1829
    sh = SH(ctx->opcode) | (shn << 5);
    me = MB(ctx->opcode) | (men << 5);
J
j_mayer 已提交
1830
    gen_rldinm(ctx, 0, me, sh);
1831
}
J
j_mayer 已提交
1832
GEN_PPC64_R4(rldicr, 0x1E, 0x02);
1833
/* rldic - rldic. */
1834
static always_inline void gen_rldic (DisasContext *ctx, int mbn, int shn)
1835
{
J
j_mayer 已提交
1836
    uint32_t sh, mb;
1837

J
j_mayer 已提交
1838 1839
    sh = SH(ctx->opcode) | (shn << 5);
    mb = MB(ctx->opcode) | (mbn << 5);
J
j_mayer 已提交
1840 1841 1842 1843
    gen_rldinm(ctx, mb, 63 - sh, sh);
}
GEN_PPC64_R4(rldic, 0x1E, 0x04);

1844 1845
static always_inline void gen_rldnm (DisasContext *ctx, uint32_t mb,
                                     uint32_t me)
J
j_mayer 已提交
1846
{
1847
    TCGv t0;
1848 1849 1850

    mb = MB(ctx->opcode);
    me = ME(ctx->opcode);
P
pbrook 已提交
1851
    t0 = tcg_temp_new();
1852
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3f);
1853
    tcg_gen_rotl_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
J
j_mayer 已提交
1854
    if (unlikely(mb != 0 || me != 63)) {
1855 1856 1857 1858 1859
        tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
    } else {
        tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
    }
    tcg_temp_free(t0);
J
j_mayer 已提交
1860
    if (unlikely(Rc(ctx->opcode) != 0))
1861
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1862
}
J
j_mayer 已提交
1863

1864
/* rldcl - rldcl. */
1865
static always_inline void gen_rldcl (DisasContext *ctx, int mbn)
1866
{
J
j_mayer 已提交
1867
    uint32_t mb;
1868

J
j_mayer 已提交
1869
    mb = MB(ctx->opcode) | (mbn << 5);
J
j_mayer 已提交
1870
    gen_rldnm(ctx, mb, 63);
1871
}
1872
GEN_PPC64_R2(rldcl, 0x1E, 0x08);
1873
/* rldcr - rldcr. */
1874
static always_inline void gen_rldcr (DisasContext *ctx, int men)
1875
{
J
j_mayer 已提交
1876
    uint32_t me;
1877

J
j_mayer 已提交
1878
    me = MB(ctx->opcode) | (men << 5);
J
j_mayer 已提交
1879
    gen_rldnm(ctx, 0, me);
1880
}
1881
GEN_PPC64_R2(rldcr, 0x1E, 0x09);
1882
/* rldimi - rldimi. */
1883
static always_inline void gen_rldimi (DisasContext *ctx, int mbn, int shn)
1884
{
1885
    uint32_t sh, mb, me;
1886

J
j_mayer 已提交
1887 1888
    sh = SH(ctx->opcode) | (shn << 5);
    mb = MB(ctx->opcode) | (mbn << 5);
1889
    me = 63 - sh;
1890 1891 1892 1893 1894 1895
    if (unlikely(sh == 0 && mb == 0)) {
        tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
    } else {
        TCGv t0, t1;
        target_ulong mask;

P
pbrook 已提交
1896
        t0 = tcg_temp_new();
1897
        tcg_gen_rotli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
P
pbrook 已提交
1898
        t1 = tcg_temp_new();
1899 1900 1901 1902 1903 1904
        mask = MASK(mb, me);
        tcg_gen_andi_tl(t0, t0, mask);
        tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], ~mask);
        tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
        tcg_temp_free(t0);
        tcg_temp_free(t1);
J
j_mayer 已提交
1905 1906
    }
    if (unlikely(Rc(ctx->opcode) != 0))
1907
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1908
}
1909
GEN_PPC64_R4(rldimi, 0x1E, 0x06);
1910 1911
#endif

B
bellard 已提交
1912 1913
/***                             Integer shift                             ***/
/* slw & slw. */
1914 1915
GEN_HANDLER(slw, 0x1F, 0x18, 0x00, 0x00000000, PPC_INTEGER)
{
1916
    TCGv t0;
1917 1918 1919 1920
    int l1, l2;
    l1 = gen_new_label();
    l2 = gen_new_label();

P
pbrook 已提交
1921
    t0 = tcg_temp_local_new();
A
aurel32 已提交
1922 1923
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3f);
    tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0x20, l1);
1924 1925 1926
    tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
    tcg_gen_br(l2);
    gen_set_label(l1);
1927
    tcg_gen_shl_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], t0);
1928 1929
    tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    gen_set_label(l2);
1930
    tcg_temp_free(t0);
1931 1932 1933
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
}
B
bellard 已提交
1934
/* sraw & sraw. */
1935 1936
GEN_HANDLER(sraw, 0x1F, 0x18, 0x18, 0x00000000, PPC_INTEGER)
{
P
pbrook 已提交
1937 1938
    gen_helper_sraw(cpu_gpr[rA(ctx->opcode)],
                    cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
1939 1940 1941
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
}
B
bellard 已提交
1942 1943 1944
/* srawi & srawi. */
GEN_HANDLER(srawi, 0x1F, 0x18, 0x19, 0x00000000, PPC_INTEGER)
{
1945 1946 1947
    int sh = SH(ctx->opcode);
    if (sh != 0) {
        int l1, l2;
1948
        TCGv t0;
1949 1950
        l1 = gen_new_label();
        l2 = gen_new_label();
P
pbrook 已提交
1951
        t0 = tcg_temp_local_new();
1952 1953 1954 1955
        tcg_gen_ext32s_tl(t0, cpu_gpr[rS(ctx->opcode)]);
        tcg_gen_brcondi_tl(TCG_COND_GE, t0, 0, l1);
        tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1ULL << sh) - 1);
        tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
1956
        tcg_gen_ori_tl(cpu_xer, cpu_xer, 1 << XER_CA);
1957 1958
        tcg_gen_br(l2);
        gen_set_label(l1);
1959
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
1960
        gen_set_label(l2);
1961 1962 1963
        tcg_gen_ext32s_tl(t0, cpu_gpr[rS(ctx->opcode)]);
        tcg_gen_sari_tl(cpu_gpr[rA(ctx->opcode)], t0, sh);
        tcg_temp_free(t0);
1964 1965
    } else {
        tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1966
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
1967
    }
1968
    if (unlikely(Rc(ctx->opcode) != 0))
1969
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
B
bellard 已提交
1970 1971
}
/* srw & srw. */
1972 1973
GEN_HANDLER(srw, 0x1F, 0x18, 0x10, 0x00000000, PPC_INTEGER)
{
1974
    TCGv t0, t1;
1975 1976 1977
    int l1, l2;
    l1 = gen_new_label();
    l2 = gen_new_label();
1978

P
pbrook 已提交
1979
    t0 = tcg_temp_local_new();
A
aurel32 已提交
1980 1981
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3f);
    tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0x20, l1);
1982 1983 1984
    tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
    tcg_gen_br(l2);
    gen_set_label(l1);
P
pbrook 已提交
1985
    t1 = tcg_temp_new();
1986 1987 1988
    tcg_gen_ext32u_tl(t1, cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_shr_tl(cpu_gpr[rA(ctx->opcode)], t1, t0);
    tcg_temp_free(t1);
1989
    gen_set_label(l2);
1990
    tcg_temp_free(t0);
1991 1992 1993
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
}
1994 1995
#if defined(TARGET_PPC64)
/* sld & sld. */
1996 1997
GEN_HANDLER(sld, 0x1F, 0x1B, 0x00, 0x00000000, PPC_64B)
{
1998
    TCGv t0;
1999 2000 2001 2002
    int l1, l2;
    l1 = gen_new_label();
    l2 = gen_new_label();

P
pbrook 已提交
2003
    t0 = tcg_temp_local_new();
A
aurel32 已提交
2004 2005
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x7f);
    tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0x40, l1);
2006 2007 2008
    tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
    tcg_gen_br(l2);
    gen_set_label(l1);
2009
    tcg_gen_shl_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], t0);
2010
    gen_set_label(l2);
2011
    tcg_temp_free(t0);
2012 2013 2014
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
}
2015
/* srad & srad. */
2016 2017
GEN_HANDLER(srad, 0x1F, 0x1A, 0x18, 0x00000000, PPC_64B)
{
P
pbrook 已提交
2018 2019
    gen_helper_srad(cpu_gpr[rA(ctx->opcode)],
                    cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
2020 2021 2022
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
}
2023
/* sradi & sradi. */
2024
static always_inline void gen_sradi (DisasContext *ctx, int n)
2025
{
2026
    int sh = SH(ctx->opcode) + (n << 5);
2027
    if (sh != 0) {
2028
        int l1, l2;
2029
        TCGv t0;
2030 2031
        l1 = gen_new_label();
        l2 = gen_new_label();
P
pbrook 已提交
2032
        t0 = tcg_temp_local_new();
2033
        tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rS(ctx->opcode)], 0, l1);
2034 2035
        tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1ULL << sh) - 1);
        tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
2036
        tcg_gen_ori_tl(cpu_xer, cpu_xer, 1 << XER_CA);
2037 2038
        tcg_gen_br(l2);
        gen_set_label(l1);
2039
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
2040
        gen_set_label(l2);
2041
        tcg_temp_free(t0);
2042 2043 2044
        tcg_gen_sari_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], sh);
    } else {
        tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
2045
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
2046 2047
    }
    if (unlikely(Rc(ctx->opcode) != 0))
2048
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2049
}
2050
GEN_HANDLER2(sradi0, "sradi", 0x1F, 0x1A, 0x19, 0x00000000, PPC_64B)
2051 2052 2053
{
    gen_sradi(ctx, 0);
}
2054
GEN_HANDLER2(sradi1, "sradi", 0x1F, 0x1B, 0x19, 0x00000000, PPC_64B)
2055 2056 2057 2058
{
    gen_sradi(ctx, 1);
}
/* srd & srd. */
2059 2060
GEN_HANDLER(srd, 0x1F, 0x1B, 0x10, 0x00000000, PPC_64B)
{
2061
    TCGv t0;
2062 2063 2064 2065
    int l1, l2;
    l1 = gen_new_label();
    l2 = gen_new_label();

P
pbrook 已提交
2066
    t0 = tcg_temp_local_new();
A
aurel32 已提交
2067 2068
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x7f);
    tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0x40, l1);
2069 2070 2071
    tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
    tcg_gen_br(l2);
    gen_set_label(l1);
2072
    tcg_gen_shr_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], t0);
2073
    gen_set_label(l2);
2074
    tcg_temp_free(t0);
2075 2076 2077
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
}
2078
#endif
B
bellard 已提交
2079 2080

/***                       Floating-Point arithmetic                       ***/
2081
#define _GEN_FLOAT_ACB(name, op, op1, op2, isfloat, set_fprf, type)           \
2082
GEN_HANDLER(f##name, op1, op2, 0xFF, 0x00000000, type)                        \
2083
{                                                                             \
2084
    if (unlikely(!ctx->fpu_enabled)) {                                        \
A
aurel32 已提交
2085
        gen_exception(ctx, POWERPC_EXCP_FPU);                                 \
B
bellard 已提交
2086 2087
        return;                                                               \
    }                                                                         \
2088 2089
    /* NIP cannot be restored if the memory exception comes from an helper */ \
    gen_update_nip(ctx, ctx->nip - 4);                                        \
2090
    gen_reset_fpstatus();                                                     \
A
aurel32 已提交
2091 2092
    gen_helper_f##op(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rA(ctx->opcode)],      \
                     cpu_fpr[rC(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);     \
2093
    if (isfloat) {                                                            \
A
aurel32 已提交
2094
        gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]);  \
2095
    }                                                                         \
A
aurel32 已提交
2096 2097
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], set_fprf,                      \
                     Rc(ctx->opcode) != 0);                                   \
2098 2099
}

2100 2101 2102
#define GEN_FLOAT_ACB(name, op2, set_fprf, type)                              \
_GEN_FLOAT_ACB(name, name, 0x3F, op2, 0, set_fprf, type);                     \
_GEN_FLOAT_ACB(name##s, name, 0x3B, op2, 1, set_fprf, type);
2103

2104 2105
#define _GEN_FLOAT_AB(name, op, op1, op2, inval, isfloat, set_fprf, type)     \
GEN_HANDLER(f##name, op1, op2, 0xFF, inval, type)                             \
2106
{                                                                             \
2107
    if (unlikely(!ctx->fpu_enabled)) {                                        \
A
aurel32 已提交
2108
        gen_exception(ctx, POWERPC_EXCP_FPU);                                 \
B
bellard 已提交
2109 2110
        return;                                                               \
    }                                                                         \
2111 2112
    /* NIP cannot be restored if the memory exception comes from an helper */ \
    gen_update_nip(ctx, ctx->nip - 4);                                        \
2113
    gen_reset_fpstatus();                                                     \
A
aurel32 已提交
2114 2115
    gen_helper_f##op(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rA(ctx->opcode)],      \
                     cpu_fpr[rB(ctx->opcode)]);                               \
2116
    if (isfloat) {                                                            \
A
aurel32 已提交
2117
        gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]);  \
2118
    }                                                                         \
A
aurel32 已提交
2119 2120
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)],                                \
                     set_fprf, Rc(ctx->opcode) != 0);                         \
2121
}
2122 2123 2124
#define GEN_FLOAT_AB(name, op2, inval, set_fprf, type)                        \
_GEN_FLOAT_AB(name, name, 0x3F, op2, inval, 0, set_fprf, type);               \
_GEN_FLOAT_AB(name##s, name, 0x3B, op2, inval, 1, set_fprf, type);
2125

2126 2127
#define _GEN_FLOAT_AC(name, op, op1, op2, inval, isfloat, set_fprf, type)     \
GEN_HANDLER(f##name, op1, op2, 0xFF, inval, type)                             \
2128
{                                                                             \
2129
    if (unlikely(!ctx->fpu_enabled)) {                                        \
A
aurel32 已提交
2130
        gen_exception(ctx, POWERPC_EXCP_FPU);                                 \
B
bellard 已提交
2131 2132
        return;                                                               \
    }                                                                         \
2133 2134
    /* NIP cannot be restored if the memory exception comes from an helper */ \
    gen_update_nip(ctx, ctx->nip - 4);                                        \
2135
    gen_reset_fpstatus();                                                     \
A
aurel32 已提交
2136 2137
    gen_helper_f##op(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rA(ctx->opcode)],      \
                       cpu_fpr[rC(ctx->opcode)]);                             \
2138
    if (isfloat) {                                                            \
A
aurel32 已提交
2139
        gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]);  \
2140
    }                                                                         \
A
aurel32 已提交
2141 2142
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)],                                \
                     set_fprf, Rc(ctx->opcode) != 0);                         \
2143
}
2144 2145 2146
#define GEN_FLOAT_AC(name, op2, inval, set_fprf, type)                        \
_GEN_FLOAT_AC(name, name, 0x3F, op2, inval, 0, set_fprf, type);               \
_GEN_FLOAT_AC(name##s, name, 0x3B, op2, inval, 1, set_fprf, type);
2147

2148
#define GEN_FLOAT_B(name, op2, op3, set_fprf, type)                           \
2149
GEN_HANDLER(f##name, 0x3F, op2, op3, 0x001F0000, type)                        \
2150
{                                                                             \
2151
    if (unlikely(!ctx->fpu_enabled)) {                                        \
A
aurel32 已提交
2152
        gen_exception(ctx, POWERPC_EXCP_FPU);                                 \
B
bellard 已提交
2153 2154
        return;                                                               \
    }                                                                         \
2155 2156
    /* NIP cannot be restored if the memory exception comes from an helper */ \
    gen_update_nip(ctx, ctx->nip - 4);                                        \
2157
    gen_reset_fpstatus();                                                     \
A
aurel32 已提交
2158 2159 2160
    gen_helper_f##name(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);   \
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)],                                \
                     set_fprf, Rc(ctx->opcode) != 0);                         \
B
bellard 已提交
2161 2162
}

2163
#define GEN_FLOAT_BS(name, op1, op2, set_fprf, type)                          \
2164
GEN_HANDLER(f##name, op1, op2, 0xFF, 0x001F07C0, type)                        \
2165
{                                                                             \
2166
    if (unlikely(!ctx->fpu_enabled)) {                                        \
A
aurel32 已提交
2167
        gen_exception(ctx, POWERPC_EXCP_FPU);                                 \
B
bellard 已提交
2168 2169
        return;                                                               \
    }                                                                         \
2170 2171
    /* NIP cannot be restored if the memory exception comes from an helper */ \
    gen_update_nip(ctx, ctx->nip - 4);                                        \
2172
    gen_reset_fpstatus();                                                     \
A
aurel32 已提交
2173 2174 2175
    gen_helper_f##name(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);   \
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)],                                \
                     set_fprf, Rc(ctx->opcode) != 0);                         \
B
bellard 已提交
2176 2177
}

2178
/* fadd - fadds */
2179
GEN_FLOAT_AB(add, 0x15, 0x000007C0, 1, PPC_FLOAT);
2180
/* fdiv - fdivs */
2181
GEN_FLOAT_AB(div, 0x12, 0x000007C0, 1, PPC_FLOAT);
2182
/* fmul - fmuls */
2183
GEN_FLOAT_AC(mul, 0x19, 0x0000F800, 1, PPC_FLOAT);
B
bellard 已提交
2184

2185
/* fre */
2186
GEN_FLOAT_BS(re, 0x3F, 0x18, 1, PPC_FLOAT_EXT);
2187

2188
/* fres */
2189
GEN_FLOAT_BS(res, 0x3B, 0x18, 1, PPC_FLOAT_FRES);
B
bellard 已提交
2190

2191
/* frsqrte */
2192 2193 2194
GEN_FLOAT_BS(rsqrte, 0x3F, 0x1A, 1, PPC_FLOAT_FRSQRTE);

/* frsqrtes */
A
aurel32 已提交
2195
GEN_HANDLER(frsqrtes, 0x3B, 0x1A, 0xFF, 0x001F07C0, PPC_FLOAT_FRSQRTES)
2196
{
A
aurel32 已提交
2197
    if (unlikely(!ctx->fpu_enabled)) {
A
aurel32 已提交
2198
        gen_exception(ctx, POWERPC_EXCP_FPU);
A
aurel32 已提交
2199 2200
        return;
    }
2201 2202
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
A
aurel32 已提交
2203 2204 2205 2206
    gen_reset_fpstatus();
    gen_helper_frsqrte(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
    gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]);
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 1, Rc(ctx->opcode) != 0);
2207
}
B
bellard 已提交
2208

2209
/* fsel */
2210
_GEN_FLOAT_ACB(sel, sel, 0x3F, 0x17, 0, 0, PPC_FLOAT_FSEL);
2211
/* fsub - fsubs */
2212
GEN_FLOAT_AB(sub, 0x14, 0x000007C0, 1, PPC_FLOAT);
B
bellard 已提交
2213 2214
/* Optional: */
/* fsqrt */
2215
GEN_HANDLER(fsqrt, 0x3F, 0x16, 0xFF, 0x001F07C0, PPC_FLOAT_FSQRT)
2216
{
2217
    if (unlikely(!ctx->fpu_enabled)) {
A
aurel32 已提交
2218
        gen_exception(ctx, POWERPC_EXCP_FPU);
2219 2220
        return;
    }
2221 2222
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
2223
    gen_reset_fpstatus();
A
aurel32 已提交
2224 2225
    gen_helper_fsqrt(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 1, Rc(ctx->opcode) != 0);
2226
}
B
bellard 已提交
2227

2228
GEN_HANDLER(fsqrts, 0x3B, 0x16, 0xFF, 0x001F07C0, PPC_FLOAT_FSQRT)
B
bellard 已提交
2229
{
2230
    if (unlikely(!ctx->fpu_enabled)) {
A
aurel32 已提交
2231
        gen_exception(ctx, POWERPC_EXCP_FPU);
B
bellard 已提交
2232 2233
        return;
    }
2234 2235
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
2236
    gen_reset_fpstatus();
A
aurel32 已提交
2237 2238 2239
    gen_helper_fsqrt(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
    gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]);
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 1, Rc(ctx->opcode) != 0);
B
bellard 已提交
2240 2241 2242
}

/***                     Floating-Point multiply-and-add                   ***/
2243
/* fmadd - fmadds */
2244
GEN_FLOAT_ACB(madd, 0x1D, 1, PPC_FLOAT);
2245
/* fmsub - fmsubs */
2246
GEN_FLOAT_ACB(msub, 0x1C, 1, PPC_FLOAT);
2247
/* fnmadd - fnmadds */
2248
GEN_FLOAT_ACB(nmadd, 0x1F, 1, PPC_FLOAT);
2249
/* fnmsub - fnmsubs */
2250
GEN_FLOAT_ACB(nmsub, 0x1E, 1, PPC_FLOAT);
B
bellard 已提交
2251 2252 2253

/***                     Floating-Point round & convert                    ***/
/* fctiw */
2254
GEN_FLOAT_B(ctiw, 0x0E, 0x00, 0, PPC_FLOAT);
B
bellard 已提交
2255
/* fctiwz */
2256
GEN_FLOAT_B(ctiwz, 0x0F, 0x00, 0, PPC_FLOAT);
B
bellard 已提交
2257
/* frsp */
2258
GEN_FLOAT_B(rsp, 0x0C, 0x00, 1, PPC_FLOAT);
J
j_mayer 已提交
2259 2260
#if defined(TARGET_PPC64)
/* fcfid */
2261
GEN_FLOAT_B(cfid, 0x0E, 0x1A, 1, PPC_64B);
J
j_mayer 已提交
2262
/* fctid */
2263
GEN_FLOAT_B(ctid, 0x0E, 0x19, 0, PPC_64B);
J
j_mayer 已提交
2264
/* fctidz */
2265
GEN_FLOAT_B(ctidz, 0x0F, 0x19, 0, PPC_64B);
J
j_mayer 已提交
2266
#endif
B
bellard 已提交
2267

2268
/* frin */
2269
GEN_FLOAT_B(rin, 0x08, 0x0C, 1, PPC_FLOAT_EXT);
2270
/* friz */
2271
GEN_FLOAT_B(riz, 0x08, 0x0D, 1, PPC_FLOAT_EXT);
2272
/* frip */
2273
GEN_FLOAT_B(rip, 0x08, 0x0E, 1, PPC_FLOAT_EXT);
2274
/* frim */
2275
GEN_FLOAT_B(rim, 0x08, 0x0F, 1, PPC_FLOAT_EXT);
2276

B
bellard 已提交
2277 2278
/***                         Floating-Point compare                        ***/
/* fcmpo */
2279
GEN_HANDLER(fcmpo, 0x3F, 0x00, 0x01, 0x00600001, PPC_FLOAT)
B
bellard 已提交
2280
{
A
aurel32 已提交
2281
    TCGv_i32 crf;
2282
    if (unlikely(!ctx->fpu_enabled)) {
A
aurel32 已提交
2283
        gen_exception(ctx, POWERPC_EXCP_FPU);
B
bellard 已提交
2284 2285
        return;
    }
2286 2287
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
2288
    gen_reset_fpstatus();
A
aurel32 已提交
2289 2290
    crf = tcg_const_i32(crfD(ctx->opcode));
    gen_helper_fcmpo(cpu_fpr[rA(ctx->opcode)], cpu_fpr[rB(ctx->opcode)], crf);
A
aurel32 已提交
2291
    tcg_temp_free_i32(crf);
A
aurel32 已提交
2292
    gen_helper_float_check_status();
B
bellard 已提交
2293 2294 2295
}

/* fcmpu */
2296
GEN_HANDLER(fcmpu, 0x3F, 0x00, 0x00, 0x00600001, PPC_FLOAT)
B
bellard 已提交
2297
{
A
aurel32 已提交
2298
    TCGv_i32 crf;
2299
    if (unlikely(!ctx->fpu_enabled)) {
A
aurel32 已提交
2300
        gen_exception(ctx, POWERPC_EXCP_FPU);
B
bellard 已提交
2301 2302
        return;
    }
2303 2304
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
2305
    gen_reset_fpstatus();
A
aurel32 已提交
2306 2307
    crf = tcg_const_i32(crfD(ctx->opcode));
    gen_helper_fcmpu(cpu_fpr[rA(ctx->opcode)], cpu_fpr[rB(ctx->opcode)], crf);
A
aurel32 已提交
2308
    tcg_temp_free_i32(crf);
A
aurel32 已提交
2309
    gen_helper_float_check_status();
B
bellard 已提交
2310 2311
}

2312 2313
/***                         Floating-point move                           ***/
/* fabs */
2314 2315
/* XXX: beware that fabs never checks for NaNs nor update FPSCR */
GEN_FLOAT_B(abs, 0x08, 0x08, 0, PPC_FLOAT);
2316 2317

/* fmr  - fmr. */
2318
/* XXX: beware that fmr never checks for NaNs nor update FPSCR */
2319 2320
GEN_HANDLER(fmr, 0x3F, 0x08, 0x02, 0x001F0000, PPC_FLOAT)
{
2321
    if (unlikely(!ctx->fpu_enabled)) {
A
aurel32 已提交
2322
        gen_exception(ctx, POWERPC_EXCP_FPU);
B
bellard 已提交
2323 2324
        return;
    }
A
aurel32 已提交
2325 2326
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 0, Rc(ctx->opcode) != 0);
2327 2328 2329
}

/* fnabs */
2330 2331
/* XXX: beware that fnabs never checks for NaNs nor update FPSCR */
GEN_FLOAT_B(nabs, 0x08, 0x04, 0, PPC_FLOAT);
2332
/* fneg */
2333 2334
/* XXX: beware that fneg never checks for NaNs nor update FPSCR */
GEN_FLOAT_B(neg, 0x08, 0x01, 0, PPC_FLOAT);
2335

B
bellard 已提交
2336 2337 2338 2339
/***                  Floating-Point status & ctrl register                ***/
/* mcrfs */
GEN_HANDLER(mcrfs, 0x3F, 0x00, 0x02, 0x0063F801, PPC_FLOAT)
{
2340 2341
    int bfa;

2342
    if (unlikely(!ctx->fpu_enabled)) {
A
aurel32 已提交
2343
        gen_exception(ctx, POWERPC_EXCP_FPU);
B
bellard 已提交
2344 2345
        return;
    }
2346
    bfa = 4 * (7 - crfS(ctx->opcode));
2347 2348
    tcg_gen_shri_i32(cpu_crf[crfD(ctx->opcode)], cpu_fpscr, bfa);
    tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)], 0xf);
A
aurel32 已提交
2349
    tcg_gen_andi_i32(cpu_fpscr, cpu_fpscr, ~(0xF << bfa));
B
bellard 已提交
2350 2351 2352 2353 2354
}

/* mffs */
GEN_HANDLER(mffs, 0x3F, 0x07, 0x12, 0x001FF800, PPC_FLOAT)
{
2355
    if (unlikely(!ctx->fpu_enabled)) {
A
aurel32 已提交
2356
        gen_exception(ctx, POWERPC_EXCP_FPU);
B
bellard 已提交
2357 2358
        return;
    }
2359
    gen_reset_fpstatus();
A
aurel32 已提交
2360 2361
    tcg_gen_extu_i32_i64(cpu_fpr[rD(ctx->opcode)], cpu_fpscr);
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 0, Rc(ctx->opcode) != 0);
B
bellard 已提交
2362 2363 2364 2365 2366
}

/* mtfsb0 */
GEN_HANDLER(mtfsb0, 0x3F, 0x06, 0x02, 0x001FF800, PPC_FLOAT)
{
B
bellard 已提交
2367
    uint8_t crb;
2368

2369
    if (unlikely(!ctx->fpu_enabled)) {
A
aurel32 已提交
2370
        gen_exception(ctx, POWERPC_EXCP_FPU);
B
bellard 已提交
2371 2372
        return;
    }
A
aurel32 已提交
2373
    crb = 31 - crbD(ctx->opcode);
2374
    gen_reset_fpstatus();
A
aurel32 已提交
2375
    if (likely(crb != FPSCR_FEX && crb != FPSCR_VX)) {
2376 2377 2378 2379
        TCGv_i32 t0;
        /* NIP cannot be restored if the memory exception comes from an helper */
        gen_update_nip(ctx, ctx->nip - 4);
        t0 = tcg_const_i32(crb);
A
aurel32 已提交
2380 2381 2382
        gen_helper_fpscr_clrbit(t0);
        tcg_temp_free_i32(t0);
    }
2383
    if (unlikely(Rc(ctx->opcode) != 0)) {
2384
        tcg_gen_shri_i32(cpu_crf[1], cpu_fpscr, FPSCR_OX);
2385
    }
B
bellard 已提交
2386 2387 2388 2389 2390
}

/* mtfsb1 */
GEN_HANDLER(mtfsb1, 0x3F, 0x06, 0x01, 0x001FF800, PPC_FLOAT)
{
B
bellard 已提交
2391
    uint8_t crb;
2392

2393
    if (unlikely(!ctx->fpu_enabled)) {
A
aurel32 已提交
2394
        gen_exception(ctx, POWERPC_EXCP_FPU);
B
bellard 已提交
2395 2396
        return;
    }
A
aurel32 已提交
2397
    crb = 31 - crbD(ctx->opcode);
2398 2399
    gen_reset_fpstatus();
    /* XXX: we pretend we can only do IEEE floating-point computations */
A
aurel32 已提交
2400
    if (likely(crb != FPSCR_FEX && crb != FPSCR_VX && crb != FPSCR_NI)) {
2401 2402 2403 2404
        TCGv_i32 t0;
        /* NIP cannot be restored if the memory exception comes from an helper */
        gen_update_nip(ctx, ctx->nip - 4);
        t0 = tcg_const_i32(crb);
A
aurel32 已提交
2405
        gen_helper_fpscr_setbit(t0);
2406
        tcg_temp_free_i32(t0);
A
aurel32 已提交
2407
    }
2408
    if (unlikely(Rc(ctx->opcode) != 0)) {
2409
        tcg_gen_shri_i32(cpu_crf[1], cpu_fpscr, FPSCR_OX);
2410 2411
    }
    /* We can raise a differed exception */
A
aurel32 已提交
2412
    gen_helper_float_check_status();
B
bellard 已提交
2413 2414 2415 2416 2417
}

/* mtfsf */
GEN_HANDLER(mtfsf, 0x3F, 0x07, 0x16, 0x02010000, PPC_FLOAT)
{
2418
    TCGv_i32 t0;
A
aurel32 已提交
2419

2420
    if (unlikely(!ctx->fpu_enabled)) {
A
aurel32 已提交
2421
        gen_exception(ctx, POWERPC_EXCP_FPU);
B
bellard 已提交
2422 2423
        return;
    }
2424 2425
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
2426
    gen_reset_fpstatus();
A
aurel32 已提交
2427 2428
    t0 = tcg_const_i32(FM(ctx->opcode));
    gen_helper_store_fpscr(cpu_fpr[rB(ctx->opcode)], t0);
2429
    tcg_temp_free_i32(t0);
2430
    if (unlikely(Rc(ctx->opcode) != 0)) {
2431
        tcg_gen_shri_i32(cpu_crf[1], cpu_fpscr, FPSCR_OX);
2432 2433
    }
    /* We can raise a differed exception */
A
aurel32 已提交
2434
    gen_helper_float_check_status();
B
bellard 已提交
2435 2436 2437 2438 2439
}

/* mtfsfi */
GEN_HANDLER(mtfsfi, 0x3F, 0x06, 0x04, 0x006f0800, PPC_FLOAT)
{
2440
    int bf, sh;
2441 2442
    TCGv_i64 t0;
    TCGv_i32 t1;
2443

2444
    if (unlikely(!ctx->fpu_enabled)) {
A
aurel32 已提交
2445
        gen_exception(ctx, POWERPC_EXCP_FPU);
B
bellard 已提交
2446 2447
        return;
    }
2448 2449
    bf = crbD(ctx->opcode) >> 2;
    sh = 7 - bf;
2450 2451
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
2452
    gen_reset_fpstatus();
2453
    t0 = tcg_const_i64(FPIMM(ctx->opcode) << (4 * sh));
A
aurel32 已提交
2454 2455
    t1 = tcg_const_i32(1 << sh);
    gen_helper_store_fpscr(t0, t1);
2456 2457
    tcg_temp_free_i64(t0);
    tcg_temp_free_i32(t1);
2458
    if (unlikely(Rc(ctx->opcode) != 0)) {
2459
        tcg_gen_shri_i32(cpu_crf[1], cpu_fpscr, FPSCR_OX);
2460 2461
    }
    /* We can raise a differed exception */
A
aurel32 已提交
2462
    gen_helper_float_check_status();
B
bellard 已提交
2463 2464
}

2465 2466
/***                           Addressing modes                            ***/
/* Register indirect with immediate index : EA = (rA|0) + SIMM */
A
aurel32 已提交
2467
static always_inline void gen_addr_imm_index (DisasContext *ctx, TCGv EA, target_long maskl)
2468 2469 2470
{
    target_long simm = SIMM(ctx->opcode);

2471
    simm &= ~maskl;
A
aurel32 已提交
2472 2473 2474 2475 2476 2477
    if (rA(ctx->opcode) == 0) {
#if defined(TARGET_PPC64)
        if (!ctx->sf_mode) {
            tcg_gen_movi_tl(EA, (uint32_t)simm);
        } else
#endif
2478
        tcg_gen_movi_tl(EA, simm);
A
aurel32 已提交
2479
    } else if (likely(simm != 0)) {
2480
        tcg_gen_addi_tl(EA, cpu_gpr[rA(ctx->opcode)], simm);
A
aurel32 已提交
2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491
#if defined(TARGET_PPC64)
        if (!ctx->sf_mode) {
            tcg_gen_ext32u_tl(EA, EA);
        }
#endif
    } else {
#if defined(TARGET_PPC64)
        if (!ctx->sf_mode) {
            tcg_gen_ext32u_tl(EA, cpu_gpr[rA(ctx->opcode)]);
        } else
#endif
2492
        tcg_gen_mov_tl(EA, cpu_gpr[rA(ctx->opcode)]);
A
aurel32 已提交
2493
    }
2494 2495
}

A
aurel32 已提交
2496
static always_inline void gen_addr_reg_index (DisasContext *ctx, TCGv EA)
2497
{
A
aurel32 已提交
2498 2499 2500 2501 2502 2503
    if (rA(ctx->opcode) == 0) {
#if defined(TARGET_PPC64)
        if (!ctx->sf_mode) {
            tcg_gen_ext32u_tl(EA, cpu_gpr[rB(ctx->opcode)]);
        } else
#endif
2504
        tcg_gen_mov_tl(EA, cpu_gpr[rB(ctx->opcode)]);
A
aurel32 已提交
2505
    } else {
2506
        tcg_gen_add_tl(EA, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
A
aurel32 已提交
2507 2508 2509 2510 2511 2512
#if defined(TARGET_PPC64)
        if (!ctx->sf_mode) {
            tcg_gen_ext32u_tl(EA, EA);
        }
#endif
    }
2513 2514
}

A
aurel32 已提交
2515
static always_inline void gen_addr_register (DisasContext *ctx, TCGv EA)
2516
{
A
aurel32 已提交
2517
    if (rA(ctx->opcode) == 0) {
2518
        tcg_gen_movi_tl(EA, 0);
A
aurel32 已提交
2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536
    } else {
#if defined(TARGET_PPC64)
        if (!ctx->sf_mode) {
            tcg_gen_ext32u_tl(EA, cpu_gpr[rA(ctx->opcode)]);
        } else
#endif
            tcg_gen_mov_tl(EA, cpu_gpr[rA(ctx->opcode)]);
    }
}

static always_inline void gen_addr_add (DisasContext *ctx, TCGv ret, TCGv arg1, target_long val)
{
    tcg_gen_addi_tl(ret, arg1, val);
#if defined(TARGET_PPC64)
    if (!ctx->sf_mode) {
        tcg_gen_ext32u_tl(ret, ret);
    }
#endif
2537 2538
}

2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556
static always_inline void gen_check_align (DisasContext *ctx, TCGv EA, int mask)
{
    int l1 = gen_new_label();
    TCGv t0 = tcg_temp_new();
    TCGv_i32 t1, t2;
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
    tcg_gen_andi_tl(t0, EA, mask);
    tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
    t1 = tcg_const_i32(POWERPC_EXCP_ALIGN);
    t2 = tcg_const_i32(0);
    gen_helper_raise_exception_err(t1, t2);
    tcg_temp_free_i32(t1);
    tcg_temp_free_i32(t2);
    gen_set_label(l1);
    tcg_temp_free(t0);
}

2557
/***                             Integer load                              ***/
A
aurel32 已提交
2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571
static always_inline void gen_qemu_ld8u(DisasContext *ctx, TCGv arg1, TCGv arg2)
{
    tcg_gen_qemu_ld8u(arg1, arg2, ctx->mem_idx);
}

static always_inline void gen_qemu_ld8s(DisasContext *ctx, TCGv arg1, TCGv arg2)
{
    tcg_gen_qemu_ld8s(arg1, arg2, ctx->mem_idx);
}

static always_inline void gen_qemu_ld16u(DisasContext *ctx, TCGv arg1, TCGv arg2)
{
    tcg_gen_qemu_ld16u(arg1, arg2, ctx->mem_idx);
    if (unlikely(ctx->le_mode)) {
A
aurel32 已提交
2572
#if defined(TARGET_PPC64)
A
aurel32 已提交
2573 2574
        TCGv_i32 t0 = tcg_temp_new_i32();
        tcg_gen_trunc_tl_i32(t0, arg1);
2575
        tcg_gen_bswap16_i32(t0, t0);
A
aurel32 已提交
2576
        tcg_gen_extu_i32_tl(arg1, t0);
P
pbrook 已提交
2577
        tcg_temp_free_i32(t0);
A
aurel32 已提交
2578 2579 2580 2581
#else
        tcg_gen_bswap16_i32(arg1, arg1);
#endif
    }
A
aurel32 已提交
2582 2583
}

A
aurel32 已提交
2584
static always_inline void gen_qemu_ld16s(DisasContext *ctx, TCGv arg1, TCGv arg2)
A
aurel32 已提交
2585
{
A
aurel32 已提交
2586 2587
    if (unlikely(ctx->le_mode)) {
#if defined(TARGET_PPC64)
P
pbrook 已提交
2588
        TCGv_i32 t0;
A
aurel32 已提交
2589
        tcg_gen_qemu_ld16u(arg1, arg2, ctx->mem_idx);
P
pbrook 已提交
2590
        t0 = tcg_temp_new_i32();
A
aurel32 已提交
2591
        tcg_gen_trunc_tl_i32(t0, arg1);
2592
        tcg_gen_bswap16_i32(t0, t0);
A
aurel32 已提交
2593 2594
        tcg_gen_extu_i32_tl(arg1, t0);
        tcg_gen_ext16s_tl(arg1, arg1);
P
pbrook 已提交
2595
        tcg_temp_free_i32(t0);
A
aurel32 已提交
2596 2597 2598 2599 2600 2601 2602 2603
#else
        tcg_gen_qemu_ld16u(arg1, arg2, ctx->mem_idx);
        tcg_gen_bswap16_i32(arg1, arg1);
        tcg_gen_ext16s_i32(arg1, arg1);
#endif
    } else {
        tcg_gen_qemu_ld16s(arg1, arg2, ctx->mem_idx);
    }
A
aurel32 已提交
2604 2605
}

A
aurel32 已提交
2606
static always_inline void gen_qemu_ld32u(DisasContext *ctx, TCGv arg1, TCGv arg2)
A
aurel32 已提交
2607
{
A
aurel32 已提交
2608 2609 2610 2611 2612
    tcg_gen_qemu_ld32u(arg1, arg2, ctx->mem_idx);
    if (unlikely(ctx->le_mode)) {
#if defined(TARGET_PPC64)
        TCGv_i32 t0 = tcg_temp_new_i32();
        tcg_gen_trunc_tl_i32(t0, arg1);
2613
        tcg_gen_bswap_i32(t0, t0);
A
aurel32 已提交
2614
        tcg_gen_extu_i32_tl(arg1, t0);
P
pbrook 已提交
2615
        tcg_temp_free_i32(t0);
A
aurel32 已提交
2616 2617 2618 2619
#else
        tcg_gen_bswap_i32(arg1, arg1);
#endif
    }
A
aurel32 已提交
2620 2621
}

A
aurel32 已提交
2622 2623
#if defined(TARGET_PPC64)
static always_inline void gen_qemu_ld32s(DisasContext *ctx, TCGv arg1, TCGv arg2)
A
aurel32 已提交
2624
{
A
aurel32 已提交
2625
    if (unlikely(ctx->mem_idx)) {
P
pbrook 已提交
2626
        TCGv_i32 t0;
A
aurel32 已提交
2627
        tcg_gen_qemu_ld32u(arg1, arg2, ctx->mem_idx);
P
pbrook 已提交
2628
        t0 = tcg_temp_new_i32();
A
aurel32 已提交
2629
        tcg_gen_trunc_tl_i32(t0, arg1);
2630
        tcg_gen_bswap_i32(t0, t0);
A
aurel32 已提交
2631
        tcg_gen_ext_i32_tl(arg1, t0);
P
pbrook 已提交
2632
        tcg_temp_free_i32(t0);
A
aurel32 已提交
2633
    } else
A
aurel32 已提交
2634
        tcg_gen_qemu_ld32s(arg1, arg2, ctx->mem_idx);
A
aurel32 已提交
2635
}
A
aurel32 已提交
2636
#endif
A
aurel32 已提交
2637

A
aurel32 已提交
2638
static always_inline void gen_qemu_ld64(DisasContext *ctx, TCGv_i64 arg1, TCGv arg2)
A
aurel32 已提交
2639
{
A
aurel32 已提交
2640 2641 2642 2643
    tcg_gen_qemu_ld64(arg1, arg2, ctx->mem_idx);
    if (unlikely(ctx->le_mode)) {
        tcg_gen_bswap_i64(arg1, arg1);
    }
A
aurel32 已提交
2644 2645
}

A
aurel32 已提交
2646
static always_inline void gen_qemu_st8(DisasContext *ctx, TCGv arg1, TCGv arg2)
A
aurel32 已提交
2647
{
A
aurel32 已提交
2648
    tcg_gen_qemu_st8(arg1, arg2, ctx->mem_idx);
A
aurel32 已提交
2649 2650
}

A
aurel32 已提交
2651
static always_inline void gen_qemu_st16(DisasContext *ctx, TCGv arg1, TCGv arg2)
A
aurel32 已提交
2652
{
A
aurel32 已提交
2653 2654
    if (unlikely(ctx->le_mode)) {
#if defined(TARGET_PPC64)
P
pbrook 已提交
2655
        TCGv_i32 t0;
A
aurel32 已提交
2656
        TCGv t1;
P
pbrook 已提交
2657
        t0 = tcg_temp_new_i32();
A
aurel32 已提交
2658
        tcg_gen_trunc_tl_i32(t0, arg1);
2659 2660
        tcg_gen_ext16u_i32(t0, t0);
        tcg_gen_bswap16_i32(t0, t0);
A
aurel32 已提交
2661
        t1 = tcg_temp_new();
2662
        tcg_gen_extu_i32_tl(t1, t0);
P
pbrook 已提交
2663
        tcg_temp_free_i32(t0);
A
aurel32 已提交
2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675
        tcg_gen_qemu_st16(t1, arg2, ctx->mem_idx);
        tcg_temp_free(t1);
#else
        TCGv t0 = tcg_temp_new();
        tcg_gen_ext16u_tl(t0, arg1);
        tcg_gen_bswap16_i32(t0, t0);
        tcg_gen_qemu_st16(t0, arg2, ctx->mem_idx);
        tcg_temp_free(t0);
#endif
    } else {
        tcg_gen_qemu_st16(arg1, arg2, ctx->mem_idx);
    }
A
aurel32 已提交
2676 2677
}

A
aurel32 已提交
2678
static always_inline void gen_qemu_st32(DisasContext *ctx, TCGv arg1, TCGv arg2)
A
aurel32 已提交
2679
{
A
aurel32 已提交
2680 2681
    if (unlikely(ctx->le_mode)) {
#if defined(TARGET_PPC64)
P
pbrook 已提交
2682
        TCGv_i32 t0;
A
aurel32 已提交
2683
        TCGv t1;
P
pbrook 已提交
2684
        t0 = tcg_temp_new_i32();
A
aurel32 已提交
2685
        tcg_gen_trunc_tl_i32(t0, arg1);
2686
        tcg_gen_bswap_i32(t0, t0);
A
aurel32 已提交
2687
        t1 = tcg_temp_new();
2688
        tcg_gen_extu_i32_tl(t1, t0);
P
pbrook 已提交
2689
        tcg_temp_free_i32(t0);
A
aurel32 已提交
2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700
        tcg_gen_qemu_st32(t1, arg2, ctx->mem_idx);
        tcg_temp_free(t1);
#else
        TCGv t0 = tcg_temp_new_i32();
        tcg_gen_bswap_i32(t0, arg1);
        tcg_gen_qemu_st32(t0, arg2, ctx->mem_idx);
        tcg_temp_free(t0);
#endif
    } else {
        tcg_gen_qemu_st32(arg1, arg2, ctx->mem_idx);
    }
A
aurel32 已提交
2701 2702
}

A
aurel32 已提交
2703
static always_inline void gen_qemu_st64(DisasContext *ctx, TCGv_i64 arg1, TCGv arg2)
A
aurel32 已提交
2704
{
A
aurel32 已提交
2705
    if (unlikely(ctx->le_mode)) {
P
pbrook 已提交
2706
        TCGv_i64 t0 = tcg_temp_new_i64();
A
aurel32 已提交
2707 2708
        tcg_gen_bswap_i64(t0, arg1);
        tcg_gen_qemu_st64(t0, arg2, ctx->mem_idx);
P
pbrook 已提交
2709
        tcg_temp_free_i64(t0);
A
aurel32 已提交
2710
    } else
A
aurel32 已提交
2711
        tcg_gen_qemu_st64(arg1, arg2, ctx->mem_idx);
A
aurel32 已提交
2712 2713
}

2714 2715
#define GEN_LD(name, ldop, opc, type)                                         \
GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type)                          \
B
bellard 已提交
2716
{                                                                             \
A
aurel32 已提交
2717 2718 2719 2720 2721
    TCGv EA;                                                                  \
    gen_set_access_type(ctx, ACCESS_INT);                                     \
    EA = tcg_temp_new();                                                      \
    gen_addr_imm_index(ctx, EA, 0);                                           \
    gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA);                       \
A
aurel32 已提交
2722
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2723 2724
}

2725 2726
#define GEN_LDU(name, ldop, opc, type)                                        \
GEN_HANDLER(name##u, opc, 0xFF, 0xFF, 0x00000000, type)                       \
B
bellard 已提交
2727
{                                                                             \
A
aurel32 已提交
2728
    TCGv EA;                                                                  \
2729 2730
    if (unlikely(rA(ctx->opcode) == 0 ||                                      \
                 rA(ctx->opcode) == rD(ctx->opcode))) {                       \
A
aurel32 已提交
2731
        gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);                   \
2732
        return;                                                               \
2733
    }                                                                         \
A
aurel32 已提交
2734
    gen_set_access_type(ctx, ACCESS_INT);                                     \
2735
    EA = tcg_temp_new();                                                      \
J
j_mayer 已提交
2736
    if (type == PPC_64B)                                                      \
A
aurel32 已提交
2737
        gen_addr_imm_index(ctx, EA, 0x03);                                    \
J
j_mayer 已提交
2738
    else                                                                      \
A
aurel32 已提交
2739 2740
        gen_addr_imm_index(ctx, EA, 0);                                       \
    gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA);                       \
A
aurel32 已提交
2741 2742
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);                             \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2743 2744
}

2745 2746
#define GEN_LDUX(name, ldop, opc2, opc3, type)                                \
GEN_HANDLER(name##ux, 0x1F, opc2, opc3, 0x00000001, type)                     \
B
bellard 已提交
2747
{                                                                             \
A
aurel32 已提交
2748
    TCGv EA;                                                                  \
2749 2750
    if (unlikely(rA(ctx->opcode) == 0 ||                                      \
                 rA(ctx->opcode) == rD(ctx->opcode))) {                       \
A
aurel32 已提交
2751
        gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);                   \
2752
        return;                                                               \
2753
    }                                                                         \
A
aurel32 已提交
2754
    gen_set_access_type(ctx, ACCESS_INT);                                     \
2755
    EA = tcg_temp_new();                                                      \
A
aurel32 已提交
2756 2757
    gen_addr_reg_index(ctx, EA);                                              \
    gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA);                       \
A
aurel32 已提交
2758 2759
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);                             \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2760 2761
}

2762 2763
#define GEN_LDX(name, ldop, opc2, opc3, type)                                 \
GEN_HANDLER(name##x, 0x1F, opc2, opc3, 0x00000001, type)                      \
B
bellard 已提交
2764
{                                                                             \
A
aurel32 已提交
2765 2766 2767 2768 2769
    TCGv EA;                                                                  \
    gen_set_access_type(ctx, ACCESS_INT);                                     \
    EA = tcg_temp_new();                                                      \
    gen_addr_reg_index(ctx, EA);                                              \
    gen_qemu_##ldop(ctx, cpu_gpr[rD(ctx->opcode)], EA);                       \
A
aurel32 已提交
2770
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2771 2772
}

2773 2774 2775 2776 2777
#define GEN_LDS(name, ldop, op, type)                                         \
GEN_LD(name, ldop, op | 0x20, type);                                          \
GEN_LDU(name, ldop, op | 0x21, type);                                         \
GEN_LDUX(name, ldop, 0x17, op | 0x01, type);                                  \
GEN_LDX(name, ldop, 0x17, op | 0x00, type)
B
bellard 已提交
2778 2779

/* lbz lbzu lbzux lbzx */
2780
GEN_LDS(lbz, ld8u, 0x02, PPC_INTEGER);
B
bellard 已提交
2781
/* lha lhau lhaux lhax */
2782
GEN_LDS(lha, ld16s, 0x0A, PPC_INTEGER);
B
bellard 已提交
2783
/* lhz lhzu lhzux lhzx */
2784
GEN_LDS(lhz, ld16u, 0x08, PPC_INTEGER);
B
bellard 已提交
2785
/* lwz lwzu lwzux lwzx */
2786
GEN_LDS(lwz, ld32u, 0x00, PPC_INTEGER);
2787 2788
#if defined(TARGET_PPC64)
/* lwaux */
2789
GEN_LDUX(lwa, ld32s, 0x15, 0x0B, PPC_64B);
2790
/* lwax */
2791
GEN_LDX(lwa, ld32s, 0x15, 0x0A, PPC_64B);
2792
/* ldux */
2793
GEN_LDUX(ld, ld64, 0x15, 0x01, PPC_64B);
2794
/* ldx */
2795
GEN_LDX(ld, ld64, 0x15, 0x00, PPC_64B);
2796 2797
GEN_HANDLER(ld, 0x3A, 0xFF, 0xFF, 0x00000000, PPC_64B)
{
A
aurel32 已提交
2798
    TCGv EA;
2799 2800 2801
    if (Rc(ctx->opcode)) {
        if (unlikely(rA(ctx->opcode) == 0 ||
                     rA(ctx->opcode) == rD(ctx->opcode))) {
A
aurel32 已提交
2802
            gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
2803 2804 2805
            return;
        }
    }
A
aurel32 已提交
2806
    gen_set_access_type(ctx, ACCESS_INT);
P
pbrook 已提交
2807
    EA = tcg_temp_new();
A
aurel32 已提交
2808
    gen_addr_imm_index(ctx, EA, 0x03);
2809 2810
    if (ctx->opcode & 0x02) {
        /* lwa (lwau is undefined) */
A
aurel32 已提交
2811
        gen_qemu_ld32s(ctx, cpu_gpr[rD(ctx->opcode)], EA);
2812 2813
    } else {
        /* ld - ldu */
A
aurel32 已提交
2814
        gen_qemu_ld64(ctx, cpu_gpr[rD(ctx->opcode)], EA);
2815 2816
    }
    if (Rc(ctx->opcode))
A
aurel32 已提交
2817 2818
        tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);
    tcg_temp_free(EA);
2819
}
2820 2821 2822 2823
/* lq */
GEN_HANDLER(lq, 0x38, 0xFF, 0xFF, 0x00000000, PPC_64BX)
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
2824
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
2825 2826
#else
    int ra, rd;
A
aurel32 已提交
2827
    TCGv EA;
2828 2829

    /* Restore CPU state */
A
aurel32 已提交
2830
    if (unlikely(ctx->mem_idx == 0)) {
A
aurel32 已提交
2831
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
2832 2833 2834 2835 2836
        return;
    }
    ra = rA(ctx->opcode);
    rd = rD(ctx->opcode);
    if (unlikely((rd & 1) || rd == ra)) {
A
aurel32 已提交
2837
        gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
2838 2839
        return;
    }
A
aurel32 已提交
2840
    if (unlikely(ctx->le_mode)) {
2841
        /* Little-endian mode is not handled */
A
aurel32 已提交
2842
        gen_exception_err(ctx, POWERPC_EXCP_ALIGN, POWERPC_EXCP_ALIGN_LE);
2843 2844
        return;
    }
A
aurel32 已提交
2845
    gen_set_access_type(ctx, ACCESS_INT);
P
pbrook 已提交
2846
    EA = tcg_temp_new();
A
aurel32 已提交
2847 2848 2849 2850
    gen_addr_imm_index(ctx, EA, 0x0F);
    gen_qemu_ld64(ctx, cpu_gpr[rd], EA);
    gen_addr_add(ctx, EA, EA, 8);
    gen_qemu_ld64(ctx, cpu_gpr[rd+1], EA);
A
aurel32 已提交
2851
    tcg_temp_free(EA);
2852 2853
#endif
}
2854
#endif
B
bellard 已提交
2855 2856

/***                              Integer store                            ***/
2857 2858
#define GEN_ST(name, stop, opc, type)                                         \
GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type)                          \
B
bellard 已提交
2859
{                                                                             \
A
aurel32 已提交
2860 2861 2862 2863 2864
    TCGv EA;                                                                  \
    gen_set_access_type(ctx, ACCESS_INT);                                     \
    EA = tcg_temp_new();                                                      \
    gen_addr_imm_index(ctx, EA, 0);                                           \
    gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA);                       \
A
aurel32 已提交
2865
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2866 2867
}

2868 2869
#define GEN_STU(name, stop, opc, type)                                        \
GEN_HANDLER(stop##u, opc, 0xFF, 0xFF, 0x00000000, type)                       \
B
bellard 已提交
2870
{                                                                             \
A
aurel32 已提交
2871
    TCGv EA;                                                                  \
2872
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
A
aurel32 已提交
2873
        gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);                   \
2874
        return;                                                               \
2875
    }                                                                         \
A
aurel32 已提交
2876
    gen_set_access_type(ctx, ACCESS_INT);                                     \
2877
    EA = tcg_temp_new();                                                      \
J
j_mayer 已提交
2878
    if (type == PPC_64B)                                                      \
A
aurel32 已提交
2879
        gen_addr_imm_index(ctx, EA, 0x03);                                    \
J
j_mayer 已提交
2880
    else                                                                      \
A
aurel32 已提交
2881 2882
        gen_addr_imm_index(ctx, EA, 0);                                       \
    gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA);                       \
A
aurel32 已提交
2883 2884
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);                             \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2885 2886
}

2887 2888
#define GEN_STUX(name, stop, opc2, opc3, type)                                \
GEN_HANDLER(name##ux, 0x1F, opc2, opc3, 0x00000001, type)                     \
B
bellard 已提交
2889
{                                                                             \
A
aurel32 已提交
2890
    TCGv EA;                                                                  \
2891
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
A
aurel32 已提交
2892
        gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);                   \
2893
        return;                                                               \
2894
    }                                                                         \
A
aurel32 已提交
2895
    gen_set_access_type(ctx, ACCESS_INT);                                     \
2896
    EA = tcg_temp_new();                                                      \
A
aurel32 已提交
2897 2898
    gen_addr_reg_index(ctx, EA);                                              \
    gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA);                       \
A
aurel32 已提交
2899 2900
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);                             \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2901 2902
}

2903 2904
#define GEN_STX(name, stop, opc2, opc3, type)                                 \
GEN_HANDLER(name##x, 0x1F, opc2, opc3, 0x00000001, type)                      \
B
bellard 已提交
2905
{                                                                             \
A
aurel32 已提交
2906 2907 2908 2909 2910
    TCGv EA;                                                                  \
    gen_set_access_type(ctx, ACCESS_INT);                                     \
    EA = tcg_temp_new();                                                      \
    gen_addr_reg_index(ctx, EA);                                              \
    gen_qemu_##stop(ctx, cpu_gpr[rS(ctx->opcode)], EA);                       \
A
aurel32 已提交
2911
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2912 2913
}

2914 2915 2916 2917 2918
#define GEN_STS(name, stop, op, type)                                         \
GEN_ST(name, stop, op | 0x20, type);                                          \
GEN_STU(name, stop, op | 0x21, type);                                         \
GEN_STUX(name, stop, 0x17, op | 0x01, type);                                  \
GEN_STX(name, stop, 0x17, op | 0x00, type)
B
bellard 已提交
2919 2920

/* stb stbu stbux stbx */
2921
GEN_STS(stb, st8, 0x06, PPC_INTEGER);
B
bellard 已提交
2922
/* sth sthu sthux sthx */
2923
GEN_STS(sth, st16, 0x0C, PPC_INTEGER);
B
bellard 已提交
2924
/* stw stwu stwux stwx */
2925
GEN_STS(stw, st32, 0x04, PPC_INTEGER);
2926
#if defined(TARGET_PPC64)
2927 2928
GEN_STUX(std, st64, 0x15, 0x05, PPC_64B);
GEN_STX(std, st64, 0x15, 0x04, PPC_64B);
2929
GEN_HANDLER(std, 0x3E, 0xFF, 0xFF, 0x00000000, PPC_64B)
2930
{
2931
    int rs;
A
aurel32 已提交
2932
    TCGv EA;
2933 2934 2935 2936

    rs = rS(ctx->opcode);
    if ((ctx->opcode & 0x3) == 0x2) {
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
2937
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
2938 2939
#else
        /* stq */
A
aurel32 已提交
2940
        if (unlikely(ctx->mem_idx == 0)) {
A
aurel32 已提交
2941
            gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
2942 2943 2944
            return;
        }
        if (unlikely(rs & 1)) {
A
aurel32 已提交
2945
            gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
2946 2947
            return;
        }
A
aurel32 已提交
2948
        if (unlikely(ctx->le_mode)) {
2949
            /* Little-endian mode is not handled */
A
aurel32 已提交
2950
            gen_exception_err(ctx, POWERPC_EXCP_ALIGN, POWERPC_EXCP_ALIGN_LE);
2951 2952
            return;
        }
A
aurel32 已提交
2953
        gen_set_access_type(ctx, ACCESS_INT);
P
pbrook 已提交
2954
        EA = tcg_temp_new();
A
aurel32 已提交
2955 2956 2957 2958
        gen_addr_imm_index(ctx, EA, 0x03);
        gen_qemu_st64(ctx, cpu_gpr[rs], EA);
        gen_addr_add(ctx, EA, EA, 8);
        gen_qemu_st64(ctx, cpu_gpr[rs+1], EA);
A
aurel32 已提交
2959
        tcg_temp_free(EA);
2960 2961 2962 2963 2964
#endif
    } else {
        /* std / stdu */
        if (Rc(ctx->opcode)) {
            if (unlikely(rA(ctx->opcode) == 0)) {
A
aurel32 已提交
2965
                gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
2966 2967 2968
                return;
            }
        }
A
aurel32 已提交
2969
        gen_set_access_type(ctx, ACCESS_INT);
P
pbrook 已提交
2970
        EA = tcg_temp_new();
A
aurel32 已提交
2971 2972
        gen_addr_imm_index(ctx, EA, 0x03);
        gen_qemu_st64(ctx, cpu_gpr[rs], EA);
2973
        if (Rc(ctx->opcode))
A
aurel32 已提交
2974 2975
            tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);
        tcg_temp_free(EA);
2976 2977 2978
    }
}
#endif
B
bellard 已提交
2979 2980
/***                Integer load and store with byte reverse               ***/
/* lhbrx */
A
aurel32 已提交
2981
static void always_inline gen_qemu_ld16ur(DisasContext *ctx, TCGv arg1, TCGv arg2)
A
aurel32 已提交
2982
{
A
aurel32 已提交
2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994
    tcg_gen_qemu_ld16u(arg1, arg2, ctx->mem_idx);
    if (likely(!ctx->le_mode)) {
#if defined(TARGET_PPC64)
        TCGv_i32 t0 = tcg_temp_new_i32();
        tcg_gen_trunc_tl_i32(t0, arg1);
        tcg_gen_bswap16_i32(t0, t0);
        tcg_gen_extu_i32_tl(arg1, t0);
        tcg_temp_free_i32(t0);
#else
        tcg_gen_bswap16_i32(arg1, arg1);
#endif
    }
A
aurel32 已提交
2995
}
2996
GEN_LDX(lhbr, ld16ur, 0x16, 0x18, PPC_INTEGER);
A
aurel32 已提交
2997

B
bellard 已提交
2998
/* lwbrx */
A
aurel32 已提交
2999
static void always_inline gen_qemu_ld32ur(DisasContext *ctx, TCGv arg1, TCGv arg2)
A
aurel32 已提交
3000
{
A
aurel32 已提交
3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012
    tcg_gen_qemu_ld32u(arg1, arg2, ctx->mem_idx);
    if (likely(!ctx->le_mode)) {
#if defined(TARGET_PPC64)
        TCGv_i32 t0 = tcg_temp_new_i32();
        tcg_gen_trunc_tl_i32(t0, arg1);
        tcg_gen_bswap_i32(t0, t0);
        tcg_gen_extu_i32_tl(arg1, t0);
        tcg_temp_free_i32(t0);
#else
        tcg_gen_bswap_i32(arg1, arg1);
#endif
    }
A
aurel32 已提交
3013
}
3014
GEN_LDX(lwbr, ld32ur, 0x16, 0x10, PPC_INTEGER);
A
aurel32 已提交
3015

B
bellard 已提交
3016
/* sthbrx */
A
aurel32 已提交
3017
static void always_inline gen_qemu_st16r(DisasContext *ctx, TCGv arg1, TCGv arg2)
A
aurel32 已提交
3018
{
A
aurel32 已提交
3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041
    if (likely(!ctx->le_mode)) {
#if defined(TARGET_PPC64)
        TCGv_i32 t0;
        TCGv t1;
        t0 = tcg_temp_new_i32();
        tcg_gen_trunc_tl_i32(t0, arg1);
        tcg_gen_ext16u_i32(t0, t0);
        tcg_gen_bswap16_i32(t0, t0);
        t1 = tcg_temp_new();
        tcg_gen_extu_i32_tl(t1, t0);
        tcg_temp_free_i32(t0);
        tcg_gen_qemu_st16(t1, arg2, ctx->mem_idx);
        tcg_temp_free(t1);
#else
        TCGv t0 = tcg_temp_new();
        tcg_gen_ext16u_tl(t0, arg1);
        tcg_gen_bswap16_i32(t0, t0);
        tcg_gen_qemu_st16(t0, arg2, ctx->mem_idx);
        tcg_temp_free(t0);
#endif
    } else {
        tcg_gen_qemu_st16(arg1, arg2, ctx->mem_idx);
    }
A
aurel32 已提交
3042
}
3043
GEN_STX(sthbr, st16r, 0x16, 0x1C, PPC_INTEGER);
A
aurel32 已提交
3044

B
bellard 已提交
3045
/* stwbrx */
A
aurel32 已提交
3046
static void always_inline gen_qemu_st32r(DisasContext *ctx, TCGv arg1, TCGv arg2)
A
aurel32 已提交
3047
{
A
aurel32 已提交
3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068
    if (likely(!ctx->le_mode)) {
#if defined(TARGET_PPC64)
        TCGv_i32 t0;
        TCGv t1;
        t0 = tcg_temp_new_i32();
        tcg_gen_trunc_tl_i32(t0, arg1);
        tcg_gen_bswap_i32(t0, t0);
        t1 = tcg_temp_new();
        tcg_gen_extu_i32_tl(t1, t0);
        tcg_temp_free_i32(t0);
        tcg_gen_qemu_st32(t1, arg2, ctx->mem_idx);
        tcg_temp_free(t1);
#else
        TCGv t0 = tcg_temp_new_i32();
        tcg_gen_bswap_i32(t0, arg1);
        tcg_gen_qemu_st32(t0, arg2, ctx->mem_idx);
        tcg_temp_free(t0);
#endif
    } else {
        tcg_gen_qemu_st32(arg1, arg2, ctx->mem_idx);
    }
A
aurel32 已提交
3069
}
3070
GEN_STX(stwbr, st32r, 0x16, 0x14, PPC_INTEGER);
B
bellard 已提交
3071 3072 3073 3074 3075

/***                    Integer load and store multiple                    ***/
/* lmw */
GEN_HANDLER(lmw, 0x2E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
A
aurel32 已提交
3076 3077 3078
    TCGv t0;
    TCGv_i32 t1;
    gen_set_access_type(ctx, ACCESS_INT);
3079
    /* NIP cannot be restored if the memory exception comes from an helper */
3080
    gen_update_nip(ctx, ctx->nip - 4);
A
aurel32 已提交
3081 3082 3083
    t0 = tcg_temp_new();
    t1 = tcg_const_i32(rD(ctx->opcode));
    gen_addr_imm_index(ctx, t0, 0);
3084 3085 3086
    gen_helper_lmw(t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free_i32(t1);
B
bellard 已提交
3087 3088 3089 3090 3091
}

/* stmw */
GEN_HANDLER(stmw, 0x2F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
A
aurel32 已提交
3092 3093 3094
    TCGv t0;
    TCGv_i32 t1;
    gen_set_access_type(ctx, ACCESS_INT);
3095
    /* NIP cannot be restored if the memory exception comes from an helper */
3096
    gen_update_nip(ctx, ctx->nip - 4);
A
aurel32 已提交
3097 3098 3099
    t0 = tcg_temp_new();
    t1 = tcg_const_i32(rS(ctx->opcode));
    gen_addr_imm_index(ctx, t0, 0);
3100 3101 3102
    gen_helper_stmw(t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free_i32(t1);
B
bellard 已提交
3103 3104 3105 3106
}

/***                    Integer load and store strings                     ***/
/* lswi */
3107
/* PowerPC32 specification says we must generate an exception if
3108 3109 3110 3111
 * rA is in the range of registers to be loaded.
 * In an other hand, IBM says this is valid, but rA won't be loaded.
 * For now, I'll follow the spec...
 */
3112
GEN_HANDLER(lswi, 0x1F, 0x15, 0x12, 0x00000001, PPC_STRING)
B
bellard 已提交
3113
{
3114 3115
    TCGv t0;
    TCGv_i32 t1, t2;
B
bellard 已提交
3116 3117
    int nb = NB(ctx->opcode);
    int start = rD(ctx->opcode);
3118
    int ra = rA(ctx->opcode);
B
bellard 已提交
3119 3120 3121 3122 3123
    int nr;

    if (nb == 0)
        nb = 32;
    nr = nb / 4;
3124 3125 3126
    if (unlikely(((start + nr) > 32  &&
                  start <= ra && (start + nr - 32) > ra) ||
                 ((start + nr) <= 32 && start <= ra && (start + nr) > ra))) {
A
aurel32 已提交
3127
        gen_inval_exception(ctx, POWERPC_EXCP_INVAL_LSWX);
3128
        return;
B
bellard 已提交
3129
    }
A
aurel32 已提交
3130
    gen_set_access_type(ctx, ACCESS_INT);
3131
    /* NIP cannot be restored if the memory exception comes from an helper */
3132
    gen_update_nip(ctx, ctx->nip - 4);
3133
    t0 = tcg_temp_new();
A
aurel32 已提交
3134
    gen_addr_register(ctx, t0);
3135 3136 3137 3138 3139 3140
    t1 = tcg_const_i32(nb);
    t2 = tcg_const_i32(start);
    gen_helper_lsw(t0, t1, t2);
    tcg_temp_free(t0);
    tcg_temp_free_i32(t1);
    tcg_temp_free_i32(t2);
B
bellard 已提交
3141 3142 3143
}

/* lswx */
3144
GEN_HANDLER(lswx, 0x1F, 0x15, 0x10, 0x00000001, PPC_STRING)
B
bellard 已提交
3145
{
A
aurel32 已提交
3146 3147 3148
    TCGv t0;
    TCGv_i32 t1, t2, t3;
    gen_set_access_type(ctx, ACCESS_INT);
3149
    /* NIP cannot be restored if the memory exception comes from an helper */
3150
    gen_update_nip(ctx, ctx->nip - 4);
A
aurel32 已提交
3151 3152 3153 3154 3155
    t0 = tcg_temp_new();
    gen_addr_reg_index(ctx, t0);
    t1 = tcg_const_i32(rD(ctx->opcode));
    t2 = tcg_const_i32(rA(ctx->opcode));
    t3 = tcg_const_i32(rB(ctx->opcode));
3156 3157 3158 3159 3160
    gen_helper_lswx(t0, t1, t2, t3);
    tcg_temp_free(t0);
    tcg_temp_free_i32(t1);
    tcg_temp_free_i32(t2);
    tcg_temp_free_i32(t3);
B
bellard 已提交
3161 3162 3163
}

/* stswi */
3164
GEN_HANDLER(stswi, 0x1F, 0x15, 0x16, 0x00000001, PPC_STRING)
B
bellard 已提交
3165
{
A
aurel32 已提交
3166 3167
    TCGv t0;
    TCGv_i32 t1, t2;
B
bellard 已提交
3168
    int nb = NB(ctx->opcode);
A
aurel32 已提交
3169
    gen_set_access_type(ctx, ACCESS_INT);
3170
    /* NIP cannot be restored if the memory exception comes from an helper */
3171
    gen_update_nip(ctx, ctx->nip - 4);
A
aurel32 已提交
3172 3173
    t0 = tcg_temp_new();
    gen_addr_register(ctx, t0);
B
bellard 已提交
3174 3175
    if (nb == 0)
        nb = 32;
3176
    t1 = tcg_const_i32(nb);
A
aurel32 已提交
3177
    t2 = tcg_const_i32(rS(ctx->opcode));
3178 3179 3180 3181
    gen_helper_stsw(t0, t1, t2);
    tcg_temp_free(t0);
    tcg_temp_free_i32(t1);
    tcg_temp_free_i32(t2);
B
bellard 已提交
3182 3183 3184
}

/* stswx */
3185
GEN_HANDLER(stswx, 0x1F, 0x15, 0x14, 0x00000001, PPC_STRING)
B
bellard 已提交
3186
{
A
aurel32 已提交
3187 3188 3189
    TCGv t0;
    TCGv_i32 t1, t2;
    gen_set_access_type(ctx, ACCESS_INT);
3190
    /* NIP cannot be restored if the memory exception comes from an helper */
3191
    gen_update_nip(ctx, ctx->nip - 4);
A
aurel32 已提交
3192 3193 3194
    t0 = tcg_temp_new();
    gen_addr_reg_index(ctx, t0);
    t1 = tcg_temp_new_i32();
3195 3196
    tcg_gen_trunc_tl_i32(t1, cpu_xer);
    tcg_gen_andi_i32(t1, t1, 0x7F);
A
aurel32 已提交
3197
    t2 = tcg_const_i32(rS(ctx->opcode));
3198 3199 3200 3201
    gen_helper_stsw(t0, t1, t2);
    tcg_temp_free(t0);
    tcg_temp_free_i32(t1);
    tcg_temp_free_i32(t2);
B
bellard 已提交
3202 3203 3204 3205
}

/***                        Memory synchronisation                         ***/
/* eieio */
3206
GEN_HANDLER(eieio, 0x1F, 0x16, 0x1A, 0x03FFF801, PPC_MEM_EIEIO)
B
bellard 已提交
3207 3208 3209 3210
{
}

/* isync */
3211
GEN_HANDLER(isync, 0x13, 0x16, 0x04, 0x03FFF801, PPC_MEM)
B
bellard 已提交
3212
{
A
aurel32 已提交
3213
    gen_stop_exception(ctx);
B
bellard 已提交
3214 3215
}

3216
/* lwarx */
3217
GEN_HANDLER(lwarx, 0x1F, 0x14, 0x00, 0x00000001, PPC_RES)
B
bellard 已提交
3218
{
A
aurel32 已提交
3219 3220 3221 3222
    TCGv t0;
    gen_set_access_type(ctx, ACCESS_RES);
    t0 = tcg_temp_local_new();
    gen_addr_reg_index(ctx, t0);
3223
    gen_check_align(ctx, t0, 0x03);
A
aurel32 已提交
3224
    gen_qemu_ld32u(ctx, cpu_gpr[rD(ctx->opcode)], t0);
3225 3226
    tcg_gen_mov_tl(cpu_reserve, t0);
    tcg_temp_free(t0);
B
bellard 已提交
3227 3228 3229
}

/* stwcx. */
3230
GEN_HANDLER2(stwcx_, "stwcx.", 0x1F, 0x16, 0x04, 0x00000000, PPC_RES)
B
bellard 已提交
3231
{
A
aurel32 已提交
3232 3233 3234 3235 3236
    int l1;
    TCGv t0;
    gen_set_access_type(ctx, ACCESS_RES);
    t0 = tcg_temp_local_new();
    gen_addr_reg_index(ctx, t0);
3237 3238 3239 3240
    gen_check_align(ctx, t0, 0x03);
    tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_xer);
    tcg_gen_shri_i32(cpu_crf[0], cpu_crf[0], XER_SO);
    tcg_gen_andi_i32(cpu_crf[0], cpu_crf[0], 1);
A
aurel32 已提交
3241
    l1 = gen_new_label();
3242 3243
    tcg_gen_brcond_tl(TCG_COND_NE, t0, cpu_reserve, l1);
    tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 1 << CRF_EQ);
A
aurel32 已提交
3244
    gen_qemu_st32(ctx, cpu_gpr[rS(ctx->opcode)], t0);
3245 3246 3247
    gen_set_label(l1);
    tcg_gen_movi_tl(cpu_reserve, -1);
    tcg_temp_free(t0);
B
bellard 已提交
3248 3249
}

J
j_mayer 已提交
3250 3251
#if defined(TARGET_PPC64)
/* ldarx */
3252
GEN_HANDLER(ldarx, 0x1F, 0x14, 0x02, 0x00000001, PPC_64B)
J
j_mayer 已提交
3253
{
A
aurel32 已提交
3254 3255 3256 3257
    TCGv t0;
    gen_set_access_type(ctx, ACCESS_RES);
    t0 = tcg_temp_local_new();
    gen_addr_reg_index(ctx, t0);
3258
    gen_check_align(ctx, t0, 0x07);
A
aurel32 已提交
3259
    gen_qemu_ld64(ctx, cpu_gpr[rD(ctx->opcode)], t0);
3260 3261
    tcg_gen_mov_tl(cpu_reserve, t0);
    tcg_temp_free(t0);
J
j_mayer 已提交
3262 3263 3264
}

/* stdcx. */
3265
GEN_HANDLER2(stdcx_, "stdcx.", 0x1F, 0x16, 0x06, 0x00000000, PPC_64B)
J
j_mayer 已提交
3266
{
A
aurel32 已提交
3267 3268 3269 3270 3271
    int l1;
    TCGv t0;
    gen_set_access_type(ctx, ACCESS_RES);
    t0 = tcg_temp_local_new();
    gen_addr_reg_index(ctx, t0);
3272 3273 3274 3275
    gen_check_align(ctx, t0, 0x07);
    tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_xer);
    tcg_gen_shri_i32(cpu_crf[0], cpu_crf[0], XER_SO);
    tcg_gen_andi_i32(cpu_crf[0], cpu_crf[0], 1);
A
aurel32 已提交
3276
    l1 = gen_new_label();
3277 3278
    tcg_gen_brcond_tl(TCG_COND_NE, t0, cpu_reserve, l1);
    tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 1 << CRF_EQ);
A
aurel32 已提交
3279
    gen_qemu_st64(ctx, cpu_gpr[rS(ctx->opcode)], t0);
3280 3281 3282
    gen_set_label(l1);
    tcg_gen_movi_tl(cpu_reserve, -1);
    tcg_temp_free(t0);
J
j_mayer 已提交
3283 3284 3285
}
#endif /* defined(TARGET_PPC64) */

B
bellard 已提交
3286
/* sync */
3287
GEN_HANDLER(sync, 0x1F, 0x16, 0x12, 0x039FF801, PPC_MEM_SYNC)
B
bellard 已提交
3288 3289 3290
{
}

3291 3292 3293
/* wait */
GEN_HANDLER(wait, 0x1F, 0x1E, 0x01, 0x03FFF801, PPC_WAIT)
{
3294 3295 3296
    TCGv_i32 t0 = tcg_temp_new_i32();
    tcg_gen_st_i32(t0, cpu_env, offsetof(CPUState, halted));
    tcg_temp_free_i32(t0);
3297
    /* Stop translation, as the CPU is supposed to sleep from now */
A
aurel32 已提交
3298
    gen_exception_err(ctx, EXCP_HLT, 1);
3299 3300
}

B
bellard 已提交
3301
/***                         Floating-point load                           ***/
3302 3303
#define GEN_LDF(name, ldop, opc, type)                                        \
GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type)                          \
B
bellard 已提交
3304
{                                                                             \
3305
    TCGv EA;                                                                  \
3306
    if (unlikely(!ctx->fpu_enabled)) {                                        \
A
aurel32 已提交
3307
        gen_exception(ctx, POWERPC_EXCP_FPU);                                 \
3308 3309
        return;                                                               \
    }                                                                         \
A
aurel32 已提交
3310
    gen_set_access_type(ctx, ACCESS_FLOAT);                                   \
3311
    EA = tcg_temp_new();                                                      \
A
aurel32 已提交
3312 3313
    gen_addr_imm_index(ctx, EA, 0);                                           \
    gen_qemu_##ldop(ctx, cpu_fpr[rD(ctx->opcode)], EA);                       \
3314
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
3315 3316
}

3317 3318
#define GEN_LDUF(name, ldop, opc, type)                                       \
GEN_HANDLER(name##u, opc, 0xFF, 0xFF, 0x00000000, type)                       \
B
bellard 已提交
3319
{                                                                             \
3320
    TCGv EA;                                                                  \
3321
    if (unlikely(!ctx->fpu_enabled)) {                                        \
A
aurel32 已提交
3322
        gen_exception(ctx, POWERPC_EXCP_FPU);                                 \
3323 3324
        return;                                                               \
    }                                                                         \
3325
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
A
aurel32 已提交
3326
        gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);                   \
3327
        return;                                                               \
3328
    }                                                                         \
A
aurel32 已提交
3329
    gen_set_access_type(ctx, ACCESS_FLOAT);                                   \
3330
    EA = tcg_temp_new();                                                      \
A
aurel32 已提交
3331 3332
    gen_addr_imm_index(ctx, EA, 0);                                           \
    gen_qemu_##ldop(ctx, cpu_fpr[rD(ctx->opcode)], EA);                       \
3333 3334
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);                             \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
3335 3336
}

3337 3338
#define GEN_LDUXF(name, ldop, opc, type)                                      \
GEN_HANDLER(name##ux, 0x1F, 0x17, opc, 0x00000001, type)                      \
B
bellard 已提交
3339
{                                                                             \
3340
    TCGv EA;                                                                  \
3341
    if (unlikely(!ctx->fpu_enabled)) {                                        \
A
aurel32 已提交
3342
        gen_exception(ctx, POWERPC_EXCP_FPU);                                 \
3343 3344
        return;                                                               \
    }                                                                         \
3345
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
A
aurel32 已提交
3346
        gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);                   \
3347
        return;                                                               \
3348
    }                                                                         \
A
aurel32 已提交
3349
    gen_set_access_type(ctx, ACCESS_FLOAT);                                   \
3350
    EA = tcg_temp_new();                                                      \
A
aurel32 已提交
3351 3352
    gen_addr_reg_index(ctx, EA);                                              \
    gen_qemu_##ldop(ctx, cpu_fpr[rD(ctx->opcode)], EA);                       \
3353 3354
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);                             \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
3355 3356
}

3357 3358
#define GEN_LDXF(name, ldop, opc2, opc3, type)                                \
GEN_HANDLER(name##x, 0x1F, opc2, opc3, 0x00000001, type)                      \
B
bellard 已提交
3359
{                                                                             \
3360
    TCGv EA;                                                                  \
3361
    if (unlikely(!ctx->fpu_enabled)) {                                        \
A
aurel32 已提交
3362
        gen_exception(ctx, POWERPC_EXCP_FPU);                                 \
3363 3364
        return;                                                               \
    }                                                                         \
A
aurel32 已提交
3365
    gen_set_access_type(ctx, ACCESS_FLOAT);                                   \
3366
    EA = tcg_temp_new();                                                      \
A
aurel32 已提交
3367 3368
    gen_addr_reg_index(ctx, EA);                                              \
    gen_qemu_##ldop(ctx, cpu_fpr[rD(ctx->opcode)], EA);                       \
3369
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
3370 3371
}

3372 3373 3374 3375 3376 3377
#define GEN_LDFS(name, ldop, op, type)                                        \
GEN_LDF(name, ldop, op | 0x20, type);                                         \
GEN_LDUF(name, ldop, op | 0x21, type);                                        \
GEN_LDUXF(name, ldop, op | 0x01, type);                                       \
GEN_LDXF(name, ldop, 0x17, op | 0x00, type)

A
aurel32 已提交
3378
static always_inline void gen_qemu_ld32fs(DisasContext *ctx, TCGv_i64 arg1, TCGv arg2)
3379 3380 3381
{
    TCGv t0 = tcg_temp_new();
    TCGv_i32 t1 = tcg_temp_new_i32();
A
aurel32 已提交
3382
    gen_qemu_ld32u(ctx, t0, arg2);
3383 3384 3385 3386 3387
    tcg_gen_trunc_tl_i32(t1, t0);
    tcg_temp_free(t0);
    gen_helper_float32_to_float64(arg1, t1);
    tcg_temp_free_i32(t1);
}
B
bellard 已提交
3388

3389 3390 3391 3392
 /* lfd lfdu lfdux lfdx */
GEN_LDFS(lfd, ld64, 0x12, PPC_FLOAT);
 /* lfs lfsu lfsux lfsx */
GEN_LDFS(lfs, ld32fs, 0x10, PPC_FLOAT);
B
bellard 已提交
3393 3394

/***                         Floating-point store                          ***/
3395 3396
#define GEN_STF(name, stop, opc, type)                                        \
GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type)                          \
B
bellard 已提交
3397
{                                                                             \
3398
    TCGv EA;                                                                  \
3399
    if (unlikely(!ctx->fpu_enabled)) {                                        \
A
aurel32 已提交
3400
        gen_exception(ctx, POWERPC_EXCP_FPU);                                 \
3401 3402
        return;                                                               \
    }                                                                         \
A
aurel32 已提交
3403
    gen_set_access_type(ctx, ACCESS_FLOAT);                                   \
3404
    EA = tcg_temp_new();                                                      \
A
aurel32 已提交
3405 3406
    gen_addr_imm_index(ctx, EA, 0);                                           \
    gen_qemu_##stop(ctx, cpu_fpr[rS(ctx->opcode)], EA);                       \
3407
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
3408 3409
}

3410 3411
#define GEN_STUF(name, stop, opc, type)                                       \
GEN_HANDLER(name##u, opc, 0xFF, 0xFF, 0x00000000, type)                       \
B
bellard 已提交
3412
{                                                                             \
3413
    TCGv EA;                                                                  \
3414
    if (unlikely(!ctx->fpu_enabled)) {                                        \
A
aurel32 已提交
3415
        gen_exception(ctx, POWERPC_EXCP_FPU);                                 \
3416 3417
        return;                                                               \
    }                                                                         \
3418
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
A
aurel32 已提交
3419
        gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);                   \
3420
        return;                                                               \
3421
    }                                                                         \
A
aurel32 已提交
3422
    gen_set_access_type(ctx, ACCESS_FLOAT);                                   \
3423
    EA = tcg_temp_new();                                                      \
A
aurel32 已提交
3424 3425
    gen_addr_imm_index(ctx, EA, 0);                                           \
    gen_qemu_##stop(ctx, cpu_fpr[rS(ctx->opcode)], EA);                       \
3426 3427
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);                             \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
3428 3429
}

3430 3431
#define GEN_STUXF(name, stop, opc, type)                                      \
GEN_HANDLER(name##ux, 0x1F, 0x17, opc, 0x00000001, type)                      \
B
bellard 已提交
3432
{                                                                             \
3433
    TCGv EA;                                                                  \
3434
    if (unlikely(!ctx->fpu_enabled)) {                                        \
A
aurel32 已提交
3435
        gen_exception(ctx, POWERPC_EXCP_FPU);                                 \
3436 3437
        return;                                                               \
    }                                                                         \
3438
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
A
aurel32 已提交
3439
        gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);                   \
3440
        return;                                                               \
3441
    }                                                                         \
A
aurel32 已提交
3442
    gen_set_access_type(ctx, ACCESS_FLOAT);                                   \
3443
    EA = tcg_temp_new();                                                      \
A
aurel32 已提交
3444 3445
    gen_addr_reg_index(ctx, EA);                                              \
    gen_qemu_##stop(ctx, cpu_fpr[rS(ctx->opcode)], EA);                       \
3446 3447
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);                             \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
3448 3449
}

3450 3451
#define GEN_STXF(name, stop, opc2, opc3, type)                                \
GEN_HANDLER(name##x, 0x1F, opc2, opc3, 0x00000001, type)                      \
B
bellard 已提交
3452
{                                                                             \
3453
    TCGv EA;                                                                  \
3454
    if (unlikely(!ctx->fpu_enabled)) {                                        \
A
aurel32 已提交
3455
        gen_exception(ctx, POWERPC_EXCP_FPU);                                 \
3456 3457
        return;                                                               \
    }                                                                         \
A
aurel32 已提交
3458
    gen_set_access_type(ctx, ACCESS_FLOAT);                                   \
3459
    EA = tcg_temp_new();                                                      \
A
aurel32 已提交
3460 3461
    gen_addr_reg_index(ctx, EA);                                              \
    gen_qemu_##stop(ctx, cpu_fpr[rS(ctx->opcode)], EA);                       \
3462
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
3463 3464
}

3465 3466 3467 3468 3469 3470
#define GEN_STFS(name, stop, op, type)                                        \
GEN_STF(name, stop, op | 0x20, type);                                         \
GEN_STUF(name, stop, op | 0x21, type);                                        \
GEN_STUXF(name, stop, op | 0x01, type);                                       \
GEN_STXF(name, stop, 0x17, op | 0x00, type)

A
aurel32 已提交
3471
static always_inline void gen_qemu_st32fs(DisasContext *ctx, TCGv_i64 arg1, TCGv arg2)
3472 3473 3474 3475 3476 3477
{
    TCGv_i32 t0 = tcg_temp_new_i32();
    TCGv t1 = tcg_temp_new();
    gen_helper_float64_to_float32(t0, arg1);
    tcg_gen_extu_i32_tl(t1, t0);
    tcg_temp_free_i32(t0);
A
aurel32 已提交
3478
    gen_qemu_st32(ctx, t1, arg2);
3479 3480
    tcg_temp_free(t1);
}
B
bellard 已提交
3481 3482

/* stfd stfdu stfdux stfdx */
3483
GEN_STFS(stfd, st64, 0x16, PPC_FLOAT);
B
bellard 已提交
3484
/* stfs stfsu stfsux stfsx */
3485
GEN_STFS(stfs, st32fs, 0x14, PPC_FLOAT);
B
bellard 已提交
3486 3487

/* Optional: */
A
aurel32 已提交
3488
static always_inline void gen_qemu_st32fiw(DisasContext *ctx, TCGv_i64 arg1, TCGv arg2)
3489 3490 3491
{
    TCGv t0 = tcg_temp_new();
    tcg_gen_trunc_i64_tl(t0, arg1),
A
aurel32 已提交
3492
    gen_qemu_st32(ctx, t0, arg2);
3493 3494
    tcg_temp_free(t0);
}
B
bellard 已提交
3495
/* stfiwx */
3496
GEN_STXF(stfiw, st32fiw, 0x17, 0x1E, PPC_FLOAT_STFIWX);
B
bellard 已提交
3497 3498

/***                                Branch                                 ***/
3499 3500
static always_inline void gen_goto_tb (DisasContext *ctx, int n,
                                       target_ulong dest)
3501 3502 3503
{
    TranslationBlock *tb;
    tb = ctx->tb;
3504 3505 3506 3507
#if defined(TARGET_PPC64)
    if (!ctx->sf_mode)
        dest = (uint32_t) dest;
#endif
B
bellard 已提交
3508
    if ((tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK) &&
3509
        likely(!ctx->singlestep_enabled)) {
B
bellard 已提交
3510
        tcg_gen_goto_tb(n);
3511
        tcg_gen_movi_tl(cpu_nip, dest & ~3);
B
bellard 已提交
3512
        tcg_gen_exit_tb((long)tb + n);
3513
    } else {
3514
        tcg_gen_movi_tl(cpu_nip, dest & ~3);
3515 3516
        if (unlikely(ctx->singlestep_enabled)) {
            if ((ctx->singlestep_enabled &
A
aurel32 已提交
3517
                (CPU_BRANCH_STEP | CPU_SINGLE_STEP)) &&
3518 3519 3520
                ctx->exception == POWERPC_EXCP_BRANCH) {
                target_ulong tmp = ctx->nip;
                ctx->nip = dest;
A
aurel32 已提交
3521
                gen_exception(ctx, POWERPC_EXCP_TRACE);
3522 3523 3524
                ctx->nip = tmp;
            }
            if (ctx->singlestep_enabled & GDBSTUB_SINGLE_STEP) {
A
aurel32 已提交
3525
                gen_debug_exception(ctx);
3526 3527
            }
        }
B
bellard 已提交
3528
        tcg_gen_exit_tb(0);
3529
    }
B
bellard 已提交
3530 3531
}

3532
static always_inline void gen_setlr (DisasContext *ctx, target_ulong nip)
3533 3534
{
#if defined(TARGET_PPC64)
3535 3536
    if (ctx->sf_mode == 0)
        tcg_gen_movi_tl(cpu_lr, (uint32_t)nip);
3537 3538
    else
#endif
3539
        tcg_gen_movi_tl(cpu_lr, nip);
3540 3541
}

B
bellard 已提交
3542 3543 3544
/* b ba bl bla */
GEN_HANDLER(b, 0x12, 0xFF, 0xFF, 0x00000000, PPC_FLOW)
{
3545
    target_ulong li, target;
B
bellard 已提交
3546

3547
    ctx->exception = POWERPC_EXCP_BRANCH;
B
bellard 已提交
3548
    /* sign extend LI */
3549
#if defined(TARGET_PPC64)
3550 3551 3552
    if (ctx->sf_mode)
        li = ((int64_t)LI(ctx->opcode) << 38) >> 38;
    else
3553
#endif
3554
        li = ((int32_t)LI(ctx->opcode) << 6) >> 6;
3555
    if (likely(AA(ctx->opcode) == 0))
B
bellard 已提交
3556
        target = ctx->nip + li - 4;
B
bellard 已提交
3557
    else
3558
        target = li;
3559 3560
    if (LK(ctx->opcode))
        gen_setlr(ctx, ctx->nip);
3561
    gen_goto_tb(ctx, 0, target);
B
bellard 已提交
3562 3563
}

3564 3565 3566 3567
#define BCOND_IM  0
#define BCOND_LR  1
#define BCOND_CTR 2

3568
static always_inline void gen_bcond (DisasContext *ctx, int type)
3569 3570
{
    uint32_t bo = BO(ctx->opcode);
3571 3572
    int l1 = gen_new_label();
    TCGv target;
3573

3574
    ctx->exception = POWERPC_EXCP_BRANCH;
3575
    if (type == BCOND_LR || type == BCOND_CTR) {
P
pbrook 已提交
3576
        target = tcg_temp_local_new();
3577 3578 3579 3580
        if (type == BCOND_CTR)
            tcg_gen_mov_tl(target, cpu_ctr);
        else
            tcg_gen_mov_tl(target, cpu_lr);
3581
    }
3582 3583
    if (LK(ctx->opcode))
        gen_setlr(ctx, ctx->nip);
3584 3585 3586
    l1 = gen_new_label();
    if ((bo & 0x4) == 0) {
        /* Decrement and test CTR */
P
pbrook 已提交
3587
        TCGv temp = tcg_temp_new();
3588
        if (unlikely(type == BCOND_CTR)) {
A
aurel32 已提交
3589
            gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
3590 3591 3592
            return;
        }
        tcg_gen_subi_tl(cpu_ctr, cpu_ctr, 1);
3593
#if defined(TARGET_PPC64)
3594 3595 3596
        if (!ctx->sf_mode)
            tcg_gen_ext32u_tl(temp, cpu_ctr);
        else
3597
#endif
3598 3599 3600 3601 3602
            tcg_gen_mov_tl(temp, cpu_ctr);
        if (bo & 0x2) {
            tcg_gen_brcondi_tl(TCG_COND_NE, temp, 0, l1);
        } else {
            tcg_gen_brcondi_tl(TCG_COND_EQ, temp, 0, l1);
3603
        }
P
pbrook 已提交
3604
        tcg_temp_free(temp);
3605 3606 3607 3608 3609
    }
    if ((bo & 0x10) == 0) {
        /* Test CR */
        uint32_t bi = BI(ctx->opcode);
        uint32_t mask = 1 << (3 - (bi & 0x03));
P
pbrook 已提交
3610
        TCGv_i32 temp = tcg_temp_new_i32();
3611

3612
        if (bo & 0x8) {
3613 3614
            tcg_gen_andi_i32(temp, cpu_crf[bi >> 2], mask);
            tcg_gen_brcondi_i32(TCG_COND_EQ, temp, 0, l1);
3615
        } else {
3616 3617
            tcg_gen_andi_i32(temp, cpu_crf[bi >> 2], mask);
            tcg_gen_brcondi_i32(TCG_COND_NE, temp, 0, l1);
3618
        }
P
pbrook 已提交
3619
        tcg_temp_free_i32(temp);
3620
    }
3621
    if (type == BCOND_IM) {
3622 3623 3624 3625 3626 3627
        target_ulong li = (target_long)((int16_t)(BD(ctx->opcode)));
        if (likely(AA(ctx->opcode) == 0)) {
            gen_goto_tb(ctx, 0, ctx->nip + li - 4);
        } else {
            gen_goto_tb(ctx, 0, li);
        }
B
bellard 已提交
3628
        gen_set_label(l1);
3629
        gen_goto_tb(ctx, 1, ctx->nip);
3630
    } else {
3631
#if defined(TARGET_PPC64)
3632 3633 3634 3635 3636 3637 3638 3639 3640 3641
        if (!(ctx->sf_mode))
            tcg_gen_andi_tl(cpu_nip, target, (uint32_t)~3);
        else
#endif
            tcg_gen_andi_tl(cpu_nip, target, ~3);
        tcg_gen_exit_tb(0);
        gen_set_label(l1);
#if defined(TARGET_PPC64)
        if (!(ctx->sf_mode))
            tcg_gen_movi_tl(cpu_nip, (uint32_t)ctx->nip);
3642 3643
        else
#endif
3644
            tcg_gen_movi_tl(cpu_nip, ctx->nip);
B
bellard 已提交
3645
        tcg_gen_exit_tb(0);
J
j_mayer 已提交
3646
    }
3647 3648 3649
}

GEN_HANDLER(bc, 0x10, 0xFF, 0xFF, 0x00000000, PPC_FLOW)
3650
{
3651 3652 3653 3654
    gen_bcond(ctx, BCOND_IM);
}

GEN_HANDLER(bcctr, 0x13, 0x10, 0x10, 0x00000000, PPC_FLOW)
3655
{
3656 3657 3658 3659
    gen_bcond(ctx, BCOND_CTR);
}

GEN_HANDLER(bclr, 0x13, 0x10, 0x00, 0x00000000, PPC_FLOW)
3660
{
3661 3662
    gen_bcond(ctx, BCOND_LR);
}
B
bellard 已提交
3663 3664

/***                      Condition register logical                       ***/
3665 3666
#define GEN_CRLOGIC(name, tcg_op, opc)                                        \
GEN_HANDLER(name, 0x13, 0x01, opc, 0x00000001, PPC_INTEGER)                   \
B
bellard 已提交
3667
{                                                                             \
3668 3669
    uint8_t bitmask;                                                          \
    int sh;                                                                   \
P
pbrook 已提交
3670
    TCGv_i32 t0, t1;                                                          \
3671
    sh = (crbD(ctx->opcode) & 0x03) - (crbA(ctx->opcode) & 0x03);             \
P
pbrook 已提交
3672
    t0 = tcg_temp_new_i32();                                                  \
3673
    if (sh > 0)                                                               \
3674
        tcg_gen_shri_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2], sh);            \
3675
    else if (sh < 0)                                                          \
3676
        tcg_gen_shli_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2], -sh);           \
3677
    else                                                                      \
3678
        tcg_gen_mov_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2]);                 \
P
pbrook 已提交
3679
    t1 = tcg_temp_new_i32();                                                  \
3680 3681
    sh = (crbD(ctx->opcode) & 0x03) - (crbB(ctx->opcode) & 0x03);             \
    if (sh > 0)                                                               \
3682
        tcg_gen_shri_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2], sh);            \
3683
    else if (sh < 0)                                                          \
3684
        tcg_gen_shli_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2], -sh);           \
3685
    else                                                                      \
3686 3687
        tcg_gen_mov_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2]);                 \
    tcg_op(t0, t0, t1);                                                       \
3688
    bitmask = 1 << (3 - (crbD(ctx->opcode) & 0x03));                          \
3689 3690 3691
    tcg_gen_andi_i32(t0, t0, bitmask);                                        \
    tcg_gen_andi_i32(t1, cpu_crf[crbD(ctx->opcode) >> 2], ~bitmask);          \
    tcg_gen_or_i32(cpu_crf[crbD(ctx->opcode) >> 2], t0, t1);                  \
P
pbrook 已提交
3692 3693
    tcg_temp_free_i32(t0);                                                    \
    tcg_temp_free_i32(t1);                                                    \
B
bellard 已提交
3694 3695 3696
}

/* crand */
3697
GEN_CRLOGIC(crand, tcg_gen_and_i32, 0x08);
B
bellard 已提交
3698
/* crandc */
3699
GEN_CRLOGIC(crandc, tcg_gen_andc_i32, 0x04);
B
bellard 已提交
3700
/* creqv */
3701
GEN_CRLOGIC(creqv, tcg_gen_eqv_i32, 0x09);
B
bellard 已提交
3702
/* crnand */
3703
GEN_CRLOGIC(crnand, tcg_gen_nand_i32, 0x07);
B
bellard 已提交
3704
/* crnor */
3705
GEN_CRLOGIC(crnor, tcg_gen_nor_i32, 0x01);
B
bellard 已提交
3706
/* cror */
3707
GEN_CRLOGIC(cror, tcg_gen_or_i32, 0x0E);
B
bellard 已提交
3708
/* crorc */
3709
GEN_CRLOGIC(crorc, tcg_gen_orc_i32, 0x0D);
B
bellard 已提交
3710
/* crxor */
3711
GEN_CRLOGIC(crxor, tcg_gen_xor_i32, 0x06);
B
bellard 已提交
3712 3713 3714
/* mcrf */
GEN_HANDLER(mcrf, 0x13, 0x00, 0xFF, 0x00000001, PPC_INTEGER)
{
A
aurel32 已提交
3715
    tcg_gen_mov_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfS(ctx->opcode)]);
B
bellard 已提交
3716 3717 3718
}

/***                           System linkage                              ***/
A
aurel32 已提交
3719
/* rfi (mem_idx only) */
3720
GEN_HANDLER(rfi, 0x13, 0x12, 0x01, 0x03FF8001, PPC_FLOW)
B
bellard 已提交
3721
{
3722
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
3723
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
3724 3725
#else
    /* Restore CPU state */
A
aurel32 已提交
3726
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
3727
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
3728
        return;
3729
    }
3730
    gen_helper_rfi();
A
aurel32 已提交
3731
    gen_sync_exception(ctx);
3732
#endif
B
bellard 已提交
3733 3734
}

J
j_mayer 已提交
3735
#if defined(TARGET_PPC64)
3736
GEN_HANDLER(rfid, 0x13, 0x12, 0x00, 0x03FF8001, PPC_64B)
J
j_mayer 已提交
3737 3738
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
3739
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
J
j_mayer 已提交
3740 3741
#else
    /* Restore CPU state */
A
aurel32 已提交
3742
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
3743
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
J
j_mayer 已提交
3744 3745
        return;
    }
3746
    gen_helper_rfid();
A
aurel32 已提交
3747
    gen_sync_exception(ctx);
J
j_mayer 已提交
3748 3749 3750
#endif
}

J
j_mayer 已提交
3751
GEN_HANDLER(hrfid, 0x13, 0x12, 0x08, 0x03FF8001, PPC_64H)
3752 3753
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
3754
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
3755 3756
#else
    /* Restore CPU state */
A
aurel32 已提交
3757
    if (unlikely(ctx->mem_idx <= 1)) {
A
aurel32 已提交
3758
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
3759 3760
        return;
    }
3761
    gen_helper_hrfid();
A
aurel32 已提交
3762
    gen_sync_exception(ctx);
3763 3764 3765 3766
#endif
}
#endif

B
bellard 已提交
3767
/* sc */
3768 3769 3770 3771 3772
#if defined(CONFIG_USER_ONLY)
#define POWERPC_SYSCALL POWERPC_EXCP_SYSCALL_USER
#else
#define POWERPC_SYSCALL POWERPC_EXCP_SYSCALL
#endif
3773
GEN_HANDLER(sc, 0x11, 0xFF, 0xFF, 0x03FFF01D, PPC_FLOW)
B
bellard 已提交
3774
{
3775 3776 3777
    uint32_t lev;

    lev = (ctx->opcode >> 5) & 0x7F;
A
aurel32 已提交
3778
    gen_exception_err(ctx, POWERPC_SYSCALL, lev);
B
bellard 已提交
3779 3780 3781 3782
}

/***                                Trap                                   ***/
/* tw */
3783
GEN_HANDLER(tw, 0x1F, 0x04, 0x00, 0x00000001, PPC_FLOW)
B
bellard 已提交
3784
{
3785
    TCGv_i32 t0 = tcg_const_i32(TO(ctx->opcode));
3786
    /* Update the nip since this might generate a trap exception */
3787
    gen_update_nip(ctx, ctx->nip);
3788 3789
    gen_helper_tw(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], t0);
    tcg_temp_free_i32(t0);
B
bellard 已提交
3790 3791 3792 3793 3794
}

/* twi */
GEN_HANDLER(twi, 0x03, 0xFF, 0xFF, 0x00000000, PPC_FLOW)
{
3795 3796
    TCGv t0 = tcg_const_tl(SIMM(ctx->opcode));
    TCGv_i32 t1 = tcg_const_i32(TO(ctx->opcode));
3797 3798
    /* Update the nip since this might generate a trap exception */
    gen_update_nip(ctx, ctx->nip);
3799 3800 3801
    gen_helper_tw(cpu_gpr[rA(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free_i32(t1);
B
bellard 已提交
3802 3803
}

3804 3805 3806 3807
#if defined(TARGET_PPC64)
/* td */
GEN_HANDLER(td, 0x1F, 0x04, 0x02, 0x00000001, PPC_64B)
{
3808
    TCGv_i32 t0 = tcg_const_i32(TO(ctx->opcode));
3809 3810
    /* Update the nip since this might generate a trap exception */
    gen_update_nip(ctx, ctx->nip);
3811 3812
    gen_helper_td(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], t0);
    tcg_temp_free_i32(t0);
3813 3814 3815 3816 3817
}

/* tdi */
GEN_HANDLER(tdi, 0x02, 0xFF, 0xFF, 0x00000000, PPC_64B)
{
3818 3819
    TCGv t0 = tcg_const_tl(SIMM(ctx->opcode));
    TCGv_i32 t1 = tcg_const_i32(TO(ctx->opcode));
3820 3821
    /* Update the nip since this might generate a trap exception */
    gen_update_nip(ctx, ctx->nip);
3822 3823 3824
    gen_helper_td(cpu_gpr[rA(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free_i32(t1);
3825 3826 3827
}
#endif

B
bellard 已提交
3828 3829 3830 3831
/***                          Processor control                            ***/
/* mcrxr */
GEN_HANDLER(mcrxr, 0x1F, 0x00, 0x10, 0x007FF801, PPC_MISC)
{
A
aurel32 已提交
3832 3833
    tcg_gen_trunc_tl_i32(cpu_crf[crfD(ctx->opcode)], cpu_xer);
    tcg_gen_shri_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)], XER_CA);
3834
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_SO | 1 << XER_OV | 1 << XER_CA));
B
bellard 已提交
3835 3836 3837
}

/* mfcr */
3838
GEN_HANDLER(mfcr, 0x1F, 0x13, 0x00, 0x00000801, PPC_MISC)
B
bellard 已提交
3839
{
3840
    uint32_t crm, crn;
3841

3842 3843 3844 3845
    if (likely(ctx->opcode & 0x00100000)) {
        crm = CRM(ctx->opcode);
        if (likely((crm ^ (crm - 1)) == 0)) {
            crn = ffs(crm);
3846
            tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], cpu_crf[7 - crn]);
3847
        }
3848
    } else {
P
pbrook 已提交
3849
        gen_helper_load_cr(cpu_gpr[rD(ctx->opcode)]);
3850
    }
B
bellard 已提交
3851 3852 3853 3854 3855
}

/* mfmsr */
GEN_HANDLER(mfmsr, 0x1F, 0x13, 0x02, 0x001FF801, PPC_MISC)
{
3856
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
3857
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
3858
#else
A
aurel32 已提交
3859
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
3860
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
3861
        return;
3862
    }
3863
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_msr);
3864
#endif
B
bellard 已提交
3865 3866
}

J
j_mayer 已提交
3867
#if 1
3868
#define SPR_NOACCESS ((void *)(-1UL))
3869 3870 3871 3872 3873 3874 3875 3876 3877
#else
static void spr_noaccess (void *opaque, int sprn)
{
    sprn = ((sprn >> 5) & 0x1F) | ((sprn & 0x1F) << 5);
    printf("ERROR: try to access SPR %d !\n", sprn);
}
#define SPR_NOACCESS (&spr_noaccess)
#endif

B
bellard 已提交
3878
/* mfspr */
3879
static always_inline void gen_op_mfspr (DisasContext *ctx)
B
bellard 已提交
3880
{
A
aurel32 已提交
3881
    void (*read_cb)(void *opaque, int gprn, int sprn);
B
bellard 已提交
3882 3883
    uint32_t sprn = SPR(ctx->opcode);

3884
#if !defined(CONFIG_USER_ONLY)
A
aurel32 已提交
3885
    if (ctx->mem_idx == 2)
3886
        read_cb = ctx->spr_cb[sprn].hea_read;
A
aurel32 已提交
3887
    else if (ctx->mem_idx)
3888 3889
        read_cb = ctx->spr_cb[sprn].oea_read;
    else
3890
#endif
3891
        read_cb = ctx->spr_cb[sprn].uea_read;
3892 3893
    if (likely(read_cb != NULL)) {
        if (likely(read_cb != SPR_NOACCESS)) {
A
aurel32 已提交
3894
            (*read_cb)(ctx, rD(ctx->opcode), sprn);
3895 3896
        } else {
            /* Privilege exception */
3897 3898 3899 3900 3901
            /* This is a hack to avoid warnings when running Linux:
             * this OS breaks the PowerPC virtualisation model,
             * allowing userland application to read the PVR
             */
            if (sprn != SPR_PVR) {
3902
                qemu_log("Trying to read privileged spr %d %03x at "
J
j_mayer 已提交
3903 3904 3905
                            ADDRX "\n", sprn, sprn, ctx->nip);
                printf("Trying to read privileged spr %d %03x at " ADDRX "\n",
                       sprn, sprn, ctx->nip);
3906
            }
A
aurel32 已提交
3907
            gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
B
bellard 已提交
3908
        }
3909 3910
    } else {
        /* Not defined */
3911
        qemu_log("Trying to read invalid spr %d %03x at "
J
j_mayer 已提交
3912 3913 3914
                    ADDRX "\n", sprn, sprn, ctx->nip);
        printf("Trying to read invalid spr %d %03x at " ADDRX "\n",
               sprn, sprn, ctx->nip);
A
aurel32 已提交
3915
        gen_inval_exception(ctx, POWERPC_EXCP_INVAL_SPR);
B
bellard 已提交
3916 3917 3918
    }
}

3919
GEN_HANDLER(mfspr, 0x1F, 0x13, 0x0A, 0x00000001, PPC_MISC)
B
bellard 已提交
3920
{
3921
    gen_op_mfspr(ctx);
3922
}
3923 3924

/* mftb */
3925
GEN_HANDLER(mftb, 0x1F, 0x13, 0x0B, 0x00000001, PPC_MFTB)
3926 3927
{
    gen_op_mfspr(ctx);
B
bellard 已提交
3928 3929 3930
}

/* mtcrf */
3931
GEN_HANDLER(mtcrf, 0x1F, 0x10, 0x04, 0x00000801, PPC_MISC)
B
bellard 已提交
3932
{
3933
    uint32_t crm, crn;
3934

3935 3936
    crm = CRM(ctx->opcode);
    if (likely((ctx->opcode & 0x00100000) || (crm ^ (crm - 1)) == 0)) {
P
pbrook 已提交
3937
        TCGv_i32 temp = tcg_temp_new_i32();
3938
        crn = ffs(crm);
P
pbrook 已提交
3939 3940
        tcg_gen_trunc_tl_i32(temp, cpu_gpr[rS(ctx->opcode)]);
        tcg_gen_shri_i32(cpu_crf[7 - crn], temp, crn * 4);
3941
        tcg_gen_andi_i32(cpu_crf[7 - crn], cpu_crf[7 - crn], 0xf);
P
pbrook 已提交
3942
        tcg_temp_free_i32(temp);
3943
    } else {
P
pbrook 已提交
3944 3945 3946
        TCGv_i32 temp = tcg_const_i32(crm);
        gen_helper_store_cr(cpu_gpr[rS(ctx->opcode)], temp);
        tcg_temp_free_i32(temp);
3947
    }
B
bellard 已提交
3948 3949 3950
}

/* mtmsr */
J
j_mayer 已提交
3951
#if defined(TARGET_PPC64)
3952
GEN_HANDLER(mtmsrd, 0x1F, 0x12, 0x05, 0x001EF801, PPC_64B)
J
j_mayer 已提交
3953 3954
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
3955
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
J
j_mayer 已提交
3956
#else
A
aurel32 已提交
3957
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
3958
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
J
j_mayer 已提交
3959 3960
        return;
    }
3961 3962
    if (ctx->opcode & 0x00010000) {
        /* Special form that does not need any synchronisation */
3963 3964 3965 3966 3967
        TCGv t0 = tcg_temp_new();
        tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1 << MSR_RI) | (1 << MSR_EE));
        tcg_gen_andi_tl(cpu_msr, cpu_msr, ~((1 << MSR_RI) | (1 << MSR_EE)));
        tcg_gen_or_tl(cpu_msr, cpu_msr, t0);
        tcg_temp_free(t0);
3968
    } else {
3969 3970 3971 3972
        /* XXX: we need to update nip before the store
         *      if we enter power saving mode, we will exit the loop
         *      directly from ppc_store_msr
         */
3973
        gen_update_nip(ctx, ctx->nip);
3974
        gen_helper_store_msr(cpu_gpr[rS(ctx->opcode)]);
3975 3976
        /* Must stop the translation as machine state (may have) changed */
        /* Note that mtmsr is not always defined as context-synchronizing */
A
aurel32 已提交
3977
        gen_stop_exception(ctx);
3978
    }
J
j_mayer 已提交
3979 3980 3981 3982
#endif
}
#endif

B
bellard 已提交
3983 3984
GEN_HANDLER(mtmsr, 0x1F, 0x12, 0x04, 0x001FF801, PPC_MISC)
{
3985
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
3986
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
3987
#else
A
aurel32 已提交
3988
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
3989
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
3990
        return;
3991
    }
3992 3993
    if (ctx->opcode & 0x00010000) {
        /* Special form that does not need any synchronisation */
3994 3995 3996 3997 3998
        TCGv t0 = tcg_temp_new();
        tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1 << MSR_RI) | (1 << MSR_EE));
        tcg_gen_andi_tl(cpu_msr, cpu_msr, ~((1 << MSR_RI) | (1 << MSR_EE)));
        tcg_gen_or_tl(cpu_msr, cpu_msr, t0);
        tcg_temp_free(t0);
3999
    } else {
4000 4001 4002 4003
        /* XXX: we need to update nip before the store
         *      if we enter power saving mode, we will exit the loop
         *      directly from ppc_store_msr
         */
4004
        gen_update_nip(ctx, ctx->nip);
4005
#if defined(TARGET_PPC64)
4006 4007 4008 4009 4010 4011 4012 4013 4014 4015
        if (!ctx->sf_mode) {
            TCGv t0 = tcg_temp_new();
            TCGv t1 = tcg_temp_new();
            tcg_gen_andi_tl(t0, cpu_msr, 0xFFFFFFFF00000000ULL);
            tcg_gen_ext32u_tl(t1, cpu_gpr[rS(ctx->opcode)]);
            tcg_gen_or_tl(t0, t0, t1);
            tcg_temp_free(t1);
            gen_helper_store_msr(t0);
            tcg_temp_free(t0);
        } else
4016
#endif
4017
            gen_helper_store_msr(cpu_gpr[rS(ctx->opcode)]);
4018
        /* Must stop the translation as machine state (may have) changed */
4019
        /* Note that mtmsr is not always defined as context-synchronizing */
A
aurel32 已提交
4020
        gen_stop_exception(ctx);
4021
    }
4022
#endif
B
bellard 已提交
4023 4024 4025 4026 4027
}

/* mtspr */
GEN_HANDLER(mtspr, 0x1F, 0x13, 0x0E, 0x00000001, PPC_MISC)
{
A
aurel32 已提交
4028
    void (*write_cb)(void *opaque, int sprn, int gprn);
B
bellard 已提交
4029 4030
    uint32_t sprn = SPR(ctx->opcode);

4031
#if !defined(CONFIG_USER_ONLY)
A
aurel32 已提交
4032
    if (ctx->mem_idx == 2)
4033
        write_cb = ctx->spr_cb[sprn].hea_write;
A
aurel32 已提交
4034
    else if (ctx->mem_idx)
4035 4036
        write_cb = ctx->spr_cb[sprn].oea_write;
    else
4037
#endif
4038
        write_cb = ctx->spr_cb[sprn].uea_write;
4039 4040
    if (likely(write_cb != NULL)) {
        if (likely(write_cb != SPR_NOACCESS)) {
A
aurel32 已提交
4041
            (*write_cb)(ctx, sprn, rS(ctx->opcode));
4042 4043
        } else {
            /* Privilege exception */
4044
            qemu_log("Trying to write privileged spr %d %03x at "
J
j_mayer 已提交
4045 4046 4047
                        ADDRX "\n", sprn, sprn, ctx->nip);
            printf("Trying to write privileged spr %d %03x at " ADDRX "\n",
                   sprn, sprn, ctx->nip);
A
aurel32 已提交
4048
            gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4049
        }
4050 4051
    } else {
        /* Not defined */
4052
        qemu_log("Trying to write invalid spr %d %03x at "
J
j_mayer 已提交
4053 4054 4055
                    ADDRX "\n", sprn, sprn, ctx->nip);
        printf("Trying to write invalid spr %d %03x at " ADDRX "\n",
               sprn, sprn, ctx->nip);
A
aurel32 已提交
4056
        gen_inval_exception(ctx, POWERPC_EXCP_INVAL_SPR);
B
bellard 已提交
4057 4058 4059 4060 4061
    }
}

/***                         Cache management                              ***/
/* dcbf */
4062
GEN_HANDLER(dcbf, 0x1F, 0x16, 0x02, 0x03C00001, PPC_CACHE)
B
bellard 已提交
4063
{
J
j_mayer 已提交
4064
    /* XXX: specification says this is treated as a load by the MMU */
A
aurel32 已提交
4065 4066 4067 4068 4069
    TCGv t0;
    gen_set_access_type(ctx, ACCESS_CACHE);
    t0 = tcg_temp_new();
    gen_addr_reg_index(ctx, t0);
    gen_qemu_ld8u(ctx, t0, t0);
4070
    tcg_temp_free(t0);
B
bellard 已提交
4071 4072 4073
}

/* dcbi (Supervisor only) */
4074
GEN_HANDLER(dcbi, 0x1F, 0x16, 0x0E, 0x03E00001, PPC_CACHE)
B
bellard 已提交
4075
{
4076
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
4077
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
4078
#else
A
aurel32 已提交
4079
    TCGv EA, val;
A
aurel32 已提交
4080
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
4081
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
4082
        return;
4083
    }
P
pbrook 已提交
4084
    EA = tcg_temp_new();
A
aurel32 已提交
4085 4086
    gen_set_access_type(ctx, ACCESS_CACHE);
    gen_addr_reg_index(ctx, EA);
P
pbrook 已提交
4087
    val = tcg_temp_new();
4088
    /* XXX: specification says this should be treated as a store by the MMU */
A
aurel32 已提交
4089 4090
    gen_qemu_ld8u(ctx, val, EA);
    gen_qemu_st8(ctx, val, EA);
A
aurel32 已提交
4091 4092
    tcg_temp_free(val);
    tcg_temp_free(EA);
4093
#endif
B
bellard 已提交
4094 4095 4096
}

/* dcdst */
4097
GEN_HANDLER(dcbst, 0x1F, 0x16, 0x01, 0x03E00001, PPC_CACHE)
B
bellard 已提交
4098
{
4099
    /* XXX: specification say this is treated as a load by the MMU */
A
aurel32 已提交
4100 4101 4102 4103 4104
    TCGv t0;
    gen_set_access_type(ctx, ACCESS_CACHE);
    t0 = tcg_temp_new();
    gen_addr_reg_index(ctx, t0);
    gen_qemu_ld8u(ctx, t0, t0);
4105
    tcg_temp_free(t0);
B
bellard 已提交
4106 4107 4108
}

/* dcbt */
4109
GEN_HANDLER(dcbt, 0x1F, 0x16, 0x08, 0x02000001, PPC_CACHE)
B
bellard 已提交
4110
{
4111
    /* interpreted as no-op */
4112 4113 4114
    /* XXX: specification say this is treated as a load by the MMU
     *      but does not generate any exception
     */
B
bellard 已提交
4115 4116 4117
}

/* dcbtst */
4118
GEN_HANDLER(dcbtst, 0x1F, 0x16, 0x07, 0x02000001, PPC_CACHE)
B
bellard 已提交
4119
{
4120
    /* interpreted as no-op */
4121 4122 4123
    /* XXX: specification say this is treated as a load by the MMU
     *      but does not generate any exception
     */
B
bellard 已提交
4124 4125 4126
}

/* dcbz */
4127
GEN_HANDLER(dcbz, 0x1F, 0x16, 0x1F, 0x03E00001, PPC_CACHE_DCBZ)
B
bellard 已提交
4128
{
A
aurel32 已提交
4129 4130
    TCGv t0;
    gen_set_access_type(ctx, ACCESS_CACHE);
4131 4132
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
A
aurel32 已提交
4133 4134
    t0 = tcg_temp_new();
    gen_addr_reg_index(ctx, t0);
4135 4136
    gen_helper_dcbz(t0);
    tcg_temp_free(t0);
4137 4138
}

4139
GEN_HANDLER2(dcbz_970, "dcbz", 0x1F, 0x16, 0x1F, 0x03C00001, PPC_CACHE_DCBZT)
4140
{
A
aurel32 已提交
4141 4142
    TCGv t0;
    gen_set_access_type(ctx, ACCESS_CACHE);
4143 4144
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
A
aurel32 已提交
4145 4146
    t0 = tcg_temp_new();
    gen_addr_reg_index(ctx, t0);
4147
    if (ctx->opcode & 0x00200000)
4148
        gen_helper_dcbz(t0);
4149
    else
4150 4151
        gen_helper_dcbz_970(t0);
    tcg_temp_free(t0);
B
bellard 已提交
4152 4153
}

4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180
/* dst / dstt */
GEN_HANDLER(dst, 0x1F, 0x16, 0x0A, 0x01800001, PPC_ALTIVEC)
{
    if (rA(ctx->opcode) == 0) {
        gen_inval_exception(ctx, POWERPC_EXCP_INVAL_LSWX);
    } else {
        /* interpreted as no-op */
    }
}

/* dstst /dststt */
GEN_HANDLER(dstst, 0x1F, 0x16, 0x0B, 0x02000001, PPC_ALTIVEC)
{
    if (rA(ctx->opcode) == 0) {
        gen_inval_exception(ctx, POWERPC_EXCP_INVAL_LSWX);
    } else {
        /* interpreted as no-op */
    }

}

/* dss / dssall */
GEN_HANDLER(dss, 0x1F, 0x16, 0x19, 0x019FF801, PPC_ALTIVEC)
{
    /* interpreted as no-op */
}

B
bellard 已提交
4181
/* icbi */
4182
GEN_HANDLER(icbi, 0x1F, 0x16, 0x1E, 0x03E00001, PPC_CACHE_ICBI)
B
bellard 已提交
4183
{
A
aurel32 已提交
4184 4185
    TCGv t0;
    gen_set_access_type(ctx, ACCESS_CACHE);
4186 4187
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
A
aurel32 已提交
4188 4189
    t0 = tcg_temp_new();
    gen_addr_reg_index(ctx, t0);
4190 4191
    gen_helper_icbi(t0);
    tcg_temp_free(t0);
B
bellard 已提交
4192 4193 4194 4195
}

/* Optional: */
/* dcba */
4196
GEN_HANDLER(dcba, 0x1F, 0x16, 0x17, 0x03E00001, PPC_CACHE_DCBA)
B
bellard 已提交
4197
{
4198 4199 4200 4201
    /* interpreted as no-op */
    /* XXX: specification say this is treated as a store by the MMU
     *      but does not generate any exception
     */
B
bellard 已提交
4202 4203 4204 4205 4206 4207 4208
}

/***                    Segment register manipulation                      ***/
/* Supervisor only: */
/* mfsr */
GEN_HANDLER(mfsr, 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT)
{
4209
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
4210
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4211
#else
4212
    TCGv t0;
A
aurel32 已提交
4213
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
4214
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4215
        return;
4216
    }
4217 4218 4219
    t0 = tcg_const_tl(SR(ctx->opcode));
    gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], t0);
    tcg_temp_free(t0);
4220
#endif
B
bellard 已提交
4221 4222 4223
}

/* mfsrin */
4224
GEN_HANDLER(mfsrin, 0x1F, 0x13, 0x14, 0x001F0001, PPC_SEGMENT)
B
bellard 已提交
4225
{
4226
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
4227
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4228
#else
4229
    TCGv t0;
A
aurel32 已提交
4230
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
4231
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4232
        return;
4233
    }
4234 4235 4236 4237 4238
    t0 = tcg_temp_new();
    tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 28);
    tcg_gen_andi_tl(t0, t0, 0xF);
    gen_helper_load_sr(cpu_gpr[rD(ctx->opcode)], t0);
    tcg_temp_free(t0);
4239
#endif
B
bellard 已提交
4240 4241 4242
}

/* mtsr */
B
bellard 已提交
4243
GEN_HANDLER(mtsr, 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT)
B
bellard 已提交
4244
{
4245
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
4246
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4247
#else
4248
    TCGv t0;
A
aurel32 已提交
4249
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
4250
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4251
        return;
4252
    }
4253 4254 4255
    t0 = tcg_const_tl(SR(ctx->opcode));
    gen_helper_store_sr(t0, cpu_gpr[rS(ctx->opcode)]);
    tcg_temp_free(t0);
4256
#endif
B
bellard 已提交
4257 4258 4259
}

/* mtsrin */
4260
GEN_HANDLER(mtsrin, 0x1F, 0x12, 0x07, 0x001F0001, PPC_SEGMENT)
B
bellard 已提交
4261
{
4262
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
4263
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4264
#else
4265
    TCGv t0;
A
aurel32 已提交
4266
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
4267
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4268
        return;
4269
    }
4270 4271 4272 4273 4274
    t0 = tcg_temp_new();
    tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 28);
    tcg_gen_andi_tl(t0, t0, 0xF);
    gen_helper_store_sr(t0, cpu_gpr[rD(ctx->opcode)]);
    tcg_temp_free(t0);
4275
#endif
B
bellard 已提交
4276 4277
}

4278 4279 4280
#if defined(TARGET_PPC64)
/* Specific implementation for PowerPC 64 "bridge" emulation using SLB */
/* mfsr */
4281
GEN_HANDLER2(mfsr_64b, "mfsr", 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT_64B)
4282 4283
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
4284
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4285
#else
4286
    TCGv t0;
A
aurel32 已提交
4287
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
4288
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4289 4290
        return;
    }
4291 4292 4293
    t0 = tcg_const_tl(SR(ctx->opcode));
    gen_helper_load_slb(cpu_gpr[rD(ctx->opcode)], t0);
    tcg_temp_free(t0);
4294 4295 4296 4297
#endif
}

/* mfsrin */
4298 4299
GEN_HANDLER2(mfsrin_64b, "mfsrin", 0x1F, 0x13, 0x14, 0x001F0001,
             PPC_SEGMENT_64B)
4300 4301
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
4302
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4303
#else
4304
    TCGv t0;
A
aurel32 已提交
4305
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
4306
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4307 4308
        return;
    }
4309 4310 4311 4312 4313
    t0 = tcg_temp_new();
    tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 28);
    tcg_gen_andi_tl(t0, t0, 0xF);
    gen_helper_load_slb(cpu_gpr[rD(ctx->opcode)], t0);
    tcg_temp_free(t0);
4314 4315 4316 4317
#endif
}

/* mtsr */
4318
GEN_HANDLER2(mtsr_64b, "mtsr", 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT_64B)
4319 4320
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
4321
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4322
#else
4323
    TCGv t0;
A
aurel32 已提交
4324
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
4325
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4326 4327
        return;
    }
4328 4329 4330
    t0 = tcg_const_tl(SR(ctx->opcode));
    gen_helper_store_slb(t0, cpu_gpr[rS(ctx->opcode)]);
    tcg_temp_free(t0);
4331 4332 4333 4334
#endif
}

/* mtsrin */
4335 4336
GEN_HANDLER2(mtsrin_64b, "mtsrin", 0x1F, 0x12, 0x07, 0x001F0001,
             PPC_SEGMENT_64B)
4337 4338
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
4339
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4340
#else
4341
    TCGv t0;
A
aurel32 已提交
4342
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
4343
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
4344 4345
        return;
    }
4346 4347 4348 4349 4350
    t0 = tcg_temp_new();
    tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 28);
    tcg_gen_andi_tl(t0, t0, 0xF);
    gen_helper_store_slb(t0, cpu_gpr[rS(ctx->opcode)]);
    tcg_temp_free(t0);
4351 4352 4353 4354
#endif
}
#endif /* defined(TARGET_PPC64) */

B
bellard 已提交
4355
/***                      Lookaside buffer management                      ***/
A
aurel32 已提交
4356
/* Optional & mem_idx only: */
B
bellard 已提交
4357
/* tlbia */
4358
GEN_HANDLER(tlbia, 0x1F, 0x12, 0x0B, 0x03FFFC01, PPC_MEM_TLBIA)
B
bellard 已提交
4359
{
4360
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
4361
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
4362
#else
A
aurel32 已提交
4363
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
4364
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
4365
        return;
4366
    }
4367
    gen_helper_tlbia();
4368
#endif
B
bellard 已提交
4369 4370 4371
}

/* tlbie */
4372
GEN_HANDLER(tlbie, 0x1F, 0x12, 0x09, 0x03FF0001, PPC_MEM_TLBIE)
B
bellard 已提交
4373
{
4374
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
4375
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
4376
#else
A
aurel32 已提交
4377
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
4378
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
4379
        return;
4380
    }
4381
#if defined(TARGET_PPC64)
4382 4383 4384 4385 4386 4387
    if (!ctx->sf_mode) {
        TCGv t0 = tcg_temp_new();
        tcg_gen_ext32u_tl(t0, cpu_gpr[rB(ctx->opcode)]);
        gen_helper_tlbie(t0);
        tcg_temp_free(t0);
    } else
4388
#endif
4389
        gen_helper_tlbie(cpu_gpr[rB(ctx->opcode)]);
4390
#endif
B
bellard 已提交
4391 4392 4393
}

/* tlbsync */
4394
GEN_HANDLER(tlbsync, 0x1F, 0x16, 0x11, 0x03FFF801, PPC_MEM_TLBSYNC)
B
bellard 已提交
4395
{
4396
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
4397
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
4398
#else
A
aurel32 已提交
4399
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
4400
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
4401
        return;
4402 4403 4404 4405
    }
    /* This has no effect: it should ensure that all previous
     * tlbie have completed
     */
A
aurel32 已提交
4406
    gen_stop_exception(ctx);
4407
#endif
B
bellard 已提交
4408 4409
}

J
j_mayer 已提交
4410 4411 4412 4413 4414
#if defined(TARGET_PPC64)
/* slbia */
GEN_HANDLER(slbia, 0x1F, 0x12, 0x0F, 0x03FFFC01, PPC_SLBI)
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
4415
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
J
j_mayer 已提交
4416
#else
A
aurel32 已提交
4417
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
4418
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
J
j_mayer 已提交
4419 4420
        return;
    }
4421
    gen_helper_slbia();
J
j_mayer 已提交
4422 4423 4424 4425 4426 4427 4428
#endif
}

/* slbie */
GEN_HANDLER(slbie, 0x1F, 0x12, 0x0D, 0x03FF0001, PPC_SLBI)
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
4429
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
J
j_mayer 已提交
4430
#else
A
aurel32 已提交
4431
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
4432
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
J
j_mayer 已提交
4433 4434
        return;
    }
4435
    gen_helper_slbie(cpu_gpr[rB(ctx->opcode)]);
J
j_mayer 已提交
4436 4437 4438 4439
#endif
}
#endif

B
bellard 已提交
4440 4441
/***                              External control                         ***/
/* Optional: */
4442
/* eciwx */
B
bellard 已提交
4443 4444
GEN_HANDLER(eciwx, 0x1F, 0x16, 0x0D, 0x00000001, PPC_EXTERN)
{
A
aurel32 已提交
4445
    TCGv t0;
4446
    /* Should check EAR[E] ! */
A
aurel32 已提交
4447 4448 4449
    gen_set_access_type(ctx, ACCESS_EXT);
    t0 = tcg_temp_new();
    gen_addr_reg_index(ctx, t0);
4450
    gen_check_align(ctx, t0, 0x03);
A
aurel32 已提交
4451
    gen_qemu_ld32u(ctx, cpu_gpr[rD(ctx->opcode)], t0);
4452
    tcg_temp_free(t0);
4453 4454 4455 4456 4457
}

/* ecowx */
GEN_HANDLER(ecowx, 0x1F, 0x16, 0x09, 0x00000001, PPC_EXTERN)
{
A
aurel32 已提交
4458
    TCGv t0;
4459
    /* Should check EAR[E] ! */
A
aurel32 已提交
4460 4461 4462
    gen_set_access_type(ctx, ACCESS_EXT);
    t0 = tcg_temp_new();
    gen_addr_reg_index(ctx, t0);
4463
    gen_check_align(ctx, t0, 0x03);
A
aurel32 已提交
4464
    gen_qemu_st32(ctx, cpu_gpr[rD(ctx->opcode)], t0);
4465
    tcg_temp_free(t0);
4466 4467 4468 4469 4470 4471
}

/* PowerPC 601 specific instructions */
/* abs - abs. */
GEN_HANDLER(abs, 0x1F, 0x08, 0x0B, 0x0000F800, PPC_POWER_BR)
{
4472 4473 4474 4475 4476 4477 4478 4479
    int l1 = gen_new_label();
    int l2 = gen_new_label();
    tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rA(ctx->opcode)], 0, l1);
    tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    gen_set_label(l2);
4480
    if (unlikely(Rc(ctx->opcode) != 0))
4481
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
4482 4483 4484 4485 4486
}

/* abso - abso. */
GEN_HANDLER(abso, 0x1F, 0x08, 0x1B, 0x0000F800, PPC_POWER_BR)
{
4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501
    int l1 = gen_new_label();
    int l2 = gen_new_label();
    int l3 = gen_new_label();
    /* Start with XER OV disabled, the most likely case */
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
    tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rA(ctx->opcode)], 0, l2);
    tcg_gen_brcondi_tl(TCG_COND_NE, cpu_gpr[rA(ctx->opcode)], 0x80000000, l1);
    tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_br(l3);
    gen_set_label(l2);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    gen_set_label(l3);
4502
    if (unlikely(Rc(ctx->opcode) != 0))
4503
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
4504 4505 4506
}

/* clcs */
4507
GEN_HANDLER(clcs, 0x1F, 0x10, 0x13, 0x0000F800, PPC_POWER_BR)
4508
{
4509 4510 4511
    TCGv_i32 t0 = tcg_const_i32(rA(ctx->opcode));
    gen_helper_clcs(cpu_gpr[rD(ctx->opcode)], t0);
    tcg_temp_free_i32(t0);
4512
    /* Rc=1 sets CR0 to an undefined state */
4513 4514 4515 4516 4517
}

/* div - div. */
GEN_HANDLER(div, 0x1F, 0x0B, 0x0A, 0x00000000, PPC_POWER_BR)
{
4518
    gen_helper_div(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
4519
    if (unlikely(Rc(ctx->opcode) != 0))
4520
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
4521 4522 4523 4524 4525
}

/* divo - divo. */
GEN_HANDLER(divo, 0x1F, 0x0B, 0x1A, 0x00000000, PPC_POWER_BR)
{
4526
    gen_helper_divo(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
4527
    if (unlikely(Rc(ctx->opcode) != 0))
4528
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
4529 4530 4531 4532 4533
}

/* divs - divs. */
GEN_HANDLER(divs, 0x1F, 0x0B, 0x0B, 0x00000000, PPC_POWER_BR)
{
4534
    gen_helper_divs(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
4535
    if (unlikely(Rc(ctx->opcode) != 0))
4536
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
4537 4538 4539 4540 4541
}

/* divso - divso. */
GEN_HANDLER(divso, 0x1F, 0x0B, 0x1B, 0x00000000, PPC_POWER_BR)
{
4542
    gen_helper_divso(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
4543
    if (unlikely(Rc(ctx->opcode) != 0))
4544
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
4545 4546 4547 4548 4549
}

/* doz - doz. */
GEN_HANDLER(doz, 0x1F, 0x08, 0x08, 0x00000000, PPC_POWER_BR)
{
4550 4551 4552 4553 4554 4555 4556 4557
    int l1 = gen_new_label();
    int l2 = gen_new_label();
    tcg_gen_brcond_tl(TCG_COND_GE, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], l1);
    tcg_gen_sub_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0);
    gen_set_label(l2);
4558
    if (unlikely(Rc(ctx->opcode) != 0))
4559
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
4560 4561 4562 4563 4564
}

/* dozo - dozo. */
GEN_HANDLER(dozo, 0x1F, 0x08, 0x18, 0x00000000, PPC_POWER_BR)
{
4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586
    int l1 = gen_new_label();
    int l2 = gen_new_label();
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    TCGv t2 = tcg_temp_new();
    /* Start with XER OV disabled, the most likely case */
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
    tcg_gen_brcond_tl(TCG_COND_GE, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], l1);
    tcg_gen_sub_tl(t0, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_xor_tl(t1, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_xor_tl(t2, cpu_gpr[rA(ctx->opcode)], t0);
    tcg_gen_andc_tl(t1, t1, t2);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
    tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l2);
    tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0);
    gen_set_label(l2);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
    tcg_temp_free(t2);
4587
    if (unlikely(Rc(ctx->opcode) != 0))
4588
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
4589 4590 4591 4592 4593
}

/* dozi */
GEN_HANDLER(dozi, 0x09, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR)
{
4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604
    target_long simm = SIMM(ctx->opcode);
    int l1 = gen_new_label();
    int l2 = gen_new_label();
    tcg_gen_brcondi_tl(TCG_COND_LT, cpu_gpr[rA(ctx->opcode)], simm, l1);
    tcg_gen_subfi_tl(cpu_gpr[rD(ctx->opcode)], simm, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0);
    gen_set_label(l2);
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
4605 4606 4607 4608 4609
}

/* lscbx - lscbx. */
GEN_HANDLER(lscbx, 0x1F, 0x15, 0x08, 0x00000000, PPC_POWER_BR)
{
4610 4611 4612 4613
    TCGv t0 = tcg_temp_new();
    TCGv_i32 t1 = tcg_const_i32(rD(ctx->opcode));
    TCGv_i32 t2 = tcg_const_i32(rA(ctx->opcode));
    TCGv_i32 t3 = tcg_const_i32(rB(ctx->opcode));
4614

A
aurel32 已提交
4615
    gen_addr_reg_index(ctx, t0);
4616
    /* NIP cannot be restored if the memory exception comes from an helper */
4617
    gen_update_nip(ctx, ctx->nip - 4);
4618 4619 4620 4621
    gen_helper_lscbx(t0, t0, t1, t2, t3);
    tcg_temp_free_i32(t1);
    tcg_temp_free_i32(t2);
    tcg_temp_free_i32(t3);
A
aurel32 已提交
4622
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~0x7F);
4623
    tcg_gen_or_tl(cpu_xer, cpu_xer, t0);
4624
    if (unlikely(Rc(ctx->opcode) != 0))
4625 4626
        gen_set_Rc0(ctx, t0);
    tcg_temp_free(t0);
4627 4628 4629 4630 4631
}

/* maskg - maskg. */
GEN_HANDLER(maskg, 0x1F, 0x1D, 0x00, 0x00000000, PPC_POWER_BR)
{
4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650
    int l1 = gen_new_label();
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    TCGv t2 = tcg_temp_new();
    TCGv t3 = tcg_temp_new();
    tcg_gen_movi_tl(t3, 0xFFFFFFFF);
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
    tcg_gen_andi_tl(t1, cpu_gpr[rS(ctx->opcode)], 0x1F);
    tcg_gen_addi_tl(t2, t0, 1);
    tcg_gen_shr_tl(t2, t3, t2);
    tcg_gen_shr_tl(t3, t3, t1);
    tcg_gen_xor_tl(cpu_gpr[rA(ctx->opcode)], t2, t3);
    tcg_gen_brcond_tl(TCG_COND_GE, t0, t1, l1);
    tcg_gen_neg_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    gen_set_label(l1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
    tcg_temp_free(t2);
    tcg_temp_free(t3);
4651
    if (unlikely(Rc(ctx->opcode) != 0))
4652
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
4653 4654 4655 4656 4657
}

/* maskir - maskir. */
GEN_HANDLER(maskir, 0x1F, 0x1D, 0x10, 0x00000000, PPC_POWER_BR)
{
4658 4659 4660 4661 4662 4663 4664
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    tcg_gen_and_tl(t0, cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_andc_tl(t1, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
4665
    if (unlikely(Rc(ctx->opcode) != 0))
4666
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
4667 4668 4669 4670 4671
}

/* mul - mul. */
GEN_HANDLER(mul, 0x1F, 0x0B, 0x03, 0x00000000, PPC_POWER_BR)
{
4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684
    TCGv_i64 t0 = tcg_temp_new_i64();
    TCGv_i64 t1 = tcg_temp_new_i64();
    TCGv t2 = tcg_temp_new();
    tcg_gen_extu_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_extu_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_mul_i64(t0, t0, t1);
    tcg_gen_trunc_i64_tl(t2, t0);
    gen_store_spr(SPR_MQ, t2);
    tcg_gen_shri_i64(t1, t0, 32);
    tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t1);
    tcg_temp_free_i64(t0);
    tcg_temp_free_i64(t1);
    tcg_temp_free(t2);
4685
    if (unlikely(Rc(ctx->opcode) != 0))
4686
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
4687 4688 4689 4690 4691
}

/* mulo - mulo. */
GEN_HANDLER(mulo, 0x1F, 0x0B, 0x13, 0x00000000, PPC_POWER_BR)
{
4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711
    int l1 = gen_new_label();
    TCGv_i64 t0 = tcg_temp_new_i64();
    TCGv_i64 t1 = tcg_temp_new_i64();
    TCGv t2 = tcg_temp_new();
    /* Start with XER OV disabled, the most likely case */
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
    tcg_gen_extu_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_extu_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_mul_i64(t0, t0, t1);
    tcg_gen_trunc_i64_tl(t2, t0);
    gen_store_spr(SPR_MQ, t2);
    tcg_gen_shri_i64(t1, t0, 32);
    tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t1);
    tcg_gen_ext32s_i64(t1, t0);
    tcg_gen_brcond_i64(TCG_COND_EQ, t0, t1, l1);
    tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
    gen_set_label(l1);
    tcg_temp_free_i64(t0);
    tcg_temp_free_i64(t1);
    tcg_temp_free(t2);
4712
    if (unlikely(Rc(ctx->opcode) != 0))
4713
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
4714 4715 4716 4717 4718
}

/* nabs - nabs. */
GEN_HANDLER(nabs, 0x1F, 0x08, 0x0F, 0x00000000, PPC_POWER_BR)
{
4719 4720 4721 4722 4723 4724 4725 4726
    int l1 = gen_new_label();
    int l2 = gen_new_label();
    tcg_gen_brcondi_tl(TCG_COND_GT, cpu_gpr[rA(ctx->opcode)], 0, l1);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    gen_set_label(l2);
4727
    if (unlikely(Rc(ctx->opcode) != 0))
4728
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
4729 4730 4731 4732 4733
}

/* nabso - nabso. */
GEN_HANDLER(nabso, 0x1F, 0x08, 0x1F, 0x00000000, PPC_POWER_BR)
{
4734 4735 4736 4737 4738 4739 4740 4741 4742 4743
    int l1 = gen_new_label();
    int l2 = gen_new_label();
    tcg_gen_brcondi_tl(TCG_COND_GT, cpu_gpr[rA(ctx->opcode)], 0, l1);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    gen_set_label(l2);
    /* nabs never overflows */
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
4744
    if (unlikely(Rc(ctx->opcode) != 0))
4745
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
4746 4747 4748 4749 4750
}

/* rlmi - rlmi. */
GEN_HANDLER(rlmi, 0x16, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR)
{
4751 4752 4753 4754 4755 4756 4757 4758 4759
    uint32_t mb = MB(ctx->opcode);
    uint32_t me = ME(ctx->opcode);
    TCGv t0 = tcg_temp_new();
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
    tcg_gen_rotl_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
    tcg_gen_andi_tl(t0, t0, MASK(mb, me));
    tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], ~MASK(mb, me));
    tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], t0);
    tcg_temp_free(t0);
4760
    if (unlikely(Rc(ctx->opcode) != 0))
4761
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
4762 4763 4764 4765 4766
}

/* rrib - rrib. */
GEN_HANDLER(rrib, 0x1F, 0x19, 0x10, 0x00000000, PPC_POWER_BR)
{
4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
    tcg_gen_movi_tl(t1, 0x80000000);
    tcg_gen_shr_tl(t1, t1, t0);
    tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
    tcg_gen_and_tl(t0, t0, t1);
    tcg_gen_andc_tl(t1, cpu_gpr[rA(ctx->opcode)], t1);
    tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
4778
    if (unlikely(Rc(ctx->opcode) != 0))
4779
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
4780 4781 4782 4783 4784
}

/* sle - sle. */
GEN_HANDLER(sle, 0x1F, 0x19, 0x04, 0x00000000, PPC_POWER_BR)
{
4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
    tcg_gen_shl_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
    tcg_gen_subfi_tl(t1, 32, t1);
    tcg_gen_shr_tl(t1, cpu_gpr[rS(ctx->opcode)], t1);
    tcg_gen_or_tl(t1, t0, t1);
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
    gen_store_spr(SPR_MQ, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
4796
    if (unlikely(Rc(ctx->opcode) != 0))
4797
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
4798 4799 4800 4801 4802
}

/* sleq - sleq. */
GEN_HANDLER(sleq, 0x1F, 0x19, 0x06, 0x00000000, PPC_POWER_BR)
{
4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    TCGv t2 = tcg_temp_new();
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
    tcg_gen_movi_tl(t2, 0xFFFFFFFF);
    tcg_gen_shl_tl(t2, t2, t0);
    tcg_gen_rotl_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
    gen_load_spr(t1, SPR_MQ);
    gen_store_spr(SPR_MQ, t0);
    tcg_gen_and_tl(t0, t0, t2);
    tcg_gen_andc_tl(t1, t1, t2);
    tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
    tcg_temp_free(t2);
4818
    if (unlikely(Rc(ctx->opcode) != 0))
4819
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
4820 4821 4822 4823 4824
}

/* sliq - sliq. */
GEN_HANDLER(sliq, 0x1F, 0x18, 0x05, 0x00000000, PPC_POWER_BR)
{
4825 4826 4827 4828 4829 4830 4831 4832 4833 4834
    int sh = SH(ctx->opcode);
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    tcg_gen_shli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
    tcg_gen_shri_tl(t1, cpu_gpr[rS(ctx->opcode)], 32 - sh);
    tcg_gen_or_tl(t1, t0, t1);
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
    gen_store_spr(SPR_MQ, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
4835
    if (unlikely(Rc(ctx->opcode) != 0))
4836
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
4837 4838 4839 4840 4841
}

/* slliq - slliq. */
GEN_HANDLER(slliq, 0x1F, 0x18, 0x07, 0x00000000, PPC_POWER_BR)
{
4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852
    int sh = SH(ctx->opcode);
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    tcg_gen_rotli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
    gen_load_spr(t1, SPR_MQ);
    gen_store_spr(SPR_MQ, t0);
    tcg_gen_andi_tl(t0, t0,  (0xFFFFFFFFU << sh));
    tcg_gen_andi_tl(t1, t1, ~(0xFFFFFFFFU << sh));
    tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
4853
    if (unlikely(Rc(ctx->opcode) != 0))
4854
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
4855 4856 4857 4858 4859
}

/* sllq - sllq. */
GEN_HANDLER(sllq, 0x1F, 0x18, 0x06, 0x00000000, PPC_POWER_BR)
{
4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881
    int l1 = gen_new_label();
    int l2 = gen_new_label();
    TCGv t0 = tcg_temp_local_new();
    TCGv t1 = tcg_temp_local_new();
    TCGv t2 = tcg_temp_local_new();
    tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x1F);
    tcg_gen_movi_tl(t1, 0xFFFFFFFF);
    tcg_gen_shl_tl(t1, t1, t2);
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x20);
    tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
    gen_load_spr(t0, SPR_MQ);
    tcg_gen_and_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_shl_tl(t0, cpu_gpr[rS(ctx->opcode)], t2);
    gen_load_spr(t2, SPR_MQ);
    tcg_gen_andc_tl(t1, t2, t1);
    tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
    gen_set_label(l2);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
    tcg_temp_free(t2);
4882
    if (unlikely(Rc(ctx->opcode) != 0))
4883
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
4884 4885 4886 4887 4888
}

/* slq - slq. */
GEN_HANDLER(slq, 0x1F, 0x18, 0x04, 0x00000000, PPC_POWER_BR)
{
4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904
    int l1 = gen_new_label();
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
    tcg_gen_shl_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
    tcg_gen_subfi_tl(t1, 32, t1);
    tcg_gen_shr_tl(t1, cpu_gpr[rS(ctx->opcode)], t1);
    tcg_gen_or_tl(t1, t0, t1);
    gen_store_spr(SPR_MQ, t1);
    tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x20);
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
    tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, l1);
    tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
    gen_set_label(l1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
4905
    if (unlikely(Rc(ctx->opcode) != 0))
4906
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
4907 4908
}

4909
/* sraiq - sraiq. */
4910 4911
GEN_HANDLER(sraiq, 0x1F, 0x18, 0x1D, 0x00000000, PPC_POWER_BR)
{
4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927
    int sh = SH(ctx->opcode);
    int l1 = gen_new_label();
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
    tcg_gen_shli_tl(t1, cpu_gpr[rS(ctx->opcode)], 32 - sh);
    tcg_gen_or_tl(t0, t0, t1);
    gen_store_spr(SPR_MQ, t0);
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
    tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, l1);
    tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rS(ctx->opcode)], 0, l1);
    tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_CA));
    gen_set_label(l1);
    tcg_gen_sari_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], sh);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
4928
    if (unlikely(Rc(ctx->opcode) != 0))
4929
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
4930 4931 4932 4933 4934
}

/* sraq - sraq. */
GEN_HANDLER(sraq, 0x1F, 0x18, 0x1C, 0x00000000, PPC_POWER_BR)
{
4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960
    int l1 = gen_new_label();
    int l2 = gen_new_label();
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_local_new();
    TCGv t2 = tcg_temp_local_new();
    tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x1F);
    tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t2);
    tcg_gen_sar_tl(t1, cpu_gpr[rS(ctx->opcode)], t2);
    tcg_gen_subfi_tl(t2, 32, t2);
    tcg_gen_shl_tl(t2, cpu_gpr[rS(ctx->opcode)], t2);
    tcg_gen_or_tl(t0, t0, t2);
    gen_store_spr(SPR_MQ, t0);
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x20);
    tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, l1);
    tcg_gen_mov_tl(t2, cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_sari_tl(t1, cpu_gpr[rS(ctx->opcode)], 31);
    gen_set_label(l1);
    tcg_temp_free(t0);
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t1);
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
    tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l2);
    tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, l2);
    tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_CA));
    gen_set_label(l2);
    tcg_temp_free(t1);
    tcg_temp_free(t2);
4961
    if (unlikely(Rc(ctx->opcode) != 0))
4962
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
4963 4964 4965 4966 4967
}

/* sre - sre. */
GEN_HANDLER(sre, 0x1F, 0x19, 0x14, 0x00000000, PPC_POWER_BR)
{
4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
    tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
    tcg_gen_subfi_tl(t1, 32, t1);
    tcg_gen_shl_tl(t1, cpu_gpr[rS(ctx->opcode)], t1);
    tcg_gen_or_tl(t1, t0, t1);
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
    gen_store_spr(SPR_MQ, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
4979
    if (unlikely(Rc(ctx->opcode) != 0))
4980
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
4981 4982 4983 4984 4985
}

/* srea - srea. */
GEN_HANDLER(srea, 0x1F, 0x19, 0x1C, 0x00000000, PPC_POWER_BR)
{
4986 4987 4988 4989 4990 4991 4992 4993
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
    tcg_gen_rotr_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
    gen_store_spr(SPR_MQ, t0);
    tcg_gen_sar_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
4994
    if (unlikely(Rc(ctx->opcode) != 0))
4995
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
4996 4997 4998 4999 5000
}

/* sreq */
GEN_HANDLER(sreq, 0x1F, 0x19, 0x16, 0x00000000, PPC_POWER_BR)
{
5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    TCGv t2 = tcg_temp_new();
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
    tcg_gen_movi_tl(t1, 0xFFFFFFFF);
    tcg_gen_shr_tl(t1, t1, t0);
    tcg_gen_rotr_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
    gen_load_spr(t2, SPR_MQ);
    gen_store_spr(SPR_MQ, t0);
    tcg_gen_and_tl(t0, t0, t1);
    tcg_gen_andc_tl(t2, t2, t1);
    tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t2);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
    tcg_temp_free(t2);
5016
    if (unlikely(Rc(ctx->opcode) != 0))
5017
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
5018 5019 5020 5021 5022
}

/* sriq */
GEN_HANDLER(sriq, 0x1F, 0x18, 0x15, 0x00000000, PPC_POWER_BR)
{
5023 5024 5025 5026 5027 5028 5029 5030 5031 5032
    int sh = SH(ctx->opcode);
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
    tcg_gen_shli_tl(t1, cpu_gpr[rS(ctx->opcode)], 32 - sh);
    tcg_gen_or_tl(t1, t0, t1);
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
    gen_store_spr(SPR_MQ, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
5033
    if (unlikely(Rc(ctx->opcode) != 0))
5034
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
5035 5036 5037 5038 5039
}

/* srliq */
GEN_HANDLER(srliq, 0x1F, 0x18, 0x17, 0x00000000, PPC_POWER_BR)
{
5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050
    int sh = SH(ctx->opcode);
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    tcg_gen_rotri_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
    gen_load_spr(t1, SPR_MQ);
    gen_store_spr(SPR_MQ, t0);
    tcg_gen_andi_tl(t0, t0,  (0xFFFFFFFFU >> sh));
    tcg_gen_andi_tl(t1, t1, ~(0xFFFFFFFFU >> sh));
    tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
5051
    if (unlikely(Rc(ctx->opcode) != 0))
5052
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
5053 5054 5055 5056 5057
}

/* srlq */
GEN_HANDLER(srlq, 0x1F, 0x18, 0x16, 0x00000000, PPC_POWER_BR)
{
5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080
    int l1 = gen_new_label();
    int l2 = gen_new_label();
    TCGv t0 = tcg_temp_local_new();
    TCGv t1 = tcg_temp_local_new();
    TCGv t2 = tcg_temp_local_new();
    tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x1F);
    tcg_gen_movi_tl(t1, 0xFFFFFFFF);
    tcg_gen_shr_tl(t2, t1, t2);
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x20);
    tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
    gen_load_spr(t0, SPR_MQ);
    tcg_gen_and_tl(cpu_gpr[rA(ctx->opcode)], t0, t2);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t2);
    tcg_gen_and_tl(t0, t0, t2);
    gen_load_spr(t1, SPR_MQ);
    tcg_gen_andc_tl(t1, t1, t2);
    tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
    gen_set_label(l2);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
    tcg_temp_free(t2);
5081
    if (unlikely(Rc(ctx->opcode) != 0))
5082
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
5083 5084 5085 5086 5087
}

/* srq */
GEN_HANDLER(srq, 0x1F, 0x18, 0x14, 0x00000000, PPC_POWER_BR)
{
5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103
    int l1 = gen_new_label();
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
    tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
    tcg_gen_subfi_tl(t1, 32, t1);
    tcg_gen_shl_tl(t1, cpu_gpr[rS(ctx->opcode)], t1);
    tcg_gen_or_tl(t1, t0, t1);
    gen_store_spr(SPR_MQ, t1);
    tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x20);
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
    tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
    tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
    gen_set_label(l1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
5104
    if (unlikely(Rc(ctx->opcode) != 0))
5105
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
5106 5107 5108 5109 5110 5111 5112
}

/* PowerPC 602 specific instructions */
/* dsa  */
GEN_HANDLER(dsa, 0x1F, 0x14, 0x13, 0x03FFF801, PPC_602_SPEC)
{
    /* XXX: TODO */
A
aurel32 已提交
5113
    gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5114 5115 5116 5117 5118 5119
}

/* esa */
GEN_HANDLER(esa, 0x1F, 0x14, 0x12, 0x03FFF801, PPC_602_SPEC)
{
    /* XXX: TODO */
A
aurel32 已提交
5120
    gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5121 5122 5123 5124 5125 5126
}

/* mfrom */
GEN_HANDLER(mfrom, 0x1F, 0x09, 0x08, 0x03E0F801, PPC_602_SPEC)
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
5127
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5128
#else
A
aurel32 已提交
5129
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
5130
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5131 5132
        return;
    }
5133
    gen_helper_602_mfrom(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
5134 5135 5136 5137 5138
#endif
}

/* 602 - 603 - G2 TLB management */
/* tlbld */
5139
GEN_HANDLER2(tlbld_6xx, "tlbld", 0x1F, 0x12, 0x1E, 0x03FF0001, PPC_6xx_TLB)
5140 5141
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
5142
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5143
#else
A
aurel32 已提交
5144
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
5145
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5146 5147
        return;
    }
5148
    gen_helper_6xx_tlbd(cpu_gpr[rB(ctx->opcode)]);
5149 5150 5151 5152
#endif
}

/* tlbli */
5153
GEN_HANDLER2(tlbli_6xx, "tlbli", 0x1F, 0x12, 0x1F, 0x03FF0001, PPC_6xx_TLB)
5154 5155
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
5156
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5157
#else
A
aurel32 已提交
5158
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
5159
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5160 5161
        return;
    }
5162
    gen_helper_6xx_tlbi(cpu_gpr[rB(ctx->opcode)]);
5163 5164 5165
#endif
}

5166 5167
/* 74xx TLB management */
/* tlbld */
5168
GEN_HANDLER2(tlbld_74xx, "tlbld", 0x1F, 0x12, 0x1E, 0x03FF0001, PPC_74xx_TLB)
5169 5170
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
5171
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5172
#else
A
aurel32 已提交
5173
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
5174
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5175 5176
        return;
    }
5177
    gen_helper_74xx_tlbd(cpu_gpr[rB(ctx->opcode)]);
5178 5179 5180 5181
#endif
}

/* tlbli */
5182
GEN_HANDLER2(tlbli_74xx, "tlbli", 0x1F, 0x12, 0x1F, 0x03FF0001, PPC_74xx_TLB)
5183 5184
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
5185
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5186
#else
A
aurel32 已提交
5187
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
5188
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5189 5190
        return;
    }
5191
    gen_helper_74xx_tlbi(cpu_gpr[rB(ctx->opcode)]);
5192 5193 5194
#endif
}

5195 5196 5197 5198 5199 5200 5201 5202 5203 5204
/* POWER instructions not in PowerPC 601 */
/* clf */
GEN_HANDLER(clf, 0x1F, 0x16, 0x03, 0x03E00000, PPC_POWER)
{
    /* Cache line flush: implemented as no-op */
}

/* cli */
GEN_HANDLER(cli, 0x1F, 0x16, 0x0F, 0x03E00000, PPC_POWER)
{
B
blueswir1 已提交
5205
    /* Cache line invalidate: privileged and treated as no-op */
5206
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
5207
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5208
#else
A
aurel32 已提交
5209
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
5210
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224
        return;
    }
#endif
}

/* dclst */
GEN_HANDLER(dclst, 0x1F, 0x16, 0x13, 0x03E00000, PPC_POWER)
{
    /* Data cache line store: treated as no-op */
}

GEN_HANDLER(mfsri, 0x1F, 0x13, 0x13, 0x00000001, PPC_POWER)
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
5225
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5226
#else
5227 5228 5229
    int ra = rA(ctx->opcode);
    int rd = rD(ctx->opcode);
    TCGv t0;
A
aurel32 已提交
5230
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
5231
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5232 5233
        return;
    }
5234
    t0 = tcg_temp_new();
A
aurel32 已提交
5235
    gen_addr_reg_index(ctx, t0);
5236 5237 5238 5239
    tcg_gen_shri_tl(t0, t0, 28);
    tcg_gen_andi_tl(t0, t0, 0xF);
    gen_helper_load_sr(cpu_gpr[rd], t0);
    tcg_temp_free(t0);
5240
    if (ra != 0 && ra != rd)
5241
        tcg_gen_mov_tl(cpu_gpr[ra], cpu_gpr[rd]);
5242 5243 5244 5245 5246 5247
#endif
}

GEN_HANDLER(rac, 0x1F, 0x12, 0x19, 0x00000001, PPC_POWER)
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
5248
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5249
#else
5250
    TCGv t0;
A
aurel32 已提交
5251
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
5252
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5253 5254
        return;
    }
5255
    t0 = tcg_temp_new();
A
aurel32 已提交
5256
    gen_addr_reg_index(ctx, t0);
5257 5258
    gen_helper_rac(cpu_gpr[rD(ctx->opcode)], t0);
    tcg_temp_free(t0);
5259 5260 5261 5262 5263 5264
#endif
}

GEN_HANDLER(rfsvc, 0x13, 0x12, 0x02, 0x03FFF0001, PPC_POWER)
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
5265
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5266
#else
A
aurel32 已提交
5267
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
5268
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5269 5270
        return;
    }
5271
    gen_helper_rfsvc();
A
aurel32 已提交
5272
    gen_sync_exception(ctx);
5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283
#endif
}

/* svc is not implemented for now */

/* POWER2 specific instructions */
/* Quad manipulation (load/store two floats at a time) */

/* lfq */
GEN_HANDLER(lfq, 0x38, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
{
5284
    int rd = rD(ctx->opcode);
A
aurel32 已提交
5285 5286 5287 5288 5289 5290 5291
    TCGv t0;
    gen_set_access_type(ctx, ACCESS_FLOAT);
    t0 = tcg_temp_new();
    gen_addr_imm_index(ctx, t0, 0);
    gen_qemu_ld64(ctx, cpu_fpr[rd], t0);
    gen_addr_add(ctx, t0, t0, 8);
    gen_qemu_ld64(ctx, cpu_fpr[(rd + 1) % 32], t0);
5292
    tcg_temp_free(t0);
5293 5294 5295 5296 5297 5298
}

/* lfqu */
GEN_HANDLER(lfqu, 0x39, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
{
    int ra = rA(ctx->opcode);
5299
    int rd = rD(ctx->opcode);
A
aurel32 已提交
5300 5301 5302 5303 5304 5305 5306 5307
    TCGv t0, t1;
    gen_set_access_type(ctx, ACCESS_FLOAT);
    t0 = tcg_temp_new();
    t1 = tcg_temp_new();
    gen_addr_imm_index(ctx, t0, 0);
    gen_qemu_ld64(ctx, cpu_fpr[rd], t0);
    gen_addr_add(ctx, t1, t0, 8);
    gen_qemu_ld64(ctx, cpu_fpr[(rd + 1) % 32], t1);
5308
    if (ra != 0)
5309 5310 5311
        tcg_gen_mov_tl(cpu_gpr[ra], t0);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
5312 5313 5314 5315 5316 5317
}

/* lfqux */
GEN_HANDLER(lfqux, 0x1F, 0x17, 0x19, 0x00000001, PPC_POWER2)
{
    int ra = rA(ctx->opcode);
5318
    int rd = rD(ctx->opcode);
A
aurel32 已提交
5319 5320 5321 5322 5323 5324 5325 5326 5327
    gen_set_access_type(ctx, ACCESS_FLOAT);
    TCGv t0, t1;
    t0 = tcg_temp_new();
    gen_addr_reg_index(ctx, t0);
    gen_qemu_ld64(ctx, cpu_fpr[rd], t0);
    t1 = tcg_temp_new();
    gen_addr_add(ctx, t1, t0, 8);
    gen_qemu_ld64(ctx, cpu_fpr[(rd + 1) % 32], t1);
    tcg_temp_free(t1);
5328
    if (ra != 0)
5329 5330
        tcg_gen_mov_tl(cpu_gpr[ra], t0);
    tcg_temp_free(t0);
5331 5332 5333 5334 5335
}

/* lfqx */
GEN_HANDLER(lfqx, 0x1F, 0x17, 0x18, 0x00000001, PPC_POWER2)
{
5336
    int rd = rD(ctx->opcode);
A
aurel32 已提交
5337 5338 5339 5340 5341 5342 5343
    TCGv t0;
    gen_set_access_type(ctx, ACCESS_FLOAT);
    t0 = tcg_temp_new();
    gen_addr_reg_index(ctx, t0);
    gen_qemu_ld64(ctx, cpu_fpr[rd], t0);
    gen_addr_add(ctx, t0, t0, 8);
    gen_qemu_ld64(ctx, cpu_fpr[(rd + 1) % 32], t0);
5344
    tcg_temp_free(t0);
5345 5346 5347 5348 5349
}

/* stfq */
GEN_HANDLER(stfq, 0x3C, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
{
5350
    int rd = rD(ctx->opcode);
A
aurel32 已提交
5351 5352 5353 5354 5355 5356 5357
    TCGv t0;
    gen_set_access_type(ctx, ACCESS_FLOAT);
    t0 = tcg_temp_new();
    gen_addr_imm_index(ctx, t0, 0);
    gen_qemu_st64(ctx, cpu_fpr[rd], t0);
    gen_addr_add(ctx, t0, t0, 8);
    gen_qemu_st64(ctx, cpu_fpr[(rd + 1) % 32], t0);
5358
    tcg_temp_free(t0);
5359 5360 5361 5362 5363 5364
}

/* stfqu */
GEN_HANDLER(stfqu, 0x3D, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
{
    int ra = rA(ctx->opcode);
5365
    int rd = rD(ctx->opcode);
A
aurel32 已提交
5366 5367 5368 5369 5370 5371 5372 5373 5374
    TCGv t0, t1;
    gen_set_access_type(ctx, ACCESS_FLOAT);
    t0 = tcg_temp_new();
    gen_addr_imm_index(ctx, t0, 0);
    gen_qemu_st64(ctx, cpu_fpr[rd], t0);
    t1 = tcg_temp_new();
    gen_addr_add(ctx, t1, t0, 8);
    gen_qemu_st64(ctx, cpu_fpr[(rd + 1) % 32], t1);
    tcg_temp_free(t1);
5375
    if (ra != 0)
5376 5377
        tcg_gen_mov_tl(cpu_gpr[ra], t0);
    tcg_temp_free(t0);
5378 5379 5380 5381 5382 5383
}

/* stfqux */
GEN_HANDLER(stfqux, 0x1F, 0x17, 0x1D, 0x00000001, PPC_POWER2)
{
    int ra = rA(ctx->opcode);
5384
    int rd = rD(ctx->opcode);
A
aurel32 已提交
5385 5386 5387 5388 5389 5390 5391 5392 5393
    TCGv t0, t1;
    gen_set_access_type(ctx, ACCESS_FLOAT);
    t0 = tcg_temp_new();
    gen_addr_reg_index(ctx, t0);
    gen_qemu_st64(ctx, cpu_fpr[rd], t0);
    t1 = tcg_temp_new();
    gen_addr_add(ctx, t1, t0, 8);
    gen_qemu_st64(ctx, cpu_fpr[(rd + 1) % 32], t1);
    tcg_temp_free(t1);
5394
    if (ra != 0)
5395 5396
        tcg_gen_mov_tl(cpu_gpr[ra], t0);
    tcg_temp_free(t0);
5397 5398 5399 5400 5401
}

/* stfqx */
GEN_HANDLER(stfqx, 0x1F, 0x17, 0x1C, 0x00000001, PPC_POWER2)
{
5402
    int rd = rD(ctx->opcode);
A
aurel32 已提交
5403 5404 5405 5406 5407 5408 5409
    TCGv t0;
    gen_set_access_type(ctx, ACCESS_FLOAT);
    t0 = tcg_temp_new();
    gen_addr_reg_index(ctx, t0);
    gen_qemu_st64(ctx, cpu_fpr[rd], t0);
    gen_addr_add(ctx, t0, t0, 8);
    gen_qemu_st64(ctx, cpu_fpr[(rd + 1) % 32], t0);
5410
    tcg_temp_free(t0);
5411 5412 5413
}

/* BookE specific instructions */
5414
/* XXX: not implemented on 440 ? */
5415
GEN_HANDLER(mfapidi, 0x1F, 0x13, 0x08, 0x0000F801, PPC_MFAPIDI)
5416 5417
{
    /* XXX: TODO */
A
aurel32 已提交
5418
    gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5419 5420
}

5421
/* XXX: not implemented on 440 ? */
5422
GEN_HANDLER(tlbiva, 0x1F, 0x12, 0x18, 0x03FFF801, PPC_TLBIVA)
5423 5424
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
5425
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5426
#else
5427
    TCGv t0;
A
aurel32 已提交
5428
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
5429
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5430 5431
        return;
    }
5432
    t0 = tcg_temp_new();
A
aurel32 已提交
5433
    gen_addr_reg_index(ctx, t0);
5434 5435
    gen_helper_tlbie(cpu_gpr[rB(ctx->opcode)]);
    tcg_temp_free(t0);
5436 5437 5438 5439
#endif
}

/* All 405 MAC instructions are translated here */
5440 5441 5442
static always_inline void gen_405_mulladd_insn (DisasContext *ctx,
                                                int opc2, int opc3,
                                                int ra, int rb, int rt, int Rc)
5443
{
5444 5445
    TCGv t0, t1;

P
pbrook 已提交
5446 5447
    t0 = tcg_temp_local_new();
    t1 = tcg_temp_local_new();
5448

5449 5450 5451 5452 5453 5454 5455
    switch (opc3 & 0x0D) {
    case 0x05:
        /* macchw    - macchw.    - macchwo   - macchwo.   */
        /* macchws   - macchws.   - macchwso  - macchwso.  */
        /* nmacchw   - nmacchw.   - nmacchwo  - nmacchwo.  */
        /* nmacchws  - nmacchws.  - nmacchwso - nmacchwso. */
        /* mulchw - mulchw. */
5456 5457 5458
        tcg_gen_ext16s_tl(t0, cpu_gpr[ra]);
        tcg_gen_sari_tl(t1, cpu_gpr[rb], 16);
        tcg_gen_ext16s_tl(t1, t1);
5459 5460 5461 5462 5463
        break;
    case 0x04:
        /* macchwu   - macchwu.   - macchwuo  - macchwuo.  */
        /* macchwsu  - macchwsu.  - macchwsuo - macchwsuo. */
        /* mulchwu - mulchwu. */
5464 5465 5466
        tcg_gen_ext16u_tl(t0, cpu_gpr[ra]);
        tcg_gen_shri_tl(t1, cpu_gpr[rb], 16);
        tcg_gen_ext16u_tl(t1, t1);
5467 5468 5469 5470 5471 5472 5473
        break;
    case 0x01:
        /* machhw    - machhw.    - machhwo   - machhwo.   */
        /* machhws   - machhws.   - machhwso  - machhwso.  */
        /* nmachhw   - nmachhw.   - nmachhwo  - nmachhwo.  */
        /* nmachhws  - nmachhws.  - nmachhwso - nmachhwso. */
        /* mulhhw - mulhhw. */
5474 5475 5476 5477
        tcg_gen_sari_tl(t0, cpu_gpr[ra], 16);
        tcg_gen_ext16s_tl(t0, t0);
        tcg_gen_sari_tl(t1, cpu_gpr[rb], 16);
        tcg_gen_ext16s_tl(t1, t1);
5478 5479 5480 5481 5482
        break;
    case 0x00:
        /* machhwu   - machhwu.   - machhwuo  - machhwuo.  */
        /* machhwsu  - machhwsu.  - machhwsuo - machhwsuo. */
        /* mulhhwu - mulhhwu. */
5483 5484 5485 5486
        tcg_gen_shri_tl(t0, cpu_gpr[ra], 16);
        tcg_gen_ext16u_tl(t0, t0);
        tcg_gen_shri_tl(t1, cpu_gpr[rb], 16);
        tcg_gen_ext16u_tl(t1, t1);
5487 5488 5489 5490 5491 5492 5493
        break;
    case 0x0D:
        /* maclhw    - maclhw.    - maclhwo   - maclhwo.   */
        /* maclhws   - maclhws.   - maclhwso  - maclhwso.  */
        /* nmaclhw   - nmaclhw.   - nmaclhwo  - nmaclhwo.  */
        /* nmaclhws  - nmaclhws.  - nmaclhwso - nmaclhwso. */
        /* mullhw - mullhw. */
5494 5495
        tcg_gen_ext16s_tl(t0, cpu_gpr[ra]);
        tcg_gen_ext16s_tl(t1, cpu_gpr[rb]);
5496 5497 5498 5499 5500
        break;
    case 0x0C:
        /* maclhwu   - maclhwu.   - maclhwuo  - maclhwuo.  */
        /* maclhwsu  - maclhwsu.  - maclhwsuo - maclhwsuo. */
        /* mullhwu - mullhwu. */
5501 5502
        tcg_gen_ext16u_tl(t0, cpu_gpr[ra]);
        tcg_gen_ext16u_tl(t1, cpu_gpr[rb]);
5503 5504 5505
        break;
    }
    if (opc2 & 0x04) {
5506 5507 5508 5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528 5529
        /* (n)multiply-and-accumulate (0x0C / 0x0E) */
        tcg_gen_mul_tl(t1, t0, t1);
        if (opc2 & 0x02) {
            /* nmultiply-and-accumulate (0x0E) */
            tcg_gen_sub_tl(t0, cpu_gpr[rt], t1);
        } else {
            /* multiply-and-accumulate (0x0C) */
            tcg_gen_add_tl(t0, cpu_gpr[rt], t1);
        }

        if (opc3 & 0x12) {
            /* Check overflow and/or saturate */
            int l1 = gen_new_label();

            if (opc3 & 0x10) {
                /* Start with XER OV disabled, the most likely case */
                tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
            }
            if (opc3 & 0x01) {
                /* Signed */
                tcg_gen_xor_tl(t1, cpu_gpr[rt], t1);
                tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l1);
                tcg_gen_xor_tl(t1, cpu_gpr[rt], t0);
                tcg_gen_brcondi_tl(TCG_COND_LT, t1, 0, l1);
A
aurel32 已提交
5530
                if (opc3 & 0x02) {
5531 5532 5533 5534 5535 5536 5537
                    /* Saturate */
                    tcg_gen_sari_tl(t0, cpu_gpr[rt], 31);
                    tcg_gen_xori_tl(t0, t0, 0x7fffffff);
                }
            } else {
                /* Unsigned */
                tcg_gen_brcond_tl(TCG_COND_GEU, t0, t1, l1);
A
aurel32 已提交
5538
                if (opc3 & 0x02) {
5539 5540 5541 5542 5543 5544 5545 5546 5547 5548 5549 5550 5551
                    /* Saturate */
                    tcg_gen_movi_tl(t0, UINT32_MAX);
                }
            }
            if (opc3 & 0x10) {
                /* Check overflow */
                tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
            }
            gen_set_label(l1);
            tcg_gen_mov_tl(cpu_gpr[rt], t0);
        }
    } else {
        tcg_gen_mul_tl(cpu_gpr[rt], t0, t1);
5552
    }
5553 5554
    tcg_temp_free(t0);
    tcg_temp_free(t1);
5555 5556
    if (unlikely(Rc) != 0) {
        /* Update Rc0 */
5557
        gen_set_Rc0(ctx, cpu_gpr[rt]);
5558 5559 5560
    }
}

5561 5562
#define GEN_MAC_HANDLER(name, opc2, opc3)                                     \
GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_405_MAC)                  \
5563 5564 5565 5566 5567 5568
{                                                                             \
    gen_405_mulladd_insn(ctx, opc2, opc3, rA(ctx->opcode), rB(ctx->opcode),   \
                         rD(ctx->opcode), Rc(ctx->opcode));                   \
}

/* macchw    - macchw.    */
5569
GEN_MAC_HANDLER(macchw, 0x0C, 0x05);
5570
/* macchwo   - macchwo.   */
5571
GEN_MAC_HANDLER(macchwo, 0x0C, 0x15);
5572
/* macchws   - macchws.   */
5573
GEN_MAC_HANDLER(macchws, 0x0C, 0x07);
5574
/* macchwso  - macchwso.  */
5575
GEN_MAC_HANDLER(macchwso, 0x0C, 0x17);
5576
/* macchwsu  - macchwsu.  */
5577
GEN_MAC_HANDLER(macchwsu, 0x0C, 0x06);
5578
/* macchwsuo - macchwsuo. */
5579
GEN_MAC_HANDLER(macchwsuo, 0x0C, 0x16);
5580
/* macchwu   - macchwu.   */
5581
GEN_MAC_HANDLER(macchwu, 0x0C, 0x04);
5582
/* macchwuo  - macchwuo.  */
5583
GEN_MAC_HANDLER(macchwuo, 0x0C, 0x14);
5584
/* machhw    - machhw.    */
5585
GEN_MAC_HANDLER(machhw, 0x0C, 0x01);
5586
/* machhwo   - machhwo.   */
5587
GEN_MAC_HANDLER(machhwo, 0x0C, 0x11);
5588
/* machhws   - machhws.   */
5589
GEN_MAC_HANDLER(machhws, 0x0C, 0x03);
5590
/* machhwso  - machhwso.  */
5591
GEN_MAC_HANDLER(machhwso, 0x0C, 0x13);
5592
/* machhwsu  - machhwsu.  */
5593
GEN_MAC_HANDLER(machhwsu, 0x0C, 0x02);
5594
/* machhwsuo - machhwsuo. */
5595
GEN_MAC_HANDLER(machhwsuo, 0x0C, 0x12);
5596
/* machhwu   - machhwu.   */
5597
GEN_MAC_HANDLER(machhwu, 0x0C, 0x00);
5598
/* machhwuo  - machhwuo.  */
5599
GEN_MAC_HANDLER(machhwuo, 0x0C, 0x10);
5600
/* maclhw    - maclhw.    */
5601
GEN_MAC_HANDLER(maclhw, 0x0C, 0x0D);
5602
/* maclhwo   - maclhwo.   */
5603
GEN_MAC_HANDLER(maclhwo, 0x0C, 0x1D);
5604
/* maclhws   - maclhws.   */
5605
GEN_MAC_HANDLER(maclhws, 0x0C, 0x0F);
5606
/* maclhwso  - maclhwso.  */
5607
GEN_MAC_HANDLER(maclhwso, 0x0C, 0x1F);
5608
/* maclhwu   - maclhwu.   */
5609
GEN_MAC_HANDLER(maclhwu, 0x0C, 0x0C);
5610
/* maclhwuo  - maclhwuo.  */
5611
GEN_MAC_HANDLER(maclhwuo, 0x0C, 0x1C);
5612
/* maclhwsu  - maclhwsu.  */
5613
GEN_MAC_HANDLER(maclhwsu, 0x0C, 0x0E);
5614
/* maclhwsuo - maclhwsuo. */
5615
GEN_MAC_HANDLER(maclhwsuo, 0x0C, 0x1E);
5616
/* nmacchw   - nmacchw.   */
5617
GEN_MAC_HANDLER(nmacchw, 0x0E, 0x05);
5618
/* nmacchwo  - nmacchwo.  */
5619
GEN_MAC_HANDLER(nmacchwo, 0x0E, 0x15);
5620
/* nmacchws  - nmacchws.  */
5621
GEN_MAC_HANDLER(nmacchws, 0x0E, 0x07);
5622
/* nmacchwso - nmacchwso. */
5623
GEN_MAC_HANDLER(nmacchwso, 0x0E, 0x17);
5624
/* nmachhw   - nmachhw.   */
5625
GEN_MAC_HANDLER(nmachhw, 0x0E, 0x01);
5626
/* nmachhwo  - nmachhwo.  */
5627
GEN_MAC_HANDLER(nmachhwo, 0x0E, 0x11);
5628
/* nmachhws  - nmachhws.  */
5629
GEN_MAC_HANDLER(nmachhws, 0x0E, 0x03);
5630
/* nmachhwso - nmachhwso. */
5631
GEN_MAC_HANDLER(nmachhwso, 0x0E, 0x13);
5632
/* nmaclhw   - nmaclhw.   */
5633
GEN_MAC_HANDLER(nmaclhw, 0x0E, 0x0D);
5634
/* nmaclhwo  - nmaclhwo.  */
5635
GEN_MAC_HANDLER(nmaclhwo, 0x0E, 0x1D);
5636
/* nmaclhws  - nmaclhws.  */
5637
GEN_MAC_HANDLER(nmaclhws, 0x0E, 0x0F);
5638
/* nmaclhwso - nmaclhwso. */
5639
GEN_MAC_HANDLER(nmaclhwso, 0x0E, 0x1F);
5640 5641

/* mulchw  - mulchw.  */
5642
GEN_MAC_HANDLER(mulchw, 0x08, 0x05);
5643
/* mulchwu - mulchwu. */
5644
GEN_MAC_HANDLER(mulchwu, 0x08, 0x04);
5645
/* mulhhw  - mulhhw.  */
5646
GEN_MAC_HANDLER(mulhhw, 0x08, 0x01);
5647
/* mulhhwu - mulhhwu. */
5648
GEN_MAC_HANDLER(mulhhwu, 0x08, 0x00);
5649
/* mullhw  - mullhw.  */
5650
GEN_MAC_HANDLER(mullhw, 0x08, 0x0D);
5651
/* mullhwu - mullhwu. */
5652
GEN_MAC_HANDLER(mullhwu, 0x08, 0x0C);
5653 5654

/* mfdcr */
5655
GEN_HANDLER(mfdcr, 0x1F, 0x03, 0x0A, 0x00000001, PPC_DCR)
5656 5657
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
5658
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
5659
#else
5660
    TCGv dcrn;
A
aurel32 已提交
5661
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
5662
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
5663 5664
        return;
    }
5665 5666 5667 5668 5669
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
    dcrn = tcg_const_tl(SPR(ctx->opcode));
    gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], dcrn);
    tcg_temp_free(dcrn);
5670 5671 5672 5673
#endif
}

/* mtdcr */
5674
GEN_HANDLER(mtdcr, 0x1F, 0x03, 0x0E, 0x00000001, PPC_DCR)
5675 5676
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
5677
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
5678
#else
5679
    TCGv dcrn;
A
aurel32 已提交
5680
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
5681
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
5682 5683
        return;
    }
5684 5685 5686 5687 5688
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
    dcrn = tcg_const_tl(SPR(ctx->opcode));
    gen_helper_store_dcr(dcrn, cpu_gpr[rS(ctx->opcode)]);
    tcg_temp_free(dcrn);
5689 5690 5691 5692
#endif
}

/* mfdcrx */
5693
/* XXX: not implemented on 440 ? */
5694
GEN_HANDLER(mfdcrx, 0x1F, 0x03, 0x08, 0x00000000, PPC_DCRX)
5695 5696
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
5697
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
5698
#else
A
aurel32 已提交
5699
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
5700
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
5701 5702
        return;
    }
5703 5704 5705
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
    gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
5706
    /* Note: Rc update flag set leads to undefined state of Rc0 */
5707 5708 5709 5710
#endif
}

/* mtdcrx */
5711
/* XXX: not implemented on 440 ? */
5712
GEN_HANDLER(mtdcrx, 0x1F, 0x03, 0x0C, 0x00000000, PPC_DCRX)
5713 5714
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
5715
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
5716
#else
A
aurel32 已提交
5717
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
5718
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_REG);
5719 5720
        return;
    }
5721 5722 5723
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
    gen_helper_store_dcr(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
5724
    /* Note: Rc update flag set leads to undefined state of Rc0 */
5725 5726 5727
#endif
}

5728 5729 5730
/* mfdcrux (PPC 460) : user-mode access to DCR */
GEN_HANDLER(mfdcrux, 0x1F, 0x03, 0x09, 0x00000000, PPC_DCRUX)
{
5731 5732 5733
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
    gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
5734 5735 5736 5737 5738 5739
    /* Note: Rc update flag set leads to undefined state of Rc0 */
}

/* mtdcrux (PPC 460) : user-mode access to DCR */
GEN_HANDLER(mtdcrux, 0x1F, 0x03, 0x0D, 0x00000000, PPC_DCRUX)
{
5740 5741 5742
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
    gen_helper_store_dcr(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
5743 5744 5745
    /* Note: Rc update flag set leads to undefined state of Rc0 */
}

5746 5747 5748 5749
/* dccci */
GEN_HANDLER(dccci, 0x1F, 0x06, 0x0E, 0x03E00001, PPC_4xx_COMMON)
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
5750
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5751
#else
A
aurel32 已提交
5752
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
5753
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5754 5755 5756 5757 5758 5759 5760 5761 5762 5763
        return;
    }
    /* interpreted as no-op */
#endif
}

/* dcread */
GEN_HANDLER(dcread, 0x1F, 0x06, 0x0F, 0x00000001, PPC_4xx_COMMON)
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
5764
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5765
#else
A
aurel32 已提交
5766
    TCGv EA, val;
A
aurel32 已提交
5767
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
5768
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5769 5770
        return;
    }
A
aurel32 已提交
5771
    gen_set_access_type(ctx, ACCESS_CACHE);
P
pbrook 已提交
5772
    EA = tcg_temp_new();
A
aurel32 已提交
5773
    gen_addr_reg_index(ctx, EA);
P
pbrook 已提交
5774
    val = tcg_temp_new();
A
aurel32 已提交
5775
    gen_qemu_ld32u(ctx, val, EA);
A
aurel32 已提交
5776 5777 5778
    tcg_temp_free(val);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], EA);
    tcg_temp_free(EA);
5779 5780 5781 5782
#endif
}

/* icbt */
5783
GEN_HANDLER2(icbt_40x, "icbt", 0x1F, 0x06, 0x08, 0x03E00001, PPC_40x_ICBT)
5784 5785 5786 5787 5788 5789 5790 5791 5792 5793 5794
{
    /* interpreted as no-op */
    /* XXX: specification say this is treated as a load by the MMU
     *      but does not generate any exception
     */
}

/* iccci */
GEN_HANDLER(iccci, 0x1F, 0x06, 0x1E, 0x00000001, PPC_4xx_COMMON)
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
5795
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5796
#else
A
aurel32 已提交
5797
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
5798
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5799 5800 5801 5802 5803 5804 5805 5806 5807 5808
        return;
    }
    /* interpreted as no-op */
#endif
}

/* icread */
GEN_HANDLER(icread, 0x1F, 0x06, 0x1F, 0x03E00001, PPC_4xx_COMMON)
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
5809
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5810
#else
A
aurel32 已提交
5811
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
5812
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5813 5814 5815 5816 5817 5818
        return;
    }
    /* interpreted as no-op */
#endif
}

A
aurel32 已提交
5819
/* rfci (mem_idx only) */
5820
GEN_HANDLER2(rfci_40x, "rfci", 0x13, 0x13, 0x01, 0x03FF8001, PPC_40x_EXCP)
5821 5822
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
5823
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5824
#else
A
aurel32 已提交
5825
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
5826
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5827 5828 5829
        return;
    }
    /* Restore CPU state */
5830
    gen_helper_40x_rfci();
A
aurel32 已提交
5831
    gen_sync_exception(ctx);
5832 5833 5834 5835 5836 5837
#endif
}

GEN_HANDLER(rfci, 0x13, 0x13, 0x01, 0x03FF8001, PPC_BOOKE)
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
5838
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5839
#else
A
aurel32 已提交
5840
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
5841
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5842 5843 5844
        return;
    }
    /* Restore CPU state */
5845
    gen_helper_rfci();
A
aurel32 已提交
5846
    gen_sync_exception(ctx);
5847 5848 5849 5850
#endif
}

/* BookE specific */
5851
/* XXX: not implemented on 440 ? */
5852
GEN_HANDLER(rfdi, 0x13, 0x07, 0x01, 0x03FF8001, PPC_RFDI)
5853 5854
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
5855
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5856
#else
A
aurel32 已提交
5857
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
5858
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5859 5860 5861
        return;
    }
    /* Restore CPU state */
5862
    gen_helper_rfdi();
A
aurel32 已提交
5863
    gen_sync_exception(ctx);
5864 5865 5866
#endif
}

5867
/* XXX: not implemented on 440 ? */
5868
GEN_HANDLER(rfmci, 0x13, 0x06, 0x01, 0x03FF8001, PPC_RFMCI)
5869 5870
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
5871
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5872
#else
A
aurel32 已提交
5873
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
5874
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5875 5876 5877
        return;
    }
    /* Restore CPU state */
5878
    gen_helper_rfmci();
A
aurel32 已提交
5879
    gen_sync_exception(ctx);
5880 5881
#endif
}
5882

5883
/* TLB management - PowerPC 405 implementation */
5884
/* tlbre */
5885
GEN_HANDLER2(tlbre_40x, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, PPC_40x_TLB)
5886 5887
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
5888
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5889
#else
A
aurel32 已提交
5890
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
5891
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5892 5893 5894 5895
        return;
    }
    switch (rB(ctx->opcode)) {
    case 0:
5896
        gen_helper_4xx_tlbre_hi(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
5897 5898
        break;
    case 1:
5899
        gen_helper_4xx_tlbre_lo(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
5900 5901
        break;
    default:
A
aurel32 已提交
5902
        gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5903
        break;
5904
    }
5905 5906 5907
#endif
}

5908
/* tlbsx - tlbsx. */
5909
GEN_HANDLER2(tlbsx_40x, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, PPC_40x_TLB)
5910 5911
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
5912
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5913
#else
5914
    TCGv t0;
A
aurel32 已提交
5915
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
5916
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5917 5918
        return;
    }
5919
    t0 = tcg_temp_new();
A
aurel32 已提交
5920
    gen_addr_reg_index(ctx, t0);
5921 5922 5923 5924 5925 5926 5927 5928 5929 5930 5931
    gen_helper_4xx_tlbsx(cpu_gpr[rD(ctx->opcode)], t0);
    tcg_temp_free(t0);
    if (Rc(ctx->opcode)) {
        int l1 = gen_new_label();
        tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_xer);
        tcg_gen_shri_i32(cpu_crf[0], cpu_crf[0], XER_SO);
        tcg_gen_andi_i32(cpu_crf[0], cpu_crf[0], 1);
        tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_gpr[rD(ctx->opcode)], -1, l1);
        tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 0x02);
        gen_set_label(l1);
    }
5932
#endif
B
bellard 已提交
5933 5934
}

5935
/* tlbwe */
5936
GEN_HANDLER2(tlbwe_40x, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, PPC_40x_TLB)
B
bellard 已提交
5937
{
5938
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
5939
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5940
#else
A
aurel32 已提交
5941
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
5942
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5943 5944 5945 5946
        return;
    }
    switch (rB(ctx->opcode)) {
    case 0:
5947
        gen_helper_4xx_tlbwe_hi(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
5948 5949
        break;
    case 1:
5950
        gen_helper_4xx_tlbwe_lo(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
5951 5952
        break;
    default:
A
aurel32 已提交
5953
        gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5954
        break;
5955
    }
5956 5957 5958
#endif
}

5959
/* TLB management - PowerPC 440 implementation */
5960
/* tlbre */
5961
GEN_HANDLER2(tlbre_440, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, PPC_BOOKE)
5962 5963
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
5964
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5965
#else
A
aurel32 已提交
5966
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
5967
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5968 5969 5970 5971 5972 5973
        return;
    }
    switch (rB(ctx->opcode)) {
    case 0:
    case 1:
    case 2:
5974 5975 5976 5977 5978
        {
            TCGv_i32 t0 = tcg_const_i32(rB(ctx->opcode));
            gen_helper_440_tlbwe(t0, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
            tcg_temp_free_i32(t0);
        }
5979 5980
        break;
    default:
A
aurel32 已提交
5981
        gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
5982 5983 5984 5985 5986 5987
        break;
    }
#endif
}

/* tlbsx - tlbsx. */
5988
GEN_HANDLER2(tlbsx_440, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, PPC_BOOKE)
5989 5990
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
5991
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5992
#else
5993
    TCGv t0;
A
aurel32 已提交
5994
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
5995
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
5996 5997
        return;
    }
5998
    t0 = tcg_temp_new();
A
aurel32 已提交
5999
    gen_addr_reg_index(ctx, t0);
6000 6001 6002 6003 6004 6005 6006 6007 6008 6009 6010
    gen_helper_440_tlbsx(cpu_gpr[rD(ctx->opcode)], t0);
    tcg_temp_free(t0);
    if (Rc(ctx->opcode)) {
        int l1 = gen_new_label();
        tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_xer);
        tcg_gen_shri_i32(cpu_crf[0], cpu_crf[0], XER_SO);
        tcg_gen_andi_i32(cpu_crf[0], cpu_crf[0], 1);
        tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_gpr[rD(ctx->opcode)], -1, l1);
        tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 0x02);
        gen_set_label(l1);
    }
6011 6012 6013 6014
#endif
}

/* tlbwe */
6015
GEN_HANDLER2(tlbwe_440, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, PPC_BOOKE)
6016 6017
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
6018
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6019
#else
A
aurel32 已提交
6020
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
6021
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6022 6023 6024 6025 6026 6027
        return;
    }
    switch (rB(ctx->opcode)) {
    case 0:
    case 1:
    case 2:
6028 6029 6030 6031 6032
        {
            TCGv_i32 t0 = tcg_const_i32(rB(ctx->opcode));
            gen_helper_440_tlbwe(t0, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
            tcg_temp_free_i32(t0);
        }
6033 6034
        break;
    default:
A
aurel32 已提交
6035
        gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
6036 6037 6038 6039 6040
        break;
    }
#endif
}

6041
/* wrtee */
6042
GEN_HANDLER(wrtee, 0x1F, 0x03, 0x04, 0x000FFC01, PPC_WRTEE)
6043 6044
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
6045
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6046
#else
6047
    TCGv t0;
A
aurel32 已提交
6048
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
6049
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6050 6051
        return;
    }
6052 6053 6054 6055 6056
    t0 = tcg_temp_new();
    tcg_gen_andi_tl(t0, cpu_gpr[rD(ctx->opcode)], (1 << MSR_EE));
    tcg_gen_andi_tl(cpu_msr, cpu_msr, ~(1 << MSR_EE));
    tcg_gen_or_tl(cpu_msr, cpu_msr, t0);
    tcg_temp_free(t0);
J
j_mayer 已提交
6057 6058 6059
    /* Stop translation to have a chance to raise an exception
     * if we just set msr_ee to 1
     */
A
aurel32 已提交
6060
    gen_stop_exception(ctx);
6061 6062 6063 6064
#endif
}

/* wrteei */
6065
GEN_HANDLER(wrteei, 0x1F, 0x03, 0x05, 0x000EFC01, PPC_WRTEE)
6066 6067
{
#if defined(CONFIG_USER_ONLY)
A
aurel32 已提交
6068
    gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6069
#else
A
aurel32 已提交
6070
    if (unlikely(!ctx->mem_idx)) {
A
aurel32 已提交
6071
        gen_inval_exception(ctx, POWERPC_EXCP_PRIV_OPC);
6072 6073
        return;
    }
6074 6075 6076
    if (ctx->opcode & 0x00010000) {
        tcg_gen_ori_tl(cpu_msr, cpu_msr, (1 << MSR_EE));
        /* Stop translation to have a chance to raise an exception */
A
aurel32 已提交
6077
        gen_stop_exception(ctx);
6078
    } else {
A
aurel32 已提交
6079
        tcg_gen_andi_tl(cpu_msr, cpu_msr, ~(1 << MSR_EE));
6080
    }
6081 6082 6083
#endif
}

J
j_mayer 已提交
6084
/* PowerPC 440 specific instructions */
6085 6086 6087
/* dlmzb */
GEN_HANDLER(dlmzb, 0x1F, 0x0E, 0x02, 0x00000000, PPC_440_SPEC)
{
6088 6089 6090 6091
    TCGv_i32 t0 = tcg_const_i32(Rc(ctx->opcode));
    gen_helper_dlmzb(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],
                     cpu_gpr[rB(ctx->opcode)], t0);
    tcg_temp_free_i32(t0);
6092 6093 6094
}

/* mbar replaces eieio on 440 */
A
aurel32 已提交
6095
GEN_HANDLER(mbar, 0x1F, 0x16, 0x1a, 0x001FF801, PPC_BOOKE)
6096 6097 6098 6099 6100
{
    /* interpreted as no-op */
}

/* msync replaces sync on 440 */
6101
GEN_HANDLER(msync, 0x1F, 0x16, 0x12, 0x03FFF801, PPC_BOOKE)
6102 6103 6104 6105 6106
{
    /* interpreted as no-op */
}

/* icbt */
6107
GEN_HANDLER2(icbt_440, "icbt", 0x1F, 0x16, 0x00, 0x03E00001, PPC_BOOKE)
6108 6109 6110 6111 6112
{
    /* interpreted as no-op */
    /* XXX: specification say this is treated as a load by the MMU
     *      but does not generate any exception
     */
B
bellard 已提交
6113 6114
}

6115 6116 6117
/***                      Altivec vector extension                         ***/
/* Altivec registers moves */

A
aurel32 已提交
6118 6119
static always_inline TCGv_ptr gen_avr_ptr(int reg)
{
A
aurel32 已提交
6120
    TCGv_ptr r = tcg_temp_new_ptr();
A
aurel32 已提交
6121 6122 6123 6124
    tcg_gen_addi_ptr(r, cpu_env, offsetof(CPUPPCState, avr[reg]));
    return r;
}

6125
#define GEN_VR_LDX(name, opc2, opc3)                                          \
6126
GEN_HANDLER(name, 0x1F, opc2, opc3, 0x00000001, PPC_ALTIVEC)                  \
6127
{                                                                             \
6128
    TCGv EA;                                                                  \
6129
    if (unlikely(!ctx->altivec_enabled)) {                                    \
A
aurel32 已提交
6130
        gen_exception(ctx, POWERPC_EXCP_VPU);                                 \
6131 6132
        return;                                                               \
    }                                                                         \
A
aurel32 已提交
6133
    gen_set_access_type(ctx, ACCESS_INT);                                     \
6134
    EA = tcg_temp_new();                                                      \
A
aurel32 已提交
6135
    gen_addr_reg_index(ctx, EA);                                              \
6136
    tcg_gen_andi_tl(EA, EA, ~0xf);                                            \
A
aurel32 已提交
6137 6138
    if (ctx->le_mode) {                                                       \
        gen_qemu_ld64(ctx, cpu_avrl[rD(ctx->opcode)], EA);                    \
6139
        tcg_gen_addi_tl(EA, EA, 8);                                           \
A
aurel32 已提交
6140
        gen_qemu_ld64(ctx, cpu_avrh[rD(ctx->opcode)], EA);                    \
6141
    } else {                                                                  \
A
aurel32 已提交
6142
        gen_qemu_ld64(ctx, cpu_avrh[rD(ctx->opcode)], EA);                    \
6143
        tcg_gen_addi_tl(EA, EA, 8);                                           \
A
aurel32 已提交
6144
        gen_qemu_ld64(ctx, cpu_avrl[rD(ctx->opcode)], EA);                    \
6145 6146
    }                                                                         \
    tcg_temp_free(EA);                                                        \
6147 6148 6149 6150 6151
}

#define GEN_VR_STX(name, opc2, opc3)                                          \
GEN_HANDLER(st##name, 0x1F, opc2, opc3, 0x00000001, PPC_ALTIVEC)              \
{                                                                             \
6152
    TCGv EA;                                                                  \
6153
    if (unlikely(!ctx->altivec_enabled)) {                                    \
A
aurel32 已提交
6154
        gen_exception(ctx, POWERPC_EXCP_VPU);                                 \
6155 6156
        return;                                                               \
    }                                                                         \
A
aurel32 已提交
6157
    gen_set_access_type(ctx, ACCESS_INT);                                     \
6158
    EA = tcg_temp_new();                                                      \
A
aurel32 已提交
6159
    gen_addr_reg_index(ctx, EA);                                              \
6160
    tcg_gen_andi_tl(EA, EA, ~0xf);                                            \
A
aurel32 已提交
6161 6162
    if (ctx->le_mode) {                                                       \
        gen_qemu_st64(ctx, cpu_avrl[rD(ctx->opcode)], EA);                    \
6163
        tcg_gen_addi_tl(EA, EA, 8);                                           \
A
aurel32 已提交
6164
        gen_qemu_st64(ctx, cpu_avrh[rD(ctx->opcode)], EA);                    \
6165
    } else {                                                                  \
A
aurel32 已提交
6166
        gen_qemu_st64(ctx, cpu_avrh[rD(ctx->opcode)], EA);                    \
6167
        tcg_gen_addi_tl(EA, EA, 8);                                           \
A
aurel32 已提交
6168
        gen_qemu_st64(ctx, cpu_avrl[rD(ctx->opcode)], EA);                    \
6169 6170
    }                                                                         \
    tcg_temp_free(EA);                                                        \
6171 6172
}

A
aurel32 已提交
6173 6174 6175 6176 6177 6178 6179 6180 6181 6182 6183 6184 6185 6186 6187 6188 6189 6190 6191 6192 6193 6194 6195 6196 6197 6198 6199 6200 6201 6202 6203 6204 6205 6206 6207 6208
#define GEN_VR_LVE(name, opc2, opc3)                                    \
    GEN_HANDLER(lve##name, 0x1F, opc2, opc3, 0x00000001, PPC_ALTIVEC)   \
    {                                                                   \
        TCGv EA;                                                        \
        TCGv_ptr rs;                                                    \
        if (unlikely(!ctx->altivec_enabled)) {                          \
            gen_exception(ctx, POWERPC_EXCP_VPU);                       \
            return;                                                     \
        }                                                               \
        gen_set_access_type(ctx, ACCESS_INT);                           \
        EA = tcg_temp_new();                                            \
        gen_addr_reg_index(ctx, EA);                                    \
        rs = gen_avr_ptr(rS(ctx->opcode));                              \
        gen_helper_lve##name (rs, EA);                                  \
        tcg_temp_free(EA);                                              \
        tcg_temp_free_ptr(rs);                                          \
    }

#define GEN_VR_STVE(name, opc2, opc3)                                   \
    GEN_HANDLER(stve##name, 0x1F, opc2, opc3, 0x00000001, PPC_ALTIVEC)  \
    {                                                                   \
        TCGv EA;                                                        \
        TCGv_ptr rs;                                                    \
        if (unlikely(!ctx->altivec_enabled)) {                          \
            gen_exception(ctx, POWERPC_EXCP_VPU);                       \
            return;                                                     \
        }                                                               \
        gen_set_access_type(ctx, ACCESS_INT);                           \
        EA = tcg_temp_new();                                            \
        gen_addr_reg_index(ctx, EA);                                    \
        rs = gen_avr_ptr(rS(ctx->opcode));                              \
        gen_helper_stve##name (rs, EA);                                 \
        tcg_temp_free(EA);                                              \
        tcg_temp_free_ptr(rs);                                          \
    }

6209
GEN_VR_LDX(lvx, 0x07, 0x03);
6210
/* As we don't emulate the cache, lvxl is stricly equivalent to lvx */
6211
GEN_VR_LDX(lvxl, 0x07, 0x0B);
6212

A
aurel32 已提交
6213 6214 6215 6216
GEN_VR_LVE(bx, 0x07, 0x00);
GEN_VR_LVE(hx, 0x07, 0x01);
GEN_VR_LVE(wx, 0x07, 0x02);

6217
GEN_VR_STX(svx, 0x07, 0x07);
6218
/* As we don't emulate the cache, stvxl is stricly equivalent to stvx */
6219
GEN_VR_STX(svxl, 0x07, 0x0F);
6220

A
aurel32 已提交
6221 6222 6223 6224
GEN_VR_STVE(bx, 0x07, 0x04);
GEN_VR_STVE(hx, 0x07, 0x05);
GEN_VR_STVE(wx, 0x07, 0x06);

A
aurel32 已提交
6225 6226 6227 6228 6229 6230 6231 6232 6233 6234 6235 6236 6237 6238 6239 6240 6241 6242 6243 6244 6245 6246 6247 6248 6249 6250 6251 6252 6253 6254 6255 6256
GEN_HANDLER(lvsl, 0x1f, 0x06, 0x00, 0x00000001, PPC_ALTIVEC)
{
    TCGv_ptr rd;
    TCGv EA;
    if (unlikely(!ctx->altivec_enabled)) {
        gen_exception(ctx, POWERPC_EXCP_VPU);
        return;
    }
    EA = tcg_temp_new();
    gen_addr_reg_index(ctx, EA);
    rd = gen_avr_ptr(rD(ctx->opcode));
    gen_helper_lvsl(rd, EA);
    tcg_temp_free(EA);
    tcg_temp_free_ptr(rd);
}

GEN_HANDLER(lvsr, 0x1f, 0x06, 0x01, 0x00000001, PPC_ALTIVEC)
{
    TCGv_ptr rd;
    TCGv EA;
    if (unlikely(!ctx->altivec_enabled)) {
        gen_exception(ctx, POWERPC_EXCP_VPU);
        return;
    }
    EA = tcg_temp_new();
    gen_addr_reg_index(ctx, EA);
    rd = gen_avr_ptr(rD(ctx->opcode));
    gen_helper_lvsr(rd, EA);
    tcg_temp_free(EA);
    tcg_temp_free_ptr(rd);
}

6257 6258 6259 6260 6261 6262 6263 6264 6265 6266 6267
GEN_HANDLER(mfvscr, 0x04, 0x2, 0x18, 0x001ff800, PPC_ALTIVEC)
{
    TCGv_i32 t;
    if (unlikely(!ctx->altivec_enabled)) {
        gen_exception(ctx, POWERPC_EXCP_VPU);
        return;
    }
    tcg_gen_movi_i64(cpu_avrh[rD(ctx->opcode)], 0);
    t = tcg_temp_new_i32();
    tcg_gen_ld_i32(t, cpu_env, offsetof(CPUState, vscr));
    tcg_gen_extu_i32_i64(cpu_avrl[rD(ctx->opcode)], t);
6268
    tcg_temp_free_i32(t);
6269 6270 6271 6272
}

GEN_HANDLER(mtvscr, 0x04, 0x2, 0x19, 0x03ff0000, PPC_ALTIVEC)
{
A
aurel32 已提交
6273
    TCGv_ptr p;
6274 6275 6276 6277
    if (unlikely(!ctx->altivec_enabled)) {
        gen_exception(ctx, POWERPC_EXCP_VPU);
        return;
    }
A
aurel32 已提交
6278 6279 6280
    p = gen_avr_ptr(rD(ctx->opcode));
    gen_helper_mtvscr(p);
    tcg_temp_free_ptr(p);
6281 6282
}

6283 6284 6285 6286 6287 6288 6289 6290 6291 6292 6293 6294 6295 6296 6297 6298 6299 6300
/* Logical operations */
#define GEN_VX_LOGICAL(name, tcg_op, opc2, opc3)                        \
GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_ALTIVEC)            \
{                                                                       \
    if (unlikely(!ctx->altivec_enabled)) {                              \
        gen_exception(ctx, POWERPC_EXCP_VPU);                           \
        return;                                                         \
    }                                                                   \
    tcg_op(cpu_avrh[rD(ctx->opcode)], cpu_avrh[rA(ctx->opcode)], cpu_avrh[rB(ctx->opcode)]); \
    tcg_op(cpu_avrl[rD(ctx->opcode)], cpu_avrl[rA(ctx->opcode)], cpu_avrl[rB(ctx->opcode)]); \
}

GEN_VX_LOGICAL(vand, tcg_gen_and_i64, 2, 16);
GEN_VX_LOGICAL(vandc, tcg_gen_andc_i64, 2, 17);
GEN_VX_LOGICAL(vor, tcg_gen_or_i64, 2, 18);
GEN_VX_LOGICAL(vxor, tcg_gen_xor_i64, 2, 19);
GEN_VX_LOGICAL(vnor, tcg_gen_nor_i64, 2, 20);

6301 6302 6303 6304 6305 6306 6307 6308 6309 6310 6311 6312 6313 6314 6315 6316 6317
#define GEN_VXFORM(name, opc2, opc3)                                    \
GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_ALTIVEC)            \
{                                                                       \
    TCGv_ptr ra, rb, rd;                                                \
    if (unlikely(!ctx->altivec_enabled)) {                              \
        gen_exception(ctx, POWERPC_EXCP_VPU);                           \
        return;                                                         \
    }                                                                   \
    ra = gen_avr_ptr(rA(ctx->opcode));                                  \
    rb = gen_avr_ptr(rB(ctx->opcode));                                  \
    rd = gen_avr_ptr(rD(ctx->opcode));                                  \
    gen_helper_##name (rd, ra, rb);                                     \
    tcg_temp_free_ptr(ra);                                              \
    tcg_temp_free_ptr(rb);                                              \
    tcg_temp_free_ptr(rd);                                              \
}

A
aurel32 已提交
6318 6319 6320 6321 6322 6323
GEN_VXFORM(vaddubm, 0, 0);
GEN_VXFORM(vadduhm, 0, 1);
GEN_VXFORM(vadduwm, 0, 2);
GEN_VXFORM(vsububm, 0, 16);
GEN_VXFORM(vsubuhm, 0, 17);
GEN_VXFORM(vsubuwm, 0, 18);
6324 6325 6326 6327 6328 6329 6330 6331 6332 6333 6334 6335
GEN_VXFORM(vmaxub, 1, 0);
GEN_VXFORM(vmaxuh, 1, 1);
GEN_VXFORM(vmaxuw, 1, 2);
GEN_VXFORM(vmaxsb, 1, 4);
GEN_VXFORM(vmaxsh, 1, 5);
GEN_VXFORM(vmaxsw, 1, 6);
GEN_VXFORM(vminub, 1, 8);
GEN_VXFORM(vminuh, 1, 9);
GEN_VXFORM(vminuw, 1, 10);
GEN_VXFORM(vminsb, 1, 12);
GEN_VXFORM(vminsh, 1, 13);
GEN_VXFORM(vminsw, 1, 14);
A
aurel32 已提交
6336 6337 6338 6339 6340 6341
GEN_VXFORM(vavgub, 1, 16);
GEN_VXFORM(vavguh, 1, 17);
GEN_VXFORM(vavguw, 1, 18);
GEN_VXFORM(vavgsb, 1, 20);
GEN_VXFORM(vavgsh, 1, 21);
GEN_VXFORM(vavgsw, 1, 22);
A
aurel32 已提交
6342 6343 6344 6345 6346 6347
GEN_VXFORM(vmrghb, 6, 0);
GEN_VXFORM(vmrghh, 6, 1);
GEN_VXFORM(vmrghw, 6, 2);
GEN_VXFORM(vmrglb, 6, 4);
GEN_VXFORM(vmrglh, 6, 5);
GEN_VXFORM(vmrglw, 6, 6);
A
aurel32 已提交
6348 6349 6350 6351 6352 6353 6354 6355
GEN_VXFORM(vmuloub, 4, 0);
GEN_VXFORM(vmulouh, 4, 1);
GEN_VXFORM(vmulosb, 4, 4);
GEN_VXFORM(vmulosh, 4, 5);
GEN_VXFORM(vmuleub, 4, 8);
GEN_VXFORM(vmuleuh, 4, 9);
GEN_VXFORM(vmulesb, 4, 12);
GEN_VXFORM(vmulesh, 4, 13);
A
aurel32 已提交
6356 6357 6358
GEN_VXFORM(vslb, 2, 4);
GEN_VXFORM(vslh, 2, 5);
GEN_VXFORM(vslw, 2, 6);
A
aurel32 已提交
6359 6360 6361 6362 6363 6364
GEN_VXFORM(vsrb, 2, 8);
GEN_VXFORM(vsrh, 2, 9);
GEN_VXFORM(vsrw, 2, 10);
GEN_VXFORM(vsrab, 2, 12);
GEN_VXFORM(vsrah, 2, 13);
GEN_VXFORM(vsraw, 2, 14);
A
aurel32 已提交
6365 6366
GEN_VXFORM(vslo, 6, 16);
GEN_VXFORM(vsro, 6, 17);
A
aurel32 已提交
6367 6368
GEN_VXFORM(vaddcuw, 0, 6);
GEN_VXFORM(vsubcuw, 0, 22);
6369 6370 6371 6372 6373 6374 6375 6376 6377 6378 6379 6380
GEN_VXFORM(vaddubs, 0, 8);
GEN_VXFORM(vadduhs, 0, 9);
GEN_VXFORM(vadduws, 0, 10);
GEN_VXFORM(vaddsbs, 0, 12);
GEN_VXFORM(vaddshs, 0, 13);
GEN_VXFORM(vaddsws, 0, 14);
GEN_VXFORM(vsububs, 0, 24);
GEN_VXFORM(vsubuhs, 0, 25);
GEN_VXFORM(vsubuws, 0, 26);
GEN_VXFORM(vsubsbs, 0, 28);
GEN_VXFORM(vsubshs, 0, 29);
GEN_VXFORM(vsubsws, 0, 30);
A
aurel32 已提交
6381 6382 6383
GEN_VXFORM(vrlb, 2, 0);
GEN_VXFORM(vrlh, 2, 1);
GEN_VXFORM(vrlw, 2, 2);
A
aurel32 已提交
6384 6385
GEN_VXFORM(vsl, 2, 7);
GEN_VXFORM(vsr, 2, 11);
6386 6387 6388 6389 6390 6391 6392 6393
GEN_VXFORM(vpkuhum, 7, 0);
GEN_VXFORM(vpkuwum, 7, 1);
GEN_VXFORM(vpkuhus, 7, 2);
GEN_VXFORM(vpkuwus, 7, 3);
GEN_VXFORM(vpkshus, 7, 4);
GEN_VXFORM(vpkswus, 7, 5);
GEN_VXFORM(vpkshss, 7, 6);
GEN_VXFORM(vpkswss, 7, 7);
A
aurel32 已提交
6394
GEN_VXFORM(vpkpx, 7, 12);
6395 6396 6397 6398 6399
GEN_VXFORM(vsum4ubs, 4, 24);
GEN_VXFORM(vsum4sbs, 4, 28);
GEN_VXFORM(vsum4shs, 4, 25);
GEN_VXFORM(vsum2sws, 4, 26);
GEN_VXFORM(vsumsws, 4, 30);
6400 6401
GEN_VXFORM(vaddfp, 5, 0);
GEN_VXFORM(vsubfp, 5, 1);
6402 6403
GEN_VXFORM(vmaxfp, 5, 16);
GEN_VXFORM(vminfp, 5, 17);
A
aurel32 已提交
6404

6405 6406 6407 6408 6409 6410 6411 6412 6413 6414 6415 6416 6417 6418 6419 6420 6421 6422 6423 6424 6425
#define GEN_VXRFORM1(opname, name, str, opc2, opc3)                     \
    GEN_HANDLER2(name, str, 0x4, opc2, opc3, 0x00000000, PPC_ALTIVEC)   \
    {                                                                   \
        TCGv_ptr ra, rb, rd;                                            \
        if (unlikely(!ctx->altivec_enabled)) {                          \
            gen_exception(ctx, POWERPC_EXCP_VPU);                       \
            return;                                                     \
        }                                                               \
        ra = gen_avr_ptr(rA(ctx->opcode));                              \
        rb = gen_avr_ptr(rB(ctx->opcode));                              \
        rd = gen_avr_ptr(rD(ctx->opcode));                              \
        gen_helper_##opname (rd, ra, rb);                               \
        tcg_temp_free_ptr(ra);                                          \
        tcg_temp_free_ptr(rb);                                          \
        tcg_temp_free_ptr(rd);                                          \
    }

#define GEN_VXRFORM(name, opc2, opc3)                                \
    GEN_VXRFORM1(name, name, #name, opc2, opc3)                      \
    GEN_VXRFORM1(name##_dot, name##_, #name ".", opc2, (opc3 | (0x1 << 4)))

6426 6427 6428 6429 6430 6431 6432 6433 6434
GEN_VXRFORM(vcmpequb, 3, 0)
GEN_VXRFORM(vcmpequh, 3, 1)
GEN_VXRFORM(vcmpequw, 3, 2)
GEN_VXRFORM(vcmpgtsb, 3, 12)
GEN_VXRFORM(vcmpgtsh, 3, 13)
GEN_VXRFORM(vcmpgtsw, 3, 14)
GEN_VXRFORM(vcmpgtub, 3, 8)
GEN_VXRFORM(vcmpgtuh, 3, 9)
GEN_VXRFORM(vcmpgtuw, 3, 10)
6435 6436 6437 6438
GEN_VXRFORM(vcmpeqfp, 3, 3)
GEN_VXRFORM(vcmpgefp, 3, 7)
GEN_VXRFORM(vcmpgtfp, 3, 11)
GEN_VXRFORM(vcmpbfp, 3, 15)
6439

A
aurel32 已提交
6440 6441 6442 6443 6444 6445 6446 6447 6448 6449 6450 6451 6452 6453 6454 6455 6456 6457 6458 6459
#define GEN_VXFORM_SIMM(name, opc2, opc3)                               \
    GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_ALTIVEC)        \
    {                                                                   \
        TCGv_ptr rd;                                                    \
        TCGv_i32 simm;                                                  \
        if (unlikely(!ctx->altivec_enabled)) {                          \
            gen_exception(ctx, POWERPC_EXCP_VPU);                       \
            return;                                                     \
        }                                                               \
        simm = tcg_const_i32(SIMM5(ctx->opcode));                       \
        rd = gen_avr_ptr(rD(ctx->opcode));                              \
        gen_helper_##name (rd, simm);                                   \
        tcg_temp_free_i32(simm);                                        \
        tcg_temp_free_ptr(rd);                                          \
    }

GEN_VXFORM_SIMM(vspltisb, 6, 12);
GEN_VXFORM_SIMM(vspltish, 6, 13);
GEN_VXFORM_SIMM(vspltisw, 6, 14);

6460 6461 6462 6463 6464 6465 6466 6467 6468 6469 6470 6471 6472 6473 6474
#define GEN_VXFORM_NOA(name, opc2, opc3)                                \
    GEN_HANDLER(name, 0x04, opc2, opc3, 0x001f0000, PPC_ALTIVEC)        \
    {                                                                   \
        TCGv_ptr rb, rd;                                                \
        if (unlikely(!ctx->altivec_enabled)) {                          \
            gen_exception(ctx, POWERPC_EXCP_VPU);                       \
            return;                                                     \
        }                                                               \
        rb = gen_avr_ptr(rB(ctx->opcode));                              \
        rd = gen_avr_ptr(rD(ctx->opcode));                              \
        gen_helper_##name (rd, rb);                                     \
        tcg_temp_free_ptr(rb);                                          \
        tcg_temp_free_ptr(rd);                                         \
    }

A
aurel32 已提交
6475 6476 6477 6478
GEN_VXFORM_NOA(vupkhsb, 7, 8);
GEN_VXFORM_NOA(vupkhsh, 7, 9);
GEN_VXFORM_NOA(vupklsb, 7, 10);
GEN_VXFORM_NOA(vupklsh, 7, 11);
A
aurel32 已提交
6479 6480
GEN_VXFORM_NOA(vupkhpx, 7, 13);
GEN_VXFORM_NOA(vupklpx, 7, 15);
A
aurel32 已提交
6481
GEN_VXFORM_NOA(vrefp, 5, 4);
A
aurel32 已提交
6482
GEN_VXFORM_NOA(vrsqrtefp, 5, 5);
6483
GEN_VXFORM_NOA(vlogefp, 5, 7);
A
aurel32 已提交
6484 6485 6486 6487
GEN_VXFORM_NOA(vrfim, 5, 8);
GEN_VXFORM_NOA(vrfin, 5, 9);
GEN_VXFORM_NOA(vrfip, 5, 10);
GEN_VXFORM_NOA(vrfiz, 5, 11);
A
aurel32 已提交
6488

6489 6490 6491 6492 6493 6494 6495 6496 6497 6498 6499 6500 6501 6502 6503 6504
#define GEN_VXFORM_SIMM(name, opc2, opc3)                               \
    GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_ALTIVEC)        \
    {                                                                   \
        TCGv_ptr rd;                                                    \
        TCGv_i32 simm;                                                  \
        if (unlikely(!ctx->altivec_enabled)) {                          \
            gen_exception(ctx, POWERPC_EXCP_VPU);                       \
            return;                                                     \
        }                                                               \
        simm = tcg_const_i32(SIMM5(ctx->opcode));                       \
        rd = gen_avr_ptr(rD(ctx->opcode));                              \
        gen_helper_##name (rd, simm);                                   \
        tcg_temp_free_i32(simm);                                        \
        tcg_temp_free_ptr(rd);                                          \
    }

6505 6506 6507 6508 6509 6510 6511 6512 6513 6514 6515 6516 6517 6518 6519 6520 6521 6522
#define GEN_VXFORM_UIMM(name, opc2, opc3)                               \
    GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_ALTIVEC)        \
    {                                                                   \
        TCGv_ptr rb, rd;                                                \
        TCGv_i32 uimm;                                                  \
        if (unlikely(!ctx->altivec_enabled)) {                          \
            gen_exception(ctx, POWERPC_EXCP_VPU);                       \
            return;                                                     \
        }                                                               \
        uimm = tcg_const_i32(UIMM5(ctx->opcode));                       \
        rb = gen_avr_ptr(rB(ctx->opcode));                              \
        rd = gen_avr_ptr(rD(ctx->opcode));                              \
        gen_helper_##name (rd, rb, uimm);                               \
        tcg_temp_free_i32(uimm);                                        \
        tcg_temp_free_ptr(rb);                                          \
        tcg_temp_free_ptr(rd);                                          \
    }

A
aurel32 已提交
6523 6524 6525
GEN_VXFORM_UIMM(vspltb, 6, 8);
GEN_VXFORM_UIMM(vsplth, 6, 9);
GEN_VXFORM_UIMM(vspltw, 6, 10);
A
aurel32 已提交
6526 6527
GEN_VXFORM_UIMM(vcfux, 5, 12);
GEN_VXFORM_UIMM(vcfsx, 5, 13);
6528 6529
GEN_VXFORM_UIMM(vctuxs, 5, 14);
GEN_VXFORM_UIMM(vctsxs, 5, 15);
A
aurel32 已提交
6530

A
aurel32 已提交
6531 6532 6533
GEN_HANDLER(vsldoi, 0x04, 0x16, 0xFF, 0x00000400, PPC_ALTIVEC)
{
    TCGv_ptr ra, rb, rd;
6534
    TCGv_i32 sh;
A
aurel32 已提交
6535 6536 6537 6538 6539 6540 6541 6542 6543 6544 6545 6546
    if (unlikely(!ctx->altivec_enabled)) {
        gen_exception(ctx, POWERPC_EXCP_VPU);
        return;
    }
    ra = gen_avr_ptr(rA(ctx->opcode));
    rb = gen_avr_ptr(rB(ctx->opcode));
    rd = gen_avr_ptr(rD(ctx->opcode));
    sh = tcg_const_i32(VSH(ctx->opcode));
    gen_helper_vsldoi (rd, ra, rb, sh);
    tcg_temp_free_ptr(ra);
    tcg_temp_free_ptr(rb);
    tcg_temp_free_ptr(rd);
6547
    tcg_temp_free_i32(sh);
A
aurel32 已提交
6548 6549
}

6550 6551 6552 6553 6554 6555 6556 6557 6558 6559 6560 6561 6562 6563 6564 6565 6566 6567 6568 6569 6570 6571 6572
#define GEN_VAFORM_PAIRED(name0, name1, opc2)                           \
    GEN_HANDLER(name0##_##name1, 0x04, opc2, 0xFF, 0x00000000, PPC_ALTIVEC) \
    {                                                                   \
        TCGv_ptr ra, rb, rc, rd;                                        \
        if (unlikely(!ctx->altivec_enabled)) {                          \
            gen_exception(ctx, POWERPC_EXCP_VPU);                       \
            return;                                                     \
        }                                                               \
        ra = gen_avr_ptr(rA(ctx->opcode));                              \
        rb = gen_avr_ptr(rB(ctx->opcode));                              \
        rc = gen_avr_ptr(rC(ctx->opcode));                              \
        rd = gen_avr_ptr(rD(ctx->opcode));                              \
        if (Rc(ctx->opcode)) {                                          \
            gen_helper_##name1 (rd, ra, rb, rc);                        \
        } else {                                                        \
            gen_helper_##name0 (rd, ra, rb, rc);                        \
        }                                                               \
        tcg_temp_free_ptr(ra);                                          \
        tcg_temp_free_ptr(rb);                                          \
        tcg_temp_free_ptr(rc);                                          \
        tcg_temp_free_ptr(rd);                                          \
    }

A
aurel32 已提交
6573 6574
GEN_VAFORM_PAIRED(vmhaddshs, vmhraddshs, 16)

A
aurel32 已提交
6575 6576 6577 6578 6579 6580 6581 6582 6583 6584 6585 6586 6587 6588 6589 6590 6591 6592
GEN_HANDLER(vmladduhm, 0x04, 0x11, 0xFF, 0x00000000, PPC_ALTIVEC)
{
    TCGv_ptr ra, rb, rc, rd;
    if (unlikely(!ctx->altivec_enabled)) {
        gen_exception(ctx, POWERPC_EXCP_VPU);
        return;
    }
    ra = gen_avr_ptr(rA(ctx->opcode));
    rb = gen_avr_ptr(rB(ctx->opcode));
    rc = gen_avr_ptr(rC(ctx->opcode));
    rd = gen_avr_ptr(rD(ctx->opcode));
    gen_helper_vmladduhm(rd, ra, rb, rc);
    tcg_temp_free_ptr(ra);
    tcg_temp_free_ptr(rb);
    tcg_temp_free_ptr(rc);
    tcg_temp_free_ptr(rd);
}

A
aurel32 已提交
6593
GEN_VAFORM_PAIRED(vmsumubm, vmsummbm, 18)
A
aurel32 已提交
6594
GEN_VAFORM_PAIRED(vmsumuhm, vmsumuhs, 19)
A
aurel32 已提交
6595
GEN_VAFORM_PAIRED(vmsumshm, vmsumshs, 20)
A
aurel32 已提交
6596
GEN_VAFORM_PAIRED(vsel, vperm, 21)
6597
GEN_VAFORM_PAIRED(vmaddfp, vnmsubfp, 23)
A
aurel32 已提交
6598

6599 6600
/***                           SPE extension                               ***/
/* Register moves */
6601

P
pbrook 已提交
6602
static always_inline void gen_load_gpr64(TCGv_i64 t, int reg) {
A
aurel32 已提交
6603 6604 6605
#if defined(TARGET_PPC64)
    tcg_gen_mov_i64(t, cpu_gpr[reg]);
#else
P
pbrook 已提交
6606
    tcg_gen_concat_i32_i64(t, cpu_gpr[reg], cpu_gprh[reg]);
6607
#endif
A
aurel32 已提交
6608
}
6609

P
pbrook 已提交
6610
static always_inline void gen_store_gpr64(int reg, TCGv_i64 t) {
A
aurel32 已提交
6611 6612 6613
#if defined(TARGET_PPC64)
    tcg_gen_mov_i64(cpu_gpr[reg], t);
#else
P
pbrook 已提交
6614
    TCGv_i64 tmp = tcg_temp_new_i64();
A
aurel32 已提交
6615 6616 6617
    tcg_gen_trunc_i64_i32(cpu_gpr[reg], t);
    tcg_gen_shri_i64(tmp, t, 32);
    tcg_gen_trunc_i64_i32(cpu_gprh[reg], tmp);
P
pbrook 已提交
6618
    tcg_temp_free_i64(tmp);
6619
#endif
A
aurel32 已提交
6620
}
6621

6622 6623 6624 6625 6626 6627 6628 6629 6630 6631
#define GEN_SPE(name0, name1, opc2, opc3, inval, type)                        \
GEN_HANDLER(name0##_##name1, 0x04, opc2, opc3, inval, type)                   \
{                                                                             \
    if (Rc(ctx->opcode))                                                      \
        gen_##name1(ctx);                                                     \
    else                                                                      \
        gen_##name0(ctx);                                                     \
}

/* Handler for undefined SPE opcodes */
6632
static always_inline void gen_speundef (DisasContext *ctx)
6633
{
A
aurel32 已提交
6634
    gen_inval_exception(ctx, POWERPC_EXCP_INVAL_INVAL);
6635 6636
}

6637 6638 6639
/* SPE logic */
#if defined(TARGET_PPC64)
#define GEN_SPEOP_LOGIC2(name, tcg_op)                                        \
6640
static always_inline void gen_##name (DisasContext *ctx)                      \
6641 6642
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
A
aurel32 已提交
6643
        gen_exception(ctx, POWERPC_EXCP_APU);                                 \
6644 6645
        return;                                                               \
    }                                                                         \
6646 6647 6648 6649 6650 6651 6652 6653
    tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],                \
           cpu_gpr[rB(ctx->opcode)]);                                         \
}
#else
#define GEN_SPEOP_LOGIC2(name, tcg_op)                                        \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
A
aurel32 已提交
6654
        gen_exception(ctx, POWERPC_EXCP_APU);                                 \
6655 6656 6657 6658 6659 6660
        return;                                                               \
    }                                                                         \
    tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],                \
           cpu_gpr[rB(ctx->opcode)]);                                         \
    tcg_op(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)],              \
           cpu_gprh[rB(ctx->opcode)]);                                        \
6661
}
6662 6663 6664 6665 6666 6667 6668 6669 6670 6671
#endif

GEN_SPEOP_LOGIC2(evand, tcg_gen_and_tl);
GEN_SPEOP_LOGIC2(evandc, tcg_gen_andc_tl);
GEN_SPEOP_LOGIC2(evxor, tcg_gen_xor_tl);
GEN_SPEOP_LOGIC2(evor, tcg_gen_or_tl);
GEN_SPEOP_LOGIC2(evnor, tcg_gen_nor_tl);
GEN_SPEOP_LOGIC2(eveqv, tcg_gen_eqv_tl);
GEN_SPEOP_LOGIC2(evorc, tcg_gen_orc_tl);
GEN_SPEOP_LOGIC2(evnand, tcg_gen_nand_tl);
6672

6673 6674 6675
/* SPE logic immediate */
#if defined(TARGET_PPC64)
#define GEN_SPEOP_TCG_LOGIC_IMM2(name, tcg_opi)                               \
6676 6677 6678
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
A
aurel32 已提交
6679
        gen_exception(ctx, POWERPC_EXCP_APU);                                 \
6680 6681
        return;                                                               \
    }                                                                         \
P
pbrook 已提交
6682 6683 6684
    TCGv_i32 t0 = tcg_temp_local_new_i32();                                   \
    TCGv_i32 t1 = tcg_temp_local_new_i32();                                   \
    TCGv_i64 t2 = tcg_temp_local_new_i64();                                   \
6685 6686 6687 6688
    tcg_gen_trunc_i64_i32(t0, cpu_gpr[rA(ctx->opcode)]);                      \
    tcg_opi(t0, t0, rB(ctx->opcode));                                         \
    tcg_gen_shri_i64(t2, cpu_gpr[rA(ctx->opcode)], 32);                       \
    tcg_gen_trunc_i64_i32(t1, t2);                                            \
P
pbrook 已提交
6689
    tcg_temp_free_i64(t2);                                                    \
6690 6691
    tcg_opi(t1, t1, rB(ctx->opcode));                                         \
    tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1);                 \
P
pbrook 已提交
6692 6693
    tcg_temp_free_i32(t0);                                                    \
    tcg_temp_free_i32(t1);                                                    \
6694
}
6695 6696
#else
#define GEN_SPEOP_TCG_LOGIC_IMM2(name, tcg_opi)                               \
6697
static always_inline void gen_##name (DisasContext *ctx)                      \
6698 6699
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
A
aurel32 已提交
6700
        gen_exception(ctx, POWERPC_EXCP_APU);                                 \
6701 6702
        return;                                                               \
    }                                                                         \
6703 6704 6705 6706
    tcg_opi(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],               \
            rB(ctx->opcode));                                                 \
    tcg_opi(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)],             \
            rB(ctx->opcode));                                                 \
6707
}
6708 6709 6710 6711 6712
#endif
GEN_SPEOP_TCG_LOGIC_IMM2(evslwi, tcg_gen_shli_i32);
GEN_SPEOP_TCG_LOGIC_IMM2(evsrwiu, tcg_gen_shri_i32);
GEN_SPEOP_TCG_LOGIC_IMM2(evsrwis, tcg_gen_sari_i32);
GEN_SPEOP_TCG_LOGIC_IMM2(evrlwi, tcg_gen_rotli_i32);
6713

6714 6715 6716
/* SPE arithmetic */
#if defined(TARGET_PPC64)
#define GEN_SPEOP_ARITH1(name, tcg_op)                                        \
6717
static always_inline void gen_##name (DisasContext *ctx)                      \
6718 6719
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
A
aurel32 已提交
6720
        gen_exception(ctx, POWERPC_EXCP_APU);                                 \
6721 6722
        return;                                                               \
    }                                                                         \
P
pbrook 已提交
6723 6724 6725
    TCGv_i32 t0 = tcg_temp_local_new_i32();                                   \
    TCGv_i32 t1 = tcg_temp_local_new_i32();                                   \
    TCGv_i64 t2 = tcg_temp_local_new_i64();                                   \
6726 6727 6728 6729
    tcg_gen_trunc_i64_i32(t0, cpu_gpr[rA(ctx->opcode)]);                      \
    tcg_op(t0, t0);                                                           \
    tcg_gen_shri_i64(t2, cpu_gpr[rA(ctx->opcode)], 32);                       \
    tcg_gen_trunc_i64_i32(t1, t2);                                            \
P
pbrook 已提交
6730
    tcg_temp_free_i64(t2);                                                    \
6731 6732
    tcg_op(t1, t1);                                                           \
    tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1);                 \
P
pbrook 已提交
6733 6734
    tcg_temp_free_i32(t0);                                                    \
    tcg_temp_free_i32(t1);                                                    \
6735
}
6736
#else
P
pbrook 已提交
6737
#define GEN_SPEOP_ARITH1(name, tcg_op)                                        \
6738 6739 6740
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
A
aurel32 已提交
6741
        gen_exception(ctx, POWERPC_EXCP_APU);                                 \
6742 6743 6744 6745 6746 6747
        return;                                                               \
    }                                                                         \
    tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);               \
    tcg_op(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);             \
}
#endif
6748

P
pbrook 已提交
6749
static always_inline void gen_op_evabs (TCGv_i32 ret, TCGv_i32 arg1)
6750 6751 6752
{
    int l1 = gen_new_label();
    int l2 = gen_new_label();
6753

6754 6755 6756 6757
    tcg_gen_brcondi_i32(TCG_COND_GE, arg1, 0, l1);
    tcg_gen_neg_i32(ret, arg1);
    tcg_gen_br(l2);
    gen_set_label(l1);
P
pbrook 已提交
6758
    tcg_gen_mov_i32(ret, arg1);
6759 6760 6761 6762 6763 6764
    gen_set_label(l2);
}
GEN_SPEOP_ARITH1(evabs, gen_op_evabs);
GEN_SPEOP_ARITH1(evneg, tcg_gen_neg_i32);
GEN_SPEOP_ARITH1(evextsb, tcg_gen_ext8s_i32);
GEN_SPEOP_ARITH1(evextsh, tcg_gen_ext16s_i32);
P
pbrook 已提交
6765
static always_inline void gen_op_evrndw (TCGv_i32 ret, TCGv_i32 arg1)
6766
{
6767 6768 6769 6770
    tcg_gen_addi_i32(ret, arg1, 0x8000);
    tcg_gen_ext16u_i32(ret, ret);
}
GEN_SPEOP_ARITH1(evrndw, gen_op_evrndw);
P
pbrook 已提交
6771 6772
GEN_SPEOP_ARITH1(evcntlsw, gen_helper_cntlsw32);
GEN_SPEOP_ARITH1(evcntlzw, gen_helper_cntlzw32);
6773

6774 6775 6776
#if defined(TARGET_PPC64)
#define GEN_SPEOP_ARITH2(name, tcg_op)                                        \
static always_inline void gen_##name (DisasContext *ctx)                      \
6777 6778
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
A
aurel32 已提交
6779
        gen_exception(ctx, POWERPC_EXCP_APU);                                 \
6780 6781
        return;                                                               \
    }                                                                         \
P
pbrook 已提交
6782 6783 6784
    TCGv_i32 t0 = tcg_temp_local_new_i32();                                   \
    TCGv_i32 t1 = tcg_temp_local_new_i32();                                   \
    TCGv_i32 t2 = tcg_temp_local_new_i32();                                   \
6785
    TCGv_i64 t3 = tcg_temp_local_new_i64();                                   \
6786 6787 6788 6789 6790 6791 6792
    tcg_gen_trunc_i64_i32(t0, cpu_gpr[rA(ctx->opcode)]);                      \
    tcg_gen_trunc_i64_i32(t2, cpu_gpr[rB(ctx->opcode)]);                      \
    tcg_op(t0, t0, t2);                                                       \
    tcg_gen_shri_i64(t3, cpu_gpr[rA(ctx->opcode)], 32);                       \
    tcg_gen_trunc_i64_i32(t1, t3);                                            \
    tcg_gen_shri_i64(t3, cpu_gpr[rB(ctx->opcode)], 32);                       \
    tcg_gen_trunc_i64_i32(t2, t3);                                            \
P
pbrook 已提交
6793
    tcg_temp_free_i64(t3);                                                    \
6794
    tcg_op(t1, t1, t2);                                                       \
P
pbrook 已提交
6795
    tcg_temp_free_i32(t2);                                                    \
6796
    tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1);                 \
P
pbrook 已提交
6797 6798
    tcg_temp_free_i32(t0);                                                    \
    tcg_temp_free_i32(t1);                                                    \
6799
}
6800 6801 6802
#else
#define GEN_SPEOP_ARITH2(name, tcg_op)                                        \
static always_inline void gen_##name (DisasContext *ctx)                      \
6803 6804
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
A
aurel32 已提交
6805
        gen_exception(ctx, POWERPC_EXCP_APU);                                 \
6806 6807
        return;                                                               \
    }                                                                         \
6808 6809 6810 6811
    tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],                \
           cpu_gpr[rB(ctx->opcode)]);                                         \
    tcg_op(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)],              \
           cpu_gprh[rB(ctx->opcode)]);                                        \
6812
}
6813
#endif
6814

P
pbrook 已提交
6815
static always_inline void gen_op_evsrwu (TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
6816
{
P
pbrook 已提交
6817
    TCGv_i32 t0;
6818
    int l1, l2;
6819

6820 6821
    l1 = gen_new_label();
    l2 = gen_new_label();
P
pbrook 已提交
6822
    t0 = tcg_temp_local_new_i32();
6823 6824 6825 6826 6827 6828 6829 6830
    /* No error here: 6 bits are used */
    tcg_gen_andi_i32(t0, arg2, 0x3F);
    tcg_gen_brcondi_i32(TCG_COND_GE, t0, 32, l1);
    tcg_gen_shr_i32(ret, arg1, t0);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_movi_i32(ret, 0);
    tcg_gen_br(l2);
P
pbrook 已提交
6831
    tcg_temp_free_i32(t0);
6832 6833
}
GEN_SPEOP_ARITH2(evsrwu, gen_op_evsrwu);
P
pbrook 已提交
6834
static always_inline void gen_op_evsrws (TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
6835
{
P
pbrook 已提交
6836
    TCGv_i32 t0;
6837 6838 6839 6840
    int l1, l2;

    l1 = gen_new_label();
    l2 = gen_new_label();
P
pbrook 已提交
6841
    t0 = tcg_temp_local_new_i32();
6842 6843 6844 6845 6846 6847 6848 6849
    /* No error here: 6 bits are used */
    tcg_gen_andi_i32(t0, arg2, 0x3F);
    tcg_gen_brcondi_i32(TCG_COND_GE, t0, 32, l1);
    tcg_gen_sar_i32(ret, arg1, t0);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_movi_i32(ret, 0);
    tcg_gen_br(l2);
P
pbrook 已提交
6850
    tcg_temp_free_i32(t0);
6851 6852
}
GEN_SPEOP_ARITH2(evsrws, gen_op_evsrws);
P
pbrook 已提交
6853
static always_inline void gen_op_evslw (TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
6854
{
P
pbrook 已提交
6855
    TCGv_i32 t0;
6856 6857 6858 6859
    int l1, l2;

    l1 = gen_new_label();
    l2 = gen_new_label();
P
pbrook 已提交
6860
    t0 = tcg_temp_local_new_i32();
6861 6862 6863 6864 6865 6866 6867 6868
    /* No error here: 6 bits are used */
    tcg_gen_andi_i32(t0, arg2, 0x3F);
    tcg_gen_brcondi_i32(TCG_COND_GE, t0, 32, l1);
    tcg_gen_shl_i32(ret, arg1, t0);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_movi_i32(ret, 0);
    tcg_gen_br(l2);
P
pbrook 已提交
6869
    tcg_temp_free_i32(t0);
6870 6871
}
GEN_SPEOP_ARITH2(evslw, gen_op_evslw);
P
pbrook 已提交
6872
static always_inline void gen_op_evrlw (TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
6873
{
P
pbrook 已提交
6874
    TCGv_i32 t0 = tcg_temp_new_i32();
6875 6876
    tcg_gen_andi_i32(t0, arg2, 0x1F);
    tcg_gen_rotl_i32(ret, arg1, t0);
P
pbrook 已提交
6877
    tcg_temp_free_i32(t0);
6878 6879 6880 6881 6882
}
GEN_SPEOP_ARITH2(evrlw, gen_op_evrlw);
static always_inline void gen_evmergehi (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
A
aurel32 已提交
6883
        gen_exception(ctx, POWERPC_EXCP_APU);
6884 6885 6886
        return;
    }
#if defined(TARGET_PPC64)
P
pbrook 已提交
6887 6888
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
6889 6890 6891 6892 6893 6894 6895 6896 6897 6898 6899
    tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 32);
    tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], 0xFFFFFFFF0000000ULL);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
#else
    tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)]);
    tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
#endif
}
GEN_SPEOP_ARITH2(evaddw, tcg_gen_add_i32);
P
pbrook 已提交
6900
static always_inline void gen_op_evsubf (TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
6901
{
6902 6903 6904
    tcg_gen_sub_i32(ret, arg2, arg1);
}
GEN_SPEOP_ARITH2(evsubfw, gen_op_evsubf);
6905

6906 6907 6908 6909 6910 6911
/* SPE arithmetic immediate */
#if defined(TARGET_PPC64)
#define GEN_SPEOP_ARITH_IMM2(name, tcg_op)                                    \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
A
aurel32 已提交
6912
        gen_exception(ctx, POWERPC_EXCP_APU);                                 \
6913 6914
        return;                                                               \
    }                                                                         \
P
pbrook 已提交
6915 6916 6917
    TCGv_i32 t0 = tcg_temp_local_new_i32();                                   \
    TCGv_i32 t1 = tcg_temp_local_new_i32();                                   \
    TCGv_i64 t2 = tcg_temp_local_new_i64();                                   \
6918 6919 6920 6921
    tcg_gen_trunc_i64_i32(t0, cpu_gpr[rB(ctx->opcode)]);                      \
    tcg_op(t0, t0, rA(ctx->opcode));                                          \
    tcg_gen_shri_i64(t2, cpu_gpr[rB(ctx->opcode)], 32);                       \
    tcg_gen_trunc_i64_i32(t1, t2);                                            \
A
aurel32 已提交
6922
    tcg_temp_free_i64(t2);                                                    \
6923 6924
    tcg_op(t1, t1, rA(ctx->opcode));                                          \
    tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1);                 \
P
pbrook 已提交
6925 6926
    tcg_temp_free_i32(t0);                                                    \
    tcg_temp_free_i32(t1);                                                    \
6927 6928 6929 6930 6931 6932
}
#else
#define GEN_SPEOP_ARITH_IMM2(name, tcg_op)                                    \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
A
aurel32 已提交
6933
        gen_exception(ctx, POWERPC_EXCP_APU);                                 \
6934 6935 6936 6937 6938 6939 6940 6941 6942 6943 6944 6945 6946 6947 6948 6949 6950
        return;                                                               \
    }                                                                         \
    tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],                \
           rA(ctx->opcode));                                                  \
    tcg_op(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)],              \
           rA(ctx->opcode));                                                  \
}
#endif
GEN_SPEOP_ARITH_IMM2(evaddiw, tcg_gen_addi_i32);
GEN_SPEOP_ARITH_IMM2(evsubifw, tcg_gen_subi_i32);

/* SPE comparison */
#if defined(TARGET_PPC64)
#define GEN_SPEOP_COMP(name, tcg_cond)                                        \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
A
aurel32 已提交
6951
        gen_exception(ctx, POWERPC_EXCP_APU);                                 \
6952 6953 6954 6955 6956 6957
        return;                                                               \
    }                                                                         \
    int l1 = gen_new_label();                                                 \
    int l2 = gen_new_label();                                                 \
    int l3 = gen_new_label();                                                 \
    int l4 = gen_new_label();                                                 \
P
pbrook 已提交
6958 6959 6960
    TCGv_i32 t0 = tcg_temp_local_new_i32();                                   \
    TCGv_i32 t1 = tcg_temp_local_new_i32();                                   \
    TCGv_i64 t2 = tcg_temp_local_new_i64();                                   \
6961 6962 6963
    tcg_gen_trunc_i64_i32(t0, cpu_gpr[rA(ctx->opcode)]);                      \
    tcg_gen_trunc_i64_i32(t1, cpu_gpr[rB(ctx->opcode)]);                      \
    tcg_gen_brcond_i32(tcg_cond, t0, t1, l1);                                 \
P
pbrook 已提交
6964
    tcg_gen_movi_i32(cpu_crf[crfD(ctx->opcode)], 0);                          \
6965 6966 6967 6968 6969 6970 6971 6972 6973
    tcg_gen_br(l2);                                                           \
    gen_set_label(l1);                                                        \
    tcg_gen_movi_i32(cpu_crf[crfD(ctx->opcode)],                              \
                     CRF_CL | CRF_CH_OR_CL | CRF_CH_AND_CL);                  \
    gen_set_label(l2);                                                        \
    tcg_gen_shri_i64(t2, cpu_gpr[rA(ctx->opcode)], 32);                       \
    tcg_gen_trunc_i64_i32(t0, t2);                                            \
    tcg_gen_shri_i64(t2, cpu_gpr[rB(ctx->opcode)], 32);                       \
    tcg_gen_trunc_i64_i32(t1, t2);                                            \
P
pbrook 已提交
6974
    tcg_temp_free_i64(t2);                                                    \
6975 6976 6977 6978 6979 6980 6981 6982
    tcg_gen_brcond_i32(tcg_cond, t0, t1, l3);                                 \
    tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)],  \
                     ~(CRF_CH | CRF_CH_AND_CL));                              \
    tcg_gen_br(l4);                                                           \
    gen_set_label(l3);                                                        \
    tcg_gen_ori_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)],   \
                    CRF_CH | CRF_CH_OR_CL);                                   \
    gen_set_label(l4);                                                        \
P
pbrook 已提交
6983 6984
    tcg_temp_free_i32(t0);                                                    \
    tcg_temp_free_i32(t1);                                                    \
6985 6986 6987 6988 6989 6990
}
#else
#define GEN_SPEOP_COMP(name, tcg_cond)                                        \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
A
aurel32 已提交
6991
        gen_exception(ctx, POWERPC_EXCP_APU);                                 \
6992 6993 6994 6995 6996 6997 6998 6999 7000 7001 7002 7003 7004 7005 7006 7007 7008 7009 7010 7011 7012 7013 7014 7015 7016 7017 7018 7019 7020 7021 7022 7023 7024 7025 7026 7027
        return;                                                               \
    }                                                                         \
    int l1 = gen_new_label();                                                 \
    int l2 = gen_new_label();                                                 \
    int l3 = gen_new_label();                                                 \
    int l4 = gen_new_label();                                                 \
                                                                              \
    tcg_gen_brcond_i32(tcg_cond, cpu_gpr[rA(ctx->opcode)],                    \
                       cpu_gpr[rB(ctx->opcode)], l1);                         \
    tcg_gen_movi_tl(cpu_crf[crfD(ctx->opcode)], 0);                           \
    tcg_gen_br(l2);                                                           \
    gen_set_label(l1);                                                        \
    tcg_gen_movi_i32(cpu_crf[crfD(ctx->opcode)],                              \
                     CRF_CL | CRF_CH_OR_CL | CRF_CH_AND_CL);                  \
    gen_set_label(l2);                                                        \
    tcg_gen_brcond_i32(tcg_cond, cpu_gprh[rA(ctx->opcode)],                   \
                       cpu_gprh[rB(ctx->opcode)], l3);                        \
    tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)],  \
                     ~(CRF_CH | CRF_CH_AND_CL));                              \
    tcg_gen_br(l4);                                                           \
    gen_set_label(l3);                                                        \
    tcg_gen_ori_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)],   \
                    CRF_CH | CRF_CH_OR_CL);                                   \
    gen_set_label(l4);                                                        \
}
#endif
GEN_SPEOP_COMP(evcmpgtu, TCG_COND_GTU);
GEN_SPEOP_COMP(evcmpgts, TCG_COND_GT);
GEN_SPEOP_COMP(evcmpltu, TCG_COND_LTU);
GEN_SPEOP_COMP(evcmplts, TCG_COND_LT);
GEN_SPEOP_COMP(evcmpeq, TCG_COND_EQ);

/* SPE misc */
static always_inline void gen_brinc (DisasContext *ctx)
{
    /* Note: brinc is usable even if SPE is disabled */
P
pbrook 已提交
7028 7029
    gen_helper_brinc(cpu_gpr[rD(ctx->opcode)],
                     cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
7030
}
7031 7032 7033
static always_inline void gen_evmergelo (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
A
aurel32 已提交
7034
        gen_exception(ctx, POWERPC_EXCP_APU);
7035 7036 7037
        return;
    }
#if defined(TARGET_PPC64)
P
pbrook 已提交
7038 7039
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
7040 7041 7042 7043 7044 7045 7046 7047 7048 7049 7050 7051 7052
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x00000000FFFFFFFFLL);
    tcg_gen_shli_tl(t1, cpu_gpr[rA(ctx->opcode)], 32);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
#else
    tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
#endif
}
static always_inline void gen_evmergehilo (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
A
aurel32 已提交
7053
        gen_exception(ctx, POWERPC_EXCP_APU);
7054 7055 7056
        return;
    }
#if defined(TARGET_PPC64)
P
pbrook 已提交
7057 7058
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
7059 7060 7061 7062 7063 7064 7065 7066 7067 7068 7069 7070 7071
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x00000000FFFFFFFFLL);
    tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], 0xFFFFFFFF0000000ULL);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
#else
    tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
#endif
}
static always_inline void gen_evmergelohi (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
A
aurel32 已提交
7072
        gen_exception(ctx, POWERPC_EXCP_APU);
7073 7074 7075
        return;
    }
#if defined(TARGET_PPC64)
P
pbrook 已提交
7076 7077
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
7078 7079 7080 7081 7082 7083 7084 7085 7086 7087 7088 7089
    tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 32);
    tcg_gen_shli_tl(t1, cpu_gpr[rA(ctx->opcode)], 32);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
#else
    tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)]);
    tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
#endif
}
static always_inline void gen_evsplati (DisasContext *ctx)
{
7090
    uint64_t imm = ((int32_t)(rA(ctx->opcode) << 11)) >> 27;
7091

7092
#if defined(TARGET_PPC64)
7093
    tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], (imm << 32) | imm);
7094 7095 7096 7097 7098
#else
    tcg_gen_movi_i32(cpu_gpr[rD(ctx->opcode)], imm);
    tcg_gen_movi_i32(cpu_gprh[rD(ctx->opcode)], imm);
#endif
}
7099
static always_inline void gen_evsplatfi (DisasContext *ctx)
7100
{
7101
    uint64_t imm = rA(ctx->opcode) << 11;
7102

7103
#if defined(TARGET_PPC64)
7104
    tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], (imm << 32) | imm);
7105 7106 7107 7108
#else
    tcg_gen_movi_i32(cpu_gpr[rD(ctx->opcode)], imm);
    tcg_gen_movi_i32(cpu_gprh[rD(ctx->opcode)], imm);
#endif
7109 7110
}

7111 7112 7113 7114 7115 7116
static always_inline void gen_evsel (DisasContext *ctx)
{
    int l1 = gen_new_label();
    int l2 = gen_new_label();
    int l3 = gen_new_label();
    int l4 = gen_new_label();
P
pbrook 已提交
7117
    TCGv_i32 t0 = tcg_temp_local_new_i32();
7118
#if defined(TARGET_PPC64)
P
pbrook 已提交
7119 7120
    TCGv t1 = tcg_temp_local_new();
    TCGv t2 = tcg_temp_local_new();
7121 7122 7123 7124 7125 7126 7127 7128 7129 7130 7131 7132 7133 7134 7135 7136 7137 7138 7139 7140 7141 7142 7143 7144 7145 7146 7147 7148 7149 7150 7151
#endif
    tcg_gen_andi_i32(t0, cpu_crf[ctx->opcode & 0x07], 1 << 3);
    tcg_gen_brcondi_i32(TCG_COND_EQ, t0, 0, l1);
#if defined(TARGET_PPC64)
    tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], 0xFFFFFFFF00000000ULL);
#else
    tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
#endif
    tcg_gen_br(l2);
    gen_set_label(l1);
#if defined(TARGET_PPC64)
    tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0xFFFFFFFF00000000ULL);
#else
    tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)]);
#endif
    gen_set_label(l2);
    tcg_gen_andi_i32(t0, cpu_crf[ctx->opcode & 0x07], 1 << 2);
    tcg_gen_brcondi_i32(TCG_COND_EQ, t0, 0, l3);
#if defined(TARGET_PPC64)
    tcg_gen_andi_tl(t2, cpu_gpr[rA(ctx->opcode)], 0x00000000FFFFFFFFULL);
#else
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
#endif
    tcg_gen_br(l4);
    gen_set_label(l3);
#if defined(TARGET_PPC64)
    tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x00000000FFFFFFFFULL);
#else
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
#endif
    gen_set_label(l4);
P
pbrook 已提交
7152
    tcg_temp_free_i32(t0);
7153 7154 7155 7156 7157 7158 7159 7160 7161 7162 7163 7164 7165 7166 7167 7168 7169 7170 7171 7172 7173 7174
#if defined(TARGET_PPC64)
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t1, t2);
    tcg_temp_free(t1);
    tcg_temp_free(t2);
#endif
}
GEN_HANDLER2(evsel0, "evsel", 0x04, 0x1c, 0x09, 0x00000000, PPC_SPE)
{
    gen_evsel(ctx);
}
GEN_HANDLER2(evsel1, "evsel", 0x04, 0x1d, 0x09, 0x00000000, PPC_SPE)
{
    gen_evsel(ctx);
}
GEN_HANDLER2(evsel2, "evsel", 0x04, 0x1e, 0x09, 0x00000000, PPC_SPE)
{
    gen_evsel(ctx);
}
GEN_HANDLER2(evsel3, "evsel", 0x04, 0x1f, 0x09, 0x00000000, PPC_SPE)
{
    gen_evsel(ctx);
}
7175 7176 7177 7178 7179 7180 7181 7182 7183 7184 7185 7186 7187 7188 7189 7190 7191 7192 7193 7194 7195 7196 7197 7198 7199 7200 7201

GEN_SPE(evaddw,         speundef,      0x00, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evaddiw,        speundef,      0x01, 0x08, 0x00000000, PPC_SPE);
GEN_SPE(evsubfw,        speundef,      0x02, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evsubifw,       speundef,      0x03, 0x08, 0x00000000, PPC_SPE);
GEN_SPE(evabs,          evneg,         0x04, 0x08, 0x0000F800, PPC_SPE); ////
GEN_SPE(evextsb,        evextsh,       0x05, 0x08, 0x0000F800, PPC_SPE); ////
GEN_SPE(evrndw,         evcntlzw,      0x06, 0x08, 0x0000F800, PPC_SPE); ////
GEN_SPE(evcntlsw,       brinc,         0x07, 0x08, 0x00000000, PPC_SPE); //
GEN_SPE(speundef,       evand,         0x08, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evandc,         speundef,      0x09, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evxor,          evor,          0x0B, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evnor,          eveqv,         0x0C, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(speundef,       evorc,         0x0D, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evnand,         speundef,      0x0F, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evsrwu,         evsrws,        0x10, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evsrwiu,        evsrwis,       0x11, 0x08, 0x00000000, PPC_SPE);
GEN_SPE(evslw,          speundef,      0x12, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evslwi,         speundef,      0x13, 0x08, 0x00000000, PPC_SPE);
GEN_SPE(evrlw,          evsplati,      0x14, 0x08, 0x00000000, PPC_SPE); //
GEN_SPE(evrlwi,         evsplatfi,     0x15, 0x08, 0x00000000, PPC_SPE);
GEN_SPE(evmergehi,      evmergelo,     0x16, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evmergehilo,    evmergelohi,   0x17, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evcmpgtu,       evcmpgts,      0x18, 0x08, 0x00600000, PPC_SPE); ////
GEN_SPE(evcmpltu,       evcmplts,      0x19, 0x08, 0x00600000, PPC_SPE); ////
GEN_SPE(evcmpeq,        speundef,      0x1A, 0x08, 0x00600000, PPC_SPE); ////

7202
/* SPE load and stores */
A
aurel32 已提交
7203
static always_inline void gen_addr_spe_imm_index (DisasContext *ctx, TCGv EA, int sh)
7204 7205 7206
{
    target_ulong uimm = rB(ctx->opcode);

A
aurel32 已提交
7207
    if (rA(ctx->opcode) == 0) {
7208
        tcg_gen_movi_tl(EA, uimm << sh);
A
aurel32 已提交
7209
    } else {
7210
        tcg_gen_addi_tl(EA, cpu_gpr[rA(ctx->opcode)], uimm << sh);
A
aurel32 已提交
7211 7212 7213 7214 7215 7216
#if defined(TARGET_PPC64)
        if (!ctx->sf_mode) {
            tcg_gen_ext32u_tl(EA, EA);
        }
#endif
    }
7217
}
7218 7219 7220 7221

static always_inline void gen_op_evldd(DisasContext *ctx, TCGv addr)
{
#if defined(TARGET_PPC64)
A
aurel32 已提交
7222
    gen_qemu_ld64(ctx, cpu_gpr[rD(ctx->opcode)], addr);
7223 7224
#else
    TCGv_i64 t0 = tcg_temp_new_i64();
A
aurel32 已提交
7225
    gen_qemu_ld64(ctx, t0, addr);
7226 7227 7228 7229 7230
    tcg_gen_trunc_i64_i32(cpu_gpr[rD(ctx->opcode)], t0);
    tcg_gen_shri_i64(t0, t0, 32);
    tcg_gen_trunc_i64_i32(cpu_gprh[rD(ctx->opcode)], t0);
    tcg_temp_free_i64(t0);
#endif
7231
}
7232 7233 7234

static always_inline void gen_op_evldw(DisasContext *ctx, TCGv addr)
{
7235
#if defined(TARGET_PPC64)
7236
    TCGv t0 = tcg_temp_new();
A
aurel32 已提交
7237
    gen_qemu_ld32u(ctx, t0, addr);
7238
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 32);
A
aurel32 已提交
7239 7240
    gen_addr_add(ctx, addr, addr, 4);
    gen_qemu_ld32u(ctx, t0, addr);
7241 7242 7243
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
    tcg_temp_free(t0);
#else
A
aurel32 已提交
7244 7245 7246
    gen_qemu_ld32u(ctx, cpu_gprh[rD(ctx->opcode)], addr);
    gen_addr_add(ctx, addr, addr, 4);
    gen_qemu_ld32u(ctx, cpu_gpr[rD(ctx->opcode)], addr);
7247
#endif
7248
}
7249 7250 7251 7252 7253

static always_inline void gen_op_evldh(DisasContext *ctx, TCGv addr)
{
    TCGv t0 = tcg_temp_new();
#if defined(TARGET_PPC64)
A
aurel32 已提交
7254
    gen_qemu_ld16u(ctx, t0, addr);
7255
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 48);
A
aurel32 已提交
7256 7257
    gen_addr_add(ctx, addr, addr, 2);
    gen_qemu_ld16u(ctx, t0, addr);
7258 7259
    tcg_gen_shli_tl(t0, t0, 32);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
A
aurel32 已提交
7260 7261
    gen_addr_add(ctx, addr, addr, 2);
    gen_qemu_ld16u(ctx, t0, addr);
7262 7263
    tcg_gen_shli_tl(t0, t0, 16);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
A
aurel32 已提交
7264 7265
    gen_addr_add(ctx, addr, addr, 2);
    gen_qemu_ld16u(ctx, t0, addr);
7266
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7267
#else
A
aurel32 已提交
7268
    gen_qemu_ld16u(ctx, t0, addr);
7269
    tcg_gen_shli_tl(cpu_gprh[rD(ctx->opcode)], t0, 16);
A
aurel32 已提交
7270 7271
    gen_addr_add(ctx, addr, addr, 2);
    gen_qemu_ld16u(ctx, t0, addr);
7272
    tcg_gen_or_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rD(ctx->opcode)], t0);
A
aurel32 已提交
7273 7274
    gen_addr_add(ctx, addr, addr, 2);
    gen_qemu_ld16u(ctx, t0, addr);
7275
    tcg_gen_shli_tl(cpu_gprh[rD(ctx->opcode)], t0, 16);
A
aurel32 已提交
7276 7277
    gen_addr_add(ctx, addr, addr, 2);
    gen_qemu_ld16u(ctx, t0, addr);
7278
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
7279
#endif
7280
    tcg_temp_free(t0);
7281 7282
}

7283 7284 7285
static always_inline void gen_op_evlhhesplat(DisasContext *ctx, TCGv addr)
{
    TCGv t0 = tcg_temp_new();
A
aurel32 已提交
7286
    gen_qemu_ld16u(ctx, t0, addr);
7287 7288 7289 7290 7291 7292 7293 7294 7295 7296
#if defined(TARGET_PPC64)
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 48);
    tcg_gen_shli_tl(t0, t0, 16);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
#else
    tcg_gen_shli_tl(t0, t0, 16);
    tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], t0);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
#endif
    tcg_temp_free(t0);
7297 7298
}

7299 7300 7301
static always_inline void gen_op_evlhhousplat(DisasContext *ctx, TCGv addr)
{
    TCGv t0 = tcg_temp_new();
A
aurel32 已提交
7302
    gen_qemu_ld16u(ctx, t0, addr);
7303 7304 7305 7306 7307 7308 7309 7310
#if defined(TARGET_PPC64)
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 32);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
#else
    tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], t0);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
#endif
    tcg_temp_free(t0);
7311 7312
}

7313 7314 7315
static always_inline void gen_op_evlhhossplat(DisasContext *ctx, TCGv addr)
{
    TCGv t0 = tcg_temp_new();
A
aurel32 已提交
7316
    gen_qemu_ld16s(ctx, t0, addr);
7317 7318 7319 7320 7321 7322 7323 7324 7325 7326 7327 7328 7329 7330 7331
#if defined(TARGET_PPC64)
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 32);
    tcg_gen_ext32u_tl(t0, t0);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
#else
    tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], t0);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
#endif
    tcg_temp_free(t0);
}

static always_inline void gen_op_evlwhe(DisasContext *ctx, TCGv addr)
{
    TCGv t0 = tcg_temp_new();
#if defined(TARGET_PPC64)
A
aurel32 已提交
7332
    gen_qemu_ld16u(ctx, t0, addr);
7333
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 48);
A
aurel32 已提交
7334 7335
    gen_addr_add(ctx, addr, addr, 2);
    gen_qemu_ld16u(ctx, t0, addr);
7336 7337 7338
    tcg_gen_shli_tl(t0, t0, 16);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
#else
A
aurel32 已提交
7339
    gen_qemu_ld16u(ctx, t0, addr);
7340
    tcg_gen_shli_tl(cpu_gprh[rD(ctx->opcode)], t0, 16);
A
aurel32 已提交
7341 7342
    gen_addr_add(ctx, addr, addr, 2);
    gen_qemu_ld16u(ctx, t0, addr);
7343 7344 7345 7346 7347 7348 7349 7350 7351
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 16);
#endif
    tcg_temp_free(t0);
}

static always_inline void gen_op_evlwhou(DisasContext *ctx, TCGv addr)
{
#if defined(TARGET_PPC64)
    TCGv t0 = tcg_temp_new();
A
aurel32 已提交
7352 7353 7354
    gen_qemu_ld16u(ctx, cpu_gpr[rD(ctx->opcode)], addr);
    gen_addr_add(ctx, addr, addr, 2);
    gen_qemu_ld16u(ctx, t0, addr);
7355 7356 7357 7358
    tcg_gen_shli_tl(t0, t0, 32);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
    tcg_temp_free(t0);
#else
A
aurel32 已提交
7359 7360 7361
    gen_qemu_ld16u(ctx, cpu_gprh[rD(ctx->opcode)], addr);
    gen_addr_add(ctx, addr, addr, 2);
    gen_qemu_ld16u(ctx, cpu_gpr[rD(ctx->opcode)], addr);
7362 7363 7364 7365 7366 7367 7368
#endif
}

static always_inline void gen_op_evlwhos(DisasContext *ctx, TCGv addr)
{
#if defined(TARGET_PPC64)
    TCGv t0 = tcg_temp_new();
A
aurel32 已提交
7369
    gen_qemu_ld16s(ctx, t0, addr);
7370
    tcg_gen_ext32u_tl(cpu_gpr[rD(ctx->opcode)], t0);
A
aurel32 已提交
7371 7372
    gen_addr_add(ctx, addr, addr, 2);
    gen_qemu_ld16s(ctx, t0, addr);
7373 7374 7375 7376
    tcg_gen_shli_tl(t0, t0, 32);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
    tcg_temp_free(t0);
#else
A
aurel32 已提交
7377 7378 7379
    gen_qemu_ld16s(ctx, cpu_gprh[rD(ctx->opcode)], addr);
    gen_addr_add(ctx, addr, addr, 2);
    gen_qemu_ld16s(ctx, cpu_gpr[rD(ctx->opcode)], addr);
7380 7381 7382 7383 7384 7385
#endif
}

static always_inline void gen_op_evlwwsplat(DisasContext *ctx, TCGv addr)
{
    TCGv t0 = tcg_temp_new();
A
aurel32 已提交
7386
    gen_qemu_ld32u(ctx, t0, addr);
7387
#if defined(TARGET_PPC64)
7388 7389 7390 7391 7392 7393 7394 7395 7396 7397 7398 7399 7400
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 32);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
#else
    tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], t0);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
#endif
    tcg_temp_free(t0);
}

static always_inline void gen_op_evlwhsplat(DisasContext *ctx, TCGv addr)
{
    TCGv t0 = tcg_temp_new();
#if defined(TARGET_PPC64)
A
aurel32 已提交
7401
    gen_qemu_ld16u(ctx, t0, addr);
7402 7403 7404
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 48);
    tcg_gen_shli_tl(t0, t0, 32);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
A
aurel32 已提交
7405 7406
    gen_addr_add(ctx, addr, addr, 2);
    gen_qemu_ld16u(ctx, t0, addr);
7407 7408 7409 7410
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
    tcg_gen_shli_tl(t0, t0, 16);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
#else
A
aurel32 已提交
7411
    gen_qemu_ld16u(ctx, t0, addr);
7412 7413
    tcg_gen_shli_tl(cpu_gprh[rD(ctx->opcode)], t0, 16);
    tcg_gen_or_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rD(ctx->opcode)], t0);
A
aurel32 已提交
7414 7415
    gen_addr_add(ctx, addr, addr, 2);
    gen_qemu_ld16u(ctx, t0, addr);
7416 7417
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 16);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gprh[rD(ctx->opcode)], t0);
7418
#endif
7419 7420 7421 7422 7423 7424
    tcg_temp_free(t0);
}

static always_inline void gen_op_evstdd(DisasContext *ctx, TCGv addr)
{
#if defined(TARGET_PPC64)
A
aurel32 已提交
7425
    gen_qemu_st64(ctx, cpu_gpr[rS(ctx->opcode)], addr);
7426
#else
7427 7428
    TCGv_i64 t0 = tcg_temp_new_i64();
    tcg_gen_concat_i32_i64(t0, cpu_gpr[rS(ctx->opcode)], cpu_gprh[rS(ctx->opcode)]);
A
aurel32 已提交
7429
    gen_qemu_st64(ctx, t0, addr);
7430 7431 7432 7433 7434 7435
    tcg_temp_free_i64(t0);
#endif
}

static always_inline void gen_op_evstdw(DisasContext *ctx, TCGv addr)
{
7436
#if defined(TARGET_PPC64)
7437 7438
    TCGv t0 = tcg_temp_new();
    tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 32);
A
aurel32 已提交
7439
    gen_qemu_st32(ctx, t0, addr);
7440 7441
    tcg_temp_free(t0);
#else
A
aurel32 已提交
7442
    gen_qemu_st32(ctx, cpu_gprh[rS(ctx->opcode)], addr);
7443
#endif
A
aurel32 已提交
7444 7445
    gen_addr_add(ctx, addr, addr, 4);
    gen_qemu_st32(ctx, cpu_gpr[rS(ctx->opcode)], addr);
7446 7447 7448 7449 7450 7451 7452 7453 7454 7455
}

static always_inline void gen_op_evstdh(DisasContext *ctx, TCGv addr)
{
    TCGv t0 = tcg_temp_new();
#if defined(TARGET_PPC64)
    tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 48);
#else
    tcg_gen_shri_tl(t0, cpu_gprh[rS(ctx->opcode)], 16);
#endif
A
aurel32 已提交
7456 7457
    gen_qemu_st16(ctx, t0, addr);
    gen_addr_add(ctx, addr, addr, 2);
7458 7459
#if defined(TARGET_PPC64)
    tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 32);
A
aurel32 已提交
7460
    gen_qemu_st16(ctx, t0, addr);
7461
#else
A
aurel32 已提交
7462
    gen_qemu_st16(ctx, cpu_gprh[rS(ctx->opcode)], addr);
7463
#endif
A
aurel32 已提交
7464
    gen_addr_add(ctx, addr, addr, 2);
7465
    tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 16);
A
aurel32 已提交
7466
    gen_qemu_st16(ctx, t0, addr);
7467
    tcg_temp_free(t0);
A
aurel32 已提交
7468 7469
    gen_addr_add(ctx, addr, addr, 2);
    gen_qemu_st16(ctx, cpu_gpr[rS(ctx->opcode)], addr);
7470 7471 7472 7473 7474 7475 7476 7477 7478 7479
}

static always_inline void gen_op_evstwhe(DisasContext *ctx, TCGv addr)
{
    TCGv t0 = tcg_temp_new();
#if defined(TARGET_PPC64)
    tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 48);
#else
    tcg_gen_shri_tl(t0, cpu_gprh[rS(ctx->opcode)], 16);
#endif
A
aurel32 已提交
7480 7481
    gen_qemu_st16(ctx, t0, addr);
    gen_addr_add(ctx, addr, addr, 2);
7482
    tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 16);
A
aurel32 已提交
7483
    gen_qemu_st16(ctx, t0, addr);
7484 7485 7486 7487 7488 7489 7490 7491
    tcg_temp_free(t0);
}

static always_inline void gen_op_evstwho(DisasContext *ctx, TCGv addr)
{
#if defined(TARGET_PPC64)
    TCGv t0 = tcg_temp_new();
    tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 32);
A
aurel32 已提交
7492
    gen_qemu_st16(ctx, t0, addr);
7493 7494
    tcg_temp_free(t0);
#else
A
aurel32 已提交
7495
    gen_qemu_st16(ctx, cpu_gprh[rS(ctx->opcode)], addr);
7496
#endif
A
aurel32 已提交
7497 7498
    gen_addr_add(ctx, addr, addr, 2);
    gen_qemu_st16(ctx, cpu_gpr[rS(ctx->opcode)], addr);
7499 7500 7501 7502 7503 7504 7505
}

static always_inline void gen_op_evstwwe(DisasContext *ctx, TCGv addr)
{
#if defined(TARGET_PPC64)
    TCGv t0 = tcg_temp_new();
    tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 32);
A
aurel32 已提交
7506
    gen_qemu_st32(ctx, t0, addr);
7507 7508
    tcg_temp_free(t0);
#else
A
aurel32 已提交
7509
    gen_qemu_st32(ctx, cpu_gprh[rS(ctx->opcode)], addr);
7510 7511 7512 7513 7514
#endif
}

static always_inline void gen_op_evstwwo(DisasContext *ctx, TCGv addr)
{
A
aurel32 已提交
7515
    gen_qemu_st32(ctx, cpu_gpr[rS(ctx->opcode)], addr);
7516 7517 7518
}

#define GEN_SPEOP_LDST(name, opc2, sh)                                        \
A
aurel32 已提交
7519
GEN_HANDLER(name, 0x04, opc2, 0x0C, 0x00000000, PPC_SPE)                      \
7520 7521 7522
{                                                                             \
    TCGv t0;                                                                  \
    if (unlikely(!ctx->spe_enabled)) {                                        \
A
aurel32 已提交
7523
        gen_exception(ctx, POWERPC_EXCP_APU);                                 \
7524 7525
        return;                                                               \
    }                                                                         \
A
aurel32 已提交
7526
    gen_set_access_type(ctx, ACCESS_INT);                                     \
7527 7528
    t0 = tcg_temp_new();                                                      \
    if (Rc(ctx->opcode)) {                                                    \
A
aurel32 已提交
7529
        gen_addr_spe_imm_index(ctx, t0, sh);                                  \
7530
    } else {                                                                  \
A
aurel32 已提交
7531
        gen_addr_reg_index(ctx, t0);                                          \
7532 7533 7534 7535 7536 7537 7538 7539 7540 7541 7542 7543 7544 7545 7546 7547 7548 7549 7550 7551 7552 7553 7554 7555
    }                                                                         \
    gen_op_##name(ctx, t0);                                                   \
    tcg_temp_free(t0);                                                        \
}

GEN_SPEOP_LDST(evldd, 0x00, 3);
GEN_SPEOP_LDST(evldw, 0x01, 3);
GEN_SPEOP_LDST(evldh, 0x02, 3);
GEN_SPEOP_LDST(evlhhesplat, 0x04, 1);
GEN_SPEOP_LDST(evlhhousplat, 0x06, 1);
GEN_SPEOP_LDST(evlhhossplat, 0x07, 1);
GEN_SPEOP_LDST(evlwhe, 0x08, 2);
GEN_SPEOP_LDST(evlwhou, 0x0A, 2);
GEN_SPEOP_LDST(evlwhos, 0x0B, 2);
GEN_SPEOP_LDST(evlwwsplat, 0x0C, 2);
GEN_SPEOP_LDST(evlwhsplat, 0x0E, 2);

GEN_SPEOP_LDST(evstdd, 0x10, 3);
GEN_SPEOP_LDST(evstdw, 0x11, 3);
GEN_SPEOP_LDST(evstdh, 0x12, 3);
GEN_SPEOP_LDST(evstwhe, 0x18, 2);
GEN_SPEOP_LDST(evstwho, 0x1A, 2);
GEN_SPEOP_LDST(evstwwe, 0x1C, 2);
GEN_SPEOP_LDST(evstwwo, 0x1E, 2);
7556 7557 7558 7559 7560 7561 7562 7563 7564 7565 7566 7567 7568 7569 7570 7571 7572 7573 7574 7575 7576 7577 7578 7579 7580 7581 7582 7583 7584 7585 7586 7587 7588 7589 7590 7591 7592 7593 7594 7595 7596 7597 7598 7599 7600 7601 7602 7603 7604 7605 7606 7607 7608 7609 7610 7611 7612 7613 7614 7615 7616 7617 7618 7619 7620 7621 7622 7623 7624 7625 7626 7627 7628 7629 7630 7631 7632 7633

/* Multiply and add - TODO */
#if 0
GEN_SPE(speundef,       evmhessf,      0x01, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhossf,      0x03, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(evmheumi,       evmhesmi,      0x04, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhesmf,      0x05, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(evmhoumi,       evmhosmi,      0x06, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhosmf,      0x07, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhessfa,     0x11, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhossfa,     0x13, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(evmheumia,      evmhesmia,     0x14, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhesmfa,     0x15, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(evmhoumia,      evmhosmia,     0x16, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhosmfa,     0x17, 0x10, 0x00000000, PPC_SPE);

GEN_SPE(speundef,       evmwhssf,      0x03, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(evmwlumi,       speundef,      0x04, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(evmwhumi,       evmwhsmi,      0x06, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwhsmf,      0x07, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwssf,       0x09, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(evmwumi,        evmwsmi,       0x0C, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwsmf,       0x0D, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwhssfa,     0x13, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(evmwlumia,      speundef,      0x14, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(evmwhumia,      evmwhsmia,     0x16, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwhsmfa,     0x17, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwssfa,      0x19, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(evmwumia,       evmwsmia,      0x1C, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwsmfa,      0x1D, 0x11, 0x00000000, PPC_SPE);

GEN_SPE(evadduiaaw,     evaddsiaaw,    0x00, 0x13, 0x0000F800, PPC_SPE);
GEN_SPE(evsubfusiaaw,   evsubfssiaaw,  0x01, 0x13, 0x0000F800, PPC_SPE);
GEN_SPE(evaddumiaaw,    evaddsmiaaw,   0x04, 0x13, 0x0000F800, PPC_SPE);
GEN_SPE(evsubfumiaaw,   evsubfsmiaaw,  0x05, 0x13, 0x0000F800, PPC_SPE);
GEN_SPE(evdivws,        evdivwu,       0x06, 0x13, 0x00000000, PPC_SPE);
GEN_SPE(evmra,          speundef,      0x07, 0x13, 0x0000F800, PPC_SPE);

GEN_SPE(evmheusiaaw,    evmhessiaaw,   0x00, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhessfaaw,   0x01, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(evmhousiaaw,    evmhossiaaw,   0x02, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhossfaaw,   0x03, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(evmheumiaaw,    evmhesmiaaw,   0x04, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhesmfaaw,   0x05, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(evmhoumiaaw,    evmhosmiaaw,   0x06, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhosmfaaw,   0x07, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(evmhegumiaa,    evmhegsmiaa,   0x14, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhegsmfaa,   0x15, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(evmhogumiaa,    evmhogsmiaa,   0x16, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhogsmfaa,   0x17, 0x14, 0x00000000, PPC_SPE);

GEN_SPE(evmwlusiaaw,    evmwlssiaaw,   0x00, 0x15, 0x00000000, PPC_SPE);
GEN_SPE(evmwlumiaaw,    evmwlsmiaaw,   0x04, 0x15, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwssfaa,     0x09, 0x15, 0x00000000, PPC_SPE);
GEN_SPE(evmwumiaa,      evmwsmiaa,     0x0C, 0x15, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwsmfaa,     0x0D, 0x15, 0x00000000, PPC_SPE);

GEN_SPE(evmheusianw,    evmhessianw,   0x00, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhessfanw,   0x01, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(evmhousianw,    evmhossianw,   0x02, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhossfanw,   0x03, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(evmheumianw,    evmhesmianw,   0x04, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhesmfanw,   0x05, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(evmhoumianw,    evmhosmianw,   0x06, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhosmfanw,   0x07, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(evmhegumian,    evmhegsmian,   0x14, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhegsmfan,   0x15, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(evmhigumian,    evmhigsmian,   0x16, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhogsmfan,   0x17, 0x16, 0x00000000, PPC_SPE);

GEN_SPE(evmwlusianw,    evmwlssianw,   0x00, 0x17, 0x00000000, PPC_SPE);
GEN_SPE(evmwlumianw,    evmwlsmianw,   0x04, 0x17, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwssfan,     0x09, 0x17, 0x00000000, PPC_SPE);
GEN_SPE(evmwumian,      evmwsmian,     0x0C, 0x17, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwsmfan,     0x0D, 0x17, 0x00000000, PPC_SPE);
#endif

/***                      SPE floating-point extension                     ***/
A
aurel32 已提交
7634 7635
#if defined(TARGET_PPC64)
#define GEN_SPEFPUOP_CONV_32_32(name)                                         \
7636
static always_inline void gen_##name (DisasContext *ctx)                      \
7637
{                                                                             \
A
aurel32 已提交
7638 7639 7640 7641 7642 7643 7644 7645 7646 7647 7648 7649
    TCGv_i32 t0;                                                              \
    TCGv t1;                                                                  \
    t0 = tcg_temp_new_i32();                                                  \
    tcg_gen_trunc_tl_i32(t0, cpu_gpr[rB(ctx->opcode)]);                       \
    gen_helper_##name(t0, t0);                                                \
    t1 = tcg_temp_new();                                                      \
    tcg_gen_extu_i32_tl(t1, t0);                                              \
    tcg_temp_free_i32(t0);                                                    \
    tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)],       \
                    0xFFFFFFFF00000000ULL);                                   \
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t1);    \
    tcg_temp_free(t1);                                                        \
7650
}
A
aurel32 已提交
7651 7652 7653 7654 7655 7656 7657 7658 7659 7660 7661 7662 7663 7664 7665 7666 7667 7668 7669 7670 7671 7672 7673 7674 7675 7676 7677 7678 7679
#define GEN_SPEFPUOP_CONV_32_64(name)                                         \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    TCGv_i32 t0;                                                              \
    TCGv t1;                                                                  \
    t0 = tcg_temp_new_i32();                                                  \
    gen_helper_##name(t0, cpu_gpr[rB(ctx->opcode)]);                          \
    t1 = tcg_temp_new();                                                      \
    tcg_gen_extu_i32_tl(t1, t0);                                              \
    tcg_temp_free_i32(t0);                                                    \
    tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)],       \
                    0xFFFFFFFF00000000ULL);                                   \
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t1);    \
    tcg_temp_free(t1);                                                        \
}
#define GEN_SPEFPUOP_CONV_64_32(name)                                         \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    TCGv_i32 t0 = tcg_temp_new_i32();                                         \
    tcg_gen_trunc_tl_i32(t0, cpu_gpr[rB(ctx->opcode)]);                       \
    gen_helper_##name(cpu_gpr[rD(ctx->opcode)], t0);                          \
    tcg_temp_free_i32(t0);                                                    \
}
#define GEN_SPEFPUOP_CONV_64_64(name)                                         \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    gen_helper_##name(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);    \
}
#define GEN_SPEFPUOP_ARITH2_32_32(name)                                       \
7680 7681
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
A
aurel32 已提交
7682 7683
    TCGv_i32 t0, t1;                                                          \
    TCGv_i64 t2;                                                              \
7684
    if (unlikely(!ctx->spe_enabled)) {                                        \
A
aurel32 已提交
7685
        gen_exception(ctx, POWERPC_EXCP_APU);                                 \
7686 7687
        return;                                                               \
    }                                                                         \
A
aurel32 已提交
7688 7689 7690 7691 7692 7693 7694 7695 7696 7697 7698 7699 7700
    t0 = tcg_temp_new_i32();                                                  \
    t1 = tcg_temp_new_i32();                                                  \
    tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]);                       \
    tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]);                       \
    gen_helper_##name(t0, t0, t1);                                            \
    tcg_temp_free_i32(t1);                                                    \
    t2 = tcg_temp_new();                                                      \
    tcg_gen_extu_i32_tl(t2, t0);                                              \
    tcg_temp_free_i32(t0);                                                    \
    tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)],       \
                    0xFFFFFFFF00000000ULL);                                   \
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t2);    \
    tcg_temp_free(t2);                                                        \
7701
}
A
aurel32 已提交
7702
#define GEN_SPEFPUOP_ARITH2_64_64(name)                                       \
7703 7704 7705
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
A
aurel32 已提交
7706
        gen_exception(ctx, POWERPC_EXCP_APU);                                 \
7707 7708
        return;                                                               \
    }                                                                         \
A
aurel32 已提交
7709 7710
    gen_helper_##name(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],     \
                      cpu_gpr[rB(ctx->opcode)]);                              \
7711
}
A
aurel32 已提交
7712
#define GEN_SPEFPUOP_COMP_32(name)                                            \
7713 7714
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
A
aurel32 已提交
7715
    TCGv_i32 t0, t1;                                                          \
7716
    if (unlikely(!ctx->spe_enabled)) {                                        \
A
aurel32 已提交
7717
        gen_exception(ctx, POWERPC_EXCP_APU);                                 \
7718 7719
        return;                                                               \
    }                                                                         \
A
aurel32 已提交
7720 7721 7722 7723 7724 7725 7726 7727 7728 7729 7730 7731
    t0 = tcg_temp_new_i32();                                                  \
    t1 = tcg_temp_new_i32();                                                  \
    tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]);                       \
    tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]);                       \
    gen_helper_##name(cpu_crf[crfD(ctx->opcode)], t0, t1);                    \
    tcg_temp_free_i32(t0);                                                    \
    tcg_temp_free_i32(t1);                                                    \
}
#define GEN_SPEFPUOP_COMP_64(name)                                            \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
A
aurel32 已提交
7732
        gen_exception(ctx, POWERPC_EXCP_APU);                                 \
A
aurel32 已提交
7733 7734 7735 7736 7737 7738 7739 7740 7741 7742
        return;                                                               \
    }                                                                         \
    gen_helper_##name(cpu_crf[crfD(ctx->opcode)],                             \
                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);    \
}
#else
#define GEN_SPEFPUOP_CONV_32_32(name)                                         \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    gen_helper_##name(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);    \
7743
}
A
aurel32 已提交
7744 7745 7746 7747 7748 7749 7750 7751 7752 7753 7754 7755 7756 7757 7758 7759 7760 7761 7762 7763 7764 7765 7766 7767 7768 7769 7770 7771 7772
#define GEN_SPEFPUOP_CONV_32_64(name)                                         \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    TCGv_i64 t0 = tcg_temp_new_i64();                                         \
    gen_load_gpr64(t0, rB(ctx->opcode));                                      \
    gen_helper_##name(cpu_gpr[rD(ctx->opcode)], t0);                          \
    tcg_temp_free_i64(t0);                                                    \
}
#define GEN_SPEFPUOP_CONV_64_32(name)                                         \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    TCGv_i64 t0 = tcg_temp_new_i64();                                         \
    gen_helper_##name(t0, cpu_gpr[rB(ctx->opcode)]);                          \
    gen_store_gpr64(rD(ctx->opcode), t0);                                     \
    tcg_temp_free_i64(t0);                                                    \
}
#define GEN_SPEFPUOP_CONV_64_64(name)                                         \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    TCGv_i64 t0 = tcg_temp_new_i64();                                         \
    gen_load_gpr64(t0, rB(ctx->opcode));                                      \
    gen_helper_##name(t0, t0);                                                \
    gen_store_gpr64(rD(ctx->opcode), t0);                                     \
    tcg_temp_free_i64(t0);                                                    \
}
#define GEN_SPEFPUOP_ARITH2_32_32(name)                                       \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
A
aurel32 已提交
7773
        gen_exception(ctx, POWERPC_EXCP_APU);                                 \
A
aurel32 已提交
7774 7775 7776 7777 7778 7779 7780 7781 7782 7783
        return;                                                               \
    }                                                                         \
    gen_helper_##name(cpu_gpr[rD(ctx->opcode)],                               \
                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);    \
}
#define GEN_SPEFPUOP_ARITH2_64_64(name)                                       \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    TCGv_i64 t0, t1;                                                          \
    if (unlikely(!ctx->spe_enabled)) {                                        \
A
aurel32 已提交
7784
        gen_exception(ctx, POWERPC_EXCP_APU);                                 \
A
aurel32 已提交
7785 7786 7787 7788 7789 7790 7791 7792 7793 7794 7795 7796 7797 7798 7799
        return;                                                               \
    }                                                                         \
    t0 = tcg_temp_new_i64();                                                  \
    t1 = tcg_temp_new_i64();                                                  \
    gen_load_gpr64(t0, rA(ctx->opcode));                                      \
    gen_load_gpr64(t1, rB(ctx->opcode));                                      \
    gen_helper_##name(t0, t0, t1);                                            \
    gen_store_gpr64(rD(ctx->opcode), t0);                                     \
    tcg_temp_free_i64(t0);                                                    \
    tcg_temp_free_i64(t1);                                                    \
}
#define GEN_SPEFPUOP_COMP_32(name)                                            \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
A
aurel32 已提交
7800
        gen_exception(ctx, POWERPC_EXCP_APU);                                 \
A
aurel32 已提交
7801 7802 7803 7804 7805 7806 7807 7808 7809 7810
        return;                                                               \
    }                                                                         \
    gen_helper_##name(cpu_crf[crfD(ctx->opcode)],                             \
                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);    \
}
#define GEN_SPEFPUOP_COMP_64(name)                                            \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    TCGv_i64 t0, t1;                                                          \
    if (unlikely(!ctx->spe_enabled)) {                                        \
A
aurel32 已提交
7811
        gen_exception(ctx, POWERPC_EXCP_APU);                                 \
A
aurel32 已提交
7812 7813 7814 7815 7816 7817 7818 7819 7820 7821 7822
        return;                                                               \
    }                                                                         \
    t0 = tcg_temp_new_i64();                                                  \
    t1 = tcg_temp_new_i64();                                                  \
    gen_load_gpr64(t0, rA(ctx->opcode));                                      \
    gen_load_gpr64(t1, rB(ctx->opcode));                                      \
    gen_helper_##name(cpu_crf[crfD(ctx->opcode)], t0, t1);                    \
    tcg_temp_free_i64(t0);                                                    \
    tcg_temp_free_i64(t1);                                                    \
}
#endif
7823

7824 7825
/* Single precision floating-point vectors operations */
/* Arithmetic */
A
aurel32 已提交
7826 7827 7828 7829 7830 7831 7832
GEN_SPEFPUOP_ARITH2_64_64(evfsadd);
GEN_SPEFPUOP_ARITH2_64_64(evfssub);
GEN_SPEFPUOP_ARITH2_64_64(evfsmul);
GEN_SPEFPUOP_ARITH2_64_64(evfsdiv);
static always_inline void gen_evfsabs (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
A
aurel32 已提交
7833
        gen_exception(ctx, POWERPC_EXCP_APU);
A
aurel32 已提交
7834 7835 7836 7837 7838 7839 7840 7841 7842 7843 7844 7845
        return;
    }
#if defined(TARGET_PPC64)
    tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], ~0x8000000080000000LL);
#else
    tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], ~0x80000000);
    tcg_gen_andi_tl(cpu_gprh[rA(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], ~0x80000000);
#endif
}
static always_inline void gen_evfsnabs (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
A
aurel32 已提交
7846
        gen_exception(ctx, POWERPC_EXCP_APU);
A
aurel32 已提交
7847 7848 7849 7850 7851 7852 7853 7854 7855 7856 7857 7858
        return;
    }
#if defined(TARGET_PPC64)
    tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x8000000080000000LL);
#else
    tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x80000000);
    tcg_gen_ori_tl(cpu_gprh[rA(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], 0x80000000);
#endif
}
static always_inline void gen_evfsneg (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
A
aurel32 已提交
7859
        gen_exception(ctx, POWERPC_EXCP_APU);
A
aurel32 已提交
7860 7861 7862 7863 7864 7865 7866 7867 7868 7869
        return;
    }
#if defined(TARGET_PPC64)
    tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x8000000080000000LL);
#else
    tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x80000000);
    tcg_gen_xori_tl(cpu_gprh[rA(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], 0x80000000);
#endif
}

7870
/* Conversion */
A
aurel32 已提交
7871 7872 7873 7874 7875 7876 7877 7878 7879 7880 7881
GEN_SPEFPUOP_CONV_64_64(evfscfui);
GEN_SPEFPUOP_CONV_64_64(evfscfsi);
GEN_SPEFPUOP_CONV_64_64(evfscfuf);
GEN_SPEFPUOP_CONV_64_64(evfscfsf);
GEN_SPEFPUOP_CONV_64_64(evfsctui);
GEN_SPEFPUOP_CONV_64_64(evfsctsi);
GEN_SPEFPUOP_CONV_64_64(evfsctuf);
GEN_SPEFPUOP_CONV_64_64(evfsctsf);
GEN_SPEFPUOP_CONV_64_64(evfsctuiz);
GEN_SPEFPUOP_CONV_64_64(evfsctsiz);

7882
/* Comparison */
A
aurel32 已提交
7883 7884 7885 7886 7887 7888
GEN_SPEFPUOP_COMP_64(evfscmpgt);
GEN_SPEFPUOP_COMP_64(evfscmplt);
GEN_SPEFPUOP_COMP_64(evfscmpeq);
GEN_SPEFPUOP_COMP_64(evfststgt);
GEN_SPEFPUOP_COMP_64(evfststlt);
GEN_SPEFPUOP_COMP_64(evfststeq);
7889 7890

/* Opcodes definitions */
7891 7892 7893 7894 7895 7896 7897 7898 7899 7900 7901 7902 7903 7904
GEN_SPE(evfsadd,        evfssub,       0x00, 0x0A, 0x00000000, PPC_SPE_SINGLE); //
GEN_SPE(evfsabs,        evfsnabs,      0x02, 0x0A, 0x0000F800, PPC_SPE_SINGLE); //
GEN_SPE(evfsneg,        speundef,      0x03, 0x0A, 0x0000F800, PPC_SPE_SINGLE); //
GEN_SPE(evfsmul,        evfsdiv,       0x04, 0x0A, 0x00000000, PPC_SPE_SINGLE); //
GEN_SPE(evfscmpgt,      evfscmplt,     0x06, 0x0A, 0x00600000, PPC_SPE_SINGLE); //
GEN_SPE(evfscmpeq,      speundef,      0x07, 0x0A, 0x00600000, PPC_SPE_SINGLE); //
GEN_SPE(evfscfui,       evfscfsi,      0x08, 0x0A, 0x00180000, PPC_SPE_SINGLE); //
GEN_SPE(evfscfuf,       evfscfsf,      0x09, 0x0A, 0x00180000, PPC_SPE_SINGLE); //
GEN_SPE(evfsctui,       evfsctsi,      0x0A, 0x0A, 0x00180000, PPC_SPE_SINGLE); //
GEN_SPE(evfsctuf,       evfsctsf,      0x0B, 0x0A, 0x00180000, PPC_SPE_SINGLE); //
GEN_SPE(evfsctuiz,      speundef,      0x0C, 0x0A, 0x00180000, PPC_SPE_SINGLE); //
GEN_SPE(evfsctsiz,      speundef,      0x0D, 0x0A, 0x00180000, PPC_SPE_SINGLE); //
GEN_SPE(evfststgt,      evfststlt,     0x0E, 0x0A, 0x00600000, PPC_SPE_SINGLE); //
GEN_SPE(evfststeq,      speundef,      0x0F, 0x0A, 0x00600000, PPC_SPE_SINGLE); //
7905 7906 7907

/* Single precision floating-point operations */
/* Arithmetic */
A
aurel32 已提交
7908 7909 7910 7911 7912 7913 7914
GEN_SPEFPUOP_ARITH2_32_32(efsadd);
GEN_SPEFPUOP_ARITH2_32_32(efssub);
GEN_SPEFPUOP_ARITH2_32_32(efsmul);
GEN_SPEFPUOP_ARITH2_32_32(efsdiv);
static always_inline void gen_efsabs (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
A
aurel32 已提交
7915
        gen_exception(ctx, POWERPC_EXCP_APU);
A
aurel32 已提交
7916 7917 7918 7919 7920 7921 7922
        return;
    }
    tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], (target_long)~0x80000000LL);
}
static always_inline void gen_efsnabs (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
A
aurel32 已提交
7923
        gen_exception(ctx, POWERPC_EXCP_APU);
A
aurel32 已提交
7924 7925 7926 7927 7928 7929 7930
        return;
    }
    tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x80000000);
}
static always_inline void gen_efsneg (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
A
aurel32 已提交
7931
        gen_exception(ctx, POWERPC_EXCP_APU);
A
aurel32 已提交
7932 7933 7934 7935 7936
        return;
    }
    tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x80000000);
}

7937
/* Conversion */
A
aurel32 已提交
7938 7939 7940 7941 7942 7943 7944 7945 7946 7947 7948 7949
GEN_SPEFPUOP_CONV_32_32(efscfui);
GEN_SPEFPUOP_CONV_32_32(efscfsi);
GEN_SPEFPUOP_CONV_32_32(efscfuf);
GEN_SPEFPUOP_CONV_32_32(efscfsf);
GEN_SPEFPUOP_CONV_32_32(efsctui);
GEN_SPEFPUOP_CONV_32_32(efsctsi);
GEN_SPEFPUOP_CONV_32_32(efsctuf);
GEN_SPEFPUOP_CONV_32_32(efsctsf);
GEN_SPEFPUOP_CONV_32_32(efsctuiz);
GEN_SPEFPUOP_CONV_32_32(efsctsiz);
GEN_SPEFPUOP_CONV_32_64(efscfd);

7950
/* Comparison */
A
aurel32 已提交
7951 7952 7953 7954 7955 7956
GEN_SPEFPUOP_COMP_32(efscmpgt);
GEN_SPEFPUOP_COMP_32(efscmplt);
GEN_SPEFPUOP_COMP_32(efscmpeq);
GEN_SPEFPUOP_COMP_32(efststgt);
GEN_SPEFPUOP_COMP_32(efststlt);
GEN_SPEFPUOP_COMP_32(efststeq);
7957 7958

/* Opcodes definitions */
7959 7960 7961 7962 7963 7964 7965 7966 7967 7968 7969 7970 7971 7972
GEN_SPE(efsadd,         efssub,        0x00, 0x0B, 0x00000000, PPC_SPE_SINGLE); //
GEN_SPE(efsabs,         efsnabs,       0x02, 0x0B, 0x0000F800, PPC_SPE_SINGLE); //
GEN_SPE(efsneg,         speundef,      0x03, 0x0B, 0x0000F800, PPC_SPE_SINGLE); //
GEN_SPE(efsmul,         efsdiv,        0x04, 0x0B, 0x00000000, PPC_SPE_SINGLE); //
GEN_SPE(efscmpgt,       efscmplt,      0x06, 0x0B, 0x00600000, PPC_SPE_SINGLE); //
GEN_SPE(efscmpeq,       efscfd,        0x07, 0x0B, 0x00600000, PPC_SPE_SINGLE); //
GEN_SPE(efscfui,        efscfsi,       0x08, 0x0B, 0x00180000, PPC_SPE_SINGLE); //
GEN_SPE(efscfuf,        efscfsf,       0x09, 0x0B, 0x00180000, PPC_SPE_SINGLE); //
GEN_SPE(efsctui,        efsctsi,       0x0A, 0x0B, 0x00180000, PPC_SPE_SINGLE); //
GEN_SPE(efsctuf,        efsctsf,       0x0B, 0x0B, 0x00180000, PPC_SPE_SINGLE); //
GEN_SPE(efsctuiz,       speundef,      0x0C, 0x0B, 0x00180000, PPC_SPE_SINGLE); //
GEN_SPE(efsctsiz,       speundef,      0x0D, 0x0B, 0x00180000, PPC_SPE_SINGLE); //
GEN_SPE(efststgt,       efststlt,      0x0E, 0x0B, 0x00600000, PPC_SPE_SINGLE); //
GEN_SPE(efststeq,       speundef,      0x0F, 0x0B, 0x00600000, PPC_SPE_SINGLE); //
7973 7974 7975

/* Double precision floating-point operations */
/* Arithmetic */
A
aurel32 已提交
7976 7977 7978 7979 7980 7981 7982
GEN_SPEFPUOP_ARITH2_64_64(efdadd);
GEN_SPEFPUOP_ARITH2_64_64(efdsub);
GEN_SPEFPUOP_ARITH2_64_64(efdmul);
GEN_SPEFPUOP_ARITH2_64_64(efddiv);
static always_inline void gen_efdabs (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
A
aurel32 已提交
7983
        gen_exception(ctx, POWERPC_EXCP_APU);
A
aurel32 已提交
7984 7985 7986 7987 7988 7989 7990 7991 7992 7993 7994
        return;
    }
#if defined(TARGET_PPC64)
    tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], ~0x8000000000000000LL);
#else
    tcg_gen_andi_tl(cpu_gprh[rA(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], ~0x80000000);
#endif
}
static always_inline void gen_efdnabs (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
A
aurel32 已提交
7995
        gen_exception(ctx, POWERPC_EXCP_APU);
A
aurel32 已提交
7996 7997 7998 7999 8000 8001 8002 8003 8004 8005 8006
        return;
    }
#if defined(TARGET_PPC64)
    tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x8000000000000000LL);
#else
    tcg_gen_ori_tl(cpu_gprh[rA(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], 0x80000000);
#endif
}
static always_inline void gen_efdneg (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
A
aurel32 已提交
8007
        gen_exception(ctx, POWERPC_EXCP_APU);
A
aurel32 已提交
8008 8009 8010 8011 8012 8013 8014 8015 8016
        return;
    }
#if defined(TARGET_PPC64)
    tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x8000000000000000LL);
#else
    tcg_gen_xori_tl(cpu_gprh[rA(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], 0x80000000);
#endif
}

8017
/* Conversion */
A
aurel32 已提交
8018 8019 8020 8021 8022 8023 8024 8025 8026 8027 8028 8029 8030 8031 8032
GEN_SPEFPUOP_CONV_64_32(efdcfui);
GEN_SPEFPUOP_CONV_64_32(efdcfsi);
GEN_SPEFPUOP_CONV_64_32(efdcfuf);
GEN_SPEFPUOP_CONV_64_32(efdcfsf);
GEN_SPEFPUOP_CONV_32_64(efdctui);
GEN_SPEFPUOP_CONV_32_64(efdctsi);
GEN_SPEFPUOP_CONV_32_64(efdctuf);
GEN_SPEFPUOP_CONV_32_64(efdctsf);
GEN_SPEFPUOP_CONV_32_64(efdctuiz);
GEN_SPEFPUOP_CONV_32_64(efdctsiz);
GEN_SPEFPUOP_CONV_64_32(efdcfs);
GEN_SPEFPUOP_CONV_64_64(efdcfuid);
GEN_SPEFPUOP_CONV_64_64(efdcfsid);
GEN_SPEFPUOP_CONV_64_64(efdctuidz);
GEN_SPEFPUOP_CONV_64_64(efdctsidz);
8033 8034

/* Comparison */
A
aurel32 已提交
8035 8036 8037 8038 8039 8040
GEN_SPEFPUOP_COMP_64(efdcmpgt);
GEN_SPEFPUOP_COMP_64(efdcmplt);
GEN_SPEFPUOP_COMP_64(efdcmpeq);
GEN_SPEFPUOP_COMP_64(efdtstgt);
GEN_SPEFPUOP_COMP_64(efdtstlt);
GEN_SPEFPUOP_COMP_64(efdtsteq);
8041 8042

/* Opcodes definitions */
8043 8044 8045 8046 8047 8048 8049 8050 8051 8052 8053 8054 8055 8056 8057 8058
GEN_SPE(efdadd,         efdsub,        0x10, 0x0B, 0x00000000, PPC_SPE_DOUBLE); //
GEN_SPE(efdcfuid,       efdcfsid,      0x11, 0x0B, 0x00180000, PPC_SPE_DOUBLE); //
GEN_SPE(efdabs,         efdnabs,       0x12, 0x0B, 0x0000F800, PPC_SPE_DOUBLE); //
GEN_SPE(efdneg,         speundef,      0x13, 0x0B, 0x0000F800, PPC_SPE_DOUBLE); //
GEN_SPE(efdmul,         efddiv,        0x14, 0x0B, 0x00000000, PPC_SPE_DOUBLE); //
GEN_SPE(efdctuidz,      efdctsidz,     0x15, 0x0B, 0x00180000, PPC_SPE_DOUBLE); //
GEN_SPE(efdcmpgt,       efdcmplt,      0x16, 0x0B, 0x00600000, PPC_SPE_DOUBLE); //
GEN_SPE(efdcmpeq,       efdcfs,        0x17, 0x0B, 0x00600000, PPC_SPE_DOUBLE); //
GEN_SPE(efdcfui,        efdcfsi,       0x18, 0x0B, 0x00180000, PPC_SPE_DOUBLE); //
GEN_SPE(efdcfuf,        efdcfsf,       0x19, 0x0B, 0x00180000, PPC_SPE_DOUBLE); //
GEN_SPE(efdctui,        efdctsi,       0x1A, 0x0B, 0x00180000, PPC_SPE_DOUBLE); //
GEN_SPE(efdctuf,        efdctsf,       0x1B, 0x0B, 0x00180000, PPC_SPE_DOUBLE); //
GEN_SPE(efdctuiz,       speundef,      0x1C, 0x0B, 0x00180000, PPC_SPE_DOUBLE); //
GEN_SPE(efdctsiz,       speundef,      0x1D, 0x0B, 0x00180000, PPC_SPE_DOUBLE); //
GEN_SPE(efdtstgt,       efdtstlt,      0x1E, 0x0B, 0x00600000, PPC_SPE_DOUBLE); //
GEN_SPE(efdtsteq,       speundef,      0x1F, 0x0B, 0x00600000, PPC_SPE_DOUBLE); //
8059

B
bellard 已提交
8060 8061 8062
/* End opcode list */
GEN_OPCODE_MARK(end);

8063
#include "translate_init.c"
8064
#include "helper_regs.h"
B
bellard 已提交
8065

8066
/*****************************************************************************/
8067
/* Misc PowerPC helpers */
8068 8069 8070
void cpu_dump_state (CPUState *env, FILE *f,
                     int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
                     int flags)
B
bellard 已提交
8071
{
8072 8073 8074
#define RGPL  4
#define RFPL  4

B
bellard 已提交
8075 8076
    int i;

J
j_mayer 已提交
8077
    cpu_fprintf(f, "NIP " ADDRX "   LR " ADDRX " CTR " ADDRX " XER %08x\n",
A
aurel32 已提交
8078
                env->nip, env->lr, env->ctr, env->xer);
8079 8080
    cpu_fprintf(f, "MSR " ADDRX " HID0 " ADDRX "  HF " ADDRX " idx %d\n",
                env->msr, env->spr[SPR_HID0], env->hflags, env->mmu_idx);
8081
#if !defined(NO_TIMER_DUMP)
J
j_mayer 已提交
8082
    cpu_fprintf(f, "TB %08x %08x "
8083 8084 8085 8086
#if !defined(CONFIG_USER_ONLY)
                "DECR %08x"
#endif
                "\n",
J
j_mayer 已提交
8087
                cpu_ppc_load_tbu(env), cpu_ppc_load_tbl(env)
8088 8089 8090 8091
#if !defined(CONFIG_USER_ONLY)
                , cpu_ppc_load_decr(env)
#endif
                );
J
j_mayer 已提交
8092
#endif
8093
    for (i = 0; i < 32; i++) {
8094 8095
        if ((i & (RGPL - 1)) == 0)
            cpu_fprintf(f, "GPR%02d", i);
8096
        cpu_fprintf(f, " " REGX, ppc_dump_gpr(env, i));
8097
        if ((i & (RGPL - 1)) == (RGPL - 1))
B
bellard 已提交
8098
            cpu_fprintf(f, "\n");
8099
    }
8100
    cpu_fprintf(f, "CR ");
8101
    for (i = 0; i < 8; i++)
B
bellard 已提交
8102 8103
        cpu_fprintf(f, "%01x", env->crf[i]);
    cpu_fprintf(f, "  [");
8104 8105 8106 8107 8108 8109 8110 8111
    for (i = 0; i < 8; i++) {
        char a = '-';
        if (env->crf[i] & 0x08)
            a = 'L';
        else if (env->crf[i] & 0x04)
            a = 'G';
        else if (env->crf[i] & 0x02)
            a = 'E';
B
bellard 已提交
8112
        cpu_fprintf(f, " %c%c", a, env->crf[i] & 0x01 ? 'O' : ' ');
8113
    }
8114
    cpu_fprintf(f, " ]             RES " ADDRX "\n", env->reserve);
8115 8116 8117
    for (i = 0; i < 32; i++) {
        if ((i & (RFPL - 1)) == 0)
            cpu_fprintf(f, "FPR%02d", i);
B
bellard 已提交
8118
        cpu_fprintf(f, " %016" PRIx64, *((uint64_t *)&env->fpr[i]));
8119
        if ((i & (RFPL - 1)) == (RFPL - 1))
B
bellard 已提交
8120
            cpu_fprintf(f, "\n");
B
bellard 已提交
8121
    }
8122
    cpu_fprintf(f, "FPSCR %08x\n", env->fpscr);
8123
#if !defined(CONFIG_USER_ONLY)
8124
    cpu_fprintf(f, "SRR0 " ADDRX " SRR1 " ADDRX " SDR1 " ADDRX "\n",
8125
                env->spr[SPR_SRR0], env->spr[SPR_SRR1], env->sdr1);
8126
#endif
B
bellard 已提交
8127

8128 8129
#undef RGPL
#undef RFPL
B
bellard 已提交
8130 8131
}

8132 8133 8134 8135 8136 8137 8138 8139 8140 8141 8142 8143 8144 8145 8146 8147 8148 8149 8150 8151 8152 8153 8154 8155 8156 8157 8158 8159 8160 8161 8162 8163 8164 8165 8166 8167 8168 8169 8170 8171 8172 8173 8174 8175 8176 8177 8178
void cpu_dump_statistics (CPUState *env, FILE*f,
                          int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
                          int flags)
{
#if defined(DO_PPC_STATISTICS)
    opc_handler_t **t1, **t2, **t3, *handler;
    int op1, op2, op3;

    t1 = env->opcodes;
    for (op1 = 0; op1 < 64; op1++) {
        handler = t1[op1];
        if (is_indirect_opcode(handler)) {
            t2 = ind_table(handler);
            for (op2 = 0; op2 < 32; op2++) {
                handler = t2[op2];
                if (is_indirect_opcode(handler)) {
                    t3 = ind_table(handler);
                    for (op3 = 0; op3 < 32; op3++) {
                        handler = t3[op3];
                        if (handler->count == 0)
                            continue;
                        cpu_fprintf(f, "%02x %02x %02x (%02x %04d) %16s: "
                                    "%016llx %lld\n",
                                    op1, op2, op3, op1, (op3 << 5) | op2,
                                    handler->oname,
                                    handler->count, handler->count);
                    }
                } else {
                    if (handler->count == 0)
                        continue;
                    cpu_fprintf(f, "%02x %02x    (%02x %04d) %16s: "
                                "%016llx %lld\n",
                                op1, op2, op1, op2, handler->oname,
                                handler->count, handler->count);
                }
            }
        } else {
            if (handler->count == 0)
                continue;
            cpu_fprintf(f, "%02x       (%02x     ) %16s: %016llx %lld\n",
                        op1, op1, handler->oname,
                        handler->count, handler->count);
        }
    }
#endif
}

8179
/*****************************************************************************/
8180 8181 8182
static always_inline void gen_intermediate_code_internal (CPUState *env,
                                                          TranslationBlock *tb,
                                                          int search_pc)
B
bellard 已提交
8183
{
8184
    DisasContext ctx, *ctxp = &ctx;
B
bellard 已提交
8185
    opc_handler_t **table, *handler;
B
bellard 已提交
8186
    target_ulong pc_start;
B
bellard 已提交
8187
    uint16_t *gen_opc_end;
8188
    CPUBreakpoint *bp;
B
bellard 已提交
8189
    int j, lj = -1;
P
pbrook 已提交
8190 8191
    int num_insns;
    int max_insns;
B
bellard 已提交
8192 8193 8194

    pc_start = tb->pc;
    gen_opc_end = gen_opc_buf + OPC_MAX_SIZE;
B
bellard 已提交
8195
    ctx.nip = pc_start;
B
bellard 已提交
8196
    ctx.tb = tb;
8197
    ctx.exception = POWERPC_EXCP_NONE;
8198
    ctx.spr_cb = env->spr_cb;
A
aurel32 已提交
8199 8200 8201
    ctx.mem_idx = env->mmu_idx;
    ctx.access_type = -1;
    ctx.le_mode = env->hflags & (1 << MSR_LE) ? 1 : 0;
8202 8203
#if defined(TARGET_PPC64)
    ctx.sf_mode = msr_sf;
8204
#endif
B
bellard 已提交
8205
    ctx.fpu_enabled = msr_fp;
8206
    if ((env->flags & POWERPC_FLAG_SPE) && msr_spe)
8207 8208 8209
        ctx.spe_enabled = msr_spe;
    else
        ctx.spe_enabled = 0;
8210 8211 8212 8213
    if ((env->flags & POWERPC_FLAG_VRE) && msr_vr)
        ctx.altivec_enabled = msr_vr;
    else
        ctx.altivec_enabled = 0;
8214
    if ((env->flags & POWERPC_FLAG_SE) && msr_se)
8215
        ctx.singlestep_enabled = CPU_SINGLE_STEP;
8216
    else
8217
        ctx.singlestep_enabled = 0;
8218
    if ((env->flags & POWERPC_FLAG_BE) && msr_be)
8219 8220 8221
        ctx.singlestep_enabled |= CPU_BRANCH_STEP;
    if (unlikely(env->singlestep_enabled))
        ctx.singlestep_enabled |= GDBSTUB_SINGLE_STEP;
8222
#if defined (DO_SINGLE_STEP) && 0
8223 8224 8225
    /* Single step trace mode */
    msr_se = 1;
#endif
P
pbrook 已提交
8226 8227 8228 8229 8230 8231
    num_insns = 0;
    max_insns = tb->cflags & CF_COUNT_MASK;
    if (max_insns == 0)
        max_insns = CF_COUNT_MASK;

    gen_icount_start();
8232
    /* Set env in case of segfault during code fetch */
8233
    while (ctx.exception == POWERPC_EXCP_NONE && gen_opc_ptr < gen_opc_end) {
8234 8235
        if (unlikely(!TAILQ_EMPTY(&env->breakpoints))) {
            TAILQ_FOREACH(bp, &env->breakpoints, entry) {
8236
                if (bp->pc == ctx.nip) {
A
aurel32 已提交
8237
                    gen_debug_exception(ctxp);
8238 8239 8240 8241
                    break;
                }
            }
        }
8242
        if (unlikely(search_pc)) {
B
bellard 已提交
8243 8244 8245 8246 8247
            j = gen_opc_ptr - gen_opc_buf;
            if (lj < j) {
                lj++;
                while (lj < j)
                    gen_opc_instr_start[lj++] = 0;
B
bellard 已提交
8248
                gen_opc_pc[lj] = ctx.nip;
B
bellard 已提交
8249
                gen_opc_instr_start[lj] = 1;
P
pbrook 已提交
8250
                gen_opc_icount[lj] = num_insns;
B
bellard 已提交
8251 8252
            }
        }
8253 8254 8255
        LOG_DISAS("----------------\n");
        LOG_DISAS("nip=" ADDRX " super=%d ir=%d\n",
                  ctx.nip, ctx.mem_idx, (int)msr_ir);
P
pbrook 已提交
8256 8257
        if (num_insns + 1 == max_insns && (tb->cflags & CF_LAST_IO))
            gen_io_start();
A
aurel32 已提交
8258
        if (unlikely(ctx.le_mode)) {
8259 8260 8261
            ctx.opcode = bswap32(ldl_code(ctx.nip));
        } else {
            ctx.opcode = ldl_code(ctx.nip);
8262
        }
8263
        LOG_DISAS("translate opcode %08x (%02x %02x %02x) (%s)\n",
8264
                    ctx.opcode, opc1(ctx.opcode), opc2(ctx.opcode),
8265
                    opc3(ctx.opcode), little_endian ? "little" : "big");
B
bellard 已提交
8266
        ctx.nip += 4;
8267
        table = env->opcodes;
P
pbrook 已提交
8268
        num_insns++;
B
bellard 已提交
8269 8270 8271 8272 8273 8274 8275 8276 8277 8278
        handler = table[opc1(ctx.opcode)];
        if (is_indirect_opcode(handler)) {
            table = ind_table(handler);
            handler = table[opc2(ctx.opcode)];
            if (is_indirect_opcode(handler)) {
                table = ind_table(handler);
                handler = table[opc3(ctx.opcode)];
            }
        }
        /* Is opcode *REALLY* valid ? */
8279
        if (unlikely(handler->handler == &gen_invalid)) {
8280 8281 8282 8283 8284
            if (qemu_log_enabled()) {
                qemu_log("invalid/unsupported opcode: "
                          "%02x - %02x - %02x (%08x) " ADDRX " %d\n",
                          opc1(ctx.opcode), opc2(ctx.opcode),
                          opc3(ctx.opcode), ctx.opcode, ctx.nip - 4, (int)msr_ir);
B
bellard 已提交
8285 8286
            } else {
                printf("invalid/unsupported opcode: "
8287
                       "%02x - %02x - %02x (%08x) " ADDRX " %d\n",
B
bellard 已提交
8288
                       opc1(ctx.opcode), opc2(ctx.opcode),
8289
                       opc3(ctx.opcode), ctx.opcode, ctx.nip - 4, (int)msr_ir);
B
bellard 已提交
8290
            }
8291 8292
        } else {
            if (unlikely((ctx.opcode & handler->inval) != 0)) {
8293 8294 8295 8296 8297 8298
                if (qemu_log_enabled()) {
                    qemu_log("invalid bits: %08x for opcode: "
                              "%02x - %02x - %02x (%08x) " ADDRX "\n",
                              ctx.opcode & handler->inval, opc1(ctx.opcode),
                              opc2(ctx.opcode), opc3(ctx.opcode),
                              ctx.opcode, ctx.nip - 4);
8299 8300
                } else {
                    printf("invalid bits: %08x for opcode: "
8301
                           "%02x - %02x - %02x (%08x) " ADDRX "\n",
8302 8303
                           ctx.opcode & handler->inval, opc1(ctx.opcode),
                           opc2(ctx.opcode), opc3(ctx.opcode),
B
bellard 已提交
8304
                           ctx.opcode, ctx.nip - 4);
8305
                }
A
aurel32 已提交
8306
                gen_inval_exception(ctxp, POWERPC_EXCP_INVAL_INVAL);
B
bellard 已提交
8307
                break;
B
bellard 已提交
8308 8309
            }
        }
B
bellard 已提交
8310
        (*(handler->handler))(&ctx);
8311 8312 8313
#if defined(DO_PPC_STATISTICS)
        handler->count++;
#endif
8314
        /* Check trace mode exceptions */
8315 8316 8317 8318 8319
        if (unlikely(ctx.singlestep_enabled & CPU_SINGLE_STEP &&
                     (ctx.nip <= 0x100 || ctx.nip > 0xF00) &&
                     ctx.exception != POWERPC_SYSCALL &&
                     ctx.exception != POWERPC_EXCP_TRAP &&
                     ctx.exception != POWERPC_EXCP_BRANCH)) {
A
aurel32 已提交
8320
            gen_exception(ctxp, POWERPC_EXCP_TRACE);
8321
        } else if (unlikely(((ctx.nip & (TARGET_PAGE_SIZE - 1)) == 0) ||
P
pbrook 已提交
8322 8323
                            (env->singlestep_enabled) ||
                            num_insns >= max_insns)) {
8324 8325 8326
            /* if we reach a page boundary or are single stepping, stop
             * generation
             */
8327
            break;
8328
        }
8329 8330 8331 8332
#if defined (DO_SINGLE_STEP)
        break;
#endif
    }
P
pbrook 已提交
8333 8334
    if (tb->cflags & CF_LAST_IO)
        gen_io_end();
8335
    if (ctx.exception == POWERPC_EXCP_NONE) {
8336
        gen_goto_tb(&ctx, 0, ctx.nip);
8337
    } else if (ctx.exception != POWERPC_EXCP_BRANCH) {
8338
        if (unlikely(env->singlestep_enabled)) {
A
aurel32 已提交
8339
            gen_debug_exception(ctxp);
8340
        }
8341
        /* Generate the return instruction */
B
bellard 已提交
8342
        tcg_gen_exit_tb(0);
8343
    }
P
pbrook 已提交
8344
    gen_icount_end(tb, num_insns);
B
bellard 已提交
8345
    *gen_opc_ptr = INDEX_op_end;
8346
    if (unlikely(search_pc)) {
8347 8348 8349 8350 8351
        j = gen_opc_ptr - gen_opc_buf;
        lj++;
        while (lj <= j)
            gen_opc_instr_start[lj++] = 0;
    } else {
B
bellard 已提交
8352
        tb->size = ctx.nip - pc_start;
P
pbrook 已提交
8353
        tb->icount = num_insns;
8354
    }
8355
#if defined(DEBUG_DISAS)
8356 8357
    qemu_log_mask(CPU_LOG_TB_CPU, "---------------- excp: %04x\n", ctx.exception);
    log_cpu_state_mask(CPU_LOG_TB_CPU, env, 0);
8358
    if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) {
8359
        int flags;
8360
        flags = env->bfd_mach;
A
aurel32 已提交
8361
        flags |= ctx.le_mode << 16;
8362 8363 8364
        qemu_log("IN: %s\n", lookup_symbol(pc_start));
        log_target_disas(pc_start, ctx.nip - pc_start, flags);
        qemu_log("\n");
8365
    }
B
bellard 已提交
8366 8367 8368
#endif
}

8369
void gen_intermediate_code (CPUState *env, struct TranslationBlock *tb)
B
bellard 已提交
8370
{
8371
    gen_intermediate_code_internal(env, tb, 0);
B
bellard 已提交
8372 8373
}

8374
void gen_intermediate_code_pc (CPUState *env, struct TranslationBlock *tb)
B
bellard 已提交
8375
{
8376
    gen_intermediate_code_internal(env, tb, 1);
B
bellard 已提交
8377
}
A
aurel32 已提交
8378 8379 8380 8381 8382 8383

void gen_pc_load(CPUState *env, TranslationBlock *tb,
                unsigned long searched_pc, int pc_pos, void *puc)
{
    env->nip = gen_opc_pc[pc_pos];
}