translate.c 268.0 KB
Newer Older
B
bellard 已提交
1
/*
2
 *  PowerPC emulation for qemu: main translation routines.
3
 *
4
 *  Copyright (c) 2003-2007 Jocelyn Mayer
B
bellard 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */
B
bellard 已提交
20 21 22 23 24 25
#include <stdarg.h>
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <inttypes.h>

B
bellard 已提交
26
#include "cpu.h"
B
bellard 已提交
27
#include "exec-all.h"
B
bellard 已提交
28
#include "disas.h"
B
bellard 已提交
29
#include "tcg-op.h"
30
#include "qemu-common.h"
B
bellard 已提交
31

P
pbrook 已提交
32 33 34 35
#include "helper.h"
#define GEN_HELPER 1
#include "helper.h"

36 37 38 39
#define CPU_SINGLE_STEP 0x1
#define CPU_BRANCH_STEP 0x2
#define GDBSTUB_SINGLE_STEP 0x4

40
/* Include definitions for instructions classes and implementations flags */
B
bellard 已提交
41
//#define DO_SINGLE_STEP
42
//#define PPC_DEBUG_DISAS
43
//#define DO_PPC_STATISTICS
44
//#define OPTIMIZE_FPRF_UPDATE
B
bellard 已提交
45

46 47
/*****************************************************************************/
/* Code translation helpers                                                  */
B
bellard 已提交
48

A
aurel32 已提交
49
/* global register indexes */
P
pbrook 已提交
50
static TCGv_ptr cpu_env;
51
static char cpu_reg_names[10*3 + 22*4 /* GPR */
A
aurel32 已提交
52
#if !defined(TARGET_PPC64)
53
    + 10*4 + 22*5 /* SPE GPRh */
A
aurel32 已提交
54
#endif
A
aurel32 已提交
55
    + 10*4 + 22*5 /* FPR */
A
aurel32 已提交
56 57
    + 2*(10*6 + 22*7) /* AVRh, AVRl */
    + 8*5 /* CRF */];
A
aurel32 已提交
58 59 60 61
static TCGv cpu_gpr[32];
#if !defined(TARGET_PPC64)
static TCGv cpu_gprh[32];
#endif
P
pbrook 已提交
62 63 64
static TCGv_i64 cpu_fpr[32];
static TCGv_i64 cpu_avrh[32], cpu_avrl[32];
static TCGv_i32 cpu_crf[8];
A
aurel32 已提交
65
static TCGv cpu_nip;
A
aurel32 已提交
66 67
static TCGv cpu_ctr;
static TCGv cpu_lr;
A
aurel32 已提交
68
static TCGv cpu_xer;
P
pbrook 已提交
69
static TCGv_i32 cpu_fpscr;
A
aurel32 已提交
70 71 72 73 74 75

/* dyngen register indexes */
static TCGv cpu_T[3];
#if defined(TARGET_PPC64)
#define cpu_T64 cpu_T
#else
P
pbrook 已提交
76
static TCGv_i64 cpu_T64[3];
A
aurel32 已提交
77
#endif
P
pbrook 已提交
78 79
static TCGv_i64 cpu_FT[3];
static TCGv_i64 cpu_AVRh[3], cpu_AVRl[3];
P
pbrook 已提交
80 81 82 83 84

#include "gen-icount.h"

void ppc_translate_init(void)
{
A
aurel32 已提交
85 86
    int i;
    char* p;
P
pbrook 已提交
87
    static int done_init = 0;
A
aurel32 已提交
88

P
pbrook 已提交
89 90
    if (done_init)
        return;
A
aurel32 已提交
91

P
pbrook 已提交
92
    cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env");
A
aurel32 已提交
93
#if TARGET_LONG_BITS > HOST_LONG_BITS
P
pbrook 已提交
94 95 96
    cpu_T[0] = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, t0), "T0");
    cpu_T[1] = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, t1), "T1");
    cpu_T[2] = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, t2), "T2");
A
aurel32 已提交
97
#else
P
pbrook 已提交
98 99
    cpu_T[0] = tcg_global_reg_new(TCG_AREG1, "T0");
    cpu_T[1] = tcg_global_reg_new(TCG_AREG2, "T1");
100 101 102 103 104
#ifdef HOST_I386
    /* XXX: This is a temporary workaround for i386.
     *      On i386 qemu_st32 runs out of registers.
     *      The proper fix is to remove cpu_T.
     */
P
pbrook 已提交
105
    cpu_T[2] = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, t2), "T2");
106
#else
P
pbrook 已提交
107
    cpu_T[2] = tcg_global_reg_new(TCG_AREG3, "T2");
A
aurel32 已提交
108
#endif
109
#endif
A
aurel32 已提交
110
#if !defined(TARGET_PPC64)
P
pbrook 已提交
111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
    cpu_T64[0] = tcg_global_mem_new_i64(TCG_AREG0, offsetof(CPUState, t0_64),
                                        "T0_64");
    cpu_T64[1] = tcg_global_mem_new_i64(TCG_AREG0, offsetof(CPUState, t1_64),
                                        "T1_64");
    cpu_T64[2] = tcg_global_mem_new_i64(TCG_AREG0, offsetof(CPUState, t2_64),
                                        "T2_64");
#endif

    cpu_FT[0] = tcg_global_mem_new_i64(TCG_AREG0,
                                       offsetof(CPUState, ft0), "FT0");
    cpu_FT[1] = tcg_global_mem_new_i64(TCG_AREG0,
                                       offsetof(CPUState, ft1), "FT1");
    cpu_FT[2] = tcg_global_mem_new_i64(TCG_AREG0,
                                       offsetof(CPUState, ft2), "FT2");

    cpu_AVRh[0] = tcg_global_mem_new_i64(TCG_AREG0,
127
                                     offsetof(CPUState, avr0.u64[0]), "AVR0H");
P
pbrook 已提交
128
    cpu_AVRl[0] = tcg_global_mem_new_i64(TCG_AREG0,
129
                                     offsetof(CPUState, avr0.u64[1]), "AVR0L");
P
pbrook 已提交
130
    cpu_AVRh[1] = tcg_global_mem_new_i64(TCG_AREG0,
131
                                     offsetof(CPUState, avr1.u64[0]), "AVR1H");
P
pbrook 已提交
132
    cpu_AVRl[1] = tcg_global_mem_new_i64(TCG_AREG0,
133
                                     offsetof(CPUState, avr1.u64[1]), "AVR1L");
P
pbrook 已提交
134
    cpu_AVRh[2] = tcg_global_mem_new_i64(TCG_AREG0,
135
                                     offsetof(CPUState, avr2.u64[0]), "AVR2H");
P
pbrook 已提交
136
    cpu_AVRl[2] = tcg_global_mem_new_i64(TCG_AREG0,
137 138
                                     offsetof(CPUState, avr2.u64[1]), "AVR2L");

A
aurel32 已提交
139
    p = cpu_reg_names;
A
aurel32 已提交
140 141 142

    for (i = 0; i < 8; i++) {
        sprintf(p, "crf%d", i);
P
pbrook 已提交
143 144
        cpu_crf[i] = tcg_global_mem_new_i32(TCG_AREG0,
                                            offsetof(CPUState, crf[i]), p);
A
aurel32 已提交
145 146 147
        p += 5;
    }

A
aurel32 已提交
148 149
    for (i = 0; i < 32; i++) {
        sprintf(p, "r%d", i);
P
pbrook 已提交
150
        cpu_gpr[i] = tcg_global_mem_new(TCG_AREG0,
A
aurel32 已提交
151 152 153 154
                                        offsetof(CPUState, gpr[i]), p);
        p += (i < 10) ? 3 : 4;
#if !defined(TARGET_PPC64)
        sprintf(p, "r%dH", i);
P
pbrook 已提交
155 156
        cpu_gprh[i] = tcg_global_mem_new_i32(TCG_AREG0,
                                             offsetof(CPUState, gprh[i]), p);
A
aurel32 已提交
157 158
        p += (i < 10) ? 4 : 5;
#endif
159

A
aurel32 已提交
160
        sprintf(p, "fp%d", i);
P
pbrook 已提交
161 162
        cpu_fpr[i] = tcg_global_mem_new_i64(TCG_AREG0,
                                            offsetof(CPUState, fpr[i]), p);
A
aurel32 已提交
163
        p += (i < 10) ? 4 : 5;
A
aurel32 已提交
164

165
        sprintf(p, "avr%dH", i);
P
pbrook 已提交
166
        cpu_avrh[i] = tcg_global_mem_new_i64(TCG_AREG0,
167 168
                                         offsetof(CPUState, avr[i].u64[0]), p);
        p += (i < 10) ? 6 : 7;
A
aurel32 已提交
169

170
        sprintf(p, "avr%dL", i);
P
pbrook 已提交
171
        cpu_avrl[i] = tcg_global_mem_new_i64(TCG_AREG0,
172 173
                                         offsetof(CPUState, avr[i].u64[1]), p);
        p += (i < 10) ? 6 : 7;
A
aurel32 已提交
174
    }
A
aurel32 已提交
175

P
pbrook 已提交
176
    cpu_nip = tcg_global_mem_new(TCG_AREG0,
A
aurel32 已提交
177 178
                                 offsetof(CPUState, nip), "nip");

P
pbrook 已提交
179
    cpu_ctr = tcg_global_mem_new(TCG_AREG0,
A
aurel32 已提交
180 181
                                 offsetof(CPUState, ctr), "ctr");

P
pbrook 已提交
182
    cpu_lr = tcg_global_mem_new(TCG_AREG0,
A
aurel32 已提交
183 184
                                offsetof(CPUState, lr), "lr");

P
pbrook 已提交
185
    cpu_xer = tcg_global_mem_new(TCG_AREG0,
A
aurel32 已提交
186 187
                                 offsetof(CPUState, xer), "xer");

P
pbrook 已提交
188 189
    cpu_fpscr = tcg_global_mem_new_i32(TCG_AREG0,
                                       offsetof(CPUState, fpscr), "fpscr");
190

A
aurel32 已提交
191
    /* register helpers */
P
pbrook 已提交
192
#define GEN_HELPER 2
A
aurel32 已提交
193 194
#include "helper.h"

P
pbrook 已提交
195 196 197
    done_init = 1;
}

198 199 200 201
#if defined(OPTIMIZE_FPRF_UPDATE)
static uint16_t *gen_fprf_buf[OPC_BUF_SIZE];
static uint16_t **gen_fprf_ptr;
#endif
B
bellard 已提交
202 203 204 205

/* internal defines */
typedef struct DisasContext {
    struct TranslationBlock *tb;
B
bellard 已提交
206
    target_ulong nip;
B
bellard 已提交
207
    uint32_t opcode;
208
    uint32_t exception;
B
bellard 已提交
209 210 211
    /* Routine used to access memory */
    int mem_idx;
    /* Translation flags */
212
#if !defined(CONFIG_USER_ONLY)
B
bellard 已提交
213
    int supervisor;
214 215 216
#endif
#if defined(TARGET_PPC64)
    int sf_mode;
217
#endif
B
bellard 已提交
218
    int fpu_enabled;
219
    int altivec_enabled;
220
    int spe_enabled;
221
    ppc_spr_t *spr_cb; /* Needed to check rights for mfspr/mtspr */
222
    int singlestep_enabled;
223
    int dcache_line_size;
B
bellard 已提交
224 225
} DisasContext;

226
struct opc_handler_t {
B
bellard 已提交
227 228
    /* invalid bits */
    uint32_t inval;
229
    /* instruction type */
230
    uint64_t type;
B
bellard 已提交
231 232
    /* handler */
    void (*handler)(DisasContext *ctx);
233
#if defined(DO_PPC_STATISTICS) || defined(PPC_DUMP_CPU)
234
    const char *oname;
235 236
#endif
#if defined(DO_PPC_STATISTICS)
237 238
    uint64_t count;
#endif
239
};
B
bellard 已提交
240

241 242 243 244 245 246 247 248 249 250 251 252 253 254 255
static always_inline void gen_reset_fpstatus (void)
{
#ifdef CONFIG_SOFTFLOAT
    gen_op_reset_fpstatus();
#endif
}

static always_inline void gen_compute_fprf (int set_fprf, int set_rc)
{
    if (set_fprf != 0) {
        /* This case might be optimized later */
#if defined(OPTIMIZE_FPRF_UPDATE)
        *gen_fprf_ptr++ = gen_opc_ptr;
#endif
        gen_op_compute_fprf(1);
P
pbrook 已提交
256 257 258 259
        if (unlikely(set_rc)) {
            tcg_gen_trunc_tl_i32(cpu_crf[1], cpu_T[0]);
            tcg_gen_andi_i32(cpu_crf[1], cpu_crf[1], 0xf);
        }
260 261 262 263
        gen_op_float_check_status();
    } else if (unlikely(set_rc)) {
        /* We always need to compute fpcc */
        gen_op_compute_fprf(0);
P
pbrook 已提交
264 265
        tcg_gen_trunc_tl_i32(cpu_crf[1], cpu_T[0]);
        tcg_gen_andi_i32(cpu_crf[1], cpu_crf[1], 0xf);
266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281
        if (set_fprf)
            gen_op_float_check_status();
    }
}

static always_inline void gen_optimize_fprf (void)
{
#if defined(OPTIMIZE_FPRF_UPDATE)
    uint16_t **ptr;

    for (ptr = gen_fprf_buf; ptr != (gen_fprf_ptr - 1); ptr++)
        *ptr = INDEX_op_nop1;
    gen_fprf_ptr = gen_fprf_buf;
#endif
}

282
static always_inline void gen_update_nip (DisasContext *ctx, target_ulong nip)
283 284 285
{
#if defined(TARGET_PPC64)
    if (ctx->sf_mode)
A
aurel32 已提交
286
        tcg_gen_movi_tl(cpu_nip, nip);
287 288
    else
#endif
A
aurel32 已提交
289
        tcg_gen_movi_tl(cpu_nip, (uint32_t)nip);
290 291
}

292
#define GEN_EXCP(ctx, excp, error)                                            \
B
bellard 已提交
293
do {                                                                          \
294
    if ((ctx)->exception == POWERPC_EXCP_NONE) {                              \
295
        gen_update_nip(ctx, (ctx)->nip);                                      \
296 297 298
    }                                                                         \
    gen_op_raise_exception_err((excp), (error));                              \
    ctx->exception = (excp);                                                  \
B
bellard 已提交
299 300
} while (0)

301 302 303
#define GEN_EXCP_INVAL(ctx)                                                   \
GEN_EXCP((ctx), POWERPC_EXCP_PROGRAM,                                         \
         POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_INVAL)
304

305 306 307
#define GEN_EXCP_PRIVOPC(ctx)                                                 \
GEN_EXCP((ctx), POWERPC_EXCP_PROGRAM,                                         \
         POWERPC_EXCP_INVAL | POWERPC_EXCP_PRIV_OPC)
308

309 310 311 312 313 314 315 316 317
#define GEN_EXCP_PRIVREG(ctx)                                                 \
GEN_EXCP((ctx), POWERPC_EXCP_PROGRAM,                                         \
         POWERPC_EXCP_INVAL | POWERPC_EXCP_PRIV_REG)

#define GEN_EXCP_NO_FP(ctx)                                                   \
GEN_EXCP(ctx, POWERPC_EXCP_FPU, 0)

#define GEN_EXCP_NO_AP(ctx)                                                   \
GEN_EXCP(ctx, POWERPC_EXCP_APU, 0)
318

319 320 321
#define GEN_EXCP_NO_VR(ctx)                                                   \
GEN_EXCP(ctx, POWERPC_EXCP_VPU, 0)

322
/* Stop translation */
323
static always_inline void GEN_STOP (DisasContext *ctx)
324
{
325
    gen_update_nip(ctx, ctx->nip);
326
    ctx->exception = POWERPC_EXCP_STOP;
327 328
}

329
/* No need to update nip here, as execution flow will change */
330
static always_inline void GEN_SYNC (DisasContext *ctx)
331
{
332
    ctx->exception = POWERPC_EXCP_SYNC;
333 334
}

B
bellard 已提交
335 336 337 338 339
#define GEN_HANDLER(name, opc1, opc2, opc3, inval, type)                      \
static void gen_##name (DisasContext *ctx);                                   \
GEN_OPCODE(name, opc1, opc2, opc3, inval, type);                              \
static void gen_##name (DisasContext *ctx)

340 341 342 343 344
#define GEN_HANDLER2(name, onam, opc1, opc2, opc3, inval, type)               \
static void gen_##name (DisasContext *ctx);                                   \
GEN_OPCODE2(name, onam, opc1, opc2, opc3, inval, type);                       \
static void gen_##name (DisasContext *ctx)

B
bellard 已提交
345 346
typedef struct opcode_t {
    unsigned char opc1, opc2, opc3;
T
ths 已提交
347
#if HOST_LONG_BITS == 64 /* Explicitly align to 64 bits */
348 349 350 351
    unsigned char pad[5];
#else
    unsigned char pad[1];
#endif
B
bellard 已提交
352
    opc_handler_t handler;
353
    const char *oname;
B
bellard 已提交
354 355
} opcode_t;

356
/*****************************************************************************/
B
bellard 已提交
357 358
/***                           Instruction decoding                        ***/
#define EXTRACT_HELPER(name, shift, nb)                                       \
359
static always_inline uint32_t name (uint32_t opcode)                          \
B
bellard 已提交
360 361 362 363 364
{                                                                             \
    return (opcode >> (shift)) & ((1 << (nb)) - 1);                           \
}

#define EXTRACT_SHELPER(name, shift, nb)                                      \
365
static always_inline int32_t name (uint32_t opcode)                           \
B
bellard 已提交
366
{                                                                             \
367
    return (int16_t)((opcode >> (shift)) & ((1 << (nb)) - 1));                \
B
bellard 已提交
368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394
}

/* Opcode part 1 */
EXTRACT_HELPER(opc1, 26, 6);
/* Opcode part 2 */
EXTRACT_HELPER(opc2, 1, 5);
/* Opcode part 3 */
EXTRACT_HELPER(opc3, 6, 5);
/* Update Cr0 flags */
EXTRACT_HELPER(Rc, 0, 1);
/* Destination */
EXTRACT_HELPER(rD, 21, 5);
/* Source */
EXTRACT_HELPER(rS, 21, 5);
/* First operand */
EXTRACT_HELPER(rA, 16, 5);
/* Second operand */
EXTRACT_HELPER(rB, 11, 5);
/* Third operand */
EXTRACT_HELPER(rC, 6, 5);
/***                               Get CRn                                 ***/
EXTRACT_HELPER(crfD, 23, 3);
EXTRACT_HELPER(crfS, 18, 3);
EXTRACT_HELPER(crbD, 21, 5);
EXTRACT_HELPER(crbA, 16, 5);
EXTRACT_HELPER(crbB, 11, 5);
/* SPR / TBL */
395
EXTRACT_HELPER(_SPR, 11, 10);
396
static always_inline uint32_t SPR (uint32_t opcode)
397 398 399 400 401
{
    uint32_t sprn = _SPR(opcode);

    return ((sprn >> 5) & 0x1F) | ((sprn & 0x1F) << 5);
}
B
bellard 已提交
402 403 404 405 406 407 408 409 410 411 412 413 414 415
/***                              Get constants                            ***/
EXTRACT_HELPER(IMM, 12, 8);
/* 16 bits signed immediate value */
EXTRACT_SHELPER(SIMM, 0, 16);
/* 16 bits unsigned immediate value */
EXTRACT_HELPER(UIMM, 0, 16);
/* Bit count */
EXTRACT_HELPER(NB, 11, 5);
/* Shift count */
EXTRACT_HELPER(SH, 11, 5);
/* Mask start */
EXTRACT_HELPER(MB, 6, 5);
/* Mask end */
EXTRACT_HELPER(ME, 1, 5);
B
bellard 已提交
416 417
/* Trap operand */
EXTRACT_HELPER(TO, 21, 5);
B
bellard 已提交
418 419 420 421

EXTRACT_HELPER(CRM, 12, 8);
EXTRACT_HELPER(FM, 17, 8);
EXTRACT_HELPER(SR, 16, 4);
A
aurel32 已提交
422
EXTRACT_HELPER(FPIMM, 12, 4);
B
bellard 已提交
423

B
bellard 已提交
424 425 426 427
/***                            Jump target decoding                       ***/
/* Displacement */
EXTRACT_SHELPER(d, 0, 16);
/* Immediate address */
428
static always_inline target_ulong LI (uint32_t opcode)
B
bellard 已提交
429 430 431 432
{
    return (opcode >> 0) & 0x03FFFFFC;
}

433
static always_inline uint32_t BD (uint32_t opcode)
B
bellard 已提交
434 435 436 437 438 439 440 441 442 443 444 445
{
    return (opcode >> 0) & 0xFFFC;
}

EXTRACT_HELPER(BO, 21, 5);
EXTRACT_HELPER(BI, 16, 5);
/* Absolute/relative address */
EXTRACT_HELPER(AA, 1, 1);
/* Link */
EXTRACT_HELPER(LK, 0, 1);

/* Create a mask between <start> and <end> bits */
446
static always_inline target_ulong MASK (uint32_t start, uint32_t end)
B
bellard 已提交
447
{
448
    target_ulong ret;
B
bellard 已提交
449

450 451
#if defined(TARGET_PPC64)
    if (likely(start == 0)) {
452
        ret = UINT64_MAX << (63 - end);
453
    } else if (likely(end == 63)) {
454
        ret = UINT64_MAX >> start;
455 456 457
    }
#else
    if (likely(start == 0)) {
458
        ret = UINT32_MAX << (31  - end);
459
    } else if (likely(end == 31)) {
460
        ret = UINT32_MAX >> start;
461 462 463 464 465 466 467 468
    }
#endif
    else {
        ret = (((target_ulong)(-1ULL)) >> (start)) ^
            (((target_ulong)(-1ULL) >> (end)) >> 1);
        if (unlikely(start > end))
            return ~ret;
    }
B
bellard 已提交
469 470 471 472

    return ret;
}

473 474 475
/*****************************************************************************/
/* PowerPC Instructions types definitions                                    */
enum {
476
    PPC_NONE           = 0x0000000000000000ULL,
477
    /* PowerPC base instructions set                                         */
478 479
    PPC_INSNS_BASE     = 0x0000000000000001ULL,
    /*   integer operations instructions                                     */
480
#define PPC_INTEGER PPC_INSNS_BASE
481
    /*   flow control instructions                                           */
482
#define PPC_FLOW    PPC_INSNS_BASE
483
    /*   virtual memory instructions                                         */
484
#define PPC_MEM     PPC_INSNS_BASE
485
    /*   ld/st with reservation instructions                                 */
486
#define PPC_RES     PPC_INSNS_BASE
487
    /*   spr/msr access instructions                                         */
488
#define PPC_MISC    PPC_INSNS_BASE
489 490
    /* Deprecated instruction sets                                           */
    /*   Original POWER instruction set                                      */
491
    PPC_POWER          = 0x0000000000000002ULL,
492
    /*   POWER2 instruction set extension                                    */
493
    PPC_POWER2         = 0x0000000000000004ULL,
494
    /*   Power RTC support                                                   */
495
    PPC_POWER_RTC      = 0x0000000000000008ULL,
496
    /*   Power-to-PowerPC bridge (601)                                       */
497
    PPC_POWER_BR       = 0x0000000000000010ULL,
498
    /* 64 bits PowerPC instruction set                                       */
499
    PPC_64B            = 0x0000000000000020ULL,
500
    /*   New 64 bits extensions (PowerPC 2.0x)                               */
501
    PPC_64BX           = 0x0000000000000040ULL,
502
    /*   64 bits hypervisor extensions                                       */
503
    PPC_64H            = 0x0000000000000080ULL,
504
    /*   New wait instruction (PowerPC 2.0x)                                 */
505
    PPC_WAIT           = 0x0000000000000100ULL,
506
    /*   Time base mftb instruction                                          */
507
    PPC_MFTB           = 0x0000000000000200ULL,
508 509 510

    /* Fixed-point unit extensions                                           */
    /*   PowerPC 602 specific                                                */
511
    PPC_602_SPEC       = 0x0000000000000400ULL,
512 513 514 515 516 517
    /*   isel instruction                                                    */
    PPC_ISEL           = 0x0000000000000800ULL,
    /*   popcntb instruction                                                 */
    PPC_POPCNTB        = 0x0000000000001000ULL,
    /*   string load / store                                                 */
    PPC_STRING         = 0x0000000000002000ULL,
518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534

    /* Floating-point unit extensions                                        */
    /*   Optional floating point instructions                                */
    PPC_FLOAT          = 0x0000000000010000ULL,
    /* New floating-point extensions (PowerPC 2.0x)                          */
    PPC_FLOAT_EXT      = 0x0000000000020000ULL,
    PPC_FLOAT_FSQRT    = 0x0000000000040000ULL,
    PPC_FLOAT_FRES     = 0x0000000000080000ULL,
    PPC_FLOAT_FRSQRTE  = 0x0000000000100000ULL,
    PPC_FLOAT_FRSQRTES = 0x0000000000200000ULL,
    PPC_FLOAT_FSEL     = 0x0000000000400000ULL,
    PPC_FLOAT_STFIWX   = 0x0000000000800000ULL,

    /* Vector/SIMD extensions                                                */
    /*   Altivec support                                                     */
    PPC_ALTIVEC        = 0x0000000001000000ULL,
    /*   PowerPC 2.03 SPE extension                                          */
535
    PPC_SPE            = 0x0000000002000000ULL,
536
    /*   PowerPC 2.03 SPE floating-point extension                           */
537
    PPC_SPEFPU         = 0x0000000004000000ULL,
538

539
    /* Optional memory control instructions                                  */
540 541 542 543 544 545 546 547 548
    PPC_MEM_TLBIA      = 0x0000000010000000ULL,
    PPC_MEM_TLBIE      = 0x0000000020000000ULL,
    PPC_MEM_TLBSYNC    = 0x0000000040000000ULL,
    /*   sync instruction                                                    */
    PPC_MEM_SYNC       = 0x0000000080000000ULL,
    /*   eieio instruction                                                   */
    PPC_MEM_EIEIO      = 0x0000000100000000ULL,

    /* Cache control instructions                                            */
549
    PPC_CACHE          = 0x0000000200000000ULL,
550
    /*   icbi instruction                                                    */
551
    PPC_CACHE_ICBI     = 0x0000000400000000ULL,
552
    /*   dcbz instruction with fixed cache line size                         */
553
    PPC_CACHE_DCBZ     = 0x0000000800000000ULL,
554
    /*   dcbz instruction with tunable cache line size                       */
555
    PPC_CACHE_DCBZT    = 0x0000001000000000ULL,
556
    /*   dcba instruction                                                    */
557 558 559
    PPC_CACHE_DCBA     = 0x0000002000000000ULL,
    /*   Freescale cache locking instructions                                */
    PPC_CACHE_LOCK     = 0x0000004000000000ULL,
560 561 562

    /* MMU related extensions                                                */
    /*   external control instructions                                       */
563
    PPC_EXTERN         = 0x0000010000000000ULL,
564
    /*   segment register access instructions                                */
565
    PPC_SEGMENT        = 0x0000020000000000ULL,
566
    /*   PowerPC 6xx TLB management instructions                             */
567
    PPC_6xx_TLB        = 0x0000040000000000ULL,
568
    /* PowerPC 74xx TLB management instructions                              */
569
    PPC_74xx_TLB       = 0x0000080000000000ULL,
570
    /*   PowerPC 40x TLB management instructions                             */
571
    PPC_40x_TLB        = 0x0000100000000000ULL,
572
    /*   segment register access instructions for PowerPC 64 "bridge"        */
573
    PPC_SEGMENT_64B    = 0x0000200000000000ULL,
574
    /*   SLB management                                                      */
575
    PPC_SLBI           = 0x0000400000000000ULL,
576

577
    /* Embedded PowerPC dedicated instructions                               */
578
    PPC_WRTEE          = 0x0001000000000000ULL,
579
    /* PowerPC 40x exception model                                           */
580
    PPC_40x_EXCP       = 0x0002000000000000ULL,
581
    /* PowerPC 405 Mac instructions                                          */
582
    PPC_405_MAC        = 0x0004000000000000ULL,
583
    /* PowerPC 440 specific instructions                                     */
584
    PPC_440_SPEC       = 0x0008000000000000ULL,
585
    /* BookE (embedded) PowerPC specification                                */
586 587 588 589 590 591 592
    PPC_BOOKE          = 0x0010000000000000ULL,
    /* mfapidi instruction                                                   */
    PPC_MFAPIDI        = 0x0020000000000000ULL,
    /* tlbiva instruction                                                    */
    PPC_TLBIVA         = 0x0040000000000000ULL,
    /* tlbivax instruction                                                   */
    PPC_TLBIVAX        = 0x0080000000000000ULL,
593
    /* PowerPC 4xx dedicated instructions                                    */
594
    PPC_4xx_COMMON     = 0x0100000000000000ULL,
595
    /* PowerPC 40x ibct instructions                                         */
596
    PPC_40x_ICBT       = 0x0200000000000000ULL,
597
    /* rfmci is not implemented in all BookE PowerPC                         */
598 599 600 601 602 603 604
    PPC_RFMCI          = 0x0400000000000000ULL,
    /* rfdi instruction                                                      */
    PPC_RFDI           = 0x0800000000000000ULL,
    /* DCR accesses                                                          */
    PPC_DCR            = 0x1000000000000000ULL,
    /* DCR extended accesse                                                  */
    PPC_DCRX           = 0x2000000000000000ULL,
605
    /* user-mode DCR access, implemented in PowerPC 460                      */
606
    PPC_DCRUX          = 0x4000000000000000ULL,
607 608 609 610
};

/*****************************************************************************/
/* PowerPC instructions table                                                */
611 612 613 614 615
#if HOST_LONG_BITS == 64
#define OPC_ALIGN 8
#else
#define OPC_ALIGN 4
#endif
B
bellard 已提交
616
#if defined(__APPLE__)
617
#define OPCODES_SECTION                                                       \
618
    __attribute__ ((section("__TEXT,__opcodes"), unused, aligned (OPC_ALIGN) ))
B
bellard 已提交
619
#else
620
#define OPCODES_SECTION                                                       \
621
    __attribute__ ((section(".opcodes"), unused, aligned (OPC_ALIGN) ))
B
bellard 已提交
622 623
#endif

624
#if defined(DO_PPC_STATISTICS)
B
bellard 已提交
625
#define GEN_OPCODE(name, op1, op2, op3, invl, _typ)                           \
626
OPCODES_SECTION opcode_t opc_##name = {                                       \
B
bellard 已提交
627 628 629
    .opc1 = op1,                                                              \
    .opc2 = op2,                                                              \
    .opc3 = op3,                                                              \
630
    .pad  = { 0, },                                                           \
B
bellard 已提交
631 632
    .handler = {                                                              \
        .inval   = invl,                                                      \
633
        .type = _typ,                                                         \
B
bellard 已提交
634
        .handler = &gen_##name,                                               \
635
        .oname = stringify(name),                                             \
B
bellard 已提交
636
    },                                                                        \
637
    .oname = stringify(name),                                                 \
B
bellard 已提交
638
}
639 640 641 642 643 644 645 646 647 648 649 650 651 652
#define GEN_OPCODE2(name, onam, op1, op2, op3, invl, _typ)                    \
OPCODES_SECTION opcode_t opc_##name = {                                       \
    .opc1 = op1,                                                              \
    .opc2 = op2,                                                              \
    .opc3 = op3,                                                              \
    .pad  = { 0, },                                                           \
    .handler = {                                                              \
        .inval   = invl,                                                      \
        .type = _typ,                                                         \
        .handler = &gen_##name,                                               \
        .oname = onam,                                                        \
    },                                                                        \
    .oname = onam,                                                            \
}
653 654 655 656 657 658 659 660 661 662 663 664 665 666
#else
#define GEN_OPCODE(name, op1, op2, op3, invl, _typ)                           \
OPCODES_SECTION opcode_t opc_##name = {                                       \
    .opc1 = op1,                                                              \
    .opc2 = op2,                                                              \
    .opc3 = op3,                                                              \
    .pad  = { 0, },                                                           \
    .handler = {                                                              \
        .inval   = invl,                                                      \
        .type = _typ,                                                         \
        .handler = &gen_##name,                                               \
    },                                                                        \
    .oname = stringify(name),                                                 \
}
667 668 669 670 671 672 673 674 675 676 677 678 679
#define GEN_OPCODE2(name, onam, op1, op2, op3, invl, _typ)                    \
OPCODES_SECTION opcode_t opc_##name = {                                       \
    .opc1 = op1,                                                              \
    .opc2 = op2,                                                              \
    .opc3 = op3,                                                              \
    .pad  = { 0, },                                                           \
    .handler = {                                                              \
        .inval   = invl,                                                      \
        .type = _typ,                                                         \
        .handler = &gen_##name,                                               \
    },                                                                        \
    .oname = onam,                                                            \
}
680
#endif
B
bellard 已提交
681 682

#define GEN_OPCODE_MARK(name)                                                 \
683
OPCODES_SECTION opcode_t opc_##name = {                                       \
B
bellard 已提交
684 685 686
    .opc1 = 0xFF,                                                             \
    .opc2 = 0xFF,                                                             \
    .opc3 = 0xFF,                                                             \
687
    .pad  = { 0, },                                                           \
B
bellard 已提交
688 689
    .handler = {                                                              \
        .inval   = 0x00000000,                                                \
690
        .type = 0x00,                                                         \
B
bellard 已提交
691 692
        .handler = NULL,                                                      \
    },                                                                        \
693
    .oname = stringify(name),                                                 \
B
bellard 已提交
694 695 696 697 698 699
}

/* Start opcode list */
GEN_OPCODE_MARK(start);

/* Invalid instruction */
700 701
GEN_HANDLER(invalid, 0x00, 0x00, 0x00, 0xFFFFFFFF, PPC_NONE)
{
702
    GEN_EXCP_INVAL(ctx);
703 704
}

B
bellard 已提交
705 706
static opc_handler_t invalid_handler = {
    .inval   = 0xFFFFFFFF,
707
    .type    = PPC_NONE,
B
bellard 已提交
708 709 710
    .handler = gen_invalid,
};

711 712
/***                           Integer comparison                          ***/

713
static always_inline void gen_op_cmp(TCGv arg0, TCGv arg1, int s, int crf)
714 715 716
{
    int l1, l2, l3;

717 718
    tcg_gen_trunc_tl_i32(cpu_crf[crf], cpu_xer);
    tcg_gen_shri_i32(cpu_crf[crf], cpu_crf[crf], XER_SO);
719 720 721 722 723 724
    tcg_gen_andi_i32(cpu_crf[crf], cpu_crf[crf], 1);

    l1 = gen_new_label();
    l2 = gen_new_label();
    l3 = gen_new_label();
    if (s) {
725 726
        tcg_gen_brcond_tl(TCG_COND_LT, arg0, arg1, l1);
        tcg_gen_brcond_tl(TCG_COND_GT, arg0, arg1, l2);
727
    } else {
728 729
        tcg_gen_brcond_tl(TCG_COND_LTU, arg0, arg1, l1);
        tcg_gen_brcond_tl(TCG_COND_GTU, arg0, arg1, l2);
730 731 732 733 734 735 736 737 738 739 740
    }
    tcg_gen_ori_i32(cpu_crf[crf], cpu_crf[crf], 1 << CRF_EQ);
    tcg_gen_br(l3);
    gen_set_label(l1);
    tcg_gen_ori_i32(cpu_crf[crf], cpu_crf[crf], 1 << CRF_LT);
    tcg_gen_br(l3);
    gen_set_label(l2);
    tcg_gen_ori_i32(cpu_crf[crf], cpu_crf[crf], 1 << CRF_GT);
    gen_set_label(l3);
}

741
static always_inline void gen_op_cmpi(TCGv arg0, target_ulong arg1, int s, int crf)
742
{
743 744 745
    TCGv t0 = tcg_const_local_tl(arg1);
    gen_op_cmp(arg0, t0, s, crf);
    tcg_temp_free(t0);
746 747 748
}

#if defined(TARGET_PPC64)
749
static always_inline void gen_op_cmp32(TCGv arg0, TCGv arg1, int s, int crf)
750
{
751
    TCGv t0, t1;
P
pbrook 已提交
752 753
    t0 = tcg_temp_local_new();
    t1 = tcg_temp_local_new();
754
    if (s) {
755 756
        tcg_gen_ext32s_tl(t0, arg0);
        tcg_gen_ext32s_tl(t1, arg1);
757
    } else {
758 759
        tcg_gen_ext32u_tl(t0, arg0);
        tcg_gen_ext32u_tl(t1, arg1);
760
    }
761 762 763
    gen_op_cmp(t0, t1, s, crf);
    tcg_temp_free(t1);
    tcg_temp_free(t0);
764 765
}

766
static always_inline void gen_op_cmpi32(TCGv arg0, target_ulong arg1, int s, int crf)
767
{
768 769 770
    TCGv t0 = tcg_const_local_tl(arg1);
    gen_op_cmp32(arg0, t0, s, crf);
    tcg_temp_free(t0);
771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841
}
#endif

static always_inline void gen_set_Rc0 (DisasContext *ctx, TCGv reg)
{
#if defined(TARGET_PPC64)
    if (!(ctx->sf_mode))
        gen_op_cmpi32(reg, 0, 1, 0);
    else
#endif
        gen_op_cmpi(reg, 0, 1, 0);
}

/* cmp */
GEN_HANDLER(cmp, 0x1F, 0x00, 0x00, 0x00400000, PPC_INTEGER)
{
#if defined(TARGET_PPC64)
    if (!(ctx->sf_mode && (ctx->opcode & 0x00200000)))
        gen_op_cmp32(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
                     1, crfD(ctx->opcode));
    else
#endif
        gen_op_cmp(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
                   1, crfD(ctx->opcode));
}

/* cmpi */
GEN_HANDLER(cmpi, 0x0B, 0xFF, 0xFF, 0x00400000, PPC_INTEGER)
{
#if defined(TARGET_PPC64)
    if (!(ctx->sf_mode && (ctx->opcode & 0x00200000)))
        gen_op_cmpi32(cpu_gpr[rA(ctx->opcode)], SIMM(ctx->opcode),
                      1, crfD(ctx->opcode));
    else
#endif
        gen_op_cmpi(cpu_gpr[rA(ctx->opcode)], SIMM(ctx->opcode),
                    1, crfD(ctx->opcode));
}

/* cmpl */
GEN_HANDLER(cmpl, 0x1F, 0x00, 0x01, 0x00400000, PPC_INTEGER)
{
#if defined(TARGET_PPC64)
    if (!(ctx->sf_mode && (ctx->opcode & 0x00200000)))
        gen_op_cmp32(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
                     0, crfD(ctx->opcode));
    else
#endif
        gen_op_cmp(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
                   0, crfD(ctx->opcode));
}

/* cmpli */
GEN_HANDLER(cmpli, 0x0A, 0xFF, 0xFF, 0x00400000, PPC_INTEGER)
{
#if defined(TARGET_PPC64)
    if (!(ctx->sf_mode && (ctx->opcode & 0x00200000)))
        gen_op_cmpi32(cpu_gpr[rA(ctx->opcode)], UIMM(ctx->opcode),
                      0, crfD(ctx->opcode));
    else
#endif
        gen_op_cmpi(cpu_gpr[rA(ctx->opcode)], UIMM(ctx->opcode),
                    0, crfD(ctx->opcode));
}

/* isel (PowerPC 2.03 specification) */
GEN_HANDLER(isel, 0x1F, 0x0F, 0xFF, 0x00000001, PPC_ISEL)
{
    int l1, l2;
    uint32_t bi = rC(ctx->opcode);
    uint32_t mask;
P
pbrook 已提交
842
    TCGv_i32 t0;
843 844 845 846 847

    l1 = gen_new_label();
    l2 = gen_new_label();

    mask = 1 << (3 - (bi & 0x03));
P
pbrook 已提交
848
    t0 = tcg_temp_new_i32();
849 850
    tcg_gen_andi_i32(t0, cpu_crf[bi >> 2], mask);
    tcg_gen_brcondi_i32(TCG_COND_EQ, t0, 0, l1);
851 852 853 854 855 856 857 858
    if (rA(ctx->opcode) == 0)
        tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0);
    else
        tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
    gen_set_label(l2);
P
pbrook 已提交
859
    tcg_temp_free_i32(t0);
860 861
}

B
bellard 已提交
862 863
/***                           Integer arithmetic                          ***/

864 865 866 867
static always_inline void gen_op_arith_compute_ov(DisasContext *ctx, TCGv arg0, TCGv arg1, TCGv arg2, int sub)
{
    int l1;
    TCGv t0;
B
bellard 已提交
868

869 870 871
    l1 = gen_new_label();
    /* Start with XER OV disabled, the most likely case */
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
P
pbrook 已提交
872
    t0 = tcg_temp_local_new();
873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893
    tcg_gen_xor_tl(t0, arg0, arg1);
#if defined(TARGET_PPC64)
    if (!ctx->sf_mode)
        tcg_gen_ext32s_tl(t0, t0);
#endif
    if (sub)
        tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0, l1);
    else
        tcg_gen_brcondi_tl(TCG_COND_GE, t0, 0, l1);
    tcg_gen_xor_tl(t0, arg1, arg2);
#if defined(TARGET_PPC64)
    if (!ctx->sf_mode)
        tcg_gen_ext32s_tl(t0, t0);
#endif
    if (sub)
        tcg_gen_brcondi_tl(TCG_COND_GE, t0, 0, l1);
    else
        tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0, l1);
    tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
    gen_set_label(l1);
    tcg_temp_free(t0);
B
bellard 已提交
894 895
}

896 897 898
static always_inline void gen_op_arith_compute_ca(DisasContext *ctx, TCGv arg1, TCGv arg2, int sub)
{
    int l1 = gen_new_label();
899 900

#if defined(TARGET_PPC64)
901 902
    if (!(ctx->sf_mode)) {
        TCGv t0, t1;
P
pbrook 已提交
903 904
        t0 = tcg_temp_new();
        t1 = tcg_temp_new();
905

906 907 908 909
        tcg_gen_ext32u_tl(t0, arg1);
        tcg_gen_ext32u_tl(t1, arg2);
        if (sub) {
            tcg_gen_brcond_tl(TCG_COND_GTU, t0, t1, l1);
A
aurel32 已提交
910
        } else {
911 912
            tcg_gen_brcond_tl(TCG_COND_GEU, t0, t1, l1);
        }
913 914 915 916
        tcg_gen_ori_tl(cpu_xer, cpu_xer, 1 << XER_CA);
        gen_set_label(l1);
        tcg_temp_free(t0);
        tcg_temp_free(t1);
917 918
    } else
#endif
919 920 921 922 923 924 925 926
    {
        if (sub) {
            tcg_gen_brcond_tl(TCG_COND_GTU, arg1, arg2, l1);
        } else {
            tcg_gen_brcond_tl(TCG_COND_GEU, arg1, arg2, l1);
        }
        tcg_gen_ori_tl(cpu_xer, cpu_xer, 1 << XER_CA);
        gen_set_label(l1);
927
    }
928 929
}

930 931 932 933 934
/* Common add function */
static always_inline void gen_op_arith_add(DisasContext *ctx, TCGv ret, TCGv arg1, TCGv arg2,
                                           int add_ca, int compute_ca, int compute_ov)
{
    TCGv t0, t1;
935

936
    if ((!compute_ca && !compute_ov) ||
P
pbrook 已提交
937
        (!TCGV_EQUAL(ret,arg1) && !TCGV_EQUAL(ret, arg2)))  {
938 939
        t0 = ret;
    } else {
P
pbrook 已提交
940
        t0 = tcg_temp_local_new();
941
    }
B
bellard 已提交
942

943
    if (add_ca) {
P
pbrook 已提交
944
        t1 = tcg_temp_local_new();
945 946 947
        tcg_gen_andi_tl(t1, cpu_xer, (1 << XER_CA));
        tcg_gen_shri_tl(t1, t1, XER_CA);
    }
B
bellard 已提交
948

949 950 951 952 953 954 955 956 957 958
    if (compute_ca && compute_ov) {
        /* Start with XER CA and OV disabled, the most likely case */
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~((1 << XER_CA) | (1 << XER_OV)));
    } else if (compute_ca) {
        /* Start with XER CA disabled, the most likely case */
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
    } else if (compute_ov) {
        /* Start with XER OV disabled, the most likely case */
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
    }
B
bellard 已提交
959

960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976
    tcg_gen_add_tl(t0, arg1, arg2);

    if (compute_ca) {
        gen_op_arith_compute_ca(ctx, t0, arg1, 0);
    }
    if (add_ca) {
        tcg_gen_add_tl(t0, t0, t1);
        gen_op_arith_compute_ca(ctx, t0, t1, 0);
        tcg_temp_free(t1);
    }
    if (compute_ov) {
        gen_op_arith_compute_ov(ctx, t0, arg1, arg2, 0);
    }

    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, t0);

P
pbrook 已提交
977
    if (!TCGV_EQUAL(t0, ret)) {
978 979 980
        tcg_gen_mov_tl(ret, t0);
        tcg_temp_free(t0);
    }
A
aurel32 已提交
981
}
982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018
/* Add functions with two operands */
#define GEN_INT_ARITH_ADD(name, opc3, add_ca, compute_ca, compute_ov)         \
GEN_HANDLER(name, 0x1F, 0x0A, opc3, 0x00000000, PPC_INTEGER)                  \
{                                                                             \
    gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)],                           \
                     cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],      \
                     add_ca, compute_ca, compute_ov);                         \
}
/* Add functions with one operand and one immediate */
#define GEN_INT_ARITH_ADD_CONST(name, opc3, const_val,                        \
                                add_ca, compute_ca, compute_ov)               \
GEN_HANDLER(name, 0x1F, 0x0A, opc3, 0x0000F800, PPC_INTEGER)                  \
{                                                                             \
    TCGv t0 = tcg_const_local_tl(const_val);                                  \
    gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)],                           \
                     cpu_gpr[rA(ctx->opcode)], t0,                            \
                     add_ca, compute_ca, compute_ov);                         \
    tcg_temp_free(t0);                                                        \
}

/* add  add.  addo  addo. */
GEN_INT_ARITH_ADD(add, 0x08, 0, 0, 0)
GEN_INT_ARITH_ADD(addo, 0x18, 0, 0, 1)
/* addc  addc.  addco  addco. */
GEN_INT_ARITH_ADD(addc, 0x00, 0, 1, 0)
GEN_INT_ARITH_ADD(addco, 0x10, 0, 1, 1)
/* adde  adde.  addeo  addeo. */
GEN_INT_ARITH_ADD(adde, 0x04, 1, 1, 0)
GEN_INT_ARITH_ADD(addeo, 0x14, 1, 1, 1)
/* addme  addme.  addmeo  addmeo.  */
GEN_INT_ARITH_ADD_CONST(addme, 0x07, -1LL, 1, 1, 0)
GEN_INT_ARITH_ADD_CONST(addmeo, 0x17, -1LL, 1, 1, 1)
/* addze  addze.  addzeo  addzeo.*/
GEN_INT_ARITH_ADD_CONST(addze, 0x06, 0, 1, 1, 0)
GEN_INT_ARITH_ADD_CONST(addzeo, 0x16, 0, 1, 1, 1)
/* addi */
GEN_HANDLER(addi, 0x0E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1019
{
1020 1021 1022 1023 1024 1025 1026 1027
    target_long simm = SIMM(ctx->opcode);

    if (rA(ctx->opcode) == 0) {
        /* li case */
        tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], simm);
    } else {
        tcg_gen_addi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], simm);
    }
1028
}
1029 1030 1031
/* addic  addic.*/
static always_inline void gen_op_addic (DisasContext *ctx, TCGv ret, TCGv arg1,
                                        int compute_Rc0)
1032
{
1033 1034 1035 1036 1037 1038
    target_long simm = SIMM(ctx->opcode);

    /* Start with XER CA and OV disabled, the most likely case */
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));

    if (likely(simm != 0)) {
P
pbrook 已提交
1039
        TCGv t0 = tcg_temp_local_new();
1040 1041 1042 1043 1044 1045 1046 1047 1048 1049
        tcg_gen_addi_tl(t0, arg1, simm);
        gen_op_arith_compute_ca(ctx, t0, arg1, 0);
        tcg_gen_mov_tl(ret, t0);
        tcg_temp_free(t0);
    } else {
        tcg_gen_mov_tl(ret, arg1);
    }
    if (compute_Rc0) {
        gen_set_Rc0(ctx, ret);
    }
1050
}
1051
GEN_HANDLER(addic, 0x0C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1052
{
1053
    gen_op_addic(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0);
1054
}
1055
GEN_HANDLER2(addic_, "addic.", 0x0D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1056
{
1057
    gen_op_addic(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 1);
1058
}
1059 1060
/* addis */
GEN_HANDLER(addis, 0x0F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1061
{
1062 1063 1064 1065 1066 1067 1068 1069
    target_long simm = SIMM(ctx->opcode);

    if (rA(ctx->opcode) == 0) {
        /* lis case */
        tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], simm << 16);
    } else {
        tcg_gen_addi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], simm << 16);
    }
1070
}
1071 1072 1073

static always_inline void gen_op_arith_divw (DisasContext *ctx, TCGv ret, TCGv arg1, TCGv arg2,
                                             int sign, int compute_ov)
1074
{
1075 1076
    int l1 = gen_new_label();
    int l2 = gen_new_label();
P
pbrook 已提交
1077 1078
    TCGv_i32 t0 = tcg_temp_local_new_i32();
    TCGv_i32 t1 = tcg_temp_local_new_i32();
1079

1080 1081 1082
    tcg_gen_trunc_tl_i32(t0, arg1);
    tcg_gen_trunc_tl_i32(t1, arg2);
    tcg_gen_brcondi_i32(TCG_COND_EQ, t1, 0, l1);
1083
    if (sign) {
1084 1085 1086
        int l3 = gen_new_label();
        tcg_gen_brcondi_i32(TCG_COND_NE, t1, -1, l3);
        tcg_gen_brcondi_i32(TCG_COND_EQ, t0, INT32_MIN, l1);
1087
        gen_set_label(l3);
1088
        tcg_gen_div_i32(t0, t0, t1);
1089
    } else {
1090
        tcg_gen_divu_i32(t0, t0, t1);
1091 1092 1093 1094 1095 1096 1097
    }
    if (compute_ov) {
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
    }
    tcg_gen_br(l2);
    gen_set_label(l1);
    if (sign) {
1098
        tcg_gen_sari_i32(t0, t0, 31);
1099 1100 1101 1102 1103 1104 1105
    } else {
        tcg_gen_movi_i32(t0, 0);
    }
    if (compute_ov) {
        tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
    }
    gen_set_label(l2);
1106
    tcg_gen_extu_i32_tl(ret, t0);
P
pbrook 已提交
1107 1108
    tcg_temp_free_i32(t0);
    tcg_temp_free_i32(t1);
1109 1110
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, ret);
1111
}
1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
/* Div functions */
#define GEN_INT_ARITH_DIVW(name, opc3, sign, compute_ov)                      \
GEN_HANDLER(name, 0x1F, 0x0B, opc3, 0x00000000, PPC_INTEGER)                  \
{                                                                             \
    gen_op_arith_divw(ctx, cpu_gpr[rD(ctx->opcode)],                          \
                     cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],      \
                     sign, compute_ov);                                       \
}
/* divwu  divwu.  divwuo  divwuo.   */
GEN_INT_ARITH_DIVW(divwu, 0x0E, 0, 0);
GEN_INT_ARITH_DIVW(divwuo, 0x1E, 0, 1);
/* divw  divw.  divwo  divwo.   */
GEN_INT_ARITH_DIVW(divw, 0x0F, 1, 0);
GEN_INT_ARITH_DIVW(divwo, 0x1F, 1, 1);
1126
#if defined(TARGET_PPC64)
1127 1128
static always_inline void gen_op_arith_divd (DisasContext *ctx, TCGv ret, TCGv arg1, TCGv arg2,
                                             int sign, int compute_ov)
1129
{
1130 1131
    int l1 = gen_new_label();
    int l2 = gen_new_label();
1132 1133 1134

    tcg_gen_brcondi_i64(TCG_COND_EQ, arg2, 0, l1);
    if (sign) {
1135
        int l3 = gen_new_label();
1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
        tcg_gen_brcondi_i64(TCG_COND_NE, arg2, -1, l3);
        tcg_gen_brcondi_i64(TCG_COND_EQ, arg1, INT64_MIN, l1);
        gen_set_label(l3);
        tcg_gen_div_i64(ret, arg1, arg2);
    } else {
        tcg_gen_divu_i64(ret, arg1, arg2);
    }
    if (compute_ov) {
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
    }
    tcg_gen_br(l2);
    gen_set_label(l1);
    if (sign) {
        tcg_gen_sari_i64(ret, arg1, 63);
    } else {
        tcg_gen_movi_i64(ret, 0);
    }
    if (compute_ov) {
        tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
    }
    gen_set_label(l2);
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, ret);
1159
}
1160 1161 1162
#define GEN_INT_ARITH_DIVD(name, opc3, sign, compute_ov)                      \
GEN_HANDLER(name, 0x1F, 0x09, opc3, 0x00000000, PPC_64B)                      \
{                                                                             \
1163 1164 1165
    gen_op_arith_divd(ctx, cpu_gpr[rD(ctx->opcode)],                          \
                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],     \
                      sign, compute_ov);                                      \
1166 1167 1168 1169 1170 1171 1172
}
/* divwu  divwu.  divwuo  divwuo.   */
GEN_INT_ARITH_DIVD(divdu, 0x0E, 0, 0);
GEN_INT_ARITH_DIVD(divduo, 0x1E, 0, 1);
/* divw  divw.  divwo  divwo.   */
GEN_INT_ARITH_DIVD(divd, 0x0F, 1, 0);
GEN_INT_ARITH_DIVD(divdo, 0x1F, 1, 1);
1173
#endif
1174 1175 1176

/* mulhw  mulhw. */
GEN_HANDLER(mulhw, 0x1F, 0x0B, 0x02, 0x00000400, PPC_INTEGER)
1177
{
P
pbrook 已提交
1178
    TCGv_i64 t0, t1;
1179

P
pbrook 已提交
1180 1181
    t0 = tcg_temp_new_i64();
    t1 = tcg_temp_new_i64();
1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193
#if defined(TARGET_PPC64)
    tcg_gen_ext32s_tl(t0, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_ext32s_tl(t1, cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_mul_i64(t0, t0, t1);
    tcg_gen_shri_i64(cpu_gpr[rD(ctx->opcode)], t0, 32);
#else
    tcg_gen_ext_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_ext_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_mul_i64(t0, t0, t1);
    tcg_gen_shri_i64(t0, t0, 32);
    tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t0);
#endif
P
pbrook 已提交
1194 1195
    tcg_temp_free_i64(t0);
    tcg_temp_free_i64(t1);
1196 1197
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1198
}
1199 1200
/* mulhwu  mulhwu.  */
GEN_HANDLER(mulhwu, 0x1F, 0x0B, 0x00, 0x00000400, PPC_INTEGER)
1201
{
P
pbrook 已提交
1202
    TCGv_i64 t0, t1;
1203

P
pbrook 已提交
1204 1205
    t0 = tcg_temp_new_i64();
    t1 = tcg_temp_new_i64();
1206
#if defined(TARGET_PPC64)
1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217
    tcg_gen_ext32u_i64(t0, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_ext32u_i64(t1, cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_mul_i64(t0, t0, t1);
    tcg_gen_shri_i64(cpu_gpr[rD(ctx->opcode)], t0, 32);
#else
    tcg_gen_extu_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_extu_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_mul_i64(t0, t0, t1);
    tcg_gen_shri_i64(t0, t0, 32);
    tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t0);
#endif
P
pbrook 已提交
1218 1219
    tcg_temp_free_i64(t0);
    tcg_temp_free_i64(t1);
1220 1221
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1222
}
1223 1224
/* mullw  mullw. */
GEN_HANDLER(mullw, 0x1F, 0x0B, 0x07, 0x00000000, PPC_INTEGER)
1225
{
1226 1227
    tcg_gen_mul_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
                   cpu_gpr[rB(ctx->opcode)]);
1228
    tcg_gen_ext32s_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)]);
1229 1230
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1231
}
1232 1233
/* mullwo  mullwo. */
GEN_HANDLER(mullwo, 0x1F, 0x0B, 0x17, 0x00000000, PPC_INTEGER)
1234
{
1235
    int l1;
P
pbrook 已提交
1236
    TCGv_i64 t0, t1;
1237

P
pbrook 已提交
1238 1239
    t0 = tcg_temp_new_i64();
    t1 = tcg_temp_new_i64();
1240 1241 1242 1243 1244 1245 1246 1247 1248
    l1 = gen_new_label();
    /* Start with XER OV disabled, the most likely case */
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
#if defined(TARGET_PPC64)
    tcg_gen_ext32s_i64(t0, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_ext32s_i64(t1, cpu_gpr[rB(ctx->opcode)]);
#else
    tcg_gen_ext_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_ext_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
1249
#endif
1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260
    tcg_gen_mul_i64(t0, t0, t1);
#if defined(TARGET_PPC64)
    tcg_gen_ext32s_i64(cpu_gpr[rD(ctx->opcode)], t0);
    tcg_gen_brcond_i64(TCG_COND_EQ, t0, cpu_gpr[rD(ctx->opcode)], l1);
#else
    tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t0);
    tcg_gen_ext32s_i64(t1, t0);
    tcg_gen_brcond_i64(TCG_COND_EQ, t0, t1, l1);
#endif
    tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
    gen_set_label(l1);
P
pbrook 已提交
1261 1262
    tcg_temp_free_i64(t0);
    tcg_temp_free_i64(t1);
1263 1264
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1265
}
1266 1267
/* mulli */
GEN_HANDLER(mulli, 0x07, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1268
{
1269 1270
    tcg_gen_muli_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
                    SIMM(ctx->opcode));
1271 1272
}
#if defined(TARGET_PPC64)
1273 1274 1275
#define GEN_INT_ARITH_MUL_HELPER(name, opc3)                                  \
GEN_HANDLER(name, 0x1F, 0x09, opc3, 0x00000000, PPC_64B)                      \
{                                                                             \
P
pbrook 已提交
1276
    gen_helper_##name (cpu_gpr[rD(ctx->opcode)],                              \
1277 1278 1279
                       cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);   \
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);                           \
1280
}
1281 1282 1283 1284 1285 1286
/* mulhd  mulhd. */
GEN_INT_ARITH_MUL_HELPER(mulhdu, 0x00);
/* mulhdu  mulhdu. */
GEN_INT_ARITH_MUL_HELPER(mulhd, 0x02);
/* mulld  mulld. */
GEN_HANDLER(mulld, 0x1F, 0x09, 0x07, 0x00000000, PPC_64B)
1287
{
1288 1289 1290 1291
    tcg_gen_mul_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
                   cpu_gpr[rB(ctx->opcode)]);
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1292
}
1293 1294
/* mulldo  mulldo. */
GEN_INT_ARITH_MUL_HELPER(mulldo, 0x17);
1295
#endif
1296 1297

/* neg neg. nego nego. */
A
aurel32 已提交
1298
static always_inline void gen_op_arith_neg (DisasContext *ctx, TCGv ret, TCGv arg1, int ov_check)
1299
{
A
aurel32 已提交
1300 1301
    int l1 = gen_new_label();
    int l2 = gen_new_label();
P
pbrook 已提交
1302
    TCGv t0 = tcg_temp_local_new();
1303
#if defined(TARGET_PPC64)
1304
    if (ctx->sf_mode) {
A
aurel32 已提交
1305
        tcg_gen_mov_tl(t0, arg1);
A
aurel32 已提交
1306 1307 1308 1309 1310
        tcg_gen_brcondi_tl(TCG_COND_EQ, t0, INT64_MIN, l1);
    } else
#endif
    {
        tcg_gen_ext32s_tl(t0, arg1);
1311 1312 1313 1314 1315 1316 1317 1318
        tcg_gen_brcondi_tl(TCG_COND_EQ, t0, INT32_MIN, l1);
    }
    tcg_gen_neg_tl(ret, arg1);
    if (ov_check) {
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
    }
    tcg_gen_br(l2);
    gen_set_label(l1);
A
aurel32 已提交
1319
    tcg_gen_mov_tl(ret, t0);
1320 1321 1322 1323
    if (ov_check) {
        tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
    }
    gen_set_label(l2);
A
aurel32 已提交
1324
    tcg_temp_free(t0);
1325 1326 1327 1328
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, ret);
}
GEN_HANDLER(neg, 0x1F, 0x08, 0x03, 0x0000F800, PPC_INTEGER)
1329
{
A
aurel32 已提交
1330
    gen_op_arith_neg(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0);
1331
}
1332
GEN_HANDLER(nego, 0x1F, 0x08, 0x13, 0x0000F800, PPC_INTEGER)
B
bellard 已提交
1333
{
A
aurel32 已提交
1334
    gen_op_arith_neg(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 1);
B
bellard 已提交
1335
}
1336 1337 1338 1339

/* Common subf function */
static always_inline void gen_op_arith_subf(DisasContext *ctx, TCGv ret, TCGv arg1, TCGv arg2,
                                            int add_ca, int compute_ca, int compute_ov)
B
bellard 已提交
1340
{
1341
    TCGv t0, t1;
1342

1343
    if ((!compute_ca && !compute_ov) ||
P
pbrook 已提交
1344
        (!TCGV_EQUAL(ret, arg1) && !TCGV_EQUAL(ret, arg2)))  {
1345
        t0 = ret;
J
j_mayer 已提交
1346
    } else {
P
pbrook 已提交
1347
        t0 = tcg_temp_local_new();
1348
    }
1349

1350
    if (add_ca) {
P
pbrook 已提交
1351
        t1 = tcg_temp_local_new();
1352 1353
        tcg_gen_andi_tl(t1, cpu_xer, (1 << XER_CA));
        tcg_gen_shri_tl(t1, t1, XER_CA);
1354
    }
B
bellard 已提交
1355

1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373
    if (compute_ca && compute_ov) {
        /* Start with XER CA and OV disabled, the most likely case */
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~((1 << XER_CA) | (1 << XER_OV)));
    } else if (compute_ca) {
        /* Start with XER CA disabled, the most likely case */
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
    } else if (compute_ov) {
        /* Start with XER OV disabled, the most likely case */
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
    }

    if (add_ca) {
        tcg_gen_not_tl(t0, arg1);
        tcg_gen_add_tl(t0, t0, arg2);
        gen_op_arith_compute_ca(ctx, t0, arg2, 0);
        tcg_gen_add_tl(t0, t0, t1);
        gen_op_arith_compute_ca(ctx, t0, t1, 0);
        tcg_temp_free(t1);
B
bellard 已提交
1374
    } else {
1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386
        tcg_gen_sub_tl(t0, arg2, arg1);
        if (compute_ca) {
            gen_op_arith_compute_ca(ctx, t0, arg2, 1);
        }
    }
    if (compute_ov) {
        gen_op_arith_compute_ov(ctx, t0, arg1, arg2, 1);
    }

    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, t0);

P
pbrook 已提交
1387
    if (!TCGV_EQUAL(t0, ret)) {
1388 1389
        tcg_gen_mov_tl(ret, t0);
        tcg_temp_free(t0);
B
bellard 已提交
1390 1391
    }
}
1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425
/* Sub functions with Two operands functions */
#define GEN_INT_ARITH_SUBF(name, opc3, add_ca, compute_ca, compute_ov)        \
GEN_HANDLER(name, 0x1F, 0x08, opc3, 0x00000000, PPC_INTEGER)                  \
{                                                                             \
    gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)],                          \
                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],     \
                      add_ca, compute_ca, compute_ov);                        \
}
/* Sub functions with one operand and one immediate */
#define GEN_INT_ARITH_SUBF_CONST(name, opc3, const_val,                       \
                                add_ca, compute_ca, compute_ov)               \
GEN_HANDLER(name, 0x1F, 0x08, opc3, 0x0000F800, PPC_INTEGER)                  \
{                                                                             \
    TCGv t0 = tcg_const_local_tl(const_val);                                  \
    gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)],                          \
                      cpu_gpr[rA(ctx->opcode)], t0,                           \
                      add_ca, compute_ca, compute_ov);                        \
    tcg_temp_free(t0);                                                        \
}
/* subf  subf.  subfo  subfo. */
GEN_INT_ARITH_SUBF(subf, 0x01, 0, 0, 0)
GEN_INT_ARITH_SUBF(subfo, 0x11, 0, 0, 1)
/* subfc  subfc.  subfco  subfco. */
GEN_INT_ARITH_SUBF(subfc, 0x00, 0, 1, 0)
GEN_INT_ARITH_SUBF(subfco, 0x10, 0, 1, 1)
/* subfe  subfe.  subfeo  subfo. */
GEN_INT_ARITH_SUBF(subfe, 0x04, 1, 1, 0)
GEN_INT_ARITH_SUBF(subfeo, 0x14, 1, 1, 1)
/* subfme  subfme.  subfmeo  subfmeo.  */
GEN_INT_ARITH_SUBF_CONST(subfme, 0x07, -1LL, 1, 1, 0)
GEN_INT_ARITH_SUBF_CONST(subfmeo, 0x17, -1LL, 1, 1, 1)
/* subfze  subfze.  subfzeo  subfzeo.*/
GEN_INT_ARITH_SUBF_CONST(subfze, 0x06, 0, 1, 1, 0)
GEN_INT_ARITH_SUBF_CONST(subfzeo, 0x16, 0, 1, 1, 1)
B
bellard 已提交
1426 1427 1428
/* subfic */
GEN_HANDLER(subfic, 0x08, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
1429 1430
    /* Start with XER CA and OV disabled, the most likely case */
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
P
pbrook 已提交
1431
    TCGv t0 = tcg_temp_local_new();
1432 1433 1434 1435 1436 1437
    TCGv t1 = tcg_const_local_tl(SIMM(ctx->opcode));
    tcg_gen_sub_tl(t0, t1, cpu_gpr[rA(ctx->opcode)]);
    gen_op_arith_compute_ca(ctx, t0, t1, 1);
    tcg_temp_free(t1);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
    tcg_temp_free(t0);
B
bellard 已提交
1438 1439 1440
}

/***                            Integer logical                            ***/
1441 1442
#define GEN_LOGICAL2(name, tcg_op, opc, type)                                 \
GEN_HANDLER(name, 0x1F, 0x1C, opc, 0x00000000, type)                          \
B
bellard 已提交
1443
{                                                                             \
1444 1445
    tcg_op(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],                \
       cpu_gpr[rB(ctx->opcode)]);                                             \
1446
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
1447
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);                           \
B
bellard 已提交
1448 1449
}

1450
#define GEN_LOGICAL1(name, tcg_op, opc, type)                                 \
1451
GEN_HANDLER(name, 0x1F, 0x1A, opc, 0x00000000, type)                          \
B
bellard 已提交
1452
{                                                                             \
1453
    tcg_op(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);               \
1454
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
1455
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);                           \
B
bellard 已提交
1456 1457 1458
}

/* and & and. */
1459
GEN_LOGICAL2(and, tcg_gen_and_tl, 0x00, PPC_INTEGER);
B
bellard 已提交
1460
/* andc & andc. */
1461
GEN_LOGICAL2(andc, tcg_gen_andc_tl, 0x01, PPC_INTEGER);
B
bellard 已提交
1462
/* andi. */
1463
GEN_HANDLER2(andi_, "andi.", 0x1C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
B
bellard 已提交
1464
{
1465 1466
    tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], UIMM(ctx->opcode));
    gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
B
bellard 已提交
1467 1468
}
/* andis. */
1469
GEN_HANDLER2(andis_, "andis.", 0x1D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
B
bellard 已提交
1470
{
1471 1472
    tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], UIMM(ctx->opcode) << 16);
    gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
B
bellard 已提交
1473 1474
}
/* cntlzw */
1475 1476
GEN_HANDLER(cntlzw, 0x1F, 0x1A, 0x00, 0x00000000, PPC_INTEGER)
{
P
pbrook 已提交
1477
    gen_helper_cntlzw(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1478
    if (unlikely(Rc(ctx->opcode) != 0))
P
pbrook 已提交
1479
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1480
}
B
bellard 已提交
1481
/* eqv & eqv. */
1482
GEN_LOGICAL2(eqv, tcg_gen_eqv_tl, 0x08, PPC_INTEGER);
B
bellard 已提交
1483
/* extsb & extsb. */
1484
GEN_LOGICAL1(extsb, tcg_gen_ext8s_tl, 0x1D, PPC_INTEGER);
B
bellard 已提交
1485
/* extsh & extsh. */
1486
GEN_LOGICAL1(extsh, tcg_gen_ext16s_tl, 0x1C, PPC_INTEGER);
B
bellard 已提交
1487
/* nand & nand. */
1488
GEN_LOGICAL2(nand, tcg_gen_nand_tl, 0x0E, PPC_INTEGER);
B
bellard 已提交
1489
/* nor & nor. */
1490
GEN_LOGICAL2(nor, tcg_gen_nor_tl, 0x03, PPC_INTEGER);
B
bellard 已提交
1491
/* or & or. */
1492 1493
GEN_HANDLER(or, 0x1F, 0x1C, 0x0D, 0x00000000, PPC_INTEGER)
{
1494 1495 1496 1497 1498 1499 1500
    int rs, ra, rb;

    rs = rS(ctx->opcode);
    ra = rA(ctx->opcode);
    rb = rB(ctx->opcode);
    /* Optimisation for mr. ri case */
    if (rs != ra || rs != rb) {
1501 1502 1503 1504
        if (rs != rb)
            tcg_gen_or_tl(cpu_gpr[ra], cpu_gpr[rs], cpu_gpr[rb]);
        else
            tcg_gen_mov_tl(cpu_gpr[ra], cpu_gpr[rs]);
1505
        if (unlikely(Rc(ctx->opcode) != 0))
1506
            gen_set_Rc0(ctx, cpu_gpr[ra]);
1507
    } else if (unlikely(Rc(ctx->opcode) != 0)) {
1508
        gen_set_Rc0(ctx, cpu_gpr[rs]);
1509 1510
#if defined(TARGET_PPC64)
    } else {
1511 1512
        int prio = 0;

1513 1514 1515
        switch (rs) {
        case 1:
            /* Set process priority to low */
1516
            prio = 2;
1517 1518 1519
            break;
        case 6:
            /* Set process priority to medium-low */
1520
            prio = 3;
1521 1522 1523
            break;
        case 2:
            /* Set process priority to normal */
1524
            prio = 4;
1525
            break;
1526 1527 1528 1529
#if !defined(CONFIG_USER_ONLY)
        case 31:
            if (ctx->supervisor > 0) {
                /* Set process priority to very low */
1530
                prio = 1;
1531 1532 1533 1534 1535
            }
            break;
        case 5:
            if (ctx->supervisor > 0) {
                /* Set process priority to medium-hight */
1536
                prio = 5;
1537 1538 1539 1540 1541
            }
            break;
        case 3:
            if (ctx->supervisor > 0) {
                /* Set process priority to high */
1542
                prio = 6;
1543 1544 1545 1546 1547
            }
            break;
        case 7:
            if (ctx->supervisor > 1) {
                /* Set process priority to very high */
1548
                prio = 7;
1549 1550 1551
            }
            break;
#endif
1552 1553 1554 1555
        default:
            /* nop */
            break;
        }
1556
        if (prio) {
P
pbrook 已提交
1557
            TCGv t0 = tcg_temp_new();
1558 1559 1560 1561 1562
            tcg_gen_ld_tl(t0, cpu_env, offsetof(CPUState, spr[SPR_PPR]));
            tcg_gen_andi_tl(t0, t0, ~0x001C000000000000ULL);
            tcg_gen_ori_tl(t0, t0, ((uint64_t)prio) << 50);
            tcg_gen_st_tl(t0, cpu_env, offsetof(CPUState, spr[SPR_PPR]));
            tcg_temp_free(t0);
1563
        }
1564
#endif
1565 1566
    }
}
B
bellard 已提交
1567
/* orc & orc. */
1568
GEN_LOGICAL2(orc, tcg_gen_orc_tl, 0x0C, PPC_INTEGER);
B
bellard 已提交
1569
/* xor & xor. */
1570 1571 1572
GEN_HANDLER(xor, 0x1F, 0x1C, 0x09, 0x00000000, PPC_INTEGER)
{
    /* Optimisation for "set to zero" case */
1573
    if (rS(ctx->opcode) != rB(ctx->opcode))
A
aurel32 已提交
1574
        tcg_gen_xor_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
1575 1576
    else
        tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
1577
    if (unlikely(Rc(ctx->opcode) != 0))
1578
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1579
}
B
bellard 已提交
1580 1581 1582
/* ori */
GEN_HANDLER(ori, 0x18, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
1583
    target_ulong uimm = UIMM(ctx->opcode);
B
bellard 已提交
1584

1585 1586
    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
        /* NOP */
1587
        /* XXX: should handle special NOPs for POWER series */
1588
        return;
1589
    }
1590
    tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm);
B
bellard 已提交
1591 1592 1593 1594
}
/* oris */
GEN_HANDLER(oris, 0x19, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
1595
    target_ulong uimm = UIMM(ctx->opcode);
B
bellard 已提交
1596

1597 1598 1599
    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
        /* NOP */
        return;
1600
    }
1601
    tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm << 16);
B
bellard 已提交
1602 1603 1604 1605
}
/* xori */
GEN_HANDLER(xori, 0x1A, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
1606
    target_ulong uimm = UIMM(ctx->opcode);
1607 1608 1609 1610 1611

    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
        /* NOP */
        return;
    }
1612
    tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm);
B
bellard 已提交
1613 1614 1615 1616
}
/* xoris */
GEN_HANDLER(xoris, 0x1B, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
1617
    target_ulong uimm = UIMM(ctx->opcode);
1618 1619 1620 1621 1622

    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
        /* NOP */
        return;
    }
1623
    tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm << 16);
B
bellard 已提交
1624
}
1625
/* popcntb : PowerPC 2.03 specification */
1626
GEN_HANDLER(popcntb, 0x1F, 0x03, 0x03, 0x0000F801, PPC_POPCNTB)
1627 1628 1629
{
#if defined(TARGET_PPC64)
    if (ctx->sf_mode)
P
pbrook 已提交
1630
        gen_helper_popcntb_64(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1631 1632
    else
#endif
P
pbrook 已提交
1633
        gen_helper_popcntb(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1634 1635 1636 1637
}

#if defined(TARGET_PPC64)
/* extsw & extsw. */
1638
GEN_LOGICAL1(extsw, tcg_gen_ext32s_tl, 0x1E, PPC_64B);
1639
/* cntlzd */
1640 1641
GEN_HANDLER(cntlzd, 0x1F, 0x1A, 0x01, 0x00000000, PPC_64B)
{
P
pbrook 已提交
1642
    gen_helper_cntlzd(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1643 1644 1645
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
}
1646 1647
#endif

B
bellard 已提交
1648 1649 1650 1651
/***                             Integer rotate                            ***/
/* rlwimi & rlwimi. */
GEN_HANDLER(rlwimi, 0x14, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
1652
    uint32_t mb, me, sh;
B
bellard 已提交
1653 1654 1655

    mb = MB(ctx->opcode);
    me = ME(ctx->opcode);
1656
    sh = SH(ctx->opcode);
1657 1658 1659 1660
    if (likely(sh == 0 && mb == 0 && me == 31)) {
        tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
    } else {
        target_ulong mask;
P
pbrook 已提交
1661 1662
        TCGv t1;
        TCGv t0 = tcg_temp_new();
1663
#if defined(TARGET_PPC64)
P
pbrook 已提交
1664 1665 1666 1667 1668
        TCGv_i32 t2 = tcg_temp_new_i32();
        tcg_gen_trunc_i64_i32(t2, cpu_gpr[rS(ctx->opcode)]);
        tcg_gen_rotli_i32(t2, t2, sh);
        tcg_gen_extu_i32_i64(t0, t2);
        tcg_temp_free_i32(t2);
1669 1670 1671
#else
        tcg_gen_rotli_i32(t0, cpu_gpr[rS(ctx->opcode)], sh);
#endif
1672
#if defined(TARGET_PPC64)
1673 1674
        mb += 32;
        me += 32;
1675
#endif
1676
        mask = MASK(mb, me);
P
pbrook 已提交
1677
        t1 = tcg_temp_new();
1678 1679 1680 1681 1682 1683
        tcg_gen_andi_tl(t0, t0, mask);
        tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], ~mask);
        tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
        tcg_temp_free(t0);
        tcg_temp_free(t1);
    }
1684
    if (unlikely(Rc(ctx->opcode) != 0))
1685
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
B
bellard 已提交
1686 1687 1688 1689 1690
}
/* rlwinm & rlwinm. */
GEN_HANDLER(rlwinm, 0x15, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
    uint32_t mb, me, sh;
1691

B
bellard 已提交
1692 1693 1694
    sh = SH(ctx->opcode);
    mb = MB(ctx->opcode);
    me = ME(ctx->opcode);
1695 1696 1697 1698 1699

    if (likely(mb == 0 && me == (31 - sh))) {
        if (likely(sh == 0)) {
            tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
        } else {
P
pbrook 已提交
1700
            TCGv t0 = tcg_temp_new();
1701 1702 1703 1704
            tcg_gen_ext32u_tl(t0, cpu_gpr[rS(ctx->opcode)]);
            tcg_gen_shli_tl(t0, t0, sh);
            tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], t0);
            tcg_temp_free(t0);
B
bellard 已提交
1705
        }
1706
    } else if (likely(sh != 0 && me == 31 && sh == (32 - mb))) {
P
pbrook 已提交
1707
        TCGv t0 = tcg_temp_new();
1708 1709 1710 1711 1712
        tcg_gen_ext32u_tl(t0, cpu_gpr[rS(ctx->opcode)]);
        tcg_gen_shri_tl(t0, t0, mb);
        tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], t0);
        tcg_temp_free(t0);
    } else {
P
pbrook 已提交
1713
        TCGv t0 = tcg_temp_new();
1714
#if defined(TARGET_PPC64)
P
pbrook 已提交
1715
        TCGv_i32 t1 = tcg_temp_new_i32();
1716 1717 1718
        tcg_gen_trunc_i64_i32(t1, cpu_gpr[rS(ctx->opcode)]);
        tcg_gen_rotli_i32(t1, t1, sh);
        tcg_gen_extu_i32_i64(t0, t1);
P
pbrook 已提交
1719
        tcg_temp_free_i32(t1);
1720 1721 1722
#else
        tcg_gen_rotli_i32(t0, cpu_gpr[rS(ctx->opcode)], sh);
#endif
1723
#if defined(TARGET_PPC64)
1724 1725
        mb += 32;
        me += 32;
1726
#endif
1727 1728 1729
        tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
        tcg_temp_free(t0);
    }
1730
    if (unlikely(Rc(ctx->opcode) != 0))
1731
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
B
bellard 已提交
1732 1733 1734 1735 1736
}
/* rlwnm & rlwnm. */
GEN_HANDLER(rlwnm, 0x17, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
    uint32_t mb, me;
1737 1738
    TCGv t0;
#if defined(TARGET_PPC64)
P
pbrook 已提交
1739
    TCGv_i32 t1, t2;
1740
#endif
B
bellard 已提交
1741 1742 1743

    mb = MB(ctx->opcode);
    me = ME(ctx->opcode);
P
pbrook 已提交
1744
    t0 = tcg_temp_new();
1745
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1f);
1746
#if defined(TARGET_PPC64)
P
pbrook 已提交
1747 1748
    t1 = tcg_temp_new_i32();
    t2 = tcg_temp_new_i32();
1749 1750 1751 1752
    tcg_gen_trunc_i64_i32(t1, cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_trunc_i64_i32(t2, t0);
    tcg_gen_rotl_i32(t1, t1, t2);
    tcg_gen_extu_i32_i64(t0, t1);
P
pbrook 已提交
1753 1754
    tcg_temp_free_i32(t1);
    tcg_temp_free_i32(t2);
1755 1756 1757
#else
    tcg_gen_rotl_i32(t0, cpu_gpr[rS(ctx->opcode)], t0);
#endif
1758 1759 1760 1761 1762
    if (unlikely(mb != 0 || me != 31)) {
#if defined(TARGET_PPC64)
        mb += 32;
        me += 32;
#endif
1763
        tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
1764
    } else {
1765
        tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
B
bellard 已提交
1766
    }
1767
    tcg_temp_free(t0);
1768
    if (unlikely(Rc(ctx->opcode) != 0))
1769
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
B
bellard 已提交
1770 1771
}

1772 1773
#if defined(TARGET_PPC64)
#define GEN_PPC64_R2(name, opc1, opc2)                                        \
1774
GEN_HANDLER2(name##0, stringify(name), opc1, opc2, 0xFF, 0x00000000, PPC_64B) \
1775 1776 1777
{                                                                             \
    gen_##name(ctx, 0);                                                       \
}                                                                             \
1778 1779
GEN_HANDLER2(name##1, stringify(name), opc1, opc2 | 0x10, 0xFF, 0x00000000,   \
             PPC_64B)                                                         \
1780 1781 1782 1783
{                                                                             \
    gen_##name(ctx, 1);                                                       \
}
#define GEN_PPC64_R4(name, opc1, opc2)                                        \
1784
GEN_HANDLER2(name##0, stringify(name), opc1, opc2, 0xFF, 0x00000000, PPC_64B) \
1785 1786 1787
{                                                                             \
    gen_##name(ctx, 0, 0);                                                    \
}                                                                             \
1788 1789
GEN_HANDLER2(name##1, stringify(name), opc1, opc2 | 0x01, 0xFF, 0x00000000,   \
             PPC_64B)                                                         \
1790 1791 1792
{                                                                             \
    gen_##name(ctx, 0, 1);                                                    \
}                                                                             \
1793 1794
GEN_HANDLER2(name##2, stringify(name), opc1, opc2 | 0x10, 0xFF, 0x00000000,   \
             PPC_64B)                                                         \
1795 1796 1797
{                                                                             \
    gen_##name(ctx, 1, 0);                                                    \
}                                                                             \
1798 1799
GEN_HANDLER2(name##3, stringify(name), opc1, opc2 | 0x11, 0xFF, 0x00000000,   \
             PPC_64B)                                                         \
1800 1801 1802
{                                                                             \
    gen_##name(ctx, 1, 1);                                                    \
}
J
j_mayer 已提交
1803

1804 1805
static always_inline void gen_rldinm (DisasContext *ctx, uint32_t mb,
                                      uint32_t me, uint32_t sh)
J
j_mayer 已提交
1806
{
1807 1808 1809 1810 1811
    if (likely(sh != 0 && mb == 0 && me == (63 - sh))) {
        tcg_gen_shli_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], sh);
    } else if (likely(sh != 0 && me == 63 && sh == (64 - mb))) {
        tcg_gen_shri_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], mb);
    } else {
P
pbrook 已提交
1812
        TCGv t0 = tcg_temp_new();
1813
        tcg_gen_rotli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
1814
        if (likely(mb == 0 && me == 63)) {
1815
            tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
1816 1817
        } else {
            tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
J
j_mayer 已提交
1818
        }
1819
        tcg_temp_free(t0);
J
j_mayer 已提交
1820 1821
    }
    if (unlikely(Rc(ctx->opcode) != 0))
1822
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
J
j_mayer 已提交
1823
}
1824
/* rldicl - rldicl. */
1825
static always_inline void gen_rldicl (DisasContext *ctx, int mbn, int shn)
1826
{
J
j_mayer 已提交
1827
    uint32_t sh, mb;
1828

J
j_mayer 已提交
1829 1830
    sh = SH(ctx->opcode) | (shn << 5);
    mb = MB(ctx->opcode) | (mbn << 5);
J
j_mayer 已提交
1831
    gen_rldinm(ctx, mb, 63, sh);
1832
}
J
j_mayer 已提交
1833
GEN_PPC64_R4(rldicl, 0x1E, 0x00);
1834
/* rldicr - rldicr. */
1835
static always_inline void gen_rldicr (DisasContext *ctx, int men, int shn)
1836
{
J
j_mayer 已提交
1837
    uint32_t sh, me;
1838

J
j_mayer 已提交
1839 1840
    sh = SH(ctx->opcode) | (shn << 5);
    me = MB(ctx->opcode) | (men << 5);
J
j_mayer 已提交
1841
    gen_rldinm(ctx, 0, me, sh);
1842
}
J
j_mayer 已提交
1843
GEN_PPC64_R4(rldicr, 0x1E, 0x02);
1844
/* rldic - rldic. */
1845
static always_inline void gen_rldic (DisasContext *ctx, int mbn, int shn)
1846
{
J
j_mayer 已提交
1847
    uint32_t sh, mb;
1848

J
j_mayer 已提交
1849 1850
    sh = SH(ctx->opcode) | (shn << 5);
    mb = MB(ctx->opcode) | (mbn << 5);
J
j_mayer 已提交
1851 1852 1853 1854
    gen_rldinm(ctx, mb, 63 - sh, sh);
}
GEN_PPC64_R4(rldic, 0x1E, 0x04);

1855 1856
static always_inline void gen_rldnm (DisasContext *ctx, uint32_t mb,
                                     uint32_t me)
J
j_mayer 已提交
1857
{
1858
    TCGv t0;
1859 1860 1861

    mb = MB(ctx->opcode);
    me = ME(ctx->opcode);
P
pbrook 已提交
1862
    t0 = tcg_temp_new();
1863
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3f);
1864
    tcg_gen_rotl_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
J
j_mayer 已提交
1865
    if (unlikely(mb != 0 || me != 63)) {
1866 1867 1868 1869 1870
        tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
    } else {
        tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
    }
    tcg_temp_free(t0);
J
j_mayer 已提交
1871
    if (unlikely(Rc(ctx->opcode) != 0))
1872
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1873
}
J
j_mayer 已提交
1874

1875
/* rldcl - rldcl. */
1876
static always_inline void gen_rldcl (DisasContext *ctx, int mbn)
1877
{
J
j_mayer 已提交
1878
    uint32_t mb;
1879

J
j_mayer 已提交
1880
    mb = MB(ctx->opcode) | (mbn << 5);
J
j_mayer 已提交
1881
    gen_rldnm(ctx, mb, 63);
1882
}
1883
GEN_PPC64_R2(rldcl, 0x1E, 0x08);
1884
/* rldcr - rldcr. */
1885
static always_inline void gen_rldcr (DisasContext *ctx, int men)
1886
{
J
j_mayer 已提交
1887
    uint32_t me;
1888

J
j_mayer 已提交
1889
    me = MB(ctx->opcode) | (men << 5);
J
j_mayer 已提交
1890
    gen_rldnm(ctx, 0, me);
1891
}
1892
GEN_PPC64_R2(rldcr, 0x1E, 0x09);
1893
/* rldimi - rldimi. */
1894
static always_inline void gen_rldimi (DisasContext *ctx, int mbn, int shn)
1895
{
1896
    uint32_t sh, mb, me;
1897

J
j_mayer 已提交
1898 1899
    sh = SH(ctx->opcode) | (shn << 5);
    mb = MB(ctx->opcode) | (mbn << 5);
1900
    me = 63 - sh;
1901 1902 1903 1904 1905 1906
    if (unlikely(sh == 0 && mb == 0)) {
        tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
    } else {
        TCGv t0, t1;
        target_ulong mask;

P
pbrook 已提交
1907
        t0 = tcg_temp_new();
1908
        tcg_gen_rotli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
P
pbrook 已提交
1909
        t1 = tcg_temp_new();
1910 1911 1912 1913 1914 1915
        mask = MASK(mb, me);
        tcg_gen_andi_tl(t0, t0, mask);
        tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], ~mask);
        tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
        tcg_temp_free(t0);
        tcg_temp_free(t1);
J
j_mayer 已提交
1916 1917
    }
    if (unlikely(Rc(ctx->opcode) != 0))
1918
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1919
}
1920
GEN_PPC64_R4(rldimi, 0x1E, 0x06);
1921 1922
#endif

B
bellard 已提交
1923 1924
/***                             Integer shift                             ***/
/* slw & slw. */
1925 1926
GEN_HANDLER(slw, 0x1F, 0x18, 0x00, 0x00000000, PPC_INTEGER)
{
1927
    TCGv t0;
1928 1929 1930 1931
    int l1, l2;
    l1 = gen_new_label();
    l2 = gen_new_label();

P
pbrook 已提交
1932
    t0 = tcg_temp_local_new();
A
aurel32 已提交
1933 1934
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3f);
    tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0x20, l1);
1935 1936 1937
    tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
    tcg_gen_br(l2);
    gen_set_label(l1);
1938
    tcg_gen_shl_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], t0);
1939 1940
    tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    gen_set_label(l2);
1941
    tcg_temp_free(t0);
1942 1943 1944
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
}
B
bellard 已提交
1945
/* sraw & sraw. */
1946 1947
GEN_HANDLER(sraw, 0x1F, 0x18, 0x18, 0x00000000, PPC_INTEGER)
{
P
pbrook 已提交
1948 1949
    gen_helper_sraw(cpu_gpr[rA(ctx->opcode)],
                    cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
1950 1951 1952
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
}
B
bellard 已提交
1953 1954 1955
/* srawi & srawi. */
GEN_HANDLER(srawi, 0x1F, 0x18, 0x19, 0x00000000, PPC_INTEGER)
{
1956 1957 1958
    int sh = SH(ctx->opcode);
    if (sh != 0) {
        int l1, l2;
1959
        TCGv t0;
1960 1961
        l1 = gen_new_label();
        l2 = gen_new_label();
P
pbrook 已提交
1962
        t0 = tcg_temp_local_new();
1963 1964 1965 1966
        tcg_gen_ext32s_tl(t0, cpu_gpr[rS(ctx->opcode)]);
        tcg_gen_brcondi_tl(TCG_COND_GE, t0, 0, l1);
        tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1ULL << sh) - 1);
        tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
1967
        tcg_gen_ori_tl(cpu_xer, cpu_xer, 1 << XER_CA);
1968 1969
        tcg_gen_br(l2);
        gen_set_label(l1);
1970
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
1971
        gen_set_label(l2);
1972 1973 1974
        tcg_gen_ext32s_tl(t0, cpu_gpr[rS(ctx->opcode)]);
        tcg_gen_sari_tl(cpu_gpr[rA(ctx->opcode)], t0, sh);
        tcg_temp_free(t0);
1975 1976
    } else {
        tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1977
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
1978
    }
1979
    if (unlikely(Rc(ctx->opcode) != 0))
1980
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
B
bellard 已提交
1981 1982
}
/* srw & srw. */
1983 1984
GEN_HANDLER(srw, 0x1F, 0x18, 0x10, 0x00000000, PPC_INTEGER)
{
1985
    TCGv t0, t1;
1986 1987 1988
    int l1, l2;
    l1 = gen_new_label();
    l2 = gen_new_label();
1989

P
pbrook 已提交
1990
    t0 = tcg_temp_local_new();
A
aurel32 已提交
1991 1992
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3f);
    tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0x20, l1);
1993 1994 1995
    tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
    tcg_gen_br(l2);
    gen_set_label(l1);
P
pbrook 已提交
1996
    t1 = tcg_temp_new();
1997 1998 1999
    tcg_gen_ext32u_tl(t1, cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_shr_tl(cpu_gpr[rA(ctx->opcode)], t1, t0);
    tcg_temp_free(t1);
2000
    gen_set_label(l2);
2001
    tcg_temp_free(t0);
2002 2003 2004
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
}
2005 2006
#if defined(TARGET_PPC64)
/* sld & sld. */
2007 2008
GEN_HANDLER(sld, 0x1F, 0x1B, 0x00, 0x00000000, PPC_64B)
{
2009
    TCGv t0;
2010 2011 2012 2013
    int l1, l2;
    l1 = gen_new_label();
    l2 = gen_new_label();

P
pbrook 已提交
2014
    t0 = tcg_temp_local_new();
A
aurel32 已提交
2015 2016
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x7f);
    tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0x40, l1);
2017 2018 2019
    tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
    tcg_gen_br(l2);
    gen_set_label(l1);
2020
    tcg_gen_shl_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], t0);
2021
    gen_set_label(l2);
2022
    tcg_temp_free(t0);
2023 2024 2025
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
}
2026
/* srad & srad. */
2027 2028
GEN_HANDLER(srad, 0x1F, 0x1A, 0x18, 0x00000000, PPC_64B)
{
P
pbrook 已提交
2029 2030
    gen_helper_srad(cpu_gpr[rA(ctx->opcode)],
                    cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
2031 2032 2033
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
}
2034
/* sradi & sradi. */
2035
static always_inline void gen_sradi (DisasContext *ctx, int n)
2036
{
2037
    int sh = SH(ctx->opcode) + (n << 5);
2038
    if (sh != 0) {
2039
        int l1, l2;
2040
        TCGv t0;
2041 2042
        l1 = gen_new_label();
        l2 = gen_new_label();
P
pbrook 已提交
2043
        t0 = tcg_temp_local_new();
2044
        tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rS(ctx->opcode)], 0, l1);
2045 2046
        tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1ULL << sh) - 1);
        tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
2047
        tcg_gen_ori_tl(cpu_xer, cpu_xer, 1 << XER_CA);
2048 2049
        tcg_gen_br(l2);
        gen_set_label(l1);
2050
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
2051
        gen_set_label(l2);
2052
        tcg_temp_free(t0);
2053 2054 2055
        tcg_gen_sari_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], sh);
    } else {
        tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
2056
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
2057 2058
    }
    if (unlikely(Rc(ctx->opcode) != 0))
2059
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2060
}
2061
GEN_HANDLER2(sradi0, "sradi", 0x1F, 0x1A, 0x19, 0x00000000, PPC_64B)
2062 2063 2064
{
    gen_sradi(ctx, 0);
}
2065
GEN_HANDLER2(sradi1, "sradi", 0x1F, 0x1B, 0x19, 0x00000000, PPC_64B)
2066 2067 2068 2069
{
    gen_sradi(ctx, 1);
}
/* srd & srd. */
2070 2071
GEN_HANDLER(srd, 0x1F, 0x1B, 0x10, 0x00000000, PPC_64B)
{
2072
    TCGv t0;
2073 2074 2075 2076
    int l1, l2;
    l1 = gen_new_label();
    l2 = gen_new_label();

P
pbrook 已提交
2077
    t0 = tcg_temp_local_new();
A
aurel32 已提交
2078 2079
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x7f);
    tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0x40, l1);
2080 2081 2082
    tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
    tcg_gen_br(l2);
    gen_set_label(l1);
2083
    tcg_gen_shr_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], t0);
2084
    gen_set_label(l2);
2085
    tcg_temp_free(t0);
2086 2087 2088
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
}
2089
#endif
B
bellard 已提交
2090 2091

/***                       Floating-Point arithmetic                       ***/
2092
#define _GEN_FLOAT_ACB(name, op, op1, op2, isfloat, set_fprf, type)           \
2093
GEN_HANDLER(f##name, op1, op2, 0xFF, 0x00000000, type)                        \
2094
{                                                                             \
2095
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2096
        GEN_EXCP_NO_FP(ctx);                                                  \
B
bellard 已提交
2097 2098
        return;                                                               \
    }                                                                         \
A
aurel32 已提交
2099 2100 2101
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rA(ctx->opcode)]);                     \
    tcg_gen_mov_i64(cpu_FT[1], cpu_fpr[rC(ctx->opcode)]);                     \
    tcg_gen_mov_i64(cpu_FT[2], cpu_fpr[rB(ctx->opcode)]);                     \
2102
    gen_reset_fpstatus();                                                     \
2103 2104 2105 2106
    gen_op_f##op();                                                           \
    if (isfloat) {                                                            \
        gen_op_frsp();                                                        \
    }                                                                         \
A
aurel32 已提交
2107
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);                     \
2108
    gen_compute_fprf(set_fprf, Rc(ctx->opcode) != 0);                         \
2109 2110
}

2111 2112 2113
#define GEN_FLOAT_ACB(name, op2, set_fprf, type)                              \
_GEN_FLOAT_ACB(name, name, 0x3F, op2, 0, set_fprf, type);                     \
_GEN_FLOAT_ACB(name##s, name, 0x3B, op2, 1, set_fprf, type);
2114

2115 2116
#define _GEN_FLOAT_AB(name, op, op1, op2, inval, isfloat, set_fprf, type)     \
GEN_HANDLER(f##name, op1, op2, 0xFF, inval, type)                             \
2117
{                                                                             \
2118
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2119
        GEN_EXCP_NO_FP(ctx);                                                  \
B
bellard 已提交
2120 2121
        return;                                                               \
    }                                                                         \
A
aurel32 已提交
2122 2123
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rA(ctx->opcode)]);                     \
    tcg_gen_mov_i64(cpu_FT[1], cpu_fpr[rB(ctx->opcode)]);                     \
2124
    gen_reset_fpstatus();                                                     \
2125 2126 2127 2128
    gen_op_f##op();                                                           \
    if (isfloat) {                                                            \
        gen_op_frsp();                                                        \
    }                                                                         \
A
aurel32 已提交
2129
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);                     \
2130
    gen_compute_fprf(set_fprf, Rc(ctx->opcode) != 0);                         \
2131
}
2132 2133 2134
#define GEN_FLOAT_AB(name, op2, inval, set_fprf, type)                        \
_GEN_FLOAT_AB(name, name, 0x3F, op2, inval, 0, set_fprf, type);               \
_GEN_FLOAT_AB(name##s, name, 0x3B, op2, inval, 1, set_fprf, type);
2135

2136 2137
#define _GEN_FLOAT_AC(name, op, op1, op2, inval, isfloat, set_fprf, type)     \
GEN_HANDLER(f##name, op1, op2, 0xFF, inval, type)                             \
2138
{                                                                             \
2139
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2140
        GEN_EXCP_NO_FP(ctx);                                                  \
B
bellard 已提交
2141 2142
        return;                                                               \
    }                                                                         \
A
aurel32 已提交
2143 2144
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rA(ctx->opcode)]);                     \
    tcg_gen_mov_i64(cpu_FT[1], cpu_fpr[rC(ctx->opcode)]);                     \
2145
    gen_reset_fpstatus();                                                     \
2146 2147 2148 2149
    gen_op_f##op();                                                           \
    if (isfloat) {                                                            \
        gen_op_frsp();                                                        \
    }                                                                         \
A
aurel32 已提交
2150
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);                     \
2151
    gen_compute_fprf(set_fprf, Rc(ctx->opcode) != 0);                         \
2152
}
2153 2154 2155
#define GEN_FLOAT_AC(name, op2, inval, set_fprf, type)                        \
_GEN_FLOAT_AC(name, name, 0x3F, op2, inval, 0, set_fprf, type);               \
_GEN_FLOAT_AC(name##s, name, 0x3B, op2, inval, 1, set_fprf, type);
2156

2157
#define GEN_FLOAT_B(name, op2, op3, set_fprf, type)                           \
2158
GEN_HANDLER(f##name, 0x3F, op2, op3, 0x001F0000, type)                        \
2159
{                                                                             \
2160
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2161
        GEN_EXCP_NO_FP(ctx);                                                  \
B
bellard 已提交
2162 2163
        return;                                                               \
    }                                                                         \
A
aurel32 已提交
2164
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rB(ctx->opcode)]);                     \
2165
    gen_reset_fpstatus();                                                     \
2166
    gen_op_f##name();                                                         \
A
aurel32 已提交
2167
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);                     \
2168
    gen_compute_fprf(set_fprf, Rc(ctx->opcode) != 0);                         \
B
bellard 已提交
2169 2170
}

2171
#define GEN_FLOAT_BS(name, op1, op2, set_fprf, type)                          \
2172
GEN_HANDLER(f##name, op1, op2, 0xFF, 0x001F07C0, type)                        \
2173
{                                                                             \
2174
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2175
        GEN_EXCP_NO_FP(ctx);                                                  \
B
bellard 已提交
2176 2177
        return;                                                               \
    }                                                                         \
A
aurel32 已提交
2178
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rB(ctx->opcode)]);                     \
2179
    gen_reset_fpstatus();                                                     \
2180
    gen_op_f##name();                                                         \
A
aurel32 已提交
2181
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);                     \
2182
    gen_compute_fprf(set_fprf, Rc(ctx->opcode) != 0);                         \
B
bellard 已提交
2183 2184
}

2185
/* fadd - fadds */
2186
GEN_FLOAT_AB(add, 0x15, 0x000007C0, 1, PPC_FLOAT);
2187
/* fdiv - fdivs */
2188
GEN_FLOAT_AB(div, 0x12, 0x000007C0, 1, PPC_FLOAT);
2189
/* fmul - fmuls */
2190
GEN_FLOAT_AC(mul, 0x19, 0x0000F800, 1, PPC_FLOAT);
B
bellard 已提交
2191

2192
/* fre */
2193
GEN_FLOAT_BS(re, 0x3F, 0x18, 1, PPC_FLOAT_EXT);
2194

2195
/* fres */
2196
GEN_FLOAT_BS(res, 0x3B, 0x18, 1, PPC_FLOAT_FRES);
B
bellard 已提交
2197

2198
/* frsqrte */
2199 2200 2201 2202 2203 2204 2205 2206
GEN_FLOAT_BS(rsqrte, 0x3F, 0x1A, 1, PPC_FLOAT_FRSQRTE);

/* frsqrtes */
static always_inline void gen_op_frsqrtes (void)
{
    gen_op_frsqrte();
    gen_op_frsp();
}
2207
GEN_FLOAT_BS(rsqrtes, 0x3B, 0x1A, 1, PPC_FLOAT_FRSQRTES);
B
bellard 已提交
2208

2209
/* fsel */
2210
_GEN_FLOAT_ACB(sel, sel, 0x3F, 0x17, 0, 0, PPC_FLOAT_FSEL);
2211
/* fsub - fsubs */
2212
GEN_FLOAT_AB(sub, 0x14, 0x000007C0, 1, PPC_FLOAT);
B
bellard 已提交
2213 2214
/* Optional: */
/* fsqrt */
2215
GEN_HANDLER(fsqrt, 0x3F, 0x16, 0xFF, 0x001F07C0, PPC_FLOAT_FSQRT)
2216
{
2217
    if (unlikely(!ctx->fpu_enabled)) {
2218
        GEN_EXCP_NO_FP(ctx);
2219 2220
        return;
    }
A
aurel32 已提交
2221
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rB(ctx->opcode)]);
2222
    gen_reset_fpstatus();
2223
    gen_op_fsqrt();
A
aurel32 已提交
2224
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);
2225
    gen_compute_fprf(1, Rc(ctx->opcode) != 0);
2226
}
B
bellard 已提交
2227

2228
GEN_HANDLER(fsqrts, 0x3B, 0x16, 0xFF, 0x001F07C0, PPC_FLOAT_FSQRT)
B
bellard 已提交
2229
{
2230
    if (unlikely(!ctx->fpu_enabled)) {
2231
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2232 2233
        return;
    }
A
aurel32 已提交
2234
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rB(ctx->opcode)]);
2235
    gen_reset_fpstatus();
2236 2237
    gen_op_fsqrt();
    gen_op_frsp();
A
aurel32 已提交
2238
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);
2239
    gen_compute_fprf(1, Rc(ctx->opcode) != 0);
B
bellard 已提交
2240 2241 2242
}

/***                     Floating-Point multiply-and-add                   ***/
2243
/* fmadd - fmadds */
2244
GEN_FLOAT_ACB(madd, 0x1D, 1, PPC_FLOAT);
2245
/* fmsub - fmsubs */
2246
GEN_FLOAT_ACB(msub, 0x1C, 1, PPC_FLOAT);
2247
/* fnmadd - fnmadds */
2248
GEN_FLOAT_ACB(nmadd, 0x1F, 1, PPC_FLOAT);
2249
/* fnmsub - fnmsubs */
2250
GEN_FLOAT_ACB(nmsub, 0x1E, 1, PPC_FLOAT);
B
bellard 已提交
2251 2252 2253

/***                     Floating-Point round & convert                    ***/
/* fctiw */
2254
GEN_FLOAT_B(ctiw, 0x0E, 0x00, 0, PPC_FLOAT);
B
bellard 已提交
2255
/* fctiwz */
2256
GEN_FLOAT_B(ctiwz, 0x0F, 0x00, 0, PPC_FLOAT);
B
bellard 已提交
2257
/* frsp */
2258
GEN_FLOAT_B(rsp, 0x0C, 0x00, 1, PPC_FLOAT);
J
j_mayer 已提交
2259 2260
#if defined(TARGET_PPC64)
/* fcfid */
2261
GEN_FLOAT_B(cfid, 0x0E, 0x1A, 1, PPC_64B);
J
j_mayer 已提交
2262
/* fctid */
2263
GEN_FLOAT_B(ctid, 0x0E, 0x19, 0, PPC_64B);
J
j_mayer 已提交
2264
/* fctidz */
2265
GEN_FLOAT_B(ctidz, 0x0F, 0x19, 0, PPC_64B);
J
j_mayer 已提交
2266
#endif
B
bellard 已提交
2267

2268
/* frin */
2269
GEN_FLOAT_B(rin, 0x08, 0x0C, 1, PPC_FLOAT_EXT);
2270
/* friz */
2271
GEN_FLOAT_B(riz, 0x08, 0x0D, 1, PPC_FLOAT_EXT);
2272
/* frip */
2273
GEN_FLOAT_B(rip, 0x08, 0x0E, 1, PPC_FLOAT_EXT);
2274
/* frim */
2275
GEN_FLOAT_B(rim, 0x08, 0x0F, 1, PPC_FLOAT_EXT);
2276

B
bellard 已提交
2277 2278
/***                         Floating-Point compare                        ***/
/* fcmpo */
2279
GEN_HANDLER(fcmpo, 0x3F, 0x00, 0x01, 0x00600001, PPC_FLOAT)
B
bellard 已提交
2280
{
2281
    if (unlikely(!ctx->fpu_enabled)) {
2282
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2283 2284
        return;
    }
A
aurel32 已提交
2285 2286
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rA(ctx->opcode)]);
    tcg_gen_mov_i64(cpu_FT[1], cpu_fpr[rB(ctx->opcode)]);
2287
    gen_reset_fpstatus();
P
pbrook 已提交
2288
    gen_helper_fcmpo(cpu_crf[crfD(ctx->opcode)]);
2289
    gen_op_float_check_status();
B
bellard 已提交
2290 2291 2292
}

/* fcmpu */
2293
GEN_HANDLER(fcmpu, 0x3F, 0x00, 0x00, 0x00600001, PPC_FLOAT)
B
bellard 已提交
2294
{
2295
    if (unlikely(!ctx->fpu_enabled)) {
2296
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2297 2298
        return;
    }
A
aurel32 已提交
2299 2300
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rA(ctx->opcode)]);
    tcg_gen_mov_i64(cpu_FT[1], cpu_fpr[rB(ctx->opcode)]);
2301
    gen_reset_fpstatus();
P
pbrook 已提交
2302
    gen_helper_fcmpu(cpu_crf[crfD(ctx->opcode)]);
2303
    gen_op_float_check_status();
B
bellard 已提交
2304 2305
}

2306 2307
/***                         Floating-point move                           ***/
/* fabs */
2308 2309
/* XXX: beware that fabs never checks for NaNs nor update FPSCR */
GEN_FLOAT_B(abs, 0x08, 0x08, 0, PPC_FLOAT);
2310 2311

/* fmr  - fmr. */
2312
/* XXX: beware that fmr never checks for NaNs nor update FPSCR */
2313 2314
GEN_HANDLER(fmr, 0x3F, 0x08, 0x02, 0x001F0000, PPC_FLOAT)
{
2315
    if (unlikely(!ctx->fpu_enabled)) {
2316
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2317 2318
        return;
    }
A
aurel32 已提交
2319 2320
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rB(ctx->opcode)]);
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);
2321
    gen_compute_fprf(0, Rc(ctx->opcode) != 0);
2322 2323 2324
}

/* fnabs */
2325 2326
/* XXX: beware that fnabs never checks for NaNs nor update FPSCR */
GEN_FLOAT_B(nabs, 0x08, 0x04, 0, PPC_FLOAT);
2327
/* fneg */
2328 2329
/* XXX: beware that fneg never checks for NaNs nor update FPSCR */
GEN_FLOAT_B(neg, 0x08, 0x01, 0, PPC_FLOAT);
2330

B
bellard 已提交
2331 2332 2333 2334
/***                  Floating-Point status & ctrl register                ***/
/* mcrfs */
GEN_HANDLER(mcrfs, 0x3F, 0x00, 0x02, 0x0063F801, PPC_FLOAT)
{
2335 2336
    int bfa;

2337
    if (unlikely(!ctx->fpu_enabled)) {
2338
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2339 2340
        return;
    }
2341 2342
    gen_optimize_fprf();
    bfa = 4 * (7 - crfS(ctx->opcode));
2343 2344
    tcg_gen_shri_i32(cpu_crf[crfD(ctx->opcode)], cpu_fpscr, bfa);
    tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)], 0xf);
2345
    gen_op_fpscr_resetbit(~(0xF << bfa));
B
bellard 已提交
2346 2347 2348 2349 2350
}

/* mffs */
GEN_HANDLER(mffs, 0x3F, 0x07, 0x12, 0x001FF800, PPC_FLOAT)
{
2351
    if (unlikely(!ctx->fpu_enabled)) {
2352
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2353 2354
        return;
    }
2355 2356 2357
    gen_optimize_fprf();
    gen_reset_fpstatus();
    gen_op_load_fpscr_FT0();
A
aurel32 已提交
2358
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);
2359
    gen_compute_fprf(0, Rc(ctx->opcode) != 0);
B
bellard 已提交
2360 2361 2362 2363 2364
}

/* mtfsb0 */
GEN_HANDLER(mtfsb0, 0x3F, 0x06, 0x02, 0x001FF800, PPC_FLOAT)
{
B
bellard 已提交
2365
    uint8_t crb;
2366

2367
    if (unlikely(!ctx->fpu_enabled)) {
2368
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2369 2370
        return;
    }
2371 2372 2373 2374 2375 2376
    crb = 32 - (crbD(ctx->opcode) >> 2);
    gen_optimize_fprf();
    gen_reset_fpstatus();
    if (likely(crb != 30 && crb != 29))
        gen_op_fpscr_resetbit(~(1 << crb));
    if (unlikely(Rc(ctx->opcode) != 0)) {
2377
        tcg_gen_shri_i32(cpu_crf[1], cpu_fpscr, FPSCR_OX);
2378
    }
B
bellard 已提交
2379 2380 2381 2382 2383
}

/* mtfsb1 */
GEN_HANDLER(mtfsb1, 0x3F, 0x06, 0x01, 0x001FF800, PPC_FLOAT)
{
B
bellard 已提交
2384
    uint8_t crb;
2385

2386
    if (unlikely(!ctx->fpu_enabled)) {
2387
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2388 2389
        return;
    }
2390 2391 2392 2393 2394 2395 2396
    crb = 32 - (crbD(ctx->opcode) >> 2);
    gen_optimize_fprf();
    gen_reset_fpstatus();
    /* XXX: we pretend we can only do IEEE floating-point computations */
    if (likely(crb != FPSCR_FEX && crb != FPSCR_VX && crb != FPSCR_NI))
        gen_op_fpscr_setbit(crb);
    if (unlikely(Rc(ctx->opcode) != 0)) {
2397
        tcg_gen_shri_i32(cpu_crf[1], cpu_fpscr, FPSCR_OX);
2398 2399 2400
    }
    /* We can raise a differed exception */
    gen_op_float_check_status();
B
bellard 已提交
2401 2402 2403 2404 2405
}

/* mtfsf */
GEN_HANDLER(mtfsf, 0x3F, 0x07, 0x16, 0x02010000, PPC_FLOAT)
{
2406
    if (unlikely(!ctx->fpu_enabled)) {
2407
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2408 2409
        return;
    }
2410
    gen_optimize_fprf();
A
aurel32 已提交
2411
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rB(ctx->opcode)]);
2412
    gen_reset_fpstatus();
2413
    gen_op_store_fpscr(FM(ctx->opcode));
2414
    if (unlikely(Rc(ctx->opcode) != 0)) {
2415
        tcg_gen_shri_i32(cpu_crf[1], cpu_fpscr, FPSCR_OX);
2416 2417 2418
    }
    /* We can raise a differed exception */
    gen_op_float_check_status();
B
bellard 已提交
2419 2420 2421 2422 2423
}

/* mtfsfi */
GEN_HANDLER(mtfsfi, 0x3F, 0x06, 0x04, 0x006f0800, PPC_FLOAT)
{
2424 2425
    int bf, sh;

2426
    if (unlikely(!ctx->fpu_enabled)) {
2427
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2428 2429
        return;
    }
2430 2431 2432
    bf = crbD(ctx->opcode) >> 2;
    sh = 7 - bf;
    gen_optimize_fprf();
2433
    tcg_gen_movi_i64(cpu_FT[0], FPIMM(ctx->opcode) << (4 * sh));
2434 2435 2436
    gen_reset_fpstatus();
    gen_op_store_fpscr(1 << sh);
    if (unlikely(Rc(ctx->opcode) != 0)) {
2437
        tcg_gen_shri_i32(cpu_crf[1], cpu_fpscr, FPSCR_OX);
2438 2439 2440
    }
    /* We can raise a differed exception */
    gen_op_float_check_status();
B
bellard 已提交
2441 2442
}

2443 2444
/***                           Addressing modes                            ***/
/* Register indirect with immediate index : EA = (rA|0) + SIMM */
2445 2446
static always_inline void gen_addr_imm_index (TCGv EA,
                                              DisasContext *ctx,
2447
                                              target_long maskl)
2448 2449 2450
{
    target_long simm = SIMM(ctx->opcode);

2451
    simm &= ~maskl;
2452 2453 2454 2455 2456 2457
    if (rA(ctx->opcode) == 0)
        tcg_gen_movi_tl(EA, simm);
    else if (likely(simm != 0))
        tcg_gen_addi_tl(EA, cpu_gpr[rA(ctx->opcode)], simm);
    else
        tcg_gen_mov_tl(EA, cpu_gpr[rA(ctx->opcode)]);
2458 2459
}

2460 2461
static always_inline void gen_addr_reg_index (TCGv EA,
                                              DisasContext *ctx)
2462
{
2463 2464 2465 2466
    if (rA(ctx->opcode) == 0)
        tcg_gen_mov_tl(EA, cpu_gpr[rB(ctx->opcode)]);
    else
        tcg_gen_add_tl(EA, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
2467 2468
}

2469 2470
static always_inline void gen_addr_register (TCGv EA,
                                             DisasContext *ctx)
2471
{
2472 2473 2474 2475
    if (rA(ctx->opcode) == 0)
        tcg_gen_movi_tl(EA, 0);
    else
        tcg_gen_mov_tl(EA, cpu_gpr[rA(ctx->opcode)]);
2476 2477
}

2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488
#if defined(TARGET_PPC64)
#define _GEN_MEM_FUNCS(name, mode)                                            \
    &gen_op_##name##_##mode,                                                  \
    &gen_op_##name##_le_##mode,                                               \
    &gen_op_##name##_64_##mode,                                               \
    &gen_op_##name##_le_64_##mode
#else
#define _GEN_MEM_FUNCS(name, mode)                                            \
    &gen_op_##name##_##mode,                                                  \
    &gen_op_##name##_le_##mode
#endif
2489
#if defined(CONFIG_USER_ONLY)
2490
#if defined(TARGET_PPC64)
2491
#define NB_MEM_FUNCS 4
2492
#else
2493
#define NB_MEM_FUNCS 2
2494
#endif
2495 2496
#define GEN_MEM_FUNCS(name)                                                   \
    _GEN_MEM_FUNCS(name, raw)
2497
#else
2498
#if defined(TARGET_PPC64)
2499
#define NB_MEM_FUNCS 12
2500
#else
2501
#define NB_MEM_FUNCS 6
2502
#endif
2503 2504 2505 2506 2507 2508 2509 2510
#define GEN_MEM_FUNCS(name)                                                   \
    _GEN_MEM_FUNCS(name, user),                                               \
    _GEN_MEM_FUNCS(name, kernel),                                             \
    _GEN_MEM_FUNCS(name, hypv)
#endif

/***                             Integer load                              ***/
#define op_ldst(name)        (*gen_op_##name[ctx->mem_idx])()
2511
#define OP_LD_TABLE(width)                                                    \
2512 2513
static GenOpFunc *gen_op_l##width[NB_MEM_FUNCS] = {                           \
    GEN_MEM_FUNCS(l##width),                                                  \
2514 2515
};
#define OP_ST_TABLE(width)                                                    \
2516 2517
static GenOpFunc *gen_op_st##width[NB_MEM_FUNCS] = {                          \
    GEN_MEM_FUNCS(st##width),                                                 \
2518
};
2519

A
aurel32 已提交
2520 2521 2522 2523 2524 2525 2526 2527

#if defined(TARGET_PPC64)
#define GEN_QEMU_LD_PPC64(width)                                                 \
static always_inline void gen_qemu_ld##width##_ppc64(TCGv t0, TCGv t1, int flags)\
{                                                                                \
    if (likely(flags & 2))                                                       \
        tcg_gen_qemu_ld##width(t0, t1, flags >> 2);                              \
    else {                                                                       \
P
pbrook 已提交
2528
        TCGv addr = tcg_temp_new();                                   \
A
aurel32 已提交
2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547
        tcg_gen_ext32u_tl(addr, t1);                                             \
        tcg_gen_qemu_ld##width(t0, addr, flags >> 2);                            \
        tcg_temp_free(addr);                                                     \
    }                                                                            \
}
GEN_QEMU_LD_PPC64(8u)
GEN_QEMU_LD_PPC64(8s)
GEN_QEMU_LD_PPC64(16u)
GEN_QEMU_LD_PPC64(16s)
GEN_QEMU_LD_PPC64(32u)
GEN_QEMU_LD_PPC64(32s)
GEN_QEMU_LD_PPC64(64)

#define GEN_QEMU_ST_PPC64(width)                                                 \
static always_inline void gen_qemu_st##width##_ppc64(TCGv t0, TCGv t1, int flags)\
{                                                                                \
    if (likely(flags & 2))                                                       \
        tcg_gen_qemu_st##width(t0, t1, flags >> 2);                              \
    else {                                                                       \
P
pbrook 已提交
2548
        TCGv addr = tcg_temp_new();                                   \
A
aurel32 已提交
2549 2550 2551 2552 2553 2554 2555 2556 2557 2558
        tcg_gen_ext32u_tl(addr, t1);                                             \
        tcg_gen_qemu_st##width(t0, addr, flags >> 2);                            \
        tcg_temp_free(addr);                                                     \
    }                                                                            \
}
GEN_QEMU_ST_PPC64(8)
GEN_QEMU_ST_PPC64(16)
GEN_QEMU_ST_PPC64(32)
GEN_QEMU_ST_PPC64(64)

2559
static always_inline void gen_qemu_ld8u(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2560
{
2561
    gen_qemu_ld8u_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2562 2563
}

2564
static always_inline void gen_qemu_ld8s(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2565
{
2566
    gen_qemu_ld8s_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2567 2568
}

2569
static always_inline void gen_qemu_ld16u(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2570 2571
{
    if (unlikely(flags & 1)) {
P
pbrook 已提交
2572
        TCGv_i32 t0;
2573
        gen_qemu_ld16u_ppc64(arg0, arg1, flags);
P
pbrook 已提交
2574
        t0 = tcg_temp_new_i32();
2575 2576 2577
        tcg_gen_trunc_tl_i32(t0, arg0);
        tcg_gen_bswap16_i32(t0, t0);
        tcg_gen_extu_i32_tl(arg0, t0);
P
pbrook 已提交
2578
        tcg_temp_free_i32(t0);
A
aurel32 已提交
2579
    } else
2580
        gen_qemu_ld16u_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2581 2582
}

2583
static always_inline void gen_qemu_ld16s(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2584 2585
{
    if (unlikely(flags & 1)) {
P
pbrook 已提交
2586
        TCGv_i32 t0;
2587
        gen_qemu_ld16u_ppc64(arg0, arg1, flags);
P
pbrook 已提交
2588
        t0 = tcg_temp_new_i32();
2589 2590 2591 2592
        tcg_gen_trunc_tl_i32(t0, arg0);
        tcg_gen_bswap16_i32(t0, t0);
        tcg_gen_extu_i32_tl(arg0, t0);
        tcg_gen_ext16s_tl(arg0, arg0);
P
pbrook 已提交
2593
        tcg_temp_free_i32(t0);
A
aurel32 已提交
2594
    } else
2595
        gen_qemu_ld16s_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2596 2597
}

2598
static always_inline void gen_qemu_ld32u(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2599 2600
{
    if (unlikely(flags & 1)) {
P
pbrook 已提交
2601
        TCGv_i32 t0;
2602
        gen_qemu_ld32u_ppc64(arg0, arg1, flags);
P
pbrook 已提交
2603
        t0 = tcg_temp_new_i32();
2604 2605 2606
        tcg_gen_trunc_tl_i32(t0, arg0);
        tcg_gen_bswap_i32(t0, t0);
        tcg_gen_extu_i32_tl(arg0, t0);
P
pbrook 已提交
2607
        tcg_temp_free_i32(t0);
A
aurel32 已提交
2608
    } else
2609
        gen_qemu_ld32u_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2610 2611
}

2612
static always_inline void gen_qemu_ld32s(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2613 2614
{
    if (unlikely(flags & 1)) {
P
pbrook 已提交
2615
        TCGv_i32 t0;
2616
        gen_qemu_ld32u_ppc64(arg0, arg1, flags);
P
pbrook 已提交
2617
        t0 = tcg_temp_new_i32();
2618 2619 2620
        tcg_gen_trunc_tl_i32(t0, arg0);
        tcg_gen_bswap_i32(t0, t0);
        tcg_gen_ext_i32_tl(arg0, t0);
P
pbrook 已提交
2621
        tcg_temp_free_i32(t0);
A
aurel32 已提交
2622
    } else
2623
        gen_qemu_ld32s_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2624 2625
}

2626
static always_inline void gen_qemu_ld64(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2627
{
2628
    gen_qemu_ld64_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2629
    if (unlikely(flags & 1))
2630
        tcg_gen_bswap_i64(arg0, arg0);
A
aurel32 已提交
2631 2632
}

2633
static always_inline void gen_qemu_st8(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2634
{
2635
    gen_qemu_st8_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2636 2637
}

2638
static always_inline void gen_qemu_st16(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2639 2640
{
    if (unlikely(flags & 1)) {
P
pbrook 已提交
2641 2642 2643
        TCGv_i32 t0;
        TCGv_i64 t1;
        t0 = tcg_temp_new_i32();
2644 2645 2646
        tcg_gen_trunc_tl_i32(t0, arg0);
        tcg_gen_ext16u_i32(t0, t0);
        tcg_gen_bswap16_i32(t0, t0);
P
pbrook 已提交
2647
        t1 = tcg_temp_new_i64();
2648
        tcg_gen_extu_i32_tl(t1, t0);
P
pbrook 已提交
2649
        tcg_temp_free_i32(t0);
2650
        gen_qemu_st16_ppc64(t1, arg1, flags);
P
pbrook 已提交
2651
        tcg_temp_free_i64(t1);
A
aurel32 已提交
2652
    } else
2653
        gen_qemu_st16_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2654 2655
}

2656
static always_inline void gen_qemu_st32(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2657 2658
{
    if (unlikely(flags & 1)) {
P
pbrook 已提交
2659 2660 2661
        TCGv_i32 t0;
        TCGv_i64 t1;
        t0 = tcg_temp_new_i32();
2662 2663
        tcg_gen_trunc_tl_i32(t0, arg0);
        tcg_gen_bswap_i32(t0, t0);
P
pbrook 已提交
2664
        t1 = tcg_temp_new_i64();
2665
        tcg_gen_extu_i32_tl(t1, t0);
P
pbrook 已提交
2666
        tcg_temp_free_i32(t0);
2667
        gen_qemu_st32_ppc64(t1, arg1, flags);
P
pbrook 已提交
2668
        tcg_temp_free_i64(t1);
A
aurel32 已提交
2669
    } else
2670
        gen_qemu_st32_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2671 2672
}

2673
static always_inline void gen_qemu_st64(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2674 2675
{
    if (unlikely(flags & 1)) {
P
pbrook 已提交
2676
        TCGv_i64 t0 = tcg_temp_new_i64();
2677 2678
        tcg_gen_bswap_i64(t0, arg0);
        gen_qemu_st64_ppc64(t0, arg1, flags);
P
pbrook 已提交
2679
        tcg_temp_free_i64(t0);
A
aurel32 已提交
2680
    } else
2681
        gen_qemu_st64_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2682 2683 2684 2685 2686
}


#else /* defined(TARGET_PPC64) */
#define GEN_QEMU_LD_PPC32(width)                                                 \
2687
static always_inline void gen_qemu_ld##width##_ppc32(TCGv arg0, TCGv arg1, int flags)\
A
aurel32 已提交
2688
{                                                                                \
2689
    tcg_gen_qemu_ld##width(arg0, arg1, flags >> 1);                                  \
A
aurel32 已提交
2690 2691 2692 2693 2694 2695 2696 2697 2698
}
GEN_QEMU_LD_PPC32(8u)
GEN_QEMU_LD_PPC32(8s)
GEN_QEMU_LD_PPC32(16u)
GEN_QEMU_LD_PPC32(16s)
GEN_QEMU_LD_PPC32(32u)
GEN_QEMU_LD_PPC32(32s)

#define GEN_QEMU_ST_PPC32(width)                                                 \
2699
static always_inline void gen_qemu_st##width##_ppc32(TCGv arg0, TCGv arg1, int flags)\
A
aurel32 已提交
2700
{                                                                                \
2701
    tcg_gen_qemu_st##width(arg0, arg1, flags >> 1);                                  \
A
aurel32 已提交
2702 2703 2704 2705 2706
}
GEN_QEMU_ST_PPC32(8)
GEN_QEMU_ST_PPC32(16)
GEN_QEMU_ST_PPC32(32)

2707
static always_inline void gen_qemu_ld8u(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2708
{
2709
    gen_qemu_ld8u_ppc32(arg0, arg1, flags >> 1);
A
aurel32 已提交
2710 2711
}

2712
static always_inline void gen_qemu_ld8s(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2713
{
2714
    gen_qemu_ld8s_ppc32(arg0, arg1, flags >> 1);
A
aurel32 已提交
2715 2716
}

2717
static always_inline void gen_qemu_ld16u(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2718
{
2719
    gen_qemu_ld16u_ppc32(arg0, arg1, flags >> 1);
A
aurel32 已提交
2720
    if (unlikely(flags & 1))
2721
        tcg_gen_bswap16_i32(arg0, arg0);
A
aurel32 已提交
2722 2723
}

2724
static always_inline void gen_qemu_ld16s(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2725 2726
{
    if (unlikely(flags & 1)) {
2727 2728 2729
        gen_qemu_ld16u_ppc32(arg0, arg1, flags);
        tcg_gen_bswap16_i32(arg0, arg0);
        tcg_gen_ext16s_i32(arg0, arg0);
A
aurel32 已提交
2730
    } else
2731
        gen_qemu_ld16s_ppc32(arg0, arg1, flags);
A
aurel32 已提交
2732 2733
}

2734
static always_inline void gen_qemu_ld32u(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2735
{
2736
    gen_qemu_ld32u_ppc32(arg0, arg1, flags);
A
aurel32 已提交
2737
    if (unlikely(flags & 1))
2738
        tcg_gen_bswap_i32(arg0, arg0);
A
aurel32 已提交
2739 2740
}

2741
static always_inline void gen_qemu_st8(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2742
{
2743
    gen_qemu_st8_ppc32(arg0, arg1, flags);
A
aurel32 已提交
2744 2745
}

2746
static always_inline void gen_qemu_st16(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2747 2748
{
    if (unlikely(flags & 1)) {
P
pbrook 已提交
2749
        TCGv_i32 temp = tcg_temp_new_i32();
2750
        tcg_gen_ext16u_i32(temp, arg0);
A
aurel32 已提交
2751
        tcg_gen_bswap16_i32(temp, temp);
2752
        gen_qemu_st16_ppc32(temp, arg1, flags);
P
pbrook 已提交
2753
        tcg_temp_free_i32(temp);
A
aurel32 已提交
2754
    } else
2755
        gen_qemu_st16_ppc32(arg0, arg1, flags);
A
aurel32 已提交
2756 2757
}

2758
static always_inline void gen_qemu_st32(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2759 2760
{
    if (unlikely(flags & 1)) {
P
pbrook 已提交
2761
        TCGv_i32 temp = tcg_temp_new_i32();
2762
        tcg_gen_bswap_i32(temp, arg0);
2763
        gen_qemu_st32_ppc32(temp, arg1, flags);
P
pbrook 已提交
2764
        tcg_temp_free_i32(temp);
A
aurel32 已提交
2765
    } else
2766
        gen_qemu_st32_ppc32(arg0, arg1, flags);
A
aurel32 已提交
2767 2768 2769 2770
}

#endif

2771 2772
#define GEN_LD(width, opc, type)                                              \
GEN_HANDLER(l##width, opc, 0xFF, 0xFF, 0x00000000, type)                      \
B
bellard 已提交
2773
{                                                                             \
P
pbrook 已提交
2774
    TCGv EA = tcg_temp_new();                                      \
A
aurel32 已提交
2775 2776 2777
    gen_addr_imm_index(EA, ctx, 0);                                           \
    gen_qemu_ld##width(cpu_gpr[rD(ctx->opcode)], EA, ctx->mem_idx);           \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2778 2779
}

2780 2781
#define GEN_LDU(width, opc, type)                                             \
GEN_HANDLER(l##width##u, opc, 0xFF, 0xFF, 0x00000000, type)                   \
B
bellard 已提交
2782
{                                                                             \
A
aurel32 已提交
2783
    TCGv EA;                                                                  \
2784 2785
    if (unlikely(rA(ctx->opcode) == 0 ||                                      \
                 rA(ctx->opcode) == rD(ctx->opcode))) {                       \
2786
        GEN_EXCP_INVAL(ctx);                                                  \
2787
        return;                                                               \
2788
    }                                                                         \
P
pbrook 已提交
2789
    EA = tcg_temp_new();                                           \
J
j_mayer 已提交
2790
    if (type == PPC_64B)                                                      \
A
aurel32 已提交
2791
        gen_addr_imm_index(EA, ctx, 0x03);                                    \
J
j_mayer 已提交
2792
    else                                                                      \
A
aurel32 已提交
2793 2794 2795 2796
        gen_addr_imm_index(EA, ctx, 0);                                       \
    gen_qemu_ld##width(cpu_gpr[rD(ctx->opcode)], EA, ctx->mem_idx);           \
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);                             \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2797 2798
}

2799 2800
#define GEN_LDUX(width, opc2, opc3, type)                                     \
GEN_HANDLER(l##width##ux, 0x1F, opc2, opc3, 0x00000001, type)                 \
B
bellard 已提交
2801
{                                                                             \
A
aurel32 已提交
2802
    TCGv EA;                                                                  \
2803 2804
    if (unlikely(rA(ctx->opcode) == 0 ||                                      \
                 rA(ctx->opcode) == rD(ctx->opcode))) {                       \
2805
        GEN_EXCP_INVAL(ctx);                                                  \
2806
        return;                                                               \
2807
    }                                                                         \
P
pbrook 已提交
2808
    EA = tcg_temp_new();                                           \
A
aurel32 已提交
2809 2810 2811 2812
    gen_addr_reg_index(EA, ctx);                                              \
    gen_qemu_ld##width(cpu_gpr[rD(ctx->opcode)], EA, ctx->mem_idx);           \
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);                             \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2813 2814
}

2815 2816
#define GEN_LDX(width, opc2, opc3, type)                                      \
GEN_HANDLER(l##width##x, 0x1F, opc2, opc3, 0x00000001, type)                  \
B
bellard 已提交
2817
{                                                                             \
P
pbrook 已提交
2818
    TCGv EA = tcg_temp_new();                                      \
A
aurel32 已提交
2819 2820 2821
    gen_addr_reg_index(EA, ctx);                                              \
    gen_qemu_ld##width(cpu_gpr[rD(ctx->opcode)], EA, ctx->mem_idx);           \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2822 2823
}

2824 2825 2826 2827 2828
#define GEN_LDS(width, op, type)                                              \
GEN_LD(width, op | 0x20, type);                                               \
GEN_LDU(width, op | 0x21, type);                                              \
GEN_LDUX(width, 0x17, op | 0x01, type);                                       \
GEN_LDX(width, 0x17, op | 0x00, type)
B
bellard 已提交
2829 2830

/* lbz lbzu lbzux lbzx */
A
aurel32 已提交
2831
GEN_LDS(8u, 0x02, PPC_INTEGER);
B
bellard 已提交
2832
/* lha lhau lhaux lhax */
A
aurel32 已提交
2833
GEN_LDS(16s, 0x0A, PPC_INTEGER);
B
bellard 已提交
2834
/* lhz lhzu lhzux lhzx */
A
aurel32 已提交
2835
GEN_LDS(16u, 0x08, PPC_INTEGER);
B
bellard 已提交
2836
/* lwz lwzu lwzux lwzx */
A
aurel32 已提交
2837
GEN_LDS(32u, 0x00, PPC_INTEGER);
2838 2839
#if defined(TARGET_PPC64)
/* lwaux */
A
aurel32 已提交
2840
GEN_LDUX(32s, 0x15, 0x0B, PPC_64B);
2841
/* lwax */
A
aurel32 已提交
2842
GEN_LDX(32s, 0x15, 0x0A, PPC_64B);
2843
/* ldux */
A
aurel32 已提交
2844
GEN_LDUX(64, 0x15, 0x01, PPC_64B);
2845
/* ldx */
A
aurel32 已提交
2846
GEN_LDX(64, 0x15, 0x00, PPC_64B);
2847 2848
GEN_HANDLER(ld, 0x3A, 0xFF, 0xFF, 0x00000000, PPC_64B)
{
A
aurel32 已提交
2849
    TCGv EA;
2850 2851 2852
    if (Rc(ctx->opcode)) {
        if (unlikely(rA(ctx->opcode) == 0 ||
                     rA(ctx->opcode) == rD(ctx->opcode))) {
2853
            GEN_EXCP_INVAL(ctx);
2854 2855 2856
            return;
        }
    }
P
pbrook 已提交
2857
    EA = tcg_temp_new();
A
aurel32 已提交
2858
    gen_addr_imm_index(EA, ctx, 0x03);
2859 2860
    if (ctx->opcode & 0x02) {
        /* lwa (lwau is undefined) */
A
aurel32 已提交
2861
        gen_qemu_ld32s(cpu_gpr[rD(ctx->opcode)], EA, ctx->mem_idx);
2862 2863
    } else {
        /* ld - ldu */
A
aurel32 已提交
2864
        gen_qemu_ld64(cpu_gpr[rD(ctx->opcode)], EA, ctx->mem_idx);
2865 2866
    }
    if (Rc(ctx->opcode))
A
aurel32 已提交
2867 2868
        tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);
    tcg_temp_free(EA);
2869
}
2870 2871 2872 2873 2874 2875 2876
/* lq */
GEN_HANDLER(lq, 0x38, 0xFF, 0xFF, 0x00000000, PPC_64BX)
{
#if defined(CONFIG_USER_ONLY)
    GEN_EXCP_PRIVOPC(ctx);
#else
    int ra, rd;
A
aurel32 已提交
2877
    TCGv EA;
2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894

    /* Restore CPU state */
    if (unlikely(ctx->supervisor == 0)) {
        GEN_EXCP_PRIVOPC(ctx);
        return;
    }
    ra = rA(ctx->opcode);
    rd = rD(ctx->opcode);
    if (unlikely((rd & 1) || rd == ra)) {
        GEN_EXCP_INVAL(ctx);
        return;
    }
    if (unlikely(ctx->mem_idx & 1)) {
        /* Little-endian mode is not handled */
        GEN_EXCP(ctx, POWERPC_EXCP_ALIGN, POWERPC_EXCP_ALIGN_LE);
        return;
    }
P
pbrook 已提交
2895
    EA = tcg_temp_new();
A
aurel32 已提交
2896 2897 2898 2899 2900
    gen_addr_imm_index(EA, ctx, 0x0F);
    gen_qemu_ld64(cpu_gpr[rd], EA, ctx->mem_idx);
    tcg_gen_addi_tl(EA, EA, 8);
    gen_qemu_ld64(cpu_gpr[rd+1], EA, ctx->mem_idx);
    tcg_temp_free(EA);
2901 2902
#endif
}
2903
#endif
B
bellard 已提交
2904 2905

/***                              Integer store                            ***/
2906 2907
#define GEN_ST(width, opc, type)                                              \
GEN_HANDLER(st##width, opc, 0xFF, 0xFF, 0x00000000, type)                     \
B
bellard 已提交
2908
{                                                                             \
P
pbrook 已提交
2909
    TCGv EA = tcg_temp_new();                                      \
A
aurel32 已提交
2910 2911 2912
    gen_addr_imm_index(EA, ctx, 0);                                           \
    gen_qemu_st##width(cpu_gpr[rS(ctx->opcode)], EA, ctx->mem_idx);       \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2913 2914
}

2915 2916
#define GEN_STU(width, opc, type)                                             \
GEN_HANDLER(st##width##u, opc, 0xFF, 0xFF, 0x00000000, type)                  \
B
bellard 已提交
2917
{                                                                             \
A
aurel32 已提交
2918
    TCGv EA;                                                                  \
2919
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
2920
        GEN_EXCP_INVAL(ctx);                                                  \
2921
        return;                                                               \
2922
    }                                                                         \
P
pbrook 已提交
2923
    EA = tcg_temp_new();                                           \
J
j_mayer 已提交
2924
    if (type == PPC_64B)                                                      \
A
aurel32 已提交
2925
        gen_addr_imm_index(EA, ctx, 0x03);                                    \
J
j_mayer 已提交
2926
    else                                                                      \
A
aurel32 已提交
2927 2928 2929 2930
        gen_addr_imm_index(EA, ctx, 0);                                       \
    gen_qemu_st##width(cpu_gpr[rS(ctx->opcode)], EA, ctx->mem_idx);           \
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);                             \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2931 2932
}

2933 2934
#define GEN_STUX(width, opc2, opc3, type)                                     \
GEN_HANDLER(st##width##ux, 0x1F, opc2, opc3, 0x00000001, type)                \
B
bellard 已提交
2935
{                                                                             \
A
aurel32 已提交
2936
    TCGv EA;                                                                  \
2937
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
2938
        GEN_EXCP_INVAL(ctx);                                                  \
2939
        return;                                                               \
2940
    }                                                                         \
P
pbrook 已提交
2941
    EA = tcg_temp_new();                                           \
A
aurel32 已提交
2942 2943 2944 2945
    gen_addr_reg_index(EA, ctx);                                              \
    gen_qemu_st##width(cpu_gpr[rS(ctx->opcode)], EA, ctx->mem_idx);           \
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);                             \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2946 2947
}

2948 2949
#define GEN_STX(width, opc2, opc3, type)                                      \
GEN_HANDLER(st##width##x, 0x1F, opc2, opc3, 0x00000001, type)                 \
B
bellard 已提交
2950
{                                                                             \
P
pbrook 已提交
2951
    TCGv EA = tcg_temp_new();                                      \
A
aurel32 已提交
2952 2953 2954
    gen_addr_reg_index(EA, ctx);                                              \
    gen_qemu_st##width(cpu_gpr[rS(ctx->opcode)], EA, ctx->mem_idx);           \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2955 2956
}

2957 2958 2959 2960 2961
#define GEN_STS(width, op, type)                                              \
GEN_ST(width, op | 0x20, type);                                               \
GEN_STU(width, op | 0x21, type);                                              \
GEN_STUX(width, 0x17, op | 0x01, type);                                       \
GEN_STX(width, 0x17, op | 0x00, type)
B
bellard 已提交
2962 2963

/* stb stbu stbux stbx */
A
aurel32 已提交
2964
GEN_STS(8, 0x06, PPC_INTEGER);
B
bellard 已提交
2965
/* sth sthu sthux sthx */
A
aurel32 已提交
2966
GEN_STS(16, 0x0C, PPC_INTEGER);
B
bellard 已提交
2967
/* stw stwu stwux stwx */
A
aurel32 已提交
2968
GEN_STS(32, 0x04, PPC_INTEGER);
2969
#if defined(TARGET_PPC64)
A
aurel32 已提交
2970 2971
GEN_STUX(64, 0x15, 0x05, PPC_64B);
GEN_STX(64, 0x15, 0x04, PPC_64B);
2972
GEN_HANDLER(std, 0x3E, 0xFF, 0xFF, 0x00000000, PPC_64B)
2973
{
2974
    int rs;
A
aurel32 已提交
2975
    TCGv EA;
2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987

    rs = rS(ctx->opcode);
    if ((ctx->opcode & 0x3) == 0x2) {
#if defined(CONFIG_USER_ONLY)
        GEN_EXCP_PRIVOPC(ctx);
#else
        /* stq */
        if (unlikely(ctx->supervisor == 0)) {
            GEN_EXCP_PRIVOPC(ctx);
            return;
        }
        if (unlikely(rs & 1)) {
2988
            GEN_EXCP_INVAL(ctx);
2989 2990
            return;
        }
2991 2992 2993 2994 2995
        if (unlikely(ctx->mem_idx & 1)) {
            /* Little-endian mode is not handled */
            GEN_EXCP(ctx, POWERPC_EXCP_ALIGN, POWERPC_EXCP_ALIGN_LE);
            return;
        }
P
pbrook 已提交
2996
        EA = tcg_temp_new();
A
aurel32 已提交
2997 2998 2999 3000 3001
        gen_addr_imm_index(EA, ctx, 0x03);
        gen_qemu_st64(cpu_gpr[rs], EA, ctx->mem_idx);
        tcg_gen_addi_tl(EA, EA, 8);
        gen_qemu_st64(cpu_gpr[rs+1], EA, ctx->mem_idx);
        tcg_temp_free(EA);
3002 3003 3004 3005 3006 3007 3008 3009 3010
#endif
    } else {
        /* std / stdu */
        if (Rc(ctx->opcode)) {
            if (unlikely(rA(ctx->opcode) == 0)) {
                GEN_EXCP_INVAL(ctx);
                return;
            }
        }
P
pbrook 已提交
3011
        EA = tcg_temp_new();
A
aurel32 已提交
3012 3013
        gen_addr_imm_index(EA, ctx, 0x03);
        gen_qemu_st64(cpu_gpr[rs], EA, ctx->mem_idx);
3014
        if (Rc(ctx->opcode))
A
aurel32 已提交
3015 3016
            tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);
        tcg_temp_free(EA);
3017 3018 3019
    }
}
#endif
B
bellard 已提交
3020 3021
/***                Integer load and store with byte reverse               ***/
/* lhbrx */
A
aurel32 已提交
3022 3023
void always_inline gen_qemu_ld16ur(TCGv t0, TCGv t1, int flags)
{
P
pbrook 已提交
3024 3025 3026
    TCGv_i32 temp = tcg_temp_new_i32();
    gen_qemu_ld16u(t0, t1, flags);
    tcg_gen_trunc_tl_i32(temp, t0);
A
aurel32 已提交
3027 3028
    tcg_gen_bswap16_i32(temp, temp);
    tcg_gen_extu_i32_tl(t0, temp);
P
pbrook 已提交
3029
    tcg_temp_free_i32(temp);
A
aurel32 已提交
3030 3031 3032
}
GEN_LDX(16ur, 0x16, 0x18, PPC_INTEGER);

B
bellard 已提交
3033
/* lwbrx */
A
aurel32 已提交
3034 3035
void always_inline gen_qemu_ld32ur(TCGv t0, TCGv t1, int flags)
{
P
pbrook 已提交
3036 3037 3038
    TCGv_i32 temp = tcg_temp_new_i32();
    gen_qemu_ld32u(t0, t1, flags);
    tcg_gen_trunc_tl_i32(temp, t0);
A
aurel32 已提交
3039 3040
    tcg_gen_bswap_i32(temp, temp);
    tcg_gen_extu_i32_tl(t0, temp);
P
pbrook 已提交
3041
    tcg_temp_free_i32(temp);
A
aurel32 已提交
3042 3043 3044
}
GEN_LDX(32ur, 0x16, 0x10, PPC_INTEGER);

B
bellard 已提交
3045
/* sthbrx */
A
aurel32 已提交
3046 3047
void always_inline gen_qemu_st16r(TCGv t0, TCGv t1, int flags)
{
P
pbrook 已提交
3048 3049
    TCGv_i32 temp = tcg_temp_new_i32();
    TCGv t2 = tcg_temp_new();
A
aurel32 已提交
3050 3051 3052
    tcg_gen_trunc_tl_i32(temp, t0);
    tcg_gen_ext16u_i32(temp, temp);
    tcg_gen_bswap16_i32(temp, temp);
P
pbrook 已提交
3053 3054 3055 3056
    tcg_gen_extu_i32_tl(t2, temp);
    tcg_temp_free_i32(temp);
    gen_qemu_st16(t2, t1, flags);
    tcg_temp_free(t2);
A
aurel32 已提交
3057 3058 3059
}
GEN_STX(16r, 0x16, 0x1C, PPC_INTEGER);

B
bellard 已提交
3060
/* stwbrx */
A
aurel32 已提交
3061 3062
void always_inline gen_qemu_st32r(TCGv t0, TCGv t1, int flags)
{
P
pbrook 已提交
3063 3064
    TCGv_i32 temp = tcg_temp_new_i32();
    TCGv t2 = tcg_temp_new();
A
aurel32 已提交
3065 3066
    tcg_gen_trunc_tl_i32(temp, t0);
    tcg_gen_bswap_i32(temp, temp);
P
pbrook 已提交
3067 3068
    tcg_gen_extu_i32_tl(t2, temp);
    tcg_temp_free_i32(temp);
3069
    gen_qemu_st32(t2, t1, flags);
P
pbrook 已提交
3070
    tcg_temp_free(t2);
A
aurel32 已提交
3071 3072
}
GEN_STX(32r, 0x16, 0x14, PPC_INTEGER);
B
bellard 已提交
3073 3074

/***                    Integer load and store multiple                    ***/
3075
#define op_ldstm(name, reg) (*gen_op_##name[ctx->mem_idx])(reg)
3076 3077
static GenOpFunc1 *gen_op_lmw[NB_MEM_FUNCS] = {
    GEN_MEM_FUNCS(lmw),
3078
};
3079 3080
static GenOpFunc1 *gen_op_stmw[NB_MEM_FUNCS] = {
    GEN_MEM_FUNCS(stmw),
3081
};
3082

B
bellard 已提交
3083 3084 3085
/* lmw */
GEN_HANDLER(lmw, 0x2E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
3086
    /* NIP cannot be restored if the memory exception comes from an helper */
3087
    gen_update_nip(ctx, ctx->nip - 4);
3088
    gen_addr_imm_index(cpu_T[0], ctx, 0);
3089
    op_ldstm(lmw, rD(ctx->opcode));
B
bellard 已提交
3090 3091 3092 3093 3094
}

/* stmw */
GEN_HANDLER(stmw, 0x2F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
3095
    /* NIP cannot be restored if the memory exception comes from an helper */
3096
    gen_update_nip(ctx, ctx->nip - 4);
3097
    gen_addr_imm_index(cpu_T[0], ctx, 0);
3098
    op_ldstm(stmw, rS(ctx->opcode));
B
bellard 已提交
3099 3100 3101
}

/***                    Integer load and store strings                     ***/
3102 3103
#define op_ldsts(name, start) (*gen_op_##name[ctx->mem_idx])(start)
#define op_ldstsx(name, rd, ra, rb) (*gen_op_##name[ctx->mem_idx])(rd, ra, rb)
3104 3105 3106 3107 3108 3109 3110 3111 3112
/* string load & stores are by definition endian-safe */
#define gen_op_lswi_le_raw       gen_op_lswi_raw
#define gen_op_lswi_le_user      gen_op_lswi_user
#define gen_op_lswi_le_kernel    gen_op_lswi_kernel
#define gen_op_lswi_le_hypv      gen_op_lswi_hypv
#define gen_op_lswi_le_64_raw    gen_op_lswi_raw
#define gen_op_lswi_le_64_user   gen_op_lswi_user
#define gen_op_lswi_le_64_kernel gen_op_lswi_kernel
#define gen_op_lswi_le_64_hypv   gen_op_lswi_hypv
3113 3114
static GenOpFunc1 *gen_op_lswi[NB_MEM_FUNCS] = {
    GEN_MEM_FUNCS(lswi),
3115
};
3116 3117 3118 3119 3120 3121 3122 3123
#define gen_op_lswx_le_raw       gen_op_lswx_raw
#define gen_op_lswx_le_user      gen_op_lswx_user
#define gen_op_lswx_le_kernel    gen_op_lswx_kernel
#define gen_op_lswx_le_hypv      gen_op_lswx_hypv
#define gen_op_lswx_le_64_raw    gen_op_lswx_raw
#define gen_op_lswx_le_64_user   gen_op_lswx_user
#define gen_op_lswx_le_64_kernel gen_op_lswx_kernel
#define gen_op_lswx_le_64_hypv   gen_op_lswx_hypv
3124 3125
static GenOpFunc3 *gen_op_lswx[NB_MEM_FUNCS] = {
    GEN_MEM_FUNCS(lswx),
3126
};
3127 3128 3129 3130 3131 3132 3133 3134
#define gen_op_stsw_le_raw       gen_op_stsw_raw
#define gen_op_stsw_le_user      gen_op_stsw_user
#define gen_op_stsw_le_kernel    gen_op_stsw_kernel
#define gen_op_stsw_le_hypv      gen_op_stsw_hypv
#define gen_op_stsw_le_64_raw    gen_op_stsw_raw
#define gen_op_stsw_le_64_user   gen_op_stsw_user
#define gen_op_stsw_le_64_kernel gen_op_stsw_kernel
#define gen_op_stsw_le_64_hypv   gen_op_stsw_hypv
3135 3136
static GenOpFunc1 *gen_op_stsw[NB_MEM_FUNCS] = {
    GEN_MEM_FUNCS(stsw),
3137 3138
};

B
bellard 已提交
3139
/* lswi */
3140
/* PowerPC32 specification says we must generate an exception if
3141 3142 3143 3144
 * rA is in the range of registers to be loaded.
 * In an other hand, IBM says this is valid, but rA won't be loaded.
 * For now, I'll follow the spec...
 */
3145
GEN_HANDLER(lswi, 0x1F, 0x15, 0x12, 0x00000001, PPC_STRING)
B
bellard 已提交
3146 3147 3148
{
    int nb = NB(ctx->opcode);
    int start = rD(ctx->opcode);
3149
    int ra = rA(ctx->opcode);
B
bellard 已提交
3150 3151 3152 3153 3154
    int nr;

    if (nb == 0)
        nb = 32;
    nr = nb / 4;
3155 3156 3157
    if (unlikely(((start + nr) > 32  &&
                  start <= ra && (start + nr - 32) > ra) ||
                 ((start + nr) <= 32 && start <= ra && (start + nr) > ra))) {
3158 3159
        GEN_EXCP(ctx, POWERPC_EXCP_PROGRAM,
                 POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_LSWX);
3160
        return;
B
bellard 已提交
3161
    }
3162
    /* NIP cannot be restored if the memory exception comes from an helper */
3163
    gen_update_nip(ctx, ctx->nip - 4);
3164
    gen_addr_register(cpu_T[0], ctx);
3165
    tcg_gen_movi_tl(cpu_T[1], nb);
3166
    op_ldsts(lswi, start);
B
bellard 已提交
3167 3168 3169
}

/* lswx */
3170
GEN_HANDLER(lswx, 0x1F, 0x15, 0x10, 0x00000001, PPC_STRING)
B
bellard 已提交
3171
{
3172 3173 3174
    int ra = rA(ctx->opcode);
    int rb = rB(ctx->opcode);

3175
    /* NIP cannot be restored if the memory exception comes from an helper */
3176
    gen_update_nip(ctx, ctx->nip - 4);
3177
    gen_addr_reg_index(cpu_T[0], ctx);
3178 3179
    if (ra == 0) {
        ra = rb;
B
bellard 已提交
3180
    }
A
aurel32 已提交
3181
    tcg_gen_andi_tl(cpu_T[1], cpu_xer, 0x7F);
3182
    op_ldstsx(lswx, rD(ctx->opcode), ra, rb);
B
bellard 已提交
3183 3184 3185
}

/* stswi */
3186
GEN_HANDLER(stswi, 0x1F, 0x15, 0x16, 0x00000001, PPC_STRING)
B
bellard 已提交
3187
{
B
bellard 已提交
3188 3189
    int nb = NB(ctx->opcode);

3190
    /* NIP cannot be restored if the memory exception comes from an helper */
3191
    gen_update_nip(ctx, ctx->nip - 4);
3192
    gen_addr_register(cpu_T[0], ctx);
B
bellard 已提交
3193 3194
    if (nb == 0)
        nb = 32;
3195
    tcg_gen_movi_tl(cpu_T[1], nb);
3196
    op_ldsts(stsw, rS(ctx->opcode));
B
bellard 已提交
3197 3198 3199
}

/* stswx */
3200
GEN_HANDLER(stswx, 0x1F, 0x15, 0x14, 0x00000001, PPC_STRING)
B
bellard 已提交
3201
{
3202
    /* NIP cannot be restored if the memory exception comes from an helper */
3203
    gen_update_nip(ctx, ctx->nip - 4);
3204
    gen_addr_reg_index(cpu_T[0], ctx);
A
aurel32 已提交
3205
    tcg_gen_andi_tl(cpu_T[1], cpu_xer, 0x7F);
3206
    op_ldsts(stsw, rS(ctx->opcode));
B
bellard 已提交
3207 3208 3209 3210
}

/***                        Memory synchronisation                         ***/
/* eieio */
3211
GEN_HANDLER(eieio, 0x1F, 0x16, 0x1A, 0x03FFF801, PPC_MEM_EIEIO)
B
bellard 已提交
3212 3213 3214 3215
{
}

/* isync */
3216
GEN_HANDLER(isync, 0x13, 0x16, 0x04, 0x03FFF801, PPC_MEM)
B
bellard 已提交
3217
{
3218
    GEN_STOP(ctx);
B
bellard 已提交
3219 3220
}

3221 3222
#define op_lwarx() (*gen_op_lwarx[ctx->mem_idx])()
#define op_stwcx() (*gen_op_stwcx[ctx->mem_idx])()
3223 3224
static GenOpFunc *gen_op_lwarx[NB_MEM_FUNCS] = {
    GEN_MEM_FUNCS(lwarx),
3225
};
3226 3227
static GenOpFunc *gen_op_stwcx[NB_MEM_FUNCS] = {
    GEN_MEM_FUNCS(stwcx),
B
bellard 已提交
3228
};
3229

3230
/* lwarx */
3231
GEN_HANDLER(lwarx, 0x1F, 0x14, 0x00, 0x00000001, PPC_RES)
B
bellard 已提交
3232
{
3233 3234
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
3235
    gen_addr_reg_index(cpu_T[0], ctx);
B
bellard 已提交
3236
    op_lwarx();
A
aurel32 已提交
3237
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[1]);
B
bellard 已提交
3238 3239 3240
}

/* stwcx. */
3241
GEN_HANDLER2(stwcx_, "stwcx.", 0x1F, 0x16, 0x04, 0x00000000, PPC_RES)
B
bellard 已提交
3242
{
3243 3244
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
3245
    gen_addr_reg_index(cpu_T[0], ctx);
A
aurel32 已提交
3246
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
3247
    op_stwcx();
B
bellard 已提交
3248 3249
}

J
j_mayer 已提交
3250 3251 3252
#if defined(TARGET_PPC64)
#define op_ldarx() (*gen_op_ldarx[ctx->mem_idx])()
#define op_stdcx() (*gen_op_stdcx[ctx->mem_idx])()
3253 3254
static GenOpFunc *gen_op_ldarx[NB_MEM_FUNCS] = {
    GEN_MEM_FUNCS(ldarx),
J
j_mayer 已提交
3255
};
3256 3257
static GenOpFunc *gen_op_stdcx[NB_MEM_FUNCS] = {
    GEN_MEM_FUNCS(stdcx),
J
j_mayer 已提交
3258 3259 3260
};

/* ldarx */
3261
GEN_HANDLER(ldarx, 0x1F, 0x14, 0x02, 0x00000001, PPC_64B)
J
j_mayer 已提交
3262
{
3263 3264
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
3265
    gen_addr_reg_index(cpu_T[0], ctx);
J
j_mayer 已提交
3266
    op_ldarx();
A
aurel32 已提交
3267
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[1]);
J
j_mayer 已提交
3268 3269 3270
}

/* stdcx. */
3271
GEN_HANDLER2(stdcx_, "stdcx.", 0x1F, 0x16, 0x06, 0x00000000, PPC_64B)
J
j_mayer 已提交
3272
{
3273 3274
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
3275
    gen_addr_reg_index(cpu_T[0], ctx);
A
aurel32 已提交
3276
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
J
j_mayer 已提交
3277 3278 3279 3280
    op_stdcx();
}
#endif /* defined(TARGET_PPC64) */

B
bellard 已提交
3281
/* sync */
3282
GEN_HANDLER(sync, 0x1F, 0x16, 0x12, 0x039FF801, PPC_MEM_SYNC)
B
bellard 已提交
3283 3284 3285
{
}

3286 3287 3288 3289
/* wait */
GEN_HANDLER(wait, 0x1F, 0x1E, 0x01, 0x03FFF801, PPC_WAIT)
{
    /* Stop translation, as the CPU is supposed to sleep from now */
3290 3291
    gen_op_wait();
    GEN_EXCP(ctx, EXCP_HLT, 1);
3292 3293
}

B
bellard 已提交
3294
/***                         Floating-point load                           ***/
3295 3296
#define GEN_LDF(width, opc, type)                                             \
GEN_HANDLER(l##width, opc, 0xFF, 0xFF, 0x00000000, type)                      \
B
bellard 已提交
3297
{                                                                             \
3298
    if (unlikely(!ctx->fpu_enabled)) {                                        \
3299
        GEN_EXCP_NO_FP(ctx);                                                  \
3300 3301
        return;                                                               \
    }                                                                         \
3302
    gen_addr_imm_index(cpu_T[0], ctx, 0);                                     \
3303
    op_ldst(l##width);                                                        \
A
aurel32 已提交
3304
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);                     \
B
bellard 已提交
3305 3306
}

3307 3308
#define GEN_LDUF(width, opc, type)                                            \
GEN_HANDLER(l##width##u, opc, 0xFF, 0xFF, 0x00000000, type)                   \
B
bellard 已提交
3309
{                                                                             \
3310
    if (unlikely(!ctx->fpu_enabled)) {                                        \
3311
        GEN_EXCP_NO_FP(ctx);                                                  \
3312 3313
        return;                                                               \
    }                                                                         \
3314
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
3315
        GEN_EXCP_INVAL(ctx);                                                  \
3316
        return;                                                               \
3317
    }                                                                         \
3318
    gen_addr_imm_index(cpu_T[0], ctx, 0);                                     \
3319
    op_ldst(l##width);                                                        \
A
aurel32 已提交
3320
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);                     \
A
aurel32 已提交
3321
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);                       \
B
bellard 已提交
3322 3323
}

3324 3325
#define GEN_LDUXF(width, opc, type)                                           \
GEN_HANDLER(l##width##ux, 0x1F, 0x17, opc, 0x00000001, type)                  \
B
bellard 已提交
3326
{                                                                             \
3327
    if (unlikely(!ctx->fpu_enabled)) {                                        \
3328
        GEN_EXCP_NO_FP(ctx);                                                  \
3329 3330
        return;                                                               \
    }                                                                         \
3331
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
3332
        GEN_EXCP_INVAL(ctx);                                                  \
3333
        return;                                                               \
3334
    }                                                                         \
3335
    gen_addr_reg_index(cpu_T[0], ctx);                                        \
3336
    op_ldst(l##width);                                                        \
A
aurel32 已提交
3337
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);                     \
A
aurel32 已提交
3338
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);                       \
B
bellard 已提交
3339 3340
}

3341 3342
#define GEN_LDXF(width, opc2, opc3, type)                                     \
GEN_HANDLER(l##width##x, 0x1F, opc2, opc3, 0x00000001, type)                  \
B
bellard 已提交
3343
{                                                                             \
3344
    if (unlikely(!ctx->fpu_enabled)) {                                        \
3345
        GEN_EXCP_NO_FP(ctx);                                                  \
3346 3347
        return;                                                               \
    }                                                                         \
3348
    gen_addr_reg_index(cpu_T[0], ctx);                                        \
3349
    op_ldst(l##width);                                                        \
A
aurel32 已提交
3350
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);                     \
B
bellard 已提交
3351 3352
}

3353
#define GEN_LDFS(width, op, type)                                             \
3354
OP_LD_TABLE(width);                                                           \
3355 3356 3357 3358
GEN_LDF(width, op | 0x20, type);                                              \
GEN_LDUF(width, op | 0x21, type);                                             \
GEN_LDUXF(width, op | 0x01, type);                                            \
GEN_LDXF(width, 0x17, op | 0x00, type)
B
bellard 已提交
3359 3360

/* lfd lfdu lfdux lfdx */
3361
GEN_LDFS(fd, 0x12, PPC_FLOAT);
B
bellard 已提交
3362
/* lfs lfsu lfsux lfsx */
3363
GEN_LDFS(fs, 0x10, PPC_FLOAT);
B
bellard 已提交
3364 3365

/***                         Floating-point store                          ***/
3366 3367
#define GEN_STF(width, opc, type)                                             \
GEN_HANDLER(st##width, opc, 0xFF, 0xFF, 0x00000000, type)                     \
B
bellard 已提交
3368
{                                                                             \
3369
    if (unlikely(!ctx->fpu_enabled)) {                                        \
3370
        GEN_EXCP_NO_FP(ctx);                                                  \
3371 3372
        return;                                                               \
    }                                                                         \
3373
    gen_addr_imm_index(cpu_T[0], ctx, 0);                                     \
A
aurel32 已提交
3374
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rS(ctx->opcode)]);                     \
3375
    op_ldst(st##width);                                                       \
B
bellard 已提交
3376 3377
}

3378 3379
#define GEN_STUF(width, opc, type)                                            \
GEN_HANDLER(st##width##u, opc, 0xFF, 0xFF, 0x00000000, type)                  \
B
bellard 已提交
3380
{                                                                             \
3381
    if (unlikely(!ctx->fpu_enabled)) {                                        \
3382
        GEN_EXCP_NO_FP(ctx);                                                  \
3383 3384
        return;                                                               \
    }                                                                         \
3385
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
3386
        GEN_EXCP_INVAL(ctx);                                                  \
3387
        return;                                                               \
3388
    }                                                                         \
3389
    gen_addr_imm_index(cpu_T[0], ctx, 0);                                     \
A
aurel32 已提交
3390
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rS(ctx->opcode)]);                     \
3391
    op_ldst(st##width);                                                       \
A
aurel32 已提交
3392
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);                       \
B
bellard 已提交
3393 3394
}

3395 3396
#define GEN_STUXF(width, opc, type)                                           \
GEN_HANDLER(st##width##ux, 0x1F, 0x17, opc, 0x00000001, type)                 \
B
bellard 已提交
3397
{                                                                             \
3398
    if (unlikely(!ctx->fpu_enabled)) {                                        \
3399
        GEN_EXCP_NO_FP(ctx);                                                  \
3400 3401
        return;                                                               \
    }                                                                         \
3402
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
3403
        GEN_EXCP_INVAL(ctx);                                                  \
3404
        return;                                                               \
3405
    }                                                                         \
3406
    gen_addr_reg_index(cpu_T[0], ctx);                                        \
A
aurel32 已提交
3407
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rS(ctx->opcode)]);                     \
3408
    op_ldst(st##width);                                                       \
A
aurel32 已提交
3409
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);                       \
B
bellard 已提交
3410 3411
}

3412 3413
#define GEN_STXF(width, opc2, opc3, type)                                     \
GEN_HANDLER(st##width##x, 0x1F, opc2, opc3, 0x00000001, type)                 \
B
bellard 已提交
3414
{                                                                             \
3415
    if (unlikely(!ctx->fpu_enabled)) {                                        \
3416
        GEN_EXCP_NO_FP(ctx);                                                  \
3417 3418
        return;                                                               \
    }                                                                         \
3419
    gen_addr_reg_index(cpu_T[0], ctx);                                        \
A
aurel32 已提交
3420
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rS(ctx->opcode)]);                     \
3421
    op_ldst(st##width);                                                       \
B
bellard 已提交
3422 3423
}

3424
#define GEN_STFS(width, op, type)                                             \
3425
OP_ST_TABLE(width);                                                           \
3426 3427 3428 3429
GEN_STF(width, op | 0x20, type);                                              \
GEN_STUF(width, op | 0x21, type);                                             \
GEN_STUXF(width, op | 0x01, type);                                            \
GEN_STXF(width, 0x17, op | 0x00, type)
B
bellard 已提交
3430 3431

/* stfd stfdu stfdux stfdx */
3432
GEN_STFS(fd, 0x16, PPC_FLOAT);
B
bellard 已提交
3433
/* stfs stfsu stfsux stfsx */
3434
GEN_STFS(fs, 0x14, PPC_FLOAT);
B
bellard 已提交
3435 3436 3437

/* Optional: */
/* stfiwx */
J
j_mayer 已提交
3438 3439
OP_ST_TABLE(fiw);
GEN_STXF(fiw, 0x17, 0x1E, PPC_FLOAT_STFIWX);
B
bellard 已提交
3440 3441

/***                                Branch                                 ***/
3442 3443
static always_inline void gen_goto_tb (DisasContext *ctx, int n,
                                       target_ulong dest)
3444 3445 3446
{
    TranslationBlock *tb;
    tb = ctx->tb;
3447 3448 3449 3450
#if defined(TARGET_PPC64)
    if (!ctx->sf_mode)
        dest = (uint32_t) dest;
#endif
B
bellard 已提交
3451
    if ((tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK) &&
3452
        likely(!ctx->singlestep_enabled)) {
B
bellard 已提交
3453
        tcg_gen_goto_tb(n);
3454
        tcg_gen_movi_tl(cpu_nip, dest & ~3);
B
bellard 已提交
3455
        tcg_gen_exit_tb((long)tb + n);
3456
    } else {
3457
        tcg_gen_movi_tl(cpu_nip, dest & ~3);
3458 3459
        if (unlikely(ctx->singlestep_enabled)) {
            if ((ctx->singlestep_enabled &
A
aurel32 已提交
3460
                (CPU_BRANCH_STEP | CPU_SINGLE_STEP)) &&
3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471
                ctx->exception == POWERPC_EXCP_BRANCH) {
                target_ulong tmp = ctx->nip;
                ctx->nip = dest;
                GEN_EXCP(ctx, POWERPC_EXCP_TRACE, 0);
                ctx->nip = tmp;
            }
            if (ctx->singlestep_enabled & GDBSTUB_SINGLE_STEP) {
                gen_update_nip(ctx, dest);
                gen_op_debug();
            }
        }
B
bellard 已提交
3472
        tcg_gen_exit_tb(0);
3473
    }
B
bellard 已提交
3474 3475
}

3476
static always_inline void gen_setlr (DisasContext *ctx, target_ulong nip)
3477 3478
{
#if defined(TARGET_PPC64)
3479 3480
    if (ctx->sf_mode == 0)
        tcg_gen_movi_tl(cpu_lr, (uint32_t)nip);
3481 3482
    else
#endif
3483
        tcg_gen_movi_tl(cpu_lr, nip);
3484 3485
}

B
bellard 已提交
3486 3487 3488
/* b ba bl bla */
GEN_HANDLER(b, 0x12, 0xFF, 0xFF, 0x00000000, PPC_FLOW)
{
3489
    target_ulong li, target;
B
bellard 已提交
3490

3491
    ctx->exception = POWERPC_EXCP_BRANCH;
B
bellard 已提交
3492
    /* sign extend LI */
3493
#if defined(TARGET_PPC64)
3494 3495 3496
    if (ctx->sf_mode)
        li = ((int64_t)LI(ctx->opcode) << 38) >> 38;
    else
3497
#endif
3498
        li = ((int32_t)LI(ctx->opcode) << 6) >> 6;
3499
    if (likely(AA(ctx->opcode) == 0))
B
bellard 已提交
3500
        target = ctx->nip + li - 4;
B
bellard 已提交
3501
    else
3502
        target = li;
3503 3504
    if (LK(ctx->opcode))
        gen_setlr(ctx, ctx->nip);
3505
    gen_goto_tb(ctx, 0, target);
B
bellard 已提交
3506 3507
}

3508 3509 3510 3511
#define BCOND_IM  0
#define BCOND_LR  1
#define BCOND_CTR 2

3512
static always_inline void gen_bcond (DisasContext *ctx, int type)
3513 3514
{
    uint32_t bo = BO(ctx->opcode);
3515 3516
    int l1 = gen_new_label();
    TCGv target;
3517

3518
    ctx->exception = POWERPC_EXCP_BRANCH;
3519
    if (type == BCOND_LR || type == BCOND_CTR) {
P
pbrook 已提交
3520
        target = tcg_temp_local_new();
3521 3522 3523 3524
        if (type == BCOND_CTR)
            tcg_gen_mov_tl(target, cpu_ctr);
        else
            tcg_gen_mov_tl(target, cpu_lr);
3525
    }
3526 3527
    if (LK(ctx->opcode))
        gen_setlr(ctx, ctx->nip);
3528 3529 3530
    l1 = gen_new_label();
    if ((bo & 0x4) == 0) {
        /* Decrement and test CTR */
P
pbrook 已提交
3531
        TCGv temp = tcg_temp_new();
3532 3533 3534 3535 3536
        if (unlikely(type == BCOND_CTR)) {
            GEN_EXCP_INVAL(ctx);
            return;
        }
        tcg_gen_subi_tl(cpu_ctr, cpu_ctr, 1);
3537
#if defined(TARGET_PPC64)
3538 3539 3540
        if (!ctx->sf_mode)
            tcg_gen_ext32u_tl(temp, cpu_ctr);
        else
3541
#endif
3542 3543 3544 3545 3546
            tcg_gen_mov_tl(temp, cpu_ctr);
        if (bo & 0x2) {
            tcg_gen_brcondi_tl(TCG_COND_NE, temp, 0, l1);
        } else {
            tcg_gen_brcondi_tl(TCG_COND_EQ, temp, 0, l1);
3547
        }
P
pbrook 已提交
3548
        tcg_temp_free(temp);
3549 3550 3551 3552 3553
    }
    if ((bo & 0x10) == 0) {
        /* Test CR */
        uint32_t bi = BI(ctx->opcode);
        uint32_t mask = 1 << (3 - (bi & 0x03));
P
pbrook 已提交
3554
        TCGv_i32 temp = tcg_temp_new_i32();
3555

3556
        if (bo & 0x8) {
3557 3558
            tcg_gen_andi_i32(temp, cpu_crf[bi >> 2], mask);
            tcg_gen_brcondi_i32(TCG_COND_EQ, temp, 0, l1);
3559
        } else {
3560 3561
            tcg_gen_andi_i32(temp, cpu_crf[bi >> 2], mask);
            tcg_gen_brcondi_i32(TCG_COND_NE, temp, 0, l1);
3562
        }
P
pbrook 已提交
3563
        tcg_temp_free_i32(temp);
3564
    }
3565
    if (type == BCOND_IM) {
3566 3567 3568 3569 3570 3571
        target_ulong li = (target_long)((int16_t)(BD(ctx->opcode)));
        if (likely(AA(ctx->opcode) == 0)) {
            gen_goto_tb(ctx, 0, ctx->nip + li - 4);
        } else {
            gen_goto_tb(ctx, 0, li);
        }
B
bellard 已提交
3572
        gen_set_label(l1);
3573
        gen_goto_tb(ctx, 1, ctx->nip);
3574
    } else {
3575
#if defined(TARGET_PPC64)
3576 3577 3578 3579 3580 3581 3582 3583 3584 3585
        if (!(ctx->sf_mode))
            tcg_gen_andi_tl(cpu_nip, target, (uint32_t)~3);
        else
#endif
            tcg_gen_andi_tl(cpu_nip, target, ~3);
        tcg_gen_exit_tb(0);
        gen_set_label(l1);
#if defined(TARGET_PPC64)
        if (!(ctx->sf_mode))
            tcg_gen_movi_tl(cpu_nip, (uint32_t)ctx->nip);
3586 3587
        else
#endif
3588
            tcg_gen_movi_tl(cpu_nip, ctx->nip);
B
bellard 已提交
3589
        tcg_gen_exit_tb(0);
J
j_mayer 已提交
3590
    }
3591 3592 3593
}

GEN_HANDLER(bc, 0x10, 0xFF, 0xFF, 0x00000000, PPC_FLOW)
3594
{
3595 3596 3597 3598
    gen_bcond(ctx, BCOND_IM);
}

GEN_HANDLER(bcctr, 0x13, 0x10, 0x10, 0x00000000, PPC_FLOW)
3599
{
3600 3601 3602 3603
    gen_bcond(ctx, BCOND_CTR);
}

GEN_HANDLER(bclr, 0x13, 0x10, 0x00, 0x00000000, PPC_FLOW)
3604
{
3605 3606
    gen_bcond(ctx, BCOND_LR);
}
B
bellard 已提交
3607 3608

/***                      Condition register logical                       ***/
3609 3610
#define GEN_CRLOGIC(name, tcg_op, opc)                                        \
GEN_HANDLER(name, 0x13, 0x01, opc, 0x00000001, PPC_INTEGER)                   \
B
bellard 已提交
3611
{                                                                             \
3612 3613
    uint8_t bitmask;                                                          \
    int sh;                                                                   \
P
pbrook 已提交
3614
    TCGv_i32 t0, t1;                                                          \
3615
    sh = (crbD(ctx->opcode) & 0x03) - (crbA(ctx->opcode) & 0x03);             \
P
pbrook 已提交
3616
    t0 = tcg_temp_new_i32();                                                  \
3617
    if (sh > 0)                                                               \
3618
        tcg_gen_shri_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2], sh);            \
3619
    else if (sh < 0)                                                          \
3620
        tcg_gen_shli_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2], -sh);           \
3621
    else                                                                      \
3622
        tcg_gen_mov_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2]);                 \
P
pbrook 已提交
3623
    t1 = tcg_temp_new_i32();                                                  \
3624 3625
    sh = (crbD(ctx->opcode) & 0x03) - (crbB(ctx->opcode) & 0x03);             \
    if (sh > 0)                                                               \
3626
        tcg_gen_shri_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2], sh);            \
3627
    else if (sh < 0)                                                          \
3628
        tcg_gen_shli_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2], -sh);           \
3629
    else                                                                      \
3630 3631
        tcg_gen_mov_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2]);                 \
    tcg_op(t0, t0, t1);                                                       \
3632
    bitmask = 1 << (3 - (crbD(ctx->opcode) & 0x03));                          \
3633 3634 3635
    tcg_gen_andi_i32(t0, t0, bitmask);                                        \
    tcg_gen_andi_i32(t1, cpu_crf[crbD(ctx->opcode) >> 2], ~bitmask);          \
    tcg_gen_or_i32(cpu_crf[crbD(ctx->opcode) >> 2], t0, t1);                  \
P
pbrook 已提交
3636 3637
    tcg_temp_free_i32(t0);                                                    \
    tcg_temp_free_i32(t1);                                                    \
B
bellard 已提交
3638 3639 3640
}

/* crand */
3641
GEN_CRLOGIC(crand, tcg_gen_and_i32, 0x08);
B
bellard 已提交
3642
/* crandc */
3643
GEN_CRLOGIC(crandc, tcg_gen_andc_i32, 0x04);
B
bellard 已提交
3644
/* creqv */
3645
GEN_CRLOGIC(creqv, tcg_gen_eqv_i32, 0x09);
B
bellard 已提交
3646
/* crnand */
3647
GEN_CRLOGIC(crnand, tcg_gen_nand_i32, 0x07);
B
bellard 已提交
3648
/* crnor */
3649
GEN_CRLOGIC(crnor, tcg_gen_nor_i32, 0x01);
B
bellard 已提交
3650
/* cror */
3651
GEN_CRLOGIC(cror, tcg_gen_or_i32, 0x0E);
B
bellard 已提交
3652
/* crorc */
3653
GEN_CRLOGIC(crorc, tcg_gen_orc_i32, 0x0D);
B
bellard 已提交
3654
/* crxor */
3655
GEN_CRLOGIC(crxor, tcg_gen_xor_i32, 0x06);
B
bellard 已提交
3656 3657 3658
/* mcrf */
GEN_HANDLER(mcrf, 0x13, 0x00, 0xFF, 0x00000001, PPC_INTEGER)
{
A
aurel32 已提交
3659
    tcg_gen_mov_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfS(ctx->opcode)]);
B
bellard 已提交
3660 3661 3662 3663
}

/***                           System linkage                              ***/
/* rfi (supervisor only) */
3664
GEN_HANDLER(rfi, 0x13, 0x12, 0x01, 0x03FF8001, PPC_FLOW)
B
bellard 已提交
3665
{
3666
#if defined(CONFIG_USER_ONLY)
3667
    GEN_EXCP_PRIVOPC(ctx);
3668 3669
#else
    /* Restore CPU state */
3670
    if (unlikely(!ctx->supervisor)) {
3671
        GEN_EXCP_PRIVOPC(ctx);
3672
        return;
3673
    }
3674
    gen_op_rfi();
3675
    GEN_SYNC(ctx);
3676
#endif
B
bellard 已提交
3677 3678
}

J
j_mayer 已提交
3679
#if defined(TARGET_PPC64)
3680
GEN_HANDLER(rfid, 0x13, 0x12, 0x00, 0x03FF8001, PPC_64B)
J
j_mayer 已提交
3681 3682
{
#if defined(CONFIG_USER_ONLY)
3683
    GEN_EXCP_PRIVOPC(ctx);
J
j_mayer 已提交
3684 3685 3686
#else
    /* Restore CPU state */
    if (unlikely(!ctx->supervisor)) {
3687
        GEN_EXCP_PRIVOPC(ctx);
J
j_mayer 已提交
3688 3689
        return;
    }
3690
    gen_op_rfid();
3691
    GEN_SYNC(ctx);
J
j_mayer 已提交
3692 3693 3694
#endif
}

J
j_mayer 已提交
3695
GEN_HANDLER(hrfid, 0x13, 0x12, 0x08, 0x03FF8001, PPC_64H)
3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710
{
#if defined(CONFIG_USER_ONLY)
    GEN_EXCP_PRIVOPC(ctx);
#else
    /* Restore CPU state */
    if (unlikely(ctx->supervisor <= 1)) {
        GEN_EXCP_PRIVOPC(ctx);
        return;
    }
    gen_op_hrfid();
    GEN_SYNC(ctx);
#endif
}
#endif

B
bellard 已提交
3711
/* sc */
3712 3713 3714 3715 3716
#if defined(CONFIG_USER_ONLY)
#define POWERPC_SYSCALL POWERPC_EXCP_SYSCALL_USER
#else
#define POWERPC_SYSCALL POWERPC_EXCP_SYSCALL
#endif
3717
GEN_HANDLER(sc, 0x11, 0xFF, 0xFF, 0x03FFF01D, PPC_FLOW)
B
bellard 已提交
3718
{
3719 3720 3721
    uint32_t lev;

    lev = (ctx->opcode >> 5) & 0x7F;
3722
    GEN_EXCP(ctx, POWERPC_SYSCALL, lev);
B
bellard 已提交
3723 3724 3725 3726
}

/***                                Trap                                   ***/
/* tw */
3727
GEN_HANDLER(tw, 0x1F, 0x04, 0x00, 0x00000001, PPC_FLOW)
B
bellard 已提交
3728
{
A
aurel32 已提交
3729 3730
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
3731
    /* Update the nip since this might generate a trap exception */
3732
    gen_update_nip(ctx, ctx->nip);
3733
    gen_op_tw(TO(ctx->opcode));
B
bellard 已提交
3734 3735 3736 3737 3738
}

/* twi */
GEN_HANDLER(twi, 0x03, 0xFF, 0xFF, 0x00000000, PPC_FLOW)
{
A
aurel32 已提交
3739
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
A
aurel32 已提交
3740
    tcg_gen_movi_tl(cpu_T[1], SIMM(ctx->opcode));
3741 3742
    /* Update the nip since this might generate a trap exception */
    gen_update_nip(ctx, ctx->nip);
3743
    gen_op_tw(TO(ctx->opcode));
B
bellard 已提交
3744 3745
}

3746 3747 3748 3749
#if defined(TARGET_PPC64)
/* td */
GEN_HANDLER(td, 0x1F, 0x04, 0x02, 0x00000001, PPC_64B)
{
A
aurel32 已提交
3750 3751
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
3752 3753 3754 3755 3756 3757 3758 3759
    /* Update the nip since this might generate a trap exception */
    gen_update_nip(ctx, ctx->nip);
    gen_op_td(TO(ctx->opcode));
}

/* tdi */
GEN_HANDLER(tdi, 0x02, 0xFF, 0xFF, 0x00000000, PPC_64B)
{
A
aurel32 已提交
3760
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
A
aurel32 已提交
3761
    tcg_gen_movi_tl(cpu_T[1], SIMM(ctx->opcode));
3762 3763 3764 3765 3766 3767
    /* Update the nip since this might generate a trap exception */
    gen_update_nip(ctx, ctx->nip);
    gen_op_td(TO(ctx->opcode));
}
#endif

B
bellard 已提交
3768 3769 3770 3771
/***                          Processor control                            ***/
/* mcrxr */
GEN_HANDLER(mcrxr, 0x1F, 0x00, 0x10, 0x007FF801, PPC_MISC)
{
A
aurel32 已提交
3772 3773
    tcg_gen_trunc_tl_i32(cpu_crf[crfD(ctx->opcode)], cpu_xer);
    tcg_gen_shri_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)], XER_CA);
3774
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_SO | 1 << XER_OV | 1 << XER_CA));
B
bellard 已提交
3775 3776 3777
}

/* mfcr */
3778
GEN_HANDLER(mfcr, 0x1F, 0x13, 0x00, 0x00000801, PPC_MISC)
B
bellard 已提交
3779
{
3780
    uint32_t crm, crn;
3781

3782 3783 3784 3785
    if (likely(ctx->opcode & 0x00100000)) {
        crm = CRM(ctx->opcode);
        if (likely((crm ^ (crm - 1)) == 0)) {
            crn = ffs(crm);
3786
            tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], cpu_crf[7 - crn]);
3787
        }
3788
    } else {
P
pbrook 已提交
3789
        gen_helper_load_cr(cpu_gpr[rD(ctx->opcode)]);
3790
    }
B
bellard 已提交
3791 3792 3793 3794 3795
}

/* mfmsr */
GEN_HANDLER(mfmsr, 0x1F, 0x13, 0x02, 0x001FF801, PPC_MISC)
{
3796
#if defined(CONFIG_USER_ONLY)
3797
    GEN_EXCP_PRIVREG(ctx);
3798
#else
3799
    if (unlikely(!ctx->supervisor)) {
3800
        GEN_EXCP_PRIVREG(ctx);
3801
        return;
3802
    }
A
aurel32 已提交
3803
    gen_op_load_msr();
A
aurel32 已提交
3804
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
3805
#endif
B
bellard 已提交
3806 3807
}

J
j_mayer 已提交
3808
#if 1
3809
#define SPR_NOACCESS ((void *)(-1UL))
3810 3811 3812 3813 3814 3815 3816 3817 3818
#else
static void spr_noaccess (void *opaque, int sprn)
{
    sprn = ((sprn >> 5) & 0x1F) | ((sprn & 0x1F) << 5);
    printf("ERROR: try to access SPR %d !\n", sprn);
}
#define SPR_NOACCESS (&spr_noaccess)
#endif

B
bellard 已提交
3819
/* mfspr */
3820
static always_inline void gen_op_mfspr (DisasContext *ctx)
B
bellard 已提交
3821
{
3822
    void (*read_cb)(void *opaque, int sprn);
B
bellard 已提交
3823 3824
    uint32_t sprn = SPR(ctx->opcode);

3825
#if !defined(CONFIG_USER_ONLY)
3826 3827
    if (ctx->supervisor == 2)
        read_cb = ctx->spr_cb[sprn].hea_read;
3828
    else if (ctx->supervisor)
3829 3830
        read_cb = ctx->spr_cb[sprn].oea_read;
    else
3831
#endif
3832
        read_cb = ctx->spr_cb[sprn].uea_read;
3833 3834
    if (likely(read_cb != NULL)) {
        if (likely(read_cb != SPR_NOACCESS)) {
3835
            (*read_cb)(ctx, sprn);
A
aurel32 已提交
3836
            tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
3837 3838
        } else {
            /* Privilege exception */
3839 3840 3841 3842 3843 3844
            /* This is a hack to avoid warnings when running Linux:
             * this OS breaks the PowerPC virtualisation model,
             * allowing userland application to read the PVR
             */
            if (sprn != SPR_PVR) {
                if (loglevel != 0) {
3845
                    fprintf(logfile, "Trying to read privileged spr %d %03x at "
J
j_mayer 已提交
3846
                            ADDRX "\n", sprn, sprn, ctx->nip);
3847
                }
J
j_mayer 已提交
3848 3849
                printf("Trying to read privileged spr %d %03x at " ADDRX "\n",
                       sprn, sprn, ctx->nip);
3850
            }
3851
            GEN_EXCP_PRIVREG(ctx);
B
bellard 已提交
3852
        }
3853 3854
    } else {
        /* Not defined */
J
j_mayer 已提交
3855
        if (loglevel != 0) {
J
j_mayer 已提交
3856 3857
            fprintf(logfile, "Trying to read invalid spr %d %03x at "
                    ADDRX "\n", sprn, sprn, ctx->nip);
3858
        }
J
j_mayer 已提交
3859 3860
        printf("Trying to read invalid spr %d %03x at " ADDRX "\n",
               sprn, sprn, ctx->nip);
3861 3862
        GEN_EXCP(ctx, POWERPC_EXCP_PROGRAM,
                 POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_SPR);
B
bellard 已提交
3863 3864 3865
    }
}

3866
GEN_HANDLER(mfspr, 0x1F, 0x13, 0x0A, 0x00000001, PPC_MISC)
B
bellard 已提交
3867
{
3868
    gen_op_mfspr(ctx);
3869
}
3870 3871

/* mftb */
3872
GEN_HANDLER(mftb, 0x1F, 0x13, 0x0B, 0x00000001, PPC_MFTB)
3873 3874
{
    gen_op_mfspr(ctx);
B
bellard 已提交
3875 3876 3877
}

/* mtcrf */
3878
GEN_HANDLER(mtcrf, 0x1F, 0x10, 0x04, 0x00000801, PPC_MISC)
B
bellard 已提交
3879
{
3880
    uint32_t crm, crn;
3881

3882 3883
    crm = CRM(ctx->opcode);
    if (likely((ctx->opcode & 0x00100000) || (crm ^ (crm - 1)) == 0)) {
P
pbrook 已提交
3884
        TCGv_i32 temp = tcg_temp_new_i32();
3885
        crn = ffs(crm);
P
pbrook 已提交
3886 3887
        tcg_gen_trunc_tl_i32(temp, cpu_gpr[rS(ctx->opcode)]);
        tcg_gen_shri_i32(cpu_crf[7 - crn], temp, crn * 4);
3888
        tcg_gen_andi_i32(cpu_crf[7 - crn], cpu_crf[7 - crn], 0xf);
P
pbrook 已提交
3889
        tcg_temp_free_i32(temp);
3890
    } else {
P
pbrook 已提交
3891 3892 3893
        TCGv_i32 temp = tcg_const_i32(crm);
        gen_helper_store_cr(cpu_gpr[rS(ctx->opcode)], temp);
        tcg_temp_free_i32(temp);
3894
    }
B
bellard 已提交
3895 3896 3897
}

/* mtmsr */
J
j_mayer 已提交
3898
#if defined(TARGET_PPC64)
3899
GEN_HANDLER(mtmsrd, 0x1F, 0x12, 0x05, 0x001EF801, PPC_64B)
J
j_mayer 已提交
3900 3901
{
#if defined(CONFIG_USER_ONLY)
3902
    GEN_EXCP_PRIVREG(ctx);
J
j_mayer 已提交
3903 3904
#else
    if (unlikely(!ctx->supervisor)) {
3905
        GEN_EXCP_PRIVREG(ctx);
J
j_mayer 已提交
3906 3907
        return;
    }
A
aurel32 已提交
3908
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
3909 3910 3911 3912
    if (ctx->opcode & 0x00010000) {
        /* Special form that does not need any synchronisation */
        gen_op_update_riee();
    } else {
3913 3914 3915 3916
        /* XXX: we need to update nip before the store
         *      if we enter power saving mode, we will exit the loop
         *      directly from ppc_store_msr
         */
3917
        gen_update_nip(ctx, ctx->nip);
A
aurel32 已提交
3918
        gen_op_store_msr();
3919 3920
        /* Must stop the translation as machine state (may have) changed */
        /* Note that mtmsr is not always defined as context-synchronizing */
3921
        ctx->exception = POWERPC_EXCP_STOP;
3922
    }
J
j_mayer 已提交
3923 3924 3925 3926
#endif
}
#endif

B
bellard 已提交
3927 3928
GEN_HANDLER(mtmsr, 0x1F, 0x12, 0x04, 0x001FF801, PPC_MISC)
{
3929
#if defined(CONFIG_USER_ONLY)
3930
    GEN_EXCP_PRIVREG(ctx);
3931
#else
3932
    if (unlikely(!ctx->supervisor)) {
3933
        GEN_EXCP_PRIVREG(ctx);
3934
        return;
3935
    }
A
aurel32 已提交
3936
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
3937 3938 3939 3940
    if (ctx->opcode & 0x00010000) {
        /* Special form that does not need any synchronisation */
        gen_op_update_riee();
    } else {
3941 3942 3943 3944
        /* XXX: we need to update nip before the store
         *      if we enter power saving mode, we will exit the loop
         *      directly from ppc_store_msr
         */
3945
        gen_update_nip(ctx, ctx->nip);
3946
#if defined(TARGET_PPC64)
3947
        if (!ctx->sf_mode)
A
aurel32 已提交
3948
            gen_op_store_msr_32();
3949
        else
3950
#endif
A
aurel32 已提交
3951
            gen_op_store_msr();
3952 3953
        /* Must stop the translation as machine state (may have) changed */
        /* Note that mtmsrd is not always defined as context-synchronizing */
3954
        ctx->exception = POWERPC_EXCP_STOP;
3955
    }
3956
#endif
B
bellard 已提交
3957 3958 3959 3960 3961
}

/* mtspr */
GEN_HANDLER(mtspr, 0x1F, 0x13, 0x0E, 0x00000001, PPC_MISC)
{
3962
    void (*write_cb)(void *opaque, int sprn);
B
bellard 已提交
3963 3964
    uint32_t sprn = SPR(ctx->opcode);

3965
#if !defined(CONFIG_USER_ONLY)
3966 3967
    if (ctx->supervisor == 2)
        write_cb = ctx->spr_cb[sprn].hea_write;
3968
    else if (ctx->supervisor)
3969 3970
        write_cb = ctx->spr_cb[sprn].oea_write;
    else
3971
#endif
3972
        write_cb = ctx->spr_cb[sprn].uea_write;
3973 3974
    if (likely(write_cb != NULL)) {
        if (likely(write_cb != SPR_NOACCESS)) {
A
aurel32 已提交
3975
            tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
3976 3977 3978
            (*write_cb)(ctx, sprn);
        } else {
            /* Privilege exception */
J
j_mayer 已提交
3979
            if (loglevel != 0) {
J
j_mayer 已提交
3980 3981
                fprintf(logfile, "Trying to write privileged spr %d %03x at "
                        ADDRX "\n", sprn, sprn, ctx->nip);
3982
            }
J
j_mayer 已提交
3983 3984
            printf("Trying to write privileged spr %d %03x at " ADDRX "\n",
                   sprn, sprn, ctx->nip);
3985
            GEN_EXCP_PRIVREG(ctx);
3986
        }
3987 3988
    } else {
        /* Not defined */
J
j_mayer 已提交
3989
        if (loglevel != 0) {
J
j_mayer 已提交
3990 3991
            fprintf(logfile, "Trying to write invalid spr %d %03x at "
                    ADDRX "\n", sprn, sprn, ctx->nip);
3992
        }
J
j_mayer 已提交
3993 3994
        printf("Trying to write invalid spr %d %03x at " ADDRX "\n",
               sprn, sprn, ctx->nip);
3995 3996
        GEN_EXCP(ctx, POWERPC_EXCP_PROGRAM,
                 POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_SPR);
B
bellard 已提交
3997 3998 3999 4000 4001
    }
}

/***                         Cache management                              ***/
/* dcbf */
4002
GEN_HANDLER(dcbf, 0x1F, 0x16, 0x02, 0x03C00001, PPC_CACHE)
B
bellard 已提交
4003
{
J
j_mayer 已提交
4004
    /* XXX: specification says this is treated as a load by the MMU */
P
pbrook 已提交
4005
    TCGv t0 = tcg_temp_new();
4006 4007 4008
    gen_addr_reg_index(t0, ctx);
    gen_qemu_ld8u(t0, t0, ctx->mem_idx);
    tcg_temp_free(t0);
B
bellard 已提交
4009 4010 4011
}

/* dcbi (Supervisor only) */
4012
GEN_HANDLER(dcbi, 0x1F, 0x16, 0x0E, 0x03E00001, PPC_CACHE)
B
bellard 已提交
4013
{
4014
#if defined(CONFIG_USER_ONLY)
4015
    GEN_EXCP_PRIVOPC(ctx);
4016
#else
A
aurel32 已提交
4017
    TCGv EA, val;
4018
    if (unlikely(!ctx->supervisor)) {
4019
        GEN_EXCP_PRIVOPC(ctx);
4020
        return;
4021
    }
P
pbrook 已提交
4022
    EA = tcg_temp_new();
A
aurel32 已提交
4023
    gen_addr_reg_index(EA, ctx);
P
pbrook 已提交
4024
    val = tcg_temp_new();
4025
    /* XXX: specification says this should be treated as a store by the MMU */
A
aurel32 已提交
4026 4027 4028 4029
    gen_qemu_ld8u(val, EA, ctx->mem_idx);
    gen_qemu_st8(val, EA, ctx->mem_idx);
    tcg_temp_free(val);
    tcg_temp_free(EA);
4030
#endif
B
bellard 已提交
4031 4032 4033
}

/* dcdst */
4034
GEN_HANDLER(dcbst, 0x1F, 0x16, 0x01, 0x03E00001, PPC_CACHE)
B
bellard 已提交
4035
{
4036
    /* XXX: specification say this is treated as a load by the MMU */
P
pbrook 已提交
4037
    TCGv t0 = tcg_temp_new();
4038 4039 4040
    gen_addr_reg_index(t0, ctx);
    gen_qemu_ld8u(t0, t0, ctx->mem_idx);
    tcg_temp_free(t0);
B
bellard 已提交
4041 4042 4043
}

/* dcbt */
4044
GEN_HANDLER(dcbt, 0x1F, 0x16, 0x08, 0x02000001, PPC_CACHE)
B
bellard 已提交
4045
{
4046
    /* interpreted as no-op */
4047 4048 4049
    /* XXX: specification say this is treated as a load by the MMU
     *      but does not generate any exception
     */
B
bellard 已提交
4050 4051 4052
}

/* dcbtst */
4053
GEN_HANDLER(dcbtst, 0x1F, 0x16, 0x07, 0x02000001, PPC_CACHE)
B
bellard 已提交
4054
{
4055
    /* interpreted as no-op */
4056 4057 4058
    /* XXX: specification say this is treated as a load by the MMU
     *      but does not generate any exception
     */
B
bellard 已提交
4059 4060 4061
}

/* dcbz */
4062
#define op_dcbz(n) (*gen_op_dcbz[n][ctx->mem_idx])()
4063 4064
static GenOpFunc *gen_op_dcbz[4][NB_MEM_FUNCS] = {
    /* 32 bytes cache line size */
4065
    {
4066 4067 4068 4069 4070 4071 4072 4073 4074
#define gen_op_dcbz_l32_le_raw        gen_op_dcbz_l32_raw
#define gen_op_dcbz_l32_le_user       gen_op_dcbz_l32_user
#define gen_op_dcbz_l32_le_kernel     gen_op_dcbz_l32_kernel
#define gen_op_dcbz_l32_le_hypv       gen_op_dcbz_l32_hypv
#define gen_op_dcbz_l32_le_64_raw     gen_op_dcbz_l32_64_raw
#define gen_op_dcbz_l32_le_64_user    gen_op_dcbz_l32_64_user
#define gen_op_dcbz_l32_le_64_kernel  gen_op_dcbz_l32_64_kernel
#define gen_op_dcbz_l32_le_64_hypv    gen_op_dcbz_l32_64_hypv
        GEN_MEM_FUNCS(dcbz_l32),
4075
    },
4076
    /* 64 bytes cache line size */
4077
    {
4078 4079 4080 4081 4082 4083 4084 4085 4086
#define gen_op_dcbz_l64_le_raw        gen_op_dcbz_l64_raw
#define gen_op_dcbz_l64_le_user       gen_op_dcbz_l64_user
#define gen_op_dcbz_l64_le_kernel     gen_op_dcbz_l64_kernel
#define gen_op_dcbz_l64_le_hypv       gen_op_dcbz_l64_hypv
#define gen_op_dcbz_l64_le_64_raw     gen_op_dcbz_l64_64_raw
#define gen_op_dcbz_l64_le_64_user    gen_op_dcbz_l64_64_user
#define gen_op_dcbz_l64_le_64_kernel  gen_op_dcbz_l64_64_kernel
#define gen_op_dcbz_l64_le_64_hypv    gen_op_dcbz_l64_64_hypv
        GEN_MEM_FUNCS(dcbz_l64),
4087
    },
4088
    /* 128 bytes cache line size */
4089
    {
4090 4091 4092 4093 4094 4095 4096 4097 4098
#define gen_op_dcbz_l128_le_raw       gen_op_dcbz_l128_raw
#define gen_op_dcbz_l128_le_user      gen_op_dcbz_l128_user
#define gen_op_dcbz_l128_le_kernel    gen_op_dcbz_l128_kernel
#define gen_op_dcbz_l128_le_hypv      gen_op_dcbz_l128_hypv
#define gen_op_dcbz_l128_le_64_raw    gen_op_dcbz_l128_64_raw
#define gen_op_dcbz_l128_le_64_user   gen_op_dcbz_l128_64_user
#define gen_op_dcbz_l128_le_64_kernel gen_op_dcbz_l128_64_kernel
#define gen_op_dcbz_l128_le_64_hypv   gen_op_dcbz_l128_64_hypv
        GEN_MEM_FUNCS(dcbz_l128),
4099
    },
4100
    /* tunable cache line size */
4101
    {
4102 4103 4104 4105 4106 4107 4108 4109 4110
#define gen_op_dcbz_le_raw            gen_op_dcbz_raw
#define gen_op_dcbz_le_user           gen_op_dcbz_user
#define gen_op_dcbz_le_kernel         gen_op_dcbz_kernel
#define gen_op_dcbz_le_hypv           gen_op_dcbz_hypv
#define gen_op_dcbz_le_64_raw         gen_op_dcbz_64_raw
#define gen_op_dcbz_le_64_user        gen_op_dcbz_64_user
#define gen_op_dcbz_le_64_kernel      gen_op_dcbz_64_kernel
#define gen_op_dcbz_le_64_hypv        gen_op_dcbz_64_hypv
        GEN_MEM_FUNCS(dcbz),
4111
    },
4112
};
4113

4114 4115
static always_inline void handler_dcbz (DisasContext *ctx,
                                        int dcache_line_size)
4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136
{
    int n;

    switch (dcache_line_size) {
    case 32:
        n = 0;
        break;
    case 64:
        n = 1;
        break;
    case 128:
        n = 2;
        break;
    default:
        n = 3;
        break;
    }
    op_dcbz(n);
}

GEN_HANDLER(dcbz, 0x1F, 0x16, 0x1F, 0x03E00001, PPC_CACHE_DCBZ)
B
bellard 已提交
4137
{
4138
    gen_addr_reg_index(cpu_T[0], ctx);
4139 4140 4141 4142
    handler_dcbz(ctx, ctx->dcache_line_size);
    gen_op_check_reservation();
}

4143
GEN_HANDLER2(dcbz_970, "dcbz", 0x1F, 0x16, 0x1F, 0x03C00001, PPC_CACHE_DCBZT)
4144
{
4145
    gen_addr_reg_index(cpu_T[0], ctx);
4146 4147 4148 4149
    if (ctx->opcode & 0x00200000)
        handler_dcbz(ctx, ctx->dcache_line_size);
    else
        handler_dcbz(ctx, -1);
B
bellard 已提交
4150
    gen_op_check_reservation();
B
bellard 已提交
4151 4152 4153
}

/* icbi */
4154
#define op_icbi() (*gen_op_icbi[ctx->mem_idx])()
4155 4156 4157 4158 4159 4160 4161 4162 4163 4164
#define gen_op_icbi_le_raw       gen_op_icbi_raw
#define gen_op_icbi_le_user      gen_op_icbi_user
#define gen_op_icbi_le_kernel    gen_op_icbi_kernel
#define gen_op_icbi_le_hypv      gen_op_icbi_hypv
#define gen_op_icbi_le_64_raw    gen_op_icbi_64_raw
#define gen_op_icbi_le_64_user   gen_op_icbi_64_user
#define gen_op_icbi_le_64_kernel gen_op_icbi_64_kernel
#define gen_op_icbi_le_64_hypv   gen_op_icbi_64_hypv
static GenOpFunc *gen_op_icbi[NB_MEM_FUNCS] = {
    GEN_MEM_FUNCS(icbi),
4165
};
4166

4167
GEN_HANDLER(icbi, 0x1F, 0x16, 0x1E, 0x03E00001, PPC_CACHE_ICBI)
B
bellard 已提交
4168
{
4169 4170
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
4171
    gen_addr_reg_index(cpu_T[0], ctx);
4172
    op_icbi();
B
bellard 已提交
4173 4174 4175 4176
}

/* Optional: */
/* dcba */
4177
GEN_HANDLER(dcba, 0x1F, 0x16, 0x17, 0x03E00001, PPC_CACHE_DCBA)
B
bellard 已提交
4178
{
4179 4180 4181 4182
    /* interpreted as no-op */
    /* XXX: specification say this is treated as a store by the MMU
     *      but does not generate any exception
     */
B
bellard 已提交
4183 4184 4185 4186 4187 4188 4189
}

/***                    Segment register manipulation                      ***/
/* Supervisor only: */
/* mfsr */
GEN_HANDLER(mfsr, 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT)
{
4190
#if defined(CONFIG_USER_ONLY)
4191
    GEN_EXCP_PRIVREG(ctx);
4192
#else
4193
    if (unlikely(!ctx->supervisor)) {
4194
        GEN_EXCP_PRIVREG(ctx);
4195
        return;
4196
    }
4197
    tcg_gen_movi_tl(cpu_T[1], SR(ctx->opcode));
4198
    gen_op_load_sr();
A
aurel32 已提交
4199
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4200
#endif
B
bellard 已提交
4201 4202 4203
}

/* mfsrin */
4204
GEN_HANDLER(mfsrin, 0x1F, 0x13, 0x14, 0x001F0001, PPC_SEGMENT)
B
bellard 已提交
4205
{
4206
#if defined(CONFIG_USER_ONLY)
4207
    GEN_EXCP_PRIVREG(ctx);
4208
#else
4209
    if (unlikely(!ctx->supervisor)) {
4210
        GEN_EXCP_PRIVREG(ctx);
4211
        return;
4212
    }
A
aurel32 已提交
4213
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4214 4215
    gen_op_srli_T1(28);
    gen_op_load_sr();
A
aurel32 已提交
4216
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4217
#endif
B
bellard 已提交
4218 4219 4220
}

/* mtsr */
B
bellard 已提交
4221
GEN_HANDLER(mtsr, 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT)
B
bellard 已提交
4222
{
4223
#if defined(CONFIG_USER_ONLY)
4224
    GEN_EXCP_PRIVREG(ctx);
4225
#else
4226
    if (unlikely(!ctx->supervisor)) {
4227
        GEN_EXCP_PRIVREG(ctx);
4228
        return;
4229
    }
A
aurel32 已提交
4230
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4231
    tcg_gen_movi_tl(cpu_T[1], SR(ctx->opcode));
4232
    gen_op_store_sr();
4233
#endif
B
bellard 已提交
4234 4235 4236
}

/* mtsrin */
4237
GEN_HANDLER(mtsrin, 0x1F, 0x12, 0x07, 0x001F0001, PPC_SEGMENT)
B
bellard 已提交
4238
{
4239
#if defined(CONFIG_USER_ONLY)
4240
    GEN_EXCP_PRIVREG(ctx);
4241
#else
4242
    if (unlikely(!ctx->supervisor)) {
4243
        GEN_EXCP_PRIVREG(ctx);
4244
        return;
4245
    }
A
aurel32 已提交
4246 4247
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4248 4249
    gen_op_srli_T1(28);
    gen_op_store_sr();
4250
#endif
B
bellard 已提交
4251 4252
}

4253 4254 4255
#if defined(TARGET_PPC64)
/* Specific implementation for PowerPC 64 "bridge" emulation using SLB */
/* mfsr */
4256
GEN_HANDLER2(mfsr_64b, "mfsr", 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT_64B)
4257 4258 4259 4260 4261 4262 4263 4264
{
#if defined(CONFIG_USER_ONLY)
    GEN_EXCP_PRIVREG(ctx);
#else
    if (unlikely(!ctx->supervisor)) {
        GEN_EXCP_PRIVREG(ctx);
        return;
    }
4265
    tcg_gen_movi_tl(cpu_T[1], SR(ctx->opcode));
4266
    gen_op_load_slb();
A
aurel32 已提交
4267
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4268 4269 4270 4271
#endif
}

/* mfsrin */
4272 4273
GEN_HANDLER2(mfsrin_64b, "mfsrin", 0x1F, 0x13, 0x14, 0x001F0001,
             PPC_SEGMENT_64B)
4274 4275 4276 4277 4278 4279 4280 4281
{
#if defined(CONFIG_USER_ONLY)
    GEN_EXCP_PRIVREG(ctx);
#else
    if (unlikely(!ctx->supervisor)) {
        GEN_EXCP_PRIVREG(ctx);
        return;
    }
A
aurel32 已提交
4282
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4283 4284
    gen_op_srli_T1(28);
    gen_op_load_slb();
A
aurel32 已提交
4285
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4286 4287 4288 4289
#endif
}

/* mtsr */
4290
GEN_HANDLER2(mtsr_64b, "mtsr", 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT_64B)
4291 4292 4293 4294 4295 4296 4297 4298
{
#if defined(CONFIG_USER_ONLY)
    GEN_EXCP_PRIVREG(ctx);
#else
    if (unlikely(!ctx->supervisor)) {
        GEN_EXCP_PRIVREG(ctx);
        return;
    }
A
aurel32 已提交
4299
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4300
    tcg_gen_movi_tl(cpu_T[1], SR(ctx->opcode));
4301 4302 4303 4304 4305
    gen_op_store_slb();
#endif
}

/* mtsrin */
4306 4307
GEN_HANDLER2(mtsrin_64b, "mtsrin", 0x1F, 0x12, 0x07, 0x001F0001,
             PPC_SEGMENT_64B)
4308 4309 4310 4311 4312 4313 4314 4315
{
#if defined(CONFIG_USER_ONLY)
    GEN_EXCP_PRIVREG(ctx);
#else
    if (unlikely(!ctx->supervisor)) {
        GEN_EXCP_PRIVREG(ctx);
        return;
    }
A
aurel32 已提交
4316 4317
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4318 4319 4320 4321 4322 4323
    gen_op_srli_T1(28);
    gen_op_store_slb();
#endif
}
#endif /* defined(TARGET_PPC64) */

B
bellard 已提交
4324 4325 4326
/***                      Lookaside buffer management                      ***/
/* Optional & supervisor only: */
/* tlbia */
4327
GEN_HANDLER(tlbia, 0x1F, 0x12, 0x0B, 0x03FFFC01, PPC_MEM_TLBIA)
B
bellard 已提交
4328
{
4329
#if defined(CONFIG_USER_ONLY)
4330
    GEN_EXCP_PRIVOPC(ctx);
4331
#else
4332
    if (unlikely(!ctx->supervisor)) {
4333
        GEN_EXCP_PRIVOPC(ctx);
4334
        return;
4335 4336 4337
    }
    gen_op_tlbia();
#endif
B
bellard 已提交
4338 4339 4340
}

/* tlbie */
4341
GEN_HANDLER(tlbie, 0x1F, 0x12, 0x09, 0x03FF0001, PPC_MEM_TLBIE)
B
bellard 已提交
4342
{
4343
#if defined(CONFIG_USER_ONLY)
4344
    GEN_EXCP_PRIVOPC(ctx);
4345
#else
4346
    if (unlikely(!ctx->supervisor)) {
4347
        GEN_EXCP_PRIVOPC(ctx);
4348
        return;
4349
    }
A
aurel32 已提交
4350
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rB(ctx->opcode)]);
4351 4352 4353 4354 4355 4356
#if defined(TARGET_PPC64)
    if (ctx->sf_mode)
        gen_op_tlbie_64();
    else
#endif
        gen_op_tlbie();
4357
#endif
B
bellard 已提交
4358 4359 4360
}

/* tlbsync */
4361
GEN_HANDLER(tlbsync, 0x1F, 0x16, 0x11, 0x03FFF801, PPC_MEM_TLBSYNC)
B
bellard 已提交
4362
{
4363
#if defined(CONFIG_USER_ONLY)
4364
    GEN_EXCP_PRIVOPC(ctx);
4365
#else
4366
    if (unlikely(!ctx->supervisor)) {
4367
        GEN_EXCP_PRIVOPC(ctx);
4368
        return;
4369 4370 4371 4372
    }
    /* This has no effect: it should ensure that all previous
     * tlbie have completed
     */
4373
    GEN_STOP(ctx);
4374
#endif
B
bellard 已提交
4375 4376
}

J
j_mayer 已提交
4377 4378 4379 4380 4381
#if defined(TARGET_PPC64)
/* slbia */
GEN_HANDLER(slbia, 0x1F, 0x12, 0x0F, 0x03FFFC01, PPC_SLBI)
{
#if defined(CONFIG_USER_ONLY)
4382
    GEN_EXCP_PRIVOPC(ctx);
J
j_mayer 已提交
4383 4384
#else
    if (unlikely(!ctx->supervisor)) {
4385
        GEN_EXCP_PRIVOPC(ctx);
J
j_mayer 已提交
4386 4387 4388 4389 4390 4391 4392 4393 4394 4395
        return;
    }
    gen_op_slbia();
#endif
}

/* slbie */
GEN_HANDLER(slbie, 0x1F, 0x12, 0x0D, 0x03FF0001, PPC_SLBI)
{
#if defined(CONFIG_USER_ONLY)
4396
    GEN_EXCP_PRIVOPC(ctx);
J
j_mayer 已提交
4397 4398
#else
    if (unlikely(!ctx->supervisor)) {
4399
        GEN_EXCP_PRIVOPC(ctx);
J
j_mayer 已提交
4400 4401
        return;
    }
A
aurel32 已提交
4402
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rB(ctx->opcode)]);
J
j_mayer 已提交
4403 4404 4405 4406 4407
    gen_op_slbie();
#endif
}
#endif

B
bellard 已提交
4408 4409
/***                              External control                         ***/
/* Optional: */
4410 4411
#define op_eciwx() (*gen_op_eciwx[ctx->mem_idx])()
#define op_ecowx() (*gen_op_ecowx[ctx->mem_idx])()
4412 4413
static GenOpFunc *gen_op_eciwx[NB_MEM_FUNCS] = {
    GEN_MEM_FUNCS(eciwx),
4414
};
4415 4416
static GenOpFunc *gen_op_ecowx[NB_MEM_FUNCS] = {
    GEN_MEM_FUNCS(ecowx),
4417
};
4418

4419
/* eciwx */
B
bellard 已提交
4420 4421
GEN_HANDLER(eciwx, 0x1F, 0x16, 0x0D, 0x00000001, PPC_EXTERN)
{
4422
    /* Should check EAR[E] & alignment ! */
4423
    gen_addr_reg_index(cpu_T[0], ctx);
4424
    op_eciwx();
A
aurel32 已提交
4425
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4426 4427 4428 4429 4430 4431
}

/* ecowx */
GEN_HANDLER(ecowx, 0x1F, 0x16, 0x09, 0x00000001, PPC_EXTERN)
{
    /* Should check EAR[E] & alignment ! */
4432
    gen_addr_reg_index(cpu_T[0], ctx);
A
aurel32 已提交
4433
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
4434 4435 4436 4437 4438 4439 4440
    op_ecowx();
}

/* PowerPC 601 specific instructions */
/* abs - abs. */
GEN_HANDLER(abs, 0x1F, 0x08, 0x0B, 0x0000F800, PPC_POWER_BR)
{
A
aurel32 已提交
4441
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
4442
    gen_op_POWER_abs();
A
aurel32 已提交
4443
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4444
    if (unlikely(Rc(ctx->opcode) != 0))
4445
        gen_set_Rc0(ctx, cpu_T[0]);
4446 4447 4448 4449 4450
}

/* abso - abso. */
GEN_HANDLER(abso, 0x1F, 0x08, 0x1B, 0x0000F800, PPC_POWER_BR)
{
A
aurel32 已提交
4451
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
4452
    gen_op_POWER_abso();
A
aurel32 已提交
4453
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4454
    if (unlikely(Rc(ctx->opcode) != 0))
4455
        gen_set_Rc0(ctx, cpu_T[0]);
4456 4457 4458
}

/* clcs */
4459
GEN_HANDLER(clcs, 0x1F, 0x10, 0x13, 0x0000F800, PPC_POWER_BR)
4460
{
A
aurel32 已提交
4461
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
4462
    gen_op_POWER_clcs();
4463
    /* Rc=1 sets CR0 to an undefined state */
A
aurel32 已提交
4464
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4465 4466 4467 4468 4469
}

/* div - div. */
GEN_HANDLER(div, 0x1F, 0x0B, 0x0A, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4470 4471
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4472
    gen_op_POWER_div();
A
aurel32 已提交
4473
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4474
    if (unlikely(Rc(ctx->opcode) != 0))
4475
        gen_set_Rc0(ctx, cpu_T[0]);
4476 4477 4478 4479 4480
}

/* divo - divo. */
GEN_HANDLER(divo, 0x1F, 0x0B, 0x1A, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4481 4482
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4483
    gen_op_POWER_divo();
A
aurel32 已提交
4484
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4485
    if (unlikely(Rc(ctx->opcode) != 0))
4486
        gen_set_Rc0(ctx, cpu_T[0]);
4487 4488 4489 4490 4491
}

/* divs - divs. */
GEN_HANDLER(divs, 0x1F, 0x0B, 0x0B, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4492 4493
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4494
    gen_op_POWER_divs();
A
aurel32 已提交
4495
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4496
    if (unlikely(Rc(ctx->opcode) != 0))
4497
        gen_set_Rc0(ctx, cpu_T[0]);
4498 4499 4500 4501 4502
}

/* divso - divso. */
GEN_HANDLER(divso, 0x1F, 0x0B, 0x1B, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4503 4504
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4505
    gen_op_POWER_divso();
A
aurel32 已提交
4506
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4507
    if (unlikely(Rc(ctx->opcode) != 0))
4508
        gen_set_Rc0(ctx, cpu_T[0]);
4509 4510 4511 4512 4513
}

/* doz - doz. */
GEN_HANDLER(doz, 0x1F, 0x08, 0x08, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4514 4515
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4516
    gen_op_POWER_doz();
A
aurel32 已提交
4517
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4518
    if (unlikely(Rc(ctx->opcode) != 0))
4519
        gen_set_Rc0(ctx, cpu_T[0]);
4520 4521 4522 4523 4524
}

/* dozo - dozo. */
GEN_HANDLER(dozo, 0x1F, 0x08, 0x18, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4525 4526
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4527
    gen_op_POWER_dozo();
A
aurel32 已提交
4528
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4529
    if (unlikely(Rc(ctx->opcode) != 0))
4530
        gen_set_Rc0(ctx, cpu_T[0]);
4531 4532 4533 4534 4535
}

/* dozi */
GEN_HANDLER(dozi, 0x09, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4536
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
4537
    tcg_gen_movi_tl(cpu_T[1], SIMM(ctx->opcode));
4538
    gen_op_POWER_doz();
A
aurel32 已提交
4539
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4540 4541
}

4542 4543 4544
/* As lscbx load from memory byte after byte, it's always endian safe.
 * Original POWER is 32 bits only, define 64 bits ops as 32 bits ones
 */
4545
#define op_POWER_lscbx(start, ra, rb)                                         \
4546
(*gen_op_POWER_lscbx[ctx->mem_idx])(start, ra, rb)
4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560
#define gen_op_POWER_lscbx_64_raw       gen_op_POWER_lscbx_raw
#define gen_op_POWER_lscbx_64_user      gen_op_POWER_lscbx_user
#define gen_op_POWER_lscbx_64_kernel    gen_op_POWER_lscbx_kernel
#define gen_op_POWER_lscbx_64_hypv      gen_op_POWER_lscbx_hypv
#define gen_op_POWER_lscbx_le_raw       gen_op_POWER_lscbx_raw
#define gen_op_POWER_lscbx_le_user      gen_op_POWER_lscbx_user
#define gen_op_POWER_lscbx_le_kernel    gen_op_POWER_lscbx_kernel
#define gen_op_POWER_lscbx_le_hypv      gen_op_POWER_lscbx_hypv
#define gen_op_POWER_lscbx_le_64_raw    gen_op_POWER_lscbx_raw
#define gen_op_POWER_lscbx_le_64_user   gen_op_POWER_lscbx_user
#define gen_op_POWER_lscbx_le_64_kernel gen_op_POWER_lscbx_kernel
#define gen_op_POWER_lscbx_le_64_hypv   gen_op_POWER_lscbx_hypv
static GenOpFunc3 *gen_op_POWER_lscbx[NB_MEM_FUNCS] = {
    GEN_MEM_FUNCS(POWER_lscbx),
4561 4562 4563 4564 4565 4566 4567 4568
};

/* lscbx - lscbx. */
GEN_HANDLER(lscbx, 0x1F, 0x15, 0x08, 0x00000000, PPC_POWER_BR)
{
    int ra = rA(ctx->opcode);
    int rb = rB(ctx->opcode);

4569
    gen_addr_reg_index(cpu_T[0], ctx);
4570 4571 4572 4573
    if (ra == 0) {
        ra = rb;
    }
    /* NIP cannot be restored if the memory exception comes from an helper */
4574
    gen_update_nip(ctx, ctx->nip - 4);
A
aurel32 已提交
4575 4576 4577
    tcg_gen_andi_tl(cpu_T[1], cpu_xer, 0x7F);
    tcg_gen_shri_tl(cpu_T[2], cpu_xer, XER_CMP);
    tcg_gen_andi_tl(cpu_T[2], cpu_T[2], 0xFF);
4578
    op_POWER_lscbx(rD(ctx->opcode), ra, rb);
A
aurel32 已提交
4579 4580
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~0x7F);
    tcg_gen_or_tl(cpu_xer, cpu_xer, cpu_T[0]);
4581
    if (unlikely(Rc(ctx->opcode) != 0))
4582
        gen_set_Rc0(ctx, cpu_T[0]);
4583 4584 4585 4586 4587
}

/* maskg - maskg. */
GEN_HANDLER(maskg, 0x1F, 0x1D, 0x00, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4588 4589
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4590
    gen_op_POWER_maskg();
A
aurel32 已提交
4591
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4592
    if (unlikely(Rc(ctx->opcode) != 0))
4593
        gen_set_Rc0(ctx, cpu_T[0]);
4594 4595 4596 4597 4598
}

/* maskir - maskir. */
GEN_HANDLER(maskir, 0x1F, 0x1D, 0x10, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4599 4600 4601
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[2], cpu_gpr[rB(ctx->opcode)]);
4602
    gen_op_POWER_maskir();
A
aurel32 已提交
4603
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4604
    if (unlikely(Rc(ctx->opcode) != 0))
4605
        gen_set_Rc0(ctx, cpu_T[0]);
4606 4607 4608 4609 4610
}

/* mul - mul. */
GEN_HANDLER(mul, 0x1F, 0x0B, 0x03, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4611 4612
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4613
    gen_op_POWER_mul();
A
aurel32 已提交
4614
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4615
    if (unlikely(Rc(ctx->opcode) != 0))
4616
        gen_set_Rc0(ctx, cpu_T[0]);
4617 4618 4619 4620 4621
}

/* mulo - mulo. */
GEN_HANDLER(mulo, 0x1F, 0x0B, 0x13, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4622 4623
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4624
    gen_op_POWER_mulo();
A
aurel32 已提交
4625
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4626
    if (unlikely(Rc(ctx->opcode) != 0))
4627
        gen_set_Rc0(ctx, cpu_T[0]);
4628 4629 4630 4631 4632
}

/* nabs - nabs. */
GEN_HANDLER(nabs, 0x1F, 0x08, 0x0F, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4633
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
4634
    gen_op_POWER_nabs();
A
aurel32 已提交
4635
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4636
    if (unlikely(Rc(ctx->opcode) != 0))
4637
        gen_set_Rc0(ctx, cpu_T[0]);
4638 4639 4640 4641 4642
}

/* nabso - nabso. */
GEN_HANDLER(nabso, 0x1F, 0x08, 0x1F, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4643
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
4644
    gen_op_POWER_nabso();
A
aurel32 已提交
4645
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4646
    if (unlikely(Rc(ctx->opcode) != 0))
4647
        gen_set_Rc0(ctx, cpu_T[0]);
4648 4649 4650 4651 4652 4653 4654 4655 4656
}

/* rlmi - rlmi. */
GEN_HANDLER(rlmi, 0x16, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR)
{
    uint32_t mb, me;

    mb = MB(ctx->opcode);
    me = ME(ctx->opcode);
A
aurel32 已提交
4657 4658 4659
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[2], cpu_gpr[rB(ctx->opcode)]);
4660
    gen_op_POWER_rlmi(MASK(mb, me), ~MASK(mb, me));
A
aurel32 已提交
4661
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4662
    if (unlikely(Rc(ctx->opcode) != 0))
4663
        gen_set_Rc0(ctx, cpu_T[0]);
4664 4665 4666 4667 4668
}

/* rrib - rrib. */
GEN_HANDLER(rrib, 0x1F, 0x19, 0x10, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4669 4670 4671
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[2], cpu_gpr[rB(ctx->opcode)]);
4672
    gen_op_POWER_rrib();
A
aurel32 已提交
4673
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4674
    if (unlikely(Rc(ctx->opcode) != 0))
4675
        gen_set_Rc0(ctx, cpu_T[0]);
4676 4677 4678 4679 4680
}

/* sle - sle. */
GEN_HANDLER(sle, 0x1F, 0x19, 0x04, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4681 4682
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4683
    gen_op_POWER_sle();
A
aurel32 已提交
4684
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4685
    if (unlikely(Rc(ctx->opcode) != 0))
4686
        gen_set_Rc0(ctx, cpu_T[0]);
4687 4688 4689 4690 4691
}

/* sleq - sleq. */
GEN_HANDLER(sleq, 0x1F, 0x19, 0x06, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4692 4693
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4694
    gen_op_POWER_sleq();
A
aurel32 已提交
4695
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4696
    if (unlikely(Rc(ctx->opcode) != 0))
4697
        gen_set_Rc0(ctx, cpu_T[0]);
4698 4699 4700 4701 4702
}

/* sliq - sliq. */
GEN_HANDLER(sliq, 0x1F, 0x18, 0x05, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4703
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4704
    tcg_gen_movi_tl(cpu_T[1], SH(ctx->opcode));
4705
    gen_op_POWER_sle();
A
aurel32 已提交
4706
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4707
    if (unlikely(Rc(ctx->opcode) != 0))
4708
        gen_set_Rc0(ctx, cpu_T[0]);
4709 4710 4711 4712 4713
}

/* slliq - slliq. */
GEN_HANDLER(slliq, 0x1F, 0x18, 0x07, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4714
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4715
    tcg_gen_movi_tl(cpu_T[1], SH(ctx->opcode));
4716
    gen_op_POWER_sleq();
A
aurel32 已提交
4717
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4718
    if (unlikely(Rc(ctx->opcode) != 0))
4719
        gen_set_Rc0(ctx, cpu_T[0]);
4720 4721 4722 4723 4724
}

/* sllq - sllq. */
GEN_HANDLER(sllq, 0x1F, 0x18, 0x06, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4725 4726
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4727
    gen_op_POWER_sllq();
A
aurel32 已提交
4728
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4729
    if (unlikely(Rc(ctx->opcode) != 0))
4730
        gen_set_Rc0(ctx, cpu_T[0]);
4731 4732 4733 4734 4735
}

/* slq - slq. */
GEN_HANDLER(slq, 0x1F, 0x18, 0x04, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4736 4737
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4738
    gen_op_POWER_slq();
A
aurel32 已提交
4739
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4740
    if (unlikely(Rc(ctx->opcode) != 0))
4741
        gen_set_Rc0(ctx, cpu_T[0]);
4742 4743
}

4744
/* sraiq - sraiq. */
4745 4746
GEN_HANDLER(sraiq, 0x1F, 0x18, 0x1D, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4747
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4748
    tcg_gen_movi_tl(cpu_T[1], SH(ctx->opcode));
4749
    gen_op_POWER_sraq();
A
aurel32 已提交
4750
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4751
    if (unlikely(Rc(ctx->opcode) != 0))
4752
        gen_set_Rc0(ctx, cpu_T[0]);
4753 4754 4755 4756 4757
}

/* sraq - sraq. */
GEN_HANDLER(sraq, 0x1F, 0x18, 0x1C, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4758 4759
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4760
    gen_op_POWER_sraq();
A
aurel32 已提交
4761
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4762
    if (unlikely(Rc(ctx->opcode) != 0))
4763
        gen_set_Rc0(ctx, cpu_T[0]);
4764 4765 4766 4767 4768
}

/* sre - sre. */
GEN_HANDLER(sre, 0x1F, 0x19, 0x14, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4769 4770
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4771
    gen_op_POWER_sre();
A
aurel32 已提交
4772
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4773
    if (unlikely(Rc(ctx->opcode) != 0))
4774
        gen_set_Rc0(ctx, cpu_T[0]);
4775 4776 4777 4778 4779
}

/* srea - srea. */
GEN_HANDLER(srea, 0x1F, 0x19, 0x1C, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4780 4781
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4782
    gen_op_POWER_srea();
A
aurel32 已提交
4783
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4784
    if (unlikely(Rc(ctx->opcode) != 0))
4785
        gen_set_Rc0(ctx, cpu_T[0]);
4786 4787 4788 4789 4790
}

/* sreq */
GEN_HANDLER(sreq, 0x1F, 0x19, 0x16, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4791 4792
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4793
    gen_op_POWER_sreq();
A
aurel32 已提交
4794
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4795
    if (unlikely(Rc(ctx->opcode) != 0))
4796
        gen_set_Rc0(ctx, cpu_T[0]);
4797 4798 4799 4800 4801
}

/* sriq */
GEN_HANDLER(sriq, 0x1F, 0x18, 0x15, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4802
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4803
    tcg_gen_movi_tl(cpu_T[1], SH(ctx->opcode));
4804
    gen_op_POWER_srq();
A
aurel32 已提交
4805
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4806
    if (unlikely(Rc(ctx->opcode) != 0))
4807
        gen_set_Rc0(ctx, cpu_T[0]);
4808 4809 4810 4811 4812
}

/* srliq */
GEN_HANDLER(srliq, 0x1F, 0x18, 0x17, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4813 4814
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4815
    tcg_gen_movi_tl(cpu_T[1], SH(ctx->opcode));
4816
    gen_op_POWER_srlq();
A
aurel32 已提交
4817
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4818
    if (unlikely(Rc(ctx->opcode) != 0))
4819
        gen_set_Rc0(ctx, cpu_T[0]);
4820 4821 4822 4823 4824
}

/* srlq */
GEN_HANDLER(srlq, 0x1F, 0x18, 0x16, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4825 4826
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4827
    gen_op_POWER_srlq();
A
aurel32 已提交
4828
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4829
    if (unlikely(Rc(ctx->opcode) != 0))
4830
        gen_set_Rc0(ctx, cpu_T[0]);
4831 4832 4833 4834 4835
}

/* srq */
GEN_HANDLER(srq, 0x1F, 0x18, 0x14, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4836 4837
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4838
    gen_op_POWER_srq();
A
aurel32 已提交
4839
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4840
    if (unlikely(Rc(ctx->opcode) != 0))
4841
        gen_set_Rc0(ctx, cpu_T[0]);
4842 4843 4844 4845 4846 4847 4848
}

/* PowerPC 602 specific instructions */
/* dsa  */
GEN_HANDLER(dsa, 0x1F, 0x14, 0x13, 0x03FFF801, PPC_602_SPEC)
{
    /* XXX: TODO */
4849
    GEN_EXCP_INVAL(ctx);
4850 4851 4852 4853 4854 4855
}

/* esa */
GEN_HANDLER(esa, 0x1F, 0x14, 0x12, 0x03FFF801, PPC_602_SPEC)
{
    /* XXX: TODO */
4856
    GEN_EXCP_INVAL(ctx);
4857 4858 4859 4860 4861 4862
}

/* mfrom */
GEN_HANDLER(mfrom, 0x1F, 0x09, 0x08, 0x03E0F801, PPC_602_SPEC)
{
#if defined(CONFIG_USER_ONLY)
4863
    GEN_EXCP_PRIVOPC(ctx);
4864 4865
#else
    if (unlikely(!ctx->supervisor)) {
4866
        GEN_EXCP_PRIVOPC(ctx);
4867 4868
        return;
    }
A
aurel32 已提交
4869
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
4870
    gen_op_602_mfrom();
A
aurel32 已提交
4871
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4872 4873 4874 4875 4876
#endif
}

/* 602 - 603 - G2 TLB management */
/* tlbld */
4877
GEN_HANDLER2(tlbld_6xx, "tlbld", 0x1F, 0x12, 0x1E, 0x03FF0001, PPC_6xx_TLB)
4878 4879
{
#if defined(CONFIG_USER_ONLY)
4880
    GEN_EXCP_PRIVOPC(ctx);
4881 4882
#else
    if (unlikely(!ctx->supervisor)) {
4883
        GEN_EXCP_PRIVOPC(ctx);
4884 4885
        return;
    }
A
aurel32 已提交
4886
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rB(ctx->opcode)]);
4887 4888 4889 4890 4891
    gen_op_6xx_tlbld();
#endif
}

/* tlbli */
4892
GEN_HANDLER2(tlbli_6xx, "tlbli", 0x1F, 0x12, 0x1F, 0x03FF0001, PPC_6xx_TLB)
4893 4894
{
#if defined(CONFIG_USER_ONLY)
4895
    GEN_EXCP_PRIVOPC(ctx);
4896 4897
#else
    if (unlikely(!ctx->supervisor)) {
4898
        GEN_EXCP_PRIVOPC(ctx);
4899 4900
        return;
    }
A
aurel32 已提交
4901
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rB(ctx->opcode)]);
4902 4903 4904 4905
    gen_op_6xx_tlbli();
#endif
}

4906 4907
/* 74xx TLB management */
/* tlbld */
4908
GEN_HANDLER2(tlbld_74xx, "tlbld", 0x1F, 0x12, 0x1E, 0x03FF0001, PPC_74xx_TLB)
4909 4910 4911 4912 4913 4914 4915 4916
{
#if defined(CONFIG_USER_ONLY)
    GEN_EXCP_PRIVOPC(ctx);
#else
    if (unlikely(!ctx->supervisor)) {
        GEN_EXCP_PRIVOPC(ctx);
        return;
    }
A
aurel32 已提交
4917
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rB(ctx->opcode)]);
4918 4919 4920 4921 4922
    gen_op_74xx_tlbld();
#endif
}

/* tlbli */
4923
GEN_HANDLER2(tlbli_74xx, "tlbli", 0x1F, 0x12, 0x1F, 0x03FF0001, PPC_74xx_TLB)
4924 4925 4926 4927 4928 4929 4930 4931
{
#if defined(CONFIG_USER_ONLY)
    GEN_EXCP_PRIVOPC(ctx);
#else
    if (unlikely(!ctx->supervisor)) {
        GEN_EXCP_PRIVOPC(ctx);
        return;
    }
A
aurel32 已提交
4932
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rB(ctx->opcode)]);
4933 4934 4935 4936
    gen_op_74xx_tlbli();
#endif
}

4937 4938 4939 4940 4941 4942 4943 4944 4945 4946
/* POWER instructions not in PowerPC 601 */
/* clf */
GEN_HANDLER(clf, 0x1F, 0x16, 0x03, 0x03E00000, PPC_POWER)
{
    /* Cache line flush: implemented as no-op */
}

/* cli */
GEN_HANDLER(cli, 0x1F, 0x16, 0x0F, 0x03E00000, PPC_POWER)
{
B
blueswir1 已提交
4947
    /* Cache line invalidate: privileged and treated as no-op */
4948
#if defined(CONFIG_USER_ONLY)
4949
    GEN_EXCP_PRIVOPC(ctx);
4950 4951
#else
    if (unlikely(!ctx->supervisor)) {
4952
        GEN_EXCP_PRIVOPC(ctx);
4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966
        return;
    }
#endif
}

/* dclst */
GEN_HANDLER(dclst, 0x1F, 0x16, 0x13, 0x03E00000, PPC_POWER)
{
    /* Data cache line store: treated as no-op */
}

GEN_HANDLER(mfsri, 0x1F, 0x13, 0x13, 0x00000001, PPC_POWER)
{
#if defined(CONFIG_USER_ONLY)
4967
    GEN_EXCP_PRIVOPC(ctx);
4968 4969
#else
    if (unlikely(!ctx->supervisor)) {
4970
        GEN_EXCP_PRIVOPC(ctx);
4971 4972 4973 4974 4975
        return;
    }
    int ra = rA(ctx->opcode);
    int rd = rD(ctx->opcode);

4976
    gen_addr_reg_index(cpu_T[0], ctx);
4977
    gen_op_POWER_mfsri();
A
aurel32 已提交
4978
    tcg_gen_mov_tl(cpu_gpr[rd], cpu_T[0]);
4979
    if (ra != 0 && ra != rd)
A
aurel32 已提交
4980
        tcg_gen_mov_tl(cpu_gpr[ra], cpu_T[1]);
4981 4982 4983 4984 4985 4986
#endif
}

GEN_HANDLER(rac, 0x1F, 0x12, 0x19, 0x00000001, PPC_POWER)
{
#if defined(CONFIG_USER_ONLY)
4987
    GEN_EXCP_PRIVOPC(ctx);
4988 4989
#else
    if (unlikely(!ctx->supervisor)) {
4990
        GEN_EXCP_PRIVOPC(ctx);
4991 4992
        return;
    }
4993
    gen_addr_reg_index(cpu_T[0], ctx);
4994
    gen_op_POWER_rac();
A
aurel32 已提交
4995
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4996 4997 4998 4999 5000 5001
#endif
}

GEN_HANDLER(rfsvc, 0x13, 0x12, 0x02, 0x03FFF0001, PPC_POWER)
{
#if defined(CONFIG_USER_ONLY)
5002
    GEN_EXCP_PRIVOPC(ctx);
5003 5004
#else
    if (unlikely(!ctx->supervisor)) {
5005
        GEN_EXCP_PRIVOPC(ctx);
5006 5007 5008
        return;
    }
    gen_op_POWER_rfsvc();
5009
    GEN_SYNC(ctx);
5010 5011 5012 5013 5014 5015 5016
#endif
}

/* svc is not implemented for now */

/* POWER2 specific instructions */
/* Quad manipulation (load/store two floats at a time) */
5017
/* Original POWER2 is 32 bits only, define 64 bits ops as 32 bits ones */
5018 5019
#define op_POWER2_lfq() (*gen_op_POWER2_lfq[ctx->mem_idx])()
#define op_POWER2_stfq() (*gen_op_POWER2_stfq[ctx->mem_idx])()
5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037
#define gen_op_POWER2_lfq_64_raw        gen_op_POWER2_lfq_raw
#define gen_op_POWER2_lfq_64_user       gen_op_POWER2_lfq_user
#define gen_op_POWER2_lfq_64_kernel     gen_op_POWER2_lfq_kernel
#define gen_op_POWER2_lfq_64_hypv       gen_op_POWER2_lfq_hypv
#define gen_op_POWER2_lfq_le_64_raw     gen_op_POWER2_lfq_le_raw
#define gen_op_POWER2_lfq_le_64_user    gen_op_POWER2_lfq_le_user
#define gen_op_POWER2_lfq_le_64_kernel  gen_op_POWER2_lfq_le_kernel
#define gen_op_POWER2_lfq_le_64_hypv    gen_op_POWER2_lfq_le_hypv
#define gen_op_POWER2_stfq_64_raw       gen_op_POWER2_stfq_raw
#define gen_op_POWER2_stfq_64_user      gen_op_POWER2_stfq_user
#define gen_op_POWER2_stfq_64_kernel    gen_op_POWER2_stfq_kernel
#define gen_op_POWER2_stfq_64_hypv      gen_op_POWER2_stfq_hypv
#define gen_op_POWER2_stfq_le_64_raw    gen_op_POWER2_stfq_le_raw
#define gen_op_POWER2_stfq_le_64_user   gen_op_POWER2_stfq_le_user
#define gen_op_POWER2_stfq_le_64_kernel gen_op_POWER2_stfq_le_kernel
#define gen_op_POWER2_stfq_le_64_hypv   gen_op_POWER2_stfq_le_hypv
static GenOpFunc *gen_op_POWER2_lfq[NB_MEM_FUNCS] = {
    GEN_MEM_FUNCS(POWER2_lfq),
5038
};
5039 5040
static GenOpFunc *gen_op_POWER2_stfq[NB_MEM_FUNCS] = {
    GEN_MEM_FUNCS(POWER2_stfq),
5041 5042 5043 5044 5045 5046
};

/* lfq */
GEN_HANDLER(lfq, 0x38, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
{
    /* NIP cannot be restored if the memory exception comes from an helper */
5047
    gen_update_nip(ctx, ctx->nip - 4);
5048
    gen_addr_imm_index(cpu_T[0], ctx, 0);
5049
    op_POWER2_lfq();
A
aurel32 已提交
5050 5051
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode) + 1], cpu_FT[1]);
5052 5053 5054 5055 5056 5057 5058 5059
}

/* lfqu */
GEN_HANDLER(lfqu, 0x39, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
{
    int ra = rA(ctx->opcode);

    /* NIP cannot be restored if the memory exception comes from an helper */
5060
    gen_update_nip(ctx, ctx->nip - 4);
5061
    gen_addr_imm_index(cpu_T[0], ctx, 0);
5062
    op_POWER2_lfq();
A
aurel32 已提交
5063 5064
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode) + 1], cpu_FT[1]);
5065
    if (ra != 0)
A
aurel32 已提交
5066
        tcg_gen_mov_tl(cpu_gpr[ra], cpu_T[0]);
5067 5068 5069 5070 5071 5072 5073 5074
}

/* lfqux */
GEN_HANDLER(lfqux, 0x1F, 0x17, 0x19, 0x00000001, PPC_POWER2)
{
    int ra = rA(ctx->opcode);

    /* NIP cannot be restored if the memory exception comes from an helper */
5075
    gen_update_nip(ctx, ctx->nip - 4);
5076
    gen_addr_reg_index(cpu_T[0], ctx);
5077
    op_POWER2_lfq();
A
aurel32 已提交
5078 5079
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode) + 1], cpu_FT[1]);
5080
    if (ra != 0)
A
aurel32 已提交
5081
        tcg_gen_mov_tl(cpu_gpr[ra], cpu_T[0]);
5082 5083 5084 5085 5086 5087
}

/* lfqx */
GEN_HANDLER(lfqx, 0x1F, 0x17, 0x18, 0x00000001, PPC_POWER2)
{
    /* NIP cannot be restored if the memory exception comes from an helper */
5088
    gen_update_nip(ctx, ctx->nip - 4);
5089
    gen_addr_reg_index(cpu_T[0], ctx);
5090
    op_POWER2_lfq();
A
aurel32 已提交
5091 5092
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_FT[0]);
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode) + 1], cpu_FT[1]);
5093 5094 5095 5096 5097 5098
}

/* stfq */
GEN_HANDLER(stfq, 0x3C, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
{
    /* NIP cannot be restored if the memory exception comes from an helper */
5099
    gen_update_nip(ctx, ctx->nip - 4);
5100
    gen_addr_imm_index(cpu_T[0], ctx, 0);
A
aurel32 已提交
5101 5102
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rS(ctx->opcode)]);
    tcg_gen_mov_i64(cpu_FT[1], cpu_fpr[rS(ctx->opcode) + 1]);
5103 5104 5105 5106 5107 5108 5109 5110 5111
    op_POWER2_stfq();
}

/* stfqu */
GEN_HANDLER(stfqu, 0x3D, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
{
    int ra = rA(ctx->opcode);

    /* NIP cannot be restored if the memory exception comes from an helper */
5112
    gen_update_nip(ctx, ctx->nip - 4);
5113
    gen_addr_imm_index(cpu_T[0], ctx, 0);
A
aurel32 已提交
5114 5115
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rS(ctx->opcode)]);
    tcg_gen_mov_i64(cpu_FT[1], cpu_fpr[rS(ctx->opcode) + 1]);
5116 5117
    op_POWER2_stfq();
    if (ra != 0)
A
aurel32 已提交
5118
        tcg_gen_mov_tl(cpu_gpr[ra], cpu_T[0]);
5119 5120 5121 5122 5123 5124 5125 5126
}

/* stfqux */
GEN_HANDLER(stfqux, 0x1F, 0x17, 0x1D, 0x00000001, PPC_POWER2)
{
    int ra = rA(ctx->opcode);

    /* NIP cannot be restored if the memory exception comes from an helper */
5127
    gen_update_nip(ctx, ctx->nip - 4);
5128
    gen_addr_reg_index(cpu_T[0], ctx);
A
aurel32 已提交
5129 5130
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rS(ctx->opcode)]);
    tcg_gen_mov_i64(cpu_FT[1], cpu_fpr[rS(ctx->opcode) + 1]);
5131 5132
    op_POWER2_stfq();
    if (ra != 0)
A
aurel32 已提交
5133
        tcg_gen_mov_tl(cpu_gpr[ra], cpu_T[0]);
5134 5135 5136 5137 5138 5139
}

/* stfqx */
GEN_HANDLER(stfqx, 0x1F, 0x17, 0x1C, 0x00000001, PPC_POWER2)
{
    /* NIP cannot be restored if the memory exception comes from an helper */
5140
    gen_update_nip(ctx, ctx->nip - 4);
5141
    gen_addr_reg_index(cpu_T[0], ctx);
A
aurel32 已提交
5142 5143
    tcg_gen_mov_i64(cpu_FT[0], cpu_fpr[rS(ctx->opcode)]);
    tcg_gen_mov_i64(cpu_FT[1], cpu_fpr[rS(ctx->opcode) + 1]);
5144 5145 5146 5147
    op_POWER2_stfq();
}

/* BookE specific instructions */
5148
/* XXX: not implemented on 440 ? */
5149
GEN_HANDLER(mfapidi, 0x1F, 0x13, 0x08, 0x0000F801, PPC_MFAPIDI)
5150 5151
{
    /* XXX: TODO */
5152
    GEN_EXCP_INVAL(ctx);
5153 5154
}

5155
/* XXX: not implemented on 440 ? */
5156
GEN_HANDLER(tlbiva, 0x1F, 0x12, 0x18, 0x03FFF801, PPC_TLBIVA)
5157 5158
{
#if defined(CONFIG_USER_ONLY)
5159
    GEN_EXCP_PRIVOPC(ctx);
5160 5161
#else
    if (unlikely(!ctx->supervisor)) {
5162
        GEN_EXCP_PRIVOPC(ctx);
5163 5164
        return;
    }
5165
    gen_addr_reg_index(cpu_T[0], ctx);
5166
    /* Use the same micro-ops as for tlbie */
5167 5168 5169 5170 5171 5172
#if defined(TARGET_PPC64)
    if (ctx->sf_mode)
        gen_op_tlbie_64();
    else
#endif
        gen_op_tlbie();
5173 5174 5175 5176
#endif
}

/* All 405 MAC instructions are translated here */
5177 5178 5179
static always_inline void gen_405_mulladd_insn (DisasContext *ctx,
                                                int opc2, int opc3,
                                                int ra, int rb, int rt, int Rc)
5180
{
5181 5182
    TCGv t0, t1;

P
pbrook 已提交
5183 5184
    t0 = tcg_temp_local_new();
    t1 = tcg_temp_local_new();
5185

5186 5187 5188 5189 5190 5191 5192
    switch (opc3 & 0x0D) {
    case 0x05:
        /* macchw    - macchw.    - macchwo   - macchwo.   */
        /* macchws   - macchws.   - macchwso  - macchwso.  */
        /* nmacchw   - nmacchw.   - nmacchwo  - nmacchwo.  */
        /* nmacchws  - nmacchws.  - nmacchwso - nmacchwso. */
        /* mulchw - mulchw. */
5193 5194 5195
        tcg_gen_ext16s_tl(t0, cpu_gpr[ra]);
        tcg_gen_sari_tl(t1, cpu_gpr[rb], 16);
        tcg_gen_ext16s_tl(t1, t1);
5196 5197 5198 5199 5200
        break;
    case 0x04:
        /* macchwu   - macchwu.   - macchwuo  - macchwuo.  */
        /* macchwsu  - macchwsu.  - macchwsuo - macchwsuo. */
        /* mulchwu - mulchwu. */
5201 5202 5203
        tcg_gen_ext16u_tl(t0, cpu_gpr[ra]);
        tcg_gen_shri_tl(t1, cpu_gpr[rb], 16);
        tcg_gen_ext16u_tl(t1, t1);
5204 5205 5206 5207 5208 5209 5210
        break;
    case 0x01:
        /* machhw    - machhw.    - machhwo   - machhwo.   */
        /* machhws   - machhws.   - machhwso  - machhwso.  */
        /* nmachhw   - nmachhw.   - nmachhwo  - nmachhwo.  */
        /* nmachhws  - nmachhws.  - nmachhwso - nmachhwso. */
        /* mulhhw - mulhhw. */
5211 5212 5213 5214
        tcg_gen_sari_tl(t0, cpu_gpr[ra], 16);
        tcg_gen_ext16s_tl(t0, t0);
        tcg_gen_sari_tl(t1, cpu_gpr[rb], 16);
        tcg_gen_ext16s_tl(t1, t1);
5215 5216 5217 5218 5219
        break;
    case 0x00:
        /* machhwu   - machhwu.   - machhwuo  - machhwuo.  */
        /* machhwsu  - machhwsu.  - machhwsuo - machhwsuo. */
        /* mulhhwu - mulhhwu. */
5220 5221 5222 5223
        tcg_gen_shri_tl(t0, cpu_gpr[ra], 16);
        tcg_gen_ext16u_tl(t0, t0);
        tcg_gen_shri_tl(t1, cpu_gpr[rb], 16);
        tcg_gen_ext16u_tl(t1, t1);
5224 5225 5226 5227 5228 5229 5230
        break;
    case 0x0D:
        /* maclhw    - maclhw.    - maclhwo   - maclhwo.   */
        /* maclhws   - maclhws.   - maclhwso  - maclhwso.  */
        /* nmaclhw   - nmaclhw.   - nmaclhwo  - nmaclhwo.  */
        /* nmaclhws  - nmaclhws.  - nmaclhwso - nmaclhwso. */
        /* mullhw - mullhw. */
5231 5232
        tcg_gen_ext16s_tl(t0, cpu_gpr[ra]);
        tcg_gen_ext16s_tl(t1, cpu_gpr[rb]);
5233 5234 5235 5236 5237
        break;
    case 0x0C:
        /* maclhwu   - maclhwu.   - maclhwuo  - maclhwuo.  */
        /* maclhwsu  - maclhwsu.  - maclhwsuo - maclhwsuo. */
        /* mullhwu - mullhwu. */
5238 5239
        tcg_gen_ext16u_tl(t0, cpu_gpr[ra]);
        tcg_gen_ext16u_tl(t1, cpu_gpr[rb]);
5240 5241 5242
        break;
    }
    if (opc2 & 0x04) {
5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266
        /* (n)multiply-and-accumulate (0x0C / 0x0E) */
        tcg_gen_mul_tl(t1, t0, t1);
        if (opc2 & 0x02) {
            /* nmultiply-and-accumulate (0x0E) */
            tcg_gen_sub_tl(t0, cpu_gpr[rt], t1);
        } else {
            /* multiply-and-accumulate (0x0C) */
            tcg_gen_add_tl(t0, cpu_gpr[rt], t1);
        }

        if (opc3 & 0x12) {
            /* Check overflow and/or saturate */
            int l1 = gen_new_label();

            if (opc3 & 0x10) {
                /* Start with XER OV disabled, the most likely case */
                tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
            }
            if (opc3 & 0x01) {
                /* Signed */
                tcg_gen_xor_tl(t1, cpu_gpr[rt], t1);
                tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l1);
                tcg_gen_xor_tl(t1, cpu_gpr[rt], t0);
                tcg_gen_brcondi_tl(TCG_COND_LT, t1, 0, l1);
A
aurel32 已提交
5267
                if (opc3 & 0x02) {
5268 5269 5270 5271 5272 5273 5274
                    /* Saturate */
                    tcg_gen_sari_tl(t0, cpu_gpr[rt], 31);
                    tcg_gen_xori_tl(t0, t0, 0x7fffffff);
                }
            } else {
                /* Unsigned */
                tcg_gen_brcond_tl(TCG_COND_GEU, t0, t1, l1);
A
aurel32 已提交
5275
                if (opc3 & 0x02) {
5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288
                    /* Saturate */
                    tcg_gen_movi_tl(t0, UINT32_MAX);
                }
            }
            if (opc3 & 0x10) {
                /* Check overflow */
                tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
            }
            gen_set_label(l1);
            tcg_gen_mov_tl(cpu_gpr[rt], t0);
        }
    } else {
        tcg_gen_mul_tl(cpu_gpr[rt], t0, t1);
5289
    }
5290 5291
    tcg_temp_free(t0);
    tcg_temp_free(t1);
5292 5293
    if (unlikely(Rc) != 0) {
        /* Update Rc0 */
5294
        gen_set_Rc0(ctx, cpu_gpr[rt]);
5295 5296 5297
    }
}

5298 5299
#define GEN_MAC_HANDLER(name, opc2, opc3)                                     \
GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_405_MAC)                  \
5300 5301 5302 5303 5304 5305
{                                                                             \
    gen_405_mulladd_insn(ctx, opc2, opc3, rA(ctx->opcode), rB(ctx->opcode),   \
                         rD(ctx->opcode), Rc(ctx->opcode));                   \
}

/* macchw    - macchw.    */
5306
GEN_MAC_HANDLER(macchw, 0x0C, 0x05);
5307
/* macchwo   - macchwo.   */
5308
GEN_MAC_HANDLER(macchwo, 0x0C, 0x15);
5309
/* macchws   - macchws.   */
5310
GEN_MAC_HANDLER(macchws, 0x0C, 0x07);
5311
/* macchwso  - macchwso.  */
5312
GEN_MAC_HANDLER(macchwso, 0x0C, 0x17);
5313
/* macchwsu  - macchwsu.  */
5314
GEN_MAC_HANDLER(macchwsu, 0x0C, 0x06);
5315
/* macchwsuo - macchwsuo. */
5316
GEN_MAC_HANDLER(macchwsuo, 0x0C, 0x16);
5317
/* macchwu   - macchwu.   */
5318
GEN_MAC_HANDLER(macchwu, 0x0C, 0x04);
5319
/* macchwuo  - macchwuo.  */
5320
GEN_MAC_HANDLER(macchwuo, 0x0C, 0x14);
5321
/* machhw    - machhw.    */
5322
GEN_MAC_HANDLER(machhw, 0x0C, 0x01);
5323
/* machhwo   - machhwo.   */
5324
GEN_MAC_HANDLER(machhwo, 0x0C, 0x11);
5325
/* machhws   - machhws.   */
5326
GEN_MAC_HANDLER(machhws, 0x0C, 0x03);
5327
/* machhwso  - machhwso.  */
5328
GEN_MAC_HANDLER(machhwso, 0x0C, 0x13);
5329
/* machhwsu  - machhwsu.  */
5330
GEN_MAC_HANDLER(machhwsu, 0x0C, 0x02);
5331
/* machhwsuo - machhwsuo. */
5332
GEN_MAC_HANDLER(machhwsuo, 0x0C, 0x12);
5333
/* machhwu   - machhwu.   */
5334
GEN_MAC_HANDLER(machhwu, 0x0C, 0x00);
5335
/* machhwuo  - machhwuo.  */
5336
GEN_MAC_HANDLER(machhwuo, 0x0C, 0x10);
5337
/* maclhw    - maclhw.    */
5338
GEN_MAC_HANDLER(maclhw, 0x0C, 0x0D);
5339
/* maclhwo   - maclhwo.   */
5340
GEN_MAC_HANDLER(maclhwo, 0x0C, 0x1D);
5341
/* maclhws   - maclhws.   */
5342
GEN_MAC_HANDLER(maclhws, 0x0C, 0x0F);
5343
/* maclhwso  - maclhwso.  */
5344
GEN_MAC_HANDLER(maclhwso, 0x0C, 0x1F);
5345
/* maclhwu   - maclhwu.   */
5346
GEN_MAC_HANDLER(maclhwu, 0x0C, 0x0C);
5347
/* maclhwuo  - maclhwuo.  */
5348
GEN_MAC_HANDLER(maclhwuo, 0x0C, 0x1C);
5349
/* maclhwsu  - maclhwsu.  */
5350
GEN_MAC_HANDLER(maclhwsu, 0x0C, 0x0E);
5351
/* maclhwsuo - maclhwsuo. */
5352
GEN_MAC_HANDLER(maclhwsuo, 0x0C, 0x1E);
5353
/* nmacchw   - nmacchw.   */
5354
GEN_MAC_HANDLER(nmacchw, 0x0E, 0x05);
5355
/* nmacchwo  - nmacchwo.  */
5356
GEN_MAC_HANDLER(nmacchwo, 0x0E, 0x15);
5357
/* nmacchws  - nmacchws.  */
5358
GEN_MAC_HANDLER(nmacchws, 0x0E, 0x07);
5359
/* nmacchwso - nmacchwso. */
5360
GEN_MAC_HANDLER(nmacchwso, 0x0E, 0x17);
5361
/* nmachhw   - nmachhw.   */
5362
GEN_MAC_HANDLER(nmachhw, 0x0E, 0x01);
5363
/* nmachhwo  - nmachhwo.  */
5364
GEN_MAC_HANDLER(nmachhwo, 0x0E, 0x11);
5365
/* nmachhws  - nmachhws.  */
5366
GEN_MAC_HANDLER(nmachhws, 0x0E, 0x03);
5367
/* nmachhwso - nmachhwso. */
5368
GEN_MAC_HANDLER(nmachhwso, 0x0E, 0x13);
5369
/* nmaclhw   - nmaclhw.   */
5370
GEN_MAC_HANDLER(nmaclhw, 0x0E, 0x0D);
5371
/* nmaclhwo  - nmaclhwo.  */
5372
GEN_MAC_HANDLER(nmaclhwo, 0x0E, 0x1D);
5373
/* nmaclhws  - nmaclhws.  */
5374
GEN_MAC_HANDLER(nmaclhws, 0x0E, 0x0F);
5375
/* nmaclhwso - nmaclhwso. */
5376
GEN_MAC_HANDLER(nmaclhwso, 0x0E, 0x1F);
5377 5378

/* mulchw  - mulchw.  */
5379
GEN_MAC_HANDLER(mulchw, 0x08, 0x05);
5380
/* mulchwu - mulchwu. */
5381
GEN_MAC_HANDLER(mulchwu, 0x08, 0x04);
5382
/* mulhhw  - mulhhw.  */
5383
GEN_MAC_HANDLER(mulhhw, 0x08, 0x01);
5384
/* mulhhwu - mulhhwu. */
5385
GEN_MAC_HANDLER(mulhhwu, 0x08, 0x00);
5386
/* mullhw  - mullhw.  */
5387
GEN_MAC_HANDLER(mullhw, 0x08, 0x0D);
5388
/* mullhwu - mullhwu. */
5389
GEN_MAC_HANDLER(mullhwu, 0x08, 0x0C);
5390 5391

/* mfdcr */
5392
GEN_HANDLER(mfdcr, 0x1F, 0x03, 0x0A, 0x00000001, PPC_DCR)
5393 5394
{
#if defined(CONFIG_USER_ONLY)
5395
    GEN_EXCP_PRIVREG(ctx);
5396 5397 5398 5399
#else
    uint32_t dcrn = SPR(ctx->opcode);

    if (unlikely(!ctx->supervisor)) {
5400
        GEN_EXCP_PRIVREG(ctx);
5401 5402
        return;
    }
5403
    tcg_gen_movi_tl(cpu_T[0], dcrn);
5404
    gen_op_load_dcr();
A
aurel32 已提交
5405
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
5406 5407 5408 5409
#endif
}

/* mtdcr */
5410
GEN_HANDLER(mtdcr, 0x1F, 0x03, 0x0E, 0x00000001, PPC_DCR)
5411 5412
{
#if defined(CONFIG_USER_ONLY)
5413
    GEN_EXCP_PRIVREG(ctx);
5414 5415 5416 5417
#else
    uint32_t dcrn = SPR(ctx->opcode);

    if (unlikely(!ctx->supervisor)) {
5418
        GEN_EXCP_PRIVREG(ctx);
5419 5420
        return;
    }
5421
    tcg_gen_movi_tl(cpu_T[0], dcrn);
A
aurel32 已提交
5422
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
5423 5424 5425 5426 5427
    gen_op_store_dcr();
#endif
}

/* mfdcrx */
5428
/* XXX: not implemented on 440 ? */
5429
GEN_HANDLER(mfdcrx, 0x1F, 0x03, 0x08, 0x00000000, PPC_DCRX)
5430 5431
{
#if defined(CONFIG_USER_ONLY)
5432
    GEN_EXCP_PRIVREG(ctx);
5433 5434
#else
    if (unlikely(!ctx->supervisor)) {
5435
        GEN_EXCP_PRIVREG(ctx);
5436 5437
        return;
    }
A
aurel32 已提交
5438
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
5439
    gen_op_load_dcr();
A
aurel32 已提交
5440
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
5441
    /* Note: Rc update flag set leads to undefined state of Rc0 */
5442 5443 5444 5445
#endif
}

/* mtdcrx */
5446
/* XXX: not implemented on 440 ? */
5447
GEN_HANDLER(mtdcrx, 0x1F, 0x03, 0x0C, 0x00000000, PPC_DCRX)
5448 5449
{
#if defined(CONFIG_USER_ONLY)
5450
    GEN_EXCP_PRIVREG(ctx);
5451 5452
#else
    if (unlikely(!ctx->supervisor)) {
5453
        GEN_EXCP_PRIVREG(ctx);
5454 5455
        return;
    }
A
aurel32 已提交
5456 5457
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
5458
    gen_op_store_dcr();
5459
    /* Note: Rc update flag set leads to undefined state of Rc0 */
5460 5461 5462
#endif
}

5463 5464 5465
/* mfdcrux (PPC 460) : user-mode access to DCR */
GEN_HANDLER(mfdcrux, 0x1F, 0x03, 0x09, 0x00000000, PPC_DCRUX)
{
A
aurel32 已提交
5466
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
5467
    gen_op_load_dcr();
A
aurel32 已提交
5468
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
5469 5470 5471 5472 5473 5474
    /* Note: Rc update flag set leads to undefined state of Rc0 */
}

/* mtdcrux (PPC 460) : user-mode access to DCR */
GEN_HANDLER(mtdcrux, 0x1F, 0x03, 0x0D, 0x00000000, PPC_DCRUX)
{
A
aurel32 已提交
5475 5476
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
5477 5478 5479 5480
    gen_op_store_dcr();
    /* Note: Rc update flag set leads to undefined state of Rc0 */
}

5481 5482 5483 5484
/* dccci */
GEN_HANDLER(dccci, 0x1F, 0x06, 0x0E, 0x03E00001, PPC_4xx_COMMON)
{
#if defined(CONFIG_USER_ONLY)
5485
    GEN_EXCP_PRIVOPC(ctx);
5486 5487
#else
    if (unlikely(!ctx->supervisor)) {
5488
        GEN_EXCP_PRIVOPC(ctx);
5489 5490 5491 5492 5493 5494 5495 5496 5497 5498
        return;
    }
    /* interpreted as no-op */
#endif
}

/* dcread */
GEN_HANDLER(dcread, 0x1F, 0x06, 0x0F, 0x00000001, PPC_4xx_COMMON)
{
#if defined(CONFIG_USER_ONLY)
5499
    GEN_EXCP_PRIVOPC(ctx);
5500
#else
A
aurel32 已提交
5501
    TCGv EA, val;
5502
    if (unlikely(!ctx->supervisor)) {
5503
        GEN_EXCP_PRIVOPC(ctx);
5504 5505
        return;
    }
P
pbrook 已提交
5506
    EA = tcg_temp_new();
A
aurel32 已提交
5507
    gen_addr_reg_index(EA, ctx);
P
pbrook 已提交
5508
    val = tcg_temp_new();
A
aurel32 已提交
5509 5510 5511 5512
    gen_qemu_ld32u(val, EA, ctx->mem_idx);
    tcg_temp_free(val);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], EA);
    tcg_temp_free(EA);
5513 5514 5515 5516
#endif
}

/* icbt */
5517
GEN_HANDLER2(icbt_40x, "icbt", 0x1F, 0x06, 0x08, 0x03E00001, PPC_40x_ICBT)
5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528
{
    /* interpreted as no-op */
    /* XXX: specification say this is treated as a load by the MMU
     *      but does not generate any exception
     */
}

/* iccci */
GEN_HANDLER(iccci, 0x1F, 0x06, 0x1E, 0x00000001, PPC_4xx_COMMON)
{
#if defined(CONFIG_USER_ONLY)
5529
    GEN_EXCP_PRIVOPC(ctx);
5530 5531
#else
    if (unlikely(!ctx->supervisor)) {
5532
        GEN_EXCP_PRIVOPC(ctx);
5533 5534 5535 5536 5537 5538 5539 5540 5541 5542
        return;
    }
    /* interpreted as no-op */
#endif
}

/* icread */
GEN_HANDLER(icread, 0x1F, 0x06, 0x1F, 0x03E00001, PPC_4xx_COMMON)
{
#if defined(CONFIG_USER_ONLY)
5543
    GEN_EXCP_PRIVOPC(ctx);
5544 5545
#else
    if (unlikely(!ctx->supervisor)) {
5546
        GEN_EXCP_PRIVOPC(ctx);
5547 5548 5549 5550 5551 5552 5553
        return;
    }
    /* interpreted as no-op */
#endif
}

/* rfci (supervisor only) */
5554
GEN_HANDLER2(rfci_40x, "rfci", 0x13, 0x13, 0x01, 0x03FF8001, PPC_40x_EXCP)
5555 5556
{
#if defined(CONFIG_USER_ONLY)
5557
    GEN_EXCP_PRIVOPC(ctx);
5558 5559
#else
    if (unlikely(!ctx->supervisor)) {
5560
        GEN_EXCP_PRIVOPC(ctx);
5561 5562 5563 5564
        return;
    }
    /* Restore CPU state */
    gen_op_40x_rfci();
5565
    GEN_SYNC(ctx);
5566 5567 5568 5569 5570 5571
#endif
}

GEN_HANDLER(rfci, 0x13, 0x13, 0x01, 0x03FF8001, PPC_BOOKE)
{
#if defined(CONFIG_USER_ONLY)
5572
    GEN_EXCP_PRIVOPC(ctx);
5573 5574
#else
    if (unlikely(!ctx->supervisor)) {
5575
        GEN_EXCP_PRIVOPC(ctx);
5576 5577 5578 5579
        return;
    }
    /* Restore CPU state */
    gen_op_rfci();
5580
    GEN_SYNC(ctx);
5581 5582 5583 5584
#endif
}

/* BookE specific */
5585
/* XXX: not implemented on 440 ? */
5586
GEN_HANDLER(rfdi, 0x13, 0x07, 0x01, 0x03FF8001, PPC_RFDI)
5587 5588
{
#if defined(CONFIG_USER_ONLY)
5589
    GEN_EXCP_PRIVOPC(ctx);
5590 5591
#else
    if (unlikely(!ctx->supervisor)) {
5592
        GEN_EXCP_PRIVOPC(ctx);
5593 5594 5595
        return;
    }
    /* Restore CPU state */
5596
    gen_op_rfdi();
5597
    GEN_SYNC(ctx);
5598 5599 5600
#endif
}

5601
/* XXX: not implemented on 440 ? */
5602
GEN_HANDLER(rfmci, 0x13, 0x06, 0x01, 0x03FF8001, PPC_RFMCI)
5603 5604
{
#if defined(CONFIG_USER_ONLY)
5605
    GEN_EXCP_PRIVOPC(ctx);
5606 5607
#else
    if (unlikely(!ctx->supervisor)) {
5608
        GEN_EXCP_PRIVOPC(ctx);
5609 5610 5611 5612
        return;
    }
    /* Restore CPU state */
    gen_op_rfmci();
5613
    GEN_SYNC(ctx);
5614 5615
#endif
}
5616

5617
/* TLB management - PowerPC 405 implementation */
5618
/* tlbre */
5619
GEN_HANDLER2(tlbre_40x, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, PPC_40x_TLB)
5620 5621
{
#if defined(CONFIG_USER_ONLY)
5622
    GEN_EXCP_PRIVOPC(ctx);
5623 5624
#else
    if (unlikely(!ctx->supervisor)) {
5625
        GEN_EXCP_PRIVOPC(ctx);
5626 5627 5628 5629
        return;
    }
    switch (rB(ctx->opcode)) {
    case 0:
A
aurel32 已提交
5630
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
5631
        gen_op_4xx_tlbre_hi();
A
aurel32 已提交
5632
        tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
5633 5634
        break;
    case 1:
A
aurel32 已提交
5635
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
5636
        gen_op_4xx_tlbre_lo();
A
aurel32 已提交
5637
        tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
5638 5639
        break;
    default:
5640
        GEN_EXCP_INVAL(ctx);
5641
        break;
5642
    }
5643 5644 5645
#endif
}

5646
/* tlbsx - tlbsx. */
5647
GEN_HANDLER2(tlbsx_40x, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, PPC_40x_TLB)
5648 5649
{
#if defined(CONFIG_USER_ONLY)
5650
    GEN_EXCP_PRIVOPC(ctx);
5651 5652
#else
    if (unlikely(!ctx->supervisor)) {
5653
        GEN_EXCP_PRIVOPC(ctx);
5654 5655
        return;
    }
5656
    gen_addr_reg_index(cpu_T[0], ctx);
5657
    gen_op_4xx_tlbsx();
5658
    if (Rc(ctx->opcode))
5659
        gen_op_4xx_tlbsx_check();
A
aurel32 已提交
5660
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
5661
#endif
B
bellard 已提交
5662 5663
}

5664
/* tlbwe */
5665
GEN_HANDLER2(tlbwe_40x, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, PPC_40x_TLB)
B
bellard 已提交
5666
{
5667
#if defined(CONFIG_USER_ONLY)
5668
    GEN_EXCP_PRIVOPC(ctx);
5669 5670
#else
    if (unlikely(!ctx->supervisor)) {
5671
        GEN_EXCP_PRIVOPC(ctx);
5672 5673 5674 5675
        return;
    }
    switch (rB(ctx->opcode)) {
    case 0:
A
aurel32 已提交
5676 5677
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
        tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
5678 5679 5680
        gen_op_4xx_tlbwe_hi();
        break;
    case 1:
A
aurel32 已提交
5681 5682
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
        tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
5683 5684 5685
        gen_op_4xx_tlbwe_lo();
        break;
    default:
5686
        GEN_EXCP_INVAL(ctx);
5687
        break;
5688
    }
5689 5690 5691
#endif
}

5692
/* TLB management - PowerPC 440 implementation */
5693
/* tlbre */
5694
GEN_HANDLER2(tlbre_440, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, PPC_BOOKE)
5695 5696
{
#if defined(CONFIG_USER_ONLY)
5697
    GEN_EXCP_PRIVOPC(ctx);
5698 5699
#else
    if (unlikely(!ctx->supervisor)) {
5700
        GEN_EXCP_PRIVOPC(ctx);
5701 5702 5703 5704 5705 5706
        return;
    }
    switch (rB(ctx->opcode)) {
    case 0:
    case 1:
    case 2:
A
aurel32 已提交
5707
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
5708
        gen_op_440_tlbre(rB(ctx->opcode));
A
aurel32 已提交
5709
        tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
5710 5711
        break;
    default:
5712
        GEN_EXCP_INVAL(ctx);
5713 5714 5715 5716 5717 5718
        break;
    }
#endif
}

/* tlbsx - tlbsx. */
5719
GEN_HANDLER2(tlbsx_440, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, PPC_BOOKE)
5720 5721
{
#if defined(CONFIG_USER_ONLY)
5722
    GEN_EXCP_PRIVOPC(ctx);
5723 5724
#else
    if (unlikely(!ctx->supervisor)) {
5725
        GEN_EXCP_PRIVOPC(ctx);
5726 5727
        return;
    }
5728
    gen_addr_reg_index(cpu_T[0], ctx);
5729
    gen_op_440_tlbsx();
5730
    if (Rc(ctx->opcode))
5731
        gen_op_4xx_tlbsx_check();
A
aurel32 已提交
5732
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
5733 5734 5735 5736
#endif
}

/* tlbwe */
5737
GEN_HANDLER2(tlbwe_440, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, PPC_BOOKE)
5738 5739
{
#if defined(CONFIG_USER_ONLY)
5740
    GEN_EXCP_PRIVOPC(ctx);
5741 5742
#else
    if (unlikely(!ctx->supervisor)) {
5743
        GEN_EXCP_PRIVOPC(ctx);
5744 5745 5746 5747 5748 5749
        return;
    }
    switch (rB(ctx->opcode)) {
    case 0:
    case 1:
    case 2:
A
aurel32 已提交
5750 5751
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
        tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
5752
        gen_op_440_tlbwe(rB(ctx->opcode));
5753 5754
        break;
    default:
5755
        GEN_EXCP_INVAL(ctx);
5756 5757 5758 5759 5760
        break;
    }
#endif
}

5761
/* wrtee */
5762
GEN_HANDLER(wrtee, 0x1F, 0x03, 0x04, 0x000FFC01, PPC_WRTEE)
5763 5764
{
#if defined(CONFIG_USER_ONLY)
5765
    GEN_EXCP_PRIVOPC(ctx);
5766 5767
#else
    if (unlikely(!ctx->supervisor)) {
5768
        GEN_EXCP_PRIVOPC(ctx);
5769 5770
        return;
    }
A
aurel32 已提交
5771
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rD(ctx->opcode)]);
5772
    gen_op_wrte();
J
j_mayer 已提交
5773 5774 5775
    /* Stop translation to have a chance to raise an exception
     * if we just set msr_ee to 1
     */
5776
    GEN_STOP(ctx);
5777 5778 5779 5780
#endif
}

/* wrteei */
5781
GEN_HANDLER(wrteei, 0x1F, 0x03, 0x05, 0x000EFC01, PPC_WRTEE)
5782 5783
{
#if defined(CONFIG_USER_ONLY)
5784
    GEN_EXCP_PRIVOPC(ctx);
5785 5786
#else
    if (unlikely(!ctx->supervisor)) {
5787
        GEN_EXCP_PRIVOPC(ctx);
5788 5789
        return;
    }
5790
    tcg_gen_movi_tl(cpu_T[0], ctx->opcode & 0x00010000);
5791
    gen_op_wrte();
J
j_mayer 已提交
5792 5793 5794
    /* Stop translation to have a chance to raise an exception
     * if we just set msr_ee to 1
     */
5795
    GEN_STOP(ctx);
5796 5797 5798
#endif
}

J
j_mayer 已提交
5799
/* PowerPC 440 specific instructions */
5800 5801 5802
/* dlmzb */
GEN_HANDLER(dlmzb, 0x1F, 0x0E, 0x02, 0x00000000, PPC_440_SPEC)
{
A
aurel32 已提交
5803 5804
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
5805
    gen_op_440_dlmzb();
A
aurel32 已提交
5806
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
A
aurel32 已提交
5807 5808
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~0x7F);
    tcg_gen_or_tl(cpu_xer, cpu_xer, cpu_T[0]);
5809 5810
    if (Rc(ctx->opcode)) {
        gen_op_440_dlmzb_update_Rc();
P
pbrook 已提交
5811 5812
        tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_T[0]);
        tcg_gen_andi_i32(cpu_crf[0], cpu_crf[0], 0xf);
5813 5814 5815 5816 5817 5818 5819 5820 5821 5822
    }
}

/* mbar replaces eieio on 440 */
GEN_HANDLER(mbar, 0x1F, 0x16, 0x13, 0x001FF801, PPC_BOOKE)
{
    /* interpreted as no-op */
}

/* msync replaces sync on 440 */
5823
GEN_HANDLER(msync, 0x1F, 0x16, 0x12, 0x03FFF801, PPC_BOOKE)
5824 5825 5826 5827 5828
{
    /* interpreted as no-op */
}

/* icbt */
5829
GEN_HANDLER2(icbt_440, "icbt", 0x1F, 0x16, 0x00, 0x03E00001, PPC_BOOKE)
5830 5831 5832 5833 5834
{
    /* interpreted as no-op */
    /* XXX: specification say this is treated as a load by the MMU
     *      but does not generate any exception
     */
B
bellard 已提交
5835 5836
}

5837 5838 5839
/***                      Altivec vector extension                         ***/
/* Altivec registers moves */

5840 5841 5842 5843 5844 5845 5846 5847 5848
static always_inline void gen_load_avr(int t, int reg) {
    tcg_gen_mov_i64(cpu_AVRh[t], cpu_avrh[reg]);
    tcg_gen_mov_i64(cpu_AVRl[t], cpu_avrl[reg]);
}

static always_inline void gen_store_avr(int reg, int t) {
    tcg_gen_mov_i64(cpu_avrh[reg], cpu_AVRh[t]);
    tcg_gen_mov_i64(cpu_avrl[reg], cpu_AVRl[t]);
}
5849 5850 5851

#define op_vr_ldst(name)        (*gen_op_##name[ctx->mem_idx])()
#define OP_VR_LD_TABLE(name)                                                  \
5852 5853
static GenOpFunc *gen_op_vr_l##name[NB_MEM_FUNCS] = {                         \
    GEN_MEM_FUNCS(vr_l##name),                                                \
5854 5855
};
#define OP_VR_ST_TABLE(name)                                                  \
5856 5857
static GenOpFunc *gen_op_vr_st##name[NB_MEM_FUNCS] = {                        \
    GEN_MEM_FUNCS(vr_st##name),                                               \
5858 5859 5860 5861 5862 5863 5864 5865 5866
};

#define GEN_VR_LDX(name, opc2, opc3)                                          \
GEN_HANDLER(l##name, 0x1F, opc2, opc3, 0x00000001, PPC_ALTIVEC)               \
{                                                                             \
    if (unlikely(!ctx->altivec_enabled)) {                                    \
        GEN_EXCP_NO_VR(ctx);                                                  \
        return;                                                               \
    }                                                                         \
5867
    gen_addr_reg_index(cpu_T[0], ctx);                                        \
5868
    op_vr_ldst(vr_l##name);                                                   \
5869
    gen_store_avr(rD(ctx->opcode), 0);                                        \
5870 5871 5872 5873 5874 5875 5876 5877 5878
}

#define GEN_VR_STX(name, opc2, opc3)                                          \
GEN_HANDLER(st##name, 0x1F, opc2, opc3, 0x00000001, PPC_ALTIVEC)              \
{                                                                             \
    if (unlikely(!ctx->altivec_enabled)) {                                    \
        GEN_EXCP_NO_VR(ctx);                                                  \
        return;                                                               \
    }                                                                         \
5879
    gen_addr_reg_index(cpu_T[0], ctx);                                        \
5880
    gen_load_avr(0, rS(ctx->opcode));                                         \
5881 5882 5883 5884 5885 5886 5887 5888 5889 5890 5891 5892 5893 5894 5895
    op_vr_ldst(vr_st##name);                                                  \
}

OP_VR_LD_TABLE(vx);
GEN_VR_LDX(vx, 0x07, 0x03);
/* As we don't emulate the cache, lvxl is stricly equivalent to lvx */
#define gen_op_vr_lvxl gen_op_vr_lvx
GEN_VR_LDX(vxl, 0x07, 0x0B);

OP_VR_ST_TABLE(vx);
GEN_VR_STX(vx, 0x07, 0x07);
/* As we don't emulate the cache, stvxl is stricly equivalent to stvx */
#define gen_op_vr_stvxl gen_op_vr_stvx
GEN_VR_STX(vxl, 0x07, 0x0F);

5896 5897
/***                           SPE extension                               ***/
/* Register moves */
5898

P
pbrook 已提交
5899
static always_inline void gen_load_gpr64(TCGv_i64 t, int reg) {
A
aurel32 已提交
5900 5901 5902
#if defined(TARGET_PPC64)
    tcg_gen_mov_i64(t, cpu_gpr[reg]);
#else
P
pbrook 已提交
5903
    tcg_gen_concat_i32_i64(t, cpu_gpr[reg], cpu_gprh[reg]);
5904
#endif
A
aurel32 已提交
5905
}
5906

P
pbrook 已提交
5907
static always_inline void gen_store_gpr64(int reg, TCGv_i64 t) {
A
aurel32 已提交
5908 5909 5910
#if defined(TARGET_PPC64)
    tcg_gen_mov_i64(cpu_gpr[reg], t);
#else
P
pbrook 已提交
5911
    TCGv_i64 tmp = tcg_temp_new_i64();
A
aurel32 已提交
5912 5913 5914
    tcg_gen_trunc_i64_i32(cpu_gpr[reg], t);
    tcg_gen_shri_i64(tmp, t, 32);
    tcg_gen_trunc_i64_i32(cpu_gprh[reg], tmp);
P
pbrook 已提交
5915
    tcg_temp_free_i64(tmp);
5916
#endif
A
aurel32 已提交
5917
}
5918

5919 5920 5921 5922 5923 5924 5925 5926 5927 5928
#define GEN_SPE(name0, name1, opc2, opc3, inval, type)                        \
GEN_HANDLER(name0##_##name1, 0x04, opc2, opc3, inval, type)                   \
{                                                                             \
    if (Rc(ctx->opcode))                                                      \
        gen_##name1(ctx);                                                     \
    else                                                                      \
        gen_##name0(ctx);                                                     \
}

/* Handler for undefined SPE opcodes */
5929
static always_inline void gen_speundef (DisasContext *ctx)
5930
{
5931
    GEN_EXCP_INVAL(ctx);
5932 5933 5934
}

/* SPE load and stores */
5935
static always_inline void gen_addr_spe_imm_index (TCGv EA, DisasContext *ctx, int sh)
5936 5937 5938
{
    target_long simm = rB(ctx->opcode);

5939 5940 5941 5942 5943 5944
    if (rA(ctx->opcode) == 0)
        tcg_gen_movi_tl(EA, simm << sh);
    else if (likely(simm != 0))
        tcg_gen_addi_tl(EA, cpu_gpr[rA(ctx->opcode)], simm << sh);
    else
        tcg_gen_mov_tl(EA, cpu_gpr[rA(ctx->opcode)]);
5945 5946 5947 5948
}

#define op_spe_ldst(name)        (*gen_op_##name[ctx->mem_idx])()
#define OP_SPE_LD_TABLE(name)                                                 \
5949 5950
static GenOpFunc *gen_op_spe_l##name[NB_MEM_FUNCS] = {                        \
    GEN_MEM_FUNCS(spe_l##name),                                               \
5951 5952
};
#define OP_SPE_ST_TABLE(name)                                                 \
5953 5954
static GenOpFunc *gen_op_spe_st##name[NB_MEM_FUNCS] = {                       \
    GEN_MEM_FUNCS(spe_st##name),                                              \
5955
};
5956 5957

#define GEN_SPE_LD(name, sh)                                                  \
5958
static always_inline void gen_evl##name (DisasContext *ctx)                   \
5959 5960
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
5961
        GEN_EXCP_NO_AP(ctx);                                                  \
5962 5963
        return;                                                               \
    }                                                                         \
5964
    gen_addr_spe_imm_index(cpu_T[0], ctx, sh);                                \
5965
    op_spe_ldst(spe_l##name);                                                 \
A
aurel32 已提交
5966
    gen_store_gpr64(rD(ctx->opcode), cpu_T64[1]);                             \
5967 5968 5969
}

#define GEN_SPE_LDX(name)                                                     \
5970
static always_inline void gen_evl##name##x (DisasContext *ctx)                \
5971 5972
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
5973
        GEN_EXCP_NO_AP(ctx);                                                  \
5974 5975
        return;                                                               \
    }                                                                         \
5976
    gen_addr_reg_index(cpu_T[0], ctx);                                        \
5977
    op_spe_ldst(spe_l##name);                                                 \
A
aurel32 已提交
5978
    gen_store_gpr64(rD(ctx->opcode), cpu_T64[1]);                             \
5979 5980 5981 5982 5983 5984 5985 5986
}

#define GEN_SPEOP_LD(name, sh)                                                \
OP_SPE_LD_TABLE(name);                                                        \
GEN_SPE_LD(name, sh);                                                         \
GEN_SPE_LDX(name)

#define GEN_SPE_ST(name, sh)                                                  \
5987
static always_inline void gen_evst##name (DisasContext *ctx)                  \
5988 5989
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
5990
        GEN_EXCP_NO_AP(ctx);                                                  \
5991 5992
        return;                                                               \
    }                                                                         \
5993
    gen_addr_spe_imm_index(cpu_T[0], ctx, sh);                                \
A
aurel32 已提交
5994
    gen_load_gpr64(cpu_T64[1], rS(ctx->opcode));                              \
5995 5996 5997 5998
    op_spe_ldst(spe_st##name);                                                \
}

#define GEN_SPE_STX(name)                                                     \
5999
static always_inline void gen_evst##name##x (DisasContext *ctx)               \
6000 6001
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
6002
        GEN_EXCP_NO_AP(ctx);                                                  \
6003 6004
        return;                                                               \
    }                                                                         \
6005
    gen_addr_reg_index(cpu_T[0], ctx);                                        \
A
aurel32 已提交
6006
    gen_load_gpr64(cpu_T64[1], rS(ctx->opcode));                              \
6007 6008 6009 6010 6011 6012 6013 6014 6015 6016 6017 6018
    op_spe_ldst(spe_st##name);                                                \
}

#define GEN_SPEOP_ST(name, sh)                                                \
OP_SPE_ST_TABLE(name);                                                        \
GEN_SPE_ST(name, sh);                                                         \
GEN_SPE_STX(name)

#define GEN_SPEOP_LDST(name, sh)                                              \
GEN_SPEOP_LD(name, sh);                                                       \
GEN_SPEOP_ST(name, sh)

6019 6020 6021
/* SPE logic */
#if defined(TARGET_PPC64)
#define GEN_SPEOP_LOGIC2(name, tcg_op)                                        \
6022
static always_inline void gen_##name (DisasContext *ctx)                      \
6023 6024
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
6025
        GEN_EXCP_NO_AP(ctx);                                                  \
6026 6027
        return;                                                               \
    }                                                                         \
6028 6029 6030 6031 6032 6033 6034 6035 6036 6037 6038 6039 6040 6041 6042
    tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],                \
           cpu_gpr[rB(ctx->opcode)]);                                         \
}
#else
#define GEN_SPEOP_LOGIC2(name, tcg_op)                                        \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],                \
           cpu_gpr[rB(ctx->opcode)]);                                         \
    tcg_op(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)],              \
           cpu_gprh[rB(ctx->opcode)]);                                        \
6043
}
6044 6045 6046 6047 6048 6049 6050 6051 6052 6053
#endif

GEN_SPEOP_LOGIC2(evand, tcg_gen_and_tl);
GEN_SPEOP_LOGIC2(evandc, tcg_gen_andc_tl);
GEN_SPEOP_LOGIC2(evxor, tcg_gen_xor_tl);
GEN_SPEOP_LOGIC2(evor, tcg_gen_or_tl);
GEN_SPEOP_LOGIC2(evnor, tcg_gen_nor_tl);
GEN_SPEOP_LOGIC2(eveqv, tcg_gen_eqv_tl);
GEN_SPEOP_LOGIC2(evorc, tcg_gen_orc_tl);
GEN_SPEOP_LOGIC2(evnand, tcg_gen_nand_tl);
6054

6055 6056 6057
/* SPE logic immediate */
#if defined(TARGET_PPC64)
#define GEN_SPEOP_TCG_LOGIC_IMM2(name, tcg_opi)                               \
6058 6059 6060 6061 6062 6063
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
P
pbrook 已提交
6064 6065 6066
    TCGv_i32 t0 = tcg_temp_local_new_i32();                                   \
    TCGv_i32 t1 = tcg_temp_local_new_i32();                                   \
    TCGv_i64 t2 = tcg_temp_local_new_i64();                                   \
6067 6068 6069 6070
    tcg_gen_trunc_i64_i32(t0, cpu_gpr[rA(ctx->opcode)]);                      \
    tcg_opi(t0, t0, rB(ctx->opcode));                                         \
    tcg_gen_shri_i64(t2, cpu_gpr[rA(ctx->opcode)], 32);                       \
    tcg_gen_trunc_i64_i32(t1, t2);                                            \
P
pbrook 已提交
6071
    tcg_temp_free_i64(t2);                                                    \
6072 6073
    tcg_opi(t1, t1, rB(ctx->opcode));                                         \
    tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1);                 \
P
pbrook 已提交
6074 6075
    tcg_temp_free_i32(t0);                                                    \
    tcg_temp_free_i32(t1);                                                    \
6076
}
6077 6078
#else
#define GEN_SPEOP_TCG_LOGIC_IMM2(name, tcg_opi)                               \
6079
static always_inline void gen_##name (DisasContext *ctx)                      \
6080 6081
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
6082
        GEN_EXCP_NO_AP(ctx);                                                  \
6083 6084
        return;                                                               \
    }                                                                         \
6085 6086 6087 6088
    tcg_opi(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],               \
            rB(ctx->opcode));                                                 \
    tcg_opi(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)],             \
            rB(ctx->opcode));                                                 \
6089
}
6090 6091 6092 6093 6094
#endif
GEN_SPEOP_TCG_LOGIC_IMM2(evslwi, tcg_gen_shli_i32);
GEN_SPEOP_TCG_LOGIC_IMM2(evsrwiu, tcg_gen_shri_i32);
GEN_SPEOP_TCG_LOGIC_IMM2(evsrwis, tcg_gen_sari_i32);
GEN_SPEOP_TCG_LOGIC_IMM2(evrlwi, tcg_gen_rotli_i32);
6095

6096 6097 6098
/* SPE arithmetic */
#if defined(TARGET_PPC64)
#define GEN_SPEOP_ARITH1(name, tcg_op)                                        \
6099
static always_inline void gen_##name (DisasContext *ctx)                      \
6100 6101
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
6102
        GEN_EXCP_NO_AP(ctx);                                                  \
6103 6104
        return;                                                               \
    }                                                                         \
P
pbrook 已提交
6105 6106 6107
    TCGv_i32 t0 = tcg_temp_local_new_i32();                                   \
    TCGv_i32 t1 = tcg_temp_local_new_i32();                                   \
    TCGv_i64 t2 = tcg_temp_local_new_i64();                                   \
6108 6109 6110 6111
    tcg_gen_trunc_i64_i32(t0, cpu_gpr[rA(ctx->opcode)]);                      \
    tcg_op(t0, t0);                                                           \
    tcg_gen_shri_i64(t2, cpu_gpr[rA(ctx->opcode)], 32);                       \
    tcg_gen_trunc_i64_i32(t1, t2);                                            \
P
pbrook 已提交
6112
    tcg_temp_free_i64(t2);                                                    \
6113 6114
    tcg_op(t1, t1);                                                           \
    tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1);                 \
P
pbrook 已提交
6115 6116
    tcg_temp_free_i32(t0);                                                    \
    tcg_temp_free_i32(t1);                                                    \
6117
}
6118
#else
P
pbrook 已提交
6119
#define GEN_SPEOP_ARITH1(name, tcg_op)                                        \
6120 6121 6122 6123 6124 6125 6126 6127 6128 6129
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);               \
    tcg_op(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);             \
}
#endif
6130

P
pbrook 已提交
6131
static always_inline void gen_op_evabs (TCGv_i32 ret, TCGv_i32 arg1)
6132 6133 6134
{
    int l1 = gen_new_label();
    int l2 = gen_new_label();
6135

6136 6137 6138 6139
    tcg_gen_brcondi_i32(TCG_COND_GE, arg1, 0, l1);
    tcg_gen_neg_i32(ret, arg1);
    tcg_gen_br(l2);
    gen_set_label(l1);
P
pbrook 已提交
6140
    tcg_gen_mov_i32(ret, arg1);
6141 6142 6143 6144 6145 6146
    gen_set_label(l2);
}
GEN_SPEOP_ARITH1(evabs, gen_op_evabs);
GEN_SPEOP_ARITH1(evneg, tcg_gen_neg_i32);
GEN_SPEOP_ARITH1(evextsb, tcg_gen_ext8s_i32);
GEN_SPEOP_ARITH1(evextsh, tcg_gen_ext16s_i32);
P
pbrook 已提交
6147
static always_inline void gen_op_evrndw (TCGv_i32 ret, TCGv_i32 arg1)
6148
{
6149 6150 6151 6152
    tcg_gen_addi_i32(ret, arg1, 0x8000);
    tcg_gen_ext16u_i32(ret, ret);
}
GEN_SPEOP_ARITH1(evrndw, gen_op_evrndw);
P
pbrook 已提交
6153 6154
GEN_SPEOP_ARITH1(evcntlsw, gen_helper_cntlsw32);
GEN_SPEOP_ARITH1(evcntlzw, gen_helper_cntlzw32);
6155

6156 6157 6158
#if defined(TARGET_PPC64)
#define GEN_SPEOP_ARITH2(name, tcg_op)                                        \
static always_inline void gen_##name (DisasContext *ctx)                      \
6159 6160
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
6161
        GEN_EXCP_NO_AP(ctx);                                                  \
6162 6163
        return;                                                               \
    }                                                                         \
P
pbrook 已提交
6164 6165 6166 6167
    TCGv_i32 t0 = tcg_temp_local_new_i32();                                   \
    TCGv_i32 t1 = tcg_temp_local_new_i32();                                   \
    TCGv_i32 t2 = tcg_temp_local_new_i32();                                   \
    TCGv_i64 t3 = tcg_temp_local_new(TCG_TYPE_I64);                           \
6168 6169 6170 6171 6172 6173 6174
    tcg_gen_trunc_i64_i32(t0, cpu_gpr[rA(ctx->opcode)]);                      \
    tcg_gen_trunc_i64_i32(t2, cpu_gpr[rB(ctx->opcode)]);                      \
    tcg_op(t0, t0, t2);                                                       \
    tcg_gen_shri_i64(t3, cpu_gpr[rA(ctx->opcode)], 32);                       \
    tcg_gen_trunc_i64_i32(t1, t3);                                            \
    tcg_gen_shri_i64(t3, cpu_gpr[rB(ctx->opcode)], 32);                       \
    tcg_gen_trunc_i64_i32(t2, t3);                                            \
P
pbrook 已提交
6175
    tcg_temp_free_i64(t3);                                                    \
6176
    tcg_op(t1, t1, t2);                                                       \
P
pbrook 已提交
6177
    tcg_temp_free_i32(t2);                                                    \
6178
    tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1);                 \
P
pbrook 已提交
6179 6180
    tcg_temp_free_i32(t0);                                                    \
    tcg_temp_free_i32(t1);                                                    \
6181
}
6182 6183 6184
#else
#define GEN_SPEOP_ARITH2(name, tcg_op)                                        \
static always_inline void gen_##name (DisasContext *ctx)                      \
6185 6186
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
6187
        GEN_EXCP_NO_AP(ctx);                                                  \
6188 6189
        return;                                                               \
    }                                                                         \
6190 6191 6192 6193
    tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],                \
           cpu_gpr[rB(ctx->opcode)]);                                         \
    tcg_op(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)],              \
           cpu_gprh[rB(ctx->opcode)]);                                        \
6194
}
6195
#endif
6196

P
pbrook 已提交
6197
static always_inline void gen_op_evsrwu (TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
6198
{
P
pbrook 已提交
6199
    TCGv_i32 t0;
6200
    int l1, l2;
6201

6202 6203
    l1 = gen_new_label();
    l2 = gen_new_label();
P
pbrook 已提交
6204
    t0 = tcg_temp_local_new_i32();
6205 6206 6207 6208 6209 6210 6211 6212
    /* No error here: 6 bits are used */
    tcg_gen_andi_i32(t0, arg2, 0x3F);
    tcg_gen_brcondi_i32(TCG_COND_GE, t0, 32, l1);
    tcg_gen_shr_i32(ret, arg1, t0);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_movi_i32(ret, 0);
    tcg_gen_br(l2);
P
pbrook 已提交
6213
    tcg_temp_free_i32(t0);
6214 6215
}
GEN_SPEOP_ARITH2(evsrwu, gen_op_evsrwu);
P
pbrook 已提交
6216
static always_inline void gen_op_evsrws (TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
6217
{
P
pbrook 已提交
6218
    TCGv_i32 t0;
6219 6220 6221 6222
    int l1, l2;

    l1 = gen_new_label();
    l2 = gen_new_label();
P
pbrook 已提交
6223
    t0 = tcg_temp_local_new_i32();
6224 6225 6226 6227 6228 6229 6230 6231
    /* No error here: 6 bits are used */
    tcg_gen_andi_i32(t0, arg2, 0x3F);
    tcg_gen_brcondi_i32(TCG_COND_GE, t0, 32, l1);
    tcg_gen_sar_i32(ret, arg1, t0);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_movi_i32(ret, 0);
    tcg_gen_br(l2);
P
pbrook 已提交
6232
    tcg_temp_free_i32(t0);
6233 6234
}
GEN_SPEOP_ARITH2(evsrws, gen_op_evsrws);
P
pbrook 已提交
6235
static always_inline void gen_op_evslw (TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
6236
{
P
pbrook 已提交
6237
    TCGv_i32 t0;
6238 6239 6240 6241
    int l1, l2;

    l1 = gen_new_label();
    l2 = gen_new_label();
P
pbrook 已提交
6242
    t0 = tcg_temp_local_new_i32();
6243 6244 6245 6246 6247 6248 6249 6250
    /* No error here: 6 bits are used */
    tcg_gen_andi_i32(t0, arg2, 0x3F);
    tcg_gen_brcondi_i32(TCG_COND_GE, t0, 32, l1);
    tcg_gen_shl_i32(ret, arg1, t0);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_movi_i32(ret, 0);
    tcg_gen_br(l2);
P
pbrook 已提交
6251
    tcg_temp_free_i32(t0);
6252 6253
}
GEN_SPEOP_ARITH2(evslw, gen_op_evslw);
P
pbrook 已提交
6254
static always_inline void gen_op_evrlw (TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
6255
{
P
pbrook 已提交
6256
    TCGv_i32 t0 = tcg_temp_new_i32();
6257 6258
    tcg_gen_andi_i32(t0, arg2, 0x1F);
    tcg_gen_rotl_i32(ret, arg1, t0);
P
pbrook 已提交
6259
    tcg_temp_free_i32(t0);
6260 6261 6262 6263 6264 6265 6266 6267 6268
}
GEN_SPEOP_ARITH2(evrlw, gen_op_evrlw);
static always_inline void gen_evmergehi (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
#if defined(TARGET_PPC64)
P
pbrook 已提交
6269 6270
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
6271 6272 6273 6274 6275 6276 6277 6278 6279 6280 6281
    tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 32);
    tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], 0xFFFFFFFF0000000ULL);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
#else
    tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)]);
    tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
#endif
}
GEN_SPEOP_ARITH2(evaddw, tcg_gen_add_i32);
P
pbrook 已提交
6282
static always_inline void gen_op_evsubf (TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
6283
{
6284 6285 6286
    tcg_gen_sub_i32(ret, arg2, arg1);
}
GEN_SPEOP_ARITH2(evsubfw, gen_op_evsubf);
6287

6288 6289 6290 6291 6292 6293 6294 6295 6296
/* SPE arithmetic immediate */
#if defined(TARGET_PPC64)
#define GEN_SPEOP_ARITH_IMM2(name, tcg_op)                                    \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
P
pbrook 已提交
6297 6298 6299
    TCGv_i32 t0 = tcg_temp_local_new_i32();                                   \
    TCGv_i32 t1 = tcg_temp_local_new_i32();                                   \
    TCGv_i64 t2 = tcg_temp_local_new_i64();                                   \
6300 6301 6302 6303
    tcg_gen_trunc_i64_i32(t0, cpu_gpr[rB(ctx->opcode)]);                      \
    tcg_op(t0, t0, rA(ctx->opcode));                                          \
    tcg_gen_shri_i64(t2, cpu_gpr[rB(ctx->opcode)], 32);                       \
    tcg_gen_trunc_i64_i32(t1, t2);                                            \
P
pbrook 已提交
6304
    tcg_temp_free_i64(t2);                                                        \
6305 6306
    tcg_op(t1, t1, rA(ctx->opcode));                                          \
    tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1);                 \
P
pbrook 已提交
6307 6308
    tcg_temp_free_i32(t0);                                                    \
    tcg_temp_free_i32(t1);                                                    \
6309 6310 6311 6312 6313 6314 6315 6316 6317 6318 6319 6320 6321 6322 6323 6324 6325 6326 6327 6328 6329 6330 6331 6332 6333 6334 6335 6336 6337 6338 6339
}
#else
#define GEN_SPEOP_ARITH_IMM2(name, tcg_op)                                    \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],                \
           rA(ctx->opcode));                                                  \
    tcg_op(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)],              \
           rA(ctx->opcode));                                                  \
}
#endif
GEN_SPEOP_ARITH_IMM2(evaddiw, tcg_gen_addi_i32);
GEN_SPEOP_ARITH_IMM2(evsubifw, tcg_gen_subi_i32);

/* SPE comparison */
#if defined(TARGET_PPC64)
#define GEN_SPEOP_COMP(name, tcg_cond)                                        \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    int l1 = gen_new_label();                                                 \
    int l2 = gen_new_label();                                                 \
    int l3 = gen_new_label();                                                 \
    int l4 = gen_new_label();                                                 \
P
pbrook 已提交
6340 6341 6342
    TCGv_i32 t0 = tcg_temp_local_new_i32();                                   \
    TCGv_i32 t1 = tcg_temp_local_new_i32();                                   \
    TCGv_i64 t2 = tcg_temp_local_new_i64();                                   \
6343 6344 6345
    tcg_gen_trunc_i64_i32(t0, cpu_gpr[rA(ctx->opcode)]);                      \
    tcg_gen_trunc_i64_i32(t1, cpu_gpr[rB(ctx->opcode)]);                      \
    tcg_gen_brcond_i32(tcg_cond, t0, t1, l1);                                 \
P
pbrook 已提交
6346
    tcg_gen_movi_i32(cpu_crf[crfD(ctx->opcode)], 0);                          \
6347 6348 6349 6350 6351 6352 6353 6354 6355
    tcg_gen_br(l2);                                                           \
    gen_set_label(l1);                                                        \
    tcg_gen_movi_i32(cpu_crf[crfD(ctx->opcode)],                              \
                     CRF_CL | CRF_CH_OR_CL | CRF_CH_AND_CL);                  \
    gen_set_label(l2);                                                        \
    tcg_gen_shri_i64(t2, cpu_gpr[rA(ctx->opcode)], 32);                       \
    tcg_gen_trunc_i64_i32(t0, t2);                                            \
    tcg_gen_shri_i64(t2, cpu_gpr[rB(ctx->opcode)], 32);                       \
    tcg_gen_trunc_i64_i32(t1, t2);                                            \
P
pbrook 已提交
6356
    tcg_temp_free_i64(t2);                                                    \
6357 6358 6359 6360 6361 6362 6363 6364
    tcg_gen_brcond_i32(tcg_cond, t0, t1, l3);                                 \
    tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)],  \
                     ~(CRF_CH | CRF_CH_AND_CL));                              \
    tcg_gen_br(l4);                                                           \
    gen_set_label(l3);                                                        \
    tcg_gen_ori_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)],   \
                    CRF_CH | CRF_CH_OR_CL);                                   \
    gen_set_label(l4);                                                        \
P
pbrook 已提交
6365 6366
    tcg_temp_free_i32(t0);                                                    \
    tcg_temp_free_i32(t1);                                                    \
6367 6368 6369 6370 6371 6372 6373 6374 6375 6376 6377 6378 6379 6380 6381 6382 6383 6384 6385 6386 6387 6388 6389 6390 6391 6392 6393 6394 6395 6396 6397 6398 6399 6400 6401 6402 6403 6404 6405 6406 6407 6408 6409
}
#else
#define GEN_SPEOP_COMP(name, tcg_cond)                                        \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    int l1 = gen_new_label();                                                 \
    int l2 = gen_new_label();                                                 \
    int l3 = gen_new_label();                                                 \
    int l4 = gen_new_label();                                                 \
                                                                              \
    tcg_gen_brcond_i32(tcg_cond, cpu_gpr[rA(ctx->opcode)],                    \
                       cpu_gpr[rB(ctx->opcode)], l1);                         \
    tcg_gen_movi_tl(cpu_crf[crfD(ctx->opcode)], 0);                           \
    tcg_gen_br(l2);                                                           \
    gen_set_label(l1);                                                        \
    tcg_gen_movi_i32(cpu_crf[crfD(ctx->opcode)],                              \
                     CRF_CL | CRF_CH_OR_CL | CRF_CH_AND_CL);                  \
    gen_set_label(l2);                                                        \
    tcg_gen_brcond_i32(tcg_cond, cpu_gprh[rA(ctx->opcode)],                   \
                       cpu_gprh[rB(ctx->opcode)], l3);                        \
    tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)],  \
                     ~(CRF_CH | CRF_CH_AND_CL));                              \
    tcg_gen_br(l4);                                                           \
    gen_set_label(l3);                                                        \
    tcg_gen_ori_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)],   \
                    CRF_CH | CRF_CH_OR_CL);                                   \
    gen_set_label(l4);                                                        \
}
#endif
GEN_SPEOP_COMP(evcmpgtu, TCG_COND_GTU);
GEN_SPEOP_COMP(evcmpgts, TCG_COND_GT);
GEN_SPEOP_COMP(evcmpltu, TCG_COND_LTU);
GEN_SPEOP_COMP(evcmplts, TCG_COND_LT);
GEN_SPEOP_COMP(evcmpeq, TCG_COND_EQ);

/* SPE misc */
static always_inline void gen_brinc (DisasContext *ctx)
{
    /* Note: brinc is usable even if SPE is disabled */
P
pbrook 已提交
6410 6411
    gen_helper_brinc(cpu_gpr[rD(ctx->opcode)],
                     cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
6412
}
6413 6414 6415 6416 6417 6418 6419
static always_inline void gen_evmergelo (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
#if defined(TARGET_PPC64)
P
pbrook 已提交
6420 6421
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
6422 6423 6424 6425 6426 6427 6428 6429 6430 6431 6432 6433 6434 6435 6436 6437 6438
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x00000000FFFFFFFFLL);
    tcg_gen_shli_tl(t1, cpu_gpr[rA(ctx->opcode)], 32);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
#else
    tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
#endif
}
static always_inline void gen_evmergehilo (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
#if defined(TARGET_PPC64)
P
pbrook 已提交
6439 6440
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
6441 6442 6443 6444 6445 6446 6447 6448 6449 6450 6451 6452 6453 6454 6455 6456 6457
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x00000000FFFFFFFFLL);
    tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], 0xFFFFFFFF0000000ULL);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
#else
    tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
#endif
}
static always_inline void gen_evmergelohi (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
#if defined(TARGET_PPC64)
P
pbrook 已提交
6458 6459
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
6460 6461 6462 6463 6464 6465 6466 6467 6468 6469 6470 6471 6472
    tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 32);
    tcg_gen_shli_tl(t1, cpu_gpr[rA(ctx->opcode)], 32);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
#else
    tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)]);
    tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
#endif
}
static always_inline void gen_evsplati (DisasContext *ctx)
{
    int32_t imm = (int32_t)(rA(ctx->opcode) << 11) >> 27;
6473

6474
#if defined(TARGET_PPC64)
P
pbrook 已提交
6475 6476
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
6477 6478 6479 6480 6481 6482 6483 6484 6485 6486
    tcg_gen_movi_tl(t0, imm);
    tcg_gen_shri_tl(t1, t0, 32);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
#else
    tcg_gen_movi_i32(cpu_gpr[rD(ctx->opcode)], imm);
    tcg_gen_movi_i32(cpu_gprh[rD(ctx->opcode)], imm);
#endif
}
6487
static always_inline void gen_evsplatfi (DisasContext *ctx)
6488
{
6489
    uint32_t imm = rA(ctx->opcode) << 11;
6490

6491
#if defined(TARGET_PPC64)
P
pbrook 已提交
6492 6493
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
6494 6495 6496 6497 6498 6499 6500 6501 6502
    tcg_gen_movi_tl(t0, imm);
    tcg_gen_shri_tl(t1, t0, 32);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
#else
    tcg_gen_movi_i32(cpu_gpr[rD(ctx->opcode)], imm);
    tcg_gen_movi_i32(cpu_gprh[rD(ctx->opcode)], imm);
#endif
6503 6504
}

6505 6506 6507 6508 6509 6510
static always_inline void gen_evsel (DisasContext *ctx)
{
    int l1 = gen_new_label();
    int l2 = gen_new_label();
    int l3 = gen_new_label();
    int l4 = gen_new_label();
P
pbrook 已提交
6511
    TCGv_i32 t0 = tcg_temp_local_new_i32();
6512
#if defined(TARGET_PPC64)
P
pbrook 已提交
6513 6514
    TCGv t1 = tcg_temp_local_new();
    TCGv t2 = tcg_temp_local_new();
6515 6516 6517 6518 6519 6520 6521 6522 6523 6524 6525 6526 6527 6528 6529 6530 6531 6532 6533 6534 6535 6536 6537 6538 6539 6540 6541 6542 6543 6544 6545
#endif
    tcg_gen_andi_i32(t0, cpu_crf[ctx->opcode & 0x07], 1 << 3);
    tcg_gen_brcondi_i32(TCG_COND_EQ, t0, 0, l1);
#if defined(TARGET_PPC64)
    tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], 0xFFFFFFFF00000000ULL);
#else
    tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
#endif
    tcg_gen_br(l2);
    gen_set_label(l1);
#if defined(TARGET_PPC64)
    tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0xFFFFFFFF00000000ULL);
#else
    tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)]);
#endif
    gen_set_label(l2);
    tcg_gen_andi_i32(t0, cpu_crf[ctx->opcode & 0x07], 1 << 2);
    tcg_gen_brcondi_i32(TCG_COND_EQ, t0, 0, l3);
#if defined(TARGET_PPC64)
    tcg_gen_andi_tl(t2, cpu_gpr[rA(ctx->opcode)], 0x00000000FFFFFFFFULL);
#else
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
#endif
    tcg_gen_br(l4);
    gen_set_label(l3);
#if defined(TARGET_PPC64)
    tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x00000000FFFFFFFFULL);
#else
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
#endif
    gen_set_label(l4);
P
pbrook 已提交
6546
    tcg_temp_free_i32(t0);
6547 6548 6549 6550 6551 6552 6553 6554 6555 6556 6557 6558 6559 6560 6561 6562 6563 6564 6565 6566 6567 6568
#if defined(TARGET_PPC64)
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t1, t2);
    tcg_temp_free(t1);
    tcg_temp_free(t2);
#endif
}
GEN_HANDLER2(evsel0, "evsel", 0x04, 0x1c, 0x09, 0x00000000, PPC_SPE)
{
    gen_evsel(ctx);
}
GEN_HANDLER2(evsel1, "evsel", 0x04, 0x1d, 0x09, 0x00000000, PPC_SPE)
{
    gen_evsel(ctx);
}
GEN_HANDLER2(evsel2, "evsel", 0x04, 0x1e, 0x09, 0x00000000, PPC_SPE)
{
    gen_evsel(ctx);
}
GEN_HANDLER2(evsel3, "evsel", 0x04, 0x1f, 0x09, 0x00000000, PPC_SPE)
{
    gen_evsel(ctx);
}
6569 6570 6571 6572 6573 6574 6575 6576 6577 6578 6579 6580 6581 6582 6583 6584 6585 6586 6587 6588 6589 6590 6591 6592 6593 6594 6595 6596 6597 6598 6599 6600 6601 6602 6603 6604 6605

GEN_SPE(evaddw,         speundef,      0x00, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evaddiw,        speundef,      0x01, 0x08, 0x00000000, PPC_SPE);
GEN_SPE(evsubfw,        speundef,      0x02, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evsubifw,       speundef,      0x03, 0x08, 0x00000000, PPC_SPE);
GEN_SPE(evabs,          evneg,         0x04, 0x08, 0x0000F800, PPC_SPE); ////
GEN_SPE(evextsb,        evextsh,       0x05, 0x08, 0x0000F800, PPC_SPE); ////
GEN_SPE(evrndw,         evcntlzw,      0x06, 0x08, 0x0000F800, PPC_SPE); ////
GEN_SPE(evcntlsw,       brinc,         0x07, 0x08, 0x00000000, PPC_SPE); //
GEN_SPE(speundef,       evand,         0x08, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evandc,         speundef,      0x09, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evxor,          evor,          0x0B, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evnor,          eveqv,         0x0C, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(speundef,       evorc,         0x0D, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evnand,         speundef,      0x0F, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evsrwu,         evsrws,        0x10, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evsrwiu,        evsrwis,       0x11, 0x08, 0x00000000, PPC_SPE);
GEN_SPE(evslw,          speundef,      0x12, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evslwi,         speundef,      0x13, 0x08, 0x00000000, PPC_SPE);
GEN_SPE(evrlw,          evsplati,      0x14, 0x08, 0x00000000, PPC_SPE); //
GEN_SPE(evrlwi,         evsplatfi,     0x15, 0x08, 0x00000000, PPC_SPE);
GEN_SPE(evmergehi,      evmergelo,     0x16, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evmergehilo,    evmergelohi,   0x17, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evcmpgtu,       evcmpgts,      0x18, 0x08, 0x00600000, PPC_SPE); ////
GEN_SPE(evcmpltu,       evcmplts,      0x19, 0x08, 0x00600000, PPC_SPE); ////
GEN_SPE(evcmpeq,        speundef,      0x1A, 0x08, 0x00600000, PPC_SPE); ////

/* Load and stores */
GEN_SPEOP_LDST(dd, 3);
GEN_SPEOP_LDST(dw, 3);
GEN_SPEOP_LDST(dh, 3);
GEN_SPEOP_LDST(whe, 2);
GEN_SPEOP_LD(whou, 2);
GEN_SPEOP_LD(whos, 2);
GEN_SPEOP_ST(who, 2);

#define _GEN_OP_SPE_STWWE(suffix)                                             \
6606
static always_inline void gen_op_spe_stwwe_##suffix (void)                    \
6607 6608 6609 6610 6611
{                                                                             \
    gen_op_srli32_T1_64();                                                    \
    gen_op_spe_stwwo_##suffix();                                              \
}
#define _GEN_OP_SPE_STWWE_LE(suffix)                                          \
6612
static always_inline void gen_op_spe_stwwe_le_##suffix (void)                 \
6613 6614 6615 6616 6617 6618 6619 6620
{                                                                             \
    gen_op_srli32_T1_64();                                                    \
    gen_op_spe_stwwo_le_##suffix();                                           \
}
#if defined(TARGET_PPC64)
#define GEN_OP_SPE_STWWE(suffix)                                              \
_GEN_OP_SPE_STWWE(suffix);                                                    \
_GEN_OP_SPE_STWWE_LE(suffix);                                                 \
6621
static always_inline void gen_op_spe_stwwe_64_##suffix (void)                 \
6622 6623 6624 6625
{                                                                             \
    gen_op_srli32_T1_64();                                                    \
    gen_op_spe_stwwo_64_##suffix();                                           \
}                                                                             \
6626
static always_inline void gen_op_spe_stwwe_le_64_##suffix (void)              \
6627 6628 6629 6630 6631 6632 6633 6634 6635 6636 6637 6638 6639
{                                                                             \
    gen_op_srli32_T1_64();                                                    \
    gen_op_spe_stwwo_le_64_##suffix();                                        \
}
#else
#define GEN_OP_SPE_STWWE(suffix)                                              \
_GEN_OP_SPE_STWWE(suffix);                                                    \
_GEN_OP_SPE_STWWE_LE(suffix)
#endif
#if defined(CONFIG_USER_ONLY)
GEN_OP_SPE_STWWE(raw);
#else /* defined(CONFIG_USER_ONLY) */
GEN_OP_SPE_STWWE(user);
6640 6641
GEN_OP_SPE_STWWE(kernel);
GEN_OP_SPE_STWWE(hypv);
6642 6643 6644 6645 6646
#endif /* defined(CONFIG_USER_ONLY) */
GEN_SPEOP_ST(wwe, 2);
GEN_SPEOP_ST(wwo, 2);

#define GEN_SPE_LDSPLAT(name, op, suffix)                                     \
6647
static always_inline void gen_op_spe_l##name##_##suffix (void)                \
6648 6649 6650 6651 6652 6653
{                                                                             \
    gen_op_##op##_##suffix();                                                 \
    gen_op_splatw_T1_64();                                                    \
}

#define GEN_OP_SPE_LHE(suffix)                                                \
6654
static always_inline void gen_op_spe_lhe_##suffix (void)                      \
6655 6656 6657 6658 6659 6660
{                                                                             \
    gen_op_spe_lh_##suffix();                                                 \
    gen_op_sli16_T1_64();                                                     \
}

#define GEN_OP_SPE_LHX(suffix)                                                \
6661
static always_inline void gen_op_spe_lhx_##suffix (void)                      \
6662 6663 6664 6665 6666 6667 6668 6669 6670 6671 6672 6673 6674 6675 6676 6677 6678 6679 6680 6681 6682 6683 6684 6685 6686 6687 6688 6689 6690 6691
{                                                                             \
    gen_op_spe_lh_##suffix();                                                 \
    gen_op_extsh_T1_64();                                                     \
}

#if defined(CONFIG_USER_ONLY)
GEN_OP_SPE_LHE(raw);
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, raw);
GEN_OP_SPE_LHE(le_raw);
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_raw);
GEN_SPE_LDSPLAT(hhousplat, spe_lh, raw);
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_raw);
GEN_OP_SPE_LHX(raw);
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, raw);
GEN_OP_SPE_LHX(le_raw);
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_raw);
#if defined(TARGET_PPC64)
GEN_OP_SPE_LHE(64_raw);
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, 64_raw);
GEN_OP_SPE_LHE(le_64_raw);
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_64_raw);
GEN_SPE_LDSPLAT(hhousplat, spe_lh, 64_raw);
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_64_raw);
GEN_OP_SPE_LHX(64_raw);
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, 64_raw);
GEN_OP_SPE_LHX(le_64_raw);
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_64_raw);
#endif
#else
GEN_OP_SPE_LHE(user);
6692 6693
GEN_OP_SPE_LHE(kernel);
GEN_OP_SPE_LHE(hypv);
6694
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, user);
6695 6696
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, kernel);
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, hypv);
6697
GEN_OP_SPE_LHE(le_user);
6698 6699
GEN_OP_SPE_LHE(le_kernel);
GEN_OP_SPE_LHE(le_hypv);
6700
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_user);
6701 6702
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_kernel);
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_hypv);
6703
GEN_SPE_LDSPLAT(hhousplat, spe_lh, user);
6704 6705
GEN_SPE_LDSPLAT(hhousplat, spe_lh, kernel);
GEN_SPE_LDSPLAT(hhousplat, spe_lh, hypv);
6706
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_user);
6707 6708
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_kernel);
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_hypv);
6709
GEN_OP_SPE_LHX(user);
6710 6711
GEN_OP_SPE_LHX(kernel);
GEN_OP_SPE_LHX(hypv);
6712
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, user);
6713 6714
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, kernel);
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, hypv);
6715
GEN_OP_SPE_LHX(le_user);
6716 6717
GEN_OP_SPE_LHX(le_kernel);
GEN_OP_SPE_LHX(le_hypv);
6718
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_user);
6719 6720
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_kernel);
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_hypv);
6721 6722
#if defined(TARGET_PPC64)
GEN_OP_SPE_LHE(64_user);
6723 6724
GEN_OP_SPE_LHE(64_kernel);
GEN_OP_SPE_LHE(64_hypv);
6725
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, 64_user);
6726 6727
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, 64_kernel);
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, 64_hypv);
6728
GEN_OP_SPE_LHE(le_64_user);
6729 6730
GEN_OP_SPE_LHE(le_64_kernel);
GEN_OP_SPE_LHE(le_64_hypv);
6731
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_64_user);
6732 6733
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_64_kernel);
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_64_hypv);
6734
GEN_SPE_LDSPLAT(hhousplat, spe_lh, 64_user);
6735 6736
GEN_SPE_LDSPLAT(hhousplat, spe_lh, 64_kernel);
GEN_SPE_LDSPLAT(hhousplat, spe_lh, 64_hypv);
6737
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_64_user);
6738 6739
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_64_kernel);
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_64_hypv);
6740
GEN_OP_SPE_LHX(64_user);
6741 6742
GEN_OP_SPE_LHX(64_kernel);
GEN_OP_SPE_LHX(64_hypv);
6743
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, 64_user);
6744 6745
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, 64_kernel);
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, 64_hypv);
6746
GEN_OP_SPE_LHX(le_64_user);
6747 6748
GEN_OP_SPE_LHX(le_64_kernel);
GEN_OP_SPE_LHX(le_64_hypv);
6749
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_64_user);
6750 6751
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_64_kernel);
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_64_hypv);
6752 6753 6754 6755 6756 6757 6758 6759 6760 6761 6762 6763 6764 6765 6766 6767 6768 6769 6770 6771 6772 6773 6774 6775 6776 6777 6778 6779 6780 6781 6782 6783 6784 6785 6786 6787 6788 6789 6790 6791 6792 6793 6794 6795 6796 6797 6798 6799 6800 6801 6802 6803 6804 6805 6806 6807 6808 6809 6810 6811 6812 6813 6814 6815 6816 6817 6818 6819 6820 6821 6822 6823 6824 6825 6826 6827 6828 6829 6830 6831 6832 6833 6834 6835 6836 6837 6838 6839 6840 6841 6842 6843 6844 6845 6846 6847 6848 6849 6850 6851 6852 6853 6854 6855 6856
#endif
#endif
GEN_SPEOP_LD(hhesplat, 1);
GEN_SPEOP_LD(hhousplat, 1);
GEN_SPEOP_LD(hhossplat, 1);
GEN_SPEOP_LD(wwsplat, 2);
GEN_SPEOP_LD(whsplat, 2);

GEN_SPE(evlddx,         evldd,         0x00, 0x0C, 0x00000000, PPC_SPE); //
GEN_SPE(evldwx,         evldw,         0x01, 0x0C, 0x00000000, PPC_SPE); //
GEN_SPE(evldhx,         evldh,         0x02, 0x0C, 0x00000000, PPC_SPE); //
GEN_SPE(evlhhesplatx,   evlhhesplat,   0x04, 0x0C, 0x00000000, PPC_SPE); //
GEN_SPE(evlhhousplatx,  evlhhousplat,  0x06, 0x0C, 0x00000000, PPC_SPE); //
GEN_SPE(evlhhossplatx,  evlhhossplat,  0x07, 0x0C, 0x00000000, PPC_SPE); //
GEN_SPE(evlwhex,        evlwhe,        0x08, 0x0C, 0x00000000, PPC_SPE); //
GEN_SPE(evlwhoux,       evlwhou,       0x0A, 0x0C, 0x00000000, PPC_SPE); //
GEN_SPE(evlwhosx,       evlwhos,       0x0B, 0x0C, 0x00000000, PPC_SPE); //
GEN_SPE(evlwwsplatx,    evlwwsplat,    0x0C, 0x0C, 0x00000000, PPC_SPE); //
GEN_SPE(evlwhsplatx,    evlwhsplat,    0x0E, 0x0C, 0x00000000, PPC_SPE); //
GEN_SPE(evstddx,        evstdd,        0x10, 0x0C, 0x00000000, PPC_SPE); //
GEN_SPE(evstdwx,        evstdw,        0x11, 0x0C, 0x00000000, PPC_SPE); //
GEN_SPE(evstdhx,        evstdh,        0x12, 0x0C, 0x00000000, PPC_SPE); //
GEN_SPE(evstwhex,       evstwhe,       0x18, 0x0C, 0x00000000, PPC_SPE); //
GEN_SPE(evstwhox,       evstwho,       0x1A, 0x0C, 0x00000000, PPC_SPE); //
GEN_SPE(evstwwex,       evstwwe,       0x1C, 0x0C, 0x00000000, PPC_SPE); //
GEN_SPE(evstwwox,       evstwwo,       0x1E, 0x0C, 0x00000000, PPC_SPE); //

/* Multiply and add - TODO */
#if 0
GEN_SPE(speundef,       evmhessf,      0x01, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhossf,      0x03, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(evmheumi,       evmhesmi,      0x04, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhesmf,      0x05, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(evmhoumi,       evmhosmi,      0x06, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhosmf,      0x07, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhessfa,     0x11, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhossfa,     0x13, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(evmheumia,      evmhesmia,     0x14, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhesmfa,     0x15, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(evmhoumia,      evmhosmia,     0x16, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhosmfa,     0x17, 0x10, 0x00000000, PPC_SPE);

GEN_SPE(speundef,       evmwhssf,      0x03, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(evmwlumi,       speundef,      0x04, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(evmwhumi,       evmwhsmi,      0x06, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwhsmf,      0x07, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwssf,       0x09, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(evmwumi,        evmwsmi,       0x0C, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwsmf,       0x0D, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwhssfa,     0x13, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(evmwlumia,      speundef,      0x14, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(evmwhumia,      evmwhsmia,     0x16, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwhsmfa,     0x17, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwssfa,      0x19, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(evmwumia,       evmwsmia,      0x1C, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwsmfa,      0x1D, 0x11, 0x00000000, PPC_SPE);

GEN_SPE(evadduiaaw,     evaddsiaaw,    0x00, 0x13, 0x0000F800, PPC_SPE);
GEN_SPE(evsubfusiaaw,   evsubfssiaaw,  0x01, 0x13, 0x0000F800, PPC_SPE);
GEN_SPE(evaddumiaaw,    evaddsmiaaw,   0x04, 0x13, 0x0000F800, PPC_SPE);
GEN_SPE(evsubfumiaaw,   evsubfsmiaaw,  0x05, 0x13, 0x0000F800, PPC_SPE);
GEN_SPE(evdivws,        evdivwu,       0x06, 0x13, 0x00000000, PPC_SPE);
GEN_SPE(evmra,          speundef,      0x07, 0x13, 0x0000F800, PPC_SPE);

GEN_SPE(evmheusiaaw,    evmhessiaaw,   0x00, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhessfaaw,   0x01, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(evmhousiaaw,    evmhossiaaw,   0x02, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhossfaaw,   0x03, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(evmheumiaaw,    evmhesmiaaw,   0x04, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhesmfaaw,   0x05, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(evmhoumiaaw,    evmhosmiaaw,   0x06, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhosmfaaw,   0x07, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(evmhegumiaa,    evmhegsmiaa,   0x14, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhegsmfaa,   0x15, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(evmhogumiaa,    evmhogsmiaa,   0x16, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhogsmfaa,   0x17, 0x14, 0x00000000, PPC_SPE);

GEN_SPE(evmwlusiaaw,    evmwlssiaaw,   0x00, 0x15, 0x00000000, PPC_SPE);
GEN_SPE(evmwlumiaaw,    evmwlsmiaaw,   0x04, 0x15, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwssfaa,     0x09, 0x15, 0x00000000, PPC_SPE);
GEN_SPE(evmwumiaa,      evmwsmiaa,     0x0C, 0x15, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwsmfaa,     0x0D, 0x15, 0x00000000, PPC_SPE);

GEN_SPE(evmheusianw,    evmhessianw,   0x00, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhessfanw,   0x01, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(evmhousianw,    evmhossianw,   0x02, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhossfanw,   0x03, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(evmheumianw,    evmhesmianw,   0x04, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhesmfanw,   0x05, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(evmhoumianw,    evmhosmianw,   0x06, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhosmfanw,   0x07, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(evmhegumian,    evmhegsmian,   0x14, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhegsmfan,   0x15, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(evmhigumian,    evmhigsmian,   0x16, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhogsmfan,   0x17, 0x16, 0x00000000, PPC_SPE);

GEN_SPE(evmwlusianw,    evmwlssianw,   0x00, 0x17, 0x00000000, PPC_SPE);
GEN_SPE(evmwlumianw,    evmwlsmianw,   0x04, 0x17, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwssfan,     0x09, 0x17, 0x00000000, PPC_SPE);
GEN_SPE(evmwumian,      evmwsmian,     0x0C, 0x17, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwsmfan,     0x0D, 0x17, 0x00000000, PPC_SPE);
#endif

/***                      SPE floating-point extension                     ***/
#define GEN_SPEFPUOP_CONV(name)                                               \
6857
static always_inline void gen_##name (DisasContext *ctx)                      \
6858
{                                                                             \
A
aurel32 已提交
6859
    gen_load_gpr64(cpu_T64[0], rB(ctx->opcode));                              \
6860
    gen_op_##name();                                                          \
A
aurel32 已提交
6861
    gen_store_gpr64(rD(ctx->opcode), cpu_T64[0]);                             \
6862 6863
}

6864 6865 6866 6867 6868 6869 6870 6871 6872 6873 6874 6875 6876 6877 6878 6879 6880 6881 6882 6883 6884 6885 6886 6887 6888 6889 6890 6891
#define GEN_SPEFPUOP_ARITH1(name)                                             \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    gen_load_gpr64(cpu_T64[0], rA(ctx->opcode));                              \
    gen_op_##name();                                                          \
    gen_store_gpr64(rD(ctx->opcode), cpu_T64[0]);                             \
}

#define GEN_SPEFPUOP_ARITH2(name)                                             \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    gen_load_gpr64(cpu_T64[0], rA(ctx->opcode));                              \
    gen_load_gpr64(cpu_T64[1], rB(ctx->opcode));                              \
    gen_op_##name();                                                          \
    gen_store_gpr64(rD(ctx->opcode), cpu_T64[0]);                             \
}

#define GEN_SPEFPUOP_COMP(name)                                               \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
P
pbrook 已提交
6892
    TCGv_i32 crf = cpu_crf[crfD(ctx->opcode)];                                \
6893 6894 6895 6896 6897 6898 6899
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    gen_load_gpr64(cpu_T64[0], rA(ctx->opcode));                              \
    gen_load_gpr64(cpu_T64[1], rB(ctx->opcode));                              \
    gen_op_##name();                                                          \
P
pbrook 已提交
6900 6901
    tcg_gen_trunc_tl_i32(crf, cpu_T[0]);                                      \
    tcg_gen_andi_i32(crf, crf, 0xf);                                          \
6902 6903
}

6904 6905
/* Single precision floating-point vectors operations */
/* Arithmetic */
6906 6907 6908 6909 6910 6911 6912
GEN_SPEFPUOP_ARITH2(evfsadd);
GEN_SPEFPUOP_ARITH2(evfssub);
GEN_SPEFPUOP_ARITH2(evfsmul);
GEN_SPEFPUOP_ARITH2(evfsdiv);
GEN_SPEFPUOP_ARITH1(evfsabs);
GEN_SPEFPUOP_ARITH1(evfsnabs);
GEN_SPEFPUOP_ARITH1(evfsneg);
6913 6914 6915 6916 6917 6918 6919 6920 6921 6922 6923 6924
/* Conversion */
GEN_SPEFPUOP_CONV(evfscfui);
GEN_SPEFPUOP_CONV(evfscfsi);
GEN_SPEFPUOP_CONV(evfscfuf);
GEN_SPEFPUOP_CONV(evfscfsf);
GEN_SPEFPUOP_CONV(evfsctui);
GEN_SPEFPUOP_CONV(evfsctsi);
GEN_SPEFPUOP_CONV(evfsctuf);
GEN_SPEFPUOP_CONV(evfsctsf);
GEN_SPEFPUOP_CONV(evfsctuiz);
GEN_SPEFPUOP_CONV(evfsctsiz);
/* Comparison */
6925 6926 6927 6928 6929 6930
GEN_SPEFPUOP_COMP(evfscmpgt);
GEN_SPEFPUOP_COMP(evfscmplt);
GEN_SPEFPUOP_COMP(evfscmpeq);
GEN_SPEFPUOP_COMP(evfststgt);
GEN_SPEFPUOP_COMP(evfststlt);
GEN_SPEFPUOP_COMP(evfststeq);
6931 6932 6933 6934 6935 6936 6937 6938 6939 6940 6941 6942 6943 6944 6945 6946 6947 6948 6949

/* Opcodes definitions */
GEN_SPE(evfsadd,        evfssub,       0x00, 0x0A, 0x00000000, PPC_SPEFPU); //
GEN_SPE(evfsabs,        evfsnabs,      0x02, 0x0A, 0x0000F800, PPC_SPEFPU); //
GEN_SPE(evfsneg,        speundef,      0x03, 0x0A, 0x0000F800, PPC_SPEFPU); //
GEN_SPE(evfsmul,        evfsdiv,       0x04, 0x0A, 0x00000000, PPC_SPEFPU); //
GEN_SPE(evfscmpgt,      evfscmplt,     0x06, 0x0A, 0x00600000, PPC_SPEFPU); //
GEN_SPE(evfscmpeq,      speundef,      0x07, 0x0A, 0x00600000, PPC_SPEFPU); //
GEN_SPE(evfscfui,       evfscfsi,      0x08, 0x0A, 0x00180000, PPC_SPEFPU); //
GEN_SPE(evfscfuf,       evfscfsf,      0x09, 0x0A, 0x00180000, PPC_SPEFPU); //
GEN_SPE(evfsctui,       evfsctsi,      0x0A, 0x0A, 0x00180000, PPC_SPEFPU); //
GEN_SPE(evfsctuf,       evfsctsf,      0x0B, 0x0A, 0x00180000, PPC_SPEFPU); //
GEN_SPE(evfsctuiz,      speundef,      0x0C, 0x0A, 0x00180000, PPC_SPEFPU); //
GEN_SPE(evfsctsiz,      speundef,      0x0D, 0x0A, 0x00180000, PPC_SPEFPU); //
GEN_SPE(evfststgt,      evfststlt,     0x0E, 0x0A, 0x00600000, PPC_SPEFPU); //
GEN_SPE(evfststeq,      speundef,      0x0F, 0x0A, 0x00600000, PPC_SPEFPU); //

/* Single precision floating-point operations */
/* Arithmetic */
6950 6951 6952 6953 6954 6955 6956
GEN_SPEFPUOP_ARITH2(efsadd);
GEN_SPEFPUOP_ARITH2(efssub);
GEN_SPEFPUOP_ARITH2(efsmul);
GEN_SPEFPUOP_ARITH2(efsdiv);
GEN_SPEFPUOP_ARITH1(efsabs);
GEN_SPEFPUOP_ARITH1(efsnabs);
GEN_SPEFPUOP_ARITH1(efsneg);
6957 6958 6959 6960 6961 6962 6963 6964 6965 6966 6967 6968 6969
/* Conversion */
GEN_SPEFPUOP_CONV(efscfui);
GEN_SPEFPUOP_CONV(efscfsi);
GEN_SPEFPUOP_CONV(efscfuf);
GEN_SPEFPUOP_CONV(efscfsf);
GEN_SPEFPUOP_CONV(efsctui);
GEN_SPEFPUOP_CONV(efsctsi);
GEN_SPEFPUOP_CONV(efsctuf);
GEN_SPEFPUOP_CONV(efsctsf);
GEN_SPEFPUOP_CONV(efsctuiz);
GEN_SPEFPUOP_CONV(efsctsiz);
GEN_SPEFPUOP_CONV(efscfd);
/* Comparison */
6970 6971 6972 6973 6974 6975
GEN_SPEFPUOP_COMP(efscmpgt);
GEN_SPEFPUOP_COMP(efscmplt);
GEN_SPEFPUOP_COMP(efscmpeq);
GEN_SPEFPUOP_COMP(efststgt);
GEN_SPEFPUOP_COMP(efststlt);
GEN_SPEFPUOP_COMP(efststeq);
6976 6977

/* Opcodes definitions */
6978
GEN_SPE(efsadd,         efssub,        0x00, 0x0B, 0x00000000, PPC_SPEFPU); //
6979 6980 6981 6982 6983 6984 6985 6986 6987
GEN_SPE(efsabs,         efsnabs,       0x02, 0x0B, 0x0000F800, PPC_SPEFPU); //
GEN_SPE(efsneg,         speundef,      0x03, 0x0B, 0x0000F800, PPC_SPEFPU); //
GEN_SPE(efsmul,         efsdiv,        0x04, 0x0B, 0x00000000, PPC_SPEFPU); //
GEN_SPE(efscmpgt,       efscmplt,      0x06, 0x0B, 0x00600000, PPC_SPEFPU); //
GEN_SPE(efscmpeq,       efscfd,        0x07, 0x0B, 0x00600000, PPC_SPEFPU); //
GEN_SPE(efscfui,        efscfsi,       0x08, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efscfuf,        efscfsf,       0x09, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efsctui,        efsctsi,       0x0A, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efsctuf,        efsctsf,       0x0B, 0x0B, 0x00180000, PPC_SPEFPU); //
6988 6989
GEN_SPE(efsctuiz,       speundef,      0x0C, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efsctsiz,       speundef,      0x0D, 0x0B, 0x00180000, PPC_SPEFPU); //
6990 6991 6992 6993 6994
GEN_SPE(efststgt,       efststlt,      0x0E, 0x0B, 0x00600000, PPC_SPEFPU); //
GEN_SPE(efststeq,       speundef,      0x0F, 0x0B, 0x00600000, PPC_SPEFPU); //

/* Double precision floating-point operations */
/* Arithmetic */
6995 6996 6997 6998 6999 7000 7001
GEN_SPEFPUOP_ARITH2(efdadd);
GEN_SPEFPUOP_ARITH2(efdsub);
GEN_SPEFPUOP_ARITH2(efdmul);
GEN_SPEFPUOP_ARITH2(efddiv);
GEN_SPEFPUOP_ARITH1(efdabs);
GEN_SPEFPUOP_ARITH1(efdnabs);
GEN_SPEFPUOP_ARITH1(efdneg);
7002 7003 7004 7005 7006 7007 7008 7009 7010 7011 7012 7013 7014 7015 7016 7017 7018 7019
/* Conversion */

GEN_SPEFPUOP_CONV(efdcfui);
GEN_SPEFPUOP_CONV(efdcfsi);
GEN_SPEFPUOP_CONV(efdcfuf);
GEN_SPEFPUOP_CONV(efdcfsf);
GEN_SPEFPUOP_CONV(efdctui);
GEN_SPEFPUOP_CONV(efdctsi);
GEN_SPEFPUOP_CONV(efdctuf);
GEN_SPEFPUOP_CONV(efdctsf);
GEN_SPEFPUOP_CONV(efdctuiz);
GEN_SPEFPUOP_CONV(efdctsiz);
GEN_SPEFPUOP_CONV(efdcfs);
GEN_SPEFPUOP_CONV(efdcfuid);
GEN_SPEFPUOP_CONV(efdcfsid);
GEN_SPEFPUOP_CONV(efdctuidz);
GEN_SPEFPUOP_CONV(efdctsidz);
/* Comparison */
7020 7021 7022 7023 7024 7025
GEN_SPEFPUOP_COMP(efdcmpgt);
GEN_SPEFPUOP_COMP(efdcmplt);
GEN_SPEFPUOP_COMP(efdcmpeq);
GEN_SPEFPUOP_COMP(efdtstgt);
GEN_SPEFPUOP_COMP(efdtstlt);
GEN_SPEFPUOP_COMP(efdtsteq);
7026 7027 7028 7029 7030 7031 7032 7033 7034 7035 7036 7037 7038 7039 7040 7041 7042 7043 7044

/* Opcodes definitions */
GEN_SPE(efdadd,         efdsub,        0x10, 0x0B, 0x00000000, PPC_SPEFPU); //
GEN_SPE(efdcfuid,       efdcfsid,      0x11, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efdabs,         efdnabs,       0x12, 0x0B, 0x0000F800, PPC_SPEFPU); //
GEN_SPE(efdneg,         speundef,      0x13, 0x0B, 0x0000F800, PPC_SPEFPU); //
GEN_SPE(efdmul,         efddiv,        0x14, 0x0B, 0x00000000, PPC_SPEFPU); //
GEN_SPE(efdctuidz,      efdctsidz,     0x15, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efdcmpgt,       efdcmplt,      0x16, 0x0B, 0x00600000, PPC_SPEFPU); //
GEN_SPE(efdcmpeq,       efdcfs,        0x17, 0x0B, 0x00600000, PPC_SPEFPU); //
GEN_SPE(efdcfui,        efdcfsi,       0x18, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efdcfuf,        efdcfsf,       0x19, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efdctui,        efdctsi,       0x1A, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efdctuf,        efdctsf,       0x1B, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efdctuiz,       speundef,      0x1C, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efdctsiz,       speundef,      0x1D, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efdtstgt,       efdtstlt,      0x1E, 0x0B, 0x00600000, PPC_SPEFPU); //
GEN_SPE(efdtsteq,       speundef,      0x1F, 0x0B, 0x00600000, PPC_SPEFPU); //

B
bellard 已提交
7045 7046 7047
/* End opcode list */
GEN_OPCODE_MARK(end);

7048
#include "translate_init.c"
7049
#include "helper_regs.h"
B
bellard 已提交
7050

7051
/*****************************************************************************/
7052
/* Misc PowerPC helpers */
7053 7054 7055
void cpu_dump_state (CPUState *env, FILE *f,
                     int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
                     int flags)
B
bellard 已提交
7056
{
7057 7058 7059
#define RGPL  4
#define RFPL  4

B
bellard 已提交
7060 7061
    int i;

J
j_mayer 已提交
7062
    cpu_fprintf(f, "NIP " ADDRX "   LR " ADDRX " CTR " ADDRX " XER %08x\n",
A
aurel32 已提交
7063
                env->nip, env->lr, env->ctr, env->xer);
7064 7065
    cpu_fprintf(f, "MSR " ADDRX " HID0 " ADDRX "  HF " ADDRX " idx %d\n",
                env->msr, env->spr[SPR_HID0], env->hflags, env->mmu_idx);
7066
#if !defined(NO_TIMER_DUMP)
J
j_mayer 已提交
7067
    cpu_fprintf(f, "TB %08x %08x "
7068 7069 7070 7071
#if !defined(CONFIG_USER_ONLY)
                "DECR %08x"
#endif
                "\n",
J
j_mayer 已提交
7072
                cpu_ppc_load_tbu(env), cpu_ppc_load_tbl(env)
7073 7074 7075 7076
#if !defined(CONFIG_USER_ONLY)
                , cpu_ppc_load_decr(env)
#endif
                );
J
j_mayer 已提交
7077
#endif
7078
    for (i = 0; i < 32; i++) {
7079 7080
        if ((i & (RGPL - 1)) == 0)
            cpu_fprintf(f, "GPR%02d", i);
7081
        cpu_fprintf(f, " " REGX, ppc_dump_gpr(env, i));
7082
        if ((i & (RGPL - 1)) == (RGPL - 1))
B
bellard 已提交
7083
            cpu_fprintf(f, "\n");
7084
    }
7085
    cpu_fprintf(f, "CR ");
7086
    for (i = 0; i < 8; i++)
B
bellard 已提交
7087 7088
        cpu_fprintf(f, "%01x", env->crf[i]);
    cpu_fprintf(f, "  [");
7089 7090 7091 7092 7093 7094 7095 7096
    for (i = 0; i < 8; i++) {
        char a = '-';
        if (env->crf[i] & 0x08)
            a = 'L';
        else if (env->crf[i] & 0x04)
            a = 'G';
        else if (env->crf[i] & 0x02)
            a = 'E';
B
bellard 已提交
7097
        cpu_fprintf(f, " %c%c", a, env->crf[i] & 0x01 ? 'O' : ' ');
7098
    }
7099
    cpu_fprintf(f, " ]             RES " ADDRX "\n", env->reserve);
7100 7101 7102
    for (i = 0; i < 32; i++) {
        if ((i & (RFPL - 1)) == 0)
            cpu_fprintf(f, "FPR%02d", i);
B
bellard 已提交
7103
        cpu_fprintf(f, " %016" PRIx64, *((uint64_t *)&env->fpr[i]));
7104
        if ((i & (RFPL - 1)) == (RFPL - 1))
B
bellard 已提交
7105
            cpu_fprintf(f, "\n");
B
bellard 已提交
7106
    }
7107
#if !defined(CONFIG_USER_ONLY)
7108
    cpu_fprintf(f, "SRR0 " ADDRX " SRR1 " ADDRX " SDR1 " ADDRX "\n",
7109
                env->spr[SPR_SRR0], env->spr[SPR_SRR1], env->sdr1);
7110
#endif
B
bellard 已提交
7111

7112 7113
#undef RGPL
#undef RFPL
B
bellard 已提交
7114 7115
}

7116 7117 7118 7119 7120 7121 7122 7123 7124 7125 7126 7127 7128 7129 7130 7131 7132 7133 7134 7135 7136 7137 7138 7139 7140 7141 7142 7143 7144 7145 7146 7147 7148 7149 7150 7151 7152 7153 7154 7155 7156 7157 7158 7159 7160 7161 7162
void cpu_dump_statistics (CPUState *env, FILE*f,
                          int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
                          int flags)
{
#if defined(DO_PPC_STATISTICS)
    opc_handler_t **t1, **t2, **t3, *handler;
    int op1, op2, op3;

    t1 = env->opcodes;
    for (op1 = 0; op1 < 64; op1++) {
        handler = t1[op1];
        if (is_indirect_opcode(handler)) {
            t2 = ind_table(handler);
            for (op2 = 0; op2 < 32; op2++) {
                handler = t2[op2];
                if (is_indirect_opcode(handler)) {
                    t3 = ind_table(handler);
                    for (op3 = 0; op3 < 32; op3++) {
                        handler = t3[op3];
                        if (handler->count == 0)
                            continue;
                        cpu_fprintf(f, "%02x %02x %02x (%02x %04d) %16s: "
                                    "%016llx %lld\n",
                                    op1, op2, op3, op1, (op3 << 5) | op2,
                                    handler->oname,
                                    handler->count, handler->count);
                    }
                } else {
                    if (handler->count == 0)
                        continue;
                    cpu_fprintf(f, "%02x %02x    (%02x %04d) %16s: "
                                "%016llx %lld\n",
                                op1, op2, op1, op2, handler->oname,
                                handler->count, handler->count);
                }
            }
        } else {
            if (handler->count == 0)
                continue;
            cpu_fprintf(f, "%02x       (%02x     ) %16s: %016llx %lld\n",
                        op1, op1, handler->oname,
                        handler->count, handler->count);
        }
    }
#endif
}

7163
/*****************************************************************************/
7164 7165 7166
static always_inline void gen_intermediate_code_internal (CPUState *env,
                                                          TranslationBlock *tb,
                                                          int search_pc)
B
bellard 已提交
7167
{
7168
    DisasContext ctx, *ctxp = &ctx;
B
bellard 已提交
7169
    opc_handler_t **table, *handler;
B
bellard 已提交
7170
    target_ulong pc_start;
B
bellard 已提交
7171
    uint16_t *gen_opc_end;
7172
    int supervisor, little_endian;
7173
    CPUBreakpoint *bp;
B
bellard 已提交
7174
    int j, lj = -1;
P
pbrook 已提交
7175 7176
    int num_insns;
    int max_insns;
B
bellard 已提交
7177 7178 7179

    pc_start = tb->pc;
    gen_opc_end = gen_opc_buf + OPC_MAX_SIZE;
7180 7181 7182
#if defined(OPTIMIZE_FPRF_UPDATE)
    gen_fprf_ptr = gen_fprf_buf;
#endif
B
bellard 已提交
7183
    ctx.nip = pc_start;
B
bellard 已提交
7184
    ctx.tb = tb;
7185
    ctx.exception = POWERPC_EXCP_NONE;
7186
    ctx.spr_cb = env->spr_cb;
7187 7188
    supervisor = env->mmu_idx;
#if !defined(CONFIG_USER_ONLY)
7189
    ctx.supervisor = supervisor;
7190
#endif
7191
    little_endian = env->hflags & (1 << MSR_LE) ? 1 : 0;
7192 7193
#if defined(TARGET_PPC64)
    ctx.sf_mode = msr_sf;
7194
    ctx.mem_idx = (supervisor << 2) | (msr_sf << 1) | little_endian;
7195
#else
7196
    ctx.mem_idx = (supervisor << 1) | little_endian;
7197
#endif
7198
    ctx.dcache_line_size = env->dcache_line_size;
B
bellard 已提交
7199
    ctx.fpu_enabled = msr_fp;
7200
    if ((env->flags & POWERPC_FLAG_SPE) && msr_spe)
7201 7202 7203
        ctx.spe_enabled = msr_spe;
    else
        ctx.spe_enabled = 0;
7204 7205 7206 7207
    if ((env->flags & POWERPC_FLAG_VRE) && msr_vr)
        ctx.altivec_enabled = msr_vr;
    else
        ctx.altivec_enabled = 0;
7208
    if ((env->flags & POWERPC_FLAG_SE) && msr_se)
7209
        ctx.singlestep_enabled = CPU_SINGLE_STEP;
7210
    else
7211
        ctx.singlestep_enabled = 0;
7212
    if ((env->flags & POWERPC_FLAG_BE) && msr_be)
7213 7214 7215
        ctx.singlestep_enabled |= CPU_BRANCH_STEP;
    if (unlikely(env->singlestep_enabled))
        ctx.singlestep_enabled |= GDBSTUB_SINGLE_STEP;
7216
#if defined (DO_SINGLE_STEP) && 0
7217 7218 7219
    /* Single step trace mode */
    msr_se = 1;
#endif
P
pbrook 已提交
7220 7221 7222 7223 7224 7225
    num_insns = 0;
    max_insns = tb->cflags & CF_COUNT_MASK;
    if (max_insns == 0)
        max_insns = CF_COUNT_MASK;

    gen_icount_start();
7226
    /* Set env in case of segfault during code fetch */
7227
    while (ctx.exception == POWERPC_EXCP_NONE && gen_opc_ptr < gen_opc_end) {
7228 7229 7230
        if (unlikely(env->breakpoints)) {
            for (bp = env->breakpoints; bp != NULL; bp = bp->next) {
                if (bp->pc == ctx.nip) {
7231
                    gen_update_nip(&ctx, ctx.nip);
7232 7233 7234 7235 7236
                    gen_op_debug();
                    break;
                }
            }
        }
7237
        if (unlikely(search_pc)) {
B
bellard 已提交
7238 7239 7240 7241 7242
            j = gen_opc_ptr - gen_opc_buf;
            if (lj < j) {
                lj++;
                while (lj < j)
                    gen_opc_instr_start[lj++] = 0;
B
bellard 已提交
7243
                gen_opc_pc[lj] = ctx.nip;
B
bellard 已提交
7244
                gen_opc_instr_start[lj] = 1;
P
pbrook 已提交
7245
                gen_opc_icount[lj] = num_insns;
B
bellard 已提交
7246 7247
            }
        }
7248 7249
#if defined PPC_DEBUG_DISAS
        if (loglevel & CPU_LOG_TB_IN_ASM) {
B
bellard 已提交
7250
            fprintf(logfile, "----------------\n");
7251
            fprintf(logfile, "nip=" ADDRX " super=%d ir=%d\n",
7252
                    ctx.nip, supervisor, (int)msr_ir);
7253 7254
        }
#endif
P
pbrook 已提交
7255 7256
        if (num_insns + 1 == max_insns && (tb->cflags & CF_LAST_IO))
            gen_io_start();
7257 7258 7259 7260
        if (unlikely(little_endian)) {
            ctx.opcode = bswap32(ldl_code(ctx.nip));
        } else {
            ctx.opcode = ldl_code(ctx.nip);
7261
        }
7262 7263
#if defined PPC_DEBUG_DISAS
        if (loglevel & CPU_LOG_TB_IN_ASM) {
7264
            fprintf(logfile, "translate opcode %08x (%02x %02x %02x) (%s)\n",
7265
                    ctx.opcode, opc1(ctx.opcode), opc2(ctx.opcode),
7266
                    opc3(ctx.opcode), little_endian ? "little" : "big");
B
bellard 已提交
7267 7268
        }
#endif
B
bellard 已提交
7269
        ctx.nip += 4;
7270
        table = env->opcodes;
P
pbrook 已提交
7271
        num_insns++;
B
bellard 已提交
7272 7273 7274 7275 7276 7277 7278 7279 7280 7281
        handler = table[opc1(ctx.opcode)];
        if (is_indirect_opcode(handler)) {
            table = ind_table(handler);
            handler = table[opc2(ctx.opcode)];
            if (is_indirect_opcode(handler)) {
                table = ind_table(handler);
                handler = table[opc3(ctx.opcode)];
            }
        }
        /* Is opcode *REALLY* valid ? */
7282
        if (unlikely(handler->handler == &gen_invalid)) {
J
j_mayer 已提交
7283
            if (loglevel != 0) {
7284
                fprintf(logfile, "invalid/unsupported opcode: "
7285
                        "%02x - %02x - %02x (%08x) " ADDRX " %d\n",
7286
                        opc1(ctx.opcode), opc2(ctx.opcode),
7287
                        opc3(ctx.opcode), ctx.opcode, ctx.nip - 4, (int)msr_ir);
B
bellard 已提交
7288 7289
            } else {
                printf("invalid/unsupported opcode: "
7290
                       "%02x - %02x - %02x (%08x) " ADDRX " %d\n",
B
bellard 已提交
7291
                       opc1(ctx.opcode), opc2(ctx.opcode),
7292
                       opc3(ctx.opcode), ctx.opcode, ctx.nip - 4, (int)msr_ir);
B
bellard 已提交
7293
            }
7294 7295
        } else {
            if (unlikely((ctx.opcode & handler->inval) != 0)) {
J
j_mayer 已提交
7296
                if (loglevel != 0) {
B
bellard 已提交
7297
                    fprintf(logfile, "invalid bits: %08x for opcode: "
7298
                            "%02x - %02x - %02x (%08x) " ADDRX "\n",
B
bellard 已提交
7299 7300
                            ctx.opcode & handler->inval, opc1(ctx.opcode),
                            opc2(ctx.opcode), opc3(ctx.opcode),
B
bellard 已提交
7301
                            ctx.opcode, ctx.nip - 4);
7302 7303
                } else {
                    printf("invalid bits: %08x for opcode: "
7304
                           "%02x - %02x - %02x (%08x) " ADDRX "\n",
7305 7306
                           ctx.opcode & handler->inval, opc1(ctx.opcode),
                           opc2(ctx.opcode), opc3(ctx.opcode),
B
bellard 已提交
7307
                           ctx.opcode, ctx.nip - 4);
7308
                }
7309
                GEN_EXCP_INVAL(ctxp);
B
bellard 已提交
7310
                break;
B
bellard 已提交
7311 7312
            }
        }
B
bellard 已提交
7313
        (*(handler->handler))(&ctx);
7314 7315 7316
#if defined(DO_PPC_STATISTICS)
        handler->count++;
#endif
7317
        /* Check trace mode exceptions */
7318 7319 7320 7321 7322
        if (unlikely(ctx.singlestep_enabled & CPU_SINGLE_STEP &&
                     (ctx.nip <= 0x100 || ctx.nip > 0xF00) &&
                     ctx.exception != POWERPC_SYSCALL &&
                     ctx.exception != POWERPC_EXCP_TRAP &&
                     ctx.exception != POWERPC_EXCP_BRANCH)) {
7323
            GEN_EXCP(ctxp, POWERPC_EXCP_TRACE, 0);
7324
        } else if (unlikely(((ctx.nip & (TARGET_PAGE_SIZE - 1)) == 0) ||
P
pbrook 已提交
7325 7326
                            (env->singlestep_enabled) ||
                            num_insns >= max_insns)) {
7327 7328 7329
            /* if we reach a page boundary or are single stepping, stop
             * generation
             */
7330
            break;
7331
        }
7332 7333 7334 7335
#if defined (DO_SINGLE_STEP)
        break;
#endif
    }
P
pbrook 已提交
7336 7337
    if (tb->cflags & CF_LAST_IO)
        gen_io_end();
7338
    if (ctx.exception == POWERPC_EXCP_NONE) {
7339
        gen_goto_tb(&ctx, 0, ctx.nip);
7340
    } else if (ctx.exception != POWERPC_EXCP_BRANCH) {
7341 7342 7343 7344
        if (unlikely(env->singlestep_enabled)) {
            gen_update_nip(&ctx, ctx.nip);
            gen_op_debug();
        }
7345
        /* Generate the return instruction */
B
bellard 已提交
7346
        tcg_gen_exit_tb(0);
7347
    }
P
pbrook 已提交
7348
    gen_icount_end(tb, num_insns);
B
bellard 已提交
7349
    *gen_opc_ptr = INDEX_op_end;
7350
    if (unlikely(search_pc)) {
7351 7352 7353 7354 7355
        j = gen_opc_ptr - gen_opc_buf;
        lj++;
        while (lj <= j)
            gen_opc_instr_start[lj++] = 0;
    } else {
B
bellard 已提交
7356
        tb->size = ctx.nip - pc_start;
P
pbrook 已提交
7357
        tb->icount = num_insns;
7358
    }
7359
#if defined(DEBUG_DISAS)
7360
    if (loglevel & CPU_LOG_TB_CPU) {
7361
        fprintf(logfile, "---------------- excp: %04x\n", ctx.exception);
B
bellard 已提交
7362
        cpu_dump_state(env, logfile, fprintf, 0);
7363 7364
    }
    if (loglevel & CPU_LOG_TB_IN_ASM) {
7365
        int flags;
7366
        flags = env->bfd_mach;
7367
        flags |= little_endian << 16;
B
bellard 已提交
7368
        fprintf(logfile, "IN: %s\n", lookup_symbol(pc_start));
7369
        target_disas(logfile, pc_start, ctx.nip - pc_start, flags);
B
bellard 已提交
7370
        fprintf(logfile, "\n");
7371
    }
B
bellard 已提交
7372 7373 7374
#endif
}

7375
void gen_intermediate_code (CPUState *env, struct TranslationBlock *tb)
B
bellard 已提交
7376
{
7377
    gen_intermediate_code_internal(env, tb, 0);
B
bellard 已提交
7378 7379
}

7380
void gen_intermediate_code_pc (CPUState *env, struct TranslationBlock *tb)
B
bellard 已提交
7381
{
7382
    gen_intermediate_code_internal(env, tb, 1);
B
bellard 已提交
7383
}
A
aurel32 已提交
7384 7385 7386 7387 7388 7389 7390 7391 7392 7393 7394 7395 7396 7397 7398 7399 7400 7401 7402 7403 7404 7405 7406 7407 7408 7409 7410 7411 7412 7413 7414 7415 7416 7417 7418 7419 7420 7421 7422 7423 7424 7425

void gen_pc_load(CPUState *env, TranslationBlock *tb,
                unsigned long searched_pc, int pc_pos, void *puc)
{
    int type, c;
    /* for PPC, we need to look at the micro operation to get the
     * access type */
    env->nip = gen_opc_pc[pc_pos];
    c = gen_opc_buf[pc_pos];
    switch(c) {
#if defined(CONFIG_USER_ONLY)
#define CASE3(op)\
    case INDEX_op_ ## op ## _raw
#else
#define CASE3(op)\
    case INDEX_op_ ## op ## _user:\
    case INDEX_op_ ## op ## _kernel:\
    case INDEX_op_ ## op ## _hypv
#endif

    CASE3(stfd):
    CASE3(stfs):
    CASE3(lfd):
    CASE3(lfs):
        type = ACCESS_FLOAT;
        break;
    CASE3(lwarx):
        type = ACCESS_RES;
        break;
    CASE3(stwcx):
        type = ACCESS_RES;
        break;
    CASE3(eciwx):
    CASE3(ecowx):
        type = ACCESS_EXT;
        break;
    default:
        type = ACCESS_INT;
        break;
    }
    env->access_type = type;
}