translate.c 288.4 KB
Newer Older
B
bellard 已提交
1
/*
2
 *  PowerPC emulation for qemu: main translation routines.
3
 *
4
 *  Copyright (c) 2003-2007 Jocelyn Mayer
B
bellard 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */
B
bellard 已提交
20 21 22 23 24 25
#include <stdarg.h>
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <inttypes.h>

B
bellard 已提交
26
#include "cpu.h"
B
bellard 已提交
27
#include "exec-all.h"
B
bellard 已提交
28
#include "disas.h"
B
bellard 已提交
29
#include "tcg-op.h"
30
#include "qemu-common.h"
B
bellard 已提交
31

P
pbrook 已提交
32 33 34 35
#include "helper.h"
#define GEN_HELPER 1
#include "helper.h"

36 37 38 39
#define CPU_SINGLE_STEP 0x1
#define CPU_BRANCH_STEP 0x2
#define GDBSTUB_SINGLE_STEP 0x4

40
/* Include definitions for instructions classes and implementations flags */
B
bellard 已提交
41
//#define DO_SINGLE_STEP
42
//#define PPC_DEBUG_DISAS
43
//#define DO_PPC_STATISTICS
44
//#define OPTIMIZE_FPRF_UPDATE
B
bellard 已提交
45

46 47
/*****************************************************************************/
/* Code translation helpers                                                  */
B
bellard 已提交
48

A
aurel32 已提交
49
/* global register indexes */
P
pbrook 已提交
50
static TCGv_ptr cpu_env;
51
static char cpu_reg_names[10*3 + 22*4 /* GPR */
A
aurel32 已提交
52
#if !defined(TARGET_PPC64)
53
    + 10*4 + 22*5 /* SPE GPRh */
A
aurel32 已提交
54
#endif
A
aurel32 已提交
55
    + 10*4 + 22*5 /* FPR */
A
aurel32 已提交
56 57
    + 2*(10*6 + 22*7) /* AVRh, AVRl */
    + 8*5 /* CRF */];
A
aurel32 已提交
58 59 60 61
static TCGv cpu_gpr[32];
#if !defined(TARGET_PPC64)
static TCGv cpu_gprh[32];
#endif
P
pbrook 已提交
62 63 64
static TCGv_i64 cpu_fpr[32];
static TCGv_i64 cpu_avrh[32], cpu_avrl[32];
static TCGv_i32 cpu_crf[8];
A
aurel32 已提交
65
static TCGv cpu_nip;
66
static TCGv cpu_msr;
A
aurel32 已提交
67 68
static TCGv cpu_ctr;
static TCGv cpu_lr;
A
aurel32 已提交
69
static TCGv cpu_xer;
70
static TCGv cpu_reserve;
P
pbrook 已提交
71
static TCGv_i32 cpu_fpscr;
A
aurel32 已提交
72
static TCGv_i32 cpu_access_type;
A
aurel32 已提交
73 74 75

/* dyngen register indexes */
static TCGv cpu_T[3];
P
pbrook 已提交
76 77 78 79 80

#include "gen-icount.h"

void ppc_translate_init(void)
{
A
aurel32 已提交
81 82
    int i;
    char* p;
P
pbrook 已提交
83
    static int done_init = 0;
A
aurel32 已提交
84

P
pbrook 已提交
85 86
    if (done_init)
        return;
A
aurel32 已提交
87

P
pbrook 已提交
88
    cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env");
A
aurel32 已提交
89
#if TARGET_LONG_BITS > HOST_LONG_BITS
P
pbrook 已提交
90 91 92
    cpu_T[0] = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, t0), "T0");
    cpu_T[1] = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, t1), "T1");
    cpu_T[2] = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, t2), "T2");
A
aurel32 已提交
93
#else
P
pbrook 已提交
94 95
    cpu_T[0] = tcg_global_reg_new(TCG_AREG1, "T0");
    cpu_T[1] = tcg_global_reg_new(TCG_AREG2, "T1");
96 97 98 99 100
#ifdef HOST_I386
    /* XXX: This is a temporary workaround for i386.
     *      On i386 qemu_st32 runs out of registers.
     *      The proper fix is to remove cpu_T.
     */
P
pbrook 已提交
101
    cpu_T[2] = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, t2), "T2");
102
#else
P
pbrook 已提交
103
    cpu_T[2] = tcg_global_reg_new(TCG_AREG3, "T2");
A
aurel32 已提交
104
#endif
P
pbrook 已提交
105 106
#endif

A
aurel32 已提交
107
    p = cpu_reg_names;
A
aurel32 已提交
108 109 110

    for (i = 0; i < 8; i++) {
        sprintf(p, "crf%d", i);
P
pbrook 已提交
111 112
        cpu_crf[i] = tcg_global_mem_new_i32(TCG_AREG0,
                                            offsetof(CPUState, crf[i]), p);
A
aurel32 已提交
113 114 115
        p += 5;
    }

A
aurel32 已提交
116 117
    for (i = 0; i < 32; i++) {
        sprintf(p, "r%d", i);
P
pbrook 已提交
118
        cpu_gpr[i] = tcg_global_mem_new(TCG_AREG0,
A
aurel32 已提交
119 120 121 122
                                        offsetof(CPUState, gpr[i]), p);
        p += (i < 10) ? 3 : 4;
#if !defined(TARGET_PPC64)
        sprintf(p, "r%dH", i);
P
pbrook 已提交
123 124
        cpu_gprh[i] = tcg_global_mem_new_i32(TCG_AREG0,
                                             offsetof(CPUState, gprh[i]), p);
A
aurel32 已提交
125 126
        p += (i < 10) ? 4 : 5;
#endif
127

A
aurel32 已提交
128
        sprintf(p, "fp%d", i);
P
pbrook 已提交
129 130
        cpu_fpr[i] = tcg_global_mem_new_i64(TCG_AREG0,
                                            offsetof(CPUState, fpr[i]), p);
A
aurel32 已提交
131
        p += (i < 10) ? 4 : 5;
A
aurel32 已提交
132

133
        sprintf(p, "avr%dH", i);
134 135 136 137
#ifdef WORDS_BIGENDIAN
        cpu_avrh[i] = tcg_global_mem_new_i64(TCG_AREG0,
                                             offsetof(CPUState, avr[i].u64[0]), p);
#else
P
pbrook 已提交
138
        cpu_avrh[i] = tcg_global_mem_new_i64(TCG_AREG0,
139 140
                                             offsetof(CPUState, avr[i].u64[1]), p);
#endif
141
        p += (i < 10) ? 6 : 7;
A
aurel32 已提交
142

143
        sprintf(p, "avr%dL", i);
144 145 146 147
#ifdef WORDS_BIGENDIAN
        cpu_avrl[i] = tcg_global_mem_new_i64(TCG_AREG0,
                                             offsetof(CPUState, avr[i].u64[1]), p);
#else
P
pbrook 已提交
148
        cpu_avrl[i] = tcg_global_mem_new_i64(TCG_AREG0,
149 150
                                             offsetof(CPUState, avr[i].u64[0]), p);
#endif
151
        p += (i < 10) ? 6 : 7;
A
aurel32 已提交
152
    }
A
aurel32 已提交
153

P
pbrook 已提交
154
    cpu_nip = tcg_global_mem_new(TCG_AREG0,
A
aurel32 已提交
155 156
                                 offsetof(CPUState, nip), "nip");

157 158 159
    cpu_msr = tcg_global_mem_new(TCG_AREG0,
                                 offsetof(CPUState, msr), "msr");

P
pbrook 已提交
160
    cpu_ctr = tcg_global_mem_new(TCG_AREG0,
A
aurel32 已提交
161 162
                                 offsetof(CPUState, ctr), "ctr");

P
pbrook 已提交
163
    cpu_lr = tcg_global_mem_new(TCG_AREG0,
A
aurel32 已提交
164 165
                                offsetof(CPUState, lr), "lr");

P
pbrook 已提交
166
    cpu_xer = tcg_global_mem_new(TCG_AREG0,
A
aurel32 已提交
167 168
                                 offsetof(CPUState, xer), "xer");

169 170 171
    cpu_reserve = tcg_global_mem_new(TCG_AREG0,
                                     offsetof(CPUState, reserve), "reserve");

P
pbrook 已提交
172 173
    cpu_fpscr = tcg_global_mem_new_i32(TCG_AREG0,
                                       offsetof(CPUState, fpscr), "fpscr");
174

A
aurel32 已提交
175 176 177
    cpu_access_type = tcg_global_mem_new_i32(TCG_AREG0,
                                             offsetof(CPUState, access_type), "access_type");

A
aurel32 已提交
178
    /* register helpers */
P
pbrook 已提交
179
#define GEN_HELPER 2
A
aurel32 已提交
180 181
#include "helper.h"

P
pbrook 已提交
182 183 184
    done_init = 1;
}

185 186 187 188
#if defined(OPTIMIZE_FPRF_UPDATE)
static uint16_t *gen_fprf_buf[OPC_BUF_SIZE];
static uint16_t **gen_fprf_ptr;
#endif
B
bellard 已提交
189 190 191 192

/* internal defines */
typedef struct DisasContext {
    struct TranslationBlock *tb;
B
bellard 已提交
193
    target_ulong nip;
B
bellard 已提交
194
    uint32_t opcode;
195
    uint32_t exception;
B
bellard 已提交
196 197 198
    /* Routine used to access memory */
    int mem_idx;
    /* Translation flags */
199
#if !defined(CONFIG_USER_ONLY)
B
bellard 已提交
200
    int supervisor;
201 202 203
#endif
#if defined(TARGET_PPC64)
    int sf_mode;
204
#endif
B
bellard 已提交
205
    int fpu_enabled;
206
    int altivec_enabled;
207
    int spe_enabled;
208
    ppc_spr_t *spr_cb; /* Needed to check rights for mfspr/mtspr */
209
    int singlestep_enabled;
B
bellard 已提交
210 211
} DisasContext;

212
struct opc_handler_t {
B
bellard 已提交
213 214
    /* invalid bits */
    uint32_t inval;
215
    /* instruction type */
216
    uint64_t type;
B
bellard 已提交
217 218
    /* handler */
    void (*handler)(DisasContext *ctx);
219
#if defined(DO_PPC_STATISTICS) || defined(PPC_DUMP_CPU)
220
    const char *oname;
221 222
#endif
#if defined(DO_PPC_STATISTICS)
223 224
    uint64_t count;
#endif
225
};
B
bellard 已提交
226

227 228 229 230 231 232 233
static always_inline void gen_reset_fpstatus (void)
{
#ifdef CONFIG_SOFTFLOAT
    gen_op_reset_fpstatus();
#endif
}

234
static always_inline void gen_compute_fprf (TCGv_i64 arg, int set_fprf, int set_rc)
235
{
236
    TCGv_i32 t0 = tcg_temp_new_i32();
A
aurel32 已提交
237

238 239 240 241 242
    if (set_fprf != 0) {
        /* This case might be optimized later */
#if defined(OPTIMIZE_FPRF_UPDATE)
        *gen_fprf_ptr++ = gen_opc_ptr;
#endif
243
        tcg_gen_movi_i32(t0, 1);
A
aurel32 已提交
244
        gen_helper_compute_fprf(t0, arg, t0);
P
pbrook 已提交
245
        if (unlikely(set_rc)) {
246
            tcg_gen_mov_i32(cpu_crf[1], t0);
P
pbrook 已提交
247
        }
A
aurel32 已提交
248
        gen_helper_float_check_status();
249 250
    } else if (unlikely(set_rc)) {
        /* We always need to compute fpcc */
251
        tcg_gen_movi_i32(t0, 0);
A
aurel32 已提交
252
        gen_helper_compute_fprf(t0, arg, t0);
253
        tcg_gen_mov_i32(cpu_crf[1], t0);
254
        if (set_fprf)
A
aurel32 已提交
255
            gen_helper_float_check_status();
256
    }
A
aurel32 已提交
257

258
    tcg_temp_free_i32(t0);
259 260 261 262 263 264 265 266 267 268 269 270 271
}

static always_inline void gen_optimize_fprf (void)
{
#if defined(OPTIMIZE_FPRF_UPDATE)
    uint16_t **ptr;

    for (ptr = gen_fprf_buf; ptr != (gen_fprf_ptr - 1); ptr++)
        *ptr = INDEX_op_nop1;
    gen_fprf_ptr = gen_fprf_buf;
#endif
}

A
aurel32 已提交
272 273 274 275 276
static always_inline void gen_set_access_type(int access_type)
{
    tcg_gen_movi_i32(cpu_access_type, access_type);
}

277
static always_inline void gen_update_nip (DisasContext *ctx, target_ulong nip)
278 279 280
{
#if defined(TARGET_PPC64)
    if (ctx->sf_mode)
A
aurel32 已提交
281
        tcg_gen_movi_tl(cpu_nip, nip);
282 283
    else
#endif
A
aurel32 已提交
284
        tcg_gen_movi_tl(cpu_nip, (uint32_t)nip);
285 286
}

287
#define GEN_EXCP(ctx, excp, error)                                            \
B
bellard 已提交
288
do {                                                                          \
289 290
    TCGv_i32 t0 = tcg_const_i32(excp);                                        \
    TCGv_i32 t1 = tcg_const_i32(error);                                       \
291
    if ((ctx)->exception == POWERPC_EXCP_NONE) {                              \
292
        gen_update_nip(ctx, (ctx)->nip);                                      \
293
    }                                                                         \
294 295 296
    gen_helper_raise_exception_err(t0, t1);                                   \
    tcg_temp_free_i32(t0);                                                    \
    tcg_temp_free_i32(t1);                                                    \
297
    ctx->exception = (excp);                                                  \
B
bellard 已提交
298 299
} while (0)

300 301 302
#define GEN_EXCP_INVAL(ctx)                                                   \
GEN_EXCP((ctx), POWERPC_EXCP_PROGRAM,                                         \
         POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_INVAL)
303

304 305 306
#define GEN_EXCP_PRIVOPC(ctx)                                                 \
GEN_EXCP((ctx), POWERPC_EXCP_PROGRAM,                                         \
         POWERPC_EXCP_INVAL | POWERPC_EXCP_PRIV_OPC)
307

308 309 310 311 312 313 314 315 316
#define GEN_EXCP_PRIVREG(ctx)                                                 \
GEN_EXCP((ctx), POWERPC_EXCP_PROGRAM,                                         \
         POWERPC_EXCP_INVAL | POWERPC_EXCP_PRIV_REG)

#define GEN_EXCP_NO_FP(ctx)                                                   \
GEN_EXCP(ctx, POWERPC_EXCP_FPU, 0)

#define GEN_EXCP_NO_AP(ctx)                                                   \
GEN_EXCP(ctx, POWERPC_EXCP_APU, 0)
317

318 319 320
#define GEN_EXCP_NO_VR(ctx)                                                   \
GEN_EXCP(ctx, POWERPC_EXCP_VPU, 0)

321
/* Stop translation */
322
static always_inline void GEN_STOP (DisasContext *ctx)
323
{
324
    gen_update_nip(ctx, ctx->nip);
325
    ctx->exception = POWERPC_EXCP_STOP;
326 327
}

328
/* No need to update nip here, as execution flow will change */
329
static always_inline void GEN_SYNC (DisasContext *ctx)
330
{
331
    ctx->exception = POWERPC_EXCP_SYNC;
332 333
}

B
bellard 已提交
334 335 336 337 338
#define GEN_HANDLER(name, opc1, opc2, opc3, inval, type)                      \
static void gen_##name (DisasContext *ctx);                                   \
GEN_OPCODE(name, opc1, opc2, opc3, inval, type);                              \
static void gen_##name (DisasContext *ctx)

339 340 341 342 343
#define GEN_HANDLER2(name, onam, opc1, opc2, opc3, inval, type)               \
static void gen_##name (DisasContext *ctx);                                   \
GEN_OPCODE2(name, onam, opc1, opc2, opc3, inval, type);                       \
static void gen_##name (DisasContext *ctx)

B
bellard 已提交
344 345
typedef struct opcode_t {
    unsigned char opc1, opc2, opc3;
T
ths 已提交
346
#if HOST_LONG_BITS == 64 /* Explicitly align to 64 bits */
347 348 349 350
    unsigned char pad[5];
#else
    unsigned char pad[1];
#endif
B
bellard 已提交
351
    opc_handler_t handler;
352
    const char *oname;
B
bellard 已提交
353 354
} opcode_t;

355
/*****************************************************************************/
B
bellard 已提交
356 357
/***                           Instruction decoding                        ***/
#define EXTRACT_HELPER(name, shift, nb)                                       \
358
static always_inline uint32_t name (uint32_t opcode)                          \
B
bellard 已提交
359 360 361 362 363
{                                                                             \
    return (opcode >> (shift)) & ((1 << (nb)) - 1);                           \
}

#define EXTRACT_SHELPER(name, shift, nb)                                      \
364
static always_inline int32_t name (uint32_t opcode)                           \
B
bellard 已提交
365
{                                                                             \
366
    return (int16_t)((opcode >> (shift)) & ((1 << (nb)) - 1));                \
B
bellard 已提交
367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393
}

/* Opcode part 1 */
EXTRACT_HELPER(opc1, 26, 6);
/* Opcode part 2 */
EXTRACT_HELPER(opc2, 1, 5);
/* Opcode part 3 */
EXTRACT_HELPER(opc3, 6, 5);
/* Update Cr0 flags */
EXTRACT_HELPER(Rc, 0, 1);
/* Destination */
EXTRACT_HELPER(rD, 21, 5);
/* Source */
EXTRACT_HELPER(rS, 21, 5);
/* First operand */
EXTRACT_HELPER(rA, 16, 5);
/* Second operand */
EXTRACT_HELPER(rB, 11, 5);
/* Third operand */
EXTRACT_HELPER(rC, 6, 5);
/***                               Get CRn                                 ***/
EXTRACT_HELPER(crfD, 23, 3);
EXTRACT_HELPER(crfS, 18, 3);
EXTRACT_HELPER(crbD, 21, 5);
EXTRACT_HELPER(crbA, 16, 5);
EXTRACT_HELPER(crbB, 11, 5);
/* SPR / TBL */
394
EXTRACT_HELPER(_SPR, 11, 10);
395
static always_inline uint32_t SPR (uint32_t opcode)
396 397 398 399 400
{
    uint32_t sprn = _SPR(opcode);

    return ((sprn >> 5) & 0x1F) | ((sprn & 0x1F) << 5);
}
B
bellard 已提交
401 402 403 404 405 406 407 408 409 410 411 412 413 414
/***                              Get constants                            ***/
EXTRACT_HELPER(IMM, 12, 8);
/* 16 bits signed immediate value */
EXTRACT_SHELPER(SIMM, 0, 16);
/* 16 bits unsigned immediate value */
EXTRACT_HELPER(UIMM, 0, 16);
/* Bit count */
EXTRACT_HELPER(NB, 11, 5);
/* Shift count */
EXTRACT_HELPER(SH, 11, 5);
/* Mask start */
EXTRACT_HELPER(MB, 6, 5);
/* Mask end */
EXTRACT_HELPER(ME, 1, 5);
B
bellard 已提交
415 416
/* Trap operand */
EXTRACT_HELPER(TO, 21, 5);
B
bellard 已提交
417 418 419 420

EXTRACT_HELPER(CRM, 12, 8);
EXTRACT_HELPER(FM, 17, 8);
EXTRACT_HELPER(SR, 16, 4);
A
aurel32 已提交
421
EXTRACT_HELPER(FPIMM, 12, 4);
B
bellard 已提交
422

B
bellard 已提交
423 424 425 426
/***                            Jump target decoding                       ***/
/* Displacement */
EXTRACT_SHELPER(d, 0, 16);
/* Immediate address */
427
static always_inline target_ulong LI (uint32_t opcode)
B
bellard 已提交
428 429 430 431
{
    return (opcode >> 0) & 0x03FFFFFC;
}

432
static always_inline uint32_t BD (uint32_t opcode)
B
bellard 已提交
433 434 435 436 437 438 439 440 441 442 443 444
{
    return (opcode >> 0) & 0xFFFC;
}

EXTRACT_HELPER(BO, 21, 5);
EXTRACT_HELPER(BI, 16, 5);
/* Absolute/relative address */
EXTRACT_HELPER(AA, 1, 1);
/* Link */
EXTRACT_HELPER(LK, 0, 1);

/* Create a mask between <start> and <end> bits */
445
static always_inline target_ulong MASK (uint32_t start, uint32_t end)
B
bellard 已提交
446
{
447
    target_ulong ret;
B
bellard 已提交
448

449 450
#if defined(TARGET_PPC64)
    if (likely(start == 0)) {
451
        ret = UINT64_MAX << (63 - end);
452
    } else if (likely(end == 63)) {
453
        ret = UINT64_MAX >> start;
454 455 456
    }
#else
    if (likely(start == 0)) {
457
        ret = UINT32_MAX << (31  - end);
458
    } else if (likely(end == 31)) {
459
        ret = UINT32_MAX >> start;
460 461 462 463 464 465 466 467
    }
#endif
    else {
        ret = (((target_ulong)(-1ULL)) >> (start)) ^
            (((target_ulong)(-1ULL) >> (end)) >> 1);
        if (unlikely(start > end))
            return ~ret;
    }
B
bellard 已提交
468 469 470 471

    return ret;
}

472 473 474
/*****************************************************************************/
/* PowerPC Instructions types definitions                                    */
enum {
475
    PPC_NONE           = 0x0000000000000000ULL,
476
    /* PowerPC base instructions set                                         */
477 478
    PPC_INSNS_BASE     = 0x0000000000000001ULL,
    /*   integer operations instructions                                     */
479
#define PPC_INTEGER PPC_INSNS_BASE
480
    /*   flow control instructions                                           */
481
#define PPC_FLOW    PPC_INSNS_BASE
482
    /*   virtual memory instructions                                         */
483
#define PPC_MEM     PPC_INSNS_BASE
484
    /*   ld/st with reservation instructions                                 */
485
#define PPC_RES     PPC_INSNS_BASE
486
    /*   spr/msr access instructions                                         */
487
#define PPC_MISC    PPC_INSNS_BASE
488 489
    /* Deprecated instruction sets                                           */
    /*   Original POWER instruction set                                      */
490
    PPC_POWER          = 0x0000000000000002ULL,
491
    /*   POWER2 instruction set extension                                    */
492
    PPC_POWER2         = 0x0000000000000004ULL,
493
    /*   Power RTC support                                                   */
494
    PPC_POWER_RTC      = 0x0000000000000008ULL,
495
    /*   Power-to-PowerPC bridge (601)                                       */
496
    PPC_POWER_BR       = 0x0000000000000010ULL,
497
    /* 64 bits PowerPC instruction set                                       */
498
    PPC_64B            = 0x0000000000000020ULL,
499
    /*   New 64 bits extensions (PowerPC 2.0x)                               */
500
    PPC_64BX           = 0x0000000000000040ULL,
501
    /*   64 bits hypervisor extensions                                       */
502
    PPC_64H            = 0x0000000000000080ULL,
503
    /*   New wait instruction (PowerPC 2.0x)                                 */
504
    PPC_WAIT           = 0x0000000000000100ULL,
505
    /*   Time base mftb instruction                                          */
506
    PPC_MFTB           = 0x0000000000000200ULL,
507 508 509

    /* Fixed-point unit extensions                                           */
    /*   PowerPC 602 specific                                                */
510
    PPC_602_SPEC       = 0x0000000000000400ULL,
511 512 513 514 515 516
    /*   isel instruction                                                    */
    PPC_ISEL           = 0x0000000000000800ULL,
    /*   popcntb instruction                                                 */
    PPC_POPCNTB        = 0x0000000000001000ULL,
    /*   string load / store                                                 */
    PPC_STRING         = 0x0000000000002000ULL,
517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533

    /* Floating-point unit extensions                                        */
    /*   Optional floating point instructions                                */
    PPC_FLOAT          = 0x0000000000010000ULL,
    /* New floating-point extensions (PowerPC 2.0x)                          */
    PPC_FLOAT_EXT      = 0x0000000000020000ULL,
    PPC_FLOAT_FSQRT    = 0x0000000000040000ULL,
    PPC_FLOAT_FRES     = 0x0000000000080000ULL,
    PPC_FLOAT_FRSQRTE  = 0x0000000000100000ULL,
    PPC_FLOAT_FRSQRTES = 0x0000000000200000ULL,
    PPC_FLOAT_FSEL     = 0x0000000000400000ULL,
    PPC_FLOAT_STFIWX   = 0x0000000000800000ULL,

    /* Vector/SIMD extensions                                                */
    /*   Altivec support                                                     */
    PPC_ALTIVEC        = 0x0000000001000000ULL,
    /*   PowerPC 2.03 SPE extension                                          */
534
    PPC_SPE            = 0x0000000002000000ULL,
535
    /*   PowerPC 2.03 SPE floating-point extension                           */
536
    PPC_SPEFPU         = 0x0000000004000000ULL,
537

538
    /* Optional memory control instructions                                  */
539 540 541 542 543 544 545 546 547
    PPC_MEM_TLBIA      = 0x0000000010000000ULL,
    PPC_MEM_TLBIE      = 0x0000000020000000ULL,
    PPC_MEM_TLBSYNC    = 0x0000000040000000ULL,
    /*   sync instruction                                                    */
    PPC_MEM_SYNC       = 0x0000000080000000ULL,
    /*   eieio instruction                                                   */
    PPC_MEM_EIEIO      = 0x0000000100000000ULL,

    /* Cache control instructions                                            */
548
    PPC_CACHE          = 0x0000000200000000ULL,
549
    /*   icbi instruction                                                    */
550
    PPC_CACHE_ICBI     = 0x0000000400000000ULL,
551
    /*   dcbz instruction with fixed cache line size                         */
552
    PPC_CACHE_DCBZ     = 0x0000000800000000ULL,
553
    /*   dcbz instruction with tunable cache line size                       */
554
    PPC_CACHE_DCBZT    = 0x0000001000000000ULL,
555
    /*   dcba instruction                                                    */
556 557 558
    PPC_CACHE_DCBA     = 0x0000002000000000ULL,
    /*   Freescale cache locking instructions                                */
    PPC_CACHE_LOCK     = 0x0000004000000000ULL,
559 560 561

    /* MMU related extensions                                                */
    /*   external control instructions                                       */
562
    PPC_EXTERN         = 0x0000010000000000ULL,
563
    /*   segment register access instructions                                */
564
    PPC_SEGMENT        = 0x0000020000000000ULL,
565
    /*   PowerPC 6xx TLB management instructions                             */
566
    PPC_6xx_TLB        = 0x0000040000000000ULL,
567
    /* PowerPC 74xx TLB management instructions                              */
568
    PPC_74xx_TLB       = 0x0000080000000000ULL,
569
    /*   PowerPC 40x TLB management instructions                             */
570
    PPC_40x_TLB        = 0x0000100000000000ULL,
571
    /*   segment register access instructions for PowerPC 64 "bridge"        */
572
    PPC_SEGMENT_64B    = 0x0000200000000000ULL,
573
    /*   SLB management                                                      */
574
    PPC_SLBI           = 0x0000400000000000ULL,
575

576
    /* Embedded PowerPC dedicated instructions                               */
577
    PPC_WRTEE          = 0x0001000000000000ULL,
578
    /* PowerPC 40x exception model                                           */
579
    PPC_40x_EXCP       = 0x0002000000000000ULL,
580
    /* PowerPC 405 Mac instructions                                          */
581
    PPC_405_MAC        = 0x0004000000000000ULL,
582
    /* PowerPC 440 specific instructions                                     */
583
    PPC_440_SPEC       = 0x0008000000000000ULL,
584
    /* BookE (embedded) PowerPC specification                                */
585 586 587 588 589 590 591
    PPC_BOOKE          = 0x0010000000000000ULL,
    /* mfapidi instruction                                                   */
    PPC_MFAPIDI        = 0x0020000000000000ULL,
    /* tlbiva instruction                                                    */
    PPC_TLBIVA         = 0x0040000000000000ULL,
    /* tlbivax instruction                                                   */
    PPC_TLBIVAX        = 0x0080000000000000ULL,
592
    /* PowerPC 4xx dedicated instructions                                    */
593
    PPC_4xx_COMMON     = 0x0100000000000000ULL,
594
    /* PowerPC 40x ibct instructions                                         */
595
    PPC_40x_ICBT       = 0x0200000000000000ULL,
596
    /* rfmci is not implemented in all BookE PowerPC                         */
597 598 599 600 601 602 603
    PPC_RFMCI          = 0x0400000000000000ULL,
    /* rfdi instruction                                                      */
    PPC_RFDI           = 0x0800000000000000ULL,
    /* DCR accesses                                                          */
    PPC_DCR            = 0x1000000000000000ULL,
    /* DCR extended accesse                                                  */
    PPC_DCRX           = 0x2000000000000000ULL,
604
    /* user-mode DCR access, implemented in PowerPC 460                      */
605
    PPC_DCRUX          = 0x4000000000000000ULL,
606 607 608 609
};

/*****************************************************************************/
/* PowerPC instructions table                                                */
610 611 612 613 614
#if HOST_LONG_BITS == 64
#define OPC_ALIGN 8
#else
#define OPC_ALIGN 4
#endif
B
bellard 已提交
615
#if defined(__APPLE__)
616
#define OPCODES_SECTION                                                       \
617
    __attribute__ ((section("__TEXT,__opcodes"), unused, aligned (OPC_ALIGN) ))
B
bellard 已提交
618
#else
619
#define OPCODES_SECTION                                                       \
620
    __attribute__ ((section(".opcodes"), unused, aligned (OPC_ALIGN) ))
B
bellard 已提交
621 622
#endif

623
#if defined(DO_PPC_STATISTICS)
B
bellard 已提交
624
#define GEN_OPCODE(name, op1, op2, op3, invl, _typ)                           \
625
OPCODES_SECTION opcode_t opc_##name = {                                       \
B
bellard 已提交
626 627 628
    .opc1 = op1,                                                              \
    .opc2 = op2,                                                              \
    .opc3 = op3,                                                              \
629
    .pad  = { 0, },                                                           \
B
bellard 已提交
630 631
    .handler = {                                                              \
        .inval   = invl,                                                      \
632
        .type = _typ,                                                         \
B
bellard 已提交
633
        .handler = &gen_##name,                                               \
634
        .oname = stringify(name),                                             \
B
bellard 已提交
635
    },                                                                        \
636
    .oname = stringify(name),                                                 \
B
bellard 已提交
637
}
638 639 640 641 642 643 644 645 646 647 648 649 650 651
#define GEN_OPCODE2(name, onam, op1, op2, op3, invl, _typ)                    \
OPCODES_SECTION opcode_t opc_##name = {                                       \
    .opc1 = op1,                                                              \
    .opc2 = op2,                                                              \
    .opc3 = op3,                                                              \
    .pad  = { 0, },                                                           \
    .handler = {                                                              \
        .inval   = invl,                                                      \
        .type = _typ,                                                         \
        .handler = &gen_##name,                                               \
        .oname = onam,                                                        \
    },                                                                        \
    .oname = onam,                                                            \
}
652 653 654 655 656 657 658 659 660 661 662 663 664 665
#else
#define GEN_OPCODE(name, op1, op2, op3, invl, _typ)                           \
OPCODES_SECTION opcode_t opc_##name = {                                       \
    .opc1 = op1,                                                              \
    .opc2 = op2,                                                              \
    .opc3 = op3,                                                              \
    .pad  = { 0, },                                                           \
    .handler = {                                                              \
        .inval   = invl,                                                      \
        .type = _typ,                                                         \
        .handler = &gen_##name,                                               \
    },                                                                        \
    .oname = stringify(name),                                                 \
}
666 667 668 669 670 671 672 673 674 675 676 677 678
#define GEN_OPCODE2(name, onam, op1, op2, op3, invl, _typ)                    \
OPCODES_SECTION opcode_t opc_##name = {                                       \
    .opc1 = op1,                                                              \
    .opc2 = op2,                                                              \
    .opc3 = op3,                                                              \
    .pad  = { 0, },                                                           \
    .handler = {                                                              \
        .inval   = invl,                                                      \
        .type = _typ,                                                         \
        .handler = &gen_##name,                                               \
    },                                                                        \
    .oname = onam,                                                            \
}
679
#endif
B
bellard 已提交
680 681

#define GEN_OPCODE_MARK(name)                                                 \
682
OPCODES_SECTION opcode_t opc_##name = {                                       \
B
bellard 已提交
683 684 685
    .opc1 = 0xFF,                                                             \
    .opc2 = 0xFF,                                                             \
    .opc3 = 0xFF,                                                             \
686
    .pad  = { 0, },                                                           \
B
bellard 已提交
687 688
    .handler = {                                                              \
        .inval   = 0x00000000,                                                \
689
        .type = 0x00,                                                         \
B
bellard 已提交
690 691
        .handler = NULL,                                                      \
    },                                                                        \
692
    .oname = stringify(name),                                                 \
B
bellard 已提交
693 694
}

695 696 697 698 699 700 701 702 703 704 705
/* SPR load/store helpers */
static always_inline void gen_load_spr(TCGv t, int reg)
{
    tcg_gen_ld_tl(t, cpu_env, offsetof(CPUState, spr[reg]));
}

static always_inline void gen_store_spr(int reg, TCGv t)
{
    tcg_gen_st_tl(t, cpu_env, offsetof(CPUState, spr[reg]));
}

B
bellard 已提交
706 707 708 709
/* Start opcode list */
GEN_OPCODE_MARK(start);

/* Invalid instruction */
710 711
GEN_HANDLER(invalid, 0x00, 0x00, 0x00, 0xFFFFFFFF, PPC_NONE)
{
712
    GEN_EXCP_INVAL(ctx);
713 714
}

B
bellard 已提交
715 716
static opc_handler_t invalid_handler = {
    .inval   = 0xFFFFFFFF,
717
    .type    = PPC_NONE,
B
bellard 已提交
718 719 720
    .handler = gen_invalid,
};

721 722
/***                           Integer comparison                          ***/

723
static always_inline void gen_op_cmp(TCGv arg0, TCGv arg1, int s, int crf)
724 725 726
{
    int l1, l2, l3;

727 728
    tcg_gen_trunc_tl_i32(cpu_crf[crf], cpu_xer);
    tcg_gen_shri_i32(cpu_crf[crf], cpu_crf[crf], XER_SO);
729 730 731 732 733 734
    tcg_gen_andi_i32(cpu_crf[crf], cpu_crf[crf], 1);

    l1 = gen_new_label();
    l2 = gen_new_label();
    l3 = gen_new_label();
    if (s) {
735 736
        tcg_gen_brcond_tl(TCG_COND_LT, arg0, arg1, l1);
        tcg_gen_brcond_tl(TCG_COND_GT, arg0, arg1, l2);
737
    } else {
738 739
        tcg_gen_brcond_tl(TCG_COND_LTU, arg0, arg1, l1);
        tcg_gen_brcond_tl(TCG_COND_GTU, arg0, arg1, l2);
740 741 742 743 744 745 746 747 748 749 750
    }
    tcg_gen_ori_i32(cpu_crf[crf], cpu_crf[crf], 1 << CRF_EQ);
    tcg_gen_br(l3);
    gen_set_label(l1);
    tcg_gen_ori_i32(cpu_crf[crf], cpu_crf[crf], 1 << CRF_LT);
    tcg_gen_br(l3);
    gen_set_label(l2);
    tcg_gen_ori_i32(cpu_crf[crf], cpu_crf[crf], 1 << CRF_GT);
    gen_set_label(l3);
}

751
static always_inline void gen_op_cmpi(TCGv arg0, target_ulong arg1, int s, int crf)
752
{
753 754 755
    TCGv t0 = tcg_const_local_tl(arg1);
    gen_op_cmp(arg0, t0, s, crf);
    tcg_temp_free(t0);
756 757 758
}

#if defined(TARGET_PPC64)
759
static always_inline void gen_op_cmp32(TCGv arg0, TCGv arg1, int s, int crf)
760
{
761
    TCGv t0, t1;
P
pbrook 已提交
762 763
    t0 = tcg_temp_local_new();
    t1 = tcg_temp_local_new();
764
    if (s) {
765 766
        tcg_gen_ext32s_tl(t0, arg0);
        tcg_gen_ext32s_tl(t1, arg1);
767
    } else {
768 769
        tcg_gen_ext32u_tl(t0, arg0);
        tcg_gen_ext32u_tl(t1, arg1);
770
    }
771 772 773
    gen_op_cmp(t0, t1, s, crf);
    tcg_temp_free(t1);
    tcg_temp_free(t0);
774 775
}

776
static always_inline void gen_op_cmpi32(TCGv arg0, target_ulong arg1, int s, int crf)
777
{
778 779 780
    TCGv t0 = tcg_const_local_tl(arg1);
    gen_op_cmp32(arg0, t0, s, crf);
    tcg_temp_free(t0);
781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851
}
#endif

static always_inline void gen_set_Rc0 (DisasContext *ctx, TCGv reg)
{
#if defined(TARGET_PPC64)
    if (!(ctx->sf_mode))
        gen_op_cmpi32(reg, 0, 1, 0);
    else
#endif
        gen_op_cmpi(reg, 0, 1, 0);
}

/* cmp */
GEN_HANDLER(cmp, 0x1F, 0x00, 0x00, 0x00400000, PPC_INTEGER)
{
#if defined(TARGET_PPC64)
    if (!(ctx->sf_mode && (ctx->opcode & 0x00200000)))
        gen_op_cmp32(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
                     1, crfD(ctx->opcode));
    else
#endif
        gen_op_cmp(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
                   1, crfD(ctx->opcode));
}

/* cmpi */
GEN_HANDLER(cmpi, 0x0B, 0xFF, 0xFF, 0x00400000, PPC_INTEGER)
{
#if defined(TARGET_PPC64)
    if (!(ctx->sf_mode && (ctx->opcode & 0x00200000)))
        gen_op_cmpi32(cpu_gpr[rA(ctx->opcode)], SIMM(ctx->opcode),
                      1, crfD(ctx->opcode));
    else
#endif
        gen_op_cmpi(cpu_gpr[rA(ctx->opcode)], SIMM(ctx->opcode),
                    1, crfD(ctx->opcode));
}

/* cmpl */
GEN_HANDLER(cmpl, 0x1F, 0x00, 0x01, 0x00400000, PPC_INTEGER)
{
#if defined(TARGET_PPC64)
    if (!(ctx->sf_mode && (ctx->opcode & 0x00200000)))
        gen_op_cmp32(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
                     0, crfD(ctx->opcode));
    else
#endif
        gen_op_cmp(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
                   0, crfD(ctx->opcode));
}

/* cmpli */
GEN_HANDLER(cmpli, 0x0A, 0xFF, 0xFF, 0x00400000, PPC_INTEGER)
{
#if defined(TARGET_PPC64)
    if (!(ctx->sf_mode && (ctx->opcode & 0x00200000)))
        gen_op_cmpi32(cpu_gpr[rA(ctx->opcode)], UIMM(ctx->opcode),
                      0, crfD(ctx->opcode));
    else
#endif
        gen_op_cmpi(cpu_gpr[rA(ctx->opcode)], UIMM(ctx->opcode),
                    0, crfD(ctx->opcode));
}

/* isel (PowerPC 2.03 specification) */
GEN_HANDLER(isel, 0x1F, 0x0F, 0xFF, 0x00000001, PPC_ISEL)
{
    int l1, l2;
    uint32_t bi = rC(ctx->opcode);
    uint32_t mask;
P
pbrook 已提交
852
    TCGv_i32 t0;
853 854 855 856 857

    l1 = gen_new_label();
    l2 = gen_new_label();

    mask = 1 << (3 - (bi & 0x03));
P
pbrook 已提交
858
    t0 = tcg_temp_new_i32();
859 860
    tcg_gen_andi_i32(t0, cpu_crf[bi >> 2], mask);
    tcg_gen_brcondi_i32(TCG_COND_EQ, t0, 0, l1);
861 862 863 864 865 866 867 868
    if (rA(ctx->opcode) == 0)
        tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0);
    else
        tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
    gen_set_label(l2);
P
pbrook 已提交
869
    tcg_temp_free_i32(t0);
870 871
}

B
bellard 已提交
872 873
/***                           Integer arithmetic                          ***/

874 875 876 877
static always_inline void gen_op_arith_compute_ov(DisasContext *ctx, TCGv arg0, TCGv arg1, TCGv arg2, int sub)
{
    int l1;
    TCGv t0;
B
bellard 已提交
878

879 880 881
    l1 = gen_new_label();
    /* Start with XER OV disabled, the most likely case */
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
P
pbrook 已提交
882
    t0 = tcg_temp_local_new();
883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903
    tcg_gen_xor_tl(t0, arg0, arg1);
#if defined(TARGET_PPC64)
    if (!ctx->sf_mode)
        tcg_gen_ext32s_tl(t0, t0);
#endif
    if (sub)
        tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0, l1);
    else
        tcg_gen_brcondi_tl(TCG_COND_GE, t0, 0, l1);
    tcg_gen_xor_tl(t0, arg1, arg2);
#if defined(TARGET_PPC64)
    if (!ctx->sf_mode)
        tcg_gen_ext32s_tl(t0, t0);
#endif
    if (sub)
        tcg_gen_brcondi_tl(TCG_COND_GE, t0, 0, l1);
    else
        tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0, l1);
    tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
    gen_set_label(l1);
    tcg_temp_free(t0);
B
bellard 已提交
904 905
}

906 907 908
static always_inline void gen_op_arith_compute_ca(DisasContext *ctx, TCGv arg1, TCGv arg2, int sub)
{
    int l1 = gen_new_label();
909 910

#if defined(TARGET_PPC64)
911 912
    if (!(ctx->sf_mode)) {
        TCGv t0, t1;
P
pbrook 已提交
913 914
        t0 = tcg_temp_new();
        t1 = tcg_temp_new();
915

916 917 918 919
        tcg_gen_ext32u_tl(t0, arg1);
        tcg_gen_ext32u_tl(t1, arg2);
        if (sub) {
            tcg_gen_brcond_tl(TCG_COND_GTU, t0, t1, l1);
A
aurel32 已提交
920
        } else {
921 922
            tcg_gen_brcond_tl(TCG_COND_GEU, t0, t1, l1);
        }
923 924 925 926
        tcg_gen_ori_tl(cpu_xer, cpu_xer, 1 << XER_CA);
        gen_set_label(l1);
        tcg_temp_free(t0);
        tcg_temp_free(t1);
927 928
    } else
#endif
929 930 931 932 933 934 935 936
    {
        if (sub) {
            tcg_gen_brcond_tl(TCG_COND_GTU, arg1, arg2, l1);
        } else {
            tcg_gen_brcond_tl(TCG_COND_GEU, arg1, arg2, l1);
        }
        tcg_gen_ori_tl(cpu_xer, cpu_xer, 1 << XER_CA);
        gen_set_label(l1);
937
    }
938 939
}

940 941 942 943 944
/* Common add function */
static always_inline void gen_op_arith_add(DisasContext *ctx, TCGv ret, TCGv arg1, TCGv arg2,
                                           int add_ca, int compute_ca, int compute_ov)
{
    TCGv t0, t1;
945

946
    if ((!compute_ca && !compute_ov) ||
P
pbrook 已提交
947
        (!TCGV_EQUAL(ret,arg1) && !TCGV_EQUAL(ret, arg2)))  {
948 949
        t0 = ret;
    } else {
P
pbrook 已提交
950
        t0 = tcg_temp_local_new();
951
    }
B
bellard 已提交
952

953
    if (add_ca) {
P
pbrook 已提交
954
        t1 = tcg_temp_local_new();
955 956 957
        tcg_gen_andi_tl(t1, cpu_xer, (1 << XER_CA));
        tcg_gen_shri_tl(t1, t1, XER_CA);
    }
B
bellard 已提交
958

959 960 961 962 963 964 965 966 967 968
    if (compute_ca && compute_ov) {
        /* Start with XER CA and OV disabled, the most likely case */
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~((1 << XER_CA) | (1 << XER_OV)));
    } else if (compute_ca) {
        /* Start with XER CA disabled, the most likely case */
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
    } else if (compute_ov) {
        /* Start with XER OV disabled, the most likely case */
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
    }
B
bellard 已提交
969

970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986
    tcg_gen_add_tl(t0, arg1, arg2);

    if (compute_ca) {
        gen_op_arith_compute_ca(ctx, t0, arg1, 0);
    }
    if (add_ca) {
        tcg_gen_add_tl(t0, t0, t1);
        gen_op_arith_compute_ca(ctx, t0, t1, 0);
        tcg_temp_free(t1);
    }
    if (compute_ov) {
        gen_op_arith_compute_ov(ctx, t0, arg1, arg2, 0);
    }

    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, t0);

P
pbrook 已提交
987
    if (!TCGV_EQUAL(t0, ret)) {
988 989 990
        tcg_gen_mov_tl(ret, t0);
        tcg_temp_free(t0);
    }
A
aurel32 已提交
991
}
992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028
/* Add functions with two operands */
#define GEN_INT_ARITH_ADD(name, opc3, add_ca, compute_ca, compute_ov)         \
GEN_HANDLER(name, 0x1F, 0x0A, opc3, 0x00000000, PPC_INTEGER)                  \
{                                                                             \
    gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)],                           \
                     cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],      \
                     add_ca, compute_ca, compute_ov);                         \
}
/* Add functions with one operand and one immediate */
#define GEN_INT_ARITH_ADD_CONST(name, opc3, const_val,                        \
                                add_ca, compute_ca, compute_ov)               \
GEN_HANDLER(name, 0x1F, 0x0A, opc3, 0x0000F800, PPC_INTEGER)                  \
{                                                                             \
    TCGv t0 = tcg_const_local_tl(const_val);                                  \
    gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)],                           \
                     cpu_gpr[rA(ctx->opcode)], t0,                            \
                     add_ca, compute_ca, compute_ov);                         \
    tcg_temp_free(t0);                                                        \
}

/* add  add.  addo  addo. */
GEN_INT_ARITH_ADD(add, 0x08, 0, 0, 0)
GEN_INT_ARITH_ADD(addo, 0x18, 0, 0, 1)
/* addc  addc.  addco  addco. */
GEN_INT_ARITH_ADD(addc, 0x00, 0, 1, 0)
GEN_INT_ARITH_ADD(addco, 0x10, 0, 1, 1)
/* adde  adde.  addeo  addeo. */
GEN_INT_ARITH_ADD(adde, 0x04, 1, 1, 0)
GEN_INT_ARITH_ADD(addeo, 0x14, 1, 1, 1)
/* addme  addme.  addmeo  addmeo.  */
GEN_INT_ARITH_ADD_CONST(addme, 0x07, -1LL, 1, 1, 0)
GEN_INT_ARITH_ADD_CONST(addmeo, 0x17, -1LL, 1, 1, 1)
/* addze  addze.  addzeo  addzeo.*/
GEN_INT_ARITH_ADD_CONST(addze, 0x06, 0, 1, 1, 0)
GEN_INT_ARITH_ADD_CONST(addzeo, 0x16, 0, 1, 1, 1)
/* addi */
GEN_HANDLER(addi, 0x0E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1029
{
1030 1031 1032 1033 1034 1035 1036 1037
    target_long simm = SIMM(ctx->opcode);

    if (rA(ctx->opcode) == 0) {
        /* li case */
        tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], simm);
    } else {
        tcg_gen_addi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], simm);
    }
1038
}
1039 1040 1041
/* addic  addic.*/
static always_inline void gen_op_addic (DisasContext *ctx, TCGv ret, TCGv arg1,
                                        int compute_Rc0)
1042
{
1043 1044 1045 1046 1047 1048
    target_long simm = SIMM(ctx->opcode);

    /* Start with XER CA and OV disabled, the most likely case */
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));

    if (likely(simm != 0)) {
P
pbrook 已提交
1049
        TCGv t0 = tcg_temp_local_new();
1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
        tcg_gen_addi_tl(t0, arg1, simm);
        gen_op_arith_compute_ca(ctx, t0, arg1, 0);
        tcg_gen_mov_tl(ret, t0);
        tcg_temp_free(t0);
    } else {
        tcg_gen_mov_tl(ret, arg1);
    }
    if (compute_Rc0) {
        gen_set_Rc0(ctx, ret);
    }
1060
}
1061
GEN_HANDLER(addic, 0x0C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1062
{
1063
    gen_op_addic(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0);
1064
}
1065
GEN_HANDLER2(addic_, "addic.", 0x0D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1066
{
1067
    gen_op_addic(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 1);
1068
}
1069 1070
/* addis */
GEN_HANDLER(addis, 0x0F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1071
{
1072 1073 1074 1075 1076 1077 1078 1079
    target_long simm = SIMM(ctx->opcode);

    if (rA(ctx->opcode) == 0) {
        /* lis case */
        tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], simm << 16);
    } else {
        tcg_gen_addi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], simm << 16);
    }
1080
}
1081 1082 1083

static always_inline void gen_op_arith_divw (DisasContext *ctx, TCGv ret, TCGv arg1, TCGv arg2,
                                             int sign, int compute_ov)
1084
{
1085 1086
    int l1 = gen_new_label();
    int l2 = gen_new_label();
P
pbrook 已提交
1087 1088
    TCGv_i32 t0 = tcg_temp_local_new_i32();
    TCGv_i32 t1 = tcg_temp_local_new_i32();
1089

1090 1091 1092
    tcg_gen_trunc_tl_i32(t0, arg1);
    tcg_gen_trunc_tl_i32(t1, arg2);
    tcg_gen_brcondi_i32(TCG_COND_EQ, t1, 0, l1);
1093
    if (sign) {
1094 1095 1096
        int l3 = gen_new_label();
        tcg_gen_brcondi_i32(TCG_COND_NE, t1, -1, l3);
        tcg_gen_brcondi_i32(TCG_COND_EQ, t0, INT32_MIN, l1);
1097
        gen_set_label(l3);
1098
        tcg_gen_div_i32(t0, t0, t1);
1099
    } else {
1100
        tcg_gen_divu_i32(t0, t0, t1);
1101 1102 1103 1104 1105 1106 1107
    }
    if (compute_ov) {
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
    }
    tcg_gen_br(l2);
    gen_set_label(l1);
    if (sign) {
1108
        tcg_gen_sari_i32(t0, t0, 31);
1109 1110 1111 1112 1113 1114 1115
    } else {
        tcg_gen_movi_i32(t0, 0);
    }
    if (compute_ov) {
        tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
    }
    gen_set_label(l2);
1116
    tcg_gen_extu_i32_tl(ret, t0);
P
pbrook 已提交
1117 1118
    tcg_temp_free_i32(t0);
    tcg_temp_free_i32(t1);
1119 1120
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, ret);
1121
}
1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
/* Div functions */
#define GEN_INT_ARITH_DIVW(name, opc3, sign, compute_ov)                      \
GEN_HANDLER(name, 0x1F, 0x0B, opc3, 0x00000000, PPC_INTEGER)                  \
{                                                                             \
    gen_op_arith_divw(ctx, cpu_gpr[rD(ctx->opcode)],                          \
                     cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],      \
                     sign, compute_ov);                                       \
}
/* divwu  divwu.  divwuo  divwuo.   */
GEN_INT_ARITH_DIVW(divwu, 0x0E, 0, 0);
GEN_INT_ARITH_DIVW(divwuo, 0x1E, 0, 1);
/* divw  divw.  divwo  divwo.   */
GEN_INT_ARITH_DIVW(divw, 0x0F, 1, 0);
GEN_INT_ARITH_DIVW(divwo, 0x1F, 1, 1);
1136
#if defined(TARGET_PPC64)
1137 1138
static always_inline void gen_op_arith_divd (DisasContext *ctx, TCGv ret, TCGv arg1, TCGv arg2,
                                             int sign, int compute_ov)
1139
{
1140 1141
    int l1 = gen_new_label();
    int l2 = gen_new_label();
1142 1143 1144

    tcg_gen_brcondi_i64(TCG_COND_EQ, arg2, 0, l1);
    if (sign) {
1145
        int l3 = gen_new_label();
1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
        tcg_gen_brcondi_i64(TCG_COND_NE, arg2, -1, l3);
        tcg_gen_brcondi_i64(TCG_COND_EQ, arg1, INT64_MIN, l1);
        gen_set_label(l3);
        tcg_gen_div_i64(ret, arg1, arg2);
    } else {
        tcg_gen_divu_i64(ret, arg1, arg2);
    }
    if (compute_ov) {
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
    }
    tcg_gen_br(l2);
    gen_set_label(l1);
    if (sign) {
        tcg_gen_sari_i64(ret, arg1, 63);
    } else {
        tcg_gen_movi_i64(ret, 0);
    }
    if (compute_ov) {
        tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
    }
    gen_set_label(l2);
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, ret);
1169
}
1170 1171 1172
#define GEN_INT_ARITH_DIVD(name, opc3, sign, compute_ov)                      \
GEN_HANDLER(name, 0x1F, 0x09, opc3, 0x00000000, PPC_64B)                      \
{                                                                             \
1173 1174 1175
    gen_op_arith_divd(ctx, cpu_gpr[rD(ctx->opcode)],                          \
                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],     \
                      sign, compute_ov);                                      \
1176 1177 1178 1179 1180 1181 1182
}
/* divwu  divwu.  divwuo  divwuo.   */
GEN_INT_ARITH_DIVD(divdu, 0x0E, 0, 0);
GEN_INT_ARITH_DIVD(divduo, 0x1E, 0, 1);
/* divw  divw.  divwo  divwo.   */
GEN_INT_ARITH_DIVD(divd, 0x0F, 1, 0);
GEN_INT_ARITH_DIVD(divdo, 0x1F, 1, 1);
1183
#endif
1184 1185 1186

/* mulhw  mulhw. */
GEN_HANDLER(mulhw, 0x1F, 0x0B, 0x02, 0x00000400, PPC_INTEGER)
1187
{
P
pbrook 已提交
1188
    TCGv_i64 t0, t1;
1189

P
pbrook 已提交
1190 1191
    t0 = tcg_temp_new_i64();
    t1 = tcg_temp_new_i64();
1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
#if defined(TARGET_PPC64)
    tcg_gen_ext32s_tl(t0, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_ext32s_tl(t1, cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_mul_i64(t0, t0, t1);
    tcg_gen_shri_i64(cpu_gpr[rD(ctx->opcode)], t0, 32);
#else
    tcg_gen_ext_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_ext_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_mul_i64(t0, t0, t1);
    tcg_gen_shri_i64(t0, t0, 32);
    tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t0);
#endif
P
pbrook 已提交
1204 1205
    tcg_temp_free_i64(t0);
    tcg_temp_free_i64(t1);
1206 1207
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1208
}
1209 1210
/* mulhwu  mulhwu.  */
GEN_HANDLER(mulhwu, 0x1F, 0x0B, 0x00, 0x00000400, PPC_INTEGER)
1211
{
P
pbrook 已提交
1212
    TCGv_i64 t0, t1;
1213

P
pbrook 已提交
1214 1215
    t0 = tcg_temp_new_i64();
    t1 = tcg_temp_new_i64();
1216
#if defined(TARGET_PPC64)
1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227
    tcg_gen_ext32u_i64(t0, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_ext32u_i64(t1, cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_mul_i64(t0, t0, t1);
    tcg_gen_shri_i64(cpu_gpr[rD(ctx->opcode)], t0, 32);
#else
    tcg_gen_extu_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_extu_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_mul_i64(t0, t0, t1);
    tcg_gen_shri_i64(t0, t0, 32);
    tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t0);
#endif
P
pbrook 已提交
1228 1229
    tcg_temp_free_i64(t0);
    tcg_temp_free_i64(t1);
1230 1231
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1232
}
1233 1234
/* mullw  mullw. */
GEN_HANDLER(mullw, 0x1F, 0x0B, 0x07, 0x00000000, PPC_INTEGER)
1235
{
1236 1237
    tcg_gen_mul_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
                   cpu_gpr[rB(ctx->opcode)]);
1238
    tcg_gen_ext32s_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)]);
1239 1240
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1241
}
1242 1243
/* mullwo  mullwo. */
GEN_HANDLER(mullwo, 0x1F, 0x0B, 0x17, 0x00000000, PPC_INTEGER)
1244
{
1245
    int l1;
P
pbrook 已提交
1246
    TCGv_i64 t0, t1;
1247

P
pbrook 已提交
1248 1249
    t0 = tcg_temp_new_i64();
    t1 = tcg_temp_new_i64();
1250 1251 1252 1253 1254 1255 1256 1257 1258
    l1 = gen_new_label();
    /* Start with XER OV disabled, the most likely case */
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
#if defined(TARGET_PPC64)
    tcg_gen_ext32s_i64(t0, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_ext32s_i64(t1, cpu_gpr[rB(ctx->opcode)]);
#else
    tcg_gen_ext_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_ext_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
1259
#endif
1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
    tcg_gen_mul_i64(t0, t0, t1);
#if defined(TARGET_PPC64)
    tcg_gen_ext32s_i64(cpu_gpr[rD(ctx->opcode)], t0);
    tcg_gen_brcond_i64(TCG_COND_EQ, t0, cpu_gpr[rD(ctx->opcode)], l1);
#else
    tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t0);
    tcg_gen_ext32s_i64(t1, t0);
    tcg_gen_brcond_i64(TCG_COND_EQ, t0, t1, l1);
#endif
    tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
    gen_set_label(l1);
P
pbrook 已提交
1271 1272
    tcg_temp_free_i64(t0);
    tcg_temp_free_i64(t1);
1273 1274
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1275
}
1276 1277
/* mulli */
GEN_HANDLER(mulli, 0x07, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1278
{
1279 1280
    tcg_gen_muli_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
                    SIMM(ctx->opcode));
1281 1282
}
#if defined(TARGET_PPC64)
1283 1284 1285
#define GEN_INT_ARITH_MUL_HELPER(name, opc3)                                  \
GEN_HANDLER(name, 0x1F, 0x09, opc3, 0x00000000, PPC_64B)                      \
{                                                                             \
P
pbrook 已提交
1286
    gen_helper_##name (cpu_gpr[rD(ctx->opcode)],                              \
1287 1288 1289
                       cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);   \
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);                           \
1290
}
1291 1292 1293 1294 1295 1296
/* mulhd  mulhd. */
GEN_INT_ARITH_MUL_HELPER(mulhdu, 0x00);
/* mulhdu  mulhdu. */
GEN_INT_ARITH_MUL_HELPER(mulhd, 0x02);
/* mulld  mulld. */
GEN_HANDLER(mulld, 0x1F, 0x09, 0x07, 0x00000000, PPC_64B)
1297
{
1298 1299 1300 1301
    tcg_gen_mul_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
                   cpu_gpr[rB(ctx->opcode)]);
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1302
}
1303 1304
/* mulldo  mulldo. */
GEN_INT_ARITH_MUL_HELPER(mulldo, 0x17);
1305
#endif
1306 1307

/* neg neg. nego nego. */
A
aurel32 已提交
1308
static always_inline void gen_op_arith_neg (DisasContext *ctx, TCGv ret, TCGv arg1, int ov_check)
1309
{
A
aurel32 已提交
1310 1311
    int l1 = gen_new_label();
    int l2 = gen_new_label();
P
pbrook 已提交
1312
    TCGv t0 = tcg_temp_local_new();
1313
#if defined(TARGET_PPC64)
1314
    if (ctx->sf_mode) {
A
aurel32 已提交
1315
        tcg_gen_mov_tl(t0, arg1);
A
aurel32 已提交
1316 1317 1318 1319 1320
        tcg_gen_brcondi_tl(TCG_COND_EQ, t0, INT64_MIN, l1);
    } else
#endif
    {
        tcg_gen_ext32s_tl(t0, arg1);
1321 1322 1323 1324 1325 1326 1327 1328
        tcg_gen_brcondi_tl(TCG_COND_EQ, t0, INT32_MIN, l1);
    }
    tcg_gen_neg_tl(ret, arg1);
    if (ov_check) {
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
    }
    tcg_gen_br(l2);
    gen_set_label(l1);
A
aurel32 已提交
1329
    tcg_gen_mov_tl(ret, t0);
1330 1331 1332 1333
    if (ov_check) {
        tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
    }
    gen_set_label(l2);
A
aurel32 已提交
1334
    tcg_temp_free(t0);
1335 1336 1337 1338
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, ret);
}
GEN_HANDLER(neg, 0x1F, 0x08, 0x03, 0x0000F800, PPC_INTEGER)
1339
{
A
aurel32 已提交
1340
    gen_op_arith_neg(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0);
1341
}
1342
GEN_HANDLER(nego, 0x1F, 0x08, 0x13, 0x0000F800, PPC_INTEGER)
B
bellard 已提交
1343
{
A
aurel32 已提交
1344
    gen_op_arith_neg(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 1);
B
bellard 已提交
1345
}
1346 1347 1348 1349

/* Common subf function */
static always_inline void gen_op_arith_subf(DisasContext *ctx, TCGv ret, TCGv arg1, TCGv arg2,
                                            int add_ca, int compute_ca, int compute_ov)
B
bellard 已提交
1350
{
1351
    TCGv t0, t1;
1352

1353
    if ((!compute_ca && !compute_ov) ||
P
pbrook 已提交
1354
        (!TCGV_EQUAL(ret, arg1) && !TCGV_EQUAL(ret, arg2)))  {
1355
        t0 = ret;
J
j_mayer 已提交
1356
    } else {
P
pbrook 已提交
1357
        t0 = tcg_temp_local_new();
1358
    }
1359

1360
    if (add_ca) {
P
pbrook 已提交
1361
        t1 = tcg_temp_local_new();
1362 1363
        tcg_gen_andi_tl(t1, cpu_xer, (1 << XER_CA));
        tcg_gen_shri_tl(t1, t1, XER_CA);
1364
    }
B
bellard 已提交
1365

1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
    if (compute_ca && compute_ov) {
        /* Start with XER CA and OV disabled, the most likely case */
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~((1 << XER_CA) | (1 << XER_OV)));
    } else if (compute_ca) {
        /* Start with XER CA disabled, the most likely case */
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
    } else if (compute_ov) {
        /* Start with XER OV disabled, the most likely case */
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
    }

    if (add_ca) {
        tcg_gen_not_tl(t0, arg1);
        tcg_gen_add_tl(t0, t0, arg2);
        gen_op_arith_compute_ca(ctx, t0, arg2, 0);
        tcg_gen_add_tl(t0, t0, t1);
        gen_op_arith_compute_ca(ctx, t0, t1, 0);
        tcg_temp_free(t1);
B
bellard 已提交
1384
    } else {
1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396
        tcg_gen_sub_tl(t0, arg2, arg1);
        if (compute_ca) {
            gen_op_arith_compute_ca(ctx, t0, arg2, 1);
        }
    }
    if (compute_ov) {
        gen_op_arith_compute_ov(ctx, t0, arg1, arg2, 1);
    }

    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, t0);

P
pbrook 已提交
1397
    if (!TCGV_EQUAL(t0, ret)) {
1398 1399
        tcg_gen_mov_tl(ret, t0);
        tcg_temp_free(t0);
B
bellard 已提交
1400 1401
    }
}
1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435
/* Sub functions with Two operands functions */
#define GEN_INT_ARITH_SUBF(name, opc3, add_ca, compute_ca, compute_ov)        \
GEN_HANDLER(name, 0x1F, 0x08, opc3, 0x00000000, PPC_INTEGER)                  \
{                                                                             \
    gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)],                          \
                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],     \
                      add_ca, compute_ca, compute_ov);                        \
}
/* Sub functions with one operand and one immediate */
#define GEN_INT_ARITH_SUBF_CONST(name, opc3, const_val,                       \
                                add_ca, compute_ca, compute_ov)               \
GEN_HANDLER(name, 0x1F, 0x08, opc3, 0x0000F800, PPC_INTEGER)                  \
{                                                                             \
    TCGv t0 = tcg_const_local_tl(const_val);                                  \
    gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)],                          \
                      cpu_gpr[rA(ctx->opcode)], t0,                           \
                      add_ca, compute_ca, compute_ov);                        \
    tcg_temp_free(t0);                                                        \
}
/* subf  subf.  subfo  subfo. */
GEN_INT_ARITH_SUBF(subf, 0x01, 0, 0, 0)
GEN_INT_ARITH_SUBF(subfo, 0x11, 0, 0, 1)
/* subfc  subfc.  subfco  subfco. */
GEN_INT_ARITH_SUBF(subfc, 0x00, 0, 1, 0)
GEN_INT_ARITH_SUBF(subfco, 0x10, 0, 1, 1)
/* subfe  subfe.  subfeo  subfo. */
GEN_INT_ARITH_SUBF(subfe, 0x04, 1, 1, 0)
GEN_INT_ARITH_SUBF(subfeo, 0x14, 1, 1, 1)
/* subfme  subfme.  subfmeo  subfmeo.  */
GEN_INT_ARITH_SUBF_CONST(subfme, 0x07, -1LL, 1, 1, 0)
GEN_INT_ARITH_SUBF_CONST(subfmeo, 0x17, -1LL, 1, 1, 1)
/* subfze  subfze.  subfzeo  subfzeo.*/
GEN_INT_ARITH_SUBF_CONST(subfze, 0x06, 0, 1, 1, 0)
GEN_INT_ARITH_SUBF_CONST(subfzeo, 0x16, 0, 1, 1, 1)
B
bellard 已提交
1436 1437 1438
/* subfic */
GEN_HANDLER(subfic, 0x08, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
1439 1440
    /* Start with XER CA and OV disabled, the most likely case */
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
P
pbrook 已提交
1441
    TCGv t0 = tcg_temp_local_new();
1442 1443 1444 1445 1446 1447
    TCGv t1 = tcg_const_local_tl(SIMM(ctx->opcode));
    tcg_gen_sub_tl(t0, t1, cpu_gpr[rA(ctx->opcode)]);
    gen_op_arith_compute_ca(ctx, t0, t1, 1);
    tcg_temp_free(t1);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
    tcg_temp_free(t0);
B
bellard 已提交
1448 1449 1450
}

/***                            Integer logical                            ***/
1451 1452
#define GEN_LOGICAL2(name, tcg_op, opc, type)                                 \
GEN_HANDLER(name, 0x1F, 0x1C, opc, 0x00000000, type)                          \
B
bellard 已提交
1453
{                                                                             \
1454 1455
    tcg_op(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],                \
       cpu_gpr[rB(ctx->opcode)]);                                             \
1456
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
1457
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);                           \
B
bellard 已提交
1458 1459
}

1460
#define GEN_LOGICAL1(name, tcg_op, opc, type)                                 \
1461
GEN_HANDLER(name, 0x1F, 0x1A, opc, 0x00000000, type)                          \
B
bellard 已提交
1462
{                                                                             \
1463
    tcg_op(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);               \
1464
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
1465
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);                           \
B
bellard 已提交
1466 1467 1468
}

/* and & and. */
1469
GEN_LOGICAL2(and, tcg_gen_and_tl, 0x00, PPC_INTEGER);
B
bellard 已提交
1470
/* andc & andc. */
1471
GEN_LOGICAL2(andc, tcg_gen_andc_tl, 0x01, PPC_INTEGER);
B
bellard 已提交
1472
/* andi. */
1473
GEN_HANDLER2(andi_, "andi.", 0x1C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
B
bellard 已提交
1474
{
1475 1476
    tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], UIMM(ctx->opcode));
    gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
B
bellard 已提交
1477 1478
}
/* andis. */
1479
GEN_HANDLER2(andis_, "andis.", 0x1D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
B
bellard 已提交
1480
{
1481 1482
    tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], UIMM(ctx->opcode) << 16);
    gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
B
bellard 已提交
1483 1484
}
/* cntlzw */
1485 1486
GEN_HANDLER(cntlzw, 0x1F, 0x1A, 0x00, 0x00000000, PPC_INTEGER)
{
P
pbrook 已提交
1487
    gen_helper_cntlzw(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1488
    if (unlikely(Rc(ctx->opcode) != 0))
P
pbrook 已提交
1489
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1490
}
B
bellard 已提交
1491
/* eqv & eqv. */
1492
GEN_LOGICAL2(eqv, tcg_gen_eqv_tl, 0x08, PPC_INTEGER);
B
bellard 已提交
1493
/* extsb & extsb. */
1494
GEN_LOGICAL1(extsb, tcg_gen_ext8s_tl, 0x1D, PPC_INTEGER);
B
bellard 已提交
1495
/* extsh & extsh. */
1496
GEN_LOGICAL1(extsh, tcg_gen_ext16s_tl, 0x1C, PPC_INTEGER);
B
bellard 已提交
1497
/* nand & nand. */
1498
GEN_LOGICAL2(nand, tcg_gen_nand_tl, 0x0E, PPC_INTEGER);
B
bellard 已提交
1499
/* nor & nor. */
1500
GEN_LOGICAL2(nor, tcg_gen_nor_tl, 0x03, PPC_INTEGER);
B
bellard 已提交
1501
/* or & or. */
1502 1503
GEN_HANDLER(or, 0x1F, 0x1C, 0x0D, 0x00000000, PPC_INTEGER)
{
1504 1505 1506 1507 1508 1509 1510
    int rs, ra, rb;

    rs = rS(ctx->opcode);
    ra = rA(ctx->opcode);
    rb = rB(ctx->opcode);
    /* Optimisation for mr. ri case */
    if (rs != ra || rs != rb) {
1511 1512 1513 1514
        if (rs != rb)
            tcg_gen_or_tl(cpu_gpr[ra], cpu_gpr[rs], cpu_gpr[rb]);
        else
            tcg_gen_mov_tl(cpu_gpr[ra], cpu_gpr[rs]);
1515
        if (unlikely(Rc(ctx->opcode) != 0))
1516
            gen_set_Rc0(ctx, cpu_gpr[ra]);
1517
    } else if (unlikely(Rc(ctx->opcode) != 0)) {
1518
        gen_set_Rc0(ctx, cpu_gpr[rs]);
1519 1520
#if defined(TARGET_PPC64)
    } else {
1521 1522
        int prio = 0;

1523 1524 1525
        switch (rs) {
        case 1:
            /* Set process priority to low */
1526
            prio = 2;
1527 1528 1529
            break;
        case 6:
            /* Set process priority to medium-low */
1530
            prio = 3;
1531 1532 1533
            break;
        case 2:
            /* Set process priority to normal */
1534
            prio = 4;
1535
            break;
1536 1537 1538 1539
#if !defined(CONFIG_USER_ONLY)
        case 31:
            if (ctx->supervisor > 0) {
                /* Set process priority to very low */
1540
                prio = 1;
1541 1542 1543 1544 1545
            }
            break;
        case 5:
            if (ctx->supervisor > 0) {
                /* Set process priority to medium-hight */
1546
                prio = 5;
1547 1548 1549 1550 1551
            }
            break;
        case 3:
            if (ctx->supervisor > 0) {
                /* Set process priority to high */
1552
                prio = 6;
1553 1554 1555 1556 1557
            }
            break;
        case 7:
            if (ctx->supervisor > 1) {
                /* Set process priority to very high */
1558
                prio = 7;
1559 1560 1561
            }
            break;
#endif
1562 1563 1564 1565
        default:
            /* nop */
            break;
        }
1566
        if (prio) {
P
pbrook 已提交
1567
            TCGv t0 = tcg_temp_new();
1568
            gen_load_spr(t0, SPR_PPR);
1569 1570
            tcg_gen_andi_tl(t0, t0, ~0x001C000000000000ULL);
            tcg_gen_ori_tl(t0, t0, ((uint64_t)prio) << 50);
1571
            gen_store_spr(SPR_PPR, t0);
1572
            tcg_temp_free(t0);
1573
        }
1574
#endif
1575 1576
    }
}
B
bellard 已提交
1577
/* orc & orc. */
1578
GEN_LOGICAL2(orc, tcg_gen_orc_tl, 0x0C, PPC_INTEGER);
B
bellard 已提交
1579
/* xor & xor. */
1580 1581 1582
GEN_HANDLER(xor, 0x1F, 0x1C, 0x09, 0x00000000, PPC_INTEGER)
{
    /* Optimisation for "set to zero" case */
1583
    if (rS(ctx->opcode) != rB(ctx->opcode))
A
aurel32 已提交
1584
        tcg_gen_xor_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
1585 1586
    else
        tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
1587
    if (unlikely(Rc(ctx->opcode) != 0))
1588
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1589
}
B
bellard 已提交
1590 1591 1592
/* ori */
GEN_HANDLER(ori, 0x18, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
1593
    target_ulong uimm = UIMM(ctx->opcode);
B
bellard 已提交
1594

1595 1596
    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
        /* NOP */
1597
        /* XXX: should handle special NOPs for POWER series */
1598
        return;
1599
    }
1600
    tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm);
B
bellard 已提交
1601 1602 1603 1604
}
/* oris */
GEN_HANDLER(oris, 0x19, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
1605
    target_ulong uimm = UIMM(ctx->opcode);
B
bellard 已提交
1606

1607 1608 1609
    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
        /* NOP */
        return;
1610
    }
1611
    tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm << 16);
B
bellard 已提交
1612 1613 1614 1615
}
/* xori */
GEN_HANDLER(xori, 0x1A, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
1616
    target_ulong uimm = UIMM(ctx->opcode);
1617 1618 1619 1620 1621

    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
        /* NOP */
        return;
    }
1622
    tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm);
B
bellard 已提交
1623 1624 1625 1626
}
/* xoris */
GEN_HANDLER(xoris, 0x1B, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
1627
    target_ulong uimm = UIMM(ctx->opcode);
1628 1629 1630 1631 1632

    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
        /* NOP */
        return;
    }
1633
    tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm << 16);
B
bellard 已提交
1634
}
1635
/* popcntb : PowerPC 2.03 specification */
1636
GEN_HANDLER(popcntb, 0x1F, 0x03, 0x03, 0x0000F801, PPC_POPCNTB)
1637 1638 1639
{
#if defined(TARGET_PPC64)
    if (ctx->sf_mode)
P
pbrook 已提交
1640
        gen_helper_popcntb_64(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1641 1642
    else
#endif
P
pbrook 已提交
1643
        gen_helper_popcntb(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1644 1645 1646 1647
}

#if defined(TARGET_PPC64)
/* extsw & extsw. */
1648
GEN_LOGICAL1(extsw, tcg_gen_ext32s_tl, 0x1E, PPC_64B);
1649
/* cntlzd */
1650 1651
GEN_HANDLER(cntlzd, 0x1F, 0x1A, 0x01, 0x00000000, PPC_64B)
{
P
pbrook 已提交
1652
    gen_helper_cntlzd(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1653 1654 1655
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
}
1656 1657
#endif

B
bellard 已提交
1658 1659 1660 1661
/***                             Integer rotate                            ***/
/* rlwimi & rlwimi. */
GEN_HANDLER(rlwimi, 0x14, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
1662
    uint32_t mb, me, sh;
B
bellard 已提交
1663 1664 1665

    mb = MB(ctx->opcode);
    me = ME(ctx->opcode);
1666
    sh = SH(ctx->opcode);
1667 1668 1669 1670
    if (likely(sh == 0 && mb == 0 && me == 31)) {
        tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
    } else {
        target_ulong mask;
P
pbrook 已提交
1671 1672
        TCGv t1;
        TCGv t0 = tcg_temp_new();
1673
#if defined(TARGET_PPC64)
P
pbrook 已提交
1674 1675 1676 1677 1678
        TCGv_i32 t2 = tcg_temp_new_i32();
        tcg_gen_trunc_i64_i32(t2, cpu_gpr[rS(ctx->opcode)]);
        tcg_gen_rotli_i32(t2, t2, sh);
        tcg_gen_extu_i32_i64(t0, t2);
        tcg_temp_free_i32(t2);
1679 1680 1681
#else
        tcg_gen_rotli_i32(t0, cpu_gpr[rS(ctx->opcode)], sh);
#endif
1682
#if defined(TARGET_PPC64)
1683 1684
        mb += 32;
        me += 32;
1685
#endif
1686
        mask = MASK(mb, me);
P
pbrook 已提交
1687
        t1 = tcg_temp_new();
1688 1689 1690 1691 1692 1693
        tcg_gen_andi_tl(t0, t0, mask);
        tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], ~mask);
        tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
        tcg_temp_free(t0);
        tcg_temp_free(t1);
    }
1694
    if (unlikely(Rc(ctx->opcode) != 0))
1695
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
B
bellard 已提交
1696 1697 1698 1699 1700
}
/* rlwinm & rlwinm. */
GEN_HANDLER(rlwinm, 0x15, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
    uint32_t mb, me, sh;
1701

B
bellard 已提交
1702 1703 1704
    sh = SH(ctx->opcode);
    mb = MB(ctx->opcode);
    me = ME(ctx->opcode);
1705 1706 1707 1708 1709

    if (likely(mb == 0 && me == (31 - sh))) {
        if (likely(sh == 0)) {
            tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
        } else {
P
pbrook 已提交
1710
            TCGv t0 = tcg_temp_new();
1711 1712 1713 1714
            tcg_gen_ext32u_tl(t0, cpu_gpr[rS(ctx->opcode)]);
            tcg_gen_shli_tl(t0, t0, sh);
            tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], t0);
            tcg_temp_free(t0);
B
bellard 已提交
1715
        }
1716
    } else if (likely(sh != 0 && me == 31 && sh == (32 - mb))) {
P
pbrook 已提交
1717
        TCGv t0 = tcg_temp_new();
1718 1719 1720 1721 1722
        tcg_gen_ext32u_tl(t0, cpu_gpr[rS(ctx->opcode)]);
        tcg_gen_shri_tl(t0, t0, mb);
        tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], t0);
        tcg_temp_free(t0);
    } else {
P
pbrook 已提交
1723
        TCGv t0 = tcg_temp_new();
1724
#if defined(TARGET_PPC64)
P
pbrook 已提交
1725
        TCGv_i32 t1 = tcg_temp_new_i32();
1726 1727 1728
        tcg_gen_trunc_i64_i32(t1, cpu_gpr[rS(ctx->opcode)]);
        tcg_gen_rotli_i32(t1, t1, sh);
        tcg_gen_extu_i32_i64(t0, t1);
P
pbrook 已提交
1729
        tcg_temp_free_i32(t1);
1730 1731 1732
#else
        tcg_gen_rotli_i32(t0, cpu_gpr[rS(ctx->opcode)], sh);
#endif
1733
#if defined(TARGET_PPC64)
1734 1735
        mb += 32;
        me += 32;
1736
#endif
1737 1738 1739
        tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
        tcg_temp_free(t0);
    }
1740
    if (unlikely(Rc(ctx->opcode) != 0))
1741
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
B
bellard 已提交
1742 1743 1744 1745 1746
}
/* rlwnm & rlwnm. */
GEN_HANDLER(rlwnm, 0x17, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
    uint32_t mb, me;
1747 1748
    TCGv t0;
#if defined(TARGET_PPC64)
P
pbrook 已提交
1749
    TCGv_i32 t1, t2;
1750
#endif
B
bellard 已提交
1751 1752 1753

    mb = MB(ctx->opcode);
    me = ME(ctx->opcode);
P
pbrook 已提交
1754
    t0 = tcg_temp_new();
1755
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1f);
1756
#if defined(TARGET_PPC64)
P
pbrook 已提交
1757 1758
    t1 = tcg_temp_new_i32();
    t2 = tcg_temp_new_i32();
1759 1760 1761 1762
    tcg_gen_trunc_i64_i32(t1, cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_trunc_i64_i32(t2, t0);
    tcg_gen_rotl_i32(t1, t1, t2);
    tcg_gen_extu_i32_i64(t0, t1);
P
pbrook 已提交
1763 1764
    tcg_temp_free_i32(t1);
    tcg_temp_free_i32(t2);
1765 1766 1767
#else
    tcg_gen_rotl_i32(t0, cpu_gpr[rS(ctx->opcode)], t0);
#endif
1768 1769 1770 1771 1772
    if (unlikely(mb != 0 || me != 31)) {
#if defined(TARGET_PPC64)
        mb += 32;
        me += 32;
#endif
1773
        tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
1774
    } else {
1775
        tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
B
bellard 已提交
1776
    }
1777
    tcg_temp_free(t0);
1778
    if (unlikely(Rc(ctx->opcode) != 0))
1779
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
B
bellard 已提交
1780 1781
}

1782 1783
#if defined(TARGET_PPC64)
#define GEN_PPC64_R2(name, opc1, opc2)                                        \
1784
GEN_HANDLER2(name##0, stringify(name), opc1, opc2, 0xFF, 0x00000000, PPC_64B) \
1785 1786 1787
{                                                                             \
    gen_##name(ctx, 0);                                                       \
}                                                                             \
1788 1789
GEN_HANDLER2(name##1, stringify(name), opc1, opc2 | 0x10, 0xFF, 0x00000000,   \
             PPC_64B)                                                         \
1790 1791 1792 1793
{                                                                             \
    gen_##name(ctx, 1);                                                       \
}
#define GEN_PPC64_R4(name, opc1, opc2)                                        \
1794
GEN_HANDLER2(name##0, stringify(name), opc1, opc2, 0xFF, 0x00000000, PPC_64B) \
1795 1796 1797
{                                                                             \
    gen_##name(ctx, 0, 0);                                                    \
}                                                                             \
1798 1799
GEN_HANDLER2(name##1, stringify(name), opc1, opc2 | 0x01, 0xFF, 0x00000000,   \
             PPC_64B)                                                         \
1800 1801 1802
{                                                                             \
    gen_##name(ctx, 0, 1);                                                    \
}                                                                             \
1803 1804
GEN_HANDLER2(name##2, stringify(name), opc1, opc2 | 0x10, 0xFF, 0x00000000,   \
             PPC_64B)                                                         \
1805 1806 1807
{                                                                             \
    gen_##name(ctx, 1, 0);                                                    \
}                                                                             \
1808 1809
GEN_HANDLER2(name##3, stringify(name), opc1, opc2 | 0x11, 0xFF, 0x00000000,   \
             PPC_64B)                                                         \
1810 1811 1812
{                                                                             \
    gen_##name(ctx, 1, 1);                                                    \
}
J
j_mayer 已提交
1813

1814 1815
static always_inline void gen_rldinm (DisasContext *ctx, uint32_t mb,
                                      uint32_t me, uint32_t sh)
J
j_mayer 已提交
1816
{
1817 1818 1819 1820 1821
    if (likely(sh != 0 && mb == 0 && me == (63 - sh))) {
        tcg_gen_shli_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], sh);
    } else if (likely(sh != 0 && me == 63 && sh == (64 - mb))) {
        tcg_gen_shri_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], mb);
    } else {
P
pbrook 已提交
1822
        TCGv t0 = tcg_temp_new();
1823
        tcg_gen_rotli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
1824
        if (likely(mb == 0 && me == 63)) {
1825
            tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
1826 1827
        } else {
            tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
J
j_mayer 已提交
1828
        }
1829
        tcg_temp_free(t0);
J
j_mayer 已提交
1830 1831
    }
    if (unlikely(Rc(ctx->opcode) != 0))
1832
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
J
j_mayer 已提交
1833
}
1834
/* rldicl - rldicl. */
1835
static always_inline void gen_rldicl (DisasContext *ctx, int mbn, int shn)
1836
{
J
j_mayer 已提交
1837
    uint32_t sh, mb;
1838

J
j_mayer 已提交
1839 1840
    sh = SH(ctx->opcode) | (shn << 5);
    mb = MB(ctx->opcode) | (mbn << 5);
J
j_mayer 已提交
1841
    gen_rldinm(ctx, mb, 63, sh);
1842
}
J
j_mayer 已提交
1843
GEN_PPC64_R4(rldicl, 0x1E, 0x00);
1844
/* rldicr - rldicr. */
1845
static always_inline void gen_rldicr (DisasContext *ctx, int men, int shn)
1846
{
J
j_mayer 已提交
1847
    uint32_t sh, me;
1848

J
j_mayer 已提交
1849 1850
    sh = SH(ctx->opcode) | (shn << 5);
    me = MB(ctx->opcode) | (men << 5);
J
j_mayer 已提交
1851
    gen_rldinm(ctx, 0, me, sh);
1852
}
J
j_mayer 已提交
1853
GEN_PPC64_R4(rldicr, 0x1E, 0x02);
1854
/* rldic - rldic. */
1855
static always_inline void gen_rldic (DisasContext *ctx, int mbn, int shn)
1856
{
J
j_mayer 已提交
1857
    uint32_t sh, mb;
1858

J
j_mayer 已提交
1859 1860
    sh = SH(ctx->opcode) | (shn << 5);
    mb = MB(ctx->opcode) | (mbn << 5);
J
j_mayer 已提交
1861 1862 1863 1864
    gen_rldinm(ctx, mb, 63 - sh, sh);
}
GEN_PPC64_R4(rldic, 0x1E, 0x04);

1865 1866
static always_inline void gen_rldnm (DisasContext *ctx, uint32_t mb,
                                     uint32_t me)
J
j_mayer 已提交
1867
{
1868
    TCGv t0;
1869 1870 1871

    mb = MB(ctx->opcode);
    me = ME(ctx->opcode);
P
pbrook 已提交
1872
    t0 = tcg_temp_new();
1873
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3f);
1874
    tcg_gen_rotl_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
J
j_mayer 已提交
1875
    if (unlikely(mb != 0 || me != 63)) {
1876 1877 1878 1879 1880
        tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
    } else {
        tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
    }
    tcg_temp_free(t0);
J
j_mayer 已提交
1881
    if (unlikely(Rc(ctx->opcode) != 0))
1882
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1883
}
J
j_mayer 已提交
1884

1885
/* rldcl - rldcl. */
1886
static always_inline void gen_rldcl (DisasContext *ctx, int mbn)
1887
{
J
j_mayer 已提交
1888
    uint32_t mb;
1889

J
j_mayer 已提交
1890
    mb = MB(ctx->opcode) | (mbn << 5);
J
j_mayer 已提交
1891
    gen_rldnm(ctx, mb, 63);
1892
}
1893
GEN_PPC64_R2(rldcl, 0x1E, 0x08);
1894
/* rldcr - rldcr. */
1895
static always_inline void gen_rldcr (DisasContext *ctx, int men)
1896
{
J
j_mayer 已提交
1897
    uint32_t me;
1898

J
j_mayer 已提交
1899
    me = MB(ctx->opcode) | (men << 5);
J
j_mayer 已提交
1900
    gen_rldnm(ctx, 0, me);
1901
}
1902
GEN_PPC64_R2(rldcr, 0x1E, 0x09);
1903
/* rldimi - rldimi. */
1904
static always_inline void gen_rldimi (DisasContext *ctx, int mbn, int shn)
1905
{
1906
    uint32_t sh, mb, me;
1907

J
j_mayer 已提交
1908 1909
    sh = SH(ctx->opcode) | (shn << 5);
    mb = MB(ctx->opcode) | (mbn << 5);
1910
    me = 63 - sh;
1911 1912 1913 1914 1915 1916
    if (unlikely(sh == 0 && mb == 0)) {
        tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
    } else {
        TCGv t0, t1;
        target_ulong mask;

P
pbrook 已提交
1917
        t0 = tcg_temp_new();
1918
        tcg_gen_rotli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
P
pbrook 已提交
1919
        t1 = tcg_temp_new();
1920 1921 1922 1923 1924 1925
        mask = MASK(mb, me);
        tcg_gen_andi_tl(t0, t0, mask);
        tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], ~mask);
        tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
        tcg_temp_free(t0);
        tcg_temp_free(t1);
J
j_mayer 已提交
1926 1927
    }
    if (unlikely(Rc(ctx->opcode) != 0))
1928
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1929
}
1930
GEN_PPC64_R4(rldimi, 0x1E, 0x06);
1931 1932
#endif

B
bellard 已提交
1933 1934
/***                             Integer shift                             ***/
/* slw & slw. */
1935 1936
GEN_HANDLER(slw, 0x1F, 0x18, 0x00, 0x00000000, PPC_INTEGER)
{
1937
    TCGv t0;
1938 1939 1940 1941
    int l1, l2;
    l1 = gen_new_label();
    l2 = gen_new_label();

P
pbrook 已提交
1942
    t0 = tcg_temp_local_new();
A
aurel32 已提交
1943 1944
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3f);
    tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0x20, l1);
1945 1946 1947
    tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
    tcg_gen_br(l2);
    gen_set_label(l1);
1948
    tcg_gen_shl_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], t0);
1949 1950
    tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    gen_set_label(l2);
1951
    tcg_temp_free(t0);
1952 1953 1954
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
}
B
bellard 已提交
1955
/* sraw & sraw. */
1956 1957
GEN_HANDLER(sraw, 0x1F, 0x18, 0x18, 0x00000000, PPC_INTEGER)
{
P
pbrook 已提交
1958 1959
    gen_helper_sraw(cpu_gpr[rA(ctx->opcode)],
                    cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
1960 1961 1962
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
}
B
bellard 已提交
1963 1964 1965
/* srawi & srawi. */
GEN_HANDLER(srawi, 0x1F, 0x18, 0x19, 0x00000000, PPC_INTEGER)
{
1966 1967 1968
    int sh = SH(ctx->opcode);
    if (sh != 0) {
        int l1, l2;
1969
        TCGv t0;
1970 1971
        l1 = gen_new_label();
        l2 = gen_new_label();
P
pbrook 已提交
1972
        t0 = tcg_temp_local_new();
1973 1974 1975 1976
        tcg_gen_ext32s_tl(t0, cpu_gpr[rS(ctx->opcode)]);
        tcg_gen_brcondi_tl(TCG_COND_GE, t0, 0, l1);
        tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1ULL << sh) - 1);
        tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
1977
        tcg_gen_ori_tl(cpu_xer, cpu_xer, 1 << XER_CA);
1978 1979
        tcg_gen_br(l2);
        gen_set_label(l1);
1980
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
1981
        gen_set_label(l2);
1982 1983 1984
        tcg_gen_ext32s_tl(t0, cpu_gpr[rS(ctx->opcode)]);
        tcg_gen_sari_tl(cpu_gpr[rA(ctx->opcode)], t0, sh);
        tcg_temp_free(t0);
1985 1986
    } else {
        tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1987
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
1988
    }
1989
    if (unlikely(Rc(ctx->opcode) != 0))
1990
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
B
bellard 已提交
1991 1992
}
/* srw & srw. */
1993 1994
GEN_HANDLER(srw, 0x1F, 0x18, 0x10, 0x00000000, PPC_INTEGER)
{
1995
    TCGv t0, t1;
1996 1997 1998
    int l1, l2;
    l1 = gen_new_label();
    l2 = gen_new_label();
1999

P
pbrook 已提交
2000
    t0 = tcg_temp_local_new();
A
aurel32 已提交
2001 2002
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3f);
    tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0x20, l1);
2003 2004 2005
    tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
    tcg_gen_br(l2);
    gen_set_label(l1);
P
pbrook 已提交
2006
    t1 = tcg_temp_new();
2007 2008 2009
    tcg_gen_ext32u_tl(t1, cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_shr_tl(cpu_gpr[rA(ctx->opcode)], t1, t0);
    tcg_temp_free(t1);
2010
    gen_set_label(l2);
2011
    tcg_temp_free(t0);
2012 2013 2014
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
}
2015 2016
#if defined(TARGET_PPC64)
/* sld & sld. */
2017 2018
GEN_HANDLER(sld, 0x1F, 0x1B, 0x00, 0x00000000, PPC_64B)
{
2019
    TCGv t0;
2020 2021 2022 2023
    int l1, l2;
    l1 = gen_new_label();
    l2 = gen_new_label();

P
pbrook 已提交
2024
    t0 = tcg_temp_local_new();
A
aurel32 已提交
2025 2026
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x7f);
    tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0x40, l1);
2027 2028 2029
    tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
    tcg_gen_br(l2);
    gen_set_label(l1);
2030
    tcg_gen_shl_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], t0);
2031
    gen_set_label(l2);
2032
    tcg_temp_free(t0);
2033 2034 2035
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
}
2036
/* srad & srad. */
2037 2038
GEN_HANDLER(srad, 0x1F, 0x1A, 0x18, 0x00000000, PPC_64B)
{
P
pbrook 已提交
2039 2040
    gen_helper_srad(cpu_gpr[rA(ctx->opcode)],
                    cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
2041 2042 2043
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
}
2044
/* sradi & sradi. */
2045
static always_inline void gen_sradi (DisasContext *ctx, int n)
2046
{
2047
    int sh = SH(ctx->opcode) + (n << 5);
2048
    if (sh != 0) {
2049
        int l1, l2;
2050
        TCGv t0;
2051 2052
        l1 = gen_new_label();
        l2 = gen_new_label();
P
pbrook 已提交
2053
        t0 = tcg_temp_local_new();
2054
        tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rS(ctx->opcode)], 0, l1);
2055 2056
        tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1ULL << sh) - 1);
        tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
2057
        tcg_gen_ori_tl(cpu_xer, cpu_xer, 1 << XER_CA);
2058 2059
        tcg_gen_br(l2);
        gen_set_label(l1);
2060
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
2061
        gen_set_label(l2);
2062
        tcg_temp_free(t0);
2063 2064 2065
        tcg_gen_sari_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], sh);
    } else {
        tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
2066
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
2067 2068
    }
    if (unlikely(Rc(ctx->opcode) != 0))
2069
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2070
}
2071
GEN_HANDLER2(sradi0, "sradi", 0x1F, 0x1A, 0x19, 0x00000000, PPC_64B)
2072 2073 2074
{
    gen_sradi(ctx, 0);
}
2075
GEN_HANDLER2(sradi1, "sradi", 0x1F, 0x1B, 0x19, 0x00000000, PPC_64B)
2076 2077 2078 2079
{
    gen_sradi(ctx, 1);
}
/* srd & srd. */
2080 2081
GEN_HANDLER(srd, 0x1F, 0x1B, 0x10, 0x00000000, PPC_64B)
{
2082
    TCGv t0;
2083 2084 2085 2086
    int l1, l2;
    l1 = gen_new_label();
    l2 = gen_new_label();

P
pbrook 已提交
2087
    t0 = tcg_temp_local_new();
A
aurel32 已提交
2088 2089
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x7f);
    tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0x40, l1);
2090 2091 2092
    tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
    tcg_gen_br(l2);
    gen_set_label(l1);
2093
    tcg_gen_shr_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], t0);
2094
    gen_set_label(l2);
2095
    tcg_temp_free(t0);
2096 2097 2098
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
}
2099
#endif
B
bellard 已提交
2100 2101

/***                       Floating-Point arithmetic                       ***/
2102
#define _GEN_FLOAT_ACB(name, op, op1, op2, isfloat, set_fprf, type)           \
2103
GEN_HANDLER(f##name, op1, op2, 0xFF, 0x00000000, type)                        \
2104
{                                                                             \
2105
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2106
        GEN_EXCP_NO_FP(ctx);                                                  \
B
bellard 已提交
2107 2108
        return;                                                               \
    }                                                                         \
2109
    gen_reset_fpstatus();                                                     \
A
aurel32 已提交
2110 2111
    gen_helper_f##op(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rA(ctx->opcode)],      \
                     cpu_fpr[rC(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);     \
2112
    if (isfloat) {                                                            \
A
aurel32 已提交
2113
        gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]);  \
2114
    }                                                                         \
A
aurel32 已提交
2115 2116
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], set_fprf,                      \
                     Rc(ctx->opcode) != 0);                                   \
2117 2118
}

2119 2120 2121
#define GEN_FLOAT_ACB(name, op2, set_fprf, type)                              \
_GEN_FLOAT_ACB(name, name, 0x3F, op2, 0, set_fprf, type);                     \
_GEN_FLOAT_ACB(name##s, name, 0x3B, op2, 1, set_fprf, type);
2122

2123 2124
#define _GEN_FLOAT_AB(name, op, op1, op2, inval, isfloat, set_fprf, type)     \
GEN_HANDLER(f##name, op1, op2, 0xFF, inval, type)                             \
2125
{                                                                             \
2126
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2127
        GEN_EXCP_NO_FP(ctx);                                                  \
B
bellard 已提交
2128 2129
        return;                                                               \
    }                                                                         \
2130
    gen_reset_fpstatus();                                                     \
A
aurel32 已提交
2131 2132
    gen_helper_f##op(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rA(ctx->opcode)],      \
                     cpu_fpr[rB(ctx->opcode)]);                               \
2133
    if (isfloat) {                                                            \
A
aurel32 已提交
2134
        gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]);  \
2135
    }                                                                         \
A
aurel32 已提交
2136 2137
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)],                                \
                     set_fprf, Rc(ctx->opcode) != 0);                         \
2138
}
2139 2140 2141
#define GEN_FLOAT_AB(name, op2, inval, set_fprf, type)                        \
_GEN_FLOAT_AB(name, name, 0x3F, op2, inval, 0, set_fprf, type);               \
_GEN_FLOAT_AB(name##s, name, 0x3B, op2, inval, 1, set_fprf, type);
2142

2143 2144
#define _GEN_FLOAT_AC(name, op, op1, op2, inval, isfloat, set_fprf, type)     \
GEN_HANDLER(f##name, op1, op2, 0xFF, inval, type)                             \
2145
{                                                                             \
2146
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2147
        GEN_EXCP_NO_FP(ctx);                                                  \
B
bellard 已提交
2148 2149
        return;                                                               \
    }                                                                         \
2150
    gen_reset_fpstatus();                                                     \
A
aurel32 已提交
2151 2152
    gen_helper_f##op(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rA(ctx->opcode)],      \
                       cpu_fpr[rC(ctx->opcode)]);                             \
2153
    if (isfloat) {                                                            \
A
aurel32 已提交
2154
        gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]);  \
2155
    }                                                                         \
A
aurel32 已提交
2156 2157
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)],                                \
                     set_fprf, Rc(ctx->opcode) != 0);                         \
2158
}
2159 2160 2161
#define GEN_FLOAT_AC(name, op2, inval, set_fprf, type)                        \
_GEN_FLOAT_AC(name, name, 0x3F, op2, inval, 0, set_fprf, type);               \
_GEN_FLOAT_AC(name##s, name, 0x3B, op2, inval, 1, set_fprf, type);
2162

2163
#define GEN_FLOAT_B(name, op2, op3, set_fprf, type)                           \
2164
GEN_HANDLER(f##name, 0x3F, op2, op3, 0x001F0000, type)                        \
2165
{                                                                             \
2166
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2167
        GEN_EXCP_NO_FP(ctx);                                                  \
B
bellard 已提交
2168 2169
        return;                                                               \
    }                                                                         \
2170
    gen_reset_fpstatus();                                                     \
A
aurel32 已提交
2171 2172 2173
    gen_helper_f##name(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);   \
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)],                                \
                     set_fprf, Rc(ctx->opcode) != 0);                         \
B
bellard 已提交
2174 2175
}

2176
#define GEN_FLOAT_BS(name, op1, op2, set_fprf, type)                          \
2177
GEN_HANDLER(f##name, op1, op2, 0xFF, 0x001F07C0, type)                        \
2178
{                                                                             \
2179
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2180
        GEN_EXCP_NO_FP(ctx);                                                  \
B
bellard 已提交
2181 2182
        return;                                                               \
    }                                                                         \
2183
    gen_reset_fpstatus();                                                     \
A
aurel32 已提交
2184 2185 2186
    gen_helper_f##name(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);   \
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)],                                \
                     set_fprf, Rc(ctx->opcode) != 0);                         \
B
bellard 已提交
2187 2188
}

2189
/* fadd - fadds */
2190
GEN_FLOAT_AB(add, 0x15, 0x000007C0, 1, PPC_FLOAT);
2191
/* fdiv - fdivs */
2192
GEN_FLOAT_AB(div, 0x12, 0x000007C0, 1, PPC_FLOAT);
2193
/* fmul - fmuls */
2194
GEN_FLOAT_AC(mul, 0x19, 0x0000F800, 1, PPC_FLOAT);
B
bellard 已提交
2195

2196
/* fre */
2197
GEN_FLOAT_BS(re, 0x3F, 0x18, 1, PPC_FLOAT_EXT);
2198

2199
/* fres */
2200
GEN_FLOAT_BS(res, 0x3B, 0x18, 1, PPC_FLOAT_FRES);
B
bellard 已提交
2201

2202
/* frsqrte */
2203 2204 2205
GEN_FLOAT_BS(rsqrte, 0x3F, 0x1A, 1, PPC_FLOAT_FRSQRTE);

/* frsqrtes */
A
aurel32 已提交
2206
GEN_HANDLER(frsqrtes, 0x3B, 0x1A, 0xFF, 0x001F07C0, PPC_FLOAT_FRSQRTES)
2207
{
A
aurel32 已提交
2208 2209 2210 2211 2212 2213 2214 2215
    if (unlikely(!ctx->fpu_enabled)) {
        GEN_EXCP_NO_FP(ctx);
        return;
    }
    gen_reset_fpstatus();
    gen_helper_frsqrte(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
    gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]);
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 1, Rc(ctx->opcode) != 0);
2216
}
B
bellard 已提交
2217

2218
/* fsel */
2219
_GEN_FLOAT_ACB(sel, sel, 0x3F, 0x17, 0, 0, PPC_FLOAT_FSEL);
2220
/* fsub - fsubs */
2221
GEN_FLOAT_AB(sub, 0x14, 0x000007C0, 1, PPC_FLOAT);
B
bellard 已提交
2222 2223
/* Optional: */
/* fsqrt */
2224
GEN_HANDLER(fsqrt, 0x3F, 0x16, 0xFF, 0x001F07C0, PPC_FLOAT_FSQRT)
2225
{
2226
    if (unlikely(!ctx->fpu_enabled)) {
2227
        GEN_EXCP_NO_FP(ctx);
2228 2229
        return;
    }
2230
    gen_reset_fpstatus();
A
aurel32 已提交
2231 2232
    gen_helper_fsqrt(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 1, Rc(ctx->opcode) != 0);
2233
}
B
bellard 已提交
2234

2235
GEN_HANDLER(fsqrts, 0x3B, 0x16, 0xFF, 0x001F07C0, PPC_FLOAT_FSQRT)
B
bellard 已提交
2236
{
2237
    if (unlikely(!ctx->fpu_enabled)) {
2238
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2239 2240
        return;
    }
2241
    gen_reset_fpstatus();
A
aurel32 已提交
2242 2243 2244
    gen_helper_fsqrt(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
    gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]);
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 1, Rc(ctx->opcode) != 0);
B
bellard 已提交
2245 2246 2247
}

/***                     Floating-Point multiply-and-add                   ***/
2248
/* fmadd - fmadds */
2249
GEN_FLOAT_ACB(madd, 0x1D, 1, PPC_FLOAT);
2250
/* fmsub - fmsubs */
2251
GEN_FLOAT_ACB(msub, 0x1C, 1, PPC_FLOAT);
2252
/* fnmadd - fnmadds */
2253
GEN_FLOAT_ACB(nmadd, 0x1F, 1, PPC_FLOAT);
2254
/* fnmsub - fnmsubs */
2255
GEN_FLOAT_ACB(nmsub, 0x1E, 1, PPC_FLOAT);
B
bellard 已提交
2256 2257 2258

/***                     Floating-Point round & convert                    ***/
/* fctiw */
2259
GEN_FLOAT_B(ctiw, 0x0E, 0x00, 0, PPC_FLOAT);
B
bellard 已提交
2260
/* fctiwz */
2261
GEN_FLOAT_B(ctiwz, 0x0F, 0x00, 0, PPC_FLOAT);
B
bellard 已提交
2262
/* frsp */
2263
GEN_FLOAT_B(rsp, 0x0C, 0x00, 1, PPC_FLOAT);
J
j_mayer 已提交
2264 2265
#if defined(TARGET_PPC64)
/* fcfid */
2266
GEN_FLOAT_B(cfid, 0x0E, 0x1A, 1, PPC_64B);
J
j_mayer 已提交
2267
/* fctid */
2268
GEN_FLOAT_B(ctid, 0x0E, 0x19, 0, PPC_64B);
J
j_mayer 已提交
2269
/* fctidz */
2270
GEN_FLOAT_B(ctidz, 0x0F, 0x19, 0, PPC_64B);
J
j_mayer 已提交
2271
#endif
B
bellard 已提交
2272

2273
/* frin */
2274
GEN_FLOAT_B(rin, 0x08, 0x0C, 1, PPC_FLOAT_EXT);
2275
/* friz */
2276
GEN_FLOAT_B(riz, 0x08, 0x0D, 1, PPC_FLOAT_EXT);
2277
/* frip */
2278
GEN_FLOAT_B(rip, 0x08, 0x0E, 1, PPC_FLOAT_EXT);
2279
/* frim */
2280
GEN_FLOAT_B(rim, 0x08, 0x0F, 1, PPC_FLOAT_EXT);
2281

B
bellard 已提交
2282 2283
/***                         Floating-Point compare                        ***/
/* fcmpo */
2284
GEN_HANDLER(fcmpo, 0x3F, 0x00, 0x01, 0x00600001, PPC_FLOAT)
B
bellard 已提交
2285
{
2286
    if (unlikely(!ctx->fpu_enabled)) {
2287
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2288 2289
        return;
    }
2290
    gen_reset_fpstatus();
A
aurel32 已提交
2291 2292 2293
    gen_helper_fcmpo(cpu_crf[crfD(ctx->opcode)],
                     cpu_fpr[rA(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
    gen_helper_float_check_status();
B
bellard 已提交
2294 2295 2296
}

/* fcmpu */
2297
GEN_HANDLER(fcmpu, 0x3F, 0x00, 0x00, 0x00600001, PPC_FLOAT)
B
bellard 已提交
2298
{
2299
    if (unlikely(!ctx->fpu_enabled)) {
2300
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2301 2302
        return;
    }
2303
    gen_reset_fpstatus();
A
aurel32 已提交
2304 2305 2306
    gen_helper_fcmpu(cpu_crf[crfD(ctx->opcode)],
                     cpu_fpr[rA(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
    gen_helper_float_check_status();
B
bellard 已提交
2307 2308
}

2309 2310
/***                         Floating-point move                           ***/
/* fabs */
2311 2312
/* XXX: beware that fabs never checks for NaNs nor update FPSCR */
GEN_FLOAT_B(abs, 0x08, 0x08, 0, PPC_FLOAT);
2313 2314

/* fmr  - fmr. */
2315
/* XXX: beware that fmr never checks for NaNs nor update FPSCR */
2316 2317
GEN_HANDLER(fmr, 0x3F, 0x08, 0x02, 0x001F0000, PPC_FLOAT)
{
2318
    if (unlikely(!ctx->fpu_enabled)) {
2319
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2320 2321
        return;
    }
A
aurel32 已提交
2322 2323
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 0, Rc(ctx->opcode) != 0);
2324 2325 2326
}

/* fnabs */
2327 2328
/* XXX: beware that fnabs never checks for NaNs nor update FPSCR */
GEN_FLOAT_B(nabs, 0x08, 0x04, 0, PPC_FLOAT);
2329
/* fneg */
2330 2331
/* XXX: beware that fneg never checks for NaNs nor update FPSCR */
GEN_FLOAT_B(neg, 0x08, 0x01, 0, PPC_FLOAT);
2332

B
bellard 已提交
2333 2334 2335 2336
/***                  Floating-Point status & ctrl register                ***/
/* mcrfs */
GEN_HANDLER(mcrfs, 0x3F, 0x00, 0x02, 0x0063F801, PPC_FLOAT)
{
2337 2338
    int bfa;

2339
    if (unlikely(!ctx->fpu_enabled)) {
2340
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2341 2342
        return;
    }
2343 2344
    gen_optimize_fprf();
    bfa = 4 * (7 - crfS(ctx->opcode));
2345 2346
    tcg_gen_shri_i32(cpu_crf[crfD(ctx->opcode)], cpu_fpscr, bfa);
    tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)], 0xf);
A
aurel32 已提交
2347
    tcg_gen_andi_i32(cpu_fpscr, cpu_fpscr, ~(0xF << bfa));
B
bellard 已提交
2348 2349 2350 2351 2352
}

/* mffs */
GEN_HANDLER(mffs, 0x3F, 0x07, 0x12, 0x001FF800, PPC_FLOAT)
{
2353
    if (unlikely(!ctx->fpu_enabled)) {
2354
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2355 2356
        return;
    }
2357 2358
    gen_optimize_fprf();
    gen_reset_fpstatus();
A
aurel32 已提交
2359 2360
    tcg_gen_extu_i32_i64(cpu_fpr[rD(ctx->opcode)], cpu_fpscr);
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 0, Rc(ctx->opcode) != 0);
B
bellard 已提交
2361 2362 2363 2364 2365
}

/* mtfsb0 */
GEN_HANDLER(mtfsb0, 0x3F, 0x06, 0x02, 0x001FF800, PPC_FLOAT)
{
B
bellard 已提交
2366
    uint8_t crb;
2367

2368
    if (unlikely(!ctx->fpu_enabled)) {
2369
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2370 2371
        return;
    }
2372 2373 2374 2375
    crb = 32 - (crbD(ctx->opcode) >> 2);
    gen_optimize_fprf();
    gen_reset_fpstatus();
    if (likely(crb != 30 && crb != 29))
A
aurel32 已提交
2376
        tcg_gen_andi_i32(cpu_fpscr, cpu_fpscr, ~(1 << crb));
2377
    if (unlikely(Rc(ctx->opcode) != 0)) {
2378
        tcg_gen_shri_i32(cpu_crf[1], cpu_fpscr, FPSCR_OX);
2379
    }
B
bellard 已提交
2380 2381 2382 2383 2384
}

/* mtfsb1 */
GEN_HANDLER(mtfsb1, 0x3F, 0x06, 0x01, 0x001FF800, PPC_FLOAT)
{
B
bellard 已提交
2385
    uint8_t crb;
2386

2387
    if (unlikely(!ctx->fpu_enabled)) {
2388
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2389 2390
        return;
    }
2391 2392 2393 2394
    crb = 32 - (crbD(ctx->opcode) >> 2);
    gen_optimize_fprf();
    gen_reset_fpstatus();
    /* XXX: we pretend we can only do IEEE floating-point computations */
A
aurel32 已提交
2395
    if (likely(crb != FPSCR_FEX && crb != FPSCR_VX && crb != FPSCR_NI)) {
2396
        TCGv_i32 t0 = tcg_const_i32(crb);
A
aurel32 已提交
2397
        gen_helper_fpscr_setbit(t0);
2398
        tcg_temp_free_i32(t0);
A
aurel32 已提交
2399
    }
2400
    if (unlikely(Rc(ctx->opcode) != 0)) {
2401
        tcg_gen_shri_i32(cpu_crf[1], cpu_fpscr, FPSCR_OX);
2402 2403
    }
    /* We can raise a differed exception */
A
aurel32 已提交
2404
    gen_helper_float_check_status();
B
bellard 已提交
2405 2406 2407 2408 2409
}

/* mtfsf */
GEN_HANDLER(mtfsf, 0x3F, 0x07, 0x16, 0x02010000, PPC_FLOAT)
{
2410
    TCGv_i32 t0;
A
aurel32 已提交
2411

2412
    if (unlikely(!ctx->fpu_enabled)) {
2413
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2414 2415
        return;
    }
2416 2417
    gen_optimize_fprf();
    gen_reset_fpstatus();
A
aurel32 已提交
2418 2419
    t0 = tcg_const_i32(FM(ctx->opcode));
    gen_helper_store_fpscr(cpu_fpr[rB(ctx->opcode)], t0);
2420
    tcg_temp_free_i32(t0);
2421
    if (unlikely(Rc(ctx->opcode) != 0)) {
2422
        tcg_gen_shri_i32(cpu_crf[1], cpu_fpscr, FPSCR_OX);
2423 2424
    }
    /* We can raise a differed exception */
A
aurel32 已提交
2425
    gen_helper_float_check_status();
B
bellard 已提交
2426 2427 2428 2429 2430
}

/* mtfsfi */
GEN_HANDLER(mtfsfi, 0x3F, 0x06, 0x04, 0x006f0800, PPC_FLOAT)
{
2431
    int bf, sh;
2432 2433
    TCGv_i64 t0;
    TCGv_i32 t1;
2434

2435
    if (unlikely(!ctx->fpu_enabled)) {
2436
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2437 2438
        return;
    }
2439 2440 2441 2442
    bf = crbD(ctx->opcode) >> 2;
    sh = 7 - bf;
    gen_optimize_fprf();
    gen_reset_fpstatus();
2443
    t0 = tcg_const_i64(FPIMM(ctx->opcode) << (4 * sh));
A
aurel32 已提交
2444 2445
    t1 = tcg_const_i32(1 << sh);
    gen_helper_store_fpscr(t0, t1);
2446 2447
    tcg_temp_free_i64(t0);
    tcg_temp_free_i32(t1);
2448
    if (unlikely(Rc(ctx->opcode) != 0)) {
2449
        tcg_gen_shri_i32(cpu_crf[1], cpu_fpscr, FPSCR_OX);
2450 2451
    }
    /* We can raise a differed exception */
A
aurel32 已提交
2452
    gen_helper_float_check_status();
B
bellard 已提交
2453 2454
}

2455 2456
/***                           Addressing modes                            ***/
/* Register indirect with immediate index : EA = (rA|0) + SIMM */
2457 2458
static always_inline void gen_addr_imm_index (TCGv EA,
                                              DisasContext *ctx,
2459
                                              target_long maskl)
2460 2461 2462
{
    target_long simm = SIMM(ctx->opcode);

2463
    simm &= ~maskl;
2464 2465 2466 2467 2468 2469
    if (rA(ctx->opcode) == 0)
        tcg_gen_movi_tl(EA, simm);
    else if (likely(simm != 0))
        tcg_gen_addi_tl(EA, cpu_gpr[rA(ctx->opcode)], simm);
    else
        tcg_gen_mov_tl(EA, cpu_gpr[rA(ctx->opcode)]);
2470 2471
}

2472 2473
static always_inline void gen_addr_reg_index (TCGv EA,
                                              DisasContext *ctx)
2474
{
2475 2476 2477 2478
    if (rA(ctx->opcode) == 0)
        tcg_gen_mov_tl(EA, cpu_gpr[rB(ctx->opcode)]);
    else
        tcg_gen_add_tl(EA, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
2479 2480
}

2481 2482
static always_inline void gen_addr_register (TCGv EA,
                                             DisasContext *ctx)
2483
{
2484 2485 2486 2487
    if (rA(ctx->opcode) == 0)
        tcg_gen_movi_tl(EA, 0);
    else
        tcg_gen_mov_tl(EA, cpu_gpr[rA(ctx->opcode)]);
2488 2489
}

2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507
static always_inline void gen_check_align (DisasContext *ctx, TCGv EA, int mask)
{
    int l1 = gen_new_label();
    TCGv t0 = tcg_temp_new();
    TCGv_i32 t1, t2;
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
    tcg_gen_andi_tl(t0, EA, mask);
    tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
    t1 = tcg_const_i32(POWERPC_EXCP_ALIGN);
    t2 = tcg_const_i32(0);
    gen_helper_raise_exception_err(t1, t2);
    tcg_temp_free_i32(t1);
    tcg_temp_free_i32(t2);
    gen_set_label(l1);
    tcg_temp_free(t0);
}

2508
/***                             Integer load                              ***/
A
aurel32 已提交
2509 2510 2511 2512 2513 2514 2515
#if defined(TARGET_PPC64)
#define GEN_QEMU_LD_PPC64(width)                                                 \
static always_inline void gen_qemu_ld##width##_ppc64(TCGv t0, TCGv t1, int flags)\
{                                                                                \
    if (likely(flags & 2))                                                       \
        tcg_gen_qemu_ld##width(t0, t1, flags >> 2);                              \
    else {                                                                       \
P
pbrook 已提交
2516
        TCGv addr = tcg_temp_new();                                   \
A
aurel32 已提交
2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535
        tcg_gen_ext32u_tl(addr, t1);                                             \
        tcg_gen_qemu_ld##width(t0, addr, flags >> 2);                            \
        tcg_temp_free(addr);                                                     \
    }                                                                            \
}
GEN_QEMU_LD_PPC64(8u)
GEN_QEMU_LD_PPC64(8s)
GEN_QEMU_LD_PPC64(16u)
GEN_QEMU_LD_PPC64(16s)
GEN_QEMU_LD_PPC64(32u)
GEN_QEMU_LD_PPC64(32s)
GEN_QEMU_LD_PPC64(64)

#define GEN_QEMU_ST_PPC64(width)                                                 \
static always_inline void gen_qemu_st##width##_ppc64(TCGv t0, TCGv t1, int flags)\
{                                                                                \
    if (likely(flags & 2))                                                       \
        tcg_gen_qemu_st##width(t0, t1, flags >> 2);                              \
    else {                                                                       \
P
pbrook 已提交
2536
        TCGv addr = tcg_temp_new();                                   \
A
aurel32 已提交
2537 2538 2539 2540 2541 2542 2543 2544 2545 2546
        tcg_gen_ext32u_tl(addr, t1);                                             \
        tcg_gen_qemu_st##width(t0, addr, flags >> 2);                            \
        tcg_temp_free(addr);                                                     \
    }                                                                            \
}
GEN_QEMU_ST_PPC64(8)
GEN_QEMU_ST_PPC64(16)
GEN_QEMU_ST_PPC64(32)
GEN_QEMU_ST_PPC64(64)

2547
static always_inline void gen_qemu_ld8u(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2548
{
2549
    gen_qemu_ld8u_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2550 2551
}

2552
static always_inline void gen_qemu_ld8s(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2553
{
2554
    gen_qemu_ld8s_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2555 2556
}

2557
static always_inline void gen_qemu_ld16u(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2558 2559
{
    if (unlikely(flags & 1)) {
P
pbrook 已提交
2560
        TCGv_i32 t0;
2561
        gen_qemu_ld16u_ppc64(arg0, arg1, flags);
P
pbrook 已提交
2562
        t0 = tcg_temp_new_i32();
2563 2564 2565
        tcg_gen_trunc_tl_i32(t0, arg0);
        tcg_gen_bswap16_i32(t0, t0);
        tcg_gen_extu_i32_tl(arg0, t0);
P
pbrook 已提交
2566
        tcg_temp_free_i32(t0);
A
aurel32 已提交
2567
    } else
2568
        gen_qemu_ld16u_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2569 2570
}

2571
static always_inline void gen_qemu_ld16s(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2572 2573
{
    if (unlikely(flags & 1)) {
P
pbrook 已提交
2574
        TCGv_i32 t0;
2575
        gen_qemu_ld16u_ppc64(arg0, arg1, flags);
P
pbrook 已提交
2576
        t0 = tcg_temp_new_i32();
2577 2578 2579 2580
        tcg_gen_trunc_tl_i32(t0, arg0);
        tcg_gen_bswap16_i32(t0, t0);
        tcg_gen_extu_i32_tl(arg0, t0);
        tcg_gen_ext16s_tl(arg0, arg0);
P
pbrook 已提交
2581
        tcg_temp_free_i32(t0);
A
aurel32 已提交
2582
    } else
2583
        gen_qemu_ld16s_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2584 2585
}

2586
static always_inline void gen_qemu_ld32u(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2587 2588
{
    if (unlikely(flags & 1)) {
P
pbrook 已提交
2589
        TCGv_i32 t0;
2590
        gen_qemu_ld32u_ppc64(arg0, arg1, flags);
P
pbrook 已提交
2591
        t0 = tcg_temp_new_i32();
2592 2593 2594
        tcg_gen_trunc_tl_i32(t0, arg0);
        tcg_gen_bswap_i32(t0, t0);
        tcg_gen_extu_i32_tl(arg0, t0);
P
pbrook 已提交
2595
        tcg_temp_free_i32(t0);
A
aurel32 已提交
2596
    } else
2597
        gen_qemu_ld32u_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2598 2599
}

2600
static always_inline void gen_qemu_ld32s(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2601 2602
{
    if (unlikely(flags & 1)) {
P
pbrook 已提交
2603
        TCGv_i32 t0;
2604
        gen_qemu_ld32u_ppc64(arg0, arg1, flags);
P
pbrook 已提交
2605
        t0 = tcg_temp_new_i32();
2606 2607 2608
        tcg_gen_trunc_tl_i32(t0, arg0);
        tcg_gen_bswap_i32(t0, t0);
        tcg_gen_ext_i32_tl(arg0, t0);
P
pbrook 已提交
2609
        tcg_temp_free_i32(t0);
A
aurel32 已提交
2610
    } else
2611
        gen_qemu_ld32s_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2612 2613
}

2614
static always_inline void gen_qemu_ld64(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2615
{
2616
    gen_qemu_ld64_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2617
    if (unlikely(flags & 1))
2618
        tcg_gen_bswap_i64(arg0, arg0);
A
aurel32 已提交
2619 2620
}

2621
static always_inline void gen_qemu_st8(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2622
{
2623
    gen_qemu_st8_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2624 2625
}

2626
static always_inline void gen_qemu_st16(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2627 2628
{
    if (unlikely(flags & 1)) {
P
pbrook 已提交
2629 2630 2631
        TCGv_i32 t0;
        TCGv_i64 t1;
        t0 = tcg_temp_new_i32();
2632 2633 2634
        tcg_gen_trunc_tl_i32(t0, arg0);
        tcg_gen_ext16u_i32(t0, t0);
        tcg_gen_bswap16_i32(t0, t0);
P
pbrook 已提交
2635
        t1 = tcg_temp_new_i64();
2636
        tcg_gen_extu_i32_tl(t1, t0);
P
pbrook 已提交
2637
        tcg_temp_free_i32(t0);
2638
        gen_qemu_st16_ppc64(t1, arg1, flags);
P
pbrook 已提交
2639
        tcg_temp_free_i64(t1);
A
aurel32 已提交
2640
    } else
2641
        gen_qemu_st16_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2642 2643
}

2644
static always_inline void gen_qemu_st32(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2645 2646
{
    if (unlikely(flags & 1)) {
P
pbrook 已提交
2647 2648 2649
        TCGv_i32 t0;
        TCGv_i64 t1;
        t0 = tcg_temp_new_i32();
2650 2651
        tcg_gen_trunc_tl_i32(t0, arg0);
        tcg_gen_bswap_i32(t0, t0);
P
pbrook 已提交
2652
        t1 = tcg_temp_new_i64();
2653
        tcg_gen_extu_i32_tl(t1, t0);
P
pbrook 已提交
2654
        tcg_temp_free_i32(t0);
2655
        gen_qemu_st32_ppc64(t1, arg1, flags);
P
pbrook 已提交
2656
        tcg_temp_free_i64(t1);
A
aurel32 已提交
2657
    } else
2658
        gen_qemu_st32_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2659 2660
}

2661
static always_inline void gen_qemu_st64(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2662 2663
{
    if (unlikely(flags & 1)) {
P
pbrook 已提交
2664
        TCGv_i64 t0 = tcg_temp_new_i64();
2665 2666
        tcg_gen_bswap_i64(t0, arg0);
        gen_qemu_st64_ppc64(t0, arg1, flags);
P
pbrook 已提交
2667
        tcg_temp_free_i64(t0);
A
aurel32 已提交
2668
    } else
2669
        gen_qemu_st64_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2670 2671 2672 2673
}


#else /* defined(TARGET_PPC64) */
2674 2675 2676 2677
#define GEN_QEMU_LD_PPC32(width)                                                      \
static always_inline void gen_qemu_ld##width##_ppc32(TCGv arg0, TCGv arg1, int flags) \
{                                                                                     \
    tcg_gen_qemu_ld##width(arg0, arg1, flags >> 1);                                   \
A
aurel32 已提交
2678 2679 2680 2681 2682 2683 2684
}
GEN_QEMU_LD_PPC32(8u)
GEN_QEMU_LD_PPC32(8s)
GEN_QEMU_LD_PPC32(16u)
GEN_QEMU_LD_PPC32(16s)
GEN_QEMU_LD_PPC32(32u)
GEN_QEMU_LD_PPC32(32s)
2685 2686 2687 2688
static always_inline void gen_qemu_ld64_ppc32(TCGv_i64 arg0, TCGv arg1, int flags)
{
    tcg_gen_qemu_ld64(arg0, arg1, flags >> 1);
}
A
aurel32 已提交
2689

2690 2691 2692 2693
#define GEN_QEMU_ST_PPC32(width)                                                      \
static always_inline void gen_qemu_st##width##_ppc32(TCGv arg0, TCGv arg1, int flags) \
{                                                                                     \
    tcg_gen_qemu_st##width(arg0, arg1, flags >> 1);                                   \
A
aurel32 已提交
2694 2695 2696 2697
}
GEN_QEMU_ST_PPC32(8)
GEN_QEMU_ST_PPC32(16)
GEN_QEMU_ST_PPC32(32)
2698 2699 2700 2701
static always_inline void gen_qemu_st64_ppc32(TCGv_i64 arg0, TCGv arg1, int flags)
{
    tcg_gen_qemu_st64(arg0, arg1, flags >> 1);
}
A
aurel32 已提交
2702

2703
static always_inline void gen_qemu_ld8u(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2704
{
2705
    gen_qemu_ld8u_ppc32(arg0, arg1, flags >> 1);
A
aurel32 已提交
2706 2707
}

2708
static always_inline void gen_qemu_ld8s(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2709
{
2710
    gen_qemu_ld8s_ppc32(arg0, arg1, flags >> 1);
A
aurel32 已提交
2711 2712
}

2713
static always_inline void gen_qemu_ld16u(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2714
{
2715
    gen_qemu_ld16u_ppc32(arg0, arg1, flags >> 1);
A
aurel32 已提交
2716
    if (unlikely(flags & 1))
2717
        tcg_gen_bswap16_i32(arg0, arg0);
A
aurel32 已提交
2718 2719
}

2720
static always_inline void gen_qemu_ld16s(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2721 2722
{
    if (unlikely(flags & 1)) {
2723 2724 2725
        gen_qemu_ld16u_ppc32(arg0, arg1, flags);
        tcg_gen_bswap16_i32(arg0, arg0);
        tcg_gen_ext16s_i32(arg0, arg0);
A
aurel32 已提交
2726
    } else
2727
        gen_qemu_ld16s_ppc32(arg0, arg1, flags);
A
aurel32 已提交
2728 2729
}

2730
static always_inline void gen_qemu_ld32u(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2731
{
2732
    gen_qemu_ld32u_ppc32(arg0, arg1, flags);
A
aurel32 已提交
2733
    if (unlikely(flags & 1))
2734
        tcg_gen_bswap_i32(arg0, arg0);
A
aurel32 已提交
2735 2736
}

2737 2738 2739 2740 2741 2742 2743
static always_inline void gen_qemu_ld64(TCGv_i64 arg0, TCGv arg1, int flags)
{
    gen_qemu_ld64_ppc32(arg0, arg1, flags);
    if (unlikely(flags & 1))
        tcg_gen_bswap_i64(arg0, arg0);
}

2744
static always_inline void gen_qemu_st8(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2745
{
2746
    gen_qemu_st8_ppc32(arg0, arg1, flags);
A
aurel32 已提交
2747 2748
}

2749
static always_inline void gen_qemu_st16(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2750 2751
{
    if (unlikely(flags & 1)) {
P
pbrook 已提交
2752
        TCGv_i32 temp = tcg_temp_new_i32();
2753
        tcg_gen_ext16u_i32(temp, arg0);
A
aurel32 已提交
2754
        tcg_gen_bswap16_i32(temp, temp);
2755
        gen_qemu_st16_ppc32(temp, arg1, flags);
P
pbrook 已提交
2756
        tcg_temp_free_i32(temp);
A
aurel32 已提交
2757
    } else
2758
        gen_qemu_st16_ppc32(arg0, arg1, flags);
A
aurel32 已提交
2759 2760
}

2761
static always_inline void gen_qemu_st32(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2762 2763
{
    if (unlikely(flags & 1)) {
P
pbrook 已提交
2764
        TCGv_i32 temp = tcg_temp_new_i32();
2765
        tcg_gen_bswap_i32(temp, arg0);
2766
        gen_qemu_st32_ppc32(temp, arg1, flags);
P
pbrook 已提交
2767
        tcg_temp_free_i32(temp);
A
aurel32 已提交
2768
    } else
2769
        gen_qemu_st32_ppc32(arg0, arg1, flags);
A
aurel32 已提交
2770 2771
}

2772 2773 2774 2775 2776 2777 2778 2779 2780 2781
static always_inline void gen_qemu_st64(TCGv_i64 arg0, TCGv arg1, int flags)
{
    if (unlikely(flags & 1)) {
        TCGv_i64 temp = tcg_temp_new_i64();
        tcg_gen_bswap_i64(temp, arg0);
        gen_qemu_st64_ppc32(temp, arg1, flags);
        tcg_temp_free_i64(temp);
    } else
        gen_qemu_st64_ppc32(arg0, arg1, flags);
}
A
aurel32 已提交
2782 2783
#endif

2784 2785
#define GEN_LD(name, ldop, opc, type)                                         \
GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type)                          \
B
bellard 已提交
2786
{                                                                             \
2787
    TCGv EA = tcg_temp_new();                                                 \
A
aurel32 已提交
2788
    gen_set_access_type(ACCESS_INT);                                          \
A
aurel32 已提交
2789
    gen_addr_imm_index(EA, ctx, 0);                                           \
2790
    gen_qemu_##ldop(cpu_gpr[rD(ctx->opcode)], EA, ctx->mem_idx);              \
A
aurel32 已提交
2791
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2792 2793
}

2794 2795
#define GEN_LDU(name, ldop, opc, type)                                        \
GEN_HANDLER(name##u, opc, 0xFF, 0xFF, 0x00000000, type)                       \
B
bellard 已提交
2796
{                                                                             \
A
aurel32 已提交
2797
    TCGv EA;                                                                  \
2798 2799
    if (unlikely(rA(ctx->opcode) == 0 ||                                      \
                 rA(ctx->opcode) == rD(ctx->opcode))) {                       \
2800
        GEN_EXCP_INVAL(ctx);                                                  \
2801
        return;                                                               \
2802
    }                                                                         \
2803
    EA = tcg_temp_new();                                                      \
A
aurel32 已提交
2804
    gen_set_access_type(ACCESS_INT);                                          \
J
j_mayer 已提交
2805
    if (type == PPC_64B)                                                      \
A
aurel32 已提交
2806
        gen_addr_imm_index(EA, ctx, 0x03);                                    \
J
j_mayer 已提交
2807
    else                                                                      \
A
aurel32 已提交
2808
        gen_addr_imm_index(EA, ctx, 0);                                       \
2809
    gen_qemu_##ldop(cpu_gpr[rD(ctx->opcode)], EA, ctx->mem_idx);              \
A
aurel32 已提交
2810 2811
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);                             \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2812 2813
}

2814 2815
#define GEN_LDUX(name, ldop, opc2, opc3, type)                                \
GEN_HANDLER(name##ux, 0x1F, opc2, opc3, 0x00000001, type)                     \
B
bellard 已提交
2816
{                                                                             \
A
aurel32 已提交
2817
    TCGv EA;                                                                  \
2818 2819
    if (unlikely(rA(ctx->opcode) == 0 ||                                      \
                 rA(ctx->opcode) == rD(ctx->opcode))) {                       \
2820
        GEN_EXCP_INVAL(ctx);                                                  \
2821
        return;                                                               \
2822
    }                                                                         \
2823
    EA = tcg_temp_new();                                                      \
A
aurel32 已提交
2824
    gen_set_access_type(ACCESS_INT);                                          \
A
aurel32 已提交
2825
    gen_addr_reg_index(EA, ctx);                                              \
2826
    gen_qemu_##ldop(cpu_gpr[rD(ctx->opcode)], EA, ctx->mem_idx);              \
A
aurel32 已提交
2827 2828
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);                             \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2829 2830
}

2831 2832
#define GEN_LDX(name, ldop, opc2, opc3, type)                                 \
GEN_HANDLER(name##x, 0x1F, opc2, opc3, 0x00000001, type)                      \
B
bellard 已提交
2833
{                                                                             \
2834
    TCGv EA = tcg_temp_new();                                                 \
A
aurel32 已提交
2835
    gen_set_access_type(ACCESS_INT);                                          \
A
aurel32 已提交
2836
    gen_addr_reg_index(EA, ctx);                                              \
2837
    gen_qemu_##ldop(cpu_gpr[rD(ctx->opcode)], EA, ctx->mem_idx);              \
A
aurel32 已提交
2838
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2839 2840
}

2841 2842 2843 2844 2845
#define GEN_LDS(name, ldop, op, type)                                         \
GEN_LD(name, ldop, op | 0x20, type);                                          \
GEN_LDU(name, ldop, op | 0x21, type);                                         \
GEN_LDUX(name, ldop, 0x17, op | 0x01, type);                                  \
GEN_LDX(name, ldop, 0x17, op | 0x00, type)
B
bellard 已提交
2846 2847

/* lbz lbzu lbzux lbzx */
2848
GEN_LDS(lbz, ld8u, 0x02, PPC_INTEGER);
B
bellard 已提交
2849
/* lha lhau lhaux lhax */
2850
GEN_LDS(lha, ld16s, 0x0A, PPC_INTEGER);
B
bellard 已提交
2851
/* lhz lhzu lhzux lhzx */
2852
GEN_LDS(lhz, ld16u, 0x08, PPC_INTEGER);
B
bellard 已提交
2853
/* lwz lwzu lwzux lwzx */
2854
GEN_LDS(lwz, ld32u, 0x00, PPC_INTEGER);
2855 2856
#if defined(TARGET_PPC64)
/* lwaux */
2857
GEN_LDUX(lwa, ld32s, 0x15, 0x0B, PPC_64B);
2858
/* lwax */
2859
GEN_LDX(lwa, ld32s, 0x15, 0x0A, PPC_64B);
2860
/* ldux */
2861
GEN_LDUX(ld, ld64, 0x15, 0x01, PPC_64B);
2862
/* ldx */
2863
GEN_LDX(ld, ld64, 0x15, 0x00, PPC_64B);
2864 2865
GEN_HANDLER(ld, 0x3A, 0xFF, 0xFF, 0x00000000, PPC_64B)
{
A
aurel32 已提交
2866
    TCGv EA;
2867 2868 2869
    if (Rc(ctx->opcode)) {
        if (unlikely(rA(ctx->opcode) == 0 ||
                     rA(ctx->opcode) == rD(ctx->opcode))) {
2870
            GEN_EXCP_INVAL(ctx);
2871 2872 2873
            return;
        }
    }
P
pbrook 已提交
2874
    EA = tcg_temp_new();
A
aurel32 已提交
2875
    gen_set_access_type(ACCESS_INT);
A
aurel32 已提交
2876
    gen_addr_imm_index(EA, ctx, 0x03);
2877 2878
    if (ctx->opcode & 0x02) {
        /* lwa (lwau is undefined) */
A
aurel32 已提交
2879
        gen_qemu_ld32s(cpu_gpr[rD(ctx->opcode)], EA, ctx->mem_idx);
2880 2881
    } else {
        /* ld - ldu */
A
aurel32 已提交
2882
        gen_qemu_ld64(cpu_gpr[rD(ctx->opcode)], EA, ctx->mem_idx);
2883 2884
    }
    if (Rc(ctx->opcode))
A
aurel32 已提交
2885 2886
        tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);
    tcg_temp_free(EA);
2887
}
2888 2889 2890 2891 2892 2893 2894
/* lq */
GEN_HANDLER(lq, 0x38, 0xFF, 0xFF, 0x00000000, PPC_64BX)
{
#if defined(CONFIG_USER_ONLY)
    GEN_EXCP_PRIVOPC(ctx);
#else
    int ra, rd;
A
aurel32 已提交
2895
    TCGv EA;
2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912

    /* Restore CPU state */
    if (unlikely(ctx->supervisor == 0)) {
        GEN_EXCP_PRIVOPC(ctx);
        return;
    }
    ra = rA(ctx->opcode);
    rd = rD(ctx->opcode);
    if (unlikely((rd & 1) || rd == ra)) {
        GEN_EXCP_INVAL(ctx);
        return;
    }
    if (unlikely(ctx->mem_idx & 1)) {
        /* Little-endian mode is not handled */
        GEN_EXCP(ctx, POWERPC_EXCP_ALIGN, POWERPC_EXCP_ALIGN_LE);
        return;
    }
P
pbrook 已提交
2913
    EA = tcg_temp_new();
A
aurel32 已提交
2914
    gen_set_access_type(ACCESS_INT);
A
aurel32 已提交
2915 2916 2917 2918 2919
    gen_addr_imm_index(EA, ctx, 0x0F);
    gen_qemu_ld64(cpu_gpr[rd], EA, ctx->mem_idx);
    tcg_gen_addi_tl(EA, EA, 8);
    gen_qemu_ld64(cpu_gpr[rd+1], EA, ctx->mem_idx);
    tcg_temp_free(EA);
2920 2921
#endif
}
2922
#endif
B
bellard 已提交
2923 2924

/***                              Integer store                            ***/
2925 2926
#define GEN_ST(name, stop, opc, type)                                         \
GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type)                          \
B
bellard 已提交
2927
{                                                                             \
2928
    TCGv EA = tcg_temp_new();                                                 \
A
aurel32 已提交
2929
    gen_set_access_type(ACCESS_INT);                                          \
A
aurel32 已提交
2930
    gen_addr_imm_index(EA, ctx, 0);                                           \
2931
    gen_qemu_##stop(cpu_gpr[rS(ctx->opcode)], EA, ctx->mem_idx);              \
A
aurel32 已提交
2932
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2933 2934
}

2935 2936
#define GEN_STU(name, stop, opc, type)                                        \
GEN_HANDLER(stop##u, opc, 0xFF, 0xFF, 0x00000000, type)                       \
B
bellard 已提交
2937
{                                                                             \
A
aurel32 已提交
2938
    TCGv EA;                                                                  \
2939
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
2940
        GEN_EXCP_INVAL(ctx);                                                  \
2941
        return;                                                               \
2942
    }                                                                         \
2943
    EA = tcg_temp_new();                                                      \
A
aurel32 已提交
2944
    gen_set_access_type(ACCESS_INT);                                          \
J
j_mayer 已提交
2945
    if (type == PPC_64B)                                                      \
A
aurel32 已提交
2946
        gen_addr_imm_index(EA, ctx, 0x03);                                    \
J
j_mayer 已提交
2947
    else                                                                      \
A
aurel32 已提交
2948
        gen_addr_imm_index(EA, ctx, 0);                                       \
2949
    gen_qemu_##stop(cpu_gpr[rS(ctx->opcode)], EA, ctx->mem_idx);              \
A
aurel32 已提交
2950 2951
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);                             \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2952 2953
}

2954 2955
#define GEN_STUX(name, stop, opc2, opc3, type)                                \
GEN_HANDLER(name##ux, 0x1F, opc2, opc3, 0x00000001, type)                     \
B
bellard 已提交
2956
{                                                                             \
A
aurel32 已提交
2957
    TCGv EA;                                                                  \
2958
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
2959
        GEN_EXCP_INVAL(ctx);                                                  \
2960
        return;                                                               \
2961
    }                                                                         \
2962
    EA = tcg_temp_new();                                                      \
A
aurel32 已提交
2963
    gen_set_access_type(ACCESS_INT);                                          \
A
aurel32 已提交
2964
    gen_addr_reg_index(EA, ctx);                                              \
2965
    gen_qemu_##stop(cpu_gpr[rS(ctx->opcode)], EA, ctx->mem_idx);              \
A
aurel32 已提交
2966 2967
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);                             \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2968 2969
}

2970 2971
#define GEN_STX(name, stop, opc2, opc3, type)                                 \
GEN_HANDLER(name##x, 0x1F, opc2, opc3, 0x00000001, type)                      \
B
bellard 已提交
2972
{                                                                             \
2973
    TCGv EA = tcg_temp_new();                                                 \
A
aurel32 已提交
2974
    gen_set_access_type(ACCESS_INT);                                          \
A
aurel32 已提交
2975
    gen_addr_reg_index(EA, ctx);                                              \
2976
    gen_qemu_##stop(cpu_gpr[rS(ctx->opcode)], EA, ctx->mem_idx);              \
A
aurel32 已提交
2977
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2978 2979
}

2980 2981 2982 2983 2984
#define GEN_STS(name, stop, op, type)                                         \
GEN_ST(name, stop, op | 0x20, type);                                          \
GEN_STU(name, stop, op | 0x21, type);                                         \
GEN_STUX(name, stop, 0x17, op | 0x01, type);                                  \
GEN_STX(name, stop, 0x17, op | 0x00, type)
B
bellard 已提交
2985 2986

/* stb stbu stbux stbx */
2987
GEN_STS(stb, st8, 0x06, PPC_INTEGER);
B
bellard 已提交
2988
/* sth sthu sthux sthx */
2989
GEN_STS(sth, st16, 0x0C, PPC_INTEGER);
B
bellard 已提交
2990
/* stw stwu stwux stwx */
2991
GEN_STS(stw, st32, 0x04, PPC_INTEGER);
2992
#if defined(TARGET_PPC64)
2993 2994
GEN_STUX(std, st64, 0x15, 0x05, PPC_64B);
GEN_STX(std, st64, 0x15, 0x04, PPC_64B);
2995
GEN_HANDLER(std, 0x3E, 0xFF, 0xFF, 0x00000000, PPC_64B)
2996
{
2997
    int rs;
A
aurel32 已提交
2998
    TCGv EA;
2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010

    rs = rS(ctx->opcode);
    if ((ctx->opcode & 0x3) == 0x2) {
#if defined(CONFIG_USER_ONLY)
        GEN_EXCP_PRIVOPC(ctx);
#else
        /* stq */
        if (unlikely(ctx->supervisor == 0)) {
            GEN_EXCP_PRIVOPC(ctx);
            return;
        }
        if (unlikely(rs & 1)) {
3011
            GEN_EXCP_INVAL(ctx);
3012 3013
            return;
        }
3014 3015 3016 3017 3018
        if (unlikely(ctx->mem_idx & 1)) {
            /* Little-endian mode is not handled */
            GEN_EXCP(ctx, POWERPC_EXCP_ALIGN, POWERPC_EXCP_ALIGN_LE);
            return;
        }
P
pbrook 已提交
3019
        EA = tcg_temp_new();
A
aurel32 已提交
3020
        gen_set_access_type(ACCESS_INT);
A
aurel32 已提交
3021 3022 3023 3024 3025
        gen_addr_imm_index(EA, ctx, 0x03);
        gen_qemu_st64(cpu_gpr[rs], EA, ctx->mem_idx);
        tcg_gen_addi_tl(EA, EA, 8);
        gen_qemu_st64(cpu_gpr[rs+1], EA, ctx->mem_idx);
        tcg_temp_free(EA);
3026 3027 3028 3029 3030 3031 3032 3033 3034
#endif
    } else {
        /* std / stdu */
        if (Rc(ctx->opcode)) {
            if (unlikely(rA(ctx->opcode) == 0)) {
                GEN_EXCP_INVAL(ctx);
                return;
            }
        }
P
pbrook 已提交
3035
        EA = tcg_temp_new();
A
aurel32 已提交
3036
        gen_set_access_type(ACCESS_INT);
A
aurel32 已提交
3037 3038
        gen_addr_imm_index(EA, ctx, 0x03);
        gen_qemu_st64(cpu_gpr[rs], EA, ctx->mem_idx);
3039
        if (Rc(ctx->opcode))
A
aurel32 已提交
3040 3041
            tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);
        tcg_temp_free(EA);
3042 3043 3044
    }
}
#endif
B
bellard 已提交
3045 3046
/***                Integer load and store with byte reverse               ***/
/* lhbrx */
A
aurel32 已提交
3047 3048
void always_inline gen_qemu_ld16ur(TCGv t0, TCGv t1, int flags)
{
P
pbrook 已提交
3049 3050 3051
    TCGv_i32 temp = tcg_temp_new_i32();
    gen_qemu_ld16u(t0, t1, flags);
    tcg_gen_trunc_tl_i32(temp, t0);
A
aurel32 已提交
3052 3053
    tcg_gen_bswap16_i32(temp, temp);
    tcg_gen_extu_i32_tl(t0, temp);
P
pbrook 已提交
3054
    tcg_temp_free_i32(temp);
A
aurel32 已提交
3055
}
3056
GEN_LDX(lhbr, ld16ur, 0x16, 0x18, PPC_INTEGER);
A
aurel32 已提交
3057

B
bellard 已提交
3058
/* lwbrx */
A
aurel32 已提交
3059 3060
void always_inline gen_qemu_ld32ur(TCGv t0, TCGv t1, int flags)
{
P
pbrook 已提交
3061 3062 3063
    TCGv_i32 temp = tcg_temp_new_i32();
    gen_qemu_ld32u(t0, t1, flags);
    tcg_gen_trunc_tl_i32(temp, t0);
A
aurel32 已提交
3064 3065
    tcg_gen_bswap_i32(temp, temp);
    tcg_gen_extu_i32_tl(t0, temp);
P
pbrook 已提交
3066
    tcg_temp_free_i32(temp);
A
aurel32 已提交
3067
}
3068
GEN_LDX(lwbr, ld32ur, 0x16, 0x10, PPC_INTEGER);
A
aurel32 已提交
3069

B
bellard 已提交
3070
/* sthbrx */
A
aurel32 已提交
3071 3072
void always_inline gen_qemu_st16r(TCGv t0, TCGv t1, int flags)
{
P
pbrook 已提交
3073 3074
    TCGv_i32 temp = tcg_temp_new_i32();
    TCGv t2 = tcg_temp_new();
A
aurel32 已提交
3075 3076 3077
    tcg_gen_trunc_tl_i32(temp, t0);
    tcg_gen_ext16u_i32(temp, temp);
    tcg_gen_bswap16_i32(temp, temp);
P
pbrook 已提交
3078 3079 3080 3081
    tcg_gen_extu_i32_tl(t2, temp);
    tcg_temp_free_i32(temp);
    gen_qemu_st16(t2, t1, flags);
    tcg_temp_free(t2);
A
aurel32 已提交
3082
}
3083
GEN_STX(sthbr, st16r, 0x16, 0x1C, PPC_INTEGER);
A
aurel32 已提交
3084

B
bellard 已提交
3085
/* stwbrx */
A
aurel32 已提交
3086 3087
void always_inline gen_qemu_st32r(TCGv t0, TCGv t1, int flags)
{
P
pbrook 已提交
3088 3089
    TCGv_i32 temp = tcg_temp_new_i32();
    TCGv t2 = tcg_temp_new();
A
aurel32 已提交
3090 3091
    tcg_gen_trunc_tl_i32(temp, t0);
    tcg_gen_bswap_i32(temp, temp);
P
pbrook 已提交
3092 3093
    tcg_gen_extu_i32_tl(t2, temp);
    tcg_temp_free_i32(temp);
3094
    gen_qemu_st32(t2, t1, flags);
P
pbrook 已提交
3095
    tcg_temp_free(t2);
A
aurel32 已提交
3096
}
3097
GEN_STX(stwbr, st32r, 0x16, 0x14, PPC_INTEGER);
B
bellard 已提交
3098 3099 3100 3101 3102

/***                    Integer load and store multiple                    ***/
/* lmw */
GEN_HANDLER(lmw, 0x2E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
3103 3104
    TCGv t0 = tcg_temp_new();
    TCGv_i32 t1 = tcg_const_i32(rD(ctx->opcode));
3105
    /* NIP cannot be restored if the memory exception comes from an helper */
3106
    gen_update_nip(ctx, ctx->nip - 4);
3107 3108 3109 3110
    gen_addr_imm_index(t0, ctx, 0);
    gen_helper_lmw(t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free_i32(t1);
B
bellard 已提交
3111 3112 3113 3114 3115
}

/* stmw */
GEN_HANDLER(stmw, 0x2F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
3116 3117
    TCGv t0 = tcg_temp_new();
    TCGv_i32 t1 = tcg_const_i32(rS(ctx->opcode));
3118
    /* NIP cannot be restored if the memory exception comes from an helper */
3119
    gen_update_nip(ctx, ctx->nip - 4);
3120 3121 3122 3123
    gen_addr_imm_index(t0, ctx, 0);
    gen_helper_stmw(t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free_i32(t1);
B
bellard 已提交
3124 3125 3126 3127
}

/***                    Integer load and store strings                     ***/
/* lswi */
3128
/* PowerPC32 specification says we must generate an exception if
3129 3130 3131 3132
 * rA is in the range of registers to be loaded.
 * In an other hand, IBM says this is valid, but rA won't be loaded.
 * For now, I'll follow the spec...
 */
3133
GEN_HANDLER(lswi, 0x1F, 0x15, 0x12, 0x00000001, PPC_STRING)
B
bellard 已提交
3134
{
3135 3136
    TCGv t0;
    TCGv_i32 t1, t2;
B
bellard 已提交
3137 3138
    int nb = NB(ctx->opcode);
    int start = rD(ctx->opcode);
3139
    int ra = rA(ctx->opcode);
B
bellard 已提交
3140 3141 3142 3143 3144
    int nr;

    if (nb == 0)
        nb = 32;
    nr = nb / 4;
3145 3146 3147
    if (unlikely(((start + nr) > 32  &&
                  start <= ra && (start + nr - 32) > ra) ||
                 ((start + nr) <= 32 && start <= ra && (start + nr) > ra))) {
3148 3149
        GEN_EXCP(ctx, POWERPC_EXCP_PROGRAM,
                 POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_LSWX);
3150
        return;
B
bellard 已提交
3151
    }
3152
    /* NIP cannot be restored if the memory exception comes from an helper */
3153
    gen_update_nip(ctx, ctx->nip - 4);
3154 3155 3156 3157 3158 3159 3160 3161
    t0 = tcg_temp_new();
    gen_addr_register(t0, ctx);
    t1 = tcg_const_i32(nb);
    t2 = tcg_const_i32(start);
    gen_helper_lsw(t0, t1, t2);
    tcg_temp_free(t0);
    tcg_temp_free_i32(t1);
    tcg_temp_free_i32(t2);
B
bellard 已提交
3162 3163 3164
}

/* lswx */
3165
GEN_HANDLER(lswx, 0x1F, 0x15, 0x10, 0x00000001, PPC_STRING)
B
bellard 已提交
3166
{
3167 3168 3169 3170
    TCGv t0 = tcg_temp_new();
    TCGv_i32 t1 = tcg_const_i32(rD(ctx->opcode));
    TCGv_i32 t2 = tcg_const_i32(rA(ctx->opcode));
    TCGv_i32 t3 = tcg_const_i32(rB(ctx->opcode));
3171
    /* NIP cannot be restored if the memory exception comes from an helper */
3172
    gen_update_nip(ctx, ctx->nip - 4);
3173 3174 3175 3176 3177 3178
    gen_addr_reg_index(t0, ctx);
    gen_helper_lswx(t0, t1, t2, t3);
    tcg_temp_free(t0);
    tcg_temp_free_i32(t1);
    tcg_temp_free_i32(t2);
    tcg_temp_free_i32(t3);
B
bellard 已提交
3179 3180 3181
}

/* stswi */
3182
GEN_HANDLER(stswi, 0x1F, 0x15, 0x16, 0x00000001, PPC_STRING)
B
bellard 已提交
3183
{
B
bellard 已提交
3184
    int nb = NB(ctx->opcode);
3185 3186 3187
    TCGv t0 = tcg_temp_new();
    TCGv_i32 t1;
    TCGv_i32 t2 = tcg_const_i32(rS(ctx->opcode));
3188
    /* NIP cannot be restored if the memory exception comes from an helper */
3189
    gen_update_nip(ctx, ctx->nip - 4);
3190
    gen_addr_register(t0, ctx);
B
bellard 已提交
3191 3192
    if (nb == 0)
        nb = 32;
3193 3194 3195 3196 3197
    t1 = tcg_const_i32(nb);
    gen_helper_stsw(t0, t1, t2);
    tcg_temp_free(t0);
    tcg_temp_free_i32(t1);
    tcg_temp_free_i32(t2);
B
bellard 已提交
3198 3199 3200
}

/* stswx */
3201
GEN_HANDLER(stswx, 0x1F, 0x15, 0x14, 0x00000001, PPC_STRING)
B
bellard 已提交
3202
{
3203 3204 3205
    TCGv t0 = tcg_temp_new();
    TCGv_i32 t1 = tcg_temp_new_i32();
    TCGv_i32 t2 = tcg_const_i32(rS(ctx->opcode));
3206
    /* NIP cannot be restored if the memory exception comes from an helper */
3207
    gen_update_nip(ctx, ctx->nip - 4);
3208 3209 3210 3211 3212 3213 3214
    gen_addr_reg_index(t0, ctx);
    tcg_gen_trunc_tl_i32(t1, cpu_xer);
    tcg_gen_andi_i32(t1, t1, 0x7F);
    gen_helper_stsw(t0, t1, t2);
    tcg_temp_free(t0);
    tcg_temp_free_i32(t1);
    tcg_temp_free_i32(t2);
B
bellard 已提交
3215 3216 3217 3218
}

/***                        Memory synchronisation                         ***/
/* eieio */
3219
GEN_HANDLER(eieio, 0x1F, 0x16, 0x1A, 0x03FFF801, PPC_MEM_EIEIO)
B
bellard 已提交
3220 3221 3222 3223
{
}

/* isync */
3224
GEN_HANDLER(isync, 0x13, 0x16, 0x04, 0x03FFF801, PPC_MEM)
B
bellard 已提交
3225
{
3226
    GEN_STOP(ctx);
B
bellard 已提交
3227 3228
}

3229
/* lwarx */
3230
GEN_HANDLER(lwarx, 0x1F, 0x14, 0x00, 0x00000001, PPC_RES)
B
bellard 已提交
3231
{
3232
    TCGv t0 = tcg_temp_local_new();
A
aurel32 已提交
3233
    gen_set_access_type(ACCESS_RES);
3234 3235 3236 3237 3238 3239 3240 3241 3242
    gen_addr_reg_index(t0, ctx);
    gen_check_align(ctx, t0, 0x03);
#if defined(TARGET_PPC64)
    if (!ctx->sf_mode)
        tcg_gen_ext32u_tl(t0, t0);
#endif
    gen_qemu_ld32u(cpu_gpr[rD(ctx->opcode)], t0, ctx->mem_idx);
    tcg_gen_mov_tl(cpu_reserve, t0);
    tcg_temp_free(t0);
B
bellard 已提交
3243 3244 3245
}

/* stwcx. */
3246
GEN_HANDLER2(stwcx_, "stwcx.", 0x1F, 0x16, 0x04, 0x00000000, PPC_RES)
B
bellard 已提交
3247
{
3248 3249
    int l1 = gen_new_label();
    TCGv t0 = tcg_temp_local_new();
A
aurel32 已提交
3250
    gen_set_access_type(ACCESS_RES);
3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265
    gen_addr_reg_index(t0, ctx);
    gen_check_align(ctx, t0, 0x03);
#if defined(TARGET_PPC64)
    if (!ctx->sf_mode)
        tcg_gen_ext32u_tl(t0, t0);
#endif
    tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_xer);
    tcg_gen_shri_i32(cpu_crf[0], cpu_crf[0], XER_SO);
    tcg_gen_andi_i32(cpu_crf[0], cpu_crf[0], 1);
    tcg_gen_brcond_tl(TCG_COND_NE, t0, cpu_reserve, l1);
    tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 1 << CRF_EQ);
    gen_qemu_st32(cpu_gpr[rS(ctx->opcode)], t0, ctx->mem_idx);
    gen_set_label(l1);
    tcg_gen_movi_tl(cpu_reserve, -1);
    tcg_temp_free(t0);
B
bellard 已提交
3266 3267
}

J
j_mayer 已提交
3268 3269
#if defined(TARGET_PPC64)
/* ldarx */
3270
GEN_HANDLER(ldarx, 0x1F, 0x14, 0x02, 0x00000001, PPC_64B)
J
j_mayer 已提交
3271
{
3272
    TCGv t0 = tcg_temp_local_new();
A
aurel32 已提交
3273
    gen_set_access_type(ACCESS_RES);
3274 3275 3276 3277 3278 3279 3280
    gen_addr_reg_index(t0, ctx);
    gen_check_align(ctx, t0, 0x07);
    if (!ctx->sf_mode)
        tcg_gen_ext32u_tl(t0, t0);
    gen_qemu_ld64(cpu_gpr[rD(ctx->opcode)], t0, ctx->mem_idx);
    tcg_gen_mov_tl(cpu_reserve, t0);
    tcg_temp_free(t0);
J
j_mayer 已提交
3281 3282 3283
}

/* stdcx. */
3284
GEN_HANDLER2(stdcx_, "stdcx.", 0x1F, 0x16, 0x06, 0x00000000, PPC_64B)
J
j_mayer 已提交
3285
{
3286 3287
    int l1 = gen_new_label();
    TCGv t0 = tcg_temp_local_new();
A
aurel32 已提交
3288
    gen_set_access_type(ACCESS_RES);
3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301
    gen_addr_reg_index(t0, ctx);
    gen_check_align(ctx, t0, 0x07);
    if (!ctx->sf_mode)
        tcg_gen_ext32u_tl(t0, t0);
    tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_xer);
    tcg_gen_shri_i32(cpu_crf[0], cpu_crf[0], XER_SO);
    tcg_gen_andi_i32(cpu_crf[0], cpu_crf[0], 1);
    tcg_gen_brcond_tl(TCG_COND_NE, t0, cpu_reserve, l1);
    tcg_gen_ori_i32(cpu_crf[0], cpu_crf[0], 1 << CRF_EQ);
    gen_qemu_st64(cpu_gpr[rS(ctx->opcode)], t0, ctx->mem_idx);
    gen_set_label(l1);
    tcg_gen_movi_tl(cpu_reserve, -1);
    tcg_temp_free(t0);
J
j_mayer 已提交
3302 3303 3304
}
#endif /* defined(TARGET_PPC64) */

B
bellard 已提交
3305
/* sync */
3306
GEN_HANDLER(sync, 0x1F, 0x16, 0x12, 0x039FF801, PPC_MEM_SYNC)
B
bellard 已提交
3307 3308 3309
{
}

3310 3311 3312
/* wait */
GEN_HANDLER(wait, 0x1F, 0x1E, 0x01, 0x03FFF801, PPC_WAIT)
{
3313 3314 3315
    TCGv_i32 t0 = tcg_temp_new_i32();
    tcg_gen_st_i32(t0, cpu_env, offsetof(CPUState, halted));
    tcg_temp_free_i32(t0);
3316
    /* Stop translation, as the CPU is supposed to sleep from now */
3317
    GEN_EXCP(ctx, EXCP_HLT, 1);
3318 3319
}

B
bellard 已提交
3320
/***                         Floating-point load                           ***/
3321 3322
#define GEN_LDF(name, ldop, opc, type)                                        \
GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type)                          \
B
bellard 已提交
3323
{                                                                             \
3324
    TCGv EA;                                                                  \
3325
    if (unlikely(!ctx->fpu_enabled)) {                                        \
3326
        GEN_EXCP_NO_FP(ctx);                                                  \
3327 3328
        return;                                                               \
    }                                                                         \
A
aurel32 已提交
3329
    gen_set_access_type(ACCESS_FLOAT);                                        \
3330 3331 3332 3333
    EA = tcg_temp_new();                                                      \
    gen_addr_imm_index(EA, ctx, 0);                                           \
    gen_qemu_##ldop(cpu_fpr[rD(ctx->opcode)], EA, ctx->mem_idx);              \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
3334 3335
}

3336 3337
#define GEN_LDUF(name, ldop, opc, type)                                       \
GEN_HANDLER(name##u, opc, 0xFF, 0xFF, 0x00000000, type)                       \
B
bellard 已提交
3338
{                                                                             \
3339
    TCGv EA;                                                                  \
3340
    if (unlikely(!ctx->fpu_enabled)) {                                        \
3341
        GEN_EXCP_NO_FP(ctx);                                                  \
3342 3343
        return;                                                               \
    }                                                                         \
3344
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
3345
        GEN_EXCP_INVAL(ctx);                                                  \
3346
        return;                                                               \
3347
    }                                                                         \
A
aurel32 已提交
3348
    gen_set_access_type(ACCESS_FLOAT);                                        \
3349 3350 3351 3352 3353
    EA = tcg_temp_new();                                                      \
    gen_addr_imm_index(EA, ctx, 0);                                           \
    gen_qemu_##ldop(cpu_fpr[rD(ctx->opcode)], EA, ctx->mem_idx);              \
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);                             \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
3354 3355
}

3356 3357
#define GEN_LDUXF(name, ldop, opc, type)                                      \
GEN_HANDLER(name##ux, 0x1F, 0x17, opc, 0x00000001, type)                      \
B
bellard 已提交
3358
{                                                                             \
3359
    TCGv EA;                                                                  \
3360
    if (unlikely(!ctx->fpu_enabled)) {                                        \
3361
        GEN_EXCP_NO_FP(ctx);                                                  \
3362 3363
        return;                                                               \
    }                                                                         \
3364
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
3365
        GEN_EXCP_INVAL(ctx);                                                  \
3366
        return;                                                               \
3367
    }                                                                         \
A
aurel32 已提交
3368
    gen_set_access_type(ACCESS_FLOAT);                                        \
3369 3370 3371 3372 3373
    EA = tcg_temp_new();                                                      \
    gen_addr_reg_index(EA, ctx);                                              \
    gen_qemu_##ldop(cpu_fpr[rD(ctx->opcode)], EA, ctx->mem_idx);              \
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);                             \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
3374 3375
}

3376 3377
#define GEN_LDXF(name, ldop, opc2, opc3, type)                                \
GEN_HANDLER(name##x, 0x1F, opc2, opc3, 0x00000001, type)                      \
B
bellard 已提交
3378
{                                                                             \
3379
    TCGv EA;                                                                  \
3380
    if (unlikely(!ctx->fpu_enabled)) {                                        \
3381
        GEN_EXCP_NO_FP(ctx);                                                  \
3382 3383
        return;                                                               \
    }                                                                         \
A
aurel32 已提交
3384
    gen_set_access_type(ACCESS_FLOAT);                                        \
3385 3386 3387 3388
    EA = tcg_temp_new();                                                      \
    gen_addr_reg_index(EA, ctx);                                              \
    gen_qemu_##ldop(cpu_fpr[rD(ctx->opcode)], EA, ctx->mem_idx);              \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
3389 3390
}

3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406
#define GEN_LDFS(name, ldop, op, type)                                        \
GEN_LDF(name, ldop, op | 0x20, type);                                         \
GEN_LDUF(name, ldop, op | 0x21, type);                                        \
GEN_LDUXF(name, ldop, op | 0x01, type);                                       \
GEN_LDXF(name, ldop, 0x17, op | 0x00, type)

static always_inline void gen_qemu_ld32fs(TCGv_i64 arg1, TCGv arg2, int flags)
{
    TCGv t0 = tcg_temp_new();
    TCGv_i32 t1 = tcg_temp_new_i32();
    gen_qemu_ld32u(t0, arg2, flags);
    tcg_gen_trunc_tl_i32(t1, t0);
    tcg_temp_free(t0);
    gen_helper_float32_to_float64(arg1, t1);
    tcg_temp_free_i32(t1);
}
B
bellard 已提交
3407

3408 3409 3410 3411
 /* lfd lfdu lfdux lfdx */
GEN_LDFS(lfd, ld64, 0x12, PPC_FLOAT);
 /* lfs lfsu lfsux lfsx */
GEN_LDFS(lfs, ld32fs, 0x10, PPC_FLOAT);
B
bellard 已提交
3412 3413

/***                         Floating-point store                          ***/
3414 3415
#define GEN_STF(name, stop, opc, type)                                        \
GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type)                          \
B
bellard 已提交
3416
{                                                                             \
3417
    TCGv EA;                                                                  \
3418
    if (unlikely(!ctx->fpu_enabled)) {                                        \
3419
        GEN_EXCP_NO_FP(ctx);                                                  \
3420 3421
        return;                                                               \
    }                                                                         \
A
aurel32 已提交
3422
    gen_set_access_type(ACCESS_FLOAT);                                        \
3423 3424 3425 3426
    EA = tcg_temp_new();                                                      \
    gen_addr_imm_index(EA, ctx, 0);                                           \
    gen_qemu_##stop(cpu_fpr[rS(ctx->opcode)], EA, ctx->mem_idx);              \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
3427 3428
}

3429 3430
#define GEN_STUF(name, stop, opc, type)                                       \
GEN_HANDLER(name##u, opc, 0xFF, 0xFF, 0x00000000, type)                       \
B
bellard 已提交
3431
{                                                                             \
3432
    TCGv EA;                                                                  \
3433
    if (unlikely(!ctx->fpu_enabled)) {                                        \
3434
        GEN_EXCP_NO_FP(ctx);                                                  \
3435 3436
        return;                                                               \
    }                                                                         \
3437
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
3438
        GEN_EXCP_INVAL(ctx);                                                  \
3439
        return;                                                               \
3440
    }                                                                         \
A
aurel32 已提交
3441
    gen_set_access_type(ACCESS_FLOAT);                                        \
3442 3443 3444 3445 3446
    EA = tcg_temp_new();                                                      \
    gen_addr_imm_index(EA, ctx, 0);                                           \
    gen_qemu_##stop(cpu_fpr[rS(ctx->opcode)], EA, ctx->mem_idx);              \
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);                             \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
3447 3448
}

3449 3450
#define GEN_STUXF(name, stop, opc, type)                                      \
GEN_HANDLER(name##ux, 0x1F, 0x17, opc, 0x00000001, type)                      \
B
bellard 已提交
3451
{                                                                             \
3452
    TCGv EA;                                                                  \
3453
    if (unlikely(!ctx->fpu_enabled)) {                                        \
3454
        GEN_EXCP_NO_FP(ctx);                                                  \
3455 3456
        return;                                                               \
    }                                                                         \
3457
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
3458
        GEN_EXCP_INVAL(ctx);                                                  \
3459
        return;                                                               \
3460
    }                                                                         \
A
aurel32 已提交
3461
    gen_set_access_type(ACCESS_FLOAT);                                        \
3462 3463 3464 3465 3466
    EA = tcg_temp_new();                                                      \
    gen_addr_reg_index(EA, ctx);                                              \
    gen_qemu_##stop(cpu_fpr[rS(ctx->opcode)], EA, ctx->mem_idx);              \
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);                             \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
3467 3468
}

3469 3470
#define GEN_STXF(name, stop, opc2, opc3, type)                                \
GEN_HANDLER(name##x, 0x1F, opc2, opc3, 0x00000001, type)                      \
B
bellard 已提交
3471
{                                                                             \
3472
    TCGv EA;                                                                  \
3473
    if (unlikely(!ctx->fpu_enabled)) {                                        \
3474
        GEN_EXCP_NO_FP(ctx);                                                  \
3475 3476
        return;                                                               \
    }                                                                         \
A
aurel32 已提交
3477
    gen_set_access_type(ACCESS_FLOAT);                                        \
3478 3479 3480 3481
    EA = tcg_temp_new();                                                      \
    gen_addr_reg_index(EA, ctx);                                              \
    gen_qemu_##stop(cpu_fpr[rS(ctx->opcode)], EA, ctx->mem_idx);              \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
3482 3483
}

3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499
#define GEN_STFS(name, stop, op, type)                                        \
GEN_STF(name, stop, op | 0x20, type);                                         \
GEN_STUF(name, stop, op | 0x21, type);                                        \
GEN_STUXF(name, stop, op | 0x01, type);                                       \
GEN_STXF(name, stop, 0x17, op | 0x00, type)

static always_inline void gen_qemu_st32fs(TCGv_i64 arg1, TCGv arg2, int flags)
{
    TCGv_i32 t0 = tcg_temp_new_i32();
    TCGv t1 = tcg_temp_new();
    gen_helper_float64_to_float32(t0, arg1);
    tcg_gen_extu_i32_tl(t1, t0);
    tcg_temp_free_i32(t0);
    gen_qemu_st32(t1, arg2, flags);
    tcg_temp_free(t1);
}
B
bellard 已提交
3500 3501

/* stfd stfdu stfdux stfdx */
3502
GEN_STFS(stfd, st64, 0x16, PPC_FLOAT);
B
bellard 已提交
3503
/* stfs stfsu stfsux stfsx */
3504
GEN_STFS(stfs, st32fs, 0x14, PPC_FLOAT);
B
bellard 已提交
3505 3506

/* Optional: */
3507 3508 3509 3510 3511 3512 3513
static always_inline void gen_qemu_st32fiw(TCGv_i64 arg1, TCGv arg2, int flags)
{
    TCGv t0 = tcg_temp_new();
    tcg_gen_trunc_i64_tl(t0, arg1),
    gen_qemu_st32(t0, arg2, flags);
    tcg_temp_free(t0);
}
B
bellard 已提交
3514
/* stfiwx */
3515
GEN_STXF(stfiw, st32fiw, 0x17, 0x1E, PPC_FLOAT_STFIWX);
B
bellard 已提交
3516 3517

/***                                Branch                                 ***/
3518 3519
static always_inline void gen_goto_tb (DisasContext *ctx, int n,
                                       target_ulong dest)
3520 3521 3522
{
    TranslationBlock *tb;
    tb = ctx->tb;
3523 3524 3525 3526
#if defined(TARGET_PPC64)
    if (!ctx->sf_mode)
        dest = (uint32_t) dest;
#endif
B
bellard 已提交
3527
    if ((tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK) &&
3528
        likely(!ctx->singlestep_enabled)) {
B
bellard 已提交
3529
        tcg_gen_goto_tb(n);
3530
        tcg_gen_movi_tl(cpu_nip, dest & ~3);
B
bellard 已提交
3531
        tcg_gen_exit_tb((long)tb + n);
3532
    } else {
3533
        tcg_gen_movi_tl(cpu_nip, dest & ~3);
3534 3535
        if (unlikely(ctx->singlestep_enabled)) {
            if ((ctx->singlestep_enabled &
A
aurel32 已提交
3536
                (CPU_BRANCH_STEP | CPU_SINGLE_STEP)) &&
3537 3538 3539 3540 3541 3542 3543 3544
                ctx->exception == POWERPC_EXCP_BRANCH) {
                target_ulong tmp = ctx->nip;
                ctx->nip = dest;
                GEN_EXCP(ctx, POWERPC_EXCP_TRACE, 0);
                ctx->nip = tmp;
            }
            if (ctx->singlestep_enabled & GDBSTUB_SINGLE_STEP) {
                gen_update_nip(ctx, dest);
3545
                gen_helper_raise_debug();
3546 3547
            }
        }
B
bellard 已提交
3548
        tcg_gen_exit_tb(0);
3549
    }
B
bellard 已提交
3550 3551
}

3552
static always_inline void gen_setlr (DisasContext *ctx, target_ulong nip)
3553 3554
{
#if defined(TARGET_PPC64)
3555 3556
    if (ctx->sf_mode == 0)
        tcg_gen_movi_tl(cpu_lr, (uint32_t)nip);
3557 3558
    else
#endif
3559
        tcg_gen_movi_tl(cpu_lr, nip);
3560 3561
}

B
bellard 已提交
3562 3563 3564
/* b ba bl bla */
GEN_HANDLER(b, 0x12, 0xFF, 0xFF, 0x00000000, PPC_FLOW)
{
3565
    target_ulong li, target;
B
bellard 已提交
3566

3567
    ctx->exception = POWERPC_EXCP_BRANCH;
B
bellard 已提交
3568
    /* sign extend LI */
3569
#if defined(TARGET_PPC64)
3570 3571 3572
    if (ctx->sf_mode)
        li = ((int64_t)LI(ctx->opcode) << 38) >> 38;
    else
3573
#endif
3574
        li = ((int32_t)LI(ctx->opcode) << 6) >> 6;
3575
    if (likely(AA(ctx->opcode) == 0))
B
bellard 已提交
3576
        target = ctx->nip + li - 4;
B
bellard 已提交
3577
    else
3578
        target = li;
3579 3580
    if (LK(ctx->opcode))
        gen_setlr(ctx, ctx->nip);
3581
    gen_goto_tb(ctx, 0, target);
B
bellard 已提交
3582 3583
}

3584 3585 3586 3587
#define BCOND_IM  0
#define BCOND_LR  1
#define BCOND_CTR 2

3588
static always_inline void gen_bcond (DisasContext *ctx, int type)
3589 3590
{
    uint32_t bo = BO(ctx->opcode);
3591 3592
    int l1 = gen_new_label();
    TCGv target;
3593

3594
    ctx->exception = POWERPC_EXCP_BRANCH;
3595
    if (type == BCOND_LR || type == BCOND_CTR) {
P
pbrook 已提交
3596
        target = tcg_temp_local_new();
3597 3598 3599 3600
        if (type == BCOND_CTR)
            tcg_gen_mov_tl(target, cpu_ctr);
        else
            tcg_gen_mov_tl(target, cpu_lr);
3601
    }
3602 3603
    if (LK(ctx->opcode))
        gen_setlr(ctx, ctx->nip);
3604 3605 3606
    l1 = gen_new_label();
    if ((bo & 0x4) == 0) {
        /* Decrement and test CTR */
P
pbrook 已提交
3607
        TCGv temp = tcg_temp_new();
3608 3609 3610 3611 3612
        if (unlikely(type == BCOND_CTR)) {
            GEN_EXCP_INVAL(ctx);
            return;
        }
        tcg_gen_subi_tl(cpu_ctr, cpu_ctr, 1);
3613
#if defined(TARGET_PPC64)
3614 3615 3616
        if (!ctx->sf_mode)
            tcg_gen_ext32u_tl(temp, cpu_ctr);
        else
3617
#endif
3618 3619 3620 3621 3622
            tcg_gen_mov_tl(temp, cpu_ctr);
        if (bo & 0x2) {
            tcg_gen_brcondi_tl(TCG_COND_NE, temp, 0, l1);
        } else {
            tcg_gen_brcondi_tl(TCG_COND_EQ, temp, 0, l1);
3623
        }
P
pbrook 已提交
3624
        tcg_temp_free(temp);
3625 3626 3627 3628 3629
    }
    if ((bo & 0x10) == 0) {
        /* Test CR */
        uint32_t bi = BI(ctx->opcode);
        uint32_t mask = 1 << (3 - (bi & 0x03));
P
pbrook 已提交
3630
        TCGv_i32 temp = tcg_temp_new_i32();
3631

3632
        if (bo & 0x8) {
3633 3634
            tcg_gen_andi_i32(temp, cpu_crf[bi >> 2], mask);
            tcg_gen_brcondi_i32(TCG_COND_EQ, temp, 0, l1);
3635
        } else {
3636 3637
            tcg_gen_andi_i32(temp, cpu_crf[bi >> 2], mask);
            tcg_gen_brcondi_i32(TCG_COND_NE, temp, 0, l1);
3638
        }
P
pbrook 已提交
3639
        tcg_temp_free_i32(temp);
3640
    }
3641
    if (type == BCOND_IM) {
3642 3643 3644 3645 3646 3647
        target_ulong li = (target_long)((int16_t)(BD(ctx->opcode)));
        if (likely(AA(ctx->opcode) == 0)) {
            gen_goto_tb(ctx, 0, ctx->nip + li - 4);
        } else {
            gen_goto_tb(ctx, 0, li);
        }
B
bellard 已提交
3648
        gen_set_label(l1);
3649
        gen_goto_tb(ctx, 1, ctx->nip);
3650
    } else {
3651
#if defined(TARGET_PPC64)
3652 3653 3654 3655 3656 3657 3658 3659 3660 3661
        if (!(ctx->sf_mode))
            tcg_gen_andi_tl(cpu_nip, target, (uint32_t)~3);
        else
#endif
            tcg_gen_andi_tl(cpu_nip, target, ~3);
        tcg_gen_exit_tb(0);
        gen_set_label(l1);
#if defined(TARGET_PPC64)
        if (!(ctx->sf_mode))
            tcg_gen_movi_tl(cpu_nip, (uint32_t)ctx->nip);
3662 3663
        else
#endif
3664
            tcg_gen_movi_tl(cpu_nip, ctx->nip);
B
bellard 已提交
3665
        tcg_gen_exit_tb(0);
J
j_mayer 已提交
3666
    }
3667 3668 3669
}

GEN_HANDLER(bc, 0x10, 0xFF, 0xFF, 0x00000000, PPC_FLOW)
3670
{
3671 3672 3673 3674
    gen_bcond(ctx, BCOND_IM);
}

GEN_HANDLER(bcctr, 0x13, 0x10, 0x10, 0x00000000, PPC_FLOW)
3675
{
3676 3677 3678 3679
    gen_bcond(ctx, BCOND_CTR);
}

GEN_HANDLER(bclr, 0x13, 0x10, 0x00, 0x00000000, PPC_FLOW)
3680
{
3681 3682
    gen_bcond(ctx, BCOND_LR);
}
B
bellard 已提交
3683 3684

/***                      Condition register logical                       ***/
3685 3686
#define GEN_CRLOGIC(name, tcg_op, opc)                                        \
GEN_HANDLER(name, 0x13, 0x01, opc, 0x00000001, PPC_INTEGER)                   \
B
bellard 已提交
3687
{                                                                             \
3688 3689
    uint8_t bitmask;                                                          \
    int sh;                                                                   \
P
pbrook 已提交
3690
    TCGv_i32 t0, t1;                                                          \
3691
    sh = (crbD(ctx->opcode) & 0x03) - (crbA(ctx->opcode) & 0x03);             \
P
pbrook 已提交
3692
    t0 = tcg_temp_new_i32();                                                  \
3693
    if (sh > 0)                                                               \
3694
        tcg_gen_shri_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2], sh);            \
3695
    else if (sh < 0)                                                          \
3696
        tcg_gen_shli_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2], -sh);           \
3697
    else                                                                      \
3698
        tcg_gen_mov_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2]);                 \
P
pbrook 已提交
3699
    t1 = tcg_temp_new_i32();                                                  \
3700 3701
    sh = (crbD(ctx->opcode) & 0x03) - (crbB(ctx->opcode) & 0x03);             \
    if (sh > 0)                                                               \
3702
        tcg_gen_shri_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2], sh);            \
3703
    else if (sh < 0)                                                          \
3704
        tcg_gen_shli_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2], -sh);           \
3705
    else                                                                      \
3706 3707
        tcg_gen_mov_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2]);                 \
    tcg_op(t0, t0, t1);                                                       \
3708
    bitmask = 1 << (3 - (crbD(ctx->opcode) & 0x03));                          \
3709 3710 3711
    tcg_gen_andi_i32(t0, t0, bitmask);                                        \
    tcg_gen_andi_i32(t1, cpu_crf[crbD(ctx->opcode) >> 2], ~bitmask);          \
    tcg_gen_or_i32(cpu_crf[crbD(ctx->opcode) >> 2], t0, t1);                  \
P
pbrook 已提交
3712 3713
    tcg_temp_free_i32(t0);                                                    \
    tcg_temp_free_i32(t1);                                                    \
B
bellard 已提交
3714 3715 3716
}

/* crand */
3717
GEN_CRLOGIC(crand, tcg_gen_and_i32, 0x08);
B
bellard 已提交
3718
/* crandc */
3719
GEN_CRLOGIC(crandc, tcg_gen_andc_i32, 0x04);
B
bellard 已提交
3720
/* creqv */
3721
GEN_CRLOGIC(creqv, tcg_gen_eqv_i32, 0x09);
B
bellard 已提交
3722
/* crnand */
3723
GEN_CRLOGIC(crnand, tcg_gen_nand_i32, 0x07);
B
bellard 已提交
3724
/* crnor */
3725
GEN_CRLOGIC(crnor, tcg_gen_nor_i32, 0x01);
B
bellard 已提交
3726
/* cror */
3727
GEN_CRLOGIC(cror, tcg_gen_or_i32, 0x0E);
B
bellard 已提交
3728
/* crorc */
3729
GEN_CRLOGIC(crorc, tcg_gen_orc_i32, 0x0D);
B
bellard 已提交
3730
/* crxor */
3731
GEN_CRLOGIC(crxor, tcg_gen_xor_i32, 0x06);
B
bellard 已提交
3732 3733 3734
/* mcrf */
GEN_HANDLER(mcrf, 0x13, 0x00, 0xFF, 0x00000001, PPC_INTEGER)
{
A
aurel32 已提交
3735
    tcg_gen_mov_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfS(ctx->opcode)]);
B
bellard 已提交
3736 3737 3738 3739
}

/***                           System linkage                              ***/
/* rfi (supervisor only) */
3740
GEN_HANDLER(rfi, 0x13, 0x12, 0x01, 0x03FF8001, PPC_FLOW)
B
bellard 已提交
3741
{
3742
#if defined(CONFIG_USER_ONLY)
3743
    GEN_EXCP_PRIVOPC(ctx);
3744 3745
#else
    /* Restore CPU state */
3746
    if (unlikely(!ctx->supervisor)) {
3747
        GEN_EXCP_PRIVOPC(ctx);
3748
        return;
3749
    }
3750
    gen_helper_rfi();
3751
    GEN_SYNC(ctx);
3752
#endif
B
bellard 已提交
3753 3754
}

J
j_mayer 已提交
3755
#if defined(TARGET_PPC64)
3756
GEN_HANDLER(rfid, 0x13, 0x12, 0x00, 0x03FF8001, PPC_64B)
J
j_mayer 已提交
3757 3758
{
#if defined(CONFIG_USER_ONLY)
3759
    GEN_EXCP_PRIVOPC(ctx);
J
j_mayer 已提交
3760 3761 3762
#else
    /* Restore CPU state */
    if (unlikely(!ctx->supervisor)) {
3763
        GEN_EXCP_PRIVOPC(ctx);
J
j_mayer 已提交
3764 3765
        return;
    }
3766
    gen_helper_rfid();
3767
    GEN_SYNC(ctx);
J
j_mayer 已提交
3768 3769 3770
#endif
}

J
j_mayer 已提交
3771
GEN_HANDLER(hrfid, 0x13, 0x12, 0x08, 0x03FF8001, PPC_64H)
3772 3773 3774 3775 3776 3777 3778 3779 3780
{
#if defined(CONFIG_USER_ONLY)
    GEN_EXCP_PRIVOPC(ctx);
#else
    /* Restore CPU state */
    if (unlikely(ctx->supervisor <= 1)) {
        GEN_EXCP_PRIVOPC(ctx);
        return;
    }
3781
    gen_helper_hrfid();
3782 3783 3784 3785 3786
    GEN_SYNC(ctx);
#endif
}
#endif

B
bellard 已提交
3787
/* sc */
3788 3789 3790 3791 3792
#if defined(CONFIG_USER_ONLY)
#define POWERPC_SYSCALL POWERPC_EXCP_SYSCALL_USER
#else
#define POWERPC_SYSCALL POWERPC_EXCP_SYSCALL
#endif
3793
GEN_HANDLER(sc, 0x11, 0xFF, 0xFF, 0x03FFF01D, PPC_FLOW)
B
bellard 已提交
3794
{
3795 3796 3797
    uint32_t lev;

    lev = (ctx->opcode >> 5) & 0x7F;
3798
    GEN_EXCP(ctx, POWERPC_SYSCALL, lev);
B
bellard 已提交
3799 3800 3801 3802
}

/***                                Trap                                   ***/
/* tw */
3803
GEN_HANDLER(tw, 0x1F, 0x04, 0x00, 0x00000001, PPC_FLOW)
B
bellard 已提交
3804
{
3805
    TCGv_i32 t0 = tcg_const_i32(TO(ctx->opcode));
3806
    /* Update the nip since this might generate a trap exception */
3807
    gen_update_nip(ctx, ctx->nip);
3808 3809
    gen_helper_tw(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], t0);
    tcg_temp_free_i32(t0);
B
bellard 已提交
3810 3811 3812 3813 3814
}

/* twi */
GEN_HANDLER(twi, 0x03, 0xFF, 0xFF, 0x00000000, PPC_FLOW)
{
3815 3816
    TCGv t0 = tcg_const_tl(SIMM(ctx->opcode));
    TCGv_i32 t1 = tcg_const_i32(TO(ctx->opcode));
3817 3818
    /* Update the nip since this might generate a trap exception */
    gen_update_nip(ctx, ctx->nip);
3819 3820 3821
    gen_helper_tw(cpu_gpr[rA(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free_i32(t1);
B
bellard 已提交
3822 3823
}

3824 3825 3826 3827
#if defined(TARGET_PPC64)
/* td */
GEN_HANDLER(td, 0x1F, 0x04, 0x02, 0x00000001, PPC_64B)
{
3828
    TCGv_i32 t0 = tcg_const_i32(TO(ctx->opcode));
3829 3830
    /* Update the nip since this might generate a trap exception */
    gen_update_nip(ctx, ctx->nip);
3831 3832
    gen_helper_td(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], t0);
    tcg_temp_free_i32(t0);
3833 3834 3835 3836 3837
}

/* tdi */
GEN_HANDLER(tdi, 0x02, 0xFF, 0xFF, 0x00000000, PPC_64B)
{
3838 3839
    TCGv t0 = tcg_const_tl(SIMM(ctx->opcode));
    TCGv_i32 t1 = tcg_const_i32(TO(ctx->opcode));
3840 3841
    /* Update the nip since this might generate a trap exception */
    gen_update_nip(ctx, ctx->nip);
3842 3843 3844
    gen_helper_td(cpu_gpr[rA(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free_i32(t1);
3845 3846 3847
}
#endif

B
bellard 已提交
3848 3849 3850 3851
/***                          Processor control                            ***/
/* mcrxr */
GEN_HANDLER(mcrxr, 0x1F, 0x00, 0x10, 0x007FF801, PPC_MISC)
{
A
aurel32 已提交
3852 3853
    tcg_gen_trunc_tl_i32(cpu_crf[crfD(ctx->opcode)], cpu_xer);
    tcg_gen_shri_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)], XER_CA);
3854
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_SO | 1 << XER_OV | 1 << XER_CA));
B
bellard 已提交
3855 3856 3857
}

/* mfcr */
3858
GEN_HANDLER(mfcr, 0x1F, 0x13, 0x00, 0x00000801, PPC_MISC)
B
bellard 已提交
3859
{
3860
    uint32_t crm, crn;
3861

3862 3863 3864 3865
    if (likely(ctx->opcode & 0x00100000)) {
        crm = CRM(ctx->opcode);
        if (likely((crm ^ (crm - 1)) == 0)) {
            crn = ffs(crm);
3866
            tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], cpu_crf[7 - crn]);
3867
        }
3868
    } else {
P
pbrook 已提交
3869
        gen_helper_load_cr(cpu_gpr[rD(ctx->opcode)]);
3870
    }
B
bellard 已提交
3871 3872 3873 3874 3875
}

/* mfmsr */
GEN_HANDLER(mfmsr, 0x1F, 0x13, 0x02, 0x001FF801, PPC_MISC)
{
3876
#if defined(CONFIG_USER_ONLY)
3877
    GEN_EXCP_PRIVREG(ctx);
3878
#else
3879
    if (unlikely(!ctx->supervisor)) {
3880
        GEN_EXCP_PRIVREG(ctx);
3881
        return;
3882
    }
3883
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_msr);
3884
#endif
B
bellard 已提交
3885 3886
}

J
j_mayer 已提交
3887
#if 1
3888
#define SPR_NOACCESS ((void *)(-1UL))
3889 3890 3891 3892 3893 3894 3895 3896 3897
#else
static void spr_noaccess (void *opaque, int sprn)
{
    sprn = ((sprn >> 5) & 0x1F) | ((sprn & 0x1F) << 5);
    printf("ERROR: try to access SPR %d !\n", sprn);
}
#define SPR_NOACCESS (&spr_noaccess)
#endif

B
bellard 已提交
3898
/* mfspr */
3899
static always_inline void gen_op_mfspr (DisasContext *ctx)
B
bellard 已提交
3900
{
3901
    void (*read_cb)(void *opaque, int sprn);
B
bellard 已提交
3902 3903
    uint32_t sprn = SPR(ctx->opcode);

3904
#if !defined(CONFIG_USER_ONLY)
3905 3906
    if (ctx->supervisor == 2)
        read_cb = ctx->spr_cb[sprn].hea_read;
3907
    else if (ctx->supervisor)
3908 3909
        read_cb = ctx->spr_cb[sprn].oea_read;
    else
3910
#endif
3911
        read_cb = ctx->spr_cb[sprn].uea_read;
3912 3913
    if (likely(read_cb != NULL)) {
        if (likely(read_cb != SPR_NOACCESS)) {
3914
            (*read_cb)(ctx, sprn);
A
aurel32 已提交
3915
            tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
3916 3917
        } else {
            /* Privilege exception */
3918 3919 3920 3921 3922 3923
            /* This is a hack to avoid warnings when running Linux:
             * this OS breaks the PowerPC virtualisation model,
             * allowing userland application to read the PVR
             */
            if (sprn != SPR_PVR) {
                if (loglevel != 0) {
3924
                    fprintf(logfile, "Trying to read privileged spr %d %03x at "
J
j_mayer 已提交
3925
                            ADDRX "\n", sprn, sprn, ctx->nip);
3926
                }
J
j_mayer 已提交
3927 3928
                printf("Trying to read privileged spr %d %03x at " ADDRX "\n",
                       sprn, sprn, ctx->nip);
3929
            }
3930
            GEN_EXCP_PRIVREG(ctx);
B
bellard 已提交
3931
        }
3932 3933
    } else {
        /* Not defined */
J
j_mayer 已提交
3934
        if (loglevel != 0) {
J
j_mayer 已提交
3935 3936
            fprintf(logfile, "Trying to read invalid spr %d %03x at "
                    ADDRX "\n", sprn, sprn, ctx->nip);
3937
        }
J
j_mayer 已提交
3938 3939
        printf("Trying to read invalid spr %d %03x at " ADDRX "\n",
               sprn, sprn, ctx->nip);
3940 3941
        GEN_EXCP(ctx, POWERPC_EXCP_PROGRAM,
                 POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_SPR);
B
bellard 已提交
3942 3943 3944
    }
}

3945
GEN_HANDLER(mfspr, 0x1F, 0x13, 0x0A, 0x00000001, PPC_MISC)
B
bellard 已提交
3946
{
3947
    gen_op_mfspr(ctx);
3948
}
3949 3950

/* mftb */
3951
GEN_HANDLER(mftb, 0x1F, 0x13, 0x0B, 0x00000001, PPC_MFTB)
3952 3953
{
    gen_op_mfspr(ctx);
B
bellard 已提交
3954 3955 3956
}

/* mtcrf */
3957
GEN_HANDLER(mtcrf, 0x1F, 0x10, 0x04, 0x00000801, PPC_MISC)
B
bellard 已提交
3958
{
3959
    uint32_t crm, crn;
3960

3961 3962
    crm = CRM(ctx->opcode);
    if (likely((ctx->opcode & 0x00100000) || (crm ^ (crm - 1)) == 0)) {
P
pbrook 已提交
3963
        TCGv_i32 temp = tcg_temp_new_i32();
3964
        crn = ffs(crm);
P
pbrook 已提交
3965 3966
        tcg_gen_trunc_tl_i32(temp, cpu_gpr[rS(ctx->opcode)]);
        tcg_gen_shri_i32(cpu_crf[7 - crn], temp, crn * 4);
3967
        tcg_gen_andi_i32(cpu_crf[7 - crn], cpu_crf[7 - crn], 0xf);
P
pbrook 已提交
3968
        tcg_temp_free_i32(temp);
3969
    } else {
P
pbrook 已提交
3970 3971 3972
        TCGv_i32 temp = tcg_const_i32(crm);
        gen_helper_store_cr(cpu_gpr[rS(ctx->opcode)], temp);
        tcg_temp_free_i32(temp);
3973
    }
B
bellard 已提交
3974 3975 3976
}

/* mtmsr */
J
j_mayer 已提交
3977
#if defined(TARGET_PPC64)
3978
GEN_HANDLER(mtmsrd, 0x1F, 0x12, 0x05, 0x001EF801, PPC_64B)
J
j_mayer 已提交
3979 3980
{
#if defined(CONFIG_USER_ONLY)
3981
    GEN_EXCP_PRIVREG(ctx);
J
j_mayer 已提交
3982 3983
#else
    if (unlikely(!ctx->supervisor)) {
3984
        GEN_EXCP_PRIVREG(ctx);
J
j_mayer 已提交
3985 3986
        return;
    }
A
aurel32 已提交
3987
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
3988 3989
    if (ctx->opcode & 0x00010000) {
        /* Special form that does not need any synchronisation */
3990 3991 3992 3993 3994
        TCGv t0 = tcg_temp_new();
        tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1 << MSR_RI) | (1 << MSR_EE));
        tcg_gen_andi_tl(cpu_msr, cpu_msr, ~((1 << MSR_RI) | (1 << MSR_EE)));
        tcg_gen_or_tl(cpu_msr, cpu_msr, t0);
        tcg_temp_free(t0);
3995
    } else {
3996 3997 3998 3999
        /* XXX: we need to update nip before the store
         *      if we enter power saving mode, we will exit the loop
         *      directly from ppc_store_msr
         */
4000
        gen_update_nip(ctx, ctx->nip);
4001
        gen_helper_store_msr(cpu_gpr[rS(ctx->opcode)]);
4002 4003
        /* Must stop the translation as machine state (may have) changed */
        /* Note that mtmsr is not always defined as context-synchronizing */
4004
        ctx->exception = POWERPC_EXCP_STOP;
4005
    }
J
j_mayer 已提交
4006 4007 4008 4009
#endif
}
#endif

B
bellard 已提交
4010 4011
GEN_HANDLER(mtmsr, 0x1F, 0x12, 0x04, 0x001FF801, PPC_MISC)
{
4012
#if defined(CONFIG_USER_ONLY)
4013
    GEN_EXCP_PRIVREG(ctx);
4014
#else
4015
    if (unlikely(!ctx->supervisor)) {
4016
        GEN_EXCP_PRIVREG(ctx);
4017
        return;
4018
    }
A
aurel32 已提交
4019
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4020 4021
    if (ctx->opcode & 0x00010000) {
        /* Special form that does not need any synchronisation */
4022 4023 4024 4025 4026
        TCGv t0 = tcg_temp_new();
        tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1 << MSR_RI) | (1 << MSR_EE));
        tcg_gen_andi_tl(cpu_msr, cpu_msr, ~((1 << MSR_RI) | (1 << MSR_EE)));
        tcg_gen_or_tl(cpu_msr, cpu_msr, t0);
        tcg_temp_free(t0);
4027
    } else {
4028 4029 4030 4031
        /* XXX: we need to update nip before the store
         *      if we enter power saving mode, we will exit the loop
         *      directly from ppc_store_msr
         */
4032
        gen_update_nip(ctx, ctx->nip);
4033
#if defined(TARGET_PPC64)
4034 4035 4036 4037 4038 4039 4040 4041 4042 4043
        if (!ctx->sf_mode) {
            TCGv t0 = tcg_temp_new();
            TCGv t1 = tcg_temp_new();
            tcg_gen_andi_tl(t0, cpu_msr, 0xFFFFFFFF00000000ULL);
            tcg_gen_ext32u_tl(t1, cpu_gpr[rS(ctx->opcode)]);
            tcg_gen_or_tl(t0, t0, t1);
            tcg_temp_free(t1);
            gen_helper_store_msr(t0);
            tcg_temp_free(t0);
        } else
4044
#endif
4045
            gen_helper_store_msr(cpu_gpr[rS(ctx->opcode)]);
4046
        /* Must stop the translation as machine state (may have) changed */
4047
        /* Note that mtmsr is not always defined as context-synchronizing */
4048
        ctx->exception = POWERPC_EXCP_STOP;
4049
    }
4050
#endif
B
bellard 已提交
4051 4052 4053 4054 4055
}

/* mtspr */
GEN_HANDLER(mtspr, 0x1F, 0x13, 0x0E, 0x00000001, PPC_MISC)
{
4056
    void (*write_cb)(void *opaque, int sprn);
B
bellard 已提交
4057 4058
    uint32_t sprn = SPR(ctx->opcode);

4059
#if !defined(CONFIG_USER_ONLY)
4060 4061
    if (ctx->supervisor == 2)
        write_cb = ctx->spr_cb[sprn].hea_write;
4062
    else if (ctx->supervisor)
4063 4064
        write_cb = ctx->spr_cb[sprn].oea_write;
    else
4065
#endif
4066
        write_cb = ctx->spr_cb[sprn].uea_write;
4067 4068
    if (likely(write_cb != NULL)) {
        if (likely(write_cb != SPR_NOACCESS)) {
A
aurel32 已提交
4069
            tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4070 4071 4072
            (*write_cb)(ctx, sprn);
        } else {
            /* Privilege exception */
J
j_mayer 已提交
4073
            if (loglevel != 0) {
J
j_mayer 已提交
4074 4075
                fprintf(logfile, "Trying to write privileged spr %d %03x at "
                        ADDRX "\n", sprn, sprn, ctx->nip);
4076
            }
J
j_mayer 已提交
4077 4078
            printf("Trying to write privileged spr %d %03x at " ADDRX "\n",
                   sprn, sprn, ctx->nip);
4079
            GEN_EXCP_PRIVREG(ctx);
4080
        }
4081 4082
    } else {
        /* Not defined */
J
j_mayer 已提交
4083
        if (loglevel != 0) {
J
j_mayer 已提交
4084 4085
            fprintf(logfile, "Trying to write invalid spr %d %03x at "
                    ADDRX "\n", sprn, sprn, ctx->nip);
4086
        }
J
j_mayer 已提交
4087 4088
        printf("Trying to write invalid spr %d %03x at " ADDRX "\n",
               sprn, sprn, ctx->nip);
4089 4090
        GEN_EXCP(ctx, POWERPC_EXCP_PROGRAM,
                 POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_SPR);
B
bellard 已提交
4091 4092 4093 4094 4095
    }
}

/***                         Cache management                              ***/
/* dcbf */
4096
GEN_HANDLER(dcbf, 0x1F, 0x16, 0x02, 0x03C00001, PPC_CACHE)
B
bellard 已提交
4097
{
J
j_mayer 已提交
4098
    /* XXX: specification says this is treated as a load by the MMU */
P
pbrook 已提交
4099
    TCGv t0 = tcg_temp_new();
A
aurel32 已提交
4100
    gen_set_access_type(ACCESS_CACHE);
4101 4102 4103
    gen_addr_reg_index(t0, ctx);
    gen_qemu_ld8u(t0, t0, ctx->mem_idx);
    tcg_temp_free(t0);
B
bellard 已提交
4104 4105 4106
}

/* dcbi (Supervisor only) */
4107
GEN_HANDLER(dcbi, 0x1F, 0x16, 0x0E, 0x03E00001, PPC_CACHE)
B
bellard 已提交
4108
{
4109
#if defined(CONFIG_USER_ONLY)
4110
    GEN_EXCP_PRIVOPC(ctx);
4111
#else
A
aurel32 已提交
4112
    TCGv EA, val;
4113
    if (unlikely(!ctx->supervisor)) {
4114
        GEN_EXCP_PRIVOPC(ctx);
4115
        return;
4116
    }
P
pbrook 已提交
4117
    EA = tcg_temp_new();
A
aurel32 已提交
4118
    gen_set_access_type(ACCESS_CACHE);
A
aurel32 已提交
4119
    gen_addr_reg_index(EA, ctx);
P
pbrook 已提交
4120
    val = tcg_temp_new();
4121
    /* XXX: specification says this should be treated as a store by the MMU */
A
aurel32 已提交
4122 4123 4124 4125
    gen_qemu_ld8u(val, EA, ctx->mem_idx);
    gen_qemu_st8(val, EA, ctx->mem_idx);
    tcg_temp_free(val);
    tcg_temp_free(EA);
4126
#endif
B
bellard 已提交
4127 4128 4129
}

/* dcdst */
4130
GEN_HANDLER(dcbst, 0x1F, 0x16, 0x01, 0x03E00001, PPC_CACHE)
B
bellard 已提交
4131
{
4132
    /* XXX: specification say this is treated as a load by the MMU */
P
pbrook 已提交
4133
    TCGv t0 = tcg_temp_new();
A
aurel32 已提交
4134
    gen_set_access_type(ACCESS_CACHE);
4135 4136 4137
    gen_addr_reg_index(t0, ctx);
    gen_qemu_ld8u(t0, t0, ctx->mem_idx);
    tcg_temp_free(t0);
B
bellard 已提交
4138 4139 4140
}

/* dcbt */
4141
GEN_HANDLER(dcbt, 0x1F, 0x16, 0x08, 0x02000001, PPC_CACHE)
B
bellard 已提交
4142
{
4143
    /* interpreted as no-op */
4144 4145 4146
    /* XXX: specification say this is treated as a load by the MMU
     *      but does not generate any exception
     */
B
bellard 已提交
4147 4148 4149
}

/* dcbtst */
4150
GEN_HANDLER(dcbtst, 0x1F, 0x16, 0x07, 0x02000001, PPC_CACHE)
B
bellard 已提交
4151
{
4152
    /* interpreted as no-op */
4153 4154 4155
    /* XXX: specification say this is treated as a load by the MMU
     *      but does not generate any exception
     */
B
bellard 已提交
4156 4157 4158
}

/* dcbz */
4159
GEN_HANDLER(dcbz, 0x1F, 0x16, 0x1F, 0x03E00001, PPC_CACHE_DCBZ)
B
bellard 已提交
4160
{
4161 4162 4163 4164 4165 4166
    TCGv t0 = tcg_temp_new();
    gen_addr_reg_index(t0, ctx);
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
    gen_helper_dcbz(t0);
    tcg_temp_free(t0);
4167 4168
}

4169
GEN_HANDLER2(dcbz_970, "dcbz", 0x1F, 0x16, 0x1F, 0x03C00001, PPC_CACHE_DCBZT)
4170
{
4171 4172 4173 4174
    TCGv t0 = tcg_temp_new();
    gen_addr_reg_index(t0, ctx);
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
4175
    if (ctx->opcode & 0x00200000)
4176
        gen_helper_dcbz(t0);
4177
    else
4178 4179
        gen_helper_dcbz_970(t0);
    tcg_temp_free(t0);
B
bellard 已提交
4180 4181 4182
}

/* icbi */
4183
GEN_HANDLER(icbi, 0x1F, 0x16, 0x1E, 0x03E00001, PPC_CACHE_ICBI)
B
bellard 已提交
4184
{
4185
    TCGv t0 = tcg_temp_new();
4186 4187
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
4188 4189 4190
    gen_addr_reg_index(t0, ctx);
    gen_helper_icbi(t0);
    tcg_temp_free(t0);
B
bellard 已提交
4191 4192 4193 4194
}

/* Optional: */
/* dcba */
4195
GEN_HANDLER(dcba, 0x1F, 0x16, 0x17, 0x03E00001, PPC_CACHE_DCBA)
B
bellard 已提交
4196
{
4197 4198 4199 4200
    /* interpreted as no-op */
    /* XXX: specification say this is treated as a store by the MMU
     *      but does not generate any exception
     */
B
bellard 已提交
4201 4202 4203 4204 4205 4206 4207
}

/***                    Segment register manipulation                      ***/
/* Supervisor only: */
/* mfsr */
GEN_HANDLER(mfsr, 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT)
{
4208
#if defined(CONFIG_USER_ONLY)
4209
    GEN_EXCP_PRIVREG(ctx);
4210
#else
4211
    if (unlikely(!ctx->supervisor)) {
4212
        GEN_EXCP_PRIVREG(ctx);
4213
        return;
4214
    }
4215
    tcg_gen_movi_tl(cpu_T[1], SR(ctx->opcode));
4216
    gen_op_load_sr();
A
aurel32 已提交
4217
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4218
#endif
B
bellard 已提交
4219 4220 4221
}

/* mfsrin */
4222
GEN_HANDLER(mfsrin, 0x1F, 0x13, 0x14, 0x001F0001, PPC_SEGMENT)
B
bellard 已提交
4223
{
4224
#if defined(CONFIG_USER_ONLY)
4225
    GEN_EXCP_PRIVREG(ctx);
4226
#else
4227
    if (unlikely(!ctx->supervisor)) {
4228
        GEN_EXCP_PRIVREG(ctx);
4229
        return;
4230
    }
A
aurel32 已提交
4231
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4232 4233
    gen_op_srli_T1(28);
    gen_op_load_sr();
A
aurel32 已提交
4234
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4235
#endif
B
bellard 已提交
4236 4237 4238
}

/* mtsr */
B
bellard 已提交
4239
GEN_HANDLER(mtsr, 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT)
B
bellard 已提交
4240
{
4241
#if defined(CONFIG_USER_ONLY)
4242
    GEN_EXCP_PRIVREG(ctx);
4243
#else
4244
    if (unlikely(!ctx->supervisor)) {
4245
        GEN_EXCP_PRIVREG(ctx);
4246
        return;
4247
    }
A
aurel32 已提交
4248
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4249
    tcg_gen_movi_tl(cpu_T[1], SR(ctx->opcode));
4250
    gen_op_store_sr();
4251
#endif
B
bellard 已提交
4252 4253 4254
}

/* mtsrin */
4255
GEN_HANDLER(mtsrin, 0x1F, 0x12, 0x07, 0x001F0001, PPC_SEGMENT)
B
bellard 已提交
4256
{
4257
#if defined(CONFIG_USER_ONLY)
4258
    GEN_EXCP_PRIVREG(ctx);
4259
#else
4260
    if (unlikely(!ctx->supervisor)) {
4261
        GEN_EXCP_PRIVREG(ctx);
4262
        return;
4263
    }
A
aurel32 已提交
4264 4265
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4266 4267
    gen_op_srli_T1(28);
    gen_op_store_sr();
4268
#endif
B
bellard 已提交
4269 4270
}

4271 4272 4273
#if defined(TARGET_PPC64)
/* Specific implementation for PowerPC 64 "bridge" emulation using SLB */
/* mfsr */
4274
GEN_HANDLER2(mfsr_64b, "mfsr", 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT_64B)
4275 4276 4277 4278 4279 4280 4281 4282
{
#if defined(CONFIG_USER_ONLY)
    GEN_EXCP_PRIVREG(ctx);
#else
    if (unlikely(!ctx->supervisor)) {
        GEN_EXCP_PRIVREG(ctx);
        return;
    }
4283
    tcg_gen_movi_tl(cpu_T[1], SR(ctx->opcode));
4284
    gen_op_load_slb();
A
aurel32 已提交
4285
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4286 4287 4288 4289
#endif
}

/* mfsrin */
4290 4291
GEN_HANDLER2(mfsrin_64b, "mfsrin", 0x1F, 0x13, 0x14, 0x001F0001,
             PPC_SEGMENT_64B)
4292 4293 4294 4295 4296 4297 4298 4299
{
#if defined(CONFIG_USER_ONLY)
    GEN_EXCP_PRIVREG(ctx);
#else
    if (unlikely(!ctx->supervisor)) {
        GEN_EXCP_PRIVREG(ctx);
        return;
    }
A
aurel32 已提交
4300
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4301 4302
    gen_op_srli_T1(28);
    gen_op_load_slb();
A
aurel32 已提交
4303
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4304 4305 4306 4307
#endif
}

/* mtsr */
4308
GEN_HANDLER2(mtsr_64b, "mtsr", 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT_64B)
4309 4310 4311 4312 4313 4314 4315 4316
{
#if defined(CONFIG_USER_ONLY)
    GEN_EXCP_PRIVREG(ctx);
#else
    if (unlikely(!ctx->supervisor)) {
        GEN_EXCP_PRIVREG(ctx);
        return;
    }
A
aurel32 已提交
4317
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4318
    tcg_gen_movi_tl(cpu_T[1], SR(ctx->opcode));
4319 4320 4321 4322 4323
    gen_op_store_slb();
#endif
}

/* mtsrin */
4324 4325
GEN_HANDLER2(mtsrin_64b, "mtsrin", 0x1F, 0x12, 0x07, 0x001F0001,
             PPC_SEGMENT_64B)
4326 4327 4328 4329 4330 4331 4332 4333
{
#if defined(CONFIG_USER_ONLY)
    GEN_EXCP_PRIVREG(ctx);
#else
    if (unlikely(!ctx->supervisor)) {
        GEN_EXCP_PRIVREG(ctx);
        return;
    }
A
aurel32 已提交
4334 4335
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4336 4337 4338 4339 4340 4341
    gen_op_srli_T1(28);
    gen_op_store_slb();
#endif
}
#endif /* defined(TARGET_PPC64) */

B
bellard 已提交
4342 4343 4344
/***                      Lookaside buffer management                      ***/
/* Optional & supervisor only: */
/* tlbia */
4345
GEN_HANDLER(tlbia, 0x1F, 0x12, 0x0B, 0x03FFFC01, PPC_MEM_TLBIA)
B
bellard 已提交
4346
{
4347
#if defined(CONFIG_USER_ONLY)
4348
    GEN_EXCP_PRIVOPC(ctx);
4349
#else
4350
    if (unlikely(!ctx->supervisor)) {
4351
        GEN_EXCP_PRIVOPC(ctx);
4352
        return;
4353 4354 4355
    }
    gen_op_tlbia();
#endif
B
bellard 已提交
4356 4357 4358
}

/* tlbie */
4359
GEN_HANDLER(tlbie, 0x1F, 0x12, 0x09, 0x03FF0001, PPC_MEM_TLBIE)
B
bellard 已提交
4360
{
4361
#if defined(CONFIG_USER_ONLY)
4362
    GEN_EXCP_PRIVOPC(ctx);
4363
#else
4364
    if (unlikely(!ctx->supervisor)) {
4365
        GEN_EXCP_PRIVOPC(ctx);
4366
        return;
4367
    }
A
aurel32 已提交
4368
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rB(ctx->opcode)]);
4369 4370 4371 4372 4373 4374
#if defined(TARGET_PPC64)
    if (ctx->sf_mode)
        gen_op_tlbie_64();
    else
#endif
        gen_op_tlbie();
4375
#endif
B
bellard 已提交
4376 4377 4378
}

/* tlbsync */
4379
GEN_HANDLER(tlbsync, 0x1F, 0x16, 0x11, 0x03FFF801, PPC_MEM_TLBSYNC)
B
bellard 已提交
4380
{
4381
#if defined(CONFIG_USER_ONLY)
4382
    GEN_EXCP_PRIVOPC(ctx);
4383
#else
4384
    if (unlikely(!ctx->supervisor)) {
4385
        GEN_EXCP_PRIVOPC(ctx);
4386
        return;
4387 4388 4389 4390
    }
    /* This has no effect: it should ensure that all previous
     * tlbie have completed
     */
4391
    GEN_STOP(ctx);
4392
#endif
B
bellard 已提交
4393 4394
}

J
j_mayer 已提交
4395 4396 4397 4398 4399
#if defined(TARGET_PPC64)
/* slbia */
GEN_HANDLER(slbia, 0x1F, 0x12, 0x0F, 0x03FFFC01, PPC_SLBI)
{
#if defined(CONFIG_USER_ONLY)
4400
    GEN_EXCP_PRIVOPC(ctx);
J
j_mayer 已提交
4401 4402
#else
    if (unlikely(!ctx->supervisor)) {
4403
        GEN_EXCP_PRIVOPC(ctx);
J
j_mayer 已提交
4404 4405 4406 4407 4408 4409 4410 4411 4412 4413
        return;
    }
    gen_op_slbia();
#endif
}

/* slbie */
GEN_HANDLER(slbie, 0x1F, 0x12, 0x0D, 0x03FF0001, PPC_SLBI)
{
#if defined(CONFIG_USER_ONLY)
4414
    GEN_EXCP_PRIVOPC(ctx);
J
j_mayer 已提交
4415 4416
#else
    if (unlikely(!ctx->supervisor)) {
4417
        GEN_EXCP_PRIVOPC(ctx);
J
j_mayer 已提交
4418 4419
        return;
    }
A
aurel32 已提交
4420
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rB(ctx->opcode)]);
J
j_mayer 已提交
4421 4422 4423 4424 4425
    gen_op_slbie();
#endif
}
#endif

B
bellard 已提交
4426 4427
/***                              External control                         ***/
/* Optional: */
4428
/* eciwx */
B
bellard 已提交
4429 4430
GEN_HANDLER(eciwx, 0x1F, 0x16, 0x0D, 0x00000001, PPC_EXTERN)
{
4431 4432
    /* Should check EAR[E] ! */
    TCGv t0 = tcg_temp_new();
A
aurel32 已提交
4433
    gen_set_access_type(ACCESS_RES);
4434 4435 4436 4437
    gen_addr_reg_index(t0, ctx);
    gen_check_align(ctx, t0, 0x03);
    gen_qemu_ld32u(cpu_gpr[rD(ctx->opcode)], t0, ctx->mem_idx);
    tcg_temp_free(t0);
4438 4439 4440 4441 4442
}

/* ecowx */
GEN_HANDLER(ecowx, 0x1F, 0x16, 0x09, 0x00000001, PPC_EXTERN)
{
4443 4444 4445 4446 4447 4448 4449
    /* Should check EAR[E] ! */
    TCGv t0 = tcg_temp_new();
    gen_set_access_type(ACCESS_RES);
    gen_addr_reg_index(t0, ctx);
    gen_check_align(ctx, t0, 0x03);
    gen_qemu_st32(cpu_gpr[rD(ctx->opcode)], t0, ctx->mem_idx);
    tcg_temp_free(t0);
4450 4451 4452 4453 4454 4455
}

/* PowerPC 601 specific instructions */
/* abs - abs. */
GEN_HANDLER(abs, 0x1F, 0x08, 0x0B, 0x0000F800, PPC_POWER_BR)
{
4456 4457 4458 4459 4460 4461 4462 4463
    int l1 = gen_new_label();
    int l2 = gen_new_label();
    tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rA(ctx->opcode)], 0, l1);
    tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    gen_set_label(l2);
4464
    if (unlikely(Rc(ctx->opcode) != 0))
4465
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
4466 4467 4468 4469 4470
}

/* abso - abso. */
GEN_HANDLER(abso, 0x1F, 0x08, 0x1B, 0x0000F800, PPC_POWER_BR)
{
4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485
    int l1 = gen_new_label();
    int l2 = gen_new_label();
    int l3 = gen_new_label();
    /* Start with XER OV disabled, the most likely case */
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
    tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rA(ctx->opcode)], 0, l2);
    tcg_gen_brcondi_tl(TCG_COND_NE, cpu_gpr[rA(ctx->opcode)], 0x80000000, l1);
    tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_br(l3);
    gen_set_label(l2);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    gen_set_label(l3);
4486
    if (unlikely(Rc(ctx->opcode) != 0))
4487
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
4488 4489 4490
}

/* clcs */
4491
GEN_HANDLER(clcs, 0x1F, 0x10, 0x13, 0x0000F800, PPC_POWER_BR)
4492
{
4493 4494 4495
    TCGv_i32 t0 = tcg_const_i32(rA(ctx->opcode));
    gen_helper_clcs(cpu_gpr[rD(ctx->opcode)], t0);
    tcg_temp_free_i32(t0);
4496
    /* Rc=1 sets CR0 to an undefined state */
4497 4498 4499 4500 4501
}

/* div - div. */
GEN_HANDLER(div, 0x1F, 0x0B, 0x0A, 0x00000000, PPC_POWER_BR)
{
4502
    gen_helper_div(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
4503
    if (unlikely(Rc(ctx->opcode) != 0))
4504
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
4505 4506 4507 4508 4509
}

/* divo - divo. */
GEN_HANDLER(divo, 0x1F, 0x0B, 0x1A, 0x00000000, PPC_POWER_BR)
{
4510
    gen_helper_divo(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
4511
    if (unlikely(Rc(ctx->opcode) != 0))
4512
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
4513 4514 4515 4516 4517
}

/* divs - divs. */
GEN_HANDLER(divs, 0x1F, 0x0B, 0x0B, 0x00000000, PPC_POWER_BR)
{
4518
    gen_helper_divs(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
4519
    if (unlikely(Rc(ctx->opcode) != 0))
4520
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
4521 4522 4523 4524 4525
}

/* divso - divso. */
GEN_HANDLER(divso, 0x1F, 0x0B, 0x1B, 0x00000000, PPC_POWER_BR)
{
4526
    gen_helper_divso(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
4527
    if (unlikely(Rc(ctx->opcode) != 0))
4528
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
4529 4530 4531 4532 4533
}

/* doz - doz. */
GEN_HANDLER(doz, 0x1F, 0x08, 0x08, 0x00000000, PPC_POWER_BR)
{
4534 4535 4536 4537 4538 4539 4540 4541
    int l1 = gen_new_label();
    int l2 = gen_new_label();
    tcg_gen_brcond_tl(TCG_COND_GE, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], l1);
    tcg_gen_sub_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0);
    gen_set_label(l2);
4542
    if (unlikely(Rc(ctx->opcode) != 0))
4543
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
4544 4545 4546 4547 4548
}

/* dozo - dozo. */
GEN_HANDLER(dozo, 0x1F, 0x08, 0x18, 0x00000000, PPC_POWER_BR)
{
4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570
    int l1 = gen_new_label();
    int l2 = gen_new_label();
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    TCGv t2 = tcg_temp_new();
    /* Start with XER OV disabled, the most likely case */
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
    tcg_gen_brcond_tl(TCG_COND_GE, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], l1);
    tcg_gen_sub_tl(t0, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_xor_tl(t1, cpu_gpr[rB(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_xor_tl(t2, cpu_gpr[rA(ctx->opcode)], t0);
    tcg_gen_andc_tl(t1, t1, t2);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
    tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l2);
    tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0);
    gen_set_label(l2);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
    tcg_temp_free(t2);
4571
    if (unlikely(Rc(ctx->opcode) != 0))
4572
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
4573 4574 4575 4576 4577
}

/* dozi */
GEN_HANDLER(dozi, 0x09, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR)
{
4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588
    target_long simm = SIMM(ctx->opcode);
    int l1 = gen_new_label();
    int l2 = gen_new_label();
    tcg_gen_brcondi_tl(TCG_COND_LT, cpu_gpr[rA(ctx->opcode)], simm, l1);
    tcg_gen_subfi_tl(cpu_gpr[rD(ctx->opcode)], simm, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0);
    gen_set_label(l2);
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
4589 4590 4591 4592 4593
}

/* lscbx - lscbx. */
GEN_HANDLER(lscbx, 0x1F, 0x15, 0x08, 0x00000000, PPC_POWER_BR)
{
4594 4595 4596 4597
    TCGv t0 = tcg_temp_new();
    TCGv_i32 t1 = tcg_const_i32(rD(ctx->opcode));
    TCGv_i32 t2 = tcg_const_i32(rA(ctx->opcode));
    TCGv_i32 t3 = tcg_const_i32(rB(ctx->opcode));
4598

4599
    gen_addr_reg_index(t0, ctx);
4600
    /* NIP cannot be restored if the memory exception comes from an helper */
4601
    gen_update_nip(ctx, ctx->nip - 4);
4602 4603 4604 4605
    gen_helper_lscbx(t0, t0, t1, t2, t3);
    tcg_temp_free_i32(t1);
    tcg_temp_free_i32(t2);
    tcg_temp_free_i32(t3);
A
aurel32 已提交
4606
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~0x7F);
4607
    tcg_gen_or_tl(cpu_xer, cpu_xer, t0);
4608
    if (unlikely(Rc(ctx->opcode) != 0))
4609 4610
        gen_set_Rc0(ctx, t0);
    tcg_temp_free(t0);
4611 4612 4613 4614 4615
}

/* maskg - maskg. */
GEN_HANDLER(maskg, 0x1F, 0x1D, 0x00, 0x00000000, PPC_POWER_BR)
{
4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634
    int l1 = gen_new_label();
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    TCGv t2 = tcg_temp_new();
    TCGv t3 = tcg_temp_new();
    tcg_gen_movi_tl(t3, 0xFFFFFFFF);
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
    tcg_gen_andi_tl(t1, cpu_gpr[rS(ctx->opcode)], 0x1F);
    tcg_gen_addi_tl(t2, t0, 1);
    tcg_gen_shr_tl(t2, t3, t2);
    tcg_gen_shr_tl(t3, t3, t1);
    tcg_gen_xor_tl(cpu_gpr[rA(ctx->opcode)], t2, t3);
    tcg_gen_brcond_tl(TCG_COND_GE, t0, t1, l1);
    tcg_gen_neg_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    gen_set_label(l1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
    tcg_temp_free(t2);
    tcg_temp_free(t3);
4635
    if (unlikely(Rc(ctx->opcode) != 0))
4636
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
4637 4638 4639 4640 4641
}

/* maskir - maskir. */
GEN_HANDLER(maskir, 0x1F, 0x1D, 0x10, 0x00000000, PPC_POWER_BR)
{
4642 4643 4644 4645 4646 4647 4648
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    tcg_gen_and_tl(t0, cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_andc_tl(t1, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
4649
    if (unlikely(Rc(ctx->opcode) != 0))
4650
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
4651 4652 4653 4654 4655
}

/* mul - mul. */
GEN_HANDLER(mul, 0x1F, 0x0B, 0x03, 0x00000000, PPC_POWER_BR)
{
4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668
    TCGv_i64 t0 = tcg_temp_new_i64();
    TCGv_i64 t1 = tcg_temp_new_i64();
    TCGv t2 = tcg_temp_new();
    tcg_gen_extu_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_extu_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_mul_i64(t0, t0, t1);
    tcg_gen_trunc_i64_tl(t2, t0);
    gen_store_spr(SPR_MQ, t2);
    tcg_gen_shri_i64(t1, t0, 32);
    tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t1);
    tcg_temp_free_i64(t0);
    tcg_temp_free_i64(t1);
    tcg_temp_free(t2);
4669
    if (unlikely(Rc(ctx->opcode) != 0))
4670
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
4671 4672 4673 4674 4675
}

/* mulo - mulo. */
GEN_HANDLER(mulo, 0x1F, 0x0B, 0x13, 0x00000000, PPC_POWER_BR)
{
4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695
    int l1 = gen_new_label();
    TCGv_i64 t0 = tcg_temp_new_i64();
    TCGv_i64 t1 = tcg_temp_new_i64();
    TCGv t2 = tcg_temp_new();
    /* Start with XER OV disabled, the most likely case */
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
    tcg_gen_extu_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_extu_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_mul_i64(t0, t0, t1);
    tcg_gen_trunc_i64_tl(t2, t0);
    gen_store_spr(SPR_MQ, t2);
    tcg_gen_shri_i64(t1, t0, 32);
    tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t1);
    tcg_gen_ext32s_i64(t1, t0);
    tcg_gen_brcond_i64(TCG_COND_EQ, t0, t1, l1);
    tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
    gen_set_label(l1);
    tcg_temp_free_i64(t0);
    tcg_temp_free_i64(t1);
    tcg_temp_free(t2);
4696
    if (unlikely(Rc(ctx->opcode) != 0))
4697
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
4698 4699 4700 4701 4702
}

/* nabs - nabs. */
GEN_HANDLER(nabs, 0x1F, 0x08, 0x0F, 0x00000000, PPC_POWER_BR)
{
4703 4704 4705 4706 4707 4708 4709 4710
    int l1 = gen_new_label();
    int l2 = gen_new_label();
    tcg_gen_brcondi_tl(TCG_COND_GT, cpu_gpr[rA(ctx->opcode)], 0, l1);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    gen_set_label(l2);
4711
    if (unlikely(Rc(ctx->opcode) != 0))
4712
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
4713 4714 4715 4716 4717
}

/* nabso - nabso. */
GEN_HANDLER(nabso, 0x1F, 0x08, 0x1F, 0x00000000, PPC_POWER_BR)
{
4718 4719 4720 4721 4722 4723 4724 4725 4726 4727
    int l1 = gen_new_label();
    int l2 = gen_new_label();
    tcg_gen_brcondi_tl(TCG_COND_GT, cpu_gpr[rA(ctx->opcode)], 0, l1);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_neg_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    gen_set_label(l2);
    /* nabs never overflows */
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
4728
    if (unlikely(Rc(ctx->opcode) != 0))
4729
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
4730 4731 4732 4733 4734
}

/* rlmi - rlmi. */
GEN_HANDLER(rlmi, 0x16, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR)
{
4735 4736 4737 4738 4739 4740 4741 4742 4743
    uint32_t mb = MB(ctx->opcode);
    uint32_t me = ME(ctx->opcode);
    TCGv t0 = tcg_temp_new();
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
    tcg_gen_rotl_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
    tcg_gen_andi_tl(t0, t0, MASK(mb, me));
    tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], ~MASK(mb, me));
    tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], t0);
    tcg_temp_free(t0);
4744
    if (unlikely(Rc(ctx->opcode) != 0))
4745
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
4746 4747 4748 4749 4750
}

/* rrib - rrib. */
GEN_HANDLER(rrib, 0x1F, 0x19, 0x10, 0x00000000, PPC_POWER_BR)
{
4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
    tcg_gen_movi_tl(t1, 0x80000000);
    tcg_gen_shr_tl(t1, t1, t0);
    tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
    tcg_gen_and_tl(t0, t0, t1);
    tcg_gen_andc_tl(t1, cpu_gpr[rA(ctx->opcode)], t1);
    tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
4762
    if (unlikely(Rc(ctx->opcode) != 0))
4763
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
4764 4765 4766 4767 4768
}

/* sle - sle. */
GEN_HANDLER(sle, 0x1F, 0x19, 0x04, 0x00000000, PPC_POWER_BR)
{
4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
    tcg_gen_shl_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
    tcg_gen_subfi_tl(t1, 32, t1);
    tcg_gen_shr_tl(t1, cpu_gpr[rS(ctx->opcode)], t1);
    tcg_gen_or_tl(t1, t0, t1);
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
    gen_store_spr(SPR_MQ, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
4780
    if (unlikely(Rc(ctx->opcode) != 0))
4781
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
4782 4783 4784 4785 4786
}

/* sleq - sleq. */
GEN_HANDLER(sleq, 0x1F, 0x19, 0x06, 0x00000000, PPC_POWER_BR)
{
4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    TCGv t2 = tcg_temp_new();
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
    tcg_gen_movi_tl(t2, 0xFFFFFFFF);
    tcg_gen_shl_tl(t2, t2, t0);
    tcg_gen_rotl_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
    gen_load_spr(t1, SPR_MQ);
    gen_store_spr(SPR_MQ, t0);
    tcg_gen_and_tl(t0, t0, t2);
    tcg_gen_andc_tl(t1, t1, t2);
    tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
    tcg_temp_free(t2);
4802
    if (unlikely(Rc(ctx->opcode) != 0))
4803
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
4804 4805 4806 4807 4808
}

/* sliq - sliq. */
GEN_HANDLER(sliq, 0x1F, 0x18, 0x05, 0x00000000, PPC_POWER_BR)
{
4809 4810 4811 4812 4813 4814 4815 4816 4817 4818
    int sh = SH(ctx->opcode);
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    tcg_gen_shli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
    tcg_gen_shri_tl(t1, cpu_gpr[rS(ctx->opcode)], 32 - sh);
    tcg_gen_or_tl(t1, t0, t1);
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
    gen_store_spr(SPR_MQ, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
4819
    if (unlikely(Rc(ctx->opcode) != 0))
4820
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
4821 4822 4823 4824 4825
}

/* slliq - slliq. */
GEN_HANDLER(slliq, 0x1F, 0x18, 0x07, 0x00000000, PPC_POWER_BR)
{
4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836
    int sh = SH(ctx->opcode);
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    tcg_gen_rotli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
    gen_load_spr(t1, SPR_MQ);
    gen_store_spr(SPR_MQ, t0);
    tcg_gen_andi_tl(t0, t0,  (0xFFFFFFFFU << sh));
    tcg_gen_andi_tl(t1, t1, ~(0xFFFFFFFFU << sh));
    tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
4837
    if (unlikely(Rc(ctx->opcode) != 0))
4838
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
4839 4840 4841 4842 4843
}

/* sllq - sllq. */
GEN_HANDLER(sllq, 0x1F, 0x18, 0x06, 0x00000000, PPC_POWER_BR)
{
4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865
    int l1 = gen_new_label();
    int l2 = gen_new_label();
    TCGv t0 = tcg_temp_local_new();
    TCGv t1 = tcg_temp_local_new();
    TCGv t2 = tcg_temp_local_new();
    tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x1F);
    tcg_gen_movi_tl(t1, 0xFFFFFFFF);
    tcg_gen_shl_tl(t1, t1, t2);
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x20);
    tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
    gen_load_spr(t0, SPR_MQ);
    tcg_gen_and_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_shl_tl(t0, cpu_gpr[rS(ctx->opcode)], t2);
    gen_load_spr(t2, SPR_MQ);
    tcg_gen_andc_tl(t1, t2, t1);
    tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
    gen_set_label(l2);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
    tcg_temp_free(t2);
4866
    if (unlikely(Rc(ctx->opcode) != 0))
4867
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
4868 4869 4870 4871 4872
}

/* slq - slq. */
GEN_HANDLER(slq, 0x1F, 0x18, 0x04, 0x00000000, PPC_POWER_BR)
{
4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888
    int l1 = gen_new_label();
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
    tcg_gen_shl_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
    tcg_gen_subfi_tl(t1, 32, t1);
    tcg_gen_shr_tl(t1, cpu_gpr[rS(ctx->opcode)], t1);
    tcg_gen_or_tl(t1, t0, t1);
    gen_store_spr(SPR_MQ, t1);
    tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x20);
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
    tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, l1);
    tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
    gen_set_label(l1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
4889
    if (unlikely(Rc(ctx->opcode) != 0))
4890
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
4891 4892
}

4893
/* sraiq - sraiq. */
4894 4895
GEN_HANDLER(sraiq, 0x1F, 0x18, 0x1D, 0x00000000, PPC_POWER_BR)
{
4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911
    int sh = SH(ctx->opcode);
    int l1 = gen_new_label();
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
    tcg_gen_shli_tl(t1, cpu_gpr[rS(ctx->opcode)], 32 - sh);
    tcg_gen_or_tl(t0, t0, t1);
    gen_store_spr(SPR_MQ, t0);
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
    tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, l1);
    tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rS(ctx->opcode)], 0, l1);
    tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_CA));
    gen_set_label(l1);
    tcg_gen_sari_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], sh);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
4912
    if (unlikely(Rc(ctx->opcode) != 0))
4913
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
4914 4915 4916 4917 4918
}

/* sraq - sraq. */
GEN_HANDLER(sraq, 0x1F, 0x18, 0x1C, 0x00000000, PPC_POWER_BR)
{
4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944
    int l1 = gen_new_label();
    int l2 = gen_new_label();
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_local_new();
    TCGv t2 = tcg_temp_local_new();
    tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x1F);
    tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t2);
    tcg_gen_sar_tl(t1, cpu_gpr[rS(ctx->opcode)], t2);
    tcg_gen_subfi_tl(t2, 32, t2);
    tcg_gen_shl_tl(t2, cpu_gpr[rS(ctx->opcode)], t2);
    tcg_gen_or_tl(t0, t0, t2);
    gen_store_spr(SPR_MQ, t0);
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x20);
    tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, l1);
    tcg_gen_mov_tl(t2, cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_sari_tl(t1, cpu_gpr[rS(ctx->opcode)], 31);
    gen_set_label(l1);
    tcg_temp_free(t0);
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t1);
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
    tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l2);
    tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, l2);
    tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_CA));
    gen_set_label(l2);
    tcg_temp_free(t1);
    tcg_temp_free(t2);
4945
    if (unlikely(Rc(ctx->opcode) != 0))
4946
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
4947 4948 4949 4950 4951
}

/* sre - sre. */
GEN_HANDLER(sre, 0x1F, 0x19, 0x14, 0x00000000, PPC_POWER_BR)
{
4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
    tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
    tcg_gen_subfi_tl(t1, 32, t1);
    tcg_gen_shl_tl(t1, cpu_gpr[rS(ctx->opcode)], t1);
    tcg_gen_or_tl(t1, t0, t1);
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
    gen_store_spr(SPR_MQ, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
4963
    if (unlikely(Rc(ctx->opcode) != 0))
4964
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
4965 4966 4967 4968 4969
}

/* srea - srea. */
GEN_HANDLER(srea, 0x1F, 0x19, 0x1C, 0x00000000, PPC_POWER_BR)
{
4970 4971 4972 4973 4974 4975 4976 4977
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
    tcg_gen_rotr_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
    gen_store_spr(SPR_MQ, t0);
    tcg_gen_sar_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
4978
    if (unlikely(Rc(ctx->opcode) != 0))
4979
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
4980 4981 4982 4983 4984
}

/* sreq */
GEN_HANDLER(sreq, 0x1F, 0x19, 0x16, 0x00000000, PPC_POWER_BR)
{
4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    TCGv t2 = tcg_temp_new();
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1F);
    tcg_gen_movi_tl(t1, 0xFFFFFFFF);
    tcg_gen_shr_tl(t1, t1, t0);
    tcg_gen_rotr_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
    gen_load_spr(t2, SPR_MQ);
    gen_store_spr(SPR_MQ, t0);
    tcg_gen_and_tl(t0, t0, t1);
    tcg_gen_andc_tl(t2, t2, t1);
    tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t2);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
    tcg_temp_free(t2);
5000
    if (unlikely(Rc(ctx->opcode) != 0))
5001
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
5002 5003 5004 5005 5006
}

/* sriq */
GEN_HANDLER(sriq, 0x1F, 0x18, 0x15, 0x00000000, PPC_POWER_BR)
{
5007 5008 5009 5010 5011 5012 5013 5014 5015 5016
    int sh = SH(ctx->opcode);
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
    tcg_gen_shli_tl(t1, cpu_gpr[rS(ctx->opcode)], 32 - sh);
    tcg_gen_or_tl(t1, t0, t1);
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
    gen_store_spr(SPR_MQ, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
5017
    if (unlikely(Rc(ctx->opcode) != 0))
5018
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
5019 5020 5021 5022 5023
}

/* srliq */
GEN_HANDLER(srliq, 0x1F, 0x18, 0x17, 0x00000000, PPC_POWER_BR)
{
5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034
    int sh = SH(ctx->opcode);
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    tcg_gen_rotri_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
    gen_load_spr(t1, SPR_MQ);
    gen_store_spr(SPR_MQ, t0);
    tcg_gen_andi_tl(t0, t0,  (0xFFFFFFFFU >> sh));
    tcg_gen_andi_tl(t1, t1, ~(0xFFFFFFFFU >> sh));
    tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
5035
    if (unlikely(Rc(ctx->opcode) != 0))
5036
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
5037 5038 5039 5040 5041
}

/* srlq */
GEN_HANDLER(srlq, 0x1F, 0x18, 0x16, 0x00000000, PPC_POWER_BR)
{
5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064
    int l1 = gen_new_label();
    int l2 = gen_new_label();
    TCGv t0 = tcg_temp_local_new();
    TCGv t1 = tcg_temp_local_new();
    TCGv t2 = tcg_temp_local_new();
    tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x1F);
    tcg_gen_movi_tl(t1, 0xFFFFFFFF);
    tcg_gen_shr_tl(t2, t1, t2);
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x20);
    tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
    gen_load_spr(t0, SPR_MQ);
    tcg_gen_and_tl(cpu_gpr[rA(ctx->opcode)], t0, t2);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t2);
    tcg_gen_and_tl(t0, t0, t2);
    gen_load_spr(t1, SPR_MQ);
    tcg_gen_andc_tl(t1, t1, t2);
    tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
    gen_set_label(l2);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
    tcg_temp_free(t2);
5065
    if (unlikely(Rc(ctx->opcode) != 0))
5066
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
5067 5068 5069 5070 5071
}

/* srq */
GEN_HANDLER(srq, 0x1F, 0x18, 0x14, 0x00000000, PPC_POWER_BR)
{
5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087
    int l1 = gen_new_label();
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x1F);
    tcg_gen_shr_tl(t0, cpu_gpr[rS(ctx->opcode)], t1);
    tcg_gen_subfi_tl(t1, 32, t1);
    tcg_gen_shl_tl(t1, cpu_gpr[rS(ctx->opcode)], t1);
    tcg_gen_or_tl(t1, t0, t1);
    gen_store_spr(SPR_MQ, t1);
    tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0x20);
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
    tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
    tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
    gen_set_label(l1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
5088
    if (unlikely(Rc(ctx->opcode) != 0))
5089
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
5090 5091 5092 5093 5094 5095 5096
}

/* PowerPC 602 specific instructions */
/* dsa  */
GEN_HANDLER(dsa, 0x1F, 0x14, 0x13, 0x03FFF801, PPC_602_SPEC)
{
    /* XXX: TODO */
5097
    GEN_EXCP_INVAL(ctx);
5098 5099 5100 5101 5102 5103
}

/* esa */
GEN_HANDLER(esa, 0x1F, 0x14, 0x12, 0x03FFF801, PPC_602_SPEC)
{
    /* XXX: TODO */
5104
    GEN_EXCP_INVAL(ctx);
5105 5106 5107 5108 5109 5110
}

/* mfrom */
GEN_HANDLER(mfrom, 0x1F, 0x09, 0x08, 0x03E0F801, PPC_602_SPEC)
{
#if defined(CONFIG_USER_ONLY)
5111
    GEN_EXCP_PRIVOPC(ctx);
5112 5113
#else
    if (unlikely(!ctx->supervisor)) {
5114
        GEN_EXCP_PRIVOPC(ctx);
5115 5116
        return;
    }
5117
    gen_helper_602_mfrom(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
5118 5119 5120 5121 5122
#endif
}

/* 602 - 603 - G2 TLB management */
/* tlbld */
5123
GEN_HANDLER2(tlbld_6xx, "tlbld", 0x1F, 0x12, 0x1E, 0x03FF0001, PPC_6xx_TLB)
5124 5125
{
#if defined(CONFIG_USER_ONLY)
5126
    GEN_EXCP_PRIVOPC(ctx);
5127 5128
#else
    if (unlikely(!ctx->supervisor)) {
5129
        GEN_EXCP_PRIVOPC(ctx);
5130 5131
        return;
    }
5132
    gen_helper_load_6xx_tlbd(cpu_gpr[rB(ctx->opcode)]);
5133 5134 5135 5136
#endif
}

/* tlbli */
5137
GEN_HANDLER2(tlbli_6xx, "tlbli", 0x1F, 0x12, 0x1F, 0x03FF0001, PPC_6xx_TLB)
5138 5139
{
#if defined(CONFIG_USER_ONLY)
5140
    GEN_EXCP_PRIVOPC(ctx);
5141 5142
#else
    if (unlikely(!ctx->supervisor)) {
5143
        GEN_EXCP_PRIVOPC(ctx);
5144 5145
        return;
    }
5146
    gen_helper_load_6xx_tlbi(cpu_gpr[rB(ctx->opcode)]);
5147 5148 5149
#endif
}

5150 5151
/* 74xx TLB management */
/* tlbld */
5152
GEN_HANDLER2(tlbld_74xx, "tlbld", 0x1F, 0x12, 0x1E, 0x03FF0001, PPC_74xx_TLB)
5153 5154 5155 5156 5157 5158 5159 5160
{
#if defined(CONFIG_USER_ONLY)
    GEN_EXCP_PRIVOPC(ctx);
#else
    if (unlikely(!ctx->supervisor)) {
        GEN_EXCP_PRIVOPC(ctx);
        return;
    }
5161
    gen_helper_load_74xx_tlbd(cpu_gpr[rB(ctx->opcode)]);
5162 5163 5164 5165
#endif
}

/* tlbli */
5166
GEN_HANDLER2(tlbli_74xx, "tlbli", 0x1F, 0x12, 0x1F, 0x03FF0001, PPC_74xx_TLB)
5167 5168 5169 5170 5171 5172 5173 5174
{
#if defined(CONFIG_USER_ONLY)
    GEN_EXCP_PRIVOPC(ctx);
#else
    if (unlikely(!ctx->supervisor)) {
        GEN_EXCP_PRIVOPC(ctx);
        return;
    }
5175
    gen_helper_load_74xx_tlbi(cpu_gpr[rB(ctx->opcode)]);
5176 5177 5178
#endif
}

5179 5180 5181 5182 5183 5184 5185 5186 5187 5188
/* POWER instructions not in PowerPC 601 */
/* clf */
GEN_HANDLER(clf, 0x1F, 0x16, 0x03, 0x03E00000, PPC_POWER)
{
    /* Cache line flush: implemented as no-op */
}

/* cli */
GEN_HANDLER(cli, 0x1F, 0x16, 0x0F, 0x03E00000, PPC_POWER)
{
B
blueswir1 已提交
5189
    /* Cache line invalidate: privileged and treated as no-op */
5190
#if defined(CONFIG_USER_ONLY)
5191
    GEN_EXCP_PRIVOPC(ctx);
5192 5193
#else
    if (unlikely(!ctx->supervisor)) {
5194
        GEN_EXCP_PRIVOPC(ctx);
5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208
        return;
    }
#endif
}

/* dclst */
GEN_HANDLER(dclst, 0x1F, 0x16, 0x13, 0x03E00000, PPC_POWER)
{
    /* Data cache line store: treated as no-op */
}

GEN_HANDLER(mfsri, 0x1F, 0x13, 0x13, 0x00000001, PPC_POWER)
{
#if defined(CONFIG_USER_ONLY)
5209
    GEN_EXCP_PRIVOPC(ctx);
5210 5211
#else
    if (unlikely(!ctx->supervisor)) {
5212
        GEN_EXCP_PRIVOPC(ctx);
5213 5214 5215 5216 5217
        return;
    }
    int ra = rA(ctx->opcode);
    int rd = rD(ctx->opcode);

5218
    gen_addr_reg_index(cpu_T[0], ctx);
5219
    gen_op_POWER_mfsri();
A
aurel32 已提交
5220
    tcg_gen_mov_tl(cpu_gpr[rd], cpu_T[0]);
5221
    if (ra != 0 && ra != rd)
A
aurel32 已提交
5222
        tcg_gen_mov_tl(cpu_gpr[ra], cpu_T[1]);
5223 5224 5225 5226 5227 5228
#endif
}

GEN_HANDLER(rac, 0x1F, 0x12, 0x19, 0x00000001, PPC_POWER)
{
#if defined(CONFIG_USER_ONLY)
5229
    GEN_EXCP_PRIVOPC(ctx);
5230
#else
5231
    TCGv t0;
5232
    if (unlikely(!ctx->supervisor)) {
5233
        GEN_EXCP_PRIVOPC(ctx);
5234 5235
        return;
    }
5236 5237 5238 5239
    t0 = tcg_temp_new();
    gen_addr_reg_index(t0, ctx);
    gen_helper_rac(cpu_gpr[rD(ctx->opcode)], t0);
    tcg_temp_free(t0);
5240 5241 5242 5243 5244 5245
#endif
}

GEN_HANDLER(rfsvc, 0x13, 0x12, 0x02, 0x03FFF0001, PPC_POWER)
{
#if defined(CONFIG_USER_ONLY)
5246
    GEN_EXCP_PRIVOPC(ctx);
5247 5248
#else
    if (unlikely(!ctx->supervisor)) {
5249
        GEN_EXCP_PRIVOPC(ctx);
5250 5251
        return;
    }
5252
    gen_helper_rfsvc();
5253
    GEN_SYNC(ctx);
5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264
#endif
}

/* svc is not implemented for now */

/* POWER2 specific instructions */
/* Quad manipulation (load/store two floats at a time) */

/* lfq */
GEN_HANDLER(lfq, 0x38, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
{
5265 5266 5267 5268 5269 5270 5271
    int rd = rD(ctx->opcode);
    TCGv t0 = tcg_temp_new();
    gen_addr_imm_index(t0, ctx, 0);
    gen_qemu_ld64(cpu_fpr[rd], t0, ctx->mem_idx);
    tcg_gen_addi_tl(t0, t0, 8);
    gen_qemu_ld64(cpu_fpr[(rd + 1) % 32], t0, ctx->mem_idx);
    tcg_temp_free(t0);
5272 5273 5274 5275 5276 5277
}

/* lfqu */
GEN_HANDLER(lfqu, 0x39, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
{
    int ra = rA(ctx->opcode);
5278 5279 5280 5281 5282 5283 5284
    int rd = rD(ctx->opcode);
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    gen_addr_imm_index(t0, ctx, 0);
    gen_qemu_ld64(cpu_fpr[rd], t0, ctx->mem_idx);
    tcg_gen_addi_tl(t1, t0, 8);
    gen_qemu_ld64(cpu_fpr[(rd + 1) % 32], t1, ctx->mem_idx);
5285
    if (ra != 0)
5286 5287 5288
        tcg_gen_mov_tl(cpu_gpr[ra], t0);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
5289 5290 5291 5292 5293 5294
}

/* lfqux */
GEN_HANDLER(lfqux, 0x1F, 0x17, 0x19, 0x00000001, PPC_POWER2)
{
    int ra = rA(ctx->opcode);
5295 5296 5297 5298 5299 5300 5301
    int rd = rD(ctx->opcode);
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    gen_addr_reg_index(t0, ctx);
    gen_qemu_ld64(cpu_fpr[rd], t0, ctx->mem_idx);
    tcg_gen_addi_tl(t1, t0, 8);
    gen_qemu_ld64(cpu_fpr[(rd + 1) % 32], t1, ctx->mem_idx);
5302
    if (ra != 0)
5303 5304 5305
        tcg_gen_mov_tl(cpu_gpr[ra], t0);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
5306 5307 5308 5309 5310
}

/* lfqx */
GEN_HANDLER(lfqx, 0x1F, 0x17, 0x18, 0x00000001, PPC_POWER2)
{
5311 5312 5313 5314 5315 5316 5317
    int rd = rD(ctx->opcode);
    TCGv t0 = tcg_temp_new();
    gen_addr_reg_index(t0, ctx);
    gen_qemu_ld64(cpu_fpr[rd], t0, ctx->mem_idx);
    tcg_gen_addi_tl(t0, t0, 8);
    gen_qemu_ld64(cpu_fpr[(rd + 1) % 32], t0, ctx->mem_idx);
    tcg_temp_free(t0);
5318 5319 5320 5321 5322
}

/* stfq */
GEN_HANDLER(stfq, 0x3C, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
{
5323 5324 5325 5326 5327 5328 5329
    int rd = rD(ctx->opcode);
    TCGv t0 = tcg_temp_new();
    gen_addr_imm_index(t0, ctx, 0);
    gen_qemu_st64(cpu_fpr[rd], t0, ctx->mem_idx);
    tcg_gen_addi_tl(t0, t0, 8);
    gen_qemu_st64(cpu_fpr[(rd + 1) % 32], t0, ctx->mem_idx);
    tcg_temp_free(t0);
5330 5331 5332 5333 5334 5335
}

/* stfqu */
GEN_HANDLER(stfqu, 0x3D, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
{
    int ra = rA(ctx->opcode);
5336 5337 5338 5339 5340 5341 5342
    int rd = rD(ctx->opcode);
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    gen_addr_imm_index(t0, ctx, 0);
    gen_qemu_st64(cpu_fpr[rd], t0, ctx->mem_idx);
    tcg_gen_addi_tl(t1, t0, 8);
    gen_qemu_st64(cpu_fpr[(rd + 1) % 32], t1, ctx->mem_idx);
5343
    if (ra != 0)
5344 5345 5346
        tcg_gen_mov_tl(cpu_gpr[ra], t0);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
5347 5348 5349 5350 5351 5352
}

/* stfqux */
GEN_HANDLER(stfqux, 0x1F, 0x17, 0x1D, 0x00000001, PPC_POWER2)
{
    int ra = rA(ctx->opcode);
5353 5354 5355 5356 5357 5358 5359
    int rd = rD(ctx->opcode);
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    gen_addr_reg_index(t0, ctx);
    gen_qemu_st64(cpu_fpr[rd], t0, ctx->mem_idx);
    tcg_gen_addi_tl(t1, t0, 8);
    gen_qemu_st64(cpu_fpr[(rd + 1) % 32], t1, ctx->mem_idx);
5360
    if (ra != 0)
5361 5362 5363
        tcg_gen_mov_tl(cpu_gpr[ra], t0);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
5364 5365 5366 5367 5368
}

/* stfqx */
GEN_HANDLER(stfqx, 0x1F, 0x17, 0x1C, 0x00000001, PPC_POWER2)
{
5369 5370 5371 5372 5373 5374 5375
    int rd = rD(ctx->opcode);
    TCGv t0 = tcg_temp_new();
    gen_addr_reg_index(t0, ctx);
    gen_qemu_st64(cpu_fpr[rd], t0, ctx->mem_idx);
    tcg_gen_addi_tl(t0, t0, 8);
    gen_qemu_st64(cpu_fpr[(rd + 1) % 32], t0, ctx->mem_idx);
    tcg_temp_free(t0);
5376 5377 5378
}

/* BookE specific instructions */
5379
/* XXX: not implemented on 440 ? */
5380
GEN_HANDLER(mfapidi, 0x1F, 0x13, 0x08, 0x0000F801, PPC_MFAPIDI)
5381 5382
{
    /* XXX: TODO */
5383
    GEN_EXCP_INVAL(ctx);
5384 5385
}

5386
/* XXX: not implemented on 440 ? */
5387
GEN_HANDLER(tlbiva, 0x1F, 0x12, 0x18, 0x03FFF801, PPC_TLBIVA)
5388 5389
{
#if defined(CONFIG_USER_ONLY)
5390
    GEN_EXCP_PRIVOPC(ctx);
5391 5392
#else
    if (unlikely(!ctx->supervisor)) {
5393
        GEN_EXCP_PRIVOPC(ctx);
5394 5395
        return;
    }
5396
    gen_addr_reg_index(cpu_T[0], ctx);
5397
    /* Use the same micro-ops as for tlbie */
5398 5399 5400 5401 5402 5403
#if defined(TARGET_PPC64)
    if (ctx->sf_mode)
        gen_op_tlbie_64();
    else
#endif
        gen_op_tlbie();
5404 5405 5406 5407
#endif
}

/* All 405 MAC instructions are translated here */
5408 5409 5410
static always_inline void gen_405_mulladd_insn (DisasContext *ctx,
                                                int opc2, int opc3,
                                                int ra, int rb, int rt, int Rc)
5411
{
5412 5413
    TCGv t0, t1;

P
pbrook 已提交
5414 5415
    t0 = tcg_temp_local_new();
    t1 = tcg_temp_local_new();
5416

5417 5418 5419 5420 5421 5422 5423
    switch (opc3 & 0x0D) {
    case 0x05:
        /* macchw    - macchw.    - macchwo   - macchwo.   */
        /* macchws   - macchws.   - macchwso  - macchwso.  */
        /* nmacchw   - nmacchw.   - nmacchwo  - nmacchwo.  */
        /* nmacchws  - nmacchws.  - nmacchwso - nmacchwso. */
        /* mulchw - mulchw. */
5424 5425 5426
        tcg_gen_ext16s_tl(t0, cpu_gpr[ra]);
        tcg_gen_sari_tl(t1, cpu_gpr[rb], 16);
        tcg_gen_ext16s_tl(t1, t1);
5427 5428 5429 5430 5431
        break;
    case 0x04:
        /* macchwu   - macchwu.   - macchwuo  - macchwuo.  */
        /* macchwsu  - macchwsu.  - macchwsuo - macchwsuo. */
        /* mulchwu - mulchwu. */
5432 5433 5434
        tcg_gen_ext16u_tl(t0, cpu_gpr[ra]);
        tcg_gen_shri_tl(t1, cpu_gpr[rb], 16);
        tcg_gen_ext16u_tl(t1, t1);
5435 5436 5437 5438 5439 5440 5441
        break;
    case 0x01:
        /* machhw    - machhw.    - machhwo   - machhwo.   */
        /* machhws   - machhws.   - machhwso  - machhwso.  */
        /* nmachhw   - nmachhw.   - nmachhwo  - nmachhwo.  */
        /* nmachhws  - nmachhws.  - nmachhwso - nmachhwso. */
        /* mulhhw - mulhhw. */
5442 5443 5444 5445
        tcg_gen_sari_tl(t0, cpu_gpr[ra], 16);
        tcg_gen_ext16s_tl(t0, t0);
        tcg_gen_sari_tl(t1, cpu_gpr[rb], 16);
        tcg_gen_ext16s_tl(t1, t1);
5446 5447 5448 5449 5450
        break;
    case 0x00:
        /* machhwu   - machhwu.   - machhwuo  - machhwuo.  */
        /* machhwsu  - machhwsu.  - machhwsuo - machhwsuo. */
        /* mulhhwu - mulhhwu. */
5451 5452 5453 5454
        tcg_gen_shri_tl(t0, cpu_gpr[ra], 16);
        tcg_gen_ext16u_tl(t0, t0);
        tcg_gen_shri_tl(t1, cpu_gpr[rb], 16);
        tcg_gen_ext16u_tl(t1, t1);
5455 5456 5457 5458 5459 5460 5461
        break;
    case 0x0D:
        /* maclhw    - maclhw.    - maclhwo   - maclhwo.   */
        /* maclhws   - maclhws.   - maclhwso  - maclhwso.  */
        /* nmaclhw   - nmaclhw.   - nmaclhwo  - nmaclhwo.  */
        /* nmaclhws  - nmaclhws.  - nmaclhwso - nmaclhwso. */
        /* mullhw - mullhw. */
5462 5463
        tcg_gen_ext16s_tl(t0, cpu_gpr[ra]);
        tcg_gen_ext16s_tl(t1, cpu_gpr[rb]);
5464 5465 5466 5467 5468
        break;
    case 0x0C:
        /* maclhwu   - maclhwu.   - maclhwuo  - maclhwuo.  */
        /* maclhwsu  - maclhwsu.  - maclhwsuo - maclhwsuo. */
        /* mullhwu - mullhwu. */
5469 5470
        tcg_gen_ext16u_tl(t0, cpu_gpr[ra]);
        tcg_gen_ext16u_tl(t1, cpu_gpr[rb]);
5471 5472 5473
        break;
    }
    if (opc2 & 0x04) {
5474 5475 5476 5477 5478 5479 5480 5481 5482 5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497
        /* (n)multiply-and-accumulate (0x0C / 0x0E) */
        tcg_gen_mul_tl(t1, t0, t1);
        if (opc2 & 0x02) {
            /* nmultiply-and-accumulate (0x0E) */
            tcg_gen_sub_tl(t0, cpu_gpr[rt], t1);
        } else {
            /* multiply-and-accumulate (0x0C) */
            tcg_gen_add_tl(t0, cpu_gpr[rt], t1);
        }

        if (opc3 & 0x12) {
            /* Check overflow and/or saturate */
            int l1 = gen_new_label();

            if (opc3 & 0x10) {
                /* Start with XER OV disabled, the most likely case */
                tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
            }
            if (opc3 & 0x01) {
                /* Signed */
                tcg_gen_xor_tl(t1, cpu_gpr[rt], t1);
                tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l1);
                tcg_gen_xor_tl(t1, cpu_gpr[rt], t0);
                tcg_gen_brcondi_tl(TCG_COND_LT, t1, 0, l1);
A
aurel32 已提交
5498
                if (opc3 & 0x02) {
5499 5500 5501 5502 5503 5504 5505
                    /* Saturate */
                    tcg_gen_sari_tl(t0, cpu_gpr[rt], 31);
                    tcg_gen_xori_tl(t0, t0, 0x7fffffff);
                }
            } else {
                /* Unsigned */
                tcg_gen_brcond_tl(TCG_COND_GEU, t0, t1, l1);
A
aurel32 已提交
5506
                if (opc3 & 0x02) {
5507 5508 5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519
                    /* Saturate */
                    tcg_gen_movi_tl(t0, UINT32_MAX);
                }
            }
            if (opc3 & 0x10) {
                /* Check overflow */
                tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
            }
            gen_set_label(l1);
            tcg_gen_mov_tl(cpu_gpr[rt], t0);
        }
    } else {
        tcg_gen_mul_tl(cpu_gpr[rt], t0, t1);
5520
    }
5521 5522
    tcg_temp_free(t0);
    tcg_temp_free(t1);
5523 5524
    if (unlikely(Rc) != 0) {
        /* Update Rc0 */
5525
        gen_set_Rc0(ctx, cpu_gpr[rt]);
5526 5527 5528
    }
}

5529 5530
#define GEN_MAC_HANDLER(name, opc2, opc3)                                     \
GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_405_MAC)                  \
5531 5532 5533 5534 5535 5536
{                                                                             \
    gen_405_mulladd_insn(ctx, opc2, opc3, rA(ctx->opcode), rB(ctx->opcode),   \
                         rD(ctx->opcode), Rc(ctx->opcode));                   \
}

/* macchw    - macchw.    */
5537
GEN_MAC_HANDLER(macchw, 0x0C, 0x05);
5538
/* macchwo   - macchwo.   */
5539
GEN_MAC_HANDLER(macchwo, 0x0C, 0x15);
5540
/* macchws   - macchws.   */
5541
GEN_MAC_HANDLER(macchws, 0x0C, 0x07);
5542
/* macchwso  - macchwso.  */
5543
GEN_MAC_HANDLER(macchwso, 0x0C, 0x17);
5544
/* macchwsu  - macchwsu.  */
5545
GEN_MAC_HANDLER(macchwsu, 0x0C, 0x06);
5546
/* macchwsuo - macchwsuo. */
5547
GEN_MAC_HANDLER(macchwsuo, 0x0C, 0x16);
5548
/* macchwu   - macchwu.   */
5549
GEN_MAC_HANDLER(macchwu, 0x0C, 0x04);
5550
/* macchwuo  - macchwuo.  */
5551
GEN_MAC_HANDLER(macchwuo, 0x0C, 0x14);
5552
/* machhw    - machhw.    */
5553
GEN_MAC_HANDLER(machhw, 0x0C, 0x01);
5554
/* machhwo   - machhwo.   */
5555
GEN_MAC_HANDLER(machhwo, 0x0C, 0x11);
5556
/* machhws   - machhws.   */
5557
GEN_MAC_HANDLER(machhws, 0x0C, 0x03);
5558
/* machhwso  - machhwso.  */
5559
GEN_MAC_HANDLER(machhwso, 0x0C, 0x13);
5560
/* machhwsu  - machhwsu.  */
5561
GEN_MAC_HANDLER(machhwsu, 0x0C, 0x02);
5562
/* machhwsuo - machhwsuo. */
5563
GEN_MAC_HANDLER(machhwsuo, 0x0C, 0x12);
5564
/* machhwu   - machhwu.   */
5565
GEN_MAC_HANDLER(machhwu, 0x0C, 0x00);
5566
/* machhwuo  - machhwuo.  */
5567
GEN_MAC_HANDLER(machhwuo, 0x0C, 0x10);
5568
/* maclhw    - maclhw.    */
5569
GEN_MAC_HANDLER(maclhw, 0x0C, 0x0D);
5570
/* maclhwo   - maclhwo.   */
5571
GEN_MAC_HANDLER(maclhwo, 0x0C, 0x1D);
5572
/* maclhws   - maclhws.   */
5573
GEN_MAC_HANDLER(maclhws, 0x0C, 0x0F);
5574
/* maclhwso  - maclhwso.  */
5575
GEN_MAC_HANDLER(maclhwso, 0x0C, 0x1F);
5576
/* maclhwu   - maclhwu.   */
5577
GEN_MAC_HANDLER(maclhwu, 0x0C, 0x0C);
5578
/* maclhwuo  - maclhwuo.  */
5579
GEN_MAC_HANDLER(maclhwuo, 0x0C, 0x1C);
5580
/* maclhwsu  - maclhwsu.  */
5581
GEN_MAC_HANDLER(maclhwsu, 0x0C, 0x0E);
5582
/* maclhwsuo - maclhwsuo. */
5583
GEN_MAC_HANDLER(maclhwsuo, 0x0C, 0x1E);
5584
/* nmacchw   - nmacchw.   */
5585
GEN_MAC_HANDLER(nmacchw, 0x0E, 0x05);
5586
/* nmacchwo  - nmacchwo.  */
5587
GEN_MAC_HANDLER(nmacchwo, 0x0E, 0x15);
5588
/* nmacchws  - nmacchws.  */
5589
GEN_MAC_HANDLER(nmacchws, 0x0E, 0x07);
5590
/* nmacchwso - nmacchwso. */
5591
GEN_MAC_HANDLER(nmacchwso, 0x0E, 0x17);
5592
/* nmachhw   - nmachhw.   */
5593
GEN_MAC_HANDLER(nmachhw, 0x0E, 0x01);
5594
/* nmachhwo  - nmachhwo.  */
5595
GEN_MAC_HANDLER(nmachhwo, 0x0E, 0x11);
5596
/* nmachhws  - nmachhws.  */
5597
GEN_MAC_HANDLER(nmachhws, 0x0E, 0x03);
5598
/* nmachhwso - nmachhwso. */
5599
GEN_MAC_HANDLER(nmachhwso, 0x0E, 0x13);
5600
/* nmaclhw   - nmaclhw.   */
5601
GEN_MAC_HANDLER(nmaclhw, 0x0E, 0x0D);
5602
/* nmaclhwo  - nmaclhwo.  */
5603
GEN_MAC_HANDLER(nmaclhwo, 0x0E, 0x1D);
5604
/* nmaclhws  - nmaclhws.  */
5605
GEN_MAC_HANDLER(nmaclhws, 0x0E, 0x0F);
5606
/* nmaclhwso - nmaclhwso. */
5607
GEN_MAC_HANDLER(nmaclhwso, 0x0E, 0x1F);
5608 5609

/* mulchw  - mulchw.  */
5610
GEN_MAC_HANDLER(mulchw, 0x08, 0x05);
5611
/* mulchwu - mulchwu. */
5612
GEN_MAC_HANDLER(mulchwu, 0x08, 0x04);
5613
/* mulhhw  - mulhhw.  */
5614
GEN_MAC_HANDLER(mulhhw, 0x08, 0x01);
5615
/* mulhhwu - mulhhwu. */
5616
GEN_MAC_HANDLER(mulhhwu, 0x08, 0x00);
5617
/* mullhw  - mullhw.  */
5618
GEN_MAC_HANDLER(mullhw, 0x08, 0x0D);
5619
/* mullhwu - mullhwu. */
5620
GEN_MAC_HANDLER(mullhwu, 0x08, 0x0C);
5621 5622

/* mfdcr */
5623
GEN_HANDLER(mfdcr, 0x1F, 0x03, 0x0A, 0x00000001, PPC_DCR)
5624 5625
{
#if defined(CONFIG_USER_ONLY)
5626
    GEN_EXCP_PRIVREG(ctx);
5627
#else
5628
    TCGv dcrn;
5629
    if (unlikely(!ctx->supervisor)) {
5630
        GEN_EXCP_PRIVREG(ctx);
5631 5632
        return;
    }
5633 5634 5635 5636 5637
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
    dcrn = tcg_const_tl(SPR(ctx->opcode));
    gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], dcrn);
    tcg_temp_free(dcrn);
5638 5639 5640 5641
#endif
}

/* mtdcr */
5642
GEN_HANDLER(mtdcr, 0x1F, 0x03, 0x0E, 0x00000001, PPC_DCR)
5643 5644
{
#if defined(CONFIG_USER_ONLY)
5645
    GEN_EXCP_PRIVREG(ctx);
5646
#else
5647
    TCGv dcrn;
5648
    if (unlikely(!ctx->supervisor)) {
5649
        GEN_EXCP_PRIVREG(ctx);
5650 5651
        return;
    }
5652 5653 5654 5655 5656
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
    dcrn = tcg_const_tl(SPR(ctx->opcode));
    gen_helper_store_dcr(dcrn, cpu_gpr[rS(ctx->opcode)]);
    tcg_temp_free(dcrn);
5657 5658 5659 5660
#endif
}

/* mfdcrx */
5661
/* XXX: not implemented on 440 ? */
5662
GEN_HANDLER(mfdcrx, 0x1F, 0x03, 0x08, 0x00000000, PPC_DCRX)
5663 5664
{
#if defined(CONFIG_USER_ONLY)
5665
    GEN_EXCP_PRIVREG(ctx);
5666 5667
#else
    if (unlikely(!ctx->supervisor)) {
5668
        GEN_EXCP_PRIVREG(ctx);
5669 5670
        return;
    }
5671 5672 5673
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
    gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
5674
    /* Note: Rc update flag set leads to undefined state of Rc0 */
5675 5676 5677 5678
#endif
}

/* mtdcrx */
5679
/* XXX: not implemented on 440 ? */
5680
GEN_HANDLER(mtdcrx, 0x1F, 0x03, 0x0C, 0x00000000, PPC_DCRX)
5681 5682
{
#if defined(CONFIG_USER_ONLY)
5683
    GEN_EXCP_PRIVREG(ctx);
5684 5685
#else
    if (unlikely(!ctx->supervisor)) {
5686
        GEN_EXCP_PRIVREG(ctx);
5687 5688
        return;
    }
5689 5690 5691
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
    gen_helper_store_dcr(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
5692
    /* Note: Rc update flag set leads to undefined state of Rc0 */
5693 5694 5695
#endif
}

5696 5697 5698
/* mfdcrux (PPC 460) : user-mode access to DCR */
GEN_HANDLER(mfdcrux, 0x1F, 0x03, 0x09, 0x00000000, PPC_DCRUX)
{
5699 5700 5701
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
    gen_helper_load_dcr(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
5702 5703 5704 5705 5706 5707
    /* Note: Rc update flag set leads to undefined state of Rc0 */
}

/* mtdcrux (PPC 460) : user-mode access to DCR */
GEN_HANDLER(mtdcrux, 0x1F, 0x03, 0x0D, 0x00000000, PPC_DCRUX)
{
5708 5709 5710
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
    gen_helper_store_dcr(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
5711 5712 5713
    /* Note: Rc update flag set leads to undefined state of Rc0 */
}

5714 5715 5716 5717
/* dccci */
GEN_HANDLER(dccci, 0x1F, 0x06, 0x0E, 0x03E00001, PPC_4xx_COMMON)
{
#if defined(CONFIG_USER_ONLY)
5718
    GEN_EXCP_PRIVOPC(ctx);
5719 5720
#else
    if (unlikely(!ctx->supervisor)) {
5721
        GEN_EXCP_PRIVOPC(ctx);
5722 5723 5724 5725 5726 5727 5728 5729 5730 5731
        return;
    }
    /* interpreted as no-op */
#endif
}

/* dcread */
GEN_HANDLER(dcread, 0x1F, 0x06, 0x0F, 0x00000001, PPC_4xx_COMMON)
{
#if defined(CONFIG_USER_ONLY)
5732
    GEN_EXCP_PRIVOPC(ctx);
5733
#else
A
aurel32 已提交
5734
    TCGv EA, val;
5735
    if (unlikely(!ctx->supervisor)) {
5736
        GEN_EXCP_PRIVOPC(ctx);
5737 5738
        return;
    }
P
pbrook 已提交
5739
    EA = tcg_temp_new();
A
aurel32 已提交
5740
    gen_set_access_type(ACCESS_CACHE);
A
aurel32 已提交
5741
    gen_addr_reg_index(EA, ctx);
P
pbrook 已提交
5742
    val = tcg_temp_new();
A
aurel32 已提交
5743 5744 5745 5746
    gen_qemu_ld32u(val, EA, ctx->mem_idx);
    tcg_temp_free(val);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], EA);
    tcg_temp_free(EA);
5747 5748 5749 5750
#endif
}

/* icbt */
5751
GEN_HANDLER2(icbt_40x, "icbt", 0x1F, 0x06, 0x08, 0x03E00001, PPC_40x_ICBT)
5752 5753 5754 5755 5756 5757 5758 5759 5760 5761 5762
{
    /* interpreted as no-op */
    /* XXX: specification say this is treated as a load by the MMU
     *      but does not generate any exception
     */
}

/* iccci */
GEN_HANDLER(iccci, 0x1F, 0x06, 0x1E, 0x00000001, PPC_4xx_COMMON)
{
#if defined(CONFIG_USER_ONLY)
5763
    GEN_EXCP_PRIVOPC(ctx);
5764 5765
#else
    if (unlikely(!ctx->supervisor)) {
5766
        GEN_EXCP_PRIVOPC(ctx);
5767 5768 5769 5770 5771 5772 5773 5774 5775 5776
        return;
    }
    /* interpreted as no-op */
#endif
}

/* icread */
GEN_HANDLER(icread, 0x1F, 0x06, 0x1F, 0x03E00001, PPC_4xx_COMMON)
{
#if defined(CONFIG_USER_ONLY)
5777
    GEN_EXCP_PRIVOPC(ctx);
5778 5779
#else
    if (unlikely(!ctx->supervisor)) {
5780
        GEN_EXCP_PRIVOPC(ctx);
5781 5782 5783 5784 5785 5786 5787
        return;
    }
    /* interpreted as no-op */
#endif
}

/* rfci (supervisor only) */
5788
GEN_HANDLER2(rfci_40x, "rfci", 0x13, 0x13, 0x01, 0x03FF8001, PPC_40x_EXCP)
5789 5790
{
#if defined(CONFIG_USER_ONLY)
5791
    GEN_EXCP_PRIVOPC(ctx);
5792 5793
#else
    if (unlikely(!ctx->supervisor)) {
5794
        GEN_EXCP_PRIVOPC(ctx);
5795 5796 5797
        return;
    }
    /* Restore CPU state */
5798
    gen_helper_40x_rfci();
5799
    GEN_SYNC(ctx);
5800 5801 5802 5803 5804 5805
#endif
}

GEN_HANDLER(rfci, 0x13, 0x13, 0x01, 0x03FF8001, PPC_BOOKE)
{
#if defined(CONFIG_USER_ONLY)
5806
    GEN_EXCP_PRIVOPC(ctx);
5807 5808
#else
    if (unlikely(!ctx->supervisor)) {
5809
        GEN_EXCP_PRIVOPC(ctx);
5810 5811 5812
        return;
    }
    /* Restore CPU state */
5813
    gen_helper_rfci();
5814
    GEN_SYNC(ctx);
5815 5816 5817 5818
#endif
}

/* BookE specific */
5819
/* XXX: not implemented on 440 ? */
5820
GEN_HANDLER(rfdi, 0x13, 0x07, 0x01, 0x03FF8001, PPC_RFDI)
5821 5822
{
#if defined(CONFIG_USER_ONLY)
5823
    GEN_EXCP_PRIVOPC(ctx);
5824 5825
#else
    if (unlikely(!ctx->supervisor)) {
5826
        GEN_EXCP_PRIVOPC(ctx);
5827 5828 5829
        return;
    }
    /* Restore CPU state */
5830
    gen_helper_rfdi();
5831
    GEN_SYNC(ctx);
5832 5833 5834
#endif
}

5835
/* XXX: not implemented on 440 ? */
5836
GEN_HANDLER(rfmci, 0x13, 0x06, 0x01, 0x03FF8001, PPC_RFMCI)
5837 5838
{
#if defined(CONFIG_USER_ONLY)
5839
    GEN_EXCP_PRIVOPC(ctx);
5840 5841
#else
    if (unlikely(!ctx->supervisor)) {
5842
        GEN_EXCP_PRIVOPC(ctx);
5843 5844 5845
        return;
    }
    /* Restore CPU state */
5846
    gen_helper_rfmci();
5847
    GEN_SYNC(ctx);
5848 5849
#endif
}
5850

5851
/* TLB management - PowerPC 405 implementation */
5852
/* tlbre */
5853
GEN_HANDLER2(tlbre_40x, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, PPC_40x_TLB)
5854 5855
{
#if defined(CONFIG_USER_ONLY)
5856
    GEN_EXCP_PRIVOPC(ctx);
5857 5858
#else
    if (unlikely(!ctx->supervisor)) {
5859
        GEN_EXCP_PRIVOPC(ctx);
5860 5861 5862 5863
        return;
    }
    switch (rB(ctx->opcode)) {
    case 0:
A
aurel32 已提交
5864
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
5865
        gen_op_4xx_tlbre_hi();
A
aurel32 已提交
5866
        tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
5867 5868
        break;
    case 1:
A
aurel32 已提交
5869
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
5870
        gen_op_4xx_tlbre_lo();
A
aurel32 已提交
5871
        tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
5872 5873
        break;
    default:
5874
        GEN_EXCP_INVAL(ctx);
5875
        break;
5876
    }
5877 5878 5879
#endif
}

5880
/* tlbsx - tlbsx. */
5881
GEN_HANDLER2(tlbsx_40x, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, PPC_40x_TLB)
5882 5883
{
#if defined(CONFIG_USER_ONLY)
5884
    GEN_EXCP_PRIVOPC(ctx);
5885 5886
#else
    if (unlikely(!ctx->supervisor)) {
5887
        GEN_EXCP_PRIVOPC(ctx);
5888 5889
        return;
    }
5890
    gen_addr_reg_index(cpu_T[0], ctx);
5891
    gen_op_4xx_tlbsx();
5892
    if (Rc(ctx->opcode))
5893
        gen_op_4xx_tlbsx_check();
A
aurel32 已提交
5894
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
5895
#endif
B
bellard 已提交
5896 5897
}

5898
/* tlbwe */
5899
GEN_HANDLER2(tlbwe_40x, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, PPC_40x_TLB)
B
bellard 已提交
5900
{
5901
#if defined(CONFIG_USER_ONLY)
5902
    GEN_EXCP_PRIVOPC(ctx);
5903 5904
#else
    if (unlikely(!ctx->supervisor)) {
5905
        GEN_EXCP_PRIVOPC(ctx);
5906 5907 5908 5909
        return;
    }
    switch (rB(ctx->opcode)) {
    case 0:
A
aurel32 已提交
5910 5911
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
        tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
5912 5913 5914
        gen_op_4xx_tlbwe_hi();
        break;
    case 1:
A
aurel32 已提交
5915 5916
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
        tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
5917 5918 5919
        gen_op_4xx_tlbwe_lo();
        break;
    default:
5920
        GEN_EXCP_INVAL(ctx);
5921
        break;
5922
    }
5923 5924 5925
#endif
}

5926
/* TLB management - PowerPC 440 implementation */
5927
/* tlbre */
5928
GEN_HANDLER2(tlbre_440, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, PPC_BOOKE)
5929 5930
{
#if defined(CONFIG_USER_ONLY)
5931
    GEN_EXCP_PRIVOPC(ctx);
5932 5933
#else
    if (unlikely(!ctx->supervisor)) {
5934
        GEN_EXCP_PRIVOPC(ctx);
5935 5936 5937 5938 5939 5940
        return;
    }
    switch (rB(ctx->opcode)) {
    case 0:
    case 1:
    case 2:
A
aurel32 已提交
5941
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
5942
        gen_op_440_tlbre(rB(ctx->opcode));
A
aurel32 已提交
5943
        tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
5944 5945
        break;
    default:
5946
        GEN_EXCP_INVAL(ctx);
5947 5948 5949 5950 5951 5952
        break;
    }
#endif
}

/* tlbsx - tlbsx. */
5953
GEN_HANDLER2(tlbsx_440, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, PPC_BOOKE)
5954 5955
{
#if defined(CONFIG_USER_ONLY)
5956
    GEN_EXCP_PRIVOPC(ctx);
5957 5958
#else
    if (unlikely(!ctx->supervisor)) {
5959
        GEN_EXCP_PRIVOPC(ctx);
5960 5961
        return;
    }
5962
    gen_addr_reg_index(cpu_T[0], ctx);
5963
    gen_op_440_tlbsx();
5964
    if (Rc(ctx->opcode))
5965
        gen_op_4xx_tlbsx_check();
A
aurel32 已提交
5966
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
5967 5968 5969 5970
#endif
}

/* tlbwe */
5971
GEN_HANDLER2(tlbwe_440, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, PPC_BOOKE)
5972 5973
{
#if defined(CONFIG_USER_ONLY)
5974
    GEN_EXCP_PRIVOPC(ctx);
5975 5976
#else
    if (unlikely(!ctx->supervisor)) {
5977
        GEN_EXCP_PRIVOPC(ctx);
5978 5979 5980 5981 5982 5983
        return;
    }
    switch (rB(ctx->opcode)) {
    case 0:
    case 1:
    case 2:
A
aurel32 已提交
5984 5985
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
        tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
5986
        gen_op_440_tlbwe(rB(ctx->opcode));
5987 5988
        break;
    default:
5989
        GEN_EXCP_INVAL(ctx);
5990 5991 5992 5993 5994
        break;
    }
#endif
}

5995
/* wrtee */
5996
GEN_HANDLER(wrtee, 0x1F, 0x03, 0x04, 0x000FFC01, PPC_WRTEE)
5997 5998
{
#if defined(CONFIG_USER_ONLY)
5999
    GEN_EXCP_PRIVOPC(ctx);
6000
#else
6001
    TCGv t0;
6002
    if (unlikely(!ctx->supervisor)) {
6003
        GEN_EXCP_PRIVOPC(ctx);
6004 6005
        return;
    }
6006 6007 6008 6009 6010
    t0 = tcg_temp_new();
    tcg_gen_andi_tl(t0, cpu_gpr[rD(ctx->opcode)], (1 << MSR_EE));
    tcg_gen_andi_tl(cpu_msr, cpu_msr, ~(1 << MSR_EE));
    tcg_gen_or_tl(cpu_msr, cpu_msr, t0);
    tcg_temp_free(t0);
J
j_mayer 已提交
6011 6012 6013
    /* Stop translation to have a chance to raise an exception
     * if we just set msr_ee to 1
     */
6014
    GEN_STOP(ctx);
6015 6016 6017 6018
#endif
}

/* wrteei */
6019
GEN_HANDLER(wrteei, 0x1F, 0x03, 0x05, 0x000EFC01, PPC_WRTEE)
6020 6021
{
#if defined(CONFIG_USER_ONLY)
6022
    GEN_EXCP_PRIVOPC(ctx);
6023 6024
#else
    if (unlikely(!ctx->supervisor)) {
6025
        GEN_EXCP_PRIVOPC(ctx);
6026 6027
        return;
    }
6028 6029 6030 6031 6032 6033 6034
    if (ctx->opcode & 0x00010000) {
        tcg_gen_ori_tl(cpu_msr, cpu_msr, (1 << MSR_EE));
        /* Stop translation to have a chance to raise an exception */
        GEN_STOP(ctx);
    } else {
        tcg_gen_andi_tl(cpu_msr, cpu_msr, (1 << MSR_EE));
    }
6035 6036 6037
#endif
}

J
j_mayer 已提交
6038
/* PowerPC 440 specific instructions */
6039 6040 6041
/* dlmzb */
GEN_HANDLER(dlmzb, 0x1F, 0x0E, 0x02, 0x00000000, PPC_440_SPEC)
{
6042 6043 6044 6045
    TCGv_i32 t0 = tcg_const_i32(Rc(ctx->opcode));
    gen_helper_dlmzb(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],
                     cpu_gpr[rB(ctx->opcode)], t0);
    tcg_temp_free_i32(t0);
6046 6047 6048 6049 6050 6051 6052 6053 6054
}

/* mbar replaces eieio on 440 */
GEN_HANDLER(mbar, 0x1F, 0x16, 0x13, 0x001FF801, PPC_BOOKE)
{
    /* interpreted as no-op */
}

/* msync replaces sync on 440 */
6055
GEN_HANDLER(msync, 0x1F, 0x16, 0x12, 0x03FFF801, PPC_BOOKE)
6056 6057 6058 6059 6060
{
    /* interpreted as no-op */
}

/* icbt */
6061
GEN_HANDLER2(icbt_440, "icbt", 0x1F, 0x16, 0x00, 0x03E00001, PPC_BOOKE)
6062 6063 6064 6065 6066
{
    /* interpreted as no-op */
    /* XXX: specification say this is treated as a load by the MMU
     *      but does not generate any exception
     */
B
bellard 已提交
6067 6068
}

6069 6070 6071 6072
/***                      Altivec vector extension                         ***/
/* Altivec registers moves */

#define GEN_VR_LDX(name, opc2, opc3)                                          \
6073
GEN_HANDLER(name, 0x1F, opc2, opc3, 0x00000001, PPC_ALTIVEC)                  \
6074
{                                                                             \
6075
    TCGv EA;                                                                  \
6076 6077 6078 6079
    if (unlikely(!ctx->altivec_enabled)) {                                    \
        GEN_EXCP_NO_VR(ctx);                                                  \
        return;                                                               \
    }                                                                         \
6080 6081 6082 6083 6084 6085 6086 6087 6088 6089 6090 6091 6092
    EA = tcg_temp_new();                                                      \
    gen_addr_reg_index(EA, ctx);                                              \
    tcg_gen_andi_tl(EA, EA, ~0xf);                                            \
    if (ctx->mem_idx & 1) {                                                   \
        gen_qemu_ld64(cpu_avrl[rD(ctx->opcode)], EA, ctx->mem_idx);           \
        tcg_gen_addi_tl(EA, EA, 8);                                           \
        gen_qemu_ld64(cpu_avrh[rD(ctx->opcode)], EA, ctx->mem_idx);           \
    } else {                                                                  \
        gen_qemu_ld64(cpu_avrh[rD(ctx->opcode)], EA, ctx->mem_idx);           \
        tcg_gen_addi_tl(EA, EA, 8);                                           \
        gen_qemu_ld64(cpu_avrl[rD(ctx->opcode)], EA, ctx->mem_idx);           \
    }                                                                         \
    tcg_temp_free(EA);                                                        \
6093 6094 6095 6096 6097
}

#define GEN_VR_STX(name, opc2, opc3)                                          \
GEN_HANDLER(st##name, 0x1F, opc2, opc3, 0x00000001, PPC_ALTIVEC)              \
{                                                                             \
6098
    TCGv EA;                                                                  \
6099 6100 6101 6102
    if (unlikely(!ctx->altivec_enabled)) {                                    \
        GEN_EXCP_NO_VR(ctx);                                                  \
        return;                                                               \
    }                                                                         \
6103 6104 6105 6106 6107 6108 6109 6110 6111 6112 6113 6114 6115
    EA = tcg_temp_new();                                                      \
    gen_addr_reg_index(EA, ctx);                                              \
    tcg_gen_andi_tl(EA, EA, ~0xf);                                            \
    if (ctx->mem_idx & 1) {                                                   \
        gen_qemu_st64(cpu_avrl[rD(ctx->opcode)], EA, ctx->mem_idx);           \
        tcg_gen_addi_tl(EA, EA, 8);                                           \
        gen_qemu_st64(cpu_avrh[rD(ctx->opcode)], EA, ctx->mem_idx);           \
    } else {                                                                  \
        gen_qemu_st64(cpu_avrh[rD(ctx->opcode)], EA, ctx->mem_idx);           \
        tcg_gen_addi_tl(EA, EA, 8);                                           \
        gen_qemu_st64(cpu_avrl[rD(ctx->opcode)], EA, ctx->mem_idx);           \
    }                                                                         \
    tcg_temp_free(EA);                                                        \
6116 6117
}

6118
GEN_VR_LDX(lvx, 0x07, 0x03);
6119
/* As we don't emulate the cache, lvxl is stricly equivalent to lvx */
6120
GEN_VR_LDX(lvxl, 0x07, 0x0B);
6121

6122
GEN_VR_STX(svx, 0x07, 0x07);
6123
/* As we don't emulate the cache, stvxl is stricly equivalent to stvx */
6124
GEN_VR_STX(svxl, 0x07, 0x0F);
6125

6126 6127
/***                           SPE extension                               ***/
/* Register moves */
6128

P
pbrook 已提交
6129
static always_inline void gen_load_gpr64(TCGv_i64 t, int reg) {
A
aurel32 已提交
6130 6131 6132
#if defined(TARGET_PPC64)
    tcg_gen_mov_i64(t, cpu_gpr[reg]);
#else
P
pbrook 已提交
6133
    tcg_gen_concat_i32_i64(t, cpu_gpr[reg], cpu_gprh[reg]);
6134
#endif
A
aurel32 已提交
6135
}
6136

P
pbrook 已提交
6137
static always_inline void gen_store_gpr64(int reg, TCGv_i64 t) {
A
aurel32 已提交
6138 6139 6140
#if defined(TARGET_PPC64)
    tcg_gen_mov_i64(cpu_gpr[reg], t);
#else
P
pbrook 已提交
6141
    TCGv_i64 tmp = tcg_temp_new_i64();
A
aurel32 已提交
6142 6143 6144
    tcg_gen_trunc_i64_i32(cpu_gpr[reg], t);
    tcg_gen_shri_i64(tmp, t, 32);
    tcg_gen_trunc_i64_i32(cpu_gprh[reg], tmp);
P
pbrook 已提交
6145
    tcg_temp_free_i64(tmp);
6146
#endif
A
aurel32 已提交
6147
}
6148

6149 6150 6151 6152 6153 6154 6155 6156 6157 6158
#define GEN_SPE(name0, name1, opc2, opc3, inval, type)                        \
GEN_HANDLER(name0##_##name1, 0x04, opc2, opc3, inval, type)                   \
{                                                                             \
    if (Rc(ctx->opcode))                                                      \
        gen_##name1(ctx);                                                     \
    else                                                                      \
        gen_##name0(ctx);                                                     \
}

/* Handler for undefined SPE opcodes */
6159
static always_inline void gen_speundef (DisasContext *ctx)
6160
{
6161
    GEN_EXCP_INVAL(ctx);
6162 6163
}

6164 6165 6166
/* SPE logic */
#if defined(TARGET_PPC64)
#define GEN_SPEOP_LOGIC2(name, tcg_op)                                        \
6167
static always_inline void gen_##name (DisasContext *ctx)                      \
6168 6169
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
6170
        GEN_EXCP_NO_AP(ctx);                                                  \
6171 6172
        return;                                                               \
    }                                                                         \
6173 6174 6175 6176 6177 6178 6179 6180 6181 6182 6183 6184 6185 6186 6187
    tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],                \
           cpu_gpr[rB(ctx->opcode)]);                                         \
}
#else
#define GEN_SPEOP_LOGIC2(name, tcg_op)                                        \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],                \
           cpu_gpr[rB(ctx->opcode)]);                                         \
    tcg_op(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)],              \
           cpu_gprh[rB(ctx->opcode)]);                                        \
6188
}
6189 6190 6191 6192 6193 6194 6195 6196 6197 6198
#endif

GEN_SPEOP_LOGIC2(evand, tcg_gen_and_tl);
GEN_SPEOP_LOGIC2(evandc, tcg_gen_andc_tl);
GEN_SPEOP_LOGIC2(evxor, tcg_gen_xor_tl);
GEN_SPEOP_LOGIC2(evor, tcg_gen_or_tl);
GEN_SPEOP_LOGIC2(evnor, tcg_gen_nor_tl);
GEN_SPEOP_LOGIC2(eveqv, tcg_gen_eqv_tl);
GEN_SPEOP_LOGIC2(evorc, tcg_gen_orc_tl);
GEN_SPEOP_LOGIC2(evnand, tcg_gen_nand_tl);
6199

6200 6201 6202
/* SPE logic immediate */
#if defined(TARGET_PPC64)
#define GEN_SPEOP_TCG_LOGIC_IMM2(name, tcg_opi)                               \
6203 6204 6205 6206 6207 6208
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
P
pbrook 已提交
6209 6210 6211
    TCGv_i32 t0 = tcg_temp_local_new_i32();                                   \
    TCGv_i32 t1 = tcg_temp_local_new_i32();                                   \
    TCGv_i64 t2 = tcg_temp_local_new_i64();                                   \
6212 6213 6214 6215
    tcg_gen_trunc_i64_i32(t0, cpu_gpr[rA(ctx->opcode)]);                      \
    tcg_opi(t0, t0, rB(ctx->opcode));                                         \
    tcg_gen_shri_i64(t2, cpu_gpr[rA(ctx->opcode)], 32);                       \
    tcg_gen_trunc_i64_i32(t1, t2);                                            \
P
pbrook 已提交
6216
    tcg_temp_free_i64(t2);                                                    \
6217 6218
    tcg_opi(t1, t1, rB(ctx->opcode));                                         \
    tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1);                 \
P
pbrook 已提交
6219 6220
    tcg_temp_free_i32(t0);                                                    \
    tcg_temp_free_i32(t1);                                                    \
6221
}
6222 6223
#else
#define GEN_SPEOP_TCG_LOGIC_IMM2(name, tcg_opi)                               \
6224
static always_inline void gen_##name (DisasContext *ctx)                      \
6225 6226
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
6227
        GEN_EXCP_NO_AP(ctx);                                                  \
6228 6229
        return;                                                               \
    }                                                                         \
6230 6231 6232 6233
    tcg_opi(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],               \
            rB(ctx->opcode));                                                 \
    tcg_opi(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)],             \
            rB(ctx->opcode));                                                 \
6234
}
6235 6236 6237 6238 6239
#endif
GEN_SPEOP_TCG_LOGIC_IMM2(evslwi, tcg_gen_shli_i32);
GEN_SPEOP_TCG_LOGIC_IMM2(evsrwiu, tcg_gen_shri_i32);
GEN_SPEOP_TCG_LOGIC_IMM2(evsrwis, tcg_gen_sari_i32);
GEN_SPEOP_TCG_LOGIC_IMM2(evrlwi, tcg_gen_rotli_i32);
6240

6241 6242 6243
/* SPE arithmetic */
#if defined(TARGET_PPC64)
#define GEN_SPEOP_ARITH1(name, tcg_op)                                        \
6244
static always_inline void gen_##name (DisasContext *ctx)                      \
6245 6246
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
6247
        GEN_EXCP_NO_AP(ctx);                                                  \
6248 6249
        return;                                                               \
    }                                                                         \
P
pbrook 已提交
6250 6251 6252
    TCGv_i32 t0 = tcg_temp_local_new_i32();                                   \
    TCGv_i32 t1 = tcg_temp_local_new_i32();                                   \
    TCGv_i64 t2 = tcg_temp_local_new_i64();                                   \
6253 6254 6255 6256
    tcg_gen_trunc_i64_i32(t0, cpu_gpr[rA(ctx->opcode)]);                      \
    tcg_op(t0, t0);                                                           \
    tcg_gen_shri_i64(t2, cpu_gpr[rA(ctx->opcode)], 32);                       \
    tcg_gen_trunc_i64_i32(t1, t2);                                            \
P
pbrook 已提交
6257
    tcg_temp_free_i64(t2);                                                    \
6258 6259
    tcg_op(t1, t1);                                                           \
    tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1);                 \
P
pbrook 已提交
6260 6261
    tcg_temp_free_i32(t0);                                                    \
    tcg_temp_free_i32(t1);                                                    \
6262
}
6263
#else
P
pbrook 已提交
6264
#define GEN_SPEOP_ARITH1(name, tcg_op)                                        \
6265 6266 6267 6268 6269 6270 6271 6272 6273 6274
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);               \
    tcg_op(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);             \
}
#endif
6275

P
pbrook 已提交
6276
static always_inline void gen_op_evabs (TCGv_i32 ret, TCGv_i32 arg1)
6277 6278 6279
{
    int l1 = gen_new_label();
    int l2 = gen_new_label();
6280

6281 6282 6283 6284
    tcg_gen_brcondi_i32(TCG_COND_GE, arg1, 0, l1);
    tcg_gen_neg_i32(ret, arg1);
    tcg_gen_br(l2);
    gen_set_label(l1);
P
pbrook 已提交
6285
    tcg_gen_mov_i32(ret, arg1);
6286 6287 6288 6289 6290 6291
    gen_set_label(l2);
}
GEN_SPEOP_ARITH1(evabs, gen_op_evabs);
GEN_SPEOP_ARITH1(evneg, tcg_gen_neg_i32);
GEN_SPEOP_ARITH1(evextsb, tcg_gen_ext8s_i32);
GEN_SPEOP_ARITH1(evextsh, tcg_gen_ext16s_i32);
P
pbrook 已提交
6292
static always_inline void gen_op_evrndw (TCGv_i32 ret, TCGv_i32 arg1)
6293
{
6294 6295 6296 6297
    tcg_gen_addi_i32(ret, arg1, 0x8000);
    tcg_gen_ext16u_i32(ret, ret);
}
GEN_SPEOP_ARITH1(evrndw, gen_op_evrndw);
P
pbrook 已提交
6298 6299
GEN_SPEOP_ARITH1(evcntlsw, gen_helper_cntlsw32);
GEN_SPEOP_ARITH1(evcntlzw, gen_helper_cntlzw32);
6300

6301 6302 6303
#if defined(TARGET_PPC64)
#define GEN_SPEOP_ARITH2(name, tcg_op)                                        \
static always_inline void gen_##name (DisasContext *ctx)                      \
6304 6305
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
6306
        GEN_EXCP_NO_AP(ctx);                                                  \
6307 6308
        return;                                                               \
    }                                                                         \
P
pbrook 已提交
6309 6310 6311 6312
    TCGv_i32 t0 = tcg_temp_local_new_i32();                                   \
    TCGv_i32 t1 = tcg_temp_local_new_i32();                                   \
    TCGv_i32 t2 = tcg_temp_local_new_i32();                                   \
    TCGv_i64 t3 = tcg_temp_local_new(TCG_TYPE_I64);                           \
6313 6314 6315 6316 6317 6318 6319
    tcg_gen_trunc_i64_i32(t0, cpu_gpr[rA(ctx->opcode)]);                      \
    tcg_gen_trunc_i64_i32(t2, cpu_gpr[rB(ctx->opcode)]);                      \
    tcg_op(t0, t0, t2);                                                       \
    tcg_gen_shri_i64(t3, cpu_gpr[rA(ctx->opcode)], 32);                       \
    tcg_gen_trunc_i64_i32(t1, t3);                                            \
    tcg_gen_shri_i64(t3, cpu_gpr[rB(ctx->opcode)], 32);                       \
    tcg_gen_trunc_i64_i32(t2, t3);                                            \
P
pbrook 已提交
6320
    tcg_temp_free_i64(t3);                                                    \
6321
    tcg_op(t1, t1, t2);                                                       \
P
pbrook 已提交
6322
    tcg_temp_free_i32(t2);                                                    \
6323
    tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1);                 \
P
pbrook 已提交
6324 6325
    tcg_temp_free_i32(t0);                                                    \
    tcg_temp_free_i32(t1);                                                    \
6326
}
6327 6328 6329
#else
#define GEN_SPEOP_ARITH2(name, tcg_op)                                        \
static always_inline void gen_##name (DisasContext *ctx)                      \
6330 6331
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
6332
        GEN_EXCP_NO_AP(ctx);                                                  \
6333 6334
        return;                                                               \
    }                                                                         \
6335 6336 6337 6338
    tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],                \
           cpu_gpr[rB(ctx->opcode)]);                                         \
    tcg_op(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)],              \
           cpu_gprh[rB(ctx->opcode)]);                                        \
6339
}
6340
#endif
6341

P
pbrook 已提交
6342
static always_inline void gen_op_evsrwu (TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
6343
{
P
pbrook 已提交
6344
    TCGv_i32 t0;
6345
    int l1, l2;
6346

6347 6348
    l1 = gen_new_label();
    l2 = gen_new_label();
P
pbrook 已提交
6349
    t0 = tcg_temp_local_new_i32();
6350 6351 6352 6353 6354 6355 6356 6357
    /* No error here: 6 bits are used */
    tcg_gen_andi_i32(t0, arg2, 0x3F);
    tcg_gen_brcondi_i32(TCG_COND_GE, t0, 32, l1);
    tcg_gen_shr_i32(ret, arg1, t0);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_movi_i32(ret, 0);
    tcg_gen_br(l2);
P
pbrook 已提交
6358
    tcg_temp_free_i32(t0);
6359 6360
}
GEN_SPEOP_ARITH2(evsrwu, gen_op_evsrwu);
P
pbrook 已提交
6361
static always_inline void gen_op_evsrws (TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
6362
{
P
pbrook 已提交
6363
    TCGv_i32 t0;
6364 6365 6366 6367
    int l1, l2;

    l1 = gen_new_label();
    l2 = gen_new_label();
P
pbrook 已提交
6368
    t0 = tcg_temp_local_new_i32();
6369 6370 6371 6372 6373 6374 6375 6376
    /* No error here: 6 bits are used */
    tcg_gen_andi_i32(t0, arg2, 0x3F);
    tcg_gen_brcondi_i32(TCG_COND_GE, t0, 32, l1);
    tcg_gen_sar_i32(ret, arg1, t0);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_movi_i32(ret, 0);
    tcg_gen_br(l2);
P
pbrook 已提交
6377
    tcg_temp_free_i32(t0);
6378 6379
}
GEN_SPEOP_ARITH2(evsrws, gen_op_evsrws);
P
pbrook 已提交
6380
static always_inline void gen_op_evslw (TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
6381
{
P
pbrook 已提交
6382
    TCGv_i32 t0;
6383 6384 6385 6386
    int l1, l2;

    l1 = gen_new_label();
    l2 = gen_new_label();
P
pbrook 已提交
6387
    t0 = tcg_temp_local_new_i32();
6388 6389 6390 6391 6392 6393 6394 6395
    /* No error here: 6 bits are used */
    tcg_gen_andi_i32(t0, arg2, 0x3F);
    tcg_gen_brcondi_i32(TCG_COND_GE, t0, 32, l1);
    tcg_gen_shl_i32(ret, arg1, t0);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_movi_i32(ret, 0);
    tcg_gen_br(l2);
P
pbrook 已提交
6396
    tcg_temp_free_i32(t0);
6397 6398
}
GEN_SPEOP_ARITH2(evslw, gen_op_evslw);
P
pbrook 已提交
6399
static always_inline void gen_op_evrlw (TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
6400
{
P
pbrook 已提交
6401
    TCGv_i32 t0 = tcg_temp_new_i32();
6402 6403
    tcg_gen_andi_i32(t0, arg2, 0x1F);
    tcg_gen_rotl_i32(ret, arg1, t0);
P
pbrook 已提交
6404
    tcg_temp_free_i32(t0);
6405 6406 6407 6408 6409 6410 6411 6412 6413
}
GEN_SPEOP_ARITH2(evrlw, gen_op_evrlw);
static always_inline void gen_evmergehi (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
#if defined(TARGET_PPC64)
P
pbrook 已提交
6414 6415
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
6416 6417 6418 6419 6420 6421 6422 6423 6424 6425 6426
    tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 32);
    tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], 0xFFFFFFFF0000000ULL);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
#else
    tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)]);
    tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
#endif
}
GEN_SPEOP_ARITH2(evaddw, tcg_gen_add_i32);
P
pbrook 已提交
6427
static always_inline void gen_op_evsubf (TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
6428
{
6429 6430 6431
    tcg_gen_sub_i32(ret, arg2, arg1);
}
GEN_SPEOP_ARITH2(evsubfw, gen_op_evsubf);
6432

6433 6434 6435 6436 6437 6438 6439 6440 6441
/* SPE arithmetic immediate */
#if defined(TARGET_PPC64)
#define GEN_SPEOP_ARITH_IMM2(name, tcg_op)                                    \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
P
pbrook 已提交
6442 6443 6444
    TCGv_i32 t0 = tcg_temp_local_new_i32();                                   \
    TCGv_i32 t1 = tcg_temp_local_new_i32();                                   \
    TCGv_i64 t2 = tcg_temp_local_new_i64();                                   \
6445 6446 6447 6448
    tcg_gen_trunc_i64_i32(t0, cpu_gpr[rB(ctx->opcode)]);                      \
    tcg_op(t0, t0, rA(ctx->opcode));                                          \
    tcg_gen_shri_i64(t2, cpu_gpr[rB(ctx->opcode)], 32);                       \
    tcg_gen_trunc_i64_i32(t1, t2);                                            \
P
pbrook 已提交
6449
    tcg_temp_free_i64(t2);                                                        \
6450 6451
    tcg_op(t1, t1, rA(ctx->opcode));                                          \
    tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1);                 \
P
pbrook 已提交
6452 6453
    tcg_temp_free_i32(t0);                                                    \
    tcg_temp_free_i32(t1);                                                    \
6454 6455 6456 6457 6458 6459 6460 6461 6462 6463 6464 6465 6466 6467 6468 6469 6470 6471 6472 6473 6474 6475 6476 6477 6478 6479 6480 6481 6482 6483 6484
}
#else
#define GEN_SPEOP_ARITH_IMM2(name, tcg_op)                                    \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],                \
           rA(ctx->opcode));                                                  \
    tcg_op(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)],              \
           rA(ctx->opcode));                                                  \
}
#endif
GEN_SPEOP_ARITH_IMM2(evaddiw, tcg_gen_addi_i32);
GEN_SPEOP_ARITH_IMM2(evsubifw, tcg_gen_subi_i32);

/* SPE comparison */
#if defined(TARGET_PPC64)
#define GEN_SPEOP_COMP(name, tcg_cond)                                        \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    int l1 = gen_new_label();                                                 \
    int l2 = gen_new_label();                                                 \
    int l3 = gen_new_label();                                                 \
    int l4 = gen_new_label();                                                 \
P
pbrook 已提交
6485 6486 6487
    TCGv_i32 t0 = tcg_temp_local_new_i32();                                   \
    TCGv_i32 t1 = tcg_temp_local_new_i32();                                   \
    TCGv_i64 t2 = tcg_temp_local_new_i64();                                   \
6488 6489 6490
    tcg_gen_trunc_i64_i32(t0, cpu_gpr[rA(ctx->opcode)]);                      \
    tcg_gen_trunc_i64_i32(t1, cpu_gpr[rB(ctx->opcode)]);                      \
    tcg_gen_brcond_i32(tcg_cond, t0, t1, l1);                                 \
P
pbrook 已提交
6491
    tcg_gen_movi_i32(cpu_crf[crfD(ctx->opcode)], 0);                          \
6492 6493 6494 6495 6496 6497 6498 6499 6500
    tcg_gen_br(l2);                                                           \
    gen_set_label(l1);                                                        \
    tcg_gen_movi_i32(cpu_crf[crfD(ctx->opcode)],                              \
                     CRF_CL | CRF_CH_OR_CL | CRF_CH_AND_CL);                  \
    gen_set_label(l2);                                                        \
    tcg_gen_shri_i64(t2, cpu_gpr[rA(ctx->opcode)], 32);                       \
    tcg_gen_trunc_i64_i32(t0, t2);                                            \
    tcg_gen_shri_i64(t2, cpu_gpr[rB(ctx->opcode)], 32);                       \
    tcg_gen_trunc_i64_i32(t1, t2);                                            \
P
pbrook 已提交
6501
    tcg_temp_free_i64(t2);                                                    \
6502 6503 6504 6505 6506 6507 6508 6509
    tcg_gen_brcond_i32(tcg_cond, t0, t1, l3);                                 \
    tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)],  \
                     ~(CRF_CH | CRF_CH_AND_CL));                              \
    tcg_gen_br(l4);                                                           \
    gen_set_label(l3);                                                        \
    tcg_gen_ori_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)],   \
                    CRF_CH | CRF_CH_OR_CL);                                   \
    gen_set_label(l4);                                                        \
P
pbrook 已提交
6510 6511
    tcg_temp_free_i32(t0);                                                    \
    tcg_temp_free_i32(t1);                                                    \
6512 6513 6514 6515 6516 6517 6518 6519 6520 6521 6522 6523 6524 6525 6526 6527 6528 6529 6530 6531 6532 6533 6534 6535 6536 6537 6538 6539 6540 6541 6542 6543 6544 6545 6546 6547 6548 6549 6550 6551 6552 6553 6554
}
#else
#define GEN_SPEOP_COMP(name, tcg_cond)                                        \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    int l1 = gen_new_label();                                                 \
    int l2 = gen_new_label();                                                 \
    int l3 = gen_new_label();                                                 \
    int l4 = gen_new_label();                                                 \
                                                                              \
    tcg_gen_brcond_i32(tcg_cond, cpu_gpr[rA(ctx->opcode)],                    \
                       cpu_gpr[rB(ctx->opcode)], l1);                         \
    tcg_gen_movi_tl(cpu_crf[crfD(ctx->opcode)], 0);                           \
    tcg_gen_br(l2);                                                           \
    gen_set_label(l1);                                                        \
    tcg_gen_movi_i32(cpu_crf[crfD(ctx->opcode)],                              \
                     CRF_CL | CRF_CH_OR_CL | CRF_CH_AND_CL);                  \
    gen_set_label(l2);                                                        \
    tcg_gen_brcond_i32(tcg_cond, cpu_gprh[rA(ctx->opcode)],                   \
                       cpu_gprh[rB(ctx->opcode)], l3);                        \
    tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)],  \
                     ~(CRF_CH | CRF_CH_AND_CL));                              \
    tcg_gen_br(l4);                                                           \
    gen_set_label(l3);                                                        \
    tcg_gen_ori_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)],   \
                    CRF_CH | CRF_CH_OR_CL);                                   \
    gen_set_label(l4);                                                        \
}
#endif
GEN_SPEOP_COMP(evcmpgtu, TCG_COND_GTU);
GEN_SPEOP_COMP(evcmpgts, TCG_COND_GT);
GEN_SPEOP_COMP(evcmpltu, TCG_COND_LTU);
GEN_SPEOP_COMP(evcmplts, TCG_COND_LT);
GEN_SPEOP_COMP(evcmpeq, TCG_COND_EQ);

/* SPE misc */
static always_inline void gen_brinc (DisasContext *ctx)
{
    /* Note: brinc is usable even if SPE is disabled */
P
pbrook 已提交
6555 6556
    gen_helper_brinc(cpu_gpr[rD(ctx->opcode)],
                     cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
6557
}
6558 6559 6560 6561 6562 6563 6564
static always_inline void gen_evmergelo (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
#if defined(TARGET_PPC64)
P
pbrook 已提交
6565 6566
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
6567 6568 6569 6570 6571 6572 6573 6574 6575 6576 6577 6578 6579 6580 6581 6582 6583
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x00000000FFFFFFFFLL);
    tcg_gen_shli_tl(t1, cpu_gpr[rA(ctx->opcode)], 32);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
#else
    tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
#endif
}
static always_inline void gen_evmergehilo (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
#if defined(TARGET_PPC64)
P
pbrook 已提交
6584 6585
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
6586 6587 6588 6589 6590 6591 6592 6593 6594 6595 6596 6597 6598 6599 6600 6601 6602
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x00000000FFFFFFFFLL);
    tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], 0xFFFFFFFF0000000ULL);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
#else
    tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
#endif
}
static always_inline void gen_evmergelohi (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
#if defined(TARGET_PPC64)
P
pbrook 已提交
6603 6604
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
6605 6606 6607 6608 6609 6610 6611 6612 6613 6614 6615 6616
    tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 32);
    tcg_gen_shli_tl(t1, cpu_gpr[rA(ctx->opcode)], 32);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
#else
    tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)]);
    tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
#endif
}
static always_inline void gen_evsplati (DisasContext *ctx)
{
6617
    uint64_t imm = ((int32_t)(rA(ctx->opcode) << 11)) >> 27;
6618

6619
#if defined(TARGET_PPC64)
6620
    tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], (imm << 32) | imm);
6621 6622 6623 6624 6625
#else
    tcg_gen_movi_i32(cpu_gpr[rD(ctx->opcode)], imm);
    tcg_gen_movi_i32(cpu_gprh[rD(ctx->opcode)], imm);
#endif
}
6626
static always_inline void gen_evsplatfi (DisasContext *ctx)
6627
{
6628
    uint64_t imm = rA(ctx->opcode) << 11;
6629

6630
#if defined(TARGET_PPC64)
6631
    tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], (imm << 32) | imm);
6632 6633 6634 6635
#else
    tcg_gen_movi_i32(cpu_gpr[rD(ctx->opcode)], imm);
    tcg_gen_movi_i32(cpu_gprh[rD(ctx->opcode)], imm);
#endif
6636 6637
}

6638 6639 6640 6641 6642 6643
static always_inline void gen_evsel (DisasContext *ctx)
{
    int l1 = gen_new_label();
    int l2 = gen_new_label();
    int l3 = gen_new_label();
    int l4 = gen_new_label();
P
pbrook 已提交
6644
    TCGv_i32 t0 = tcg_temp_local_new_i32();
6645
#if defined(TARGET_PPC64)
P
pbrook 已提交
6646 6647
    TCGv t1 = tcg_temp_local_new();
    TCGv t2 = tcg_temp_local_new();
6648 6649 6650 6651 6652 6653 6654 6655 6656 6657 6658 6659 6660 6661 6662 6663 6664 6665 6666 6667 6668 6669 6670 6671 6672 6673 6674 6675 6676 6677 6678
#endif
    tcg_gen_andi_i32(t0, cpu_crf[ctx->opcode & 0x07], 1 << 3);
    tcg_gen_brcondi_i32(TCG_COND_EQ, t0, 0, l1);
#if defined(TARGET_PPC64)
    tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], 0xFFFFFFFF00000000ULL);
#else
    tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
#endif
    tcg_gen_br(l2);
    gen_set_label(l1);
#if defined(TARGET_PPC64)
    tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0xFFFFFFFF00000000ULL);
#else
    tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)]);
#endif
    gen_set_label(l2);
    tcg_gen_andi_i32(t0, cpu_crf[ctx->opcode & 0x07], 1 << 2);
    tcg_gen_brcondi_i32(TCG_COND_EQ, t0, 0, l3);
#if defined(TARGET_PPC64)
    tcg_gen_andi_tl(t2, cpu_gpr[rA(ctx->opcode)], 0x00000000FFFFFFFFULL);
#else
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
#endif
    tcg_gen_br(l4);
    gen_set_label(l3);
#if defined(TARGET_PPC64)
    tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x00000000FFFFFFFFULL);
#else
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
#endif
    gen_set_label(l4);
P
pbrook 已提交
6679
    tcg_temp_free_i32(t0);
6680 6681 6682 6683 6684 6685 6686 6687 6688 6689 6690 6691 6692 6693 6694 6695 6696 6697 6698 6699 6700 6701
#if defined(TARGET_PPC64)
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t1, t2);
    tcg_temp_free(t1);
    tcg_temp_free(t2);
#endif
}
GEN_HANDLER2(evsel0, "evsel", 0x04, 0x1c, 0x09, 0x00000000, PPC_SPE)
{
    gen_evsel(ctx);
}
GEN_HANDLER2(evsel1, "evsel", 0x04, 0x1d, 0x09, 0x00000000, PPC_SPE)
{
    gen_evsel(ctx);
}
GEN_HANDLER2(evsel2, "evsel", 0x04, 0x1e, 0x09, 0x00000000, PPC_SPE)
{
    gen_evsel(ctx);
}
GEN_HANDLER2(evsel3, "evsel", 0x04, 0x1f, 0x09, 0x00000000, PPC_SPE)
{
    gen_evsel(ctx);
}
6702 6703 6704 6705 6706 6707 6708 6709 6710 6711 6712 6713 6714 6715 6716 6717 6718 6719 6720 6721 6722 6723 6724 6725 6726 6727 6728

GEN_SPE(evaddw,         speundef,      0x00, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evaddiw,        speundef,      0x01, 0x08, 0x00000000, PPC_SPE);
GEN_SPE(evsubfw,        speundef,      0x02, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evsubifw,       speundef,      0x03, 0x08, 0x00000000, PPC_SPE);
GEN_SPE(evabs,          evneg,         0x04, 0x08, 0x0000F800, PPC_SPE); ////
GEN_SPE(evextsb,        evextsh,       0x05, 0x08, 0x0000F800, PPC_SPE); ////
GEN_SPE(evrndw,         evcntlzw,      0x06, 0x08, 0x0000F800, PPC_SPE); ////
GEN_SPE(evcntlsw,       brinc,         0x07, 0x08, 0x00000000, PPC_SPE); //
GEN_SPE(speundef,       evand,         0x08, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evandc,         speundef,      0x09, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evxor,          evor,          0x0B, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evnor,          eveqv,         0x0C, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(speundef,       evorc,         0x0D, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evnand,         speundef,      0x0F, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evsrwu,         evsrws,        0x10, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evsrwiu,        evsrwis,       0x11, 0x08, 0x00000000, PPC_SPE);
GEN_SPE(evslw,          speundef,      0x12, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evslwi,         speundef,      0x13, 0x08, 0x00000000, PPC_SPE);
GEN_SPE(evrlw,          evsplati,      0x14, 0x08, 0x00000000, PPC_SPE); //
GEN_SPE(evrlwi,         evsplatfi,     0x15, 0x08, 0x00000000, PPC_SPE);
GEN_SPE(evmergehi,      evmergelo,     0x16, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evmergehilo,    evmergelohi,   0x17, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evcmpgtu,       evcmpgts,      0x18, 0x08, 0x00600000, PPC_SPE); ////
GEN_SPE(evcmpltu,       evcmplts,      0x19, 0x08, 0x00600000, PPC_SPE); ////
GEN_SPE(evcmpeq,        speundef,      0x1A, 0x08, 0x00600000, PPC_SPE); ////

6729 6730 6731 6732 6733 6734 6735 6736 6737
/* SPE load and stores */
static always_inline void gen_addr_spe_imm_index (TCGv EA, DisasContext *ctx, int sh)
{
    target_ulong uimm = rB(ctx->opcode);

    if (rA(ctx->opcode) == 0)
        tcg_gen_movi_tl(EA, uimm << sh);
    else
        tcg_gen_addi_tl(EA, cpu_gpr[rA(ctx->opcode)], uimm << sh);
6738
}
6739 6740 6741 6742 6743 6744 6745 6746 6747 6748 6749 6750 6751

static always_inline void gen_op_evldd(DisasContext *ctx, TCGv addr)
{
#if defined(TARGET_PPC64)
    gen_qemu_ld64(cpu_gpr[rD(ctx->opcode)], addr, ctx->mem_idx);
#else
    TCGv_i64 t0 = tcg_temp_new_i64();
    gen_qemu_ld64(t0, addr, ctx->mem_idx);
    tcg_gen_trunc_i64_i32(cpu_gpr[rD(ctx->opcode)], t0);
    tcg_gen_shri_i64(t0, t0, 32);
    tcg_gen_trunc_i64_i32(cpu_gprh[rD(ctx->opcode)], t0);
    tcg_temp_free_i64(t0);
#endif
6752
}
6753 6754 6755

static always_inline void gen_op_evldw(DisasContext *ctx, TCGv addr)
{
6756
#if defined(TARGET_PPC64)
6757 6758 6759 6760 6761 6762 6763 6764 6765 6766 6767 6768
    TCGv t0 = tcg_temp_new();
    gen_qemu_ld32u(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 32);
    tcg_gen_addi_tl(addr, addr, 4);
    gen_qemu_ld32u(t0, addr, ctx->mem_idx);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
    tcg_temp_free(t0);
#else
    gen_qemu_ld32u(cpu_gprh[rD(ctx->opcode)], addr, ctx->mem_idx);
    tcg_gen_addi_tl(addr, addr, 4);
    gen_qemu_ld32u(cpu_gpr[rD(ctx->opcode)], addr, ctx->mem_idx);
#endif
6769
}
6770 6771 6772 6773 6774 6775 6776 6777 6778 6779 6780 6781 6782 6783 6784 6785 6786 6787

static always_inline void gen_op_evldh(DisasContext *ctx, TCGv addr)
{
    TCGv t0 = tcg_temp_new();
#if defined(TARGET_PPC64)
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 48);
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(t0, t0, 32);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(t0, t0, 16);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
6788
#else
6789 6790 6791 6792 6793 6794 6795 6796 6797 6798 6799
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(cpu_gprh[rD(ctx->opcode)], t0, 16);
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_or_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rD(ctx->opcode)], t0);
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(cpu_gprh[rD(ctx->opcode)], t0, 16);
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
6800
#endif
6801
    tcg_temp_free(t0);
6802 6803
}

6804 6805 6806 6807 6808 6809 6810 6811 6812 6813 6814 6815 6816 6817
static always_inline void gen_op_evlhhesplat(DisasContext *ctx, TCGv addr)
{
    TCGv t0 = tcg_temp_new();
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
#if defined(TARGET_PPC64)
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 48);
    tcg_gen_shli_tl(t0, t0, 16);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
#else
    tcg_gen_shli_tl(t0, t0, 16);
    tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], t0);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
#endif
    tcg_temp_free(t0);
6818 6819
}

6820 6821 6822 6823 6824 6825 6826 6827 6828 6829 6830 6831
static always_inline void gen_op_evlhhousplat(DisasContext *ctx, TCGv addr)
{
    TCGv t0 = tcg_temp_new();
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
#if defined(TARGET_PPC64)
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 32);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
#else
    tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], t0);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
#endif
    tcg_temp_free(t0);
6832 6833
}

6834 6835 6836 6837 6838 6839 6840 6841 6842 6843 6844 6845 6846 6847 6848 6849 6850 6851 6852 6853 6854 6855 6856 6857 6858 6859 6860 6861 6862 6863 6864 6865 6866 6867 6868 6869 6870 6871 6872 6873 6874 6875 6876 6877 6878 6879 6880 6881 6882 6883 6884 6885 6886 6887 6888 6889 6890 6891 6892 6893 6894 6895 6896 6897 6898 6899 6900 6901 6902 6903 6904 6905 6906
static always_inline void gen_op_evlhhossplat(DisasContext *ctx, TCGv addr)
{
    TCGv t0 = tcg_temp_new();
    gen_qemu_ld16s(t0, addr, ctx->mem_idx);
#if defined(TARGET_PPC64)
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 32);
    tcg_gen_ext32u_tl(t0, t0);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
#else
    tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], t0);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
#endif
    tcg_temp_free(t0);
}

static always_inline void gen_op_evlwhe(DisasContext *ctx, TCGv addr)
{
    TCGv t0 = tcg_temp_new();
#if defined(TARGET_PPC64)
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 48);
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(t0, t0, 16);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
#else
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(cpu_gprh[rD(ctx->opcode)], t0, 16);
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 16);
#endif
    tcg_temp_free(t0);
}

static always_inline void gen_op_evlwhou(DisasContext *ctx, TCGv addr)
{
#if defined(TARGET_PPC64)
    TCGv t0 = tcg_temp_new();
    gen_qemu_ld16u(cpu_gpr[rD(ctx->opcode)], addr, ctx->mem_idx);
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(t0, t0, 32);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
    tcg_temp_free(t0);
#else
    gen_qemu_ld16u(cpu_gprh[rD(ctx->opcode)], addr, ctx->mem_idx);
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_ld16u(cpu_gpr[rD(ctx->opcode)], addr, ctx->mem_idx);
#endif
}

static always_inline void gen_op_evlwhos(DisasContext *ctx, TCGv addr)
{
#if defined(TARGET_PPC64)
    TCGv t0 = tcg_temp_new();
    gen_qemu_ld16s(t0, addr, ctx->mem_idx);
    tcg_gen_ext32u_tl(cpu_gpr[rD(ctx->opcode)], t0);
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_ld16s(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(t0, t0, 32);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
    tcg_temp_free(t0);
#else
    gen_qemu_ld16s(cpu_gprh[rD(ctx->opcode)], addr, ctx->mem_idx);
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_ld16s(cpu_gpr[rD(ctx->opcode)], addr, ctx->mem_idx);
#endif
}

static always_inline void gen_op_evlwwsplat(DisasContext *ctx, TCGv addr)
{
    TCGv t0 = tcg_temp_new();
    gen_qemu_ld32u(t0, addr, ctx->mem_idx);
6907
#if defined(TARGET_PPC64)
6908 6909 6910 6911 6912 6913 6914 6915 6916 6917 6918 6919 6920 6921 6922 6923 6924 6925 6926 6927 6928 6929 6930 6931 6932 6933 6934 6935 6936 6937
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 32);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
#else
    tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], t0);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
#endif
    tcg_temp_free(t0);
}

static always_inline void gen_op_evlwhsplat(DisasContext *ctx, TCGv addr)
{
    TCGv t0 = tcg_temp_new();
#if defined(TARGET_PPC64)
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 48);
    tcg_gen_shli_tl(t0, t0, 32);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
    tcg_gen_shli_tl(t0, t0, 16);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
#else
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(cpu_gprh[rD(ctx->opcode)], t0, 16);
    tcg_gen_or_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rD(ctx->opcode)], t0);
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 16);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gprh[rD(ctx->opcode)], t0);
6938
#endif
6939 6940 6941 6942 6943 6944 6945
    tcg_temp_free(t0);
}

static always_inline void gen_op_evstdd(DisasContext *ctx, TCGv addr)
{
#if defined(TARGET_PPC64)
    gen_qemu_st64(cpu_gpr[rS(ctx->opcode)], addr, ctx->mem_idx);
6946
#else
6947 6948 6949 6950 6951 6952 6953 6954 6955
    TCGv_i64 t0 = tcg_temp_new_i64();
    tcg_gen_concat_i32_i64(t0, cpu_gpr[rS(ctx->opcode)], cpu_gprh[rS(ctx->opcode)]);
    gen_qemu_st64(t0, addr, ctx->mem_idx);
    tcg_temp_free_i64(t0);
#endif
}

static always_inline void gen_op_evstdw(DisasContext *ctx, TCGv addr)
{
6956
#if defined(TARGET_PPC64)
6957 6958 6959 6960 6961 6962 6963 6964 6965 6966 6967 6968 6969 6970 6971 6972 6973 6974 6975 6976 6977 6978 6979 6980 6981 6982 6983 6984 6985 6986 6987 6988 6989 6990 6991 6992 6993 6994 6995 6996 6997 6998 6999 7000 7001 7002 7003 7004 7005 7006 7007 7008 7009 7010 7011 7012 7013 7014 7015 7016 7017 7018 7019 7020 7021 7022 7023 7024 7025 7026 7027 7028 7029 7030 7031 7032 7033 7034 7035 7036 7037 7038 7039 7040 7041 7042 7043 7044 7045 7046 7047 7048 7049 7050 7051 7052 7053 7054 7055 7056 7057 7058 7059 7060 7061 7062 7063 7064 7065 7066 7067 7068 7069 7070 7071 7072 7073 7074
    TCGv t0 = tcg_temp_new();
    tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 32);
    gen_qemu_st32(t0, addr, ctx->mem_idx);
    tcg_temp_free(t0);
#else
    gen_qemu_st32(cpu_gprh[rS(ctx->opcode)], addr, ctx->mem_idx);
#endif
    tcg_gen_addi_tl(addr, addr, 4);
    gen_qemu_st32(cpu_gpr[rS(ctx->opcode)], addr, ctx->mem_idx);
}

static always_inline void gen_op_evstdh(DisasContext *ctx, TCGv addr)
{
    TCGv t0 = tcg_temp_new();
#if defined(TARGET_PPC64)
    tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 48);
#else
    tcg_gen_shri_tl(t0, cpu_gprh[rS(ctx->opcode)], 16);
#endif
    gen_qemu_st16(t0, addr, ctx->mem_idx);
    tcg_gen_addi_tl(addr, addr, 2);
#if defined(TARGET_PPC64)
    tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 32);
    gen_qemu_st16(t0, addr, ctx->mem_idx);
#else
    gen_qemu_st16(cpu_gprh[rS(ctx->opcode)], addr, ctx->mem_idx);
#endif
    tcg_gen_addi_tl(addr, addr, 2);
    tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 16);
    gen_qemu_st16(t0, addr, ctx->mem_idx);
    tcg_temp_free(t0);
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_st16(cpu_gpr[rS(ctx->opcode)], addr, ctx->mem_idx);
}

static always_inline void gen_op_evstwhe(DisasContext *ctx, TCGv addr)
{
    TCGv t0 = tcg_temp_new();
#if defined(TARGET_PPC64)
    tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 48);
#else
    tcg_gen_shri_tl(t0, cpu_gprh[rS(ctx->opcode)], 16);
#endif
    gen_qemu_st16(t0, addr, ctx->mem_idx);
    tcg_gen_addi_tl(addr, addr, 2);
    tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 16);
    gen_qemu_st16(t0, addr, ctx->mem_idx);
    tcg_temp_free(t0);
}

static always_inline void gen_op_evstwho(DisasContext *ctx, TCGv addr)
{
#if defined(TARGET_PPC64)
    TCGv t0 = tcg_temp_new();
    tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 32);
    gen_qemu_st16(t0, addr, ctx->mem_idx);
    tcg_temp_free(t0);
#else
    gen_qemu_st16(cpu_gprh[rS(ctx->opcode)], addr, ctx->mem_idx);
#endif
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_st16(cpu_gpr[rS(ctx->opcode)], addr, ctx->mem_idx);
}

static always_inline void gen_op_evstwwe(DisasContext *ctx, TCGv addr)
{
#if defined(TARGET_PPC64)
    TCGv t0 = tcg_temp_new();
    tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 32);
    gen_qemu_st32(t0, addr, ctx->mem_idx);
    tcg_temp_free(t0);
#else
    gen_qemu_st32(cpu_gprh[rS(ctx->opcode)], addr, ctx->mem_idx);
#endif
}

static always_inline void gen_op_evstwwo(DisasContext *ctx, TCGv addr)
{
    gen_qemu_st32(cpu_gpr[rS(ctx->opcode)], addr, ctx->mem_idx);
}

#define GEN_SPEOP_LDST(name, opc2, sh)                                        \
GEN_HANDLER(gen_##name, 0x04, opc2, 0x0C, 0x00000000, PPC_SPE)                \
{                                                                             \
    TCGv t0;                                                                  \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    t0 = tcg_temp_new();                                                      \
    if (Rc(ctx->opcode)) {                                                    \
        gen_addr_spe_imm_index(t0, ctx, sh);                                  \
    } else {                                                                  \
        gen_addr_reg_index(t0, ctx);                                          \
    }                                                                         \
    gen_op_##name(ctx, t0);                                                   \
    tcg_temp_free(t0);                                                        \
}

GEN_SPEOP_LDST(evldd, 0x00, 3);
GEN_SPEOP_LDST(evldw, 0x01, 3);
GEN_SPEOP_LDST(evldh, 0x02, 3);
GEN_SPEOP_LDST(evlhhesplat, 0x04, 1);
GEN_SPEOP_LDST(evlhhousplat, 0x06, 1);
GEN_SPEOP_LDST(evlhhossplat, 0x07, 1);
GEN_SPEOP_LDST(evlwhe, 0x08, 2);
GEN_SPEOP_LDST(evlwhou, 0x0A, 2);
GEN_SPEOP_LDST(evlwhos, 0x0B, 2);
GEN_SPEOP_LDST(evlwwsplat, 0x0C, 2);
GEN_SPEOP_LDST(evlwhsplat, 0x0E, 2);

GEN_SPEOP_LDST(evstdd, 0x10, 3);
GEN_SPEOP_LDST(evstdw, 0x11, 3);
GEN_SPEOP_LDST(evstdh, 0x12, 3);
GEN_SPEOP_LDST(evstwhe, 0x18, 2);
GEN_SPEOP_LDST(evstwho, 0x1A, 2);
GEN_SPEOP_LDST(evstwwe, 0x1C, 2);
GEN_SPEOP_LDST(evstwwo, 0x1E, 2);
7075 7076 7077 7078 7079 7080 7081 7082 7083 7084 7085 7086 7087 7088 7089 7090 7091 7092 7093 7094 7095 7096 7097 7098 7099 7100 7101 7102 7103 7104 7105 7106 7107 7108 7109 7110 7111 7112 7113 7114 7115 7116 7117 7118 7119 7120 7121 7122 7123 7124 7125 7126 7127 7128 7129 7130 7131 7132 7133 7134 7135 7136 7137 7138 7139 7140 7141 7142 7143 7144 7145 7146 7147 7148 7149 7150 7151 7152

/* Multiply and add - TODO */
#if 0
GEN_SPE(speundef,       evmhessf,      0x01, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhossf,      0x03, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(evmheumi,       evmhesmi,      0x04, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhesmf,      0x05, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(evmhoumi,       evmhosmi,      0x06, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhosmf,      0x07, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhessfa,     0x11, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhossfa,     0x13, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(evmheumia,      evmhesmia,     0x14, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhesmfa,     0x15, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(evmhoumia,      evmhosmia,     0x16, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhosmfa,     0x17, 0x10, 0x00000000, PPC_SPE);

GEN_SPE(speundef,       evmwhssf,      0x03, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(evmwlumi,       speundef,      0x04, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(evmwhumi,       evmwhsmi,      0x06, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwhsmf,      0x07, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwssf,       0x09, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(evmwumi,        evmwsmi,       0x0C, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwsmf,       0x0D, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwhssfa,     0x13, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(evmwlumia,      speundef,      0x14, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(evmwhumia,      evmwhsmia,     0x16, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwhsmfa,     0x17, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwssfa,      0x19, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(evmwumia,       evmwsmia,      0x1C, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwsmfa,      0x1D, 0x11, 0x00000000, PPC_SPE);

GEN_SPE(evadduiaaw,     evaddsiaaw,    0x00, 0x13, 0x0000F800, PPC_SPE);
GEN_SPE(evsubfusiaaw,   evsubfssiaaw,  0x01, 0x13, 0x0000F800, PPC_SPE);
GEN_SPE(evaddumiaaw,    evaddsmiaaw,   0x04, 0x13, 0x0000F800, PPC_SPE);
GEN_SPE(evsubfumiaaw,   evsubfsmiaaw,  0x05, 0x13, 0x0000F800, PPC_SPE);
GEN_SPE(evdivws,        evdivwu,       0x06, 0x13, 0x00000000, PPC_SPE);
GEN_SPE(evmra,          speundef,      0x07, 0x13, 0x0000F800, PPC_SPE);

GEN_SPE(evmheusiaaw,    evmhessiaaw,   0x00, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhessfaaw,   0x01, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(evmhousiaaw,    evmhossiaaw,   0x02, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhossfaaw,   0x03, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(evmheumiaaw,    evmhesmiaaw,   0x04, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhesmfaaw,   0x05, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(evmhoumiaaw,    evmhosmiaaw,   0x06, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhosmfaaw,   0x07, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(evmhegumiaa,    evmhegsmiaa,   0x14, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhegsmfaa,   0x15, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(evmhogumiaa,    evmhogsmiaa,   0x16, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhogsmfaa,   0x17, 0x14, 0x00000000, PPC_SPE);

GEN_SPE(evmwlusiaaw,    evmwlssiaaw,   0x00, 0x15, 0x00000000, PPC_SPE);
GEN_SPE(evmwlumiaaw,    evmwlsmiaaw,   0x04, 0x15, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwssfaa,     0x09, 0x15, 0x00000000, PPC_SPE);
GEN_SPE(evmwumiaa,      evmwsmiaa,     0x0C, 0x15, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwsmfaa,     0x0D, 0x15, 0x00000000, PPC_SPE);

GEN_SPE(evmheusianw,    evmhessianw,   0x00, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhessfanw,   0x01, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(evmhousianw,    evmhossianw,   0x02, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhossfanw,   0x03, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(evmheumianw,    evmhesmianw,   0x04, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhesmfanw,   0x05, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(evmhoumianw,    evmhosmianw,   0x06, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhosmfanw,   0x07, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(evmhegumian,    evmhegsmian,   0x14, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhegsmfan,   0x15, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(evmhigumian,    evmhigsmian,   0x16, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhogsmfan,   0x17, 0x16, 0x00000000, PPC_SPE);

GEN_SPE(evmwlusianw,    evmwlssianw,   0x00, 0x17, 0x00000000, PPC_SPE);
GEN_SPE(evmwlumianw,    evmwlsmianw,   0x04, 0x17, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwssfan,     0x09, 0x17, 0x00000000, PPC_SPE);
GEN_SPE(evmwumian,      evmwsmian,     0x0C, 0x17, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwsmfan,     0x0D, 0x17, 0x00000000, PPC_SPE);
#endif

/***                      SPE floating-point extension                     ***/
A
aurel32 已提交
7153 7154
#if defined(TARGET_PPC64)
#define GEN_SPEFPUOP_CONV_32_32(name)                                         \
7155
static always_inline void gen_##name (DisasContext *ctx)                      \
7156
{                                                                             \
A
aurel32 已提交
7157 7158 7159 7160 7161 7162 7163 7164 7165 7166 7167 7168
    TCGv_i32 t0;                                                              \
    TCGv t1;                                                                  \
    t0 = tcg_temp_new_i32();                                                  \
    tcg_gen_trunc_tl_i32(t0, cpu_gpr[rB(ctx->opcode)]);                       \
    gen_helper_##name(t0, t0);                                                \
    t1 = tcg_temp_new();                                                      \
    tcg_gen_extu_i32_tl(t1, t0);                                              \
    tcg_temp_free_i32(t0);                                                    \
    tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)],       \
                    0xFFFFFFFF00000000ULL);                                   \
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t1);    \
    tcg_temp_free(t1);                                                        \
7169
}
A
aurel32 已提交
7170 7171 7172 7173 7174 7175 7176 7177 7178 7179 7180 7181 7182 7183 7184 7185 7186 7187 7188 7189 7190 7191 7192 7193 7194 7195 7196 7197 7198
#define GEN_SPEFPUOP_CONV_32_64(name)                                         \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    TCGv_i32 t0;                                                              \
    TCGv t1;                                                                  \
    t0 = tcg_temp_new_i32();                                                  \
    gen_helper_##name(t0, cpu_gpr[rB(ctx->opcode)]);                          \
    t1 = tcg_temp_new();                                                      \
    tcg_gen_extu_i32_tl(t1, t0);                                              \
    tcg_temp_free_i32(t0);                                                    \
    tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)],       \
                    0xFFFFFFFF00000000ULL);                                   \
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t1);    \
    tcg_temp_free(t1);                                                        \
}
#define GEN_SPEFPUOP_CONV_64_32(name)                                         \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    TCGv_i32 t0 = tcg_temp_new_i32();                                         \
    tcg_gen_trunc_tl_i32(t0, cpu_gpr[rB(ctx->opcode)]);                       \
    gen_helper_##name(cpu_gpr[rD(ctx->opcode)], t0);                          \
    tcg_temp_free_i32(t0);                                                    \
}
#define GEN_SPEFPUOP_CONV_64_64(name)                                         \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    gen_helper_##name(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);    \
}
#define GEN_SPEFPUOP_ARITH2_32_32(name)                                       \
7199 7200
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
A
aurel32 已提交
7201 7202
    TCGv_i32 t0, t1;                                                          \
    TCGv_i64 t2;                                                              \
7203 7204 7205 7206
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
A
aurel32 已提交
7207 7208 7209 7210 7211 7212 7213 7214 7215 7216 7217 7218 7219
    t0 = tcg_temp_new_i32();                                                  \
    t1 = tcg_temp_new_i32();                                                  \
    tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]);                       \
    tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]);                       \
    gen_helper_##name(t0, t0, t1);                                            \
    tcg_temp_free_i32(t1);                                                    \
    t2 = tcg_temp_new();                                                      \
    tcg_gen_extu_i32_tl(t2, t0);                                              \
    tcg_temp_free_i32(t0);                                                    \
    tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)],       \
                    0xFFFFFFFF00000000ULL);                                   \
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t2);    \
    tcg_temp_free(t2);                                                        \
7220
}
A
aurel32 已提交
7221
#define GEN_SPEFPUOP_ARITH2_64_64(name)                                       \
7222 7223 7224 7225 7226 7227
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
A
aurel32 已提交
7228 7229
    gen_helper_##name(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],     \
                      cpu_gpr[rB(ctx->opcode)]);                              \
7230
}
A
aurel32 已提交
7231
#define GEN_SPEFPUOP_COMP_32(name)                                            \
7232 7233
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
A
aurel32 已提交
7234
    TCGv_i32 t0, t1;                                                          \
7235 7236 7237 7238
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
A
aurel32 已提交
7239 7240 7241 7242 7243 7244 7245 7246 7247 7248 7249 7250 7251 7252 7253 7254 7255 7256 7257 7258 7259 7260 7261
    t0 = tcg_temp_new_i32();                                                  \
    t1 = tcg_temp_new_i32();                                                  \
    tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]);                       \
    tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]);                       \
    gen_helper_##name(cpu_crf[crfD(ctx->opcode)], t0, t1);                    \
    tcg_temp_free_i32(t0);                                                    \
    tcg_temp_free_i32(t1);                                                    \
}
#define GEN_SPEFPUOP_COMP_64(name)                                            \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    gen_helper_##name(cpu_crf[crfD(ctx->opcode)],                             \
                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);    \
}
#else
#define GEN_SPEFPUOP_CONV_32_32(name)                                         \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    gen_helper_##name(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);    \
7262
}
A
aurel32 已提交
7263 7264 7265 7266 7267 7268 7269 7270 7271 7272 7273 7274 7275 7276 7277 7278 7279 7280 7281 7282 7283 7284 7285 7286 7287 7288 7289 7290 7291 7292 7293 7294 7295 7296 7297 7298 7299 7300 7301 7302 7303 7304 7305 7306 7307 7308 7309 7310 7311 7312 7313 7314 7315 7316 7317 7318 7319 7320 7321 7322 7323 7324 7325 7326 7327 7328 7329 7330 7331 7332 7333 7334 7335 7336 7337 7338 7339 7340 7341
#define GEN_SPEFPUOP_CONV_32_64(name)                                         \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    TCGv_i64 t0 = tcg_temp_new_i64();                                         \
    gen_load_gpr64(t0, rB(ctx->opcode));                                      \
    gen_helper_##name(cpu_gpr[rD(ctx->opcode)], t0);                          \
    tcg_temp_free_i64(t0);                                                    \
}
#define GEN_SPEFPUOP_CONV_64_32(name)                                         \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    TCGv_i64 t0 = tcg_temp_new_i64();                                         \
    gen_helper_##name(t0, cpu_gpr[rB(ctx->opcode)]);                          \
    gen_store_gpr64(rD(ctx->opcode), t0);                                     \
    tcg_temp_free_i64(t0);                                                    \
}
#define GEN_SPEFPUOP_CONV_64_64(name)                                         \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    TCGv_i64 t0 = tcg_temp_new_i64();                                         \
    gen_load_gpr64(t0, rB(ctx->opcode));                                      \
    gen_helper_##name(t0, t0);                                                \
    gen_store_gpr64(rD(ctx->opcode), t0);                                     \
    tcg_temp_free_i64(t0);                                                    \
}
#define GEN_SPEFPUOP_ARITH2_32_32(name)                                       \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    gen_helper_##name(cpu_gpr[rD(ctx->opcode)],                               \
                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);    \
}
#define GEN_SPEFPUOP_ARITH2_64_64(name)                                       \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    TCGv_i64 t0, t1;                                                          \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    t0 = tcg_temp_new_i64();                                                  \
    t1 = tcg_temp_new_i64();                                                  \
    gen_load_gpr64(t0, rA(ctx->opcode));                                      \
    gen_load_gpr64(t1, rB(ctx->opcode));                                      \
    gen_helper_##name(t0, t0, t1);                                            \
    gen_store_gpr64(rD(ctx->opcode), t0);                                     \
    tcg_temp_free_i64(t0);                                                    \
    tcg_temp_free_i64(t1);                                                    \
}
#define GEN_SPEFPUOP_COMP_32(name)                                            \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    gen_helper_##name(cpu_crf[crfD(ctx->opcode)],                             \
                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);    \
}
#define GEN_SPEFPUOP_COMP_64(name)                                            \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    TCGv_i64 t0, t1;                                                          \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    t0 = tcg_temp_new_i64();                                                  \
    t1 = tcg_temp_new_i64();                                                  \
    gen_load_gpr64(t0, rA(ctx->opcode));                                      \
    gen_load_gpr64(t1, rB(ctx->opcode));                                      \
    gen_helper_##name(cpu_crf[crfD(ctx->opcode)], t0, t1);                    \
    tcg_temp_free_i64(t0);                                                    \
    tcg_temp_free_i64(t1);                                                    \
}
#endif
7342

7343 7344
/* Single precision floating-point vectors operations */
/* Arithmetic */
A
aurel32 已提交
7345 7346 7347 7348 7349 7350 7351 7352 7353 7354 7355 7356 7357 7358 7359 7360 7361 7362 7363 7364 7365 7366 7367 7368 7369 7370 7371 7372 7373 7374 7375 7376 7377 7378 7379 7380 7381 7382 7383 7384 7385 7386 7387 7388
GEN_SPEFPUOP_ARITH2_64_64(evfsadd);
GEN_SPEFPUOP_ARITH2_64_64(evfssub);
GEN_SPEFPUOP_ARITH2_64_64(evfsmul);
GEN_SPEFPUOP_ARITH2_64_64(evfsdiv);
static always_inline void gen_evfsabs (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
#if defined(TARGET_PPC64)
    tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], ~0x8000000080000000LL);
#else
    tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], ~0x80000000);
    tcg_gen_andi_tl(cpu_gprh[rA(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], ~0x80000000);
#endif
}
static always_inline void gen_evfsnabs (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
#if defined(TARGET_PPC64)
    tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x8000000080000000LL);
#else
    tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x80000000);
    tcg_gen_ori_tl(cpu_gprh[rA(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], 0x80000000);
#endif
}
static always_inline void gen_evfsneg (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
#if defined(TARGET_PPC64)
    tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x8000000080000000LL);
#else
    tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x80000000);
    tcg_gen_xori_tl(cpu_gprh[rA(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], 0x80000000);
#endif
}

7389
/* Conversion */
A
aurel32 已提交
7390 7391 7392 7393 7394 7395 7396 7397 7398 7399 7400
GEN_SPEFPUOP_CONV_64_64(evfscfui);
GEN_SPEFPUOP_CONV_64_64(evfscfsi);
GEN_SPEFPUOP_CONV_64_64(evfscfuf);
GEN_SPEFPUOP_CONV_64_64(evfscfsf);
GEN_SPEFPUOP_CONV_64_64(evfsctui);
GEN_SPEFPUOP_CONV_64_64(evfsctsi);
GEN_SPEFPUOP_CONV_64_64(evfsctuf);
GEN_SPEFPUOP_CONV_64_64(evfsctsf);
GEN_SPEFPUOP_CONV_64_64(evfsctuiz);
GEN_SPEFPUOP_CONV_64_64(evfsctsiz);

7401
/* Comparison */
A
aurel32 已提交
7402 7403 7404 7405 7406 7407
GEN_SPEFPUOP_COMP_64(evfscmpgt);
GEN_SPEFPUOP_COMP_64(evfscmplt);
GEN_SPEFPUOP_COMP_64(evfscmpeq);
GEN_SPEFPUOP_COMP_64(evfststgt);
GEN_SPEFPUOP_COMP_64(evfststlt);
GEN_SPEFPUOP_COMP_64(evfststeq);
7408 7409 7410 7411 7412 7413 7414 7415 7416 7417 7418 7419 7420 7421 7422 7423 7424 7425 7426

/* Opcodes definitions */
GEN_SPE(evfsadd,        evfssub,       0x00, 0x0A, 0x00000000, PPC_SPEFPU); //
GEN_SPE(evfsabs,        evfsnabs,      0x02, 0x0A, 0x0000F800, PPC_SPEFPU); //
GEN_SPE(evfsneg,        speundef,      0x03, 0x0A, 0x0000F800, PPC_SPEFPU); //
GEN_SPE(evfsmul,        evfsdiv,       0x04, 0x0A, 0x00000000, PPC_SPEFPU); //
GEN_SPE(evfscmpgt,      evfscmplt,     0x06, 0x0A, 0x00600000, PPC_SPEFPU); //
GEN_SPE(evfscmpeq,      speundef,      0x07, 0x0A, 0x00600000, PPC_SPEFPU); //
GEN_SPE(evfscfui,       evfscfsi,      0x08, 0x0A, 0x00180000, PPC_SPEFPU); //
GEN_SPE(evfscfuf,       evfscfsf,      0x09, 0x0A, 0x00180000, PPC_SPEFPU); //
GEN_SPE(evfsctui,       evfsctsi,      0x0A, 0x0A, 0x00180000, PPC_SPEFPU); //
GEN_SPE(evfsctuf,       evfsctsf,      0x0B, 0x0A, 0x00180000, PPC_SPEFPU); //
GEN_SPE(evfsctuiz,      speundef,      0x0C, 0x0A, 0x00180000, PPC_SPEFPU); //
GEN_SPE(evfsctsiz,      speundef,      0x0D, 0x0A, 0x00180000, PPC_SPEFPU); //
GEN_SPE(evfststgt,      evfststlt,     0x0E, 0x0A, 0x00600000, PPC_SPEFPU); //
GEN_SPE(evfststeq,      speundef,      0x0F, 0x0A, 0x00600000, PPC_SPEFPU); //

/* Single precision floating-point operations */
/* Arithmetic */
A
aurel32 已提交
7427 7428 7429 7430 7431 7432 7433 7434 7435 7436 7437 7438 7439 7440 7441 7442 7443 7444 7445 7446 7447 7448 7449 7450 7451 7452 7453 7454 7455
GEN_SPEFPUOP_ARITH2_32_32(efsadd);
GEN_SPEFPUOP_ARITH2_32_32(efssub);
GEN_SPEFPUOP_ARITH2_32_32(efsmul);
GEN_SPEFPUOP_ARITH2_32_32(efsdiv);
static always_inline void gen_efsabs (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
    tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], (target_long)~0x80000000LL);
}
static always_inline void gen_efsnabs (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
    tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x80000000);
}
static always_inline void gen_efsneg (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
    tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x80000000);
}

7456
/* Conversion */
A
aurel32 已提交
7457 7458 7459 7460 7461 7462 7463 7464 7465 7466 7467 7468
GEN_SPEFPUOP_CONV_32_32(efscfui);
GEN_SPEFPUOP_CONV_32_32(efscfsi);
GEN_SPEFPUOP_CONV_32_32(efscfuf);
GEN_SPEFPUOP_CONV_32_32(efscfsf);
GEN_SPEFPUOP_CONV_32_32(efsctui);
GEN_SPEFPUOP_CONV_32_32(efsctsi);
GEN_SPEFPUOP_CONV_32_32(efsctuf);
GEN_SPEFPUOP_CONV_32_32(efsctsf);
GEN_SPEFPUOP_CONV_32_32(efsctuiz);
GEN_SPEFPUOP_CONV_32_32(efsctsiz);
GEN_SPEFPUOP_CONV_32_64(efscfd);

7469
/* Comparison */
A
aurel32 已提交
7470 7471 7472 7473 7474 7475
GEN_SPEFPUOP_COMP_32(efscmpgt);
GEN_SPEFPUOP_COMP_32(efscmplt);
GEN_SPEFPUOP_COMP_32(efscmpeq);
GEN_SPEFPUOP_COMP_32(efststgt);
GEN_SPEFPUOP_COMP_32(efststlt);
GEN_SPEFPUOP_COMP_32(efststeq);
7476 7477

/* Opcodes definitions */
7478
GEN_SPE(efsadd,         efssub,        0x00, 0x0B, 0x00000000, PPC_SPEFPU); //
7479 7480 7481 7482 7483 7484 7485 7486 7487
GEN_SPE(efsabs,         efsnabs,       0x02, 0x0B, 0x0000F800, PPC_SPEFPU); //
GEN_SPE(efsneg,         speundef,      0x03, 0x0B, 0x0000F800, PPC_SPEFPU); //
GEN_SPE(efsmul,         efsdiv,        0x04, 0x0B, 0x00000000, PPC_SPEFPU); //
GEN_SPE(efscmpgt,       efscmplt,      0x06, 0x0B, 0x00600000, PPC_SPEFPU); //
GEN_SPE(efscmpeq,       efscfd,        0x07, 0x0B, 0x00600000, PPC_SPEFPU); //
GEN_SPE(efscfui,        efscfsi,       0x08, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efscfuf,        efscfsf,       0x09, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efsctui,        efsctsi,       0x0A, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efsctuf,        efsctsf,       0x0B, 0x0B, 0x00180000, PPC_SPEFPU); //
7488 7489
GEN_SPE(efsctuiz,       speundef,      0x0C, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efsctsiz,       speundef,      0x0D, 0x0B, 0x00180000, PPC_SPEFPU); //
7490 7491 7492 7493 7494
GEN_SPE(efststgt,       efststlt,      0x0E, 0x0B, 0x00600000, PPC_SPEFPU); //
GEN_SPE(efststeq,       speundef,      0x0F, 0x0B, 0x00600000, PPC_SPEFPU); //

/* Double precision floating-point operations */
/* Arithmetic */
A
aurel32 已提交
7495 7496 7497 7498 7499 7500 7501 7502 7503 7504 7505 7506 7507 7508 7509 7510 7511 7512 7513 7514 7515 7516 7517 7518 7519 7520 7521 7522 7523 7524 7525 7526 7527 7528 7529 7530 7531 7532 7533 7534 7535
GEN_SPEFPUOP_ARITH2_64_64(efdadd);
GEN_SPEFPUOP_ARITH2_64_64(efdsub);
GEN_SPEFPUOP_ARITH2_64_64(efdmul);
GEN_SPEFPUOP_ARITH2_64_64(efddiv);
static always_inline void gen_efdabs (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
#if defined(TARGET_PPC64)
    tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], ~0x8000000000000000LL);
#else
    tcg_gen_andi_tl(cpu_gprh[rA(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], ~0x80000000);
#endif
}
static always_inline void gen_efdnabs (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
#if defined(TARGET_PPC64)
    tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x8000000000000000LL);
#else
    tcg_gen_ori_tl(cpu_gprh[rA(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], 0x80000000);
#endif
}
static always_inline void gen_efdneg (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
#if defined(TARGET_PPC64)
    tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x8000000000000000LL);
#else
    tcg_gen_xori_tl(cpu_gprh[rA(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], 0x80000000);
#endif
}

7536
/* Conversion */
A
aurel32 已提交
7537 7538 7539 7540 7541 7542 7543 7544 7545 7546 7547 7548 7549 7550 7551
GEN_SPEFPUOP_CONV_64_32(efdcfui);
GEN_SPEFPUOP_CONV_64_32(efdcfsi);
GEN_SPEFPUOP_CONV_64_32(efdcfuf);
GEN_SPEFPUOP_CONV_64_32(efdcfsf);
GEN_SPEFPUOP_CONV_32_64(efdctui);
GEN_SPEFPUOP_CONV_32_64(efdctsi);
GEN_SPEFPUOP_CONV_32_64(efdctuf);
GEN_SPEFPUOP_CONV_32_64(efdctsf);
GEN_SPEFPUOP_CONV_32_64(efdctuiz);
GEN_SPEFPUOP_CONV_32_64(efdctsiz);
GEN_SPEFPUOP_CONV_64_32(efdcfs);
GEN_SPEFPUOP_CONV_64_64(efdcfuid);
GEN_SPEFPUOP_CONV_64_64(efdcfsid);
GEN_SPEFPUOP_CONV_64_64(efdctuidz);
GEN_SPEFPUOP_CONV_64_64(efdctsidz);
7552 7553

/* Comparison */
A
aurel32 已提交
7554 7555 7556 7557 7558 7559
GEN_SPEFPUOP_COMP_64(efdcmpgt);
GEN_SPEFPUOP_COMP_64(efdcmplt);
GEN_SPEFPUOP_COMP_64(efdcmpeq);
GEN_SPEFPUOP_COMP_64(efdtstgt);
GEN_SPEFPUOP_COMP_64(efdtstlt);
GEN_SPEFPUOP_COMP_64(efdtsteq);
7560 7561 7562 7563 7564 7565 7566 7567 7568 7569 7570 7571 7572 7573 7574 7575 7576 7577 7578

/* Opcodes definitions */
GEN_SPE(efdadd,         efdsub,        0x10, 0x0B, 0x00000000, PPC_SPEFPU); //
GEN_SPE(efdcfuid,       efdcfsid,      0x11, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efdabs,         efdnabs,       0x12, 0x0B, 0x0000F800, PPC_SPEFPU); //
GEN_SPE(efdneg,         speundef,      0x13, 0x0B, 0x0000F800, PPC_SPEFPU); //
GEN_SPE(efdmul,         efddiv,        0x14, 0x0B, 0x00000000, PPC_SPEFPU); //
GEN_SPE(efdctuidz,      efdctsidz,     0x15, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efdcmpgt,       efdcmplt,      0x16, 0x0B, 0x00600000, PPC_SPEFPU); //
GEN_SPE(efdcmpeq,       efdcfs,        0x17, 0x0B, 0x00600000, PPC_SPEFPU); //
GEN_SPE(efdcfui,        efdcfsi,       0x18, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efdcfuf,        efdcfsf,       0x19, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efdctui,        efdctsi,       0x1A, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efdctuf,        efdctsf,       0x1B, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efdctuiz,       speundef,      0x1C, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efdctsiz,       speundef,      0x1D, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efdtstgt,       efdtstlt,      0x1E, 0x0B, 0x00600000, PPC_SPEFPU); //
GEN_SPE(efdtsteq,       speundef,      0x1F, 0x0B, 0x00600000, PPC_SPEFPU); //

B
bellard 已提交
7579 7580 7581
/* End opcode list */
GEN_OPCODE_MARK(end);

7582
#include "translate_init.c"
7583
#include "helper_regs.h"
B
bellard 已提交
7584

7585
/*****************************************************************************/
7586
/* Misc PowerPC helpers */
7587 7588 7589
void cpu_dump_state (CPUState *env, FILE *f,
                     int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
                     int flags)
B
bellard 已提交
7590
{
7591 7592 7593
#define RGPL  4
#define RFPL  4

B
bellard 已提交
7594 7595
    int i;

J
j_mayer 已提交
7596
    cpu_fprintf(f, "NIP " ADDRX "   LR " ADDRX " CTR " ADDRX " XER %08x\n",
A
aurel32 已提交
7597
                env->nip, env->lr, env->ctr, env->xer);
7598 7599
    cpu_fprintf(f, "MSR " ADDRX " HID0 " ADDRX "  HF " ADDRX " idx %d\n",
                env->msr, env->spr[SPR_HID0], env->hflags, env->mmu_idx);
7600
#if !defined(NO_TIMER_DUMP)
J
j_mayer 已提交
7601
    cpu_fprintf(f, "TB %08x %08x "
7602 7603 7604 7605
#if !defined(CONFIG_USER_ONLY)
                "DECR %08x"
#endif
                "\n",
J
j_mayer 已提交
7606
                cpu_ppc_load_tbu(env), cpu_ppc_load_tbl(env)
7607 7608 7609 7610
#if !defined(CONFIG_USER_ONLY)
                , cpu_ppc_load_decr(env)
#endif
                );
J
j_mayer 已提交
7611
#endif
7612
    for (i = 0; i < 32; i++) {
7613 7614
        if ((i & (RGPL - 1)) == 0)
            cpu_fprintf(f, "GPR%02d", i);
7615
        cpu_fprintf(f, " " REGX, ppc_dump_gpr(env, i));
7616
        if ((i & (RGPL - 1)) == (RGPL - 1))
B
bellard 已提交
7617
            cpu_fprintf(f, "\n");
7618
    }
7619
    cpu_fprintf(f, "CR ");
7620
    for (i = 0; i < 8; i++)
B
bellard 已提交
7621 7622
        cpu_fprintf(f, "%01x", env->crf[i]);
    cpu_fprintf(f, "  [");
7623 7624 7625 7626 7627 7628 7629 7630
    for (i = 0; i < 8; i++) {
        char a = '-';
        if (env->crf[i] & 0x08)
            a = 'L';
        else if (env->crf[i] & 0x04)
            a = 'G';
        else if (env->crf[i] & 0x02)
            a = 'E';
B
bellard 已提交
7631
        cpu_fprintf(f, " %c%c", a, env->crf[i] & 0x01 ? 'O' : ' ');
7632
    }
7633
    cpu_fprintf(f, " ]             RES " ADDRX "\n", env->reserve);
7634 7635 7636
    for (i = 0; i < 32; i++) {
        if ((i & (RFPL - 1)) == 0)
            cpu_fprintf(f, "FPR%02d", i);
B
bellard 已提交
7637
        cpu_fprintf(f, " %016" PRIx64, *((uint64_t *)&env->fpr[i]));
7638
        if ((i & (RFPL - 1)) == (RFPL - 1))
B
bellard 已提交
7639
            cpu_fprintf(f, "\n");
B
bellard 已提交
7640
    }
7641
#if !defined(CONFIG_USER_ONLY)
7642
    cpu_fprintf(f, "SRR0 " ADDRX " SRR1 " ADDRX " SDR1 " ADDRX "\n",
7643
                env->spr[SPR_SRR0], env->spr[SPR_SRR1], env->sdr1);
7644
#endif
B
bellard 已提交
7645

7646 7647
#undef RGPL
#undef RFPL
B
bellard 已提交
7648 7649
}

7650 7651 7652 7653 7654 7655 7656 7657 7658 7659 7660 7661 7662 7663 7664 7665 7666 7667 7668 7669 7670 7671 7672 7673 7674 7675 7676 7677 7678 7679 7680 7681 7682 7683 7684 7685 7686 7687 7688 7689 7690 7691 7692 7693 7694 7695 7696
void cpu_dump_statistics (CPUState *env, FILE*f,
                          int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
                          int flags)
{
#if defined(DO_PPC_STATISTICS)
    opc_handler_t **t1, **t2, **t3, *handler;
    int op1, op2, op3;

    t1 = env->opcodes;
    for (op1 = 0; op1 < 64; op1++) {
        handler = t1[op1];
        if (is_indirect_opcode(handler)) {
            t2 = ind_table(handler);
            for (op2 = 0; op2 < 32; op2++) {
                handler = t2[op2];
                if (is_indirect_opcode(handler)) {
                    t3 = ind_table(handler);
                    for (op3 = 0; op3 < 32; op3++) {
                        handler = t3[op3];
                        if (handler->count == 0)
                            continue;
                        cpu_fprintf(f, "%02x %02x %02x (%02x %04d) %16s: "
                                    "%016llx %lld\n",
                                    op1, op2, op3, op1, (op3 << 5) | op2,
                                    handler->oname,
                                    handler->count, handler->count);
                    }
                } else {
                    if (handler->count == 0)
                        continue;
                    cpu_fprintf(f, "%02x %02x    (%02x %04d) %16s: "
                                "%016llx %lld\n",
                                op1, op2, op1, op2, handler->oname,
                                handler->count, handler->count);
                }
            }
        } else {
            if (handler->count == 0)
                continue;
            cpu_fprintf(f, "%02x       (%02x     ) %16s: %016llx %lld\n",
                        op1, op1, handler->oname,
                        handler->count, handler->count);
        }
    }
#endif
}

7697
/*****************************************************************************/
7698 7699 7700
static always_inline void gen_intermediate_code_internal (CPUState *env,
                                                          TranslationBlock *tb,
                                                          int search_pc)
B
bellard 已提交
7701
{
7702
    DisasContext ctx, *ctxp = &ctx;
B
bellard 已提交
7703
    opc_handler_t **table, *handler;
B
bellard 已提交
7704
    target_ulong pc_start;
B
bellard 已提交
7705
    uint16_t *gen_opc_end;
7706
    int supervisor, little_endian;
7707
    CPUBreakpoint *bp;
B
bellard 已提交
7708
    int j, lj = -1;
P
pbrook 已提交
7709 7710
    int num_insns;
    int max_insns;
B
bellard 已提交
7711 7712 7713

    pc_start = tb->pc;
    gen_opc_end = gen_opc_buf + OPC_MAX_SIZE;
7714 7715 7716
#if defined(OPTIMIZE_FPRF_UPDATE)
    gen_fprf_ptr = gen_fprf_buf;
#endif
B
bellard 已提交
7717
    ctx.nip = pc_start;
B
bellard 已提交
7718
    ctx.tb = tb;
7719
    ctx.exception = POWERPC_EXCP_NONE;
7720
    ctx.spr_cb = env->spr_cb;
7721 7722
    supervisor = env->mmu_idx;
#if !defined(CONFIG_USER_ONLY)
7723
    ctx.supervisor = supervisor;
7724
#endif
7725
    little_endian = env->hflags & (1 << MSR_LE) ? 1 : 0;
7726 7727
#if defined(TARGET_PPC64)
    ctx.sf_mode = msr_sf;
7728
    ctx.mem_idx = (supervisor << 2) | (msr_sf << 1) | little_endian;
7729
#else
7730
    ctx.mem_idx = (supervisor << 1) | little_endian;
7731
#endif
B
bellard 已提交
7732
    ctx.fpu_enabled = msr_fp;
7733
    if ((env->flags & POWERPC_FLAG_SPE) && msr_spe)
7734 7735 7736
        ctx.spe_enabled = msr_spe;
    else
        ctx.spe_enabled = 0;
7737 7738 7739 7740
    if ((env->flags & POWERPC_FLAG_VRE) && msr_vr)
        ctx.altivec_enabled = msr_vr;
    else
        ctx.altivec_enabled = 0;
7741
    if ((env->flags & POWERPC_FLAG_SE) && msr_se)
7742
        ctx.singlestep_enabled = CPU_SINGLE_STEP;
7743
    else
7744
        ctx.singlestep_enabled = 0;
7745
    if ((env->flags & POWERPC_FLAG_BE) && msr_be)
7746 7747 7748
        ctx.singlestep_enabled |= CPU_BRANCH_STEP;
    if (unlikely(env->singlestep_enabled))
        ctx.singlestep_enabled |= GDBSTUB_SINGLE_STEP;
7749
#if defined (DO_SINGLE_STEP) && 0
7750 7751 7752
    /* Single step trace mode */
    msr_se = 1;
#endif
P
pbrook 已提交
7753 7754 7755 7756 7757 7758
    num_insns = 0;
    max_insns = tb->cflags & CF_COUNT_MASK;
    if (max_insns == 0)
        max_insns = CF_COUNT_MASK;

    gen_icount_start();
7759
    /* Set env in case of segfault during code fetch */
7760
    while (ctx.exception == POWERPC_EXCP_NONE && gen_opc_ptr < gen_opc_end) {
7761 7762
        if (unlikely(!TAILQ_EMPTY(&env->breakpoints))) {
            TAILQ_FOREACH(bp, &env->breakpoints, entry) {
7763
                if (bp->pc == ctx.nip) {
7764
                    gen_update_nip(&ctx, ctx.nip);
7765
                    gen_helper_raise_debug();
7766 7767 7768 7769
                    break;
                }
            }
        }
7770
        if (unlikely(search_pc)) {
B
bellard 已提交
7771 7772 7773 7774 7775
            j = gen_opc_ptr - gen_opc_buf;
            if (lj < j) {
                lj++;
                while (lj < j)
                    gen_opc_instr_start[lj++] = 0;
B
bellard 已提交
7776
                gen_opc_pc[lj] = ctx.nip;
B
bellard 已提交
7777
                gen_opc_instr_start[lj] = 1;
P
pbrook 已提交
7778
                gen_opc_icount[lj] = num_insns;
B
bellard 已提交
7779 7780
            }
        }
7781 7782
#if defined PPC_DEBUG_DISAS
        if (loglevel & CPU_LOG_TB_IN_ASM) {
B
bellard 已提交
7783
            fprintf(logfile, "----------------\n");
7784
            fprintf(logfile, "nip=" ADDRX " super=%d ir=%d\n",
7785
                    ctx.nip, supervisor, (int)msr_ir);
7786 7787
        }
#endif
P
pbrook 已提交
7788 7789
        if (num_insns + 1 == max_insns && (tb->cflags & CF_LAST_IO))
            gen_io_start();
7790 7791 7792 7793
        if (unlikely(little_endian)) {
            ctx.opcode = bswap32(ldl_code(ctx.nip));
        } else {
            ctx.opcode = ldl_code(ctx.nip);
7794
        }
7795 7796
#if defined PPC_DEBUG_DISAS
        if (loglevel & CPU_LOG_TB_IN_ASM) {
7797
            fprintf(logfile, "translate opcode %08x (%02x %02x %02x) (%s)\n",
7798
                    ctx.opcode, opc1(ctx.opcode), opc2(ctx.opcode),
7799
                    opc3(ctx.opcode), little_endian ? "little" : "big");
B
bellard 已提交
7800 7801
        }
#endif
B
bellard 已提交
7802
        ctx.nip += 4;
7803
        table = env->opcodes;
P
pbrook 已提交
7804
        num_insns++;
B
bellard 已提交
7805 7806 7807 7808 7809 7810 7811 7812 7813 7814
        handler = table[opc1(ctx.opcode)];
        if (is_indirect_opcode(handler)) {
            table = ind_table(handler);
            handler = table[opc2(ctx.opcode)];
            if (is_indirect_opcode(handler)) {
                table = ind_table(handler);
                handler = table[opc3(ctx.opcode)];
            }
        }
        /* Is opcode *REALLY* valid ? */
7815
        if (unlikely(handler->handler == &gen_invalid)) {
J
j_mayer 已提交
7816
            if (loglevel != 0) {
7817
                fprintf(logfile, "invalid/unsupported opcode: "
7818
                        "%02x - %02x - %02x (%08x) " ADDRX " %d\n",
7819
                        opc1(ctx.opcode), opc2(ctx.opcode),
7820
                        opc3(ctx.opcode), ctx.opcode, ctx.nip - 4, (int)msr_ir);
B
bellard 已提交
7821 7822
            } else {
                printf("invalid/unsupported opcode: "
7823
                       "%02x - %02x - %02x (%08x) " ADDRX " %d\n",
B
bellard 已提交
7824
                       opc1(ctx.opcode), opc2(ctx.opcode),
7825
                       opc3(ctx.opcode), ctx.opcode, ctx.nip - 4, (int)msr_ir);
B
bellard 已提交
7826
            }
7827 7828
        } else {
            if (unlikely((ctx.opcode & handler->inval) != 0)) {
J
j_mayer 已提交
7829
                if (loglevel != 0) {
B
bellard 已提交
7830
                    fprintf(logfile, "invalid bits: %08x for opcode: "
7831
                            "%02x - %02x - %02x (%08x) " ADDRX "\n",
B
bellard 已提交
7832 7833
                            ctx.opcode & handler->inval, opc1(ctx.opcode),
                            opc2(ctx.opcode), opc3(ctx.opcode),
B
bellard 已提交
7834
                            ctx.opcode, ctx.nip - 4);
7835 7836
                } else {
                    printf("invalid bits: %08x for opcode: "
7837
                           "%02x - %02x - %02x (%08x) " ADDRX "\n",
7838 7839
                           ctx.opcode & handler->inval, opc1(ctx.opcode),
                           opc2(ctx.opcode), opc3(ctx.opcode),
B
bellard 已提交
7840
                           ctx.opcode, ctx.nip - 4);
7841
                }
7842
                GEN_EXCP_INVAL(ctxp);
B
bellard 已提交
7843
                break;
B
bellard 已提交
7844 7845
            }
        }
B
bellard 已提交
7846
        (*(handler->handler))(&ctx);
7847 7848 7849
#if defined(DO_PPC_STATISTICS)
        handler->count++;
#endif
7850
        /* Check trace mode exceptions */
7851 7852 7853 7854 7855
        if (unlikely(ctx.singlestep_enabled & CPU_SINGLE_STEP &&
                     (ctx.nip <= 0x100 || ctx.nip > 0xF00) &&
                     ctx.exception != POWERPC_SYSCALL &&
                     ctx.exception != POWERPC_EXCP_TRAP &&
                     ctx.exception != POWERPC_EXCP_BRANCH)) {
7856
            GEN_EXCP(ctxp, POWERPC_EXCP_TRACE, 0);
7857
        } else if (unlikely(((ctx.nip & (TARGET_PAGE_SIZE - 1)) == 0) ||
P
pbrook 已提交
7858 7859
                            (env->singlestep_enabled) ||
                            num_insns >= max_insns)) {
7860 7861 7862
            /* if we reach a page boundary or are single stepping, stop
             * generation
             */
7863
            break;
7864
        }
7865 7866 7867 7868
#if defined (DO_SINGLE_STEP)
        break;
#endif
    }
P
pbrook 已提交
7869 7870
    if (tb->cflags & CF_LAST_IO)
        gen_io_end();
7871
    if (ctx.exception == POWERPC_EXCP_NONE) {
7872
        gen_goto_tb(&ctx, 0, ctx.nip);
7873
    } else if (ctx.exception != POWERPC_EXCP_BRANCH) {
7874 7875
        if (unlikely(env->singlestep_enabled)) {
            gen_update_nip(&ctx, ctx.nip);
7876
            gen_helper_raise_debug();
7877
        }
7878
        /* Generate the return instruction */
B
bellard 已提交
7879
        tcg_gen_exit_tb(0);
7880
    }
P
pbrook 已提交
7881
    gen_icount_end(tb, num_insns);
B
bellard 已提交
7882
    *gen_opc_ptr = INDEX_op_end;
7883
    if (unlikely(search_pc)) {
7884 7885 7886 7887 7888
        j = gen_opc_ptr - gen_opc_buf;
        lj++;
        while (lj <= j)
            gen_opc_instr_start[lj++] = 0;
    } else {
B
bellard 已提交
7889
        tb->size = ctx.nip - pc_start;
P
pbrook 已提交
7890
        tb->icount = num_insns;
7891
    }
7892
#if defined(DEBUG_DISAS)
7893
    if (loglevel & CPU_LOG_TB_CPU) {
7894
        fprintf(logfile, "---------------- excp: %04x\n", ctx.exception);
B
bellard 已提交
7895
        cpu_dump_state(env, logfile, fprintf, 0);
7896 7897
    }
    if (loglevel & CPU_LOG_TB_IN_ASM) {
7898
        int flags;
7899
        flags = env->bfd_mach;
7900
        flags |= little_endian << 16;
B
bellard 已提交
7901
        fprintf(logfile, "IN: %s\n", lookup_symbol(pc_start));
7902
        target_disas(logfile, pc_start, ctx.nip - pc_start, flags);
B
bellard 已提交
7903
        fprintf(logfile, "\n");
7904
    }
B
bellard 已提交
7905 7906 7907
#endif
}

7908
void gen_intermediate_code (CPUState *env, struct TranslationBlock *tb)
B
bellard 已提交
7909
{
7910
    gen_intermediate_code_internal(env, tb, 0);
B
bellard 已提交
7911 7912
}

7913
void gen_intermediate_code_pc (CPUState *env, struct TranslationBlock *tb)
B
bellard 已提交
7914
{
7915
    gen_intermediate_code_internal(env, tb, 1);
B
bellard 已提交
7916
}
A
aurel32 已提交
7917 7918 7919 7920 7921 7922

void gen_pc_load(CPUState *env, TranslationBlock *tb,
                unsigned long searched_pc, int pc_pos, void *puc)
{
    env->nip = gen_opc_pc[pc_pos];
}