translate.c 279.5 KB
Newer Older
B
bellard 已提交
1
/*
2
 *  PowerPC emulation for qemu: main translation routines.
3
 *
4
 *  Copyright (c) 2003-2007 Jocelyn Mayer
B
bellard 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */
B
bellard 已提交
20 21 22 23 24 25
#include <stdarg.h>
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <inttypes.h>

B
bellard 已提交
26
#include "cpu.h"
B
bellard 已提交
27
#include "exec-all.h"
B
bellard 已提交
28
#include "disas.h"
B
bellard 已提交
29
#include "tcg-op.h"
30
#include "qemu-common.h"
B
bellard 已提交
31

P
pbrook 已提交
32 33 34 35
#include "helper.h"
#define GEN_HELPER 1
#include "helper.h"

36 37 38 39
#define CPU_SINGLE_STEP 0x1
#define CPU_BRANCH_STEP 0x2
#define GDBSTUB_SINGLE_STEP 0x4

40
/* Include definitions for instructions classes and implementations flags */
B
bellard 已提交
41
//#define DO_SINGLE_STEP
42
//#define PPC_DEBUG_DISAS
43
//#define DO_PPC_STATISTICS
44
//#define OPTIMIZE_FPRF_UPDATE
B
bellard 已提交
45

46 47
/*****************************************************************************/
/* Code translation helpers                                                  */
B
bellard 已提交
48

A
aurel32 已提交
49
/* global register indexes */
P
pbrook 已提交
50
static TCGv_ptr cpu_env;
51
static char cpu_reg_names[10*3 + 22*4 /* GPR */
A
aurel32 已提交
52
#if !defined(TARGET_PPC64)
53
    + 10*4 + 22*5 /* SPE GPRh */
A
aurel32 已提交
54
#endif
A
aurel32 已提交
55
    + 10*4 + 22*5 /* FPR */
A
aurel32 已提交
56 57
    + 2*(10*6 + 22*7) /* AVRh, AVRl */
    + 8*5 /* CRF */];
A
aurel32 已提交
58 59 60 61
static TCGv cpu_gpr[32];
#if !defined(TARGET_PPC64)
static TCGv cpu_gprh[32];
#endif
P
pbrook 已提交
62 63 64
static TCGv_i64 cpu_fpr[32];
static TCGv_i64 cpu_avrh[32], cpu_avrl[32];
static TCGv_i32 cpu_crf[8];
A
aurel32 已提交
65
static TCGv cpu_nip;
A
aurel32 已提交
66 67
static TCGv cpu_ctr;
static TCGv cpu_lr;
A
aurel32 已提交
68
static TCGv cpu_xer;
P
pbrook 已提交
69
static TCGv_i32 cpu_fpscr;
A
aurel32 已提交
70
static TCGv_i32 cpu_access_type;
A
aurel32 已提交
71 72 73

/* dyngen register indexes */
static TCGv cpu_T[3];
P
pbrook 已提交
74 75 76 77 78

#include "gen-icount.h"

void ppc_translate_init(void)
{
A
aurel32 已提交
79 80
    int i;
    char* p;
P
pbrook 已提交
81
    static int done_init = 0;
A
aurel32 已提交
82

P
pbrook 已提交
83 84
    if (done_init)
        return;
A
aurel32 已提交
85

P
pbrook 已提交
86
    cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env");
A
aurel32 已提交
87
#if TARGET_LONG_BITS > HOST_LONG_BITS
P
pbrook 已提交
88 89 90
    cpu_T[0] = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, t0), "T0");
    cpu_T[1] = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, t1), "T1");
    cpu_T[2] = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, t2), "T2");
A
aurel32 已提交
91
#else
P
pbrook 已提交
92 93
    cpu_T[0] = tcg_global_reg_new(TCG_AREG1, "T0");
    cpu_T[1] = tcg_global_reg_new(TCG_AREG2, "T1");
94 95 96 97 98
#ifdef HOST_I386
    /* XXX: This is a temporary workaround for i386.
     *      On i386 qemu_st32 runs out of registers.
     *      The proper fix is to remove cpu_T.
     */
P
pbrook 已提交
99
    cpu_T[2] = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, t2), "T2");
100
#else
P
pbrook 已提交
101
    cpu_T[2] = tcg_global_reg_new(TCG_AREG3, "T2");
A
aurel32 已提交
102
#endif
P
pbrook 已提交
103 104
#endif

A
aurel32 已提交
105
    p = cpu_reg_names;
A
aurel32 已提交
106 107 108

    for (i = 0; i < 8; i++) {
        sprintf(p, "crf%d", i);
P
pbrook 已提交
109 110
        cpu_crf[i] = tcg_global_mem_new_i32(TCG_AREG0,
                                            offsetof(CPUState, crf[i]), p);
A
aurel32 已提交
111 112 113
        p += 5;
    }

A
aurel32 已提交
114 115
    for (i = 0; i < 32; i++) {
        sprintf(p, "r%d", i);
P
pbrook 已提交
116
        cpu_gpr[i] = tcg_global_mem_new(TCG_AREG0,
A
aurel32 已提交
117 118 119 120
                                        offsetof(CPUState, gpr[i]), p);
        p += (i < 10) ? 3 : 4;
#if !defined(TARGET_PPC64)
        sprintf(p, "r%dH", i);
P
pbrook 已提交
121 122
        cpu_gprh[i] = tcg_global_mem_new_i32(TCG_AREG0,
                                             offsetof(CPUState, gprh[i]), p);
A
aurel32 已提交
123 124
        p += (i < 10) ? 4 : 5;
#endif
125

A
aurel32 已提交
126
        sprintf(p, "fp%d", i);
P
pbrook 已提交
127 128
        cpu_fpr[i] = tcg_global_mem_new_i64(TCG_AREG0,
                                            offsetof(CPUState, fpr[i]), p);
A
aurel32 已提交
129
        p += (i < 10) ? 4 : 5;
A
aurel32 已提交
130

131
        sprintf(p, "avr%dH", i);
132 133 134 135
#ifdef WORDS_BIGENDIAN
        cpu_avrh[i] = tcg_global_mem_new_i64(TCG_AREG0,
                                             offsetof(CPUState, avr[i].u64[0]), p);
#else
P
pbrook 已提交
136
        cpu_avrh[i] = tcg_global_mem_new_i64(TCG_AREG0,
137 138
                                             offsetof(CPUState, avr[i].u64[1]), p);
#endif
139
        p += (i < 10) ? 6 : 7;
A
aurel32 已提交
140

141
        sprintf(p, "avr%dL", i);
142 143 144 145
#ifdef WORDS_BIGENDIAN
        cpu_avrl[i] = tcg_global_mem_new_i64(TCG_AREG0,
                                             offsetof(CPUState, avr[i].u64[1]), p);
#else
P
pbrook 已提交
146
        cpu_avrl[i] = tcg_global_mem_new_i64(TCG_AREG0,
147 148
                                             offsetof(CPUState, avr[i].u64[0]), p);
#endif
149
        p += (i < 10) ? 6 : 7;
A
aurel32 已提交
150
    }
A
aurel32 已提交
151

P
pbrook 已提交
152
    cpu_nip = tcg_global_mem_new(TCG_AREG0,
A
aurel32 已提交
153 154
                                 offsetof(CPUState, nip), "nip");

P
pbrook 已提交
155
    cpu_ctr = tcg_global_mem_new(TCG_AREG0,
A
aurel32 已提交
156 157
                                 offsetof(CPUState, ctr), "ctr");

P
pbrook 已提交
158
    cpu_lr = tcg_global_mem_new(TCG_AREG0,
A
aurel32 已提交
159 160
                                offsetof(CPUState, lr), "lr");

P
pbrook 已提交
161
    cpu_xer = tcg_global_mem_new(TCG_AREG0,
A
aurel32 已提交
162 163
                                 offsetof(CPUState, xer), "xer");

P
pbrook 已提交
164 165
    cpu_fpscr = tcg_global_mem_new_i32(TCG_AREG0,
                                       offsetof(CPUState, fpscr), "fpscr");
166

A
aurel32 已提交
167 168 169
    cpu_access_type = tcg_global_mem_new_i32(TCG_AREG0,
                                             offsetof(CPUState, access_type), "access_type");

A
aurel32 已提交
170
    /* register helpers */
P
pbrook 已提交
171
#define GEN_HELPER 2
A
aurel32 已提交
172 173
#include "helper.h"

P
pbrook 已提交
174 175 176
    done_init = 1;
}

177 178 179 180
#if defined(OPTIMIZE_FPRF_UPDATE)
static uint16_t *gen_fprf_buf[OPC_BUF_SIZE];
static uint16_t **gen_fprf_ptr;
#endif
B
bellard 已提交
181 182 183 184

/* internal defines */
typedef struct DisasContext {
    struct TranslationBlock *tb;
B
bellard 已提交
185
    target_ulong nip;
B
bellard 已提交
186
    uint32_t opcode;
187
    uint32_t exception;
B
bellard 已提交
188 189 190
    /* Routine used to access memory */
    int mem_idx;
    /* Translation flags */
191
#if !defined(CONFIG_USER_ONLY)
B
bellard 已提交
192
    int supervisor;
193 194 195
#endif
#if defined(TARGET_PPC64)
    int sf_mode;
196
#endif
B
bellard 已提交
197
    int fpu_enabled;
198
    int altivec_enabled;
199
    int spe_enabled;
200
    ppc_spr_t *spr_cb; /* Needed to check rights for mfspr/mtspr */
201
    int singlestep_enabled;
B
bellard 已提交
202 203
} DisasContext;

204
struct opc_handler_t {
B
bellard 已提交
205 206
    /* invalid bits */
    uint32_t inval;
207
    /* instruction type */
208
    uint64_t type;
B
bellard 已提交
209 210
    /* handler */
    void (*handler)(DisasContext *ctx);
211
#if defined(DO_PPC_STATISTICS) || defined(PPC_DUMP_CPU)
212
    const char *oname;
213 214
#endif
#if defined(DO_PPC_STATISTICS)
215 216
    uint64_t count;
#endif
217
};
B
bellard 已提交
218

219 220 221 222 223 224 225
static always_inline void gen_reset_fpstatus (void)
{
#ifdef CONFIG_SOFTFLOAT
    gen_op_reset_fpstatus();
#endif
}

226
static always_inline void gen_compute_fprf (TCGv_i64 arg, int set_fprf, int set_rc)
227
{
228
    TCGv_i32 t0 = tcg_temp_new_i32();
A
aurel32 已提交
229

230 231 232 233 234
    if (set_fprf != 0) {
        /* This case might be optimized later */
#if defined(OPTIMIZE_FPRF_UPDATE)
        *gen_fprf_ptr++ = gen_opc_ptr;
#endif
235
        tcg_gen_movi_i32(t0, 1);
A
aurel32 已提交
236
        gen_helper_compute_fprf(t0, arg, t0);
P
pbrook 已提交
237
        if (unlikely(set_rc)) {
238
            tcg_gen_mov_i32(cpu_crf[1], t0);
P
pbrook 已提交
239
        }
A
aurel32 已提交
240
        gen_helper_float_check_status();
241 242
    } else if (unlikely(set_rc)) {
        /* We always need to compute fpcc */
243
        tcg_gen_movi_i32(t0, 0);
A
aurel32 已提交
244
        gen_helper_compute_fprf(t0, arg, t0);
245
        tcg_gen_mov_i32(cpu_crf[1], t0);
246
        if (set_fprf)
A
aurel32 已提交
247
            gen_helper_float_check_status();
248
    }
A
aurel32 已提交
249

250
    tcg_temp_free_i32(t0);
251 252 253 254 255 256 257 258 259 260 261 262 263
}

static always_inline void gen_optimize_fprf (void)
{
#if defined(OPTIMIZE_FPRF_UPDATE)
    uint16_t **ptr;

    for (ptr = gen_fprf_buf; ptr != (gen_fprf_ptr - 1); ptr++)
        *ptr = INDEX_op_nop1;
    gen_fprf_ptr = gen_fprf_buf;
#endif
}

A
aurel32 已提交
264 265 266 267 268
static always_inline void gen_set_access_type(int access_type)
{
    tcg_gen_movi_i32(cpu_access_type, access_type);
}

269
static always_inline void gen_update_nip (DisasContext *ctx, target_ulong nip)
270 271 272
{
#if defined(TARGET_PPC64)
    if (ctx->sf_mode)
A
aurel32 已提交
273
        tcg_gen_movi_tl(cpu_nip, nip);
274 275
    else
#endif
A
aurel32 已提交
276
        tcg_gen_movi_tl(cpu_nip, (uint32_t)nip);
277 278
}

279
#define GEN_EXCP(ctx, excp, error)                                            \
B
bellard 已提交
280
do {                                                                          \
281 282
    TCGv_i32 t0 = tcg_const_i32(excp);                                        \
    TCGv_i32 t1 = tcg_const_i32(error);                                       \
283
    if ((ctx)->exception == POWERPC_EXCP_NONE) {                              \
284
        gen_update_nip(ctx, (ctx)->nip);                                      \
285
    }                                                                         \
286 287 288
    gen_helper_raise_exception_err(t0, t1);                                   \
    tcg_temp_free_i32(t0);                                                    \
    tcg_temp_free_i32(t1);                                                    \
289
    ctx->exception = (excp);                                                  \
B
bellard 已提交
290 291
} while (0)

292 293 294
#define GEN_EXCP_INVAL(ctx)                                                   \
GEN_EXCP((ctx), POWERPC_EXCP_PROGRAM,                                         \
         POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_INVAL)
295

296 297 298
#define GEN_EXCP_PRIVOPC(ctx)                                                 \
GEN_EXCP((ctx), POWERPC_EXCP_PROGRAM,                                         \
         POWERPC_EXCP_INVAL | POWERPC_EXCP_PRIV_OPC)
299

300 301 302 303 304 305 306 307 308
#define GEN_EXCP_PRIVREG(ctx)                                                 \
GEN_EXCP((ctx), POWERPC_EXCP_PROGRAM,                                         \
         POWERPC_EXCP_INVAL | POWERPC_EXCP_PRIV_REG)

#define GEN_EXCP_NO_FP(ctx)                                                   \
GEN_EXCP(ctx, POWERPC_EXCP_FPU, 0)

#define GEN_EXCP_NO_AP(ctx)                                                   \
GEN_EXCP(ctx, POWERPC_EXCP_APU, 0)
309

310 311 312
#define GEN_EXCP_NO_VR(ctx)                                                   \
GEN_EXCP(ctx, POWERPC_EXCP_VPU, 0)

313
/* Stop translation */
314
static always_inline void GEN_STOP (DisasContext *ctx)
315
{
316
    gen_update_nip(ctx, ctx->nip);
317
    ctx->exception = POWERPC_EXCP_STOP;
318 319
}

320
/* No need to update nip here, as execution flow will change */
321
static always_inline void GEN_SYNC (DisasContext *ctx)
322
{
323
    ctx->exception = POWERPC_EXCP_SYNC;
324 325
}

B
bellard 已提交
326 327 328 329 330
#define GEN_HANDLER(name, opc1, opc2, opc3, inval, type)                      \
static void gen_##name (DisasContext *ctx);                                   \
GEN_OPCODE(name, opc1, opc2, opc3, inval, type);                              \
static void gen_##name (DisasContext *ctx)

331 332 333 334 335
#define GEN_HANDLER2(name, onam, opc1, opc2, opc3, inval, type)               \
static void gen_##name (DisasContext *ctx);                                   \
GEN_OPCODE2(name, onam, opc1, opc2, opc3, inval, type);                       \
static void gen_##name (DisasContext *ctx)

B
bellard 已提交
336 337
typedef struct opcode_t {
    unsigned char opc1, opc2, opc3;
T
ths 已提交
338
#if HOST_LONG_BITS == 64 /* Explicitly align to 64 bits */
339 340 341 342
    unsigned char pad[5];
#else
    unsigned char pad[1];
#endif
B
bellard 已提交
343
    opc_handler_t handler;
344
    const char *oname;
B
bellard 已提交
345 346
} opcode_t;

347
/*****************************************************************************/
B
bellard 已提交
348 349
/***                           Instruction decoding                        ***/
#define EXTRACT_HELPER(name, shift, nb)                                       \
350
static always_inline uint32_t name (uint32_t opcode)                          \
B
bellard 已提交
351 352 353 354 355
{                                                                             \
    return (opcode >> (shift)) & ((1 << (nb)) - 1);                           \
}

#define EXTRACT_SHELPER(name, shift, nb)                                      \
356
static always_inline int32_t name (uint32_t opcode)                           \
B
bellard 已提交
357
{                                                                             \
358
    return (int16_t)((opcode >> (shift)) & ((1 << (nb)) - 1));                \
B
bellard 已提交
359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385
}

/* Opcode part 1 */
EXTRACT_HELPER(opc1, 26, 6);
/* Opcode part 2 */
EXTRACT_HELPER(opc2, 1, 5);
/* Opcode part 3 */
EXTRACT_HELPER(opc3, 6, 5);
/* Update Cr0 flags */
EXTRACT_HELPER(Rc, 0, 1);
/* Destination */
EXTRACT_HELPER(rD, 21, 5);
/* Source */
EXTRACT_HELPER(rS, 21, 5);
/* First operand */
EXTRACT_HELPER(rA, 16, 5);
/* Second operand */
EXTRACT_HELPER(rB, 11, 5);
/* Third operand */
EXTRACT_HELPER(rC, 6, 5);
/***                               Get CRn                                 ***/
EXTRACT_HELPER(crfD, 23, 3);
EXTRACT_HELPER(crfS, 18, 3);
EXTRACT_HELPER(crbD, 21, 5);
EXTRACT_HELPER(crbA, 16, 5);
EXTRACT_HELPER(crbB, 11, 5);
/* SPR / TBL */
386
EXTRACT_HELPER(_SPR, 11, 10);
387
static always_inline uint32_t SPR (uint32_t opcode)
388 389 390 391 392
{
    uint32_t sprn = _SPR(opcode);

    return ((sprn >> 5) & 0x1F) | ((sprn & 0x1F) << 5);
}
B
bellard 已提交
393 394 395 396 397 398 399 400 401 402 403 404 405 406
/***                              Get constants                            ***/
EXTRACT_HELPER(IMM, 12, 8);
/* 16 bits signed immediate value */
EXTRACT_SHELPER(SIMM, 0, 16);
/* 16 bits unsigned immediate value */
EXTRACT_HELPER(UIMM, 0, 16);
/* Bit count */
EXTRACT_HELPER(NB, 11, 5);
/* Shift count */
EXTRACT_HELPER(SH, 11, 5);
/* Mask start */
EXTRACT_HELPER(MB, 6, 5);
/* Mask end */
EXTRACT_HELPER(ME, 1, 5);
B
bellard 已提交
407 408
/* Trap operand */
EXTRACT_HELPER(TO, 21, 5);
B
bellard 已提交
409 410 411 412

EXTRACT_HELPER(CRM, 12, 8);
EXTRACT_HELPER(FM, 17, 8);
EXTRACT_HELPER(SR, 16, 4);
A
aurel32 已提交
413
EXTRACT_HELPER(FPIMM, 12, 4);
B
bellard 已提交
414

B
bellard 已提交
415 416 417 418
/***                            Jump target decoding                       ***/
/* Displacement */
EXTRACT_SHELPER(d, 0, 16);
/* Immediate address */
419
static always_inline target_ulong LI (uint32_t opcode)
B
bellard 已提交
420 421 422 423
{
    return (opcode >> 0) & 0x03FFFFFC;
}

424
static always_inline uint32_t BD (uint32_t opcode)
B
bellard 已提交
425 426 427 428 429 430 431 432 433 434 435 436
{
    return (opcode >> 0) & 0xFFFC;
}

EXTRACT_HELPER(BO, 21, 5);
EXTRACT_HELPER(BI, 16, 5);
/* Absolute/relative address */
EXTRACT_HELPER(AA, 1, 1);
/* Link */
EXTRACT_HELPER(LK, 0, 1);

/* Create a mask between <start> and <end> bits */
437
static always_inline target_ulong MASK (uint32_t start, uint32_t end)
B
bellard 已提交
438
{
439
    target_ulong ret;
B
bellard 已提交
440

441 442
#if defined(TARGET_PPC64)
    if (likely(start == 0)) {
443
        ret = UINT64_MAX << (63 - end);
444
    } else if (likely(end == 63)) {
445
        ret = UINT64_MAX >> start;
446 447 448
    }
#else
    if (likely(start == 0)) {
449
        ret = UINT32_MAX << (31  - end);
450
    } else if (likely(end == 31)) {
451
        ret = UINT32_MAX >> start;
452 453 454 455 456 457 458 459
    }
#endif
    else {
        ret = (((target_ulong)(-1ULL)) >> (start)) ^
            (((target_ulong)(-1ULL) >> (end)) >> 1);
        if (unlikely(start > end))
            return ~ret;
    }
B
bellard 已提交
460 461 462 463

    return ret;
}

464 465 466
/*****************************************************************************/
/* PowerPC Instructions types definitions                                    */
enum {
467
    PPC_NONE           = 0x0000000000000000ULL,
468
    /* PowerPC base instructions set                                         */
469 470
    PPC_INSNS_BASE     = 0x0000000000000001ULL,
    /*   integer operations instructions                                     */
471
#define PPC_INTEGER PPC_INSNS_BASE
472
    /*   flow control instructions                                           */
473
#define PPC_FLOW    PPC_INSNS_BASE
474
    /*   virtual memory instructions                                         */
475
#define PPC_MEM     PPC_INSNS_BASE
476
    /*   ld/st with reservation instructions                                 */
477
#define PPC_RES     PPC_INSNS_BASE
478
    /*   spr/msr access instructions                                         */
479
#define PPC_MISC    PPC_INSNS_BASE
480 481
    /* Deprecated instruction sets                                           */
    /*   Original POWER instruction set                                      */
482
    PPC_POWER          = 0x0000000000000002ULL,
483
    /*   POWER2 instruction set extension                                    */
484
    PPC_POWER2         = 0x0000000000000004ULL,
485
    /*   Power RTC support                                                   */
486
    PPC_POWER_RTC      = 0x0000000000000008ULL,
487
    /*   Power-to-PowerPC bridge (601)                                       */
488
    PPC_POWER_BR       = 0x0000000000000010ULL,
489
    /* 64 bits PowerPC instruction set                                       */
490
    PPC_64B            = 0x0000000000000020ULL,
491
    /*   New 64 bits extensions (PowerPC 2.0x)                               */
492
    PPC_64BX           = 0x0000000000000040ULL,
493
    /*   64 bits hypervisor extensions                                       */
494
    PPC_64H            = 0x0000000000000080ULL,
495
    /*   New wait instruction (PowerPC 2.0x)                                 */
496
    PPC_WAIT           = 0x0000000000000100ULL,
497
    /*   Time base mftb instruction                                          */
498
    PPC_MFTB           = 0x0000000000000200ULL,
499 500 501

    /* Fixed-point unit extensions                                           */
    /*   PowerPC 602 specific                                                */
502
    PPC_602_SPEC       = 0x0000000000000400ULL,
503 504 505 506 507 508
    /*   isel instruction                                                    */
    PPC_ISEL           = 0x0000000000000800ULL,
    /*   popcntb instruction                                                 */
    PPC_POPCNTB        = 0x0000000000001000ULL,
    /*   string load / store                                                 */
    PPC_STRING         = 0x0000000000002000ULL,
509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525

    /* Floating-point unit extensions                                        */
    /*   Optional floating point instructions                                */
    PPC_FLOAT          = 0x0000000000010000ULL,
    /* New floating-point extensions (PowerPC 2.0x)                          */
    PPC_FLOAT_EXT      = 0x0000000000020000ULL,
    PPC_FLOAT_FSQRT    = 0x0000000000040000ULL,
    PPC_FLOAT_FRES     = 0x0000000000080000ULL,
    PPC_FLOAT_FRSQRTE  = 0x0000000000100000ULL,
    PPC_FLOAT_FRSQRTES = 0x0000000000200000ULL,
    PPC_FLOAT_FSEL     = 0x0000000000400000ULL,
    PPC_FLOAT_STFIWX   = 0x0000000000800000ULL,

    /* Vector/SIMD extensions                                                */
    /*   Altivec support                                                     */
    PPC_ALTIVEC        = 0x0000000001000000ULL,
    /*   PowerPC 2.03 SPE extension                                          */
526
    PPC_SPE            = 0x0000000002000000ULL,
527
    /*   PowerPC 2.03 SPE floating-point extension                           */
528
    PPC_SPEFPU         = 0x0000000004000000ULL,
529

530
    /* Optional memory control instructions                                  */
531 532 533 534 535 536 537 538 539
    PPC_MEM_TLBIA      = 0x0000000010000000ULL,
    PPC_MEM_TLBIE      = 0x0000000020000000ULL,
    PPC_MEM_TLBSYNC    = 0x0000000040000000ULL,
    /*   sync instruction                                                    */
    PPC_MEM_SYNC       = 0x0000000080000000ULL,
    /*   eieio instruction                                                   */
    PPC_MEM_EIEIO      = 0x0000000100000000ULL,

    /* Cache control instructions                                            */
540
    PPC_CACHE          = 0x0000000200000000ULL,
541
    /*   icbi instruction                                                    */
542
    PPC_CACHE_ICBI     = 0x0000000400000000ULL,
543
    /*   dcbz instruction with fixed cache line size                         */
544
    PPC_CACHE_DCBZ     = 0x0000000800000000ULL,
545
    /*   dcbz instruction with tunable cache line size                       */
546
    PPC_CACHE_DCBZT    = 0x0000001000000000ULL,
547
    /*   dcba instruction                                                    */
548 549 550
    PPC_CACHE_DCBA     = 0x0000002000000000ULL,
    /*   Freescale cache locking instructions                                */
    PPC_CACHE_LOCK     = 0x0000004000000000ULL,
551 552 553

    /* MMU related extensions                                                */
    /*   external control instructions                                       */
554
    PPC_EXTERN         = 0x0000010000000000ULL,
555
    /*   segment register access instructions                                */
556
    PPC_SEGMENT        = 0x0000020000000000ULL,
557
    /*   PowerPC 6xx TLB management instructions                             */
558
    PPC_6xx_TLB        = 0x0000040000000000ULL,
559
    /* PowerPC 74xx TLB management instructions                              */
560
    PPC_74xx_TLB       = 0x0000080000000000ULL,
561
    /*   PowerPC 40x TLB management instructions                             */
562
    PPC_40x_TLB        = 0x0000100000000000ULL,
563
    /*   segment register access instructions for PowerPC 64 "bridge"        */
564
    PPC_SEGMENT_64B    = 0x0000200000000000ULL,
565
    /*   SLB management                                                      */
566
    PPC_SLBI           = 0x0000400000000000ULL,
567

568
    /* Embedded PowerPC dedicated instructions                               */
569
    PPC_WRTEE          = 0x0001000000000000ULL,
570
    /* PowerPC 40x exception model                                           */
571
    PPC_40x_EXCP       = 0x0002000000000000ULL,
572
    /* PowerPC 405 Mac instructions                                          */
573
    PPC_405_MAC        = 0x0004000000000000ULL,
574
    /* PowerPC 440 specific instructions                                     */
575
    PPC_440_SPEC       = 0x0008000000000000ULL,
576
    /* BookE (embedded) PowerPC specification                                */
577 578 579 580 581 582 583
    PPC_BOOKE          = 0x0010000000000000ULL,
    /* mfapidi instruction                                                   */
    PPC_MFAPIDI        = 0x0020000000000000ULL,
    /* tlbiva instruction                                                    */
    PPC_TLBIVA         = 0x0040000000000000ULL,
    /* tlbivax instruction                                                   */
    PPC_TLBIVAX        = 0x0080000000000000ULL,
584
    /* PowerPC 4xx dedicated instructions                                    */
585
    PPC_4xx_COMMON     = 0x0100000000000000ULL,
586
    /* PowerPC 40x ibct instructions                                         */
587
    PPC_40x_ICBT       = 0x0200000000000000ULL,
588
    /* rfmci is not implemented in all BookE PowerPC                         */
589 590 591 592 593 594 595
    PPC_RFMCI          = 0x0400000000000000ULL,
    /* rfdi instruction                                                      */
    PPC_RFDI           = 0x0800000000000000ULL,
    /* DCR accesses                                                          */
    PPC_DCR            = 0x1000000000000000ULL,
    /* DCR extended accesse                                                  */
    PPC_DCRX           = 0x2000000000000000ULL,
596
    /* user-mode DCR access, implemented in PowerPC 460                      */
597
    PPC_DCRUX          = 0x4000000000000000ULL,
598 599 600 601
};

/*****************************************************************************/
/* PowerPC instructions table                                                */
602 603 604 605 606
#if HOST_LONG_BITS == 64
#define OPC_ALIGN 8
#else
#define OPC_ALIGN 4
#endif
B
bellard 已提交
607
#if defined(__APPLE__)
608
#define OPCODES_SECTION                                                       \
609
    __attribute__ ((section("__TEXT,__opcodes"), unused, aligned (OPC_ALIGN) ))
B
bellard 已提交
610
#else
611
#define OPCODES_SECTION                                                       \
612
    __attribute__ ((section(".opcodes"), unused, aligned (OPC_ALIGN) ))
B
bellard 已提交
613 614
#endif

615
#if defined(DO_PPC_STATISTICS)
B
bellard 已提交
616
#define GEN_OPCODE(name, op1, op2, op3, invl, _typ)                           \
617
OPCODES_SECTION opcode_t opc_##name = {                                       \
B
bellard 已提交
618 619 620
    .opc1 = op1,                                                              \
    .opc2 = op2,                                                              \
    .opc3 = op3,                                                              \
621
    .pad  = { 0, },                                                           \
B
bellard 已提交
622 623
    .handler = {                                                              \
        .inval   = invl,                                                      \
624
        .type = _typ,                                                         \
B
bellard 已提交
625
        .handler = &gen_##name,                                               \
626
        .oname = stringify(name),                                             \
B
bellard 已提交
627
    },                                                                        \
628
    .oname = stringify(name),                                                 \
B
bellard 已提交
629
}
630 631 632 633 634 635 636 637 638 639 640 641 642 643
#define GEN_OPCODE2(name, onam, op1, op2, op3, invl, _typ)                    \
OPCODES_SECTION opcode_t opc_##name = {                                       \
    .opc1 = op1,                                                              \
    .opc2 = op2,                                                              \
    .opc3 = op3,                                                              \
    .pad  = { 0, },                                                           \
    .handler = {                                                              \
        .inval   = invl,                                                      \
        .type = _typ,                                                         \
        .handler = &gen_##name,                                               \
        .oname = onam,                                                        \
    },                                                                        \
    .oname = onam,                                                            \
}
644 645 646 647 648 649 650 651 652 653 654 655 656 657
#else
#define GEN_OPCODE(name, op1, op2, op3, invl, _typ)                           \
OPCODES_SECTION opcode_t opc_##name = {                                       \
    .opc1 = op1,                                                              \
    .opc2 = op2,                                                              \
    .opc3 = op3,                                                              \
    .pad  = { 0, },                                                           \
    .handler = {                                                              \
        .inval   = invl,                                                      \
        .type = _typ,                                                         \
        .handler = &gen_##name,                                               \
    },                                                                        \
    .oname = stringify(name),                                                 \
}
658 659 660 661 662 663 664 665 666 667 668 669 670
#define GEN_OPCODE2(name, onam, op1, op2, op3, invl, _typ)                    \
OPCODES_SECTION opcode_t opc_##name = {                                       \
    .opc1 = op1,                                                              \
    .opc2 = op2,                                                              \
    .opc3 = op3,                                                              \
    .pad  = { 0, },                                                           \
    .handler = {                                                              \
        .inval   = invl,                                                      \
        .type = _typ,                                                         \
        .handler = &gen_##name,                                               \
    },                                                                        \
    .oname = onam,                                                            \
}
671
#endif
B
bellard 已提交
672 673

#define GEN_OPCODE_MARK(name)                                                 \
674
OPCODES_SECTION opcode_t opc_##name = {                                       \
B
bellard 已提交
675 676 677
    .opc1 = 0xFF,                                                             \
    .opc2 = 0xFF,                                                             \
    .opc3 = 0xFF,                                                             \
678
    .pad  = { 0, },                                                           \
B
bellard 已提交
679 680
    .handler = {                                                              \
        .inval   = 0x00000000,                                                \
681
        .type = 0x00,                                                         \
B
bellard 已提交
682 683
        .handler = NULL,                                                      \
    },                                                                        \
684
    .oname = stringify(name),                                                 \
B
bellard 已提交
685 686 687 688 689 690
}

/* Start opcode list */
GEN_OPCODE_MARK(start);

/* Invalid instruction */
691 692
GEN_HANDLER(invalid, 0x00, 0x00, 0x00, 0xFFFFFFFF, PPC_NONE)
{
693
    GEN_EXCP_INVAL(ctx);
694 695
}

B
bellard 已提交
696 697
static opc_handler_t invalid_handler = {
    .inval   = 0xFFFFFFFF,
698
    .type    = PPC_NONE,
B
bellard 已提交
699 700 701
    .handler = gen_invalid,
};

702 703
/***                           Integer comparison                          ***/

704
static always_inline void gen_op_cmp(TCGv arg0, TCGv arg1, int s, int crf)
705 706 707
{
    int l1, l2, l3;

708 709
    tcg_gen_trunc_tl_i32(cpu_crf[crf], cpu_xer);
    tcg_gen_shri_i32(cpu_crf[crf], cpu_crf[crf], XER_SO);
710 711 712 713 714 715
    tcg_gen_andi_i32(cpu_crf[crf], cpu_crf[crf], 1);

    l1 = gen_new_label();
    l2 = gen_new_label();
    l3 = gen_new_label();
    if (s) {
716 717
        tcg_gen_brcond_tl(TCG_COND_LT, arg0, arg1, l1);
        tcg_gen_brcond_tl(TCG_COND_GT, arg0, arg1, l2);
718
    } else {
719 720
        tcg_gen_brcond_tl(TCG_COND_LTU, arg0, arg1, l1);
        tcg_gen_brcond_tl(TCG_COND_GTU, arg0, arg1, l2);
721 722 723 724 725 726 727 728 729 730 731
    }
    tcg_gen_ori_i32(cpu_crf[crf], cpu_crf[crf], 1 << CRF_EQ);
    tcg_gen_br(l3);
    gen_set_label(l1);
    tcg_gen_ori_i32(cpu_crf[crf], cpu_crf[crf], 1 << CRF_LT);
    tcg_gen_br(l3);
    gen_set_label(l2);
    tcg_gen_ori_i32(cpu_crf[crf], cpu_crf[crf], 1 << CRF_GT);
    gen_set_label(l3);
}

732
static always_inline void gen_op_cmpi(TCGv arg0, target_ulong arg1, int s, int crf)
733
{
734 735 736
    TCGv t0 = tcg_const_local_tl(arg1);
    gen_op_cmp(arg0, t0, s, crf);
    tcg_temp_free(t0);
737 738 739
}

#if defined(TARGET_PPC64)
740
static always_inline void gen_op_cmp32(TCGv arg0, TCGv arg1, int s, int crf)
741
{
742
    TCGv t0, t1;
P
pbrook 已提交
743 744
    t0 = tcg_temp_local_new();
    t1 = tcg_temp_local_new();
745
    if (s) {
746 747
        tcg_gen_ext32s_tl(t0, arg0);
        tcg_gen_ext32s_tl(t1, arg1);
748
    } else {
749 750
        tcg_gen_ext32u_tl(t0, arg0);
        tcg_gen_ext32u_tl(t1, arg1);
751
    }
752 753 754
    gen_op_cmp(t0, t1, s, crf);
    tcg_temp_free(t1);
    tcg_temp_free(t0);
755 756
}

757
static always_inline void gen_op_cmpi32(TCGv arg0, target_ulong arg1, int s, int crf)
758
{
759 760 761
    TCGv t0 = tcg_const_local_tl(arg1);
    gen_op_cmp32(arg0, t0, s, crf);
    tcg_temp_free(t0);
762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832
}
#endif

static always_inline void gen_set_Rc0 (DisasContext *ctx, TCGv reg)
{
#if defined(TARGET_PPC64)
    if (!(ctx->sf_mode))
        gen_op_cmpi32(reg, 0, 1, 0);
    else
#endif
        gen_op_cmpi(reg, 0, 1, 0);
}

/* cmp */
GEN_HANDLER(cmp, 0x1F, 0x00, 0x00, 0x00400000, PPC_INTEGER)
{
#if defined(TARGET_PPC64)
    if (!(ctx->sf_mode && (ctx->opcode & 0x00200000)))
        gen_op_cmp32(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
                     1, crfD(ctx->opcode));
    else
#endif
        gen_op_cmp(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
                   1, crfD(ctx->opcode));
}

/* cmpi */
GEN_HANDLER(cmpi, 0x0B, 0xFF, 0xFF, 0x00400000, PPC_INTEGER)
{
#if defined(TARGET_PPC64)
    if (!(ctx->sf_mode && (ctx->opcode & 0x00200000)))
        gen_op_cmpi32(cpu_gpr[rA(ctx->opcode)], SIMM(ctx->opcode),
                      1, crfD(ctx->opcode));
    else
#endif
        gen_op_cmpi(cpu_gpr[rA(ctx->opcode)], SIMM(ctx->opcode),
                    1, crfD(ctx->opcode));
}

/* cmpl */
GEN_HANDLER(cmpl, 0x1F, 0x00, 0x01, 0x00400000, PPC_INTEGER)
{
#if defined(TARGET_PPC64)
    if (!(ctx->sf_mode && (ctx->opcode & 0x00200000)))
        gen_op_cmp32(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
                     0, crfD(ctx->opcode));
    else
#endif
        gen_op_cmp(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],
                   0, crfD(ctx->opcode));
}

/* cmpli */
GEN_HANDLER(cmpli, 0x0A, 0xFF, 0xFF, 0x00400000, PPC_INTEGER)
{
#if defined(TARGET_PPC64)
    if (!(ctx->sf_mode && (ctx->opcode & 0x00200000)))
        gen_op_cmpi32(cpu_gpr[rA(ctx->opcode)], UIMM(ctx->opcode),
                      0, crfD(ctx->opcode));
    else
#endif
        gen_op_cmpi(cpu_gpr[rA(ctx->opcode)], UIMM(ctx->opcode),
                    0, crfD(ctx->opcode));
}

/* isel (PowerPC 2.03 specification) */
GEN_HANDLER(isel, 0x1F, 0x0F, 0xFF, 0x00000001, PPC_ISEL)
{
    int l1, l2;
    uint32_t bi = rC(ctx->opcode);
    uint32_t mask;
P
pbrook 已提交
833
    TCGv_i32 t0;
834 835 836 837 838

    l1 = gen_new_label();
    l2 = gen_new_label();

    mask = 1 << (3 - (bi & 0x03));
P
pbrook 已提交
839
    t0 = tcg_temp_new_i32();
840 841
    tcg_gen_andi_i32(t0, cpu_crf[bi >> 2], mask);
    tcg_gen_brcondi_i32(TCG_COND_EQ, t0, 0, l1);
842 843 844 845 846 847 848 849
    if (rA(ctx->opcode) == 0)
        tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], 0);
    else
        tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
    gen_set_label(l2);
P
pbrook 已提交
850
    tcg_temp_free_i32(t0);
851 852
}

B
bellard 已提交
853 854
/***                           Integer arithmetic                          ***/

855 856 857 858
static always_inline void gen_op_arith_compute_ov(DisasContext *ctx, TCGv arg0, TCGv arg1, TCGv arg2, int sub)
{
    int l1;
    TCGv t0;
B
bellard 已提交
859

860 861 862
    l1 = gen_new_label();
    /* Start with XER OV disabled, the most likely case */
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
P
pbrook 已提交
863
    t0 = tcg_temp_local_new();
864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884
    tcg_gen_xor_tl(t0, arg0, arg1);
#if defined(TARGET_PPC64)
    if (!ctx->sf_mode)
        tcg_gen_ext32s_tl(t0, t0);
#endif
    if (sub)
        tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0, l1);
    else
        tcg_gen_brcondi_tl(TCG_COND_GE, t0, 0, l1);
    tcg_gen_xor_tl(t0, arg1, arg2);
#if defined(TARGET_PPC64)
    if (!ctx->sf_mode)
        tcg_gen_ext32s_tl(t0, t0);
#endif
    if (sub)
        tcg_gen_brcondi_tl(TCG_COND_GE, t0, 0, l1);
    else
        tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0, l1);
    tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
    gen_set_label(l1);
    tcg_temp_free(t0);
B
bellard 已提交
885 886
}

887 888 889
static always_inline void gen_op_arith_compute_ca(DisasContext *ctx, TCGv arg1, TCGv arg2, int sub)
{
    int l1 = gen_new_label();
890 891

#if defined(TARGET_PPC64)
892 893
    if (!(ctx->sf_mode)) {
        TCGv t0, t1;
P
pbrook 已提交
894 895
        t0 = tcg_temp_new();
        t1 = tcg_temp_new();
896

897 898 899 900
        tcg_gen_ext32u_tl(t0, arg1);
        tcg_gen_ext32u_tl(t1, arg2);
        if (sub) {
            tcg_gen_brcond_tl(TCG_COND_GTU, t0, t1, l1);
A
aurel32 已提交
901
        } else {
902 903
            tcg_gen_brcond_tl(TCG_COND_GEU, t0, t1, l1);
        }
904 905 906 907
        tcg_gen_ori_tl(cpu_xer, cpu_xer, 1 << XER_CA);
        gen_set_label(l1);
        tcg_temp_free(t0);
        tcg_temp_free(t1);
908 909
    } else
#endif
910 911 912 913 914 915 916 917
    {
        if (sub) {
            tcg_gen_brcond_tl(TCG_COND_GTU, arg1, arg2, l1);
        } else {
            tcg_gen_brcond_tl(TCG_COND_GEU, arg1, arg2, l1);
        }
        tcg_gen_ori_tl(cpu_xer, cpu_xer, 1 << XER_CA);
        gen_set_label(l1);
918
    }
919 920
}

921 922 923 924 925
/* Common add function */
static always_inline void gen_op_arith_add(DisasContext *ctx, TCGv ret, TCGv arg1, TCGv arg2,
                                           int add_ca, int compute_ca, int compute_ov)
{
    TCGv t0, t1;
926

927
    if ((!compute_ca && !compute_ov) ||
P
pbrook 已提交
928
        (!TCGV_EQUAL(ret,arg1) && !TCGV_EQUAL(ret, arg2)))  {
929 930
        t0 = ret;
    } else {
P
pbrook 已提交
931
        t0 = tcg_temp_local_new();
932
    }
B
bellard 已提交
933

934
    if (add_ca) {
P
pbrook 已提交
935
        t1 = tcg_temp_local_new();
936 937 938
        tcg_gen_andi_tl(t1, cpu_xer, (1 << XER_CA));
        tcg_gen_shri_tl(t1, t1, XER_CA);
    }
B
bellard 已提交
939

940 941 942 943 944 945 946 947 948 949
    if (compute_ca && compute_ov) {
        /* Start with XER CA and OV disabled, the most likely case */
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~((1 << XER_CA) | (1 << XER_OV)));
    } else if (compute_ca) {
        /* Start with XER CA disabled, the most likely case */
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
    } else if (compute_ov) {
        /* Start with XER OV disabled, the most likely case */
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
    }
B
bellard 已提交
950

951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967
    tcg_gen_add_tl(t0, arg1, arg2);

    if (compute_ca) {
        gen_op_arith_compute_ca(ctx, t0, arg1, 0);
    }
    if (add_ca) {
        tcg_gen_add_tl(t0, t0, t1);
        gen_op_arith_compute_ca(ctx, t0, t1, 0);
        tcg_temp_free(t1);
    }
    if (compute_ov) {
        gen_op_arith_compute_ov(ctx, t0, arg1, arg2, 0);
    }

    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, t0);

P
pbrook 已提交
968
    if (!TCGV_EQUAL(t0, ret)) {
969 970 971
        tcg_gen_mov_tl(ret, t0);
        tcg_temp_free(t0);
    }
A
aurel32 已提交
972
}
973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
/* Add functions with two operands */
#define GEN_INT_ARITH_ADD(name, opc3, add_ca, compute_ca, compute_ov)         \
GEN_HANDLER(name, 0x1F, 0x0A, opc3, 0x00000000, PPC_INTEGER)                  \
{                                                                             \
    gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)],                           \
                     cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],      \
                     add_ca, compute_ca, compute_ov);                         \
}
/* Add functions with one operand and one immediate */
#define GEN_INT_ARITH_ADD_CONST(name, opc3, const_val,                        \
                                add_ca, compute_ca, compute_ov)               \
GEN_HANDLER(name, 0x1F, 0x0A, opc3, 0x0000F800, PPC_INTEGER)                  \
{                                                                             \
    TCGv t0 = tcg_const_local_tl(const_val);                                  \
    gen_op_arith_add(ctx, cpu_gpr[rD(ctx->opcode)],                           \
                     cpu_gpr[rA(ctx->opcode)], t0,                            \
                     add_ca, compute_ca, compute_ov);                         \
    tcg_temp_free(t0);                                                        \
}

/* add  add.  addo  addo. */
GEN_INT_ARITH_ADD(add, 0x08, 0, 0, 0)
GEN_INT_ARITH_ADD(addo, 0x18, 0, 0, 1)
/* addc  addc.  addco  addco. */
GEN_INT_ARITH_ADD(addc, 0x00, 0, 1, 0)
GEN_INT_ARITH_ADD(addco, 0x10, 0, 1, 1)
/* adde  adde.  addeo  addeo. */
GEN_INT_ARITH_ADD(adde, 0x04, 1, 1, 0)
GEN_INT_ARITH_ADD(addeo, 0x14, 1, 1, 1)
/* addme  addme.  addmeo  addmeo.  */
GEN_INT_ARITH_ADD_CONST(addme, 0x07, -1LL, 1, 1, 0)
GEN_INT_ARITH_ADD_CONST(addmeo, 0x17, -1LL, 1, 1, 1)
/* addze  addze.  addzeo  addzeo.*/
GEN_INT_ARITH_ADD_CONST(addze, 0x06, 0, 1, 1, 0)
GEN_INT_ARITH_ADD_CONST(addzeo, 0x16, 0, 1, 1, 1)
/* addi */
GEN_HANDLER(addi, 0x0E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1010
{
1011 1012 1013 1014 1015 1016 1017 1018
    target_long simm = SIMM(ctx->opcode);

    if (rA(ctx->opcode) == 0) {
        /* li case */
        tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], simm);
    } else {
        tcg_gen_addi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], simm);
    }
1019
}
1020 1021 1022
/* addic  addic.*/
static always_inline void gen_op_addic (DisasContext *ctx, TCGv ret, TCGv arg1,
                                        int compute_Rc0)
1023
{
1024 1025 1026 1027 1028 1029
    target_long simm = SIMM(ctx->opcode);

    /* Start with XER CA and OV disabled, the most likely case */
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));

    if (likely(simm != 0)) {
P
pbrook 已提交
1030
        TCGv t0 = tcg_temp_local_new();
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
        tcg_gen_addi_tl(t0, arg1, simm);
        gen_op_arith_compute_ca(ctx, t0, arg1, 0);
        tcg_gen_mov_tl(ret, t0);
        tcg_temp_free(t0);
    } else {
        tcg_gen_mov_tl(ret, arg1);
    }
    if (compute_Rc0) {
        gen_set_Rc0(ctx, ret);
    }
1041
}
1042
GEN_HANDLER(addic, 0x0C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1043
{
1044
    gen_op_addic(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0);
1045
}
1046
GEN_HANDLER2(addic_, "addic.", 0x0D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1047
{
1048
    gen_op_addic(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 1);
1049
}
1050 1051
/* addis */
GEN_HANDLER(addis, 0x0F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1052
{
1053 1054 1055 1056 1057 1058 1059 1060
    target_long simm = SIMM(ctx->opcode);

    if (rA(ctx->opcode) == 0) {
        /* lis case */
        tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], simm << 16);
    } else {
        tcg_gen_addi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], simm << 16);
    }
1061
}
1062 1063 1064

static always_inline void gen_op_arith_divw (DisasContext *ctx, TCGv ret, TCGv arg1, TCGv arg2,
                                             int sign, int compute_ov)
1065
{
1066 1067
    int l1 = gen_new_label();
    int l2 = gen_new_label();
P
pbrook 已提交
1068 1069
    TCGv_i32 t0 = tcg_temp_local_new_i32();
    TCGv_i32 t1 = tcg_temp_local_new_i32();
1070

1071 1072 1073
    tcg_gen_trunc_tl_i32(t0, arg1);
    tcg_gen_trunc_tl_i32(t1, arg2);
    tcg_gen_brcondi_i32(TCG_COND_EQ, t1, 0, l1);
1074
    if (sign) {
1075 1076 1077
        int l3 = gen_new_label();
        tcg_gen_brcondi_i32(TCG_COND_NE, t1, -1, l3);
        tcg_gen_brcondi_i32(TCG_COND_EQ, t0, INT32_MIN, l1);
1078
        gen_set_label(l3);
1079
        tcg_gen_div_i32(t0, t0, t1);
1080
    } else {
1081
        tcg_gen_divu_i32(t0, t0, t1);
1082 1083 1084 1085 1086 1087 1088
    }
    if (compute_ov) {
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
    }
    tcg_gen_br(l2);
    gen_set_label(l1);
    if (sign) {
1089
        tcg_gen_sari_i32(t0, t0, 31);
1090 1091 1092 1093 1094 1095 1096
    } else {
        tcg_gen_movi_i32(t0, 0);
    }
    if (compute_ov) {
        tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
    }
    gen_set_label(l2);
1097
    tcg_gen_extu_i32_tl(ret, t0);
P
pbrook 已提交
1098 1099
    tcg_temp_free_i32(t0);
    tcg_temp_free_i32(t1);
1100 1101
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, ret);
1102
}
1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116
/* Div functions */
#define GEN_INT_ARITH_DIVW(name, opc3, sign, compute_ov)                      \
GEN_HANDLER(name, 0x1F, 0x0B, opc3, 0x00000000, PPC_INTEGER)                  \
{                                                                             \
    gen_op_arith_divw(ctx, cpu_gpr[rD(ctx->opcode)],                          \
                     cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],      \
                     sign, compute_ov);                                       \
}
/* divwu  divwu.  divwuo  divwuo.   */
GEN_INT_ARITH_DIVW(divwu, 0x0E, 0, 0);
GEN_INT_ARITH_DIVW(divwuo, 0x1E, 0, 1);
/* divw  divw.  divwo  divwo.   */
GEN_INT_ARITH_DIVW(divw, 0x0F, 1, 0);
GEN_INT_ARITH_DIVW(divwo, 0x1F, 1, 1);
1117
#if defined(TARGET_PPC64)
1118 1119
static always_inline void gen_op_arith_divd (DisasContext *ctx, TCGv ret, TCGv arg1, TCGv arg2,
                                             int sign, int compute_ov)
1120
{
1121 1122
    int l1 = gen_new_label();
    int l2 = gen_new_label();
1123 1124 1125

    tcg_gen_brcondi_i64(TCG_COND_EQ, arg2, 0, l1);
    if (sign) {
1126
        int l3 = gen_new_label();
1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149
        tcg_gen_brcondi_i64(TCG_COND_NE, arg2, -1, l3);
        tcg_gen_brcondi_i64(TCG_COND_EQ, arg1, INT64_MIN, l1);
        gen_set_label(l3);
        tcg_gen_div_i64(ret, arg1, arg2);
    } else {
        tcg_gen_divu_i64(ret, arg1, arg2);
    }
    if (compute_ov) {
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
    }
    tcg_gen_br(l2);
    gen_set_label(l1);
    if (sign) {
        tcg_gen_sari_i64(ret, arg1, 63);
    } else {
        tcg_gen_movi_i64(ret, 0);
    }
    if (compute_ov) {
        tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
    }
    gen_set_label(l2);
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, ret);
1150
}
1151 1152 1153
#define GEN_INT_ARITH_DIVD(name, opc3, sign, compute_ov)                      \
GEN_HANDLER(name, 0x1F, 0x09, opc3, 0x00000000, PPC_64B)                      \
{                                                                             \
1154 1155 1156
    gen_op_arith_divd(ctx, cpu_gpr[rD(ctx->opcode)],                          \
                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],     \
                      sign, compute_ov);                                      \
1157 1158 1159 1160 1161 1162 1163
}
/* divwu  divwu.  divwuo  divwuo.   */
GEN_INT_ARITH_DIVD(divdu, 0x0E, 0, 0);
GEN_INT_ARITH_DIVD(divduo, 0x1E, 0, 1);
/* divw  divw.  divwo  divwo.   */
GEN_INT_ARITH_DIVD(divd, 0x0F, 1, 0);
GEN_INT_ARITH_DIVD(divdo, 0x1F, 1, 1);
1164
#endif
1165 1166 1167

/* mulhw  mulhw. */
GEN_HANDLER(mulhw, 0x1F, 0x0B, 0x02, 0x00000400, PPC_INTEGER)
1168
{
P
pbrook 已提交
1169
    TCGv_i64 t0, t1;
1170

P
pbrook 已提交
1171 1172
    t0 = tcg_temp_new_i64();
    t1 = tcg_temp_new_i64();
1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184
#if defined(TARGET_PPC64)
    tcg_gen_ext32s_tl(t0, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_ext32s_tl(t1, cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_mul_i64(t0, t0, t1);
    tcg_gen_shri_i64(cpu_gpr[rD(ctx->opcode)], t0, 32);
#else
    tcg_gen_ext_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_ext_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_mul_i64(t0, t0, t1);
    tcg_gen_shri_i64(t0, t0, 32);
    tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t0);
#endif
P
pbrook 已提交
1185 1186
    tcg_temp_free_i64(t0);
    tcg_temp_free_i64(t1);
1187 1188
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1189
}
1190 1191
/* mulhwu  mulhwu.  */
GEN_HANDLER(mulhwu, 0x1F, 0x0B, 0x00, 0x00000400, PPC_INTEGER)
1192
{
P
pbrook 已提交
1193
    TCGv_i64 t0, t1;
1194

P
pbrook 已提交
1195 1196
    t0 = tcg_temp_new_i64();
    t1 = tcg_temp_new_i64();
1197
#if defined(TARGET_PPC64)
1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
    tcg_gen_ext32u_i64(t0, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_ext32u_i64(t1, cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_mul_i64(t0, t0, t1);
    tcg_gen_shri_i64(cpu_gpr[rD(ctx->opcode)], t0, 32);
#else
    tcg_gen_extu_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_extu_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_mul_i64(t0, t0, t1);
    tcg_gen_shri_i64(t0, t0, 32);
    tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t0);
#endif
P
pbrook 已提交
1209 1210
    tcg_temp_free_i64(t0);
    tcg_temp_free_i64(t1);
1211 1212
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1213
}
1214 1215
/* mullw  mullw. */
GEN_HANDLER(mullw, 0x1F, 0x0B, 0x07, 0x00000000, PPC_INTEGER)
1216
{
1217 1218
    tcg_gen_mul_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
                   cpu_gpr[rB(ctx->opcode)]);
1219
    tcg_gen_ext32s_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)]);
1220 1221
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1222
}
1223 1224
/* mullwo  mullwo. */
GEN_HANDLER(mullwo, 0x1F, 0x0B, 0x17, 0x00000000, PPC_INTEGER)
1225
{
1226
    int l1;
P
pbrook 已提交
1227
    TCGv_i64 t0, t1;
1228

P
pbrook 已提交
1229 1230
    t0 = tcg_temp_new_i64();
    t1 = tcg_temp_new_i64();
1231 1232 1233 1234 1235 1236 1237 1238 1239
    l1 = gen_new_label();
    /* Start with XER OV disabled, the most likely case */
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
#if defined(TARGET_PPC64)
    tcg_gen_ext32s_i64(t0, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_ext32s_i64(t1, cpu_gpr[rB(ctx->opcode)]);
#else
    tcg_gen_ext_tl_i64(t0, cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_ext_tl_i64(t1, cpu_gpr[rB(ctx->opcode)]);
1240
#endif
1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
    tcg_gen_mul_i64(t0, t0, t1);
#if defined(TARGET_PPC64)
    tcg_gen_ext32s_i64(cpu_gpr[rD(ctx->opcode)], t0);
    tcg_gen_brcond_i64(TCG_COND_EQ, t0, cpu_gpr[rD(ctx->opcode)], l1);
#else
    tcg_gen_trunc_i64_tl(cpu_gpr[rD(ctx->opcode)], t0);
    tcg_gen_ext32s_i64(t1, t0);
    tcg_gen_brcond_i64(TCG_COND_EQ, t0, t1, l1);
#endif
    tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
    gen_set_label(l1);
P
pbrook 已提交
1252 1253
    tcg_temp_free_i64(t0);
    tcg_temp_free_i64(t1);
1254 1255
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1256
}
1257 1258
/* mulli */
GEN_HANDLER(mulli, 0x07, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1259
{
1260 1261
    tcg_gen_muli_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
                    SIMM(ctx->opcode));
1262 1263
}
#if defined(TARGET_PPC64)
1264 1265 1266
#define GEN_INT_ARITH_MUL_HELPER(name, opc3)                                  \
GEN_HANDLER(name, 0x1F, 0x09, opc3, 0x00000000, PPC_64B)                      \
{                                                                             \
P
pbrook 已提交
1267
    gen_helper_##name (cpu_gpr[rD(ctx->opcode)],                              \
1268 1269 1270
                       cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);   \
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);                           \
1271
}
1272 1273 1274 1275 1276 1277
/* mulhd  mulhd. */
GEN_INT_ARITH_MUL_HELPER(mulhdu, 0x00);
/* mulhdu  mulhdu. */
GEN_INT_ARITH_MUL_HELPER(mulhd, 0x02);
/* mulld  mulld. */
GEN_HANDLER(mulld, 0x1F, 0x09, 0x07, 0x00000000, PPC_64B)
1278
{
1279 1280 1281 1282
    tcg_gen_mul_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],
                   cpu_gpr[rB(ctx->opcode)]);
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rD(ctx->opcode)]);
1283
}
1284 1285
/* mulldo  mulldo. */
GEN_INT_ARITH_MUL_HELPER(mulldo, 0x17);
1286
#endif
1287 1288

/* neg neg. nego nego. */
A
aurel32 已提交
1289
static always_inline void gen_op_arith_neg (DisasContext *ctx, TCGv ret, TCGv arg1, int ov_check)
1290
{
A
aurel32 已提交
1291 1292
    int l1 = gen_new_label();
    int l2 = gen_new_label();
P
pbrook 已提交
1293
    TCGv t0 = tcg_temp_local_new();
1294
#if defined(TARGET_PPC64)
1295
    if (ctx->sf_mode) {
A
aurel32 已提交
1296
        tcg_gen_mov_tl(t0, arg1);
A
aurel32 已提交
1297 1298 1299 1300 1301
        tcg_gen_brcondi_tl(TCG_COND_EQ, t0, INT64_MIN, l1);
    } else
#endif
    {
        tcg_gen_ext32s_tl(t0, arg1);
1302 1303 1304 1305 1306 1307 1308 1309
        tcg_gen_brcondi_tl(TCG_COND_EQ, t0, INT32_MIN, l1);
    }
    tcg_gen_neg_tl(ret, arg1);
    if (ov_check) {
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
    }
    tcg_gen_br(l2);
    gen_set_label(l1);
A
aurel32 已提交
1310
    tcg_gen_mov_tl(ret, t0);
1311 1312 1313 1314
    if (ov_check) {
        tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
    }
    gen_set_label(l2);
A
aurel32 已提交
1315
    tcg_temp_free(t0);
1316 1317 1318 1319
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, ret);
}
GEN_HANDLER(neg, 0x1F, 0x08, 0x03, 0x0000F800, PPC_INTEGER)
1320
{
A
aurel32 已提交
1321
    gen_op_arith_neg(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0);
1322
}
1323
GEN_HANDLER(nego, 0x1F, 0x08, 0x13, 0x0000F800, PPC_INTEGER)
B
bellard 已提交
1324
{
A
aurel32 已提交
1325
    gen_op_arith_neg(ctx, cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 1);
B
bellard 已提交
1326
}
1327 1328 1329 1330

/* Common subf function */
static always_inline void gen_op_arith_subf(DisasContext *ctx, TCGv ret, TCGv arg1, TCGv arg2,
                                            int add_ca, int compute_ca, int compute_ov)
B
bellard 已提交
1331
{
1332
    TCGv t0, t1;
1333

1334
    if ((!compute_ca && !compute_ov) ||
P
pbrook 已提交
1335
        (!TCGV_EQUAL(ret, arg1) && !TCGV_EQUAL(ret, arg2)))  {
1336
        t0 = ret;
J
j_mayer 已提交
1337
    } else {
P
pbrook 已提交
1338
        t0 = tcg_temp_local_new();
1339
    }
1340

1341
    if (add_ca) {
P
pbrook 已提交
1342
        t1 = tcg_temp_local_new();
1343 1344
        tcg_gen_andi_tl(t1, cpu_xer, (1 << XER_CA));
        tcg_gen_shri_tl(t1, t1, XER_CA);
1345
    }
B
bellard 已提交
1346

1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364
    if (compute_ca && compute_ov) {
        /* Start with XER CA and OV disabled, the most likely case */
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~((1 << XER_CA) | (1 << XER_OV)));
    } else if (compute_ca) {
        /* Start with XER CA disabled, the most likely case */
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
    } else if (compute_ov) {
        /* Start with XER OV disabled, the most likely case */
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
    }

    if (add_ca) {
        tcg_gen_not_tl(t0, arg1);
        tcg_gen_add_tl(t0, t0, arg2);
        gen_op_arith_compute_ca(ctx, t0, arg2, 0);
        tcg_gen_add_tl(t0, t0, t1);
        gen_op_arith_compute_ca(ctx, t0, t1, 0);
        tcg_temp_free(t1);
B
bellard 已提交
1365
    } else {
1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377
        tcg_gen_sub_tl(t0, arg2, arg1);
        if (compute_ca) {
            gen_op_arith_compute_ca(ctx, t0, arg2, 1);
        }
    }
    if (compute_ov) {
        gen_op_arith_compute_ov(ctx, t0, arg1, arg2, 1);
    }

    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, t0);

P
pbrook 已提交
1378
    if (!TCGV_EQUAL(t0, ret)) {
1379 1380
        tcg_gen_mov_tl(ret, t0);
        tcg_temp_free(t0);
B
bellard 已提交
1381 1382
    }
}
1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416
/* Sub functions with Two operands functions */
#define GEN_INT_ARITH_SUBF(name, opc3, add_ca, compute_ca, compute_ov)        \
GEN_HANDLER(name, 0x1F, 0x08, opc3, 0x00000000, PPC_INTEGER)                  \
{                                                                             \
    gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)],                          \
                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],     \
                      add_ca, compute_ca, compute_ov);                        \
}
/* Sub functions with one operand and one immediate */
#define GEN_INT_ARITH_SUBF_CONST(name, opc3, const_val,                       \
                                add_ca, compute_ca, compute_ov)               \
GEN_HANDLER(name, 0x1F, 0x08, opc3, 0x0000F800, PPC_INTEGER)                  \
{                                                                             \
    TCGv t0 = tcg_const_local_tl(const_val);                                  \
    gen_op_arith_subf(ctx, cpu_gpr[rD(ctx->opcode)],                          \
                      cpu_gpr[rA(ctx->opcode)], t0,                           \
                      add_ca, compute_ca, compute_ov);                        \
    tcg_temp_free(t0);                                                        \
}
/* subf  subf.  subfo  subfo. */
GEN_INT_ARITH_SUBF(subf, 0x01, 0, 0, 0)
GEN_INT_ARITH_SUBF(subfo, 0x11, 0, 0, 1)
/* subfc  subfc.  subfco  subfco. */
GEN_INT_ARITH_SUBF(subfc, 0x00, 0, 1, 0)
GEN_INT_ARITH_SUBF(subfco, 0x10, 0, 1, 1)
/* subfe  subfe.  subfeo  subfo. */
GEN_INT_ARITH_SUBF(subfe, 0x04, 1, 1, 0)
GEN_INT_ARITH_SUBF(subfeo, 0x14, 1, 1, 1)
/* subfme  subfme.  subfmeo  subfmeo.  */
GEN_INT_ARITH_SUBF_CONST(subfme, 0x07, -1LL, 1, 1, 0)
GEN_INT_ARITH_SUBF_CONST(subfmeo, 0x17, -1LL, 1, 1, 1)
/* subfze  subfze.  subfzeo  subfzeo.*/
GEN_INT_ARITH_SUBF_CONST(subfze, 0x06, 0, 1, 1, 0)
GEN_INT_ARITH_SUBF_CONST(subfzeo, 0x16, 0, 1, 1, 1)
B
bellard 已提交
1417 1418 1419
/* subfic */
GEN_HANDLER(subfic, 0x08, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
1420 1421
    /* Start with XER CA and OV disabled, the most likely case */
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
P
pbrook 已提交
1422
    TCGv t0 = tcg_temp_local_new();
1423 1424 1425 1426 1427 1428
    TCGv t1 = tcg_const_local_tl(SIMM(ctx->opcode));
    tcg_gen_sub_tl(t0, t1, cpu_gpr[rA(ctx->opcode)]);
    gen_op_arith_compute_ca(ctx, t0, t1, 1);
    tcg_temp_free(t1);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
    tcg_temp_free(t0);
B
bellard 已提交
1429 1430 1431
}

/***                            Integer logical                            ***/
1432 1433
#define GEN_LOGICAL2(name, tcg_op, opc, type)                                 \
GEN_HANDLER(name, 0x1F, 0x1C, opc, 0x00000000, type)                          \
B
bellard 已提交
1434
{                                                                             \
1435 1436
    tcg_op(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)],                \
       cpu_gpr[rB(ctx->opcode)]);                                             \
1437
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
1438
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);                           \
B
bellard 已提交
1439 1440
}

1441
#define GEN_LOGICAL1(name, tcg_op, opc, type)                                 \
1442
GEN_HANDLER(name, 0x1F, 0x1A, opc, 0x00000000, type)                          \
B
bellard 已提交
1443
{                                                                             \
1444
    tcg_op(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);               \
1445
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
1446
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);                           \
B
bellard 已提交
1447 1448 1449
}

/* and & and. */
1450
GEN_LOGICAL2(and, tcg_gen_and_tl, 0x00, PPC_INTEGER);
B
bellard 已提交
1451
/* andc & andc. */
1452
GEN_LOGICAL2(andc, tcg_gen_andc_tl, 0x01, PPC_INTEGER);
B
bellard 已提交
1453
/* andi. */
1454
GEN_HANDLER2(andi_, "andi.", 0x1C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
B
bellard 已提交
1455
{
1456 1457
    tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], UIMM(ctx->opcode));
    gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
B
bellard 已提交
1458 1459
}
/* andis. */
1460
GEN_HANDLER2(andis_, "andis.", 0x1D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
B
bellard 已提交
1461
{
1462 1463
    tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], UIMM(ctx->opcode) << 16);
    gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
B
bellard 已提交
1464 1465
}
/* cntlzw */
1466 1467
GEN_HANDLER(cntlzw, 0x1F, 0x1A, 0x00, 0x00000000, PPC_INTEGER)
{
P
pbrook 已提交
1468
    gen_helper_cntlzw(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1469
    if (unlikely(Rc(ctx->opcode) != 0))
P
pbrook 已提交
1470
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1471
}
B
bellard 已提交
1472
/* eqv & eqv. */
1473
GEN_LOGICAL2(eqv, tcg_gen_eqv_tl, 0x08, PPC_INTEGER);
B
bellard 已提交
1474
/* extsb & extsb. */
1475
GEN_LOGICAL1(extsb, tcg_gen_ext8s_tl, 0x1D, PPC_INTEGER);
B
bellard 已提交
1476
/* extsh & extsh. */
1477
GEN_LOGICAL1(extsh, tcg_gen_ext16s_tl, 0x1C, PPC_INTEGER);
B
bellard 已提交
1478
/* nand & nand. */
1479
GEN_LOGICAL2(nand, tcg_gen_nand_tl, 0x0E, PPC_INTEGER);
B
bellard 已提交
1480
/* nor & nor. */
1481
GEN_LOGICAL2(nor, tcg_gen_nor_tl, 0x03, PPC_INTEGER);
B
bellard 已提交
1482
/* or & or. */
1483 1484
GEN_HANDLER(or, 0x1F, 0x1C, 0x0D, 0x00000000, PPC_INTEGER)
{
1485 1486 1487 1488 1489 1490 1491
    int rs, ra, rb;

    rs = rS(ctx->opcode);
    ra = rA(ctx->opcode);
    rb = rB(ctx->opcode);
    /* Optimisation for mr. ri case */
    if (rs != ra || rs != rb) {
1492 1493 1494 1495
        if (rs != rb)
            tcg_gen_or_tl(cpu_gpr[ra], cpu_gpr[rs], cpu_gpr[rb]);
        else
            tcg_gen_mov_tl(cpu_gpr[ra], cpu_gpr[rs]);
1496
        if (unlikely(Rc(ctx->opcode) != 0))
1497
            gen_set_Rc0(ctx, cpu_gpr[ra]);
1498
    } else if (unlikely(Rc(ctx->opcode) != 0)) {
1499
        gen_set_Rc0(ctx, cpu_gpr[rs]);
1500 1501
#if defined(TARGET_PPC64)
    } else {
1502 1503
        int prio = 0;

1504 1505 1506
        switch (rs) {
        case 1:
            /* Set process priority to low */
1507
            prio = 2;
1508 1509 1510
            break;
        case 6:
            /* Set process priority to medium-low */
1511
            prio = 3;
1512 1513 1514
            break;
        case 2:
            /* Set process priority to normal */
1515
            prio = 4;
1516
            break;
1517 1518 1519 1520
#if !defined(CONFIG_USER_ONLY)
        case 31:
            if (ctx->supervisor > 0) {
                /* Set process priority to very low */
1521
                prio = 1;
1522 1523 1524 1525 1526
            }
            break;
        case 5:
            if (ctx->supervisor > 0) {
                /* Set process priority to medium-hight */
1527
                prio = 5;
1528 1529 1530 1531 1532
            }
            break;
        case 3:
            if (ctx->supervisor > 0) {
                /* Set process priority to high */
1533
                prio = 6;
1534 1535 1536 1537 1538
            }
            break;
        case 7:
            if (ctx->supervisor > 1) {
                /* Set process priority to very high */
1539
                prio = 7;
1540 1541 1542
            }
            break;
#endif
1543 1544 1545 1546
        default:
            /* nop */
            break;
        }
1547
        if (prio) {
P
pbrook 已提交
1548
            TCGv t0 = tcg_temp_new();
1549 1550 1551 1552 1553
            tcg_gen_ld_tl(t0, cpu_env, offsetof(CPUState, spr[SPR_PPR]));
            tcg_gen_andi_tl(t0, t0, ~0x001C000000000000ULL);
            tcg_gen_ori_tl(t0, t0, ((uint64_t)prio) << 50);
            tcg_gen_st_tl(t0, cpu_env, offsetof(CPUState, spr[SPR_PPR]));
            tcg_temp_free(t0);
1554
        }
1555
#endif
1556 1557
    }
}
B
bellard 已提交
1558
/* orc & orc. */
1559
GEN_LOGICAL2(orc, tcg_gen_orc_tl, 0x0C, PPC_INTEGER);
B
bellard 已提交
1560
/* xor & xor. */
1561 1562 1563
GEN_HANDLER(xor, 0x1F, 0x1C, 0x09, 0x00000000, PPC_INTEGER)
{
    /* Optimisation for "set to zero" case */
1564
    if (rS(ctx->opcode) != rB(ctx->opcode))
A
aurel32 已提交
1565
        tcg_gen_xor_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
1566 1567
    else
        tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
1568
    if (unlikely(Rc(ctx->opcode) != 0))
1569
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1570
}
B
bellard 已提交
1571 1572 1573
/* ori */
GEN_HANDLER(ori, 0x18, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
1574
    target_ulong uimm = UIMM(ctx->opcode);
B
bellard 已提交
1575

1576 1577
    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
        /* NOP */
1578
        /* XXX: should handle special NOPs for POWER series */
1579
        return;
1580
    }
1581
    tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm);
B
bellard 已提交
1582 1583 1584 1585
}
/* oris */
GEN_HANDLER(oris, 0x19, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
1586
    target_ulong uimm = UIMM(ctx->opcode);
B
bellard 已提交
1587

1588 1589 1590
    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
        /* NOP */
        return;
1591
    }
1592
    tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm << 16);
B
bellard 已提交
1593 1594 1595 1596
}
/* xori */
GEN_HANDLER(xori, 0x1A, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
1597
    target_ulong uimm = UIMM(ctx->opcode);
1598 1599 1600 1601 1602

    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
        /* NOP */
        return;
    }
1603
    tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm);
B
bellard 已提交
1604 1605 1606 1607
}
/* xoris */
GEN_HANDLER(xoris, 0x1B, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
1608
    target_ulong uimm = UIMM(ctx->opcode);
1609 1610 1611 1612 1613

    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
        /* NOP */
        return;
    }
1614
    tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], uimm << 16);
B
bellard 已提交
1615
}
1616
/* popcntb : PowerPC 2.03 specification */
1617
GEN_HANDLER(popcntb, 0x1F, 0x03, 0x03, 0x0000F801, PPC_POPCNTB)
1618 1619 1620
{
#if defined(TARGET_PPC64)
    if (ctx->sf_mode)
P
pbrook 已提交
1621
        gen_helper_popcntb_64(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1622 1623
    else
#endif
P
pbrook 已提交
1624
        gen_helper_popcntb(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1625 1626 1627 1628
}

#if defined(TARGET_PPC64)
/* extsw & extsw. */
1629
GEN_LOGICAL1(extsw, tcg_gen_ext32s_tl, 0x1E, PPC_64B);
1630
/* cntlzd */
1631 1632
GEN_HANDLER(cntlzd, 0x1F, 0x1A, 0x01, 0x00000000, PPC_64B)
{
P
pbrook 已提交
1633
    gen_helper_cntlzd(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1634 1635 1636
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
}
1637 1638
#endif

B
bellard 已提交
1639 1640 1641 1642
/***                             Integer rotate                            ***/
/* rlwimi & rlwimi. */
GEN_HANDLER(rlwimi, 0x14, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
1643
    uint32_t mb, me, sh;
B
bellard 已提交
1644 1645 1646

    mb = MB(ctx->opcode);
    me = ME(ctx->opcode);
1647
    sh = SH(ctx->opcode);
1648 1649 1650 1651
    if (likely(sh == 0 && mb == 0 && me == 31)) {
        tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
    } else {
        target_ulong mask;
P
pbrook 已提交
1652 1653
        TCGv t1;
        TCGv t0 = tcg_temp_new();
1654
#if defined(TARGET_PPC64)
P
pbrook 已提交
1655 1656 1657 1658 1659
        TCGv_i32 t2 = tcg_temp_new_i32();
        tcg_gen_trunc_i64_i32(t2, cpu_gpr[rS(ctx->opcode)]);
        tcg_gen_rotli_i32(t2, t2, sh);
        tcg_gen_extu_i32_i64(t0, t2);
        tcg_temp_free_i32(t2);
1660 1661 1662
#else
        tcg_gen_rotli_i32(t0, cpu_gpr[rS(ctx->opcode)], sh);
#endif
1663
#if defined(TARGET_PPC64)
1664 1665
        mb += 32;
        me += 32;
1666
#endif
1667
        mask = MASK(mb, me);
P
pbrook 已提交
1668
        t1 = tcg_temp_new();
1669 1670 1671 1672 1673 1674
        tcg_gen_andi_tl(t0, t0, mask);
        tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], ~mask);
        tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
        tcg_temp_free(t0);
        tcg_temp_free(t1);
    }
1675
    if (unlikely(Rc(ctx->opcode) != 0))
1676
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
B
bellard 已提交
1677 1678 1679 1680 1681
}
/* rlwinm & rlwinm. */
GEN_HANDLER(rlwinm, 0x15, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
    uint32_t mb, me, sh;
1682

B
bellard 已提交
1683 1684 1685
    sh = SH(ctx->opcode);
    mb = MB(ctx->opcode);
    me = ME(ctx->opcode);
1686 1687 1688 1689 1690

    if (likely(mb == 0 && me == (31 - sh))) {
        if (likely(sh == 0)) {
            tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
        } else {
P
pbrook 已提交
1691
            TCGv t0 = tcg_temp_new();
1692 1693 1694 1695
            tcg_gen_ext32u_tl(t0, cpu_gpr[rS(ctx->opcode)]);
            tcg_gen_shli_tl(t0, t0, sh);
            tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], t0);
            tcg_temp_free(t0);
B
bellard 已提交
1696
        }
1697
    } else if (likely(sh != 0 && me == 31 && sh == (32 - mb))) {
P
pbrook 已提交
1698
        TCGv t0 = tcg_temp_new();
1699 1700 1701 1702 1703
        tcg_gen_ext32u_tl(t0, cpu_gpr[rS(ctx->opcode)]);
        tcg_gen_shri_tl(t0, t0, mb);
        tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], t0);
        tcg_temp_free(t0);
    } else {
P
pbrook 已提交
1704
        TCGv t0 = tcg_temp_new();
1705
#if defined(TARGET_PPC64)
P
pbrook 已提交
1706
        TCGv_i32 t1 = tcg_temp_new_i32();
1707 1708 1709
        tcg_gen_trunc_i64_i32(t1, cpu_gpr[rS(ctx->opcode)]);
        tcg_gen_rotli_i32(t1, t1, sh);
        tcg_gen_extu_i32_i64(t0, t1);
P
pbrook 已提交
1710
        tcg_temp_free_i32(t1);
1711 1712 1713
#else
        tcg_gen_rotli_i32(t0, cpu_gpr[rS(ctx->opcode)], sh);
#endif
1714
#if defined(TARGET_PPC64)
1715 1716
        mb += 32;
        me += 32;
1717
#endif
1718 1719 1720
        tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
        tcg_temp_free(t0);
    }
1721
    if (unlikely(Rc(ctx->opcode) != 0))
1722
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
B
bellard 已提交
1723 1724 1725 1726 1727
}
/* rlwnm & rlwnm. */
GEN_HANDLER(rlwnm, 0x17, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
    uint32_t mb, me;
1728 1729
    TCGv t0;
#if defined(TARGET_PPC64)
P
pbrook 已提交
1730
    TCGv_i32 t1, t2;
1731
#endif
B
bellard 已提交
1732 1733 1734

    mb = MB(ctx->opcode);
    me = ME(ctx->opcode);
P
pbrook 已提交
1735
    t0 = tcg_temp_new();
1736
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x1f);
1737
#if defined(TARGET_PPC64)
P
pbrook 已提交
1738 1739
    t1 = tcg_temp_new_i32();
    t2 = tcg_temp_new_i32();
1740 1741 1742 1743
    tcg_gen_trunc_i64_i32(t1, cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_trunc_i64_i32(t2, t0);
    tcg_gen_rotl_i32(t1, t1, t2);
    tcg_gen_extu_i32_i64(t0, t1);
P
pbrook 已提交
1744 1745
    tcg_temp_free_i32(t1);
    tcg_temp_free_i32(t2);
1746 1747 1748
#else
    tcg_gen_rotl_i32(t0, cpu_gpr[rS(ctx->opcode)], t0);
#endif
1749 1750 1751 1752 1753
    if (unlikely(mb != 0 || me != 31)) {
#if defined(TARGET_PPC64)
        mb += 32;
        me += 32;
#endif
1754
        tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
1755
    } else {
1756
        tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
B
bellard 已提交
1757
    }
1758
    tcg_temp_free(t0);
1759
    if (unlikely(Rc(ctx->opcode) != 0))
1760
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
B
bellard 已提交
1761 1762
}

1763 1764
#if defined(TARGET_PPC64)
#define GEN_PPC64_R2(name, opc1, opc2)                                        \
1765
GEN_HANDLER2(name##0, stringify(name), opc1, opc2, 0xFF, 0x00000000, PPC_64B) \
1766 1767 1768
{                                                                             \
    gen_##name(ctx, 0);                                                       \
}                                                                             \
1769 1770
GEN_HANDLER2(name##1, stringify(name), opc1, opc2 | 0x10, 0xFF, 0x00000000,   \
             PPC_64B)                                                         \
1771 1772 1773 1774
{                                                                             \
    gen_##name(ctx, 1);                                                       \
}
#define GEN_PPC64_R4(name, opc1, opc2)                                        \
1775
GEN_HANDLER2(name##0, stringify(name), opc1, opc2, 0xFF, 0x00000000, PPC_64B) \
1776 1777 1778
{                                                                             \
    gen_##name(ctx, 0, 0);                                                    \
}                                                                             \
1779 1780
GEN_HANDLER2(name##1, stringify(name), opc1, opc2 | 0x01, 0xFF, 0x00000000,   \
             PPC_64B)                                                         \
1781 1782 1783
{                                                                             \
    gen_##name(ctx, 0, 1);                                                    \
}                                                                             \
1784 1785
GEN_HANDLER2(name##2, stringify(name), opc1, opc2 | 0x10, 0xFF, 0x00000000,   \
             PPC_64B)                                                         \
1786 1787 1788
{                                                                             \
    gen_##name(ctx, 1, 0);                                                    \
}                                                                             \
1789 1790
GEN_HANDLER2(name##3, stringify(name), opc1, opc2 | 0x11, 0xFF, 0x00000000,   \
             PPC_64B)                                                         \
1791 1792 1793
{                                                                             \
    gen_##name(ctx, 1, 1);                                                    \
}
J
j_mayer 已提交
1794

1795 1796
static always_inline void gen_rldinm (DisasContext *ctx, uint32_t mb,
                                      uint32_t me, uint32_t sh)
J
j_mayer 已提交
1797
{
1798 1799 1800 1801 1802
    if (likely(sh != 0 && mb == 0 && me == (63 - sh))) {
        tcg_gen_shli_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], sh);
    } else if (likely(sh != 0 && me == 63 && sh == (64 - mb))) {
        tcg_gen_shri_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], mb);
    } else {
P
pbrook 已提交
1803
        TCGv t0 = tcg_temp_new();
1804
        tcg_gen_rotli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
1805
        if (likely(mb == 0 && me == 63)) {
1806
            tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
1807 1808
        } else {
            tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
J
j_mayer 已提交
1809
        }
1810
        tcg_temp_free(t0);
J
j_mayer 已提交
1811 1812
    }
    if (unlikely(Rc(ctx->opcode) != 0))
1813
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
J
j_mayer 已提交
1814
}
1815
/* rldicl - rldicl. */
1816
static always_inline void gen_rldicl (DisasContext *ctx, int mbn, int shn)
1817
{
J
j_mayer 已提交
1818
    uint32_t sh, mb;
1819

J
j_mayer 已提交
1820 1821
    sh = SH(ctx->opcode) | (shn << 5);
    mb = MB(ctx->opcode) | (mbn << 5);
J
j_mayer 已提交
1822
    gen_rldinm(ctx, mb, 63, sh);
1823
}
J
j_mayer 已提交
1824
GEN_PPC64_R4(rldicl, 0x1E, 0x00);
1825
/* rldicr - rldicr. */
1826
static always_inline void gen_rldicr (DisasContext *ctx, int men, int shn)
1827
{
J
j_mayer 已提交
1828
    uint32_t sh, me;
1829

J
j_mayer 已提交
1830 1831
    sh = SH(ctx->opcode) | (shn << 5);
    me = MB(ctx->opcode) | (men << 5);
J
j_mayer 已提交
1832
    gen_rldinm(ctx, 0, me, sh);
1833
}
J
j_mayer 已提交
1834
GEN_PPC64_R4(rldicr, 0x1E, 0x02);
1835
/* rldic - rldic. */
1836
static always_inline void gen_rldic (DisasContext *ctx, int mbn, int shn)
1837
{
J
j_mayer 已提交
1838
    uint32_t sh, mb;
1839

J
j_mayer 已提交
1840 1841
    sh = SH(ctx->opcode) | (shn << 5);
    mb = MB(ctx->opcode) | (mbn << 5);
J
j_mayer 已提交
1842 1843 1844 1845
    gen_rldinm(ctx, mb, 63 - sh, sh);
}
GEN_PPC64_R4(rldic, 0x1E, 0x04);

1846 1847
static always_inline void gen_rldnm (DisasContext *ctx, uint32_t mb,
                                     uint32_t me)
J
j_mayer 已提交
1848
{
1849
    TCGv t0;
1850 1851 1852

    mb = MB(ctx->opcode);
    me = ME(ctx->opcode);
P
pbrook 已提交
1853
    t0 = tcg_temp_new();
1854
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3f);
1855
    tcg_gen_rotl_tl(t0, cpu_gpr[rS(ctx->opcode)], t0);
J
j_mayer 已提交
1856
    if (unlikely(mb != 0 || me != 63)) {
1857 1858 1859 1860 1861
        tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], t0, MASK(mb, me));
    } else {
        tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], t0);
    }
    tcg_temp_free(t0);
J
j_mayer 已提交
1862
    if (unlikely(Rc(ctx->opcode) != 0))
1863
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1864
}
J
j_mayer 已提交
1865

1866
/* rldcl - rldcl. */
1867
static always_inline void gen_rldcl (DisasContext *ctx, int mbn)
1868
{
J
j_mayer 已提交
1869
    uint32_t mb;
1870

J
j_mayer 已提交
1871
    mb = MB(ctx->opcode) | (mbn << 5);
J
j_mayer 已提交
1872
    gen_rldnm(ctx, mb, 63);
1873
}
1874
GEN_PPC64_R2(rldcl, 0x1E, 0x08);
1875
/* rldcr - rldcr. */
1876
static always_inline void gen_rldcr (DisasContext *ctx, int men)
1877
{
J
j_mayer 已提交
1878
    uint32_t me;
1879

J
j_mayer 已提交
1880
    me = MB(ctx->opcode) | (men << 5);
J
j_mayer 已提交
1881
    gen_rldnm(ctx, 0, me);
1882
}
1883
GEN_PPC64_R2(rldcr, 0x1E, 0x09);
1884
/* rldimi - rldimi. */
1885
static always_inline void gen_rldimi (DisasContext *ctx, int mbn, int shn)
1886
{
1887
    uint32_t sh, mb, me;
1888

J
j_mayer 已提交
1889 1890
    sh = SH(ctx->opcode) | (shn << 5);
    mb = MB(ctx->opcode) | (mbn << 5);
1891
    me = 63 - sh;
1892 1893 1894 1895 1896 1897
    if (unlikely(sh == 0 && mb == 0)) {
        tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
    } else {
        TCGv t0, t1;
        target_ulong mask;

P
pbrook 已提交
1898
        t0 = tcg_temp_new();
1899
        tcg_gen_rotli_tl(t0, cpu_gpr[rS(ctx->opcode)], sh);
P
pbrook 已提交
1900
        t1 = tcg_temp_new();
1901 1902 1903 1904 1905 1906
        mask = MASK(mb, me);
        tcg_gen_andi_tl(t0, t0, mask);
        tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], ~mask);
        tcg_gen_or_tl(cpu_gpr[rA(ctx->opcode)], t0, t1);
        tcg_temp_free(t0);
        tcg_temp_free(t1);
J
j_mayer 已提交
1907 1908
    }
    if (unlikely(Rc(ctx->opcode) != 0))
1909
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
1910
}
1911
GEN_PPC64_R4(rldimi, 0x1E, 0x06);
1912 1913
#endif

B
bellard 已提交
1914 1915
/***                             Integer shift                             ***/
/* slw & slw. */
1916 1917
GEN_HANDLER(slw, 0x1F, 0x18, 0x00, 0x00000000, PPC_INTEGER)
{
1918
    TCGv t0;
1919 1920 1921 1922
    int l1, l2;
    l1 = gen_new_label();
    l2 = gen_new_label();

P
pbrook 已提交
1923
    t0 = tcg_temp_local_new();
A
aurel32 已提交
1924 1925
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3f);
    tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0x20, l1);
1926 1927 1928
    tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
    tcg_gen_br(l2);
    gen_set_label(l1);
1929
    tcg_gen_shl_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], t0);
1930 1931
    tcg_gen_ext32u_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
    gen_set_label(l2);
1932
    tcg_temp_free(t0);
1933 1934 1935
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
}
B
bellard 已提交
1936
/* sraw & sraw. */
1937 1938
GEN_HANDLER(sraw, 0x1F, 0x18, 0x18, 0x00000000, PPC_INTEGER)
{
P
pbrook 已提交
1939 1940
    gen_helper_sraw(cpu_gpr[rA(ctx->opcode)],
                    cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
1941 1942 1943
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
}
B
bellard 已提交
1944 1945 1946
/* srawi & srawi. */
GEN_HANDLER(srawi, 0x1F, 0x18, 0x19, 0x00000000, PPC_INTEGER)
{
1947 1948 1949
    int sh = SH(ctx->opcode);
    if (sh != 0) {
        int l1, l2;
1950
        TCGv t0;
1951 1952
        l1 = gen_new_label();
        l2 = gen_new_label();
P
pbrook 已提交
1953
        t0 = tcg_temp_local_new();
1954 1955 1956 1957
        tcg_gen_ext32s_tl(t0, cpu_gpr[rS(ctx->opcode)]);
        tcg_gen_brcondi_tl(TCG_COND_GE, t0, 0, l1);
        tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1ULL << sh) - 1);
        tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
1958
        tcg_gen_ori_tl(cpu_xer, cpu_xer, 1 << XER_CA);
1959 1960
        tcg_gen_br(l2);
        gen_set_label(l1);
1961
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
1962
        gen_set_label(l2);
1963 1964 1965
        tcg_gen_ext32s_tl(t0, cpu_gpr[rS(ctx->opcode)]);
        tcg_gen_sari_tl(cpu_gpr[rA(ctx->opcode)], t0, sh);
        tcg_temp_free(t0);
1966 1967
    } else {
        tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
1968
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
1969
    }
1970
    if (unlikely(Rc(ctx->opcode) != 0))
1971
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
B
bellard 已提交
1972 1973
}
/* srw & srw. */
1974 1975
GEN_HANDLER(srw, 0x1F, 0x18, 0x10, 0x00000000, PPC_INTEGER)
{
1976
    TCGv t0, t1;
1977 1978 1979
    int l1, l2;
    l1 = gen_new_label();
    l2 = gen_new_label();
1980

P
pbrook 已提交
1981
    t0 = tcg_temp_local_new();
A
aurel32 已提交
1982 1983
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x3f);
    tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0x20, l1);
1984 1985 1986
    tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
    tcg_gen_br(l2);
    gen_set_label(l1);
P
pbrook 已提交
1987
    t1 = tcg_temp_new();
1988 1989 1990
    tcg_gen_ext32u_tl(t1, cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_shr_tl(cpu_gpr[rA(ctx->opcode)], t1, t0);
    tcg_temp_free(t1);
1991
    gen_set_label(l2);
1992
    tcg_temp_free(t0);
1993 1994 1995
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
}
1996 1997
#if defined(TARGET_PPC64)
/* sld & sld. */
1998 1999
GEN_HANDLER(sld, 0x1F, 0x1B, 0x00, 0x00000000, PPC_64B)
{
2000
    TCGv t0;
2001 2002 2003 2004
    int l1, l2;
    l1 = gen_new_label();
    l2 = gen_new_label();

P
pbrook 已提交
2005
    t0 = tcg_temp_local_new();
A
aurel32 已提交
2006 2007
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x7f);
    tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0x40, l1);
2008 2009 2010
    tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
    tcg_gen_br(l2);
    gen_set_label(l1);
2011
    tcg_gen_shl_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], t0);
2012
    gen_set_label(l2);
2013
    tcg_temp_free(t0);
2014 2015 2016
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
}
2017
/* srad & srad. */
2018 2019
GEN_HANDLER(srad, 0x1F, 0x1A, 0x18, 0x00000000, PPC_64B)
{
P
pbrook 已提交
2020 2021
    gen_helper_srad(cpu_gpr[rA(ctx->opcode)],
                    cpu_gpr[rS(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
2022 2023 2024
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
}
2025
/* sradi & sradi. */
2026
static always_inline void gen_sradi (DisasContext *ctx, int n)
2027
{
2028
    int sh = SH(ctx->opcode) + (n << 5);
2029
    if (sh != 0) {
2030
        int l1, l2;
2031
        TCGv t0;
2032 2033
        l1 = gen_new_label();
        l2 = gen_new_label();
P
pbrook 已提交
2034
        t0 = tcg_temp_local_new();
2035
        tcg_gen_brcondi_tl(TCG_COND_GE, cpu_gpr[rS(ctx->opcode)], 0, l1);
2036 2037
        tcg_gen_andi_tl(t0, cpu_gpr[rS(ctx->opcode)], (1ULL << sh) - 1);
        tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, l1);
2038
        tcg_gen_ori_tl(cpu_xer, cpu_xer, 1 << XER_CA);
2039 2040
        tcg_gen_br(l2);
        gen_set_label(l1);
2041
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
2042
        gen_set_label(l2);
2043
        tcg_temp_free(t0);
2044 2045 2046
        tcg_gen_sari_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], sh);
    } else {
        tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)]);
2047
        tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_CA));
2048 2049
    }
    if (unlikely(Rc(ctx->opcode) != 0))
2050
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
2051
}
2052
GEN_HANDLER2(sradi0, "sradi", 0x1F, 0x1A, 0x19, 0x00000000, PPC_64B)
2053 2054 2055
{
    gen_sradi(ctx, 0);
}
2056
GEN_HANDLER2(sradi1, "sradi", 0x1F, 0x1B, 0x19, 0x00000000, PPC_64B)
2057 2058 2059 2060
{
    gen_sradi(ctx, 1);
}
/* srd & srd. */
2061 2062
GEN_HANDLER(srd, 0x1F, 0x1B, 0x10, 0x00000000, PPC_64B)
{
2063
    TCGv t0;
2064 2065 2066 2067
    int l1, l2;
    l1 = gen_new_label();
    l2 = gen_new_label();

P
pbrook 已提交
2068
    t0 = tcg_temp_local_new();
A
aurel32 已提交
2069 2070
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x7f);
    tcg_gen_brcondi_tl(TCG_COND_LT, t0, 0x40, l1);
2071 2072 2073
    tcg_gen_movi_tl(cpu_gpr[rA(ctx->opcode)], 0);
    tcg_gen_br(l2);
    gen_set_label(l1);
2074
    tcg_gen_shr_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rS(ctx->opcode)], t0);
2075
    gen_set_label(l2);
2076
    tcg_temp_free(t0);
2077 2078 2079
    if (unlikely(Rc(ctx->opcode) != 0))
        gen_set_Rc0(ctx, cpu_gpr[rA(ctx->opcode)]);
}
2080
#endif
B
bellard 已提交
2081 2082

/***                       Floating-Point arithmetic                       ***/
2083
#define _GEN_FLOAT_ACB(name, op, op1, op2, isfloat, set_fprf, type)           \
2084
GEN_HANDLER(f##name, op1, op2, 0xFF, 0x00000000, type)                        \
2085
{                                                                             \
2086
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2087
        GEN_EXCP_NO_FP(ctx);                                                  \
B
bellard 已提交
2088 2089
        return;                                                               \
    }                                                                         \
2090
    gen_reset_fpstatus();                                                     \
A
aurel32 已提交
2091 2092
    gen_helper_f##op(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rA(ctx->opcode)],      \
                     cpu_fpr[rC(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);     \
2093
    if (isfloat) {                                                            \
A
aurel32 已提交
2094
        gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]);  \
2095
    }                                                                         \
A
aurel32 已提交
2096 2097
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], set_fprf,                      \
                     Rc(ctx->opcode) != 0);                                   \
2098 2099
}

2100 2101 2102
#define GEN_FLOAT_ACB(name, op2, set_fprf, type)                              \
_GEN_FLOAT_ACB(name, name, 0x3F, op2, 0, set_fprf, type);                     \
_GEN_FLOAT_ACB(name##s, name, 0x3B, op2, 1, set_fprf, type);
2103

2104 2105
#define _GEN_FLOAT_AB(name, op, op1, op2, inval, isfloat, set_fprf, type)     \
GEN_HANDLER(f##name, op1, op2, 0xFF, inval, type)                             \
2106
{                                                                             \
2107
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2108
        GEN_EXCP_NO_FP(ctx);                                                  \
B
bellard 已提交
2109 2110
        return;                                                               \
    }                                                                         \
2111
    gen_reset_fpstatus();                                                     \
A
aurel32 已提交
2112 2113
    gen_helper_f##op(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rA(ctx->opcode)],      \
                     cpu_fpr[rB(ctx->opcode)]);                               \
2114
    if (isfloat) {                                                            \
A
aurel32 已提交
2115
        gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]);  \
2116
    }                                                                         \
A
aurel32 已提交
2117 2118
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)],                                \
                     set_fprf, Rc(ctx->opcode) != 0);                         \
2119
}
2120 2121 2122
#define GEN_FLOAT_AB(name, op2, inval, set_fprf, type)                        \
_GEN_FLOAT_AB(name, name, 0x3F, op2, inval, 0, set_fprf, type);               \
_GEN_FLOAT_AB(name##s, name, 0x3B, op2, inval, 1, set_fprf, type);
2123

2124 2125
#define _GEN_FLOAT_AC(name, op, op1, op2, inval, isfloat, set_fprf, type)     \
GEN_HANDLER(f##name, op1, op2, 0xFF, inval, type)                             \
2126
{                                                                             \
2127
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2128
        GEN_EXCP_NO_FP(ctx);                                                  \
B
bellard 已提交
2129 2130
        return;                                                               \
    }                                                                         \
2131
    gen_reset_fpstatus();                                                     \
A
aurel32 已提交
2132 2133
    gen_helper_f##op(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rA(ctx->opcode)],      \
                       cpu_fpr[rC(ctx->opcode)]);                             \
2134
    if (isfloat) {                                                            \
A
aurel32 已提交
2135
        gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]);  \
2136
    }                                                                         \
A
aurel32 已提交
2137 2138
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)],                                \
                     set_fprf, Rc(ctx->opcode) != 0);                         \
2139
}
2140 2141 2142
#define GEN_FLOAT_AC(name, op2, inval, set_fprf, type)                        \
_GEN_FLOAT_AC(name, name, 0x3F, op2, inval, 0, set_fprf, type);               \
_GEN_FLOAT_AC(name##s, name, 0x3B, op2, inval, 1, set_fprf, type);
2143

2144
#define GEN_FLOAT_B(name, op2, op3, set_fprf, type)                           \
2145
GEN_HANDLER(f##name, 0x3F, op2, op3, 0x001F0000, type)                        \
2146
{                                                                             \
2147
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2148
        GEN_EXCP_NO_FP(ctx);                                                  \
B
bellard 已提交
2149 2150
        return;                                                               \
    }                                                                         \
2151
    gen_reset_fpstatus();                                                     \
A
aurel32 已提交
2152 2153 2154
    gen_helper_f##name(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);   \
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)],                                \
                     set_fprf, Rc(ctx->opcode) != 0);                         \
B
bellard 已提交
2155 2156
}

2157
#define GEN_FLOAT_BS(name, op1, op2, set_fprf, type)                          \
2158
GEN_HANDLER(f##name, op1, op2, 0xFF, 0x001F07C0, type)                        \
2159
{                                                                             \
2160
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2161
        GEN_EXCP_NO_FP(ctx);                                                  \
B
bellard 已提交
2162 2163
        return;                                                               \
    }                                                                         \
2164
    gen_reset_fpstatus();                                                     \
A
aurel32 已提交
2165 2166 2167
    gen_helper_f##name(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);   \
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)],                                \
                     set_fprf, Rc(ctx->opcode) != 0);                         \
B
bellard 已提交
2168 2169
}

2170
/* fadd - fadds */
2171
GEN_FLOAT_AB(add, 0x15, 0x000007C0, 1, PPC_FLOAT);
2172
/* fdiv - fdivs */
2173
GEN_FLOAT_AB(div, 0x12, 0x000007C0, 1, PPC_FLOAT);
2174
/* fmul - fmuls */
2175
GEN_FLOAT_AC(mul, 0x19, 0x0000F800, 1, PPC_FLOAT);
B
bellard 已提交
2176

2177
/* fre */
2178
GEN_FLOAT_BS(re, 0x3F, 0x18, 1, PPC_FLOAT_EXT);
2179

2180
/* fres */
2181
GEN_FLOAT_BS(res, 0x3B, 0x18, 1, PPC_FLOAT_FRES);
B
bellard 已提交
2182

2183
/* frsqrte */
2184 2185 2186
GEN_FLOAT_BS(rsqrte, 0x3F, 0x1A, 1, PPC_FLOAT_FRSQRTE);

/* frsqrtes */
A
aurel32 已提交
2187
GEN_HANDLER(frsqrtes, 0x3B, 0x1A, 0xFF, 0x001F07C0, PPC_FLOAT_FRSQRTES)
2188
{
A
aurel32 已提交
2189 2190 2191 2192 2193 2194 2195 2196
    if (unlikely(!ctx->fpu_enabled)) {
        GEN_EXCP_NO_FP(ctx);
        return;
    }
    gen_reset_fpstatus();
    gen_helper_frsqrte(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
    gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]);
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 1, Rc(ctx->opcode) != 0);
2197
}
B
bellard 已提交
2198

2199
/* fsel */
2200
_GEN_FLOAT_ACB(sel, sel, 0x3F, 0x17, 0, 0, PPC_FLOAT_FSEL);
2201
/* fsub - fsubs */
2202
GEN_FLOAT_AB(sub, 0x14, 0x000007C0, 1, PPC_FLOAT);
B
bellard 已提交
2203 2204
/* Optional: */
/* fsqrt */
2205
GEN_HANDLER(fsqrt, 0x3F, 0x16, 0xFF, 0x001F07C0, PPC_FLOAT_FSQRT)
2206
{
2207
    if (unlikely(!ctx->fpu_enabled)) {
2208
        GEN_EXCP_NO_FP(ctx);
2209 2210
        return;
    }
2211
    gen_reset_fpstatus();
A
aurel32 已提交
2212 2213
    gen_helper_fsqrt(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 1, Rc(ctx->opcode) != 0);
2214
}
B
bellard 已提交
2215

2216
GEN_HANDLER(fsqrts, 0x3B, 0x16, 0xFF, 0x001F07C0, PPC_FLOAT_FSQRT)
B
bellard 已提交
2217
{
2218
    if (unlikely(!ctx->fpu_enabled)) {
2219
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2220 2221
        return;
    }
2222
    gen_reset_fpstatus();
A
aurel32 已提交
2223 2224 2225
    gen_helper_fsqrt(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
    gen_helper_frsp(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rD(ctx->opcode)]);
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 1, Rc(ctx->opcode) != 0);
B
bellard 已提交
2226 2227 2228
}

/***                     Floating-Point multiply-and-add                   ***/
2229
/* fmadd - fmadds */
2230
GEN_FLOAT_ACB(madd, 0x1D, 1, PPC_FLOAT);
2231
/* fmsub - fmsubs */
2232
GEN_FLOAT_ACB(msub, 0x1C, 1, PPC_FLOAT);
2233
/* fnmadd - fnmadds */
2234
GEN_FLOAT_ACB(nmadd, 0x1F, 1, PPC_FLOAT);
2235
/* fnmsub - fnmsubs */
2236
GEN_FLOAT_ACB(nmsub, 0x1E, 1, PPC_FLOAT);
B
bellard 已提交
2237 2238 2239

/***                     Floating-Point round & convert                    ***/
/* fctiw */
2240
GEN_FLOAT_B(ctiw, 0x0E, 0x00, 0, PPC_FLOAT);
B
bellard 已提交
2241
/* fctiwz */
2242
GEN_FLOAT_B(ctiwz, 0x0F, 0x00, 0, PPC_FLOAT);
B
bellard 已提交
2243
/* frsp */
2244
GEN_FLOAT_B(rsp, 0x0C, 0x00, 1, PPC_FLOAT);
J
j_mayer 已提交
2245 2246
#if defined(TARGET_PPC64)
/* fcfid */
2247
GEN_FLOAT_B(cfid, 0x0E, 0x1A, 1, PPC_64B);
J
j_mayer 已提交
2248
/* fctid */
2249
GEN_FLOAT_B(ctid, 0x0E, 0x19, 0, PPC_64B);
J
j_mayer 已提交
2250
/* fctidz */
2251
GEN_FLOAT_B(ctidz, 0x0F, 0x19, 0, PPC_64B);
J
j_mayer 已提交
2252
#endif
B
bellard 已提交
2253

2254
/* frin */
2255
GEN_FLOAT_B(rin, 0x08, 0x0C, 1, PPC_FLOAT_EXT);
2256
/* friz */
2257
GEN_FLOAT_B(riz, 0x08, 0x0D, 1, PPC_FLOAT_EXT);
2258
/* frip */
2259
GEN_FLOAT_B(rip, 0x08, 0x0E, 1, PPC_FLOAT_EXT);
2260
/* frim */
2261
GEN_FLOAT_B(rim, 0x08, 0x0F, 1, PPC_FLOAT_EXT);
2262

B
bellard 已提交
2263 2264
/***                         Floating-Point compare                        ***/
/* fcmpo */
2265
GEN_HANDLER(fcmpo, 0x3F, 0x00, 0x01, 0x00600001, PPC_FLOAT)
B
bellard 已提交
2266
{
2267
    if (unlikely(!ctx->fpu_enabled)) {
2268
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2269 2270
        return;
    }
2271
    gen_reset_fpstatus();
A
aurel32 已提交
2272 2273 2274
    gen_helper_fcmpo(cpu_crf[crfD(ctx->opcode)],
                     cpu_fpr[rA(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
    gen_helper_float_check_status();
B
bellard 已提交
2275 2276 2277
}

/* fcmpu */
2278
GEN_HANDLER(fcmpu, 0x3F, 0x00, 0x00, 0x00600001, PPC_FLOAT)
B
bellard 已提交
2279
{
2280
    if (unlikely(!ctx->fpu_enabled)) {
2281
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2282 2283
        return;
    }
2284
    gen_reset_fpstatus();
A
aurel32 已提交
2285 2286 2287
    gen_helper_fcmpu(cpu_crf[crfD(ctx->opcode)],
                     cpu_fpr[rA(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
    gen_helper_float_check_status();
B
bellard 已提交
2288 2289
}

2290 2291
/***                         Floating-point move                           ***/
/* fabs */
2292 2293
/* XXX: beware that fabs never checks for NaNs nor update FPSCR */
GEN_FLOAT_B(abs, 0x08, 0x08, 0, PPC_FLOAT);
2294 2295

/* fmr  - fmr. */
2296
/* XXX: beware that fmr never checks for NaNs nor update FPSCR */
2297 2298
GEN_HANDLER(fmr, 0x3F, 0x08, 0x02, 0x001F0000, PPC_FLOAT)
{
2299
    if (unlikely(!ctx->fpu_enabled)) {
2300
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2301 2302
        return;
    }
A
aurel32 已提交
2303 2304
    tcg_gen_mov_i64(cpu_fpr[rD(ctx->opcode)], cpu_fpr[rB(ctx->opcode)]);
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 0, Rc(ctx->opcode) != 0);
2305 2306 2307
}

/* fnabs */
2308 2309
/* XXX: beware that fnabs never checks for NaNs nor update FPSCR */
GEN_FLOAT_B(nabs, 0x08, 0x04, 0, PPC_FLOAT);
2310
/* fneg */
2311 2312
/* XXX: beware that fneg never checks for NaNs nor update FPSCR */
GEN_FLOAT_B(neg, 0x08, 0x01, 0, PPC_FLOAT);
2313

B
bellard 已提交
2314 2315 2316 2317
/***                  Floating-Point status & ctrl register                ***/
/* mcrfs */
GEN_HANDLER(mcrfs, 0x3F, 0x00, 0x02, 0x0063F801, PPC_FLOAT)
{
2318 2319
    int bfa;

2320
    if (unlikely(!ctx->fpu_enabled)) {
2321
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2322 2323
        return;
    }
2324 2325
    gen_optimize_fprf();
    bfa = 4 * (7 - crfS(ctx->opcode));
2326 2327
    tcg_gen_shri_i32(cpu_crf[crfD(ctx->opcode)], cpu_fpscr, bfa);
    tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)], 0xf);
A
aurel32 已提交
2328
    tcg_gen_andi_i32(cpu_fpscr, cpu_fpscr, ~(0xF << bfa));
B
bellard 已提交
2329 2330 2331 2332 2333
}

/* mffs */
GEN_HANDLER(mffs, 0x3F, 0x07, 0x12, 0x001FF800, PPC_FLOAT)
{
2334
    if (unlikely(!ctx->fpu_enabled)) {
2335
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2336 2337
        return;
    }
2338 2339
    gen_optimize_fprf();
    gen_reset_fpstatus();
A
aurel32 已提交
2340 2341
    tcg_gen_extu_i32_i64(cpu_fpr[rD(ctx->opcode)], cpu_fpscr);
    gen_compute_fprf(cpu_fpr[rD(ctx->opcode)], 0, Rc(ctx->opcode) != 0);
B
bellard 已提交
2342 2343 2344 2345 2346
}

/* mtfsb0 */
GEN_HANDLER(mtfsb0, 0x3F, 0x06, 0x02, 0x001FF800, PPC_FLOAT)
{
B
bellard 已提交
2347
    uint8_t crb;
2348

2349
    if (unlikely(!ctx->fpu_enabled)) {
2350
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2351 2352
        return;
    }
2353 2354 2355 2356
    crb = 32 - (crbD(ctx->opcode) >> 2);
    gen_optimize_fprf();
    gen_reset_fpstatus();
    if (likely(crb != 30 && crb != 29))
A
aurel32 已提交
2357
        tcg_gen_andi_i32(cpu_fpscr, cpu_fpscr, ~(1 << crb));
2358
    if (unlikely(Rc(ctx->opcode) != 0)) {
2359
        tcg_gen_shri_i32(cpu_crf[1], cpu_fpscr, FPSCR_OX);
2360
    }
B
bellard 已提交
2361 2362 2363 2364 2365
}

/* mtfsb1 */
GEN_HANDLER(mtfsb1, 0x3F, 0x06, 0x01, 0x001FF800, PPC_FLOAT)
{
B
bellard 已提交
2366
    uint8_t crb;
2367

2368
    if (unlikely(!ctx->fpu_enabled)) {
2369
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2370 2371
        return;
    }
2372 2373 2374 2375
    crb = 32 - (crbD(ctx->opcode) >> 2);
    gen_optimize_fprf();
    gen_reset_fpstatus();
    /* XXX: we pretend we can only do IEEE floating-point computations */
A
aurel32 已提交
2376
    if (likely(crb != FPSCR_FEX && crb != FPSCR_VX && crb != FPSCR_NI)) {
2377
        TCGv_i32 t0 = tcg_const_i32(crb);
A
aurel32 已提交
2378
        gen_helper_fpscr_setbit(t0);
2379
        tcg_temp_free_i32(t0);
A
aurel32 已提交
2380
    }
2381
    if (unlikely(Rc(ctx->opcode) != 0)) {
2382
        tcg_gen_shri_i32(cpu_crf[1], cpu_fpscr, FPSCR_OX);
2383 2384
    }
    /* We can raise a differed exception */
A
aurel32 已提交
2385
    gen_helper_float_check_status();
B
bellard 已提交
2386 2387 2388 2389 2390
}

/* mtfsf */
GEN_HANDLER(mtfsf, 0x3F, 0x07, 0x16, 0x02010000, PPC_FLOAT)
{
2391
    TCGv_i32 t0;
A
aurel32 已提交
2392

2393
    if (unlikely(!ctx->fpu_enabled)) {
2394
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2395 2396
        return;
    }
2397 2398
    gen_optimize_fprf();
    gen_reset_fpstatus();
A
aurel32 已提交
2399 2400
    t0 = tcg_const_i32(FM(ctx->opcode));
    gen_helper_store_fpscr(cpu_fpr[rB(ctx->opcode)], t0);
2401
    tcg_temp_free_i32(t0);
2402
    if (unlikely(Rc(ctx->opcode) != 0)) {
2403
        tcg_gen_shri_i32(cpu_crf[1], cpu_fpscr, FPSCR_OX);
2404 2405
    }
    /* We can raise a differed exception */
A
aurel32 已提交
2406
    gen_helper_float_check_status();
B
bellard 已提交
2407 2408 2409 2410 2411
}

/* mtfsfi */
GEN_HANDLER(mtfsfi, 0x3F, 0x06, 0x04, 0x006f0800, PPC_FLOAT)
{
2412
    int bf, sh;
2413 2414
    TCGv_i64 t0;
    TCGv_i32 t1;
2415

2416
    if (unlikely(!ctx->fpu_enabled)) {
2417
        GEN_EXCP_NO_FP(ctx);
B
bellard 已提交
2418 2419
        return;
    }
2420 2421 2422 2423
    bf = crbD(ctx->opcode) >> 2;
    sh = 7 - bf;
    gen_optimize_fprf();
    gen_reset_fpstatus();
2424
    t0 = tcg_const_i64(FPIMM(ctx->opcode) << (4 * sh));
A
aurel32 已提交
2425 2426
    t1 = tcg_const_i32(1 << sh);
    gen_helper_store_fpscr(t0, t1);
2427 2428
    tcg_temp_free_i64(t0);
    tcg_temp_free_i32(t1);
2429
    if (unlikely(Rc(ctx->opcode) != 0)) {
2430
        tcg_gen_shri_i32(cpu_crf[1], cpu_fpscr, FPSCR_OX);
2431 2432
    }
    /* We can raise a differed exception */
A
aurel32 已提交
2433
    gen_helper_float_check_status();
B
bellard 已提交
2434 2435
}

2436 2437
/***                           Addressing modes                            ***/
/* Register indirect with immediate index : EA = (rA|0) + SIMM */
2438 2439
static always_inline void gen_addr_imm_index (TCGv EA,
                                              DisasContext *ctx,
2440
                                              target_long maskl)
2441 2442 2443
{
    target_long simm = SIMM(ctx->opcode);

2444
    simm &= ~maskl;
2445 2446 2447 2448 2449 2450
    if (rA(ctx->opcode) == 0)
        tcg_gen_movi_tl(EA, simm);
    else if (likely(simm != 0))
        tcg_gen_addi_tl(EA, cpu_gpr[rA(ctx->opcode)], simm);
    else
        tcg_gen_mov_tl(EA, cpu_gpr[rA(ctx->opcode)]);
2451 2452
}

2453 2454
static always_inline void gen_addr_reg_index (TCGv EA,
                                              DisasContext *ctx)
2455
{
2456 2457 2458 2459
    if (rA(ctx->opcode) == 0)
        tcg_gen_mov_tl(EA, cpu_gpr[rB(ctx->opcode)]);
    else
        tcg_gen_add_tl(EA, cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
2460 2461
}

2462 2463
static always_inline void gen_addr_register (TCGv EA,
                                             DisasContext *ctx)
2464
{
2465 2466 2467 2468
    if (rA(ctx->opcode) == 0)
        tcg_gen_movi_tl(EA, 0);
    else
        tcg_gen_mov_tl(EA, cpu_gpr[rA(ctx->opcode)]);
2469 2470
}

2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481
#if defined(TARGET_PPC64)
#define _GEN_MEM_FUNCS(name, mode)                                            \
    &gen_op_##name##_##mode,                                                  \
    &gen_op_##name##_le_##mode,                                               \
    &gen_op_##name##_64_##mode,                                               \
    &gen_op_##name##_le_64_##mode
#else
#define _GEN_MEM_FUNCS(name, mode)                                            \
    &gen_op_##name##_##mode,                                                  \
    &gen_op_##name##_le_##mode
#endif
2482
#if defined(CONFIG_USER_ONLY)
2483
#if defined(TARGET_PPC64)
2484
#define NB_MEM_FUNCS 4
2485
#else
2486
#define NB_MEM_FUNCS 2
2487
#endif
2488 2489
#define GEN_MEM_FUNCS(name)                                                   \
    _GEN_MEM_FUNCS(name, raw)
2490
#else
2491
#if defined(TARGET_PPC64)
2492
#define NB_MEM_FUNCS 12
2493
#else
2494
#define NB_MEM_FUNCS 6
2495
#endif
2496 2497 2498 2499 2500 2501 2502
#define GEN_MEM_FUNCS(name)                                                   \
    _GEN_MEM_FUNCS(name, user),                                               \
    _GEN_MEM_FUNCS(name, kernel),                                             \
    _GEN_MEM_FUNCS(name, hypv)
#endif

/***                             Integer load                              ***/
A
aurel32 已提交
2503 2504 2505 2506 2507 2508 2509
#if defined(TARGET_PPC64)
#define GEN_QEMU_LD_PPC64(width)                                                 \
static always_inline void gen_qemu_ld##width##_ppc64(TCGv t0, TCGv t1, int flags)\
{                                                                                \
    if (likely(flags & 2))                                                       \
        tcg_gen_qemu_ld##width(t0, t1, flags >> 2);                              \
    else {                                                                       \
P
pbrook 已提交
2510
        TCGv addr = tcg_temp_new();                                   \
A
aurel32 已提交
2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529
        tcg_gen_ext32u_tl(addr, t1);                                             \
        tcg_gen_qemu_ld##width(t0, addr, flags >> 2);                            \
        tcg_temp_free(addr);                                                     \
    }                                                                            \
}
GEN_QEMU_LD_PPC64(8u)
GEN_QEMU_LD_PPC64(8s)
GEN_QEMU_LD_PPC64(16u)
GEN_QEMU_LD_PPC64(16s)
GEN_QEMU_LD_PPC64(32u)
GEN_QEMU_LD_PPC64(32s)
GEN_QEMU_LD_PPC64(64)

#define GEN_QEMU_ST_PPC64(width)                                                 \
static always_inline void gen_qemu_st##width##_ppc64(TCGv t0, TCGv t1, int flags)\
{                                                                                \
    if (likely(flags & 2))                                                       \
        tcg_gen_qemu_st##width(t0, t1, flags >> 2);                              \
    else {                                                                       \
P
pbrook 已提交
2530
        TCGv addr = tcg_temp_new();                                   \
A
aurel32 已提交
2531 2532 2533 2534 2535 2536 2537 2538 2539 2540
        tcg_gen_ext32u_tl(addr, t1);                                             \
        tcg_gen_qemu_st##width(t0, addr, flags >> 2);                            \
        tcg_temp_free(addr);                                                     \
    }                                                                            \
}
GEN_QEMU_ST_PPC64(8)
GEN_QEMU_ST_PPC64(16)
GEN_QEMU_ST_PPC64(32)
GEN_QEMU_ST_PPC64(64)

2541
static always_inline void gen_qemu_ld8u(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2542
{
2543
    gen_qemu_ld8u_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2544 2545
}

2546
static always_inline void gen_qemu_ld8s(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2547
{
2548
    gen_qemu_ld8s_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2549 2550
}

2551
static always_inline void gen_qemu_ld16u(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2552 2553
{
    if (unlikely(flags & 1)) {
P
pbrook 已提交
2554
        TCGv_i32 t0;
2555
        gen_qemu_ld16u_ppc64(arg0, arg1, flags);
P
pbrook 已提交
2556
        t0 = tcg_temp_new_i32();
2557 2558 2559
        tcg_gen_trunc_tl_i32(t0, arg0);
        tcg_gen_bswap16_i32(t0, t0);
        tcg_gen_extu_i32_tl(arg0, t0);
P
pbrook 已提交
2560
        tcg_temp_free_i32(t0);
A
aurel32 已提交
2561
    } else
2562
        gen_qemu_ld16u_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2563 2564
}

2565
static always_inline void gen_qemu_ld16s(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2566 2567
{
    if (unlikely(flags & 1)) {
P
pbrook 已提交
2568
        TCGv_i32 t0;
2569
        gen_qemu_ld16u_ppc64(arg0, arg1, flags);
P
pbrook 已提交
2570
        t0 = tcg_temp_new_i32();
2571 2572 2573 2574
        tcg_gen_trunc_tl_i32(t0, arg0);
        tcg_gen_bswap16_i32(t0, t0);
        tcg_gen_extu_i32_tl(arg0, t0);
        tcg_gen_ext16s_tl(arg0, arg0);
P
pbrook 已提交
2575
        tcg_temp_free_i32(t0);
A
aurel32 已提交
2576
    } else
2577
        gen_qemu_ld16s_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2578 2579
}

2580
static always_inline void gen_qemu_ld32u(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2581 2582
{
    if (unlikely(flags & 1)) {
P
pbrook 已提交
2583
        TCGv_i32 t0;
2584
        gen_qemu_ld32u_ppc64(arg0, arg1, flags);
P
pbrook 已提交
2585
        t0 = tcg_temp_new_i32();
2586 2587 2588
        tcg_gen_trunc_tl_i32(t0, arg0);
        tcg_gen_bswap_i32(t0, t0);
        tcg_gen_extu_i32_tl(arg0, t0);
P
pbrook 已提交
2589
        tcg_temp_free_i32(t0);
A
aurel32 已提交
2590
    } else
2591
        gen_qemu_ld32u_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2592 2593
}

2594
static always_inline void gen_qemu_ld32s(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2595 2596
{
    if (unlikely(flags & 1)) {
P
pbrook 已提交
2597
        TCGv_i32 t0;
2598
        gen_qemu_ld32u_ppc64(arg0, arg1, flags);
P
pbrook 已提交
2599
        t0 = tcg_temp_new_i32();
2600 2601 2602
        tcg_gen_trunc_tl_i32(t0, arg0);
        tcg_gen_bswap_i32(t0, t0);
        tcg_gen_ext_i32_tl(arg0, t0);
P
pbrook 已提交
2603
        tcg_temp_free_i32(t0);
A
aurel32 已提交
2604
    } else
2605
        gen_qemu_ld32s_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2606 2607
}

2608
static always_inline void gen_qemu_ld64(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2609
{
2610
    gen_qemu_ld64_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2611
    if (unlikely(flags & 1))
2612
        tcg_gen_bswap_i64(arg0, arg0);
A
aurel32 已提交
2613 2614
}

2615
static always_inline void gen_qemu_st8(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2616
{
2617
    gen_qemu_st8_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2618 2619
}

2620
static always_inline void gen_qemu_st16(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2621 2622
{
    if (unlikely(flags & 1)) {
P
pbrook 已提交
2623 2624 2625
        TCGv_i32 t0;
        TCGv_i64 t1;
        t0 = tcg_temp_new_i32();
2626 2627 2628
        tcg_gen_trunc_tl_i32(t0, arg0);
        tcg_gen_ext16u_i32(t0, t0);
        tcg_gen_bswap16_i32(t0, t0);
P
pbrook 已提交
2629
        t1 = tcg_temp_new_i64();
2630
        tcg_gen_extu_i32_tl(t1, t0);
P
pbrook 已提交
2631
        tcg_temp_free_i32(t0);
2632
        gen_qemu_st16_ppc64(t1, arg1, flags);
P
pbrook 已提交
2633
        tcg_temp_free_i64(t1);
A
aurel32 已提交
2634
    } else
2635
        gen_qemu_st16_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2636 2637
}

2638
static always_inline void gen_qemu_st32(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2639 2640
{
    if (unlikely(flags & 1)) {
P
pbrook 已提交
2641 2642 2643
        TCGv_i32 t0;
        TCGv_i64 t1;
        t0 = tcg_temp_new_i32();
2644 2645
        tcg_gen_trunc_tl_i32(t0, arg0);
        tcg_gen_bswap_i32(t0, t0);
P
pbrook 已提交
2646
        t1 = tcg_temp_new_i64();
2647
        tcg_gen_extu_i32_tl(t1, t0);
P
pbrook 已提交
2648
        tcg_temp_free_i32(t0);
2649
        gen_qemu_st32_ppc64(t1, arg1, flags);
P
pbrook 已提交
2650
        tcg_temp_free_i64(t1);
A
aurel32 已提交
2651
    } else
2652
        gen_qemu_st32_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2653 2654
}

2655
static always_inline void gen_qemu_st64(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2656 2657
{
    if (unlikely(flags & 1)) {
P
pbrook 已提交
2658
        TCGv_i64 t0 = tcg_temp_new_i64();
2659 2660
        tcg_gen_bswap_i64(t0, arg0);
        gen_qemu_st64_ppc64(t0, arg1, flags);
P
pbrook 已提交
2661
        tcg_temp_free_i64(t0);
A
aurel32 已提交
2662
    } else
2663
        gen_qemu_st64_ppc64(arg0, arg1, flags);
A
aurel32 已提交
2664 2665 2666 2667
}


#else /* defined(TARGET_PPC64) */
2668 2669 2670 2671
#define GEN_QEMU_LD_PPC32(width)                                                      \
static always_inline void gen_qemu_ld##width##_ppc32(TCGv arg0, TCGv arg1, int flags) \
{                                                                                     \
    tcg_gen_qemu_ld##width(arg0, arg1, flags >> 1);                                   \
A
aurel32 已提交
2672 2673 2674 2675 2676 2677 2678
}
GEN_QEMU_LD_PPC32(8u)
GEN_QEMU_LD_PPC32(8s)
GEN_QEMU_LD_PPC32(16u)
GEN_QEMU_LD_PPC32(16s)
GEN_QEMU_LD_PPC32(32u)
GEN_QEMU_LD_PPC32(32s)
2679 2680 2681 2682
static always_inline void gen_qemu_ld64_ppc32(TCGv_i64 arg0, TCGv arg1, int flags)
{
    tcg_gen_qemu_ld64(arg0, arg1, flags >> 1);
}
A
aurel32 已提交
2683

2684 2685 2686 2687
#define GEN_QEMU_ST_PPC32(width)                                                      \
static always_inline void gen_qemu_st##width##_ppc32(TCGv arg0, TCGv arg1, int flags) \
{                                                                                     \
    tcg_gen_qemu_st##width(arg0, arg1, flags >> 1);                                   \
A
aurel32 已提交
2688 2689 2690 2691
}
GEN_QEMU_ST_PPC32(8)
GEN_QEMU_ST_PPC32(16)
GEN_QEMU_ST_PPC32(32)
2692 2693 2694 2695
static always_inline void gen_qemu_st64_ppc32(TCGv_i64 arg0, TCGv arg1, int flags)
{
    tcg_gen_qemu_st64(arg0, arg1, flags >> 1);
}
A
aurel32 已提交
2696

2697
static always_inline void gen_qemu_ld8u(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2698
{
2699
    gen_qemu_ld8u_ppc32(arg0, arg1, flags >> 1);
A
aurel32 已提交
2700 2701
}

2702
static always_inline void gen_qemu_ld8s(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2703
{
2704
    gen_qemu_ld8s_ppc32(arg0, arg1, flags >> 1);
A
aurel32 已提交
2705 2706
}

2707
static always_inline void gen_qemu_ld16u(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2708
{
2709
    gen_qemu_ld16u_ppc32(arg0, arg1, flags >> 1);
A
aurel32 已提交
2710
    if (unlikely(flags & 1))
2711
        tcg_gen_bswap16_i32(arg0, arg0);
A
aurel32 已提交
2712 2713
}

2714
static always_inline void gen_qemu_ld16s(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2715 2716
{
    if (unlikely(flags & 1)) {
2717 2718 2719
        gen_qemu_ld16u_ppc32(arg0, arg1, flags);
        tcg_gen_bswap16_i32(arg0, arg0);
        tcg_gen_ext16s_i32(arg0, arg0);
A
aurel32 已提交
2720
    } else
2721
        gen_qemu_ld16s_ppc32(arg0, arg1, flags);
A
aurel32 已提交
2722 2723
}

2724
static always_inline void gen_qemu_ld32u(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2725
{
2726
    gen_qemu_ld32u_ppc32(arg0, arg1, flags);
A
aurel32 已提交
2727
    if (unlikely(flags & 1))
2728
        tcg_gen_bswap_i32(arg0, arg0);
A
aurel32 已提交
2729 2730
}

2731 2732 2733 2734 2735 2736 2737
static always_inline void gen_qemu_ld64(TCGv_i64 arg0, TCGv arg1, int flags)
{
    gen_qemu_ld64_ppc32(arg0, arg1, flags);
    if (unlikely(flags & 1))
        tcg_gen_bswap_i64(arg0, arg0);
}

2738
static always_inline void gen_qemu_st8(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2739
{
2740
    gen_qemu_st8_ppc32(arg0, arg1, flags);
A
aurel32 已提交
2741 2742
}

2743
static always_inline void gen_qemu_st16(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2744 2745
{
    if (unlikely(flags & 1)) {
P
pbrook 已提交
2746
        TCGv_i32 temp = tcg_temp_new_i32();
2747
        tcg_gen_ext16u_i32(temp, arg0);
A
aurel32 已提交
2748
        tcg_gen_bswap16_i32(temp, temp);
2749
        gen_qemu_st16_ppc32(temp, arg1, flags);
P
pbrook 已提交
2750
        tcg_temp_free_i32(temp);
A
aurel32 已提交
2751
    } else
2752
        gen_qemu_st16_ppc32(arg0, arg1, flags);
A
aurel32 已提交
2753 2754
}

2755
static always_inline void gen_qemu_st32(TCGv arg0, TCGv arg1, int flags)
A
aurel32 已提交
2756 2757
{
    if (unlikely(flags & 1)) {
P
pbrook 已提交
2758
        TCGv_i32 temp = tcg_temp_new_i32();
2759
        tcg_gen_bswap_i32(temp, arg0);
2760
        gen_qemu_st32_ppc32(temp, arg1, flags);
P
pbrook 已提交
2761
        tcg_temp_free_i32(temp);
A
aurel32 已提交
2762
    } else
2763
        gen_qemu_st32_ppc32(arg0, arg1, flags);
A
aurel32 已提交
2764 2765
}

2766 2767 2768 2769 2770 2771 2772 2773 2774 2775
static always_inline void gen_qemu_st64(TCGv_i64 arg0, TCGv arg1, int flags)
{
    if (unlikely(flags & 1)) {
        TCGv_i64 temp = tcg_temp_new_i64();
        tcg_gen_bswap_i64(temp, arg0);
        gen_qemu_st64_ppc32(temp, arg1, flags);
        tcg_temp_free_i64(temp);
    } else
        gen_qemu_st64_ppc32(arg0, arg1, flags);
}
A
aurel32 已提交
2776 2777
#endif

2778 2779
#define GEN_LD(name, ldop, opc, type)                                         \
GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type)                          \
B
bellard 已提交
2780
{                                                                             \
2781
    TCGv EA = tcg_temp_new();                                                 \
A
aurel32 已提交
2782
    gen_set_access_type(ACCESS_INT);                                          \
A
aurel32 已提交
2783
    gen_addr_imm_index(EA, ctx, 0);                                           \
2784
    gen_qemu_##ldop(cpu_gpr[rD(ctx->opcode)], EA, ctx->mem_idx);              \
A
aurel32 已提交
2785
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2786 2787
}

2788 2789
#define GEN_LDU(name, ldop, opc, type)                                        \
GEN_HANDLER(name##u, opc, 0xFF, 0xFF, 0x00000000, type)                       \
B
bellard 已提交
2790
{                                                                             \
A
aurel32 已提交
2791
    TCGv EA;                                                                  \
2792 2793
    if (unlikely(rA(ctx->opcode) == 0 ||                                      \
                 rA(ctx->opcode) == rD(ctx->opcode))) {                       \
2794
        GEN_EXCP_INVAL(ctx);                                                  \
2795
        return;                                                               \
2796
    }                                                                         \
2797
    EA = tcg_temp_new();                                                      \
A
aurel32 已提交
2798
    gen_set_access_type(ACCESS_INT);                                          \
J
j_mayer 已提交
2799
    if (type == PPC_64B)                                                      \
A
aurel32 已提交
2800
        gen_addr_imm_index(EA, ctx, 0x03);                                    \
J
j_mayer 已提交
2801
    else                                                                      \
A
aurel32 已提交
2802
        gen_addr_imm_index(EA, ctx, 0);                                       \
2803
    gen_qemu_##ldop(cpu_gpr[rD(ctx->opcode)], EA, ctx->mem_idx);              \
A
aurel32 已提交
2804 2805
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);                             \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2806 2807
}

2808 2809
#define GEN_LDUX(name, ldop, opc2, opc3, type)                                \
GEN_HANDLER(name##ux, 0x1F, opc2, opc3, 0x00000001, type)                     \
B
bellard 已提交
2810
{                                                                             \
A
aurel32 已提交
2811
    TCGv EA;                                                                  \
2812 2813
    if (unlikely(rA(ctx->opcode) == 0 ||                                      \
                 rA(ctx->opcode) == rD(ctx->opcode))) {                       \
2814
        GEN_EXCP_INVAL(ctx);                                                  \
2815
        return;                                                               \
2816
    }                                                                         \
2817
    EA = tcg_temp_new();                                                      \
A
aurel32 已提交
2818
    gen_set_access_type(ACCESS_INT);                                          \
A
aurel32 已提交
2819
    gen_addr_reg_index(EA, ctx);                                              \
2820
    gen_qemu_##ldop(cpu_gpr[rD(ctx->opcode)], EA, ctx->mem_idx);              \
A
aurel32 已提交
2821 2822
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);                             \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2823 2824
}

2825 2826
#define GEN_LDX(name, ldop, opc2, opc3, type)                                 \
GEN_HANDLER(name##x, 0x1F, opc2, opc3, 0x00000001, type)                      \
B
bellard 已提交
2827
{                                                                             \
2828
    TCGv EA = tcg_temp_new();                                                 \
A
aurel32 已提交
2829
    gen_set_access_type(ACCESS_INT);                                          \
A
aurel32 已提交
2830
    gen_addr_reg_index(EA, ctx);                                              \
2831
    gen_qemu_##ldop(cpu_gpr[rD(ctx->opcode)], EA, ctx->mem_idx);              \
A
aurel32 已提交
2832
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2833 2834
}

2835 2836 2837 2838 2839
#define GEN_LDS(name, ldop, op, type)                                         \
GEN_LD(name, ldop, op | 0x20, type);                                          \
GEN_LDU(name, ldop, op | 0x21, type);                                         \
GEN_LDUX(name, ldop, 0x17, op | 0x01, type);                                  \
GEN_LDX(name, ldop, 0x17, op | 0x00, type)
B
bellard 已提交
2840 2841

/* lbz lbzu lbzux lbzx */
2842
GEN_LDS(lbz, ld8u, 0x02, PPC_INTEGER);
B
bellard 已提交
2843
/* lha lhau lhaux lhax */
2844
GEN_LDS(lha, ld16s, 0x0A, PPC_INTEGER);
B
bellard 已提交
2845
/* lhz lhzu lhzux lhzx */
2846
GEN_LDS(lhz, ld16u, 0x08, PPC_INTEGER);
B
bellard 已提交
2847
/* lwz lwzu lwzux lwzx */
2848
GEN_LDS(lwz, ld32u, 0x00, PPC_INTEGER);
2849 2850
#if defined(TARGET_PPC64)
/* lwaux */
2851
GEN_LDUX(lwa, ld32s, 0x15, 0x0B, PPC_64B);
2852
/* lwax */
2853
GEN_LDX(lwa, ld32s, 0x15, 0x0A, PPC_64B);
2854
/* ldux */
2855
GEN_LDUX(ld, ld64, 0x15, 0x01, PPC_64B);
2856
/* ldx */
2857
GEN_LDX(ld, ld64, 0x15, 0x00, PPC_64B);
2858 2859
GEN_HANDLER(ld, 0x3A, 0xFF, 0xFF, 0x00000000, PPC_64B)
{
A
aurel32 已提交
2860
    TCGv EA;
2861 2862 2863
    if (Rc(ctx->opcode)) {
        if (unlikely(rA(ctx->opcode) == 0 ||
                     rA(ctx->opcode) == rD(ctx->opcode))) {
2864
            GEN_EXCP_INVAL(ctx);
2865 2866 2867
            return;
        }
    }
P
pbrook 已提交
2868
    EA = tcg_temp_new();
A
aurel32 已提交
2869
    gen_set_access_type(ACCESS_INT);
A
aurel32 已提交
2870
    gen_addr_imm_index(EA, ctx, 0x03);
2871 2872
    if (ctx->opcode & 0x02) {
        /* lwa (lwau is undefined) */
A
aurel32 已提交
2873
        gen_qemu_ld32s(cpu_gpr[rD(ctx->opcode)], EA, ctx->mem_idx);
2874 2875
    } else {
        /* ld - ldu */
A
aurel32 已提交
2876
        gen_qemu_ld64(cpu_gpr[rD(ctx->opcode)], EA, ctx->mem_idx);
2877 2878
    }
    if (Rc(ctx->opcode))
A
aurel32 已提交
2879 2880
        tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);
    tcg_temp_free(EA);
2881
}
2882 2883 2884 2885 2886 2887 2888
/* lq */
GEN_HANDLER(lq, 0x38, 0xFF, 0xFF, 0x00000000, PPC_64BX)
{
#if defined(CONFIG_USER_ONLY)
    GEN_EXCP_PRIVOPC(ctx);
#else
    int ra, rd;
A
aurel32 已提交
2889
    TCGv EA;
2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906

    /* Restore CPU state */
    if (unlikely(ctx->supervisor == 0)) {
        GEN_EXCP_PRIVOPC(ctx);
        return;
    }
    ra = rA(ctx->opcode);
    rd = rD(ctx->opcode);
    if (unlikely((rd & 1) || rd == ra)) {
        GEN_EXCP_INVAL(ctx);
        return;
    }
    if (unlikely(ctx->mem_idx & 1)) {
        /* Little-endian mode is not handled */
        GEN_EXCP(ctx, POWERPC_EXCP_ALIGN, POWERPC_EXCP_ALIGN_LE);
        return;
    }
P
pbrook 已提交
2907
    EA = tcg_temp_new();
A
aurel32 已提交
2908
    gen_set_access_type(ACCESS_INT);
A
aurel32 已提交
2909 2910 2911 2912 2913
    gen_addr_imm_index(EA, ctx, 0x0F);
    gen_qemu_ld64(cpu_gpr[rd], EA, ctx->mem_idx);
    tcg_gen_addi_tl(EA, EA, 8);
    gen_qemu_ld64(cpu_gpr[rd+1], EA, ctx->mem_idx);
    tcg_temp_free(EA);
2914 2915
#endif
}
2916
#endif
B
bellard 已提交
2917 2918

/***                              Integer store                            ***/
2919 2920
#define GEN_ST(name, stop, opc, type)                                         \
GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type)                          \
B
bellard 已提交
2921
{                                                                             \
2922
    TCGv EA = tcg_temp_new();                                                 \
A
aurel32 已提交
2923
    gen_set_access_type(ACCESS_INT);                                          \
A
aurel32 已提交
2924
    gen_addr_imm_index(EA, ctx, 0);                                           \
2925
    gen_qemu_##stop(cpu_gpr[rS(ctx->opcode)], EA, ctx->mem_idx);              \
A
aurel32 已提交
2926
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2927 2928
}

2929 2930
#define GEN_STU(name, stop, opc, type)                                        \
GEN_HANDLER(stop##u, opc, 0xFF, 0xFF, 0x00000000, type)                       \
B
bellard 已提交
2931
{                                                                             \
A
aurel32 已提交
2932
    TCGv EA;                                                                  \
2933
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
2934
        GEN_EXCP_INVAL(ctx);                                                  \
2935
        return;                                                               \
2936
    }                                                                         \
2937
    EA = tcg_temp_new();                                                      \
A
aurel32 已提交
2938
    gen_set_access_type(ACCESS_INT);                                          \
J
j_mayer 已提交
2939
    if (type == PPC_64B)                                                      \
A
aurel32 已提交
2940
        gen_addr_imm_index(EA, ctx, 0x03);                                    \
J
j_mayer 已提交
2941
    else                                                                      \
A
aurel32 已提交
2942
        gen_addr_imm_index(EA, ctx, 0);                                       \
2943
    gen_qemu_##stop(cpu_gpr[rS(ctx->opcode)], EA, ctx->mem_idx);              \
A
aurel32 已提交
2944 2945
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);                             \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2946 2947
}

2948 2949
#define GEN_STUX(name, stop, opc2, opc3, type)                                \
GEN_HANDLER(name##ux, 0x1F, opc2, opc3, 0x00000001, type)                     \
B
bellard 已提交
2950
{                                                                             \
A
aurel32 已提交
2951
    TCGv EA;                                                                  \
2952
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
2953
        GEN_EXCP_INVAL(ctx);                                                  \
2954
        return;                                                               \
2955
    }                                                                         \
2956
    EA = tcg_temp_new();                                                      \
A
aurel32 已提交
2957
    gen_set_access_type(ACCESS_INT);                                          \
A
aurel32 已提交
2958
    gen_addr_reg_index(EA, ctx);                                              \
2959
    gen_qemu_##stop(cpu_gpr[rS(ctx->opcode)], EA, ctx->mem_idx);              \
A
aurel32 已提交
2960 2961
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);                             \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2962 2963
}

2964 2965
#define GEN_STX(name, stop, opc2, opc3, type)                                 \
GEN_HANDLER(name##x, 0x1F, opc2, opc3, 0x00000001, type)                      \
B
bellard 已提交
2966
{                                                                             \
2967
    TCGv EA = tcg_temp_new();                                                 \
A
aurel32 已提交
2968
    gen_set_access_type(ACCESS_INT);                                          \
A
aurel32 已提交
2969
    gen_addr_reg_index(EA, ctx);                                              \
2970
    gen_qemu_##stop(cpu_gpr[rS(ctx->opcode)], EA, ctx->mem_idx);              \
A
aurel32 已提交
2971
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
2972 2973
}

2974 2975 2976 2977 2978
#define GEN_STS(name, stop, op, type)                                         \
GEN_ST(name, stop, op | 0x20, type);                                          \
GEN_STU(name, stop, op | 0x21, type);                                         \
GEN_STUX(name, stop, 0x17, op | 0x01, type);                                  \
GEN_STX(name, stop, 0x17, op | 0x00, type)
B
bellard 已提交
2979 2980

/* stb stbu stbux stbx */
2981
GEN_STS(stb, st8, 0x06, PPC_INTEGER);
B
bellard 已提交
2982
/* sth sthu sthux sthx */
2983
GEN_STS(sth, st16, 0x0C, PPC_INTEGER);
B
bellard 已提交
2984
/* stw stwu stwux stwx */
2985
GEN_STS(stw, st32, 0x04, PPC_INTEGER);
2986
#if defined(TARGET_PPC64)
2987 2988
GEN_STUX(std, st64, 0x15, 0x05, PPC_64B);
GEN_STX(std, st64, 0x15, 0x04, PPC_64B);
2989
GEN_HANDLER(std, 0x3E, 0xFF, 0xFF, 0x00000000, PPC_64B)
2990
{
2991
    int rs;
A
aurel32 已提交
2992
    TCGv EA;
2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004

    rs = rS(ctx->opcode);
    if ((ctx->opcode & 0x3) == 0x2) {
#if defined(CONFIG_USER_ONLY)
        GEN_EXCP_PRIVOPC(ctx);
#else
        /* stq */
        if (unlikely(ctx->supervisor == 0)) {
            GEN_EXCP_PRIVOPC(ctx);
            return;
        }
        if (unlikely(rs & 1)) {
3005
            GEN_EXCP_INVAL(ctx);
3006 3007
            return;
        }
3008 3009 3010 3011 3012
        if (unlikely(ctx->mem_idx & 1)) {
            /* Little-endian mode is not handled */
            GEN_EXCP(ctx, POWERPC_EXCP_ALIGN, POWERPC_EXCP_ALIGN_LE);
            return;
        }
P
pbrook 已提交
3013
        EA = tcg_temp_new();
A
aurel32 已提交
3014
        gen_set_access_type(ACCESS_INT);
A
aurel32 已提交
3015 3016 3017 3018 3019
        gen_addr_imm_index(EA, ctx, 0x03);
        gen_qemu_st64(cpu_gpr[rs], EA, ctx->mem_idx);
        tcg_gen_addi_tl(EA, EA, 8);
        gen_qemu_st64(cpu_gpr[rs+1], EA, ctx->mem_idx);
        tcg_temp_free(EA);
3020 3021 3022 3023 3024 3025 3026 3027 3028
#endif
    } else {
        /* std / stdu */
        if (Rc(ctx->opcode)) {
            if (unlikely(rA(ctx->opcode) == 0)) {
                GEN_EXCP_INVAL(ctx);
                return;
            }
        }
P
pbrook 已提交
3029
        EA = tcg_temp_new();
A
aurel32 已提交
3030
        gen_set_access_type(ACCESS_INT);
A
aurel32 已提交
3031 3032
        gen_addr_imm_index(EA, ctx, 0x03);
        gen_qemu_st64(cpu_gpr[rs], EA, ctx->mem_idx);
3033
        if (Rc(ctx->opcode))
A
aurel32 已提交
3034 3035
            tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);
        tcg_temp_free(EA);
3036 3037 3038
    }
}
#endif
B
bellard 已提交
3039 3040
/***                Integer load and store with byte reverse               ***/
/* lhbrx */
A
aurel32 已提交
3041 3042
void always_inline gen_qemu_ld16ur(TCGv t0, TCGv t1, int flags)
{
P
pbrook 已提交
3043 3044 3045
    TCGv_i32 temp = tcg_temp_new_i32();
    gen_qemu_ld16u(t0, t1, flags);
    tcg_gen_trunc_tl_i32(temp, t0);
A
aurel32 已提交
3046 3047
    tcg_gen_bswap16_i32(temp, temp);
    tcg_gen_extu_i32_tl(t0, temp);
P
pbrook 已提交
3048
    tcg_temp_free_i32(temp);
A
aurel32 已提交
3049
}
3050
GEN_LDX(lhbr, ld16ur, 0x16, 0x18, PPC_INTEGER);
A
aurel32 已提交
3051

B
bellard 已提交
3052
/* lwbrx */
A
aurel32 已提交
3053 3054
void always_inline gen_qemu_ld32ur(TCGv t0, TCGv t1, int flags)
{
P
pbrook 已提交
3055 3056 3057
    TCGv_i32 temp = tcg_temp_new_i32();
    gen_qemu_ld32u(t0, t1, flags);
    tcg_gen_trunc_tl_i32(temp, t0);
A
aurel32 已提交
3058 3059
    tcg_gen_bswap_i32(temp, temp);
    tcg_gen_extu_i32_tl(t0, temp);
P
pbrook 已提交
3060
    tcg_temp_free_i32(temp);
A
aurel32 已提交
3061
}
3062
GEN_LDX(lwbr, ld32ur, 0x16, 0x10, PPC_INTEGER);
A
aurel32 已提交
3063

B
bellard 已提交
3064
/* sthbrx */
A
aurel32 已提交
3065 3066
void always_inline gen_qemu_st16r(TCGv t0, TCGv t1, int flags)
{
P
pbrook 已提交
3067 3068
    TCGv_i32 temp = tcg_temp_new_i32();
    TCGv t2 = tcg_temp_new();
A
aurel32 已提交
3069 3070 3071
    tcg_gen_trunc_tl_i32(temp, t0);
    tcg_gen_ext16u_i32(temp, temp);
    tcg_gen_bswap16_i32(temp, temp);
P
pbrook 已提交
3072 3073 3074 3075
    tcg_gen_extu_i32_tl(t2, temp);
    tcg_temp_free_i32(temp);
    gen_qemu_st16(t2, t1, flags);
    tcg_temp_free(t2);
A
aurel32 已提交
3076
}
3077
GEN_STX(sthbr, st16r, 0x16, 0x1C, PPC_INTEGER);
A
aurel32 已提交
3078

B
bellard 已提交
3079
/* stwbrx */
A
aurel32 已提交
3080 3081
void always_inline gen_qemu_st32r(TCGv t0, TCGv t1, int flags)
{
P
pbrook 已提交
3082 3083
    TCGv_i32 temp = tcg_temp_new_i32();
    TCGv t2 = tcg_temp_new();
A
aurel32 已提交
3084 3085
    tcg_gen_trunc_tl_i32(temp, t0);
    tcg_gen_bswap_i32(temp, temp);
P
pbrook 已提交
3086 3087
    tcg_gen_extu_i32_tl(t2, temp);
    tcg_temp_free_i32(temp);
3088
    gen_qemu_st32(t2, t1, flags);
P
pbrook 已提交
3089
    tcg_temp_free(t2);
A
aurel32 已提交
3090
}
3091
GEN_STX(stwbr, st32r, 0x16, 0x14, PPC_INTEGER);
B
bellard 已提交
3092 3093 3094 3095 3096

/***                    Integer load and store multiple                    ***/
/* lmw */
GEN_HANDLER(lmw, 0x2E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
3097 3098
    TCGv t0 = tcg_temp_new();
    TCGv_i32 t1 = tcg_const_i32(rD(ctx->opcode));
3099
    /* NIP cannot be restored if the memory exception comes from an helper */
3100
    gen_update_nip(ctx, ctx->nip - 4);
3101 3102 3103 3104
    gen_addr_imm_index(t0, ctx, 0);
    gen_helper_lmw(t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free_i32(t1);
B
bellard 已提交
3105 3106 3107 3108 3109
}

/* stmw */
GEN_HANDLER(stmw, 0x2F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
{
3110 3111
    TCGv t0 = tcg_temp_new();
    TCGv_i32 t1 = tcg_const_i32(rS(ctx->opcode));
3112
    /* NIP cannot be restored if the memory exception comes from an helper */
3113
    gen_update_nip(ctx, ctx->nip - 4);
3114 3115 3116 3117
    gen_addr_imm_index(t0, ctx, 0);
    gen_helper_stmw(t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free_i32(t1);
B
bellard 已提交
3118 3119 3120
}

/***                    Integer load and store strings                     ***/
3121 3122
#define op_ldsts(name, start) (*gen_op_##name[ctx->mem_idx])(start)
#define op_ldstsx(name, rd, ra, rb) (*gen_op_##name[ctx->mem_idx])(rd, ra, rb)
3123 3124 3125 3126 3127 3128 3129 3130 3131
/* string load & stores are by definition endian-safe */
#define gen_op_lswi_le_raw       gen_op_lswi_raw
#define gen_op_lswi_le_user      gen_op_lswi_user
#define gen_op_lswi_le_kernel    gen_op_lswi_kernel
#define gen_op_lswi_le_hypv      gen_op_lswi_hypv
#define gen_op_lswi_le_64_raw    gen_op_lswi_raw
#define gen_op_lswi_le_64_user   gen_op_lswi_user
#define gen_op_lswi_le_64_kernel gen_op_lswi_kernel
#define gen_op_lswi_le_64_hypv   gen_op_lswi_hypv
3132 3133
static GenOpFunc1 *gen_op_lswi[NB_MEM_FUNCS] = {
    GEN_MEM_FUNCS(lswi),
3134
};
3135 3136 3137 3138 3139 3140 3141 3142
#define gen_op_lswx_le_raw       gen_op_lswx_raw
#define gen_op_lswx_le_user      gen_op_lswx_user
#define gen_op_lswx_le_kernel    gen_op_lswx_kernel
#define gen_op_lswx_le_hypv      gen_op_lswx_hypv
#define gen_op_lswx_le_64_raw    gen_op_lswx_raw
#define gen_op_lswx_le_64_user   gen_op_lswx_user
#define gen_op_lswx_le_64_kernel gen_op_lswx_kernel
#define gen_op_lswx_le_64_hypv   gen_op_lswx_hypv
3143 3144
static GenOpFunc3 *gen_op_lswx[NB_MEM_FUNCS] = {
    GEN_MEM_FUNCS(lswx),
3145
};
3146 3147 3148 3149 3150 3151 3152 3153
#define gen_op_stsw_le_raw       gen_op_stsw_raw
#define gen_op_stsw_le_user      gen_op_stsw_user
#define gen_op_stsw_le_kernel    gen_op_stsw_kernel
#define gen_op_stsw_le_hypv      gen_op_stsw_hypv
#define gen_op_stsw_le_64_raw    gen_op_stsw_raw
#define gen_op_stsw_le_64_user   gen_op_stsw_user
#define gen_op_stsw_le_64_kernel gen_op_stsw_kernel
#define gen_op_stsw_le_64_hypv   gen_op_stsw_hypv
3154 3155
static GenOpFunc1 *gen_op_stsw[NB_MEM_FUNCS] = {
    GEN_MEM_FUNCS(stsw),
3156 3157
};

B
bellard 已提交
3158
/* lswi */
3159
/* PowerPC32 specification says we must generate an exception if
3160 3161 3162 3163
 * rA is in the range of registers to be loaded.
 * In an other hand, IBM says this is valid, but rA won't be loaded.
 * For now, I'll follow the spec...
 */
3164
GEN_HANDLER(lswi, 0x1F, 0x15, 0x12, 0x00000001, PPC_STRING)
B
bellard 已提交
3165 3166 3167
{
    int nb = NB(ctx->opcode);
    int start = rD(ctx->opcode);
3168
    int ra = rA(ctx->opcode);
B
bellard 已提交
3169 3170 3171 3172 3173
    int nr;

    if (nb == 0)
        nb = 32;
    nr = nb / 4;
3174 3175 3176
    if (unlikely(((start + nr) > 32  &&
                  start <= ra && (start + nr - 32) > ra) ||
                 ((start + nr) <= 32 && start <= ra && (start + nr) > ra))) {
3177 3178
        GEN_EXCP(ctx, POWERPC_EXCP_PROGRAM,
                 POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_LSWX);
3179
        return;
B
bellard 已提交
3180
    }
3181
    /* NIP cannot be restored if the memory exception comes from an helper */
3182
    gen_update_nip(ctx, ctx->nip - 4);
3183
    gen_addr_register(cpu_T[0], ctx);
3184
    tcg_gen_movi_tl(cpu_T[1], nb);
3185
    op_ldsts(lswi, start);
B
bellard 已提交
3186 3187 3188
}

/* lswx */
3189
GEN_HANDLER(lswx, 0x1F, 0x15, 0x10, 0x00000001, PPC_STRING)
B
bellard 已提交
3190
{
3191 3192 3193
    int ra = rA(ctx->opcode);
    int rb = rB(ctx->opcode);

3194
    /* NIP cannot be restored if the memory exception comes from an helper */
3195
    gen_update_nip(ctx, ctx->nip - 4);
3196
    gen_addr_reg_index(cpu_T[0], ctx);
3197 3198
    if (ra == 0) {
        ra = rb;
B
bellard 已提交
3199
    }
A
aurel32 已提交
3200
    tcg_gen_andi_tl(cpu_T[1], cpu_xer, 0x7F);
3201
    op_ldstsx(lswx, rD(ctx->opcode), ra, rb);
B
bellard 已提交
3202 3203 3204
}

/* stswi */
3205
GEN_HANDLER(stswi, 0x1F, 0x15, 0x16, 0x00000001, PPC_STRING)
B
bellard 已提交
3206
{
B
bellard 已提交
3207 3208
    int nb = NB(ctx->opcode);

3209
    /* NIP cannot be restored if the memory exception comes from an helper */
3210
    gen_update_nip(ctx, ctx->nip - 4);
3211
    gen_addr_register(cpu_T[0], ctx);
B
bellard 已提交
3212 3213
    if (nb == 0)
        nb = 32;
3214
    tcg_gen_movi_tl(cpu_T[1], nb);
3215
    op_ldsts(stsw, rS(ctx->opcode));
B
bellard 已提交
3216 3217 3218
}

/* stswx */
3219
GEN_HANDLER(stswx, 0x1F, 0x15, 0x14, 0x00000001, PPC_STRING)
B
bellard 已提交
3220
{
3221
    /* NIP cannot be restored if the memory exception comes from an helper */
3222
    gen_update_nip(ctx, ctx->nip - 4);
3223
    gen_addr_reg_index(cpu_T[0], ctx);
A
aurel32 已提交
3224
    tcg_gen_andi_tl(cpu_T[1], cpu_xer, 0x7F);
3225
    op_ldsts(stsw, rS(ctx->opcode));
B
bellard 已提交
3226 3227 3228 3229
}

/***                        Memory synchronisation                         ***/
/* eieio */
3230
GEN_HANDLER(eieio, 0x1F, 0x16, 0x1A, 0x03FFF801, PPC_MEM_EIEIO)
B
bellard 已提交
3231 3232 3233 3234
{
}

/* isync */
3235
GEN_HANDLER(isync, 0x13, 0x16, 0x04, 0x03FFF801, PPC_MEM)
B
bellard 已提交
3236
{
3237
    GEN_STOP(ctx);
B
bellard 已提交
3238 3239
}

3240 3241
#define op_lwarx() (*gen_op_lwarx[ctx->mem_idx])()
#define op_stwcx() (*gen_op_stwcx[ctx->mem_idx])()
3242 3243
static GenOpFunc *gen_op_lwarx[NB_MEM_FUNCS] = {
    GEN_MEM_FUNCS(lwarx),
3244
};
3245 3246
static GenOpFunc *gen_op_stwcx[NB_MEM_FUNCS] = {
    GEN_MEM_FUNCS(stwcx),
B
bellard 已提交
3247
};
3248

3249
/* lwarx */
3250
GEN_HANDLER(lwarx, 0x1F, 0x14, 0x00, 0x00000001, PPC_RES)
B
bellard 已提交
3251
{
3252 3253
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
A
aurel32 已提交
3254
    gen_set_access_type(ACCESS_RES);
3255
    gen_addr_reg_index(cpu_T[0], ctx);
B
bellard 已提交
3256
    op_lwarx();
A
aurel32 已提交
3257
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[1]);
B
bellard 已提交
3258 3259 3260
}

/* stwcx. */
3261
GEN_HANDLER2(stwcx_, "stwcx.", 0x1F, 0x16, 0x04, 0x00000000, PPC_RES)
B
bellard 已提交
3262
{
3263 3264
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
A
aurel32 已提交
3265
    gen_set_access_type(ACCESS_RES);
3266
    gen_addr_reg_index(cpu_T[0], ctx);
A
aurel32 已提交
3267
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
3268
    op_stwcx();
B
bellard 已提交
3269 3270
}

J
j_mayer 已提交
3271 3272 3273
#if defined(TARGET_PPC64)
#define op_ldarx() (*gen_op_ldarx[ctx->mem_idx])()
#define op_stdcx() (*gen_op_stdcx[ctx->mem_idx])()
3274 3275
static GenOpFunc *gen_op_ldarx[NB_MEM_FUNCS] = {
    GEN_MEM_FUNCS(ldarx),
J
j_mayer 已提交
3276
};
3277 3278
static GenOpFunc *gen_op_stdcx[NB_MEM_FUNCS] = {
    GEN_MEM_FUNCS(stdcx),
J
j_mayer 已提交
3279 3280 3281
};

/* ldarx */
3282
GEN_HANDLER(ldarx, 0x1F, 0x14, 0x02, 0x00000001, PPC_64B)
J
j_mayer 已提交
3283
{
3284 3285
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
A
aurel32 已提交
3286
    gen_set_access_type(ACCESS_RES);
3287
    gen_addr_reg_index(cpu_T[0], ctx);
J
j_mayer 已提交
3288
    op_ldarx();
A
aurel32 已提交
3289
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[1]);
J
j_mayer 已提交
3290 3291 3292
}

/* stdcx. */
3293
GEN_HANDLER2(stdcx_, "stdcx.", 0x1F, 0x16, 0x06, 0x00000000, PPC_64B)
J
j_mayer 已提交
3294
{
3295 3296
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
A
aurel32 已提交
3297
    gen_set_access_type(ACCESS_RES);
3298
    gen_addr_reg_index(cpu_T[0], ctx);
A
aurel32 已提交
3299
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
J
j_mayer 已提交
3300 3301 3302 3303
    op_stdcx();
}
#endif /* defined(TARGET_PPC64) */

B
bellard 已提交
3304
/* sync */
3305
GEN_HANDLER(sync, 0x1F, 0x16, 0x12, 0x039FF801, PPC_MEM_SYNC)
B
bellard 已提交
3306 3307 3308
{
}

3309 3310 3311
/* wait */
GEN_HANDLER(wait, 0x1F, 0x1E, 0x01, 0x03FFF801, PPC_WAIT)
{
3312 3313 3314
    TCGv_i32 t0 = tcg_temp_new_i32();
    tcg_gen_st_i32(t0, cpu_env, offsetof(CPUState, halted));
    tcg_temp_free_i32(t0);
3315
    /* Stop translation, as the CPU is supposed to sleep from now */
3316
    GEN_EXCP(ctx, EXCP_HLT, 1);
3317 3318
}

B
bellard 已提交
3319
/***                         Floating-point load                           ***/
3320 3321
#define GEN_LDF(name, ldop, opc, type)                                        \
GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type)                          \
B
bellard 已提交
3322
{                                                                             \
3323
    TCGv EA;                                                                  \
3324
    if (unlikely(!ctx->fpu_enabled)) {                                        \
3325
        GEN_EXCP_NO_FP(ctx);                                                  \
3326 3327
        return;                                                               \
    }                                                                         \
A
aurel32 已提交
3328
    gen_set_access_type(ACCESS_FLOAT);                                        \
3329 3330 3331 3332
    EA = tcg_temp_new();                                                      \
    gen_addr_imm_index(EA, ctx, 0);                                           \
    gen_qemu_##ldop(cpu_fpr[rD(ctx->opcode)], EA, ctx->mem_idx);              \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
3333 3334
}

3335 3336
#define GEN_LDUF(name, ldop, opc, type)                                       \
GEN_HANDLER(name##u, opc, 0xFF, 0xFF, 0x00000000, type)                       \
B
bellard 已提交
3337
{                                                                             \
3338
    TCGv EA;                                                                  \
3339
    if (unlikely(!ctx->fpu_enabled)) {                                        \
3340
        GEN_EXCP_NO_FP(ctx);                                                  \
3341 3342
        return;                                                               \
    }                                                                         \
3343
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
3344
        GEN_EXCP_INVAL(ctx);                                                  \
3345
        return;                                                               \
3346
    }                                                                         \
A
aurel32 已提交
3347
    gen_set_access_type(ACCESS_FLOAT);                                        \
3348 3349 3350 3351 3352
    EA = tcg_temp_new();                                                      \
    gen_addr_imm_index(EA, ctx, 0);                                           \
    gen_qemu_##ldop(cpu_fpr[rD(ctx->opcode)], EA, ctx->mem_idx);              \
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);                             \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
3353 3354
}

3355 3356
#define GEN_LDUXF(name, ldop, opc, type)                                      \
GEN_HANDLER(name##ux, 0x1F, 0x17, opc, 0x00000001, type)                      \
B
bellard 已提交
3357
{                                                                             \
3358
    TCGv EA;                                                                  \
3359
    if (unlikely(!ctx->fpu_enabled)) {                                        \
3360
        GEN_EXCP_NO_FP(ctx);                                                  \
3361 3362
        return;                                                               \
    }                                                                         \
3363
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
3364
        GEN_EXCP_INVAL(ctx);                                                  \
3365
        return;                                                               \
3366
    }                                                                         \
A
aurel32 已提交
3367
    gen_set_access_type(ACCESS_FLOAT);                                        \
3368 3369 3370 3371 3372
    EA = tcg_temp_new();                                                      \
    gen_addr_reg_index(EA, ctx);                                              \
    gen_qemu_##ldop(cpu_fpr[rD(ctx->opcode)], EA, ctx->mem_idx);              \
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);                             \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
3373 3374
}

3375 3376
#define GEN_LDXF(name, ldop, opc2, opc3, type)                                \
GEN_HANDLER(name##x, 0x1F, opc2, opc3, 0x00000001, type)                      \
B
bellard 已提交
3377
{                                                                             \
3378
    TCGv EA;                                                                  \
3379
    if (unlikely(!ctx->fpu_enabled)) {                                        \
3380
        GEN_EXCP_NO_FP(ctx);                                                  \
3381 3382
        return;                                                               \
    }                                                                         \
A
aurel32 已提交
3383
    gen_set_access_type(ACCESS_FLOAT);                                        \
3384 3385 3386 3387
    EA = tcg_temp_new();                                                      \
    gen_addr_reg_index(EA, ctx);                                              \
    gen_qemu_##ldop(cpu_fpr[rD(ctx->opcode)], EA, ctx->mem_idx);              \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
3388 3389
}

3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405
#define GEN_LDFS(name, ldop, op, type)                                        \
GEN_LDF(name, ldop, op | 0x20, type);                                         \
GEN_LDUF(name, ldop, op | 0x21, type);                                        \
GEN_LDUXF(name, ldop, op | 0x01, type);                                       \
GEN_LDXF(name, ldop, 0x17, op | 0x00, type)

static always_inline void gen_qemu_ld32fs(TCGv_i64 arg1, TCGv arg2, int flags)
{
    TCGv t0 = tcg_temp_new();
    TCGv_i32 t1 = tcg_temp_new_i32();
    gen_qemu_ld32u(t0, arg2, flags);
    tcg_gen_trunc_tl_i32(t1, t0);
    tcg_temp_free(t0);
    gen_helper_float32_to_float64(arg1, t1);
    tcg_temp_free_i32(t1);
}
B
bellard 已提交
3406

3407 3408 3409 3410
 /* lfd lfdu lfdux lfdx */
GEN_LDFS(lfd, ld64, 0x12, PPC_FLOAT);
 /* lfs lfsu lfsux lfsx */
GEN_LDFS(lfs, ld32fs, 0x10, PPC_FLOAT);
B
bellard 已提交
3411 3412

/***                         Floating-point store                          ***/
3413 3414
#define GEN_STF(name, stop, opc, type)                                        \
GEN_HANDLER(name, opc, 0xFF, 0xFF, 0x00000000, type)                          \
B
bellard 已提交
3415
{                                                                             \
3416
    TCGv EA;                                                                  \
3417
    if (unlikely(!ctx->fpu_enabled)) {                                        \
3418
        GEN_EXCP_NO_FP(ctx);                                                  \
3419 3420
        return;                                                               \
    }                                                                         \
A
aurel32 已提交
3421
    gen_set_access_type(ACCESS_FLOAT);                                        \
3422 3423 3424 3425
    EA = tcg_temp_new();                                                      \
    gen_addr_imm_index(EA, ctx, 0);                                           \
    gen_qemu_##stop(cpu_fpr[rS(ctx->opcode)], EA, ctx->mem_idx);              \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
3426 3427
}

3428 3429
#define GEN_STUF(name, stop, opc, type)                                       \
GEN_HANDLER(name##u, opc, 0xFF, 0xFF, 0x00000000, type)                       \
B
bellard 已提交
3430
{                                                                             \
3431
    TCGv EA;                                                                  \
3432
    if (unlikely(!ctx->fpu_enabled)) {                                        \
3433
        GEN_EXCP_NO_FP(ctx);                                                  \
3434 3435
        return;                                                               \
    }                                                                         \
3436
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
3437
        GEN_EXCP_INVAL(ctx);                                                  \
3438
        return;                                                               \
3439
    }                                                                         \
A
aurel32 已提交
3440
    gen_set_access_type(ACCESS_FLOAT);                                        \
3441 3442 3443 3444 3445
    EA = tcg_temp_new();                                                      \
    gen_addr_imm_index(EA, ctx, 0);                                           \
    gen_qemu_##stop(cpu_fpr[rS(ctx->opcode)], EA, ctx->mem_idx);              \
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);                             \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
3446 3447
}

3448 3449
#define GEN_STUXF(name, stop, opc, type)                                      \
GEN_HANDLER(name##ux, 0x1F, 0x17, opc, 0x00000001, type)                      \
B
bellard 已提交
3450
{                                                                             \
3451
    TCGv EA;                                                                  \
3452
    if (unlikely(!ctx->fpu_enabled)) {                                        \
3453
        GEN_EXCP_NO_FP(ctx);                                                  \
3454 3455
        return;                                                               \
    }                                                                         \
3456
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
3457
        GEN_EXCP_INVAL(ctx);                                                  \
3458
        return;                                                               \
3459
    }                                                                         \
A
aurel32 已提交
3460
    gen_set_access_type(ACCESS_FLOAT);                                        \
3461 3462 3463 3464 3465
    EA = tcg_temp_new();                                                      \
    gen_addr_reg_index(EA, ctx);                                              \
    gen_qemu_##stop(cpu_fpr[rS(ctx->opcode)], EA, ctx->mem_idx);              \
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], EA);                             \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
3466 3467
}

3468 3469
#define GEN_STXF(name, stop, opc2, opc3, type)                                \
GEN_HANDLER(name##x, 0x1F, opc2, opc3, 0x00000001, type)                      \
B
bellard 已提交
3470
{                                                                             \
3471
    TCGv EA;                                                                  \
3472
    if (unlikely(!ctx->fpu_enabled)) {                                        \
3473
        GEN_EXCP_NO_FP(ctx);                                                  \
3474 3475
        return;                                                               \
    }                                                                         \
A
aurel32 已提交
3476
    gen_set_access_type(ACCESS_FLOAT);                                        \
3477 3478 3479 3480
    EA = tcg_temp_new();                                                      \
    gen_addr_reg_index(EA, ctx);                                              \
    gen_qemu_##stop(cpu_fpr[rS(ctx->opcode)], EA, ctx->mem_idx);              \
    tcg_temp_free(EA);                                                        \
B
bellard 已提交
3481 3482
}

3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498
#define GEN_STFS(name, stop, op, type)                                        \
GEN_STF(name, stop, op | 0x20, type);                                         \
GEN_STUF(name, stop, op | 0x21, type);                                        \
GEN_STUXF(name, stop, op | 0x01, type);                                       \
GEN_STXF(name, stop, 0x17, op | 0x00, type)

static always_inline void gen_qemu_st32fs(TCGv_i64 arg1, TCGv arg2, int flags)
{
    TCGv_i32 t0 = tcg_temp_new_i32();
    TCGv t1 = tcg_temp_new();
    gen_helper_float64_to_float32(t0, arg1);
    tcg_gen_extu_i32_tl(t1, t0);
    tcg_temp_free_i32(t0);
    gen_qemu_st32(t1, arg2, flags);
    tcg_temp_free(t1);
}
B
bellard 已提交
3499 3500

/* stfd stfdu stfdux stfdx */
3501
GEN_STFS(stfd, st64, 0x16, PPC_FLOAT);
B
bellard 已提交
3502
/* stfs stfsu stfsux stfsx */
3503
GEN_STFS(stfs, st32fs, 0x14, PPC_FLOAT);
B
bellard 已提交
3504 3505

/* Optional: */
3506 3507 3508 3509 3510 3511 3512
static always_inline void gen_qemu_st32fiw(TCGv_i64 arg1, TCGv arg2, int flags)
{
    TCGv t0 = tcg_temp_new();
    tcg_gen_trunc_i64_tl(t0, arg1),
    gen_qemu_st32(t0, arg2, flags);
    tcg_temp_free(t0);
}
B
bellard 已提交
3513
/* stfiwx */
3514
GEN_STXF(stfiw, st32fiw, 0x17, 0x1E, PPC_FLOAT_STFIWX);
B
bellard 已提交
3515 3516

/***                                Branch                                 ***/
3517 3518
static always_inline void gen_goto_tb (DisasContext *ctx, int n,
                                       target_ulong dest)
3519 3520 3521
{
    TranslationBlock *tb;
    tb = ctx->tb;
3522 3523 3524 3525
#if defined(TARGET_PPC64)
    if (!ctx->sf_mode)
        dest = (uint32_t) dest;
#endif
B
bellard 已提交
3526
    if ((tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK) &&
3527
        likely(!ctx->singlestep_enabled)) {
B
bellard 已提交
3528
        tcg_gen_goto_tb(n);
3529
        tcg_gen_movi_tl(cpu_nip, dest & ~3);
B
bellard 已提交
3530
        tcg_gen_exit_tb((long)tb + n);
3531
    } else {
3532
        tcg_gen_movi_tl(cpu_nip, dest & ~3);
3533 3534
        if (unlikely(ctx->singlestep_enabled)) {
            if ((ctx->singlestep_enabled &
A
aurel32 已提交
3535
                (CPU_BRANCH_STEP | CPU_SINGLE_STEP)) &&
3536 3537 3538 3539 3540 3541 3542 3543
                ctx->exception == POWERPC_EXCP_BRANCH) {
                target_ulong tmp = ctx->nip;
                ctx->nip = dest;
                GEN_EXCP(ctx, POWERPC_EXCP_TRACE, 0);
                ctx->nip = tmp;
            }
            if (ctx->singlestep_enabled & GDBSTUB_SINGLE_STEP) {
                gen_update_nip(ctx, dest);
3544
                gen_helper_raise_debug();
3545 3546
            }
        }
B
bellard 已提交
3547
        tcg_gen_exit_tb(0);
3548
    }
B
bellard 已提交
3549 3550
}

3551
static always_inline void gen_setlr (DisasContext *ctx, target_ulong nip)
3552 3553
{
#if defined(TARGET_PPC64)
3554 3555
    if (ctx->sf_mode == 0)
        tcg_gen_movi_tl(cpu_lr, (uint32_t)nip);
3556 3557
    else
#endif
3558
        tcg_gen_movi_tl(cpu_lr, nip);
3559 3560
}

B
bellard 已提交
3561 3562 3563
/* b ba bl bla */
GEN_HANDLER(b, 0x12, 0xFF, 0xFF, 0x00000000, PPC_FLOW)
{
3564
    target_ulong li, target;
B
bellard 已提交
3565

3566
    ctx->exception = POWERPC_EXCP_BRANCH;
B
bellard 已提交
3567
    /* sign extend LI */
3568
#if defined(TARGET_PPC64)
3569 3570 3571
    if (ctx->sf_mode)
        li = ((int64_t)LI(ctx->opcode) << 38) >> 38;
    else
3572
#endif
3573
        li = ((int32_t)LI(ctx->opcode) << 6) >> 6;
3574
    if (likely(AA(ctx->opcode) == 0))
B
bellard 已提交
3575
        target = ctx->nip + li - 4;
B
bellard 已提交
3576
    else
3577
        target = li;
3578 3579
    if (LK(ctx->opcode))
        gen_setlr(ctx, ctx->nip);
3580
    gen_goto_tb(ctx, 0, target);
B
bellard 已提交
3581 3582
}

3583 3584 3585 3586
#define BCOND_IM  0
#define BCOND_LR  1
#define BCOND_CTR 2

3587
static always_inline void gen_bcond (DisasContext *ctx, int type)
3588 3589
{
    uint32_t bo = BO(ctx->opcode);
3590 3591
    int l1 = gen_new_label();
    TCGv target;
3592

3593
    ctx->exception = POWERPC_EXCP_BRANCH;
3594
    if (type == BCOND_LR || type == BCOND_CTR) {
P
pbrook 已提交
3595
        target = tcg_temp_local_new();
3596 3597 3598 3599
        if (type == BCOND_CTR)
            tcg_gen_mov_tl(target, cpu_ctr);
        else
            tcg_gen_mov_tl(target, cpu_lr);
3600
    }
3601 3602
    if (LK(ctx->opcode))
        gen_setlr(ctx, ctx->nip);
3603 3604 3605
    l1 = gen_new_label();
    if ((bo & 0x4) == 0) {
        /* Decrement and test CTR */
P
pbrook 已提交
3606
        TCGv temp = tcg_temp_new();
3607 3608 3609 3610 3611
        if (unlikely(type == BCOND_CTR)) {
            GEN_EXCP_INVAL(ctx);
            return;
        }
        tcg_gen_subi_tl(cpu_ctr, cpu_ctr, 1);
3612
#if defined(TARGET_PPC64)
3613 3614 3615
        if (!ctx->sf_mode)
            tcg_gen_ext32u_tl(temp, cpu_ctr);
        else
3616
#endif
3617 3618 3619 3620 3621
            tcg_gen_mov_tl(temp, cpu_ctr);
        if (bo & 0x2) {
            tcg_gen_brcondi_tl(TCG_COND_NE, temp, 0, l1);
        } else {
            tcg_gen_brcondi_tl(TCG_COND_EQ, temp, 0, l1);
3622
        }
P
pbrook 已提交
3623
        tcg_temp_free(temp);
3624 3625 3626 3627 3628
    }
    if ((bo & 0x10) == 0) {
        /* Test CR */
        uint32_t bi = BI(ctx->opcode);
        uint32_t mask = 1 << (3 - (bi & 0x03));
P
pbrook 已提交
3629
        TCGv_i32 temp = tcg_temp_new_i32();
3630

3631
        if (bo & 0x8) {
3632 3633
            tcg_gen_andi_i32(temp, cpu_crf[bi >> 2], mask);
            tcg_gen_brcondi_i32(TCG_COND_EQ, temp, 0, l1);
3634
        } else {
3635 3636
            tcg_gen_andi_i32(temp, cpu_crf[bi >> 2], mask);
            tcg_gen_brcondi_i32(TCG_COND_NE, temp, 0, l1);
3637
        }
P
pbrook 已提交
3638
        tcg_temp_free_i32(temp);
3639
    }
3640
    if (type == BCOND_IM) {
3641 3642 3643 3644 3645 3646
        target_ulong li = (target_long)((int16_t)(BD(ctx->opcode)));
        if (likely(AA(ctx->opcode) == 0)) {
            gen_goto_tb(ctx, 0, ctx->nip + li - 4);
        } else {
            gen_goto_tb(ctx, 0, li);
        }
B
bellard 已提交
3647
        gen_set_label(l1);
3648
        gen_goto_tb(ctx, 1, ctx->nip);
3649
    } else {
3650
#if defined(TARGET_PPC64)
3651 3652 3653 3654 3655 3656 3657 3658 3659 3660
        if (!(ctx->sf_mode))
            tcg_gen_andi_tl(cpu_nip, target, (uint32_t)~3);
        else
#endif
            tcg_gen_andi_tl(cpu_nip, target, ~3);
        tcg_gen_exit_tb(0);
        gen_set_label(l1);
#if defined(TARGET_PPC64)
        if (!(ctx->sf_mode))
            tcg_gen_movi_tl(cpu_nip, (uint32_t)ctx->nip);
3661 3662
        else
#endif
3663
            tcg_gen_movi_tl(cpu_nip, ctx->nip);
B
bellard 已提交
3664
        tcg_gen_exit_tb(0);
J
j_mayer 已提交
3665
    }
3666 3667 3668
}

GEN_HANDLER(bc, 0x10, 0xFF, 0xFF, 0x00000000, PPC_FLOW)
3669
{
3670 3671 3672 3673
    gen_bcond(ctx, BCOND_IM);
}

GEN_HANDLER(bcctr, 0x13, 0x10, 0x10, 0x00000000, PPC_FLOW)
3674
{
3675 3676 3677 3678
    gen_bcond(ctx, BCOND_CTR);
}

GEN_HANDLER(bclr, 0x13, 0x10, 0x00, 0x00000000, PPC_FLOW)
3679
{
3680 3681
    gen_bcond(ctx, BCOND_LR);
}
B
bellard 已提交
3682 3683

/***                      Condition register logical                       ***/
3684 3685
#define GEN_CRLOGIC(name, tcg_op, opc)                                        \
GEN_HANDLER(name, 0x13, 0x01, opc, 0x00000001, PPC_INTEGER)                   \
B
bellard 已提交
3686
{                                                                             \
3687 3688
    uint8_t bitmask;                                                          \
    int sh;                                                                   \
P
pbrook 已提交
3689
    TCGv_i32 t0, t1;                                                          \
3690
    sh = (crbD(ctx->opcode) & 0x03) - (crbA(ctx->opcode) & 0x03);             \
P
pbrook 已提交
3691
    t0 = tcg_temp_new_i32();                                                  \
3692
    if (sh > 0)                                                               \
3693
        tcg_gen_shri_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2], sh);            \
3694
    else if (sh < 0)                                                          \
3695
        tcg_gen_shli_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2], -sh);           \
3696
    else                                                                      \
3697
        tcg_gen_mov_i32(t0, cpu_crf[crbA(ctx->opcode) >> 2]);                 \
P
pbrook 已提交
3698
    t1 = tcg_temp_new_i32();                                                  \
3699 3700
    sh = (crbD(ctx->opcode) & 0x03) - (crbB(ctx->opcode) & 0x03);             \
    if (sh > 0)                                                               \
3701
        tcg_gen_shri_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2], sh);            \
3702
    else if (sh < 0)                                                          \
3703
        tcg_gen_shli_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2], -sh);           \
3704
    else                                                                      \
3705 3706
        tcg_gen_mov_i32(t1, cpu_crf[crbB(ctx->opcode) >> 2]);                 \
    tcg_op(t0, t0, t1);                                                       \
3707
    bitmask = 1 << (3 - (crbD(ctx->opcode) & 0x03));                          \
3708 3709 3710
    tcg_gen_andi_i32(t0, t0, bitmask);                                        \
    tcg_gen_andi_i32(t1, cpu_crf[crbD(ctx->opcode) >> 2], ~bitmask);          \
    tcg_gen_or_i32(cpu_crf[crbD(ctx->opcode) >> 2], t0, t1);                  \
P
pbrook 已提交
3711 3712
    tcg_temp_free_i32(t0);                                                    \
    tcg_temp_free_i32(t1);                                                    \
B
bellard 已提交
3713 3714 3715
}

/* crand */
3716
GEN_CRLOGIC(crand, tcg_gen_and_i32, 0x08);
B
bellard 已提交
3717
/* crandc */
3718
GEN_CRLOGIC(crandc, tcg_gen_andc_i32, 0x04);
B
bellard 已提交
3719
/* creqv */
3720
GEN_CRLOGIC(creqv, tcg_gen_eqv_i32, 0x09);
B
bellard 已提交
3721
/* crnand */
3722
GEN_CRLOGIC(crnand, tcg_gen_nand_i32, 0x07);
B
bellard 已提交
3723
/* crnor */
3724
GEN_CRLOGIC(crnor, tcg_gen_nor_i32, 0x01);
B
bellard 已提交
3725
/* cror */
3726
GEN_CRLOGIC(cror, tcg_gen_or_i32, 0x0E);
B
bellard 已提交
3727
/* crorc */
3728
GEN_CRLOGIC(crorc, tcg_gen_orc_i32, 0x0D);
B
bellard 已提交
3729
/* crxor */
3730
GEN_CRLOGIC(crxor, tcg_gen_xor_i32, 0x06);
B
bellard 已提交
3731 3732 3733
/* mcrf */
GEN_HANDLER(mcrf, 0x13, 0x00, 0xFF, 0x00000001, PPC_INTEGER)
{
A
aurel32 已提交
3734
    tcg_gen_mov_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfS(ctx->opcode)]);
B
bellard 已提交
3735 3736 3737 3738
}

/***                           System linkage                              ***/
/* rfi (supervisor only) */
3739
GEN_HANDLER(rfi, 0x13, 0x12, 0x01, 0x03FF8001, PPC_FLOW)
B
bellard 已提交
3740
{
3741
#if defined(CONFIG_USER_ONLY)
3742
    GEN_EXCP_PRIVOPC(ctx);
3743 3744
#else
    /* Restore CPU state */
3745
    if (unlikely(!ctx->supervisor)) {
3746
        GEN_EXCP_PRIVOPC(ctx);
3747
        return;
3748
    }
3749
    gen_op_rfi();
3750
    GEN_SYNC(ctx);
3751
#endif
B
bellard 已提交
3752 3753
}

J
j_mayer 已提交
3754
#if defined(TARGET_PPC64)
3755
GEN_HANDLER(rfid, 0x13, 0x12, 0x00, 0x03FF8001, PPC_64B)
J
j_mayer 已提交
3756 3757
{
#if defined(CONFIG_USER_ONLY)
3758
    GEN_EXCP_PRIVOPC(ctx);
J
j_mayer 已提交
3759 3760 3761
#else
    /* Restore CPU state */
    if (unlikely(!ctx->supervisor)) {
3762
        GEN_EXCP_PRIVOPC(ctx);
J
j_mayer 已提交
3763 3764
        return;
    }
3765
    gen_op_rfid();
3766
    GEN_SYNC(ctx);
J
j_mayer 已提交
3767 3768 3769
#endif
}

J
j_mayer 已提交
3770
GEN_HANDLER(hrfid, 0x13, 0x12, 0x08, 0x03FF8001, PPC_64H)
3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785
{
#if defined(CONFIG_USER_ONLY)
    GEN_EXCP_PRIVOPC(ctx);
#else
    /* Restore CPU state */
    if (unlikely(ctx->supervisor <= 1)) {
        GEN_EXCP_PRIVOPC(ctx);
        return;
    }
    gen_op_hrfid();
    GEN_SYNC(ctx);
#endif
}
#endif

B
bellard 已提交
3786
/* sc */
3787 3788 3789 3790 3791
#if defined(CONFIG_USER_ONLY)
#define POWERPC_SYSCALL POWERPC_EXCP_SYSCALL_USER
#else
#define POWERPC_SYSCALL POWERPC_EXCP_SYSCALL
#endif
3792
GEN_HANDLER(sc, 0x11, 0xFF, 0xFF, 0x03FFF01D, PPC_FLOW)
B
bellard 已提交
3793
{
3794 3795 3796
    uint32_t lev;

    lev = (ctx->opcode >> 5) & 0x7F;
3797
    GEN_EXCP(ctx, POWERPC_SYSCALL, lev);
B
bellard 已提交
3798 3799 3800 3801
}

/***                                Trap                                   ***/
/* tw */
3802
GEN_HANDLER(tw, 0x1F, 0x04, 0x00, 0x00000001, PPC_FLOW)
B
bellard 已提交
3803
{
3804
    TCGv_i32 t0 = tcg_const_i32(TO(ctx->opcode));
3805
    /* Update the nip since this might generate a trap exception */
3806
    gen_update_nip(ctx, ctx->nip);
3807 3808
    gen_helper_tw(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], t0);
    tcg_temp_free_i32(t0);
B
bellard 已提交
3809 3810 3811 3812 3813
}

/* twi */
GEN_HANDLER(twi, 0x03, 0xFF, 0xFF, 0x00000000, PPC_FLOW)
{
3814 3815
    TCGv t0 = tcg_const_tl(SIMM(ctx->opcode));
    TCGv_i32 t1 = tcg_const_i32(TO(ctx->opcode));
3816 3817
    /* Update the nip since this might generate a trap exception */
    gen_update_nip(ctx, ctx->nip);
3818 3819 3820
    gen_helper_tw(cpu_gpr[rA(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free_i32(t1);
B
bellard 已提交
3821 3822
}

3823 3824 3825 3826
#if defined(TARGET_PPC64)
/* td */
GEN_HANDLER(td, 0x1F, 0x04, 0x02, 0x00000001, PPC_64B)
{
3827
    TCGv_i32 t0 = tcg_const_i32(TO(ctx->opcode));
3828 3829
    /* Update the nip since this might generate a trap exception */
    gen_update_nip(ctx, ctx->nip);
3830 3831
    gen_helper_td(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)], t0);
    tcg_temp_free_i32(t0);
3832 3833 3834 3835 3836
}

/* tdi */
GEN_HANDLER(tdi, 0x02, 0xFF, 0xFF, 0x00000000, PPC_64B)
{
3837 3838
    TCGv t0 = tcg_const_tl(SIMM(ctx->opcode));
    TCGv_i32 t1 = tcg_const_i32(TO(ctx->opcode));
3839 3840
    /* Update the nip since this might generate a trap exception */
    gen_update_nip(ctx, ctx->nip);
3841 3842 3843
    gen_helper_td(cpu_gpr[rA(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free_i32(t1);
3844 3845 3846
}
#endif

B
bellard 已提交
3847 3848 3849 3850
/***                          Processor control                            ***/
/* mcrxr */
GEN_HANDLER(mcrxr, 0x1F, 0x00, 0x10, 0x007FF801, PPC_MISC)
{
A
aurel32 已提交
3851 3852
    tcg_gen_trunc_tl_i32(cpu_crf[crfD(ctx->opcode)], cpu_xer);
    tcg_gen_shri_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)], XER_CA);
3853
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_SO | 1 << XER_OV | 1 << XER_CA));
B
bellard 已提交
3854 3855 3856
}

/* mfcr */
3857
GEN_HANDLER(mfcr, 0x1F, 0x13, 0x00, 0x00000801, PPC_MISC)
B
bellard 已提交
3858
{
3859
    uint32_t crm, crn;
3860

3861 3862 3863 3864
    if (likely(ctx->opcode & 0x00100000)) {
        crm = CRM(ctx->opcode);
        if (likely((crm ^ (crm - 1)) == 0)) {
            crn = ffs(crm);
3865
            tcg_gen_extu_i32_tl(cpu_gpr[rD(ctx->opcode)], cpu_crf[7 - crn]);
3866
        }
3867
    } else {
P
pbrook 已提交
3868
        gen_helper_load_cr(cpu_gpr[rD(ctx->opcode)]);
3869
    }
B
bellard 已提交
3870 3871 3872 3873 3874
}

/* mfmsr */
GEN_HANDLER(mfmsr, 0x1F, 0x13, 0x02, 0x001FF801, PPC_MISC)
{
3875
#if defined(CONFIG_USER_ONLY)
3876
    GEN_EXCP_PRIVREG(ctx);
3877
#else
3878
    if (unlikely(!ctx->supervisor)) {
3879
        GEN_EXCP_PRIVREG(ctx);
3880
        return;
3881
    }
A
aurel32 已提交
3882
    gen_op_load_msr();
A
aurel32 已提交
3883
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
3884
#endif
B
bellard 已提交
3885 3886
}

J
j_mayer 已提交
3887
#if 1
3888
#define SPR_NOACCESS ((void *)(-1UL))
3889 3890 3891 3892 3893 3894 3895 3896 3897
#else
static void spr_noaccess (void *opaque, int sprn)
{
    sprn = ((sprn >> 5) & 0x1F) | ((sprn & 0x1F) << 5);
    printf("ERROR: try to access SPR %d !\n", sprn);
}
#define SPR_NOACCESS (&spr_noaccess)
#endif

B
bellard 已提交
3898
/* mfspr */
3899
static always_inline void gen_op_mfspr (DisasContext *ctx)
B
bellard 已提交
3900
{
3901
    void (*read_cb)(void *opaque, int sprn);
B
bellard 已提交
3902 3903
    uint32_t sprn = SPR(ctx->opcode);

3904
#if !defined(CONFIG_USER_ONLY)
3905 3906
    if (ctx->supervisor == 2)
        read_cb = ctx->spr_cb[sprn].hea_read;
3907
    else if (ctx->supervisor)
3908 3909
        read_cb = ctx->spr_cb[sprn].oea_read;
    else
3910
#endif
3911
        read_cb = ctx->spr_cb[sprn].uea_read;
3912 3913
    if (likely(read_cb != NULL)) {
        if (likely(read_cb != SPR_NOACCESS)) {
3914
            (*read_cb)(ctx, sprn);
A
aurel32 已提交
3915
            tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
3916 3917
        } else {
            /* Privilege exception */
3918 3919 3920 3921 3922 3923
            /* This is a hack to avoid warnings when running Linux:
             * this OS breaks the PowerPC virtualisation model,
             * allowing userland application to read the PVR
             */
            if (sprn != SPR_PVR) {
                if (loglevel != 0) {
3924
                    fprintf(logfile, "Trying to read privileged spr %d %03x at "
J
j_mayer 已提交
3925
                            ADDRX "\n", sprn, sprn, ctx->nip);
3926
                }
J
j_mayer 已提交
3927 3928
                printf("Trying to read privileged spr %d %03x at " ADDRX "\n",
                       sprn, sprn, ctx->nip);
3929
            }
3930
            GEN_EXCP_PRIVREG(ctx);
B
bellard 已提交
3931
        }
3932 3933
    } else {
        /* Not defined */
J
j_mayer 已提交
3934
        if (loglevel != 0) {
J
j_mayer 已提交
3935 3936
            fprintf(logfile, "Trying to read invalid spr %d %03x at "
                    ADDRX "\n", sprn, sprn, ctx->nip);
3937
        }
J
j_mayer 已提交
3938 3939
        printf("Trying to read invalid spr %d %03x at " ADDRX "\n",
               sprn, sprn, ctx->nip);
3940 3941
        GEN_EXCP(ctx, POWERPC_EXCP_PROGRAM,
                 POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_SPR);
B
bellard 已提交
3942 3943 3944
    }
}

3945
GEN_HANDLER(mfspr, 0x1F, 0x13, 0x0A, 0x00000001, PPC_MISC)
B
bellard 已提交
3946
{
3947
    gen_op_mfspr(ctx);
3948
}
3949 3950

/* mftb */
3951
GEN_HANDLER(mftb, 0x1F, 0x13, 0x0B, 0x00000001, PPC_MFTB)
3952 3953
{
    gen_op_mfspr(ctx);
B
bellard 已提交
3954 3955 3956
}

/* mtcrf */
3957
GEN_HANDLER(mtcrf, 0x1F, 0x10, 0x04, 0x00000801, PPC_MISC)
B
bellard 已提交
3958
{
3959
    uint32_t crm, crn;
3960

3961 3962
    crm = CRM(ctx->opcode);
    if (likely((ctx->opcode & 0x00100000) || (crm ^ (crm - 1)) == 0)) {
P
pbrook 已提交
3963
        TCGv_i32 temp = tcg_temp_new_i32();
3964
        crn = ffs(crm);
P
pbrook 已提交
3965 3966
        tcg_gen_trunc_tl_i32(temp, cpu_gpr[rS(ctx->opcode)]);
        tcg_gen_shri_i32(cpu_crf[7 - crn], temp, crn * 4);
3967
        tcg_gen_andi_i32(cpu_crf[7 - crn], cpu_crf[7 - crn], 0xf);
P
pbrook 已提交
3968
        tcg_temp_free_i32(temp);
3969
    } else {
P
pbrook 已提交
3970 3971 3972
        TCGv_i32 temp = tcg_const_i32(crm);
        gen_helper_store_cr(cpu_gpr[rS(ctx->opcode)], temp);
        tcg_temp_free_i32(temp);
3973
    }
B
bellard 已提交
3974 3975 3976
}

/* mtmsr */
J
j_mayer 已提交
3977
#if defined(TARGET_PPC64)
3978
GEN_HANDLER(mtmsrd, 0x1F, 0x12, 0x05, 0x001EF801, PPC_64B)
J
j_mayer 已提交
3979 3980
{
#if defined(CONFIG_USER_ONLY)
3981
    GEN_EXCP_PRIVREG(ctx);
J
j_mayer 已提交
3982 3983
#else
    if (unlikely(!ctx->supervisor)) {
3984
        GEN_EXCP_PRIVREG(ctx);
J
j_mayer 已提交
3985 3986
        return;
    }
A
aurel32 已提交
3987
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
3988 3989 3990 3991
    if (ctx->opcode & 0x00010000) {
        /* Special form that does not need any synchronisation */
        gen_op_update_riee();
    } else {
3992 3993 3994 3995
        /* XXX: we need to update nip before the store
         *      if we enter power saving mode, we will exit the loop
         *      directly from ppc_store_msr
         */
3996
        gen_update_nip(ctx, ctx->nip);
A
aurel32 已提交
3997
        gen_op_store_msr();
3998 3999
        /* Must stop the translation as machine state (may have) changed */
        /* Note that mtmsr is not always defined as context-synchronizing */
4000
        ctx->exception = POWERPC_EXCP_STOP;
4001
    }
J
j_mayer 已提交
4002 4003 4004 4005
#endif
}
#endif

B
bellard 已提交
4006 4007
GEN_HANDLER(mtmsr, 0x1F, 0x12, 0x04, 0x001FF801, PPC_MISC)
{
4008
#if defined(CONFIG_USER_ONLY)
4009
    GEN_EXCP_PRIVREG(ctx);
4010
#else
4011
    if (unlikely(!ctx->supervisor)) {
4012
        GEN_EXCP_PRIVREG(ctx);
4013
        return;
4014
    }
A
aurel32 已提交
4015
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4016 4017 4018 4019
    if (ctx->opcode & 0x00010000) {
        /* Special form that does not need any synchronisation */
        gen_op_update_riee();
    } else {
4020 4021 4022 4023
        /* XXX: we need to update nip before the store
         *      if we enter power saving mode, we will exit the loop
         *      directly from ppc_store_msr
         */
4024
        gen_update_nip(ctx, ctx->nip);
4025
#if defined(TARGET_PPC64)
4026
        if (!ctx->sf_mode)
A
aurel32 已提交
4027
            gen_op_store_msr_32();
4028
        else
4029
#endif
A
aurel32 已提交
4030
            gen_op_store_msr();
4031 4032
        /* Must stop the translation as machine state (may have) changed */
        /* Note that mtmsrd is not always defined as context-synchronizing */
4033
        ctx->exception = POWERPC_EXCP_STOP;
4034
    }
4035
#endif
B
bellard 已提交
4036 4037 4038 4039 4040
}

/* mtspr */
GEN_HANDLER(mtspr, 0x1F, 0x13, 0x0E, 0x00000001, PPC_MISC)
{
4041
    void (*write_cb)(void *opaque, int sprn);
B
bellard 已提交
4042 4043
    uint32_t sprn = SPR(ctx->opcode);

4044
#if !defined(CONFIG_USER_ONLY)
4045 4046
    if (ctx->supervisor == 2)
        write_cb = ctx->spr_cb[sprn].hea_write;
4047
    else if (ctx->supervisor)
4048 4049
        write_cb = ctx->spr_cb[sprn].oea_write;
    else
4050
#endif
4051
        write_cb = ctx->spr_cb[sprn].uea_write;
4052 4053
    if (likely(write_cb != NULL)) {
        if (likely(write_cb != SPR_NOACCESS)) {
A
aurel32 已提交
4054
            tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4055 4056 4057
            (*write_cb)(ctx, sprn);
        } else {
            /* Privilege exception */
J
j_mayer 已提交
4058
            if (loglevel != 0) {
J
j_mayer 已提交
4059 4060
                fprintf(logfile, "Trying to write privileged spr %d %03x at "
                        ADDRX "\n", sprn, sprn, ctx->nip);
4061
            }
J
j_mayer 已提交
4062 4063
            printf("Trying to write privileged spr %d %03x at " ADDRX "\n",
                   sprn, sprn, ctx->nip);
4064
            GEN_EXCP_PRIVREG(ctx);
4065
        }
4066 4067
    } else {
        /* Not defined */
J
j_mayer 已提交
4068
        if (loglevel != 0) {
J
j_mayer 已提交
4069 4070
            fprintf(logfile, "Trying to write invalid spr %d %03x at "
                    ADDRX "\n", sprn, sprn, ctx->nip);
4071
        }
J
j_mayer 已提交
4072 4073
        printf("Trying to write invalid spr %d %03x at " ADDRX "\n",
               sprn, sprn, ctx->nip);
4074 4075
        GEN_EXCP(ctx, POWERPC_EXCP_PROGRAM,
                 POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_SPR);
B
bellard 已提交
4076 4077 4078 4079 4080
    }
}

/***                         Cache management                              ***/
/* dcbf */
4081
GEN_HANDLER(dcbf, 0x1F, 0x16, 0x02, 0x03C00001, PPC_CACHE)
B
bellard 已提交
4082
{
J
j_mayer 已提交
4083
    /* XXX: specification says this is treated as a load by the MMU */
P
pbrook 已提交
4084
    TCGv t0 = tcg_temp_new();
A
aurel32 已提交
4085
    gen_set_access_type(ACCESS_CACHE);
4086 4087 4088
    gen_addr_reg_index(t0, ctx);
    gen_qemu_ld8u(t0, t0, ctx->mem_idx);
    tcg_temp_free(t0);
B
bellard 已提交
4089 4090 4091
}

/* dcbi (Supervisor only) */
4092
GEN_HANDLER(dcbi, 0x1F, 0x16, 0x0E, 0x03E00001, PPC_CACHE)
B
bellard 已提交
4093
{
4094
#if defined(CONFIG_USER_ONLY)
4095
    GEN_EXCP_PRIVOPC(ctx);
4096
#else
A
aurel32 已提交
4097
    TCGv EA, val;
4098
    if (unlikely(!ctx->supervisor)) {
4099
        GEN_EXCP_PRIVOPC(ctx);
4100
        return;
4101
    }
P
pbrook 已提交
4102
    EA = tcg_temp_new();
A
aurel32 已提交
4103
    gen_set_access_type(ACCESS_CACHE);
A
aurel32 已提交
4104
    gen_addr_reg_index(EA, ctx);
P
pbrook 已提交
4105
    val = tcg_temp_new();
4106
    /* XXX: specification says this should be treated as a store by the MMU */
A
aurel32 已提交
4107 4108 4109 4110
    gen_qemu_ld8u(val, EA, ctx->mem_idx);
    gen_qemu_st8(val, EA, ctx->mem_idx);
    tcg_temp_free(val);
    tcg_temp_free(EA);
4111
#endif
B
bellard 已提交
4112 4113 4114
}

/* dcdst */
4115
GEN_HANDLER(dcbst, 0x1F, 0x16, 0x01, 0x03E00001, PPC_CACHE)
B
bellard 已提交
4116
{
4117
    /* XXX: specification say this is treated as a load by the MMU */
P
pbrook 已提交
4118
    TCGv t0 = tcg_temp_new();
A
aurel32 已提交
4119
    gen_set_access_type(ACCESS_CACHE);
4120 4121 4122
    gen_addr_reg_index(t0, ctx);
    gen_qemu_ld8u(t0, t0, ctx->mem_idx);
    tcg_temp_free(t0);
B
bellard 已提交
4123 4124 4125
}

/* dcbt */
4126
GEN_HANDLER(dcbt, 0x1F, 0x16, 0x08, 0x02000001, PPC_CACHE)
B
bellard 已提交
4127
{
4128
    /* interpreted as no-op */
4129 4130 4131
    /* XXX: specification say this is treated as a load by the MMU
     *      but does not generate any exception
     */
B
bellard 已提交
4132 4133 4134
}

/* dcbtst */
4135
GEN_HANDLER(dcbtst, 0x1F, 0x16, 0x07, 0x02000001, PPC_CACHE)
B
bellard 已提交
4136
{
4137
    /* interpreted as no-op */
4138 4139 4140
    /* XXX: specification say this is treated as a load by the MMU
     *      but does not generate any exception
     */
B
bellard 已提交
4141 4142 4143
}

/* dcbz */
4144
GEN_HANDLER(dcbz, 0x1F, 0x16, 0x1F, 0x03E00001, PPC_CACHE_DCBZ)
B
bellard 已提交
4145
{
4146 4147 4148 4149 4150 4151
    TCGv t0 = tcg_temp_new();
    gen_addr_reg_index(t0, ctx);
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
    gen_helper_dcbz(t0);
    tcg_temp_free(t0);
4152 4153
}

4154
GEN_HANDLER2(dcbz_970, "dcbz", 0x1F, 0x16, 0x1F, 0x03C00001, PPC_CACHE_DCBZT)
4155
{
4156 4157 4158 4159
    TCGv t0 = tcg_temp_new();
    gen_addr_reg_index(t0, ctx);
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
4160
    if (ctx->opcode & 0x00200000)
4161
        gen_helper_dcbz(t0);
4162
    else
4163 4164
        gen_helper_dcbz_970(t0);
    tcg_temp_free(t0);
B
bellard 已提交
4165 4166 4167
}

/* icbi */
4168
GEN_HANDLER(icbi, 0x1F, 0x16, 0x1E, 0x03E00001, PPC_CACHE_ICBI)
B
bellard 已提交
4169
{
4170
    TCGv t0 = tcg_temp_new();
4171 4172
    /* NIP cannot be restored if the memory exception comes from an helper */
    gen_update_nip(ctx, ctx->nip - 4);
4173 4174 4175
    gen_addr_reg_index(t0, ctx);
    gen_helper_icbi(t0);
    tcg_temp_free(t0);
B
bellard 已提交
4176 4177 4178 4179
}

/* Optional: */
/* dcba */
4180
GEN_HANDLER(dcba, 0x1F, 0x16, 0x17, 0x03E00001, PPC_CACHE_DCBA)
B
bellard 已提交
4181
{
4182 4183 4184 4185
    /* interpreted as no-op */
    /* XXX: specification say this is treated as a store by the MMU
     *      but does not generate any exception
     */
B
bellard 已提交
4186 4187 4188 4189 4190 4191 4192
}

/***                    Segment register manipulation                      ***/
/* Supervisor only: */
/* mfsr */
GEN_HANDLER(mfsr, 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT)
{
4193
#if defined(CONFIG_USER_ONLY)
4194
    GEN_EXCP_PRIVREG(ctx);
4195
#else
4196
    if (unlikely(!ctx->supervisor)) {
4197
        GEN_EXCP_PRIVREG(ctx);
4198
        return;
4199
    }
4200
    tcg_gen_movi_tl(cpu_T[1], SR(ctx->opcode));
4201
    gen_op_load_sr();
A
aurel32 已提交
4202
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4203
#endif
B
bellard 已提交
4204 4205 4206
}

/* mfsrin */
4207
GEN_HANDLER(mfsrin, 0x1F, 0x13, 0x14, 0x001F0001, PPC_SEGMENT)
B
bellard 已提交
4208
{
4209
#if defined(CONFIG_USER_ONLY)
4210
    GEN_EXCP_PRIVREG(ctx);
4211
#else
4212
    if (unlikely(!ctx->supervisor)) {
4213
        GEN_EXCP_PRIVREG(ctx);
4214
        return;
4215
    }
A
aurel32 已提交
4216
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4217 4218
    gen_op_srli_T1(28);
    gen_op_load_sr();
A
aurel32 已提交
4219
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4220
#endif
B
bellard 已提交
4221 4222 4223
}

/* mtsr */
B
bellard 已提交
4224
GEN_HANDLER(mtsr, 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT)
B
bellard 已提交
4225
{
4226
#if defined(CONFIG_USER_ONLY)
4227
    GEN_EXCP_PRIVREG(ctx);
4228
#else
4229
    if (unlikely(!ctx->supervisor)) {
4230
        GEN_EXCP_PRIVREG(ctx);
4231
        return;
4232
    }
A
aurel32 已提交
4233
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4234
    tcg_gen_movi_tl(cpu_T[1], SR(ctx->opcode));
4235
    gen_op_store_sr();
4236
#endif
B
bellard 已提交
4237 4238 4239
}

/* mtsrin */
4240
GEN_HANDLER(mtsrin, 0x1F, 0x12, 0x07, 0x001F0001, PPC_SEGMENT)
B
bellard 已提交
4241
{
4242
#if defined(CONFIG_USER_ONLY)
4243
    GEN_EXCP_PRIVREG(ctx);
4244
#else
4245
    if (unlikely(!ctx->supervisor)) {
4246
        GEN_EXCP_PRIVREG(ctx);
4247
        return;
4248
    }
A
aurel32 已提交
4249 4250
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4251 4252
    gen_op_srli_T1(28);
    gen_op_store_sr();
4253
#endif
B
bellard 已提交
4254 4255
}

4256 4257 4258
#if defined(TARGET_PPC64)
/* Specific implementation for PowerPC 64 "bridge" emulation using SLB */
/* mfsr */
4259
GEN_HANDLER2(mfsr_64b, "mfsr", 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT_64B)
4260 4261 4262 4263 4264 4265 4266 4267
{
#if defined(CONFIG_USER_ONLY)
    GEN_EXCP_PRIVREG(ctx);
#else
    if (unlikely(!ctx->supervisor)) {
        GEN_EXCP_PRIVREG(ctx);
        return;
    }
4268
    tcg_gen_movi_tl(cpu_T[1], SR(ctx->opcode));
4269
    gen_op_load_slb();
A
aurel32 已提交
4270
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4271 4272 4273 4274
#endif
}

/* mfsrin */
4275 4276
GEN_HANDLER2(mfsrin_64b, "mfsrin", 0x1F, 0x13, 0x14, 0x001F0001,
             PPC_SEGMENT_64B)
4277 4278 4279 4280 4281 4282 4283 4284
{
#if defined(CONFIG_USER_ONLY)
    GEN_EXCP_PRIVREG(ctx);
#else
    if (unlikely(!ctx->supervisor)) {
        GEN_EXCP_PRIVREG(ctx);
        return;
    }
A
aurel32 已提交
4285
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4286 4287
    gen_op_srli_T1(28);
    gen_op_load_slb();
A
aurel32 已提交
4288
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4289 4290 4291 4292
#endif
}

/* mtsr */
4293
GEN_HANDLER2(mtsr_64b, "mtsr", 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT_64B)
4294 4295 4296 4297 4298 4299 4300 4301
{
#if defined(CONFIG_USER_ONLY)
    GEN_EXCP_PRIVREG(ctx);
#else
    if (unlikely(!ctx->supervisor)) {
        GEN_EXCP_PRIVREG(ctx);
        return;
    }
A
aurel32 已提交
4302
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4303
    tcg_gen_movi_tl(cpu_T[1], SR(ctx->opcode));
4304 4305 4306 4307 4308
    gen_op_store_slb();
#endif
}

/* mtsrin */
4309 4310
GEN_HANDLER2(mtsrin_64b, "mtsrin", 0x1F, 0x12, 0x07, 0x001F0001,
             PPC_SEGMENT_64B)
4311 4312 4313 4314 4315 4316 4317 4318
{
#if defined(CONFIG_USER_ONLY)
    GEN_EXCP_PRIVREG(ctx);
#else
    if (unlikely(!ctx->supervisor)) {
        GEN_EXCP_PRIVREG(ctx);
        return;
    }
A
aurel32 已提交
4319 4320
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4321 4322 4323 4324 4325 4326
    gen_op_srli_T1(28);
    gen_op_store_slb();
#endif
}
#endif /* defined(TARGET_PPC64) */

B
bellard 已提交
4327 4328 4329
/***                      Lookaside buffer management                      ***/
/* Optional & supervisor only: */
/* tlbia */
4330
GEN_HANDLER(tlbia, 0x1F, 0x12, 0x0B, 0x03FFFC01, PPC_MEM_TLBIA)
B
bellard 已提交
4331
{
4332
#if defined(CONFIG_USER_ONLY)
4333
    GEN_EXCP_PRIVOPC(ctx);
4334
#else
4335
    if (unlikely(!ctx->supervisor)) {
4336
        GEN_EXCP_PRIVOPC(ctx);
4337
        return;
4338 4339 4340
    }
    gen_op_tlbia();
#endif
B
bellard 已提交
4341 4342 4343
}

/* tlbie */
4344
GEN_HANDLER(tlbie, 0x1F, 0x12, 0x09, 0x03FF0001, PPC_MEM_TLBIE)
B
bellard 已提交
4345
{
4346
#if defined(CONFIG_USER_ONLY)
4347
    GEN_EXCP_PRIVOPC(ctx);
4348
#else
4349
    if (unlikely(!ctx->supervisor)) {
4350
        GEN_EXCP_PRIVOPC(ctx);
4351
        return;
4352
    }
A
aurel32 已提交
4353
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rB(ctx->opcode)]);
4354 4355 4356 4357 4358 4359
#if defined(TARGET_PPC64)
    if (ctx->sf_mode)
        gen_op_tlbie_64();
    else
#endif
        gen_op_tlbie();
4360
#endif
B
bellard 已提交
4361 4362 4363
}

/* tlbsync */
4364
GEN_HANDLER(tlbsync, 0x1F, 0x16, 0x11, 0x03FFF801, PPC_MEM_TLBSYNC)
B
bellard 已提交
4365
{
4366
#if defined(CONFIG_USER_ONLY)
4367
    GEN_EXCP_PRIVOPC(ctx);
4368
#else
4369
    if (unlikely(!ctx->supervisor)) {
4370
        GEN_EXCP_PRIVOPC(ctx);
4371
        return;
4372 4373 4374 4375
    }
    /* This has no effect: it should ensure that all previous
     * tlbie have completed
     */
4376
    GEN_STOP(ctx);
4377
#endif
B
bellard 已提交
4378 4379
}

J
j_mayer 已提交
4380 4381 4382 4383 4384
#if defined(TARGET_PPC64)
/* slbia */
GEN_HANDLER(slbia, 0x1F, 0x12, 0x0F, 0x03FFFC01, PPC_SLBI)
{
#if defined(CONFIG_USER_ONLY)
4385
    GEN_EXCP_PRIVOPC(ctx);
J
j_mayer 已提交
4386 4387
#else
    if (unlikely(!ctx->supervisor)) {
4388
        GEN_EXCP_PRIVOPC(ctx);
J
j_mayer 已提交
4389 4390 4391 4392 4393 4394 4395 4396 4397 4398
        return;
    }
    gen_op_slbia();
#endif
}

/* slbie */
GEN_HANDLER(slbie, 0x1F, 0x12, 0x0D, 0x03FF0001, PPC_SLBI)
{
#if defined(CONFIG_USER_ONLY)
4399
    GEN_EXCP_PRIVOPC(ctx);
J
j_mayer 已提交
4400 4401
#else
    if (unlikely(!ctx->supervisor)) {
4402
        GEN_EXCP_PRIVOPC(ctx);
J
j_mayer 已提交
4403 4404
        return;
    }
A
aurel32 已提交
4405
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rB(ctx->opcode)]);
J
j_mayer 已提交
4406 4407 4408 4409 4410
    gen_op_slbie();
#endif
}
#endif

B
bellard 已提交
4411 4412
/***                              External control                         ***/
/* Optional: */
4413 4414
#define op_eciwx() (*gen_op_eciwx[ctx->mem_idx])()
#define op_ecowx() (*gen_op_ecowx[ctx->mem_idx])()
4415 4416
static GenOpFunc *gen_op_eciwx[NB_MEM_FUNCS] = {
    GEN_MEM_FUNCS(eciwx),
4417
};
4418 4419
static GenOpFunc *gen_op_ecowx[NB_MEM_FUNCS] = {
    GEN_MEM_FUNCS(ecowx),
4420
};
4421

4422
/* eciwx */
B
bellard 已提交
4423 4424
GEN_HANDLER(eciwx, 0x1F, 0x16, 0x0D, 0x00000001, PPC_EXTERN)
{
4425
    /* Should check EAR[E] & alignment ! */
A
aurel32 已提交
4426
    gen_set_access_type(ACCESS_RES);
4427
    gen_addr_reg_index(cpu_T[0], ctx);
4428
    op_eciwx();
A
aurel32 已提交
4429
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4430 4431 4432 4433 4434 4435
}

/* ecowx */
GEN_HANDLER(ecowx, 0x1F, 0x16, 0x09, 0x00000001, PPC_EXTERN)
{
    /* Should check EAR[E] & alignment ! */
4436
    gen_addr_reg_index(cpu_T[0], ctx);
A
aurel32 已提交
4437
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
4438 4439 4440 4441 4442 4443 4444
    op_ecowx();
}

/* PowerPC 601 specific instructions */
/* abs - abs. */
GEN_HANDLER(abs, 0x1F, 0x08, 0x0B, 0x0000F800, PPC_POWER_BR)
{
A
aurel32 已提交
4445
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
4446
    gen_op_POWER_abs();
A
aurel32 已提交
4447
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4448
    if (unlikely(Rc(ctx->opcode) != 0))
4449
        gen_set_Rc0(ctx, cpu_T[0]);
4450 4451 4452 4453 4454
}

/* abso - abso. */
GEN_HANDLER(abso, 0x1F, 0x08, 0x1B, 0x0000F800, PPC_POWER_BR)
{
A
aurel32 已提交
4455
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
4456
    gen_op_POWER_abso();
A
aurel32 已提交
4457
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4458
    if (unlikely(Rc(ctx->opcode) != 0))
4459
        gen_set_Rc0(ctx, cpu_T[0]);
4460 4461 4462
}

/* clcs */
4463
GEN_HANDLER(clcs, 0x1F, 0x10, 0x13, 0x0000F800, PPC_POWER_BR)
4464
{
A
aurel32 已提交
4465
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
4466
    gen_op_POWER_clcs();
4467
    /* Rc=1 sets CR0 to an undefined state */
A
aurel32 已提交
4468
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4469 4470 4471 4472 4473
}

/* div - div. */
GEN_HANDLER(div, 0x1F, 0x0B, 0x0A, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4474 4475
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4476
    gen_op_POWER_div();
A
aurel32 已提交
4477
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4478
    if (unlikely(Rc(ctx->opcode) != 0))
4479
        gen_set_Rc0(ctx, cpu_T[0]);
4480 4481 4482 4483 4484
}

/* divo - divo. */
GEN_HANDLER(divo, 0x1F, 0x0B, 0x1A, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4485 4486
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4487
    gen_op_POWER_divo();
A
aurel32 已提交
4488
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4489
    if (unlikely(Rc(ctx->opcode) != 0))
4490
        gen_set_Rc0(ctx, cpu_T[0]);
4491 4492 4493 4494 4495
}

/* divs - divs. */
GEN_HANDLER(divs, 0x1F, 0x0B, 0x0B, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4496 4497
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4498
    gen_op_POWER_divs();
A
aurel32 已提交
4499
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4500
    if (unlikely(Rc(ctx->opcode) != 0))
4501
        gen_set_Rc0(ctx, cpu_T[0]);
4502 4503 4504 4505 4506
}

/* divso - divso. */
GEN_HANDLER(divso, 0x1F, 0x0B, 0x1B, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4507 4508
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4509
    gen_op_POWER_divso();
A
aurel32 已提交
4510
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4511
    if (unlikely(Rc(ctx->opcode) != 0))
4512
        gen_set_Rc0(ctx, cpu_T[0]);
4513 4514 4515 4516 4517
}

/* doz - doz. */
GEN_HANDLER(doz, 0x1F, 0x08, 0x08, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4518 4519
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4520
    gen_op_POWER_doz();
A
aurel32 已提交
4521
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4522
    if (unlikely(Rc(ctx->opcode) != 0))
4523
        gen_set_Rc0(ctx, cpu_T[0]);
4524 4525 4526 4527 4528
}

/* dozo - dozo. */
GEN_HANDLER(dozo, 0x1F, 0x08, 0x18, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4529 4530
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4531
    gen_op_POWER_dozo();
A
aurel32 已提交
4532
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4533
    if (unlikely(Rc(ctx->opcode) != 0))
4534
        gen_set_Rc0(ctx, cpu_T[0]);
4535 4536 4537 4538 4539
}

/* dozi */
GEN_HANDLER(dozi, 0x09, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4540
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
4541
    tcg_gen_movi_tl(cpu_T[1], SIMM(ctx->opcode));
4542
    gen_op_POWER_doz();
A
aurel32 已提交
4543
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4544 4545
}

4546 4547 4548
/* As lscbx load from memory byte after byte, it's always endian safe.
 * Original POWER is 32 bits only, define 64 bits ops as 32 bits ones
 */
4549
#define op_POWER_lscbx(start, ra, rb)                                         \
4550
(*gen_op_POWER_lscbx[ctx->mem_idx])(start, ra, rb)
4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564
#define gen_op_POWER_lscbx_64_raw       gen_op_POWER_lscbx_raw
#define gen_op_POWER_lscbx_64_user      gen_op_POWER_lscbx_user
#define gen_op_POWER_lscbx_64_kernel    gen_op_POWER_lscbx_kernel
#define gen_op_POWER_lscbx_64_hypv      gen_op_POWER_lscbx_hypv
#define gen_op_POWER_lscbx_le_raw       gen_op_POWER_lscbx_raw
#define gen_op_POWER_lscbx_le_user      gen_op_POWER_lscbx_user
#define gen_op_POWER_lscbx_le_kernel    gen_op_POWER_lscbx_kernel
#define gen_op_POWER_lscbx_le_hypv      gen_op_POWER_lscbx_hypv
#define gen_op_POWER_lscbx_le_64_raw    gen_op_POWER_lscbx_raw
#define gen_op_POWER_lscbx_le_64_user   gen_op_POWER_lscbx_user
#define gen_op_POWER_lscbx_le_64_kernel gen_op_POWER_lscbx_kernel
#define gen_op_POWER_lscbx_le_64_hypv   gen_op_POWER_lscbx_hypv
static GenOpFunc3 *gen_op_POWER_lscbx[NB_MEM_FUNCS] = {
    GEN_MEM_FUNCS(POWER_lscbx),
4565 4566 4567 4568 4569 4570 4571 4572
};

/* lscbx - lscbx. */
GEN_HANDLER(lscbx, 0x1F, 0x15, 0x08, 0x00000000, PPC_POWER_BR)
{
    int ra = rA(ctx->opcode);
    int rb = rB(ctx->opcode);

4573
    gen_addr_reg_index(cpu_T[0], ctx);
4574 4575 4576 4577
    if (ra == 0) {
        ra = rb;
    }
    /* NIP cannot be restored if the memory exception comes from an helper */
4578
    gen_update_nip(ctx, ctx->nip - 4);
A
aurel32 已提交
4579 4580 4581
    tcg_gen_andi_tl(cpu_T[1], cpu_xer, 0x7F);
    tcg_gen_shri_tl(cpu_T[2], cpu_xer, XER_CMP);
    tcg_gen_andi_tl(cpu_T[2], cpu_T[2], 0xFF);
4582
    op_POWER_lscbx(rD(ctx->opcode), ra, rb);
A
aurel32 已提交
4583 4584
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~0x7F);
    tcg_gen_or_tl(cpu_xer, cpu_xer, cpu_T[0]);
4585
    if (unlikely(Rc(ctx->opcode) != 0))
4586
        gen_set_Rc0(ctx, cpu_T[0]);
4587 4588 4589 4590 4591
}

/* maskg - maskg. */
GEN_HANDLER(maskg, 0x1F, 0x1D, 0x00, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4592 4593
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4594
    gen_op_POWER_maskg();
A
aurel32 已提交
4595
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4596
    if (unlikely(Rc(ctx->opcode) != 0))
4597
        gen_set_Rc0(ctx, cpu_T[0]);
4598 4599 4600 4601 4602
}

/* maskir - maskir. */
GEN_HANDLER(maskir, 0x1F, 0x1D, 0x10, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4603 4604 4605
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[2], cpu_gpr[rB(ctx->opcode)]);
4606
    gen_op_POWER_maskir();
A
aurel32 已提交
4607
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4608
    if (unlikely(Rc(ctx->opcode) != 0))
4609
        gen_set_Rc0(ctx, cpu_T[0]);
4610 4611 4612 4613 4614
}

/* mul - mul. */
GEN_HANDLER(mul, 0x1F, 0x0B, 0x03, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4615 4616
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4617
    gen_op_POWER_mul();
A
aurel32 已提交
4618
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4619
    if (unlikely(Rc(ctx->opcode) != 0))
4620
        gen_set_Rc0(ctx, cpu_T[0]);
4621 4622 4623 4624 4625
}

/* mulo - mulo. */
GEN_HANDLER(mulo, 0x1F, 0x0B, 0x13, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4626 4627
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4628
    gen_op_POWER_mulo();
A
aurel32 已提交
4629
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4630
    if (unlikely(Rc(ctx->opcode) != 0))
4631
        gen_set_Rc0(ctx, cpu_T[0]);
4632 4633 4634 4635 4636
}

/* nabs - nabs. */
GEN_HANDLER(nabs, 0x1F, 0x08, 0x0F, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4637
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
4638
    gen_op_POWER_nabs();
A
aurel32 已提交
4639
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4640
    if (unlikely(Rc(ctx->opcode) != 0))
4641
        gen_set_Rc0(ctx, cpu_T[0]);
4642 4643 4644 4645 4646
}

/* nabso - nabso. */
GEN_HANDLER(nabso, 0x1F, 0x08, 0x1F, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4647
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
4648
    gen_op_POWER_nabso();
A
aurel32 已提交
4649
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4650
    if (unlikely(Rc(ctx->opcode) != 0))
4651
        gen_set_Rc0(ctx, cpu_T[0]);
4652 4653 4654 4655 4656 4657 4658 4659 4660
}

/* rlmi - rlmi. */
GEN_HANDLER(rlmi, 0x16, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR)
{
    uint32_t mb, me;

    mb = MB(ctx->opcode);
    me = ME(ctx->opcode);
A
aurel32 已提交
4661 4662 4663
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[2], cpu_gpr[rB(ctx->opcode)]);
4664
    gen_op_POWER_rlmi(MASK(mb, me), ~MASK(mb, me));
A
aurel32 已提交
4665
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4666
    if (unlikely(Rc(ctx->opcode) != 0))
4667
        gen_set_Rc0(ctx, cpu_T[0]);
4668 4669 4670 4671 4672
}

/* rrib - rrib. */
GEN_HANDLER(rrib, 0x1F, 0x19, 0x10, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4673 4674 4675
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[2], cpu_gpr[rB(ctx->opcode)]);
4676
    gen_op_POWER_rrib();
A
aurel32 已提交
4677
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4678
    if (unlikely(Rc(ctx->opcode) != 0))
4679
        gen_set_Rc0(ctx, cpu_T[0]);
4680 4681 4682 4683 4684
}

/* sle - sle. */
GEN_HANDLER(sle, 0x1F, 0x19, 0x04, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4685 4686
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4687
    gen_op_POWER_sle();
A
aurel32 已提交
4688
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4689
    if (unlikely(Rc(ctx->opcode) != 0))
4690
        gen_set_Rc0(ctx, cpu_T[0]);
4691 4692 4693 4694 4695
}

/* sleq - sleq. */
GEN_HANDLER(sleq, 0x1F, 0x19, 0x06, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4696 4697
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4698
    gen_op_POWER_sleq();
A
aurel32 已提交
4699
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4700
    if (unlikely(Rc(ctx->opcode) != 0))
4701
        gen_set_Rc0(ctx, cpu_T[0]);
4702 4703 4704 4705 4706
}

/* sliq - sliq. */
GEN_HANDLER(sliq, 0x1F, 0x18, 0x05, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4707
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4708
    tcg_gen_movi_tl(cpu_T[1], SH(ctx->opcode));
4709
    gen_op_POWER_sle();
A
aurel32 已提交
4710
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4711
    if (unlikely(Rc(ctx->opcode) != 0))
4712
        gen_set_Rc0(ctx, cpu_T[0]);
4713 4714 4715 4716 4717
}

/* slliq - slliq. */
GEN_HANDLER(slliq, 0x1F, 0x18, 0x07, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4718
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4719
    tcg_gen_movi_tl(cpu_T[1], SH(ctx->opcode));
4720
    gen_op_POWER_sleq();
A
aurel32 已提交
4721
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4722
    if (unlikely(Rc(ctx->opcode) != 0))
4723
        gen_set_Rc0(ctx, cpu_T[0]);
4724 4725 4726 4727 4728
}

/* sllq - sllq. */
GEN_HANDLER(sllq, 0x1F, 0x18, 0x06, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4729 4730
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4731
    gen_op_POWER_sllq();
A
aurel32 已提交
4732
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4733
    if (unlikely(Rc(ctx->opcode) != 0))
4734
        gen_set_Rc0(ctx, cpu_T[0]);
4735 4736 4737 4738 4739
}

/* slq - slq. */
GEN_HANDLER(slq, 0x1F, 0x18, 0x04, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4740 4741
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4742
    gen_op_POWER_slq();
A
aurel32 已提交
4743
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4744
    if (unlikely(Rc(ctx->opcode) != 0))
4745
        gen_set_Rc0(ctx, cpu_T[0]);
4746 4747
}

4748
/* sraiq - sraiq. */
4749 4750
GEN_HANDLER(sraiq, 0x1F, 0x18, 0x1D, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4751
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4752
    tcg_gen_movi_tl(cpu_T[1], SH(ctx->opcode));
4753
    gen_op_POWER_sraq();
A
aurel32 已提交
4754
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4755
    if (unlikely(Rc(ctx->opcode) != 0))
4756
        gen_set_Rc0(ctx, cpu_T[0]);
4757 4758 4759 4760 4761
}

/* sraq - sraq. */
GEN_HANDLER(sraq, 0x1F, 0x18, 0x1C, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4762 4763
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4764
    gen_op_POWER_sraq();
A
aurel32 已提交
4765
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4766
    if (unlikely(Rc(ctx->opcode) != 0))
4767
        gen_set_Rc0(ctx, cpu_T[0]);
4768 4769 4770 4771 4772
}

/* sre - sre. */
GEN_HANDLER(sre, 0x1F, 0x19, 0x14, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4773 4774
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4775
    gen_op_POWER_sre();
A
aurel32 已提交
4776
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4777
    if (unlikely(Rc(ctx->opcode) != 0))
4778
        gen_set_Rc0(ctx, cpu_T[0]);
4779 4780 4781 4782 4783
}

/* srea - srea. */
GEN_HANDLER(srea, 0x1F, 0x19, 0x1C, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4784 4785
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4786
    gen_op_POWER_srea();
A
aurel32 已提交
4787
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4788
    if (unlikely(Rc(ctx->opcode) != 0))
4789
        gen_set_Rc0(ctx, cpu_T[0]);
4790 4791 4792 4793 4794
}

/* sreq */
GEN_HANDLER(sreq, 0x1F, 0x19, 0x16, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4795 4796
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4797
    gen_op_POWER_sreq();
A
aurel32 已提交
4798
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4799
    if (unlikely(Rc(ctx->opcode) != 0))
4800
        gen_set_Rc0(ctx, cpu_T[0]);
4801 4802 4803 4804 4805
}

/* sriq */
GEN_HANDLER(sriq, 0x1F, 0x18, 0x15, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4806
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
4807
    tcg_gen_movi_tl(cpu_T[1], SH(ctx->opcode));
4808
    gen_op_POWER_srq();
A
aurel32 已提交
4809
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4810
    if (unlikely(Rc(ctx->opcode) != 0))
4811
        gen_set_Rc0(ctx, cpu_T[0]);
4812 4813 4814 4815 4816
}

/* srliq */
GEN_HANDLER(srliq, 0x1F, 0x18, 0x17, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4817 4818
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4819
    tcg_gen_movi_tl(cpu_T[1], SH(ctx->opcode));
4820
    gen_op_POWER_srlq();
A
aurel32 已提交
4821
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4822
    if (unlikely(Rc(ctx->opcode) != 0))
4823
        gen_set_Rc0(ctx, cpu_T[0]);
4824 4825 4826 4827 4828
}

/* srlq */
GEN_HANDLER(srlq, 0x1F, 0x18, 0x16, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4829 4830
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4831
    gen_op_POWER_srlq();
A
aurel32 已提交
4832
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4833
    if (unlikely(Rc(ctx->opcode) != 0))
4834
        gen_set_Rc0(ctx, cpu_T[0]);
4835 4836 4837 4838 4839
}

/* srq */
GEN_HANDLER(srq, 0x1F, 0x18, 0x14, 0x00000000, PPC_POWER_BR)
{
A
aurel32 已提交
4840 4841
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
4842
    gen_op_POWER_srq();
A
aurel32 已提交
4843
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
4844
    if (unlikely(Rc(ctx->opcode) != 0))
4845
        gen_set_Rc0(ctx, cpu_T[0]);
4846 4847 4848 4849 4850 4851 4852
}

/* PowerPC 602 specific instructions */
/* dsa  */
GEN_HANDLER(dsa, 0x1F, 0x14, 0x13, 0x03FFF801, PPC_602_SPEC)
{
    /* XXX: TODO */
4853
    GEN_EXCP_INVAL(ctx);
4854 4855 4856 4857 4858 4859
}

/* esa */
GEN_HANDLER(esa, 0x1F, 0x14, 0x12, 0x03FFF801, PPC_602_SPEC)
{
    /* XXX: TODO */
4860
    GEN_EXCP_INVAL(ctx);
4861 4862 4863 4864 4865 4866
}

/* mfrom */
GEN_HANDLER(mfrom, 0x1F, 0x09, 0x08, 0x03E0F801, PPC_602_SPEC)
{
#if defined(CONFIG_USER_ONLY)
4867
    GEN_EXCP_PRIVOPC(ctx);
4868 4869
#else
    if (unlikely(!ctx->supervisor)) {
4870
        GEN_EXCP_PRIVOPC(ctx);
4871 4872
        return;
    }
4873
    gen_helper_602_mfrom(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
4874 4875 4876 4877 4878
#endif
}

/* 602 - 603 - G2 TLB management */
/* tlbld */
4879
GEN_HANDLER2(tlbld_6xx, "tlbld", 0x1F, 0x12, 0x1E, 0x03FF0001, PPC_6xx_TLB)
4880 4881
{
#if defined(CONFIG_USER_ONLY)
4882
    GEN_EXCP_PRIVOPC(ctx);
4883 4884
#else
    if (unlikely(!ctx->supervisor)) {
4885
        GEN_EXCP_PRIVOPC(ctx);
4886 4887
        return;
    }
4888
    gen_helper_load_6xx_tlbd(cpu_gpr[rB(ctx->opcode)]);
4889 4890 4891 4892
#endif
}

/* tlbli */
4893
GEN_HANDLER2(tlbli_6xx, "tlbli", 0x1F, 0x12, 0x1F, 0x03FF0001, PPC_6xx_TLB)
4894 4895
{
#if defined(CONFIG_USER_ONLY)
4896
    GEN_EXCP_PRIVOPC(ctx);
4897 4898
#else
    if (unlikely(!ctx->supervisor)) {
4899
        GEN_EXCP_PRIVOPC(ctx);
4900 4901
        return;
    }
4902
    gen_helper_load_6xx_tlbi(cpu_gpr[rB(ctx->opcode)]);
4903 4904 4905
#endif
}

4906 4907
/* 74xx TLB management */
/* tlbld */
4908
GEN_HANDLER2(tlbld_74xx, "tlbld", 0x1F, 0x12, 0x1E, 0x03FF0001, PPC_74xx_TLB)
4909 4910 4911 4912 4913 4914 4915 4916
{
#if defined(CONFIG_USER_ONLY)
    GEN_EXCP_PRIVOPC(ctx);
#else
    if (unlikely(!ctx->supervisor)) {
        GEN_EXCP_PRIVOPC(ctx);
        return;
    }
4917
    gen_helper_load_74xx_tlbd(cpu_gpr[rB(ctx->opcode)]);
4918 4919 4920 4921
#endif
}

/* tlbli */
4922
GEN_HANDLER2(tlbli_74xx, "tlbli", 0x1F, 0x12, 0x1F, 0x03FF0001, PPC_74xx_TLB)
4923 4924 4925 4926 4927 4928 4929 4930
{
#if defined(CONFIG_USER_ONLY)
    GEN_EXCP_PRIVOPC(ctx);
#else
    if (unlikely(!ctx->supervisor)) {
        GEN_EXCP_PRIVOPC(ctx);
        return;
    }
4931
    gen_helper_load_74xx_tlbi(cpu_gpr[rB(ctx->opcode)]);
4932 4933 4934
#endif
}

4935 4936 4937 4938 4939 4940 4941 4942 4943 4944
/* POWER instructions not in PowerPC 601 */
/* clf */
GEN_HANDLER(clf, 0x1F, 0x16, 0x03, 0x03E00000, PPC_POWER)
{
    /* Cache line flush: implemented as no-op */
}

/* cli */
GEN_HANDLER(cli, 0x1F, 0x16, 0x0F, 0x03E00000, PPC_POWER)
{
B
blueswir1 已提交
4945
    /* Cache line invalidate: privileged and treated as no-op */
4946
#if defined(CONFIG_USER_ONLY)
4947
    GEN_EXCP_PRIVOPC(ctx);
4948 4949
#else
    if (unlikely(!ctx->supervisor)) {
4950
        GEN_EXCP_PRIVOPC(ctx);
4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964
        return;
    }
#endif
}

/* dclst */
GEN_HANDLER(dclst, 0x1F, 0x16, 0x13, 0x03E00000, PPC_POWER)
{
    /* Data cache line store: treated as no-op */
}

GEN_HANDLER(mfsri, 0x1F, 0x13, 0x13, 0x00000001, PPC_POWER)
{
#if defined(CONFIG_USER_ONLY)
4965
    GEN_EXCP_PRIVOPC(ctx);
4966 4967
#else
    if (unlikely(!ctx->supervisor)) {
4968
        GEN_EXCP_PRIVOPC(ctx);
4969 4970 4971 4972 4973
        return;
    }
    int ra = rA(ctx->opcode);
    int rd = rD(ctx->opcode);

4974
    gen_addr_reg_index(cpu_T[0], ctx);
4975
    gen_op_POWER_mfsri();
A
aurel32 已提交
4976
    tcg_gen_mov_tl(cpu_gpr[rd], cpu_T[0]);
4977
    if (ra != 0 && ra != rd)
A
aurel32 已提交
4978
        tcg_gen_mov_tl(cpu_gpr[ra], cpu_T[1]);
4979 4980 4981 4982 4983 4984
#endif
}

GEN_HANDLER(rac, 0x1F, 0x12, 0x19, 0x00000001, PPC_POWER)
{
#if defined(CONFIG_USER_ONLY)
4985
    GEN_EXCP_PRIVOPC(ctx);
4986 4987
#else
    if (unlikely(!ctx->supervisor)) {
4988
        GEN_EXCP_PRIVOPC(ctx);
4989 4990
        return;
    }
4991
    gen_addr_reg_index(cpu_T[0], ctx);
4992
    gen_op_POWER_rac();
A
aurel32 已提交
4993
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
4994 4995 4996 4997 4998 4999
#endif
}

GEN_HANDLER(rfsvc, 0x13, 0x12, 0x02, 0x03FFF0001, PPC_POWER)
{
#if defined(CONFIG_USER_ONLY)
5000
    GEN_EXCP_PRIVOPC(ctx);
5001 5002
#else
    if (unlikely(!ctx->supervisor)) {
5003
        GEN_EXCP_PRIVOPC(ctx);
5004 5005 5006
        return;
    }
    gen_op_POWER_rfsvc();
5007
    GEN_SYNC(ctx);
5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018
#endif
}

/* svc is not implemented for now */

/* POWER2 specific instructions */
/* Quad manipulation (load/store two floats at a time) */

/* lfq */
GEN_HANDLER(lfq, 0x38, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
{
5019 5020 5021 5022 5023 5024 5025
    int rd = rD(ctx->opcode);
    TCGv t0 = tcg_temp_new();
    gen_addr_imm_index(t0, ctx, 0);
    gen_qemu_ld64(cpu_fpr[rd], t0, ctx->mem_idx);
    tcg_gen_addi_tl(t0, t0, 8);
    gen_qemu_ld64(cpu_fpr[(rd + 1) % 32], t0, ctx->mem_idx);
    tcg_temp_free(t0);
5026 5027 5028 5029 5030 5031
}

/* lfqu */
GEN_HANDLER(lfqu, 0x39, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
{
    int ra = rA(ctx->opcode);
5032 5033 5034 5035 5036 5037 5038
    int rd = rD(ctx->opcode);
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    gen_addr_imm_index(t0, ctx, 0);
    gen_qemu_ld64(cpu_fpr[rd], t0, ctx->mem_idx);
    tcg_gen_addi_tl(t1, t0, 8);
    gen_qemu_ld64(cpu_fpr[(rd + 1) % 32], t1, ctx->mem_idx);
5039
    if (ra != 0)
5040 5041 5042
        tcg_gen_mov_tl(cpu_gpr[ra], t0);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
5043 5044 5045 5046 5047 5048
}

/* lfqux */
GEN_HANDLER(lfqux, 0x1F, 0x17, 0x19, 0x00000001, PPC_POWER2)
{
    int ra = rA(ctx->opcode);
5049 5050 5051 5052 5053 5054 5055
    int rd = rD(ctx->opcode);
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    gen_addr_reg_index(t0, ctx);
    gen_qemu_ld64(cpu_fpr[rd], t0, ctx->mem_idx);
    tcg_gen_addi_tl(t1, t0, 8);
    gen_qemu_ld64(cpu_fpr[(rd + 1) % 32], t1, ctx->mem_idx);
5056
    if (ra != 0)
5057 5058 5059
        tcg_gen_mov_tl(cpu_gpr[ra], t0);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
5060 5061 5062 5063 5064
}

/* lfqx */
GEN_HANDLER(lfqx, 0x1F, 0x17, 0x18, 0x00000001, PPC_POWER2)
{
5065 5066 5067 5068 5069 5070 5071
    int rd = rD(ctx->opcode);
    TCGv t0 = tcg_temp_new();
    gen_addr_reg_index(t0, ctx);
    gen_qemu_ld64(cpu_fpr[rd], t0, ctx->mem_idx);
    tcg_gen_addi_tl(t0, t0, 8);
    gen_qemu_ld64(cpu_fpr[(rd + 1) % 32], t0, ctx->mem_idx);
    tcg_temp_free(t0);
5072 5073 5074 5075 5076
}

/* stfq */
GEN_HANDLER(stfq, 0x3C, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
{
5077 5078 5079 5080 5081 5082 5083
    int rd = rD(ctx->opcode);
    TCGv t0 = tcg_temp_new();
    gen_addr_imm_index(t0, ctx, 0);
    gen_qemu_st64(cpu_fpr[rd], t0, ctx->mem_idx);
    tcg_gen_addi_tl(t0, t0, 8);
    gen_qemu_st64(cpu_fpr[(rd + 1) % 32], t0, ctx->mem_idx);
    tcg_temp_free(t0);
5084 5085 5086 5087 5088 5089
}

/* stfqu */
GEN_HANDLER(stfqu, 0x3D, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
{
    int ra = rA(ctx->opcode);
5090 5091 5092 5093 5094 5095 5096
    int rd = rD(ctx->opcode);
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    gen_addr_imm_index(t0, ctx, 0);
    gen_qemu_st64(cpu_fpr[rd], t0, ctx->mem_idx);
    tcg_gen_addi_tl(t1, t0, 8);
    gen_qemu_st64(cpu_fpr[(rd + 1) % 32], t1, ctx->mem_idx);
5097
    if (ra != 0)
5098 5099 5100
        tcg_gen_mov_tl(cpu_gpr[ra], t0);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
5101 5102 5103 5104 5105 5106
}

/* stfqux */
GEN_HANDLER(stfqux, 0x1F, 0x17, 0x1D, 0x00000001, PPC_POWER2)
{
    int ra = rA(ctx->opcode);
5107 5108 5109 5110 5111 5112 5113
    int rd = rD(ctx->opcode);
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
    gen_addr_reg_index(t0, ctx);
    gen_qemu_st64(cpu_fpr[rd], t0, ctx->mem_idx);
    tcg_gen_addi_tl(t1, t0, 8);
    gen_qemu_st64(cpu_fpr[(rd + 1) % 32], t1, ctx->mem_idx);
5114
    if (ra != 0)
5115 5116 5117
        tcg_gen_mov_tl(cpu_gpr[ra], t0);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
5118 5119 5120 5121 5122
}

/* stfqx */
GEN_HANDLER(stfqx, 0x1F, 0x17, 0x1C, 0x00000001, PPC_POWER2)
{
5123 5124 5125 5126 5127 5128 5129
    int rd = rD(ctx->opcode);
    TCGv t0 = tcg_temp_new();
    gen_addr_reg_index(t0, ctx);
    gen_qemu_st64(cpu_fpr[rd], t0, ctx->mem_idx);
    tcg_gen_addi_tl(t0, t0, 8);
    gen_qemu_st64(cpu_fpr[(rd + 1) % 32], t0, ctx->mem_idx);
    tcg_temp_free(t0);
5130 5131 5132
}

/* BookE specific instructions */
5133
/* XXX: not implemented on 440 ? */
5134
GEN_HANDLER(mfapidi, 0x1F, 0x13, 0x08, 0x0000F801, PPC_MFAPIDI)
5135 5136
{
    /* XXX: TODO */
5137
    GEN_EXCP_INVAL(ctx);
5138 5139
}

5140
/* XXX: not implemented on 440 ? */
5141
GEN_HANDLER(tlbiva, 0x1F, 0x12, 0x18, 0x03FFF801, PPC_TLBIVA)
5142 5143
{
#if defined(CONFIG_USER_ONLY)
5144
    GEN_EXCP_PRIVOPC(ctx);
5145 5146
#else
    if (unlikely(!ctx->supervisor)) {
5147
        GEN_EXCP_PRIVOPC(ctx);
5148 5149
        return;
    }
5150
    gen_addr_reg_index(cpu_T[0], ctx);
5151
    /* Use the same micro-ops as for tlbie */
5152 5153 5154 5155 5156 5157
#if defined(TARGET_PPC64)
    if (ctx->sf_mode)
        gen_op_tlbie_64();
    else
#endif
        gen_op_tlbie();
5158 5159 5160 5161
#endif
}

/* All 405 MAC instructions are translated here */
5162 5163 5164
static always_inline void gen_405_mulladd_insn (DisasContext *ctx,
                                                int opc2, int opc3,
                                                int ra, int rb, int rt, int Rc)
5165
{
5166 5167
    TCGv t0, t1;

P
pbrook 已提交
5168 5169
    t0 = tcg_temp_local_new();
    t1 = tcg_temp_local_new();
5170

5171 5172 5173 5174 5175 5176 5177
    switch (opc3 & 0x0D) {
    case 0x05:
        /* macchw    - macchw.    - macchwo   - macchwo.   */
        /* macchws   - macchws.   - macchwso  - macchwso.  */
        /* nmacchw   - nmacchw.   - nmacchwo  - nmacchwo.  */
        /* nmacchws  - nmacchws.  - nmacchwso - nmacchwso. */
        /* mulchw - mulchw. */
5178 5179 5180
        tcg_gen_ext16s_tl(t0, cpu_gpr[ra]);
        tcg_gen_sari_tl(t1, cpu_gpr[rb], 16);
        tcg_gen_ext16s_tl(t1, t1);
5181 5182 5183 5184 5185
        break;
    case 0x04:
        /* macchwu   - macchwu.   - macchwuo  - macchwuo.  */
        /* macchwsu  - macchwsu.  - macchwsuo - macchwsuo. */
        /* mulchwu - mulchwu. */
5186 5187 5188
        tcg_gen_ext16u_tl(t0, cpu_gpr[ra]);
        tcg_gen_shri_tl(t1, cpu_gpr[rb], 16);
        tcg_gen_ext16u_tl(t1, t1);
5189 5190 5191 5192 5193 5194 5195
        break;
    case 0x01:
        /* machhw    - machhw.    - machhwo   - machhwo.   */
        /* machhws   - machhws.   - machhwso  - machhwso.  */
        /* nmachhw   - nmachhw.   - nmachhwo  - nmachhwo.  */
        /* nmachhws  - nmachhws.  - nmachhwso - nmachhwso. */
        /* mulhhw - mulhhw. */
5196 5197 5198 5199
        tcg_gen_sari_tl(t0, cpu_gpr[ra], 16);
        tcg_gen_ext16s_tl(t0, t0);
        tcg_gen_sari_tl(t1, cpu_gpr[rb], 16);
        tcg_gen_ext16s_tl(t1, t1);
5200 5201 5202 5203 5204
        break;
    case 0x00:
        /* machhwu   - machhwu.   - machhwuo  - machhwuo.  */
        /* machhwsu  - machhwsu.  - machhwsuo - machhwsuo. */
        /* mulhhwu - mulhhwu. */
5205 5206 5207 5208
        tcg_gen_shri_tl(t0, cpu_gpr[ra], 16);
        tcg_gen_ext16u_tl(t0, t0);
        tcg_gen_shri_tl(t1, cpu_gpr[rb], 16);
        tcg_gen_ext16u_tl(t1, t1);
5209 5210 5211 5212 5213 5214 5215
        break;
    case 0x0D:
        /* maclhw    - maclhw.    - maclhwo   - maclhwo.   */
        /* maclhws   - maclhws.   - maclhwso  - maclhwso.  */
        /* nmaclhw   - nmaclhw.   - nmaclhwo  - nmaclhwo.  */
        /* nmaclhws  - nmaclhws.  - nmaclhwso - nmaclhwso. */
        /* mullhw - mullhw. */
5216 5217
        tcg_gen_ext16s_tl(t0, cpu_gpr[ra]);
        tcg_gen_ext16s_tl(t1, cpu_gpr[rb]);
5218 5219 5220 5221 5222
        break;
    case 0x0C:
        /* maclhwu   - maclhwu.   - maclhwuo  - maclhwuo.  */
        /* maclhwsu  - maclhwsu.  - maclhwsuo - maclhwsuo. */
        /* mullhwu - mullhwu. */
5223 5224
        tcg_gen_ext16u_tl(t0, cpu_gpr[ra]);
        tcg_gen_ext16u_tl(t1, cpu_gpr[rb]);
5225 5226 5227
        break;
    }
    if (opc2 & 0x04) {
5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251
        /* (n)multiply-and-accumulate (0x0C / 0x0E) */
        tcg_gen_mul_tl(t1, t0, t1);
        if (opc2 & 0x02) {
            /* nmultiply-and-accumulate (0x0E) */
            tcg_gen_sub_tl(t0, cpu_gpr[rt], t1);
        } else {
            /* multiply-and-accumulate (0x0C) */
            tcg_gen_add_tl(t0, cpu_gpr[rt], t1);
        }

        if (opc3 & 0x12) {
            /* Check overflow and/or saturate */
            int l1 = gen_new_label();

            if (opc3 & 0x10) {
                /* Start with XER OV disabled, the most likely case */
                tcg_gen_andi_tl(cpu_xer, cpu_xer, ~(1 << XER_OV));
            }
            if (opc3 & 0x01) {
                /* Signed */
                tcg_gen_xor_tl(t1, cpu_gpr[rt], t1);
                tcg_gen_brcondi_tl(TCG_COND_GE, t1, 0, l1);
                tcg_gen_xor_tl(t1, cpu_gpr[rt], t0);
                tcg_gen_brcondi_tl(TCG_COND_LT, t1, 0, l1);
A
aurel32 已提交
5252
                if (opc3 & 0x02) {
5253 5254 5255 5256 5257 5258 5259
                    /* Saturate */
                    tcg_gen_sari_tl(t0, cpu_gpr[rt], 31);
                    tcg_gen_xori_tl(t0, t0, 0x7fffffff);
                }
            } else {
                /* Unsigned */
                tcg_gen_brcond_tl(TCG_COND_GEU, t0, t1, l1);
A
aurel32 已提交
5260
                if (opc3 & 0x02) {
5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273
                    /* Saturate */
                    tcg_gen_movi_tl(t0, UINT32_MAX);
                }
            }
            if (opc3 & 0x10) {
                /* Check overflow */
                tcg_gen_ori_tl(cpu_xer, cpu_xer, (1 << XER_OV) | (1 << XER_SO));
            }
            gen_set_label(l1);
            tcg_gen_mov_tl(cpu_gpr[rt], t0);
        }
    } else {
        tcg_gen_mul_tl(cpu_gpr[rt], t0, t1);
5274
    }
5275 5276
    tcg_temp_free(t0);
    tcg_temp_free(t1);
5277 5278
    if (unlikely(Rc) != 0) {
        /* Update Rc0 */
5279
        gen_set_Rc0(ctx, cpu_gpr[rt]);
5280 5281 5282
    }
}

5283 5284
#define GEN_MAC_HANDLER(name, opc2, opc3)                                     \
GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_405_MAC)                  \
5285 5286 5287 5288 5289 5290
{                                                                             \
    gen_405_mulladd_insn(ctx, opc2, opc3, rA(ctx->opcode), rB(ctx->opcode),   \
                         rD(ctx->opcode), Rc(ctx->opcode));                   \
}

/* macchw    - macchw.    */
5291
GEN_MAC_HANDLER(macchw, 0x0C, 0x05);
5292
/* macchwo   - macchwo.   */
5293
GEN_MAC_HANDLER(macchwo, 0x0C, 0x15);
5294
/* macchws   - macchws.   */
5295
GEN_MAC_HANDLER(macchws, 0x0C, 0x07);
5296
/* macchwso  - macchwso.  */
5297
GEN_MAC_HANDLER(macchwso, 0x0C, 0x17);
5298
/* macchwsu  - macchwsu.  */
5299
GEN_MAC_HANDLER(macchwsu, 0x0C, 0x06);
5300
/* macchwsuo - macchwsuo. */
5301
GEN_MAC_HANDLER(macchwsuo, 0x0C, 0x16);
5302
/* macchwu   - macchwu.   */
5303
GEN_MAC_HANDLER(macchwu, 0x0C, 0x04);
5304
/* macchwuo  - macchwuo.  */
5305
GEN_MAC_HANDLER(macchwuo, 0x0C, 0x14);
5306
/* machhw    - machhw.    */
5307
GEN_MAC_HANDLER(machhw, 0x0C, 0x01);
5308
/* machhwo   - machhwo.   */
5309
GEN_MAC_HANDLER(machhwo, 0x0C, 0x11);
5310
/* machhws   - machhws.   */
5311
GEN_MAC_HANDLER(machhws, 0x0C, 0x03);
5312
/* machhwso  - machhwso.  */
5313
GEN_MAC_HANDLER(machhwso, 0x0C, 0x13);
5314
/* machhwsu  - machhwsu.  */
5315
GEN_MAC_HANDLER(machhwsu, 0x0C, 0x02);
5316
/* machhwsuo - machhwsuo. */
5317
GEN_MAC_HANDLER(machhwsuo, 0x0C, 0x12);
5318
/* machhwu   - machhwu.   */
5319
GEN_MAC_HANDLER(machhwu, 0x0C, 0x00);
5320
/* machhwuo  - machhwuo.  */
5321
GEN_MAC_HANDLER(machhwuo, 0x0C, 0x10);
5322
/* maclhw    - maclhw.    */
5323
GEN_MAC_HANDLER(maclhw, 0x0C, 0x0D);
5324
/* maclhwo   - maclhwo.   */
5325
GEN_MAC_HANDLER(maclhwo, 0x0C, 0x1D);
5326
/* maclhws   - maclhws.   */
5327
GEN_MAC_HANDLER(maclhws, 0x0C, 0x0F);
5328
/* maclhwso  - maclhwso.  */
5329
GEN_MAC_HANDLER(maclhwso, 0x0C, 0x1F);
5330
/* maclhwu   - maclhwu.   */
5331
GEN_MAC_HANDLER(maclhwu, 0x0C, 0x0C);
5332
/* maclhwuo  - maclhwuo.  */
5333
GEN_MAC_HANDLER(maclhwuo, 0x0C, 0x1C);
5334
/* maclhwsu  - maclhwsu.  */
5335
GEN_MAC_HANDLER(maclhwsu, 0x0C, 0x0E);
5336
/* maclhwsuo - maclhwsuo. */
5337
GEN_MAC_HANDLER(maclhwsuo, 0x0C, 0x1E);
5338
/* nmacchw   - nmacchw.   */
5339
GEN_MAC_HANDLER(nmacchw, 0x0E, 0x05);
5340
/* nmacchwo  - nmacchwo.  */
5341
GEN_MAC_HANDLER(nmacchwo, 0x0E, 0x15);
5342
/* nmacchws  - nmacchws.  */
5343
GEN_MAC_HANDLER(nmacchws, 0x0E, 0x07);
5344
/* nmacchwso - nmacchwso. */
5345
GEN_MAC_HANDLER(nmacchwso, 0x0E, 0x17);
5346
/* nmachhw   - nmachhw.   */
5347
GEN_MAC_HANDLER(nmachhw, 0x0E, 0x01);
5348
/* nmachhwo  - nmachhwo.  */
5349
GEN_MAC_HANDLER(nmachhwo, 0x0E, 0x11);
5350
/* nmachhws  - nmachhws.  */
5351
GEN_MAC_HANDLER(nmachhws, 0x0E, 0x03);
5352
/* nmachhwso - nmachhwso. */
5353
GEN_MAC_HANDLER(nmachhwso, 0x0E, 0x13);
5354
/* nmaclhw   - nmaclhw.   */
5355
GEN_MAC_HANDLER(nmaclhw, 0x0E, 0x0D);
5356
/* nmaclhwo  - nmaclhwo.  */
5357
GEN_MAC_HANDLER(nmaclhwo, 0x0E, 0x1D);
5358
/* nmaclhws  - nmaclhws.  */
5359
GEN_MAC_HANDLER(nmaclhws, 0x0E, 0x0F);
5360
/* nmaclhwso - nmaclhwso. */
5361
GEN_MAC_HANDLER(nmaclhwso, 0x0E, 0x1F);
5362 5363

/* mulchw  - mulchw.  */
5364
GEN_MAC_HANDLER(mulchw, 0x08, 0x05);
5365
/* mulchwu - mulchwu. */
5366
GEN_MAC_HANDLER(mulchwu, 0x08, 0x04);
5367
/* mulhhw  - mulhhw.  */
5368
GEN_MAC_HANDLER(mulhhw, 0x08, 0x01);
5369
/* mulhhwu - mulhhwu. */
5370
GEN_MAC_HANDLER(mulhhwu, 0x08, 0x00);
5371
/* mullhw  - mullhw.  */
5372
GEN_MAC_HANDLER(mullhw, 0x08, 0x0D);
5373
/* mullhwu - mullhwu. */
5374
GEN_MAC_HANDLER(mullhwu, 0x08, 0x0C);
5375 5376

/* mfdcr */
5377
GEN_HANDLER(mfdcr, 0x1F, 0x03, 0x0A, 0x00000001, PPC_DCR)
5378 5379
{
#if defined(CONFIG_USER_ONLY)
5380
    GEN_EXCP_PRIVREG(ctx);
5381 5382 5383 5384
#else
    uint32_t dcrn = SPR(ctx->opcode);

    if (unlikely(!ctx->supervisor)) {
5385
        GEN_EXCP_PRIVREG(ctx);
5386 5387
        return;
    }
5388
    tcg_gen_movi_tl(cpu_T[0], dcrn);
5389
    gen_op_load_dcr();
A
aurel32 已提交
5390
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
5391 5392 5393 5394
#endif
}

/* mtdcr */
5395
GEN_HANDLER(mtdcr, 0x1F, 0x03, 0x0E, 0x00000001, PPC_DCR)
5396 5397
{
#if defined(CONFIG_USER_ONLY)
5398
    GEN_EXCP_PRIVREG(ctx);
5399 5400 5401 5402
#else
    uint32_t dcrn = SPR(ctx->opcode);

    if (unlikely(!ctx->supervisor)) {
5403
        GEN_EXCP_PRIVREG(ctx);
5404 5405
        return;
    }
5406
    tcg_gen_movi_tl(cpu_T[0], dcrn);
A
aurel32 已提交
5407
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
5408 5409 5410 5411 5412
    gen_op_store_dcr();
#endif
}

/* mfdcrx */
5413
/* XXX: not implemented on 440 ? */
5414
GEN_HANDLER(mfdcrx, 0x1F, 0x03, 0x08, 0x00000000, PPC_DCRX)
5415 5416
{
#if defined(CONFIG_USER_ONLY)
5417
    GEN_EXCP_PRIVREG(ctx);
5418 5419
#else
    if (unlikely(!ctx->supervisor)) {
5420
        GEN_EXCP_PRIVREG(ctx);
5421 5422
        return;
    }
A
aurel32 已提交
5423
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
5424
    gen_op_load_dcr();
A
aurel32 已提交
5425
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
5426
    /* Note: Rc update flag set leads to undefined state of Rc0 */
5427 5428 5429 5430
#endif
}

/* mtdcrx */
5431
/* XXX: not implemented on 440 ? */
5432
GEN_HANDLER(mtdcrx, 0x1F, 0x03, 0x0C, 0x00000000, PPC_DCRX)
5433 5434
{
#if defined(CONFIG_USER_ONLY)
5435
    GEN_EXCP_PRIVREG(ctx);
5436 5437
#else
    if (unlikely(!ctx->supervisor)) {
5438
        GEN_EXCP_PRIVREG(ctx);
5439 5440
        return;
    }
A
aurel32 已提交
5441 5442
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
5443
    gen_op_store_dcr();
5444
    /* Note: Rc update flag set leads to undefined state of Rc0 */
5445 5446 5447
#endif
}

5448 5449 5450
/* mfdcrux (PPC 460) : user-mode access to DCR */
GEN_HANDLER(mfdcrux, 0x1F, 0x03, 0x09, 0x00000000, PPC_DCRUX)
{
A
aurel32 已提交
5451
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
5452
    gen_op_load_dcr();
A
aurel32 已提交
5453
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
5454 5455 5456 5457 5458 5459
    /* Note: Rc update flag set leads to undefined state of Rc0 */
}

/* mtdcrux (PPC 460) : user-mode access to DCR */
GEN_HANDLER(mtdcrux, 0x1F, 0x03, 0x0D, 0x00000000, PPC_DCRUX)
{
A
aurel32 已提交
5460 5461
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
5462 5463 5464 5465
    gen_op_store_dcr();
    /* Note: Rc update flag set leads to undefined state of Rc0 */
}

5466 5467 5468 5469
/* dccci */
GEN_HANDLER(dccci, 0x1F, 0x06, 0x0E, 0x03E00001, PPC_4xx_COMMON)
{
#if defined(CONFIG_USER_ONLY)
5470
    GEN_EXCP_PRIVOPC(ctx);
5471 5472
#else
    if (unlikely(!ctx->supervisor)) {
5473
        GEN_EXCP_PRIVOPC(ctx);
5474 5475 5476 5477 5478 5479 5480 5481 5482 5483
        return;
    }
    /* interpreted as no-op */
#endif
}

/* dcread */
GEN_HANDLER(dcread, 0x1F, 0x06, 0x0F, 0x00000001, PPC_4xx_COMMON)
{
#if defined(CONFIG_USER_ONLY)
5484
    GEN_EXCP_PRIVOPC(ctx);
5485
#else
A
aurel32 已提交
5486
    TCGv EA, val;
5487
    if (unlikely(!ctx->supervisor)) {
5488
        GEN_EXCP_PRIVOPC(ctx);
5489 5490
        return;
    }
P
pbrook 已提交
5491
    EA = tcg_temp_new();
A
aurel32 已提交
5492
    gen_set_access_type(ACCESS_CACHE);
A
aurel32 已提交
5493
    gen_addr_reg_index(EA, ctx);
P
pbrook 已提交
5494
    val = tcg_temp_new();
A
aurel32 已提交
5495 5496 5497 5498
    gen_qemu_ld32u(val, EA, ctx->mem_idx);
    tcg_temp_free(val);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], EA);
    tcg_temp_free(EA);
5499 5500 5501 5502
#endif
}

/* icbt */
5503
GEN_HANDLER2(icbt_40x, "icbt", 0x1F, 0x06, 0x08, 0x03E00001, PPC_40x_ICBT)
5504 5505 5506 5507 5508 5509 5510 5511 5512 5513 5514
{
    /* interpreted as no-op */
    /* XXX: specification say this is treated as a load by the MMU
     *      but does not generate any exception
     */
}

/* iccci */
GEN_HANDLER(iccci, 0x1F, 0x06, 0x1E, 0x00000001, PPC_4xx_COMMON)
{
#if defined(CONFIG_USER_ONLY)
5515
    GEN_EXCP_PRIVOPC(ctx);
5516 5517
#else
    if (unlikely(!ctx->supervisor)) {
5518
        GEN_EXCP_PRIVOPC(ctx);
5519 5520 5521 5522 5523 5524 5525 5526 5527 5528
        return;
    }
    /* interpreted as no-op */
#endif
}

/* icread */
GEN_HANDLER(icread, 0x1F, 0x06, 0x1F, 0x03E00001, PPC_4xx_COMMON)
{
#if defined(CONFIG_USER_ONLY)
5529
    GEN_EXCP_PRIVOPC(ctx);
5530 5531
#else
    if (unlikely(!ctx->supervisor)) {
5532
        GEN_EXCP_PRIVOPC(ctx);
5533 5534 5535 5536 5537 5538 5539
        return;
    }
    /* interpreted as no-op */
#endif
}

/* rfci (supervisor only) */
5540
GEN_HANDLER2(rfci_40x, "rfci", 0x13, 0x13, 0x01, 0x03FF8001, PPC_40x_EXCP)
5541 5542
{
#if defined(CONFIG_USER_ONLY)
5543
    GEN_EXCP_PRIVOPC(ctx);
5544 5545
#else
    if (unlikely(!ctx->supervisor)) {
5546
        GEN_EXCP_PRIVOPC(ctx);
5547 5548 5549 5550
        return;
    }
    /* Restore CPU state */
    gen_op_40x_rfci();
5551
    GEN_SYNC(ctx);
5552 5553 5554 5555 5556 5557
#endif
}

GEN_HANDLER(rfci, 0x13, 0x13, 0x01, 0x03FF8001, PPC_BOOKE)
{
#if defined(CONFIG_USER_ONLY)
5558
    GEN_EXCP_PRIVOPC(ctx);
5559 5560
#else
    if (unlikely(!ctx->supervisor)) {
5561
        GEN_EXCP_PRIVOPC(ctx);
5562 5563 5564 5565
        return;
    }
    /* Restore CPU state */
    gen_op_rfci();
5566
    GEN_SYNC(ctx);
5567 5568 5569 5570
#endif
}

/* BookE specific */
5571
/* XXX: not implemented on 440 ? */
5572
GEN_HANDLER(rfdi, 0x13, 0x07, 0x01, 0x03FF8001, PPC_RFDI)
5573 5574
{
#if defined(CONFIG_USER_ONLY)
5575
    GEN_EXCP_PRIVOPC(ctx);
5576 5577
#else
    if (unlikely(!ctx->supervisor)) {
5578
        GEN_EXCP_PRIVOPC(ctx);
5579 5580 5581
        return;
    }
    /* Restore CPU state */
5582
    gen_op_rfdi();
5583
    GEN_SYNC(ctx);
5584 5585 5586
#endif
}

5587
/* XXX: not implemented on 440 ? */
5588
GEN_HANDLER(rfmci, 0x13, 0x06, 0x01, 0x03FF8001, PPC_RFMCI)
5589 5590
{
#if defined(CONFIG_USER_ONLY)
5591
    GEN_EXCP_PRIVOPC(ctx);
5592 5593
#else
    if (unlikely(!ctx->supervisor)) {
5594
        GEN_EXCP_PRIVOPC(ctx);
5595 5596 5597 5598
        return;
    }
    /* Restore CPU state */
    gen_op_rfmci();
5599
    GEN_SYNC(ctx);
5600 5601
#endif
}
5602

5603
/* TLB management - PowerPC 405 implementation */
5604
/* tlbre */
5605
GEN_HANDLER2(tlbre_40x, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, PPC_40x_TLB)
5606 5607
{
#if defined(CONFIG_USER_ONLY)
5608
    GEN_EXCP_PRIVOPC(ctx);
5609 5610
#else
    if (unlikely(!ctx->supervisor)) {
5611
        GEN_EXCP_PRIVOPC(ctx);
5612 5613 5614 5615
        return;
    }
    switch (rB(ctx->opcode)) {
    case 0:
A
aurel32 已提交
5616
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
5617
        gen_op_4xx_tlbre_hi();
A
aurel32 已提交
5618
        tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
5619 5620
        break;
    case 1:
A
aurel32 已提交
5621
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
5622
        gen_op_4xx_tlbre_lo();
A
aurel32 已提交
5623
        tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
5624 5625
        break;
    default:
5626
        GEN_EXCP_INVAL(ctx);
5627
        break;
5628
    }
5629 5630 5631
#endif
}

5632
/* tlbsx - tlbsx. */
5633
GEN_HANDLER2(tlbsx_40x, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, PPC_40x_TLB)
5634 5635
{
#if defined(CONFIG_USER_ONLY)
5636
    GEN_EXCP_PRIVOPC(ctx);
5637 5638
#else
    if (unlikely(!ctx->supervisor)) {
5639
        GEN_EXCP_PRIVOPC(ctx);
5640 5641
        return;
    }
5642
    gen_addr_reg_index(cpu_T[0], ctx);
5643
    gen_op_4xx_tlbsx();
5644
    if (Rc(ctx->opcode))
5645
        gen_op_4xx_tlbsx_check();
A
aurel32 已提交
5646
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
5647
#endif
B
bellard 已提交
5648 5649
}

5650
/* tlbwe */
5651
GEN_HANDLER2(tlbwe_40x, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, PPC_40x_TLB)
B
bellard 已提交
5652
{
5653
#if defined(CONFIG_USER_ONLY)
5654
    GEN_EXCP_PRIVOPC(ctx);
5655 5656
#else
    if (unlikely(!ctx->supervisor)) {
5657
        GEN_EXCP_PRIVOPC(ctx);
5658 5659 5660 5661
        return;
    }
    switch (rB(ctx->opcode)) {
    case 0:
A
aurel32 已提交
5662 5663
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
        tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
5664 5665 5666
        gen_op_4xx_tlbwe_hi();
        break;
    case 1:
A
aurel32 已提交
5667 5668
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
        tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
5669 5670 5671
        gen_op_4xx_tlbwe_lo();
        break;
    default:
5672
        GEN_EXCP_INVAL(ctx);
5673
        break;
5674
    }
5675 5676 5677
#endif
}

5678
/* TLB management - PowerPC 440 implementation */
5679
/* tlbre */
5680
GEN_HANDLER2(tlbre_440, "tlbre", 0x1F, 0x12, 0x1D, 0x00000001, PPC_BOOKE)
5681 5682
{
#if defined(CONFIG_USER_ONLY)
5683
    GEN_EXCP_PRIVOPC(ctx);
5684 5685
#else
    if (unlikely(!ctx->supervisor)) {
5686
        GEN_EXCP_PRIVOPC(ctx);
5687 5688 5689 5690 5691 5692
        return;
    }
    switch (rB(ctx->opcode)) {
    case 0:
    case 1:
    case 2:
A
aurel32 已提交
5693
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
5694
        gen_op_440_tlbre(rB(ctx->opcode));
A
aurel32 已提交
5695
        tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
5696 5697
        break;
    default:
5698
        GEN_EXCP_INVAL(ctx);
5699 5700 5701 5702 5703 5704
        break;
    }
#endif
}

/* tlbsx - tlbsx. */
5705
GEN_HANDLER2(tlbsx_440, "tlbsx", 0x1F, 0x12, 0x1C, 0x00000000, PPC_BOOKE)
5706 5707
{
#if defined(CONFIG_USER_ONLY)
5708
    GEN_EXCP_PRIVOPC(ctx);
5709 5710
#else
    if (unlikely(!ctx->supervisor)) {
5711
        GEN_EXCP_PRIVOPC(ctx);
5712 5713
        return;
    }
5714
    gen_addr_reg_index(cpu_T[0], ctx);
5715
    gen_op_440_tlbsx();
5716
    if (Rc(ctx->opcode))
5717
        gen_op_4xx_tlbsx_check();
A
aurel32 已提交
5718
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_T[0]);
5719 5720 5721 5722
#endif
}

/* tlbwe */
5723
GEN_HANDLER2(tlbwe_440, "tlbwe", 0x1F, 0x12, 0x1E, 0x00000001, PPC_BOOKE)
5724 5725
{
#if defined(CONFIG_USER_ONLY)
5726
    GEN_EXCP_PRIVOPC(ctx);
5727 5728
#else
    if (unlikely(!ctx->supervisor)) {
5729
        GEN_EXCP_PRIVOPC(ctx);
5730 5731 5732 5733 5734 5735
        return;
    }
    switch (rB(ctx->opcode)) {
    case 0:
    case 1:
    case 2:
A
aurel32 已提交
5736 5737
        tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rA(ctx->opcode)]);
        tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rS(ctx->opcode)]);
5738
        gen_op_440_tlbwe(rB(ctx->opcode));
5739 5740
        break;
    default:
5741
        GEN_EXCP_INVAL(ctx);
5742 5743 5744 5745 5746
        break;
    }
#endif
}

5747
/* wrtee */
5748
GEN_HANDLER(wrtee, 0x1F, 0x03, 0x04, 0x000FFC01, PPC_WRTEE)
5749 5750
{
#if defined(CONFIG_USER_ONLY)
5751
    GEN_EXCP_PRIVOPC(ctx);
5752 5753
#else
    if (unlikely(!ctx->supervisor)) {
5754
        GEN_EXCP_PRIVOPC(ctx);
5755 5756
        return;
    }
A
aurel32 已提交
5757
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rD(ctx->opcode)]);
5758
    gen_op_wrte();
J
j_mayer 已提交
5759 5760 5761
    /* Stop translation to have a chance to raise an exception
     * if we just set msr_ee to 1
     */
5762
    GEN_STOP(ctx);
5763 5764 5765 5766
#endif
}

/* wrteei */
5767
GEN_HANDLER(wrteei, 0x1F, 0x03, 0x05, 0x000EFC01, PPC_WRTEE)
5768 5769
{
#if defined(CONFIG_USER_ONLY)
5770
    GEN_EXCP_PRIVOPC(ctx);
5771 5772
#else
    if (unlikely(!ctx->supervisor)) {
5773
        GEN_EXCP_PRIVOPC(ctx);
5774 5775
        return;
    }
5776
    tcg_gen_movi_tl(cpu_T[0], ctx->opcode & 0x00010000);
5777
    gen_op_wrte();
J
j_mayer 已提交
5778 5779 5780
    /* Stop translation to have a chance to raise an exception
     * if we just set msr_ee to 1
     */
5781
    GEN_STOP(ctx);
5782 5783 5784
#endif
}

J
j_mayer 已提交
5785
/* PowerPC 440 specific instructions */
5786 5787 5788
/* dlmzb */
GEN_HANDLER(dlmzb, 0x1F, 0x0E, 0x02, 0x00000000, PPC_440_SPEC)
{
A
aurel32 已提交
5789 5790
    tcg_gen_mov_tl(cpu_T[0], cpu_gpr[rS(ctx->opcode)]);
    tcg_gen_mov_tl(cpu_T[1], cpu_gpr[rB(ctx->opcode)]);
5791
    gen_op_440_dlmzb();
A
aurel32 已提交
5792
    tcg_gen_mov_tl(cpu_gpr[rA(ctx->opcode)], cpu_T[0]);
A
aurel32 已提交
5793 5794
    tcg_gen_andi_tl(cpu_xer, cpu_xer, ~0x7F);
    tcg_gen_or_tl(cpu_xer, cpu_xer, cpu_T[0]);
5795 5796
    if (Rc(ctx->opcode)) {
        gen_op_440_dlmzb_update_Rc();
P
pbrook 已提交
5797 5798
        tcg_gen_trunc_tl_i32(cpu_crf[0], cpu_T[0]);
        tcg_gen_andi_i32(cpu_crf[0], cpu_crf[0], 0xf);
5799 5800 5801 5802 5803 5804 5805 5806 5807 5808
    }
}

/* mbar replaces eieio on 440 */
GEN_HANDLER(mbar, 0x1F, 0x16, 0x13, 0x001FF801, PPC_BOOKE)
{
    /* interpreted as no-op */
}

/* msync replaces sync on 440 */
5809
GEN_HANDLER(msync, 0x1F, 0x16, 0x12, 0x03FFF801, PPC_BOOKE)
5810 5811 5812 5813 5814
{
    /* interpreted as no-op */
}

/* icbt */
5815
GEN_HANDLER2(icbt_440, "icbt", 0x1F, 0x16, 0x00, 0x03E00001, PPC_BOOKE)
5816 5817 5818 5819 5820
{
    /* interpreted as no-op */
    /* XXX: specification say this is treated as a load by the MMU
     *      but does not generate any exception
     */
B
bellard 已提交
5821 5822
}

5823 5824 5825 5826
/***                      Altivec vector extension                         ***/
/* Altivec registers moves */

#define GEN_VR_LDX(name, opc2, opc3)                                          \
5827
GEN_HANDLER(name, 0x1F, opc2, opc3, 0x00000001, PPC_ALTIVEC)                  \
5828
{                                                                             \
5829
    TCGv EA;                                                                  \
5830 5831 5832 5833
    if (unlikely(!ctx->altivec_enabled)) {                                    \
        GEN_EXCP_NO_VR(ctx);                                                  \
        return;                                                               \
    }                                                                         \
5834 5835 5836 5837 5838 5839 5840 5841 5842 5843 5844 5845 5846
    EA = tcg_temp_new();                                                      \
    gen_addr_reg_index(EA, ctx);                                              \
    tcg_gen_andi_tl(EA, EA, ~0xf);                                            \
    if (ctx->mem_idx & 1) {                                                   \
        gen_qemu_ld64(cpu_avrl[rD(ctx->opcode)], EA, ctx->mem_idx);           \
        tcg_gen_addi_tl(EA, EA, 8);                                           \
        gen_qemu_ld64(cpu_avrh[rD(ctx->opcode)], EA, ctx->mem_idx);           \
    } else {                                                                  \
        gen_qemu_ld64(cpu_avrh[rD(ctx->opcode)], EA, ctx->mem_idx);           \
        tcg_gen_addi_tl(EA, EA, 8);                                           \
        gen_qemu_ld64(cpu_avrl[rD(ctx->opcode)], EA, ctx->mem_idx);           \
    }                                                                         \
    tcg_temp_free(EA);                                                        \
5847 5848 5849 5850 5851
}

#define GEN_VR_STX(name, opc2, opc3)                                          \
GEN_HANDLER(st##name, 0x1F, opc2, opc3, 0x00000001, PPC_ALTIVEC)              \
{                                                                             \
5852
    TCGv EA;                                                                  \
5853 5854 5855 5856
    if (unlikely(!ctx->altivec_enabled)) {                                    \
        GEN_EXCP_NO_VR(ctx);                                                  \
        return;                                                               \
    }                                                                         \
5857 5858 5859 5860 5861 5862 5863 5864 5865 5866 5867 5868 5869
    EA = tcg_temp_new();                                                      \
    gen_addr_reg_index(EA, ctx);                                              \
    tcg_gen_andi_tl(EA, EA, ~0xf);                                            \
    if (ctx->mem_idx & 1) {                                                   \
        gen_qemu_st64(cpu_avrl[rD(ctx->opcode)], EA, ctx->mem_idx);           \
        tcg_gen_addi_tl(EA, EA, 8);                                           \
        gen_qemu_st64(cpu_avrh[rD(ctx->opcode)], EA, ctx->mem_idx);           \
    } else {                                                                  \
        gen_qemu_st64(cpu_avrh[rD(ctx->opcode)], EA, ctx->mem_idx);           \
        tcg_gen_addi_tl(EA, EA, 8);                                           \
        gen_qemu_st64(cpu_avrl[rD(ctx->opcode)], EA, ctx->mem_idx);           \
    }                                                                         \
    tcg_temp_free(EA);                                                        \
5870 5871
}

5872
GEN_VR_LDX(lvx, 0x07, 0x03);
5873
/* As we don't emulate the cache, lvxl is stricly equivalent to lvx */
5874
GEN_VR_LDX(lvxl, 0x07, 0x0B);
5875

5876
GEN_VR_STX(svx, 0x07, 0x07);
5877
/* As we don't emulate the cache, stvxl is stricly equivalent to stvx */
5878
GEN_VR_STX(svxl, 0x07, 0x0F);
5879

5880 5881
/***                           SPE extension                               ***/
/* Register moves */
5882

P
pbrook 已提交
5883
static always_inline void gen_load_gpr64(TCGv_i64 t, int reg) {
A
aurel32 已提交
5884 5885 5886
#if defined(TARGET_PPC64)
    tcg_gen_mov_i64(t, cpu_gpr[reg]);
#else
P
pbrook 已提交
5887
    tcg_gen_concat_i32_i64(t, cpu_gpr[reg], cpu_gprh[reg]);
5888
#endif
A
aurel32 已提交
5889
}
5890

P
pbrook 已提交
5891
static always_inline void gen_store_gpr64(int reg, TCGv_i64 t) {
A
aurel32 已提交
5892 5893 5894
#if defined(TARGET_PPC64)
    tcg_gen_mov_i64(cpu_gpr[reg], t);
#else
P
pbrook 已提交
5895
    TCGv_i64 tmp = tcg_temp_new_i64();
A
aurel32 已提交
5896 5897 5898
    tcg_gen_trunc_i64_i32(cpu_gpr[reg], t);
    tcg_gen_shri_i64(tmp, t, 32);
    tcg_gen_trunc_i64_i32(cpu_gprh[reg], tmp);
P
pbrook 已提交
5899
    tcg_temp_free_i64(tmp);
5900
#endif
A
aurel32 已提交
5901
}
5902

5903 5904 5905 5906 5907 5908 5909 5910 5911 5912
#define GEN_SPE(name0, name1, opc2, opc3, inval, type)                        \
GEN_HANDLER(name0##_##name1, 0x04, opc2, opc3, inval, type)                   \
{                                                                             \
    if (Rc(ctx->opcode))                                                      \
        gen_##name1(ctx);                                                     \
    else                                                                      \
        gen_##name0(ctx);                                                     \
}

/* Handler for undefined SPE opcodes */
5913
static always_inline void gen_speundef (DisasContext *ctx)
5914
{
5915
    GEN_EXCP_INVAL(ctx);
5916 5917
}

5918 5919 5920
/* SPE logic */
#if defined(TARGET_PPC64)
#define GEN_SPEOP_LOGIC2(name, tcg_op)                                        \
5921
static always_inline void gen_##name (DisasContext *ctx)                      \
5922 5923
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
5924
        GEN_EXCP_NO_AP(ctx);                                                  \
5925 5926
        return;                                                               \
    }                                                                         \
5927 5928 5929 5930 5931 5932 5933 5934 5935 5936 5937 5938 5939 5940 5941
    tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],                \
           cpu_gpr[rB(ctx->opcode)]);                                         \
}
#else
#define GEN_SPEOP_LOGIC2(name, tcg_op)                                        \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],                \
           cpu_gpr[rB(ctx->opcode)]);                                         \
    tcg_op(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)],              \
           cpu_gprh[rB(ctx->opcode)]);                                        \
5942
}
5943 5944 5945 5946 5947 5948 5949 5950 5951 5952
#endif

GEN_SPEOP_LOGIC2(evand, tcg_gen_and_tl);
GEN_SPEOP_LOGIC2(evandc, tcg_gen_andc_tl);
GEN_SPEOP_LOGIC2(evxor, tcg_gen_xor_tl);
GEN_SPEOP_LOGIC2(evor, tcg_gen_or_tl);
GEN_SPEOP_LOGIC2(evnor, tcg_gen_nor_tl);
GEN_SPEOP_LOGIC2(eveqv, tcg_gen_eqv_tl);
GEN_SPEOP_LOGIC2(evorc, tcg_gen_orc_tl);
GEN_SPEOP_LOGIC2(evnand, tcg_gen_nand_tl);
5953

5954 5955 5956
/* SPE logic immediate */
#if defined(TARGET_PPC64)
#define GEN_SPEOP_TCG_LOGIC_IMM2(name, tcg_opi)                               \
5957 5958 5959 5960 5961 5962
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
P
pbrook 已提交
5963 5964 5965
    TCGv_i32 t0 = tcg_temp_local_new_i32();                                   \
    TCGv_i32 t1 = tcg_temp_local_new_i32();                                   \
    TCGv_i64 t2 = tcg_temp_local_new_i64();                                   \
5966 5967 5968 5969
    tcg_gen_trunc_i64_i32(t0, cpu_gpr[rA(ctx->opcode)]);                      \
    tcg_opi(t0, t0, rB(ctx->opcode));                                         \
    tcg_gen_shri_i64(t2, cpu_gpr[rA(ctx->opcode)], 32);                       \
    tcg_gen_trunc_i64_i32(t1, t2);                                            \
P
pbrook 已提交
5970
    tcg_temp_free_i64(t2);                                                    \
5971 5972
    tcg_opi(t1, t1, rB(ctx->opcode));                                         \
    tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1);                 \
P
pbrook 已提交
5973 5974
    tcg_temp_free_i32(t0);                                                    \
    tcg_temp_free_i32(t1);                                                    \
5975
}
5976 5977
#else
#define GEN_SPEOP_TCG_LOGIC_IMM2(name, tcg_opi)                               \
5978
static always_inline void gen_##name (DisasContext *ctx)                      \
5979 5980
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
5981
        GEN_EXCP_NO_AP(ctx);                                                  \
5982 5983
        return;                                                               \
    }                                                                         \
5984 5985 5986 5987
    tcg_opi(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],               \
            rB(ctx->opcode));                                                 \
    tcg_opi(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)],             \
            rB(ctx->opcode));                                                 \
5988
}
5989 5990 5991 5992 5993
#endif
GEN_SPEOP_TCG_LOGIC_IMM2(evslwi, tcg_gen_shli_i32);
GEN_SPEOP_TCG_LOGIC_IMM2(evsrwiu, tcg_gen_shri_i32);
GEN_SPEOP_TCG_LOGIC_IMM2(evsrwis, tcg_gen_sari_i32);
GEN_SPEOP_TCG_LOGIC_IMM2(evrlwi, tcg_gen_rotli_i32);
5994

5995 5996 5997
/* SPE arithmetic */
#if defined(TARGET_PPC64)
#define GEN_SPEOP_ARITH1(name, tcg_op)                                        \
5998
static always_inline void gen_##name (DisasContext *ctx)                      \
5999 6000
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
6001
        GEN_EXCP_NO_AP(ctx);                                                  \
6002 6003
        return;                                                               \
    }                                                                         \
P
pbrook 已提交
6004 6005 6006
    TCGv_i32 t0 = tcg_temp_local_new_i32();                                   \
    TCGv_i32 t1 = tcg_temp_local_new_i32();                                   \
    TCGv_i64 t2 = tcg_temp_local_new_i64();                                   \
6007 6008 6009 6010
    tcg_gen_trunc_i64_i32(t0, cpu_gpr[rA(ctx->opcode)]);                      \
    tcg_op(t0, t0);                                                           \
    tcg_gen_shri_i64(t2, cpu_gpr[rA(ctx->opcode)], 32);                       \
    tcg_gen_trunc_i64_i32(t1, t2);                                            \
P
pbrook 已提交
6011
    tcg_temp_free_i64(t2);                                                    \
6012 6013
    tcg_op(t1, t1);                                                           \
    tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1);                 \
P
pbrook 已提交
6014 6015
    tcg_temp_free_i32(t0);                                                    \
    tcg_temp_free_i32(t1);                                                    \
6016
}
6017
#else
P
pbrook 已提交
6018
#define GEN_SPEOP_ARITH1(name, tcg_op)                                        \
6019 6020 6021 6022 6023 6024 6025 6026 6027 6028
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);               \
    tcg_op(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);             \
}
#endif
6029

P
pbrook 已提交
6030
static always_inline void gen_op_evabs (TCGv_i32 ret, TCGv_i32 arg1)
6031 6032 6033
{
    int l1 = gen_new_label();
    int l2 = gen_new_label();
6034

6035 6036 6037 6038
    tcg_gen_brcondi_i32(TCG_COND_GE, arg1, 0, l1);
    tcg_gen_neg_i32(ret, arg1);
    tcg_gen_br(l2);
    gen_set_label(l1);
P
pbrook 已提交
6039
    tcg_gen_mov_i32(ret, arg1);
6040 6041 6042 6043 6044 6045
    gen_set_label(l2);
}
GEN_SPEOP_ARITH1(evabs, gen_op_evabs);
GEN_SPEOP_ARITH1(evneg, tcg_gen_neg_i32);
GEN_SPEOP_ARITH1(evextsb, tcg_gen_ext8s_i32);
GEN_SPEOP_ARITH1(evextsh, tcg_gen_ext16s_i32);
P
pbrook 已提交
6046
static always_inline void gen_op_evrndw (TCGv_i32 ret, TCGv_i32 arg1)
6047
{
6048 6049 6050 6051
    tcg_gen_addi_i32(ret, arg1, 0x8000);
    tcg_gen_ext16u_i32(ret, ret);
}
GEN_SPEOP_ARITH1(evrndw, gen_op_evrndw);
P
pbrook 已提交
6052 6053
GEN_SPEOP_ARITH1(evcntlsw, gen_helper_cntlsw32);
GEN_SPEOP_ARITH1(evcntlzw, gen_helper_cntlzw32);
6054

6055 6056 6057
#if defined(TARGET_PPC64)
#define GEN_SPEOP_ARITH2(name, tcg_op)                                        \
static always_inline void gen_##name (DisasContext *ctx)                      \
6058 6059
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
6060
        GEN_EXCP_NO_AP(ctx);                                                  \
6061 6062
        return;                                                               \
    }                                                                         \
P
pbrook 已提交
6063 6064 6065 6066
    TCGv_i32 t0 = tcg_temp_local_new_i32();                                   \
    TCGv_i32 t1 = tcg_temp_local_new_i32();                                   \
    TCGv_i32 t2 = tcg_temp_local_new_i32();                                   \
    TCGv_i64 t3 = tcg_temp_local_new(TCG_TYPE_I64);                           \
6067 6068 6069 6070 6071 6072 6073
    tcg_gen_trunc_i64_i32(t0, cpu_gpr[rA(ctx->opcode)]);                      \
    tcg_gen_trunc_i64_i32(t2, cpu_gpr[rB(ctx->opcode)]);                      \
    tcg_op(t0, t0, t2);                                                       \
    tcg_gen_shri_i64(t3, cpu_gpr[rA(ctx->opcode)], 32);                       \
    tcg_gen_trunc_i64_i32(t1, t3);                                            \
    tcg_gen_shri_i64(t3, cpu_gpr[rB(ctx->opcode)], 32);                       \
    tcg_gen_trunc_i64_i32(t2, t3);                                            \
P
pbrook 已提交
6074
    tcg_temp_free_i64(t3);                                                    \
6075
    tcg_op(t1, t1, t2);                                                       \
P
pbrook 已提交
6076
    tcg_temp_free_i32(t2);                                                    \
6077
    tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1);                 \
P
pbrook 已提交
6078 6079
    tcg_temp_free_i32(t0);                                                    \
    tcg_temp_free_i32(t1);                                                    \
6080
}
6081 6082 6083
#else
#define GEN_SPEOP_ARITH2(name, tcg_op)                                        \
static always_inline void gen_##name (DisasContext *ctx)                      \
6084 6085
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
6086
        GEN_EXCP_NO_AP(ctx);                                                  \
6087 6088
        return;                                                               \
    }                                                                         \
6089 6090 6091 6092
    tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],                \
           cpu_gpr[rB(ctx->opcode)]);                                         \
    tcg_op(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)],              \
           cpu_gprh[rB(ctx->opcode)]);                                        \
6093
}
6094
#endif
6095

P
pbrook 已提交
6096
static always_inline void gen_op_evsrwu (TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
6097
{
P
pbrook 已提交
6098
    TCGv_i32 t0;
6099
    int l1, l2;
6100

6101 6102
    l1 = gen_new_label();
    l2 = gen_new_label();
P
pbrook 已提交
6103
    t0 = tcg_temp_local_new_i32();
6104 6105 6106 6107 6108 6109 6110 6111
    /* No error here: 6 bits are used */
    tcg_gen_andi_i32(t0, arg2, 0x3F);
    tcg_gen_brcondi_i32(TCG_COND_GE, t0, 32, l1);
    tcg_gen_shr_i32(ret, arg1, t0);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_movi_i32(ret, 0);
    tcg_gen_br(l2);
P
pbrook 已提交
6112
    tcg_temp_free_i32(t0);
6113 6114
}
GEN_SPEOP_ARITH2(evsrwu, gen_op_evsrwu);
P
pbrook 已提交
6115
static always_inline void gen_op_evsrws (TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
6116
{
P
pbrook 已提交
6117
    TCGv_i32 t0;
6118 6119 6120 6121
    int l1, l2;

    l1 = gen_new_label();
    l2 = gen_new_label();
P
pbrook 已提交
6122
    t0 = tcg_temp_local_new_i32();
6123 6124 6125 6126 6127 6128 6129 6130
    /* No error here: 6 bits are used */
    tcg_gen_andi_i32(t0, arg2, 0x3F);
    tcg_gen_brcondi_i32(TCG_COND_GE, t0, 32, l1);
    tcg_gen_sar_i32(ret, arg1, t0);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_movi_i32(ret, 0);
    tcg_gen_br(l2);
P
pbrook 已提交
6131
    tcg_temp_free_i32(t0);
6132 6133
}
GEN_SPEOP_ARITH2(evsrws, gen_op_evsrws);
P
pbrook 已提交
6134
static always_inline void gen_op_evslw (TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
6135
{
P
pbrook 已提交
6136
    TCGv_i32 t0;
6137 6138 6139 6140
    int l1, l2;

    l1 = gen_new_label();
    l2 = gen_new_label();
P
pbrook 已提交
6141
    t0 = tcg_temp_local_new_i32();
6142 6143 6144 6145 6146 6147 6148 6149
    /* No error here: 6 bits are used */
    tcg_gen_andi_i32(t0, arg2, 0x3F);
    tcg_gen_brcondi_i32(TCG_COND_GE, t0, 32, l1);
    tcg_gen_shl_i32(ret, arg1, t0);
    tcg_gen_br(l2);
    gen_set_label(l1);
    tcg_gen_movi_i32(ret, 0);
    tcg_gen_br(l2);
P
pbrook 已提交
6150
    tcg_temp_free_i32(t0);
6151 6152
}
GEN_SPEOP_ARITH2(evslw, gen_op_evslw);
P
pbrook 已提交
6153
static always_inline void gen_op_evrlw (TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
6154
{
P
pbrook 已提交
6155
    TCGv_i32 t0 = tcg_temp_new_i32();
6156 6157
    tcg_gen_andi_i32(t0, arg2, 0x1F);
    tcg_gen_rotl_i32(ret, arg1, t0);
P
pbrook 已提交
6158
    tcg_temp_free_i32(t0);
6159 6160 6161 6162 6163 6164 6165 6166 6167
}
GEN_SPEOP_ARITH2(evrlw, gen_op_evrlw);
static always_inline void gen_evmergehi (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
#if defined(TARGET_PPC64)
P
pbrook 已提交
6168 6169
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
6170 6171 6172 6173 6174 6175 6176 6177 6178 6179 6180
    tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 32);
    tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], 0xFFFFFFFF0000000ULL);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
#else
    tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)]);
    tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
#endif
}
GEN_SPEOP_ARITH2(evaddw, tcg_gen_add_i32);
P
pbrook 已提交
6181
static always_inline void gen_op_evsubf (TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
6182
{
6183 6184 6185
    tcg_gen_sub_i32(ret, arg2, arg1);
}
GEN_SPEOP_ARITH2(evsubfw, gen_op_evsubf);
6186

6187 6188 6189 6190 6191 6192 6193 6194 6195
/* SPE arithmetic immediate */
#if defined(TARGET_PPC64)
#define GEN_SPEOP_ARITH_IMM2(name, tcg_op)                                    \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
P
pbrook 已提交
6196 6197 6198
    TCGv_i32 t0 = tcg_temp_local_new_i32();                                   \
    TCGv_i32 t1 = tcg_temp_local_new_i32();                                   \
    TCGv_i64 t2 = tcg_temp_local_new_i64();                                   \
6199 6200 6201 6202
    tcg_gen_trunc_i64_i32(t0, cpu_gpr[rB(ctx->opcode)]);                      \
    tcg_op(t0, t0, rA(ctx->opcode));                                          \
    tcg_gen_shri_i64(t2, cpu_gpr[rB(ctx->opcode)], 32);                       \
    tcg_gen_trunc_i64_i32(t1, t2);                                            \
P
pbrook 已提交
6203
    tcg_temp_free_i64(t2);                                                        \
6204 6205
    tcg_op(t1, t1, rA(ctx->opcode));                                          \
    tcg_gen_concat_i32_i64(cpu_gpr[rD(ctx->opcode)], t0, t1);                 \
P
pbrook 已提交
6206 6207
    tcg_temp_free_i32(t0);                                                    \
    tcg_temp_free_i32(t1);                                                    \
6208 6209 6210 6211 6212 6213 6214 6215 6216 6217 6218 6219 6220 6221 6222 6223 6224 6225 6226 6227 6228 6229 6230 6231 6232 6233 6234 6235 6236 6237 6238
}
#else
#define GEN_SPEOP_ARITH_IMM2(name, tcg_op)                                    \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    tcg_op(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)],                \
           rA(ctx->opcode));                                                  \
    tcg_op(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)],              \
           rA(ctx->opcode));                                                  \
}
#endif
GEN_SPEOP_ARITH_IMM2(evaddiw, tcg_gen_addi_i32);
GEN_SPEOP_ARITH_IMM2(evsubifw, tcg_gen_subi_i32);

/* SPE comparison */
#if defined(TARGET_PPC64)
#define GEN_SPEOP_COMP(name, tcg_cond)                                        \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    int l1 = gen_new_label();                                                 \
    int l2 = gen_new_label();                                                 \
    int l3 = gen_new_label();                                                 \
    int l4 = gen_new_label();                                                 \
P
pbrook 已提交
6239 6240 6241
    TCGv_i32 t0 = tcg_temp_local_new_i32();                                   \
    TCGv_i32 t1 = tcg_temp_local_new_i32();                                   \
    TCGv_i64 t2 = tcg_temp_local_new_i64();                                   \
6242 6243 6244
    tcg_gen_trunc_i64_i32(t0, cpu_gpr[rA(ctx->opcode)]);                      \
    tcg_gen_trunc_i64_i32(t1, cpu_gpr[rB(ctx->opcode)]);                      \
    tcg_gen_brcond_i32(tcg_cond, t0, t1, l1);                                 \
P
pbrook 已提交
6245
    tcg_gen_movi_i32(cpu_crf[crfD(ctx->opcode)], 0);                          \
6246 6247 6248 6249 6250 6251 6252 6253 6254
    tcg_gen_br(l2);                                                           \
    gen_set_label(l1);                                                        \
    tcg_gen_movi_i32(cpu_crf[crfD(ctx->opcode)],                              \
                     CRF_CL | CRF_CH_OR_CL | CRF_CH_AND_CL);                  \
    gen_set_label(l2);                                                        \
    tcg_gen_shri_i64(t2, cpu_gpr[rA(ctx->opcode)], 32);                       \
    tcg_gen_trunc_i64_i32(t0, t2);                                            \
    tcg_gen_shri_i64(t2, cpu_gpr[rB(ctx->opcode)], 32);                       \
    tcg_gen_trunc_i64_i32(t1, t2);                                            \
P
pbrook 已提交
6255
    tcg_temp_free_i64(t2);                                                    \
6256 6257 6258 6259 6260 6261 6262 6263
    tcg_gen_brcond_i32(tcg_cond, t0, t1, l3);                                 \
    tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)],  \
                     ~(CRF_CH | CRF_CH_AND_CL));                              \
    tcg_gen_br(l4);                                                           \
    gen_set_label(l3);                                                        \
    tcg_gen_ori_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)],   \
                    CRF_CH | CRF_CH_OR_CL);                                   \
    gen_set_label(l4);                                                        \
P
pbrook 已提交
6264 6265
    tcg_temp_free_i32(t0);                                                    \
    tcg_temp_free_i32(t1);                                                    \
6266 6267 6268 6269 6270 6271 6272 6273 6274 6275 6276 6277 6278 6279 6280 6281 6282 6283 6284 6285 6286 6287 6288 6289 6290 6291 6292 6293 6294 6295 6296 6297 6298 6299 6300 6301 6302 6303 6304 6305 6306 6307 6308
}
#else
#define GEN_SPEOP_COMP(name, tcg_cond)                                        \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    int l1 = gen_new_label();                                                 \
    int l2 = gen_new_label();                                                 \
    int l3 = gen_new_label();                                                 \
    int l4 = gen_new_label();                                                 \
                                                                              \
    tcg_gen_brcond_i32(tcg_cond, cpu_gpr[rA(ctx->opcode)],                    \
                       cpu_gpr[rB(ctx->opcode)], l1);                         \
    tcg_gen_movi_tl(cpu_crf[crfD(ctx->opcode)], 0);                           \
    tcg_gen_br(l2);                                                           \
    gen_set_label(l1);                                                        \
    tcg_gen_movi_i32(cpu_crf[crfD(ctx->opcode)],                              \
                     CRF_CL | CRF_CH_OR_CL | CRF_CH_AND_CL);                  \
    gen_set_label(l2);                                                        \
    tcg_gen_brcond_i32(tcg_cond, cpu_gprh[rA(ctx->opcode)],                   \
                       cpu_gprh[rB(ctx->opcode)], l3);                        \
    tcg_gen_andi_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)],  \
                     ~(CRF_CH | CRF_CH_AND_CL));                              \
    tcg_gen_br(l4);                                                           \
    gen_set_label(l3);                                                        \
    tcg_gen_ori_i32(cpu_crf[crfD(ctx->opcode)], cpu_crf[crfD(ctx->opcode)],   \
                    CRF_CH | CRF_CH_OR_CL);                                   \
    gen_set_label(l4);                                                        \
}
#endif
GEN_SPEOP_COMP(evcmpgtu, TCG_COND_GTU);
GEN_SPEOP_COMP(evcmpgts, TCG_COND_GT);
GEN_SPEOP_COMP(evcmpltu, TCG_COND_LTU);
GEN_SPEOP_COMP(evcmplts, TCG_COND_LT);
GEN_SPEOP_COMP(evcmpeq, TCG_COND_EQ);

/* SPE misc */
static always_inline void gen_brinc (DisasContext *ctx)
{
    /* Note: brinc is usable even if SPE is disabled */
P
pbrook 已提交
6309 6310
    gen_helper_brinc(cpu_gpr[rD(ctx->opcode)],
                     cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
6311
}
6312 6313 6314 6315 6316 6317 6318
static always_inline void gen_evmergelo (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
#if defined(TARGET_PPC64)
P
pbrook 已提交
6319 6320
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
6321 6322 6323 6324 6325 6326 6327 6328 6329 6330 6331 6332 6333 6334 6335 6336 6337
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x00000000FFFFFFFFLL);
    tcg_gen_shli_tl(t1, cpu_gpr[rA(ctx->opcode)], 32);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
#else
    tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
#endif
}
static always_inline void gen_evmergehilo (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
#if defined(TARGET_PPC64)
P
pbrook 已提交
6338 6339
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
6340 6341 6342 6343 6344 6345 6346 6347 6348 6349 6350 6351 6352 6353 6354 6355 6356
    tcg_gen_andi_tl(t0, cpu_gpr[rB(ctx->opcode)], 0x00000000FFFFFFFFLL);
    tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], 0xFFFFFFFF0000000ULL);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
#else
    tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
    tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
#endif
}
static always_inline void gen_evmergelohi (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
#if defined(TARGET_PPC64)
P
pbrook 已提交
6357 6358
    TCGv t0 = tcg_temp_new();
    TCGv t1 = tcg_temp_new();
6359 6360 6361 6362 6363 6364 6365 6366 6367 6368 6369 6370
    tcg_gen_shri_tl(t0, cpu_gpr[rB(ctx->opcode)], 32);
    tcg_gen_shli_tl(t1, cpu_gpr[rA(ctx->opcode)], 32);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t0, t1);
    tcg_temp_free(t0);
    tcg_temp_free(t1);
#else
    tcg_gen_mov_i32(cpu_gpr[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)]);
    tcg_gen_mov_i32(cpu_gprh[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
#endif
}
static always_inline void gen_evsplati (DisasContext *ctx)
{
6371
    uint64_t imm = ((int32_t)(rA(ctx->opcode) << 11)) >> 27;
6372

6373
#if defined(TARGET_PPC64)
6374
    tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], (imm << 32) | imm);
6375 6376 6377 6378 6379
#else
    tcg_gen_movi_i32(cpu_gpr[rD(ctx->opcode)], imm);
    tcg_gen_movi_i32(cpu_gprh[rD(ctx->opcode)], imm);
#endif
}
6380
static always_inline void gen_evsplatfi (DisasContext *ctx)
6381
{
6382
    uint64_t imm = rA(ctx->opcode) << 11;
6383

6384
#if defined(TARGET_PPC64)
6385
    tcg_gen_movi_tl(cpu_gpr[rD(ctx->opcode)], (imm << 32) | imm);
6386 6387 6388 6389
#else
    tcg_gen_movi_i32(cpu_gpr[rD(ctx->opcode)], imm);
    tcg_gen_movi_i32(cpu_gprh[rD(ctx->opcode)], imm);
#endif
6390 6391
}

6392 6393 6394 6395 6396 6397
static always_inline void gen_evsel (DisasContext *ctx)
{
    int l1 = gen_new_label();
    int l2 = gen_new_label();
    int l3 = gen_new_label();
    int l4 = gen_new_label();
P
pbrook 已提交
6398
    TCGv_i32 t0 = tcg_temp_local_new_i32();
6399
#if defined(TARGET_PPC64)
P
pbrook 已提交
6400 6401
    TCGv t1 = tcg_temp_local_new();
    TCGv t2 = tcg_temp_local_new();
6402 6403 6404 6405 6406 6407 6408 6409 6410 6411 6412 6413 6414 6415 6416 6417 6418 6419 6420 6421 6422 6423 6424 6425 6426 6427 6428 6429 6430 6431 6432
#endif
    tcg_gen_andi_i32(t0, cpu_crf[ctx->opcode & 0x07], 1 << 3);
    tcg_gen_brcondi_i32(TCG_COND_EQ, t0, 0, l1);
#if defined(TARGET_PPC64)
    tcg_gen_andi_tl(t1, cpu_gpr[rA(ctx->opcode)], 0xFFFFFFFF00000000ULL);
#else
    tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rA(ctx->opcode)]);
#endif
    tcg_gen_br(l2);
    gen_set_label(l1);
#if defined(TARGET_PPC64)
    tcg_gen_andi_tl(t1, cpu_gpr[rB(ctx->opcode)], 0xFFFFFFFF00000000ULL);
#else
    tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rB(ctx->opcode)]);
#endif
    gen_set_label(l2);
    tcg_gen_andi_i32(t0, cpu_crf[ctx->opcode & 0x07], 1 << 2);
    tcg_gen_brcondi_i32(TCG_COND_EQ, t0, 0, l3);
#if defined(TARGET_PPC64)
    tcg_gen_andi_tl(t2, cpu_gpr[rA(ctx->opcode)], 0x00000000FFFFFFFFULL);
#else
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)]);
#endif
    tcg_gen_br(l4);
    gen_set_label(l3);
#if defined(TARGET_PPC64)
    tcg_gen_andi_tl(t2, cpu_gpr[rB(ctx->opcode)], 0x00000000FFFFFFFFULL);
#else
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);
#endif
    gen_set_label(l4);
P
pbrook 已提交
6433
    tcg_temp_free_i32(t0);
6434 6435 6436 6437 6438 6439 6440 6441 6442 6443 6444 6445 6446 6447 6448 6449 6450 6451 6452 6453 6454 6455
#if defined(TARGET_PPC64)
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], t1, t2);
    tcg_temp_free(t1);
    tcg_temp_free(t2);
#endif
}
GEN_HANDLER2(evsel0, "evsel", 0x04, 0x1c, 0x09, 0x00000000, PPC_SPE)
{
    gen_evsel(ctx);
}
GEN_HANDLER2(evsel1, "evsel", 0x04, 0x1d, 0x09, 0x00000000, PPC_SPE)
{
    gen_evsel(ctx);
}
GEN_HANDLER2(evsel2, "evsel", 0x04, 0x1e, 0x09, 0x00000000, PPC_SPE)
{
    gen_evsel(ctx);
}
GEN_HANDLER2(evsel3, "evsel", 0x04, 0x1f, 0x09, 0x00000000, PPC_SPE)
{
    gen_evsel(ctx);
}
6456 6457 6458 6459 6460 6461 6462 6463 6464 6465 6466 6467 6468 6469 6470 6471 6472 6473 6474 6475 6476 6477 6478 6479 6480 6481 6482

GEN_SPE(evaddw,         speundef,      0x00, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evaddiw,        speundef,      0x01, 0x08, 0x00000000, PPC_SPE);
GEN_SPE(evsubfw,        speundef,      0x02, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evsubifw,       speundef,      0x03, 0x08, 0x00000000, PPC_SPE);
GEN_SPE(evabs,          evneg,         0x04, 0x08, 0x0000F800, PPC_SPE); ////
GEN_SPE(evextsb,        evextsh,       0x05, 0x08, 0x0000F800, PPC_SPE); ////
GEN_SPE(evrndw,         evcntlzw,      0x06, 0x08, 0x0000F800, PPC_SPE); ////
GEN_SPE(evcntlsw,       brinc,         0x07, 0x08, 0x00000000, PPC_SPE); //
GEN_SPE(speundef,       evand,         0x08, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evandc,         speundef,      0x09, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evxor,          evor,          0x0B, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evnor,          eveqv,         0x0C, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(speundef,       evorc,         0x0D, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evnand,         speundef,      0x0F, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evsrwu,         evsrws,        0x10, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evsrwiu,        evsrwis,       0x11, 0x08, 0x00000000, PPC_SPE);
GEN_SPE(evslw,          speundef,      0x12, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evslwi,         speundef,      0x13, 0x08, 0x00000000, PPC_SPE);
GEN_SPE(evrlw,          evsplati,      0x14, 0x08, 0x00000000, PPC_SPE); //
GEN_SPE(evrlwi,         evsplatfi,     0x15, 0x08, 0x00000000, PPC_SPE);
GEN_SPE(evmergehi,      evmergelo,     0x16, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evmergehilo,    evmergelohi,   0x17, 0x08, 0x00000000, PPC_SPE); ////
GEN_SPE(evcmpgtu,       evcmpgts,      0x18, 0x08, 0x00600000, PPC_SPE); ////
GEN_SPE(evcmpltu,       evcmplts,      0x19, 0x08, 0x00600000, PPC_SPE); ////
GEN_SPE(evcmpeq,        speundef,      0x1A, 0x08, 0x00600000, PPC_SPE); ////

6483 6484 6485 6486 6487 6488 6489 6490 6491
/* SPE load and stores */
static always_inline void gen_addr_spe_imm_index (TCGv EA, DisasContext *ctx, int sh)
{
    target_ulong uimm = rB(ctx->opcode);

    if (rA(ctx->opcode) == 0)
        tcg_gen_movi_tl(EA, uimm << sh);
    else
        tcg_gen_addi_tl(EA, cpu_gpr[rA(ctx->opcode)], uimm << sh);
6492
}
6493 6494 6495 6496 6497 6498 6499 6500 6501 6502 6503 6504 6505

static always_inline void gen_op_evldd(DisasContext *ctx, TCGv addr)
{
#if defined(TARGET_PPC64)
    gen_qemu_ld64(cpu_gpr[rD(ctx->opcode)], addr, ctx->mem_idx);
#else
    TCGv_i64 t0 = tcg_temp_new_i64();
    gen_qemu_ld64(t0, addr, ctx->mem_idx);
    tcg_gen_trunc_i64_i32(cpu_gpr[rD(ctx->opcode)], t0);
    tcg_gen_shri_i64(t0, t0, 32);
    tcg_gen_trunc_i64_i32(cpu_gprh[rD(ctx->opcode)], t0);
    tcg_temp_free_i64(t0);
#endif
6506
}
6507 6508 6509

static always_inline void gen_op_evldw(DisasContext *ctx, TCGv addr)
{
6510
#if defined(TARGET_PPC64)
6511 6512 6513 6514 6515 6516 6517 6518 6519 6520 6521 6522
    TCGv t0 = tcg_temp_new();
    gen_qemu_ld32u(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 32);
    tcg_gen_addi_tl(addr, addr, 4);
    gen_qemu_ld32u(t0, addr, ctx->mem_idx);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
    tcg_temp_free(t0);
#else
    gen_qemu_ld32u(cpu_gprh[rD(ctx->opcode)], addr, ctx->mem_idx);
    tcg_gen_addi_tl(addr, addr, 4);
    gen_qemu_ld32u(cpu_gpr[rD(ctx->opcode)], addr, ctx->mem_idx);
#endif
6523
}
6524 6525 6526 6527 6528 6529 6530 6531 6532 6533 6534 6535 6536 6537 6538 6539 6540 6541

static always_inline void gen_op_evldh(DisasContext *ctx, TCGv addr)
{
    TCGv t0 = tcg_temp_new();
#if defined(TARGET_PPC64)
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 48);
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(t0, t0, 32);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(t0, t0, 16);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
6542
#else
6543 6544 6545 6546 6547 6548 6549 6550 6551 6552 6553
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(cpu_gprh[rD(ctx->opcode)], t0, 16);
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_or_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rD(ctx->opcode)], t0);
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(cpu_gprh[rD(ctx->opcode)], t0, 16);
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
6554
#endif
6555
    tcg_temp_free(t0);
6556 6557
}

6558 6559 6560 6561 6562 6563 6564 6565 6566 6567 6568 6569 6570 6571
static always_inline void gen_op_evlhhesplat(DisasContext *ctx, TCGv addr)
{
    TCGv t0 = tcg_temp_new();
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
#if defined(TARGET_PPC64)
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 48);
    tcg_gen_shli_tl(t0, t0, 16);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
#else
    tcg_gen_shli_tl(t0, t0, 16);
    tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], t0);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
#endif
    tcg_temp_free(t0);
6572 6573
}

6574 6575 6576 6577 6578 6579 6580 6581 6582 6583 6584 6585
static always_inline void gen_op_evlhhousplat(DisasContext *ctx, TCGv addr)
{
    TCGv t0 = tcg_temp_new();
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
#if defined(TARGET_PPC64)
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 32);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
#else
    tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], t0);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
#endif
    tcg_temp_free(t0);
6586 6587
}

6588 6589 6590 6591 6592 6593 6594 6595 6596 6597 6598 6599 6600 6601 6602 6603 6604 6605 6606 6607 6608 6609 6610 6611 6612 6613 6614 6615 6616 6617 6618 6619 6620 6621 6622 6623 6624 6625 6626 6627 6628 6629 6630 6631 6632 6633 6634 6635 6636 6637 6638 6639 6640 6641 6642 6643 6644 6645 6646 6647 6648 6649 6650 6651 6652 6653 6654 6655 6656 6657 6658 6659 6660
static always_inline void gen_op_evlhhossplat(DisasContext *ctx, TCGv addr)
{
    TCGv t0 = tcg_temp_new();
    gen_qemu_ld16s(t0, addr, ctx->mem_idx);
#if defined(TARGET_PPC64)
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 32);
    tcg_gen_ext32u_tl(t0, t0);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
#else
    tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], t0);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
#endif
    tcg_temp_free(t0);
}

static always_inline void gen_op_evlwhe(DisasContext *ctx, TCGv addr)
{
    TCGv t0 = tcg_temp_new();
#if defined(TARGET_PPC64)
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 48);
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(t0, t0, 16);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
#else
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(cpu_gprh[rD(ctx->opcode)], t0, 16);
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 16);
#endif
    tcg_temp_free(t0);
}

static always_inline void gen_op_evlwhou(DisasContext *ctx, TCGv addr)
{
#if defined(TARGET_PPC64)
    TCGv t0 = tcg_temp_new();
    gen_qemu_ld16u(cpu_gpr[rD(ctx->opcode)], addr, ctx->mem_idx);
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(t0, t0, 32);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
    tcg_temp_free(t0);
#else
    gen_qemu_ld16u(cpu_gprh[rD(ctx->opcode)], addr, ctx->mem_idx);
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_ld16u(cpu_gpr[rD(ctx->opcode)], addr, ctx->mem_idx);
#endif
}

static always_inline void gen_op_evlwhos(DisasContext *ctx, TCGv addr)
{
#if defined(TARGET_PPC64)
    TCGv t0 = tcg_temp_new();
    gen_qemu_ld16s(t0, addr, ctx->mem_idx);
    tcg_gen_ext32u_tl(cpu_gpr[rD(ctx->opcode)], t0);
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_ld16s(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(t0, t0, 32);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
    tcg_temp_free(t0);
#else
    gen_qemu_ld16s(cpu_gprh[rD(ctx->opcode)], addr, ctx->mem_idx);
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_ld16s(cpu_gpr[rD(ctx->opcode)], addr, ctx->mem_idx);
#endif
}

static always_inline void gen_op_evlwwsplat(DisasContext *ctx, TCGv addr)
{
    TCGv t0 = tcg_temp_new();
    gen_qemu_ld32u(t0, addr, ctx->mem_idx);
6661
#if defined(TARGET_PPC64)
6662 6663 6664 6665 6666 6667 6668 6669 6670 6671 6672 6673 6674 6675 6676 6677 6678 6679 6680 6681 6682 6683 6684 6685 6686 6687 6688 6689 6690 6691
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 32);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
#else
    tcg_gen_mov_tl(cpu_gprh[rD(ctx->opcode)], t0);
    tcg_gen_mov_tl(cpu_gpr[rD(ctx->opcode)], t0);
#endif
    tcg_temp_free(t0);
}

static always_inline void gen_op_evlwhsplat(DisasContext *ctx, TCGv addr)
{
    TCGv t0 = tcg_temp_new();
#if defined(TARGET_PPC64)
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 48);
    tcg_gen_shli_tl(t0, t0, 32);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
    tcg_gen_shli_tl(t0, t0, 16);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t0);
#else
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(cpu_gprh[rD(ctx->opcode)], t0, 16);
    tcg_gen_or_tl(cpu_gprh[rD(ctx->opcode)], cpu_gprh[rD(ctx->opcode)], t0);
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_ld16u(t0, addr, ctx->mem_idx);
    tcg_gen_shli_tl(cpu_gpr[rD(ctx->opcode)], t0, 16);
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gprh[rD(ctx->opcode)], t0);
6692
#endif
6693 6694 6695 6696 6697 6698 6699
    tcg_temp_free(t0);
}

static always_inline void gen_op_evstdd(DisasContext *ctx, TCGv addr)
{
#if defined(TARGET_PPC64)
    gen_qemu_st64(cpu_gpr[rS(ctx->opcode)], addr, ctx->mem_idx);
6700
#else
6701 6702 6703 6704 6705 6706 6707 6708 6709
    TCGv_i64 t0 = tcg_temp_new_i64();
    tcg_gen_concat_i32_i64(t0, cpu_gpr[rS(ctx->opcode)], cpu_gprh[rS(ctx->opcode)]);
    gen_qemu_st64(t0, addr, ctx->mem_idx);
    tcg_temp_free_i64(t0);
#endif
}

static always_inline void gen_op_evstdw(DisasContext *ctx, TCGv addr)
{
6710
#if defined(TARGET_PPC64)
6711 6712 6713 6714 6715 6716 6717 6718 6719 6720 6721 6722 6723 6724 6725 6726 6727 6728 6729 6730 6731 6732 6733 6734 6735 6736 6737 6738 6739 6740 6741 6742 6743 6744 6745 6746 6747 6748 6749 6750 6751 6752 6753 6754 6755 6756 6757 6758 6759 6760 6761 6762 6763 6764 6765 6766 6767 6768 6769 6770 6771 6772 6773 6774 6775 6776 6777 6778 6779 6780 6781 6782 6783 6784 6785 6786 6787 6788 6789 6790 6791 6792 6793 6794 6795 6796 6797 6798 6799 6800 6801 6802 6803 6804 6805 6806 6807 6808 6809 6810 6811 6812 6813 6814 6815 6816 6817 6818 6819 6820 6821 6822 6823 6824 6825 6826 6827 6828
    TCGv t0 = tcg_temp_new();
    tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 32);
    gen_qemu_st32(t0, addr, ctx->mem_idx);
    tcg_temp_free(t0);
#else
    gen_qemu_st32(cpu_gprh[rS(ctx->opcode)], addr, ctx->mem_idx);
#endif
    tcg_gen_addi_tl(addr, addr, 4);
    gen_qemu_st32(cpu_gpr[rS(ctx->opcode)], addr, ctx->mem_idx);
}

static always_inline void gen_op_evstdh(DisasContext *ctx, TCGv addr)
{
    TCGv t0 = tcg_temp_new();
#if defined(TARGET_PPC64)
    tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 48);
#else
    tcg_gen_shri_tl(t0, cpu_gprh[rS(ctx->opcode)], 16);
#endif
    gen_qemu_st16(t0, addr, ctx->mem_idx);
    tcg_gen_addi_tl(addr, addr, 2);
#if defined(TARGET_PPC64)
    tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 32);
    gen_qemu_st16(t0, addr, ctx->mem_idx);
#else
    gen_qemu_st16(cpu_gprh[rS(ctx->opcode)], addr, ctx->mem_idx);
#endif
    tcg_gen_addi_tl(addr, addr, 2);
    tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 16);
    gen_qemu_st16(t0, addr, ctx->mem_idx);
    tcg_temp_free(t0);
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_st16(cpu_gpr[rS(ctx->opcode)], addr, ctx->mem_idx);
}

static always_inline void gen_op_evstwhe(DisasContext *ctx, TCGv addr)
{
    TCGv t0 = tcg_temp_new();
#if defined(TARGET_PPC64)
    tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 48);
#else
    tcg_gen_shri_tl(t0, cpu_gprh[rS(ctx->opcode)], 16);
#endif
    gen_qemu_st16(t0, addr, ctx->mem_idx);
    tcg_gen_addi_tl(addr, addr, 2);
    tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 16);
    gen_qemu_st16(t0, addr, ctx->mem_idx);
    tcg_temp_free(t0);
}

static always_inline void gen_op_evstwho(DisasContext *ctx, TCGv addr)
{
#if defined(TARGET_PPC64)
    TCGv t0 = tcg_temp_new();
    tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 32);
    gen_qemu_st16(t0, addr, ctx->mem_idx);
    tcg_temp_free(t0);
#else
    gen_qemu_st16(cpu_gprh[rS(ctx->opcode)], addr, ctx->mem_idx);
#endif
    tcg_gen_addi_tl(addr, addr, 2);
    gen_qemu_st16(cpu_gpr[rS(ctx->opcode)], addr, ctx->mem_idx);
}

static always_inline void gen_op_evstwwe(DisasContext *ctx, TCGv addr)
{
#if defined(TARGET_PPC64)
    TCGv t0 = tcg_temp_new();
    tcg_gen_shri_tl(t0, cpu_gpr[rS(ctx->opcode)], 32);
    gen_qemu_st32(t0, addr, ctx->mem_idx);
    tcg_temp_free(t0);
#else
    gen_qemu_st32(cpu_gprh[rS(ctx->opcode)], addr, ctx->mem_idx);
#endif
}

static always_inline void gen_op_evstwwo(DisasContext *ctx, TCGv addr)
{
    gen_qemu_st32(cpu_gpr[rS(ctx->opcode)], addr, ctx->mem_idx);
}

#define GEN_SPEOP_LDST(name, opc2, sh)                                        \
GEN_HANDLER(gen_##name, 0x04, opc2, 0x0C, 0x00000000, PPC_SPE)                \
{                                                                             \
    TCGv t0;                                                                  \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    t0 = tcg_temp_new();                                                      \
    if (Rc(ctx->opcode)) {                                                    \
        gen_addr_spe_imm_index(t0, ctx, sh);                                  \
    } else {                                                                  \
        gen_addr_reg_index(t0, ctx);                                          \
    }                                                                         \
    gen_op_##name(ctx, t0);                                                   \
    tcg_temp_free(t0);                                                        \
}

GEN_SPEOP_LDST(evldd, 0x00, 3);
GEN_SPEOP_LDST(evldw, 0x01, 3);
GEN_SPEOP_LDST(evldh, 0x02, 3);
GEN_SPEOP_LDST(evlhhesplat, 0x04, 1);
GEN_SPEOP_LDST(evlhhousplat, 0x06, 1);
GEN_SPEOP_LDST(evlhhossplat, 0x07, 1);
GEN_SPEOP_LDST(evlwhe, 0x08, 2);
GEN_SPEOP_LDST(evlwhou, 0x0A, 2);
GEN_SPEOP_LDST(evlwhos, 0x0B, 2);
GEN_SPEOP_LDST(evlwwsplat, 0x0C, 2);
GEN_SPEOP_LDST(evlwhsplat, 0x0E, 2);

GEN_SPEOP_LDST(evstdd, 0x10, 3);
GEN_SPEOP_LDST(evstdw, 0x11, 3);
GEN_SPEOP_LDST(evstdh, 0x12, 3);
GEN_SPEOP_LDST(evstwhe, 0x18, 2);
GEN_SPEOP_LDST(evstwho, 0x1A, 2);
GEN_SPEOP_LDST(evstwwe, 0x1C, 2);
GEN_SPEOP_LDST(evstwwo, 0x1E, 2);
6829 6830 6831 6832 6833 6834 6835 6836 6837 6838 6839 6840 6841 6842 6843 6844 6845 6846 6847 6848 6849 6850 6851 6852 6853 6854 6855 6856 6857 6858 6859 6860 6861 6862 6863 6864 6865 6866 6867 6868 6869 6870 6871 6872 6873 6874 6875 6876 6877 6878 6879 6880 6881 6882 6883 6884 6885 6886 6887 6888 6889 6890 6891 6892 6893 6894 6895 6896 6897 6898 6899 6900 6901 6902 6903 6904 6905 6906

/* Multiply and add - TODO */
#if 0
GEN_SPE(speundef,       evmhessf,      0x01, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhossf,      0x03, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(evmheumi,       evmhesmi,      0x04, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhesmf,      0x05, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(evmhoumi,       evmhosmi,      0x06, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhosmf,      0x07, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhessfa,     0x11, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhossfa,     0x13, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(evmheumia,      evmhesmia,     0x14, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhesmfa,     0x15, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(evmhoumia,      evmhosmia,     0x16, 0x10, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhosmfa,     0x17, 0x10, 0x00000000, PPC_SPE);

GEN_SPE(speundef,       evmwhssf,      0x03, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(evmwlumi,       speundef,      0x04, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(evmwhumi,       evmwhsmi,      0x06, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwhsmf,      0x07, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwssf,       0x09, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(evmwumi,        evmwsmi,       0x0C, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwsmf,       0x0D, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwhssfa,     0x13, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(evmwlumia,      speundef,      0x14, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(evmwhumia,      evmwhsmia,     0x16, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwhsmfa,     0x17, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwssfa,      0x19, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(evmwumia,       evmwsmia,      0x1C, 0x11, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwsmfa,      0x1D, 0x11, 0x00000000, PPC_SPE);

GEN_SPE(evadduiaaw,     evaddsiaaw,    0x00, 0x13, 0x0000F800, PPC_SPE);
GEN_SPE(evsubfusiaaw,   evsubfssiaaw,  0x01, 0x13, 0x0000F800, PPC_SPE);
GEN_SPE(evaddumiaaw,    evaddsmiaaw,   0x04, 0x13, 0x0000F800, PPC_SPE);
GEN_SPE(evsubfumiaaw,   evsubfsmiaaw,  0x05, 0x13, 0x0000F800, PPC_SPE);
GEN_SPE(evdivws,        evdivwu,       0x06, 0x13, 0x00000000, PPC_SPE);
GEN_SPE(evmra,          speundef,      0x07, 0x13, 0x0000F800, PPC_SPE);

GEN_SPE(evmheusiaaw,    evmhessiaaw,   0x00, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhessfaaw,   0x01, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(evmhousiaaw,    evmhossiaaw,   0x02, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhossfaaw,   0x03, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(evmheumiaaw,    evmhesmiaaw,   0x04, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhesmfaaw,   0x05, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(evmhoumiaaw,    evmhosmiaaw,   0x06, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhosmfaaw,   0x07, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(evmhegumiaa,    evmhegsmiaa,   0x14, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhegsmfaa,   0x15, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(evmhogumiaa,    evmhogsmiaa,   0x16, 0x14, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhogsmfaa,   0x17, 0x14, 0x00000000, PPC_SPE);

GEN_SPE(evmwlusiaaw,    evmwlssiaaw,   0x00, 0x15, 0x00000000, PPC_SPE);
GEN_SPE(evmwlumiaaw,    evmwlsmiaaw,   0x04, 0x15, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwssfaa,     0x09, 0x15, 0x00000000, PPC_SPE);
GEN_SPE(evmwumiaa,      evmwsmiaa,     0x0C, 0x15, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwsmfaa,     0x0D, 0x15, 0x00000000, PPC_SPE);

GEN_SPE(evmheusianw,    evmhessianw,   0x00, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhessfanw,   0x01, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(evmhousianw,    evmhossianw,   0x02, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhossfanw,   0x03, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(evmheumianw,    evmhesmianw,   0x04, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhesmfanw,   0x05, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(evmhoumianw,    evmhosmianw,   0x06, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhosmfanw,   0x07, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(evmhegumian,    evmhegsmian,   0x14, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhegsmfan,   0x15, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(evmhigumian,    evmhigsmian,   0x16, 0x16, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmhogsmfan,   0x17, 0x16, 0x00000000, PPC_SPE);

GEN_SPE(evmwlusianw,    evmwlssianw,   0x00, 0x17, 0x00000000, PPC_SPE);
GEN_SPE(evmwlumianw,    evmwlsmianw,   0x04, 0x17, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwssfan,     0x09, 0x17, 0x00000000, PPC_SPE);
GEN_SPE(evmwumian,      evmwsmian,     0x0C, 0x17, 0x00000000, PPC_SPE);
GEN_SPE(speundef,       evmwsmfan,     0x0D, 0x17, 0x00000000, PPC_SPE);
#endif

/***                      SPE floating-point extension                     ***/
A
aurel32 已提交
6907 6908
#if defined(TARGET_PPC64)
#define GEN_SPEFPUOP_CONV_32_32(name)                                         \
6909
static always_inline void gen_##name (DisasContext *ctx)                      \
6910
{                                                                             \
A
aurel32 已提交
6911 6912 6913 6914 6915 6916 6917 6918 6919 6920 6921 6922
    TCGv_i32 t0;                                                              \
    TCGv t1;                                                                  \
    t0 = tcg_temp_new_i32();                                                  \
    tcg_gen_trunc_tl_i32(t0, cpu_gpr[rB(ctx->opcode)]);                       \
    gen_helper_##name(t0, t0);                                                \
    t1 = tcg_temp_new();                                                      \
    tcg_gen_extu_i32_tl(t1, t0);                                              \
    tcg_temp_free_i32(t0);                                                    \
    tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)],       \
                    0xFFFFFFFF00000000ULL);                                   \
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t1);    \
    tcg_temp_free(t1);                                                        \
6923
}
A
aurel32 已提交
6924 6925 6926 6927 6928 6929 6930 6931 6932 6933 6934 6935 6936 6937 6938 6939 6940 6941 6942 6943 6944 6945 6946 6947 6948 6949 6950 6951 6952
#define GEN_SPEFPUOP_CONV_32_64(name)                                         \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    TCGv_i32 t0;                                                              \
    TCGv t1;                                                                  \
    t0 = tcg_temp_new_i32();                                                  \
    gen_helper_##name(t0, cpu_gpr[rB(ctx->opcode)]);                          \
    t1 = tcg_temp_new();                                                      \
    tcg_gen_extu_i32_tl(t1, t0);                                              \
    tcg_temp_free_i32(t0);                                                    \
    tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)],       \
                    0xFFFFFFFF00000000ULL);                                   \
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t1);    \
    tcg_temp_free(t1);                                                        \
}
#define GEN_SPEFPUOP_CONV_64_32(name)                                         \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    TCGv_i32 t0 = tcg_temp_new_i32();                                         \
    tcg_gen_trunc_tl_i32(t0, cpu_gpr[rB(ctx->opcode)]);                       \
    gen_helper_##name(cpu_gpr[rD(ctx->opcode)], t0);                          \
    tcg_temp_free_i32(t0);                                                    \
}
#define GEN_SPEFPUOP_CONV_64_64(name)                                         \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    gen_helper_##name(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);    \
}
#define GEN_SPEFPUOP_ARITH2_32_32(name)                                       \
6953 6954
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
A
aurel32 已提交
6955 6956
    TCGv_i32 t0, t1;                                                          \
    TCGv_i64 t2;                                                              \
6957 6958 6959 6960
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
A
aurel32 已提交
6961 6962 6963 6964 6965 6966 6967 6968 6969 6970 6971 6972 6973
    t0 = tcg_temp_new_i32();                                                  \
    t1 = tcg_temp_new_i32();                                                  \
    tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]);                       \
    tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]);                       \
    gen_helper_##name(t0, t0, t1);                                            \
    tcg_temp_free_i32(t1);                                                    \
    t2 = tcg_temp_new();                                                      \
    tcg_gen_extu_i32_tl(t2, t0);                                              \
    tcg_temp_free_i32(t0);                                                    \
    tcg_gen_andi_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)],       \
                    0xFFFFFFFF00000000ULL);                                   \
    tcg_gen_or_tl(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rD(ctx->opcode)], t2);    \
    tcg_temp_free(t2);                                                        \
6974
}
A
aurel32 已提交
6975
#define GEN_SPEFPUOP_ARITH2_64_64(name)                                       \
6976 6977 6978 6979 6980 6981
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
A
aurel32 已提交
6982 6983
    gen_helper_##name(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rA(ctx->opcode)],     \
                      cpu_gpr[rB(ctx->opcode)]);                              \
6984
}
A
aurel32 已提交
6985
#define GEN_SPEFPUOP_COMP_32(name)                                            \
6986 6987
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
A
aurel32 已提交
6988
    TCGv_i32 t0, t1;                                                          \
6989 6990 6991 6992
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
A
aurel32 已提交
6993 6994 6995 6996 6997 6998 6999 7000 7001 7002 7003 7004 7005 7006 7007 7008 7009 7010 7011 7012 7013 7014 7015
    t0 = tcg_temp_new_i32();                                                  \
    t1 = tcg_temp_new_i32();                                                  \
    tcg_gen_trunc_tl_i32(t0, cpu_gpr[rA(ctx->opcode)]);                       \
    tcg_gen_trunc_tl_i32(t1, cpu_gpr[rB(ctx->opcode)]);                       \
    gen_helper_##name(cpu_crf[crfD(ctx->opcode)], t0, t1);                    \
    tcg_temp_free_i32(t0);                                                    \
    tcg_temp_free_i32(t1);                                                    \
}
#define GEN_SPEFPUOP_COMP_64(name)                                            \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    gen_helper_##name(cpu_crf[crfD(ctx->opcode)],                             \
                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);    \
}
#else
#define GEN_SPEFPUOP_CONV_32_32(name)                                         \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    gen_helper_##name(cpu_gpr[rD(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);    \
7016
}
A
aurel32 已提交
7017 7018 7019 7020 7021 7022 7023 7024 7025 7026 7027 7028 7029 7030 7031 7032 7033 7034 7035 7036 7037 7038 7039 7040 7041 7042 7043 7044 7045 7046 7047 7048 7049 7050 7051 7052 7053 7054 7055 7056 7057 7058 7059 7060 7061 7062 7063 7064 7065 7066 7067 7068 7069 7070 7071 7072 7073 7074 7075 7076 7077 7078 7079 7080 7081 7082 7083 7084 7085 7086 7087 7088 7089 7090 7091 7092 7093 7094 7095
#define GEN_SPEFPUOP_CONV_32_64(name)                                         \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    TCGv_i64 t0 = tcg_temp_new_i64();                                         \
    gen_load_gpr64(t0, rB(ctx->opcode));                                      \
    gen_helper_##name(cpu_gpr[rD(ctx->opcode)], t0);                          \
    tcg_temp_free_i64(t0);                                                    \
}
#define GEN_SPEFPUOP_CONV_64_32(name)                                         \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    TCGv_i64 t0 = tcg_temp_new_i64();                                         \
    gen_helper_##name(t0, cpu_gpr[rB(ctx->opcode)]);                          \
    gen_store_gpr64(rD(ctx->opcode), t0);                                     \
    tcg_temp_free_i64(t0);                                                    \
}
#define GEN_SPEFPUOP_CONV_64_64(name)                                         \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    TCGv_i64 t0 = tcg_temp_new_i64();                                         \
    gen_load_gpr64(t0, rB(ctx->opcode));                                      \
    gen_helper_##name(t0, t0);                                                \
    gen_store_gpr64(rD(ctx->opcode), t0);                                     \
    tcg_temp_free_i64(t0);                                                    \
}
#define GEN_SPEFPUOP_ARITH2_32_32(name)                                       \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    gen_helper_##name(cpu_gpr[rD(ctx->opcode)],                               \
                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);    \
}
#define GEN_SPEFPUOP_ARITH2_64_64(name)                                       \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    TCGv_i64 t0, t1;                                                          \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    t0 = tcg_temp_new_i64();                                                  \
    t1 = tcg_temp_new_i64();                                                  \
    gen_load_gpr64(t0, rA(ctx->opcode));                                      \
    gen_load_gpr64(t1, rB(ctx->opcode));                                      \
    gen_helper_##name(t0, t0, t1);                                            \
    gen_store_gpr64(rD(ctx->opcode), t0);                                     \
    tcg_temp_free_i64(t0);                                                    \
    tcg_temp_free_i64(t1);                                                    \
}
#define GEN_SPEFPUOP_COMP_32(name)                                            \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    gen_helper_##name(cpu_crf[crfD(ctx->opcode)],                             \
                      cpu_gpr[rA(ctx->opcode)], cpu_gpr[rB(ctx->opcode)]);    \
}
#define GEN_SPEFPUOP_COMP_64(name)                                            \
static always_inline void gen_##name (DisasContext *ctx)                      \
{                                                                             \
    TCGv_i64 t0, t1;                                                          \
    if (unlikely(!ctx->spe_enabled)) {                                        \
        GEN_EXCP_NO_AP(ctx);                                                  \
        return;                                                               \
    }                                                                         \
    t0 = tcg_temp_new_i64();                                                  \
    t1 = tcg_temp_new_i64();                                                  \
    gen_load_gpr64(t0, rA(ctx->opcode));                                      \
    gen_load_gpr64(t1, rB(ctx->opcode));                                      \
    gen_helper_##name(cpu_crf[crfD(ctx->opcode)], t0, t1);                    \
    tcg_temp_free_i64(t0);                                                    \
    tcg_temp_free_i64(t1);                                                    \
}
#endif
7096

7097 7098
/* Single precision floating-point vectors operations */
/* Arithmetic */
A
aurel32 已提交
7099 7100 7101 7102 7103 7104 7105 7106 7107 7108 7109 7110 7111 7112 7113 7114 7115 7116 7117 7118 7119 7120 7121 7122 7123 7124 7125 7126 7127 7128 7129 7130 7131 7132 7133 7134 7135 7136 7137 7138 7139 7140 7141 7142
GEN_SPEFPUOP_ARITH2_64_64(evfsadd);
GEN_SPEFPUOP_ARITH2_64_64(evfssub);
GEN_SPEFPUOP_ARITH2_64_64(evfsmul);
GEN_SPEFPUOP_ARITH2_64_64(evfsdiv);
static always_inline void gen_evfsabs (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
#if defined(TARGET_PPC64)
    tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], ~0x8000000080000000LL);
#else
    tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], ~0x80000000);
    tcg_gen_andi_tl(cpu_gprh[rA(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], ~0x80000000);
#endif
}
static always_inline void gen_evfsnabs (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
#if defined(TARGET_PPC64)
    tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x8000000080000000LL);
#else
    tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x80000000);
    tcg_gen_ori_tl(cpu_gprh[rA(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], 0x80000000);
#endif
}
static always_inline void gen_evfsneg (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
#if defined(TARGET_PPC64)
    tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x8000000080000000LL);
#else
    tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x80000000);
    tcg_gen_xori_tl(cpu_gprh[rA(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], 0x80000000);
#endif
}

7143
/* Conversion */
A
aurel32 已提交
7144 7145 7146 7147 7148 7149 7150 7151 7152 7153 7154
GEN_SPEFPUOP_CONV_64_64(evfscfui);
GEN_SPEFPUOP_CONV_64_64(evfscfsi);
GEN_SPEFPUOP_CONV_64_64(evfscfuf);
GEN_SPEFPUOP_CONV_64_64(evfscfsf);
GEN_SPEFPUOP_CONV_64_64(evfsctui);
GEN_SPEFPUOP_CONV_64_64(evfsctsi);
GEN_SPEFPUOP_CONV_64_64(evfsctuf);
GEN_SPEFPUOP_CONV_64_64(evfsctsf);
GEN_SPEFPUOP_CONV_64_64(evfsctuiz);
GEN_SPEFPUOP_CONV_64_64(evfsctsiz);

7155
/* Comparison */
A
aurel32 已提交
7156 7157 7158 7159 7160 7161
GEN_SPEFPUOP_COMP_64(evfscmpgt);
GEN_SPEFPUOP_COMP_64(evfscmplt);
GEN_SPEFPUOP_COMP_64(evfscmpeq);
GEN_SPEFPUOP_COMP_64(evfststgt);
GEN_SPEFPUOP_COMP_64(evfststlt);
GEN_SPEFPUOP_COMP_64(evfststeq);
7162 7163 7164 7165 7166 7167 7168 7169 7170 7171 7172 7173 7174 7175 7176 7177 7178 7179 7180

/* Opcodes definitions */
GEN_SPE(evfsadd,        evfssub,       0x00, 0x0A, 0x00000000, PPC_SPEFPU); //
GEN_SPE(evfsabs,        evfsnabs,      0x02, 0x0A, 0x0000F800, PPC_SPEFPU); //
GEN_SPE(evfsneg,        speundef,      0x03, 0x0A, 0x0000F800, PPC_SPEFPU); //
GEN_SPE(evfsmul,        evfsdiv,       0x04, 0x0A, 0x00000000, PPC_SPEFPU); //
GEN_SPE(evfscmpgt,      evfscmplt,     0x06, 0x0A, 0x00600000, PPC_SPEFPU); //
GEN_SPE(evfscmpeq,      speundef,      0x07, 0x0A, 0x00600000, PPC_SPEFPU); //
GEN_SPE(evfscfui,       evfscfsi,      0x08, 0x0A, 0x00180000, PPC_SPEFPU); //
GEN_SPE(evfscfuf,       evfscfsf,      0x09, 0x0A, 0x00180000, PPC_SPEFPU); //
GEN_SPE(evfsctui,       evfsctsi,      0x0A, 0x0A, 0x00180000, PPC_SPEFPU); //
GEN_SPE(evfsctuf,       evfsctsf,      0x0B, 0x0A, 0x00180000, PPC_SPEFPU); //
GEN_SPE(evfsctuiz,      speundef,      0x0C, 0x0A, 0x00180000, PPC_SPEFPU); //
GEN_SPE(evfsctsiz,      speundef,      0x0D, 0x0A, 0x00180000, PPC_SPEFPU); //
GEN_SPE(evfststgt,      evfststlt,     0x0E, 0x0A, 0x00600000, PPC_SPEFPU); //
GEN_SPE(evfststeq,      speundef,      0x0F, 0x0A, 0x00600000, PPC_SPEFPU); //

/* Single precision floating-point operations */
/* Arithmetic */
A
aurel32 已提交
7181 7182 7183 7184 7185 7186 7187 7188 7189 7190 7191 7192 7193 7194 7195 7196 7197 7198 7199 7200 7201 7202 7203 7204 7205 7206 7207 7208 7209
GEN_SPEFPUOP_ARITH2_32_32(efsadd);
GEN_SPEFPUOP_ARITH2_32_32(efssub);
GEN_SPEFPUOP_ARITH2_32_32(efsmul);
GEN_SPEFPUOP_ARITH2_32_32(efsdiv);
static always_inline void gen_efsabs (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
    tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], (target_long)~0x80000000LL);
}
static always_inline void gen_efsnabs (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
    tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x80000000);
}
static always_inline void gen_efsneg (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
    tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x80000000);
}

7210
/* Conversion */
A
aurel32 已提交
7211 7212 7213 7214 7215 7216 7217 7218 7219 7220 7221 7222
GEN_SPEFPUOP_CONV_32_32(efscfui);
GEN_SPEFPUOP_CONV_32_32(efscfsi);
GEN_SPEFPUOP_CONV_32_32(efscfuf);
GEN_SPEFPUOP_CONV_32_32(efscfsf);
GEN_SPEFPUOP_CONV_32_32(efsctui);
GEN_SPEFPUOP_CONV_32_32(efsctsi);
GEN_SPEFPUOP_CONV_32_32(efsctuf);
GEN_SPEFPUOP_CONV_32_32(efsctsf);
GEN_SPEFPUOP_CONV_32_32(efsctuiz);
GEN_SPEFPUOP_CONV_32_32(efsctsiz);
GEN_SPEFPUOP_CONV_32_64(efscfd);

7223
/* Comparison */
A
aurel32 已提交
7224 7225 7226 7227 7228 7229
GEN_SPEFPUOP_COMP_32(efscmpgt);
GEN_SPEFPUOP_COMP_32(efscmplt);
GEN_SPEFPUOP_COMP_32(efscmpeq);
GEN_SPEFPUOP_COMP_32(efststgt);
GEN_SPEFPUOP_COMP_32(efststlt);
GEN_SPEFPUOP_COMP_32(efststeq);
7230 7231

/* Opcodes definitions */
7232
GEN_SPE(efsadd,         efssub,        0x00, 0x0B, 0x00000000, PPC_SPEFPU); //
7233 7234 7235 7236 7237 7238 7239 7240 7241
GEN_SPE(efsabs,         efsnabs,       0x02, 0x0B, 0x0000F800, PPC_SPEFPU); //
GEN_SPE(efsneg,         speundef,      0x03, 0x0B, 0x0000F800, PPC_SPEFPU); //
GEN_SPE(efsmul,         efsdiv,        0x04, 0x0B, 0x00000000, PPC_SPEFPU); //
GEN_SPE(efscmpgt,       efscmplt,      0x06, 0x0B, 0x00600000, PPC_SPEFPU); //
GEN_SPE(efscmpeq,       efscfd,        0x07, 0x0B, 0x00600000, PPC_SPEFPU); //
GEN_SPE(efscfui,        efscfsi,       0x08, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efscfuf,        efscfsf,       0x09, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efsctui,        efsctsi,       0x0A, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efsctuf,        efsctsf,       0x0B, 0x0B, 0x00180000, PPC_SPEFPU); //
7242 7243
GEN_SPE(efsctuiz,       speundef,      0x0C, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efsctsiz,       speundef,      0x0D, 0x0B, 0x00180000, PPC_SPEFPU); //
7244 7245 7246 7247 7248
GEN_SPE(efststgt,       efststlt,      0x0E, 0x0B, 0x00600000, PPC_SPEFPU); //
GEN_SPE(efststeq,       speundef,      0x0F, 0x0B, 0x00600000, PPC_SPEFPU); //

/* Double precision floating-point operations */
/* Arithmetic */
A
aurel32 已提交
7249 7250 7251 7252 7253 7254 7255 7256 7257 7258 7259 7260 7261 7262 7263 7264 7265 7266 7267 7268 7269 7270 7271 7272 7273 7274 7275 7276 7277 7278 7279 7280 7281 7282 7283 7284 7285 7286 7287 7288 7289
GEN_SPEFPUOP_ARITH2_64_64(efdadd);
GEN_SPEFPUOP_ARITH2_64_64(efdsub);
GEN_SPEFPUOP_ARITH2_64_64(efdmul);
GEN_SPEFPUOP_ARITH2_64_64(efddiv);
static always_inline void gen_efdabs (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
#if defined(TARGET_PPC64)
    tcg_gen_andi_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], ~0x8000000000000000LL);
#else
    tcg_gen_andi_tl(cpu_gprh[rA(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], ~0x80000000);
#endif
}
static always_inline void gen_efdnabs (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
#if defined(TARGET_PPC64)
    tcg_gen_ori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x8000000000000000LL);
#else
    tcg_gen_ori_tl(cpu_gprh[rA(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], 0x80000000);
#endif
}
static always_inline void gen_efdneg (DisasContext *ctx)
{
    if (unlikely(!ctx->spe_enabled)) {
        GEN_EXCP_NO_AP(ctx);
        return;
    }
#if defined(TARGET_PPC64)
    tcg_gen_xori_tl(cpu_gpr[rA(ctx->opcode)], cpu_gpr[rA(ctx->opcode)], 0x8000000000000000LL);
#else
    tcg_gen_xori_tl(cpu_gprh[rA(ctx->opcode)], cpu_gprh[rA(ctx->opcode)], 0x80000000);
#endif
}

7290
/* Conversion */
A
aurel32 已提交
7291 7292 7293 7294 7295 7296 7297 7298 7299 7300 7301 7302 7303 7304 7305
GEN_SPEFPUOP_CONV_64_32(efdcfui);
GEN_SPEFPUOP_CONV_64_32(efdcfsi);
GEN_SPEFPUOP_CONV_64_32(efdcfuf);
GEN_SPEFPUOP_CONV_64_32(efdcfsf);
GEN_SPEFPUOP_CONV_32_64(efdctui);
GEN_SPEFPUOP_CONV_32_64(efdctsi);
GEN_SPEFPUOP_CONV_32_64(efdctuf);
GEN_SPEFPUOP_CONV_32_64(efdctsf);
GEN_SPEFPUOP_CONV_32_64(efdctuiz);
GEN_SPEFPUOP_CONV_32_64(efdctsiz);
GEN_SPEFPUOP_CONV_64_32(efdcfs);
GEN_SPEFPUOP_CONV_64_64(efdcfuid);
GEN_SPEFPUOP_CONV_64_64(efdcfsid);
GEN_SPEFPUOP_CONV_64_64(efdctuidz);
GEN_SPEFPUOP_CONV_64_64(efdctsidz);
7306 7307

/* Comparison */
A
aurel32 已提交
7308 7309 7310 7311 7312 7313
GEN_SPEFPUOP_COMP_64(efdcmpgt);
GEN_SPEFPUOP_COMP_64(efdcmplt);
GEN_SPEFPUOP_COMP_64(efdcmpeq);
GEN_SPEFPUOP_COMP_64(efdtstgt);
GEN_SPEFPUOP_COMP_64(efdtstlt);
GEN_SPEFPUOP_COMP_64(efdtsteq);
7314 7315 7316 7317 7318 7319 7320 7321 7322 7323 7324 7325 7326 7327 7328 7329 7330 7331 7332

/* Opcodes definitions */
GEN_SPE(efdadd,         efdsub,        0x10, 0x0B, 0x00000000, PPC_SPEFPU); //
GEN_SPE(efdcfuid,       efdcfsid,      0x11, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efdabs,         efdnabs,       0x12, 0x0B, 0x0000F800, PPC_SPEFPU); //
GEN_SPE(efdneg,         speundef,      0x13, 0x0B, 0x0000F800, PPC_SPEFPU); //
GEN_SPE(efdmul,         efddiv,        0x14, 0x0B, 0x00000000, PPC_SPEFPU); //
GEN_SPE(efdctuidz,      efdctsidz,     0x15, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efdcmpgt,       efdcmplt,      0x16, 0x0B, 0x00600000, PPC_SPEFPU); //
GEN_SPE(efdcmpeq,       efdcfs,        0x17, 0x0B, 0x00600000, PPC_SPEFPU); //
GEN_SPE(efdcfui,        efdcfsi,       0x18, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efdcfuf,        efdcfsf,       0x19, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efdctui,        efdctsi,       0x1A, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efdctuf,        efdctsf,       0x1B, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efdctuiz,       speundef,      0x1C, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efdctsiz,       speundef,      0x1D, 0x0B, 0x00180000, PPC_SPEFPU); //
GEN_SPE(efdtstgt,       efdtstlt,      0x1E, 0x0B, 0x00600000, PPC_SPEFPU); //
GEN_SPE(efdtsteq,       speundef,      0x1F, 0x0B, 0x00600000, PPC_SPEFPU); //

B
bellard 已提交
7333 7334 7335
/* End opcode list */
GEN_OPCODE_MARK(end);

7336
#include "translate_init.c"
7337
#include "helper_regs.h"
B
bellard 已提交
7338

7339
/*****************************************************************************/
7340
/* Misc PowerPC helpers */
7341 7342 7343
void cpu_dump_state (CPUState *env, FILE *f,
                     int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
                     int flags)
B
bellard 已提交
7344
{
7345 7346 7347
#define RGPL  4
#define RFPL  4

B
bellard 已提交
7348 7349
    int i;

J
j_mayer 已提交
7350
    cpu_fprintf(f, "NIP " ADDRX "   LR " ADDRX " CTR " ADDRX " XER %08x\n",
A
aurel32 已提交
7351
                env->nip, env->lr, env->ctr, env->xer);
7352 7353
    cpu_fprintf(f, "MSR " ADDRX " HID0 " ADDRX "  HF " ADDRX " idx %d\n",
                env->msr, env->spr[SPR_HID0], env->hflags, env->mmu_idx);
7354
#if !defined(NO_TIMER_DUMP)
J
j_mayer 已提交
7355
    cpu_fprintf(f, "TB %08x %08x "
7356 7357 7358 7359
#if !defined(CONFIG_USER_ONLY)
                "DECR %08x"
#endif
                "\n",
J
j_mayer 已提交
7360
                cpu_ppc_load_tbu(env), cpu_ppc_load_tbl(env)
7361 7362 7363 7364
#if !defined(CONFIG_USER_ONLY)
                , cpu_ppc_load_decr(env)
#endif
                );
J
j_mayer 已提交
7365
#endif
7366
    for (i = 0; i < 32; i++) {
7367 7368
        if ((i & (RGPL - 1)) == 0)
            cpu_fprintf(f, "GPR%02d", i);
7369
        cpu_fprintf(f, " " REGX, ppc_dump_gpr(env, i));
7370
        if ((i & (RGPL - 1)) == (RGPL - 1))
B
bellard 已提交
7371
            cpu_fprintf(f, "\n");
7372
    }
7373
    cpu_fprintf(f, "CR ");
7374
    for (i = 0; i < 8; i++)
B
bellard 已提交
7375 7376
        cpu_fprintf(f, "%01x", env->crf[i]);
    cpu_fprintf(f, "  [");
7377 7378 7379 7380 7381 7382 7383 7384
    for (i = 0; i < 8; i++) {
        char a = '-';
        if (env->crf[i] & 0x08)
            a = 'L';
        else if (env->crf[i] & 0x04)
            a = 'G';
        else if (env->crf[i] & 0x02)
            a = 'E';
B
bellard 已提交
7385
        cpu_fprintf(f, " %c%c", a, env->crf[i] & 0x01 ? 'O' : ' ');
7386
    }
7387
    cpu_fprintf(f, " ]             RES " ADDRX "\n", env->reserve);
7388 7389 7390
    for (i = 0; i < 32; i++) {
        if ((i & (RFPL - 1)) == 0)
            cpu_fprintf(f, "FPR%02d", i);
B
bellard 已提交
7391
        cpu_fprintf(f, " %016" PRIx64, *((uint64_t *)&env->fpr[i]));
7392
        if ((i & (RFPL - 1)) == (RFPL - 1))
B
bellard 已提交
7393
            cpu_fprintf(f, "\n");
B
bellard 已提交
7394
    }
7395
#if !defined(CONFIG_USER_ONLY)
7396
    cpu_fprintf(f, "SRR0 " ADDRX " SRR1 " ADDRX " SDR1 " ADDRX "\n",
7397
                env->spr[SPR_SRR0], env->spr[SPR_SRR1], env->sdr1);
7398
#endif
B
bellard 已提交
7399

7400 7401
#undef RGPL
#undef RFPL
B
bellard 已提交
7402 7403
}

7404 7405 7406 7407 7408 7409 7410 7411 7412 7413 7414 7415 7416 7417 7418 7419 7420 7421 7422 7423 7424 7425 7426 7427 7428 7429 7430 7431 7432 7433 7434 7435 7436 7437 7438 7439 7440 7441 7442 7443 7444 7445 7446 7447 7448 7449 7450
void cpu_dump_statistics (CPUState *env, FILE*f,
                          int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
                          int flags)
{
#if defined(DO_PPC_STATISTICS)
    opc_handler_t **t1, **t2, **t3, *handler;
    int op1, op2, op3;

    t1 = env->opcodes;
    for (op1 = 0; op1 < 64; op1++) {
        handler = t1[op1];
        if (is_indirect_opcode(handler)) {
            t2 = ind_table(handler);
            for (op2 = 0; op2 < 32; op2++) {
                handler = t2[op2];
                if (is_indirect_opcode(handler)) {
                    t3 = ind_table(handler);
                    for (op3 = 0; op3 < 32; op3++) {
                        handler = t3[op3];
                        if (handler->count == 0)
                            continue;
                        cpu_fprintf(f, "%02x %02x %02x (%02x %04d) %16s: "
                                    "%016llx %lld\n",
                                    op1, op2, op3, op1, (op3 << 5) | op2,
                                    handler->oname,
                                    handler->count, handler->count);
                    }
                } else {
                    if (handler->count == 0)
                        continue;
                    cpu_fprintf(f, "%02x %02x    (%02x %04d) %16s: "
                                "%016llx %lld\n",
                                op1, op2, op1, op2, handler->oname,
                                handler->count, handler->count);
                }
            }
        } else {
            if (handler->count == 0)
                continue;
            cpu_fprintf(f, "%02x       (%02x     ) %16s: %016llx %lld\n",
                        op1, op1, handler->oname,
                        handler->count, handler->count);
        }
    }
#endif
}

7451
/*****************************************************************************/
7452 7453 7454
static always_inline void gen_intermediate_code_internal (CPUState *env,
                                                          TranslationBlock *tb,
                                                          int search_pc)
B
bellard 已提交
7455
{
7456
    DisasContext ctx, *ctxp = &ctx;
B
bellard 已提交
7457
    opc_handler_t **table, *handler;
B
bellard 已提交
7458
    target_ulong pc_start;
B
bellard 已提交
7459
    uint16_t *gen_opc_end;
7460
    int supervisor, little_endian;
7461
    CPUBreakpoint *bp;
B
bellard 已提交
7462
    int j, lj = -1;
P
pbrook 已提交
7463 7464
    int num_insns;
    int max_insns;
B
bellard 已提交
7465 7466 7467

    pc_start = tb->pc;
    gen_opc_end = gen_opc_buf + OPC_MAX_SIZE;
7468 7469 7470
#if defined(OPTIMIZE_FPRF_UPDATE)
    gen_fprf_ptr = gen_fprf_buf;
#endif
B
bellard 已提交
7471
    ctx.nip = pc_start;
B
bellard 已提交
7472
    ctx.tb = tb;
7473
    ctx.exception = POWERPC_EXCP_NONE;
7474
    ctx.spr_cb = env->spr_cb;
7475 7476
    supervisor = env->mmu_idx;
#if !defined(CONFIG_USER_ONLY)
7477
    ctx.supervisor = supervisor;
7478
#endif
7479
    little_endian = env->hflags & (1 << MSR_LE) ? 1 : 0;
7480 7481
#if defined(TARGET_PPC64)
    ctx.sf_mode = msr_sf;
7482
    ctx.mem_idx = (supervisor << 2) | (msr_sf << 1) | little_endian;
7483
#else
7484
    ctx.mem_idx = (supervisor << 1) | little_endian;
7485
#endif
B
bellard 已提交
7486
    ctx.fpu_enabled = msr_fp;
7487
    if ((env->flags & POWERPC_FLAG_SPE) && msr_spe)
7488 7489 7490
        ctx.spe_enabled = msr_spe;
    else
        ctx.spe_enabled = 0;
7491 7492 7493 7494
    if ((env->flags & POWERPC_FLAG_VRE) && msr_vr)
        ctx.altivec_enabled = msr_vr;
    else
        ctx.altivec_enabled = 0;
7495
    if ((env->flags & POWERPC_FLAG_SE) && msr_se)
7496
        ctx.singlestep_enabled = CPU_SINGLE_STEP;
7497
    else
7498
        ctx.singlestep_enabled = 0;
7499
    if ((env->flags & POWERPC_FLAG_BE) && msr_be)
7500 7501 7502
        ctx.singlestep_enabled |= CPU_BRANCH_STEP;
    if (unlikely(env->singlestep_enabled))
        ctx.singlestep_enabled |= GDBSTUB_SINGLE_STEP;
7503
#if defined (DO_SINGLE_STEP) && 0
7504 7505 7506
    /* Single step trace mode */
    msr_se = 1;
#endif
P
pbrook 已提交
7507 7508 7509 7510 7511 7512
    num_insns = 0;
    max_insns = tb->cflags & CF_COUNT_MASK;
    if (max_insns == 0)
        max_insns = CF_COUNT_MASK;

    gen_icount_start();
7513
    /* Set env in case of segfault during code fetch */
7514
    while (ctx.exception == POWERPC_EXCP_NONE && gen_opc_ptr < gen_opc_end) {
7515 7516
        if (unlikely(!TAILQ_EMPTY(&env->breakpoints))) {
            TAILQ_FOREACH(bp, &env->breakpoints, entry) {
7517
                if (bp->pc == ctx.nip) {
7518
                    gen_update_nip(&ctx, ctx.nip);
7519
                    gen_helper_raise_debug();
7520 7521 7522 7523
                    break;
                }
            }
        }
7524
        if (unlikely(search_pc)) {
B
bellard 已提交
7525 7526 7527 7528 7529
            j = gen_opc_ptr - gen_opc_buf;
            if (lj < j) {
                lj++;
                while (lj < j)
                    gen_opc_instr_start[lj++] = 0;
B
bellard 已提交
7530
                gen_opc_pc[lj] = ctx.nip;
B
bellard 已提交
7531
                gen_opc_instr_start[lj] = 1;
P
pbrook 已提交
7532
                gen_opc_icount[lj] = num_insns;
B
bellard 已提交
7533 7534
            }
        }
7535 7536
#if defined PPC_DEBUG_DISAS
        if (loglevel & CPU_LOG_TB_IN_ASM) {
B
bellard 已提交
7537
            fprintf(logfile, "----------------\n");
7538
            fprintf(logfile, "nip=" ADDRX " super=%d ir=%d\n",
7539
                    ctx.nip, supervisor, (int)msr_ir);
7540 7541
        }
#endif
P
pbrook 已提交
7542 7543
        if (num_insns + 1 == max_insns && (tb->cflags & CF_LAST_IO))
            gen_io_start();
7544 7545 7546 7547
        if (unlikely(little_endian)) {
            ctx.opcode = bswap32(ldl_code(ctx.nip));
        } else {
            ctx.opcode = ldl_code(ctx.nip);
7548
        }
7549 7550
#if defined PPC_DEBUG_DISAS
        if (loglevel & CPU_LOG_TB_IN_ASM) {
7551
            fprintf(logfile, "translate opcode %08x (%02x %02x %02x) (%s)\n",
7552
                    ctx.opcode, opc1(ctx.opcode), opc2(ctx.opcode),
7553
                    opc3(ctx.opcode), little_endian ? "little" : "big");
B
bellard 已提交
7554 7555
        }
#endif
B
bellard 已提交
7556
        ctx.nip += 4;
7557
        table = env->opcodes;
P
pbrook 已提交
7558
        num_insns++;
B
bellard 已提交
7559 7560 7561 7562 7563 7564 7565 7566 7567 7568
        handler = table[opc1(ctx.opcode)];
        if (is_indirect_opcode(handler)) {
            table = ind_table(handler);
            handler = table[opc2(ctx.opcode)];
            if (is_indirect_opcode(handler)) {
                table = ind_table(handler);
                handler = table[opc3(ctx.opcode)];
            }
        }
        /* Is opcode *REALLY* valid ? */
7569
        if (unlikely(handler->handler == &gen_invalid)) {
J
j_mayer 已提交
7570
            if (loglevel != 0) {
7571
                fprintf(logfile, "invalid/unsupported opcode: "
7572
                        "%02x - %02x - %02x (%08x) " ADDRX " %d\n",
7573
                        opc1(ctx.opcode), opc2(ctx.opcode),
7574
                        opc3(ctx.opcode), ctx.opcode, ctx.nip - 4, (int)msr_ir);
B
bellard 已提交
7575 7576
            } else {
                printf("invalid/unsupported opcode: "
7577
                       "%02x - %02x - %02x (%08x) " ADDRX " %d\n",
B
bellard 已提交
7578
                       opc1(ctx.opcode), opc2(ctx.opcode),
7579
                       opc3(ctx.opcode), ctx.opcode, ctx.nip - 4, (int)msr_ir);
B
bellard 已提交
7580
            }
7581 7582
        } else {
            if (unlikely((ctx.opcode & handler->inval) != 0)) {
J
j_mayer 已提交
7583
                if (loglevel != 0) {
B
bellard 已提交
7584
                    fprintf(logfile, "invalid bits: %08x for opcode: "
7585
                            "%02x - %02x - %02x (%08x) " ADDRX "\n",
B
bellard 已提交
7586 7587
                            ctx.opcode & handler->inval, opc1(ctx.opcode),
                            opc2(ctx.opcode), opc3(ctx.opcode),
B
bellard 已提交
7588
                            ctx.opcode, ctx.nip - 4);
7589 7590
                } else {
                    printf("invalid bits: %08x for opcode: "
7591
                           "%02x - %02x - %02x (%08x) " ADDRX "\n",
7592 7593
                           ctx.opcode & handler->inval, opc1(ctx.opcode),
                           opc2(ctx.opcode), opc3(ctx.opcode),
B
bellard 已提交
7594
                           ctx.opcode, ctx.nip - 4);
7595
                }
7596
                GEN_EXCP_INVAL(ctxp);
B
bellard 已提交
7597
                break;
B
bellard 已提交
7598 7599
            }
        }
B
bellard 已提交
7600
        (*(handler->handler))(&ctx);
7601 7602 7603
#if defined(DO_PPC_STATISTICS)
        handler->count++;
#endif
7604
        /* Check trace mode exceptions */
7605 7606 7607 7608 7609
        if (unlikely(ctx.singlestep_enabled & CPU_SINGLE_STEP &&
                     (ctx.nip <= 0x100 || ctx.nip > 0xF00) &&
                     ctx.exception != POWERPC_SYSCALL &&
                     ctx.exception != POWERPC_EXCP_TRAP &&
                     ctx.exception != POWERPC_EXCP_BRANCH)) {
7610
            GEN_EXCP(ctxp, POWERPC_EXCP_TRACE, 0);
7611
        } else if (unlikely(((ctx.nip & (TARGET_PAGE_SIZE - 1)) == 0) ||
P
pbrook 已提交
7612 7613
                            (env->singlestep_enabled) ||
                            num_insns >= max_insns)) {
7614 7615 7616
            /* if we reach a page boundary or are single stepping, stop
             * generation
             */
7617
            break;
7618
        }
7619 7620 7621 7622
#if defined (DO_SINGLE_STEP)
        break;
#endif
    }
P
pbrook 已提交
7623 7624
    if (tb->cflags & CF_LAST_IO)
        gen_io_end();
7625
    if (ctx.exception == POWERPC_EXCP_NONE) {
7626
        gen_goto_tb(&ctx, 0, ctx.nip);
7627
    } else if (ctx.exception != POWERPC_EXCP_BRANCH) {
7628 7629
        if (unlikely(env->singlestep_enabled)) {
            gen_update_nip(&ctx, ctx.nip);
7630
            gen_helper_raise_debug();
7631
        }
7632
        /* Generate the return instruction */
B
bellard 已提交
7633
        tcg_gen_exit_tb(0);
7634
    }
P
pbrook 已提交
7635
    gen_icount_end(tb, num_insns);
B
bellard 已提交
7636
    *gen_opc_ptr = INDEX_op_end;
7637
    if (unlikely(search_pc)) {
7638 7639 7640 7641 7642
        j = gen_opc_ptr - gen_opc_buf;
        lj++;
        while (lj <= j)
            gen_opc_instr_start[lj++] = 0;
    } else {
B
bellard 已提交
7643
        tb->size = ctx.nip - pc_start;
P
pbrook 已提交
7644
        tb->icount = num_insns;
7645
    }
7646
#if defined(DEBUG_DISAS)
7647
    if (loglevel & CPU_LOG_TB_CPU) {
7648
        fprintf(logfile, "---------------- excp: %04x\n", ctx.exception);
B
bellard 已提交
7649
        cpu_dump_state(env, logfile, fprintf, 0);
7650 7651
    }
    if (loglevel & CPU_LOG_TB_IN_ASM) {
7652
        int flags;
7653
        flags = env->bfd_mach;
7654
        flags |= little_endian << 16;
B
bellard 已提交
7655
        fprintf(logfile, "IN: %s\n", lookup_symbol(pc_start));
7656
        target_disas(logfile, pc_start, ctx.nip - pc_start, flags);
B
bellard 已提交
7657
        fprintf(logfile, "\n");
7658
    }
B
bellard 已提交
7659 7660 7661
#endif
}

7662
void gen_intermediate_code (CPUState *env, struct TranslationBlock *tb)
B
bellard 已提交
7663
{
7664
    gen_intermediate_code_internal(env, tb, 0);
B
bellard 已提交
7665 7666
}

7667
void gen_intermediate_code_pc (CPUState *env, struct TranslationBlock *tb)
B
bellard 已提交
7668
{
7669
    gen_intermediate_code_internal(env, tb, 1);
B
bellard 已提交
7670
}
A
aurel32 已提交
7671 7672 7673 7674 7675 7676

void gen_pc_load(CPUState *env, TranslationBlock *tb,
                unsigned long searched_pc, int pc_pos, void *puc)
{
    env->nip = gen_opc_pc[pc_pos];
}