cpu.c 108.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 *  i386 CPUID helper functions
 *
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
 */
P
Peter Maydell 已提交
19
#include "qemu/osdep.h"
20
#include "qemu/cutils.h"
21 22

#include "cpu.h"
23
#include "exec/exec-all.h"
24
#include "sysemu/kvm.h"
25
#include "sysemu/cpus.h"
26
#include "kvm_i386.h"
27

28
#include "qemu/error-report.h"
29 30
#include "qemu/option.h"
#include "qemu/config-file.h"
31
#include "qapi/qmp/qerror.h"
32

33 34
#include "qapi-types.h"
#include "qapi-visit.h"
35
#include "qapi/visitor.h"
36
#include "sysemu/arch_init.h"
37

S
Stefan Weil 已提交
38
#if defined(CONFIG_KVM)
39
#include <linux/kvm_para.h>
S
Stefan Weil 已提交
40
#endif
41

42
#include "sysemu/sysemu.h"
43
#include "hw/qdev-properties.h"
44
#ifndef CONFIG_USER_ONLY
45
#include "exec/address-spaces.h"
46
#include "hw/hw.h"
P
Paolo Bonzini 已提交
47 48
#include "hw/xen/xen.h"
#include "hw/i386/apic_internal.h"
49 50
#endif

51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162

/* Cache topology CPUID constants: */

/* CPUID Leaf 2 Descriptors */

#define CPUID_2_L1D_32KB_8WAY_64B 0x2c
#define CPUID_2_L1I_32KB_8WAY_64B 0x30
#define CPUID_2_L2_2MB_8WAY_64B   0x7d


/* CPUID Leaf 4 constants: */

/* EAX: */
#define CPUID_4_TYPE_DCACHE  1
#define CPUID_4_TYPE_ICACHE  2
#define CPUID_4_TYPE_UNIFIED 3

#define CPUID_4_LEVEL(l)          ((l) << 5)

#define CPUID_4_SELF_INIT_LEVEL (1 << 8)
#define CPUID_4_FULLY_ASSOC     (1 << 9)

/* EDX: */
#define CPUID_4_NO_INVD_SHARING (1 << 0)
#define CPUID_4_INCLUSIVE       (1 << 1)
#define CPUID_4_COMPLEX_IDX     (1 << 2)

#define ASSOC_FULL 0xFF

/* AMD associativity encoding used on CPUID Leaf 0x80000006: */
#define AMD_ENC_ASSOC(a) (a <=   1 ? a   : \
                          a ==   2 ? 0x2 : \
                          a ==   4 ? 0x4 : \
                          a ==   8 ? 0x6 : \
                          a ==  16 ? 0x8 : \
                          a ==  32 ? 0xA : \
                          a ==  48 ? 0xB : \
                          a ==  64 ? 0xC : \
                          a ==  96 ? 0xD : \
                          a == 128 ? 0xE : \
                          a == ASSOC_FULL ? 0xF : \
                          0 /* invalid value */)


/* Definitions of the hardcoded cache entries we expose: */

/* L1 data cache: */
#define L1D_LINE_SIZE         64
#define L1D_ASSOCIATIVITY      8
#define L1D_SETS              64
#define L1D_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1D_DESCRIPTOR CPUID_2_L1D_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1D_LINES_PER_TAG      1
#define L1D_SIZE_KB_AMD       64
#define L1D_ASSOCIATIVITY_AMD  2

/* L1 instruction cache: */
#define L1I_LINE_SIZE         64
#define L1I_ASSOCIATIVITY      8
#define L1I_SETS              64
#define L1I_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1I_DESCRIPTOR CPUID_2_L1I_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1I_LINES_PER_TAG      1
#define L1I_SIZE_KB_AMD       64
#define L1I_ASSOCIATIVITY_AMD  2

/* Level 2 unified cache: */
#define L2_LINE_SIZE          64
#define L2_ASSOCIATIVITY      16
#define L2_SETS             4096
#define L2_PARTITIONS          1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 4MiB */
/*FIXME: CPUID leaf 2 descriptor is inconsistent with CPUID leaf 4 */
#define L2_DESCRIPTOR CPUID_2_L2_2MB_8WAY_64B
/*FIXME: CPUID leaf 0x80000006 is inconsistent with leaves 2 & 4 */
#define L2_LINES_PER_TAG       1
#define L2_SIZE_KB_AMD       512

/* No L3 cache: */
#define L3_SIZE_KB             0 /* disabled */
#define L3_ASSOCIATIVITY       0 /* disabled */
#define L3_LINES_PER_TAG       0 /* disabled */
#define L3_LINE_SIZE           0 /* disabled */

/* TLB definitions: */

#define L1_DTLB_2M_ASSOC       1
#define L1_DTLB_2M_ENTRIES   255
#define L1_DTLB_4K_ASSOC       1
#define L1_DTLB_4K_ENTRIES   255

#define L1_ITLB_2M_ASSOC       1
#define L1_ITLB_2M_ENTRIES   255
#define L1_ITLB_4K_ASSOC       1
#define L1_ITLB_4K_ENTRIES   255

#define L2_DTLB_2M_ASSOC       0 /* disabled */
#define L2_DTLB_2M_ENTRIES     0 /* disabled */
#define L2_DTLB_4K_ASSOC       4
#define L2_DTLB_4K_ENTRIES   512

#define L2_ITLB_2M_ASSOC       0 /* disabled */
#define L2_ITLB_2M_ENTRIES     0 /* disabled */
#define L2_ITLB_4K_ASSOC       4
#define L2_ITLB_4K_ENTRIES   512



163 164 165 166 167 168 169 170 171 172 173 174
static void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1,
                                     uint32_t vendor2, uint32_t vendor3)
{
    int i;
    for (i = 0; i < 4; i++) {
        dst[i] = vendor1 >> (8 * i);
        dst[i + 4] = vendor2 >> (8 * i);
        dst[i + 8] = vendor3 >> (8 * i);
    }
    dst[CPUID_VENDOR_SZ] = '\0';
}

175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
/* feature flags taken from "Intel Processor Identification and the CPUID
 * Instruction" and AMD's "CPUID Specification".  In cases of disagreement
 * between feature naming conventions, aliases may be added.
 */
static const char *feature_name[] = {
    "fpu", "vme", "de", "pse",
    "tsc", "msr", "pae", "mce",
    "cx8", "apic", NULL, "sep",
    "mtrr", "pge", "mca", "cmov",
    "pat", "pse36", "pn" /* Intel psn */, "clflush" /* Intel clfsh */,
    NULL, "ds" /* Intel dts */, "acpi", "mmx",
    "fxsr", "sse", "sse2", "ss",
    "ht" /* Intel htt */, "tm", "ia64", "pbe",
};
static const char *ext_feature_name[] = {
190
    "pni|sse3" /* Intel,AMD sse3 */, "pclmulqdq|pclmuldq", "dtes64", "monitor",
191
    "ds_cpl", "vmx", "smx", "est",
192
    "tm2", "ssse3", "cid", NULL,
193
    "fma", "cx16", "xtpr", "pdcm",
M
Mao, Junjie 已提交
194
    NULL, "pcid", "dca", "sse4.1|sse4_1",
195
    "sse4.2|sse4_2", "x2apic", "movbe", "popcnt",
196
    "tsc-deadline", "aes", "xsave", "osxsave",
197
    "avx", "f16c", "rdrand", "hypervisor",
198
};
199 200 201 202 203
/* Feature names that are already defined on feature_name[] but are set on
 * CPUID[8000_0001].EDX on AMD CPUs don't have their names on
 * ext2_feature_name[]. They are copied automatically to cpuid_ext2_features
 * if and only if CPU vendor is AMD.
 */
204
static const char *ext2_feature_name[] = {
205 206 207 208 209 210 211
    NULL /* fpu */, NULL /* vme */, NULL /* de */, NULL /* pse */,
    NULL /* tsc */, NULL /* msr */, NULL /* pae */, NULL /* mce */,
    NULL /* cx8 */ /* AMD CMPXCHG8B */, NULL /* apic */, NULL, "syscall",
    NULL /* mtrr */, NULL /* pge */, NULL /* mca */, NULL /* cmov */,
    NULL /* pat */, NULL /* pse36 */, NULL, NULL /* Linux mp */,
    "nx|xd", NULL, "mmxext", NULL /* mmx */,
    NULL /* fxsr */, "fxsr_opt|ffxsr", "pdpe1gb" /* AMD Page1GB */, "rdtscp",
212
    NULL, "lm|i64", "3dnowext", "3dnow",
213 214 215 216
};
static const char *ext3_feature_name[] = {
    "lahf_lm" /* AMD LahfSahf */, "cmp_legacy", "svm", "extapic" /* AMD ExtApicSpace */,
    "cr8legacy" /* AMD AltMovCr8 */, "abm", "sse4a", "misalignsse",
217
    "3dnowprefetch", "osvw", "ibs", "xop",
218 219 220 221
    "skinit", "wdt", NULL, "lwp",
    "fma4", "tce", NULL, "nodeid_msr",
    NULL, "tbm", "topoext", "perfctr_core",
    "perfctr_nb", NULL, NULL, NULL,
222 223 224
    NULL, NULL, NULL, NULL,
};

225 226 227 228 229 230 231 232 233 234 235
static const char *ext4_feature_name[] = {
    NULL, NULL, "xstore", "xstore-en",
    NULL, NULL, "xcrypt", "xcrypt-en",
    "ace2", "ace2-en", "phe", "phe-en",
    "pmm", "pmm-en", NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

236
static const char *kvm_feature_name[] = {
237
    "kvmclock", "kvm_nopiodelay", "kvm_mmu", "kvmclock",
238
    "kvm_asyncpf", "kvm_steal_time", "kvm_pv_eoi", "kvm_pv_unhalt",
239 240 241 242
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
243
    "kvmclock-stable-bit", NULL, NULL, NULL,
244
    NULL, NULL, NULL, NULL,
245 246
};

J
Joerg Roedel 已提交
247 248 249 250 251 252 253 254 255 256 257
static const char *svm_feature_name[] = {
    "npt", "lbrv", "svm_lock", "nrip_save",
    "tsc_scale", "vmcb_clean",  "flushbyasid", "decodeassists",
    NULL, NULL, "pause_filter", NULL,
    "pfthreshold", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

H
H. Peter Anvin 已提交
258
static const char *cpuid_7_0_ebx_feature_name[] = {
259
    "fsgsbase", "tsc_adjust", NULL, "bmi1", "hle", "avx2", NULL, "smep",
260
    "bmi2", "erms", "invpcid", "rtm", NULL, NULL, "mpx", NULL,
261 262
    "avx512f", NULL, "rdseed", "adx", "smap", NULL, "pcommit", "clflushopt",
    "clwb", NULL, "avx512pf", "avx512er", "avx512cd", NULL, NULL, NULL,
H
H. Peter Anvin 已提交
263 264
};

265 266 267 268 269 270 271 272 273 274 275
static const char *cpuid_7_0_ecx_feature_name[] = {
    NULL, NULL, NULL, "pku",
    "ospke", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

276 277 278 279 280 281 282 283 284 285 286
static const char *cpuid_apm_edx_feature_name[] = {
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    "invtsc", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

287 288 289 290 291 292 293 294 295 296 297
static const char *cpuid_xsave_feature_name[] = {
    "xsaveopt", "xsavec", "xgetbv1", "xsaves",
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

J
Jan Kiszka 已提交
298 299 300 301 302 303 304 305 306 307 308
static const char *cpuid_6_feature_name[] = {
    NULL, NULL, "arat", NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324
#define I486_FEATURES (CPUID_FP87 | CPUID_VME | CPUID_PSE)
#define PENTIUM_FEATURES (I486_FEATURES | CPUID_DE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_MMX | CPUID_APIC)
#define PENTIUM2_FEATURES (PENTIUM_FEATURES | CPUID_PAE | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_FXSR)
#define PENTIUM3_FEATURES (PENTIUM2_FEATURES | CPUID_SSE)
#define PPRO_FEATURES (CPUID_FP87 | CPUID_DE | CPUID_PSE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_PGE | CPUID_CMOV | \
          CPUID_PAT | CPUID_FXSR | CPUID_MMX | CPUID_SSE | CPUID_SSE2 | \
          CPUID_PAE | CPUID_SEP | CPUID_APIC)

#define TCG_FEATURES (CPUID_FP87 | CPUID_PSE | CPUID_TSC | CPUID_MSR | \
          CPUID_PAE | CPUID_MCE | CPUID_CX8 | CPUID_APIC | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_CLFLUSH | CPUID_ACPI | CPUID_MMX | \
325
          CPUID_FXSR | CPUID_SSE | CPUID_SSE2 | CPUID_SS | CPUID_DE)
326 327 328 329 330 331 332
          /* partly implemented:
          CPUID_MTRR, CPUID_MCA, CPUID_CLFLUSH (needed for Win64) */
          /* missing:
          CPUID_VME, CPUID_DTS, CPUID_SS, CPUID_HT, CPUID_TM, CPUID_PBE */
#define TCG_EXT_FEATURES (CPUID_EXT_SSE3 | CPUID_EXT_PCLMULQDQ | \
          CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 | CPUID_EXT_CX16 | \
          CPUID_EXT_SSE41 | CPUID_EXT_SSE42 | CPUID_EXT_POPCNT | \
333
          CPUID_EXT_XSAVE | /* CPUID_EXT_OSXSAVE is dynamic */   \
334 335 336 337 338
          CPUID_EXT_MOVBE | CPUID_EXT_AES | CPUID_EXT_HYPERVISOR)
          /* missing:
          CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_VMX, CPUID_EXT_SMX,
          CPUID_EXT_EST, CPUID_EXT_TM2, CPUID_EXT_CID, CPUID_EXT_FMA,
          CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_PCID, CPUID_EXT_DCA,
339 340
          CPUID_EXT_X2APIC, CPUID_EXT_TSC_DEADLINE_TIMER, CPUID_EXT_AVX,
          CPUID_EXT_F16C, CPUID_EXT_RDRAND */
341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357

#ifdef TARGET_X86_64
#define TCG_EXT2_X86_64_FEATURES (CPUID_EXT2_SYSCALL | CPUID_EXT2_LM)
#else
#define TCG_EXT2_X86_64_FEATURES 0
#endif

#define TCG_EXT2_FEATURES ((TCG_FEATURES & CPUID_EXT2_AMD_ALIASES) | \
          CPUID_EXT2_NX | CPUID_EXT2_MMXEXT | CPUID_EXT2_RDTSCP | \
          CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_PDPE1GB | \
          TCG_EXT2_X86_64_FEATURES)
#define TCG_EXT3_FEATURES (CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM | \
          CPUID_EXT3_CR8LEG | CPUID_EXT3_ABM | CPUID_EXT3_SSE4A)
#define TCG_EXT4_FEATURES 0
#define TCG_SVM_FEATURES 0
#define TCG_KVM_FEATURES 0
#define TCG_7_0_EBX_FEATURES (CPUID_7_0_EBX_SMEP | CPUID_7_0_EBX_SMAP | \
358 359
          CPUID_7_0_EBX_BMI1 | CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ADX | \
          CPUID_7_0_EBX_PCOMMIT | CPUID_7_0_EBX_CLFLUSHOPT |            \
360
          CPUID_7_0_EBX_CLWB | CPUID_7_0_EBX_MPX | CPUID_7_0_EBX_FSGSBASE)
361
          /* missing:
362
          CPUID_7_0_EBX_HLE, CPUID_7_0_EBX_AVX2,
363 364
          CPUID_7_0_EBX_ERMS, CPUID_7_0_EBX_INVPCID, CPUID_7_0_EBX_RTM,
          CPUID_7_0_EBX_RDSEED */
365
#define TCG_7_0_ECX_FEATURES (CPUID_7_0_ECX_PKU | CPUID_7_0_ECX_OSPKE)
366
#define TCG_APM_FEATURES 0
J
Jan Kiszka 已提交
367
#define TCG_6_EAX_FEATURES CPUID_6_EAX_ARAT
368 369 370
#define TCG_XSAVE_FEATURES (CPUID_XSAVE_XSAVEOPT | CPUID_XSAVE_XGETBV1)
          /* missing:
          CPUID_XSAVE_XSAVEC, CPUID_XSAVE_XSAVES */
371

372 373
typedef struct FeatureWordInfo {
    const char **feat_names;
374 375 376 377
    uint32_t cpuid_eax;   /* Input EAX for CPUID */
    bool cpuid_needs_ecx; /* CPUID instruction uses ECX as input */
    uint32_t cpuid_ecx;   /* Input ECX value for CPUID */
    int cpuid_reg;        /* output register (R_* constant) */
378
    uint32_t tcg_features; /* Feature flags supported by TCG */
379
    uint32_t unmigratable_flags; /* Feature flags known to be unmigratable */
380 381 382
} FeatureWordInfo;

static FeatureWordInfo feature_word_info[FEATURE_WORDS] = {
383 384 385
    [FEAT_1_EDX] = {
        .feat_names = feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_EDX,
386
        .tcg_features = TCG_FEATURES,
387 388 389 390
    },
    [FEAT_1_ECX] = {
        .feat_names = ext_feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_ECX,
391
        .tcg_features = TCG_EXT_FEATURES,
392 393 394 395
    },
    [FEAT_8000_0001_EDX] = {
        .feat_names = ext2_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_EDX,
396
        .tcg_features = TCG_EXT2_FEATURES,
397 398 399 400
    },
    [FEAT_8000_0001_ECX] = {
        .feat_names = ext3_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_ECX,
401
        .tcg_features = TCG_EXT3_FEATURES,
402
    },
403 404 405
    [FEAT_C000_0001_EDX] = {
        .feat_names = ext4_feature_name,
        .cpuid_eax = 0xC0000001, .cpuid_reg = R_EDX,
406
        .tcg_features = TCG_EXT4_FEATURES,
407
    },
408 409 410
    [FEAT_KVM] = {
        .feat_names = kvm_feature_name,
        .cpuid_eax = KVM_CPUID_FEATURES, .cpuid_reg = R_EAX,
411
        .tcg_features = TCG_KVM_FEATURES,
412 413 414 415
    },
    [FEAT_SVM] = {
        .feat_names = svm_feature_name,
        .cpuid_eax = 0x8000000A, .cpuid_reg = R_EDX,
416
        .tcg_features = TCG_SVM_FEATURES,
417 418 419
    },
    [FEAT_7_0_EBX] = {
        .feat_names = cpuid_7_0_ebx_feature_name,
420 421 422
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_EBX,
423
        .tcg_features = TCG_7_0_EBX_FEATURES,
424
    },
425 426 427 428 429 430 431
    [FEAT_7_0_ECX] = {
        .feat_names = cpuid_7_0_ecx_feature_name,
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_ECX,
        .tcg_features = TCG_7_0_ECX_FEATURES,
    },
432 433 434 435 436 437 438
    [FEAT_8000_0007_EDX] = {
        .feat_names = cpuid_apm_edx_feature_name,
        .cpuid_eax = 0x80000007,
        .cpuid_reg = R_EDX,
        .tcg_features = TCG_APM_FEATURES,
        .unmigratable_flags = CPUID_APM_INVTSC,
    },
439 440 441 442 443
    [FEAT_XSAVE] = {
        .feat_names = cpuid_xsave_feature_name,
        .cpuid_eax = 0xd,
        .cpuid_needs_ecx = true, .cpuid_ecx = 1,
        .cpuid_reg = R_EAX,
444
        .tcg_features = TCG_XSAVE_FEATURES,
445
    },
J
Jan Kiszka 已提交
446 447 448 449 450
    [FEAT_6_EAX] = {
        .feat_names = cpuid_6_feature_name,
        .cpuid_eax = 6, .cpuid_reg = R_EAX,
        .tcg_features = TCG_6_EAX_FEATURES,
    },
451 452
};

453 454 455 456 457 458 459 460
typedef struct X86RegisterInfo32 {
    /* Name of register */
    const char *name;
    /* QAPI enum value register */
    X86CPURegister32 qapi_enum;
} X86RegisterInfo32;

#define REGISTER(reg) \
461
    [R_##reg] = { .name = #reg, .qapi_enum = X86_CPU_REGISTER32_##reg }
462
static const X86RegisterInfo32 x86_reg_info_32[CPU_NB_REGS32] = {
463 464 465 466 467 468 469 470 471 472 473
    REGISTER(EAX),
    REGISTER(ECX),
    REGISTER(EDX),
    REGISTER(EBX),
    REGISTER(ESP),
    REGISTER(EBP),
    REGISTER(ESI),
    REGISTER(EDI),
};
#undef REGISTER

474
const ExtSaveArea x86_ext_save_areas[] = {
475 476
    [XSTATE_YMM_BIT] =
          { .feature = FEAT_1_ECX, .bits = CPUID_EXT_AVX,
477 478
            .offset = offsetof(X86XSaveArea, avx_state),
            .size = sizeof(XSaveAVX) },
479 480
    [XSTATE_BNDREGS_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
481 482
            .offset = offsetof(X86XSaveArea, bndreg_state),
            .size = sizeof(XSaveBNDREG)  },
483 484
    [XSTATE_BNDCSR_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
485 486
            .offset = offsetof(X86XSaveArea, bndcsr_state),
            .size = sizeof(XSaveBNDCSR)  },
487 488
    [XSTATE_OPMASK_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
489 490
            .offset = offsetof(X86XSaveArea, opmask_state),
            .size = sizeof(XSaveOpmask) },
491 492
    [XSTATE_ZMM_Hi256_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
493 494
            .offset = offsetof(X86XSaveArea, zmm_hi256_state),
            .size = sizeof(XSaveZMM_Hi256) },
495 496
    [XSTATE_Hi16_ZMM_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
497 498
            .offset = offsetof(X86XSaveArea, hi16_zmm_state),
            .size = sizeof(XSaveHi16_ZMM) },
499 500
    [XSTATE_PKRU_BIT] =
          { .feature = FEAT_7_0_ECX, .bits = CPUID_7_0_ECX_PKU,
501 502
            .offset = offsetof(X86XSaveArea, pkru_state),
            .size = sizeof(XSavePKRU) },
503
};
504

505 506
const char *get_register_name_32(unsigned int reg)
{
507
    if (reg >= CPU_NB_REGS32) {
508 509
        return NULL;
    }
510
    return x86_reg_info_32[reg].name;
511 512
}

513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537
/*
 * Returns the set of feature flags that are supported and migratable by
 * QEMU, for a given FeatureWord.
 */
static uint32_t x86_cpu_get_migratable_flags(FeatureWord w)
{
    FeatureWordInfo *wi = &feature_word_info[w];
    uint32_t r = 0;
    int i;

    for (i = 0; i < 32; i++) {
        uint32_t f = 1U << i;
        /* If the feature name is unknown, it is not supported by QEMU yet */
        if (!wi->feat_names[i]) {
            continue;
        }
        /* Skip features known to QEMU, but explicitly marked as unmigratable */
        if (wi->unmigratable_flags & f) {
            continue;
        }
        r |= f;
    }
    return r;
}

538 539
void host_cpuid(uint32_t function, uint32_t count,
                uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx)
540
{
541 542 543 544 545 546 547
    uint32_t vec[4];

#ifdef __x86_64__
    asm volatile("cpuid"
                 : "=a"(vec[0]), "=b"(vec[1]),
                   "=c"(vec[2]), "=d"(vec[3])
                 : "0"(function), "c"(count) : "cc");
548
#elif defined(__i386__)
549 550 551 552 553 554 555 556 557
    asm volatile("pusha \n\t"
                 "cpuid \n\t"
                 "mov %%eax, 0(%2) \n\t"
                 "mov %%ebx, 4(%2) \n\t"
                 "mov %%ecx, 8(%2) \n\t"
                 "mov %%edx, 12(%2) \n\t"
                 "popa"
                 : : "a"(function), "c"(count), "S"(vec)
                 : "memory", "cc");
558 559
#else
    abort();
560 561
#endif

562
    if (eax)
563
        *eax = vec[0];
564
    if (ebx)
565
        *ebx = vec[1];
566
    if (ecx)
567
        *ecx = vec[2];
568
    if (edx)
569
        *edx = vec[3];
570
}
571 572 573 574 575 576 577 578

#define iswhite(c) ((c) && ((c) <= ' ' || '~' < (c)))

/* general substring compare of *[s1..e1) and *[s2..e2).  sx is start of
 * a substring.  ex if !NULL points to the first char after a substring,
 * otherwise the string is assumed to sized by a terminating nul.
 * Return lexical ordering of *s1:*s2.
 */
579 580
static int sstrcmp(const char *s1, const char *e1,
                   const char *s2, const char *e2)
581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616
{
    for (;;) {
        if (!*s1 || !*s2 || *s1 != *s2)
            return (*s1 - *s2);
        ++s1, ++s2;
        if (s1 == e1 && s2 == e2)
            return (0);
        else if (s1 == e1)
            return (*s2);
        else if (s2 == e2)
            return (*s1);
    }
}

/* compare *[s..e) to *altstr.  *altstr may be a simple string or multiple
 * '|' delimited (possibly empty) strings in which case search for a match
 * within the alternatives proceeds left to right.  Return 0 for success,
 * non-zero otherwise.
 */
static int altcmp(const char *s, const char *e, const char *altstr)
{
    const char *p, *q;

    for (q = p = altstr; ; ) {
        while (*p && *p != '|')
            ++p;
        if ((q == p && !*s) || (q != p && !sstrcmp(s, e, q, p)))
            return (0);
        if (!*p)
            return (1);
        else
            q = ++p;
    }
}

/* search featureset for flag *[s..e), if found set corresponding bit in
617
 * *pval and return true, otherwise return false
618
 */
619 620
static bool lookup_feature(uint32_t *pval, const char *s, const char *e,
                           const char **featureset)
621 622 623
{
    uint32_t mask;
    const char **ppc;
624
    bool found = false;
625

626
    for (mask = 1, ppc = featureset; mask; mask <<= 1, ++ppc) {
627 628
        if (*ppc && !altcmp(s, e, *ppc)) {
            *pval |= mask;
629
            found = true;
630
        }
631 632
    }
    return found;
633 634
}

635
static void add_flagname_to_bitmaps(const char *flagname,
636 637
                                    FeatureWordArray words,
                                    Error **errp)
638
{
639 640 641 642 643 644 645 646 647
    FeatureWord w;
    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        if (wi->feat_names &&
            lookup_feature(&words[w], flagname, NULL, wi->feat_names)) {
            break;
        }
    }
    if (w == FEATURE_WORDS) {
648
        error_setg(errp, "CPU feature %s not found", flagname);
649
    }
650 651
}

652 653 654 655 656 657 658 659 660 661 662 663 664
/* CPU class name definitions: */

#define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU
#define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX)

/* Return type name for a given CPU model name
 * Caller is responsible for freeing the returned string.
 */
static char *x86_cpu_type_name(const char *model_name)
{
    return g_strdup_printf(X86_CPU_TYPE_NAME("%s"), model_name);
}

665 666
static ObjectClass *x86_cpu_class_by_name(const char *cpu_model)
{
667 668 669
    ObjectClass *oc;
    char *typename;

670 671 672 673
    if (cpu_model == NULL) {
        return NULL;
    }

674 675 676 677
    typename = x86_cpu_type_name(cpu_model);
    oc = object_class_by_name(typename);
    g_free(typename);
    return oc;
678 679
}

680
struct X86CPUDefinition {
681 682
    const char *name;
    uint32_t level;
683 684
    uint32_t xlevel;
    uint32_t xlevel2;
685 686
    /* vendor is zero-terminated, 12 character ASCII string */
    char vendor[CPUID_VENDOR_SZ + 1];
687 688 689
    int family;
    int model;
    int stepping;
690
    FeatureWordArray features;
691
    char model_id[48];
692
};
693

694
static X86CPUDefinition builtin_x86_defs[] = {
695 696
    {
        .name = "qemu64",
697
        .level = 0xd,
698
        .vendor = CPUID_VENDOR_AMD,
699
        .family = 6,
700
        .model = 6,
701
        .stepping = 3,
702
        .features[FEAT_1_EDX] =
703
            PPRO_FEATURES |
704 705
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
706
        .features[FEAT_1_ECX] =
707
            CPUID_EXT_SSE3 | CPUID_EXT_CX16,
708
        .features[FEAT_8000_0001_EDX] =
709
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
710
        .features[FEAT_8000_0001_ECX] =
711
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM,
712
        .xlevel = 0x8000000A,
713
        .model_id = "QEMU Virtual CPU version " QEMU_HW_VERSION,
714 715 716 717
    },
    {
        .name = "phenom",
        .level = 5,
718
        .vendor = CPUID_VENDOR_AMD,
719 720 721
        .family = 16,
        .model = 2,
        .stepping = 3,
722
        /* Missing: CPUID_HT */
723
        .features[FEAT_1_EDX] =
724
            PPRO_FEATURES |
725
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
726
            CPUID_PSE36 | CPUID_VME,
727
        .features[FEAT_1_ECX] =
728
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_CX16 |
729
            CPUID_EXT_POPCNT,
730
        .features[FEAT_8000_0001_EDX] =
731 732
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX |
            CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_MMXEXT |
733
            CPUID_EXT2_FFXSR | CPUID_EXT2_PDPE1GB | CPUID_EXT2_RDTSCP,
734 735 736 737
        /* Missing: CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS */
738
        .features[FEAT_8000_0001_ECX] =
739
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
740
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
741
        /* Missing: CPUID_SVM_LBRV */
742
        .features[FEAT_SVM] =
743
            CPUID_SVM_NPT,
744 745 746 747 748 749
        .xlevel = 0x8000001A,
        .model_id = "AMD Phenom(tm) 9550 Quad-Core Processor"
    },
    {
        .name = "core2duo",
        .level = 10,
750
        .vendor = CPUID_VENDOR_INTEL,
751 752 753
        .family = 6,
        .model = 15,
        .stepping = 11,
754
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
755
        .features[FEAT_1_EDX] =
756
            PPRO_FEATURES |
757
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
758 759
            CPUID_PSE36 | CPUID_VME | CPUID_ACPI | CPUID_SS,
        /* Missing: CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_EST,
760
         * CPUID_EXT_TM2, CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_VMX */
761
        .features[FEAT_1_ECX] =
762
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
763
            CPUID_EXT_CX16,
764
        .features[FEAT_8000_0001_EDX] =
765
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
766
        .features[FEAT_8000_0001_ECX] =
767
            CPUID_EXT3_LAHF_LM,
768 769 770 771 772
        .xlevel = 0x80000008,
        .model_id = "Intel(R) Core(TM)2 Duo CPU     T7700  @ 2.40GHz",
    },
    {
        .name = "kvm64",
773
        .level = 0xd,
774
        .vendor = CPUID_VENDOR_INTEL,
775 776 777
        .family = 15,
        .model = 6,
        .stepping = 1,
P
Paolo Bonzini 已提交
778
        /* Missing: CPUID_HT */
779
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
780
            PPRO_FEATURES | CPUID_VME |
781 782 783
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
        /* Missing: CPUID_EXT_POPCNT, CPUID_EXT_MONITOR */
784
        .features[FEAT_1_ECX] =
785
            CPUID_EXT_SSE3 | CPUID_EXT_CX16,
786
        /* Missing: CPUID_EXT2_PDPE1GB, CPUID_EXT2_RDTSCP */
787
        .features[FEAT_8000_0001_EDX] =
788 789 790 791 792
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
        /* Missing: CPUID_EXT3_LAHF_LM, CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG, CPUID_EXT3_ABM, CPUID_EXT3_SSE4A,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS, CPUID_EXT3_SVM */
793
        .features[FEAT_8000_0001_ECX] =
794
            0,
795 796 797 798 799 800
        .xlevel = 0x80000008,
        .model_id = "Common KVM processor"
    },
    {
        .name = "qemu32",
        .level = 4,
801
        .vendor = CPUID_VENDOR_INTEL,
802
        .family = 6,
803
        .model = 6,
804
        .stepping = 3,
805
        .features[FEAT_1_EDX] =
806
            PPRO_FEATURES,
807
        .features[FEAT_1_ECX] =
808
            CPUID_EXT_SSE3,
A
Andre Przywara 已提交
809
        .xlevel = 0x80000004,
810
        .model_id = "QEMU Virtual CPU version " QEMU_HW_VERSION,
811
    },
812 813 814
    {
        .name = "kvm32",
        .level = 5,
815
        .vendor = CPUID_VENDOR_INTEL,
816 817 818
        .family = 15,
        .model = 6,
        .stepping = 1,
819
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
820
            PPRO_FEATURES | CPUID_VME |
821
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_PSE36,
822
        .features[FEAT_1_ECX] =
823
            CPUID_EXT_SSE3,
824
        .features[FEAT_8000_0001_ECX] =
825
            0,
826 827 828
        .xlevel = 0x80000008,
        .model_id = "Common 32-bit KVM processor"
    },
829 830 831
    {
        .name = "coreduo",
        .level = 10,
832
        .vendor = CPUID_VENDOR_INTEL,
833 834 835
        .family = 6,
        .model = 14,
        .stepping = 8,
836
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
837
        .features[FEAT_1_EDX] =
838
            PPRO_FEATURES | CPUID_VME |
839 840 841
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_ACPI |
            CPUID_SS,
        /* Missing: CPUID_EXT_EST, CPUID_EXT_TM2 , CPUID_EXT_XTPR,
842
         * CPUID_EXT_PDCM, CPUID_EXT_VMX */
843
        .features[FEAT_1_ECX] =
844
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR,
845
        .features[FEAT_8000_0001_EDX] =
846
            CPUID_EXT2_NX,
847 848 849 850 851
        .xlevel = 0x80000008,
        .model_id = "Genuine Intel(R) CPU           T2600  @ 2.16GHz",
    },
    {
        .name = "486",
A
Andre Przywara 已提交
852
        .level = 1,
853
        .vendor = CPUID_VENDOR_INTEL,
854
        .family = 4,
855
        .model = 8,
856
        .stepping = 0,
857
        .features[FEAT_1_EDX] =
858
            I486_FEATURES,
859 860 861 862 863
        .xlevel = 0,
    },
    {
        .name = "pentium",
        .level = 1,
864
        .vendor = CPUID_VENDOR_INTEL,
865 866 867
        .family = 5,
        .model = 4,
        .stepping = 3,
868
        .features[FEAT_1_EDX] =
869
            PENTIUM_FEATURES,
870 871 872 873 874
        .xlevel = 0,
    },
    {
        .name = "pentium2",
        .level = 2,
875
        .vendor = CPUID_VENDOR_INTEL,
876 877 878
        .family = 6,
        .model = 5,
        .stepping = 2,
879
        .features[FEAT_1_EDX] =
880
            PENTIUM2_FEATURES,
881 882 883 884
        .xlevel = 0,
    },
    {
        .name = "pentium3",
885
        .level = 3,
886
        .vendor = CPUID_VENDOR_INTEL,
887 888 889
        .family = 6,
        .model = 7,
        .stepping = 3,
890
        .features[FEAT_1_EDX] =
891
            PENTIUM3_FEATURES,
892 893 894 895 896
        .xlevel = 0,
    },
    {
        .name = "athlon",
        .level = 2,
897
        .vendor = CPUID_VENDOR_AMD,
898 899 900
        .family = 6,
        .model = 2,
        .stepping = 3,
901
        .features[FEAT_1_EDX] =
902
            PPRO_FEATURES | CPUID_PSE36 | CPUID_VME | CPUID_MTRR |
903
            CPUID_MCA,
904
        .features[FEAT_8000_0001_EDX] =
905
            CPUID_EXT2_MMXEXT | CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT,
906
        .xlevel = 0x80000008,
907
        .model_id = "QEMU Virtual CPU version " QEMU_HW_VERSION,
908 909 910
    },
    {
        .name = "n270",
911
        .level = 10,
912
        .vendor = CPUID_VENDOR_INTEL,
913 914 915
        .family = 6,
        .model = 28,
        .stepping = 2,
916
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
917
        .features[FEAT_1_EDX] =
918
            PPRO_FEATURES |
919 920
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_VME |
            CPUID_ACPI | CPUID_SS,
921
            /* Some CPUs got no CPUID_SEP */
922 923
        /* Missing: CPUID_EXT_DSCPL, CPUID_EXT_EST, CPUID_EXT_TM2,
         * CPUID_EXT_XTPR */
924
        .features[FEAT_1_ECX] =
925
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
B
Borislav Petkov 已提交
926
            CPUID_EXT_MOVBE,
927
        .features[FEAT_8000_0001_EDX] =
928
            CPUID_EXT2_NX,
929
        .features[FEAT_8000_0001_ECX] =
930
            CPUID_EXT3_LAHF_LM,
931
        .xlevel = 0x80000008,
932 933
        .model_id = "Intel(R) Atom(TM) CPU N270   @ 1.60GHz",
    },
934 935
    {
        .name = "Conroe",
936
        .level = 10,
937
        .vendor = CPUID_VENDOR_INTEL,
938
        .family = 6,
939
        .model = 15,
940
        .stepping = 3,
941
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
942
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
943 944 945 946
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
947
        .features[FEAT_1_ECX] =
948
            CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
949
        .features[FEAT_8000_0001_EDX] =
950
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
951
        .features[FEAT_8000_0001_ECX] =
952
            CPUID_EXT3_LAHF_LM,
953
        .xlevel = 0x80000008,
954 955 956 957
        .model_id = "Intel Celeron_4x0 (Conroe/Merom Class Core 2)",
    },
    {
        .name = "Penryn",
958
        .level = 10,
959
        .vendor = CPUID_VENDOR_INTEL,
960
        .family = 6,
961
        .model = 23,
962
        .stepping = 3,
963
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
964
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
965 966 967 968
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
969
        .features[FEAT_1_ECX] =
970
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
971
            CPUID_EXT_SSE3,
972
        .features[FEAT_8000_0001_EDX] =
973
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
974
        .features[FEAT_8000_0001_ECX] =
975
            CPUID_EXT3_LAHF_LM,
976
        .xlevel = 0x80000008,
977 978 979 980
        .model_id = "Intel Core 2 Duo P9xxx (Penryn Class Core 2)",
    },
    {
        .name = "Nehalem",
981
        .level = 11,
982
        .vendor = CPUID_VENDOR_INTEL,
983
        .family = 6,
984
        .model = 26,
985
        .stepping = 3,
986
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
987
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
988 989 990 991
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
992
        .features[FEAT_1_ECX] =
993
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
994
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
995
        .features[FEAT_8000_0001_EDX] =
996
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
997
        .features[FEAT_8000_0001_ECX] =
998
            CPUID_EXT3_LAHF_LM,
999
        .xlevel = 0x80000008,
1000 1001 1002 1003 1004
        .model_id = "Intel Core i7 9xx (Nehalem Class Core i7)",
    },
    {
        .name = "Westmere",
        .level = 11,
1005
        .vendor = CPUID_VENDOR_INTEL,
1006 1007 1008
        .family = 6,
        .model = 44,
        .stepping = 1,
1009
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1010
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1011 1012 1013 1014
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1015
        .features[FEAT_1_ECX] =
1016
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
1017 1018
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1019
        .features[FEAT_8000_0001_EDX] =
1020
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
1021
        .features[FEAT_8000_0001_ECX] =
1022
            CPUID_EXT3_LAHF_LM,
J
Jan Kiszka 已提交
1023 1024
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1025
        .xlevel = 0x80000008,
1026 1027 1028 1029 1030
        .model_id = "Westmere E56xx/L56xx/X56xx (Nehalem-C)",
    },
    {
        .name = "SandyBridge",
        .level = 0xd,
1031
        .vendor = CPUID_VENDOR_INTEL,
1032 1033 1034
        .family = 6,
        .model = 42,
        .stepping = 1,
1035
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1036
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1037 1038 1039 1040
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1041
        .features[FEAT_1_ECX] =
1042
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1043 1044 1045 1046
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1047
        .features[FEAT_8000_0001_EDX] =
1048
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1049
            CPUID_EXT2_SYSCALL,
1050
        .features[FEAT_8000_0001_ECX] =
1051
            CPUID_EXT3_LAHF_LM,
1052 1053
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1054 1055
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1056
        .xlevel = 0x80000008,
1057 1058
        .model_id = "Intel Xeon E312xx (Sandy Bridge)",
    },
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
    {
        .name = "IvyBridge",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 58,
        .stepping = 9,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3 | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_ERMS,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_LAHF_LM,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1088 1089
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1090
        .xlevel = 0x80000008,
1091 1092
        .model_id = "Intel Xeon E3-12xx v2 (Ivy Bridge)",
    },
1093
    {
1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116
        .name = "Haswell-noTSX",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 60,
        .stepping = 1,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1117
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM,
1118 1119 1120 1121 1122 1123
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1124 1125
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1126
        .xlevel = 0x80000008,
1127 1128
        .model_id = "Intel Core Processor (Haswell, no TSX)",
    },    {
1129 1130
        .name = "Haswell",
        .level = 0xd,
1131
        .vendor = CPUID_VENDOR_INTEL,
1132 1133 1134
        .family = 6,
        .model = 60,
        .stepping = 1,
1135
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1136
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1137 1138 1139 1140
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1141
        .features[FEAT_1_ECX] =
1142
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1143 1144 1145 1146
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
1147
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
1148
        .features[FEAT_8000_0001_EDX] =
1149
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1150
            CPUID_EXT2_SYSCALL,
1151
        .features[FEAT_8000_0001_ECX] =
1152
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM,
1153
        .features[FEAT_7_0_EBX] =
1154
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1155 1156 1157
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RTM,
1158 1159
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1160 1161
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1162
        .xlevel = 0x80000008,
1163 1164
        .model_id = "Intel Core Processor (Haswell)",
    },
1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
    {
        .name = "Broadwell-noTSX",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 61,
        .stepping = 2,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1189
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
1190 1191 1192 1193 1194 1195 1196 1197
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
            CPUID_7_0_EBX_SMAP,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1198 1199
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1200
        .xlevel = 0x80000008,
1201 1202
        .model_id = "Intel Core Processor (Broadwell, no TSX)",
    },
1203 1204 1205 1206 1207 1208 1209 1210
    {
        .name = "Broadwell",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 61,
        .stepping = 2,
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1211
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1212 1213 1214 1215 1216 1217 1218 1219 1220 1221
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
1222
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
1223 1224 1225 1226
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1227
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
1228 1229
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1230
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
1231
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
1232
            CPUID_7_0_EBX_RTM | CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
1233
            CPUID_7_0_EBX_SMAP,
1234 1235
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1236 1237
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1238
        .xlevel = 0x80000008,
1239 1240
        .model_id = "Intel Core Processor (Broadwell)",
    },
1241 1242 1243
    {
        .name = "Opteron_G1",
        .level = 5,
1244
        .vendor = CPUID_VENDOR_AMD,
1245 1246 1247
        .family = 15,
        .model = 6,
        .stepping = 1,
1248
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1249
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1250 1251 1252 1253
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1254
        .features[FEAT_1_ECX] =
1255
            CPUID_EXT_SSE3,
1256
        .features[FEAT_8000_0001_EDX] =
1257
            CPUID_EXT2_LM | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
1258 1259 1260 1261 1262
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1263 1264 1265 1266 1267 1268
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 240 (Gen 1 Class Opteron)",
    },
    {
        .name = "Opteron_G2",
        .level = 5,
1269
        .vendor = CPUID_VENDOR_AMD,
1270 1271 1272
        .family = 15,
        .model = 6,
        .stepping = 1,
1273
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1274
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1275 1276 1277 1278
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1279
        .features[FEAT_1_ECX] =
1280
            CPUID_EXT_CX16 | CPUID_EXT_SSE3,
1281
        /* Missing: CPUID_EXT2_RDTSCP */
1282
        .features[FEAT_8000_0001_EDX] =
1283
            CPUID_EXT2_LM | CPUID_EXT2_FXSR |
1284 1285 1286 1287 1288 1289
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1290
        .features[FEAT_8000_0001_ECX] =
1291
            CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1292 1293 1294 1295 1296 1297
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 22xx (Gen 2 Class Opteron)",
    },
    {
        .name = "Opteron_G3",
        .level = 5,
1298
        .vendor = CPUID_VENDOR_AMD,
1299 1300 1301
        .family = 15,
        .model = 6,
        .stepping = 1,
1302
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1303
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1304 1305 1306 1307
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1308
        .features[FEAT_1_ECX] =
1309
            CPUID_EXT_POPCNT | CPUID_EXT_CX16 | CPUID_EXT_MONITOR |
1310
            CPUID_EXT_SSE3,
1311
        /* Missing: CPUID_EXT2_RDTSCP */
1312
        .features[FEAT_8000_0001_EDX] =
1313
            CPUID_EXT2_LM | CPUID_EXT2_FXSR |
1314 1315 1316 1317 1318 1319
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1320
        .features[FEAT_8000_0001_ECX] =
1321
            CPUID_EXT3_MISALIGNSSE | CPUID_EXT3_SSE4A |
1322
            CPUID_EXT3_ABM | CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1323 1324 1325 1326 1327 1328
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 23xx (Gen 3 Class Opteron)",
    },
    {
        .name = "Opteron_G4",
        .level = 0xd,
1329
        .vendor = CPUID_VENDOR_AMD,
1330 1331 1332
        .family = 21,
        .model = 1,
        .stepping = 2,
1333
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1334
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1335 1336 1337 1338
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1339
        .features[FEAT_1_ECX] =
1340
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1341 1342 1343
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1344
        /* Missing: CPUID_EXT2_RDTSCP */
1345
        .features[FEAT_8000_0001_EDX] =
1346
            CPUID_EXT2_LM |
1347 1348 1349 1350 1351 1352
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1353
        .features[FEAT_8000_0001_ECX] =
1354
            CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1355 1356 1357
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1358
        /* no xsaveopt! */
1359 1360 1361
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 62xx class CPU",
    },
1362 1363 1364
    {
        .name = "Opteron_G5",
        .level = 0xd,
1365
        .vendor = CPUID_VENDOR_AMD,
1366 1367 1368
        .family = 21,
        .model = 2,
        .stepping = 0,
1369
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1370
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1371 1372 1373 1374
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1375
        .features[FEAT_1_ECX] =
1376
            CPUID_EXT_F16C | CPUID_EXT_AVX | CPUID_EXT_XSAVE |
1377 1378 1379
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_FMA |
            CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1380
        /* Missing: CPUID_EXT2_RDTSCP */
1381
        .features[FEAT_8000_0001_EDX] =
1382
            CPUID_EXT2_LM |
1383 1384 1385 1386 1387 1388
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1389
        .features[FEAT_8000_0001_ECX] =
1390
            CPUID_EXT3_TBM | CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1391 1392 1393
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1394
        /* no xsaveopt! */
1395 1396 1397
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 63xx class CPU",
    },
1398 1399
};

1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436
typedef struct PropValue {
    const char *prop, *value;
} PropValue;

/* KVM-specific features that are automatically added/removed
 * from all CPU models when KVM is enabled.
 */
static PropValue kvm_default_props[] = {
    { "kvmclock", "on" },
    { "kvm-nopiodelay", "on" },
    { "kvm-asyncpf", "on" },
    { "kvm-steal-time", "on" },
    { "kvm-pv-eoi", "on" },
    { "kvmclock-stable-bit", "on" },
    { "x2apic", "on" },
    { "acpi", "off" },
    { "monitor", "off" },
    { "svm", "off" },
    { NULL, NULL },
};

void x86_cpu_change_kvm_default(const char *prop, const char *value)
{
    PropValue *pv;
    for (pv = kvm_default_props; pv->prop; pv++) {
        if (!strcmp(pv->prop, prop)) {
            pv->value = value;
            break;
        }
    }

    /* It is valid to call this function only for properties that
     * are already present in the kvm_default_props table.
     */
    assert(pv->prop);
}

1437 1438 1439
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only);

1440 1441
#ifdef CONFIG_KVM

1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456
static int cpu_x86_fill_model_id(char *str)
{
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;
    int i;

    for (i = 0; i < 3; i++) {
        host_cpuid(0x80000002 + i, 0, &eax, &ebx, &ecx, &edx);
        memcpy(str + i * 16 +  0, &eax, 4);
        memcpy(str + i * 16 +  4, &ebx, 4);
        memcpy(str + i * 16 +  8, &ecx, 4);
        memcpy(str + i * 16 + 12, &edx, 4);
    }
    return 0;
}

1457 1458
static X86CPUDefinition host_cpudef;

1459
static Property host_x86_cpu_properties[] = {
1460
    DEFINE_PROP_BOOL("migratable", X86CPU, migratable, true),
1461
    DEFINE_PROP_BOOL("host-cache-info", X86CPU, cache_info_passthrough, false),
1462 1463 1464
    DEFINE_PROP_END_OF_LIST()
};

1465
/* class_init for the "host" CPU model
1466
 *
1467
 * This function may be called before KVM is initialized.
1468
 */
1469
static void host_x86_cpu_class_init(ObjectClass *oc, void *data)
1470
{
1471
    DeviceClass *dc = DEVICE_CLASS(oc);
1472
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
1473 1474
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;

1475
    xcc->kvm_required = true;
1476

1477
    host_cpuid(0x0, 0, &eax, &ebx, &ecx, &edx);
1478
    x86_cpu_vendor_words2str(host_cpudef.vendor, ebx, edx, ecx);
1479 1480

    host_cpuid(0x1, 0, &eax, &ebx, &ecx, &edx);
1481 1482 1483
    host_cpudef.family = ((eax >> 8) & 0x0F) + ((eax >> 20) & 0xFF);
    host_cpudef.model = ((eax >> 4) & 0x0F) | ((eax & 0xF0000) >> 12);
    host_cpudef.stepping = eax & 0x0F;
1484

1485
    cpu_x86_fill_model_id(host_cpudef.model_id);
1486

1487 1488 1489 1490 1491
    xcc->cpu_def = &host_cpudef;

    /* level, xlevel, xlevel2, and the feature words are initialized on
     * instance_init, because they require KVM to be initialized.
     */
1492 1493

    dc->props = host_x86_cpu_properties;
1494 1495
    /* Reason: host_x86_cpu_initfn() dies when !kvm_enabled() */
    dc->cannot_destroy_with_object_finalize_yet = true;
1496 1497 1498 1499 1500 1501 1502 1503 1504 1505
}

static void host_x86_cpu_initfn(Object *obj)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    KVMState *s = kvm_state;

    assert(kvm_enabled());

1506 1507 1508 1509 1510
    /* We can't fill the features array here because we don't know yet if
     * "migratable" is true or false.
     */
    cpu->host_features = true;

1511 1512 1513
    env->cpuid_level = kvm_arch_get_supported_cpuid(s, 0x0, 0, R_EAX);
    env->cpuid_xlevel = kvm_arch_get_supported_cpuid(s, 0x80000000, 0, R_EAX);
    env->cpuid_xlevel2 = kvm_arch_get_supported_cpuid(s, 0xC0000000, 0, R_EAX);
1514

1515
    object_property_set_bool(OBJECT(cpu), true, "pmu", &error_abort);
1516 1517
}

1518 1519 1520 1521 1522 1523 1524 1525 1526
static const TypeInfo host_x86_cpu_type_info = {
    .name = X86_CPU_TYPE_NAME("host"),
    .parent = TYPE_X86_CPU,
    .instance_init = host_x86_cpu_initfn,
    .class_init = host_x86_cpu_class_init,
};

#endif

1527
static void report_unavailable_features(FeatureWord w, uint32_t mask)
1528
{
1529
    FeatureWordInfo *f = &feature_word_info[w];
1530 1531
    int i;

1532
    for (i = 0; i < 32; ++i) {
1533
        if ((1UL << i) & mask) {
1534
            const char *reg = get_register_name_32(f->cpuid_reg);
1535
            assert(reg);
1536
            fprintf(stderr, "warning: %s doesn't support requested feature: "
1537
                "CPUID.%02XH:%s%s%s [bit %d]\n",
1538
                kvm_enabled() ? "host" : "TCG",
1539 1540 1541
                f->cpuid_eax, reg,
                f->feat_names[i] ? "." : "",
                f->feat_names[i] ? f->feat_names[i] : "", i);
1542
        }
1543
    }
1544 1545
}

1546 1547 1548
static void x86_cpuid_version_get_family(Object *obj, Visitor *v,
                                         const char *name, void *opaque,
                                         Error **errp)
1549 1550 1551 1552 1553 1554 1555 1556 1557
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 8) & 0xf;
    if (value == 0xf) {
        value += (env->cpuid_version >> 20) & 0xff;
    }
1558
    visit_type_int(v, name, &value, errp);
1559 1560
}

1561 1562 1563
static void x86_cpuid_version_set_family(Object *obj, Visitor *v,
                                         const char *name, void *opaque,
                                         Error **errp)
1564
{
1565 1566 1567 1568
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff + 0xf;
1569
    Error *local_err = NULL;
1570 1571
    int64_t value;

1572
    visit_type_int(v, name, &value, &local_err);
1573 1574
    if (local_err) {
        error_propagate(errp, local_err);
1575 1576 1577
        return;
    }
    if (value < min || value > max) {
1578 1579
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1580 1581 1582
        return;
    }

1583
    env->cpuid_version &= ~0xff00f00;
1584 1585
    if (value > 0x0f) {
        env->cpuid_version |= 0xf00 | ((value - 0x0f) << 20);
1586
    } else {
1587
        env->cpuid_version |= value << 8;
1588 1589 1590
    }
}

1591 1592 1593
static void x86_cpuid_version_get_model(Object *obj, Visitor *v,
                                        const char *name, void *opaque,
                                        Error **errp)
1594 1595 1596 1597 1598 1599 1600
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 4) & 0xf;
    value |= ((env->cpuid_version >> 16) & 0xf) << 4;
1601
    visit_type_int(v, name, &value, errp);
1602 1603
}

1604 1605 1606
static void x86_cpuid_version_set_model(Object *obj, Visitor *v,
                                        const char *name, void *opaque,
                                        Error **errp)
1607
{
1608 1609 1610 1611
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff;
1612
    Error *local_err = NULL;
1613 1614
    int64_t value;

1615
    visit_type_int(v, name, &value, &local_err);
1616 1617
    if (local_err) {
        error_propagate(errp, local_err);
1618 1619 1620
        return;
    }
    if (value < min || value > max) {
1621 1622
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1623 1624 1625
        return;
    }

1626
    env->cpuid_version &= ~0xf00f0;
1627
    env->cpuid_version |= ((value & 0xf) << 4) | ((value >> 4) << 16);
1628 1629
}

1630
static void x86_cpuid_version_get_stepping(Object *obj, Visitor *v,
1631
                                           const char *name, void *opaque,
1632 1633 1634 1635 1636 1637 1638
                                           Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = env->cpuid_version & 0xf;
1639
    visit_type_int(v, name, &value, errp);
1640 1641
}

1642
static void x86_cpuid_version_set_stepping(Object *obj, Visitor *v,
1643
                                           const char *name, void *opaque,
1644
                                           Error **errp)
1645
{
1646 1647 1648 1649
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xf;
1650
    Error *local_err = NULL;
1651 1652
    int64_t value;

1653
    visit_type_int(v, name, &value, &local_err);
1654 1655
    if (local_err) {
        error_propagate(errp, local_err);
1656 1657 1658
        return;
    }
    if (value < min || value > max) {
1659 1660
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1661 1662 1663
        return;
    }

1664
    env->cpuid_version &= ~0xf;
1665
    env->cpuid_version |= value & 0xf;
1666 1667
}

1668 1669 1670 1671 1672 1673
static char *x86_cpuid_get_vendor(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;

1674
    value = g_malloc(CPUID_VENDOR_SZ + 1);
1675 1676
    x86_cpu_vendor_words2str(value, env->cpuid_vendor1, env->cpuid_vendor2,
                             env->cpuid_vendor3);
1677 1678 1679 1680 1681 1682 1683 1684 1685 1686
    return value;
}

static void x86_cpuid_set_vendor(Object *obj, const char *value,
                                 Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int i;

1687
    if (strlen(value) != CPUID_VENDOR_SZ) {
1688
        error_setg(errp, QERR_PROPERTY_VALUE_BAD, "", "vendor", value);
1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701
        return;
    }

    env->cpuid_vendor1 = 0;
    env->cpuid_vendor2 = 0;
    env->cpuid_vendor3 = 0;
    for (i = 0; i < 4; i++) {
        env->cpuid_vendor1 |= ((uint8_t)value[i    ]) << (8 * i);
        env->cpuid_vendor2 |= ((uint8_t)value[i + 4]) << (8 * i);
        env->cpuid_vendor3 |= ((uint8_t)value[i + 8]) << (8 * i);
    }
}

1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716
static char *x86_cpuid_get_model_id(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;
    int i;

    value = g_malloc(48 + 1);
    for (i = 0; i < 48; i++) {
        value[i] = env->cpuid_model[i >> 2] >> (8 * (i & 3));
    }
    value[48] = '\0';
    return value;
}

1717 1718
static void x86_cpuid_set_model_id(Object *obj, const char *model_id,
                                   Error **errp)
1719
{
1720 1721
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
1722 1723 1724 1725 1726 1727
    int c, len, i;

    if (model_id == NULL) {
        model_id = "";
    }
    len = strlen(model_id);
1728
    memset(env->cpuid_model, 0, 48);
1729 1730 1731 1732 1733 1734 1735 1736 1737 1738
    for (i = 0; i < 48; i++) {
        if (i >= len) {
            c = '\0';
        } else {
            c = (uint8_t)model_id[i];
        }
        env->cpuid_model[i >> 2] |= c << (8 * (i & 3));
    }
}

1739 1740
static void x86_cpuid_get_tsc_freq(Object *obj, Visitor *v, const char *name,
                                   void *opaque, Error **errp)
1741 1742 1743 1744 1745
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value;

    value = cpu->env.tsc_khz * 1000;
1746
    visit_type_int(v, name, &value, errp);
1747 1748
}

1749 1750
static void x86_cpuid_set_tsc_freq(Object *obj, Visitor *v, const char *name,
                                   void *opaque, Error **errp)
1751 1752 1753
{
    X86CPU *cpu = X86_CPU(obj);
    const int64_t min = 0;
1754
    const int64_t max = INT64_MAX;
1755
    Error *local_err = NULL;
1756 1757
    int64_t value;

1758
    visit_type_int(v, name, &value, &local_err);
1759 1760
    if (local_err) {
        error_propagate(errp, local_err);
1761 1762 1763
        return;
    }
    if (value < min || value > max) {
1764 1765
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1766 1767 1768
        return;
    }

1769
    cpu->env.tsc_khz = cpu->env.user_tsc_khz = value / 1000;
1770 1771
}

1772 1773
static void x86_cpuid_get_apic_id(Object *obj, Visitor *v, const char *name,
                                  void *opaque, Error **errp)
1774 1775
{
    X86CPU *cpu = X86_CPU(obj);
1776
    int64_t value = cpu->apic_id;
1777

1778
    visit_type_int(v, name, &value, errp);
1779 1780
}

1781 1782
static void x86_cpuid_set_apic_id(Object *obj, Visitor *v, const char *name,
                                  void *opaque, Error **errp)
1783 1784
{
    X86CPU *cpu = X86_CPU(obj);
1785
    DeviceState *dev = DEVICE(obj);
1786 1787 1788 1789 1790
    const int64_t min = 0;
    const int64_t max = UINT32_MAX;
    Error *error = NULL;
    int64_t value;

1791 1792 1793 1794 1795 1796
    if (dev->realized) {
        error_setg(errp, "Attempt to set property '%s' on '%s' after "
                   "it was realized", name, object_get_typename(obj));
        return;
    }

1797
    visit_type_int(v, name, &value, &error);
1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808
    if (error) {
        error_propagate(errp, error);
        return;
    }
    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")" ,
                   object_get_typename(obj), name, value, min, max);
        return;
    }

1809
    if ((value != cpu->apic_id) && cpu_exists(value)) {
1810 1811 1812
        error_setg(errp, "CPU with APIC ID %" PRIi64 " exists", value);
        return;
    }
1813
    cpu->apic_id = value;
1814 1815
}

1816
/* Generic getter for "feature-words" and "filtered-features" properties */
1817 1818 1819
static void x86_cpu_get_feature_words(Object *obj, Visitor *v,
                                      const char *name, void *opaque,
                                      Error **errp)
1820
{
1821
    uint32_t *array = (uint32_t *)opaque;
1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834
    FeatureWord w;
    Error *err = NULL;
    X86CPUFeatureWordInfo word_infos[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList list_entries[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList *list = NULL;

    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        X86CPUFeatureWordInfo *qwi = &word_infos[w];
        qwi->cpuid_input_eax = wi->cpuid_eax;
        qwi->has_cpuid_input_ecx = wi->cpuid_needs_ecx;
        qwi->cpuid_input_ecx = wi->cpuid_ecx;
        qwi->cpuid_register = x86_reg_info_32[wi->cpuid_reg].qapi_enum;
1835
        qwi->features = array[w];
1836 1837 1838 1839 1840 1841 1842

        /* List will be in reverse order, but order shouldn't matter */
        list_entries[w].next = list;
        list_entries[w].value = &word_infos[w];
        list = &list_entries[w];
    }

1843
    visit_type_X86CPUFeatureWordInfoList(v, "feature-words", &list, &err);
1844 1845 1846
    error_propagate(errp, err);
}

1847 1848
static void x86_get_hv_spinlocks(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
1849 1850 1851 1852
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value = cpu->hyperv_spinlock_attempts;

1853
    visit_type_int(v, name, &value, errp);
1854 1855
}

1856 1857
static void x86_set_hv_spinlocks(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
1858 1859 1860 1861 1862 1863 1864
{
    const int64_t min = 0xFFF;
    const int64_t max = UINT_MAX;
    X86CPU *cpu = X86_CPU(obj);
    Error *err = NULL;
    int64_t value;

1865
    visit_type_int(v, name, &value, &err);
1866 1867 1868 1869 1870 1871 1872
    if (err) {
        error_propagate(errp, err);
        return;
    }

    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
1873 1874 1875
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")",
                   object_get_typename(obj), name ? name : "null",
                   value, min, max);
1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886
        return;
    }
    cpu->hyperv_spinlock_attempts = value;
}

static PropertyInfo qdev_prop_spinlocks = {
    .name  = "int",
    .get   = x86_get_hv_spinlocks,
    .set   = x86_set_hv_spinlocks,
};

1887 1888 1889 1890 1891 1892 1893 1894 1895 1896
/* Convert all '_' in a feature string option name to '-', to make feature
 * name conform to QOM property naming rule, which uses '-' instead of '_'.
 */
static inline void feat2prop(char *s)
{
    while ((s = strchr(s, '_'))) {
        *s = '-';
    }
}

1897 1898
/* Parse "+feature,-feature,feature=foo" CPU feature string
 */
1899 1900
static void x86_cpu_parse_featurestr(CPUState *cs, char *features,
                                     Error **errp)
1901
{
1902
    X86CPU *cpu = X86_CPU(cs);
1903
    char *featurestr; /* Single 'key=value" string being parsed */
1904
    FeatureWord w;
1905
    /* Features to be added */
1906
    FeatureWordArray plus_features = { 0 };
1907
    /* Features to be removed */
1908
    FeatureWordArray minus_features = { 0 };
1909
    uint32_t numvalue;
1910
    CPUX86State *env = &cpu->env;
1911
    Error *local_err = NULL;
1912 1913

    featurestr = features ? strtok(features, ",") : NULL;
1914 1915 1916 1917

    while (featurestr) {
        char *val;
        if (featurestr[0] == '+') {
1918
            add_flagname_to_bitmaps(featurestr + 1, plus_features, &local_err);
1919
        } else if (featurestr[0] == '-') {
1920
            add_flagname_to_bitmaps(featurestr + 1, minus_features, &local_err);
1921 1922
        } else if ((val = strchr(featurestr, '='))) {
            *val = 0; val++;
1923
            feat2prop(featurestr);
1924
            if (!strcmp(featurestr, "xlevel")) {
1925
                char *err;
1926 1927
                char num[32];

1928 1929
                numvalue = strtoul(val, &err, 0);
                if (!*val || *err) {
1930 1931
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1932 1933
                }
                if (numvalue < 0x80000000) {
1934 1935
                    error_report("xlevel value shall always be >= 0x80000000"
                                 ", fixup will be removed in future versions");
A
Aurelien Jarno 已提交
1936
                    numvalue += 0x80000000;
1937
                }
1938
                snprintf(num, sizeof(num), "%" PRIu32, numvalue);
1939
                object_property_parse(OBJECT(cpu), num, featurestr, &local_err);
1940
            } else if (!strcmp(featurestr, "tsc-freq")) {
1941 1942
                int64_t tsc_freq;
                char *err;
1943
                char num[32];
1944

1945 1946
                tsc_freq = qemu_strtosz_suffix_unit(val, &err,
                                               QEMU_STRTOSZ_DEFSUFFIX_B, 1000);
1947
                if (tsc_freq < 0 || *err) {
1948 1949
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1950
                }
1951
                snprintf(num, sizeof(num), "%" PRId64, tsc_freq);
1952 1953
                object_property_parse(OBJECT(cpu), num, "tsc-frequency",
                                      &local_err);
1954
            } else if (!strcmp(featurestr, "hv-spinlocks")) {
1955
                char *err;
1956
                const int min = 0xFFF;
1957
                char num[32];
1958 1959
                numvalue = strtoul(val, &err, 0);
                if (!*val || *err) {
1960 1961
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1962
                }
1963
                if (numvalue < min) {
1964
                    error_report("hv-spinlocks value shall always be >= 0x%x"
1965 1966
                                 ", fixup will be removed in future versions",
                                 min);
1967 1968
                    numvalue = min;
                }
1969
                snprintf(num, sizeof(num), "%" PRId32, numvalue);
1970
                object_property_parse(OBJECT(cpu), num, featurestr, &local_err);
1971
            } else {
1972
                object_property_parse(OBJECT(cpu), val, featurestr, &local_err);
1973 1974
            }
        } else {
1975
            feat2prop(featurestr);
1976
            object_property_parse(OBJECT(cpu), "on", featurestr, &local_err);
1977
        }
1978 1979
        if (local_err) {
            error_propagate(errp, local_err);
1980
            return;
1981 1982 1983
        }
        featurestr = strtok(NULL, ",");
    }
1984

1985 1986 1987 1988 1989 1990 1991
    if (cpu->host_features) {
        for (w = 0; w < FEATURE_WORDS; w++) {
            env->features[w] =
                x86_cpu_get_supported_feature_word(w, cpu->migratable);
        }
    }

1992 1993 1994 1995
    for (w = 0; w < FEATURE_WORDS; w++) {
        env->features[w] |= plus_features[w];
        env->features[w] &= ~minus_features[w];
    }
1996 1997
}

1998
/* Print all cpuid feature names in featureset
1999
 */
2000
static void listflags(FILE *f, fprintf_function print, const char **featureset)
2001
{
2002 2003 2004 2005 2006 2007 2008
    int bit;
    bool first = true;

    for (bit = 0; bit < 32; bit++) {
        if (featureset[bit]) {
            print(f, "%s%s", first ? "" : " ", featureset[bit]);
            first = false;
2009
        }
2010
    }
2011 2012
}

P
Peter Maydell 已提交
2013 2014
/* generate CPU information. */
void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf)
2015
{
2016
    X86CPUDefinition *def;
2017
    char buf[256];
2018
    int i;
2019

2020 2021
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        def = &builtin_x86_defs[i];
2022
        snprintf(buf, sizeof(buf), "%s", def->name);
2023
        (*cpu_fprintf)(f, "x86 %16s  %-48s\n", buf, def->model_id);
2024
    }
2025 2026 2027 2028 2029 2030
#ifdef CONFIG_KVM
    (*cpu_fprintf)(f, "x86 %16s  %-48s\n", "host",
                   "KVM processor with all supported host features "
                   "(only available in KVM mode)");
#endif

2031
    (*cpu_fprintf)(f, "\nRecognized CPUID flags:\n");
2032 2033 2034
    for (i = 0; i < ARRAY_SIZE(feature_word_info); i++) {
        FeatureWordInfo *fw = &feature_word_info[i];

2035 2036 2037
        (*cpu_fprintf)(f, "  ");
        listflags(f, cpu_fprintf, fw->feat_names);
        (*cpu_fprintf)(f, "\n");
2038
    }
2039 2040
}

2041
CpuDefinitionInfoList *arch_query_cpu_definitions(Error **errp)
2042 2043
{
    CpuDefinitionInfoList *cpu_list = NULL;
2044
    X86CPUDefinition *def;
2045
    int i;
2046

2047
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
2048 2049 2050
        CpuDefinitionInfoList *entry;
        CpuDefinitionInfo *info;

2051
        def = &builtin_x86_defs[i];
2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063
        info = g_malloc0(sizeof(*info));
        info->name = g_strdup(def->name);

        entry = g_malloc0(sizeof(*entry));
        entry->value = info;
        entry->next = cpu_list;
        cpu_list = entry;
    }

    return cpu_list;
}

2064 2065
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only)
2066 2067
{
    FeatureWordInfo *wi = &feature_word_info[w];
2068
    uint32_t r;
2069

2070
    if (kvm_enabled()) {
2071 2072 2073
        r = kvm_arch_get_supported_cpuid(kvm_state, wi->cpuid_eax,
                                                    wi->cpuid_ecx,
                                                    wi->cpuid_reg);
2074
    } else if (tcg_enabled()) {
2075
        r = wi->tcg_features;
2076 2077 2078
    } else {
        return ~0;
    }
2079 2080 2081 2082
    if (migratable_only) {
        r &= x86_cpu_get_migratable_flags(w);
    }
    return r;
2083 2084
}

2085 2086 2087 2088 2089
/*
 * Filters CPU feature words based on host availability of each feature.
 *
 * Returns: 0 if all flags are supported by the host, non-zero otherwise.
 */
2090
static int x86_cpu_filter_features(X86CPU *cpu)
2091 2092
{
    CPUX86State *env = &cpu->env;
2093
    FeatureWord w;
2094 2095
    int rv = 0;

2096
    for (w = 0; w < FEATURE_WORDS; w++) {
2097 2098
        uint32_t host_feat =
            x86_cpu_get_supported_feature_word(w, cpu->migratable);
2099 2100 2101
        uint32_t requested_features = env->features[w];
        env->features[w] &= host_feat;
        cpu->filtered_features[w] = requested_features & ~env->features[w];
2102 2103
        if (cpu->filtered_features[w]) {
            if (cpu->check_cpuid || cpu->enforce_cpuid) {
2104
                report_unavailable_features(w, cpu->filtered_features[w]);
2105 2106 2107
            }
            rv = 1;
        }
2108
    }
2109 2110

    return rv;
2111 2112
}

2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124
static void x86_cpu_apply_props(X86CPU *cpu, PropValue *props)
{
    PropValue *pv;
    for (pv = props; pv->prop; pv++) {
        if (!pv->value) {
            continue;
        }
        object_property_parse(OBJECT(cpu), pv->value, pv->prop,
                              &error_abort);
    }
}

2125
/* Load data from X86CPUDefinition
2126
 */
2127
static void x86_cpu_load_def(X86CPU *cpu, X86CPUDefinition *def, Error **errp)
2128
{
2129
    CPUX86State *env = &cpu->env;
2130 2131
    const char *vendor;
    char host_vendor[CPUID_VENDOR_SZ + 1];
2132
    FeatureWord w;
2133

2134 2135 2136 2137 2138
    object_property_set_int(OBJECT(cpu), def->level, "level", errp);
    object_property_set_int(OBJECT(cpu), def->family, "family", errp);
    object_property_set_int(OBJECT(cpu), def->model, "model", errp);
    object_property_set_int(OBJECT(cpu), def->stepping, "stepping", errp);
    object_property_set_int(OBJECT(cpu), def->xlevel, "xlevel", errp);
2139
    object_property_set_int(OBJECT(cpu), def->xlevel2, "xlevel2", errp);
2140
    object_property_set_str(OBJECT(cpu), def->model_id, "model-id", errp);
2141 2142 2143
    for (w = 0; w < FEATURE_WORDS; w++) {
        env->features[w] = def->features[w];
    }
2144

2145
    /* Special cases not set in the X86CPUDefinition structs: */
2146
    if (kvm_enabled()) {
2147 2148 2149 2150
        if (!kvm_irqchip_in_kernel()) {
            x86_cpu_change_kvm_default("x2apic", "off");
        }

2151
        x86_cpu_apply_props(cpu, kvm_default_props);
2152
    }
2153

2154
    env->features[FEAT_1_ECX] |= CPUID_EXT_HYPERVISOR;
2155 2156 2157 2158 2159 2160 2161 2162

    /* sysenter isn't supported in compatibility mode on AMD,
     * syscall isn't supported in compatibility mode on Intel.
     * Normally we advertise the actual CPU vendor, but you can
     * override this using the 'vendor' property if you want to use
     * KVM's sysenter/syscall emulation in compatibility mode and
     * when doing cross vendor migration
     */
2163
    vendor = def->vendor;
2164 2165 2166 2167 2168 2169 2170 2171 2172
    if (kvm_enabled()) {
        uint32_t  ebx = 0, ecx = 0, edx = 0;
        host_cpuid(0, 0, NULL, &ebx, &ecx, &edx);
        x86_cpu_vendor_words2str(host_vendor, ebx, edx, ecx);
        vendor = host_vendor;
    }

    object_property_set_str(OBJECT(cpu), vendor, "vendor", errp);

2173 2174
}

2175
X86CPU *cpu_x86_create(const char *cpu_model, Error **errp)
2176
{
2177
    X86CPU *cpu = NULL;
2178
    X86CPUClass *xcc;
2179
    ObjectClass *oc;
2180 2181
    gchar **model_pieces;
    char *name, *features;
2182 2183
    Error *error = NULL;

2184 2185 2186 2187 2188 2189 2190 2191
    model_pieces = g_strsplit(cpu_model, ",", 2);
    if (!model_pieces[0]) {
        error_setg(&error, "Invalid/empty CPU model name");
        goto out;
    }
    name = model_pieces[0];
    features = model_pieces[1];

2192 2193 2194 2195 2196
    oc = x86_cpu_class_by_name(name);
    if (oc == NULL) {
        error_setg(&error, "Unable to find CPU definition: %s", name);
        goto out;
    }
2197 2198 2199 2200
    xcc = X86_CPU_CLASS(oc);

    if (xcc->kvm_required && !kvm_enabled()) {
        error_setg(&error, "CPU model '%s' requires KVM", name);
2201 2202 2203
        goto out;
    }

2204 2205
    cpu = X86_CPU(object_new(object_class_get_name(oc)));

2206
    x86_cpu_parse_featurestr(CPU(cpu), features, &error);
2207 2208
    if (error) {
        goto out;
2209 2210
    }

2211
out:
2212 2213
    if (error != NULL) {
        error_propagate(errp, error);
2214 2215 2216 2217
        if (cpu) {
            object_unref(OBJECT(cpu));
            cpu = NULL;
        }
2218
    }
2219 2220 2221 2222
    g_strfreev(model_pieces);
    return cpu;
}

2223
X86CPU *cpu_x86_init(const char *cpu_model)
2224 2225 2226 2227
{
    Error *error = NULL;
    X86CPU *cpu;

2228
    cpu = cpu_x86_create(cpu_model, &error);
2229
    if (error) {
2230
        goto out;
2231
    }
2232 2233

    object_property_set_bool(OBJECT(cpu), true, "realized", &error);
2234

2235 2236 2237 2238 2239 2240 2241
out:
    if (error) {
        error_report_err(error);
        if (cpu != NULL) {
            object_unref(OBJECT(cpu));
            cpu = NULL;
        }
2242
    }
2243
    return cpu;
2244 2245
}

2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267
static void x86_cpu_cpudef_class_init(ObjectClass *oc, void *data)
{
    X86CPUDefinition *cpudef = data;
    X86CPUClass *xcc = X86_CPU_CLASS(oc);

    xcc->cpu_def = cpudef;
}

static void x86_register_cpudef_type(X86CPUDefinition *def)
{
    char *typename = x86_cpu_type_name(def->name);
    TypeInfo ti = {
        .name = typename,
        .parent = TYPE_X86_CPU,
        .class_init = x86_cpu_cpudef_class_init,
        .class_data = def,
    };

    type_register(&ti);
    g_free(typename);
}

2268 2269
#if !defined(CONFIG_USER_ONLY)

2270 2271
void cpu_clear_apic_feature(CPUX86State *env)
{
2272
    env->features[FEAT_1_EDX] &= ~CPUID_APIC;
2273 2274
}

2275 2276 2277 2278 2279 2280
#endif /* !CONFIG_USER_ONLY */

void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
                   uint32_t *eax, uint32_t *ebx,
                   uint32_t *ecx, uint32_t *edx)
{
2281 2282 2283
    X86CPU *cpu = x86_env_get_cpu(env);
    CPUState *cs = CPU(cpu);

2284 2285
    /* test if maximum index reached */
    if (index & 0x80000000) {
2286 2287 2288 2289 2290 2291 2292 2293 2294
        if (index > env->cpuid_xlevel) {
            if (env->cpuid_xlevel2 > 0) {
                /* Handle the Centaur's CPUID instruction. */
                if (index > env->cpuid_xlevel2) {
                    index = env->cpuid_xlevel2;
                } else if (index < 0xC0000000) {
                    index = env->cpuid_xlevel;
                }
            } else {
2295 2296 2297 2298 2299
                /* Intel documentation states that invalid EAX input will
                 * return the same information as EAX=cpuid_level
                 * (Intel SDM Vol. 2A - Instruction Set Reference - CPUID)
                 */
                index =  env->cpuid_level;
2300 2301
            }
        }
2302 2303 2304 2305 2306 2307 2308 2309
    } else {
        if (index > env->cpuid_level)
            index = env->cpuid_level;
    }

    switch(index) {
    case 0:
        *eax = env->cpuid_level;
2310 2311 2312
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
2313 2314 2315
        break;
    case 1:
        *eax = env->cpuid_version;
2316 2317
        *ebx = (cpu->apic_id << 24) |
               8 << 8; /* CLFLUSH size in quad words, Linux wants it. */
2318
        *ecx = env->features[FEAT_1_ECX];
2319 2320 2321
        if ((*ecx & CPUID_EXT_XSAVE) && (env->cr[4] & CR4_OSXSAVE_MASK)) {
            *ecx |= CPUID_EXT_OSXSAVE;
        }
2322
        *edx = env->features[FEAT_1_EDX];
2323 2324
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ebx |= (cs->nr_cores * cs->nr_threads) << 16;
2325
            *edx |= CPUID_HT;
2326 2327 2328 2329
        }
        break;
    case 2:
        /* cache info: needed for Pentium Pro compatibility */
2330 2331 2332 2333
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2334
        *eax = 1; /* Number of CPUID[EAX=2] calls required */
2335 2336
        *ebx = 0;
        *ecx = 0;
2337 2338 2339
        *edx = (L1D_DESCRIPTOR << 16) | \
               (L1I_DESCRIPTOR <<  8) | \
               (L2_DESCRIPTOR);
2340 2341 2342
        break;
    case 4:
        /* cache info: needed for Core compatibility */
2343 2344
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, count, eax, ebx, ecx, edx);
2345
            *eax &= ~0xFC000000;
2346
        } else {
A
Aurelien Jarno 已提交
2347
            *eax = 0;
2348
            switch (count) {
2349
            case 0: /* L1 dcache info */
2350 2351 2352 2353 2354 2355 2356 2357
                *eax |= CPUID_4_TYPE_DCACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1D_LINE_SIZE - 1) | \
                       ((L1D_PARTITIONS - 1) << 12) | \
                       ((L1D_ASSOCIATIVITY - 1) << 22);
                *ecx = L1D_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2358 2359
                break;
            case 1: /* L1 icache info */
2360 2361 2362 2363 2364 2365 2366 2367
                *eax |= CPUID_4_TYPE_ICACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1I_LINE_SIZE - 1) | \
                       ((L1I_PARTITIONS - 1) << 12) | \
                       ((L1I_ASSOCIATIVITY - 1) << 22);
                *ecx = L1I_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2368 2369
                break;
            case 2: /* L2 cache info */
2370 2371 2372
                *eax |= CPUID_4_TYPE_UNIFIED | \
                        CPUID_4_LEVEL(2) | \
                        CPUID_4_SELF_INIT_LEVEL;
2373 2374
                if (cs->nr_threads > 1) {
                    *eax |= (cs->nr_threads - 1) << 14;
2375
                }
2376 2377 2378 2379 2380
                *ebx = (L2_LINE_SIZE - 1) | \
                       ((L2_PARTITIONS - 1) << 12) | \
                       ((L2_ASSOCIATIVITY - 1) << 22);
                *ecx = L2_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2381 2382 2383 2384 2385 2386 2387
                break;
            default: /* end of info */
                *eax = 0;
                *ebx = 0;
                *ecx = 0;
                *edx = 0;
                break;
2388 2389 2390 2391 2392 2393
            }
        }

        /* QEMU gives out its own APIC IDs, never pass down bits 31..26.  */
        if ((*eax & 31) && cs->nr_cores > 1) {
            *eax |= (cs->nr_cores - 1) << 26;
2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404
        }
        break;
    case 5:
        /* mwait info: needed for Core compatibility */
        *eax = 0; /* Smallest monitor-line size in bytes */
        *ebx = 0; /* Largest monitor-line size in bytes */
        *ecx = CPUID_MWAIT_EMX | CPUID_MWAIT_IBE;
        *edx = 0;
        break;
    case 6:
        /* Thermal and Power Leaf */
J
Jan Kiszka 已提交
2405
        *eax = env->features[FEAT_6_EAX];
2406 2407 2408 2409
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
Y
Yang, Wei Y 已提交
2410
    case 7:
2411 2412 2413
        /* Structured Extended Feature Flags Enumeration Leaf */
        if (count == 0) {
            *eax = 0; /* Maximum ECX value for sub-leaves */
2414
            *ebx = env->features[FEAT_7_0_EBX]; /* Feature flags */
2415
            *ecx = env->features[FEAT_7_0_ECX]; /* Feature flags */
2416 2417 2418
            if ((*ecx & CPUID_7_0_ECX_PKU) && env->cr[4] & CR4_PKE_MASK) {
                *ecx |= CPUID_7_0_ECX_OSPKE;
            }
2419
            *edx = 0; /* Reserved */
Y
Yang, Wei Y 已提交
2420 2421 2422 2423 2424 2425 2426
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
        break;
2427 2428 2429 2430 2431 2432 2433 2434 2435
    case 9:
        /* Direct Cache Access Information Leaf */
        *eax = 0; /* Bits 0-31 in DCA_CAP MSR */
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xA:
        /* Architectural Performance Monitoring Leaf */
2436
        if (kvm_enabled() && cpu->enable_pmu) {
2437
            KVMState *s = cs->kvm_state;
2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448

            *eax = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EAX);
            *ebx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EBX);
            *ecx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_ECX);
            *edx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EDX);
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2449
        break;
2450 2451
    case 0xD: {
        KVMState *s = cs->kvm_state;
2452
        uint64_t ena_mask;
2453 2454
        int i;

S
Sheng Yang 已提交
2455
        /* Processor Extended State */
2456 2457 2458 2459
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
2460
        if (!(env->features[FEAT_1_ECX] & CPUID_EXT_XSAVE)) {
S
Sheng Yang 已提交
2461 2462
            break;
        }
2463 2464 2465 2466 2467 2468 2469
        if (kvm_enabled()) {
            ena_mask = kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EDX);
            ena_mask <<= 32;
            ena_mask |= kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EAX);
        } else {
            ena_mask = -1;
        }
2470

2471 2472
        if (count == 0) {
            *ecx = 0x240;
2473 2474
            for (i = 2; i < ARRAY_SIZE(x86_ext_save_areas); i++) {
                const ExtSaveArea *esa = &x86_ext_save_areas[i];
2475 2476
                if ((env->features[esa->feature] & esa->bits) == esa->bits
                    && ((ena_mask >> i) & 1) != 0) {
2477
                    if (i < 32) {
2478
                        *eax |= 1u << i;
2479
                    } else {
2480
                        *edx |= 1u << (i - 32);
2481 2482 2483 2484
                    }
                    *ecx = MAX(*ecx, esa->offset + esa->size);
                }
            }
2485
            *eax |= ena_mask & (XSTATE_FP_MASK | XSTATE_SSE_MASK);
2486 2487
            *ebx = *ecx;
        } else if (count == 1) {
2488
            *eax = env->features[FEAT_XSAVE];
2489 2490
        } else if (count < ARRAY_SIZE(x86_ext_save_areas)) {
            const ExtSaveArea *esa = &x86_ext_save_areas[count];
2491 2492
            if ((env->features[esa->feature] & esa->bits) == esa->bits
                && ((ena_mask >> count) & 1) != 0) {
L
Liu Jinsong 已提交
2493 2494
                *eax = esa->size;
                *ebx = esa->offset;
2495
            }
S
Sheng Yang 已提交
2496 2497
        }
        break;
2498
    }
2499 2500 2501 2502 2503 2504 2505 2506 2507
    case 0x80000000:
        *eax = env->cpuid_xlevel;
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
        break;
    case 0x80000001:
        *eax = env->cpuid_version;
        *ebx = 0;
2508 2509
        *ecx = env->features[FEAT_8000_0001_ECX];
        *edx = env->features[FEAT_8000_0001_EDX];
2510 2511 2512

        /* The Linux kernel checks for the CMPLegacy bit and
         * discards multiple thread information if it is set.
S
Stefan Weil 已提交
2513
         * So don't set it here for Intel to make Linux guests happy.
2514
         */
2515
        if (cs->nr_cores * cs->nr_threads > 1) {
2516 2517 2518
            if (env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1 ||
                env->cpuid_vendor2 != CPUID_VENDOR_INTEL_2 ||
                env->cpuid_vendor3 != CPUID_VENDOR_INTEL_3) {
2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532
                *ecx |= 1 << 1;    /* CmpLegacy bit */
            }
        }
        break;
    case 0x80000002:
    case 0x80000003:
    case 0x80000004:
        *eax = env->cpuid_model[(index - 0x80000002) * 4 + 0];
        *ebx = env->cpuid_model[(index - 0x80000002) * 4 + 1];
        *ecx = env->cpuid_model[(index - 0x80000002) * 4 + 2];
        *edx = env->cpuid_model[(index - 0x80000002) * 4 + 3];
        break;
    case 0x80000005:
        /* cache info (L1 cache) */
2533 2534 2535 2536
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2537 2538 2539 2540 2541 2542 2543 2544
        *eax = (L1_DTLB_2M_ASSOC << 24) | (L1_DTLB_2M_ENTRIES << 16) | \
               (L1_ITLB_2M_ASSOC <<  8) | (L1_ITLB_2M_ENTRIES);
        *ebx = (L1_DTLB_4K_ASSOC << 24) | (L1_DTLB_4K_ENTRIES << 16) | \
               (L1_ITLB_4K_ASSOC <<  8) | (L1_ITLB_4K_ENTRIES);
        *ecx = (L1D_SIZE_KB_AMD << 24) | (L1D_ASSOCIATIVITY_AMD << 16) | \
               (L1D_LINES_PER_TAG << 8) | (L1D_LINE_SIZE);
        *edx = (L1I_SIZE_KB_AMD << 24) | (L1I_ASSOCIATIVITY_AMD << 16) | \
               (L1I_LINES_PER_TAG << 8) | (L1I_LINE_SIZE);
2545 2546 2547
        break;
    case 0x80000006:
        /* cache info (L2 cache) */
2548 2549 2550 2551
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565
        *eax = (AMD_ENC_ASSOC(L2_DTLB_2M_ASSOC) << 28) | \
               (L2_DTLB_2M_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_2M_ASSOC) << 12) | \
               (L2_ITLB_2M_ENTRIES);
        *ebx = (AMD_ENC_ASSOC(L2_DTLB_4K_ASSOC) << 28) | \
               (L2_DTLB_4K_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_4K_ASSOC) << 12) | \
               (L2_ITLB_4K_ENTRIES);
        *ecx = (L2_SIZE_KB_AMD << 16) | \
               (AMD_ENC_ASSOC(L2_ASSOCIATIVITY) << 12) | \
               (L2_LINES_PER_TAG << 8) | (L2_LINE_SIZE);
        *edx = ((L3_SIZE_KB/512) << 18) | \
               (AMD_ENC_ASSOC(L3_ASSOCIATIVITY) << 12) | \
               (L3_LINES_PER_TAG << 8) | (L3_LINE_SIZE);
2566
        break;
2567 2568 2569 2570 2571 2572
    case 0x80000007:
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = env->features[FEAT_8000_0007_EDX];
        break;
2573 2574 2575
    case 0x80000008:
        /* virtual & phys address size in low 2 bytes. */
/* XXX: This value must match the one used in the MMU code. */
2576
        if (env->features[FEAT_8000_0001_EDX] & CPUID_EXT2_LM) {
2577 2578
            /* 64 bit processor */
/* XXX: The physical address space is limited to 42 bits in exec.c. */
2579
            *eax = 0x00003028; /* 48 bits virtual, 40 bits physical */
2580
        } else {
2581
            if (env->features[FEAT_1_EDX] & CPUID_PSE36) {
2582
                *eax = 0x00000024; /* 36 bits physical */
2583
            } else {
2584
                *eax = 0x00000020; /* 32 bits physical */
2585
            }
2586 2587 2588 2589
        }
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
2590 2591
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ecx |= (cs->nr_cores * cs->nr_threads) - 1;
2592 2593 2594
        }
        break;
    case 0x8000000A:
2595
        if (env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM) {
2596 2597 2598
            *eax = 0x00000001; /* SVM Revision */
            *ebx = 0x00000010; /* nr of ASIDs */
            *ecx = 0;
2599
            *edx = env->features[FEAT_SVM]; /* optional features */
2600 2601 2602 2603 2604 2605
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2606
        break;
2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617
    case 0xC0000000:
        *eax = env->cpuid_xlevel2;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xC0000001:
        /* Support for VIA CPU's CPUID instruction */
        *eax = env->cpuid_version;
        *ebx = 0;
        *ecx = 0;
2618
        *edx = env->features[FEAT_C000_0001_EDX];
2619 2620 2621 2622 2623 2624 2625 2626 2627 2628
        break;
    case 0xC0000002:
    case 0xC0000003:
    case 0xC0000004:
        /* Reserved for the future, and now filled with zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
2629 2630 2631 2632 2633 2634 2635 2636 2637
    default:
        /* reserved values: zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    }
}
A
Andreas Färber 已提交
2638 2639 2640 2641 2642 2643 2644

/* CPUClass::reset() */
static void x86_cpu_reset(CPUState *s)
{
    X86CPU *cpu = X86_CPU(s);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(cpu);
    CPUX86State *env = &cpu->env;
2645 2646
    target_ulong cr4;
    uint64_t xcr0;
A
Andreas Färber 已提交
2647 2648
    int i;

A
Andreas Färber 已提交
2649 2650
    xcc->parent_reset(s);

2651
    memset(env, 0, offsetof(CPUX86State, cpuid_level));
A
Andreas Färber 已提交
2652

2653
    tlb_flush(s, 1);
A
Andreas Färber 已提交
2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702

    env->old_exception = -1;

    /* init to reset state */

#ifdef CONFIG_SOFTMMU
    env->hflags |= HF_SOFTMMU_MASK;
#endif
    env->hflags2 |= HF2_GIF_MASK;

    cpu_x86_update_cr0(env, 0x60000010);
    env->a20_mask = ~0x0;
    env->smbase = 0x30000;

    env->idt.limit = 0xffff;
    env->gdt.limit = 0xffff;
    env->ldt.limit = 0xffff;
    env->ldt.flags = DESC_P_MASK | (2 << DESC_TYPE_SHIFT);
    env->tr.limit = 0xffff;
    env->tr.flags = DESC_P_MASK | (11 << DESC_TYPE_SHIFT);

    cpu_x86_load_seg_cache(env, R_CS, 0xf000, 0xffff0000, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_CS_MASK |
                           DESC_R_MASK | DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_DS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_ES, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_SS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_FS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_GS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);

    env->eip = 0xfff0;
    env->regs[R_EDX] = env->cpuid_version;

    env->eflags = 0x2;

    /* FPU init */
    for (i = 0; i < 8; i++) {
        env->fptags[i] = 1;
    }
2703
    cpu_set_fpuc(env, 0x37f);
A
Andreas Färber 已提交
2704 2705

    env->mxcsr = 0x1f80;
2706 2707
    /* All units are in INIT state.  */
    env->xstate_bv = 0;
A
Andreas Färber 已提交
2708 2709 2710 2711 2712 2713 2714

    env->pat = 0x0007040600070406ULL;
    env->msr_ia32_misc_enable = MSR_IA32_MISC_ENABLE_DEFAULT;

    memset(env->dr, 0, sizeof(env->dr));
    env->dr[6] = DR6_FIXED_1;
    env->dr[7] = DR7_FIXED_1;
2715
    cpu_breakpoint_remove_all(s, BP_CPU);
2716
    cpu_watchpoint_remove_all(s, BP_CPU);
2717

2718
    cr4 = 0;
2719
    xcr0 = XSTATE_FP_MASK;
2720 2721 2722 2723

#ifdef CONFIG_USER_ONLY
    /* Enable all the features for user-mode.  */
    if (env->features[FEAT_1_EDX] & CPUID_SSE) {
2724
        xcr0 |= XSTATE_SSE_MASK;
2725
    }
2726 2727 2728 2729 2730
    for (i = 2; i < ARRAY_SIZE(x86_ext_save_areas); i++) {
        const ExtSaveArea *esa = &x86_ext_save_areas[i];
        if ((env->features[esa->feature] & esa->bits) == esa->bits) {
            xcr0 |= 1ull << i;
        }
2731
    }
2732

2733 2734 2735
    if (env->features[FEAT_1_ECX] & CPUID_EXT_XSAVE) {
        cr4 |= CR4_OSFXSR_MASK | CR4_OSXSAVE_MASK;
    }
2736 2737 2738
    if (env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_FSGSBASE) {
        cr4 |= CR4_FSGSBASE_MASK;
    }
2739 2740 2741 2742
#endif

    env->xcr0 = xcr0;
    cpu_x86_update_cr4(env, cr4);
2743

A
Alex Williamson 已提交
2744 2745 2746 2747 2748 2749 2750 2751 2752 2753
    /*
     * SDM 11.11.5 requires:
     *  - IA32_MTRR_DEF_TYPE MSR.E = 0
     *  - IA32_MTRR_PHYSMASKn.V = 0
     * All other bits are undefined.  For simplification, zero it all.
     */
    env->mtrr_deftype = 0;
    memset(env->mtrr_var, 0, sizeof(env->mtrr_var));
    memset(env->mtrr_fixed, 0, sizeof(env->mtrr_fixed));

2754 2755
#if !defined(CONFIG_USER_ONLY)
    /* We hard-wire the BSP to the first CPU. */
2756
    apic_designate_bsp(cpu->apic_state, s->cpu_index == 0);
2757

2758
    s->halted = !cpu_is_bsp(cpu);
2759 2760 2761 2762

    if (kvm_enabled()) {
        kvm_arch_reset_vcpu(cpu);
    }
2763
#endif
A
Andreas Färber 已提交
2764 2765
}

2766 2767 2768
#ifndef CONFIG_USER_ONLY
bool cpu_is_bsp(X86CPU *cpu)
{
2769
    return cpu_get_apic_base(cpu->apic_state) & MSR_IA32_APICBASE_BSP;
2770
}
2771 2772 2773 2774 2775 2776 2777

/* TODO: remove me, when reset over QOM tree is implemented */
static void x86_cpu_machine_reset_cb(void *opaque)
{
    X86CPU *cpu = opaque;
    cpu_reset(CPU(cpu));
}
2778 2779
#endif

A
Andreas Färber 已提交
2780 2781 2782 2783 2784 2785
static void mce_init(X86CPU *cpu)
{
    CPUX86State *cenv = &cpu->env;
    unsigned int bank;

    if (((cenv->cpuid_version >> 8) & 0xf) >= 6
2786
        && (cenv->features[FEAT_1_EDX] & (CPUID_MCE | CPUID_MCA)) ==
A
Andreas Färber 已提交
2787 2788 2789 2790 2791 2792 2793 2794 2795
            (CPUID_MCE | CPUID_MCA)) {
        cenv->mcg_cap = MCE_CAP_DEF | MCE_BANKS_DEF;
        cenv->mcg_ctl = ~(uint64_t)0;
        for (bank = 0; bank < MCE_BANKS_DEF; bank++) {
            cenv->mce_banks[bank * 4] = ~(uint64_t)0;
        }
    }
}

2796
#ifndef CONFIG_USER_ONLY
2797
static void x86_cpu_apic_create(X86CPU *cpu, Error **errp)
2798
{
2799
    APICCommonState *apic;
2800 2801
    const char *apic_type = "apic";

2802
    if (kvm_apic_in_kernel()) {
2803 2804 2805 2806 2807
        apic_type = "kvm-apic";
    } else if (xen_enabled()) {
        apic_type = "xen-apic";
    }

C
Chen Fan 已提交
2808
    cpu->apic_state = DEVICE(object_new(apic_type));
2809 2810

    object_property_add_child(OBJECT(cpu), "apic",
2811
                              OBJECT(cpu->apic_state), NULL);
2812
    qdev_prop_set_uint8(cpu->apic_state, "id", cpu->apic_id);
2813
    /* TODO: convert to link<> */
2814
    apic = APIC_COMMON(cpu->apic_state);
2815
    apic->cpu = cpu;
2816
    apic->apicbase = APIC_DEFAULT_ADDRESS | MSR_IA32_APICBASE_ENABLE;
2817 2818 2819 2820
}

static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
2821 2822 2823
    APICCommonState *apic;
    static bool apic_mmio_map_once;

2824
    if (cpu->apic_state == NULL) {
2825 2826
        return;
    }
2827 2828
    object_property_set_bool(OBJECT(cpu->apic_state), true, "realized",
                             errp);
2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839

    /* Map APIC MMIO area */
    apic = APIC_COMMON(cpu->apic_state);
    if (!apic_mmio_map_once) {
        memory_region_add_subregion_overlap(get_system_memory(),
                                            apic->apicbase &
                                            MSR_IA32_APICBASE_BASE,
                                            &apic->io_memory,
                                            0x1000);
        apic_mmio_map_once = true;
     }
2840
}
2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855

static void x86_cpu_machine_done(Notifier *n, void *unused)
{
    X86CPU *cpu = container_of(n, X86CPU, machine_done);
    MemoryRegion *smram =
        (MemoryRegion *) object_resolve_path("/machine/smram", NULL);

    if (smram) {
        cpu->smram = g_new(MemoryRegion, 1);
        memory_region_init_alias(cpu->smram, OBJECT(cpu), "smram",
                                 smram, 0, 1ull << 32);
        memory_region_set_enabled(cpu->smram, false);
        memory_region_add_subregion_overlap(cpu->cpu_as_root, 0, cpu->smram, 1);
    }
}
2856 2857 2858 2859
#else
static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
}
2860 2861
#endif

2862 2863 2864 2865 2866 2867 2868

#define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \
                           (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \
                           (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3)
#define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \
                         (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \
                         (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3)
2869
static void x86_cpu_realizefn(DeviceState *dev, Error **errp)
A
Andreas Färber 已提交
2870
{
2871
    CPUState *cs = CPU(dev);
2872 2873
    X86CPU *cpu = X86_CPU(dev);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(dev);
2874
    CPUX86State *env = &cpu->env;
2875
    Error *local_err = NULL;
2876
    static bool ht_warned;
2877

2878 2879 2880 2881 2882
    if (cpu->apic_id < 0) {
        error_setg(errp, "apic-id property was not initialized properly");
        return;
    }

2883
    if (env->features[FEAT_7_0_EBX] && env->cpuid_level < 7) {
2884 2885
        env->cpuid_level = 7;
    }
A
Andreas Färber 已提交
2886

2887 2888 2889 2890 2891 2892 2893 2894
    if (x86_cpu_filter_features(cpu) && cpu->enforce_cpuid) {
        error_setg(&local_err,
                   kvm_enabled() ?
                       "Host doesn't support requested features" :
                       "TCG doesn't support requested features");
        goto out;
    }

2895 2896 2897
    /* On AMD CPUs, some CPUID[8000_0001].EDX bits must match the bits on
     * CPUID[1].EDX.
     */
2898
    if (IS_AMD_CPU(env)) {
2899 2900
        env->features[FEAT_8000_0001_EDX] &= ~CPUID_EXT2_AMD_ALIASES;
        env->features[FEAT_8000_0001_EDX] |= (env->features[FEAT_1_EDX]
2901 2902 2903
           & CPUID_EXT2_AMD_ALIASES);
    }

2904

2905 2906
    cpu_exec_init(cs, &error_abort);

2907 2908 2909 2910
    if (tcg_enabled()) {
        tcg_x86_init();
    }

2911 2912
#ifndef CONFIG_USER_ONLY
    qemu_register_reset(x86_cpu_machine_reset_cb, cpu);
2913

2914
    if (cpu->env.features[FEAT_1_EDX] & CPUID_APIC || smp_cpus > 1) {
2915
        x86_cpu_apic_create(cpu, &local_err);
2916
        if (local_err != NULL) {
2917
            goto out;
2918 2919
        }
    }
2920 2921
#endif

A
Andreas Färber 已提交
2922
    mce_init(cpu);
2923 2924 2925

#ifndef CONFIG_USER_ONLY
    if (tcg_enabled()) {
2926 2927
        AddressSpace *newas = g_new(AddressSpace, 1);

2928
        cpu->cpu_as_mem = g_new(MemoryRegion, 1);
2929
        cpu->cpu_as_root = g_new(MemoryRegion, 1);
2930 2931 2932

        /* Outer container... */
        memory_region_init(cpu->cpu_as_root, OBJECT(cpu), "memory", ~0ull);
2933
        memory_region_set_enabled(cpu->cpu_as_root, true);
2934 2935 2936 2937 2938 2939 2940 2941

        /* ... with two regions inside: normal system memory with low
         * priority, and...
         */
        memory_region_init_alias(cpu->cpu_as_mem, OBJECT(cpu), "memory",
                                 get_system_memory(), 0, ~0ull);
        memory_region_add_subregion_overlap(cpu->cpu_as_root, 0, cpu->cpu_as_mem, 0);
        memory_region_set_enabled(cpu->cpu_as_mem, true);
2942
        address_space_init(newas, cpu->cpu_as_root, "CPU");
2943
        cs->num_ases = 1;
2944
        cpu_address_space_init(cs, newas, 0);
2945 2946 2947 2948

        /* ... SMRAM with higher priority, linked from /machine/smram.  */
        cpu->machine_done.notify = x86_cpu_machine_done;
        qemu_add_machine_init_done_notifier(&cpu->machine_done);
2949 2950 2951
    }
#endif

2952
    qemu_init_vcpu(cs);
2953

2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967
    /* Only Intel CPUs support hyperthreading. Even though QEMU fixes this
     * issue by adjusting CPUID_0000_0001_EBX and CPUID_8000_0008_ECX
     * based on inputs (sockets,cores,threads), it is still better to gives
     * users a warning.
     *
     * NOTE: the following code has to follow qemu_init_vcpu(). Otherwise
     * cs->nr_threads hasn't be populated yet and the checking is incorrect.
     */
    if (!IS_INTEL_CPU(env) && cs->nr_threads > 1 && !ht_warned) {
        error_report("AMD CPU doesn't support hyperthreading. Please configure"
                     " -smp options properly.");
        ht_warned = true;
    }

2968 2969 2970 2971
    x86_cpu_apic_realize(cpu, &local_err);
    if (local_err != NULL) {
        goto out;
    }
2972
    cpu_reset(cs);
2973

2974
    xcc->parent_realize(dev, &local_err);
2975

2976 2977 2978 2979 2980
out:
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
A
Andreas Färber 已提交
2981 2982
}

2983 2984 2985 2986 2987
typedef struct BitProperty {
    uint32_t *ptr;
    uint32_t mask;
} BitProperty;

2988 2989
static void x86_cpu_get_bit_prop(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
2990 2991 2992
{
    BitProperty *fp = opaque;
    bool value = (*fp->ptr & fp->mask) == fp->mask;
2993
    visit_type_bool(v, name, &value, errp);
2994 2995
}

2996 2997
static void x86_cpu_set_bit_prop(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008
{
    DeviceState *dev = DEVICE(obj);
    BitProperty *fp = opaque;
    Error *local_err = NULL;
    bool value;

    if (dev->realized) {
        qdev_prop_set_after_realize(dev, name, errp);
        return;
    }

3009
    visit_type_bool(v, name, &value, &local_err);
3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082
    if (local_err) {
        error_propagate(errp, local_err);
        return;
    }

    if (value) {
        *fp->ptr |= fp->mask;
    } else {
        *fp->ptr &= ~fp->mask;
    }
}

static void x86_cpu_release_bit_prop(Object *obj, const char *name,
                                     void *opaque)
{
    BitProperty *prop = opaque;
    g_free(prop);
}

/* Register a boolean property to get/set a single bit in a uint32_t field.
 *
 * The same property name can be registered multiple times to make it affect
 * multiple bits in the same FeatureWord. In that case, the getter will return
 * true only if all bits are set.
 */
static void x86_cpu_register_bit_prop(X86CPU *cpu,
                                      const char *prop_name,
                                      uint32_t *field,
                                      int bitnr)
{
    BitProperty *fp;
    ObjectProperty *op;
    uint32_t mask = (1UL << bitnr);

    op = object_property_find(OBJECT(cpu), prop_name, NULL);
    if (op) {
        fp = op->opaque;
        assert(fp->ptr == field);
        fp->mask |= mask;
    } else {
        fp = g_new0(BitProperty, 1);
        fp->ptr = field;
        fp->mask = mask;
        object_property_add(OBJECT(cpu), prop_name, "bool",
                            x86_cpu_get_bit_prop,
                            x86_cpu_set_bit_prop,
                            x86_cpu_release_bit_prop, fp, &error_abort);
    }
}

static void x86_cpu_register_feature_bit_props(X86CPU *cpu,
                                               FeatureWord w,
                                               int bitnr)
{
    Object *obj = OBJECT(cpu);
    int i;
    char **names;
    FeatureWordInfo *fi = &feature_word_info[w];

    if (!fi->feat_names) {
        return;
    }
    if (!fi->feat_names[bitnr]) {
        return;
    }

    names = g_strsplit(fi->feat_names[bitnr], "|", 0);

    feat2prop(names[0]);
    x86_cpu_register_bit_prop(cpu, names[0], &cpu->env.features[w], bitnr);

    for (i = 1; names[i]; i++) {
        feat2prop(names[i]);
3083
        object_property_add_alias(obj, names[i], obj, names[0],
3084 3085 3086 3087 3088 3089
                                  &error_abort);
    }

    g_strfreev(names);
}

A
Andreas Färber 已提交
3090 3091
static void x86_cpu_initfn(Object *obj)
{
3092
    CPUState *cs = CPU(obj);
A
Andreas Färber 已提交
3093
    X86CPU *cpu = X86_CPU(obj);
3094
    X86CPUClass *xcc = X86_CPU_GET_CLASS(obj);
A
Andreas Färber 已提交
3095
    CPUX86State *env = &cpu->env;
3096
    FeatureWord w;
A
Andreas Färber 已提交
3097

3098
    cs->env_ptr = env;
3099 3100

    object_property_add(obj, "family", "int",
3101
                        x86_cpuid_version_get_family,
3102
                        x86_cpuid_version_set_family, NULL, NULL, NULL);
3103
    object_property_add(obj, "model", "int",
3104
                        x86_cpuid_version_get_model,
3105
                        x86_cpuid_version_set_model, NULL, NULL, NULL);
3106
    object_property_add(obj, "stepping", "int",
3107
                        x86_cpuid_version_get_stepping,
3108
                        x86_cpuid_version_set_stepping, NULL, NULL, NULL);
3109 3110 3111
    object_property_add_str(obj, "vendor",
                            x86_cpuid_get_vendor,
                            x86_cpuid_set_vendor, NULL);
3112
    object_property_add_str(obj, "model-id",
3113
                            x86_cpuid_get_model_id,
3114
                            x86_cpuid_set_model_id, NULL);
3115 3116 3117
    object_property_add(obj, "tsc-frequency", "int",
                        x86_cpuid_get_tsc_freq,
                        x86_cpuid_set_tsc_freq, NULL, NULL, NULL);
3118 3119 3120
    object_property_add(obj, "apic-id", "int",
                        x86_cpuid_get_apic_id,
                        x86_cpuid_set_apic_id, NULL, NULL, NULL);
3121 3122
    object_property_add(obj, "feature-words", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
3123 3124 3125 3126
                        NULL, NULL, (void *)env->features, NULL);
    object_property_add(obj, "filtered-features", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
                        NULL, NULL, (void *)cpu->filtered_features, NULL);
3127

3128
    cpu->hyperv_spinlock_attempts = HYPERV_SPINLOCK_NEVER_RETRY;
3129

3130 3131 3132 3133 3134
#ifndef CONFIG_USER_ONLY
    /* Any code creating new X86CPU objects have to set apic-id explicitly */
    cpu->apic_id = -1;
#endif

3135 3136 3137 3138 3139 3140 3141 3142
    for (w = 0; w < FEATURE_WORDS; w++) {
        int bitnr;

        for (bitnr = 0; bitnr < 32; bitnr++) {
            x86_cpu_register_feature_bit_props(cpu, w, bitnr);
        }
    }

3143
    x86_cpu_load_def(cpu, xcc->cpu_def, &error_abort);
A
Andreas Färber 已提交
3144 3145
}

3146 3147 3148 3149
static int64_t x86_cpu_get_arch_id(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

3150
    return cpu->apic_id;
3151 3152
}

3153 3154 3155 3156 3157 3158 3159
static bool x86_cpu_get_paging_enabled(const CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

    return cpu->env.cr[0] & CR0_PG_MASK;
}

3160 3161 3162 3163 3164 3165 3166
static void x86_cpu_set_pc(CPUState *cs, vaddr value)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = value;
}

3167 3168 3169 3170 3171 3172 3173
static void x86_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = tb->pc - tb->cs_base;
}

3174 3175 3176 3177 3178
static bool x86_cpu_has_work(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;

3179 3180
    return ((cs->interrupt_request & (CPU_INTERRUPT_HARD |
                                      CPU_INTERRUPT_POLL)) &&
3181 3182 3183 3184
            (env->eflags & IF_MASK)) ||
           (cs->interrupt_request & (CPU_INTERRUPT_NMI |
                                     CPU_INTERRUPT_INIT |
                                     CPU_INTERRUPT_SIPI |
3185 3186 3187
                                     CPU_INTERRUPT_MCE)) ||
           ((cs->interrupt_request & CPU_INTERRUPT_SMI) &&
            !(env->hflags & HF_SMM_MASK));
3188 3189
}

3190 3191
static Property x86_cpu_properties[] = {
    DEFINE_PROP_BOOL("pmu", X86CPU, enable_pmu, false),
3192
    { .name  = "hv-spinlocks", .info  = &qdev_prop_spinlocks },
3193
    DEFINE_PROP_BOOL("hv-relaxed", X86CPU, hyperv_relaxed_timing, false),
3194
    DEFINE_PROP_BOOL("hv-vapic", X86CPU, hyperv_vapic, false),
3195
    DEFINE_PROP_BOOL("hv-time", X86CPU, hyperv_time, false),
3196
    DEFINE_PROP_BOOL("hv-crash", X86CPU, hyperv_crash, false),
3197
    DEFINE_PROP_BOOL("hv-reset", X86CPU, hyperv_reset, false),
3198
    DEFINE_PROP_BOOL("hv-vpindex", X86CPU, hyperv_vpindex, false),
3199
    DEFINE_PROP_BOOL("hv-runtime", X86CPU, hyperv_runtime, false),
3200
    DEFINE_PROP_BOOL("hv-synic", X86CPU, hyperv_synic, false),
3201
    DEFINE_PROP_BOOL("hv-stimer", X86CPU, hyperv_stimer, false),
3202
    DEFINE_PROP_BOOL("check", X86CPU, check_cpuid, true),
3203
    DEFINE_PROP_BOOL("enforce", X86CPU, enforce_cpuid, false),
3204
    DEFINE_PROP_BOOL("kvm", X86CPU, expose_kvm, true),
3205 3206
    DEFINE_PROP_UINT32("level", X86CPU, env.cpuid_level, 0),
    DEFINE_PROP_UINT32("xlevel", X86CPU, env.cpuid_xlevel, 0),
3207
    DEFINE_PROP_UINT32("xlevel2", X86CPU, env.cpuid_xlevel2, 0),
3208
    DEFINE_PROP_STRING("hv-vendor-id", X86CPU, hyperv_vendor_id),
3209 3210 3211
    DEFINE_PROP_END_OF_LIST()
};

A
Andreas Färber 已提交
3212 3213 3214 3215
static void x86_cpu_common_class_init(ObjectClass *oc, void *data)
{
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
    CPUClass *cc = CPU_CLASS(oc);
3216 3217 3218 3219
    DeviceClass *dc = DEVICE_CLASS(oc);

    xcc->parent_realize = dc->realize;
    dc->realize = x86_cpu_realizefn;
3220
    dc->props = x86_cpu_properties;
A
Andreas Färber 已提交
3221 3222 3223

    xcc->parent_reset = cc->reset;
    cc->reset = x86_cpu_reset;
3224
    cc->reset_dump_flags = CPU_DUMP_FPU | CPU_DUMP_CCOP;
3225

3226
    cc->class_by_name = x86_cpu_class_by_name;
3227
    cc->parse_features = x86_cpu_parse_featurestr;
3228
    cc->has_work = x86_cpu_has_work;
3229
    cc->do_interrupt = x86_cpu_do_interrupt;
3230
    cc->cpu_exec_interrupt = x86_cpu_exec_interrupt;
3231
    cc->dump_state = x86_cpu_dump_state;
3232
    cc->set_pc = x86_cpu_set_pc;
3233
    cc->synchronize_from_tb = x86_cpu_synchronize_from_tb;
3234 3235
    cc->gdb_read_register = x86_cpu_gdb_read_register;
    cc->gdb_write_register = x86_cpu_gdb_write_register;
3236 3237
    cc->get_arch_id = x86_cpu_get_arch_id;
    cc->get_paging_enabled = x86_cpu_get_paging_enabled;
3238 3239 3240
#ifdef CONFIG_USER_ONLY
    cc->handle_mmu_fault = x86_cpu_handle_mmu_fault;
#else
3241
    cc->get_memory_mapping = x86_cpu_get_memory_mapping;
3242
    cc->get_phys_page_debug = x86_cpu_get_phys_page_debug;
3243 3244 3245 3246
    cc->write_elf64_note = x86_cpu_write_elf64_note;
    cc->write_elf64_qemunote = x86_cpu_write_elf64_qemunote;
    cc->write_elf32_note = x86_cpu_write_elf32_note;
    cc->write_elf32_qemunote = x86_cpu_write_elf32_qemunote;
3247
    cc->vmsd = &vmstate_x86_cpu;
3248
#endif
3249
    cc->gdb_num_core_regs = CPU_NB_REGS * 2 + 25;
3250 3251 3252
#ifndef CONFIG_USER_ONLY
    cc->debug_excp_handler = breakpoint_handler;
#endif
3253 3254
    cc->cpu_exec_enter = x86_cpu_exec_enter;
    cc->cpu_exec_exit = x86_cpu_exec_exit;
3255 3256 3257 3258 3259 3260

    /*
     * Reason: x86_cpu_initfn() calls cpu_exec_init(), which saves the
     * object in cpus -> dangling pointer after final object_unref().
     */
    dc->cannot_destroy_with_object_finalize_yet = true;
A
Andreas Färber 已提交
3261 3262 3263 3264 3265 3266
}

static const TypeInfo x86_cpu_type_info = {
    .name = TYPE_X86_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(X86CPU),
A
Andreas Färber 已提交
3267
    .instance_init = x86_cpu_initfn,
3268
    .abstract = true,
A
Andreas Färber 已提交
3269 3270 3271 3272 3273 3274
    .class_size = sizeof(X86CPUClass),
    .class_init = x86_cpu_common_class_init,
};

static void x86_cpu_register_types(void)
{
3275 3276
    int i;

A
Andreas Färber 已提交
3277
    type_register_static(&x86_cpu_type_info);
3278 3279 3280 3281 3282 3283
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        x86_register_cpudef_type(&builtin_x86_defs[i]);
    }
#ifdef CONFIG_KVM
    type_register_static(&host_x86_cpu_type_info);
#endif
A
Andreas Färber 已提交
3284 3285 3286
}

type_init(x86_cpu_register_types)