cpu.c 99.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 *  i386 CPUID helper functions
 *
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
 */
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <inttypes.h>

#include "cpu.h"
25
#include "sysemu/kvm.h"
26
#include "sysemu/cpus.h"
27
#include "kvm_i386.h"
28
#include "hw/i386/topology.h"
29

30 31
#include "qemu/option.h"
#include "qemu/config-file.h"
32
#include "qapi/qmp/qerror.h"
33

34 35
#include "qapi-types.h"
#include "qapi-visit.h"
36
#include "qapi/visitor.h"
37
#include "sysemu/arch_init.h"
38

39
#include "hw/hw.h"
S
Stefan Weil 已提交
40
#if defined(CONFIG_KVM)
41
#include <linux/kvm_para.h>
S
Stefan Weil 已提交
42
#endif
43

44
#include "sysemu/sysemu.h"
45
#include "hw/qdev-properties.h"
46
#include "hw/cpu/icc_bus.h"
47
#ifndef CONFIG_USER_ONLY
P
Paolo Bonzini 已提交
48 49
#include "hw/xen/xen.h"
#include "hw/i386/apic_internal.h"
50 51
#endif

52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163

/* Cache topology CPUID constants: */

/* CPUID Leaf 2 Descriptors */

#define CPUID_2_L1D_32KB_8WAY_64B 0x2c
#define CPUID_2_L1I_32KB_8WAY_64B 0x30
#define CPUID_2_L2_2MB_8WAY_64B   0x7d


/* CPUID Leaf 4 constants: */

/* EAX: */
#define CPUID_4_TYPE_DCACHE  1
#define CPUID_4_TYPE_ICACHE  2
#define CPUID_4_TYPE_UNIFIED 3

#define CPUID_4_LEVEL(l)          ((l) << 5)

#define CPUID_4_SELF_INIT_LEVEL (1 << 8)
#define CPUID_4_FULLY_ASSOC     (1 << 9)

/* EDX: */
#define CPUID_4_NO_INVD_SHARING (1 << 0)
#define CPUID_4_INCLUSIVE       (1 << 1)
#define CPUID_4_COMPLEX_IDX     (1 << 2)

#define ASSOC_FULL 0xFF

/* AMD associativity encoding used on CPUID Leaf 0x80000006: */
#define AMD_ENC_ASSOC(a) (a <=   1 ? a   : \
                          a ==   2 ? 0x2 : \
                          a ==   4 ? 0x4 : \
                          a ==   8 ? 0x6 : \
                          a ==  16 ? 0x8 : \
                          a ==  32 ? 0xA : \
                          a ==  48 ? 0xB : \
                          a ==  64 ? 0xC : \
                          a ==  96 ? 0xD : \
                          a == 128 ? 0xE : \
                          a == ASSOC_FULL ? 0xF : \
                          0 /* invalid value */)


/* Definitions of the hardcoded cache entries we expose: */

/* L1 data cache: */
#define L1D_LINE_SIZE         64
#define L1D_ASSOCIATIVITY      8
#define L1D_SETS              64
#define L1D_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1D_DESCRIPTOR CPUID_2_L1D_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1D_LINES_PER_TAG      1
#define L1D_SIZE_KB_AMD       64
#define L1D_ASSOCIATIVITY_AMD  2

/* L1 instruction cache: */
#define L1I_LINE_SIZE         64
#define L1I_ASSOCIATIVITY      8
#define L1I_SETS              64
#define L1I_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1I_DESCRIPTOR CPUID_2_L1I_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1I_LINES_PER_TAG      1
#define L1I_SIZE_KB_AMD       64
#define L1I_ASSOCIATIVITY_AMD  2

/* Level 2 unified cache: */
#define L2_LINE_SIZE          64
#define L2_ASSOCIATIVITY      16
#define L2_SETS             4096
#define L2_PARTITIONS          1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 4MiB */
/*FIXME: CPUID leaf 2 descriptor is inconsistent with CPUID leaf 4 */
#define L2_DESCRIPTOR CPUID_2_L2_2MB_8WAY_64B
/*FIXME: CPUID leaf 0x80000006 is inconsistent with leaves 2 & 4 */
#define L2_LINES_PER_TAG       1
#define L2_SIZE_KB_AMD       512

/* No L3 cache: */
#define L3_SIZE_KB             0 /* disabled */
#define L3_ASSOCIATIVITY       0 /* disabled */
#define L3_LINES_PER_TAG       0 /* disabled */
#define L3_LINE_SIZE           0 /* disabled */

/* TLB definitions: */

#define L1_DTLB_2M_ASSOC       1
#define L1_DTLB_2M_ENTRIES   255
#define L1_DTLB_4K_ASSOC       1
#define L1_DTLB_4K_ENTRIES   255

#define L1_ITLB_2M_ASSOC       1
#define L1_ITLB_2M_ENTRIES   255
#define L1_ITLB_4K_ASSOC       1
#define L1_ITLB_4K_ENTRIES   255

#define L2_DTLB_2M_ASSOC       0 /* disabled */
#define L2_DTLB_2M_ENTRIES     0 /* disabled */
#define L2_DTLB_4K_ASSOC       4
#define L2_DTLB_4K_ENTRIES   512

#define L2_ITLB_2M_ASSOC       0 /* disabled */
#define L2_ITLB_2M_ENTRIES     0 /* disabled */
#define L2_ITLB_4K_ASSOC       4
#define L2_ITLB_4K_ENTRIES   512



164 165 166 167 168 169 170 171 172 173 174 175
static void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1,
                                     uint32_t vendor2, uint32_t vendor3)
{
    int i;
    for (i = 0; i < 4; i++) {
        dst[i] = vendor1 >> (8 * i);
        dst[i + 4] = vendor2 >> (8 * i);
        dst[i + 8] = vendor3 >> (8 * i);
    }
    dst[CPUID_VENDOR_SZ] = '\0';
}

176 177 178 179 180 181 182 183 184 185 186 187 188 189 190
/* feature flags taken from "Intel Processor Identification and the CPUID
 * Instruction" and AMD's "CPUID Specification".  In cases of disagreement
 * between feature naming conventions, aliases may be added.
 */
static const char *feature_name[] = {
    "fpu", "vme", "de", "pse",
    "tsc", "msr", "pae", "mce",
    "cx8", "apic", NULL, "sep",
    "mtrr", "pge", "mca", "cmov",
    "pat", "pse36", "pn" /* Intel psn */, "clflush" /* Intel clfsh */,
    NULL, "ds" /* Intel dts */, "acpi", "mmx",
    "fxsr", "sse", "sse2", "ss",
    "ht" /* Intel htt */, "tm", "ia64", "pbe",
};
static const char *ext_feature_name[] = {
191
    "pni|sse3" /* Intel,AMD sse3 */, "pclmulqdq|pclmuldq", "dtes64", "monitor",
192
    "ds_cpl", "vmx", "smx", "est",
193
    "tm2", "ssse3", "cid", NULL,
194
    "fma", "cx16", "xtpr", "pdcm",
M
Mao, Junjie 已提交
195
    NULL, "pcid", "dca", "sse4.1|sse4_1",
196
    "sse4.2|sse4_2", "x2apic", "movbe", "popcnt",
197
    "tsc-deadline", "aes", "xsave", "osxsave",
198
    "avx", "f16c", "rdrand", "hypervisor",
199
};
200 201 202 203 204
/* Feature names that are already defined on feature_name[] but are set on
 * CPUID[8000_0001].EDX on AMD CPUs don't have their names on
 * ext2_feature_name[]. They are copied automatically to cpuid_ext2_features
 * if and only if CPU vendor is AMD.
 */
205
static const char *ext2_feature_name[] = {
206 207 208 209 210 211 212
    NULL /* fpu */, NULL /* vme */, NULL /* de */, NULL /* pse */,
    NULL /* tsc */, NULL /* msr */, NULL /* pae */, NULL /* mce */,
    NULL /* cx8 */ /* AMD CMPXCHG8B */, NULL /* apic */, NULL, "syscall",
    NULL /* mtrr */, NULL /* pge */, NULL /* mca */, NULL /* cmov */,
    NULL /* pat */, NULL /* pse36 */, NULL, NULL /* Linux mp */,
    "nx|xd", NULL, "mmxext", NULL /* mmx */,
    NULL /* fxsr */, "fxsr_opt|ffxsr", "pdpe1gb" /* AMD Page1GB */, "rdtscp",
213
    NULL, "lm|i64", "3dnowext", "3dnow",
214 215 216 217
};
static const char *ext3_feature_name[] = {
    "lahf_lm" /* AMD LahfSahf */, "cmp_legacy", "svm", "extapic" /* AMD ExtApicSpace */,
    "cr8legacy" /* AMD AltMovCr8 */, "abm", "sse4a", "misalignsse",
218
    "3dnowprefetch", "osvw", "ibs", "xop",
219 220 221 222
    "skinit", "wdt", NULL, "lwp",
    "fma4", "tce", NULL, "nodeid_msr",
    NULL, "tbm", "topoext", "perfctr_core",
    "perfctr_nb", NULL, NULL, NULL,
223 224 225
    NULL, NULL, NULL, NULL,
};

226 227 228 229 230 231 232 233 234 235 236
static const char *ext4_feature_name[] = {
    NULL, NULL, "xstore", "xstore-en",
    NULL, NULL, "xcrypt", "xcrypt-en",
    "ace2", "ace2-en", "phe", "phe-en",
    "pmm", "pmm-en", NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

237
static const char *kvm_feature_name[] = {
238
    "kvmclock", "kvm_nopiodelay", "kvm_mmu", "kvmclock",
239
    "kvm_asyncpf", "kvm_steal_time", "kvm_pv_eoi", "kvm_pv_unhalt",
240 241 242 243
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
244
    "kvmclock-stable-bit", NULL, NULL, NULL,
245
    NULL, NULL, NULL, NULL,
246 247
};

J
Joerg Roedel 已提交
248 249 250 251 252 253 254 255 256 257 258
static const char *svm_feature_name[] = {
    "npt", "lbrv", "svm_lock", "nrip_save",
    "tsc_scale", "vmcb_clean",  "flushbyasid", "decodeassists",
    NULL, NULL, "pause_filter", NULL,
    "pfthreshold", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

H
H. Peter Anvin 已提交
259
static const char *cpuid_7_0_ebx_feature_name[] = {
260
    "fsgsbase", "tsc_adjust", NULL, "bmi1", "hle", "avx2", NULL, "smep",
261
    "bmi2", "erms", "invpcid", "rtm", NULL, NULL, "mpx", NULL,
C
Chao Peng 已提交
262 263
    "avx512f", NULL, "rdseed", "adx", "smap", NULL, NULL, NULL,
    NULL, NULL, "avx512pf", "avx512er", "avx512cd", NULL, NULL, NULL,
H
H. Peter Anvin 已提交
264 265
};

266 267 268 269 270 271 272 273 274 275 276
static const char *cpuid_apm_edx_feature_name[] = {
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    "invtsc", NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

277 278 279 280 281 282 283 284 285 286 287
static const char *cpuid_xsave_feature_name[] = {
    "xsaveopt", "xsavec", "xgetbv1", "xsaves",
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
    NULL, NULL, NULL, NULL,
};

288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
#define I486_FEATURES (CPUID_FP87 | CPUID_VME | CPUID_PSE)
#define PENTIUM_FEATURES (I486_FEATURES | CPUID_DE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_MMX | CPUID_APIC)
#define PENTIUM2_FEATURES (PENTIUM_FEATURES | CPUID_PAE | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_FXSR)
#define PENTIUM3_FEATURES (PENTIUM2_FEATURES | CPUID_SSE)
#define PPRO_FEATURES (CPUID_FP87 | CPUID_DE | CPUID_PSE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_PGE | CPUID_CMOV | \
          CPUID_PAT | CPUID_FXSR | CPUID_MMX | CPUID_SSE | CPUID_SSE2 | \
          CPUID_PAE | CPUID_SEP | CPUID_APIC)

#define TCG_FEATURES (CPUID_FP87 | CPUID_PSE | CPUID_TSC | CPUID_MSR | \
          CPUID_PAE | CPUID_MCE | CPUID_CX8 | CPUID_APIC | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_CLFLUSH | CPUID_ACPI | CPUID_MMX | \
          CPUID_FXSR | CPUID_SSE | CPUID_SSE2 | CPUID_SS)
          /* partly implemented:
          CPUID_MTRR, CPUID_MCA, CPUID_CLFLUSH (needed for Win64) */
          /* missing:
          CPUID_VME, CPUID_DTS, CPUID_SS, CPUID_HT, CPUID_TM, CPUID_PBE */
#define TCG_EXT_FEATURES (CPUID_EXT_SSE3 | CPUID_EXT_PCLMULQDQ | \
          CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 | CPUID_EXT_CX16 | \
          CPUID_EXT_SSE41 | CPUID_EXT_SSE42 | CPUID_EXT_POPCNT | \
          CPUID_EXT_MOVBE | CPUID_EXT_AES | CPUID_EXT_HYPERVISOR)
          /* missing:
          CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_VMX, CPUID_EXT_SMX,
          CPUID_EXT_EST, CPUID_EXT_TM2, CPUID_EXT_CID, CPUID_EXT_FMA,
          CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_PCID, CPUID_EXT_DCA,
          CPUID_EXT_X2APIC, CPUID_EXT_TSC_DEADLINE_TIMER, CPUID_EXT_XSAVE,
          CPUID_EXT_OSXSAVE, CPUID_EXT_AVX, CPUID_EXT_F16C,
          CPUID_EXT_RDRAND */

#ifdef TARGET_X86_64
#define TCG_EXT2_X86_64_FEATURES (CPUID_EXT2_SYSCALL | CPUID_EXT2_LM)
#else
#define TCG_EXT2_X86_64_FEATURES 0
#endif

#define TCG_EXT2_FEATURES ((TCG_FEATURES & CPUID_EXT2_AMD_ALIASES) | \
          CPUID_EXT2_NX | CPUID_EXT2_MMXEXT | CPUID_EXT2_RDTSCP | \
          CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_PDPE1GB | \
          TCG_EXT2_X86_64_FEATURES)
#define TCG_EXT3_FEATURES (CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM | \
          CPUID_EXT3_CR8LEG | CPUID_EXT3_ABM | CPUID_EXT3_SSE4A)
#define TCG_EXT4_FEATURES 0
#define TCG_SVM_FEATURES 0
#define TCG_KVM_FEATURES 0
#define TCG_7_0_EBX_FEATURES (CPUID_7_0_EBX_SMEP | CPUID_7_0_EBX_SMAP | \
          CPUID_7_0_EBX_BMI1 | CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ADX)
          /* missing:
          CPUID_7_0_EBX_FSGSBASE, CPUID_7_0_EBX_HLE, CPUID_7_0_EBX_AVX2,
          CPUID_7_0_EBX_ERMS, CPUID_7_0_EBX_INVPCID, CPUID_7_0_EBX_RTM,
          CPUID_7_0_EBX_RDSEED */
342
#define TCG_APM_FEATURES 0
343 344


345 346
typedef struct FeatureWordInfo {
    const char **feat_names;
347 348 349 350
    uint32_t cpuid_eax;   /* Input EAX for CPUID */
    bool cpuid_needs_ecx; /* CPUID instruction uses ECX as input */
    uint32_t cpuid_ecx;   /* Input ECX value for CPUID */
    int cpuid_reg;        /* output register (R_* constant) */
351
    uint32_t tcg_features; /* Feature flags supported by TCG */
352
    uint32_t unmigratable_flags; /* Feature flags known to be unmigratable */
353 354 355
} FeatureWordInfo;

static FeatureWordInfo feature_word_info[FEATURE_WORDS] = {
356 357 358
    [FEAT_1_EDX] = {
        .feat_names = feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_EDX,
359
        .tcg_features = TCG_FEATURES,
360 361 362 363
    },
    [FEAT_1_ECX] = {
        .feat_names = ext_feature_name,
        .cpuid_eax = 1, .cpuid_reg = R_ECX,
364
        .tcg_features = TCG_EXT_FEATURES,
365 366 367 368
    },
    [FEAT_8000_0001_EDX] = {
        .feat_names = ext2_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_EDX,
369
        .tcg_features = TCG_EXT2_FEATURES,
370 371 372 373
    },
    [FEAT_8000_0001_ECX] = {
        .feat_names = ext3_feature_name,
        .cpuid_eax = 0x80000001, .cpuid_reg = R_ECX,
374
        .tcg_features = TCG_EXT3_FEATURES,
375
    },
376 377 378
    [FEAT_C000_0001_EDX] = {
        .feat_names = ext4_feature_name,
        .cpuid_eax = 0xC0000001, .cpuid_reg = R_EDX,
379
        .tcg_features = TCG_EXT4_FEATURES,
380
    },
381 382 383
    [FEAT_KVM] = {
        .feat_names = kvm_feature_name,
        .cpuid_eax = KVM_CPUID_FEATURES, .cpuid_reg = R_EAX,
384
        .tcg_features = TCG_KVM_FEATURES,
385 386 387 388
    },
    [FEAT_SVM] = {
        .feat_names = svm_feature_name,
        .cpuid_eax = 0x8000000A, .cpuid_reg = R_EDX,
389
        .tcg_features = TCG_SVM_FEATURES,
390 391 392
    },
    [FEAT_7_0_EBX] = {
        .feat_names = cpuid_7_0_ebx_feature_name,
393 394 395
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_EBX,
396
        .tcg_features = TCG_7_0_EBX_FEATURES,
397
    },
398 399 400 401 402 403 404
    [FEAT_8000_0007_EDX] = {
        .feat_names = cpuid_apm_edx_feature_name,
        .cpuid_eax = 0x80000007,
        .cpuid_reg = R_EDX,
        .tcg_features = TCG_APM_FEATURES,
        .unmigratable_flags = CPUID_APM_INVTSC,
    },
405 406 407 408 409 410 411
    [FEAT_XSAVE] = {
        .feat_names = cpuid_xsave_feature_name,
        .cpuid_eax = 0xd,
        .cpuid_needs_ecx = true, .cpuid_ecx = 1,
        .cpuid_reg = R_EAX,
        .tcg_features = 0,
    },
412 413
};

414 415 416 417 418 419 420 421
typedef struct X86RegisterInfo32 {
    /* Name of register */
    const char *name;
    /* QAPI enum value register */
    X86CPURegister32 qapi_enum;
} X86RegisterInfo32;

#define REGISTER(reg) \
422
    [R_##reg] = { .name = #reg, .qapi_enum = X86_CPU_REGISTER32_##reg }
423
static const X86RegisterInfo32 x86_reg_info_32[CPU_NB_REGS32] = {
424 425 426 427 428 429 430 431 432 433 434
    REGISTER(EAX),
    REGISTER(ECX),
    REGISTER(EDX),
    REGISTER(EBX),
    REGISTER(ESP),
    REGISTER(EBP),
    REGISTER(ESI),
    REGISTER(EDI),
};
#undef REGISTER

435 436 437 438 439 440 441
typedef struct ExtSaveArea {
    uint32_t feature, bits;
    uint32_t offset, size;
} ExtSaveArea;

static const ExtSaveArea ext_save_areas[] = {
    [2] = { .feature = FEAT_1_ECX, .bits = CPUID_EXT_AVX,
L
Liu Jinsong 已提交
442
            .offset = 0x240, .size = 0x100 },
L
Liu Jinsong 已提交
443 444 445
    [3] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
            .offset = 0x3c0, .size = 0x40  },
    [4] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
L
Liu, Jinsong 已提交
446
            .offset = 0x400, .size = 0x40  },
C
Chao Peng 已提交
447 448 449 450 451 452
    [5] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
            .offset = 0x440, .size = 0x40 },
    [6] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
            .offset = 0x480, .size = 0x200 },
    [7] = { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
            .offset = 0x680, .size = 0x400 },
453
};
454

455 456
const char *get_register_name_32(unsigned int reg)
{
457
    if (reg >= CPU_NB_REGS32) {
458 459
        return NULL;
    }
460
    return x86_reg_info_32[reg].name;
461 462
}

463 464 465 466 467
/* KVM-specific features that are automatically added to all CPU models
 * when KVM is enabled.
 */
static uint32_t kvm_default_features[FEATURE_WORDS] = {
    [FEAT_KVM] = (1 << KVM_FEATURE_CLOCKSOURCE) |
468 469 470 471
        (1 << KVM_FEATURE_NOP_IO_DELAY) |
        (1 << KVM_FEATURE_CLOCKSOURCE2) |
        (1 << KVM_FEATURE_ASYNC_PF) |
        (1 << KVM_FEATURE_STEAL_TIME) |
472
        (1 << KVM_FEATURE_PV_EOI) |
473
        (1 << KVM_FEATURE_CLOCKSOURCE_STABLE_BIT),
474
    [FEAT_1_ECX] = CPUID_EXT_X2APIC,
475
};
476

477 478 479
/* Features that are not added by default to any CPU model when KVM is enabled.
 */
static uint32_t kvm_default_unset_features[FEATURE_WORDS] = {
480
    [FEAT_1_EDX] = CPUID_ACPI,
481
    [FEAT_1_ECX] = CPUID_EXT_MONITOR,
482
    [FEAT_8000_0001_ECX] = CPUID_EXT3_SVM,
483 484
};

485
void x86_cpu_compat_kvm_no_autoenable(FeatureWord w, uint32_t features)
486
{
487
    kvm_default_features[w] &= ~features;
488 489
}

490 491 492 493 494
void x86_cpu_compat_kvm_no_autodisable(FeatureWord w, uint32_t features)
{
    kvm_default_unset_features[w] &= ~features;
}

495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519
/*
 * Returns the set of feature flags that are supported and migratable by
 * QEMU, for a given FeatureWord.
 */
static uint32_t x86_cpu_get_migratable_flags(FeatureWord w)
{
    FeatureWordInfo *wi = &feature_word_info[w];
    uint32_t r = 0;
    int i;

    for (i = 0; i < 32; i++) {
        uint32_t f = 1U << i;
        /* If the feature name is unknown, it is not supported by QEMU yet */
        if (!wi->feat_names[i]) {
            continue;
        }
        /* Skip features known to QEMU, but explicitly marked as unmigratable */
        if (wi->unmigratable_flags & f) {
            continue;
        }
        r |= f;
    }
    return r;
}

520 521
void host_cpuid(uint32_t function, uint32_t count,
                uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx)
522
{
523 524 525 526 527 528 529
    uint32_t vec[4];

#ifdef __x86_64__
    asm volatile("cpuid"
                 : "=a"(vec[0]), "=b"(vec[1]),
                   "=c"(vec[2]), "=d"(vec[3])
                 : "0"(function), "c"(count) : "cc");
530
#elif defined(__i386__)
531 532 533 534 535 536 537 538 539
    asm volatile("pusha \n\t"
                 "cpuid \n\t"
                 "mov %%eax, 0(%2) \n\t"
                 "mov %%ebx, 4(%2) \n\t"
                 "mov %%ecx, 8(%2) \n\t"
                 "mov %%edx, 12(%2) \n\t"
                 "popa"
                 : : "a"(function), "c"(count), "S"(vec)
                 : "memory", "cc");
540 541
#else
    abort();
542 543
#endif

544
    if (eax)
545
        *eax = vec[0];
546
    if (ebx)
547
        *ebx = vec[1];
548
    if (ecx)
549
        *ecx = vec[2];
550
    if (edx)
551
        *edx = vec[3];
552
}
553 554 555 556 557 558 559 560

#define iswhite(c) ((c) && ((c) <= ' ' || '~' < (c)))

/* general substring compare of *[s1..e1) and *[s2..e2).  sx is start of
 * a substring.  ex if !NULL points to the first char after a substring,
 * otherwise the string is assumed to sized by a terminating nul.
 * Return lexical ordering of *s1:*s2.
 */
561 562
static int sstrcmp(const char *s1, const char *e1,
                   const char *s2, const char *e2)
563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598
{
    for (;;) {
        if (!*s1 || !*s2 || *s1 != *s2)
            return (*s1 - *s2);
        ++s1, ++s2;
        if (s1 == e1 && s2 == e2)
            return (0);
        else if (s1 == e1)
            return (*s2);
        else if (s2 == e2)
            return (*s1);
    }
}

/* compare *[s..e) to *altstr.  *altstr may be a simple string or multiple
 * '|' delimited (possibly empty) strings in which case search for a match
 * within the alternatives proceeds left to right.  Return 0 for success,
 * non-zero otherwise.
 */
static int altcmp(const char *s, const char *e, const char *altstr)
{
    const char *p, *q;

    for (q = p = altstr; ; ) {
        while (*p && *p != '|')
            ++p;
        if ((q == p && !*s) || (q != p && !sstrcmp(s, e, q, p)))
            return (0);
        if (!*p)
            return (1);
        else
            q = ++p;
    }
}

/* search featureset for flag *[s..e), if found set corresponding bit in
599
 * *pval and return true, otherwise return false
600
 */
601 602
static bool lookup_feature(uint32_t *pval, const char *s, const char *e,
                           const char **featureset)
603 604 605
{
    uint32_t mask;
    const char **ppc;
606
    bool found = false;
607

608
    for (mask = 1, ppc = featureset; mask; mask <<= 1, ++ppc) {
609 610
        if (*ppc && !altcmp(s, e, *ppc)) {
            *pval |= mask;
611
            found = true;
612
        }
613 614
    }
    return found;
615 616
}

617
static void add_flagname_to_bitmaps(const char *flagname,
618 619
                                    FeatureWordArray words,
                                    Error **errp)
620
{
621 622 623 624 625 626 627 628 629
    FeatureWord w;
    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        if (wi->feat_names &&
            lookup_feature(&words[w], flagname, NULL, wi->feat_names)) {
            break;
        }
    }
    if (w == FEATURE_WORDS) {
630
        error_setg(errp, "CPU feature %s not found", flagname);
631
    }
632 633
}

634 635 636 637 638 639 640 641 642 643 644 645 646
/* CPU class name definitions: */

#define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU
#define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX)

/* Return type name for a given CPU model name
 * Caller is responsible for freeing the returned string.
 */
static char *x86_cpu_type_name(const char *model_name)
{
    return g_strdup_printf(X86_CPU_TYPE_NAME("%s"), model_name);
}

647 648
static ObjectClass *x86_cpu_class_by_name(const char *cpu_model)
{
649 650 651
    ObjectClass *oc;
    char *typename;

652 653 654 655
    if (cpu_model == NULL) {
        return NULL;
    }

656 657 658 659
    typename = x86_cpu_type_name(cpu_model);
    oc = object_class_by_name(typename);
    g_free(typename);
    return oc;
660 661
}

662
struct X86CPUDefinition {
663 664
    const char *name;
    uint32_t level;
665 666
    uint32_t xlevel;
    uint32_t xlevel2;
667 668
    /* vendor is zero-terminated, 12 character ASCII string */
    char vendor[CPUID_VENDOR_SZ + 1];
669 670 671
    int family;
    int model;
    int stepping;
672
    FeatureWordArray features;
673
    char model_id[48];
674
    bool cache_info_passthrough;
675
};
676

677
static X86CPUDefinition builtin_x86_defs[] = {
678 679 680
    {
        .name = "qemu64",
        .level = 4,
681
        .vendor = CPUID_VENDOR_AMD,
682
        .family = 6,
683
        .model = 6,
684
        .stepping = 3,
685
        .features[FEAT_1_EDX] =
686
            PPRO_FEATURES |
687 688
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
689
        .features[FEAT_1_ECX] =
690
            CPUID_EXT_SSE3 | CPUID_EXT_CX16 | CPUID_EXT_POPCNT,
691
        .features[FEAT_8000_0001_EDX] =
692
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
693
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
694
        .features[FEAT_8000_0001_ECX] =
695
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
696 697 698 699 700 701
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
        .xlevel = 0x8000000A,
    },
    {
        .name = "phenom",
        .level = 5,
702
        .vendor = CPUID_VENDOR_AMD,
703 704 705
        .family = 16,
        .model = 2,
        .stepping = 3,
706
        /* Missing: CPUID_HT */
707
        .features[FEAT_1_EDX] =
708
            PPRO_FEATURES |
709
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
710
            CPUID_PSE36 | CPUID_VME,
711
        .features[FEAT_1_ECX] =
712
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_CX16 |
713
            CPUID_EXT_POPCNT,
714
        .features[FEAT_8000_0001_EDX] =
715
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
716 717
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX |
            CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_MMXEXT |
718
            CPUID_EXT2_FFXSR | CPUID_EXT2_PDPE1GB | CPUID_EXT2_RDTSCP,
719 720 721 722
        /* Missing: CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS */
723
        .features[FEAT_8000_0001_ECX] =
724
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
725
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
726
        /* Missing: CPUID_SVM_LBRV */
727
        .features[FEAT_SVM] =
728
            CPUID_SVM_NPT,
729 730 731 732 733 734
        .xlevel = 0x8000001A,
        .model_id = "AMD Phenom(tm) 9550 Quad-Core Processor"
    },
    {
        .name = "core2duo",
        .level = 10,
735
        .vendor = CPUID_VENDOR_INTEL,
736 737 738
        .family = 6,
        .model = 15,
        .stepping = 11,
739
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
740
        .features[FEAT_1_EDX] =
741
            PPRO_FEATURES |
742
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
743 744
            CPUID_PSE36 | CPUID_VME | CPUID_ACPI | CPUID_SS,
        /* Missing: CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_EST,
745
         * CPUID_EXT_TM2, CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_VMX */
746
        .features[FEAT_1_ECX] =
747
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
748
            CPUID_EXT_CX16,
749
        .features[FEAT_8000_0001_EDX] =
750
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
751
        .features[FEAT_8000_0001_ECX] =
752
            CPUID_EXT3_LAHF_LM,
753 754 755 756 757 758
        .xlevel = 0x80000008,
        .model_id = "Intel(R) Core(TM)2 Duo CPU     T7700  @ 2.40GHz",
    },
    {
        .name = "kvm64",
        .level = 5,
759
        .vendor = CPUID_VENDOR_INTEL,
760 761 762
        .family = 15,
        .model = 6,
        .stepping = 1,
P
Paolo Bonzini 已提交
763
        /* Missing: CPUID_HT */
764
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
765
            PPRO_FEATURES | CPUID_VME |
766 767 768
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
        /* Missing: CPUID_EXT_POPCNT, CPUID_EXT_MONITOR */
769
        .features[FEAT_1_ECX] =
770
            CPUID_EXT_SSE3 | CPUID_EXT_CX16,
771
        /* Missing: CPUID_EXT2_PDPE1GB, CPUID_EXT2_RDTSCP */
772
        .features[FEAT_8000_0001_EDX] =
773
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
774 775 776 777 778
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
        /* Missing: CPUID_EXT3_LAHF_LM, CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG, CPUID_EXT3_ABM, CPUID_EXT3_SSE4A,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS, CPUID_EXT3_SVM */
779
        .features[FEAT_8000_0001_ECX] =
780
            0,
781 782 783 784 785 786
        .xlevel = 0x80000008,
        .model_id = "Common KVM processor"
    },
    {
        .name = "qemu32",
        .level = 4,
787
        .vendor = CPUID_VENDOR_INTEL,
788
        .family = 6,
789
        .model = 6,
790
        .stepping = 3,
791
        .features[FEAT_1_EDX] =
792
            PPRO_FEATURES,
793
        .features[FEAT_1_ECX] =
794
            CPUID_EXT_SSE3 | CPUID_EXT_POPCNT,
A
Andre Przywara 已提交
795
        .xlevel = 0x80000004,
796
    },
797 798 799
    {
        .name = "kvm32",
        .level = 5,
800
        .vendor = CPUID_VENDOR_INTEL,
801 802 803
        .family = 15,
        .model = 6,
        .stepping = 1,
804
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
805
            PPRO_FEATURES | CPUID_VME |
806
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_PSE36,
807
        .features[FEAT_1_ECX] =
808
            CPUID_EXT_SSE3,
809
        .features[FEAT_8000_0001_EDX] =
810
            PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES,
811
        .features[FEAT_8000_0001_ECX] =
812
            0,
813 814 815
        .xlevel = 0x80000008,
        .model_id = "Common 32-bit KVM processor"
    },
816 817 818
    {
        .name = "coreduo",
        .level = 10,
819
        .vendor = CPUID_VENDOR_INTEL,
820 821 822
        .family = 6,
        .model = 14,
        .stepping = 8,
823
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
824
        .features[FEAT_1_EDX] =
825
            PPRO_FEATURES | CPUID_VME |
826 827 828
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_ACPI |
            CPUID_SS,
        /* Missing: CPUID_EXT_EST, CPUID_EXT_TM2 , CPUID_EXT_XTPR,
829
         * CPUID_EXT_PDCM, CPUID_EXT_VMX */
830
        .features[FEAT_1_ECX] =
831
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR,
832
        .features[FEAT_8000_0001_EDX] =
833
            CPUID_EXT2_NX,
834 835 836 837 838
        .xlevel = 0x80000008,
        .model_id = "Genuine Intel(R) CPU           T2600  @ 2.16GHz",
    },
    {
        .name = "486",
A
Andre Przywara 已提交
839
        .level = 1,
840
        .vendor = CPUID_VENDOR_INTEL,
841
        .family = 4,
842
        .model = 8,
843
        .stepping = 0,
844
        .features[FEAT_1_EDX] =
845
            I486_FEATURES,
846 847 848 849 850
        .xlevel = 0,
    },
    {
        .name = "pentium",
        .level = 1,
851
        .vendor = CPUID_VENDOR_INTEL,
852 853 854
        .family = 5,
        .model = 4,
        .stepping = 3,
855
        .features[FEAT_1_EDX] =
856
            PENTIUM_FEATURES,
857 858 859 860 861
        .xlevel = 0,
    },
    {
        .name = "pentium2",
        .level = 2,
862
        .vendor = CPUID_VENDOR_INTEL,
863 864 865
        .family = 6,
        .model = 5,
        .stepping = 2,
866
        .features[FEAT_1_EDX] =
867
            PENTIUM2_FEATURES,
868 869 870 871 872
        .xlevel = 0,
    },
    {
        .name = "pentium3",
        .level = 2,
873
        .vendor = CPUID_VENDOR_INTEL,
874 875 876
        .family = 6,
        .model = 7,
        .stepping = 3,
877
        .features[FEAT_1_EDX] =
878
            PENTIUM3_FEATURES,
879 880 881 882 883
        .xlevel = 0,
    },
    {
        .name = "athlon",
        .level = 2,
884
        .vendor = CPUID_VENDOR_AMD,
885 886 887
        .family = 6,
        .model = 2,
        .stepping = 3,
888
        .features[FEAT_1_EDX] =
889
            PPRO_FEATURES | CPUID_PSE36 | CPUID_VME | CPUID_MTRR |
890
            CPUID_MCA,
891
        .features[FEAT_8000_0001_EDX] =
892
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
893
            CPUID_EXT2_MMXEXT | CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT,
894 895 896 897 898 899
        .xlevel = 0x80000008,
    },
    {
        .name = "n270",
        /* original is on level 10 */
        .level = 5,
900
        .vendor = CPUID_VENDOR_INTEL,
901 902 903
        .family = 6,
        .model = 28,
        .stepping = 2,
904
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
905
        .features[FEAT_1_EDX] =
906
            PPRO_FEATURES |
907 908
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_VME |
            CPUID_ACPI | CPUID_SS,
909
            /* Some CPUs got no CPUID_SEP */
910 911
        /* Missing: CPUID_EXT_DSCPL, CPUID_EXT_EST, CPUID_EXT_TM2,
         * CPUID_EXT_XTPR */
912
        .features[FEAT_1_ECX] =
913
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
B
Borislav Petkov 已提交
914
            CPUID_EXT_MOVBE,
915
        .features[FEAT_8000_0001_EDX] =
916
            (PPRO_FEATURES & CPUID_EXT2_AMD_ALIASES) |
917
            CPUID_EXT2_NX,
918
        .features[FEAT_8000_0001_ECX] =
919
            CPUID_EXT3_LAHF_LM,
920 921 922
        .xlevel = 0x8000000A,
        .model_id = "Intel(R) Atom(TM) CPU N270   @ 1.60GHz",
    },
923 924
    {
        .name = "Conroe",
925
        .level = 4,
926
        .vendor = CPUID_VENDOR_INTEL,
927
        .family = 6,
928
        .model = 15,
929
        .stepping = 3,
930
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
931
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
932 933 934 935
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
936
        .features[FEAT_1_ECX] =
937
            CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
938
        .features[FEAT_8000_0001_EDX] =
939
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
940
        .features[FEAT_8000_0001_ECX] =
941
            CPUID_EXT3_LAHF_LM,
942 943 944 945 946
        .xlevel = 0x8000000A,
        .model_id = "Intel Celeron_4x0 (Conroe/Merom Class Core 2)",
    },
    {
        .name = "Penryn",
947
        .level = 4,
948
        .vendor = CPUID_VENDOR_INTEL,
949
        .family = 6,
950
        .model = 23,
951
        .stepping = 3,
952
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
953
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
954 955 956 957
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
958
        .features[FEAT_1_ECX] =
959
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
960
            CPUID_EXT_SSE3,
961
        .features[FEAT_8000_0001_EDX] =
962
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
963
        .features[FEAT_8000_0001_ECX] =
964
            CPUID_EXT3_LAHF_LM,
965 966 967 968 969
        .xlevel = 0x8000000A,
        .model_id = "Intel Core 2 Duo P9xxx (Penryn Class Core 2)",
    },
    {
        .name = "Nehalem",
970
        .level = 4,
971
        .vendor = CPUID_VENDOR_INTEL,
972
        .family = 6,
973
        .model = 26,
974
        .stepping = 3,
975
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
976
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
977 978 979 980
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
981
        .features[FEAT_1_ECX] =
982
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
983
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
984
        .features[FEAT_8000_0001_EDX] =
985
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
986
        .features[FEAT_8000_0001_ECX] =
987
            CPUID_EXT3_LAHF_LM,
988 989 990 991 992 993
        .xlevel = 0x8000000A,
        .model_id = "Intel Core i7 9xx (Nehalem Class Core i7)",
    },
    {
        .name = "Westmere",
        .level = 11,
994
        .vendor = CPUID_VENDOR_INTEL,
995 996 997
        .family = 6,
        .model = 44,
        .stepping = 1,
998
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
999
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1000 1001 1002 1003
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1004
        .features[FEAT_1_ECX] =
1005
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
1006 1007
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1008
        .features[FEAT_8000_0001_EDX] =
1009
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
1010
        .features[FEAT_8000_0001_ECX] =
1011
            CPUID_EXT3_LAHF_LM,
1012 1013 1014 1015 1016 1017
        .xlevel = 0x8000000A,
        .model_id = "Westmere E56xx/L56xx/X56xx (Nehalem-C)",
    },
    {
        .name = "SandyBridge",
        .level = 0xd,
1018
        .vendor = CPUID_VENDOR_INTEL,
1019 1020 1021
        .family = 6,
        .model = 42,
        .stepping = 1,
1022
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1023
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1024 1025 1026 1027
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1028
        .features[FEAT_1_ECX] =
1029
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1030 1031 1032 1033
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1034
        .features[FEAT_8000_0001_EDX] =
1035
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1036
            CPUID_EXT2_SYSCALL,
1037
        .features[FEAT_8000_0001_ECX] =
1038
            CPUID_EXT3_LAHF_LM,
1039 1040
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
1041 1042 1043
        .xlevel = 0x8000000A,
        .model_id = "Intel Xeon E312xx (Sandy Bridge)",
    },
1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075
    {
        .name = "IvyBridge",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 58,
        .stepping = 9,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3 | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_ERMS,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_LAHF_LM,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
        .xlevel = 0x8000000A,
        .model_id = "Intel Xeon E3-12xx v2 (Ivy Bridge)",
    },
1076 1077 1078
    {
        .name = "Haswell",
        .level = 0xd,
1079
        .vendor = CPUID_VENDOR_INTEL,
1080 1081 1082
        .family = 6,
        .model = 60,
        .stepping = 1,
1083
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1084
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1085 1086 1087 1088
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1089
        .features[FEAT_1_ECX] =
1090
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1091 1092 1093 1094
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
1095
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
1096
        .features[FEAT_8000_0001_EDX] =
1097
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1098
            CPUID_EXT2_SYSCALL,
1099
        .features[FEAT_8000_0001_ECX] =
1100
            CPUID_EXT3_LAHF_LM,
1101
        .features[FEAT_7_0_EBX] =
1102
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1103 1104
            CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID,
1105 1106
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
1107 1108 1109
        .xlevel = 0x8000000A,
        .model_id = "Intel Core Processor (Haswell)",
    },
1110 1111 1112 1113 1114 1115 1116 1117
    {
        .name = "Broadwell",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 61,
        .stepping = 2,
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1118
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
1129
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
1130 1131 1132 1133 1134 1135 1136
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1137
            CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
1138
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
1139
            CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
1140
            CPUID_7_0_EBX_SMAP,
1141 1142
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
1143 1144 1145
        .xlevel = 0x8000000A,
        .model_id = "Intel Core Processor (Broadwell)",
    },
1146 1147 1148
    {
        .name = "Opteron_G1",
        .level = 5,
1149
        .vendor = CPUID_VENDOR_AMD,
1150 1151 1152
        .family = 15,
        .model = 6,
        .stepping = 1,
1153
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1154
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1155 1156 1157 1158
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1159
        .features[FEAT_1_ECX] =
1160
            CPUID_EXT_SSE3,
1161
        .features[FEAT_8000_0001_EDX] =
1162
            CPUID_EXT2_LM | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
1163 1164 1165 1166 1167
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1168 1169 1170 1171 1172 1173
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 240 (Gen 1 Class Opteron)",
    },
    {
        .name = "Opteron_G2",
        .level = 5,
1174
        .vendor = CPUID_VENDOR_AMD,
1175 1176 1177
        .family = 15,
        .model = 6,
        .stepping = 1,
1178
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1179
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1180 1181 1182 1183
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1184
        .features[FEAT_1_ECX] =
1185
            CPUID_EXT_CX16 | CPUID_EXT_SSE3,
1186
        .features[FEAT_8000_0001_EDX] =
1187
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_FXSR |
1188 1189 1190 1191 1192 1193
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1194
        .features[FEAT_8000_0001_ECX] =
1195
            CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1196 1197 1198 1199 1200 1201
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 22xx (Gen 2 Class Opteron)",
    },
    {
        .name = "Opteron_G3",
        .level = 5,
1202
        .vendor = CPUID_VENDOR_AMD,
1203 1204 1205
        .family = 15,
        .model = 6,
        .stepping = 1,
1206
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1207
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1208 1209 1210 1211
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1212
        .features[FEAT_1_ECX] =
1213
            CPUID_EXT_POPCNT | CPUID_EXT_CX16 | CPUID_EXT_MONITOR |
1214
            CPUID_EXT_SSE3,
1215
        .features[FEAT_8000_0001_EDX] =
1216
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_FXSR |
1217 1218 1219 1220 1221 1222
            CPUID_EXT2_MMX | CPUID_EXT2_NX | CPUID_EXT2_PSE36 |
            CPUID_EXT2_PAT | CPUID_EXT2_CMOV | CPUID_EXT2_MCA |
            CPUID_EXT2_PGE | CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL |
            CPUID_EXT2_APIC | CPUID_EXT2_CX8 | CPUID_EXT2_MCE |
            CPUID_EXT2_PAE | CPUID_EXT2_MSR | CPUID_EXT2_TSC | CPUID_EXT2_PSE |
            CPUID_EXT2_DE | CPUID_EXT2_FPU,
1223
        .features[FEAT_8000_0001_ECX] =
1224
            CPUID_EXT3_MISALIGNSSE | CPUID_EXT3_SSE4A |
1225
            CPUID_EXT3_ABM | CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1226 1227 1228 1229 1230 1231
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 23xx (Gen 3 Class Opteron)",
    },
    {
        .name = "Opteron_G4",
        .level = 0xd,
1232
        .vendor = CPUID_VENDOR_AMD,
1233 1234 1235
        .family = 21,
        .model = 1,
        .stepping = 2,
1236
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1237
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1238 1239 1240 1241
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1242
        .features[FEAT_1_ECX] =
1243
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1244 1245 1246
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1247
        .features[FEAT_8000_0001_EDX] =
1248
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP |
1249 1250 1251 1252 1253 1254
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1255
        .features[FEAT_8000_0001_ECX] =
1256
            CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1257 1258 1259
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1260
        /* no xsaveopt! */
1261 1262 1263
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 62xx class CPU",
    },
1264 1265 1266
    {
        .name = "Opteron_G5",
        .level = 0xd,
1267
        .vendor = CPUID_VENDOR_AMD,
1268 1269 1270
        .family = 21,
        .model = 2,
        .stepping = 0,
1271
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1272
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1273 1274 1275 1276
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1277
        .features[FEAT_1_ECX] =
1278
            CPUID_EXT_F16C | CPUID_EXT_AVX | CPUID_EXT_XSAVE |
1279 1280 1281
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_FMA |
            CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1282
        .features[FEAT_8000_0001_EDX] =
1283
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP |
1284 1285 1286 1287 1288 1289
            CPUID_EXT2_PDPE1GB | CPUID_EXT2_FXSR | CPUID_EXT2_MMX |
            CPUID_EXT2_NX | CPUID_EXT2_PSE36 | CPUID_EXT2_PAT |
            CPUID_EXT2_CMOV | CPUID_EXT2_MCA | CPUID_EXT2_PGE |
            CPUID_EXT2_MTRR | CPUID_EXT2_SYSCALL | CPUID_EXT2_APIC |
            CPUID_EXT2_CX8 | CPUID_EXT2_MCE | CPUID_EXT2_PAE | CPUID_EXT2_MSR |
            CPUID_EXT2_TSC | CPUID_EXT2_PSE | CPUID_EXT2_DE | CPUID_EXT2_FPU,
1290
        .features[FEAT_8000_0001_ECX] =
1291
            CPUID_EXT3_TBM | CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1292 1293 1294
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1295
        /* no xsaveopt! */
1296 1297 1298
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 63xx class CPU",
    },
1299 1300
};

1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315
/**
 * x86_cpu_compat_set_features:
 * @cpu_model: CPU model name to be changed. If NULL, all CPU models are changed
 * @w: Identifies the feature word to be changed.
 * @feat_add: Feature bits to be added to feature word
 * @feat_remove: Feature bits to be removed from feature word
 *
 * Change CPU model feature bits for compatibility.
 *
 * This function may be used by machine-type compatibility functions
 * to enable or disable feature bits on specific CPU models.
 */
void x86_cpu_compat_set_features(const char *cpu_model, FeatureWord w,
                                 uint32_t feat_add, uint32_t feat_remove)
{
1316
    X86CPUDefinition *def;
1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
    int i;
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        def = &builtin_x86_defs[i];
        if (!cpu_model || !strcmp(cpu_model, def->name)) {
            def->features[w] |= feat_add;
            def->features[w] &= ~feat_remove;
        }
    }
}

1327 1328 1329
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only);

1330 1331
#ifdef CONFIG_KVM

1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
static int cpu_x86_fill_model_id(char *str)
{
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;
    int i;

    for (i = 0; i < 3; i++) {
        host_cpuid(0x80000002 + i, 0, &eax, &ebx, &ecx, &edx);
        memcpy(str + i * 16 +  0, &eax, 4);
        memcpy(str + i * 16 +  4, &ebx, 4);
        memcpy(str + i * 16 +  8, &ecx, 4);
        memcpy(str + i * 16 + 12, &edx, 4);
    }
    return 0;
}

1347 1348
static X86CPUDefinition host_cpudef;

1349
static Property host_x86_cpu_properties[] = {
1350
    DEFINE_PROP_BOOL("migratable", X86CPU, migratable, true),
1351 1352 1353
    DEFINE_PROP_END_OF_LIST()
};

1354
/* class_init for the "host" CPU model
1355
 *
1356
 * This function may be called before KVM is initialized.
1357
 */
1358
static void host_x86_cpu_class_init(ObjectClass *oc, void *data)
1359
{
1360
    DeviceClass *dc = DEVICE_CLASS(oc);
1361
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
1362 1363
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;

1364
    xcc->kvm_required = true;
1365

1366
    host_cpuid(0x0, 0, &eax, &ebx, &ecx, &edx);
1367
    x86_cpu_vendor_words2str(host_cpudef.vendor, ebx, edx, ecx);
1368 1369

    host_cpuid(0x1, 0, &eax, &ebx, &ecx, &edx);
1370 1371 1372
    host_cpudef.family = ((eax >> 8) & 0x0F) + ((eax >> 20) & 0xFF);
    host_cpudef.model = ((eax >> 4) & 0x0F) | ((eax & 0xF0000) >> 12);
    host_cpudef.stepping = eax & 0x0F;
1373

1374
    cpu_x86_fill_model_id(host_cpudef.model_id);
1375

1376 1377 1378 1379 1380 1381
    xcc->cpu_def = &host_cpudef;
    host_cpudef.cache_info_passthrough = true;

    /* level, xlevel, xlevel2, and the feature words are initialized on
     * instance_init, because they require KVM to be initialized.
     */
1382 1383

    dc->props = host_x86_cpu_properties;
1384 1385 1386 1387 1388 1389 1390 1391 1392 1393
}

static void host_x86_cpu_initfn(Object *obj)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    KVMState *s = kvm_state;

    assert(kvm_enabled());

1394 1395 1396 1397 1398
    /* We can't fill the features array here because we don't know yet if
     * "migratable" is true or false.
     */
    cpu->host_features = true;

1399 1400 1401
    env->cpuid_level = kvm_arch_get_supported_cpuid(s, 0x0, 0, R_EAX);
    env->cpuid_xlevel = kvm_arch_get_supported_cpuid(s, 0x80000000, 0, R_EAX);
    env->cpuid_xlevel2 = kvm_arch_get_supported_cpuid(s, 0xC0000000, 0, R_EAX);
1402

1403
    object_property_set_bool(OBJECT(cpu), true, "pmu", &error_abort);
1404 1405
}

1406 1407 1408 1409 1410 1411 1412 1413 1414
static const TypeInfo host_x86_cpu_type_info = {
    .name = X86_CPU_TYPE_NAME("host"),
    .parent = TYPE_X86_CPU,
    .instance_init = host_x86_cpu_initfn,
    .class_init = host_x86_cpu_class_init,
};

#endif

1415
static void report_unavailable_features(FeatureWord w, uint32_t mask)
1416
{
1417
    FeatureWordInfo *f = &feature_word_info[w];
1418 1419
    int i;

1420
    for (i = 0; i < 32; ++i) {
1421
        if (1 << i & mask) {
1422
            const char *reg = get_register_name_32(f->cpuid_reg);
1423
            assert(reg);
1424
            fprintf(stderr, "warning: %s doesn't support requested feature: "
1425
                "CPUID.%02XH:%s%s%s [bit %d]\n",
1426
                kvm_enabled() ? "host" : "TCG",
1427 1428 1429
                f->cpuid_eax, reg,
                f->feat_names[i] ? "." : "",
                f->feat_names[i] ? f->feat_names[i] : "", i);
1430
        }
1431
    }
1432 1433
}

1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
static void x86_cpuid_version_get_family(Object *obj, Visitor *v, void *opaque,
                                         const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 8) & 0xf;
    if (value == 0xf) {
        value += (env->cpuid_version >> 20) & 0xff;
    }
    visit_type_int(v, &value, name, errp);
}

1448 1449
static void x86_cpuid_version_set_family(Object *obj, Visitor *v, void *opaque,
                                         const char *name, Error **errp)
1450
{
1451 1452 1453 1454
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff + 0xf;
1455
    Error *local_err = NULL;
1456 1457
    int64_t value;

1458 1459 1460
    visit_type_int(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
1461 1462 1463 1464 1465 1466 1467 1468
        return;
    }
    if (value < min || value > max) {
        error_set(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                  name ? name : "null", value, min, max);
        return;
    }

1469
    env->cpuid_version &= ~0xff00f00;
1470 1471
    if (value > 0x0f) {
        env->cpuid_version |= 0xf00 | ((value - 0x0f) << 20);
1472
    } else {
1473
        env->cpuid_version |= value << 8;
1474 1475 1476
    }
}

1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488
static void x86_cpuid_version_get_model(Object *obj, Visitor *v, void *opaque,
                                        const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 4) & 0xf;
    value |= ((env->cpuid_version >> 16) & 0xf) << 4;
    visit_type_int(v, &value, name, errp);
}

1489 1490
static void x86_cpuid_version_set_model(Object *obj, Visitor *v, void *opaque,
                                        const char *name, Error **errp)
1491
{
1492 1493 1494 1495
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff;
1496
    Error *local_err = NULL;
1497 1498
    int64_t value;

1499 1500 1501
    visit_type_int(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
1502 1503 1504 1505 1506 1507 1508 1509
        return;
    }
    if (value < min || value > max) {
        error_set(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                  name ? name : "null", value, min, max);
        return;
    }

1510
    env->cpuid_version &= ~0xf00f0;
1511
    env->cpuid_version |= ((value & 0xf) << 4) | ((value >> 4) << 16);
1512 1513
}

1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525
static void x86_cpuid_version_get_stepping(Object *obj, Visitor *v,
                                           void *opaque, const char *name,
                                           Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = env->cpuid_version & 0xf;
    visit_type_int(v, &value, name, errp);
}

1526 1527 1528
static void x86_cpuid_version_set_stepping(Object *obj, Visitor *v,
                                           void *opaque, const char *name,
                                           Error **errp)
1529
{
1530 1531 1532 1533
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xf;
1534
    Error *local_err = NULL;
1535 1536
    int64_t value;

1537 1538 1539
    visit_type_int(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
1540 1541 1542 1543 1544 1545 1546 1547
        return;
    }
    if (value < min || value > max) {
        error_set(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                  name ? name : "null", value, min, max);
        return;
    }

1548
    env->cpuid_version &= ~0xf;
1549
    env->cpuid_version |= value & 0xf;
1550 1551
}

1552 1553 1554 1555 1556
static void x86_cpuid_get_level(Object *obj, Visitor *v, void *opaque,
                                const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);

1557
    visit_type_uint32(v, &cpu->env.cpuid_level, name, errp);
1558 1559 1560 1561 1562 1563 1564
}

static void x86_cpuid_set_level(Object *obj, Visitor *v, void *opaque,
                                const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);

1565
    visit_type_uint32(v, &cpu->env.cpuid_level, name, errp);
1566 1567
}

1568 1569 1570 1571 1572
static void x86_cpuid_get_xlevel(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);

1573
    visit_type_uint32(v, &cpu->env.cpuid_xlevel, name, errp);
1574 1575 1576 1577 1578 1579 1580
}

static void x86_cpuid_set_xlevel(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);

1581
    visit_type_uint32(v, &cpu->env.cpuid_xlevel, name, errp);
1582 1583
}

1584 1585 1586 1587 1588 1589
static char *x86_cpuid_get_vendor(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;

1590
    value = g_malloc(CPUID_VENDOR_SZ + 1);
1591 1592
    x86_cpu_vendor_words2str(value, env->cpuid_vendor1, env->cpuid_vendor2,
                             env->cpuid_vendor3);
1593 1594 1595 1596 1597 1598 1599 1600 1601 1602
    return value;
}

static void x86_cpuid_set_vendor(Object *obj, const char *value,
                                 Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int i;

1603
    if (strlen(value) != CPUID_VENDOR_SZ) {
1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618
        error_set(errp, QERR_PROPERTY_VALUE_BAD, "",
                  "vendor", value);
        return;
    }

    env->cpuid_vendor1 = 0;
    env->cpuid_vendor2 = 0;
    env->cpuid_vendor3 = 0;
    for (i = 0; i < 4; i++) {
        env->cpuid_vendor1 |= ((uint8_t)value[i    ]) << (8 * i);
        env->cpuid_vendor2 |= ((uint8_t)value[i + 4]) << (8 * i);
        env->cpuid_vendor3 |= ((uint8_t)value[i + 8]) << (8 * i);
    }
}

1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633
static char *x86_cpuid_get_model_id(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;
    int i;

    value = g_malloc(48 + 1);
    for (i = 0; i < 48; i++) {
        value[i] = env->cpuid_model[i >> 2] >> (8 * (i & 3));
    }
    value[48] = '\0';
    return value;
}

1634 1635
static void x86_cpuid_set_model_id(Object *obj, const char *model_id,
                                   Error **errp)
1636
{
1637 1638
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
1639 1640 1641 1642 1643 1644
    int c, len, i;

    if (model_id == NULL) {
        model_id = "";
    }
    len = strlen(model_id);
1645
    memset(env->cpuid_model, 0, 48);
1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
    for (i = 0; i < 48; i++) {
        if (i >= len) {
            c = '\0';
        } else {
            c = (uint8_t)model_id[i];
        }
        env->cpuid_model[i >> 2] |= c << (8 * (i & 3));
    }
}

1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670
static void x86_cpuid_get_tsc_freq(Object *obj, Visitor *v, void *opaque,
                                   const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value;

    value = cpu->env.tsc_khz * 1000;
    visit_type_int(v, &value, name, errp);
}

static void x86_cpuid_set_tsc_freq(Object *obj, Visitor *v, void *opaque,
                                   const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    const int64_t min = 0;
1671
    const int64_t max = INT64_MAX;
1672
    Error *local_err = NULL;
1673 1674
    int64_t value;

1675 1676 1677
    visit_type_int(v, &value, name, &local_err);
    if (local_err) {
        error_propagate(errp, local_err);
1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688
        return;
    }
    if (value < min || value > max) {
        error_set(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                  name ? name : "null", value, min, max);
        return;
    }

    cpu->env.tsc_khz = value / 1000;
}

1689 1690 1691 1692
static void x86_cpuid_get_apic_id(Object *obj, Visitor *v, void *opaque,
                                  const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
1693
    int64_t value = cpu->apic_id;
1694 1695 1696 1697 1698 1699 1700 1701

    visit_type_int(v, &value, name, errp);
}

static void x86_cpuid_set_apic_id(Object *obj, Visitor *v, void *opaque,
                                  const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
1702
    DeviceState *dev = DEVICE(obj);
1703 1704 1705 1706 1707
    const int64_t min = 0;
    const int64_t max = UINT32_MAX;
    Error *error = NULL;
    int64_t value;

1708 1709 1710 1711 1712 1713
    if (dev->realized) {
        error_setg(errp, "Attempt to set property '%s' on '%s' after "
                   "it was realized", name, object_get_typename(obj));
        return;
    }

1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725
    visit_type_int(v, &value, name, &error);
    if (error) {
        error_propagate(errp, error);
        return;
    }
    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")" ,
                   object_get_typename(obj), name, value, min, max);
        return;
    }

1726
    if ((value != cpu->apic_id) && cpu_exists(value)) {
1727 1728 1729
        error_setg(errp, "CPU with APIC ID %" PRIi64 " exists", value);
        return;
    }
1730
    cpu->apic_id = value;
1731 1732
}

1733
/* Generic getter for "feature-words" and "filtered-features" properties */
1734 1735 1736
static void x86_cpu_get_feature_words(Object *obj, Visitor *v, void *opaque,
                                      const char *name, Error **errp)
{
1737
    uint32_t *array = (uint32_t *)opaque;
1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750
    FeatureWord w;
    Error *err = NULL;
    X86CPUFeatureWordInfo word_infos[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList list_entries[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList *list = NULL;

    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        X86CPUFeatureWordInfo *qwi = &word_infos[w];
        qwi->cpuid_input_eax = wi->cpuid_eax;
        qwi->has_cpuid_input_ecx = wi->cpuid_needs_ecx;
        qwi->cpuid_input_ecx = wi->cpuid_ecx;
        qwi->cpuid_register = x86_reg_info_32[wi->cpuid_reg].qapi_enum;
1751
        qwi->features = array[w];
1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762

        /* List will be in reverse order, but order shouldn't matter */
        list_entries[w].next = list;
        list_entries[w].value = &word_infos[w];
        list = &list_entries[w];
    }

    visit_type_X86CPUFeatureWordInfoList(v, &list, "feature-words", &err);
    error_propagate(errp, err);
}

1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788
static void x86_get_hv_spinlocks(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value = cpu->hyperv_spinlock_attempts;

    visit_type_int(v, &value, name, errp);
}

static void x86_set_hv_spinlocks(Object *obj, Visitor *v, void *opaque,
                                 const char *name, Error **errp)
{
    const int64_t min = 0xFFF;
    const int64_t max = UINT_MAX;
    X86CPU *cpu = X86_CPU(obj);
    Error *err = NULL;
    int64_t value;

    visit_type_int(v, &value, name, &err);
    if (err) {
        error_propagate(errp, err);
        return;
    }

    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
1789 1790 1791
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")",
                   object_get_typename(obj), name ? name : "null",
                   value, min, max);
1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802
        return;
    }
    cpu->hyperv_spinlock_attempts = value;
}

static PropertyInfo qdev_prop_spinlocks = {
    .name  = "int",
    .get   = x86_get_hv_spinlocks,
    .set   = x86_set_hv_spinlocks,
};

1803 1804 1805 1806 1807 1808 1809 1810 1811 1812
/* Convert all '_' in a feature string option name to '-', to make feature
 * name conform to QOM property naming rule, which uses '-' instead of '_'.
 */
static inline void feat2prop(char *s)
{
    while ((s = strchr(s, '_'))) {
        *s = '-';
    }
}

1813 1814
/* Parse "+feature,-feature,feature=foo" CPU feature string
 */
1815 1816
static void x86_cpu_parse_featurestr(CPUState *cs, char *features,
                                     Error **errp)
1817
{
1818
    X86CPU *cpu = X86_CPU(cs);
1819
    char *featurestr; /* Single 'key=value" string being parsed */
1820
    FeatureWord w;
1821
    /* Features to be added */
1822
    FeatureWordArray plus_features = { 0 };
1823
    /* Features to be removed */
1824
    FeatureWordArray minus_features = { 0 };
1825
    uint32_t numvalue;
1826
    CPUX86State *env = &cpu->env;
1827
    Error *local_err = NULL;
1828 1829

    featurestr = features ? strtok(features, ",") : NULL;
1830 1831 1832 1833

    while (featurestr) {
        char *val;
        if (featurestr[0] == '+') {
1834
            add_flagname_to_bitmaps(featurestr + 1, plus_features, &local_err);
1835
        } else if (featurestr[0] == '-') {
1836
            add_flagname_to_bitmaps(featurestr + 1, minus_features, &local_err);
1837 1838
        } else if ((val = strchr(featurestr, '='))) {
            *val = 0; val++;
1839
            feat2prop(featurestr);
1840
            if (!strcmp(featurestr, "xlevel")) {
1841
                char *err;
1842 1843
                char num[32];

1844 1845
                numvalue = strtoul(val, &err, 0);
                if (!*val || *err) {
1846 1847
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1848 1849
                }
                if (numvalue < 0x80000000) {
1850 1851
                    error_report("xlevel value shall always be >= 0x80000000"
                                 ", fixup will be removed in future versions");
A
Aurelien Jarno 已提交
1852
                    numvalue += 0x80000000;
1853
                }
1854
                snprintf(num, sizeof(num), "%" PRIu32, numvalue);
1855
                object_property_parse(OBJECT(cpu), num, featurestr, &local_err);
1856
            } else if (!strcmp(featurestr, "tsc-freq")) {
1857 1858
                int64_t tsc_freq;
                char *err;
1859
                char num[32];
1860 1861 1862

                tsc_freq = strtosz_suffix_unit(val, &err,
                                               STRTOSZ_DEFSUFFIX_B, 1000);
1863
                if (tsc_freq < 0 || *err) {
1864 1865
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1866
                }
1867
                snprintf(num, sizeof(num), "%" PRId64, tsc_freq);
1868 1869
                object_property_parse(OBJECT(cpu), num, "tsc-frequency",
                                      &local_err);
1870
            } else if (!strcmp(featurestr, "hv-spinlocks")) {
1871
                char *err;
1872
                const int min = 0xFFF;
1873
                char num[32];
1874 1875
                numvalue = strtoul(val, &err, 0);
                if (!*val || *err) {
1876 1877
                    error_setg(errp, "bad numerical value %s", val);
                    return;
1878
                }
1879
                if (numvalue < min) {
1880
                    error_report("hv-spinlocks value shall always be >= 0x%x"
1881 1882
                                 ", fixup will be removed in future versions",
                                 min);
1883 1884
                    numvalue = min;
                }
1885
                snprintf(num, sizeof(num), "%" PRId32, numvalue);
1886
                object_property_parse(OBJECT(cpu), num, featurestr, &local_err);
1887
            } else {
1888
                object_property_parse(OBJECT(cpu), val, featurestr, &local_err);
1889 1890
            }
        } else {
1891
            feat2prop(featurestr);
1892
            object_property_parse(OBJECT(cpu), "on", featurestr, &local_err);
1893
        }
1894 1895
        if (local_err) {
            error_propagate(errp, local_err);
1896
            return;
1897 1898 1899
        }
        featurestr = strtok(NULL, ",");
    }
1900

1901 1902 1903 1904 1905 1906 1907
    if (cpu->host_features) {
        for (w = 0; w < FEATURE_WORDS; w++) {
            env->features[w] =
                x86_cpu_get_supported_feature_word(w, cpu->migratable);
        }
    }

1908 1909 1910 1911
    for (w = 0; w < FEATURE_WORDS; w++) {
        env->features[w] |= plus_features[w];
        env->features[w] &= ~minus_features[w];
    }
1912 1913
}

1914
/* Print all cpuid feature names in featureset
1915
 */
1916
static void listflags(FILE *f, fprintf_function print, const char **featureset)
1917
{
1918 1919 1920 1921 1922 1923 1924
    int bit;
    bool first = true;

    for (bit = 0; bit < 32; bit++) {
        if (featureset[bit]) {
            print(f, "%s%s", first ? "" : " ", featureset[bit]);
            first = false;
1925
        }
1926
    }
1927 1928
}

P
Peter Maydell 已提交
1929 1930
/* generate CPU information. */
void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf)
1931
{
1932
    X86CPUDefinition *def;
1933
    char buf[256];
1934
    int i;
1935

1936 1937
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        def = &builtin_x86_defs[i];
1938
        snprintf(buf, sizeof(buf), "%s", def->name);
1939
        (*cpu_fprintf)(f, "x86 %16s  %-48s\n", buf, def->model_id);
1940
    }
1941 1942 1943 1944 1945 1946
#ifdef CONFIG_KVM
    (*cpu_fprintf)(f, "x86 %16s  %-48s\n", "host",
                   "KVM processor with all supported host features "
                   "(only available in KVM mode)");
#endif

1947
    (*cpu_fprintf)(f, "\nRecognized CPUID flags:\n");
1948 1949 1950
    for (i = 0; i < ARRAY_SIZE(feature_word_info); i++) {
        FeatureWordInfo *fw = &feature_word_info[i];

1951 1952 1953
        (*cpu_fprintf)(f, "  ");
        listflags(f, cpu_fprintf, fw->feat_names);
        (*cpu_fprintf)(f, "\n");
1954
    }
1955 1956
}

1957
CpuDefinitionInfoList *arch_query_cpu_definitions(Error **errp)
1958 1959
{
    CpuDefinitionInfoList *cpu_list = NULL;
1960
    X86CPUDefinition *def;
1961
    int i;
1962

1963
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
1964 1965 1966
        CpuDefinitionInfoList *entry;
        CpuDefinitionInfo *info;

1967
        def = &builtin_x86_defs[i];
1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979
        info = g_malloc0(sizeof(*info));
        info->name = g_strdup(def->name);

        entry = g_malloc0(sizeof(*entry));
        entry->value = info;
        entry->next = cpu_list;
        cpu_list = entry;
    }

    return cpu_list;
}

1980 1981
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only)
1982 1983
{
    FeatureWordInfo *wi = &feature_word_info[w];
1984
    uint32_t r;
1985

1986
    if (kvm_enabled()) {
1987 1988 1989
        r = kvm_arch_get_supported_cpuid(kvm_state, wi->cpuid_eax,
                                                    wi->cpuid_ecx,
                                                    wi->cpuid_reg);
1990
    } else if (tcg_enabled()) {
1991
        r = wi->tcg_features;
1992 1993 1994
    } else {
        return ~0;
    }
1995 1996 1997 1998
    if (migratable_only) {
        r &= x86_cpu_get_migratable_flags(w);
    }
    return r;
1999 2000
}

2001 2002 2003 2004 2005
/*
 * Filters CPU feature words based on host availability of each feature.
 *
 * Returns: 0 if all flags are supported by the host, non-zero otherwise.
 */
2006
static int x86_cpu_filter_features(X86CPU *cpu)
2007 2008
{
    CPUX86State *env = &cpu->env;
2009
    FeatureWord w;
2010 2011
    int rv = 0;

2012
    for (w = 0; w < FEATURE_WORDS; w++) {
2013 2014
        uint32_t host_feat =
            x86_cpu_get_supported_feature_word(w, cpu->migratable);
2015 2016 2017
        uint32_t requested_features = env->features[w];
        env->features[w] &= host_feat;
        cpu->filtered_features[w] = requested_features & ~env->features[w];
2018 2019
        if (cpu->filtered_features[w]) {
            if (cpu->check_cpuid || cpu->enforce_cpuid) {
2020
                report_unavailable_features(w, cpu->filtered_features[w]);
2021 2022 2023
            }
            rv = 1;
        }
2024
    }
2025 2026

    return rv;
2027 2028
}

2029
/* Load data from X86CPUDefinition
2030
 */
2031
static void x86_cpu_load_def(X86CPU *cpu, X86CPUDefinition *def, Error **errp)
2032
{
2033
    CPUX86State *env = &cpu->env;
2034 2035
    const char *vendor;
    char host_vendor[CPUID_VENDOR_SZ + 1];
2036
    FeatureWord w;
2037

2038 2039 2040 2041 2042
    object_property_set_int(OBJECT(cpu), def->level, "level", errp);
    object_property_set_int(OBJECT(cpu), def->family, "family", errp);
    object_property_set_int(OBJECT(cpu), def->model, "model", errp);
    object_property_set_int(OBJECT(cpu), def->stepping, "stepping", errp);
    object_property_set_int(OBJECT(cpu), def->xlevel, "xlevel", errp);
2043
    env->cpuid_xlevel2 = def->xlevel2;
2044
    cpu->cache_info_passthrough = def->cache_info_passthrough;
2045
    object_property_set_str(OBJECT(cpu), def->model_id, "model-id", errp);
2046 2047 2048
    for (w = 0; w < FEATURE_WORDS; w++) {
        env->features[w] = def->features[w];
    }
2049

2050
    /* Special cases not set in the X86CPUDefinition structs: */
2051
    if (kvm_enabled()) {
2052 2053 2054
        FeatureWord w;
        for (w = 0; w < FEATURE_WORDS; w++) {
            env->features[w] |= kvm_default_features[w];
2055
            env->features[w] &= ~kvm_default_unset_features[w];
2056
        }
2057
    }
2058

2059
    env->features[FEAT_1_ECX] |= CPUID_EXT_HYPERVISOR;
2060 2061 2062 2063 2064 2065 2066 2067

    /* sysenter isn't supported in compatibility mode on AMD,
     * syscall isn't supported in compatibility mode on Intel.
     * Normally we advertise the actual CPU vendor, but you can
     * override this using the 'vendor' property if you want to use
     * KVM's sysenter/syscall emulation in compatibility mode and
     * when doing cross vendor migration
     */
2068
    vendor = def->vendor;
2069 2070 2071 2072 2073 2074 2075 2076 2077
    if (kvm_enabled()) {
        uint32_t  ebx = 0, ecx = 0, edx = 0;
        host_cpuid(0, 0, NULL, &ebx, &ecx, &edx);
        x86_cpu_vendor_words2str(host_vendor, ebx, edx, ecx);
        vendor = host_vendor;
    }

    object_property_set_str(OBJECT(cpu), vendor, "vendor", errp);

2078 2079
}

2080 2081
X86CPU *cpu_x86_create(const char *cpu_model, DeviceState *icc_bridge,
                       Error **errp)
2082
{
2083
    X86CPU *cpu = NULL;
2084
    X86CPUClass *xcc;
2085
    ObjectClass *oc;
2086 2087
    gchar **model_pieces;
    char *name, *features;
2088 2089
    Error *error = NULL;

2090 2091 2092 2093 2094 2095 2096 2097
    model_pieces = g_strsplit(cpu_model, ",", 2);
    if (!model_pieces[0]) {
        error_setg(&error, "Invalid/empty CPU model name");
        goto out;
    }
    name = model_pieces[0];
    features = model_pieces[1];

2098 2099 2100 2101 2102
    oc = x86_cpu_class_by_name(name);
    if (oc == NULL) {
        error_setg(&error, "Unable to find CPU definition: %s", name);
        goto out;
    }
2103 2104 2105 2106
    xcc = X86_CPU_CLASS(oc);

    if (xcc->kvm_required && !kvm_enabled()) {
        error_setg(&error, "CPU model '%s' requires KVM", name);
2107 2108 2109
        goto out;
    }

2110 2111
    cpu = X86_CPU(object_new(object_class_get_name(oc)));

2112 2113 2114 2115 2116 2117 2118 2119
#ifndef CONFIG_USER_ONLY
    if (icc_bridge == NULL) {
        error_setg(&error, "Invalid icc-bridge value");
        goto out;
    }
    qdev_set_parent_bus(DEVICE(cpu), qdev_get_child_bus(icc_bridge, "icc"));
    object_unref(OBJECT(cpu));
#endif
2120

2121
    x86_cpu_parse_featurestr(CPU(cpu), features, &error);
2122 2123
    if (error) {
        goto out;
2124 2125
    }

2126
out:
2127 2128
    if (error != NULL) {
        error_propagate(errp, error);
2129 2130 2131 2132
        if (cpu) {
            object_unref(OBJECT(cpu));
            cpu = NULL;
        }
2133
    }
2134 2135 2136 2137
    g_strfreev(model_pieces);
    return cpu;
}

2138
CPUX86State *cpu_x86_init_user(const char *cpu_model)
2139 2140 2141 2142
{
    Error *error = NULL;
    X86CPU *cpu;

2143
    cpu = cpu_x86_create(cpu_model, NULL, &error);
2144
    if (error) {
2145
        goto error;
2146 2147
    }

2148
    object_property_set_bool(OBJECT(cpu), true, "realized", &error);
2149
    if (error) {
2150
        goto error;
2151
    }
2152

2153
    return &cpu->env;
2154 2155 2156 2157 2158 2159 2160 2161

error:
    error_report("%s", error_get_pretty(error));
    error_free(error);
    if (cpu != NULL) {
        object_unref(OBJECT(cpu));
    }
    return NULL;
2162 2163
}

2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185
static void x86_cpu_cpudef_class_init(ObjectClass *oc, void *data)
{
    X86CPUDefinition *cpudef = data;
    X86CPUClass *xcc = X86_CPU_CLASS(oc);

    xcc->cpu_def = cpudef;
}

static void x86_register_cpudef_type(X86CPUDefinition *def)
{
    char *typename = x86_cpu_type_name(def->name);
    TypeInfo ti = {
        .name = typename,
        .parent = TYPE_X86_CPU,
        .class_init = x86_cpu_cpudef_class_init,
        .class_data = def,
    };

    type_register(&ti);
    g_free(typename);
}

2186 2187
#if !defined(CONFIG_USER_ONLY)

2188 2189
void cpu_clear_apic_feature(CPUX86State *env)
{
2190
    env->features[FEAT_1_EDX] &= ~CPUID_APIC;
2191 2192
}

2193 2194
#endif /* !CONFIG_USER_ONLY */

2195
/* Initialize list of CPU models, filling some non-static fields if necessary
2196 2197 2198
 */
void x86_cpudef_setup(void)
{
2199 2200
    int i, j;
    static const char *model_with_versions[] = { "qemu32", "qemu64", "athlon" };
2201 2202

    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); ++i) {
2203
        X86CPUDefinition *def = &builtin_x86_defs[i];
2204 2205

        /* Look for specific "cpudef" models that */
2206
        /* have the QEMU version in .model_id */
2207
        for (j = 0; j < ARRAY_SIZE(model_with_versions); j++) {
2208 2209 2210 2211 2212
            if (strcmp(model_with_versions[j], def->name) == 0) {
                pstrcpy(def->model_id, sizeof(def->model_id),
                        "QEMU Virtual CPU version ");
                pstrcat(def->model_id, sizeof(def->model_id),
                        qemu_get_version());
2213 2214 2215
                break;
            }
        }
2216 2217 2218 2219 2220 2221 2222
    }
}

void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
                   uint32_t *eax, uint32_t *ebx,
                   uint32_t *ecx, uint32_t *edx)
{
2223 2224 2225
    X86CPU *cpu = x86_env_get_cpu(env);
    CPUState *cs = CPU(cpu);

2226 2227
    /* test if maximum index reached */
    if (index & 0x80000000) {
2228 2229 2230 2231 2232 2233 2234 2235 2236
        if (index > env->cpuid_xlevel) {
            if (env->cpuid_xlevel2 > 0) {
                /* Handle the Centaur's CPUID instruction. */
                if (index > env->cpuid_xlevel2) {
                    index = env->cpuid_xlevel2;
                } else if (index < 0xC0000000) {
                    index = env->cpuid_xlevel;
                }
            } else {
2237 2238 2239 2240 2241
                /* Intel documentation states that invalid EAX input will
                 * return the same information as EAX=cpuid_level
                 * (Intel SDM Vol. 2A - Instruction Set Reference - CPUID)
                 */
                index =  env->cpuid_level;
2242 2243
            }
        }
2244 2245 2246 2247 2248 2249 2250 2251
    } else {
        if (index > env->cpuid_level)
            index = env->cpuid_level;
    }

    switch(index) {
    case 0:
        *eax = env->cpuid_level;
2252 2253 2254
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
2255 2256 2257
        break;
    case 1:
        *eax = env->cpuid_version;
2258 2259
        *ebx = (cpu->apic_id << 24) |
               8 << 8; /* CLFLUSH size in quad words, Linux wants it. */
2260 2261
        *ecx = env->features[FEAT_1_ECX];
        *edx = env->features[FEAT_1_EDX];
2262 2263
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ebx |= (cs->nr_cores * cs->nr_threads) << 16;
2264 2265 2266 2267 2268
            *edx |= 1 << 28;    /* HTT bit */
        }
        break;
    case 2:
        /* cache info: needed for Pentium Pro compatibility */
2269 2270 2271 2272
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2273
        *eax = 1; /* Number of CPUID[EAX=2] calls required */
2274 2275
        *ebx = 0;
        *ecx = 0;
2276 2277 2278
        *edx = (L1D_DESCRIPTOR << 16) | \
               (L1I_DESCRIPTOR <<  8) | \
               (L2_DESCRIPTOR);
2279 2280 2281
        break;
    case 4:
        /* cache info: needed for Core compatibility */
2282 2283
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, count, eax, ebx, ecx, edx);
2284
            *eax &= ~0xFC000000;
2285
        } else {
A
Aurelien Jarno 已提交
2286
            *eax = 0;
2287
            switch (count) {
2288
            case 0: /* L1 dcache info */
2289 2290 2291 2292 2293 2294 2295 2296
                *eax |= CPUID_4_TYPE_DCACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1D_LINE_SIZE - 1) | \
                       ((L1D_PARTITIONS - 1) << 12) | \
                       ((L1D_ASSOCIATIVITY - 1) << 22);
                *ecx = L1D_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2297 2298
                break;
            case 1: /* L1 icache info */
2299 2300 2301 2302 2303 2304 2305 2306
                *eax |= CPUID_4_TYPE_ICACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1I_LINE_SIZE - 1) | \
                       ((L1I_PARTITIONS - 1) << 12) | \
                       ((L1I_ASSOCIATIVITY - 1) << 22);
                *ecx = L1I_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2307 2308
                break;
            case 2: /* L2 cache info */
2309 2310 2311
                *eax |= CPUID_4_TYPE_UNIFIED | \
                        CPUID_4_LEVEL(2) | \
                        CPUID_4_SELF_INIT_LEVEL;
2312 2313
                if (cs->nr_threads > 1) {
                    *eax |= (cs->nr_threads - 1) << 14;
2314
                }
2315 2316 2317 2318 2319
                *ebx = (L2_LINE_SIZE - 1) | \
                       ((L2_PARTITIONS - 1) << 12) | \
                       ((L2_ASSOCIATIVITY - 1) << 22);
                *ecx = L2_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2320 2321 2322 2323 2324 2325 2326
                break;
            default: /* end of info */
                *eax = 0;
                *ebx = 0;
                *ecx = 0;
                *edx = 0;
                break;
2327 2328 2329 2330 2331 2332
            }
        }

        /* QEMU gives out its own APIC IDs, never pass down bits 31..26.  */
        if ((*eax & 31) && cs->nr_cores > 1) {
            *eax |= (cs->nr_cores - 1) << 26;
2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348
        }
        break;
    case 5:
        /* mwait info: needed for Core compatibility */
        *eax = 0; /* Smallest monitor-line size in bytes */
        *ebx = 0; /* Largest monitor-line size in bytes */
        *ecx = CPUID_MWAIT_EMX | CPUID_MWAIT_IBE;
        *edx = 0;
        break;
    case 6:
        /* Thermal and Power Leaf */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
Y
Yang, Wei Y 已提交
2349
    case 7:
2350 2351 2352
        /* Structured Extended Feature Flags Enumeration Leaf */
        if (count == 0) {
            *eax = 0; /* Maximum ECX value for sub-leaves */
2353
            *ebx = env->features[FEAT_7_0_EBX]; /* Feature flags */
2354 2355
            *ecx = 0; /* Reserved */
            *edx = 0; /* Reserved */
Y
Yang, Wei Y 已提交
2356 2357 2358 2359 2360 2361 2362
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
        break;
2363 2364 2365 2366 2367 2368 2369 2370 2371
    case 9:
        /* Direct Cache Access Information Leaf */
        *eax = 0; /* Bits 0-31 in DCA_CAP MSR */
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xA:
        /* Architectural Performance Monitoring Leaf */
2372
        if (kvm_enabled() && cpu->enable_pmu) {
2373
            KVMState *s = cs->kvm_state;
2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384

            *eax = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EAX);
            *ebx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EBX);
            *ecx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_ECX);
            *edx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EDX);
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2385
        break;
2386 2387 2388 2389 2390
    case 0xD: {
        KVMState *s = cs->kvm_state;
        uint64_t kvm_mask;
        int i;

S
Sheng Yang 已提交
2391
        /* Processor Extended State */
2392 2393 2394 2395 2396
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        if (!(env->features[FEAT_1_ECX] & CPUID_EXT_XSAVE) || !kvm_enabled()) {
S
Sheng Yang 已提交
2397 2398
            break;
        }
2399 2400 2401
        kvm_mask =
            kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EAX) |
            ((uint64_t)kvm_arch_get_supported_cpuid(s, 0xd, 0, R_EDX) << 32);
2402

2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419
        if (count == 0) {
            *ecx = 0x240;
            for (i = 2; i < ARRAY_SIZE(ext_save_areas); i++) {
                const ExtSaveArea *esa = &ext_save_areas[i];
                if ((env->features[esa->feature] & esa->bits) == esa->bits &&
                    (kvm_mask & (1 << i)) != 0) {
                    if (i < 32) {
                        *eax |= 1 << i;
                    } else {
                        *edx |= 1 << (i - 32);
                    }
                    *ecx = MAX(*ecx, esa->offset + esa->size);
                }
            }
            *eax |= kvm_mask & (XSTATE_FP | XSTATE_SSE);
            *ebx = *ecx;
        } else if (count == 1) {
2420
            *eax = env->features[FEAT_XSAVE];
2421 2422 2423 2424
        } else if (count < ARRAY_SIZE(ext_save_areas)) {
            const ExtSaveArea *esa = &ext_save_areas[count];
            if ((env->features[esa->feature] & esa->bits) == esa->bits &&
                (kvm_mask & (1 << count)) != 0) {
L
Liu Jinsong 已提交
2425 2426
                *eax = esa->size;
                *ebx = esa->offset;
2427
            }
S
Sheng Yang 已提交
2428 2429
        }
        break;
2430
    }
2431 2432 2433 2434 2435 2436 2437 2438 2439
    case 0x80000000:
        *eax = env->cpuid_xlevel;
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
        break;
    case 0x80000001:
        *eax = env->cpuid_version;
        *ebx = 0;
2440 2441
        *ecx = env->features[FEAT_8000_0001_ECX];
        *edx = env->features[FEAT_8000_0001_EDX];
2442 2443 2444 2445 2446

        /* The Linux kernel checks for the CMPLegacy bit and
         * discards multiple thread information if it is set.
         * So dont set it here for Intel to make Linux guests happy.
         */
2447
        if (cs->nr_cores * cs->nr_threads > 1) {
2448 2449 2450
            if (env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1 ||
                env->cpuid_vendor2 != CPUID_VENDOR_INTEL_2 ||
                env->cpuid_vendor3 != CPUID_VENDOR_INTEL_3) {
2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464
                *ecx |= 1 << 1;    /* CmpLegacy bit */
            }
        }
        break;
    case 0x80000002:
    case 0x80000003:
    case 0x80000004:
        *eax = env->cpuid_model[(index - 0x80000002) * 4 + 0];
        *ebx = env->cpuid_model[(index - 0x80000002) * 4 + 1];
        *ecx = env->cpuid_model[(index - 0x80000002) * 4 + 2];
        *edx = env->cpuid_model[(index - 0x80000002) * 4 + 3];
        break;
    case 0x80000005:
        /* cache info (L1 cache) */
2465 2466 2467 2468
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2469 2470 2471 2472 2473 2474 2475 2476
        *eax = (L1_DTLB_2M_ASSOC << 24) | (L1_DTLB_2M_ENTRIES << 16) | \
               (L1_ITLB_2M_ASSOC <<  8) | (L1_ITLB_2M_ENTRIES);
        *ebx = (L1_DTLB_4K_ASSOC << 24) | (L1_DTLB_4K_ENTRIES << 16) | \
               (L1_ITLB_4K_ASSOC <<  8) | (L1_ITLB_4K_ENTRIES);
        *ecx = (L1D_SIZE_KB_AMD << 24) | (L1D_ASSOCIATIVITY_AMD << 16) | \
               (L1D_LINES_PER_TAG << 8) | (L1D_LINE_SIZE);
        *edx = (L1I_SIZE_KB_AMD << 24) | (L1I_ASSOCIATIVITY_AMD << 16) | \
               (L1I_LINES_PER_TAG << 8) | (L1I_LINE_SIZE);
2477 2478 2479
        break;
    case 0x80000006:
        /* cache info (L2 cache) */
2480 2481 2482 2483
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497
        *eax = (AMD_ENC_ASSOC(L2_DTLB_2M_ASSOC) << 28) | \
               (L2_DTLB_2M_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_2M_ASSOC) << 12) | \
               (L2_ITLB_2M_ENTRIES);
        *ebx = (AMD_ENC_ASSOC(L2_DTLB_4K_ASSOC) << 28) | \
               (L2_DTLB_4K_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_4K_ASSOC) << 12) | \
               (L2_ITLB_4K_ENTRIES);
        *ecx = (L2_SIZE_KB_AMD << 16) | \
               (AMD_ENC_ASSOC(L2_ASSOCIATIVITY) << 12) | \
               (L2_LINES_PER_TAG << 8) | (L2_LINE_SIZE);
        *edx = ((L3_SIZE_KB/512) << 18) | \
               (AMD_ENC_ASSOC(L3_ASSOCIATIVITY) << 12) | \
               (L3_LINES_PER_TAG << 8) | (L3_LINE_SIZE);
2498
        break;
2499 2500 2501 2502 2503 2504
    case 0x80000007:
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = env->features[FEAT_8000_0007_EDX];
        break;
2505 2506 2507
    case 0x80000008:
        /* virtual & phys address size in low 2 bytes. */
/* XXX: This value must match the one used in the MMU code. */
2508
        if (env->features[FEAT_8000_0001_EDX] & CPUID_EXT2_LM) {
2509 2510
            /* 64 bit processor */
/* XXX: The physical address space is limited to 42 bits in exec.c. */
2511
            *eax = 0x00003028; /* 48 bits virtual, 40 bits physical */
2512
        } else {
2513
            if (env->features[FEAT_1_EDX] & CPUID_PSE36) {
2514
                *eax = 0x00000024; /* 36 bits physical */
2515
            } else {
2516
                *eax = 0x00000020; /* 32 bits physical */
2517
            }
2518 2519 2520 2521
        }
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
2522 2523
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ecx |= (cs->nr_cores * cs->nr_threads) - 1;
2524 2525 2526
        }
        break;
    case 0x8000000A:
2527
        if (env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM) {
2528 2529 2530
            *eax = 0x00000001; /* SVM Revision */
            *ebx = 0x00000010; /* nr of ASIDs */
            *ecx = 0;
2531
            *edx = env->features[FEAT_SVM]; /* optional features */
2532 2533 2534 2535 2536 2537
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2538
        break;
2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549
    case 0xC0000000:
        *eax = env->cpuid_xlevel2;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xC0000001:
        /* Support for VIA CPU's CPUID instruction */
        *eax = env->cpuid_version;
        *ebx = 0;
        *ecx = 0;
2550
        *edx = env->features[FEAT_C000_0001_EDX];
2551 2552 2553 2554 2555 2556 2557 2558 2559 2560
        break;
    case 0xC0000002:
    case 0xC0000003:
    case 0xC0000004:
        /* Reserved for the future, and now filled with zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
2561 2562 2563 2564 2565 2566 2567 2568 2569
    default:
        /* reserved values: zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    }
}
A
Andreas Färber 已提交
2570 2571 2572 2573 2574 2575 2576

/* CPUClass::reset() */
static void x86_cpu_reset(CPUState *s)
{
    X86CPU *cpu = X86_CPU(s);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(cpu);
    CPUX86State *env = &cpu->env;
A
Andreas Färber 已提交
2577 2578
    int i;

A
Andreas Färber 已提交
2579 2580
    xcc->parent_reset(s);

2581
    memset(env, 0, offsetof(CPUX86State, cpuid_level));
A
Andreas Färber 已提交
2582

2583
    tlb_flush(s, 1);
A
Andreas Färber 已提交
2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632

    env->old_exception = -1;

    /* init to reset state */

#ifdef CONFIG_SOFTMMU
    env->hflags |= HF_SOFTMMU_MASK;
#endif
    env->hflags2 |= HF2_GIF_MASK;

    cpu_x86_update_cr0(env, 0x60000010);
    env->a20_mask = ~0x0;
    env->smbase = 0x30000;

    env->idt.limit = 0xffff;
    env->gdt.limit = 0xffff;
    env->ldt.limit = 0xffff;
    env->ldt.flags = DESC_P_MASK | (2 << DESC_TYPE_SHIFT);
    env->tr.limit = 0xffff;
    env->tr.flags = DESC_P_MASK | (11 << DESC_TYPE_SHIFT);

    cpu_x86_load_seg_cache(env, R_CS, 0xf000, 0xffff0000, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_CS_MASK |
                           DESC_R_MASK | DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_DS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_ES, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_SS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_FS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_GS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);

    env->eip = 0xfff0;
    env->regs[R_EDX] = env->cpuid_version;

    env->eflags = 0x2;

    /* FPU init */
    for (i = 0; i < 8; i++) {
        env->fptags[i] = 1;
    }
2633
    cpu_set_fpuc(env, 0x37f);
A
Andreas Färber 已提交
2634 2635

    env->mxcsr = 0x1f80;
2636
    env->xstate_bv = XSTATE_FP | XSTATE_SSE;
A
Andreas Färber 已提交
2637 2638 2639 2640 2641 2642 2643

    env->pat = 0x0007040600070406ULL;
    env->msr_ia32_misc_enable = MSR_IA32_MISC_ENABLE_DEFAULT;

    memset(env->dr, 0, sizeof(env->dr));
    env->dr[6] = DR6_FIXED_1;
    env->dr[7] = DR7_FIXED_1;
2644
    cpu_breakpoint_remove_all(s, BP_CPU);
2645
    cpu_watchpoint_remove_all(s, BP_CPU);
2646

2647
    env->xcr0 = 1;
2648

A
Alex Williamson 已提交
2649 2650 2651 2652 2653 2654 2655 2656 2657 2658
    /*
     * SDM 11.11.5 requires:
     *  - IA32_MTRR_DEF_TYPE MSR.E = 0
     *  - IA32_MTRR_PHYSMASKn.V = 0
     * All other bits are undefined.  For simplification, zero it all.
     */
    env->mtrr_deftype = 0;
    memset(env->mtrr_var, 0, sizeof(env->mtrr_var));
    memset(env->mtrr_fixed, 0, sizeof(env->mtrr_fixed));

2659 2660
#if !defined(CONFIG_USER_ONLY)
    /* We hard-wire the BSP to the first CPU. */
2661
    if (s->cpu_index == 0) {
2662
        apic_designate_bsp(cpu->apic_state);
2663 2664
    }

2665
    s->halted = !cpu_is_bsp(cpu);
2666 2667 2668 2669

    if (kvm_enabled()) {
        kvm_arch_reset_vcpu(cpu);
    }
2670
#endif
A
Andreas Färber 已提交
2671 2672
}

2673 2674 2675
#ifndef CONFIG_USER_ONLY
bool cpu_is_bsp(X86CPU *cpu)
{
2676
    return cpu_get_apic_base(cpu->apic_state) & MSR_IA32_APICBASE_BSP;
2677
}
2678 2679 2680 2681 2682 2683 2684

/* TODO: remove me, when reset over QOM tree is implemented */
static void x86_cpu_machine_reset_cb(void *opaque)
{
    X86CPU *cpu = opaque;
    cpu_reset(CPU(cpu));
}
2685 2686
#endif

A
Andreas Färber 已提交
2687 2688 2689 2690 2691 2692
static void mce_init(X86CPU *cpu)
{
    CPUX86State *cenv = &cpu->env;
    unsigned int bank;

    if (((cenv->cpuid_version >> 8) & 0xf) >= 6
2693
        && (cenv->features[FEAT_1_EDX] & (CPUID_MCE | CPUID_MCA)) ==
A
Andreas Färber 已提交
2694 2695 2696 2697 2698 2699 2700 2701 2702
            (CPUID_MCE | CPUID_MCA)) {
        cenv->mcg_cap = MCE_CAP_DEF | MCE_BANKS_DEF;
        cenv->mcg_ctl = ~(uint64_t)0;
        for (bank = 0; bank < MCE_BANKS_DEF; bank++) {
            cenv->mce_banks[bank * 4] = ~(uint64_t)0;
        }
    }
}

2703
#ifndef CONFIG_USER_ONLY
2704
static void x86_cpu_apic_create(X86CPU *cpu, Error **errp)
2705
{
2706
    DeviceState *dev = DEVICE(cpu);
2707
    APICCommonState *apic;
2708 2709 2710 2711 2712 2713 2714 2715
    const char *apic_type = "apic";

    if (kvm_irqchip_in_kernel()) {
        apic_type = "kvm-apic";
    } else if (xen_enabled()) {
        apic_type = "xen-apic";
    }

2716 2717
    cpu->apic_state = qdev_try_create(qdev_get_parent_bus(dev), apic_type);
    if (cpu->apic_state == NULL) {
2718 2719 2720 2721 2722
        error_setg(errp, "APIC device '%s' could not be created", apic_type);
        return;
    }

    object_property_add_child(OBJECT(cpu), "apic",
2723
                              OBJECT(cpu->apic_state), NULL);
2724
    qdev_prop_set_uint8(cpu->apic_state, "id", cpu->apic_id);
2725
    /* TODO: convert to link<> */
2726
    apic = APIC_COMMON(cpu->apic_state);
2727
    apic->cpu = cpu;
2728 2729 2730 2731
}

static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
2732
    if (cpu->apic_state == NULL) {
2733 2734
        return;
    }
2735

2736
    if (qdev_init(cpu->apic_state)) {
2737
        error_setg(errp, "APIC device '%s' could not be initialized",
2738
                   object_get_typename(OBJECT(cpu->apic_state)));
2739 2740 2741
        return;
    }
}
2742 2743 2744 2745
#else
static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
}
2746 2747
#endif

2748 2749 2750 2751 2752 2753 2754

#define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \
                           (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \
                           (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3)
#define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \
                         (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \
                         (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3)
2755
static void x86_cpu_realizefn(DeviceState *dev, Error **errp)
A
Andreas Färber 已提交
2756
{
2757
    CPUState *cs = CPU(dev);
2758 2759
    X86CPU *cpu = X86_CPU(dev);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(dev);
2760
    CPUX86State *env = &cpu->env;
2761
    Error *local_err = NULL;
2762
    static bool ht_warned;
2763

2764
    if (env->features[FEAT_7_0_EBX] && env->cpuid_level < 7) {
2765 2766
        env->cpuid_level = 7;
    }
A
Andreas Färber 已提交
2767

2768 2769 2770
    /* On AMD CPUs, some CPUID[8000_0001].EDX bits must match the bits on
     * CPUID[1].EDX.
     */
2771
    if (IS_AMD_CPU(env)) {
2772 2773
        env->features[FEAT_8000_0001_EDX] &= ~CPUID_EXT2_AMD_ALIASES;
        env->features[FEAT_8000_0001_EDX] |= (env->features[FEAT_1_EDX]
2774 2775 2776
           & CPUID_EXT2_AMD_ALIASES);
    }

2777 2778 2779 2780 2781 2782 2783

    if (x86_cpu_filter_features(cpu) && cpu->enforce_cpuid) {
        error_setg(&local_err,
                   kvm_enabled() ?
                       "Host doesn't support requested features" :
                       "TCG doesn't support requested features");
        goto out;
2784 2785
    }

2786 2787
#ifndef CONFIG_USER_ONLY
    qemu_register_reset(x86_cpu_machine_reset_cb, cpu);
2788

2789
    if (cpu->env.features[FEAT_1_EDX] & CPUID_APIC || smp_cpus > 1) {
2790
        x86_cpu_apic_create(cpu, &local_err);
2791
        if (local_err != NULL) {
2792
            goto out;
2793 2794
        }
    }
2795 2796
#endif

A
Andreas Färber 已提交
2797
    mce_init(cpu);
2798
    qemu_init_vcpu(cs);
2799

2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813
    /* Only Intel CPUs support hyperthreading. Even though QEMU fixes this
     * issue by adjusting CPUID_0000_0001_EBX and CPUID_8000_0008_ECX
     * based on inputs (sockets,cores,threads), it is still better to gives
     * users a warning.
     *
     * NOTE: the following code has to follow qemu_init_vcpu(). Otherwise
     * cs->nr_threads hasn't be populated yet and the checking is incorrect.
     */
    if (!IS_INTEL_CPU(env) && cs->nr_threads > 1 && !ht_warned) {
        error_report("AMD CPU doesn't support hyperthreading. Please configure"
                     " -smp options properly.");
        ht_warned = true;
    }

2814 2815 2816 2817
    x86_cpu_apic_realize(cpu, &local_err);
    if (local_err != NULL) {
        goto out;
    }
2818
    cpu_reset(cs);
2819

2820 2821 2822 2823 2824 2825
    xcc->parent_realize(dev, &local_err);
out:
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
A
Andreas Färber 已提交
2826 2827
}

2828 2829 2830 2831 2832 2833 2834 2835
/* Enables contiguous-apic-ID mode, for compatibility */
static bool compat_apic_id_mode;

void enable_compat_apic_id_mode(void)
{
    compat_apic_id_mode = true;
}

2836 2837 2838 2839 2840 2841 2842 2843 2844
/* Calculates initial APIC ID for a specific CPU index
 *
 * Currently we need to be able to calculate the APIC ID from the CPU index
 * alone (without requiring a CPU object), as the QEMU<->Seabios interfaces have
 * no concept of "CPU index", and the NUMA tables on fw_cfg need the APIC ID of
 * all CPUs up to max_cpus.
 */
uint32_t x86_cpu_apic_id_from_index(unsigned int cpu_index)
{
2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858
    uint32_t correct_id;
    static bool warned;

    correct_id = x86_apicid_from_cpu_idx(smp_cores, smp_threads, cpu_index);
    if (compat_apic_id_mode) {
        if (cpu_index != correct_id && !warned) {
            error_report("APIC IDs set in compatibility mode, "
                         "CPU topology won't match the configuration");
            warned = true;
        }
        return cpu_index;
    } else {
        return correct_id;
    }
2859 2860
}

A
Andreas Färber 已提交
2861 2862
static void x86_cpu_initfn(Object *obj)
{
2863
    CPUState *cs = CPU(obj);
A
Andreas Färber 已提交
2864
    X86CPU *cpu = X86_CPU(obj);
2865
    X86CPUClass *xcc = X86_CPU_GET_CLASS(obj);
A
Andreas Färber 已提交
2866
    CPUX86State *env = &cpu->env;
2867
    static int inited;
A
Andreas Färber 已提交
2868

2869
    cs->env_ptr = env;
A
Andreas Färber 已提交
2870
    cpu_exec_init(env);
2871 2872

    object_property_add(obj, "family", "int",
2873
                        x86_cpuid_version_get_family,
2874
                        x86_cpuid_version_set_family, NULL, NULL, NULL);
2875
    object_property_add(obj, "model", "int",
2876
                        x86_cpuid_version_get_model,
2877
                        x86_cpuid_version_set_model, NULL, NULL, NULL);
2878
    object_property_add(obj, "stepping", "int",
2879
                        x86_cpuid_version_get_stepping,
2880
                        x86_cpuid_version_set_stepping, NULL, NULL, NULL);
2881 2882 2883
    object_property_add(obj, "level", "int",
                        x86_cpuid_get_level,
                        x86_cpuid_set_level, NULL, NULL, NULL);
2884 2885 2886
    object_property_add(obj, "xlevel", "int",
                        x86_cpuid_get_xlevel,
                        x86_cpuid_set_xlevel, NULL, NULL, NULL);
2887 2888 2889
    object_property_add_str(obj, "vendor",
                            x86_cpuid_get_vendor,
                            x86_cpuid_set_vendor, NULL);
2890
    object_property_add_str(obj, "model-id",
2891
                            x86_cpuid_get_model_id,
2892
                            x86_cpuid_set_model_id, NULL);
2893 2894 2895
    object_property_add(obj, "tsc-frequency", "int",
                        x86_cpuid_get_tsc_freq,
                        x86_cpuid_set_tsc_freq, NULL, NULL, NULL);
2896 2897 2898
    object_property_add(obj, "apic-id", "int",
                        x86_cpuid_get_apic_id,
                        x86_cpuid_set_apic_id, NULL, NULL, NULL);
2899 2900
    object_property_add(obj, "feature-words", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
2901 2902 2903 2904
                        NULL, NULL, (void *)env->features, NULL);
    object_property_add(obj, "filtered-features", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
                        NULL, NULL, (void *)cpu->filtered_features, NULL);
2905

2906
    cpu->hyperv_spinlock_attempts = HYPERV_SPINLOCK_NEVER_RETRY;
2907
    cpu->apic_id = x86_cpu_apic_id_from_index(cs->cpu_index);
2908

2909 2910
    x86_cpu_load_def(cpu, xcc->cpu_def, &error_abort);

2911 2912 2913 2914 2915
    /* init various static tables used in TCG mode */
    if (tcg_enabled() && !inited) {
        inited = 1;
        optimize_flags_init();
    }
A
Andreas Färber 已提交
2916 2917
}

2918 2919 2920 2921
static int64_t x86_cpu_get_arch_id(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

2922
    return cpu->apic_id;
2923 2924
}

2925 2926 2927 2928 2929 2930 2931
static bool x86_cpu_get_paging_enabled(const CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

    return cpu->env.cr[0] & CR0_PG_MASK;
}

2932 2933 2934 2935 2936 2937 2938
static void x86_cpu_set_pc(CPUState *cs, vaddr value)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = value;
}

2939 2940 2941 2942 2943 2944 2945
static void x86_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = tb->pc - tb->cs_base;
}

2946 2947 2948 2949 2950
static bool x86_cpu_has_work(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;

2951 2952 2953 2954 2955 2956 2957 2958
#if !defined(CONFIG_USER_ONLY)
    if (cs->interrupt_request & CPU_INTERRUPT_POLL) {
        apic_poll_irq(cpu->apic_state);
        cpu_reset_interrupt(cs, CPU_INTERRUPT_POLL);
    }
#endif

    return ((cs->interrupt_request & CPU_INTERRUPT_HARD) &&
2959 2960 2961 2962 2963 2964 2965
            (env->eflags & IF_MASK)) ||
           (cs->interrupt_request & (CPU_INTERRUPT_NMI |
                                     CPU_INTERRUPT_INIT |
                                     CPU_INTERRUPT_SIPI |
                                     CPU_INTERRUPT_MCE));
}

2966 2967
static Property x86_cpu_properties[] = {
    DEFINE_PROP_BOOL("pmu", X86CPU, enable_pmu, false),
2968
    { .name  = "hv-spinlocks", .info  = &qdev_prop_spinlocks },
2969
    DEFINE_PROP_BOOL("hv-relaxed", X86CPU, hyperv_relaxed_timing, false),
2970
    DEFINE_PROP_BOOL("hv-vapic", X86CPU, hyperv_vapic, false),
2971
    DEFINE_PROP_BOOL("hv-time", X86CPU, hyperv_time, false),
2972 2973
    DEFINE_PROP_BOOL("check", X86CPU, check_cpuid, false),
    DEFINE_PROP_BOOL("enforce", X86CPU, enforce_cpuid, false),
2974
    DEFINE_PROP_BOOL("kvm", X86CPU, expose_kvm, true),
2975 2976 2977
    DEFINE_PROP_END_OF_LIST()
};

A
Andreas Färber 已提交
2978 2979 2980 2981
static void x86_cpu_common_class_init(ObjectClass *oc, void *data)
{
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
    CPUClass *cc = CPU_CLASS(oc);
2982 2983 2984 2985
    DeviceClass *dc = DEVICE_CLASS(oc);

    xcc->parent_realize = dc->realize;
    dc->realize = x86_cpu_realizefn;
2986
    dc->bus_type = TYPE_ICC_BUS;
2987
    dc->props = x86_cpu_properties;
A
Andreas Färber 已提交
2988 2989 2990

    xcc->parent_reset = cc->reset;
    cc->reset = x86_cpu_reset;
2991
    cc->reset_dump_flags = CPU_DUMP_FPU | CPU_DUMP_CCOP;
2992

2993
    cc->class_by_name = x86_cpu_class_by_name;
2994
    cc->parse_features = x86_cpu_parse_featurestr;
2995
    cc->has_work = x86_cpu_has_work;
2996
    cc->do_interrupt = x86_cpu_do_interrupt;
2997
    cc->cpu_exec_interrupt = x86_cpu_exec_interrupt;
2998
    cc->dump_state = x86_cpu_dump_state;
2999
    cc->set_pc = x86_cpu_set_pc;
3000
    cc->synchronize_from_tb = x86_cpu_synchronize_from_tb;
3001 3002
    cc->gdb_read_register = x86_cpu_gdb_read_register;
    cc->gdb_write_register = x86_cpu_gdb_write_register;
3003 3004
    cc->get_arch_id = x86_cpu_get_arch_id;
    cc->get_paging_enabled = x86_cpu_get_paging_enabled;
3005 3006 3007
#ifdef CONFIG_USER_ONLY
    cc->handle_mmu_fault = x86_cpu_handle_mmu_fault;
#else
3008
    cc->get_memory_mapping = x86_cpu_get_memory_mapping;
3009
    cc->get_phys_page_debug = x86_cpu_get_phys_page_debug;
3010 3011 3012 3013
    cc->write_elf64_note = x86_cpu_write_elf64_note;
    cc->write_elf64_qemunote = x86_cpu_write_elf64_qemunote;
    cc->write_elf32_note = x86_cpu_write_elf32_note;
    cc->write_elf32_qemunote = x86_cpu_write_elf32_qemunote;
3014
    cc->vmsd = &vmstate_x86_cpu;
3015
#endif
3016
    cc->gdb_num_core_regs = CPU_NB_REGS * 2 + 25;
3017 3018 3019
#ifndef CONFIG_USER_ONLY
    cc->debug_excp_handler = breakpoint_handler;
#endif
3020 3021
    cc->cpu_exec_enter = x86_cpu_exec_enter;
    cc->cpu_exec_exit = x86_cpu_exec_exit;
A
Andreas Färber 已提交
3022 3023 3024 3025 3026 3027
}

static const TypeInfo x86_cpu_type_info = {
    .name = TYPE_X86_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(X86CPU),
A
Andreas Färber 已提交
3028
    .instance_init = x86_cpu_initfn,
3029
    .abstract = true,
A
Andreas Färber 已提交
3030 3031 3032 3033 3034 3035
    .class_size = sizeof(X86CPUClass),
    .class_init = x86_cpu_common_class_init,
};

static void x86_cpu_register_types(void)
{
3036 3037
    int i;

A
Andreas Färber 已提交
3038
    type_register_static(&x86_cpu_type_info);
3039 3040 3041 3042 3043 3044
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        x86_register_cpudef_type(&builtin_x86_defs[i]);
    }
#ifdef CONFIG_KVM
    type_register_static(&host_x86_cpu_type_info);
#endif
A
Andreas Färber 已提交
3045 3046 3047
}

type_init(x86_cpu_register_types)