intel_uncore.c 49.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright © 2013 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */

#include "i915_drv.h"
#include "intel_drv.h"
26
#include "i915_vgpu.h"
27

28 29
#include <linux/pm_runtime.h>

30
#define FORCEWAKE_ACK_TIMEOUT_MS 50
31

32
#define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
33

34 35 36 37 38 39 40
static const char * const forcewake_domain_names[] = {
	"render",
	"blitter",
	"media",
};

const char *
41
intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
42
{
43
	BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
44 45 46 47 48 49 50 51 52 53 54

	if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
		return forcewake_domain_names[id];

	WARN_ON(id);

	return "unknown";
}

static inline void
fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
55
{
56
	WARN_ON(!i915_mmio_reg_valid(d->reg_set));
57
	__raw_i915_write32(d->i915, d->reg_set, d->val_reset);
58 59
}

60 61
static inline void
fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
62
{
63 64 65 66 67
	d->wake_count++;
	hrtimer_start_range_ns(&d->timer,
			       ktime_set(0, NSEC_PER_MSEC),
			       NSEC_PER_MSEC,
			       HRTIMER_MODE_REL);
68 69
}

70 71
static inline void
fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
72
{
73 74
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL) == 0,
75
			    FORCEWAKE_ACK_TIMEOUT_MS))
76 77 78
		DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
79

80 81 82 83 84
static inline void
fw_domain_get(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_set);
}
85

86 87 88 89 90
static inline void
fw_domain_wait_ack(const struct intel_uncore_forcewake_domain *d)
{
	if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
			     FORCEWAKE_KERNEL),
91
			    FORCEWAKE_ACK_TIMEOUT_MS))
92 93 94
		DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
			  intel_uncore_forcewake_domain_to_str(d->id));
}
95

96 97 98 99
static inline void
fw_domain_put(const struct intel_uncore_forcewake_domain *d)
{
	__raw_i915_write32(d->i915, d->reg_set, d->val_clear);
100 101
}

102 103
static inline void
fw_domain_posting_read(const struct intel_uncore_forcewake_domain *d)
104
{
105
	/* something from same cacheline, but not from the set register */
106
	if (i915_mmio_reg_valid(d->reg_post))
107
		__raw_posting_read(d->i915, d->reg_post);
108 109
}

110
static void
111
fw_domains_get(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
112
{
113
	struct intel_uncore_forcewake_domain *d;
114

115
	for_each_fw_domain_masked(d, fw_domains, dev_priv) {
116 117 118
		fw_domain_wait_ack_clear(d);
		fw_domain_get(d);
	}
119 120 121

	for_each_fw_domain_masked(d, fw_domains, dev_priv)
		fw_domain_wait_ack(d);
122
}
123

124
static void
125
fw_domains_put(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
126 127
{
	struct intel_uncore_forcewake_domain *d;
128

129
	for_each_fw_domain_masked(d, fw_domains, dev_priv) {
130 131 132 133
		fw_domain_put(d);
		fw_domain_posting_read(d);
	}
}
134

135 136 137 138 139 140
static void
fw_domains_posting_read(struct drm_i915_private *dev_priv)
{
	struct intel_uncore_forcewake_domain *d;

	/* No need to do for all, just do for first found */
141
	for_each_fw_domain(d, dev_priv) {
142 143 144 145 146 147
		fw_domain_posting_read(d);
		break;
	}
}

static void
148
fw_domains_reset(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
149 150 151
{
	struct intel_uncore_forcewake_domain *d;

152 153
	if (dev_priv->uncore.fw_domains == 0)
		return;
154

155
	for_each_fw_domain_masked(d, fw_domains, dev_priv)
156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
		fw_domain_reset(d);

	fw_domains_posting_read(dev_priv);
}

static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
{
	/* w/a for a sporadic read returning 0 by waiting for the GT
	 * thread to wake up.
	 */
	if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
				GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
		DRM_ERROR("GT thread status wait timed out\n");
}

static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
172
					      enum forcewake_domains fw_domains)
173 174
{
	fw_domains_get(dev_priv, fw_domains);
175

176
	/* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
177
	__gen6_gt_wait_for_thread_c0(dev_priv);
178 179 180 181 182
}

static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
{
	u32 gtfifodbg;
183 184

	gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
185 186
	if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
		__raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
187 188
}

189
static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
190
				     enum forcewake_domains fw_domains)
191
{
192
	fw_domains_put(dev_priv, fw_domains);
193 194 195
	gen6_gt_check_fifodbg(dev_priv);
}

196 197 198 199 200 201 202
static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
{
	u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);

	return count & GT_FIFO_FREE_ENTRIES_MASK;
}

203 204 205 206
static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
{
	int ret = 0;

207 208
	/* On VLV, FIFO will be shared by both SW and HW.
	 * So, we need to read the FREE_ENTRIES everytime */
209
	if (IS_VALLEYVIEW(dev_priv))
210
		dev_priv->uncore.fifo_count = fifo_free_entries(dev_priv);
211

212 213
	if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
		int loop = 500;
214 215
		u32 fifo = fifo_free_entries(dev_priv);

216 217
		while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
			udelay(10);
218
			fifo = fifo_free_entries(dev_priv);
219 220 221 222 223 224 225 226 227 228
		}
		if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
			++ret;
		dev_priv->uncore.fifo_count = fifo;
	}
	dev_priv->uncore.fifo_count--;

	return ret;
}

229 230
static enum hrtimer_restart
intel_uncore_fw_release_timer(struct hrtimer *timer)
Z
Zhe Wang 已提交
231
{
232 233
	struct intel_uncore_forcewake_domain *domain =
	       container_of(timer, struct intel_uncore_forcewake_domain, timer);
234
	unsigned long irqflags;
Z
Zhe Wang 已提交
235

236
	assert_rpm_device_not_suspended(domain->i915);
Z
Zhe Wang 已提交
237

238 239 240 241 242 243 244 245 246
	spin_lock_irqsave(&domain->i915->uncore.lock, irqflags);
	if (WARN_ON(domain->wake_count == 0))
		domain->wake_count++;

	if (--domain->wake_count == 0)
		domain->i915->uncore.funcs.force_wake_put(domain->i915,
							  1 << domain->id);

	spin_unlock_irqrestore(&domain->i915->uncore.lock, irqflags);
247 248

	return HRTIMER_NORESTART;
Z
Zhe Wang 已提交
249 250
}

251
void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore)
Z
Zhe Wang 已提交
252
{
253
	struct drm_i915_private *dev_priv = dev->dev_private;
254
	unsigned long irqflags;
255
	struct intel_uncore_forcewake_domain *domain;
256 257
	int retry_count = 100;
	enum forcewake_domains fw = 0, active_domains;
Z
Zhe Wang 已提交
258

259 260 261 262 263 264
	/* Hold uncore.lock across reset to prevent any register access
	 * with forcewake not set correctly. Wait until all pending
	 * timers are run before holding.
	 */
	while (1) {
		active_domains = 0;
Z
Zhe Wang 已提交
265

266
		for_each_fw_domain(domain, dev_priv) {
267
			if (hrtimer_cancel(&domain->timer) == 0)
268
				continue;
Z
Zhe Wang 已提交
269

270
			intel_uncore_fw_release_timer(&domain->timer);
271
		}
272

273
		spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
274

275
		for_each_fw_domain(domain, dev_priv) {
276
			if (hrtimer_active(&domain->timer))
277
				active_domains |= domain->mask;
278
		}
279

280 281
		if (active_domains == 0)
			break;
282

283 284 285 286
		if (--retry_count == 0) {
			DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
			break;
		}
287

288 289 290
		spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
		cond_resched();
	}
291

292 293
	WARN_ON(active_domains);

294
	for_each_fw_domain(domain, dev_priv)
295
		if (domain->wake_count)
296
			fw |= domain->mask;
297 298 299

	if (fw)
		dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
300

301
	fw_domains_reset(dev_priv, FORCEWAKE_ALL);
Z
Zhe Wang 已提交
302

303 304 305 306 307 308
	if (restore) { /* If reset with a user forcewake, try to restore */
		if (fw)
			dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);

		if (IS_GEN6(dev) || IS_GEN7(dev))
			dev_priv->uncore.fifo_count =
309
				fifo_free_entries(dev_priv);
310 311
	}

312
	if (!restore)
313
		assert_forcewakes_inactive(dev_priv);
314

315
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
316 317
}

318
static void intel_uncore_ellc_detect(struct drm_device *dev)
319 320 321
{
	struct drm_i915_private *dev_priv = dev->dev_private;

322 323
	if ((IS_HASWELL(dev) || IS_BROADWELL(dev) ||
	     INTEL_INFO(dev)->gen >= 9) &&
324
	    (__raw_i915_read32(dev_priv, HSW_EDRAM_PRESENT) & EDRAM_ENABLED)) {
325 326 327 328 329 330 331 332
		/* The docs do not explain exactly how the calculation can be
		 * made. It is somewhat guessable, but for now, it's always
		 * 128MB.
		 * NB: We can't write IDICR yet because we do not have gt funcs
		 * set up */
		dev_priv->ellc_size = 128;
		DRM_INFO("Found %zuMB of eLLC\n", dev_priv->ellc_size);
	}
333 334
}

335
static bool
336
fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
337 338 339 340 341 342 343 344 345 346 347 348
{
	u32 dbg;

	dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
	if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
		return false;

	__raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);

	return true;
}

349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374
static bool
vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	u32 cer;

	cer = __raw_i915_read32(dev_priv, CLAIM_ER);
	if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
		return false;

	__raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);

	return true;
}

static bool
check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
{
	if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
		return fpga_check_for_unclaimed_mmio(dev_priv);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		return vlv_check_for_unclaimed_mmio(dev_priv);

	return false;
}

375 376 377 378 379
static void __intel_uncore_early_sanitize(struct drm_device *dev,
					  bool restore_forcewake)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

380 381 382
	/* clear out unclaimed reg detection bit */
	if (check_for_unclaimed_mmio(dev_priv))
		DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
383

384 385 386 387 388
	/* clear out old GT FIFO errors */
	if (IS_GEN6(dev) || IS_GEN7(dev))
		__raw_i915_write32(dev_priv, GTFIFODBG,
				   __raw_i915_read32(dev_priv, GTFIFODBG));

389 390 391 392 393 394 395 396
	/* WaDisableShadowRegForCpd:chv */
	if (IS_CHERRYVIEW(dev)) {
		__raw_i915_write32(dev_priv, GTFIFOCTL,
				   __raw_i915_read32(dev_priv, GTFIFOCTL) |
				   GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
				   GT_FIFO_CTL_RC6_POLICY_STALL);
	}

397
	intel_uncore_forcewake_reset(dev, restore_forcewake);
398 399
}

400 401 402 403 404 405
void intel_uncore_early_sanitize(struct drm_device *dev, bool restore_forcewake)
{
	__intel_uncore_early_sanitize(dev, restore_forcewake);
	i915_check_and_clear_faults(dev);
}

406 407
void intel_uncore_sanitize(struct drm_device *dev)
{
408 409
	i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);

410 411 412 413
	/* BIOS often leaves RC6 enabled, but disable it for hw init */
	intel_disable_gt_powersave(dev);
}

414 415 416 417 418 419 420 421 422 423
static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
{
	struct intel_uncore_forcewake_domain *domain;

	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	fw_domains &= dev_priv->uncore.fw_domains;

424
	for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
425
		if (domain->wake_count++)
426
			fw_domains &= ~domain->mask;
427 428 429 430 431 432
	}

	if (fw_domains)
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

433 434 435 436 437 438 439 440 441 442 443 444
/**
 * intel_uncore_forcewake_get - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * This function can be used get GT's forcewake domain references.
 * Normal register access will handle the forcewake domains automatically.
 * However if some sequence requires the GT to not power down a particular
 * forcewake domains this function should be called at the beginning of the
 * sequence. And subsequently the reference should be dropped by symmetric
 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
445
 */
446
void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
447
				enum forcewake_domains fw_domains)
448 449 450
{
	unsigned long irqflags;

451 452 453
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

454
	assert_rpm_wakelock_held(dev_priv);
455

456
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
457
	__intel_uncore_forcewake_get(dev_priv, fw_domains);
458 459 460
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

461
/**
462
 * intel_uncore_forcewake_get__locked - grab forcewake domain references
463
 * @dev_priv: i915 device instance
464
 * @fw_domains: forcewake domains to get reference on
465
 *
466 467
 * See intel_uncore_forcewake_get(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
468
 */
469 470 471 472 473 474 475 476 477 478 479 480 481
void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
	assert_spin_locked(&dev_priv->uncore.lock);

	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

	__intel_uncore_forcewake_get(dev_priv, fw_domains);
}

static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
					 enum forcewake_domains fw_domains)
482
{
483
	struct intel_uncore_forcewake_domain *domain;
484

485 486 487
	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

488 489
	fw_domains &= dev_priv->uncore.fw_domains;

490
	for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
491 492 493 494 495 496
		if (WARN_ON(domain->wake_count == 0))
			continue;

		if (--domain->wake_count)
			continue;

497
		fw_domain_arm_timer(domain);
498
	}
499
}
500

501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518
/**
 * intel_uncore_forcewake_put - release a forcewake domain reference
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to put references
 *
 * This function drops the device-level forcewakes for specified
 * domains obtained by intel_uncore_forcewake_get().
 */
void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
				enum forcewake_domains fw_domains)
{
	unsigned long irqflags;

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	__intel_uncore_forcewake_put(dev_priv, fw_domains);
519 520 521
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
}

522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540
/**
 * intel_uncore_forcewake_put__locked - grab forcewake domain references
 * @dev_priv: i915 device instance
 * @fw_domains: forcewake domains to get reference on
 *
 * See intel_uncore_forcewake_put(). This variant places the onus
 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
 */
void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains fw_domains)
{
	assert_spin_locked(&dev_priv->uncore.lock);

	if (!dev_priv->uncore.funcs.force_wake_put)
		return;

	__intel_uncore_forcewake_put(dev_priv, fw_domains);
}

541
void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
542
{
543 544
	struct intel_uncore_forcewake_domain *domain;

545 546 547
	if (!dev_priv->uncore.funcs.force_wake_get)
		return;

548
	for_each_fw_domain(domain, dev_priv)
549
		WARN_ON(domain->wake_count);
550 551
}

552
/* We give fast paths for the really cool registers */
553
#define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
554

555 556 557 558 559 560 561 562 563 564
#define __gen6_reg_read_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

565
#define REG_RANGE(reg, start, end) ((reg) >= (start) && (reg) < (end))
566

567 568 569 570 571 572 573 574 575 576 577
#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x2000, 0x4000) || \
	 REG_RANGE((reg), 0x5000, 0x8000) || \
	 REG_RANGE((reg), 0xB000, 0x12000) || \
	 REG_RANGE((reg), 0x2E000, 0x30000))

#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x12000, 0x14000) || \
	 REG_RANGE((reg), 0x22000, 0x24000) || \
	 REG_RANGE((reg), 0x30000, 0x40000))

578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
#define __vlv_reg_read_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd = 0; \
	if (!NEEDS_FORCE_WAKE(offset)) \
		__fwd = 0; \
	else if (FORCEWAKE_VLV_RENDER_RANGE_OFFSET(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else if (FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(offset)) \
		__fwd = FORCEWAKE_MEDIA; \
	__fwd; \
})

static const i915_reg_t gen8_shadowed_regs[] = {
	GEN6_RPNSWREQ,
	GEN6_RC_VIDEO_FREQ,
	RING_TAIL(RENDER_RING_BASE),
	RING_TAIL(GEN6_BSD_RING_BASE),
	RING_TAIL(VEBOX_RING_BASE),
	RING_TAIL(BLT_RING_BASE),
	/* TODO: Other registers are not yet used */
};

static bool is_gen8_shadowed(u32 offset)
{
	int i;
	for (i = 0; i < ARRAY_SIZE(gen8_shadowed_regs); i++)
		if (offset == gen8_shadowed_regs[i].reg)
			return true;

	return false;
}

#define __gen8_reg_write_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else \
		__fwd = 0; \
	__fwd; \
})

620 621
#define FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x2000, 0x4000) || \
622
	 REG_RANGE((reg), 0x5200, 0x8000) || \
623
	 REG_RANGE((reg), 0x8300, 0x8500) || \
624
	 REG_RANGE((reg), 0xB000, 0xB480) || \
625 626 627 628 629 630 631 632
	 REG_RANGE((reg), 0xE000, 0xE800))

#define FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x8800, 0x8900) || \
	 REG_RANGE((reg), 0xD000, 0xD800) || \
	 REG_RANGE((reg), 0x12000, 0x14000) || \
	 REG_RANGE((reg), 0x1A000, 0x1C000) || \
	 REG_RANGE((reg), 0x1E800, 0x1EA00) || \
633
	 REG_RANGE((reg), 0x30000, 0x38000))
634 635 636 637 638 639

#define FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg) \
	(REG_RANGE((reg), 0x4000, 0x5000) || \
	 REG_RANGE((reg), 0x8000, 0x8300) || \
	 REG_RANGE((reg), 0x8500, 0x8600) || \
	 REG_RANGE((reg), 0x9000, 0xB000) || \
640
	 REG_RANGE((reg), 0xF000, 0x10000))
641

642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669
#define __chv_reg_read_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd = 0; \
	if (!NEEDS_FORCE_WAKE(offset)) \
		__fwd = 0; \
	else if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(offset)) \
		__fwd = FORCEWAKE_MEDIA; \
	else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(offset)) \
		__fwd = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	__fwd; \
})

#define __chv_reg_write_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd = 0; \
	if (!NEEDS_FORCE_WAKE(offset) || is_gen8_shadowed(offset)) \
		__fwd = 0; \
	else if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(offset)) \
		__fwd = FORCEWAKE_MEDIA; \
	else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(offset)) \
		__fwd = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	__fwd; \
})

670
#define FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) \
671
	REG_RANGE((reg), 0xB00,  0x2000)
672 673

#define FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) \
674 675
	(REG_RANGE((reg), 0x2000, 0x2700) || \
	 REG_RANGE((reg), 0x3000, 0x4000) || \
676
	 REG_RANGE((reg), 0x5200, 0x8000) || \
677
	 REG_RANGE((reg), 0x8140, 0x8160) || \
678 679 680
	 REG_RANGE((reg), 0x8300, 0x8500) || \
	 REG_RANGE((reg), 0x8C00, 0x8D00) || \
	 REG_RANGE((reg), 0xB000, 0xB480) || \
681 682
	 REG_RANGE((reg), 0xE000, 0xE900) || \
	 REG_RANGE((reg), 0x24400, 0x24800))
683 684

#define FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) \
685 686
	(REG_RANGE((reg), 0x8130, 0x8140) || \
	 REG_RANGE((reg), 0x8800, 0x8A00) || \
687 688 689 690 691 692 693 694 695
	 REG_RANGE((reg), 0xD000, 0xD800) || \
	 REG_RANGE((reg), 0x12000, 0x14000) || \
	 REG_RANGE((reg), 0x1A000, 0x1EA00) || \
	 REG_RANGE((reg), 0x30000, 0x40000))

#define FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg) \
	REG_RANGE((reg), 0x9400, 0x9800)

#define FORCEWAKE_GEN9_BLITTER_RANGE_OFFSET(reg) \
696
	((reg) < 0x40000 && \
697 698 699 700 701
	 !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) && \
	 !FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) && \
	 !FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) && \
	 !FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg))

702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756
#define SKL_NEEDS_FORCE_WAKE(reg) \
	((reg) < 0x40000 && !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg))

#define __gen9_reg_read_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (!SKL_NEEDS_FORCE_WAKE(offset)) \
		__fwd = 0; \
	else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(offset)) \
		__fwd = FORCEWAKE_MEDIA; \
	else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(offset)) \
		__fwd = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	else \
		__fwd = FORCEWAKE_BLITTER; \
	__fwd; \
})

static const i915_reg_t gen9_shadowed_regs[] = {
	RING_TAIL(RENDER_RING_BASE),
	RING_TAIL(GEN6_BSD_RING_BASE),
	RING_TAIL(VEBOX_RING_BASE),
	RING_TAIL(BLT_RING_BASE),
	GEN6_RPNSWREQ,
	GEN6_RC_VIDEO_FREQ,
	/* TODO: Other registers are not yet used */
};

static bool is_gen9_shadowed(u32 offset)
{
	int i;
	for (i = 0; i < ARRAY_SIZE(gen9_shadowed_regs); i++)
		if (offset == gen9_shadowed_regs[i].reg)
			return true;

	return false;
}

#define __gen9_reg_write_fw_domains(offset) \
({ \
	enum forcewake_domains __fwd; \
	if (!SKL_NEEDS_FORCE_WAKE(offset) || is_gen9_shadowed(offset)) \
		__fwd = 0; \
	else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(offset)) \
		__fwd = FORCEWAKE_RENDER; \
	else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(offset)) \
		__fwd = FORCEWAKE_MEDIA; \
	else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(offset)) \
		__fwd = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
	else \
		__fwd = FORCEWAKE_BLITTER; \
	__fwd; \
})

757 758 759 760 761 762
static void
ilk_dummy_write(struct drm_i915_private *dev_priv)
{
	/* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
	 * the chip from rc6 before touching it for real. MI_MODE is masked,
	 * hence harmless to write 0 into. */
763
	__raw_i915_write32(dev_priv, MI_MODE, 0);
764 765 766
}

static void
767 768 769 770
__unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		      const i915_reg_t reg,
		      const bool read,
		      const bool before)
771
{
772 773 774 775 776
	if (WARN(check_for_unclaimed_mmio(dev_priv),
		 "Unclaimed register detected %s %s register 0x%x\n",
		 before ? "before" : "after",
		 read ? "reading" : "writing to",
		 i915_mmio_reg_offset(reg)))
777
		i915.mmio_debug--; /* Only report the first N failures */
778 779
}

780 781 782 783 784 785 786 787 788 789 790 791
static inline void
unclaimed_reg_debug(struct drm_i915_private *dev_priv,
		    const i915_reg_t reg,
		    const bool read,
		    const bool before)
{
	if (likely(!i915.mmio_debug))
		return;

	__unclaimed_reg_debug(dev_priv, reg, read, before);
}

792
#define GEN2_READ_HEADER(x) \
B
Ben Widawsky 已提交
793
	u##x val = 0; \
794
	assert_rpm_wakelock_held(dev_priv);
B
Ben Widawsky 已提交
795

796
#define GEN2_READ_FOOTER \
B
Ben Widawsky 已提交
797 798 799
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

800
#define __gen2_read(x) \
801
static u##x \
802
gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
803
	GEN2_READ_HEADER(x); \
804
	val = __raw_i915_read##x(dev_priv, reg); \
805
	GEN2_READ_FOOTER; \
806 807 808 809
}

#define __gen5_read(x) \
static u##x \
810
gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
811
	GEN2_READ_HEADER(x); \
812 813
	ilk_dummy_write(dev_priv); \
	val = __raw_i915_read##x(dev_priv, reg); \
814
	GEN2_READ_FOOTER; \
815 816
}

817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832
__gen5_read(8)
__gen5_read(16)
__gen5_read(32)
__gen5_read(64)
__gen2_read(8)
__gen2_read(16)
__gen2_read(32)
__gen2_read(64)

#undef __gen5_read
#undef __gen2_read

#undef GEN2_READ_FOOTER
#undef GEN2_READ_HEADER

#define GEN6_READ_HEADER(x) \
833
	u32 offset = i915_mmio_reg_offset(reg); \
834 835
	unsigned long irqflags; \
	u##x val = 0; \
836
	assert_rpm_wakelock_held(dev_priv); \
837 838
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, true, true)
839 840

#define GEN6_READ_FOOTER \
841
	unclaimed_reg_debug(dev_priv, reg, true, false); \
842 843 844 845
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

846 847
static inline void __force_wake_auto(struct drm_i915_private *dev_priv,
				     enum forcewake_domains fw_domains)
848 849 850 851 852 853 854
{
	struct intel_uncore_forcewake_domain *domain;

	if (WARN_ON(!fw_domains))
		return;

	/* Ideally GCC would be constant-fold and eliminate this loop */
855
	for_each_fw_domain_masked(domain, fw_domains, dev_priv) {
856
		if (domain->wake_count) {
857
			fw_domains &= ~domain->mask;
858 859 860
			continue;
		}

861
		fw_domain_arm_timer(domain);
862 863 864 865 866 867
	}

	if (fw_domains)
		dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
}

868 869
#define __gen6_read(x) \
static u##x \
870
gen6_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
871
	enum forcewake_domains fw_engine; \
872
	GEN6_READ_HEADER(x); \
873 874 875
	fw_engine = __gen6_reg_read_fw_domains(offset); \
	if (fw_engine) \
		__force_wake_auto(dev_priv, fw_engine); \
876
	val = __raw_i915_read##x(dev_priv, reg); \
877
	GEN6_READ_FOOTER; \
878 879
}

880 881
#define __vlv_read(x) \
static u##x \
882
vlv_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
883
	enum forcewake_domains fw_engine; \
884
	GEN6_READ_HEADER(x); \
885
	fw_engine = __vlv_reg_read_fw_domains(offset); \
886
	if (fw_engine) \
887
		__force_wake_auto(dev_priv, fw_engine); \
888
	val = __raw_i915_read##x(dev_priv, reg); \
889
	GEN6_READ_FOOTER; \
890 891
}

892 893
#define __chv_read(x) \
static u##x \
894
chv_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
895
	enum forcewake_domains fw_engine; \
896
	GEN6_READ_HEADER(x); \
897
	fw_engine = __chv_reg_read_fw_domains(offset); \
898
	if (fw_engine) \
899
		__force_wake_auto(dev_priv, fw_engine); \
900
	val = __raw_i915_read##x(dev_priv, reg); \
901
	GEN6_READ_FOOTER; \
902
}
903

904 905
#define __gen9_read(x) \
static u##x \
906
gen9_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
907
	enum forcewake_domains fw_engine; \
908
	GEN6_READ_HEADER(x); \
909
	fw_engine = __gen9_reg_read_fw_domains(offset); \
910
	if (fw_engine) \
911
		__force_wake_auto(dev_priv, fw_engine); \
912
	val = __raw_i915_read##x(dev_priv, reg); \
913
	GEN6_READ_FOOTER; \
914 915 916 917 918 919
}

__gen9_read(8)
__gen9_read(16)
__gen9_read(32)
__gen9_read(64)
920 921 922 923
__chv_read(8)
__chv_read(16)
__chv_read(32)
__chv_read(64)
924 925 926 927
__vlv_read(8)
__vlv_read(16)
__vlv_read(32)
__vlv_read(64)
928 929 930 931 932
__gen6_read(8)
__gen6_read(16)
__gen6_read(32)
__gen6_read(64)

933
#undef __gen9_read
934
#undef __chv_read
935
#undef __vlv_read
936
#undef __gen6_read
937 938
#undef GEN6_READ_FOOTER
#undef GEN6_READ_HEADER
B
Ben Widawsky 已提交
939

940 941 942
#define VGPU_READ_HEADER(x) \
	unsigned long irqflags; \
	u##x val = 0; \
943
	assert_rpm_device_not_suspended(dev_priv); \
944 945 946 947 948 949 950 951 952
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define VGPU_READ_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
	trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
	return val

#define __vgpu_read(x) \
static u##x \
953
vgpu_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
954 955 956 957 958 959 960 961 962 963 964 965 966 967
	VGPU_READ_HEADER(x); \
	val = __raw_i915_read##x(dev_priv, reg); \
	VGPU_READ_FOOTER; \
}

__vgpu_read(8)
__vgpu_read(16)
__vgpu_read(32)
__vgpu_read(64)

#undef __vgpu_read
#undef VGPU_READ_FOOTER
#undef VGPU_READ_HEADER

968
#define GEN2_WRITE_HEADER \
B
Ben Widawsky 已提交
969
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
970
	assert_rpm_wakelock_held(dev_priv); \
971

972
#define GEN2_WRITE_FOOTER
V
Ville Syrjälä 已提交
973

974
#define __gen2_write(x) \
975
static void \
976
gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
977
	GEN2_WRITE_HEADER; \
978
	__raw_i915_write##x(dev_priv, reg, val); \
979
	GEN2_WRITE_FOOTER; \
980 981 982 983
}

#define __gen5_write(x) \
static void \
984
gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
985
	GEN2_WRITE_HEADER; \
986 987
	ilk_dummy_write(dev_priv); \
	__raw_i915_write##x(dev_priv, reg, val); \
988
	GEN2_WRITE_FOOTER; \
989 990
}

991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006
__gen5_write(8)
__gen5_write(16)
__gen5_write(32)
__gen5_write(64)
__gen2_write(8)
__gen2_write(16)
__gen2_write(32)
__gen2_write(64)

#undef __gen5_write
#undef __gen2_write

#undef GEN2_WRITE_FOOTER
#undef GEN2_WRITE_HEADER

#define GEN6_WRITE_HEADER \
1007
	u32 offset = i915_mmio_reg_offset(reg); \
1008 1009
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1010
	assert_rpm_wakelock_held(dev_priv); \
1011 1012
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
	unclaimed_reg_debug(dev_priv, reg, false, true)
1013 1014

#define GEN6_WRITE_FOOTER \
1015
	unclaimed_reg_debug(dev_priv, reg, false, false); \
1016 1017
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

1018 1019
#define __gen6_write(x) \
static void \
1020
gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1021
	u32 __fifo_ret = 0; \
1022
	GEN6_WRITE_HEADER; \
1023
	if (NEEDS_FORCE_WAKE(offset)) { \
1024 1025 1026 1027 1028 1029
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
	} \
	__raw_i915_write##x(dev_priv, reg, val); \
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
1030
	GEN6_WRITE_FOOTER; \
1031 1032 1033 1034
}

#define __hsw_write(x) \
static void \
1035
hsw_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1036
	u32 __fifo_ret = 0; \
1037
	GEN6_WRITE_HEADER; \
1038
	if (NEEDS_FORCE_WAKE(offset)) { \
1039 1040
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
	} \
1041
	__raw_i915_write##x(dev_priv, reg, val); \
1042 1043 1044
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
1045
	GEN6_WRITE_FOOTER; \
1046
}
1047

1048 1049
#define __gen8_write(x) \
static void \
1050
gen8_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1051
	enum forcewake_domains fw_engine; \
1052
	GEN6_WRITE_HEADER; \
1053 1054 1055
	fw_engine = __gen8_reg_write_fw_domains(offset); \
	if (fw_engine) \
		__force_wake_auto(dev_priv, fw_engine); \
1056
	__raw_i915_write##x(dev_priv, reg, val); \
1057
	GEN6_WRITE_FOOTER; \
1058 1059
}

1060 1061
#define __chv_write(x) \
static void \
1062
chv_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
1063
	enum forcewake_domains fw_engine; \
1064
	GEN6_WRITE_HEADER; \
1065
	fw_engine = __chv_reg_write_fw_domains(offset); \
1066
	if (fw_engine) \
1067
		__force_wake_auto(dev_priv, fw_engine); \
1068
	__raw_i915_write##x(dev_priv, reg, val); \
1069
	GEN6_WRITE_FOOTER; \
1070 1071
}

1072 1073
#define __gen9_write(x) \
static void \
1074
gen9_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, \
1075
		bool trace) { \
1076
	enum forcewake_domains fw_engine; \
1077
	GEN6_WRITE_HEADER; \
1078
	fw_engine = __gen9_reg_write_fw_domains(offset); \
1079
	if (fw_engine) \
1080
		__force_wake_auto(dev_priv, fw_engine); \
1081
	__raw_i915_write##x(dev_priv, reg, val); \
1082
	GEN6_WRITE_FOOTER; \
1083 1084 1085 1086 1087 1088
}

__gen9_write(8)
__gen9_write(16)
__gen9_write(32)
__gen9_write(64)
1089 1090 1091 1092
__chv_write(8)
__chv_write(16)
__chv_write(32)
__chv_write(64)
1093 1094 1095 1096
__gen8_write(8)
__gen8_write(16)
__gen8_write(32)
__gen8_write(64)
1097 1098 1099 1100 1101 1102 1103 1104 1105
__hsw_write(8)
__hsw_write(16)
__hsw_write(32)
__hsw_write(64)
__gen6_write(8)
__gen6_write(16)
__gen6_write(32)
__gen6_write(64)

1106
#undef __gen9_write
1107
#undef __chv_write
1108
#undef __gen8_write
1109 1110
#undef __hsw_write
#undef __gen6_write
1111 1112
#undef GEN6_WRITE_FOOTER
#undef GEN6_WRITE_HEADER
1113

1114 1115 1116
#define VGPU_WRITE_HEADER \
	unsigned long irqflags; \
	trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
1117
	assert_rpm_device_not_suspended(dev_priv); \
1118 1119 1120 1121 1122 1123 1124
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)

#define VGPU_WRITE_FOOTER \
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)

#define __vgpu_write(x) \
static void vgpu_write##x(struct drm_i915_private *dev_priv, \
1125
			  i915_reg_t reg, u##x val, bool trace) { \
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
	VGPU_WRITE_HEADER; \
	__raw_i915_write##x(dev_priv, reg, val); \
	VGPU_WRITE_FOOTER; \
}

__vgpu_write(8)
__vgpu_write(16)
__vgpu_write(32)
__vgpu_write(64)

#undef __vgpu_write
#undef VGPU_WRITE_FOOTER
#undef VGPU_WRITE_HEADER

1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
#define ASSIGN_WRITE_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
	dev_priv->uncore.funcs.mmio_writew = x##_write16; \
	dev_priv->uncore.funcs.mmio_writel = x##_write32; \
	dev_priv->uncore.funcs.mmio_writeq = x##_write64; \
} while (0)

#define ASSIGN_READ_MMIO_VFUNCS(x) \
do { \
	dev_priv->uncore.funcs.mmio_readb = x##_read8; \
	dev_priv->uncore.funcs.mmio_readw = x##_read16; \
	dev_priv->uncore.funcs.mmio_readl = x##_read32; \
	dev_priv->uncore.funcs.mmio_readq = x##_read64; \
} while (0)

1156 1157

static void fw_domain_init(struct drm_i915_private *dev_priv,
1158
			   enum forcewake_domain_id domain_id,
1159 1160
			   i915_reg_t reg_set,
			   i915_reg_t reg_ack)
1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179
{
	struct intel_uncore_forcewake_domain *d;

	if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
		return;

	d = &dev_priv->uncore.fw_domain[domain_id];

	WARN_ON(d->wake_count);

	d->wake_count = 0;
	d->reg_set = reg_set;
	d->reg_ack = reg_ack;

	if (IS_GEN6(dev_priv)) {
		d->val_reset = 0;
		d->val_set = FORCEWAKE_KERNEL;
		d->val_clear = 0;
	} else {
1180
		/* WaRsClearFWBitsAtReset:bdw,skl */
1181 1182 1183 1184 1185
		d->val_reset = _MASKED_BIT_DISABLE(0xffff);
		d->val_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
		d->val_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
	}

1186
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1187 1188 1189 1190 1191 1192 1193
		d->reg_post = FORCEWAKE_ACK_VLV;
	else if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv) || IS_GEN8(dev_priv))
		d->reg_post = ECOBUS;

	d->i915 = dev_priv;
	d->id = domain_id;

1194 1195 1196 1197 1198 1199
	BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
	BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
	BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));

	d->mask = 1 << domain_id;

1200 1201
	hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
	d->timer.function = intel_uncore_fw_release_timer;
1202 1203

	dev_priv->uncore.fw_domains |= (1 << domain_id);
1204 1205

	fw_domain_reset(d);
1206 1207
}

1208
static void intel_uncore_fw_domains_init(struct drm_device *dev)
1209 1210 1211
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1212
	if (INTEL_INFO(dev_priv)->gen <= 5)
1213 1214
		return;

Z
Zhe Wang 已提交
1215
	if (IS_GEN9(dev)) {
1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_RENDER_GEN9,
			       FORCEWAKE_ACK_RENDER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
			       FORCEWAKE_BLITTER_GEN9,
			       FORCEWAKE_ACK_BLITTER_GEN9);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
1226
	} else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1227
		dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
1228 1229 1230 1231 1232
		if (!IS_CHERRYVIEW(dev))
			dev_priv->uncore.funcs.force_wake_put =
				fw_domains_put_with_fifo;
		else
			dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
1233 1234 1235 1236
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
		fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
			       FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
1237
	} else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1238 1239 1240 1241 1242
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
		dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254
	} else if (IS_IVYBRIDGE(dev)) {
		u32 ecobus;

		/* IVB configs may use multi-threaded forcewake */

		/* A small trick here - if the bios hasn't configured
		 * MT forcewake, and if the device is in RC6, then
		 * force_wake_mt_get will not wake the device and the
		 * ECOBUS read will return zero. Which will be
		 * (correctly) interpreted by the test below as MT
		 * forcewake being disabled.
		 */
1255 1256 1257 1258 1259
		dev_priv->uncore.funcs.force_wake_get =
			fw_domains_get_with_thread_status;
		dev_priv->uncore.funcs.force_wake_put =
			fw_domains_put_with_fifo;

1260 1261
		/* We need to init first for ECOBUS access and then
		 * determine later if we want to reinit, in case of MT access is
1262 1263 1264
		 * not working. In this stage we don't know which flavour this
		 * ivb is, so it is better to reset also the gen6 fw registers
		 * before the ecobus check.
1265
		 */
1266 1267 1268 1269

		__raw_i915_write32(dev_priv, FORCEWAKE, 0);
		__raw_posting_read(dev_priv, ECOBUS);

1270 1271
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE_MT, FORCEWAKE_MT_ACK);
1272

1273
		mutex_lock(&dev->struct_mutex);
1274
		fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_ALL);
1275
		ecobus = __raw_i915_read32(dev_priv, ECOBUS);
1276
		fw_domains_put_with_fifo(dev_priv, FORCEWAKE_ALL);
1277 1278
		mutex_unlock(&dev->struct_mutex);

1279
		if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
1280 1281
			DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
			DRM_INFO("when using vblank-synced partial screen updates.\n");
1282 1283
			fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
				       FORCEWAKE, FORCEWAKE_ACK);
1284 1285 1286
		}
	} else if (IS_GEN6(dev)) {
		dev_priv->uncore.funcs.force_wake_get =
1287
			fw_domains_get_with_thread_status;
1288
		dev_priv->uncore.funcs.force_wake_put =
1289 1290 1291
			fw_domains_put_with_fifo;
		fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
			       FORCEWAKE, FORCEWAKE_ACK);
1292
	}
1293 1294 1295

	/* All future platforms are expected to require complex power gating */
	WARN_ON(dev_priv->uncore.fw_domains == 0);
1296 1297 1298 1299 1300 1301
}

void intel_uncore_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1302 1303
	i915_check_vgpu(dev);

1304 1305 1306
	intel_uncore_ellc_detect(dev);
	intel_uncore_fw_domains_init(dev);
	__intel_uncore_early_sanitize(dev, false);
1307

1308 1309
	dev_priv->uncore.unclaimed_mmio_check = 1;

1310
	switch (INTEL_INFO(dev)->gen) {
1311
	default:
1312 1313 1314 1315 1316
	case 9:
		ASSIGN_WRITE_MMIO_VFUNCS(gen9);
		ASSIGN_READ_MMIO_VFUNCS(gen9);
		break;
	case 8:
1317
		if (IS_CHERRYVIEW(dev)) {
1318 1319
			ASSIGN_WRITE_MMIO_VFUNCS(chv);
			ASSIGN_READ_MMIO_VFUNCS(chv);
1320 1321

		} else {
1322 1323
			ASSIGN_WRITE_MMIO_VFUNCS(gen8);
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1324
		}
1325
		break;
1326 1327
	case 7:
	case 6:
1328
		if (IS_HASWELL(dev)) {
1329
			ASSIGN_WRITE_MMIO_VFUNCS(hsw);
1330
		} else {
1331
			ASSIGN_WRITE_MMIO_VFUNCS(gen6);
1332
		}
1333 1334

		if (IS_VALLEYVIEW(dev)) {
1335
			ASSIGN_READ_MMIO_VFUNCS(vlv);
1336
		} else {
1337
			ASSIGN_READ_MMIO_VFUNCS(gen6);
1338
		}
1339 1340
		break;
	case 5:
1341 1342
		ASSIGN_WRITE_MMIO_VFUNCS(gen5);
		ASSIGN_READ_MMIO_VFUNCS(gen5);
1343 1344 1345 1346
		break;
	case 4:
	case 3:
	case 2:
1347 1348
		ASSIGN_WRITE_MMIO_VFUNCS(gen2);
		ASSIGN_READ_MMIO_VFUNCS(gen2);
1349 1350
		break;
	}
1351

1352 1353 1354 1355 1356
	if (intel_vgpu_active(dev)) {
		ASSIGN_WRITE_MMIO_VFUNCS(vgpu);
		ASSIGN_READ_MMIO_VFUNCS(vgpu);
	}

1357
	i915_check_and_clear_faults(dev);
1358
}
1359 1360
#undef ASSIGN_WRITE_MMIO_VFUNCS
#undef ASSIGN_READ_MMIO_VFUNCS
1361 1362 1363 1364 1365

void intel_uncore_fini(struct drm_device *dev)
{
	/* Paranoia: make sure we have disabled everything before we exit. */
	intel_uncore_sanitize(dev);
1366
	intel_uncore_forcewake_reset(dev, false);
1367 1368
}

1369 1370
#define GEN_RANGE(l, h) GENMASK(h, l)

1371
static const struct register_whitelist {
1372
	i915_reg_t offset_ldw, offset_udw;
1373
	uint32_t size;
1374 1375
	/* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
	uint32_t gen_bitmask;
1376
} whitelist[] = {
1377 1378 1379
	{ .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
	  .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
	  .size = 8, .gen_bitmask = GEN_RANGE(4, 9) },
1380 1381 1382 1383 1384 1385 1386 1387
};

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_reg_read *reg = data;
	struct register_whitelist const *entry = whitelist;
1388
	unsigned size;
1389
	i915_reg_t offset_ldw, offset_udw;
1390
	int i, ret = 0;
1391 1392

	for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1393
		if (i915_mmio_reg_offset(entry->offset_ldw) == (reg->offset & -entry->size) &&
1394 1395 1396 1397 1398 1399 1400
		    (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
			break;
	}

	if (i == ARRAY_SIZE(whitelist))
		return -EINVAL;

1401 1402 1403 1404
	/* We use the low bits to encode extra flags as the register should
	 * be naturally aligned (and those that are not so aligned merely
	 * limit the available flags for that register).
	 */
1405 1406
	offset_ldw = entry->offset_ldw;
	offset_udw = entry->offset_udw;
1407
	size = entry->size;
1408
	size |= reg->offset ^ i915_mmio_reg_offset(offset_ldw);
1409

1410 1411
	intel_runtime_pm_get(dev_priv);

1412 1413
	switch (size) {
	case 8 | 1:
1414
		reg->val = I915_READ64_2x32(offset_ldw, offset_udw);
1415
		break;
1416
	case 8:
1417
		reg->val = I915_READ64(offset_ldw);
1418 1419
		break;
	case 4:
1420
		reg->val = I915_READ(offset_ldw);
1421 1422
		break;
	case 2:
1423
		reg->val = I915_READ16(offset_ldw);
1424 1425
		break;
	case 1:
1426
		reg->val = I915_READ8(offset_ldw);
1427 1428
		break;
	default:
1429 1430
		ret = -EINVAL;
		goto out;
1431 1432
	}

1433 1434 1435
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1436 1437
}

1438 1439 1440 1441 1442 1443
int i915_get_reset_stats_ioctl(struct drm_device *dev,
			       void *data, struct drm_file *file)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_reset_stats *args = data;
	struct i915_ctx_hang_stats *hs;
1444
	struct intel_context *ctx;
1445 1446
	int ret;

1447 1448 1449
	if (args->flags || args->pad)
		return -EINVAL;

1450
	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
1451 1452 1453 1454 1455 1456
		return -EPERM;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1457 1458
	ctx = i915_gem_context_get(file->driver_priv, args->ctx_id);
	if (IS_ERR(ctx)) {
1459
		mutex_unlock(&dev->struct_mutex);
1460
		return PTR_ERR(ctx);
1461
	}
1462
	hs = &ctx->hang_stats;
1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476

	if (capable(CAP_SYS_ADMIN))
		args->reset_count = i915_reset_count(&dev_priv->gpu_error);
	else
		args->reset_count = 0;

	args->batch_active = hs->batch_active;
	args->batch_pending = hs->batch_pending;

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

1477
static int i915_reset_complete(struct drm_device *dev)
1478 1479
{
	u8 gdrst;
1480
	pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1481
	return (gdrst & GRDOM_RESET_STATUS) == 0;
1482 1483
}

1484
static int i915_do_reset(struct drm_device *dev, unsigned engine_mask)
1485
{
V
Ville Syrjälä 已提交
1486
	/* assert reset for at least 20 usec */
1487
	pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1488
	udelay(20);
1489
	pci_write_config_byte(dev->pdev, I915_GDRST, 0);
1490

1491
	return wait_for(i915_reset_complete(dev), 500);
V
Ville Syrjälä 已提交
1492 1493 1494 1495 1496
}

static int g4x_reset_complete(struct drm_device *dev)
{
	u8 gdrst;
1497
	pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
V
Ville Syrjälä 已提交
1498
	return (gdrst & GRDOM_RESET_ENABLE) == 0;
1499 1500
}

1501
static int g33_do_reset(struct drm_device *dev, unsigned engine_mask)
1502 1503 1504 1505 1506
{
	pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
	return wait_for(g4x_reset_complete(dev), 500);
}

1507
static int g4x_do_reset(struct drm_device *dev, unsigned engine_mask)
1508 1509 1510 1511
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

1512
	pci_write_config_byte(dev->pdev, I915_GDRST,
1513
			      GRDOM_RENDER | GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1514
	ret =  wait_for(g4x_reset_complete(dev), 500);
1515 1516 1517 1518 1519 1520 1521
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1522
	pci_write_config_byte(dev->pdev, I915_GDRST,
1523
			      GRDOM_MEDIA | GRDOM_RESET_ENABLE);
V
Ville Syrjälä 已提交
1524
	ret =  wait_for(g4x_reset_complete(dev), 500);
1525 1526 1527 1528 1529 1530 1531
	if (ret)
		return ret;

	/* WaVcpClkGateDisableForMediaReset:ctg,elk */
	I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
	POSTING_READ(VDECCLK_GATE_D);

1532
	pci_write_config_byte(dev->pdev, I915_GDRST, 0);
1533 1534 1535 1536

	return 0;
}

1537
static int ironlake_do_reset(struct drm_device *dev, unsigned engine_mask)
1538 1539 1540 1541
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

1542
	I915_WRITE(ILK_GDSR,
1543
		   ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
1544
	ret = wait_for((I915_READ(ILK_GDSR) &
1545
			ILK_GRDOM_RESET_ENABLE) == 0, 500);
1546 1547 1548
	if (ret)
		return ret;

1549
	I915_WRITE(ILK_GDSR,
1550
		   ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
1551
	ret = wait_for((I915_READ(ILK_GDSR) &
1552 1553 1554 1555
			ILK_GRDOM_RESET_ENABLE) == 0, 500);
	if (ret)
		return ret;

1556
	I915_WRITE(ILK_GDSR, 0);
1557 1558

	return 0;
1559 1560
}

1561 1562 1563
/* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
static int gen6_hw_domain_reset(struct drm_i915_private *dev_priv,
				u32 hw_domain_mask)
1564
{
1565
	int ret;
1566 1567 1568 1569 1570

	/* GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
1571
	__raw_i915_write32(dev_priv, GEN6_GDRST, hw_domain_mask);
1572

1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616
#define ACKED ((__raw_i915_read32(dev_priv, GEN6_GDRST) & hw_domain_mask) == 0)
	/* Spin waiting for the device to ack the reset requests */
	ret = wait_for(ACKED, 500);
#undef ACKED

	return ret;
}

/**
 * gen6_reset_engines - reset individual engines
 * @dev: DRM device
 * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
 *
 * This function will reset the individual engines that are set in engine_mask.
 * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
 *
 * Note: It is responsibility of the caller to handle the difference between
 * asking full domain reset versus reset for all available individual engines.
 *
 * Returns 0 on success, nonzero on error.
 */
static int gen6_reset_engines(struct drm_device *dev, unsigned engine_mask)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *engine;
	const u32 hw_engine_mask[I915_NUM_ENGINES] = {
		[RCS] = GEN6_GRDOM_RENDER,
		[BCS] = GEN6_GRDOM_BLT,
		[VCS] = GEN6_GRDOM_MEDIA,
		[VCS2] = GEN8_GRDOM_MEDIA2,
		[VECS] = GEN6_GRDOM_VECS,
	};
	u32 hw_mask;
	int ret;

	if (engine_mask == ALL_ENGINES) {
		hw_mask = GEN6_GRDOM_FULL;
	} else {
		hw_mask = 0;
		for_each_engine_masked(engine, dev_priv, engine_mask)
			hw_mask |= hw_engine_mask[engine->id];
	}

	ret = gen6_hw_domain_reset(dev_priv, hw_mask);
1617

1618
	intel_uncore_forcewake_reset(dev, true);
1619

1620 1621 1622
	return ret;
}

1623 1624 1625 1626 1627
static int wait_for_register_fw(struct drm_i915_private *dev_priv,
				i915_reg_t reg,
				const u32 mask,
				const u32 value,
				const unsigned long timeout_ms)
1628
{
1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656
	return wait_for((I915_READ_FW(reg) & mask) == value, timeout_ms);
}

static int gen8_request_engine_reset(struct intel_engine_cs *engine)
{
	int ret;
	struct drm_i915_private *dev_priv = engine->dev->dev_private;

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));

	ret = wait_for_register_fw(dev_priv,
				   RING_RESET_CTL(engine->mmio_base),
				   RESET_CTL_READY_TO_RESET,
				   RESET_CTL_READY_TO_RESET,
				   700);
	if (ret)
		DRM_ERROR("%s: reset request timeout\n", engine->name);

	return ret;
}

static void gen8_unrequest_engine_reset(struct intel_engine_cs *engine)
{
	struct drm_i915_private *dev_priv = engine->dev->dev_private;

	I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
		      _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
1657 1658
}

1659
static int gen8_reset_engines(struct drm_device *dev, unsigned engine_mask)
1660 1661 1662 1663
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *engine;

1664
	for_each_engine_masked(engine, dev_priv, engine_mask)
1665
		if (gen8_request_engine_reset(engine))
1666 1667
			goto not_ready;

1668
	return gen6_reset_engines(dev, engine_mask);
1669 1670

not_ready:
1671
	for_each_engine_masked(engine, dev_priv, engine_mask)
1672
		gen8_unrequest_engine_reset(engine);
1673 1674 1675 1676

	return -EIO;
}

1677 1678
static int (*intel_get_gpu_reset(struct drm_device *dev))(struct drm_device *,
							  unsigned engine_mask)
1679
{
1680 1681 1682
	if (!i915.reset)
		return NULL;

1683
	if (INTEL_INFO(dev)->gen >= 8)
1684
		return gen8_reset_engines;
1685
	else if (INTEL_INFO(dev)->gen >= 6)
1686
		return gen6_reset_engines;
1687
	else if (IS_GEN5(dev))
1688
		return ironlake_do_reset;
1689
	else if (IS_G4X(dev))
1690
		return g4x_do_reset;
1691
	else if (IS_G33(dev))
1692
		return g33_do_reset;
1693
	else if (INTEL_INFO(dev)->gen >= 3)
1694
		return i915_do_reset;
1695
	else
1696 1697 1698
		return NULL;
}

1699
int intel_gpu_reset(struct drm_device *dev, unsigned engine_mask)
1700
{
1701
	struct drm_i915_private *dev_priv = to_i915(dev);
1702
	int (*reset)(struct drm_device *, unsigned);
1703
	int ret;
1704 1705 1706

	reset = intel_get_gpu_reset(dev);
	if (reset == NULL)
1707
		return -ENODEV;
1708

1709 1710 1711 1712
	/* If the power well sleeps during the reset, the reset
	 * request may be dropped and never completes (causing -EIO).
	 */
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1713
	ret = reset(dev, engine_mask);
1714 1715 1716
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
1717 1718 1719 1720 1721
}

bool intel_has_gpu_reset(struct drm_device *dev)
{
	return intel_get_gpu_reset(dev) != NULL;
1722 1723
}

1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742
int intel_guc_reset(struct drm_i915_private *dev_priv)
{
	int ret;
	unsigned long irqflags;

	if (!i915.enable_guc_submission)
		return -EINVAL;

	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);

	ret = gen6_hw_domain_reset(dev_priv, GEN9_GRDOM_GUC);

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

	return ret;
}

1743
bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
1744
{
1745
	return check_for_unclaimed_mmio(dev_priv);
1746
}
1747

1748
bool
1749 1750 1751 1752
intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
{
	if (unlikely(i915.mmio_debug ||
		     dev_priv->uncore.unclaimed_mmio_check <= 0))
1753
		return false;
1754 1755 1756 1757 1758 1759 1760

	if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
		DRM_DEBUG("Unclaimed register detected, "
			  "enabling oneshot unclaimed register reporting. "
			  "Please use i915.mmio_debug=N for more information.\n");
		i915.mmio_debug++;
		dev_priv->uncore.unclaimed_mmio_check--;
1761
		return true;
1762
	}
1763 1764

	return false;
1765
}
1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873

static enum forcewake_domains
intel_uncore_forcewake_for_read(struct drm_i915_private *dev_priv,
				i915_reg_t reg)
{
	enum forcewake_domains fw_domains;

	if (intel_vgpu_active(dev_priv->dev))
		return 0;

	switch (INTEL_INFO(dev_priv)->gen) {
	case 9:
		fw_domains = __gen9_reg_read_fw_domains(i915_mmio_reg_offset(reg));
		break;
	case 8:
		if (IS_CHERRYVIEW(dev_priv))
			fw_domains = __chv_reg_read_fw_domains(i915_mmio_reg_offset(reg));
		else
			fw_domains = __gen6_reg_read_fw_domains(i915_mmio_reg_offset(reg));
		break;
	case 7:
	case 6:
		if (IS_VALLEYVIEW(dev_priv))
			fw_domains = __vlv_reg_read_fw_domains(i915_mmio_reg_offset(reg));
		else
			fw_domains = __gen6_reg_read_fw_domains(i915_mmio_reg_offset(reg));
		break;
	default:
		MISSING_CASE(INTEL_INFO(dev_priv)->gen);
	case 5: /* forcewake was introduced with gen6 */
	case 4:
	case 3:
	case 2:
		return 0;
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

static enum forcewake_domains
intel_uncore_forcewake_for_write(struct drm_i915_private *dev_priv,
				 i915_reg_t reg)
{
	enum forcewake_domains fw_domains;

	if (intel_vgpu_active(dev_priv->dev))
		return 0;

	switch (INTEL_INFO(dev_priv)->gen) {
	case 9:
		fw_domains = __gen9_reg_write_fw_domains(i915_mmio_reg_offset(reg));
		break;
	case 8:
		if (IS_CHERRYVIEW(dev_priv))
			fw_domains = __chv_reg_write_fw_domains(i915_mmio_reg_offset(reg));
		else
			fw_domains = __gen8_reg_write_fw_domains(i915_mmio_reg_offset(reg));
		break;
	case 7:
	case 6:
		fw_domains = FORCEWAKE_RENDER;
		break;
	default:
		MISSING_CASE(INTEL_INFO(dev_priv)->gen);
	case 5:
	case 4:
	case 3:
	case 2:
		return 0;
	}

	WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);

	return fw_domains;
}

/**
 * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
 * 				    a register
 * @dev_priv: pointer to struct drm_i915_private
 * @reg: register in question
 * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
 *
 * Returns a set of forcewake domains required to be taken with for example
 * intel_uncore_forcewake_get for the specified register to be accessible in the
 * specified mode (read, write or read/write) with raw mmio accessors.
 *
 * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
 * callers to do FIFO management on their own or risk losing writes.
 */
enum forcewake_domains
intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
			       i915_reg_t reg, unsigned int op)
{
	enum forcewake_domains fw_domains = 0;

	WARN_ON(!op);

	if (op & FW_REG_READ)
		fw_domains = intel_uncore_forcewake_for_read(dev_priv, reg);

	if (op & FW_REG_WRITE)
		fw_domains |= intel_uncore_forcewake_for_write(dev_priv, reg);

	return fw_domains;
}