intel_psr.c 55.0 KB
Newer Older
R
Rodrigo Vivi 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

24 25
#include <drm/drm_atomic_helper.h>

26 27
#include "display/intel_dp.h"

28
#include "i915_drv.h"
29
#include "intel_atomic.h"
30
#include "intel_display_types.h"
31
#include "intel_psr.h"
32
#include "intel_sprite.h"
33
#include "intel_hdmi.h"
34

R
Rodrigo Vivi 已提交
35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
/**
 * DOC: Panel Self Refresh (PSR/SRD)
 *
 * Since Haswell Display controller supports Panel Self-Refresh on display
 * panels witch have a remote frame buffer (RFB) implemented according to PSR
 * spec in eDP1.3. PSR feature allows the display to go to lower standby states
 * when system is idle but display is on as it eliminates display refresh
 * request to DDR memory completely as long as the frame buffer for that
 * display is unchanged.
 *
 * Panel Self Refresh must be supported by both Hardware (source) and
 * Panel (sink).
 *
 * PSR saves power by caching the framebuffer in the panel RFB, which allows us
 * to power down the link and memory controller. For DSI panels the same idea
 * is called "manual mode".
 *
 * The implementation uses the hardware-based PSR support which automatically
 * enters/exits self-refresh mode. The hardware takes care of sending the
 * required DP aux message and could even retrain the link (that part isn't
 * enabled yet though). The hardware also keeps track of any frontbuffer
 * changes to know when to exit self-refresh mode again. Unfortunately that
 * part doesn't work too well, hence why the i915 PSR support uses the
 * software frontbuffer tracking to make sure it doesn't miss a screen
 * update. For this integration intel_psr_invalidate() and intel_psr_flush()
 * get called by the frontbuffer tracking code. Note that because of locking
 * issues the self-refresh re-enable code is done from a work queue, which
 * must be correctly synchronized/cancelled when shutting down the pipe."
63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
 *
 * DC3CO (DC3 clock off)
 *
 * On top of PSR2, GEN12 adds a intermediate power savings state that turns
 * clock off automatically during PSR2 idle state.
 * The smaller overhead of DC3co entry/exit vs. the overhead of PSR2 deep sleep
 * entry/exit allows the HW to enter a low-power state even when page flipping
 * periodically (for instance a 30fps video playback scenario).
 *
 * Every time a flips occurs PSR2 will get out of deep sleep state(if it was),
 * so DC3CO is enabled and tgl_dc3co_disable_work is schedule to run after 6
 * frames, if no other flip occurs and the function above is executed, DC3CO is
 * disabled and PSR2 is configured to enter deep sleep, resetting again in case
 * of another flip.
 * Front buffer modifications do not trigger DC3CO activation on purpose as it
 * would bring a lot of complexity and most of the moderns systems will only
 * use page flips.
R
Rodrigo Vivi 已提交
80 81
 */

82
static bool psr_global_enabled(struct drm_i915_private *i915)
83
{
84
	switch (i915->psr.debug & I915_PSR_DEBUG_MODE_MASK) {
85
	case I915_PSR_DEBUG_DEFAULT:
86
		return i915->params.enable_psr;
87 88 89 90 91 92 93
	case I915_PSR_DEBUG_DISABLE:
		return false;
	default:
		return true;
	}
}

94
static bool psr2_global_enabled(struct drm_i915_private *dev_priv)
95 96
{
	switch (dev_priv->psr.debug & I915_PSR_DEBUG_MODE_MASK) {
97
	case I915_PSR_DEBUG_DISABLE:
98 99 100
	case I915_PSR_DEBUG_FORCE_PSR1:
		return false;
	default:
101
		return true;
102 103 104
	}
}

105
static void psr_irq_control(struct drm_i915_private *dev_priv)
106
{
107 108 109
	enum transcoder trans_shift;
	u32 mask, val;
	i915_reg_t imr_reg;
110

111 112 113 114 115 116 117 118 119 120 121 122 123 124
	/*
	 * gen12+ has registers relative to transcoder and one per transcoder
	 * using the same bit definition: handle it as TRANSCODER_EDP to force
	 * 0 shift in bit definition
	 */
	if (INTEL_GEN(dev_priv) >= 12) {
		trans_shift = 0;
		imr_reg = TRANS_PSR_IMR(dev_priv->psr.transcoder);
	} else {
		trans_shift = dev_priv->psr.transcoder;
		imr_reg = EDP_PSR_IMR;
	}

	mask = EDP_PSR_ERROR(trans_shift);
125
	if (dev_priv->psr.debug & I915_PSR_DEBUG_IRQ)
126 127
		mask |= EDP_PSR_POST_EXIT(trans_shift) |
			EDP_PSR_PRE_ENTRY(trans_shift);
128 129

	/* Warning: it is masking/setting reserved bits too */
130
	val = intel_de_read(dev_priv, imr_reg);
131
	val &= ~EDP_PSR_TRANS_MASK(trans_shift);
132
	val |= ~mask;
133
	intel_de_write(dev_priv, imr_reg, val);
134 135
}

136 137
static void psr_event_print(struct drm_i915_private *i915,
			    u32 val, bool psr2_enabled)
138
{
139
	drm_dbg_kms(&i915->drm, "PSR exit events: 0x%x\n", val);
140
	if (val & PSR_EVENT_PSR2_WD_TIMER_EXPIRE)
141
		drm_dbg_kms(&i915->drm, "\tPSR2 watchdog timer expired\n");
142
	if ((val & PSR_EVENT_PSR2_DISABLED) && psr2_enabled)
143
		drm_dbg_kms(&i915->drm, "\tPSR2 disabled\n");
144
	if (val & PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN)
145
		drm_dbg_kms(&i915->drm, "\tSU dirty FIFO underrun\n");
146
	if (val & PSR_EVENT_SU_CRC_FIFO_UNDERRUN)
147
		drm_dbg_kms(&i915->drm, "\tSU CRC FIFO underrun\n");
148
	if (val & PSR_EVENT_GRAPHICS_RESET)
149
		drm_dbg_kms(&i915->drm, "\tGraphics reset\n");
150
	if (val & PSR_EVENT_PCH_INTERRUPT)
151
		drm_dbg_kms(&i915->drm, "\tPCH interrupt\n");
152
	if (val & PSR_EVENT_MEMORY_UP)
153
		drm_dbg_kms(&i915->drm, "\tMemory up\n");
154
	if (val & PSR_EVENT_FRONT_BUFFER_MODIFY)
155
		drm_dbg_kms(&i915->drm, "\tFront buffer modification\n");
156
	if (val & PSR_EVENT_WD_TIMER_EXPIRE)
157
		drm_dbg_kms(&i915->drm, "\tPSR watchdog timer expired\n");
158
	if (val & PSR_EVENT_PIPE_REGISTERS_UPDATE)
159
		drm_dbg_kms(&i915->drm, "\tPIPE registers updated\n");
160
	if (val & PSR_EVENT_REGISTER_UPDATE)
161
		drm_dbg_kms(&i915->drm, "\tRegister updated\n");
162
	if (val & PSR_EVENT_HDCP_ENABLE)
163
		drm_dbg_kms(&i915->drm, "\tHDCP enabled\n");
164
	if (val & PSR_EVENT_KVMR_SESSION_ENABLE)
165
		drm_dbg_kms(&i915->drm, "\tKVMR session enabled\n");
166
	if (val & PSR_EVENT_VBI_ENABLE)
167
		drm_dbg_kms(&i915->drm, "\tVBI enabled\n");
168
	if (val & PSR_EVENT_LPSP_MODE_EXIT)
169
		drm_dbg_kms(&i915->drm, "\tLPSP mode exited\n");
170
	if ((val & PSR_EVENT_PSR_DISABLE) && !psr2_enabled)
171
		drm_dbg_kms(&i915->drm, "\tPSR disabled\n");
172 173
}

174 175
void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir)
{
176
	enum transcoder cpu_transcoder = dev_priv->psr.transcoder;
177 178
	enum transcoder trans_shift;
	i915_reg_t imr_reg;
179
	ktime_t time_ns =  ktime_get();
180

181 182 183 184 185 186 187 188 189
	if (INTEL_GEN(dev_priv) >= 12) {
		trans_shift = 0;
		imr_reg = TRANS_PSR_IMR(dev_priv->psr.transcoder);
	} else {
		trans_shift = dev_priv->psr.transcoder;
		imr_reg = EDP_PSR_IMR;
	}

	if (psr_iir & EDP_PSR_PRE_ENTRY(trans_shift)) {
190
		dev_priv->psr.last_entry_attempt = time_ns;
191 192 193
		drm_dbg_kms(&dev_priv->drm,
			    "[transcoder %s] PSR entry attempt in 2 vblanks\n",
			    transcoder_name(cpu_transcoder));
194
	}
195

196
	if (psr_iir & EDP_PSR_POST_EXIT(trans_shift)) {
197
		dev_priv->psr.last_exit = time_ns;
198 199 200
		drm_dbg_kms(&dev_priv->drm,
			    "[transcoder %s] PSR exit completed\n",
			    transcoder_name(cpu_transcoder));
201

202
		if (INTEL_GEN(dev_priv) >= 9) {
203 204
			u32 val = intel_de_read(dev_priv,
						PSR_EVENT(cpu_transcoder));
205
			bool psr2_enabled = dev_priv->psr.psr2_enabled;
206

207 208
			intel_de_write(dev_priv, PSR_EVENT(cpu_transcoder),
				       val);
209
			psr_event_print(dev_priv, val, psr2_enabled);
210
		}
211
	}
212

213
	if (psr_iir & EDP_PSR_ERROR(trans_shift)) {
214
		u32 val;
215

216
		drm_warn(&dev_priv->drm, "[transcoder %s] PSR aux error\n",
217
			 transcoder_name(cpu_transcoder));
218

219
		dev_priv->psr.irq_aux_error = true;
220

221 222 223 224 225 226 227 228
		/*
		 * If this interruption is not masked it will keep
		 * interrupting so fast that it prevents the scheduled
		 * work to run.
		 * Also after a PSR error, we don't want to arm PSR
		 * again so we don't care about unmask the interruption
		 * or unset irq_aux_error.
		 */
229
		val = intel_de_read(dev_priv, imr_reg);
230
		val |= EDP_PSR_ERROR(trans_shift);
231
		intel_de_write(dev_priv, imr_reg, val);
232 233 234

		schedule_work(&dev_priv->psr.work);
	}
235 236
}

237 238
static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
{
239
	u8 alpm_caps = 0;
240 241 242 243 244 245 246

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
			      &alpm_caps) != 1)
		return false;
	return alpm_caps & DP_ALPM_CAP;
}

247 248
static u8 intel_dp_get_sink_sync_latency(struct intel_dp *intel_dp)
{
249
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
250
	u8 val = 8; /* assume the worst if we can't read the value */
251 252 253 254 255

	if (drm_dp_dpcd_readb(&intel_dp->aux,
			      DP_SYNCHRONIZATION_LATENCY_IN_SINK, &val) == 1)
		val &= DP_MAX_RESYNC_FRAME_COUNT_MASK;
	else
256 257
		drm_dbg_kms(&i915->drm,
			    "Unable to get sink synchronization latency, assuming 8 frames\n");
258 259 260
	return val;
}

261 262
static u16 intel_dp_get_su_x_granulartiy(struct intel_dp *intel_dp)
{
263
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
264 265 266 267 268 269 270 271 272 273 274 275
	u16 val;
	ssize_t r;

	/*
	 * Returning the default X granularity if granularity not required or
	 * if DPCD read fails
	 */
	if (!(intel_dp->psr_dpcd[1] & DP_PSR2_SU_GRANULARITY_REQUIRED))
		return 4;

	r = drm_dp_dpcd_read(&intel_dp->aux, DP_PSR2_SU_X_GRANULARITY, &val, 2);
	if (r != 2)
276 277
		drm_dbg_kms(&i915->drm,
			    "Unable to read DP_PSR2_SU_X_GRANULARITY\n");
278 279 280 281 282 283 284 285 286 287 288

	/*
	 * Spec says that if the value read is 0 the default granularity should
	 * be used instead.
	 */
	if (r != 2 || val == 0)
		val = 4;

	return val;
}

289 290 291 292 293
void intel_psr_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);

294
	if (dev_priv->psr.dp) {
295 296
		drm_warn(&dev_priv->drm,
			 "More than one eDP panel found, PSR support should be extended\n");
297 298 299
		return;
	}

300 301 302
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT, intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));

303 304
	if (!intel_dp->psr_dpcd[0])
		return;
305 306
	drm_dbg_kms(&dev_priv->drm, "eDP panel supports PSR version %x\n",
		    intel_dp->psr_dpcd[0]);
307

L
Lyude Paul 已提交
308
	if (drm_dp_has_quirk(&intel_dp->desc, 0, DP_DPCD_QUIRK_NO_PSR)) {
309 310
		drm_dbg_kms(&dev_priv->drm,
			    "PSR support not currently available for this panel\n");
311 312 313
		return;
	}

314
	if (!(intel_dp->edp_dpcd[1] & DP_EDP_SET_POWER_CAP)) {
315 316
		drm_dbg_kms(&dev_priv->drm,
			    "Panel lacks power state control, PSR cannot be enabled\n");
317 318
		return;
	}
319

320
	dev_priv->psr.sink_support = true;
321 322
	dev_priv->psr.sink_sync_latency =
		intel_dp_get_sink_sync_latency(intel_dp);
323

324 325
	dev_priv->psr.dp = intel_dp;

326
	if (INTEL_GEN(dev_priv) >= 9 &&
327
	    (intel_dp->psr_dpcd[0] == DP_PSR2_WITH_Y_COORD_IS_SUPPORTED)) {
328 329 330 331
		bool y_req = intel_dp->psr_dpcd[1] &
			     DP_PSR2_SU_Y_COORDINATE_REQUIRED;
		bool alpm = intel_dp_get_alpm_status(intel_dp);

332 333 334 335 336 337 338 339 340 341 342
		/*
		 * All panels that supports PSR version 03h (PSR2 +
		 * Y-coordinate) can handle Y-coordinates in VSC but we are
		 * only sure that it is going to be used when required by the
		 * panel. This way panel is capable to do selective update
		 * without a aux frame sync.
		 *
		 * To support PSR version 02h and PSR version 03h without
		 * Y-coordinate requirement panels we would need to enable
		 * GTC first.
		 */
343
		dev_priv->psr.sink_psr2_support = y_req && alpm;
344 345
		drm_dbg_kms(&dev_priv->drm, "PSR2 %ssupported\n",
			    dev_priv->psr.sink_psr2_support ? "" : "not ");
346

347
		if (dev_priv->psr.sink_psr2_support) {
348 349
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
350 351
			dev_priv->psr.su_x_granularity =
				intel_dp_get_su_x_granulartiy(intel_dp);
352 353 354 355
		}
	}
}

356
static void hsw_psr_setup_aux(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
357
{
358
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
359 360
	u32 aux_clock_divider, aux_ctl;
	int i;
361
	static const u8 aux_msg[] = {
R
Rodrigo Vivi 已提交
362 363 364 365 366 367
		[0] = DP_AUX_NATIVE_WRITE << 4,
		[1] = DP_SET_POWER >> 8,
		[2] = DP_SET_POWER & 0xff,
		[3] = 1 - 1,
		[4] = DP_SET_POWER_D0,
	};
368 369 370 371
	u32 psr_aux_mask = EDP_PSR_AUX_CTL_TIME_OUT_MASK |
			   EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK |
			   EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK |
			   EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK;
R
Rodrigo Vivi 已提交
372 373

	BUILD_BUG_ON(sizeof(aux_msg) > 20);
374
	for (i = 0; i < sizeof(aux_msg); i += 4)
375 376 377
		intel_de_write(dev_priv,
			       EDP_PSR_AUX_DATA(dev_priv->psr.transcoder, i >> 2),
			       intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));
378

379 380 381
	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

	/* Start with bits set for DDI_AUX_CTL register */
382
	aux_ctl = intel_dp->get_aux_send_ctl(intel_dp, sizeof(aux_msg),
383
					     aux_clock_divider);
384 385 386

	/* Select only valid bits for SRD_AUX_CTL */
	aux_ctl &= psr_aux_mask;
387 388
	intel_de_write(dev_priv, EDP_PSR_AUX_CTL(dev_priv->psr.transcoder),
		       aux_ctl);
389 390
}

391
static void intel_psr_enable_sink(struct intel_dp *intel_dp)
392
{
393
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
394
	u8 dpcd_val = DP_PSR_ENABLE;
395

396
	/* Enable ALPM at sink for psr2 */
397 398
	if (dev_priv->psr.psr2_enabled) {
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_RECEIVER_ALPM_CONFIG,
399 400 401
				   DP_ALPM_ENABLE |
				   DP_ALPM_LOCK_ERROR_IRQ_HPD_ENABLE);

402
		dpcd_val |= DP_PSR_ENABLE_PSR2 | DP_PSR_IRQ_HPD_WITH_CRC_ERRORS;
403 404 405
	} else {
		if (dev_priv->psr.link_standby)
			dpcd_val |= DP_PSR_MAIN_LINK_ACTIVE;
406 407 408

		if (INTEL_GEN(dev_priv) >= 8)
			dpcd_val |= DP_PSR_CRC_VERIFICATION;
409 410
	}

411
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, dpcd_val);
412

413
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
R
Rodrigo Vivi 已提交
414 415
}

416
static u32 intel_psr1_get_tp_time(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
417
{
418
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
419
	u32 val = 0;
420

421 422 423
	if (INTEL_GEN(dev_priv) >= 11)
		val |= EDP_PSR_TP4_TIME_0US;

424
	if (dev_priv->params.psr_safest_params) {
425 426 427 428 429
		val |= EDP_PSR_TP1_TIME_2500us;
		val |= EDP_PSR_TP2_TP3_TIME_2500us;
		goto check_tp3_sel;
	}

430
	if (dev_priv->vbt.psr.tp1_wakeup_time_us == 0)
431
		val |= EDP_PSR_TP1_TIME_0us;
432
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 100)
433
		val |= EDP_PSR_TP1_TIME_100us;
434 435
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 500)
		val |= EDP_PSR_TP1_TIME_500us;
436
	else
437
		val |= EDP_PSR_TP1_TIME_2500us;
438

439
	if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us == 0)
440
		val |= EDP_PSR_TP2_TP3_TIME_0us;
441
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 100)
442
		val |= EDP_PSR_TP2_TP3_TIME_100us;
443 444
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 500)
		val |= EDP_PSR_TP2_TP3_TIME_500us;
445
	else
446
		val |= EDP_PSR_TP2_TP3_TIME_2500us;
447

448
check_tp3_sel:
449 450 451 452 453 454
	if (intel_dp_source_supports_hbr2(intel_dp) &&
	    drm_dp_tps3_supported(intel_dp->dpcd))
		val |= EDP_PSR_TP1_TP3_SEL;
	else
		val |= EDP_PSR_TP1_TP2_SEL;

455 456 457
	return val;
}

458
static u8 psr_compute_idle_frames(struct intel_dp *intel_dp)
459 460
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
461
	int idle_frames;
462 463 464 465

	/* Let's use 6 as the minimum to cover all known cases including the
	 * off-by-one issue that HW has in some cases.
	 */
466
	idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
467
	idle_frames = max(idle_frames, dev_priv->psr.sink_sync_latency + 1);
468

469
	if (drm_WARN_ON(&dev_priv->drm, idle_frames > 0xf))
470 471 472 473 474 475 476 477 478 479 480 481
		idle_frames = 0xf;

	return idle_frames;
}

static void hsw_activate_psr1(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 max_sleep_time = 0x1f;
	u32 val = EDP_PSR_ENABLE;

	val |= psr_compute_idle_frames(intel_dp) << EDP_PSR_IDLE_FRAME_SHIFT;
482 483 484 485 486 487 488 489 490 491

	val |= max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT;
	if (IS_HASWELL(dev_priv))
		val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;

	if (dev_priv->psr.link_standby)
		val |= EDP_PSR_LINK_STANDBY;

	val |= intel_psr1_get_tp_time(intel_dp);

492 493 494
	if (INTEL_GEN(dev_priv) >= 8)
		val |= EDP_PSR_CRC_ENABLE;

495
	val |= (intel_de_read(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder)) &
496
		EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK);
497
	intel_de_write(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder), val);
498
}
499

500
static u32 intel_psr2_get_tp_time(struct intel_dp *intel_dp)
501
{
502
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
503
	u32 val = 0;
504

505
	if (dev_priv->params.psr_safest_params)
506
		return EDP_PSR2_TP2_TIME_2500us;
507

508 509
	if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us >= 0 &&
	    dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 50)
510
		val |= EDP_PSR2_TP2_TIME_50us;
511
	else if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 100)
512
		val |= EDP_PSR2_TP2_TIME_100us;
513
	else if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 500)
514
		val |= EDP_PSR2_TP2_TIME_500us;
515
	else
516
		val |= EDP_PSR2_TP2_TIME_2500us;
517

518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534
	return val;
}

static void hsw_activate_psr2(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 val;

	val = psr_compute_idle_frames(intel_dp) << EDP_PSR2_IDLE_FRAME_SHIFT;

	val |= EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE;
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
		val |= EDP_Y_COORDINATE_ENABLE;

	val |= EDP_PSR2_FRAME_BEFORE_SU(dev_priv->psr.sink_sync_latency + 1);
	val |= intel_psr2_get_tp_time(intel_dp);

535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550
	if (INTEL_GEN(dev_priv) >= 12) {
		/*
		 * TODO: 7 lines of IO_BUFFER_WAKE and FAST_WAKE are default
		 * values from BSpec. In order to setting an optimal power
		 * consumption, lower than 4k resoluition mode needs to decrese
		 * IO_BUFFER_WAKE and FAST_WAKE. And higher than 4K resolution
		 * mode needs to increase IO_BUFFER_WAKE and FAST_WAKE.
		 */
		val |= TGL_EDP_PSR2_BLOCK_COUNT_NUM_2;
		val |= TGL_EDP_PSR2_IO_BUFFER_WAKE(7);
		val |= TGL_EDP_PSR2_FAST_WAKE(7);
	} else if (INTEL_GEN(dev_priv) >= 9) {
		val |= EDP_PSR2_IO_BUFFER_WAKE(7);
		val |= EDP_PSR2_FAST_WAKE(7);
	}

551 552
	if (dev_priv->psr.psr2_sel_fetch_enabled) {
		/* WA 1408330847 */
553
		if (IS_TGL_DISP_REVID(dev_priv, TGL_REVID_A0, TGL_REVID_A0) ||
554 555 556 557 558
		    IS_RKL_REVID(dev_priv, RKL_REVID_A0, RKL_REVID_A0))
			intel_de_rmw(dev_priv, CHICKEN_PAR1_1,
				     DIS_RAM_BYPASS_PSR2_MAN_TRACK,
				     DIS_RAM_BYPASS_PSR2_MAN_TRACK);

559 560 561
		intel_de_write(dev_priv,
			       PSR2_MAN_TRK_CTL(dev_priv->psr.transcoder),
			       PSR2_MAN_TRK_CTL_ENABLE);
562
	} else if (HAS_PSR2_SEL_FETCH(dev_priv)) {
563 564
		intel_de_write(dev_priv,
			       PSR2_MAN_TRK_CTL(dev_priv->psr.transcoder), 0);
565
	}
566

567
	/*
568 569
	 * PSR2 HW is incorrectly using EDP_PSR_TP1_TP3_SEL and BSpec is
	 * recommending keep this bit unset while PSR2 is enabled.
570
	 */
571
	intel_de_write(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder), 0);
572

573
	intel_de_write(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
R
Rodrigo Vivi 已提交
574 575
}

576 577 578
static bool
transcoder_has_psr2(struct drm_i915_private *dev_priv, enum transcoder trans)
{
579 580 581
	if (INTEL_GEN(dev_priv) < 9)
		return false;
	else if (INTEL_GEN(dev_priv) >= 12)
582 583 584 585 586
		return trans == TRANSCODER_A;
	else
		return trans == TRANSCODER_EDP;
}

587 588
static u32 intel_get_frame_time_us(const struct intel_crtc_state *cstate)
{
589
	if (!cstate || !cstate->hw.active)
590 591 592
		return 0;

	return DIV_ROUND_UP(1000 * 1000,
593
			    drm_mode_vrefresh(&cstate->hw.adjusted_mode));
594 595 596 597 598 599 600 601
}

static void psr2_program_idle_frames(struct drm_i915_private *dev_priv,
				     u32 idle_frames)
{
	u32 val;

	idle_frames <<=  EDP_PSR2_IDLE_FRAME_SHIFT;
602
	val = intel_de_read(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder));
603 604
	val &= ~EDP_PSR2_IDLE_FRAME_MASK;
	val |= idle_frames;
605
	intel_de_write(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
606 607 608 609 610 611 612 613 614 615
}

static void tgl_psr2_enable_dc3co(struct drm_i915_private *dev_priv)
{
	psr2_program_idle_frames(dev_priv, 0);
	intel_display_power_set_target_dc_state(dev_priv, DC_STATE_EN_DC3CO);
}

static void tgl_psr2_disable_dc3co(struct drm_i915_private *dev_priv)
{
616
	struct intel_dp *intel_dp = dev_priv->psr.dp;
617 618

	intel_display_power_set_target_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
619
	psr2_program_idle_frames(dev_priv, psr_compute_idle_frames(intel_dp));
620 621
}

622
static void tgl_dc3co_disable_work(struct work_struct *work)
623 624
{
	struct drm_i915_private *dev_priv =
625
		container_of(work, typeof(*dev_priv), psr.dc3co_work.work);
626 627 628

	mutex_lock(&dev_priv->psr.lock);
	/* If delayed work is pending, it is not idle */
629
	if (delayed_work_pending(&dev_priv->psr.dc3co_work))
630 631 632 633 634 635 636 637 638 639 640 641
		goto unlock;

	tgl_psr2_disable_dc3co(dev_priv);
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

static void tgl_disallow_dc3co_on_psr2_exit(struct drm_i915_private *dev_priv)
{
	if (!dev_priv->psr.dc3co_enabled)
		return;

642
	cancel_delayed_work(&dev_priv->psr.dc3co_work);
643 644 645 646
	/* Before PSR2 exit disallow dc3co*/
	tgl_psr2_disable_dc3co(dev_priv);
}

647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670
static void
tgl_dc3co_exitline_compute_config(struct intel_dp *intel_dp,
				  struct intel_crtc_state *crtc_state)
{
	const u32 crtc_vdisplay = crtc_state->uapi.adjusted_mode.crtc_vdisplay;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 exit_scanlines;

	if (!(dev_priv->csr.allowed_dc_mask & DC_STATE_EN_DC3CO))
		return;

	/* B.Specs:49196 DC3CO only works with pipeA and DDIA.*/
	if (to_intel_crtc(crtc_state->uapi.crtc)->pipe != PIPE_A ||
	    dig_port->base.port != PORT_A)
		return;

	/*
	 * DC3CO Exit time 200us B.Spec 49196
	 * PSR2 transcoder Early Exit scanlines = ROUNDUP(200 / line time) + 1
	 */
	exit_scanlines =
		intel_usecs_to_scanlines(&crtc_state->uapi.adjusted_mode, 200) + 1;

671
	if (drm_WARN_ON(&dev_priv->drm, exit_scanlines > crtc_vdisplay))
672 673 674 675 676
		return;

	crtc_state->dc3co_exitline = crtc_vdisplay - exit_scanlines;
}

677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708
static bool intel_psr2_sel_fetch_config_valid(struct intel_dp *intel_dp,
					      struct intel_crtc_state *crtc_state)
{
	struct intel_atomic_state *state = to_intel_atomic_state(crtc_state->uapi.state);
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct intel_plane_state *plane_state;
	struct intel_plane *plane;
	int i;

	if (!dev_priv->params.enable_psr2_sel_fetch) {
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 sel fetch not enabled, disabled by parameter\n");
		return false;
	}

	if (crtc_state->uapi.async_flip) {
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 sel fetch not enabled, async flip enabled\n");
		return false;
	}

	for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
		if (plane_state->uapi.rotation != DRM_MODE_ROTATE_0) {
			drm_dbg_kms(&dev_priv->drm,
				    "PSR2 sel fetch not enabled, plane rotated\n");
			return false;
		}
	}

	return crtc_state->enable_psr2_sel_fetch = true;
}

709 710 711
static bool intel_psr2_config_valid(struct intel_dp *intel_dp,
				    struct intel_crtc_state *crtc_state)
{
712
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
713 714
	int crtc_hdisplay = crtc_state->hw.adjusted_mode.crtc_hdisplay;
	int crtc_vdisplay = crtc_state->hw.adjusted_mode.crtc_vdisplay;
715
	int psr_max_h = 0, psr_max_v = 0, max_bpp = 0;
716

717
	if (!dev_priv->psr.sink_psr2_support)
718 719
		return false;

720
	if (!transcoder_has_psr2(dev_priv, crtc_state->cpu_transcoder)) {
721 722 723
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not supported in transcoder %s\n",
			    transcoder_name(crtc_state->cpu_transcoder));
724 725 726
		return false;
	}

727 728 729 730 731
	if (!psr2_global_enabled(dev_priv)) {
		drm_dbg_kms(&dev_priv->drm, "PSR2 disabled by flag\n");
		return false;
	}

732 733 734 735 736
	/*
	 * DSC and PSR2 cannot be enabled simultaneously. If a requested
	 * resolution requires DSC to be enabled, priority is given to DSC
	 * over PSR2.
	 */
737
	if (crtc_state->dsc.compression_enable) {
738 739
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 cannot be enabled since DSC is enabled\n");
740 741 742
		return false;
	}

743 744 745 746 747 748
	if (crtc_state->crc_enabled) {
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled because it would inhibit pipe CRC calculation\n");
		return false;
	}

749 750 751
	if (INTEL_GEN(dev_priv) >= 12) {
		psr_max_h = 5120;
		psr_max_v = 3200;
752
		max_bpp = 30;
753
	} else if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
754 755
		psr_max_h = 4096;
		psr_max_v = 2304;
756
		max_bpp = 24;
757
	} else if (IS_GEN(dev_priv, 9)) {
758 759
		psr_max_h = 3640;
		psr_max_v = 2304;
760
		max_bpp = 24;
761 762
	}

763
	if (crtc_state->pipe_bpp > max_bpp) {
764 765 766
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled, pipe bpp %d > max supported %d\n",
			    crtc_state->pipe_bpp, max_bpp);
767 768 769
		return false;
	}

770 771 772
	/*
	 * HW sends SU blocks of size four scan lines, which means the starting
	 * X coordinate and Y granularity requirements will always be met. We
773 774
	 * only need to validate the SU block width is a multiple of
	 * x granularity.
775
	 */
776
	if (crtc_hdisplay % dev_priv->psr.su_x_granularity) {
777 778 779
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled, hdisplay(%d) not multiple of %d\n",
			    crtc_hdisplay, dev_priv->psr.su_x_granularity);
780 781 782
		return false;
	}

783 784 785 786 787 788 789
	if (HAS_PSR2_SEL_FETCH(dev_priv)) {
		if (!intel_psr2_sel_fetch_config_valid(intel_dp, crtc_state) &&
		    !HAS_PSR_HW_TRACKING(dev_priv)) {
			drm_dbg_kms(&dev_priv->drm,
				    "PSR2 not enabled, selective fetch not valid and no HW tracking available\n");
			return false;
		}
790 791
	}

792 793
	if (!crtc_state->enable_psr2_sel_fetch &&
	    (crtc_hdisplay > psr_max_h || crtc_vdisplay > psr_max_v)) {
794 795 796 797
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled, resolution %dx%d > max supported %dx%d\n",
			    crtc_hdisplay, crtc_vdisplay,
			    psr_max_h, psr_max_v);
798 799 800
		return false;
	}

801
	tgl_dc3co_exitline_compute_config(intel_dp, crtc_state);
802 803 804
	return true;
}

805 806
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
807 808
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
809
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
810
	const struct drm_display_mode *adjusted_mode =
811
		&crtc_state->hw.adjusted_mode;
812
	int psr_setup_time;
R
Rodrigo Vivi 已提交
813

814
	if (!CAN_PSR(dev_priv))
815 816
		return;

817
	if (intel_dp != dev_priv->psr.dp)
818
		return;
R
Rodrigo Vivi 已提交
819

820 821
	if (!psr_global_enabled(dev_priv)) {
		drm_dbg_kms(&dev_priv->drm, "PSR disabled by flag\n");
822
		return;
823 824
	}

825 826
	/*
	 * HSW spec explicitly says PSR is tied to port A.
827 828 829
	 * BDW+ platforms have a instance of PSR registers per transcoder but
	 * for now it only supports one instance of PSR, so lets keep it
	 * hardcoded to PORT_A
830
	 */
831
	if (dig_port->base.port != PORT_A) {
832 833
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: Port not supported\n");
834
		return;
R
Rodrigo Vivi 已提交
835 836
	}

837
	if (dev_priv->psr.sink_not_reliable) {
838 839
		drm_dbg_kms(&dev_priv->drm,
			    "PSR sink implementation is not reliable\n");
840 841 842
		return;
	}

843
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
844 845
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: Interlaced mode enabled\n");
846
		return;
R
Rodrigo Vivi 已提交
847 848
	}

849 850
	psr_setup_time = drm_dp_psr_setup_time(intel_dp->psr_dpcd);
	if (psr_setup_time < 0) {
851 852 853
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: Invalid PSR setup time (0x%02x)\n",
			    intel_dp->psr_dpcd[1]);
854
		return;
855 856 857 858
	}

	if (intel_usecs_to_scanlines(adjusted_mode, psr_setup_time) >
	    adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vdisplay - 1) {
859 860 861
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: PSR setup time (%d us) too long\n",
			    psr_setup_time);
862 863 864 865
		return;
	}

	crtc_state->has_psr = true;
866
	crtc_state->has_psr2 = intel_psr2_config_valid(intel_dp, crtc_state);
867
	crtc_state->infoframes.enable |= intel_hdmi_infoframe_enable(DP_SDP_VSC);
R
Rodrigo Vivi 已提交
868 869
}

870
static void intel_psr_activate(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
871
{
872
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
R
Rodrigo Vivi 已提交
873

874
	if (transcoder_has_psr2(dev_priv, dev_priv->psr.transcoder))
875 876
		drm_WARN_ON(&dev_priv->drm,
			    intel_de_read(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder)) & EDP_PSR2_ENABLE);
877

878 879 880
	drm_WARN_ON(&dev_priv->drm,
		    intel_de_read(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder)) & EDP_PSR_ENABLE);
	drm_WARN_ON(&dev_priv->drm, dev_priv->psr.active);
R
Rodrigo Vivi 已提交
881 882
	lockdep_assert_held(&dev_priv->psr.lock);

883 884 885 886 887 888
	/* psr1 and psr2 are mutually exclusive.*/
	if (dev_priv->psr.psr2_enabled)
		hsw_activate_psr2(intel_dp);
	else
		hsw_activate_psr1(intel_dp);

R
Rodrigo Vivi 已提交
889 890 891
	dev_priv->psr.active = true;
}

892 893
static void intel_psr_enable_source(struct intel_dp *intel_dp,
				    const struct intel_crtc_state *crtc_state)
894
{
895
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
896
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
897
	u32 mask;
898

899 900 901 902 903 904
	/* Only HSW and BDW have PSR AUX registers that need to be setup. SKL+
	 * use hardcoded values PSR AUX transactions
	 */
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
		hsw_psr_setup_aux(intel_dp);

905
	if (dev_priv->psr.psr2_enabled && (IS_GEN(dev_priv, 9) &&
906
					   !IS_GEMINILAKE(dev_priv))) {
907
		i915_reg_t reg = CHICKEN_TRANS(cpu_transcoder);
908
		u32 chicken = intel_de_read(dev_priv, reg);
909

910 911
		chicken |= PSR2_VSC_ENABLE_PROG_HEADER |
			   PSR2_ADD_VERTICAL_LINE_COUNT;
912
		intel_de_write(dev_priv, reg, chicken);
913
	}
914 915 916 917 918 919 920

	/*
	 * Per Spec: Avoid continuous PSR exit by masking MEMUP and HPD also
	 * mask LPSP to avoid dependency on other drivers that might block
	 * runtime_pm besides preventing  other hw tracking issues now we
	 * can rely on frontbuffer tracking.
	 */
921 922 923 924 925 926 927 928
	mask = EDP_PSR_DEBUG_MASK_MEMUP |
	       EDP_PSR_DEBUG_MASK_HPD |
	       EDP_PSR_DEBUG_MASK_LPSP |
	       EDP_PSR_DEBUG_MASK_MAX_SLEEP;

	if (INTEL_GEN(dev_priv) < 11)
		mask |= EDP_PSR_DEBUG_MASK_DISP_REG_WRITE;

929 930
	intel_de_write(dev_priv, EDP_PSR_DEBUG(dev_priv->psr.transcoder),
		       mask);
931

932
	psr_irq_control(dev_priv);
933 934 935 936 937 938 939 940

	if (crtc_state->dc3co_exitline) {
		u32 val;

		/*
		 * TODO: if future platforms supports DC3CO in more than one
		 * transcoder, EXITLINE will need to be unset when disabling PSR
		 */
941
		val = intel_de_read(dev_priv, EXITLINE(cpu_transcoder));
942 943 944
		val &= ~EXITLINE_MASK;
		val |= crtc_state->dc3co_exitline << EXITLINE_SHIFT;
		val |= EXITLINE_ENABLE;
945
		intel_de_write(dev_priv, EXITLINE(cpu_transcoder), val);
946
	}
947

948
	if (HAS_PSR_HW_TRACKING(dev_priv) && HAS_PSR2_SEL_FETCH(dev_priv))
949 950 951
		intel_de_rmw(dev_priv, CHICKEN_PAR1_1, IGNORE_PSR2_HW_TRACKING,
			     dev_priv->psr.psr2_sel_fetch_enabled ?
			     IGNORE_PSR2_HW_TRACKING : 0);
952 953
}

954
static void intel_psr_enable_locked(struct drm_i915_private *dev_priv,
955 956
				    const struct intel_crtc_state *crtc_state,
				    const struct drm_connector_state *conn_state)
957 958
{
	struct intel_dp *intel_dp = dev_priv->psr.dp;
959 960
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &dig_port->base;
961
	u32 val;
962

963
	drm_WARN_ON(&dev_priv->drm, dev_priv->psr.enabled);
964

965
	dev_priv->psr.psr2_enabled = crtc_state->has_psr2;
966
	dev_priv->psr.busy_frontbuffer_bits = 0;
967
	dev_priv->psr.pipe = to_intel_crtc(crtc_state->uapi.crtc)->pipe;
968
	dev_priv->psr.dc3co_enabled = !!crtc_state->dc3co_exitline;
969
	dev_priv->psr.transcoder = crtc_state->cpu_transcoder;
970 971 972
	/* DC5/DC6 requires at least 6 idle frames */
	val = usecs_to_jiffies(intel_get_frame_time_us(crtc_state) * 6);
	dev_priv->psr.dc3co_exit_delay = val;
973
	dev_priv->psr.psr2_sel_fetch_enabled = crtc_state->enable_psr2_sel_fetch;
974 975 976 977 978 979 980 981 982

	/*
	 * If a PSR error happened and the driver is reloaded, the EDP_PSR_IIR
	 * will still keep the error set even after the reset done in the
	 * irq_preinstall and irq_uninstall hooks.
	 * And enabling in this situation cause the screen to freeze in the
	 * first time that PSR HW tries to activate so lets keep PSR disabled
	 * to avoid any rendering problems.
	 */
983
	if (INTEL_GEN(dev_priv) >= 12) {
984 985
		val = intel_de_read(dev_priv,
				    TRANS_PSR_IIR(dev_priv->psr.transcoder));
986 987
		val &= EDP_PSR_ERROR(0);
	} else {
988
		val = intel_de_read(dev_priv, EDP_PSR_IIR);
989 990
		val &= EDP_PSR_ERROR(dev_priv->psr.transcoder);
	}
991 992
	if (val) {
		dev_priv->psr.sink_not_reliable = true;
993 994
		drm_dbg_kms(&dev_priv->drm,
			    "PSR interruption error set, not enabling PSR\n");
995 996
		return;
	}
997

998 999
	drm_dbg_kms(&dev_priv->drm, "Enabling PSR%s\n",
		    dev_priv->psr.psr2_enabled ? "2" : "1");
1000 1001 1002
	intel_dp_compute_psr_vsc_sdp(intel_dp, crtc_state, conn_state,
				     &dev_priv->psr.vsc);
	intel_write_dp_vsc_sdp(encoder, crtc_state, &dev_priv->psr.vsc);
1003 1004 1005 1006 1007 1008 1009
	intel_psr_enable_sink(intel_dp);
	intel_psr_enable_source(intel_dp, crtc_state);
	dev_priv->psr.enabled = true;

	intel_psr_activate(intel_dp);
}

R
Rodrigo Vivi 已提交
1010 1011 1012
/**
 * intel_psr_enable - Enable PSR
 * @intel_dp: Intel DP
1013
 * @crtc_state: new CRTC state
1014
 * @conn_state: new CONNECTOR state
R
Rodrigo Vivi 已提交
1015 1016 1017
 *
 * This function can only be called after the pipe is fully trained and enabled.
 */
1018
void intel_psr_enable(struct intel_dp *intel_dp,
1019 1020
		      const struct intel_crtc_state *crtc_state,
		      const struct drm_connector_state *conn_state)
R
Rodrigo Vivi 已提交
1021
{
1022
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
R
Rodrigo Vivi 已提交
1023

1024
	if (!CAN_PSR(dev_priv) || dev_priv->psr.dp != intel_dp)
R
Rodrigo Vivi 已提交
1025 1026
		return;

1027
	if (!crtc_state->has_psr)
1028 1029
		return;

1030
	drm_WARN_ON(&dev_priv->drm, dev_priv->drrs.dp);
1031

R
Rodrigo Vivi 已提交
1032
	mutex_lock(&dev_priv->psr.lock);
1033
	intel_psr_enable_locked(dev_priv, crtc_state, conn_state);
R
Rodrigo Vivi 已提交
1034 1035 1036
	mutex_unlock(&dev_priv->psr.lock);
}

1037 1038 1039 1040
static void intel_psr_exit(struct drm_i915_private *dev_priv)
{
	u32 val;

1041
	if (!dev_priv->psr.active) {
1042
		if (transcoder_has_psr2(dev_priv, dev_priv->psr.transcoder)) {
1043 1044
			val = intel_de_read(dev_priv,
					    EDP_PSR2_CTL(dev_priv->psr.transcoder));
1045
			drm_WARN_ON(&dev_priv->drm, val & EDP_PSR2_ENABLE);
1046 1047
		}

1048 1049
		val = intel_de_read(dev_priv,
				    EDP_PSR_CTL(dev_priv->psr.transcoder));
1050
		drm_WARN_ON(&dev_priv->drm, val & EDP_PSR_ENABLE);
1051

1052
		return;
1053
	}
1054 1055

	if (dev_priv->psr.psr2_enabled) {
1056
		tgl_disallow_dc3co_on_psr2_exit(dev_priv);
1057 1058
		val = intel_de_read(dev_priv,
				    EDP_PSR2_CTL(dev_priv->psr.transcoder));
1059
		drm_WARN_ON(&dev_priv->drm, !(val & EDP_PSR2_ENABLE));
1060
		val &= ~EDP_PSR2_ENABLE;
1061 1062
		intel_de_write(dev_priv,
			       EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
1063
	} else {
1064 1065
		val = intel_de_read(dev_priv,
				    EDP_PSR_CTL(dev_priv->psr.transcoder));
1066
		drm_WARN_ON(&dev_priv->drm, !(val & EDP_PSR_ENABLE));
1067
		val &= ~EDP_PSR_ENABLE;
1068 1069
		intel_de_write(dev_priv,
			       EDP_PSR_CTL(dev_priv->psr.transcoder), val);
1070 1071 1072 1073
	}
	dev_priv->psr.active = false;
}

1074
static void intel_psr_disable_locked(struct intel_dp *intel_dp)
1075
{
1076
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1077 1078
	i915_reg_t psr_status;
	u32 psr_status_mask;
R
Rodrigo Vivi 已提交
1079

1080 1081 1082 1083 1084
	lockdep_assert_held(&dev_priv->psr.lock);

	if (!dev_priv->psr.enabled)
		return;

1085 1086
	drm_dbg_kms(&dev_priv->drm, "Disabling PSR%s\n",
		    dev_priv->psr.psr2_enabled ? "2" : "1");
1087

1088
	intel_psr_exit(dev_priv);
1089

1090
	if (dev_priv->psr.psr2_enabled) {
1091
		psr_status = EDP_PSR2_STATUS(dev_priv->psr.transcoder);
1092
		psr_status_mask = EDP_PSR2_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
1093
	} else {
1094
		psr_status = EDP_PSR_STATUS(dev_priv->psr.transcoder);
1095
		psr_status_mask = EDP_PSR_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
1096
	}
1097 1098

	/* Wait till PSR is idle */
1099 1100
	if (intel_de_wait_for_clear(dev_priv, psr_status,
				    psr_status_mask, 2000))
1101
		drm_err(&dev_priv->drm, "Timed out waiting PSR idle state\n");
1102

1103 1104
	/* WA 1408330847 */
	if (dev_priv->psr.psr2_sel_fetch_enabled &&
1105
	    (IS_TGL_DISP_REVID(dev_priv, TGL_REVID_A0, TGL_REVID_A0) ||
1106 1107 1108 1109
	     IS_RKL_REVID(dev_priv, RKL_REVID_A0, RKL_REVID_A0)))
		intel_de_rmw(dev_priv, CHICKEN_PAR1_1,
			     DIS_RAM_BYPASS_PSR2_MAN_TRACK, 0);

1110 1111 1112
	/* Disable PSR on Sink */
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);

1113 1114 1115
	if (dev_priv->psr.psr2_enabled)
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_RECEIVER_ALPM_CONFIG, 0);

1116
	dev_priv->psr.enabled = false;
1117 1118
}

1119 1120 1121
/**
 * intel_psr_disable - Disable PSR
 * @intel_dp: Intel DP
1122
 * @old_crtc_state: old CRTC state
1123 1124 1125
 *
 * This function needs to be called before disabling pipe.
 */
1126 1127
void intel_psr_disable(struct intel_dp *intel_dp,
		       const struct intel_crtc_state *old_crtc_state)
1128
{
1129
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1130

1131
	if (!old_crtc_state->has_psr)
1132 1133
		return;

1134
	if (drm_WARN_ON(&dev_priv->drm, !CAN_PSR(dev_priv)))
1135 1136
		return;

1137
	mutex_lock(&dev_priv->psr.lock);
1138

1139
	intel_psr_disable_locked(intel_dp);
1140

R
Rodrigo Vivi 已提交
1141
	mutex_unlock(&dev_priv->psr.lock);
1142
	cancel_work_sync(&dev_priv->psr.work);
1143
	cancel_delayed_work_sync(&dev_priv->psr.dc3co_work);
R
Rodrigo Vivi 已提交
1144 1145
}

1146 1147
static void psr_force_hw_tracking_exit(struct drm_i915_private *dev_priv)
{
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
	if (IS_TIGERLAKE(dev_priv))
		/*
		 * Writes to CURSURFLIVE in TGL are causing IOMMU errors and
		 * visual glitches that are often reproduced when executing
		 * CPU intensive workloads while a eDP 4K panel is attached.
		 *
		 * Manually exiting PSR causes the frontbuffer to be updated
		 * without glitches and the IOMMU errors are also gone but
		 * this comes at the cost of less time with PSR active.
		 *
		 * So using this workaround until this issue is root caused
		 * and a better fix is found.
		 */
		intel_psr_exit(dev_priv);
	else if (INTEL_GEN(dev_priv) >= 9)
1163 1164 1165 1166 1167 1168 1169 1170 1171
		/*
		 * Display WA #0884: skl+
		 * This documented WA for bxt can be safely applied
		 * broadly so we can force HW tracking to exit PSR
		 * instead of disabling and re-enabling.
		 * Workaround tells us to write 0 to CUR_SURFLIVE_A,
		 * but it makes more sense write to the current active
		 * pipe.
		 */
1172
		intel_de_write(dev_priv, CURSURFLIVE(dev_priv->psr.pipe), 0);
1173 1174 1175 1176 1177 1178
	else
		/*
		 * A write to CURSURFLIVE do not cause HW tracking to exit PSR
		 * on older gens so doing the manual exit instead.
		 */
		intel_psr_exit(dev_priv);
1179 1180
}

1181 1182 1183 1184 1185 1186 1187
void intel_psr2_program_plane_sel_fetch(struct intel_plane *plane,
					const struct intel_crtc_state *crtc_state,
					const struct intel_plane_state *plane_state,
					int color_plane)
{
	struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
	enum pipe pipe = plane->pipe;
1188
	const struct drm_rect *clip;
1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
	u32 val;

	if (!crtc_state->enable_psr2_sel_fetch)
		return;

	val = plane_state ? plane_state->ctl : 0;
	val &= plane->id == PLANE_CURSOR ? val : PLANE_SEL_FETCH_CTL_ENABLE;
	intel_de_write_fw(dev_priv, PLANE_SEL_FETCH_CTL(pipe, plane->id), val);
	if (!val || plane->id == PLANE_CURSOR)
		return;

1200 1201 1202 1203
	clip = &plane_state->psr2_sel_fetch_area;

	val = (clip->y1 + plane_state->uapi.dst.y1) << 16;
	val |= plane_state->uapi.dst.x1;
1204 1205
	intel_de_write_fw(dev_priv, PLANE_SEL_FETCH_POS(pipe, plane->id), val);

1206 1207
	/* TODO: consider tiling and auxiliary surfaces */
	val = (clip->y1 + plane_state->color_plane[color_plane].y) << 16;
1208 1209 1210 1211 1212
	val |= plane_state->color_plane[color_plane].x;
	intel_de_write_fw(dev_priv, PLANE_SEL_FETCH_OFFSET(pipe, plane->id),
			  val);

	/* Sizes are 0 based */
1213
	val = (drm_rect_height(clip) - 1) << 16;
1214 1215 1216 1217
	val |= (drm_rect_width(&plane_state->uapi.src) >> 16) - 1;
	intel_de_write_fw(dev_priv, PLANE_SEL_FETCH_SIZE(pipe, plane->id), val);
}

1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231
void intel_psr2_program_trans_man_trk_ctl(const struct intel_crtc_state *crtc_state)
{
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	struct i915_psr *psr = &dev_priv->psr;

	if (!HAS_PSR2_SEL_FETCH(dev_priv) ||
	    !crtc_state->enable_psr2_sel_fetch)
		return;

	intel_de_write(dev_priv, PSR2_MAN_TRK_CTL(psr->transcoder),
		       crtc_state->psr2_man_track_ctl);
}

1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269
static void psr2_man_trk_ctl_calc(struct intel_crtc_state *crtc_state,
				  struct drm_rect *clip, bool full_update)
{
	u32 val = PSR2_MAN_TRK_CTL_ENABLE;

	if (full_update) {
		val |= PSR2_MAN_TRK_CTL_SF_SINGLE_FULL_FRAME;
		goto exit;
	}

	if (clip->y1 == -1)
		goto exit;

	val |= PSR2_MAN_TRK_CTL_SF_PARTIAL_FRAME_UPDATE;
	val |= PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR(clip->y1 / 4 + 1);
	val |= PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR(DIV_ROUND_UP(clip->y2, 4) + 1);
exit:
	crtc_state->psr2_man_track_ctl = val;
}

static void clip_area_update(struct drm_rect *overlap_damage_area,
			     struct drm_rect *damage_area)
{
	if (overlap_damage_area->y1 == -1) {
		overlap_damage_area->y1 = damage_area->y1;
		overlap_damage_area->y2 = damage_area->y2;
		return;
	}

	if (damage_area->y1 < overlap_damage_area->y1)
		overlap_damage_area->y1 = damage_area->y1;

	if (damage_area->y2 > overlap_damage_area->y2)
		overlap_damage_area->y2 = damage_area->y2;
}

int intel_psr2_sel_fetch_update(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
1270 1271
{
	struct intel_crtc_state *crtc_state = intel_atomic_get_new_crtc_state(state, crtc);
1272 1273 1274 1275 1276
	struct intel_plane_state *new_plane_state, *old_plane_state;
	struct drm_rect pipe_clip = { .y1 = -1 };
	struct intel_plane *plane;
	bool full_update = false;
	int i, ret;
1277 1278

	if (!crtc_state->enable_psr2_sel_fetch)
1279 1280 1281 1282 1283 1284 1285 1286
		return 0;

	ret = drm_atomic_add_affected_planes(&state->base, &crtc->base);
	if (ret)
		return ret;

	for_each_oldnew_intel_plane_in_state(state, plane, old_plane_state,
					     new_plane_state, i) {
1287
		struct drm_rect *sel_fetch_area, temp;
1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309

		if (new_plane_state->uapi.crtc != crtc_state->uapi.crtc)
			continue;

		/*
		 * TODO: Not clear how to handle planes with negative position,
		 * also planes are not updated if they have a negative X
		 * position so for now doing a full update in this cases
		 */
		if (new_plane_state->uapi.dst.y1 < 0 ||
		    new_plane_state->uapi.dst.x1 < 0) {
			full_update = true;
			break;
		}

		if (!new_plane_state->uapi.visible)
			continue;

		/*
		 * For now doing a selective fetch in the whole plane area,
		 * optimizations will come in the future.
		 */
1310 1311 1312 1313 1314 1315 1316
		sel_fetch_area = &new_plane_state->psr2_sel_fetch_area;
		sel_fetch_area->y1 = new_plane_state->uapi.src.y1 >> 16;
		sel_fetch_area->y2 = new_plane_state->uapi.src.y2 >> 16;

		temp = *sel_fetch_area;
		temp.y1 += new_plane_state->uapi.dst.y1;
		temp.y2 += new_plane_state->uapi.dst.y2;
1317 1318
		clip_area_update(&pipe_clip, &temp);
	}
1319

1320 1321
	psr2_man_trk_ctl_calc(crtc_state, &pipe_clip, full_update);
	return 0;
1322 1323
}

1324 1325 1326 1327
/**
 * intel_psr_update - Update PSR state
 * @intel_dp: Intel DP
 * @crtc_state: new CRTC state
1328
 * @conn_state: new CONNECTOR state
1329 1330 1331 1332 1333 1334
 *
 * This functions will update PSR states, disabling, enabling or switching PSR
 * version when executing fastsets. For full modeset, intel_psr_disable() and
 * intel_psr_enable() should be called instead.
 */
void intel_psr_update(struct intel_dp *intel_dp,
1335 1336
		      const struct intel_crtc_state *crtc_state,
		      const struct drm_connector_state *conn_state)
1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct i915_psr *psr = &dev_priv->psr;
	bool enable, psr2_enable;

	if (!CAN_PSR(dev_priv) || READ_ONCE(psr->dp) != intel_dp)
		return;

	mutex_lock(&dev_priv->psr.lock);

1347 1348
	enable = crtc_state->has_psr;
	psr2_enable = crtc_state->has_psr2;
1349

1350 1351 1352 1353
	if (enable == psr->enabled && psr2_enable == psr->psr2_enabled) {
		/* Force a PSR exit when enabling CRC to avoid CRC timeouts */
		if (crtc_state->crc_enabled && psr->enabled)
			psr_force_hw_tracking_exit(dev_priv);
1354 1355 1356 1357 1358 1359 1360 1361 1362
		else if (INTEL_GEN(dev_priv) < 9 && psr->enabled) {
			/*
			 * Activate PSR again after a force exit when enabling
			 * CRC in older gens
			 */
			if (!dev_priv->psr.active &&
			    !dev_priv->psr.busy_frontbuffer_bits)
				schedule_work(&dev_priv->psr.work);
		}
1363

1364
		goto unlock;
1365
	}
1366

1367 1368
	if (psr->enabled)
		intel_psr_disable_locked(intel_dp);
1369

1370
	if (enable)
1371
		intel_psr_enable_locked(dev_priv, crtc_state, conn_state);
1372 1373 1374 1375 1376

unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

1377 1378 1379 1380 1381 1382 1383 1384 1385 1386
/**
 * intel_psr_wait_for_idle - wait for PSR1 to idle
 * @new_crtc_state: new CRTC state
 * @out_value: PSR status in case of failure
 *
 * This function is expected to be called from pipe_update_start() where it is
 * not expected to race with PSR enable or disable.
 *
 * Returns: 0 on success or -ETIMEOUT if PSR status does not idle.
 */
1387 1388
int intel_psr_wait_for_idle(const struct intel_crtc_state *new_crtc_state,
			    u32 *out_value)
1389
{
1390
	struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->uapi.crtc);
1391
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1392

1393
	if (!dev_priv->psr.enabled || !new_crtc_state->has_psr)
1394 1395
		return 0;

1396 1397 1398
	/* FIXME: Update this for PSR2 if we need to wait for idle */
	if (READ_ONCE(dev_priv->psr.psr2_enabled))
		return 0;
1399 1400

	/*
1401 1402 1403 1404
	 * From bspec: Panel Self Refresh (BDW+)
	 * Max. time for PSR to idle = Inverse of the refresh rate + 6 ms of
	 * exit training time + 1.5 ms of aux channel handshake. 50 ms is
	 * defensive enough to cover everything.
1405
	 */
1406

1407 1408
	return __intel_wait_for_register(&dev_priv->uncore,
					 EDP_PSR_STATUS(dev_priv->psr.transcoder),
1409
					 EDP_PSR_STATUS_STATE_MASK,
1410 1411
					 EDP_PSR_STATUS_STATE_IDLE, 2, 50,
					 out_value);
1412 1413 1414
}

static bool __psr_wait_for_idle_locked(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
1415
{
1416 1417 1418 1419
	i915_reg_t reg;
	u32 mask;
	int err;

1420
	if (!dev_priv->psr.enabled)
1421
		return false;
R
Rodrigo Vivi 已提交
1422

1423
	if (dev_priv->psr.psr2_enabled) {
1424
		reg = EDP_PSR2_STATUS(dev_priv->psr.transcoder);
1425
		mask = EDP_PSR2_STATUS_STATE_MASK;
1426
	} else {
1427
		reg = EDP_PSR_STATUS(dev_priv->psr.transcoder);
1428
		mask = EDP_PSR_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
1429
	}
1430 1431 1432

	mutex_unlock(&dev_priv->psr.lock);

1433
	err = intel_de_wait_for_clear(dev_priv, reg, mask, 50);
1434
	if (err)
1435 1436
		drm_err(&dev_priv->drm,
			"Timed out waiting for PSR Idle for re-enable\n");
1437 1438

	/* After the unlocked wait, verify that PSR is still wanted! */
R
Rodrigo Vivi 已提交
1439
	mutex_lock(&dev_priv->psr.lock);
1440 1441
	return err == 0 && dev_priv->psr.enabled;
}
R
Rodrigo Vivi 已提交
1442

1443
static int intel_psr_fastset_force(struct drm_i915_private *dev_priv)
1444
{
1445
	struct drm_connector_list_iter conn_iter;
1446 1447 1448
	struct drm_device *dev = &dev_priv->drm;
	struct drm_modeset_acquire_ctx ctx;
	struct drm_atomic_state *state;
1449 1450
	struct drm_connector *conn;
	int err = 0;
1451

1452 1453 1454
	state = drm_atomic_state_alloc(dev);
	if (!state)
		return -ENOMEM;
1455

1456 1457 1458 1459 1460
	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);
	state->acquire_ctx = &ctx;

retry:

1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(conn, &conn_iter) {
		struct drm_connector_state *conn_state;
		struct drm_crtc_state *crtc_state;

		if (conn->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		conn_state = drm_atomic_get_connector_state(state, conn);
		if (IS_ERR(conn_state)) {
			err = PTR_ERR(conn_state);
			break;
1473 1474
		}

1475 1476 1477 1478 1479 1480
		if (!conn_state->crtc)
			continue;

		crtc_state = drm_atomic_get_crtc_state(state, conn_state->crtc);
		if (IS_ERR(crtc_state)) {
			err = PTR_ERR(crtc_state);
1481 1482
			break;
		}
1483 1484 1485

		/* Mark mode as changed to trigger a pipe->update() */
		crtc_state->mode_changed = true;
1486
	}
1487
	drm_connector_list_iter_end(&conn_iter);
1488

1489 1490
	if (err == 0)
		err = drm_atomic_commit(state);
1491

1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
	if (err == -EDEADLK) {
		drm_atomic_state_clear(state);
		err = drm_modeset_backoff(&ctx);
		if (!err)
			goto retry;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
	drm_atomic_state_put(state);

	return err;
1504 1505
}

1506
int intel_psr_debug_set(struct drm_i915_private *dev_priv, u64 val)
1507
{
1508 1509
	const u32 mode = val & I915_PSR_DEBUG_MODE_MASK;
	u32 old_mode;
1510 1511 1512
	int ret;

	if (val & ~(I915_PSR_DEBUG_IRQ | I915_PSR_DEBUG_MODE_MASK) ||
1513
	    mode > I915_PSR_DEBUG_FORCE_PSR1) {
1514
		drm_dbg_kms(&dev_priv->drm, "Invalid debug mask %llx\n", val);
1515 1516 1517 1518 1519 1520 1521
		return -EINVAL;
	}

	ret = mutex_lock_interruptible(&dev_priv->psr.lock);
	if (ret)
		return ret;

1522
	old_mode = dev_priv->psr.debug & I915_PSR_DEBUG_MODE_MASK;
1523
	dev_priv->psr.debug = val;
1524 1525 1526 1527 1528 1529 1530

	/*
	 * Do it right away if it's already enabled, otherwise it will be done
	 * when enabling the source.
	 */
	if (dev_priv->psr.enabled)
		psr_irq_control(dev_priv);
1531 1532

	mutex_unlock(&dev_priv->psr.lock);
1533 1534 1535 1536

	if (old_mode != mode)
		ret = intel_psr_fastset_force(dev_priv);

1537 1538 1539
	return ret;
}

1540 1541 1542 1543 1544 1545 1546 1547 1548 1549
static void intel_psr_handle_irq(struct drm_i915_private *dev_priv)
{
	struct i915_psr *psr = &dev_priv->psr;

	intel_psr_disable_locked(psr->dp);
	psr->sink_not_reliable = true;
	/* let's make sure that sink is awaken */
	drm_dp_dpcd_writeb(&psr->dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
}

1550 1551 1552
static void intel_psr_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
1553
		container_of(work, typeof(*dev_priv), psr.work);
1554 1555 1556

	mutex_lock(&dev_priv->psr.lock);

1557 1558 1559
	if (!dev_priv->psr.enabled)
		goto unlock;

1560 1561 1562
	if (READ_ONCE(dev_priv->psr.irq_aux_error))
		intel_psr_handle_irq(dev_priv);

1563 1564 1565 1566 1567 1568
	/*
	 * We have to make sure PSR is ready for re-enable
	 * otherwise it keeps disabled until next full enable/disable cycle.
	 * PSR might take some time to get fully disabled
	 * and be ready for re-enable.
	 */
1569
	if (!__psr_wait_for_idle_locked(dev_priv))
R
Rodrigo Vivi 已提交
1570 1571 1572 1573 1574 1575 1576
		goto unlock;

	/*
	 * The delayed work can race with an invalidate hence we need to
	 * recheck. Since psr_flush first clears this and then reschedules we
	 * won't ever miss a flush when bailing out here.
	 */
1577
	if (dev_priv->psr.busy_frontbuffer_bits || dev_priv->psr.active)
R
Rodrigo Vivi 已提交
1578 1579
		goto unlock;

1580
	intel_psr_activate(dev_priv->psr.dp);
R
Rodrigo Vivi 已提交
1581 1582 1583 1584
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1585 1586
/**
 * intel_psr_invalidate - Invalidade PSR
1587
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
1588
 * @frontbuffer_bits: frontbuffer plane tracking bits
1589
 * @origin: which operation caused the invalidate
R
Rodrigo Vivi 已提交
1590 1591 1592 1593 1594 1595 1596 1597
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
 * disabled if the frontbuffer mask contains a buffer relevant to PSR.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
 */
1598
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
1599
			  unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
1600
{
1601
	if (!CAN_PSR(dev_priv))
1602 1603
		return;

1604
	if (origin == ORIGIN_FLIP)
1605 1606
		return;

R
Rodrigo Vivi 已提交
1607 1608 1609 1610 1611 1612
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

1613
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe);
R
Rodrigo Vivi 已提交
1614
	dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
1615 1616

	if (frontbuffer_bits)
1617
		intel_psr_exit(dev_priv);
1618

R
Rodrigo Vivi 已提交
1619 1620 1621
	mutex_unlock(&dev_priv->psr.lock);
}

1622 1623 1624 1625
/*
 * When we will be completely rely on PSR2 S/W tracking in future,
 * intel_psr_flush() will invalidate and flush the PSR for ORIGIN_FLIP
 * event also therefore tgl_dc3co_flush() require to be changed
1626
 * accordingly in future.
1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648
 */
static void
tgl_dc3co_flush(struct drm_i915_private *dev_priv,
		unsigned int frontbuffer_bits, enum fb_op_origin origin)
{
	mutex_lock(&dev_priv->psr.lock);

	if (!dev_priv->psr.dc3co_enabled)
		goto unlock;

	if (!dev_priv->psr.psr2_enabled || !dev_priv->psr.active)
		goto unlock;

	/*
	 * At every frontbuffer flush flip event modified delay of delayed work,
	 * when delayed work schedules that means display has been idle.
	 */
	if (!(frontbuffer_bits &
	    INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe)))
		goto unlock;

	tgl_psr2_enable_dc3co(dev_priv);
1649
	mod_delayed_work(system_wq, &dev_priv->psr.dc3co_work,
1650
			 dev_priv->psr.dc3co_exit_delay);
1651 1652 1653 1654 1655

unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1656 1657
/**
 * intel_psr_flush - Flush PSR
1658
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
1659
 * @frontbuffer_bits: frontbuffer plane tracking bits
1660
 * @origin: which operation caused the flush
R
Rodrigo Vivi 已提交
1661 1662 1663 1664 1665 1666 1667 1668
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering has completed and flushed out to memory. PSR
 * can be enabled again if no other frontbuffer relevant to PSR is dirty.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
 */
1669
void intel_psr_flush(struct drm_i915_private *dev_priv,
1670
		     unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
1671
{
1672
	if (!CAN_PSR(dev_priv))
1673 1674
		return;

1675 1676
	if (origin == ORIGIN_FLIP) {
		tgl_dc3co_flush(dev_priv, frontbuffer_bits, origin);
1677
		return;
1678
	}
1679

R
Rodrigo Vivi 已提交
1680 1681 1682 1683 1684 1685
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

1686
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe);
R
Rodrigo Vivi 已提交
1687 1688
	dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;

1689
	/* By definition flush = invalidate + flush */
1690 1691
	if (frontbuffer_bits)
		psr_force_hw_tracking_exit(dev_priv);
1692

R
Rodrigo Vivi 已提交
1693
	if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
1694
		schedule_work(&dev_priv->psr.work);
R
Rodrigo Vivi 已提交
1695 1696 1697
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1698 1699
/**
 * intel_psr_init - Init basic PSR work and mutex.
1700
 * @dev_priv: i915 device private
R
Rodrigo Vivi 已提交
1701 1702 1703 1704
 *
 * This function is  called only once at driver load to initialize basic
 * PSR stuff.
 */
1705
void intel_psr_init(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
1706
{
1707 1708 1709
	if (!HAS_PSR(dev_priv))
		return;

1710 1711 1712
	if (!dev_priv->psr.sink_support)
		return;

1713 1714 1715 1716 1717 1718 1719 1720
	if (IS_HASWELL(dev_priv))
		/*
		 * HSW don't have PSR registers on the same space as transcoder
		 * so set this to a value that when subtract to the register
		 * in transcoder space results in the right offset for HSW
		 */
		dev_priv->hsw_psr_mmio_adjust = _SRD_CTL_EDP - _HSW_EDP_PSR_BASE;

1721
	if (dev_priv->params.enable_psr == -1)
1722
		if (INTEL_GEN(dev_priv) < 9 || !dev_priv->vbt.psr.enable)
1723
			dev_priv->params.enable_psr = 0;
1724

1725
	/* Set link_standby x link_off defaults */
1726
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1727 1728
		/* HSW and BDW require workarounds that we don't implement. */
		dev_priv->psr.link_standby = false;
1729 1730
	else if (INTEL_GEN(dev_priv) < 12)
		/* For new platforms up to TGL let's respect VBT back again */
1731 1732
		dev_priv->psr.link_standby = dev_priv->vbt.psr.full_link;

1733
	INIT_WORK(&dev_priv->psr.work, intel_psr_work);
1734
	INIT_DELAYED_WORK(&dev_priv->psr.dc3co_work, tgl_dc3co_disable_work);
R
Rodrigo Vivi 已提交
1735 1736
	mutex_init(&dev_priv->psr.lock);
}
1737

1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756
static int psr_get_status_and_error_status(struct intel_dp *intel_dp,
					   u8 *status, u8 *error_status)
{
	struct drm_dp_aux *aux = &intel_dp->aux;
	int ret;

	ret = drm_dp_dpcd_readb(aux, DP_PSR_STATUS, status);
	if (ret != 1)
		return ret;

	ret = drm_dp_dpcd_readb(aux, DP_PSR_ERROR_STATUS, error_status);
	if (ret != 1)
		return ret;

	*status = *status & DP_PSR_SINK_STATE_MASK;

	return 0;
}

1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769
static void psr_alpm_check(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct drm_dp_aux *aux = &intel_dp->aux;
	struct i915_psr *psr = &dev_priv->psr;
	u8 val;
	int r;

	if (!psr->psr2_enabled)
		return;

	r = drm_dp_dpcd_readb(aux, DP_RECEIVER_ALPM_STATUS, &val);
	if (r != 1) {
1770
		drm_err(&dev_priv->drm, "Error reading ALPM status\n");
1771 1772 1773 1774 1775 1776
		return;
	}

	if (val & DP_ALPM_LOCK_TIMEOUT_ERROR) {
		intel_psr_disable_locked(intel_dp);
		psr->sink_not_reliable = true;
1777 1778
		drm_dbg_kms(&dev_priv->drm,
			    "ALPM lock timeout error, disabling PSR\n");
1779 1780 1781 1782 1783 1784

		/* Clearing error */
		drm_dp_dpcd_writeb(aux, DP_RECEIVER_ALPM_STATUS, val);
	}
}

1785 1786 1787 1788 1789 1790 1791 1792 1793
static void psr_capability_changed_check(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct i915_psr *psr = &dev_priv->psr;
	u8 val;
	int r;

	r = drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_ESI, &val);
	if (r != 1) {
1794
		drm_err(&dev_priv->drm, "Error reading DP_PSR_ESI\n");
1795 1796 1797 1798 1799 1800
		return;
	}

	if (val & DP_PSR_CAPS_CHANGE) {
		intel_psr_disable_locked(intel_dp);
		psr->sink_not_reliable = true;
1801 1802
		drm_dbg_kms(&dev_priv->drm,
			    "Sink PSR capability changed, disabling PSR\n");
1803 1804 1805 1806 1807 1808

		/* Clearing it */
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_ESI, val);
	}
}

1809 1810
void intel_psr_short_pulse(struct intel_dp *intel_dp)
{
1811
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1812
	struct i915_psr *psr = &dev_priv->psr;
1813
	u8 status, error_status;
1814
	const u8 errors = DP_PSR_RFB_STORAGE_ERROR |
1815 1816
			  DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR |
			  DP_PSR_LINK_CRC_ERROR;
1817 1818 1819 1820 1821 1822

	if (!CAN_PSR(dev_priv) || !intel_dp_is_edp(intel_dp))
		return;

	mutex_lock(&psr->lock);

1823
	if (!psr->enabled || psr->dp != intel_dp)
1824 1825
		goto exit;

1826
	if (psr_get_status_and_error_status(intel_dp, &status, &error_status)) {
1827 1828
		drm_err(&dev_priv->drm,
			"Error reading PSR status or error status\n");
1829 1830 1831
		goto exit;
	}

1832
	if (status == DP_PSR_SINK_INTERNAL_ERROR || (error_status & errors)) {
1833
		intel_psr_disable_locked(intel_dp);
1834
		psr->sink_not_reliable = true;
1835 1836
	}

1837
	if (status == DP_PSR_SINK_INTERNAL_ERROR && !error_status)
1838 1839
		drm_dbg_kms(&dev_priv->drm,
			    "PSR sink internal error, disabling PSR\n");
1840
	if (error_status & DP_PSR_RFB_STORAGE_ERROR)
1841 1842
		drm_dbg_kms(&dev_priv->drm,
			    "PSR RFB storage error, disabling PSR\n");
1843
	if (error_status & DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR)
1844 1845
		drm_dbg_kms(&dev_priv->drm,
			    "PSR VSC SDP uncorrectable error, disabling PSR\n");
1846
	if (error_status & DP_PSR_LINK_CRC_ERROR)
1847 1848
		drm_dbg_kms(&dev_priv->drm,
			    "PSR Link CRC error, disabling PSR\n");
1849

1850
	if (error_status & ~errors)
1851 1852 1853
		drm_err(&dev_priv->drm,
			"PSR_ERROR_STATUS unhandled errors %x\n",
			error_status & ~errors);
1854
	/* clear status register */
1855
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_ERROR_STATUS, error_status);
1856 1857

	psr_alpm_check(intel_dp);
1858
	psr_capability_changed_check(intel_dp);
1859

1860 1861 1862
exit:
	mutex_unlock(&psr->lock);
}
1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877

bool intel_psr_enabled(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	bool ret;

	if (!CAN_PSR(dev_priv) || !intel_dp_is_edp(intel_dp))
		return false;

	mutex_lock(&dev_priv->psr.lock);
	ret = (dev_priv->psr.dp == intel_dp && dev_priv->psr.enabled);
	mutex_unlock(&dev_priv->psr.lock);

	return ret;
}