intel_psr.c 38.2 KB
Newer Older
R
Rodrigo Vivi 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

24 25
#include <drm/drm_atomic_helper.h>

26 27
#include "display/intel_dp.h"

28
#include "i915_drv.h"
29
#include "intel_display_types.h"
30
#include "intel_psr.h"
31
#include "intel_sprite.h"
32

R
Rodrigo Vivi 已提交
33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
/**
 * DOC: Panel Self Refresh (PSR/SRD)
 *
 * Since Haswell Display controller supports Panel Self-Refresh on display
 * panels witch have a remote frame buffer (RFB) implemented according to PSR
 * spec in eDP1.3. PSR feature allows the display to go to lower standby states
 * when system is idle but display is on as it eliminates display refresh
 * request to DDR memory completely as long as the frame buffer for that
 * display is unchanged.
 *
 * Panel Self Refresh must be supported by both Hardware (source) and
 * Panel (sink).
 *
 * PSR saves power by caching the framebuffer in the panel RFB, which allows us
 * to power down the link and memory controller. For DSI panels the same idea
 * is called "manual mode".
 *
 * The implementation uses the hardware-based PSR support which automatically
 * enters/exits self-refresh mode. The hardware takes care of sending the
 * required DP aux message and could even retrain the link (that part isn't
 * enabled yet though). The hardware also keeps track of any frontbuffer
 * changes to know when to exit self-refresh mode again. Unfortunately that
 * part doesn't work too well, hence why the i915 PSR support uses the
 * software frontbuffer tracking to make sure it doesn't miss a screen
 * update. For this integration intel_psr_invalidate() and intel_psr_flush()
 * get called by the frontbuffer tracking code. Note that because of locking
 * issues the self-refresh re-enable code is done from a work queue, which
 * must be correctly synchronized/cancelled when shutting down the pipe."
 */

63 64 65 66 67 68 69 70 71 72 73 74
static bool psr_global_enabled(u32 debug)
{
	switch (debug & I915_PSR_DEBUG_MODE_MASK) {
	case I915_PSR_DEBUG_DEFAULT:
		return i915_modparams.enable_psr;
	case I915_PSR_DEBUG_DISABLE:
		return false;
	default:
		return true;
	}
}

75 76 77
static bool intel_psr2_enabled(struct drm_i915_private *dev_priv,
			       const struct intel_crtc_state *crtc_state)
{
78 79 80 81
	/* Cannot enable DSC and PSR2 simultaneously */
	WARN_ON(crtc_state->dsc_params.compression_enable &&
		crtc_state->has_psr2);

82
	switch (dev_priv->psr.debug & I915_PSR_DEBUG_MODE_MASK) {
83
	case I915_PSR_DEBUG_DISABLE:
84 85 86 87 88 89 90
	case I915_PSR_DEBUG_FORCE_PSR1:
		return false;
	default:
		return crtc_state->has_psr2;
	}
}

91
static void psr_irq_control(struct drm_i915_private *dev_priv)
92
{
93 94 95 96 97 98 99 100 101 102 103 104
	enum transcoder trans = dev_priv->psr.transcoder;
	u32 val, mask;

	mask = EDP_PSR_ERROR(trans);
	if (dev_priv->psr.debug & I915_PSR_DEBUG_IRQ)
		mask |= EDP_PSR_POST_EXIT(trans) | EDP_PSR_PRE_ENTRY(trans);

	/* Warning: it is masking/setting reserved bits too */
	val = I915_READ(EDP_PSR_IMR);
	val &= ~EDP_PSR_TRANS_MASK(trans);
	val |= ~mask;
	I915_WRITE(EDP_PSR_IMR, val);
105 106
}

107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143
static void psr_event_print(u32 val, bool psr2_enabled)
{
	DRM_DEBUG_KMS("PSR exit events: 0x%x\n", val);
	if (val & PSR_EVENT_PSR2_WD_TIMER_EXPIRE)
		DRM_DEBUG_KMS("\tPSR2 watchdog timer expired\n");
	if ((val & PSR_EVENT_PSR2_DISABLED) && psr2_enabled)
		DRM_DEBUG_KMS("\tPSR2 disabled\n");
	if (val & PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN)
		DRM_DEBUG_KMS("\tSU dirty FIFO underrun\n");
	if (val & PSR_EVENT_SU_CRC_FIFO_UNDERRUN)
		DRM_DEBUG_KMS("\tSU CRC FIFO underrun\n");
	if (val & PSR_EVENT_GRAPHICS_RESET)
		DRM_DEBUG_KMS("\tGraphics reset\n");
	if (val & PSR_EVENT_PCH_INTERRUPT)
		DRM_DEBUG_KMS("\tPCH interrupt\n");
	if (val & PSR_EVENT_MEMORY_UP)
		DRM_DEBUG_KMS("\tMemory up\n");
	if (val & PSR_EVENT_FRONT_BUFFER_MODIFY)
		DRM_DEBUG_KMS("\tFront buffer modification\n");
	if (val & PSR_EVENT_WD_TIMER_EXPIRE)
		DRM_DEBUG_KMS("\tPSR watchdog timer expired\n");
	if (val & PSR_EVENT_PIPE_REGISTERS_UPDATE)
		DRM_DEBUG_KMS("\tPIPE registers updated\n");
	if (val & PSR_EVENT_REGISTER_UPDATE)
		DRM_DEBUG_KMS("\tRegister updated\n");
	if (val & PSR_EVENT_HDCP_ENABLE)
		DRM_DEBUG_KMS("\tHDCP enabled\n");
	if (val & PSR_EVENT_KVMR_SESSION_ENABLE)
		DRM_DEBUG_KMS("\tKVMR session enabled\n");
	if (val & PSR_EVENT_VBI_ENABLE)
		DRM_DEBUG_KMS("\tVBI enabled\n");
	if (val & PSR_EVENT_LPSP_MODE_EXIT)
		DRM_DEBUG_KMS("\tLPSP mode exited\n");
	if ((val & PSR_EVENT_PSR_DISABLE) && !psr2_enabled)
		DRM_DEBUG_KMS("\tPSR disabled\n");
}

144 145
void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir)
{
146
	enum transcoder cpu_transcoder = dev_priv->psr.transcoder;
147
	ktime_t time_ns =  ktime_get();
148

149 150 151 152 153
	if (psr_iir & EDP_PSR_PRE_ENTRY(cpu_transcoder)) {
		dev_priv->psr.last_entry_attempt = time_ns;
		DRM_DEBUG_KMS("[transcoder %s] PSR entry attempt in 2 vblanks\n",
			      transcoder_name(cpu_transcoder));
	}
154

155 156 157 158
	if (psr_iir & EDP_PSR_POST_EXIT(cpu_transcoder)) {
		dev_priv->psr.last_exit = time_ns;
		DRM_DEBUG_KMS("[transcoder %s] PSR exit completed\n",
			      transcoder_name(cpu_transcoder));
159

160 161 162
		if (INTEL_GEN(dev_priv) >= 9) {
			u32 val = I915_READ(PSR_EVENT(cpu_transcoder));
			bool psr2_enabled = dev_priv->psr.psr2_enabled;
163

164 165
			I915_WRITE(PSR_EVENT(cpu_transcoder), val);
			psr_event_print(val, psr2_enabled);
166
		}
167
	}
168

169 170
	if (psr_iir & EDP_PSR_ERROR(cpu_transcoder)) {
		u32 val;
171

172 173
		DRM_WARN("[transcoder %s] PSR aux error\n",
			 transcoder_name(cpu_transcoder));
174

175
		dev_priv->psr.irq_aux_error = true;
176

177 178 179 180 181 182 183 184 185 186 187
		/*
		 * If this interruption is not masked it will keep
		 * interrupting so fast that it prevents the scheduled
		 * work to run.
		 * Also after a PSR error, we don't want to arm PSR
		 * again so we don't care about unmask the interruption
		 * or unset irq_aux_error.
		 */
		val = I915_READ(EDP_PSR_IMR);
		val |= EDP_PSR_ERROR(cpu_transcoder);
		I915_WRITE(EDP_PSR_IMR, val);
188 189 190

		schedule_work(&dev_priv->psr.work);
	}
191 192
}

193 194
static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
{
195
	u8 alpm_caps = 0;
196 197 198 199 200 201 202

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
			      &alpm_caps) != 1)
		return false;
	return alpm_caps & DP_ALPM_CAP;
}

203 204
static u8 intel_dp_get_sink_sync_latency(struct intel_dp *intel_dp)
{
205
	u8 val = 8; /* assume the worst if we can't read the value */
206 207 208 209 210

	if (drm_dp_dpcd_readb(&intel_dp->aux,
			      DP_SYNCHRONIZATION_LATENCY_IN_SINK, &val) == 1)
		val &= DP_MAX_RESYNC_FRAME_COUNT_MASK;
	else
211
		DRM_DEBUG_KMS("Unable to get sink synchronization latency, assuming 8 frames\n");
212 213 214
	return val;
}

215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240
static u16 intel_dp_get_su_x_granulartiy(struct intel_dp *intel_dp)
{
	u16 val;
	ssize_t r;

	/*
	 * Returning the default X granularity if granularity not required or
	 * if DPCD read fails
	 */
	if (!(intel_dp->psr_dpcd[1] & DP_PSR2_SU_GRANULARITY_REQUIRED))
		return 4;

	r = drm_dp_dpcd_read(&intel_dp->aux, DP_PSR2_SU_X_GRANULARITY, &val, 2);
	if (r != 2)
		DRM_DEBUG_KMS("Unable to read DP_PSR2_SU_X_GRANULARITY\n");

	/*
	 * Spec says that if the value read is 0 the default granularity should
	 * be used instead.
	 */
	if (r != 2 || val == 0)
		val = 4;

	return val;
}

241 242 243 244 245
void intel_psr_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);

246 247 248 249 250
	if (dev_priv->psr.dp) {
		DRM_WARN("More than one eDP panel found, PSR support should be extended\n");
		return;
	}

251 252 253
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT, intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));

254 255 256 257
	if (!intel_dp->psr_dpcd[0])
		return;
	DRM_DEBUG_KMS("eDP panel supports PSR version %x\n",
		      intel_dp->psr_dpcd[0]);
258

259 260 261 262 263
	if (drm_dp_has_quirk(&intel_dp->desc, DP_DPCD_QUIRK_NO_PSR)) {
		DRM_DEBUG_KMS("PSR support not currently available for this panel\n");
		return;
	}

264 265 266 267
	if (!(intel_dp->edp_dpcd[1] & DP_EDP_SET_POWER_CAP)) {
		DRM_DEBUG_KMS("Panel lacks power state control, PSR cannot be enabled\n");
		return;
	}
268

269
	dev_priv->psr.sink_support = true;
270 271
	dev_priv->psr.sink_sync_latency =
		intel_dp_get_sink_sync_latency(intel_dp);
272

273 274
	dev_priv->psr.dp = intel_dp;

275
	if (INTEL_GEN(dev_priv) >= 9 &&
276
	    (intel_dp->psr_dpcd[0] == DP_PSR2_WITH_Y_COORD_IS_SUPPORTED)) {
277 278 279 280
		bool y_req = intel_dp->psr_dpcd[1] &
			     DP_PSR2_SU_Y_COORDINATE_REQUIRED;
		bool alpm = intel_dp_get_alpm_status(intel_dp);

281 282 283 284 285 286 287 288 289 290 291
		/*
		 * All panels that supports PSR version 03h (PSR2 +
		 * Y-coordinate) can handle Y-coordinates in VSC but we are
		 * only sure that it is going to be used when required by the
		 * panel. This way panel is capable to do selective update
		 * without a aux frame sync.
		 *
		 * To support PSR version 02h and PSR version 03h without
		 * Y-coordinate requirement panels we would need to enable
		 * GTC first.
		 */
292
		dev_priv->psr.sink_psr2_support = y_req && alpm;
293 294
		DRM_DEBUG_KMS("PSR2 %ssupported\n",
			      dev_priv->psr.sink_psr2_support ? "" : "not ");
295

296
		if (dev_priv->psr.sink_psr2_support) {
297 298
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
299 300
			dev_priv->psr.su_x_granularity =
				intel_dp_get_su_x_granulartiy(intel_dp);
301 302 303 304
		}
	}
}

305 306
static void intel_psr_setup_vsc(struct intel_dp *intel_dp,
				const struct intel_crtc_state *crtc_state)
307
{
308
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
309
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
310
	struct dp_sdp psr_vsc;
311

312
	if (dev_priv->psr.psr2_enabled) {
313 314 315 316
		/* Prepare VSC Header for SU as per EDP 1.4 spec, Table 6.11 */
		memset(&psr_vsc, 0, sizeof(psr_vsc));
		psr_vsc.sdp_header.HB0 = 0;
		psr_vsc.sdp_header.HB1 = 0x7;
317
		if (dev_priv->psr.colorimetry_support) {
318 319
			psr_vsc.sdp_header.HB2 = 0x5;
			psr_vsc.sdp_header.HB3 = 0x13;
320
		} else {
321 322 323
			psr_vsc.sdp_header.HB2 = 0x4;
			psr_vsc.sdp_header.HB3 = 0xe;
		}
324
	} else {
325 326 327 328 329 330
		/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
		memset(&psr_vsc, 0, sizeof(psr_vsc));
		psr_vsc.sdp_header.HB0 = 0;
		psr_vsc.sdp_header.HB1 = 0x7;
		psr_vsc.sdp_header.HB2 = 0x2;
		psr_vsc.sdp_header.HB3 = 0x8;
331 332
	}

333 334
	intel_dig_port->write_infoframe(&intel_dig_port->base,
					crtc_state,
335
					DP_SDP_VSC, &psr_vsc, sizeof(psr_vsc));
336 337
}

338
static void hsw_psr_setup_aux(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
339
{
340
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
341 342
	u32 aux_clock_divider, aux_ctl;
	int i;
343
	static const u8 aux_msg[] = {
R
Rodrigo Vivi 已提交
344 345 346 347 348 349
		[0] = DP_AUX_NATIVE_WRITE << 4,
		[1] = DP_SET_POWER >> 8,
		[2] = DP_SET_POWER & 0xff,
		[3] = 1 - 1,
		[4] = DP_SET_POWER_D0,
	};
350 351 352 353
	u32 psr_aux_mask = EDP_PSR_AUX_CTL_TIME_OUT_MASK |
			   EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK |
			   EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK |
			   EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK;
R
Rodrigo Vivi 已提交
354 355

	BUILD_BUG_ON(sizeof(aux_msg) > 20);
356
	for (i = 0; i < sizeof(aux_msg); i += 4)
357
		I915_WRITE(EDP_PSR_AUX_DATA(dev_priv->psr.transcoder, i >> 2),
358 359
			   intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));

360 361 362
	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

	/* Start with bits set for DDI_AUX_CTL register */
363
	aux_ctl = intel_dp->get_aux_send_ctl(intel_dp, sizeof(aux_msg),
364
					     aux_clock_divider);
365 366 367

	/* Select only valid bits for SRD_AUX_CTL */
	aux_ctl &= psr_aux_mask;
368
	I915_WRITE(EDP_PSR_AUX_CTL(dev_priv->psr.transcoder), aux_ctl);
369 370
}

371
static void intel_psr_enable_sink(struct intel_dp *intel_dp)
372
{
373
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
374
	u8 dpcd_val = DP_PSR_ENABLE;
375

376
	/* Enable ALPM at sink for psr2 */
377 378 379
	if (dev_priv->psr.psr2_enabled) {
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_RECEIVER_ALPM_CONFIG,
				   DP_ALPM_ENABLE);
380
		dpcd_val |= DP_PSR_ENABLE_PSR2 | DP_PSR_IRQ_HPD_WITH_CRC_ERRORS;
381 382 383
	} else {
		if (dev_priv->psr.link_standby)
			dpcd_val |= DP_PSR_MAIN_LINK_ACTIVE;
384 385 386

		if (INTEL_GEN(dev_priv) >= 8)
			dpcd_val |= DP_PSR_CRC_VERIFICATION;
387 388
	}

389
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, dpcd_val);
390

391
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
R
Rodrigo Vivi 已提交
392 393
}

394
static u32 intel_psr1_get_tp_time(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
395
{
396
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
397
	u32 val = 0;
398

399 400 401
	if (INTEL_GEN(dev_priv) >= 11)
		val |= EDP_PSR_TP4_TIME_0US;

402
	if (dev_priv->vbt.psr.tp1_wakeup_time_us == 0)
403
		val |= EDP_PSR_TP1_TIME_0us;
404
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 100)
405
		val |= EDP_PSR_TP1_TIME_100us;
406 407
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 500)
		val |= EDP_PSR_TP1_TIME_500us;
408
	else
409
		val |= EDP_PSR_TP1_TIME_2500us;
410

411
	if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us == 0)
412
		val |= EDP_PSR_TP2_TP3_TIME_0us;
413
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 100)
414
		val |= EDP_PSR_TP2_TP3_TIME_100us;
415 416
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 500)
		val |= EDP_PSR_TP2_TP3_TIME_500us;
417
	else
418
		val |= EDP_PSR_TP2_TP3_TIME_2500us;
419 420 421 422 423 424 425

	if (intel_dp_source_supports_hbr2(intel_dp) &&
	    drm_dp_tps3_supported(intel_dp->dpcd))
		val |= EDP_PSR_TP1_TP3_SEL;
	else
		val |= EDP_PSR_TP1_TP2_SEL;

426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454
	return val;
}

static void hsw_activate_psr1(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 max_sleep_time = 0x1f;
	u32 val = EDP_PSR_ENABLE;

	/* Let's use 6 as the minimum to cover all known cases including the
	 * off-by-one issue that HW has in some cases.
	 */
	int idle_frames = max(6, dev_priv->vbt.psr.idle_frames);

	/* sink_sync_latency of 8 means source has to wait for more than 8
	 * frames, we'll go with 9 frames for now
	 */
	idle_frames = max(idle_frames, dev_priv->psr.sink_sync_latency + 1);
	val |= idle_frames << EDP_PSR_IDLE_FRAME_SHIFT;

	val |= max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT;
	if (IS_HASWELL(dev_priv))
		val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;

	if (dev_priv->psr.link_standby)
		val |= EDP_PSR_LINK_STANDBY;

	val |= intel_psr1_get_tp_time(intel_dp);

455 456 457
	if (INTEL_GEN(dev_priv) >= 8)
		val |= EDP_PSR_CRC_ENABLE;

458 459 460
	val |= (I915_READ(EDP_PSR_CTL(dev_priv->psr.transcoder)) &
		EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK);
	I915_WRITE(EDP_PSR_CTL(dev_priv->psr.transcoder), val);
461
}
462

R
Rodrigo Vivi 已提交
463
static void hsw_activate_psr2(struct intel_dp *intel_dp)
464
{
465
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
466 467 468 469
	u32 val;

	/* Let's use 6 as the minimum to cover all known cases including the
	 * off-by-one issue that HW has in some cases.
470
	 */
471 472 473 474
	int idle_frames = max(6, dev_priv->vbt.psr.idle_frames);

	idle_frames = max(idle_frames, dev_priv->psr.sink_sync_latency + 1);
	val = idle_frames << EDP_PSR2_IDLE_FRAME_SHIFT;
475

476
	val |= EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE;
477 478
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
		val |= EDP_Y_COORDINATE_ENABLE;
479

480
	val |= EDP_PSR2_FRAME_BEFORE_SU(dev_priv->psr.sink_sync_latency + 1);
481

482 483
	if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us >= 0 &&
	    dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 50)
484
		val |= EDP_PSR2_TP2_TIME_50us;
485
	else if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 100)
486
		val |= EDP_PSR2_TP2_TIME_100us;
487
	else if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 500)
488
		val |= EDP_PSR2_TP2_TIME_500us;
489
	else
490
		val |= EDP_PSR2_TP2_TIME_2500us;
491

492
	/*
493 494
	 * PSR2 HW is incorrectly using EDP_PSR_TP1_TP3_SEL and BSpec is
	 * recommending keep this bit unset while PSR2 is enabled.
495
	 */
496
	I915_WRITE(EDP_PSR_CTL(dev_priv->psr.transcoder), 0);
497

498
	I915_WRITE(EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
R
Rodrigo Vivi 已提交
499 500
}

501 502 503
static bool
transcoder_has_psr2(struct drm_i915_private *dev_priv, enum transcoder trans)
{
504 505 506
	if (INTEL_GEN(dev_priv) < 9)
		return false;
	else if (INTEL_GEN(dev_priv) >= 12)
507 508 509 510 511
		return trans == TRANSCODER_A;
	else
		return trans == TRANSCODER_EDP;
}

512 513 514
static bool intel_psr2_config_valid(struct intel_dp *intel_dp,
				    struct intel_crtc_state *crtc_state)
{
515
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
516 517 518
	int crtc_hdisplay = crtc_state->base.adjusted_mode.crtc_hdisplay;
	int crtc_vdisplay = crtc_state->base.adjusted_mode.crtc_vdisplay;
	int psr_max_h = 0, psr_max_v = 0;
519

520
	if (!dev_priv->psr.sink_psr2_support)
521 522
		return false;

523 524 525 526 527 528
	if (!transcoder_has_psr2(dev_priv, crtc_state->cpu_transcoder)) {
		DRM_DEBUG_KMS("PSR2 not supported in transcoder %s\n",
			      transcoder_name(crtc_state->cpu_transcoder));
		return false;
	}

529 530 531 532 533 534 535 536 537 538
	/*
	 * DSC and PSR2 cannot be enabled simultaneously. If a requested
	 * resolution requires DSC to be enabled, priority is given to DSC
	 * over PSR2.
	 */
	if (crtc_state->dsc_params.compression_enable) {
		DRM_DEBUG_KMS("PSR2 cannot be enabled since DSC is enabled\n");
		return false;
	}

539 540 541 542
	if (INTEL_GEN(dev_priv) >= 12) {
		psr_max_h = 5120;
		psr_max_v = 3200;
	} else if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
543 544
		psr_max_h = 4096;
		psr_max_v = 2304;
545
	} else if (IS_GEN(dev_priv, 9)) {
546 547 548 549 550 551 552 553
		psr_max_h = 3640;
		psr_max_v = 2304;
	}

	if (crtc_hdisplay > psr_max_h || crtc_vdisplay > psr_max_v) {
		DRM_DEBUG_KMS("PSR2 not enabled, resolution %dx%d > max supported %dx%d\n",
			      crtc_hdisplay, crtc_vdisplay,
			      psr_max_h, psr_max_v);
554 555 556
		return false;
	}

557 558 559
	/*
	 * HW sends SU blocks of size four scan lines, which means the starting
	 * X coordinate and Y granularity requirements will always be met. We
560 561
	 * only need to validate the SU block width is a multiple of
	 * x granularity.
562
	 */
563 564 565
	if (crtc_hdisplay % dev_priv->psr.su_x_granularity) {
		DRM_DEBUG_KMS("PSR2 not enabled, hdisplay(%d) not multiple of %d\n",
			      crtc_hdisplay, dev_priv->psr.su_x_granularity);
566 567 568
		return false;
	}

569 570 571 572 573
	if (crtc_state->crc_enabled) {
		DRM_DEBUG_KMS("PSR2 not enabled because it would inhibit pipe CRC calculation\n");
		return false;
	}

574 575 576
	return true;
}

577 578
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
579 580
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
581
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
582
	const struct drm_display_mode *adjusted_mode =
583
		&crtc_state->base.adjusted_mode;
584
	int psr_setup_time;
R
Rodrigo Vivi 已提交
585

586
	if (!CAN_PSR(dev_priv))
587 588
		return;

589
	if (intel_dp != dev_priv->psr.dp)
590
		return;
R
Rodrigo Vivi 已提交
591

592 593
	/*
	 * HSW spec explicitly says PSR is tied to port A.
594 595 596
	 * BDW+ platforms have a instance of PSR registers per transcoder but
	 * for now it only supports one instance of PSR, so lets keep it
	 * hardcoded to PORT_A
597
	 */
598
	if (dig_port->base.port != PORT_A) {
599
		DRM_DEBUG_KMS("PSR condition failed: Port not supported\n");
600
		return;
R
Rodrigo Vivi 已提交
601 602
	}

603 604 605 606 607
	if (dev_priv->psr.sink_not_reliable) {
		DRM_DEBUG_KMS("PSR sink implementation is not reliable\n");
		return;
	}

608 609
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
		DRM_DEBUG_KMS("PSR condition failed: Interlaced mode enabled\n");
610
		return;
R
Rodrigo Vivi 已提交
611 612
	}

613 614 615 616
	psr_setup_time = drm_dp_psr_setup_time(intel_dp->psr_dpcd);
	if (psr_setup_time < 0) {
		DRM_DEBUG_KMS("PSR condition failed: Invalid PSR setup time (0x%02x)\n",
			      intel_dp->psr_dpcd[1]);
617
		return;
618 619 620 621 622 623
	}

	if (intel_usecs_to_scanlines(adjusted_mode, psr_setup_time) >
	    adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vdisplay - 1) {
		DRM_DEBUG_KMS("PSR condition failed: PSR setup time (%d us) too long\n",
			      psr_setup_time);
624 625 626 627
		return;
	}

	crtc_state->has_psr = true;
628
	crtc_state->has_psr2 = intel_psr2_config_valid(intel_dp, crtc_state);
R
Rodrigo Vivi 已提交
629 630
}

631
static void intel_psr_activate(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
632
{
633
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
R
Rodrigo Vivi 已提交
634

635
	if (transcoder_has_psr2(dev_priv, dev_priv->psr.transcoder))
636
		WARN_ON(I915_READ(EDP_PSR2_CTL(dev_priv->psr.transcoder)) & EDP_PSR2_ENABLE);
637

638
	WARN_ON(I915_READ(EDP_PSR_CTL(dev_priv->psr.transcoder)) & EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
639 640 641
	WARN_ON(dev_priv->psr.active);
	lockdep_assert_held(&dev_priv->psr.lock);

642 643 644 645 646 647
	/* psr1 and psr2 are mutually exclusive.*/
	if (dev_priv->psr.psr2_enabled)
		hsw_activate_psr2(intel_dp);
	else
		hsw_activate_psr1(intel_dp);

R
Rodrigo Vivi 已提交
648 649 650
	dev_priv->psr.active = true;
}

651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669
static i915_reg_t gen9_chicken_trans_reg(struct drm_i915_private *dev_priv,
					 enum transcoder cpu_transcoder)
{
	static const i915_reg_t regs[] = {
		[TRANSCODER_A] = CHICKEN_TRANS_A,
		[TRANSCODER_B] = CHICKEN_TRANS_B,
		[TRANSCODER_C] = CHICKEN_TRANS_C,
		[TRANSCODER_EDP] = CHICKEN_TRANS_EDP,
	};

	WARN_ON(INTEL_GEN(dev_priv) < 9);

	if (WARN_ON(cpu_transcoder >= ARRAY_SIZE(regs) ||
		    !regs[cpu_transcoder].reg))
		cpu_transcoder = TRANSCODER_A;

	return regs[cpu_transcoder];
}

670 671
static void intel_psr_enable_source(struct intel_dp *intel_dp,
				    const struct intel_crtc_state *crtc_state)
672
{
673
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
674
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
675
	u32 mask;
676

677 678 679 680 681 682
	/* Only HSW and BDW have PSR AUX registers that need to be setup. SKL+
	 * use hardcoded values PSR AUX transactions
	 */
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
		hsw_psr_setup_aux(intel_dp);

683
	if (dev_priv->psr.psr2_enabled && (IS_GEN(dev_priv, 9) &&
684
					   !IS_GEMINILAKE(dev_priv))) {
685 686 687
		i915_reg_t reg = gen9_chicken_trans_reg(dev_priv,
							cpu_transcoder);
		u32 chicken = I915_READ(reg);
688

689 690
		chicken |= PSR2_VSC_ENABLE_PROG_HEADER |
			   PSR2_ADD_VERTICAL_LINE_COUNT;
691
		I915_WRITE(reg, chicken);
692
	}
693 694 695 696 697 698 699

	/*
	 * Per Spec: Avoid continuous PSR exit by masking MEMUP and HPD also
	 * mask LPSP to avoid dependency on other drivers that might block
	 * runtime_pm besides preventing  other hw tracking issues now we
	 * can rely on frontbuffer tracking.
	 */
700 701 702 703 704 705 706 707
	mask = EDP_PSR_DEBUG_MASK_MEMUP |
	       EDP_PSR_DEBUG_MASK_HPD |
	       EDP_PSR_DEBUG_MASK_LPSP |
	       EDP_PSR_DEBUG_MASK_MAX_SLEEP;

	if (INTEL_GEN(dev_priv) < 11)
		mask |= EDP_PSR_DEBUG_MASK_DISP_REG_WRITE;

708
	I915_WRITE(EDP_PSR_DEBUG(dev_priv->psr.transcoder), mask);
709

710
	psr_irq_control(dev_priv);
711 712
}

713 714 715 716
static void intel_psr_enable_locked(struct drm_i915_private *dev_priv,
				    const struct intel_crtc_state *crtc_state)
{
	struct intel_dp *intel_dp = dev_priv->psr.dp;
717
	u32 val;
718

719 720 721 722 723
	WARN_ON(dev_priv->psr.enabled);

	dev_priv->psr.psr2_enabled = intel_psr2_enabled(dev_priv, crtc_state);
	dev_priv->psr.busy_frontbuffer_bits = 0;
	dev_priv->psr.pipe = to_intel_crtc(crtc_state->base.crtc)->pipe;
724 725 726 727 728 729 730 731 732 733 734
	dev_priv->psr.transcoder = crtc_state->cpu_transcoder;

	/*
	 * If a PSR error happened and the driver is reloaded, the EDP_PSR_IIR
	 * will still keep the error set even after the reset done in the
	 * irq_preinstall and irq_uninstall hooks.
	 * And enabling in this situation cause the screen to freeze in the
	 * first time that PSR HW tries to activate so lets keep PSR disabled
	 * to avoid any rendering problems.
	 */
	val = I915_READ(EDP_PSR_IIR);
735
	val &= EDP_PSR_ERROR(dev_priv->psr.transcoder);
736 737 738 739 740
	if (val) {
		dev_priv->psr.sink_not_reliable = true;
		DRM_DEBUG_KMS("PSR interruption error set, not enabling PSR\n");
		return;
	}
741 742 743 744 745 746 747 748 749 750 751

	DRM_DEBUG_KMS("Enabling PSR%s\n",
		      dev_priv->psr.psr2_enabled ? "2" : "1");
	intel_psr_setup_vsc(intel_dp, crtc_state);
	intel_psr_enable_sink(intel_dp);
	intel_psr_enable_source(intel_dp, crtc_state);
	dev_priv->psr.enabled = true;

	intel_psr_activate(intel_dp);
}

R
Rodrigo Vivi 已提交
752 753 754
/**
 * intel_psr_enable - Enable PSR
 * @intel_dp: Intel DP
755
 * @crtc_state: new CRTC state
R
Rodrigo Vivi 已提交
756 757 758
 *
 * This function can only be called after the pipe is fully trained and enabled.
 */
759 760
void intel_psr_enable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
761
{
762
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
R
Rodrigo Vivi 已提交
763

764
	if (!crtc_state->has_psr)
R
Rodrigo Vivi 已提交
765 766
		return;

767 768 769
	if (WARN_ON(!CAN_PSR(dev_priv)))
		return;

770
	WARN_ON(dev_priv->drrs.dp);
771

R
Rodrigo Vivi 已提交
772
	mutex_lock(&dev_priv->psr.lock);
773 774 775

	if (!psr_global_enabled(dev_priv->psr.debug)) {
		DRM_DEBUG_KMS("PSR disabled by flag\n");
R
Rodrigo Vivi 已提交
776 777 778
		goto unlock;
	}

779
	intel_psr_enable_locked(dev_priv, crtc_state);
780

R
Rodrigo Vivi 已提交
781 782 783 784
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

785 786 787 788
static void intel_psr_exit(struct drm_i915_private *dev_priv)
{
	u32 val;

789
	if (!dev_priv->psr.active) {
790
		if (transcoder_has_psr2(dev_priv, dev_priv->psr.transcoder)) {
791 792 793 794 795 796 797
			val = I915_READ(EDP_PSR2_CTL(dev_priv->psr.transcoder));
			WARN_ON(val & EDP_PSR2_ENABLE);
		}

		val = I915_READ(EDP_PSR_CTL(dev_priv->psr.transcoder));
		WARN_ON(val & EDP_PSR_ENABLE);

798
		return;
799
	}
800 801

	if (dev_priv->psr.psr2_enabled) {
802
		val = I915_READ(EDP_PSR2_CTL(dev_priv->psr.transcoder));
803
		WARN_ON(!(val & EDP_PSR2_ENABLE));
804 805
		val &= ~EDP_PSR2_ENABLE;
		I915_WRITE(EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
806
	} else {
807
		val = I915_READ(EDP_PSR_CTL(dev_priv->psr.transcoder));
808
		WARN_ON(!(val & EDP_PSR_ENABLE));
809 810
		val &= ~EDP_PSR_ENABLE;
		I915_WRITE(EDP_PSR_CTL(dev_priv->psr.transcoder), val);
811 812 813 814
	}
	dev_priv->psr.active = false;
}

815
static void intel_psr_disable_locked(struct intel_dp *intel_dp)
816
{
817
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
818 819
	i915_reg_t psr_status;
	u32 psr_status_mask;
R
Rodrigo Vivi 已提交
820

821 822 823 824 825 826 827 828
	lockdep_assert_held(&dev_priv->psr.lock);

	if (!dev_priv->psr.enabled)
		return;

	DRM_DEBUG_KMS("Disabling PSR%s\n",
		      dev_priv->psr.psr2_enabled ? "2" : "1");

829
	intel_psr_exit(dev_priv);
830

831
	if (dev_priv->psr.psr2_enabled) {
832
		psr_status = EDP_PSR2_STATUS(dev_priv->psr.transcoder);
833
		psr_status_mask = EDP_PSR2_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
834
	} else {
835
		psr_status = EDP_PSR_STATUS(dev_priv->psr.transcoder);
836
		psr_status_mask = EDP_PSR_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
837
	}
838 839

	/* Wait till PSR is idle */
840 841
	if (intel_de_wait_for_clear(dev_priv, psr_status,
				    psr_status_mask, 2000))
842
		DRM_ERROR("Timed out waiting PSR idle state\n");
843 844 845 846

	/* Disable PSR on Sink */
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);

847
	dev_priv->psr.enabled = false;
848 849
}

850 851 852
/**
 * intel_psr_disable - Disable PSR
 * @intel_dp: Intel DP
853
 * @old_crtc_state: old CRTC state
854 855 856
 *
 * This function needs to be called before disabling pipe.
 */
857 858
void intel_psr_disable(struct intel_dp *intel_dp,
		       const struct intel_crtc_state *old_crtc_state)
859
{
860
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
861

862
	if (!old_crtc_state->has_psr)
863 864
		return;

865 866 867
	if (WARN_ON(!CAN_PSR(dev_priv)))
		return;

868
	mutex_lock(&dev_priv->psr.lock);
869

870
	intel_psr_disable_locked(intel_dp);
871

R
Rodrigo Vivi 已提交
872
	mutex_unlock(&dev_priv->psr.lock);
873
	cancel_work_sync(&dev_priv->psr.work);
R
Rodrigo Vivi 已提交
874 875
}

876 877
static void psr_force_hw_tracking_exit(struct drm_i915_private *dev_priv)
{
878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894
	if (INTEL_GEN(dev_priv) >= 9)
		/*
		 * Display WA #0884: skl+
		 * This documented WA for bxt can be safely applied
		 * broadly so we can force HW tracking to exit PSR
		 * instead of disabling and re-enabling.
		 * Workaround tells us to write 0 to CUR_SURFLIVE_A,
		 * but it makes more sense write to the current active
		 * pipe.
		 */
		I915_WRITE(CURSURFLIVE(dev_priv->psr.pipe), 0);
	else
		/*
		 * A write to CURSURFLIVE do not cause HW tracking to exit PSR
		 * on older gens so doing the manual exit instead.
		 */
		intel_psr_exit(dev_priv);
895 896
}

897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920
/**
 * intel_psr_update - Update PSR state
 * @intel_dp: Intel DP
 * @crtc_state: new CRTC state
 *
 * This functions will update PSR states, disabling, enabling or switching PSR
 * version when executing fastsets. For full modeset, intel_psr_disable() and
 * intel_psr_enable() should be called instead.
 */
void intel_psr_update(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct i915_psr *psr = &dev_priv->psr;
	bool enable, psr2_enable;

	if (!CAN_PSR(dev_priv) || READ_ONCE(psr->dp) != intel_dp)
		return;

	mutex_lock(&dev_priv->psr.lock);

	enable = crtc_state->has_psr && psr_global_enabled(psr->debug);
	psr2_enable = intel_psr2_enabled(dev_priv, crtc_state);

921 922 923 924
	if (enable == psr->enabled && psr2_enable == psr->psr2_enabled) {
		/* Force a PSR exit when enabling CRC to avoid CRC timeouts */
		if (crtc_state->crc_enabled && psr->enabled)
			psr_force_hw_tracking_exit(dev_priv);
925 926 927 928 929 930 931 932 933
		else if (INTEL_GEN(dev_priv) < 9 && psr->enabled) {
			/*
			 * Activate PSR again after a force exit when enabling
			 * CRC in older gens
			 */
			if (!dev_priv->psr.active &&
			    !dev_priv->psr.busy_frontbuffer_bits)
				schedule_work(&dev_priv->psr.work);
		}
934

935
		goto unlock;
936
	}
937

938 939
	if (psr->enabled)
		intel_psr_disable_locked(intel_dp);
940

941 942
	if (enable)
		intel_psr_enable_locked(dev_priv, crtc_state);
943 944 945 946 947

unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

948 949 950 951 952 953 954 955 956 957
/**
 * intel_psr_wait_for_idle - wait for PSR1 to idle
 * @new_crtc_state: new CRTC state
 * @out_value: PSR status in case of failure
 *
 * This function is expected to be called from pipe_update_start() where it is
 * not expected to race with PSR enable or disable.
 *
 * Returns: 0 on success or -ETIMEOUT if PSR status does not idle.
 */
958 959
int intel_psr_wait_for_idle(const struct intel_crtc_state *new_crtc_state,
			    u32 *out_value)
960
{
961 962
	struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
963

964
	if (!dev_priv->psr.enabled || !new_crtc_state->has_psr)
965 966
		return 0;

967 968 969
	/* FIXME: Update this for PSR2 if we need to wait for idle */
	if (READ_ONCE(dev_priv->psr.psr2_enabled))
		return 0;
970 971

	/*
972 973 974 975
	 * From bspec: Panel Self Refresh (BDW+)
	 * Max. time for PSR to idle = Inverse of the refresh rate + 6 ms of
	 * exit training time + 1.5 ms of aux channel handshake. 50 ms is
	 * defensive enough to cover everything.
976
	 */
977

978 979
	return __intel_wait_for_register(&dev_priv->uncore,
					 EDP_PSR_STATUS(dev_priv->psr.transcoder),
980
					 EDP_PSR_STATUS_STATE_MASK,
981 982
					 EDP_PSR_STATUS_STATE_IDLE, 2, 50,
					 out_value);
983 984 985
}

static bool __psr_wait_for_idle_locked(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
986
{
987 988 989 990
	i915_reg_t reg;
	u32 mask;
	int err;

991
	if (!dev_priv->psr.enabled)
992
		return false;
R
Rodrigo Vivi 已提交
993

994
	if (dev_priv->psr.psr2_enabled) {
995
		reg = EDP_PSR2_STATUS(dev_priv->psr.transcoder);
996
		mask = EDP_PSR2_STATUS_STATE_MASK;
997
	} else {
998
		reg = EDP_PSR_STATUS(dev_priv->psr.transcoder);
999
		mask = EDP_PSR_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
1000
	}
1001 1002 1003

	mutex_unlock(&dev_priv->psr.lock);

1004
	err = intel_de_wait_for_clear(dev_priv, reg, mask, 50);
1005 1006 1007 1008
	if (err)
		DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");

	/* After the unlocked wait, verify that PSR is still wanted! */
R
Rodrigo Vivi 已提交
1009
	mutex_lock(&dev_priv->psr.lock);
1010 1011
	return err == 0 && dev_priv->psr.enabled;
}
R
Rodrigo Vivi 已提交
1012

1013
static int intel_psr_fastset_force(struct drm_i915_private *dev_priv)
1014
{
1015 1016 1017 1018 1019
	struct drm_device *dev = &dev_priv->drm;
	struct drm_modeset_acquire_ctx ctx;
	struct drm_atomic_state *state;
	struct drm_crtc *crtc;
	int err;
1020

1021 1022 1023
	state = drm_atomic_state_alloc(dev);
	if (!state)
		return -ENOMEM;
1024

1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);
	state->acquire_ctx = &ctx;

retry:
	drm_for_each_crtc(crtc, dev) {
		struct drm_crtc_state *crtc_state;
		struct intel_crtc_state *intel_crtc_state;

		crtc_state = drm_atomic_get_crtc_state(state, crtc);
		if (IS_ERR(crtc_state)) {
			err = PTR_ERR(crtc_state);
			goto error;
		}

		intel_crtc_state = to_intel_crtc_state(crtc_state);

1041
		if (crtc_state->active && intel_crtc_state->has_psr) {
1042 1043 1044 1045 1046 1047 1048
			/* Mark mode as changed to trigger a pipe->update() */
			crtc_state->mode_changed = true;
			break;
		}
	}

	err = drm_atomic_commit(state);
1049

1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
error:
	if (err == -EDEADLK) {
		drm_atomic_state_clear(state);
		err = drm_modeset_backoff(&ctx);
		if (!err)
			goto retry;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
	drm_atomic_state_put(state);

	return err;
1063 1064
}

1065
int intel_psr_debug_set(struct drm_i915_private *dev_priv, u64 val)
1066
{
1067 1068
	const u32 mode = val & I915_PSR_DEBUG_MODE_MASK;
	u32 old_mode;
1069 1070 1071
	int ret;

	if (val & ~(I915_PSR_DEBUG_IRQ | I915_PSR_DEBUG_MODE_MASK) ||
1072
	    mode > I915_PSR_DEBUG_FORCE_PSR1) {
1073 1074 1075 1076 1077 1078 1079 1080
		DRM_DEBUG_KMS("Invalid debug mask %llx\n", val);
		return -EINVAL;
	}

	ret = mutex_lock_interruptible(&dev_priv->psr.lock);
	if (ret)
		return ret;

1081
	old_mode = dev_priv->psr.debug & I915_PSR_DEBUG_MODE_MASK;
1082
	dev_priv->psr.debug = val;
1083 1084 1085 1086 1087 1088 1089

	/*
	 * Do it right away if it's already enabled, otherwise it will be done
	 * when enabling the source.
	 */
	if (dev_priv->psr.enabled)
		psr_irq_control(dev_priv);
1090 1091

	mutex_unlock(&dev_priv->psr.lock);
1092 1093 1094 1095

	if (old_mode != mode)
		ret = intel_psr_fastset_force(dev_priv);

1096 1097 1098
	return ret;
}

1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
static void intel_psr_handle_irq(struct drm_i915_private *dev_priv)
{
	struct i915_psr *psr = &dev_priv->psr;

	intel_psr_disable_locked(psr->dp);
	psr->sink_not_reliable = true;
	/* let's make sure that sink is awaken */
	drm_dp_dpcd_writeb(&psr->dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
}

1109 1110 1111
static void intel_psr_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
1112
		container_of(work, typeof(*dev_priv), psr.work);
1113 1114 1115

	mutex_lock(&dev_priv->psr.lock);

1116 1117 1118
	if (!dev_priv->psr.enabled)
		goto unlock;

1119 1120 1121
	if (READ_ONCE(dev_priv->psr.irq_aux_error))
		intel_psr_handle_irq(dev_priv);

1122 1123 1124 1125 1126 1127
	/*
	 * We have to make sure PSR is ready for re-enable
	 * otherwise it keeps disabled until next full enable/disable cycle.
	 * PSR might take some time to get fully disabled
	 * and be ready for re-enable.
	 */
1128
	if (!__psr_wait_for_idle_locked(dev_priv))
R
Rodrigo Vivi 已提交
1129 1130 1131 1132 1133 1134 1135
		goto unlock;

	/*
	 * The delayed work can race with an invalidate hence we need to
	 * recheck. Since psr_flush first clears this and then reschedules we
	 * won't ever miss a flush when bailing out here.
	 */
1136
	if (dev_priv->psr.busy_frontbuffer_bits || dev_priv->psr.active)
R
Rodrigo Vivi 已提交
1137 1138
		goto unlock;

1139
	intel_psr_activate(dev_priv->psr.dp);
R
Rodrigo Vivi 已提交
1140 1141 1142 1143
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1144 1145
/**
 * intel_psr_invalidate - Invalidade PSR
1146
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
1147
 * @frontbuffer_bits: frontbuffer plane tracking bits
1148
 * @origin: which operation caused the invalidate
R
Rodrigo Vivi 已提交
1149 1150 1151 1152 1153 1154 1155 1156
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
 * disabled if the frontbuffer mask contains a buffer relevant to PSR.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
 */
1157
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
1158
			  unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
1159
{
1160
	if (!CAN_PSR(dev_priv))
1161 1162
		return;

1163
	if (origin == ORIGIN_FLIP)
1164 1165
		return;

R
Rodrigo Vivi 已提交
1166 1167 1168 1169 1170 1171
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

1172
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe);
R
Rodrigo Vivi 已提交
1173
	dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
1174 1175

	if (frontbuffer_bits)
1176
		intel_psr_exit(dev_priv);
1177

R
Rodrigo Vivi 已提交
1178 1179 1180
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1181 1182
/**
 * intel_psr_flush - Flush PSR
1183
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
1184
 * @frontbuffer_bits: frontbuffer plane tracking bits
1185
 * @origin: which operation caused the flush
R
Rodrigo Vivi 已提交
1186 1187 1188 1189 1190 1191 1192 1193
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering has completed and flushed out to memory. PSR
 * can be enabled again if no other frontbuffer relevant to PSR is dirty.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
 */
1194
void intel_psr_flush(struct drm_i915_private *dev_priv,
1195
		     unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
1196
{
1197
	if (!CAN_PSR(dev_priv))
1198 1199
		return;

1200
	if (origin == ORIGIN_FLIP)
1201 1202
		return;

R
Rodrigo Vivi 已提交
1203 1204 1205 1206 1207 1208
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

1209
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe);
R
Rodrigo Vivi 已提交
1210 1211
	dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;

1212
	/* By definition flush = invalidate + flush */
1213 1214
	if (frontbuffer_bits)
		psr_force_hw_tracking_exit(dev_priv);
1215

R
Rodrigo Vivi 已提交
1216
	if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
1217
		schedule_work(&dev_priv->psr.work);
R
Rodrigo Vivi 已提交
1218 1219 1220
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1221 1222
/**
 * intel_psr_init - Init basic PSR work and mutex.
1223
 * @dev_priv: i915 device private
R
Rodrigo Vivi 已提交
1224 1225 1226 1227
 *
 * This function is  called only once at driver load to initialize basic
 * PSR stuff.
 */
1228
void intel_psr_init(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
1229
{
1230 1231 1232
	if (!HAS_PSR(dev_priv))
		return;

1233 1234 1235
	if (!dev_priv->psr.sink_support)
		return;

1236 1237 1238 1239 1240 1241 1242 1243
	if (IS_HASWELL(dev_priv))
		/*
		 * HSW don't have PSR registers on the same space as transcoder
		 * so set this to a value that when subtract to the register
		 * in transcoder space results in the right offset for HSW
		 */
		dev_priv->hsw_psr_mmio_adjust = _SRD_CTL_EDP - _HSW_EDP_PSR_BASE;

1244 1245 1246
	if (i915_modparams.enable_psr == -1)
		if (INTEL_GEN(dev_priv) < 9 || !dev_priv->vbt.psr.enable)
			i915_modparams.enable_psr = 0;
1247

1248
	/* Set link_standby x link_off defaults */
1249
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1250 1251
		/* HSW and BDW require workarounds that we don't implement. */
		dev_priv->psr.link_standby = false;
1252 1253
	else if (INTEL_GEN(dev_priv) < 12)
		/* For new platforms up to TGL let's respect VBT back again */
1254 1255
		dev_priv->psr.link_standby = dev_priv->vbt.psr.full_link;

1256
	INIT_WORK(&dev_priv->psr.work, intel_psr_work);
R
Rodrigo Vivi 已提交
1257 1258
	mutex_init(&dev_priv->psr.lock);
}
1259 1260 1261

void intel_psr_short_pulse(struct intel_dp *intel_dp)
{
1262
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1263 1264
	struct i915_psr *psr = &dev_priv->psr;
	u8 val;
1265
	const u8 errors = DP_PSR_RFB_STORAGE_ERROR |
1266 1267
			  DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR |
			  DP_PSR_LINK_CRC_ERROR;
1268 1269 1270 1271 1272 1273

	if (!CAN_PSR(dev_priv) || !intel_dp_is_edp(intel_dp))
		return;

	mutex_lock(&psr->lock);

1274
	if (!psr->enabled || psr->dp != intel_dp)
1275 1276 1277 1278 1279 1280 1281 1282 1283 1284
		goto exit;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_STATUS, &val) != 1) {
		DRM_ERROR("PSR_STATUS dpcd read failed\n");
		goto exit;
	}

	if ((val & DP_PSR_SINK_STATE_MASK) == DP_PSR_SINK_INTERNAL_ERROR) {
		DRM_DEBUG_KMS("PSR sink internal error, disabling PSR\n");
		intel_psr_disable_locked(intel_dp);
1285
		psr->sink_not_reliable = true;
1286 1287
	}

1288 1289 1290 1291 1292 1293 1294 1295 1296
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_ERROR_STATUS, &val) != 1) {
		DRM_ERROR("PSR_ERROR_STATUS dpcd read failed\n");
		goto exit;
	}

	if (val & DP_PSR_RFB_STORAGE_ERROR)
		DRM_DEBUG_KMS("PSR RFB storage error, disabling PSR\n");
	if (val & DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR)
		DRM_DEBUG_KMS("PSR VSC SDP uncorrectable error, disabling PSR\n");
1297 1298
	if (val & DP_PSR_LINK_CRC_ERROR)
		DRM_ERROR("PSR Link CRC error, disabling PSR\n");
1299 1300 1301 1302

	if (val & ~errors)
		DRM_ERROR("PSR_ERROR_STATUS unhandled errors %x\n",
			  val & ~errors);
1303
	if (val & errors) {
1304
		intel_psr_disable_locked(intel_dp);
1305 1306
		psr->sink_not_reliable = true;
	}
1307 1308
	/* clear status register */
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_ERROR_STATUS, val);
1309 1310 1311
exit:
	mutex_unlock(&psr->lock);
}
1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326

bool intel_psr_enabled(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	bool ret;

	if (!CAN_PSR(dev_priv) || !intel_dp_is_edp(intel_dp))
		return false;

	mutex_lock(&dev_priv->psr.lock);
	ret = (dev_priv->psr.dp == intel_dp && dev_priv->psr.enabled);
	mutex_unlock(&dev_priv->psr.lock);

	return ret;
}