intel_psr.c 48.2 KB
Newer Older
R
Rodrigo Vivi 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

24 25
#include <drm/drm_atomic_helper.h>

26 27
#include "display/intel_dp.h"

28
#include "i915_drv.h"
29
#include "intel_atomic.h"
30
#include "intel_display_types.h"
31
#include "intel_psr.h"
32
#include "intel_sprite.h"
33

R
Rodrigo Vivi 已提交
34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61
/**
 * DOC: Panel Self Refresh (PSR/SRD)
 *
 * Since Haswell Display controller supports Panel Self-Refresh on display
 * panels witch have a remote frame buffer (RFB) implemented according to PSR
 * spec in eDP1.3. PSR feature allows the display to go to lower standby states
 * when system is idle but display is on as it eliminates display refresh
 * request to DDR memory completely as long as the frame buffer for that
 * display is unchanged.
 *
 * Panel Self Refresh must be supported by both Hardware (source) and
 * Panel (sink).
 *
 * PSR saves power by caching the framebuffer in the panel RFB, which allows us
 * to power down the link and memory controller. For DSI panels the same idea
 * is called "manual mode".
 *
 * The implementation uses the hardware-based PSR support which automatically
 * enters/exits self-refresh mode. The hardware takes care of sending the
 * required DP aux message and could even retrain the link (that part isn't
 * enabled yet though). The hardware also keeps track of any frontbuffer
 * changes to know when to exit self-refresh mode again. Unfortunately that
 * part doesn't work too well, hence why the i915 PSR support uses the
 * software frontbuffer tracking to make sure it doesn't miss a screen
 * update. For this integration intel_psr_invalidate() and intel_psr_flush()
 * get called by the frontbuffer tracking code. Note that because of locking
 * issues the self-refresh re-enable code is done from a work queue, which
 * must be correctly synchronized/cancelled when shutting down the pipe."
62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78
 *
 * DC3CO (DC3 clock off)
 *
 * On top of PSR2, GEN12 adds a intermediate power savings state that turns
 * clock off automatically during PSR2 idle state.
 * The smaller overhead of DC3co entry/exit vs. the overhead of PSR2 deep sleep
 * entry/exit allows the HW to enter a low-power state even when page flipping
 * periodically (for instance a 30fps video playback scenario).
 *
 * Every time a flips occurs PSR2 will get out of deep sleep state(if it was),
 * so DC3CO is enabled and tgl_dc3co_disable_work is schedule to run after 6
 * frames, if no other flip occurs and the function above is executed, DC3CO is
 * disabled and PSR2 is configured to enter deep sleep, resetting again in case
 * of another flip.
 * Front buffer modifications do not trigger DC3CO activation on purpose as it
 * would bring a lot of complexity and most of the moderns systems will only
 * use page flips.
R
Rodrigo Vivi 已提交
79 80
 */

81
static bool psr_global_enabled(struct drm_i915_private *i915)
82
{
83
	switch (i915->psr.debug & I915_PSR_DEBUG_MODE_MASK) {
84 85 86 87 88 89 90 91 92
	case I915_PSR_DEBUG_DEFAULT:
		return i915_modparams.enable_psr;
	case I915_PSR_DEBUG_DISABLE:
		return false;
	default:
		return true;
	}
}

93 94 95
static bool intel_psr2_enabled(struct drm_i915_private *dev_priv,
			       const struct intel_crtc_state *crtc_state)
{
96
	/* Cannot enable DSC and PSR2 simultaneously */
97 98
	drm_WARN_ON(&dev_priv->drm, crtc_state->dsc.compression_enable &&
		    crtc_state->has_psr2);
99

100
	switch (dev_priv->psr.debug & I915_PSR_DEBUG_MODE_MASK) {
101
	case I915_PSR_DEBUG_DISABLE:
102 103 104 105 106 107 108
	case I915_PSR_DEBUG_FORCE_PSR1:
		return false;
	default:
		return crtc_state->has_psr2;
	}
}

109
static void psr_irq_control(struct drm_i915_private *dev_priv)
110
{
111 112 113
	enum transcoder trans_shift;
	u32 mask, val;
	i915_reg_t imr_reg;
114

115 116 117 118 119 120 121 122 123 124 125 126 127 128
	/*
	 * gen12+ has registers relative to transcoder and one per transcoder
	 * using the same bit definition: handle it as TRANSCODER_EDP to force
	 * 0 shift in bit definition
	 */
	if (INTEL_GEN(dev_priv) >= 12) {
		trans_shift = 0;
		imr_reg = TRANS_PSR_IMR(dev_priv->psr.transcoder);
	} else {
		trans_shift = dev_priv->psr.transcoder;
		imr_reg = EDP_PSR_IMR;
	}

	mask = EDP_PSR_ERROR(trans_shift);
129
	if (dev_priv->psr.debug & I915_PSR_DEBUG_IRQ)
130 131
		mask |= EDP_PSR_POST_EXIT(trans_shift) |
			EDP_PSR_PRE_ENTRY(trans_shift);
132 133

	/* Warning: it is masking/setting reserved bits too */
134
	val = intel_de_read(dev_priv, imr_reg);
135
	val &= ~EDP_PSR_TRANS_MASK(trans_shift);
136
	val |= ~mask;
137
	intel_de_write(dev_priv, imr_reg, val);
138 139
}

140 141
static void psr_event_print(struct drm_i915_private *i915,
			    u32 val, bool psr2_enabled)
142
{
143
	drm_dbg_kms(&i915->drm, "PSR exit events: 0x%x\n", val);
144
	if (val & PSR_EVENT_PSR2_WD_TIMER_EXPIRE)
145
		drm_dbg_kms(&i915->drm, "\tPSR2 watchdog timer expired\n");
146
	if ((val & PSR_EVENT_PSR2_DISABLED) && psr2_enabled)
147
		drm_dbg_kms(&i915->drm, "\tPSR2 disabled\n");
148
	if (val & PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN)
149
		drm_dbg_kms(&i915->drm, "\tSU dirty FIFO underrun\n");
150
	if (val & PSR_EVENT_SU_CRC_FIFO_UNDERRUN)
151
		drm_dbg_kms(&i915->drm, "\tSU CRC FIFO underrun\n");
152
	if (val & PSR_EVENT_GRAPHICS_RESET)
153
		drm_dbg_kms(&i915->drm, "\tGraphics reset\n");
154
	if (val & PSR_EVENT_PCH_INTERRUPT)
155
		drm_dbg_kms(&i915->drm, "\tPCH interrupt\n");
156
	if (val & PSR_EVENT_MEMORY_UP)
157
		drm_dbg_kms(&i915->drm, "\tMemory up\n");
158
	if (val & PSR_EVENT_FRONT_BUFFER_MODIFY)
159
		drm_dbg_kms(&i915->drm, "\tFront buffer modification\n");
160
	if (val & PSR_EVENT_WD_TIMER_EXPIRE)
161
		drm_dbg_kms(&i915->drm, "\tPSR watchdog timer expired\n");
162
	if (val & PSR_EVENT_PIPE_REGISTERS_UPDATE)
163
		drm_dbg_kms(&i915->drm, "\tPIPE registers updated\n");
164
	if (val & PSR_EVENT_REGISTER_UPDATE)
165
		drm_dbg_kms(&i915->drm, "\tRegister updated\n");
166
	if (val & PSR_EVENT_HDCP_ENABLE)
167
		drm_dbg_kms(&i915->drm, "\tHDCP enabled\n");
168
	if (val & PSR_EVENT_KVMR_SESSION_ENABLE)
169
		drm_dbg_kms(&i915->drm, "\tKVMR session enabled\n");
170
	if (val & PSR_EVENT_VBI_ENABLE)
171
		drm_dbg_kms(&i915->drm, "\tVBI enabled\n");
172
	if (val & PSR_EVENT_LPSP_MODE_EXIT)
173
		drm_dbg_kms(&i915->drm, "\tLPSP mode exited\n");
174
	if ((val & PSR_EVENT_PSR_DISABLE) && !psr2_enabled)
175
		drm_dbg_kms(&i915->drm, "\tPSR disabled\n");
176 177
}

178 179
void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir)
{
180
	enum transcoder cpu_transcoder = dev_priv->psr.transcoder;
181 182
	enum transcoder trans_shift;
	i915_reg_t imr_reg;
183
	ktime_t time_ns =  ktime_get();
184

185 186 187 188 189 190 191 192 193
	if (INTEL_GEN(dev_priv) >= 12) {
		trans_shift = 0;
		imr_reg = TRANS_PSR_IMR(dev_priv->psr.transcoder);
	} else {
		trans_shift = dev_priv->psr.transcoder;
		imr_reg = EDP_PSR_IMR;
	}

	if (psr_iir & EDP_PSR_PRE_ENTRY(trans_shift)) {
194
		dev_priv->psr.last_entry_attempt = time_ns;
195 196 197
		drm_dbg_kms(&dev_priv->drm,
			    "[transcoder %s] PSR entry attempt in 2 vblanks\n",
			    transcoder_name(cpu_transcoder));
198
	}
199

200
	if (psr_iir & EDP_PSR_POST_EXIT(trans_shift)) {
201
		dev_priv->psr.last_exit = time_ns;
202 203 204
		drm_dbg_kms(&dev_priv->drm,
			    "[transcoder %s] PSR exit completed\n",
			    transcoder_name(cpu_transcoder));
205

206
		if (INTEL_GEN(dev_priv) >= 9) {
207 208
			u32 val = intel_de_read(dev_priv,
						PSR_EVENT(cpu_transcoder));
209
			bool psr2_enabled = dev_priv->psr.psr2_enabled;
210

211 212
			intel_de_write(dev_priv, PSR_EVENT(cpu_transcoder),
				       val);
213
			psr_event_print(dev_priv, val, psr2_enabled);
214
		}
215
	}
216

217
	if (psr_iir & EDP_PSR_ERROR(trans_shift)) {
218
		u32 val;
219

220
		drm_warn(&dev_priv->drm, "[transcoder %s] PSR aux error\n",
221
			 transcoder_name(cpu_transcoder));
222

223
		dev_priv->psr.irq_aux_error = true;
224

225 226 227 228 229 230 231 232
		/*
		 * If this interruption is not masked it will keep
		 * interrupting so fast that it prevents the scheduled
		 * work to run.
		 * Also after a PSR error, we don't want to arm PSR
		 * again so we don't care about unmask the interruption
		 * or unset irq_aux_error.
		 */
233
		val = intel_de_read(dev_priv, imr_reg);
234
		val |= EDP_PSR_ERROR(trans_shift);
235
		intel_de_write(dev_priv, imr_reg, val);
236 237 238

		schedule_work(&dev_priv->psr.work);
	}
239 240
}

241 242
static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
{
243
	u8 alpm_caps = 0;
244 245 246 247 248 249 250

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
			      &alpm_caps) != 1)
		return false;
	return alpm_caps & DP_ALPM_CAP;
}

251 252
static u8 intel_dp_get_sink_sync_latency(struct intel_dp *intel_dp)
{
253
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
254
	u8 val = 8; /* assume the worst if we can't read the value */
255 256 257 258 259

	if (drm_dp_dpcd_readb(&intel_dp->aux,
			      DP_SYNCHRONIZATION_LATENCY_IN_SINK, &val) == 1)
		val &= DP_MAX_RESYNC_FRAME_COUNT_MASK;
	else
260 261
		drm_dbg_kms(&i915->drm,
			    "Unable to get sink synchronization latency, assuming 8 frames\n");
262 263 264
	return val;
}

265 266
static u16 intel_dp_get_su_x_granulartiy(struct intel_dp *intel_dp)
{
267
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
268 269 270 271 272 273 274 275 276 277 278 279
	u16 val;
	ssize_t r;

	/*
	 * Returning the default X granularity if granularity not required or
	 * if DPCD read fails
	 */
	if (!(intel_dp->psr_dpcd[1] & DP_PSR2_SU_GRANULARITY_REQUIRED))
		return 4;

	r = drm_dp_dpcd_read(&intel_dp->aux, DP_PSR2_SU_X_GRANULARITY, &val, 2);
	if (r != 2)
280 281
		drm_dbg_kms(&i915->drm,
			    "Unable to read DP_PSR2_SU_X_GRANULARITY\n");
282 283 284 285 286 287 288 289 290 291 292

	/*
	 * Spec says that if the value read is 0 the default granularity should
	 * be used instead.
	 */
	if (r != 2 || val == 0)
		val = 4;

	return val;
}

293 294 295 296 297
void intel_psr_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);

298
	if (dev_priv->psr.dp) {
299 300
		drm_warn(&dev_priv->drm,
			 "More than one eDP panel found, PSR support should be extended\n");
301 302 303
		return;
	}

304 305 306
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT, intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));

307 308
	if (!intel_dp->psr_dpcd[0])
		return;
309 310
	drm_dbg_kms(&dev_priv->drm, "eDP panel supports PSR version %x\n",
		    intel_dp->psr_dpcd[0]);
311

L
Lyude Paul 已提交
312
	if (drm_dp_has_quirk(&intel_dp->desc, 0, DP_DPCD_QUIRK_NO_PSR)) {
313 314
		drm_dbg_kms(&dev_priv->drm,
			    "PSR support not currently available for this panel\n");
315 316 317
		return;
	}

318
	if (!(intel_dp->edp_dpcd[1] & DP_EDP_SET_POWER_CAP)) {
319 320
		drm_dbg_kms(&dev_priv->drm,
			    "Panel lacks power state control, PSR cannot be enabled\n");
321 322
		return;
	}
323

324
	dev_priv->psr.sink_support = true;
325 326
	dev_priv->psr.sink_sync_latency =
		intel_dp_get_sink_sync_latency(intel_dp);
327

328 329
	dev_priv->psr.dp = intel_dp;

330
	if (INTEL_GEN(dev_priv) >= 9 &&
331
	    (intel_dp->psr_dpcd[0] == DP_PSR2_WITH_Y_COORD_IS_SUPPORTED)) {
332 333 334 335
		bool y_req = intel_dp->psr_dpcd[1] &
			     DP_PSR2_SU_Y_COORDINATE_REQUIRED;
		bool alpm = intel_dp_get_alpm_status(intel_dp);

336 337 338 339 340 341 342 343 344 345 346
		/*
		 * All panels that supports PSR version 03h (PSR2 +
		 * Y-coordinate) can handle Y-coordinates in VSC but we are
		 * only sure that it is going to be used when required by the
		 * panel. This way panel is capable to do selective update
		 * without a aux frame sync.
		 *
		 * To support PSR version 02h and PSR version 03h without
		 * Y-coordinate requirement panels we would need to enable
		 * GTC first.
		 */
347
		dev_priv->psr.sink_psr2_support = y_req && alpm;
348 349
		drm_dbg_kms(&dev_priv->drm, "PSR2 %ssupported\n",
			    dev_priv->psr.sink_psr2_support ? "" : "not ");
350

351
		if (dev_priv->psr.sink_psr2_support) {
352 353
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
354 355
			dev_priv->psr.su_x_granularity =
				intel_dp_get_su_x_granulartiy(intel_dp);
356 357 358 359
		}
	}
}

360 361
static void intel_psr_setup_vsc(struct intel_dp *intel_dp,
				const struct intel_crtc_state *crtc_state)
362
{
363
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
364
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
365
	struct dp_sdp psr_vsc;
366

367
	if (dev_priv->psr.psr2_enabled) {
368 369 370 371
		/* Prepare VSC Header for SU as per EDP 1.4 spec, Table 6.11 */
		memset(&psr_vsc, 0, sizeof(psr_vsc));
		psr_vsc.sdp_header.HB0 = 0;
		psr_vsc.sdp_header.HB1 = 0x7;
372
		if (dev_priv->psr.colorimetry_support) {
373 374
			psr_vsc.sdp_header.HB2 = 0x5;
			psr_vsc.sdp_header.HB3 = 0x13;
375
		} else {
376 377 378
			psr_vsc.sdp_header.HB2 = 0x4;
			psr_vsc.sdp_header.HB3 = 0xe;
		}
379
	} else {
380 381 382 383 384 385
		/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
		memset(&psr_vsc, 0, sizeof(psr_vsc));
		psr_vsc.sdp_header.HB0 = 0;
		psr_vsc.sdp_header.HB1 = 0x7;
		psr_vsc.sdp_header.HB2 = 0x2;
		psr_vsc.sdp_header.HB3 = 0x8;
386 387
	}

388 389
	intel_dig_port->write_infoframe(&intel_dig_port->base,
					crtc_state,
390
					DP_SDP_VSC, &psr_vsc, sizeof(psr_vsc));
391 392
}

393
static void hsw_psr_setup_aux(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
394
{
395
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
396 397
	u32 aux_clock_divider, aux_ctl;
	int i;
398
	static const u8 aux_msg[] = {
R
Rodrigo Vivi 已提交
399 400 401 402 403 404
		[0] = DP_AUX_NATIVE_WRITE << 4,
		[1] = DP_SET_POWER >> 8,
		[2] = DP_SET_POWER & 0xff,
		[3] = 1 - 1,
		[4] = DP_SET_POWER_D0,
	};
405 406 407 408
	u32 psr_aux_mask = EDP_PSR_AUX_CTL_TIME_OUT_MASK |
			   EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK |
			   EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK |
			   EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK;
R
Rodrigo Vivi 已提交
409 410

	BUILD_BUG_ON(sizeof(aux_msg) > 20);
411
	for (i = 0; i < sizeof(aux_msg); i += 4)
412 413 414
		intel_de_write(dev_priv,
			       EDP_PSR_AUX_DATA(dev_priv->psr.transcoder, i >> 2),
			       intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));
415

416 417 418
	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

	/* Start with bits set for DDI_AUX_CTL register */
419
	aux_ctl = intel_dp->get_aux_send_ctl(intel_dp, sizeof(aux_msg),
420
					     aux_clock_divider);
421 422 423

	/* Select only valid bits for SRD_AUX_CTL */
	aux_ctl &= psr_aux_mask;
424 425
	intel_de_write(dev_priv, EDP_PSR_AUX_CTL(dev_priv->psr.transcoder),
		       aux_ctl);
426 427
}

428
static void intel_psr_enable_sink(struct intel_dp *intel_dp)
429
{
430
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
431
	u8 dpcd_val = DP_PSR_ENABLE;
432

433
	/* Enable ALPM at sink for psr2 */
434 435
	if (dev_priv->psr.psr2_enabled) {
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_RECEIVER_ALPM_CONFIG,
436 437 438
				   DP_ALPM_ENABLE |
				   DP_ALPM_LOCK_ERROR_IRQ_HPD_ENABLE);

439
		dpcd_val |= DP_PSR_ENABLE_PSR2 | DP_PSR_IRQ_HPD_WITH_CRC_ERRORS;
440 441 442
	} else {
		if (dev_priv->psr.link_standby)
			dpcd_val |= DP_PSR_MAIN_LINK_ACTIVE;
443 444 445

		if (INTEL_GEN(dev_priv) >= 8)
			dpcd_val |= DP_PSR_CRC_VERIFICATION;
446 447
	}

448
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, dpcd_val);
449

450
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
R
Rodrigo Vivi 已提交
451 452
}

453
static u32 intel_psr1_get_tp_time(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
454
{
455
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
456
	u32 val = 0;
457

458 459 460
	if (INTEL_GEN(dev_priv) >= 11)
		val |= EDP_PSR_TP4_TIME_0US;

461
	if (dev_priv->vbt.psr.tp1_wakeup_time_us == 0)
462
		val |= EDP_PSR_TP1_TIME_0us;
463
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 100)
464
		val |= EDP_PSR_TP1_TIME_100us;
465 466
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 500)
		val |= EDP_PSR_TP1_TIME_500us;
467
	else
468
		val |= EDP_PSR_TP1_TIME_2500us;
469

470
	if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us == 0)
471
		val |= EDP_PSR_TP2_TP3_TIME_0us;
472
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 100)
473
		val |= EDP_PSR_TP2_TP3_TIME_100us;
474 475
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 500)
		val |= EDP_PSR_TP2_TP3_TIME_500us;
476
	else
477
		val |= EDP_PSR_TP2_TP3_TIME_2500us;
478 479 480 481 482 483 484

	if (intel_dp_source_supports_hbr2(intel_dp) &&
	    drm_dp_tps3_supported(intel_dp->dpcd))
		val |= EDP_PSR_TP1_TP3_SEL;
	else
		val |= EDP_PSR_TP1_TP2_SEL;

485 486 487
	return val;
}

488
static u8 psr_compute_idle_frames(struct intel_dp *intel_dp)
489 490
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
491
	int idle_frames;
492 493 494 495

	/* Let's use 6 as the minimum to cover all known cases including the
	 * off-by-one issue that HW has in some cases.
	 */
496
	idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
497
	idle_frames = max(idle_frames, dev_priv->psr.sink_sync_latency + 1);
498

499
	if (drm_WARN_ON(&dev_priv->drm, idle_frames > 0xf))
500 501 502 503 504 505 506 507 508 509 510 511
		idle_frames = 0xf;

	return idle_frames;
}

static void hsw_activate_psr1(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 max_sleep_time = 0x1f;
	u32 val = EDP_PSR_ENABLE;

	val |= psr_compute_idle_frames(intel_dp) << EDP_PSR_IDLE_FRAME_SHIFT;
512 513 514 515 516 517 518 519 520 521

	val |= max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT;
	if (IS_HASWELL(dev_priv))
		val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;

	if (dev_priv->psr.link_standby)
		val |= EDP_PSR_LINK_STANDBY;

	val |= intel_psr1_get_tp_time(intel_dp);

522 523 524
	if (INTEL_GEN(dev_priv) >= 8)
		val |= EDP_PSR_CRC_ENABLE;

525
	val |= (intel_de_read(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder)) &
526
		EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK);
527
	intel_de_write(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder), val);
528
}
529

R
Rodrigo Vivi 已提交
530
static void hsw_activate_psr2(struct intel_dp *intel_dp)
531
{
532
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
533 534
	u32 val;

535
	val = psr_compute_idle_frames(intel_dp) << EDP_PSR2_IDLE_FRAME_SHIFT;
536

537
	val |= EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE;
538 539
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
		val |= EDP_Y_COORDINATE_ENABLE;
540

541
	val |= EDP_PSR2_FRAME_BEFORE_SU(dev_priv->psr.sink_sync_latency + 1);
542

543 544
	if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us >= 0 &&
	    dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 50)
545
		val |= EDP_PSR2_TP2_TIME_50us;
546
	else if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 100)
547
		val |= EDP_PSR2_TP2_TIME_100us;
548
	else if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 500)
549
		val |= EDP_PSR2_TP2_TIME_500us;
550
	else
551
		val |= EDP_PSR2_TP2_TIME_2500us;
552

553
	/*
554 555
	 * PSR2 HW is incorrectly using EDP_PSR_TP1_TP3_SEL and BSpec is
	 * recommending keep this bit unset while PSR2 is enabled.
556
	 */
557
	intel_de_write(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder), 0);
558

559
	intel_de_write(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
R
Rodrigo Vivi 已提交
560 561
}

562 563 564
static bool
transcoder_has_psr2(struct drm_i915_private *dev_priv, enum transcoder trans)
{
565 566 567
	if (INTEL_GEN(dev_priv) < 9)
		return false;
	else if (INTEL_GEN(dev_priv) >= 12)
568 569 570 571 572
		return trans == TRANSCODER_A;
	else
		return trans == TRANSCODER_EDP;
}

573 574
static u32 intel_get_frame_time_us(const struct intel_crtc_state *cstate)
{
575
	if (!cstate || !cstate->hw.active)
576 577 578
		return 0;

	return DIV_ROUND_UP(1000 * 1000,
579
			    drm_mode_vrefresh(&cstate->hw.adjusted_mode));
580 581 582 583 584 585 586 587
}

static void psr2_program_idle_frames(struct drm_i915_private *dev_priv,
				     u32 idle_frames)
{
	u32 val;

	idle_frames <<=  EDP_PSR2_IDLE_FRAME_SHIFT;
588
	val = intel_de_read(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder));
589 590
	val &= ~EDP_PSR2_IDLE_FRAME_MASK;
	val |= idle_frames;
591
	intel_de_write(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
592 593 594 595 596 597 598 599 600 601
}

static void tgl_psr2_enable_dc3co(struct drm_i915_private *dev_priv)
{
	psr2_program_idle_frames(dev_priv, 0);
	intel_display_power_set_target_dc_state(dev_priv, DC_STATE_EN_DC3CO);
}

static void tgl_psr2_disable_dc3co(struct drm_i915_private *dev_priv)
{
602
	struct intel_dp *intel_dp = dev_priv->psr.dp;
603 604

	intel_display_power_set_target_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
605
	psr2_program_idle_frames(dev_priv, psr_compute_idle_frames(intel_dp));
606 607
}

608
static void tgl_dc3co_disable_work(struct work_struct *work)
609 610
{
	struct drm_i915_private *dev_priv =
611
		container_of(work, typeof(*dev_priv), psr.dc3co_work.work);
612 613 614

	mutex_lock(&dev_priv->psr.lock);
	/* If delayed work is pending, it is not idle */
615
	if (delayed_work_pending(&dev_priv->psr.dc3co_work))
616 617 618 619 620 621 622 623 624 625 626 627
		goto unlock;

	tgl_psr2_disable_dc3co(dev_priv);
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

static void tgl_disallow_dc3co_on_psr2_exit(struct drm_i915_private *dev_priv)
{
	if (!dev_priv->psr.dc3co_enabled)
		return;

628
	cancel_delayed_work(&dev_priv->psr.dc3co_work);
629 630 631 632
	/* Before PSR2 exit disallow dc3co*/
	tgl_psr2_disable_dc3co(dev_priv);
}

633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656
static void
tgl_dc3co_exitline_compute_config(struct intel_dp *intel_dp,
				  struct intel_crtc_state *crtc_state)
{
	const u32 crtc_vdisplay = crtc_state->uapi.adjusted_mode.crtc_vdisplay;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 exit_scanlines;

	if (!(dev_priv->csr.allowed_dc_mask & DC_STATE_EN_DC3CO))
		return;

	/* B.Specs:49196 DC3CO only works with pipeA and DDIA.*/
	if (to_intel_crtc(crtc_state->uapi.crtc)->pipe != PIPE_A ||
	    dig_port->base.port != PORT_A)
		return;

	/*
	 * DC3CO Exit time 200us B.Spec 49196
	 * PSR2 transcoder Early Exit scanlines = ROUNDUP(200 / line time) + 1
	 */
	exit_scanlines =
		intel_usecs_to_scanlines(&crtc_state->uapi.adjusted_mode, 200) + 1;

657
	if (drm_WARN_ON(&dev_priv->drm, exit_scanlines > crtc_vdisplay))
658 659 660 661 662
		return;

	crtc_state->dc3co_exitline = crtc_vdisplay - exit_scanlines;
}

663 664 665
static bool intel_psr2_config_valid(struct intel_dp *intel_dp,
				    struct intel_crtc_state *crtc_state)
{
666
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
667 668
	int crtc_hdisplay = crtc_state->hw.adjusted_mode.crtc_hdisplay;
	int crtc_vdisplay = crtc_state->hw.adjusted_mode.crtc_vdisplay;
669
	int psr_max_h = 0, psr_max_v = 0, max_bpp = 0;
670

671
	if (!dev_priv->psr.sink_psr2_support)
672 673
		return false;

674
	if (!transcoder_has_psr2(dev_priv, crtc_state->cpu_transcoder)) {
675 676 677
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not supported in transcoder %s\n",
			    transcoder_name(crtc_state->cpu_transcoder));
678 679 680
		return false;
	}

681 682 683 684 685
	/*
	 * DSC and PSR2 cannot be enabled simultaneously. If a requested
	 * resolution requires DSC to be enabled, priority is given to DSC
	 * over PSR2.
	 */
686
	if (crtc_state->dsc.compression_enable) {
687 688
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 cannot be enabled since DSC is enabled\n");
689 690 691
		return false;
	}

692 693 694
	if (INTEL_GEN(dev_priv) >= 12) {
		psr_max_h = 5120;
		psr_max_v = 3200;
695
		max_bpp = 30;
696
	} else if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
697 698
		psr_max_h = 4096;
		psr_max_v = 2304;
699
		max_bpp = 24;
700
	} else if (IS_GEN(dev_priv, 9)) {
701 702
		psr_max_h = 3640;
		psr_max_v = 2304;
703
		max_bpp = 24;
704 705 706
	}

	if (crtc_hdisplay > psr_max_h || crtc_vdisplay > psr_max_v) {
707 708 709 710
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled, resolution %dx%d > max supported %dx%d\n",
			    crtc_hdisplay, crtc_vdisplay,
			    psr_max_h, psr_max_v);
711 712 713
		return false;
	}

714
	if (crtc_state->pipe_bpp > max_bpp) {
715 716 717
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled, pipe bpp %d > max supported %d\n",
			    crtc_state->pipe_bpp, max_bpp);
718 719 720
		return false;
	}

721 722 723
	/*
	 * HW sends SU blocks of size four scan lines, which means the starting
	 * X coordinate and Y granularity requirements will always be met. We
724 725
	 * only need to validate the SU block width is a multiple of
	 * x granularity.
726
	 */
727
	if (crtc_hdisplay % dev_priv->psr.su_x_granularity) {
728 729 730
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled, hdisplay(%d) not multiple of %d\n",
			    crtc_hdisplay, dev_priv->psr.su_x_granularity);
731 732 733
		return false;
	}

734
	if (crtc_state->crc_enabled) {
735 736
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled because it would inhibit pipe CRC calculation\n");
737 738 739
		return false;
	}

740
	tgl_dc3co_exitline_compute_config(intel_dp, crtc_state);
741 742 743
	return true;
}

744 745
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
746 747
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
748
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
749
	const struct drm_display_mode *adjusted_mode =
750
		&crtc_state->hw.adjusted_mode;
751
	int psr_setup_time;
R
Rodrigo Vivi 已提交
752

753
	if (!CAN_PSR(dev_priv))
754 755
		return;

756
	if (intel_dp != dev_priv->psr.dp)
757
		return;
R
Rodrigo Vivi 已提交
758

759 760
	/*
	 * HSW spec explicitly says PSR is tied to port A.
761 762 763
	 * BDW+ platforms have a instance of PSR registers per transcoder but
	 * for now it only supports one instance of PSR, so lets keep it
	 * hardcoded to PORT_A
764
	 */
765
	if (dig_port->base.port != PORT_A) {
766 767
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: Port not supported\n");
768
		return;
R
Rodrigo Vivi 已提交
769 770
	}

771
	if (dev_priv->psr.sink_not_reliable) {
772 773
		drm_dbg_kms(&dev_priv->drm,
			    "PSR sink implementation is not reliable\n");
774 775 776
		return;
	}

777
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
778 779
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: Interlaced mode enabled\n");
780
		return;
R
Rodrigo Vivi 已提交
781 782
	}

783 784
	psr_setup_time = drm_dp_psr_setup_time(intel_dp->psr_dpcd);
	if (psr_setup_time < 0) {
785 786 787
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: Invalid PSR setup time (0x%02x)\n",
			    intel_dp->psr_dpcd[1]);
788
		return;
789 790 791 792
	}

	if (intel_usecs_to_scanlines(adjusted_mode, psr_setup_time) >
	    adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vdisplay - 1) {
793 794 795
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: PSR setup time (%d us) too long\n",
			    psr_setup_time);
796 797 798 799
		return;
	}

	crtc_state->has_psr = true;
800
	crtc_state->has_psr2 = intel_psr2_config_valid(intel_dp, crtc_state);
R
Rodrigo Vivi 已提交
801 802
}

803
static void intel_psr_activate(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
804
{
805
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
R
Rodrigo Vivi 已提交
806

807
	if (transcoder_has_psr2(dev_priv, dev_priv->psr.transcoder))
808 809
		drm_WARN_ON(&dev_priv->drm,
			    intel_de_read(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder)) & EDP_PSR2_ENABLE);
810

811 812 813
	drm_WARN_ON(&dev_priv->drm,
		    intel_de_read(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder)) & EDP_PSR_ENABLE);
	drm_WARN_ON(&dev_priv->drm, dev_priv->psr.active);
R
Rodrigo Vivi 已提交
814 815
	lockdep_assert_held(&dev_priv->psr.lock);

816 817 818 819 820 821
	/* psr1 and psr2 are mutually exclusive.*/
	if (dev_priv->psr.psr2_enabled)
		hsw_activate_psr2(intel_dp);
	else
		hsw_activate_psr1(intel_dp);

R
Rodrigo Vivi 已提交
822 823 824
	dev_priv->psr.active = true;
}

825 826
static void intel_psr_enable_source(struct intel_dp *intel_dp,
				    const struct intel_crtc_state *crtc_state)
827
{
828
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
829
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
830
	u32 mask;
831

832 833 834 835 836 837
	/* Only HSW and BDW have PSR AUX registers that need to be setup. SKL+
	 * use hardcoded values PSR AUX transactions
	 */
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
		hsw_psr_setup_aux(intel_dp);

838
	if (dev_priv->psr.psr2_enabled && (IS_GEN(dev_priv, 9) &&
839
					   !IS_GEMINILAKE(dev_priv))) {
840
		i915_reg_t reg = CHICKEN_TRANS(cpu_transcoder);
841
		u32 chicken = intel_de_read(dev_priv, reg);
842

843 844
		chicken |= PSR2_VSC_ENABLE_PROG_HEADER |
			   PSR2_ADD_VERTICAL_LINE_COUNT;
845
		intel_de_write(dev_priv, reg, chicken);
846
	}
847 848 849 850 851 852 853

	/*
	 * Per Spec: Avoid continuous PSR exit by masking MEMUP and HPD also
	 * mask LPSP to avoid dependency on other drivers that might block
	 * runtime_pm besides preventing  other hw tracking issues now we
	 * can rely on frontbuffer tracking.
	 */
854 855 856 857 858 859 860 861
	mask = EDP_PSR_DEBUG_MASK_MEMUP |
	       EDP_PSR_DEBUG_MASK_HPD |
	       EDP_PSR_DEBUG_MASK_LPSP |
	       EDP_PSR_DEBUG_MASK_MAX_SLEEP;

	if (INTEL_GEN(dev_priv) < 11)
		mask |= EDP_PSR_DEBUG_MASK_DISP_REG_WRITE;

862 863
	intel_de_write(dev_priv, EDP_PSR_DEBUG(dev_priv->psr.transcoder),
		       mask);
864

865
	psr_irq_control(dev_priv);
866 867 868 869 870 871 872 873

	if (crtc_state->dc3co_exitline) {
		u32 val;

		/*
		 * TODO: if future platforms supports DC3CO in more than one
		 * transcoder, EXITLINE will need to be unset when disabling PSR
		 */
874
		val = intel_de_read(dev_priv, EXITLINE(cpu_transcoder));
875 876 877
		val &= ~EXITLINE_MASK;
		val |= crtc_state->dc3co_exitline << EXITLINE_SHIFT;
		val |= EXITLINE_ENABLE;
878
		intel_de_write(dev_priv, EXITLINE(cpu_transcoder), val);
879
	}
880 881
}

882 883 884 885
static void intel_psr_enable_locked(struct drm_i915_private *dev_priv,
				    const struct intel_crtc_state *crtc_state)
{
	struct intel_dp *intel_dp = dev_priv->psr.dp;
886
	u32 val;
887

888
	drm_WARN_ON(&dev_priv->drm, dev_priv->psr.enabled);
889 890 891

	dev_priv->psr.psr2_enabled = intel_psr2_enabled(dev_priv, crtc_state);
	dev_priv->psr.busy_frontbuffer_bits = 0;
892
	dev_priv->psr.pipe = to_intel_crtc(crtc_state->uapi.crtc)->pipe;
893
	dev_priv->psr.dc3co_enabled = !!crtc_state->dc3co_exitline;
894
	dev_priv->psr.transcoder = crtc_state->cpu_transcoder;
895 896 897
	/* DC5/DC6 requires at least 6 idle frames */
	val = usecs_to_jiffies(intel_get_frame_time_us(crtc_state) * 6);
	dev_priv->psr.dc3co_exit_delay = val;
898 899 900 901 902 903 904 905 906

	/*
	 * If a PSR error happened and the driver is reloaded, the EDP_PSR_IIR
	 * will still keep the error set even after the reset done in the
	 * irq_preinstall and irq_uninstall hooks.
	 * And enabling in this situation cause the screen to freeze in the
	 * first time that PSR HW tries to activate so lets keep PSR disabled
	 * to avoid any rendering problems.
	 */
907
	if (INTEL_GEN(dev_priv) >= 12) {
908 909
		val = intel_de_read(dev_priv,
				    TRANS_PSR_IIR(dev_priv->psr.transcoder));
910 911
		val &= EDP_PSR_ERROR(0);
	} else {
912
		val = intel_de_read(dev_priv, EDP_PSR_IIR);
913 914
		val &= EDP_PSR_ERROR(dev_priv->psr.transcoder);
	}
915 916
	if (val) {
		dev_priv->psr.sink_not_reliable = true;
917 918
		drm_dbg_kms(&dev_priv->drm,
			    "PSR interruption error set, not enabling PSR\n");
919 920
		return;
	}
921

922 923
	drm_dbg_kms(&dev_priv->drm, "Enabling PSR%s\n",
		    dev_priv->psr.psr2_enabled ? "2" : "1");
924 925 926 927 928 929 930 931
	intel_psr_setup_vsc(intel_dp, crtc_state);
	intel_psr_enable_sink(intel_dp);
	intel_psr_enable_source(intel_dp, crtc_state);
	dev_priv->psr.enabled = true;

	intel_psr_activate(intel_dp);
}

R
Rodrigo Vivi 已提交
932 933 934
/**
 * intel_psr_enable - Enable PSR
 * @intel_dp: Intel DP
935
 * @crtc_state: new CRTC state
R
Rodrigo Vivi 已提交
936 937 938
 *
 * This function can only be called after the pipe is fully trained and enabled.
 */
939 940
void intel_psr_enable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
941
{
942
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
R
Rodrigo Vivi 已提交
943

944
	if (!CAN_PSR(dev_priv) || dev_priv->psr.dp != intel_dp)
R
Rodrigo Vivi 已提交
945 946
		return;

947 948 949
	dev_priv->psr.force_mode_changed = false;

	if (!crtc_state->has_psr)
950 951
		return;

952
	drm_WARN_ON(&dev_priv->drm, dev_priv->drrs.dp);
953

R
Rodrigo Vivi 已提交
954
	mutex_lock(&dev_priv->psr.lock);
955

956
	if (!psr_global_enabled(dev_priv)) {
957
		drm_dbg_kms(&dev_priv->drm, "PSR disabled by flag\n");
R
Rodrigo Vivi 已提交
958 959 960
		goto unlock;
	}

961
	intel_psr_enable_locked(dev_priv, crtc_state);
962

R
Rodrigo Vivi 已提交
963 964 965 966
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

967 968 969 970
static void intel_psr_exit(struct drm_i915_private *dev_priv)
{
	u32 val;

971
	if (!dev_priv->psr.active) {
972
		if (transcoder_has_psr2(dev_priv, dev_priv->psr.transcoder)) {
973 974
			val = intel_de_read(dev_priv,
					    EDP_PSR2_CTL(dev_priv->psr.transcoder));
975
			drm_WARN_ON(&dev_priv->drm, val & EDP_PSR2_ENABLE);
976 977
		}

978 979
		val = intel_de_read(dev_priv,
				    EDP_PSR_CTL(dev_priv->psr.transcoder));
980
		drm_WARN_ON(&dev_priv->drm, val & EDP_PSR_ENABLE);
981

982
		return;
983
	}
984 985

	if (dev_priv->psr.psr2_enabled) {
986
		tgl_disallow_dc3co_on_psr2_exit(dev_priv);
987 988
		val = intel_de_read(dev_priv,
				    EDP_PSR2_CTL(dev_priv->psr.transcoder));
989
		drm_WARN_ON(&dev_priv->drm, !(val & EDP_PSR2_ENABLE));
990
		val &= ~EDP_PSR2_ENABLE;
991 992
		intel_de_write(dev_priv,
			       EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
993
	} else {
994 995
		val = intel_de_read(dev_priv,
				    EDP_PSR_CTL(dev_priv->psr.transcoder));
996
		drm_WARN_ON(&dev_priv->drm, !(val & EDP_PSR_ENABLE));
997
		val &= ~EDP_PSR_ENABLE;
998 999
		intel_de_write(dev_priv,
			       EDP_PSR_CTL(dev_priv->psr.transcoder), val);
1000 1001 1002 1003
	}
	dev_priv->psr.active = false;
}

1004
static void intel_psr_disable_locked(struct intel_dp *intel_dp)
1005
{
1006
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1007 1008
	i915_reg_t psr_status;
	u32 psr_status_mask;
R
Rodrigo Vivi 已提交
1009

1010 1011 1012 1013 1014
	lockdep_assert_held(&dev_priv->psr.lock);

	if (!dev_priv->psr.enabled)
		return;

1015 1016
	drm_dbg_kms(&dev_priv->drm, "Disabling PSR%s\n",
		    dev_priv->psr.psr2_enabled ? "2" : "1");
1017

1018
	intel_psr_exit(dev_priv);
1019

1020
	if (dev_priv->psr.psr2_enabled) {
1021
		psr_status = EDP_PSR2_STATUS(dev_priv->psr.transcoder);
1022
		psr_status_mask = EDP_PSR2_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
1023
	} else {
1024
		psr_status = EDP_PSR_STATUS(dev_priv->psr.transcoder);
1025
		psr_status_mask = EDP_PSR_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
1026
	}
1027 1028

	/* Wait till PSR is idle */
1029 1030
	if (intel_de_wait_for_clear(dev_priv, psr_status,
				    psr_status_mask, 2000))
1031
		drm_err(&dev_priv->drm, "Timed out waiting PSR idle state\n");
1032 1033 1034 1035

	/* Disable PSR on Sink */
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);

1036 1037 1038
	if (dev_priv->psr.psr2_enabled)
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_RECEIVER_ALPM_CONFIG, 0);

1039
	dev_priv->psr.enabled = false;
1040 1041
}

1042 1043 1044
/**
 * intel_psr_disable - Disable PSR
 * @intel_dp: Intel DP
1045
 * @old_crtc_state: old CRTC state
1046 1047 1048
 *
 * This function needs to be called before disabling pipe.
 */
1049 1050
void intel_psr_disable(struct intel_dp *intel_dp,
		       const struct intel_crtc_state *old_crtc_state)
1051
{
1052
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1053

1054
	if (!old_crtc_state->has_psr)
1055 1056
		return;

1057
	if (drm_WARN_ON(&dev_priv->drm, !CAN_PSR(dev_priv)))
1058 1059
		return;

1060
	mutex_lock(&dev_priv->psr.lock);
1061

1062
	intel_psr_disable_locked(intel_dp);
1063

R
Rodrigo Vivi 已提交
1064
	mutex_unlock(&dev_priv->psr.lock);
1065
	cancel_work_sync(&dev_priv->psr.work);
1066
	cancel_delayed_work_sync(&dev_priv->psr.dc3co_work);
R
Rodrigo Vivi 已提交
1067 1068
}

1069 1070
static void psr_force_hw_tracking_exit(struct drm_i915_private *dev_priv)
{
1071 1072 1073 1074 1075 1076 1077 1078 1079 1080
	if (INTEL_GEN(dev_priv) >= 9)
		/*
		 * Display WA #0884: skl+
		 * This documented WA for bxt can be safely applied
		 * broadly so we can force HW tracking to exit PSR
		 * instead of disabling and re-enabling.
		 * Workaround tells us to write 0 to CUR_SURFLIVE_A,
		 * but it makes more sense write to the current active
		 * pipe.
		 */
1081
		intel_de_write(dev_priv, CURSURFLIVE(dev_priv->psr.pipe), 0);
1082 1083 1084 1085 1086 1087
	else
		/*
		 * A write to CURSURFLIVE do not cause HW tracking to exit PSR
		 * on older gens so doing the manual exit instead.
		 */
		intel_psr_exit(dev_priv);
1088 1089
}

1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
/**
 * intel_psr_update - Update PSR state
 * @intel_dp: Intel DP
 * @crtc_state: new CRTC state
 *
 * This functions will update PSR states, disabling, enabling or switching PSR
 * version when executing fastsets. For full modeset, intel_psr_disable() and
 * intel_psr_enable() should be called instead.
 */
void intel_psr_update(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct i915_psr *psr = &dev_priv->psr;
	bool enable, psr2_enable;

	if (!CAN_PSR(dev_priv) || READ_ONCE(psr->dp) != intel_dp)
		return;

1109 1110
	dev_priv->psr.force_mode_changed = false;

1111 1112
	mutex_lock(&dev_priv->psr.lock);

1113
	enable = crtc_state->has_psr && psr_global_enabled(dev_priv);
1114 1115
	psr2_enable = intel_psr2_enabled(dev_priv, crtc_state);

1116 1117 1118 1119
	if (enable == psr->enabled && psr2_enable == psr->psr2_enabled) {
		/* Force a PSR exit when enabling CRC to avoid CRC timeouts */
		if (crtc_state->crc_enabled && psr->enabled)
			psr_force_hw_tracking_exit(dev_priv);
1120 1121 1122 1123 1124 1125 1126 1127 1128
		else if (INTEL_GEN(dev_priv) < 9 && psr->enabled) {
			/*
			 * Activate PSR again after a force exit when enabling
			 * CRC in older gens
			 */
			if (!dev_priv->psr.active &&
			    !dev_priv->psr.busy_frontbuffer_bits)
				schedule_work(&dev_priv->psr.work);
		}
1129

1130
		goto unlock;
1131
	}
1132

1133 1134
	if (psr->enabled)
		intel_psr_disable_locked(intel_dp);
1135

1136 1137
	if (enable)
		intel_psr_enable_locked(dev_priv, crtc_state);
1138 1139 1140 1141 1142

unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

1143 1144 1145 1146 1147 1148 1149 1150 1151 1152
/**
 * intel_psr_wait_for_idle - wait for PSR1 to idle
 * @new_crtc_state: new CRTC state
 * @out_value: PSR status in case of failure
 *
 * This function is expected to be called from pipe_update_start() where it is
 * not expected to race with PSR enable or disable.
 *
 * Returns: 0 on success or -ETIMEOUT if PSR status does not idle.
 */
1153 1154
int intel_psr_wait_for_idle(const struct intel_crtc_state *new_crtc_state,
			    u32 *out_value)
1155
{
1156
	struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->uapi.crtc);
1157
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1158

1159
	if (!dev_priv->psr.enabled || !new_crtc_state->has_psr)
1160 1161
		return 0;

1162 1163 1164
	/* FIXME: Update this for PSR2 if we need to wait for idle */
	if (READ_ONCE(dev_priv->psr.psr2_enabled))
		return 0;
1165 1166

	/*
1167 1168 1169 1170
	 * From bspec: Panel Self Refresh (BDW+)
	 * Max. time for PSR to idle = Inverse of the refresh rate + 6 ms of
	 * exit training time + 1.5 ms of aux channel handshake. 50 ms is
	 * defensive enough to cover everything.
1171
	 */
1172

1173 1174
	return __intel_wait_for_register(&dev_priv->uncore,
					 EDP_PSR_STATUS(dev_priv->psr.transcoder),
1175
					 EDP_PSR_STATUS_STATE_MASK,
1176 1177
					 EDP_PSR_STATUS_STATE_IDLE, 2, 50,
					 out_value);
1178 1179 1180
}

static bool __psr_wait_for_idle_locked(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
1181
{
1182 1183 1184 1185
	i915_reg_t reg;
	u32 mask;
	int err;

1186
	if (!dev_priv->psr.enabled)
1187
		return false;
R
Rodrigo Vivi 已提交
1188

1189
	if (dev_priv->psr.psr2_enabled) {
1190
		reg = EDP_PSR2_STATUS(dev_priv->psr.transcoder);
1191
		mask = EDP_PSR2_STATUS_STATE_MASK;
1192
	} else {
1193
		reg = EDP_PSR_STATUS(dev_priv->psr.transcoder);
1194
		mask = EDP_PSR_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
1195
	}
1196 1197 1198

	mutex_unlock(&dev_priv->psr.lock);

1199
	err = intel_de_wait_for_clear(dev_priv, reg, mask, 50);
1200
	if (err)
1201 1202
		drm_err(&dev_priv->drm,
			"Timed out waiting for PSR Idle for re-enable\n");
1203 1204

	/* After the unlocked wait, verify that PSR is still wanted! */
R
Rodrigo Vivi 已提交
1205
	mutex_lock(&dev_priv->psr.lock);
1206 1207
	return err == 0 && dev_priv->psr.enabled;
}
R
Rodrigo Vivi 已提交
1208

1209
static int intel_psr_fastset_force(struct drm_i915_private *dev_priv)
1210
{
1211 1212 1213
	struct drm_device *dev = &dev_priv->drm;
	struct drm_modeset_acquire_ctx ctx;
	struct drm_atomic_state *state;
1214
	struct intel_crtc *crtc;
1215
	int err;
1216

1217 1218 1219
	state = drm_atomic_state_alloc(dev);
	if (!state)
		return -ENOMEM;
1220

1221 1222 1223 1224
	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);
	state->acquire_ctx = &ctx;

retry:
1225 1226 1227
	for_each_intel_crtc(dev, crtc) {
		struct intel_crtc_state *crtc_state =
			intel_atomic_get_crtc_state(state, crtc);
1228 1229 1230 1231 1232 1233

		if (IS_ERR(crtc_state)) {
			err = PTR_ERR(crtc_state);
			goto error;
		}

1234
		if (crtc_state->hw.active && crtc_state->has_psr) {
1235
			/* Mark mode as changed to trigger a pipe->update() */
1236
			crtc_state->uapi.mode_changed = true;
1237 1238 1239 1240 1241
			break;
		}
	}

	err = drm_atomic_commit(state);
1242

1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255
error:
	if (err == -EDEADLK) {
		drm_atomic_state_clear(state);
		err = drm_modeset_backoff(&ctx);
		if (!err)
			goto retry;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
	drm_atomic_state_put(state);

	return err;
1256 1257
}

1258
int intel_psr_debug_set(struct drm_i915_private *dev_priv, u64 val)
1259
{
1260 1261
	const u32 mode = val & I915_PSR_DEBUG_MODE_MASK;
	u32 old_mode;
1262 1263 1264
	int ret;

	if (val & ~(I915_PSR_DEBUG_IRQ | I915_PSR_DEBUG_MODE_MASK) ||
1265
	    mode > I915_PSR_DEBUG_FORCE_PSR1) {
1266
		drm_dbg_kms(&dev_priv->drm, "Invalid debug mask %llx\n", val);
1267 1268 1269 1270 1271 1272 1273
		return -EINVAL;
	}

	ret = mutex_lock_interruptible(&dev_priv->psr.lock);
	if (ret)
		return ret;

1274
	old_mode = dev_priv->psr.debug & I915_PSR_DEBUG_MODE_MASK;
1275
	dev_priv->psr.debug = val;
1276 1277 1278 1279 1280 1281 1282

	/*
	 * Do it right away if it's already enabled, otherwise it will be done
	 * when enabling the source.
	 */
	if (dev_priv->psr.enabled)
		psr_irq_control(dev_priv);
1283 1284

	mutex_unlock(&dev_priv->psr.lock);
1285 1286 1287 1288

	if (old_mode != mode)
		ret = intel_psr_fastset_force(dev_priv);

1289 1290 1291
	return ret;
}

1292 1293 1294 1295 1296 1297 1298 1299 1300 1301
static void intel_psr_handle_irq(struct drm_i915_private *dev_priv)
{
	struct i915_psr *psr = &dev_priv->psr;

	intel_psr_disable_locked(psr->dp);
	psr->sink_not_reliable = true;
	/* let's make sure that sink is awaken */
	drm_dp_dpcd_writeb(&psr->dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
}

1302 1303 1304
static void intel_psr_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
1305
		container_of(work, typeof(*dev_priv), psr.work);
1306 1307 1308

	mutex_lock(&dev_priv->psr.lock);

1309 1310 1311
	if (!dev_priv->psr.enabled)
		goto unlock;

1312 1313 1314
	if (READ_ONCE(dev_priv->psr.irq_aux_error))
		intel_psr_handle_irq(dev_priv);

1315 1316 1317 1318 1319 1320
	/*
	 * We have to make sure PSR is ready for re-enable
	 * otherwise it keeps disabled until next full enable/disable cycle.
	 * PSR might take some time to get fully disabled
	 * and be ready for re-enable.
	 */
1321
	if (!__psr_wait_for_idle_locked(dev_priv))
R
Rodrigo Vivi 已提交
1322 1323 1324 1325 1326 1327 1328
		goto unlock;

	/*
	 * The delayed work can race with an invalidate hence we need to
	 * recheck. Since psr_flush first clears this and then reschedules we
	 * won't ever miss a flush when bailing out here.
	 */
1329
	if (dev_priv->psr.busy_frontbuffer_bits || dev_priv->psr.active)
R
Rodrigo Vivi 已提交
1330 1331
		goto unlock;

1332
	intel_psr_activate(dev_priv->psr.dp);
R
Rodrigo Vivi 已提交
1333 1334 1335 1336
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1337 1338
/**
 * intel_psr_invalidate - Invalidade PSR
1339
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
1340
 * @frontbuffer_bits: frontbuffer plane tracking bits
1341
 * @origin: which operation caused the invalidate
R
Rodrigo Vivi 已提交
1342 1343 1344 1345 1346 1347 1348 1349
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
 * disabled if the frontbuffer mask contains a buffer relevant to PSR.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
 */
1350
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
1351
			  unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
1352
{
1353
	if (!CAN_PSR(dev_priv))
1354 1355
		return;

1356
	if (origin == ORIGIN_FLIP)
1357 1358
		return;

R
Rodrigo Vivi 已提交
1359 1360 1361 1362 1363 1364
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

1365
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe);
R
Rodrigo Vivi 已提交
1366
	dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
1367 1368

	if (frontbuffer_bits)
1369
		intel_psr_exit(dev_priv);
1370

R
Rodrigo Vivi 已提交
1371 1372 1373
	mutex_unlock(&dev_priv->psr.lock);
}

1374 1375 1376 1377
/*
 * When we will be completely rely on PSR2 S/W tracking in future,
 * intel_psr_flush() will invalidate and flush the PSR for ORIGIN_FLIP
 * event also therefore tgl_dc3co_flush() require to be changed
1378
 * accordingly in future.
1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
 */
static void
tgl_dc3co_flush(struct drm_i915_private *dev_priv,
		unsigned int frontbuffer_bits, enum fb_op_origin origin)
{
	mutex_lock(&dev_priv->psr.lock);

	if (!dev_priv->psr.dc3co_enabled)
		goto unlock;

	if (!dev_priv->psr.psr2_enabled || !dev_priv->psr.active)
		goto unlock;

	/*
	 * At every frontbuffer flush flip event modified delay of delayed work,
	 * when delayed work schedules that means display has been idle.
	 */
	if (!(frontbuffer_bits &
	    INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe)))
		goto unlock;

	tgl_psr2_enable_dc3co(dev_priv);
1401
	mod_delayed_work(system_wq, &dev_priv->psr.dc3co_work,
1402
			 dev_priv->psr.dc3co_exit_delay);
1403 1404 1405 1406 1407

unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1408 1409
/**
 * intel_psr_flush - Flush PSR
1410
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
1411
 * @frontbuffer_bits: frontbuffer plane tracking bits
1412
 * @origin: which operation caused the flush
R
Rodrigo Vivi 已提交
1413 1414 1415 1416 1417 1418 1419 1420
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering has completed and flushed out to memory. PSR
 * can be enabled again if no other frontbuffer relevant to PSR is dirty.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
 */
1421
void intel_psr_flush(struct drm_i915_private *dev_priv,
1422
		     unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
1423
{
1424
	if (!CAN_PSR(dev_priv))
1425 1426
		return;

1427 1428
	if (origin == ORIGIN_FLIP) {
		tgl_dc3co_flush(dev_priv, frontbuffer_bits, origin);
1429
		return;
1430
	}
1431

R
Rodrigo Vivi 已提交
1432 1433 1434 1435 1436 1437
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

1438
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe);
R
Rodrigo Vivi 已提交
1439 1440
	dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;

1441
	/* By definition flush = invalidate + flush */
1442 1443
	if (frontbuffer_bits)
		psr_force_hw_tracking_exit(dev_priv);
1444

R
Rodrigo Vivi 已提交
1445
	if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
1446
		schedule_work(&dev_priv->psr.work);
R
Rodrigo Vivi 已提交
1447 1448 1449
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1450 1451
/**
 * intel_psr_init - Init basic PSR work and mutex.
1452
 * @dev_priv: i915 device private
R
Rodrigo Vivi 已提交
1453 1454 1455 1456
 *
 * This function is  called only once at driver load to initialize basic
 * PSR stuff.
 */
1457
void intel_psr_init(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
1458
{
1459 1460 1461
	if (!HAS_PSR(dev_priv))
		return;

1462 1463 1464
	if (!dev_priv->psr.sink_support)
		return;

1465 1466 1467 1468 1469 1470 1471 1472
	if (IS_HASWELL(dev_priv))
		/*
		 * HSW don't have PSR registers on the same space as transcoder
		 * so set this to a value that when subtract to the register
		 * in transcoder space results in the right offset for HSW
		 */
		dev_priv->hsw_psr_mmio_adjust = _SRD_CTL_EDP - _HSW_EDP_PSR_BASE;

1473 1474 1475
	if (i915_modparams.enable_psr == -1)
		if (INTEL_GEN(dev_priv) < 9 || !dev_priv->vbt.psr.enable)
			i915_modparams.enable_psr = 0;
1476

1477
	/* Set link_standby x link_off defaults */
1478
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1479 1480
		/* HSW and BDW require workarounds that we don't implement. */
		dev_priv->psr.link_standby = false;
1481 1482
	else if (INTEL_GEN(dev_priv) < 12)
		/* For new platforms up to TGL let's respect VBT back again */
1483 1484
		dev_priv->psr.link_standby = dev_priv->vbt.psr.full_link;

1485
	INIT_WORK(&dev_priv->psr.work, intel_psr_work);
1486
	INIT_DELAYED_WORK(&dev_priv->psr.dc3co_work, tgl_dc3co_disable_work);
R
Rodrigo Vivi 已提交
1487 1488
	mutex_init(&dev_priv->psr.lock);
}
1489

1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508
static int psr_get_status_and_error_status(struct intel_dp *intel_dp,
					   u8 *status, u8 *error_status)
{
	struct drm_dp_aux *aux = &intel_dp->aux;
	int ret;

	ret = drm_dp_dpcd_readb(aux, DP_PSR_STATUS, status);
	if (ret != 1)
		return ret;

	ret = drm_dp_dpcd_readb(aux, DP_PSR_ERROR_STATUS, error_status);
	if (ret != 1)
		return ret;

	*status = *status & DP_PSR_SINK_STATE_MASK;

	return 0;
}

1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521
static void psr_alpm_check(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct drm_dp_aux *aux = &intel_dp->aux;
	struct i915_psr *psr = &dev_priv->psr;
	u8 val;
	int r;

	if (!psr->psr2_enabled)
		return;

	r = drm_dp_dpcd_readb(aux, DP_RECEIVER_ALPM_STATUS, &val);
	if (r != 1) {
1522
		drm_err(&dev_priv->drm, "Error reading ALPM status\n");
1523 1524 1525 1526 1527 1528
		return;
	}

	if (val & DP_ALPM_LOCK_TIMEOUT_ERROR) {
		intel_psr_disable_locked(intel_dp);
		psr->sink_not_reliable = true;
1529 1530
		drm_dbg_kms(&dev_priv->drm,
			    "ALPM lock timeout error, disabling PSR\n");
1531 1532 1533 1534 1535 1536

		/* Clearing error */
		drm_dp_dpcd_writeb(aux, DP_RECEIVER_ALPM_STATUS, val);
	}
}

1537 1538 1539 1540 1541 1542 1543 1544 1545
static void psr_capability_changed_check(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct i915_psr *psr = &dev_priv->psr;
	u8 val;
	int r;

	r = drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_ESI, &val);
	if (r != 1) {
1546
		drm_err(&dev_priv->drm, "Error reading DP_PSR_ESI\n");
1547 1548 1549 1550 1551 1552
		return;
	}

	if (val & DP_PSR_CAPS_CHANGE) {
		intel_psr_disable_locked(intel_dp);
		psr->sink_not_reliable = true;
1553 1554
		drm_dbg_kms(&dev_priv->drm,
			    "Sink PSR capability changed, disabling PSR\n");
1555 1556 1557 1558 1559 1560

		/* Clearing it */
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_ESI, val);
	}
}

1561 1562
void intel_psr_short_pulse(struct intel_dp *intel_dp)
{
1563
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1564
	struct i915_psr *psr = &dev_priv->psr;
1565
	u8 status, error_status;
1566
	const u8 errors = DP_PSR_RFB_STORAGE_ERROR |
1567 1568
			  DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR |
			  DP_PSR_LINK_CRC_ERROR;
1569 1570 1571 1572 1573 1574

	if (!CAN_PSR(dev_priv) || !intel_dp_is_edp(intel_dp))
		return;

	mutex_lock(&psr->lock);

1575
	if (!psr->enabled || psr->dp != intel_dp)
1576 1577
		goto exit;

1578
	if (psr_get_status_and_error_status(intel_dp, &status, &error_status)) {
1579 1580
		drm_err(&dev_priv->drm,
			"Error reading PSR status or error status\n");
1581 1582 1583
		goto exit;
	}

1584
	if (status == DP_PSR_SINK_INTERNAL_ERROR || (error_status & errors)) {
1585
		intel_psr_disable_locked(intel_dp);
1586
		psr->sink_not_reliable = true;
1587 1588
	}

1589
	if (status == DP_PSR_SINK_INTERNAL_ERROR && !error_status)
1590 1591
		drm_dbg_kms(&dev_priv->drm,
			    "PSR sink internal error, disabling PSR\n");
1592
	if (error_status & DP_PSR_RFB_STORAGE_ERROR)
1593 1594
		drm_dbg_kms(&dev_priv->drm,
			    "PSR RFB storage error, disabling PSR\n");
1595
	if (error_status & DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR)
1596 1597
		drm_dbg_kms(&dev_priv->drm,
			    "PSR VSC SDP uncorrectable error, disabling PSR\n");
1598
	if (error_status & DP_PSR_LINK_CRC_ERROR)
1599 1600
		drm_dbg_kms(&dev_priv->drm,
			    "PSR Link CRC error, disabling PSR\n");
1601

1602
	if (error_status & ~errors)
1603 1604 1605
		drm_err(&dev_priv->drm,
			"PSR_ERROR_STATUS unhandled errors %x\n",
			error_status & ~errors);
1606
	/* clear status register */
1607
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_ERROR_STATUS, error_status);
1608 1609

	psr_alpm_check(intel_dp);
1610
	psr_capability_changed_check(intel_dp);
1611

1612 1613 1614
exit:
	mutex_unlock(&psr->lock);
}
1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629

bool intel_psr_enabled(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	bool ret;

	if (!CAN_PSR(dev_priv) || !intel_dp_is_edp(intel_dp))
		return false;

	mutex_lock(&dev_priv->psr.lock);
	ret = (dev_priv->psr.dp == intel_dp && dev_priv->psr.enabled);
	mutex_unlock(&dev_priv->psr.lock);

	return ret;
}
1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640

void intel_psr_atomic_check(struct drm_connector *connector,
			    struct drm_connector_state *old_state,
			    struct drm_connector_state *new_state)
{
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
	struct intel_connector *intel_connector;
	struct intel_digital_port *dig_port;
	struct drm_crtc_state *crtc_state;

	if (!CAN_PSR(dev_priv) || !new_state->crtc ||
1641
	    !dev_priv->psr.force_mode_changed)
1642 1643 1644
		return;

	intel_connector = to_intel_connector(connector);
1645
	dig_port = enc_to_dig_port(intel_attached_encoder(intel_connector));
1646 1647 1648 1649 1650 1651
	if (dev_priv->psr.dp != &dig_port->dp)
		return;

	crtc_state = drm_atomic_get_new_crtc_state(new_state->state,
						   new_state->crtc);
	crtc_state->mode_changed = true;
1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665
}

void intel_psr_set_force_mode_changed(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv;

	if (!intel_dp)
		return;

	dev_priv = dp_to_i915(intel_dp);
	if (!CAN_PSR(dev_priv) || intel_dp != dev_priv->psr.dp)
		return;

	dev_priv->psr.force_mode_changed = true;
1666
}