intel_psr.c 51.9 KB
Newer Older
R
Rodrigo Vivi 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

24 25
#include <drm/drm_atomic_helper.h>

26 27
#include "display/intel_dp.h"

28
#include "i915_drv.h"
29
#include "intel_atomic.h"
30
#include "intel_display_types.h"
31
#include "intel_psr.h"
32
#include "intel_sprite.h"
33
#include "intel_hdmi.h"
34

R
Rodrigo Vivi 已提交
35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
/**
 * DOC: Panel Self Refresh (PSR/SRD)
 *
 * Since Haswell Display controller supports Panel Self-Refresh on display
 * panels witch have a remote frame buffer (RFB) implemented according to PSR
 * spec in eDP1.3. PSR feature allows the display to go to lower standby states
 * when system is idle but display is on as it eliminates display refresh
 * request to DDR memory completely as long as the frame buffer for that
 * display is unchanged.
 *
 * Panel Self Refresh must be supported by both Hardware (source) and
 * Panel (sink).
 *
 * PSR saves power by caching the framebuffer in the panel RFB, which allows us
 * to power down the link and memory controller. For DSI panels the same idea
 * is called "manual mode".
 *
 * The implementation uses the hardware-based PSR support which automatically
 * enters/exits self-refresh mode. The hardware takes care of sending the
 * required DP aux message and could even retrain the link (that part isn't
 * enabled yet though). The hardware also keeps track of any frontbuffer
 * changes to know when to exit self-refresh mode again. Unfortunately that
 * part doesn't work too well, hence why the i915 PSR support uses the
 * software frontbuffer tracking to make sure it doesn't miss a screen
 * update. For this integration intel_psr_invalidate() and intel_psr_flush()
 * get called by the frontbuffer tracking code. Note that because of locking
 * issues the self-refresh re-enable code is done from a work queue, which
 * must be correctly synchronized/cancelled when shutting down the pipe."
63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
 *
 * DC3CO (DC3 clock off)
 *
 * On top of PSR2, GEN12 adds a intermediate power savings state that turns
 * clock off automatically during PSR2 idle state.
 * The smaller overhead of DC3co entry/exit vs. the overhead of PSR2 deep sleep
 * entry/exit allows the HW to enter a low-power state even when page flipping
 * periodically (for instance a 30fps video playback scenario).
 *
 * Every time a flips occurs PSR2 will get out of deep sleep state(if it was),
 * so DC3CO is enabled and tgl_dc3co_disable_work is schedule to run after 6
 * frames, if no other flip occurs and the function above is executed, DC3CO is
 * disabled and PSR2 is configured to enter deep sleep, resetting again in case
 * of another flip.
 * Front buffer modifications do not trigger DC3CO activation on purpose as it
 * would bring a lot of complexity and most of the moderns systems will only
 * use page flips.
R
Rodrigo Vivi 已提交
80 81
 */

82
static bool psr_global_enabled(struct drm_i915_private *i915)
83
{
84
	switch (i915->psr.debug & I915_PSR_DEBUG_MODE_MASK) {
85
	case I915_PSR_DEBUG_DEFAULT:
86
		return i915->params.enable_psr;
87 88 89 90 91 92 93
	case I915_PSR_DEBUG_DISABLE:
		return false;
	default:
		return true;
	}
}

94 95 96
static bool intel_psr2_enabled(struct drm_i915_private *dev_priv,
			       const struct intel_crtc_state *crtc_state)
{
97
	/* Cannot enable DSC and PSR2 simultaneously */
98 99
	drm_WARN_ON(&dev_priv->drm, crtc_state->dsc.compression_enable &&
		    crtc_state->has_psr2);
100

101
	switch (dev_priv->psr.debug & I915_PSR_DEBUG_MODE_MASK) {
102
	case I915_PSR_DEBUG_DISABLE:
103 104 105 106 107 108 109
	case I915_PSR_DEBUG_FORCE_PSR1:
		return false;
	default:
		return crtc_state->has_psr2;
	}
}

110
static void psr_irq_control(struct drm_i915_private *dev_priv)
111
{
112 113 114
	enum transcoder trans_shift;
	u32 mask, val;
	i915_reg_t imr_reg;
115

116 117 118 119 120 121 122 123 124 125 126 127 128 129
	/*
	 * gen12+ has registers relative to transcoder and one per transcoder
	 * using the same bit definition: handle it as TRANSCODER_EDP to force
	 * 0 shift in bit definition
	 */
	if (INTEL_GEN(dev_priv) >= 12) {
		trans_shift = 0;
		imr_reg = TRANS_PSR_IMR(dev_priv->psr.transcoder);
	} else {
		trans_shift = dev_priv->psr.transcoder;
		imr_reg = EDP_PSR_IMR;
	}

	mask = EDP_PSR_ERROR(trans_shift);
130
	if (dev_priv->psr.debug & I915_PSR_DEBUG_IRQ)
131 132
		mask |= EDP_PSR_POST_EXIT(trans_shift) |
			EDP_PSR_PRE_ENTRY(trans_shift);
133 134

	/* Warning: it is masking/setting reserved bits too */
135
	val = intel_de_read(dev_priv, imr_reg);
136
	val &= ~EDP_PSR_TRANS_MASK(trans_shift);
137
	val |= ~mask;
138
	intel_de_write(dev_priv, imr_reg, val);
139 140
}

141 142
static void psr_event_print(struct drm_i915_private *i915,
			    u32 val, bool psr2_enabled)
143
{
144
	drm_dbg_kms(&i915->drm, "PSR exit events: 0x%x\n", val);
145
	if (val & PSR_EVENT_PSR2_WD_TIMER_EXPIRE)
146
		drm_dbg_kms(&i915->drm, "\tPSR2 watchdog timer expired\n");
147
	if ((val & PSR_EVENT_PSR2_DISABLED) && psr2_enabled)
148
		drm_dbg_kms(&i915->drm, "\tPSR2 disabled\n");
149
	if (val & PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN)
150
		drm_dbg_kms(&i915->drm, "\tSU dirty FIFO underrun\n");
151
	if (val & PSR_EVENT_SU_CRC_FIFO_UNDERRUN)
152
		drm_dbg_kms(&i915->drm, "\tSU CRC FIFO underrun\n");
153
	if (val & PSR_EVENT_GRAPHICS_RESET)
154
		drm_dbg_kms(&i915->drm, "\tGraphics reset\n");
155
	if (val & PSR_EVENT_PCH_INTERRUPT)
156
		drm_dbg_kms(&i915->drm, "\tPCH interrupt\n");
157
	if (val & PSR_EVENT_MEMORY_UP)
158
		drm_dbg_kms(&i915->drm, "\tMemory up\n");
159
	if (val & PSR_EVENT_FRONT_BUFFER_MODIFY)
160
		drm_dbg_kms(&i915->drm, "\tFront buffer modification\n");
161
	if (val & PSR_EVENT_WD_TIMER_EXPIRE)
162
		drm_dbg_kms(&i915->drm, "\tPSR watchdog timer expired\n");
163
	if (val & PSR_EVENT_PIPE_REGISTERS_UPDATE)
164
		drm_dbg_kms(&i915->drm, "\tPIPE registers updated\n");
165
	if (val & PSR_EVENT_REGISTER_UPDATE)
166
		drm_dbg_kms(&i915->drm, "\tRegister updated\n");
167
	if (val & PSR_EVENT_HDCP_ENABLE)
168
		drm_dbg_kms(&i915->drm, "\tHDCP enabled\n");
169
	if (val & PSR_EVENT_KVMR_SESSION_ENABLE)
170
		drm_dbg_kms(&i915->drm, "\tKVMR session enabled\n");
171
	if (val & PSR_EVENT_VBI_ENABLE)
172
		drm_dbg_kms(&i915->drm, "\tVBI enabled\n");
173
	if (val & PSR_EVENT_LPSP_MODE_EXIT)
174
		drm_dbg_kms(&i915->drm, "\tLPSP mode exited\n");
175
	if ((val & PSR_EVENT_PSR_DISABLE) && !psr2_enabled)
176
		drm_dbg_kms(&i915->drm, "\tPSR disabled\n");
177 178
}

179 180
void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir)
{
181
	enum transcoder cpu_transcoder = dev_priv->psr.transcoder;
182 183
	enum transcoder trans_shift;
	i915_reg_t imr_reg;
184
	ktime_t time_ns =  ktime_get();
185

186 187 188 189 190 191 192 193 194
	if (INTEL_GEN(dev_priv) >= 12) {
		trans_shift = 0;
		imr_reg = TRANS_PSR_IMR(dev_priv->psr.transcoder);
	} else {
		trans_shift = dev_priv->psr.transcoder;
		imr_reg = EDP_PSR_IMR;
	}

	if (psr_iir & EDP_PSR_PRE_ENTRY(trans_shift)) {
195
		dev_priv->psr.last_entry_attempt = time_ns;
196 197 198
		drm_dbg_kms(&dev_priv->drm,
			    "[transcoder %s] PSR entry attempt in 2 vblanks\n",
			    transcoder_name(cpu_transcoder));
199
	}
200

201
	if (psr_iir & EDP_PSR_POST_EXIT(trans_shift)) {
202
		dev_priv->psr.last_exit = time_ns;
203 204 205
		drm_dbg_kms(&dev_priv->drm,
			    "[transcoder %s] PSR exit completed\n",
			    transcoder_name(cpu_transcoder));
206

207
		if (INTEL_GEN(dev_priv) >= 9) {
208 209
			u32 val = intel_de_read(dev_priv,
						PSR_EVENT(cpu_transcoder));
210
			bool psr2_enabled = dev_priv->psr.psr2_enabled;
211

212 213
			intel_de_write(dev_priv, PSR_EVENT(cpu_transcoder),
				       val);
214
			psr_event_print(dev_priv, val, psr2_enabled);
215
		}
216
	}
217

218
	if (psr_iir & EDP_PSR_ERROR(trans_shift)) {
219
		u32 val;
220

221
		drm_warn(&dev_priv->drm, "[transcoder %s] PSR aux error\n",
222
			 transcoder_name(cpu_transcoder));
223

224
		dev_priv->psr.irq_aux_error = true;
225

226 227 228 229 230 231 232 233
		/*
		 * If this interruption is not masked it will keep
		 * interrupting so fast that it prevents the scheduled
		 * work to run.
		 * Also after a PSR error, we don't want to arm PSR
		 * again so we don't care about unmask the interruption
		 * or unset irq_aux_error.
		 */
234
		val = intel_de_read(dev_priv, imr_reg);
235
		val |= EDP_PSR_ERROR(trans_shift);
236
		intel_de_write(dev_priv, imr_reg, val);
237 238 239

		schedule_work(&dev_priv->psr.work);
	}
240 241
}

242 243
static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
{
244
	u8 alpm_caps = 0;
245 246 247 248 249 250 251

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
			      &alpm_caps) != 1)
		return false;
	return alpm_caps & DP_ALPM_CAP;
}

252 253
static u8 intel_dp_get_sink_sync_latency(struct intel_dp *intel_dp)
{
254
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
255
	u8 val = 8; /* assume the worst if we can't read the value */
256 257 258 259 260

	if (drm_dp_dpcd_readb(&intel_dp->aux,
			      DP_SYNCHRONIZATION_LATENCY_IN_SINK, &val) == 1)
		val &= DP_MAX_RESYNC_FRAME_COUNT_MASK;
	else
261 262
		drm_dbg_kms(&i915->drm,
			    "Unable to get sink synchronization latency, assuming 8 frames\n");
263 264 265
	return val;
}

266 267
static u16 intel_dp_get_su_x_granulartiy(struct intel_dp *intel_dp)
{
268
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
269 270 271 272 273 274 275 276 277 278 279 280
	u16 val;
	ssize_t r;

	/*
	 * Returning the default X granularity if granularity not required or
	 * if DPCD read fails
	 */
	if (!(intel_dp->psr_dpcd[1] & DP_PSR2_SU_GRANULARITY_REQUIRED))
		return 4;

	r = drm_dp_dpcd_read(&intel_dp->aux, DP_PSR2_SU_X_GRANULARITY, &val, 2);
	if (r != 2)
281 282
		drm_dbg_kms(&i915->drm,
			    "Unable to read DP_PSR2_SU_X_GRANULARITY\n");
283 284 285 286 287 288 289 290 291 292 293

	/*
	 * Spec says that if the value read is 0 the default granularity should
	 * be used instead.
	 */
	if (r != 2 || val == 0)
		val = 4;

	return val;
}

294 295 296 297 298
void intel_psr_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);

299
	if (dev_priv->psr.dp) {
300 301
		drm_warn(&dev_priv->drm,
			 "More than one eDP panel found, PSR support should be extended\n");
302 303 304
		return;
	}

305 306 307
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT, intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));

308 309
	if (!intel_dp->psr_dpcd[0])
		return;
310 311
	drm_dbg_kms(&dev_priv->drm, "eDP panel supports PSR version %x\n",
		    intel_dp->psr_dpcd[0]);
312

L
Lyude Paul 已提交
313
	if (drm_dp_has_quirk(&intel_dp->desc, 0, DP_DPCD_QUIRK_NO_PSR)) {
314 315
		drm_dbg_kms(&dev_priv->drm,
			    "PSR support not currently available for this panel\n");
316 317 318
		return;
	}

319
	if (!(intel_dp->edp_dpcd[1] & DP_EDP_SET_POWER_CAP)) {
320 321
		drm_dbg_kms(&dev_priv->drm,
			    "Panel lacks power state control, PSR cannot be enabled\n");
322 323
		return;
	}
324

325
	dev_priv->psr.sink_support = true;
326 327
	dev_priv->psr.sink_sync_latency =
		intel_dp_get_sink_sync_latency(intel_dp);
328

329 330
	dev_priv->psr.dp = intel_dp;

331
	if (INTEL_GEN(dev_priv) >= 9 &&
332
	    (intel_dp->psr_dpcd[0] == DP_PSR2_WITH_Y_COORD_IS_SUPPORTED)) {
333 334 335 336
		bool y_req = intel_dp->psr_dpcd[1] &
			     DP_PSR2_SU_Y_COORDINATE_REQUIRED;
		bool alpm = intel_dp_get_alpm_status(intel_dp);

337 338 339 340 341 342 343 344 345 346 347
		/*
		 * All panels that supports PSR version 03h (PSR2 +
		 * Y-coordinate) can handle Y-coordinates in VSC but we are
		 * only sure that it is going to be used when required by the
		 * panel. This way panel is capable to do selective update
		 * without a aux frame sync.
		 *
		 * To support PSR version 02h and PSR version 03h without
		 * Y-coordinate requirement panels we would need to enable
		 * GTC first.
		 */
348
		dev_priv->psr.sink_psr2_support = y_req && alpm;
349 350
		drm_dbg_kms(&dev_priv->drm, "PSR2 %ssupported\n",
			    dev_priv->psr.sink_psr2_support ? "" : "not ");
351

352
		if (dev_priv->psr.sink_psr2_support) {
353 354
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
355 356
			dev_priv->psr.su_x_granularity =
				intel_dp_get_su_x_granulartiy(intel_dp);
357 358 359 360
		}
	}
}

361
static void hsw_psr_setup_aux(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
362
{
363
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
364 365
	u32 aux_clock_divider, aux_ctl;
	int i;
366
	static const u8 aux_msg[] = {
R
Rodrigo Vivi 已提交
367 368 369 370 371 372
		[0] = DP_AUX_NATIVE_WRITE << 4,
		[1] = DP_SET_POWER >> 8,
		[2] = DP_SET_POWER & 0xff,
		[3] = 1 - 1,
		[4] = DP_SET_POWER_D0,
	};
373 374 375 376
	u32 psr_aux_mask = EDP_PSR_AUX_CTL_TIME_OUT_MASK |
			   EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK |
			   EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK |
			   EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK;
R
Rodrigo Vivi 已提交
377 378

	BUILD_BUG_ON(sizeof(aux_msg) > 20);
379
	for (i = 0; i < sizeof(aux_msg); i += 4)
380 381 382
		intel_de_write(dev_priv,
			       EDP_PSR_AUX_DATA(dev_priv->psr.transcoder, i >> 2),
			       intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));
383

384 385 386
	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

	/* Start with bits set for DDI_AUX_CTL register */
387
	aux_ctl = intel_dp->get_aux_send_ctl(intel_dp, sizeof(aux_msg),
388
					     aux_clock_divider);
389 390 391

	/* Select only valid bits for SRD_AUX_CTL */
	aux_ctl &= psr_aux_mask;
392 393
	intel_de_write(dev_priv, EDP_PSR_AUX_CTL(dev_priv->psr.transcoder),
		       aux_ctl);
394 395
}

396
static void intel_psr_enable_sink(struct intel_dp *intel_dp)
397
{
398
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
399
	u8 dpcd_val = DP_PSR_ENABLE;
400

401
	/* Enable ALPM at sink for psr2 */
402 403
	if (dev_priv->psr.psr2_enabled) {
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_RECEIVER_ALPM_CONFIG,
404 405 406
				   DP_ALPM_ENABLE |
				   DP_ALPM_LOCK_ERROR_IRQ_HPD_ENABLE);

407
		dpcd_val |= DP_PSR_ENABLE_PSR2 | DP_PSR_IRQ_HPD_WITH_CRC_ERRORS;
408 409 410
	} else {
		if (dev_priv->psr.link_standby)
			dpcd_val |= DP_PSR_MAIN_LINK_ACTIVE;
411 412 413

		if (INTEL_GEN(dev_priv) >= 8)
			dpcd_val |= DP_PSR_CRC_VERIFICATION;
414 415
	}

416
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, dpcd_val);
417

418
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
R
Rodrigo Vivi 已提交
419 420
}

421
static u32 intel_psr1_get_tp_time(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
422
{
423
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
424
	u32 val = 0;
425

426 427 428
	if (INTEL_GEN(dev_priv) >= 11)
		val |= EDP_PSR_TP4_TIME_0US;

429
	if (dev_priv->params.psr_safest_params) {
430 431 432 433 434
		val |= EDP_PSR_TP1_TIME_2500us;
		val |= EDP_PSR_TP2_TP3_TIME_2500us;
		goto check_tp3_sel;
	}

435
	if (dev_priv->vbt.psr.tp1_wakeup_time_us == 0)
436
		val |= EDP_PSR_TP1_TIME_0us;
437
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 100)
438
		val |= EDP_PSR_TP1_TIME_100us;
439 440
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 500)
		val |= EDP_PSR_TP1_TIME_500us;
441
	else
442
		val |= EDP_PSR_TP1_TIME_2500us;
443

444
	if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us == 0)
445
		val |= EDP_PSR_TP2_TP3_TIME_0us;
446
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 100)
447
		val |= EDP_PSR_TP2_TP3_TIME_100us;
448 449
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 500)
		val |= EDP_PSR_TP2_TP3_TIME_500us;
450
	else
451
		val |= EDP_PSR_TP2_TP3_TIME_2500us;
452

453
check_tp3_sel:
454 455 456 457 458 459
	if (intel_dp_source_supports_hbr2(intel_dp) &&
	    drm_dp_tps3_supported(intel_dp->dpcd))
		val |= EDP_PSR_TP1_TP3_SEL;
	else
		val |= EDP_PSR_TP1_TP2_SEL;

460 461 462
	return val;
}

463
static u8 psr_compute_idle_frames(struct intel_dp *intel_dp)
464 465
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
466
	int idle_frames;
467 468 469 470

	/* Let's use 6 as the minimum to cover all known cases including the
	 * off-by-one issue that HW has in some cases.
	 */
471
	idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
472
	idle_frames = max(idle_frames, dev_priv->psr.sink_sync_latency + 1);
473

474
	if (drm_WARN_ON(&dev_priv->drm, idle_frames > 0xf))
475 476 477 478 479 480 481 482 483 484 485 486
		idle_frames = 0xf;

	return idle_frames;
}

static void hsw_activate_psr1(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 max_sleep_time = 0x1f;
	u32 val = EDP_PSR_ENABLE;

	val |= psr_compute_idle_frames(intel_dp) << EDP_PSR_IDLE_FRAME_SHIFT;
487 488 489 490 491 492 493 494 495 496

	val |= max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT;
	if (IS_HASWELL(dev_priv))
		val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;

	if (dev_priv->psr.link_standby)
		val |= EDP_PSR_LINK_STANDBY;

	val |= intel_psr1_get_tp_time(intel_dp);

497 498 499
	if (INTEL_GEN(dev_priv) >= 8)
		val |= EDP_PSR_CRC_ENABLE;

500
	val |= (intel_de_read(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder)) &
501
		EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK);
502
	intel_de_write(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder), val);
503
}
504

505
static u32 intel_psr2_get_tp_time(struct intel_dp *intel_dp)
506
{
507
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
508
	u32 val = 0;
509

510
	if (dev_priv->params.psr_safest_params)
511
		return EDP_PSR2_TP2_TIME_2500us;
512

513 514
	if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us >= 0 &&
	    dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 50)
515
		val |= EDP_PSR2_TP2_TIME_50us;
516
	else if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 100)
517
		val |= EDP_PSR2_TP2_TIME_100us;
518
	else if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 500)
519
		val |= EDP_PSR2_TP2_TIME_500us;
520
	else
521
		val |= EDP_PSR2_TP2_TIME_2500us;
522

523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539
	return val;
}

static void hsw_activate_psr2(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 val;

	val = psr_compute_idle_frames(intel_dp) << EDP_PSR2_IDLE_FRAME_SHIFT;

	val |= EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE;
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
		val |= EDP_Y_COORDINATE_ENABLE;

	val |= EDP_PSR2_FRAME_BEFORE_SU(dev_priv->psr.sink_sync_latency + 1);
	val |= intel_psr2_get_tp_time(intel_dp);

540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555
	if (INTEL_GEN(dev_priv) >= 12) {
		/*
		 * TODO: 7 lines of IO_BUFFER_WAKE and FAST_WAKE are default
		 * values from BSpec. In order to setting an optimal power
		 * consumption, lower than 4k resoluition mode needs to decrese
		 * IO_BUFFER_WAKE and FAST_WAKE. And higher than 4K resolution
		 * mode needs to increase IO_BUFFER_WAKE and FAST_WAKE.
		 */
		val |= TGL_EDP_PSR2_BLOCK_COUNT_NUM_2;
		val |= TGL_EDP_PSR2_IO_BUFFER_WAKE(7);
		val |= TGL_EDP_PSR2_FAST_WAKE(7);
	} else if (INTEL_GEN(dev_priv) >= 9) {
		val |= EDP_PSR2_IO_BUFFER_WAKE(7);
		val |= EDP_PSR2_FAST_WAKE(7);
	}

556 557 558 559 560 561 562 563
	if (dev_priv->psr.psr2_sel_fetch_enabled) {
		/* WA 1408330847 */
		if (IS_TGL_REVID(dev_priv, TGL_REVID_A0, TGL_REVID_A0) ||
		    IS_RKL_REVID(dev_priv, RKL_REVID_A0, RKL_REVID_A0))
			intel_de_rmw(dev_priv, CHICKEN_PAR1_1,
				     DIS_RAM_BYPASS_PSR2_MAN_TRACK,
				     DIS_RAM_BYPASS_PSR2_MAN_TRACK);

564 565 566
		intel_de_write(dev_priv,
			       PSR2_MAN_TRK_CTL(dev_priv->psr.transcoder),
			       PSR2_MAN_TRK_CTL_ENABLE);
567
	} else if (HAS_PSR2_SEL_FETCH(dev_priv)) {
568 569
		intel_de_write(dev_priv,
			       PSR2_MAN_TRK_CTL(dev_priv->psr.transcoder), 0);
570
	}
571

572
	/*
573 574
	 * PSR2 HW is incorrectly using EDP_PSR_TP1_TP3_SEL and BSpec is
	 * recommending keep this bit unset while PSR2 is enabled.
575
	 */
576
	intel_de_write(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder), 0);
577

578
	intel_de_write(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
R
Rodrigo Vivi 已提交
579 580
}

581 582 583
static bool
transcoder_has_psr2(struct drm_i915_private *dev_priv, enum transcoder trans)
{
584 585 586
	if (INTEL_GEN(dev_priv) < 9)
		return false;
	else if (INTEL_GEN(dev_priv) >= 12)
587 588 589 590 591
		return trans == TRANSCODER_A;
	else
		return trans == TRANSCODER_EDP;
}

592 593
static u32 intel_get_frame_time_us(const struct intel_crtc_state *cstate)
{
594
	if (!cstate || !cstate->hw.active)
595 596 597
		return 0;

	return DIV_ROUND_UP(1000 * 1000,
598
			    drm_mode_vrefresh(&cstate->hw.adjusted_mode));
599 600 601 602 603 604 605 606
}

static void psr2_program_idle_frames(struct drm_i915_private *dev_priv,
				     u32 idle_frames)
{
	u32 val;

	idle_frames <<=  EDP_PSR2_IDLE_FRAME_SHIFT;
607
	val = intel_de_read(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder));
608 609
	val &= ~EDP_PSR2_IDLE_FRAME_MASK;
	val |= idle_frames;
610
	intel_de_write(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
611 612 613 614 615 616 617 618 619 620
}

static void tgl_psr2_enable_dc3co(struct drm_i915_private *dev_priv)
{
	psr2_program_idle_frames(dev_priv, 0);
	intel_display_power_set_target_dc_state(dev_priv, DC_STATE_EN_DC3CO);
}

static void tgl_psr2_disable_dc3co(struct drm_i915_private *dev_priv)
{
621
	struct intel_dp *intel_dp = dev_priv->psr.dp;
622 623

	intel_display_power_set_target_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
624
	psr2_program_idle_frames(dev_priv, psr_compute_idle_frames(intel_dp));
625 626
}

627
static void tgl_dc3co_disable_work(struct work_struct *work)
628 629
{
	struct drm_i915_private *dev_priv =
630
		container_of(work, typeof(*dev_priv), psr.dc3co_work.work);
631 632 633

	mutex_lock(&dev_priv->psr.lock);
	/* If delayed work is pending, it is not idle */
634
	if (delayed_work_pending(&dev_priv->psr.dc3co_work))
635 636 637 638 639 640 641 642 643 644 645 646
		goto unlock;

	tgl_psr2_disable_dc3co(dev_priv);
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

static void tgl_disallow_dc3co_on_psr2_exit(struct drm_i915_private *dev_priv)
{
	if (!dev_priv->psr.dc3co_enabled)
		return;

647
	cancel_delayed_work(&dev_priv->psr.dc3co_work);
648 649 650 651
	/* Before PSR2 exit disallow dc3co*/
	tgl_psr2_disable_dc3co(dev_priv);
}

652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675
static void
tgl_dc3co_exitline_compute_config(struct intel_dp *intel_dp,
				  struct intel_crtc_state *crtc_state)
{
	const u32 crtc_vdisplay = crtc_state->uapi.adjusted_mode.crtc_vdisplay;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 exit_scanlines;

	if (!(dev_priv->csr.allowed_dc_mask & DC_STATE_EN_DC3CO))
		return;

	/* B.Specs:49196 DC3CO only works with pipeA and DDIA.*/
	if (to_intel_crtc(crtc_state->uapi.crtc)->pipe != PIPE_A ||
	    dig_port->base.port != PORT_A)
		return;

	/*
	 * DC3CO Exit time 200us B.Spec 49196
	 * PSR2 transcoder Early Exit scanlines = ROUNDUP(200 / line time) + 1
	 */
	exit_scanlines =
		intel_usecs_to_scanlines(&crtc_state->uapi.adjusted_mode, 200) + 1;

676
	if (drm_WARN_ON(&dev_priv->drm, exit_scanlines > crtc_vdisplay))
677 678 679 680 681
		return;

	crtc_state->dc3co_exitline = crtc_vdisplay - exit_scanlines;
}

682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713
static bool intel_psr2_sel_fetch_config_valid(struct intel_dp *intel_dp,
					      struct intel_crtc_state *crtc_state)
{
	struct intel_atomic_state *state = to_intel_atomic_state(crtc_state->uapi.state);
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct intel_plane_state *plane_state;
	struct intel_plane *plane;
	int i;

	if (!dev_priv->params.enable_psr2_sel_fetch) {
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 sel fetch not enabled, disabled by parameter\n");
		return false;
	}

	if (crtc_state->uapi.async_flip) {
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 sel fetch not enabled, async flip enabled\n");
		return false;
	}

	for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
		if (plane_state->uapi.rotation != DRM_MODE_ROTATE_0) {
			drm_dbg_kms(&dev_priv->drm,
				    "PSR2 sel fetch not enabled, plane rotated\n");
			return false;
		}
	}

	return crtc_state->enable_psr2_sel_fetch = true;
}

714 715 716
static bool intel_psr2_config_valid(struct intel_dp *intel_dp,
				    struct intel_crtc_state *crtc_state)
{
717
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
718 719
	int crtc_hdisplay = crtc_state->hw.adjusted_mode.crtc_hdisplay;
	int crtc_vdisplay = crtc_state->hw.adjusted_mode.crtc_vdisplay;
720
	int psr_max_h = 0, psr_max_v = 0, max_bpp = 0;
721

722
	if (!dev_priv->psr.sink_psr2_support)
723 724
		return false;

725
	if (!transcoder_has_psr2(dev_priv, crtc_state->cpu_transcoder)) {
726 727 728
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not supported in transcoder %s\n",
			    transcoder_name(crtc_state->cpu_transcoder));
729 730 731
		return false;
	}

732 733 734 735 736
	/*
	 * DSC and PSR2 cannot be enabled simultaneously. If a requested
	 * resolution requires DSC to be enabled, priority is given to DSC
	 * over PSR2.
	 */
737
	if (crtc_state->dsc.compression_enable) {
738 739
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 cannot be enabled since DSC is enabled\n");
740 741 742
		return false;
	}

743 744 745 746 747 748
	if (crtc_state->crc_enabled) {
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled because it would inhibit pipe CRC calculation\n");
		return false;
	}

749 750 751
	if (INTEL_GEN(dev_priv) >= 12) {
		psr_max_h = 5120;
		psr_max_v = 3200;
752
		max_bpp = 30;
753
	} else if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
754 755
		psr_max_h = 4096;
		psr_max_v = 2304;
756
		max_bpp = 24;
757
	} else if (IS_GEN(dev_priv, 9)) {
758 759
		psr_max_h = 3640;
		psr_max_v = 2304;
760
		max_bpp = 24;
761 762
	}

763
	if (crtc_state->pipe_bpp > max_bpp) {
764 765 766
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled, pipe bpp %d > max supported %d\n",
			    crtc_state->pipe_bpp, max_bpp);
767 768 769
		return false;
	}

770 771 772
	/*
	 * HW sends SU blocks of size four scan lines, which means the starting
	 * X coordinate and Y granularity requirements will always be met. We
773 774
	 * only need to validate the SU block width is a multiple of
	 * x granularity.
775
	 */
776
	if (crtc_hdisplay % dev_priv->psr.su_x_granularity) {
777 778 779
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled, hdisplay(%d) not multiple of %d\n",
			    crtc_hdisplay, dev_priv->psr.su_x_granularity);
780 781 782
		return false;
	}

783 784 785 786 787 788 789
	if (HAS_PSR2_SEL_FETCH(dev_priv)) {
		if (!intel_psr2_sel_fetch_config_valid(intel_dp, crtc_state) &&
		    !HAS_PSR_HW_TRACKING(dev_priv)) {
			drm_dbg_kms(&dev_priv->drm,
				    "PSR2 not enabled, selective fetch not valid and no HW tracking available\n");
			return false;
		}
790 791
	}

792 793
	if (!crtc_state->enable_psr2_sel_fetch &&
	    (crtc_hdisplay > psr_max_h || crtc_vdisplay > psr_max_v)) {
794 795 796 797
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled, resolution %dx%d > max supported %dx%d\n",
			    crtc_hdisplay, crtc_vdisplay,
			    psr_max_h, psr_max_v);
798 799 800
		return false;
	}

801
	tgl_dc3co_exitline_compute_config(intel_dp, crtc_state);
802 803 804
	return true;
}

805 806
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
807 808
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
809
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
810
	const struct drm_display_mode *adjusted_mode =
811
		&crtc_state->hw.adjusted_mode;
812
	int psr_setup_time;
R
Rodrigo Vivi 已提交
813

814
	if (!CAN_PSR(dev_priv))
815 816
		return;

817
	if (intel_dp != dev_priv->psr.dp)
818
		return;
R
Rodrigo Vivi 已提交
819

820 821
	if (!psr_global_enabled(dev_priv))
		return;
822 823
	/*
	 * HSW spec explicitly says PSR is tied to port A.
824 825 826
	 * BDW+ platforms have a instance of PSR registers per transcoder but
	 * for now it only supports one instance of PSR, so lets keep it
	 * hardcoded to PORT_A
827
	 */
828
	if (dig_port->base.port != PORT_A) {
829 830
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: Port not supported\n");
831
		return;
R
Rodrigo Vivi 已提交
832 833
	}

834
	if (dev_priv->psr.sink_not_reliable) {
835 836
		drm_dbg_kms(&dev_priv->drm,
			    "PSR sink implementation is not reliable\n");
837 838 839
		return;
	}

840
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
841 842
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: Interlaced mode enabled\n");
843
		return;
R
Rodrigo Vivi 已提交
844 845
	}

846 847
	psr_setup_time = drm_dp_psr_setup_time(intel_dp->psr_dpcd);
	if (psr_setup_time < 0) {
848 849 850
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: Invalid PSR setup time (0x%02x)\n",
			    intel_dp->psr_dpcd[1]);
851
		return;
852 853 854 855
	}

	if (intel_usecs_to_scanlines(adjusted_mode, psr_setup_time) >
	    adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vdisplay - 1) {
856 857 858
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: PSR setup time (%d us) too long\n",
			    psr_setup_time);
859 860 861 862
		return;
	}

	crtc_state->has_psr = true;
863
	crtc_state->has_psr2 = intel_psr2_config_valid(intel_dp, crtc_state);
864
	crtc_state->infoframes.enable |= intel_hdmi_infoframe_enable(DP_SDP_VSC);
R
Rodrigo Vivi 已提交
865 866
}

867
static void intel_psr_activate(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
868
{
869
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
R
Rodrigo Vivi 已提交
870

871
	if (transcoder_has_psr2(dev_priv, dev_priv->psr.transcoder))
872 873
		drm_WARN_ON(&dev_priv->drm,
			    intel_de_read(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder)) & EDP_PSR2_ENABLE);
874

875 876 877
	drm_WARN_ON(&dev_priv->drm,
		    intel_de_read(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder)) & EDP_PSR_ENABLE);
	drm_WARN_ON(&dev_priv->drm, dev_priv->psr.active);
R
Rodrigo Vivi 已提交
878 879
	lockdep_assert_held(&dev_priv->psr.lock);

880 881 882 883 884 885
	/* psr1 and psr2 are mutually exclusive.*/
	if (dev_priv->psr.psr2_enabled)
		hsw_activate_psr2(intel_dp);
	else
		hsw_activate_psr1(intel_dp);

R
Rodrigo Vivi 已提交
886 887 888
	dev_priv->psr.active = true;
}

889 890
static void intel_psr_enable_source(struct intel_dp *intel_dp,
				    const struct intel_crtc_state *crtc_state)
891
{
892
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
893
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
894
	u32 mask;
895

896 897 898 899 900 901
	/* Only HSW and BDW have PSR AUX registers that need to be setup. SKL+
	 * use hardcoded values PSR AUX transactions
	 */
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
		hsw_psr_setup_aux(intel_dp);

902
	if (dev_priv->psr.psr2_enabled && (IS_GEN(dev_priv, 9) &&
903
					   !IS_GEMINILAKE(dev_priv))) {
904
		i915_reg_t reg = CHICKEN_TRANS(cpu_transcoder);
905
		u32 chicken = intel_de_read(dev_priv, reg);
906

907 908
		chicken |= PSR2_VSC_ENABLE_PROG_HEADER |
			   PSR2_ADD_VERTICAL_LINE_COUNT;
909
		intel_de_write(dev_priv, reg, chicken);
910
	}
911 912 913 914 915 916 917

	/*
	 * Per Spec: Avoid continuous PSR exit by masking MEMUP and HPD also
	 * mask LPSP to avoid dependency on other drivers that might block
	 * runtime_pm besides preventing  other hw tracking issues now we
	 * can rely on frontbuffer tracking.
	 */
918 919 920 921 922 923 924 925
	mask = EDP_PSR_DEBUG_MASK_MEMUP |
	       EDP_PSR_DEBUG_MASK_HPD |
	       EDP_PSR_DEBUG_MASK_LPSP |
	       EDP_PSR_DEBUG_MASK_MAX_SLEEP;

	if (INTEL_GEN(dev_priv) < 11)
		mask |= EDP_PSR_DEBUG_MASK_DISP_REG_WRITE;

926 927
	intel_de_write(dev_priv, EDP_PSR_DEBUG(dev_priv->psr.transcoder),
		       mask);
928

929
	psr_irq_control(dev_priv);
930 931 932 933 934 935 936 937

	if (crtc_state->dc3co_exitline) {
		u32 val;

		/*
		 * TODO: if future platforms supports DC3CO in more than one
		 * transcoder, EXITLINE will need to be unset when disabling PSR
		 */
938
		val = intel_de_read(dev_priv, EXITLINE(cpu_transcoder));
939 940 941
		val &= ~EXITLINE_MASK;
		val |= crtc_state->dc3co_exitline << EXITLINE_SHIFT;
		val |= EXITLINE_ENABLE;
942
		intel_de_write(dev_priv, EXITLINE(cpu_transcoder), val);
943
	}
944 945 946 947 948

	if (HAS_PSR_HW_TRACKING(dev_priv))
		intel_de_rmw(dev_priv, CHICKEN_PAR1_1, IGNORE_PSR2_HW_TRACKING,
			     dev_priv->psr.psr2_sel_fetch_enabled ?
			     IGNORE_PSR2_HW_TRACKING : 0);
949 950
}

951
static void intel_psr_enable_locked(struct drm_i915_private *dev_priv,
952 953
				    const struct intel_crtc_state *crtc_state,
				    const struct drm_connector_state *conn_state)
954 955
{
	struct intel_dp *intel_dp = dev_priv->psr.dp;
956 957
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &dig_port->base;
958
	u32 val;
959

960
	drm_WARN_ON(&dev_priv->drm, dev_priv->psr.enabled);
961 962 963

	dev_priv->psr.psr2_enabled = intel_psr2_enabled(dev_priv, crtc_state);
	dev_priv->psr.busy_frontbuffer_bits = 0;
964
	dev_priv->psr.pipe = to_intel_crtc(crtc_state->uapi.crtc)->pipe;
965
	dev_priv->psr.dc3co_enabled = !!crtc_state->dc3co_exitline;
966
	dev_priv->psr.transcoder = crtc_state->cpu_transcoder;
967 968 969
	/* DC5/DC6 requires at least 6 idle frames */
	val = usecs_to_jiffies(intel_get_frame_time_us(crtc_state) * 6);
	dev_priv->psr.dc3co_exit_delay = val;
970
	dev_priv->psr.psr2_sel_fetch_enabled = crtc_state->enable_psr2_sel_fetch;
971 972 973 974 975 976 977 978 979

	/*
	 * If a PSR error happened and the driver is reloaded, the EDP_PSR_IIR
	 * will still keep the error set even after the reset done in the
	 * irq_preinstall and irq_uninstall hooks.
	 * And enabling in this situation cause the screen to freeze in the
	 * first time that PSR HW tries to activate so lets keep PSR disabled
	 * to avoid any rendering problems.
	 */
980
	if (INTEL_GEN(dev_priv) >= 12) {
981 982
		val = intel_de_read(dev_priv,
				    TRANS_PSR_IIR(dev_priv->psr.transcoder));
983 984
		val &= EDP_PSR_ERROR(0);
	} else {
985
		val = intel_de_read(dev_priv, EDP_PSR_IIR);
986 987
		val &= EDP_PSR_ERROR(dev_priv->psr.transcoder);
	}
988 989
	if (val) {
		dev_priv->psr.sink_not_reliable = true;
990 991
		drm_dbg_kms(&dev_priv->drm,
			    "PSR interruption error set, not enabling PSR\n");
992 993
		return;
	}
994

995 996
	drm_dbg_kms(&dev_priv->drm, "Enabling PSR%s\n",
		    dev_priv->psr.psr2_enabled ? "2" : "1");
997 998 999
	intel_dp_compute_psr_vsc_sdp(intel_dp, crtc_state, conn_state,
				     &dev_priv->psr.vsc);
	intel_write_dp_vsc_sdp(encoder, crtc_state, &dev_priv->psr.vsc);
1000 1001 1002 1003 1004 1005 1006
	intel_psr_enable_sink(intel_dp);
	intel_psr_enable_source(intel_dp, crtc_state);
	dev_priv->psr.enabled = true;

	intel_psr_activate(intel_dp);
}

R
Rodrigo Vivi 已提交
1007 1008 1009
/**
 * intel_psr_enable - Enable PSR
 * @intel_dp: Intel DP
1010
 * @crtc_state: new CRTC state
1011
 * @conn_state: new CONNECTOR state
R
Rodrigo Vivi 已提交
1012 1013 1014
 *
 * This function can only be called after the pipe is fully trained and enabled.
 */
1015
void intel_psr_enable(struct intel_dp *intel_dp,
1016 1017
		      const struct intel_crtc_state *crtc_state,
		      const struct drm_connector_state *conn_state)
R
Rodrigo Vivi 已提交
1018
{
1019
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
R
Rodrigo Vivi 已提交
1020

1021
	if (!CAN_PSR(dev_priv) || dev_priv->psr.dp != intel_dp)
R
Rodrigo Vivi 已提交
1022 1023
		return;

1024 1025 1026
	dev_priv->psr.force_mode_changed = false;

	if (!crtc_state->has_psr)
1027 1028
		return;

1029
	drm_WARN_ON(&dev_priv->drm, dev_priv->drrs.dp);
1030

R
Rodrigo Vivi 已提交
1031
	mutex_lock(&dev_priv->psr.lock);
1032

1033
	if (!psr_global_enabled(dev_priv)) {
1034
		drm_dbg_kms(&dev_priv->drm, "PSR disabled by flag\n");
R
Rodrigo Vivi 已提交
1035 1036 1037
		goto unlock;
	}

1038
	intel_psr_enable_locked(dev_priv, crtc_state, conn_state);
1039

R
Rodrigo Vivi 已提交
1040 1041 1042 1043
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

1044 1045 1046 1047
static void intel_psr_exit(struct drm_i915_private *dev_priv)
{
	u32 val;

1048
	if (!dev_priv->psr.active) {
1049
		if (transcoder_has_psr2(dev_priv, dev_priv->psr.transcoder)) {
1050 1051
			val = intel_de_read(dev_priv,
					    EDP_PSR2_CTL(dev_priv->psr.transcoder));
1052
			drm_WARN_ON(&dev_priv->drm, val & EDP_PSR2_ENABLE);
1053 1054
		}

1055 1056
		val = intel_de_read(dev_priv,
				    EDP_PSR_CTL(dev_priv->psr.transcoder));
1057
		drm_WARN_ON(&dev_priv->drm, val & EDP_PSR_ENABLE);
1058

1059
		return;
1060
	}
1061 1062

	if (dev_priv->psr.psr2_enabled) {
1063
		tgl_disallow_dc3co_on_psr2_exit(dev_priv);
1064 1065
		val = intel_de_read(dev_priv,
				    EDP_PSR2_CTL(dev_priv->psr.transcoder));
1066
		drm_WARN_ON(&dev_priv->drm, !(val & EDP_PSR2_ENABLE));
1067
		val &= ~EDP_PSR2_ENABLE;
1068 1069
		intel_de_write(dev_priv,
			       EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
1070
	} else {
1071 1072
		val = intel_de_read(dev_priv,
				    EDP_PSR_CTL(dev_priv->psr.transcoder));
1073
		drm_WARN_ON(&dev_priv->drm, !(val & EDP_PSR_ENABLE));
1074
		val &= ~EDP_PSR_ENABLE;
1075 1076
		intel_de_write(dev_priv,
			       EDP_PSR_CTL(dev_priv->psr.transcoder), val);
1077 1078 1079 1080
	}
	dev_priv->psr.active = false;
}

1081
static void intel_psr_disable_locked(struct intel_dp *intel_dp)
1082
{
1083
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1084 1085
	i915_reg_t psr_status;
	u32 psr_status_mask;
R
Rodrigo Vivi 已提交
1086

1087 1088 1089 1090 1091
	lockdep_assert_held(&dev_priv->psr.lock);

	if (!dev_priv->psr.enabled)
		return;

1092 1093
	drm_dbg_kms(&dev_priv->drm, "Disabling PSR%s\n",
		    dev_priv->psr.psr2_enabled ? "2" : "1");
1094

1095
	intel_psr_exit(dev_priv);
1096

1097
	if (dev_priv->psr.psr2_enabled) {
1098
		psr_status = EDP_PSR2_STATUS(dev_priv->psr.transcoder);
1099
		psr_status_mask = EDP_PSR2_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
1100
	} else {
1101
		psr_status = EDP_PSR_STATUS(dev_priv->psr.transcoder);
1102
		psr_status_mask = EDP_PSR_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
1103
	}
1104 1105

	/* Wait till PSR is idle */
1106 1107
	if (intel_de_wait_for_clear(dev_priv, psr_status,
				    psr_status_mask, 2000))
1108
		drm_err(&dev_priv->drm, "Timed out waiting PSR idle state\n");
1109

1110 1111 1112 1113 1114 1115 1116
	/* WA 1408330847 */
	if (dev_priv->psr.psr2_sel_fetch_enabled &&
	    (IS_TGL_REVID(dev_priv, TGL_REVID_A0, TGL_REVID_A0) ||
	     IS_RKL_REVID(dev_priv, RKL_REVID_A0, RKL_REVID_A0)))
		intel_de_rmw(dev_priv, CHICKEN_PAR1_1,
			     DIS_RAM_BYPASS_PSR2_MAN_TRACK, 0);

1117 1118 1119
	/* Disable PSR on Sink */
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);

1120 1121 1122
	if (dev_priv->psr.psr2_enabled)
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_RECEIVER_ALPM_CONFIG, 0);

1123
	dev_priv->psr.enabled = false;
1124 1125
}

1126 1127 1128
/**
 * intel_psr_disable - Disable PSR
 * @intel_dp: Intel DP
1129
 * @old_crtc_state: old CRTC state
1130 1131 1132
 *
 * This function needs to be called before disabling pipe.
 */
1133 1134
void intel_psr_disable(struct intel_dp *intel_dp,
		       const struct intel_crtc_state *old_crtc_state)
1135
{
1136
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1137

1138
	if (!old_crtc_state->has_psr)
1139 1140
		return;

1141
	if (drm_WARN_ON(&dev_priv->drm, !CAN_PSR(dev_priv)))
1142 1143
		return;

1144
	mutex_lock(&dev_priv->psr.lock);
1145

1146
	intel_psr_disable_locked(intel_dp);
1147

R
Rodrigo Vivi 已提交
1148
	mutex_unlock(&dev_priv->psr.lock);
1149
	cancel_work_sync(&dev_priv->psr.work);
1150
	cancel_delayed_work_sync(&dev_priv->psr.dc3co_work);
R
Rodrigo Vivi 已提交
1151 1152
}

1153 1154
static void psr_force_hw_tracking_exit(struct drm_i915_private *dev_priv)
{
1155 1156 1157 1158 1159 1160 1161 1162 1163 1164
	if (INTEL_GEN(dev_priv) >= 9)
		/*
		 * Display WA #0884: skl+
		 * This documented WA for bxt can be safely applied
		 * broadly so we can force HW tracking to exit PSR
		 * instead of disabling and re-enabling.
		 * Workaround tells us to write 0 to CUR_SURFLIVE_A,
		 * but it makes more sense write to the current active
		 * pipe.
		 */
1165
		intel_de_write(dev_priv, CURSURFLIVE(dev_priv->psr.pipe), 0);
1166 1167 1168 1169 1170 1171
	else
		/*
		 * A write to CURSURFLIVE do not cause HW tracking to exit PSR
		 * on older gens so doing the manual exit instead.
		 */
		intel_psr_exit(dev_priv);
1172 1173
}

1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
void intel_psr2_program_trans_man_trk_ctl(const struct intel_crtc_state *crtc_state)
{
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	struct i915_psr *psr = &dev_priv->psr;

	if (!HAS_PSR2_SEL_FETCH(dev_priv) ||
	    !crtc_state->enable_psr2_sel_fetch)
		return;

	intel_de_write(dev_priv, PSR2_MAN_TRK_CTL(psr->transcoder),
		       crtc_state->psr2_man_track_ctl);
}

void intel_psr2_sel_fetch_update(struct intel_atomic_state *state,
				 struct intel_crtc *crtc)
{
	struct intel_crtc_state *crtc_state = intel_atomic_get_new_crtc_state(state, crtc);

	if (!crtc_state->enable_psr2_sel_fetch)
		return;

	crtc_state->psr2_man_track_ctl = PSR2_MAN_TRK_CTL_ENABLE |
					 PSR2_MAN_TRK_CTL_SF_SINGLE_FULL_FRAME;
}

1200 1201 1202 1203
/**
 * intel_psr_update - Update PSR state
 * @intel_dp: Intel DP
 * @crtc_state: new CRTC state
1204
 * @conn_state: new CONNECTOR state
1205 1206 1207 1208 1209 1210
 *
 * This functions will update PSR states, disabling, enabling or switching PSR
 * version when executing fastsets. For full modeset, intel_psr_disable() and
 * intel_psr_enable() should be called instead.
 */
void intel_psr_update(struct intel_dp *intel_dp,
1211 1212
		      const struct intel_crtc_state *crtc_state,
		      const struct drm_connector_state *conn_state)
1213 1214 1215 1216 1217 1218 1219 1220
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct i915_psr *psr = &dev_priv->psr;
	bool enable, psr2_enable;

	if (!CAN_PSR(dev_priv) || READ_ONCE(psr->dp) != intel_dp)
		return;

1221 1222
	dev_priv->psr.force_mode_changed = false;

1223 1224
	mutex_lock(&dev_priv->psr.lock);

1225
	enable = crtc_state->has_psr && psr_global_enabled(dev_priv);
1226 1227
	psr2_enable = intel_psr2_enabled(dev_priv, crtc_state);

1228 1229 1230 1231
	if (enable == psr->enabled && psr2_enable == psr->psr2_enabled) {
		/* Force a PSR exit when enabling CRC to avoid CRC timeouts */
		if (crtc_state->crc_enabled && psr->enabled)
			psr_force_hw_tracking_exit(dev_priv);
1232 1233 1234 1235 1236 1237 1238 1239 1240
		else if (INTEL_GEN(dev_priv) < 9 && psr->enabled) {
			/*
			 * Activate PSR again after a force exit when enabling
			 * CRC in older gens
			 */
			if (!dev_priv->psr.active &&
			    !dev_priv->psr.busy_frontbuffer_bits)
				schedule_work(&dev_priv->psr.work);
		}
1241

1242
		goto unlock;
1243
	}
1244

1245 1246
	if (psr->enabled)
		intel_psr_disable_locked(intel_dp);
1247

1248
	if (enable)
1249
		intel_psr_enable_locked(dev_priv, crtc_state, conn_state);
1250 1251 1252 1253 1254

unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
/**
 * intel_psr_wait_for_idle - wait for PSR1 to idle
 * @new_crtc_state: new CRTC state
 * @out_value: PSR status in case of failure
 *
 * This function is expected to be called from pipe_update_start() where it is
 * not expected to race with PSR enable or disable.
 *
 * Returns: 0 on success or -ETIMEOUT if PSR status does not idle.
 */
1265 1266
int intel_psr_wait_for_idle(const struct intel_crtc_state *new_crtc_state,
			    u32 *out_value)
1267
{
1268
	struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->uapi.crtc);
1269
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1270

1271
	if (!dev_priv->psr.enabled || !new_crtc_state->has_psr)
1272 1273
		return 0;

1274 1275 1276
	/* FIXME: Update this for PSR2 if we need to wait for idle */
	if (READ_ONCE(dev_priv->psr.psr2_enabled))
		return 0;
1277 1278

	/*
1279 1280 1281 1282
	 * From bspec: Panel Self Refresh (BDW+)
	 * Max. time for PSR to idle = Inverse of the refresh rate + 6 ms of
	 * exit training time + 1.5 ms of aux channel handshake. 50 ms is
	 * defensive enough to cover everything.
1283
	 */
1284

1285 1286
	return __intel_wait_for_register(&dev_priv->uncore,
					 EDP_PSR_STATUS(dev_priv->psr.transcoder),
1287
					 EDP_PSR_STATUS_STATE_MASK,
1288 1289
					 EDP_PSR_STATUS_STATE_IDLE, 2, 50,
					 out_value);
1290 1291 1292
}

static bool __psr_wait_for_idle_locked(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
1293
{
1294 1295 1296 1297
	i915_reg_t reg;
	u32 mask;
	int err;

1298
	if (!dev_priv->psr.enabled)
1299
		return false;
R
Rodrigo Vivi 已提交
1300

1301
	if (dev_priv->psr.psr2_enabled) {
1302
		reg = EDP_PSR2_STATUS(dev_priv->psr.transcoder);
1303
		mask = EDP_PSR2_STATUS_STATE_MASK;
1304
	} else {
1305
		reg = EDP_PSR_STATUS(dev_priv->psr.transcoder);
1306
		mask = EDP_PSR_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
1307
	}
1308 1309 1310

	mutex_unlock(&dev_priv->psr.lock);

1311
	err = intel_de_wait_for_clear(dev_priv, reg, mask, 50);
1312
	if (err)
1313 1314
		drm_err(&dev_priv->drm,
			"Timed out waiting for PSR Idle for re-enable\n");
1315 1316

	/* After the unlocked wait, verify that PSR is still wanted! */
R
Rodrigo Vivi 已提交
1317
	mutex_lock(&dev_priv->psr.lock);
1318 1319
	return err == 0 && dev_priv->psr.enabled;
}
R
Rodrigo Vivi 已提交
1320

1321
static int intel_psr_fastset_force(struct drm_i915_private *dev_priv)
1322
{
1323 1324 1325
	struct drm_device *dev = &dev_priv->drm;
	struct drm_modeset_acquire_ctx ctx;
	struct drm_atomic_state *state;
1326
	struct intel_crtc *crtc;
1327
	int err;
1328

1329 1330 1331
	state = drm_atomic_state_alloc(dev);
	if (!state)
		return -ENOMEM;
1332

1333 1334 1335 1336
	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);
	state->acquire_ctx = &ctx;

retry:
1337 1338 1339
	for_each_intel_crtc(dev, crtc) {
		struct intel_crtc_state *crtc_state =
			intel_atomic_get_crtc_state(state, crtc);
1340 1341 1342 1343 1344 1345

		if (IS_ERR(crtc_state)) {
			err = PTR_ERR(crtc_state);
			goto error;
		}

1346
		if (crtc_state->hw.active && crtc_state->has_psr) {
1347
			/* Mark mode as changed to trigger a pipe->update() */
1348
			crtc_state->uapi.mode_changed = true;
1349 1350 1351 1352 1353
			break;
		}
	}

	err = drm_atomic_commit(state);
1354

1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367
error:
	if (err == -EDEADLK) {
		drm_atomic_state_clear(state);
		err = drm_modeset_backoff(&ctx);
		if (!err)
			goto retry;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
	drm_atomic_state_put(state);

	return err;
1368 1369
}

1370
int intel_psr_debug_set(struct drm_i915_private *dev_priv, u64 val)
1371
{
1372 1373
	const u32 mode = val & I915_PSR_DEBUG_MODE_MASK;
	u32 old_mode;
1374 1375 1376
	int ret;

	if (val & ~(I915_PSR_DEBUG_IRQ | I915_PSR_DEBUG_MODE_MASK) ||
1377
	    mode > I915_PSR_DEBUG_FORCE_PSR1) {
1378
		drm_dbg_kms(&dev_priv->drm, "Invalid debug mask %llx\n", val);
1379 1380 1381 1382 1383 1384 1385
		return -EINVAL;
	}

	ret = mutex_lock_interruptible(&dev_priv->psr.lock);
	if (ret)
		return ret;

1386
	old_mode = dev_priv->psr.debug & I915_PSR_DEBUG_MODE_MASK;
1387
	dev_priv->psr.debug = val;
1388 1389 1390 1391 1392 1393 1394

	/*
	 * Do it right away if it's already enabled, otherwise it will be done
	 * when enabling the source.
	 */
	if (dev_priv->psr.enabled)
		psr_irq_control(dev_priv);
1395 1396

	mutex_unlock(&dev_priv->psr.lock);
1397 1398 1399 1400

	if (old_mode != mode)
		ret = intel_psr_fastset_force(dev_priv);

1401 1402 1403
	return ret;
}

1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
static void intel_psr_handle_irq(struct drm_i915_private *dev_priv)
{
	struct i915_psr *psr = &dev_priv->psr;

	intel_psr_disable_locked(psr->dp);
	psr->sink_not_reliable = true;
	/* let's make sure that sink is awaken */
	drm_dp_dpcd_writeb(&psr->dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
}

1414 1415 1416
static void intel_psr_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
1417
		container_of(work, typeof(*dev_priv), psr.work);
1418 1419 1420

	mutex_lock(&dev_priv->psr.lock);

1421 1422 1423
	if (!dev_priv->psr.enabled)
		goto unlock;

1424 1425 1426
	if (READ_ONCE(dev_priv->psr.irq_aux_error))
		intel_psr_handle_irq(dev_priv);

1427 1428 1429 1430 1431 1432
	/*
	 * We have to make sure PSR is ready for re-enable
	 * otherwise it keeps disabled until next full enable/disable cycle.
	 * PSR might take some time to get fully disabled
	 * and be ready for re-enable.
	 */
1433
	if (!__psr_wait_for_idle_locked(dev_priv))
R
Rodrigo Vivi 已提交
1434 1435 1436 1437 1438 1439 1440
		goto unlock;

	/*
	 * The delayed work can race with an invalidate hence we need to
	 * recheck. Since psr_flush first clears this and then reschedules we
	 * won't ever miss a flush when bailing out here.
	 */
1441
	if (dev_priv->psr.busy_frontbuffer_bits || dev_priv->psr.active)
R
Rodrigo Vivi 已提交
1442 1443
		goto unlock;

1444
	intel_psr_activate(dev_priv->psr.dp);
R
Rodrigo Vivi 已提交
1445 1446 1447 1448
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1449 1450
/**
 * intel_psr_invalidate - Invalidade PSR
1451
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
1452
 * @frontbuffer_bits: frontbuffer plane tracking bits
1453
 * @origin: which operation caused the invalidate
R
Rodrigo Vivi 已提交
1454 1455 1456 1457 1458 1459 1460 1461
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
 * disabled if the frontbuffer mask contains a buffer relevant to PSR.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
 */
1462
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
1463
			  unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
1464
{
1465
	if (!CAN_PSR(dev_priv))
1466 1467
		return;

1468
	if (origin == ORIGIN_FLIP)
1469 1470
		return;

R
Rodrigo Vivi 已提交
1471 1472 1473 1474 1475 1476
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

1477
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe);
R
Rodrigo Vivi 已提交
1478
	dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
1479 1480

	if (frontbuffer_bits)
1481
		intel_psr_exit(dev_priv);
1482

R
Rodrigo Vivi 已提交
1483 1484 1485
	mutex_unlock(&dev_priv->psr.lock);
}

1486 1487 1488 1489
/*
 * When we will be completely rely on PSR2 S/W tracking in future,
 * intel_psr_flush() will invalidate and flush the PSR for ORIGIN_FLIP
 * event also therefore tgl_dc3co_flush() require to be changed
1490
 * accordingly in future.
1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
 */
static void
tgl_dc3co_flush(struct drm_i915_private *dev_priv,
		unsigned int frontbuffer_bits, enum fb_op_origin origin)
{
	mutex_lock(&dev_priv->psr.lock);

	if (!dev_priv->psr.dc3co_enabled)
		goto unlock;

	if (!dev_priv->psr.psr2_enabled || !dev_priv->psr.active)
		goto unlock;

	/*
	 * At every frontbuffer flush flip event modified delay of delayed work,
	 * when delayed work schedules that means display has been idle.
	 */
	if (!(frontbuffer_bits &
	    INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe)))
		goto unlock;

	tgl_psr2_enable_dc3co(dev_priv);
1513
	mod_delayed_work(system_wq, &dev_priv->psr.dc3co_work,
1514
			 dev_priv->psr.dc3co_exit_delay);
1515 1516 1517 1518 1519

unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1520 1521
/**
 * intel_psr_flush - Flush PSR
1522
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
1523
 * @frontbuffer_bits: frontbuffer plane tracking bits
1524
 * @origin: which operation caused the flush
R
Rodrigo Vivi 已提交
1525 1526 1527 1528 1529 1530 1531 1532
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering has completed and flushed out to memory. PSR
 * can be enabled again if no other frontbuffer relevant to PSR is dirty.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
 */
1533
void intel_psr_flush(struct drm_i915_private *dev_priv,
1534
		     unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
1535
{
1536
	if (!CAN_PSR(dev_priv))
1537 1538
		return;

1539 1540
	if (origin == ORIGIN_FLIP) {
		tgl_dc3co_flush(dev_priv, frontbuffer_bits, origin);
1541
		return;
1542
	}
1543

R
Rodrigo Vivi 已提交
1544 1545 1546 1547 1548 1549
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

1550
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe);
R
Rodrigo Vivi 已提交
1551 1552
	dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;

1553
	/* By definition flush = invalidate + flush */
1554 1555
	if (frontbuffer_bits)
		psr_force_hw_tracking_exit(dev_priv);
1556

R
Rodrigo Vivi 已提交
1557
	if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
1558
		schedule_work(&dev_priv->psr.work);
R
Rodrigo Vivi 已提交
1559 1560 1561
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1562 1563
/**
 * intel_psr_init - Init basic PSR work and mutex.
1564
 * @dev_priv: i915 device private
R
Rodrigo Vivi 已提交
1565 1566 1567 1568
 *
 * This function is  called only once at driver load to initialize basic
 * PSR stuff.
 */
1569
void intel_psr_init(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
1570
{
1571 1572 1573
	if (!HAS_PSR(dev_priv))
		return;

1574 1575 1576
	if (!dev_priv->psr.sink_support)
		return;

1577 1578 1579 1580 1581 1582 1583 1584
	if (IS_HASWELL(dev_priv))
		/*
		 * HSW don't have PSR registers on the same space as transcoder
		 * so set this to a value that when subtract to the register
		 * in transcoder space results in the right offset for HSW
		 */
		dev_priv->hsw_psr_mmio_adjust = _SRD_CTL_EDP - _HSW_EDP_PSR_BASE;

1585
	if (dev_priv->params.enable_psr == -1)
1586
		if (INTEL_GEN(dev_priv) < 9 || !dev_priv->vbt.psr.enable)
1587
			dev_priv->params.enable_psr = 0;
1588

1589
	/* Set link_standby x link_off defaults */
1590
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1591 1592
		/* HSW and BDW require workarounds that we don't implement. */
		dev_priv->psr.link_standby = false;
1593 1594
	else if (INTEL_GEN(dev_priv) < 12)
		/* For new platforms up to TGL let's respect VBT back again */
1595 1596
		dev_priv->psr.link_standby = dev_priv->vbt.psr.full_link;

1597
	INIT_WORK(&dev_priv->psr.work, intel_psr_work);
1598
	INIT_DELAYED_WORK(&dev_priv->psr.dc3co_work, tgl_dc3co_disable_work);
R
Rodrigo Vivi 已提交
1599 1600
	mutex_init(&dev_priv->psr.lock);
}
1601

1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620
static int psr_get_status_and_error_status(struct intel_dp *intel_dp,
					   u8 *status, u8 *error_status)
{
	struct drm_dp_aux *aux = &intel_dp->aux;
	int ret;

	ret = drm_dp_dpcd_readb(aux, DP_PSR_STATUS, status);
	if (ret != 1)
		return ret;

	ret = drm_dp_dpcd_readb(aux, DP_PSR_ERROR_STATUS, error_status);
	if (ret != 1)
		return ret;

	*status = *status & DP_PSR_SINK_STATE_MASK;

	return 0;
}

1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633
static void psr_alpm_check(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct drm_dp_aux *aux = &intel_dp->aux;
	struct i915_psr *psr = &dev_priv->psr;
	u8 val;
	int r;

	if (!psr->psr2_enabled)
		return;

	r = drm_dp_dpcd_readb(aux, DP_RECEIVER_ALPM_STATUS, &val);
	if (r != 1) {
1634
		drm_err(&dev_priv->drm, "Error reading ALPM status\n");
1635 1636 1637 1638 1639 1640
		return;
	}

	if (val & DP_ALPM_LOCK_TIMEOUT_ERROR) {
		intel_psr_disable_locked(intel_dp);
		psr->sink_not_reliable = true;
1641 1642
		drm_dbg_kms(&dev_priv->drm,
			    "ALPM lock timeout error, disabling PSR\n");
1643 1644 1645 1646 1647 1648

		/* Clearing error */
		drm_dp_dpcd_writeb(aux, DP_RECEIVER_ALPM_STATUS, val);
	}
}

1649 1650 1651 1652 1653 1654 1655 1656 1657
static void psr_capability_changed_check(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct i915_psr *psr = &dev_priv->psr;
	u8 val;
	int r;

	r = drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_ESI, &val);
	if (r != 1) {
1658
		drm_err(&dev_priv->drm, "Error reading DP_PSR_ESI\n");
1659 1660 1661 1662 1663 1664
		return;
	}

	if (val & DP_PSR_CAPS_CHANGE) {
		intel_psr_disable_locked(intel_dp);
		psr->sink_not_reliable = true;
1665 1666
		drm_dbg_kms(&dev_priv->drm,
			    "Sink PSR capability changed, disabling PSR\n");
1667 1668 1669 1670 1671 1672

		/* Clearing it */
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_ESI, val);
	}
}

1673 1674
void intel_psr_short_pulse(struct intel_dp *intel_dp)
{
1675
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1676
	struct i915_psr *psr = &dev_priv->psr;
1677
	u8 status, error_status;
1678
	const u8 errors = DP_PSR_RFB_STORAGE_ERROR |
1679 1680
			  DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR |
			  DP_PSR_LINK_CRC_ERROR;
1681 1682 1683 1684 1685 1686

	if (!CAN_PSR(dev_priv) || !intel_dp_is_edp(intel_dp))
		return;

	mutex_lock(&psr->lock);

1687
	if (!psr->enabled || psr->dp != intel_dp)
1688 1689
		goto exit;

1690
	if (psr_get_status_and_error_status(intel_dp, &status, &error_status)) {
1691 1692
		drm_err(&dev_priv->drm,
			"Error reading PSR status or error status\n");
1693 1694 1695
		goto exit;
	}

1696
	if (status == DP_PSR_SINK_INTERNAL_ERROR || (error_status & errors)) {
1697
		intel_psr_disable_locked(intel_dp);
1698
		psr->sink_not_reliable = true;
1699 1700
	}

1701
	if (status == DP_PSR_SINK_INTERNAL_ERROR && !error_status)
1702 1703
		drm_dbg_kms(&dev_priv->drm,
			    "PSR sink internal error, disabling PSR\n");
1704
	if (error_status & DP_PSR_RFB_STORAGE_ERROR)
1705 1706
		drm_dbg_kms(&dev_priv->drm,
			    "PSR RFB storage error, disabling PSR\n");
1707
	if (error_status & DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR)
1708 1709
		drm_dbg_kms(&dev_priv->drm,
			    "PSR VSC SDP uncorrectable error, disabling PSR\n");
1710
	if (error_status & DP_PSR_LINK_CRC_ERROR)
1711 1712
		drm_dbg_kms(&dev_priv->drm,
			    "PSR Link CRC error, disabling PSR\n");
1713

1714
	if (error_status & ~errors)
1715 1716 1717
		drm_err(&dev_priv->drm,
			"PSR_ERROR_STATUS unhandled errors %x\n",
			error_status & ~errors);
1718
	/* clear status register */
1719
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_ERROR_STATUS, error_status);
1720 1721

	psr_alpm_check(intel_dp);
1722
	psr_capability_changed_check(intel_dp);
1723

1724 1725 1726
exit:
	mutex_unlock(&psr->lock);
}
1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741

bool intel_psr_enabled(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	bool ret;

	if (!CAN_PSR(dev_priv) || !intel_dp_is_edp(intel_dp))
		return false;

	mutex_lock(&dev_priv->psr.lock);
	ret = (dev_priv->psr.dp == intel_dp && dev_priv->psr.enabled);
	mutex_unlock(&dev_priv->psr.lock);

	return ret;
}
1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752

void intel_psr_atomic_check(struct drm_connector *connector,
			    struct drm_connector_state *old_state,
			    struct drm_connector_state *new_state)
{
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
	struct intel_connector *intel_connector;
	struct intel_digital_port *dig_port;
	struct drm_crtc_state *crtc_state;

	if (!CAN_PSR(dev_priv) || !new_state->crtc ||
1753
	    !dev_priv->psr.force_mode_changed)
1754 1755 1756
		return;

	intel_connector = to_intel_connector(connector);
1757
	dig_port = enc_to_dig_port(intel_attached_encoder(intel_connector));
1758 1759 1760 1761 1762 1763
	if (dev_priv->psr.dp != &dig_port->dp)
		return;

	crtc_state = drm_atomic_get_new_crtc_state(new_state->state,
						   new_state->crtc);
	crtc_state->mode_changed = true;
1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777
}

void intel_psr_set_force_mode_changed(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv;

	if (!intel_dp)
		return;

	dev_priv = dp_to_i915(intel_dp);
	if (!CAN_PSR(dev_priv) || intel_dp != dev_priv->psr.dp)
		return;

	dev_priv->psr.force_mode_changed = true;
1778
}