intel_psr.c 47.5 KB
Newer Older
R
Rodrigo Vivi 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

24 25
#include <drm/drm_atomic_helper.h>

26 27
#include "display/intel_dp.h"

28
#include "i915_drv.h"
29
#include "intel_atomic.h"
30
#include "intel_display_types.h"
31
#include "intel_psr.h"
32
#include "intel_sprite.h"
33

R
Rodrigo Vivi 已提交
34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61
/**
 * DOC: Panel Self Refresh (PSR/SRD)
 *
 * Since Haswell Display controller supports Panel Self-Refresh on display
 * panels witch have a remote frame buffer (RFB) implemented according to PSR
 * spec in eDP1.3. PSR feature allows the display to go to lower standby states
 * when system is idle but display is on as it eliminates display refresh
 * request to DDR memory completely as long as the frame buffer for that
 * display is unchanged.
 *
 * Panel Self Refresh must be supported by both Hardware (source) and
 * Panel (sink).
 *
 * PSR saves power by caching the framebuffer in the panel RFB, which allows us
 * to power down the link and memory controller. For DSI panels the same idea
 * is called "manual mode".
 *
 * The implementation uses the hardware-based PSR support which automatically
 * enters/exits self-refresh mode. The hardware takes care of sending the
 * required DP aux message and could even retrain the link (that part isn't
 * enabled yet though). The hardware also keeps track of any frontbuffer
 * changes to know when to exit self-refresh mode again. Unfortunately that
 * part doesn't work too well, hence why the i915 PSR support uses the
 * software frontbuffer tracking to make sure it doesn't miss a screen
 * update. For this integration intel_psr_invalidate() and intel_psr_flush()
 * get called by the frontbuffer tracking code. Note that because of locking
 * issues the self-refresh re-enable code is done from a work queue, which
 * must be correctly synchronized/cancelled when shutting down the pipe."
62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78
 *
 * DC3CO (DC3 clock off)
 *
 * On top of PSR2, GEN12 adds a intermediate power savings state that turns
 * clock off automatically during PSR2 idle state.
 * The smaller overhead of DC3co entry/exit vs. the overhead of PSR2 deep sleep
 * entry/exit allows the HW to enter a low-power state even when page flipping
 * periodically (for instance a 30fps video playback scenario).
 *
 * Every time a flips occurs PSR2 will get out of deep sleep state(if it was),
 * so DC3CO is enabled and tgl_dc3co_disable_work is schedule to run after 6
 * frames, if no other flip occurs and the function above is executed, DC3CO is
 * disabled and PSR2 is configured to enter deep sleep, resetting again in case
 * of another flip.
 * Front buffer modifications do not trigger DC3CO activation on purpose as it
 * would bring a lot of complexity and most of the moderns systems will only
 * use page flips.
R
Rodrigo Vivi 已提交
79 80
 */

81
static bool psr_global_enabled(struct drm_i915_private *i915)
82
{
83
	switch (i915->psr.debug & I915_PSR_DEBUG_MODE_MASK) {
84 85 86 87 88 89 90 91 92
	case I915_PSR_DEBUG_DEFAULT:
		return i915_modparams.enable_psr;
	case I915_PSR_DEBUG_DISABLE:
		return false;
	default:
		return true;
	}
}

93 94 95
static bool intel_psr2_enabled(struct drm_i915_private *dev_priv,
			       const struct intel_crtc_state *crtc_state)
{
96
	/* Cannot enable DSC and PSR2 simultaneously */
97 98
	drm_WARN_ON(&dev_priv->drm, crtc_state->dsc.compression_enable &&
		    crtc_state->has_psr2);
99

100
	switch (dev_priv->psr.debug & I915_PSR_DEBUG_MODE_MASK) {
101
	case I915_PSR_DEBUG_DISABLE:
102 103 104 105 106 107 108
	case I915_PSR_DEBUG_FORCE_PSR1:
		return false;
	default:
		return crtc_state->has_psr2;
	}
}

109
static void psr_irq_control(struct drm_i915_private *dev_priv)
110
{
111 112 113
	enum transcoder trans_shift;
	u32 mask, val;
	i915_reg_t imr_reg;
114

115 116 117 118 119 120 121 122 123 124 125 126 127 128
	/*
	 * gen12+ has registers relative to transcoder and one per transcoder
	 * using the same bit definition: handle it as TRANSCODER_EDP to force
	 * 0 shift in bit definition
	 */
	if (INTEL_GEN(dev_priv) >= 12) {
		trans_shift = 0;
		imr_reg = TRANS_PSR_IMR(dev_priv->psr.transcoder);
	} else {
		trans_shift = dev_priv->psr.transcoder;
		imr_reg = EDP_PSR_IMR;
	}

	mask = EDP_PSR_ERROR(trans_shift);
129
	if (dev_priv->psr.debug & I915_PSR_DEBUG_IRQ)
130 131
		mask |= EDP_PSR_POST_EXIT(trans_shift) |
			EDP_PSR_PRE_ENTRY(trans_shift);
132 133

	/* Warning: it is masking/setting reserved bits too */
134
	val = intel_de_read(dev_priv, imr_reg);
135
	val &= ~EDP_PSR_TRANS_MASK(trans_shift);
136
	val |= ~mask;
137
	intel_de_write(dev_priv, imr_reg, val);
138 139
}

140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
static void psr_event_print(u32 val, bool psr2_enabled)
{
	DRM_DEBUG_KMS("PSR exit events: 0x%x\n", val);
	if (val & PSR_EVENT_PSR2_WD_TIMER_EXPIRE)
		DRM_DEBUG_KMS("\tPSR2 watchdog timer expired\n");
	if ((val & PSR_EVENT_PSR2_DISABLED) && psr2_enabled)
		DRM_DEBUG_KMS("\tPSR2 disabled\n");
	if (val & PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN)
		DRM_DEBUG_KMS("\tSU dirty FIFO underrun\n");
	if (val & PSR_EVENT_SU_CRC_FIFO_UNDERRUN)
		DRM_DEBUG_KMS("\tSU CRC FIFO underrun\n");
	if (val & PSR_EVENT_GRAPHICS_RESET)
		DRM_DEBUG_KMS("\tGraphics reset\n");
	if (val & PSR_EVENT_PCH_INTERRUPT)
		DRM_DEBUG_KMS("\tPCH interrupt\n");
	if (val & PSR_EVENT_MEMORY_UP)
		DRM_DEBUG_KMS("\tMemory up\n");
	if (val & PSR_EVENT_FRONT_BUFFER_MODIFY)
		DRM_DEBUG_KMS("\tFront buffer modification\n");
	if (val & PSR_EVENT_WD_TIMER_EXPIRE)
		DRM_DEBUG_KMS("\tPSR watchdog timer expired\n");
	if (val & PSR_EVENT_PIPE_REGISTERS_UPDATE)
		DRM_DEBUG_KMS("\tPIPE registers updated\n");
	if (val & PSR_EVENT_REGISTER_UPDATE)
		DRM_DEBUG_KMS("\tRegister updated\n");
	if (val & PSR_EVENT_HDCP_ENABLE)
		DRM_DEBUG_KMS("\tHDCP enabled\n");
	if (val & PSR_EVENT_KVMR_SESSION_ENABLE)
		DRM_DEBUG_KMS("\tKVMR session enabled\n");
	if (val & PSR_EVENT_VBI_ENABLE)
		DRM_DEBUG_KMS("\tVBI enabled\n");
	if (val & PSR_EVENT_LPSP_MODE_EXIT)
		DRM_DEBUG_KMS("\tLPSP mode exited\n");
	if ((val & PSR_EVENT_PSR_DISABLE) && !psr2_enabled)
		DRM_DEBUG_KMS("\tPSR disabled\n");
}

177 178
void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir)
{
179
	enum transcoder cpu_transcoder = dev_priv->psr.transcoder;
180 181
	enum transcoder trans_shift;
	i915_reg_t imr_reg;
182
	ktime_t time_ns =  ktime_get();
183

184 185 186 187 188 189 190 191 192
	if (INTEL_GEN(dev_priv) >= 12) {
		trans_shift = 0;
		imr_reg = TRANS_PSR_IMR(dev_priv->psr.transcoder);
	} else {
		trans_shift = dev_priv->psr.transcoder;
		imr_reg = EDP_PSR_IMR;
	}

	if (psr_iir & EDP_PSR_PRE_ENTRY(trans_shift)) {
193
		dev_priv->psr.last_entry_attempt = time_ns;
194 195 196
		drm_dbg_kms(&dev_priv->drm,
			    "[transcoder %s] PSR entry attempt in 2 vblanks\n",
			    transcoder_name(cpu_transcoder));
197
	}
198

199
	if (psr_iir & EDP_PSR_POST_EXIT(trans_shift)) {
200
		dev_priv->psr.last_exit = time_ns;
201 202 203
		drm_dbg_kms(&dev_priv->drm,
			    "[transcoder %s] PSR exit completed\n",
			    transcoder_name(cpu_transcoder));
204

205
		if (INTEL_GEN(dev_priv) >= 9) {
206 207
			u32 val = intel_de_read(dev_priv,
						PSR_EVENT(cpu_transcoder));
208
			bool psr2_enabled = dev_priv->psr.psr2_enabled;
209

210 211
			intel_de_write(dev_priv, PSR_EVENT(cpu_transcoder),
				       val);
212
			psr_event_print(val, psr2_enabled);
213
		}
214
	}
215

216
	if (psr_iir & EDP_PSR_ERROR(trans_shift)) {
217
		u32 val;
218

219
		drm_warn(&dev_priv->drm, "[transcoder %s] PSR aux error\n",
220
			 transcoder_name(cpu_transcoder));
221

222
		dev_priv->psr.irq_aux_error = true;
223

224 225 226 227 228 229 230 231
		/*
		 * If this interruption is not masked it will keep
		 * interrupting so fast that it prevents the scheduled
		 * work to run.
		 * Also after a PSR error, we don't want to arm PSR
		 * again so we don't care about unmask the interruption
		 * or unset irq_aux_error.
		 */
232
		val = intel_de_read(dev_priv, imr_reg);
233
		val |= EDP_PSR_ERROR(trans_shift);
234
		intel_de_write(dev_priv, imr_reg, val);
235 236 237

		schedule_work(&dev_priv->psr.work);
	}
238 239
}

240 241
static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
{
242
	u8 alpm_caps = 0;
243 244 245 246 247 248 249

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
			      &alpm_caps) != 1)
		return false;
	return alpm_caps & DP_ALPM_CAP;
}

250 251
static u8 intel_dp_get_sink_sync_latency(struct intel_dp *intel_dp)
{
252
	u8 val = 8; /* assume the worst if we can't read the value */
253 254 255 256 257

	if (drm_dp_dpcd_readb(&intel_dp->aux,
			      DP_SYNCHRONIZATION_LATENCY_IN_SINK, &val) == 1)
		val &= DP_MAX_RESYNC_FRAME_COUNT_MASK;
	else
258
		DRM_DEBUG_KMS("Unable to get sink synchronization latency, assuming 8 frames\n");
259 260 261
	return val;
}

262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
static u16 intel_dp_get_su_x_granulartiy(struct intel_dp *intel_dp)
{
	u16 val;
	ssize_t r;

	/*
	 * Returning the default X granularity if granularity not required or
	 * if DPCD read fails
	 */
	if (!(intel_dp->psr_dpcd[1] & DP_PSR2_SU_GRANULARITY_REQUIRED))
		return 4;

	r = drm_dp_dpcd_read(&intel_dp->aux, DP_PSR2_SU_X_GRANULARITY, &val, 2);
	if (r != 2)
		DRM_DEBUG_KMS("Unable to read DP_PSR2_SU_X_GRANULARITY\n");

	/*
	 * Spec says that if the value read is 0 the default granularity should
	 * be used instead.
	 */
	if (r != 2 || val == 0)
		val = 4;

	return val;
}

288 289 290 291 292
void intel_psr_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);

293
	if (dev_priv->psr.dp) {
294 295
		drm_warn(&dev_priv->drm,
			 "More than one eDP panel found, PSR support should be extended\n");
296 297 298
		return;
	}

299 300 301
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT, intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));

302 303
	if (!intel_dp->psr_dpcd[0])
		return;
304 305
	drm_dbg_kms(&dev_priv->drm, "eDP panel supports PSR version %x\n",
		    intel_dp->psr_dpcd[0]);
306

307
	if (drm_dp_has_quirk(&intel_dp->desc, DP_DPCD_QUIRK_NO_PSR)) {
308 309
		drm_dbg_kms(&dev_priv->drm,
			    "PSR support not currently available for this panel\n");
310 311 312
		return;
	}

313
	if (!(intel_dp->edp_dpcd[1] & DP_EDP_SET_POWER_CAP)) {
314 315
		drm_dbg_kms(&dev_priv->drm,
			    "Panel lacks power state control, PSR cannot be enabled\n");
316 317
		return;
	}
318

319
	dev_priv->psr.sink_support = true;
320 321
	dev_priv->psr.sink_sync_latency =
		intel_dp_get_sink_sync_latency(intel_dp);
322

323 324
	dev_priv->psr.dp = intel_dp;

325
	if (INTEL_GEN(dev_priv) >= 9 &&
326
	    (intel_dp->psr_dpcd[0] == DP_PSR2_WITH_Y_COORD_IS_SUPPORTED)) {
327 328 329 330
		bool y_req = intel_dp->psr_dpcd[1] &
			     DP_PSR2_SU_Y_COORDINATE_REQUIRED;
		bool alpm = intel_dp_get_alpm_status(intel_dp);

331 332 333 334 335 336 337 338 339 340 341
		/*
		 * All panels that supports PSR version 03h (PSR2 +
		 * Y-coordinate) can handle Y-coordinates in VSC but we are
		 * only sure that it is going to be used when required by the
		 * panel. This way panel is capable to do selective update
		 * without a aux frame sync.
		 *
		 * To support PSR version 02h and PSR version 03h without
		 * Y-coordinate requirement panels we would need to enable
		 * GTC first.
		 */
342
		dev_priv->psr.sink_psr2_support = y_req && alpm;
343 344
		drm_dbg_kms(&dev_priv->drm, "PSR2 %ssupported\n",
			    dev_priv->psr.sink_psr2_support ? "" : "not ");
345

346
		if (dev_priv->psr.sink_psr2_support) {
347 348
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
349 350
			dev_priv->psr.su_x_granularity =
				intel_dp_get_su_x_granulartiy(intel_dp);
351 352 353 354
		}
	}
}

355 356
static void intel_psr_setup_vsc(struct intel_dp *intel_dp,
				const struct intel_crtc_state *crtc_state)
357
{
358
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
359
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
360
	struct dp_sdp psr_vsc;
361

362
	if (dev_priv->psr.psr2_enabled) {
363 364 365 366
		/* Prepare VSC Header for SU as per EDP 1.4 spec, Table 6.11 */
		memset(&psr_vsc, 0, sizeof(psr_vsc));
		psr_vsc.sdp_header.HB0 = 0;
		psr_vsc.sdp_header.HB1 = 0x7;
367
		if (dev_priv->psr.colorimetry_support) {
368 369
			psr_vsc.sdp_header.HB2 = 0x5;
			psr_vsc.sdp_header.HB3 = 0x13;
370
		} else {
371 372 373
			psr_vsc.sdp_header.HB2 = 0x4;
			psr_vsc.sdp_header.HB3 = 0xe;
		}
374
	} else {
375 376 377 378 379 380
		/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
		memset(&psr_vsc, 0, sizeof(psr_vsc));
		psr_vsc.sdp_header.HB0 = 0;
		psr_vsc.sdp_header.HB1 = 0x7;
		psr_vsc.sdp_header.HB2 = 0x2;
		psr_vsc.sdp_header.HB3 = 0x8;
381 382
	}

383 384
	intel_dig_port->write_infoframe(&intel_dig_port->base,
					crtc_state,
385
					DP_SDP_VSC, &psr_vsc, sizeof(psr_vsc));
386 387
}

388
static void hsw_psr_setup_aux(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
389
{
390
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
391 392
	u32 aux_clock_divider, aux_ctl;
	int i;
393
	static const u8 aux_msg[] = {
R
Rodrigo Vivi 已提交
394 395 396 397 398 399
		[0] = DP_AUX_NATIVE_WRITE << 4,
		[1] = DP_SET_POWER >> 8,
		[2] = DP_SET_POWER & 0xff,
		[3] = 1 - 1,
		[4] = DP_SET_POWER_D0,
	};
400 401 402 403
	u32 psr_aux_mask = EDP_PSR_AUX_CTL_TIME_OUT_MASK |
			   EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK |
			   EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK |
			   EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK;
R
Rodrigo Vivi 已提交
404 405

	BUILD_BUG_ON(sizeof(aux_msg) > 20);
406
	for (i = 0; i < sizeof(aux_msg); i += 4)
407 408 409
		intel_de_write(dev_priv,
			       EDP_PSR_AUX_DATA(dev_priv->psr.transcoder, i >> 2),
			       intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));
410

411 412 413
	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

	/* Start with bits set for DDI_AUX_CTL register */
414
	aux_ctl = intel_dp->get_aux_send_ctl(intel_dp, sizeof(aux_msg),
415
					     aux_clock_divider);
416 417 418

	/* Select only valid bits for SRD_AUX_CTL */
	aux_ctl &= psr_aux_mask;
419 420
	intel_de_write(dev_priv, EDP_PSR_AUX_CTL(dev_priv->psr.transcoder),
		       aux_ctl);
421 422
}

423
static void intel_psr_enable_sink(struct intel_dp *intel_dp)
424
{
425
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
426
	u8 dpcd_val = DP_PSR_ENABLE;
427

428
	/* Enable ALPM at sink for psr2 */
429 430
	if (dev_priv->psr.psr2_enabled) {
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_RECEIVER_ALPM_CONFIG,
431 432 433
				   DP_ALPM_ENABLE |
				   DP_ALPM_LOCK_ERROR_IRQ_HPD_ENABLE);

434
		dpcd_val |= DP_PSR_ENABLE_PSR2 | DP_PSR_IRQ_HPD_WITH_CRC_ERRORS;
435 436 437
	} else {
		if (dev_priv->psr.link_standby)
			dpcd_val |= DP_PSR_MAIN_LINK_ACTIVE;
438 439 440

		if (INTEL_GEN(dev_priv) >= 8)
			dpcd_val |= DP_PSR_CRC_VERIFICATION;
441 442
	}

443
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, dpcd_val);
444

445
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
R
Rodrigo Vivi 已提交
446 447
}

448
static u32 intel_psr1_get_tp_time(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
449
{
450
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
451
	u32 val = 0;
452

453 454 455
	if (INTEL_GEN(dev_priv) >= 11)
		val |= EDP_PSR_TP4_TIME_0US;

456
	if (dev_priv->vbt.psr.tp1_wakeup_time_us == 0)
457
		val |= EDP_PSR_TP1_TIME_0us;
458
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 100)
459
		val |= EDP_PSR_TP1_TIME_100us;
460 461
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 500)
		val |= EDP_PSR_TP1_TIME_500us;
462
	else
463
		val |= EDP_PSR_TP1_TIME_2500us;
464

465
	if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us == 0)
466
		val |= EDP_PSR_TP2_TP3_TIME_0us;
467
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 100)
468
		val |= EDP_PSR_TP2_TP3_TIME_100us;
469 470
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 500)
		val |= EDP_PSR_TP2_TP3_TIME_500us;
471
	else
472
		val |= EDP_PSR_TP2_TP3_TIME_2500us;
473 474 475 476 477 478 479

	if (intel_dp_source_supports_hbr2(intel_dp) &&
	    drm_dp_tps3_supported(intel_dp->dpcd))
		val |= EDP_PSR_TP1_TP3_SEL;
	else
		val |= EDP_PSR_TP1_TP2_SEL;

480 481 482
	return val;
}

483
static u8 psr_compute_idle_frames(struct intel_dp *intel_dp)
484 485
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
486
	int idle_frames;
487 488 489 490

	/* Let's use 6 as the minimum to cover all known cases including the
	 * off-by-one issue that HW has in some cases.
	 */
491
	idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
492
	idle_frames = max(idle_frames, dev_priv->psr.sink_sync_latency + 1);
493

494
	if (drm_WARN_ON(&dev_priv->drm, idle_frames > 0xf))
495 496 497 498 499 500 501 502 503 504 505 506
		idle_frames = 0xf;

	return idle_frames;
}

static void hsw_activate_psr1(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 max_sleep_time = 0x1f;
	u32 val = EDP_PSR_ENABLE;

	val |= psr_compute_idle_frames(intel_dp) << EDP_PSR_IDLE_FRAME_SHIFT;
507 508 509 510 511 512 513 514 515 516

	val |= max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT;
	if (IS_HASWELL(dev_priv))
		val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;

	if (dev_priv->psr.link_standby)
		val |= EDP_PSR_LINK_STANDBY;

	val |= intel_psr1_get_tp_time(intel_dp);

517 518 519
	if (INTEL_GEN(dev_priv) >= 8)
		val |= EDP_PSR_CRC_ENABLE;

520
	val |= (intel_de_read(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder)) &
521
		EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK);
522
	intel_de_write(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder), val);
523
}
524

R
Rodrigo Vivi 已提交
525
static void hsw_activate_psr2(struct intel_dp *intel_dp)
526
{
527
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
528 529
	u32 val;

530
	val = psr_compute_idle_frames(intel_dp) << EDP_PSR2_IDLE_FRAME_SHIFT;
531

532
	val |= EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE;
533 534
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
		val |= EDP_Y_COORDINATE_ENABLE;
535

536
	val |= EDP_PSR2_FRAME_BEFORE_SU(dev_priv->psr.sink_sync_latency + 1);
537

538 539
	if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us >= 0 &&
	    dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 50)
540
		val |= EDP_PSR2_TP2_TIME_50us;
541
	else if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 100)
542
		val |= EDP_PSR2_TP2_TIME_100us;
543
	else if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 500)
544
		val |= EDP_PSR2_TP2_TIME_500us;
545
	else
546
		val |= EDP_PSR2_TP2_TIME_2500us;
547

548
	/*
549 550
	 * PSR2 HW is incorrectly using EDP_PSR_TP1_TP3_SEL and BSpec is
	 * recommending keep this bit unset while PSR2 is enabled.
551
	 */
552
	intel_de_write(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder), 0);
553

554
	intel_de_write(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
R
Rodrigo Vivi 已提交
555 556
}

557 558 559
static bool
transcoder_has_psr2(struct drm_i915_private *dev_priv, enum transcoder trans)
{
560 561 562
	if (INTEL_GEN(dev_priv) < 9)
		return false;
	else if (INTEL_GEN(dev_priv) >= 12)
563 564 565 566 567
		return trans == TRANSCODER_A;
	else
		return trans == TRANSCODER_EDP;
}

568 569
static u32 intel_get_frame_time_us(const struct intel_crtc_state *cstate)
{
570
	if (!cstate || !cstate->hw.active)
571 572 573
		return 0;

	return DIV_ROUND_UP(1000 * 1000,
574
			    drm_mode_vrefresh(&cstate->hw.adjusted_mode));
575 576 577 578 579 580 581 582
}

static void psr2_program_idle_frames(struct drm_i915_private *dev_priv,
				     u32 idle_frames)
{
	u32 val;

	idle_frames <<=  EDP_PSR2_IDLE_FRAME_SHIFT;
583
	val = intel_de_read(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder));
584 585
	val &= ~EDP_PSR2_IDLE_FRAME_MASK;
	val |= idle_frames;
586
	intel_de_write(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
587 588 589 590 591 592 593 594 595 596
}

static void tgl_psr2_enable_dc3co(struct drm_i915_private *dev_priv)
{
	psr2_program_idle_frames(dev_priv, 0);
	intel_display_power_set_target_dc_state(dev_priv, DC_STATE_EN_DC3CO);
}

static void tgl_psr2_disable_dc3co(struct drm_i915_private *dev_priv)
{
597
	struct intel_dp *intel_dp = dev_priv->psr.dp;
598 599

	intel_display_power_set_target_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
600
	psr2_program_idle_frames(dev_priv, psr_compute_idle_frames(intel_dp));
601 602
}

603
static void tgl_dc3co_disable_work(struct work_struct *work)
604 605
{
	struct drm_i915_private *dev_priv =
606
		container_of(work, typeof(*dev_priv), psr.dc3co_work.work);
607 608 609

	mutex_lock(&dev_priv->psr.lock);
	/* If delayed work is pending, it is not idle */
610
	if (delayed_work_pending(&dev_priv->psr.dc3co_work))
611 612 613 614 615 616 617 618 619 620 621 622
		goto unlock;

	tgl_psr2_disable_dc3co(dev_priv);
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

static void tgl_disallow_dc3co_on_psr2_exit(struct drm_i915_private *dev_priv)
{
	if (!dev_priv->psr.dc3co_enabled)
		return;

623
	cancel_delayed_work(&dev_priv->psr.dc3co_work);
624 625 626 627
	/* Before PSR2 exit disallow dc3co*/
	tgl_psr2_disable_dc3co(dev_priv);
}

628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651
static void
tgl_dc3co_exitline_compute_config(struct intel_dp *intel_dp,
				  struct intel_crtc_state *crtc_state)
{
	const u32 crtc_vdisplay = crtc_state->uapi.adjusted_mode.crtc_vdisplay;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 exit_scanlines;

	if (!(dev_priv->csr.allowed_dc_mask & DC_STATE_EN_DC3CO))
		return;

	/* B.Specs:49196 DC3CO only works with pipeA and DDIA.*/
	if (to_intel_crtc(crtc_state->uapi.crtc)->pipe != PIPE_A ||
	    dig_port->base.port != PORT_A)
		return;

	/*
	 * DC3CO Exit time 200us B.Spec 49196
	 * PSR2 transcoder Early Exit scanlines = ROUNDUP(200 / line time) + 1
	 */
	exit_scanlines =
		intel_usecs_to_scanlines(&crtc_state->uapi.adjusted_mode, 200) + 1;

652
	if (drm_WARN_ON(&dev_priv->drm, exit_scanlines > crtc_vdisplay))
653 654 655 656 657
		return;

	crtc_state->dc3co_exitline = crtc_vdisplay - exit_scanlines;
}

658 659 660
static bool intel_psr2_config_valid(struct intel_dp *intel_dp,
				    struct intel_crtc_state *crtc_state)
{
661
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
662 663
	int crtc_hdisplay = crtc_state->hw.adjusted_mode.crtc_hdisplay;
	int crtc_vdisplay = crtc_state->hw.adjusted_mode.crtc_vdisplay;
664
	int psr_max_h = 0, psr_max_v = 0, max_bpp = 0;
665

666
	if (!dev_priv->psr.sink_psr2_support)
667 668
		return false;

669
	if (!transcoder_has_psr2(dev_priv, crtc_state->cpu_transcoder)) {
670 671 672
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not supported in transcoder %s\n",
			    transcoder_name(crtc_state->cpu_transcoder));
673 674 675
		return false;
	}

676 677 678 679 680
	/*
	 * DSC and PSR2 cannot be enabled simultaneously. If a requested
	 * resolution requires DSC to be enabled, priority is given to DSC
	 * over PSR2.
	 */
681
	if (crtc_state->dsc.compression_enable) {
682 683
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 cannot be enabled since DSC is enabled\n");
684 685 686
		return false;
	}

687 688 689
	if (INTEL_GEN(dev_priv) >= 12) {
		psr_max_h = 5120;
		psr_max_v = 3200;
690
		max_bpp = 30;
691
	} else if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
692 693
		psr_max_h = 4096;
		psr_max_v = 2304;
694
		max_bpp = 24;
695
	} else if (IS_GEN(dev_priv, 9)) {
696 697
		psr_max_h = 3640;
		psr_max_v = 2304;
698
		max_bpp = 24;
699 700 701
	}

	if (crtc_hdisplay > psr_max_h || crtc_vdisplay > psr_max_v) {
702 703 704 705
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled, resolution %dx%d > max supported %dx%d\n",
			    crtc_hdisplay, crtc_vdisplay,
			    psr_max_h, psr_max_v);
706 707 708
		return false;
	}

709
	if (crtc_state->pipe_bpp > max_bpp) {
710 711 712
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled, pipe bpp %d > max supported %d\n",
			    crtc_state->pipe_bpp, max_bpp);
713 714 715
		return false;
	}

716 717 718
	/*
	 * HW sends SU blocks of size four scan lines, which means the starting
	 * X coordinate and Y granularity requirements will always be met. We
719 720
	 * only need to validate the SU block width is a multiple of
	 * x granularity.
721
	 */
722
	if (crtc_hdisplay % dev_priv->psr.su_x_granularity) {
723 724 725
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled, hdisplay(%d) not multiple of %d\n",
			    crtc_hdisplay, dev_priv->psr.su_x_granularity);
726 727 728
		return false;
	}

729
	if (crtc_state->crc_enabled) {
730 731
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled because it would inhibit pipe CRC calculation\n");
732 733 734
		return false;
	}

735
	tgl_dc3co_exitline_compute_config(intel_dp, crtc_state);
736 737 738
	return true;
}

739 740
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
741 742
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
743
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
744
	const struct drm_display_mode *adjusted_mode =
745
		&crtc_state->hw.adjusted_mode;
746
	int psr_setup_time;
R
Rodrigo Vivi 已提交
747

748
	if (!CAN_PSR(dev_priv))
749 750
		return;

751
	if (intel_dp != dev_priv->psr.dp)
752
		return;
R
Rodrigo Vivi 已提交
753

754 755
	/*
	 * HSW spec explicitly says PSR is tied to port A.
756 757 758
	 * BDW+ platforms have a instance of PSR registers per transcoder but
	 * for now it only supports one instance of PSR, so lets keep it
	 * hardcoded to PORT_A
759
	 */
760
	if (dig_port->base.port != PORT_A) {
761 762
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: Port not supported\n");
763
		return;
R
Rodrigo Vivi 已提交
764 765
	}

766
	if (dev_priv->psr.sink_not_reliable) {
767 768
		drm_dbg_kms(&dev_priv->drm,
			    "PSR sink implementation is not reliable\n");
769 770 771
		return;
	}

772
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
773 774
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: Interlaced mode enabled\n");
775
		return;
R
Rodrigo Vivi 已提交
776 777
	}

778 779
	psr_setup_time = drm_dp_psr_setup_time(intel_dp->psr_dpcd);
	if (psr_setup_time < 0) {
780 781 782
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: Invalid PSR setup time (0x%02x)\n",
			    intel_dp->psr_dpcd[1]);
783
		return;
784 785 786 787
	}

	if (intel_usecs_to_scanlines(adjusted_mode, psr_setup_time) >
	    adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vdisplay - 1) {
788 789 790
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: PSR setup time (%d us) too long\n",
			    psr_setup_time);
791 792 793 794
		return;
	}

	crtc_state->has_psr = true;
795
	crtc_state->has_psr2 = intel_psr2_config_valid(intel_dp, crtc_state);
R
Rodrigo Vivi 已提交
796 797
}

798
static void intel_psr_activate(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
799
{
800
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
R
Rodrigo Vivi 已提交
801

802
	if (transcoder_has_psr2(dev_priv, dev_priv->psr.transcoder))
803 804
		drm_WARN_ON(&dev_priv->drm,
			    intel_de_read(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder)) & EDP_PSR2_ENABLE);
805

806 807 808
	drm_WARN_ON(&dev_priv->drm,
		    intel_de_read(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder)) & EDP_PSR_ENABLE);
	drm_WARN_ON(&dev_priv->drm, dev_priv->psr.active);
R
Rodrigo Vivi 已提交
809 810
	lockdep_assert_held(&dev_priv->psr.lock);

811 812 813 814 815 816
	/* psr1 and psr2 are mutually exclusive.*/
	if (dev_priv->psr.psr2_enabled)
		hsw_activate_psr2(intel_dp);
	else
		hsw_activate_psr1(intel_dp);

R
Rodrigo Vivi 已提交
817 818 819
	dev_priv->psr.active = true;
}

820 821
static void intel_psr_enable_source(struct intel_dp *intel_dp,
				    const struct intel_crtc_state *crtc_state)
822
{
823
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
824
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
825
	u32 mask;
826

827 828 829 830 831 832
	/* Only HSW and BDW have PSR AUX registers that need to be setup. SKL+
	 * use hardcoded values PSR AUX transactions
	 */
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
		hsw_psr_setup_aux(intel_dp);

833
	if (dev_priv->psr.psr2_enabled && (IS_GEN(dev_priv, 9) &&
834
					   !IS_GEMINILAKE(dev_priv))) {
835
		i915_reg_t reg = CHICKEN_TRANS(cpu_transcoder);
836
		u32 chicken = intel_de_read(dev_priv, reg);
837

838 839
		chicken |= PSR2_VSC_ENABLE_PROG_HEADER |
			   PSR2_ADD_VERTICAL_LINE_COUNT;
840
		intel_de_write(dev_priv, reg, chicken);
841
	}
842 843 844 845 846 847 848

	/*
	 * Per Spec: Avoid continuous PSR exit by masking MEMUP and HPD also
	 * mask LPSP to avoid dependency on other drivers that might block
	 * runtime_pm besides preventing  other hw tracking issues now we
	 * can rely on frontbuffer tracking.
	 */
849 850 851 852 853 854 855 856
	mask = EDP_PSR_DEBUG_MASK_MEMUP |
	       EDP_PSR_DEBUG_MASK_HPD |
	       EDP_PSR_DEBUG_MASK_LPSP |
	       EDP_PSR_DEBUG_MASK_MAX_SLEEP;

	if (INTEL_GEN(dev_priv) < 11)
		mask |= EDP_PSR_DEBUG_MASK_DISP_REG_WRITE;

857 858
	intel_de_write(dev_priv, EDP_PSR_DEBUG(dev_priv->psr.transcoder),
		       mask);
859

860
	psr_irq_control(dev_priv);
861 862 863 864 865 866 867 868

	if (crtc_state->dc3co_exitline) {
		u32 val;

		/*
		 * TODO: if future platforms supports DC3CO in more than one
		 * transcoder, EXITLINE will need to be unset when disabling PSR
		 */
869
		val = intel_de_read(dev_priv, EXITLINE(cpu_transcoder));
870 871 872
		val &= ~EXITLINE_MASK;
		val |= crtc_state->dc3co_exitline << EXITLINE_SHIFT;
		val |= EXITLINE_ENABLE;
873
		intel_de_write(dev_priv, EXITLINE(cpu_transcoder), val);
874
	}
875 876
}

877 878 879 880
static void intel_psr_enable_locked(struct drm_i915_private *dev_priv,
				    const struct intel_crtc_state *crtc_state)
{
	struct intel_dp *intel_dp = dev_priv->psr.dp;
881
	u32 val;
882

883
	drm_WARN_ON(&dev_priv->drm, dev_priv->psr.enabled);
884 885 886

	dev_priv->psr.psr2_enabled = intel_psr2_enabled(dev_priv, crtc_state);
	dev_priv->psr.busy_frontbuffer_bits = 0;
887
	dev_priv->psr.pipe = to_intel_crtc(crtc_state->uapi.crtc)->pipe;
888
	dev_priv->psr.dc3co_enabled = !!crtc_state->dc3co_exitline;
889
	dev_priv->psr.transcoder = crtc_state->cpu_transcoder;
890 891 892
	/* DC5/DC6 requires at least 6 idle frames */
	val = usecs_to_jiffies(intel_get_frame_time_us(crtc_state) * 6);
	dev_priv->psr.dc3co_exit_delay = val;
893 894 895 896 897 898 899 900 901

	/*
	 * If a PSR error happened and the driver is reloaded, the EDP_PSR_IIR
	 * will still keep the error set even after the reset done in the
	 * irq_preinstall and irq_uninstall hooks.
	 * And enabling in this situation cause the screen to freeze in the
	 * first time that PSR HW tries to activate so lets keep PSR disabled
	 * to avoid any rendering problems.
	 */
902
	if (INTEL_GEN(dev_priv) >= 12) {
903 904
		val = intel_de_read(dev_priv,
				    TRANS_PSR_IIR(dev_priv->psr.transcoder));
905 906
		val &= EDP_PSR_ERROR(0);
	} else {
907
		val = intel_de_read(dev_priv, EDP_PSR_IIR);
908 909
		val &= EDP_PSR_ERROR(dev_priv->psr.transcoder);
	}
910 911
	if (val) {
		dev_priv->psr.sink_not_reliable = true;
912 913
		drm_dbg_kms(&dev_priv->drm,
			    "PSR interruption error set, not enabling PSR\n");
914 915
		return;
	}
916

917 918
	drm_dbg_kms(&dev_priv->drm, "Enabling PSR%s\n",
		    dev_priv->psr.psr2_enabled ? "2" : "1");
919 920 921 922 923 924 925 926
	intel_psr_setup_vsc(intel_dp, crtc_state);
	intel_psr_enable_sink(intel_dp);
	intel_psr_enable_source(intel_dp, crtc_state);
	dev_priv->psr.enabled = true;

	intel_psr_activate(intel_dp);
}

R
Rodrigo Vivi 已提交
927 928 929
/**
 * intel_psr_enable - Enable PSR
 * @intel_dp: Intel DP
930
 * @crtc_state: new CRTC state
R
Rodrigo Vivi 已提交
931 932 933
 *
 * This function can only be called after the pipe is fully trained and enabled.
 */
934 935
void intel_psr_enable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
936
{
937
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
R
Rodrigo Vivi 已提交
938

939
	if (!crtc_state->has_psr)
R
Rodrigo Vivi 已提交
940 941
		return;

942
	if (drm_WARN_ON(&dev_priv->drm, !CAN_PSR(dev_priv)))
943 944
		return;

945
	drm_WARN_ON(&dev_priv->drm, dev_priv->drrs.dp);
946

R
Rodrigo Vivi 已提交
947
	mutex_lock(&dev_priv->psr.lock);
948

949
	if (!psr_global_enabled(dev_priv)) {
950
		drm_dbg_kms(&dev_priv->drm, "PSR disabled by flag\n");
R
Rodrigo Vivi 已提交
951 952 953
		goto unlock;
	}

954
	intel_psr_enable_locked(dev_priv, crtc_state);
955

R
Rodrigo Vivi 已提交
956 957 958 959
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

960 961 962 963
static void intel_psr_exit(struct drm_i915_private *dev_priv)
{
	u32 val;

964
	if (!dev_priv->psr.active) {
965
		if (transcoder_has_psr2(dev_priv, dev_priv->psr.transcoder)) {
966 967
			val = intel_de_read(dev_priv,
					    EDP_PSR2_CTL(dev_priv->psr.transcoder));
968
			drm_WARN_ON(&dev_priv->drm, val & EDP_PSR2_ENABLE);
969 970
		}

971 972
		val = intel_de_read(dev_priv,
				    EDP_PSR_CTL(dev_priv->psr.transcoder));
973
		drm_WARN_ON(&dev_priv->drm, val & EDP_PSR_ENABLE);
974

975
		return;
976
	}
977 978

	if (dev_priv->psr.psr2_enabled) {
979
		tgl_disallow_dc3co_on_psr2_exit(dev_priv);
980 981
		val = intel_de_read(dev_priv,
				    EDP_PSR2_CTL(dev_priv->psr.transcoder));
982
		drm_WARN_ON(&dev_priv->drm, !(val & EDP_PSR2_ENABLE));
983
		val &= ~EDP_PSR2_ENABLE;
984 985
		intel_de_write(dev_priv,
			       EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
986
	} else {
987 988
		val = intel_de_read(dev_priv,
				    EDP_PSR_CTL(dev_priv->psr.transcoder));
989
		drm_WARN_ON(&dev_priv->drm, !(val & EDP_PSR_ENABLE));
990
		val &= ~EDP_PSR_ENABLE;
991 992
		intel_de_write(dev_priv,
			       EDP_PSR_CTL(dev_priv->psr.transcoder), val);
993 994 995 996
	}
	dev_priv->psr.active = false;
}

997
static void intel_psr_disable_locked(struct intel_dp *intel_dp)
998
{
999
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1000 1001
	i915_reg_t psr_status;
	u32 psr_status_mask;
R
Rodrigo Vivi 已提交
1002

1003 1004 1005 1006 1007
	lockdep_assert_held(&dev_priv->psr.lock);

	if (!dev_priv->psr.enabled)
		return;

1008 1009
	drm_dbg_kms(&dev_priv->drm, "Disabling PSR%s\n",
		    dev_priv->psr.psr2_enabled ? "2" : "1");
1010

1011
	intel_psr_exit(dev_priv);
1012

1013
	if (dev_priv->psr.psr2_enabled) {
1014
		psr_status = EDP_PSR2_STATUS(dev_priv->psr.transcoder);
1015
		psr_status_mask = EDP_PSR2_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
1016
	} else {
1017
		psr_status = EDP_PSR_STATUS(dev_priv->psr.transcoder);
1018
		psr_status_mask = EDP_PSR_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
1019
	}
1020 1021

	/* Wait till PSR is idle */
1022 1023
	if (intel_de_wait_for_clear(dev_priv, psr_status,
				    psr_status_mask, 2000))
1024
		drm_err(&dev_priv->drm, "Timed out waiting PSR idle state\n");
1025 1026 1027 1028

	/* Disable PSR on Sink */
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);

1029 1030 1031
	if (dev_priv->psr.psr2_enabled)
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_RECEIVER_ALPM_CONFIG, 0);

1032
	dev_priv->psr.enabled = false;
1033 1034
}

1035 1036 1037
/**
 * intel_psr_disable - Disable PSR
 * @intel_dp: Intel DP
1038
 * @old_crtc_state: old CRTC state
1039 1040 1041
 *
 * This function needs to be called before disabling pipe.
 */
1042 1043
void intel_psr_disable(struct intel_dp *intel_dp,
		       const struct intel_crtc_state *old_crtc_state)
1044
{
1045
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1046

1047
	if (!old_crtc_state->has_psr)
1048 1049
		return;

1050
	if (drm_WARN_ON(&dev_priv->drm, !CAN_PSR(dev_priv)))
1051 1052
		return;

1053
	mutex_lock(&dev_priv->psr.lock);
1054

1055
	intel_psr_disable_locked(intel_dp);
1056

R
Rodrigo Vivi 已提交
1057
	mutex_unlock(&dev_priv->psr.lock);
1058
	cancel_work_sync(&dev_priv->psr.work);
1059
	cancel_delayed_work_sync(&dev_priv->psr.dc3co_work);
R
Rodrigo Vivi 已提交
1060 1061
}

1062 1063
static void psr_force_hw_tracking_exit(struct drm_i915_private *dev_priv)
{
1064 1065 1066 1067 1068 1069 1070 1071 1072 1073
	if (INTEL_GEN(dev_priv) >= 9)
		/*
		 * Display WA #0884: skl+
		 * This documented WA for bxt can be safely applied
		 * broadly so we can force HW tracking to exit PSR
		 * instead of disabling and re-enabling.
		 * Workaround tells us to write 0 to CUR_SURFLIVE_A,
		 * but it makes more sense write to the current active
		 * pipe.
		 */
1074
		intel_de_write(dev_priv, CURSURFLIVE(dev_priv->psr.pipe), 0);
1075 1076 1077 1078 1079 1080
	else
		/*
		 * A write to CURSURFLIVE do not cause HW tracking to exit PSR
		 * on older gens so doing the manual exit instead.
		 */
		intel_psr_exit(dev_priv);
1081 1082
}

1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
/**
 * intel_psr_update - Update PSR state
 * @intel_dp: Intel DP
 * @crtc_state: new CRTC state
 *
 * This functions will update PSR states, disabling, enabling or switching PSR
 * version when executing fastsets. For full modeset, intel_psr_disable() and
 * intel_psr_enable() should be called instead.
 */
void intel_psr_update(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct i915_psr *psr = &dev_priv->psr;
	bool enable, psr2_enable;

	if (!CAN_PSR(dev_priv) || READ_ONCE(psr->dp) != intel_dp)
		return;

	mutex_lock(&dev_priv->psr.lock);

1104
	enable = crtc_state->has_psr && psr_global_enabled(dev_priv);
1105 1106
	psr2_enable = intel_psr2_enabled(dev_priv, crtc_state);

1107 1108 1109 1110
	if (enable == psr->enabled && psr2_enable == psr->psr2_enabled) {
		/* Force a PSR exit when enabling CRC to avoid CRC timeouts */
		if (crtc_state->crc_enabled && psr->enabled)
			psr_force_hw_tracking_exit(dev_priv);
1111 1112 1113 1114 1115 1116 1117 1118 1119
		else if (INTEL_GEN(dev_priv) < 9 && psr->enabled) {
			/*
			 * Activate PSR again after a force exit when enabling
			 * CRC in older gens
			 */
			if (!dev_priv->psr.active &&
			    !dev_priv->psr.busy_frontbuffer_bits)
				schedule_work(&dev_priv->psr.work);
		}
1120

1121
		goto unlock;
1122
	}
1123

1124 1125
	if (psr->enabled)
		intel_psr_disable_locked(intel_dp);
1126

1127 1128
	if (enable)
		intel_psr_enable_locked(dev_priv, crtc_state);
1129 1130 1131 1132 1133

unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
/**
 * intel_psr_wait_for_idle - wait for PSR1 to idle
 * @new_crtc_state: new CRTC state
 * @out_value: PSR status in case of failure
 *
 * This function is expected to be called from pipe_update_start() where it is
 * not expected to race with PSR enable or disable.
 *
 * Returns: 0 on success or -ETIMEOUT if PSR status does not idle.
 */
1144 1145
int intel_psr_wait_for_idle(const struct intel_crtc_state *new_crtc_state,
			    u32 *out_value)
1146
{
1147
	struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->uapi.crtc);
1148
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1149

1150
	if (!dev_priv->psr.enabled || !new_crtc_state->has_psr)
1151 1152
		return 0;

1153 1154 1155
	/* FIXME: Update this for PSR2 if we need to wait for idle */
	if (READ_ONCE(dev_priv->psr.psr2_enabled))
		return 0;
1156 1157

	/*
1158 1159 1160 1161
	 * From bspec: Panel Self Refresh (BDW+)
	 * Max. time for PSR to idle = Inverse of the refresh rate + 6 ms of
	 * exit training time + 1.5 ms of aux channel handshake. 50 ms is
	 * defensive enough to cover everything.
1162
	 */
1163

1164 1165
	return __intel_wait_for_register(&dev_priv->uncore,
					 EDP_PSR_STATUS(dev_priv->psr.transcoder),
1166
					 EDP_PSR_STATUS_STATE_MASK,
1167 1168
					 EDP_PSR_STATUS_STATE_IDLE, 2, 50,
					 out_value);
1169 1170 1171
}

static bool __psr_wait_for_idle_locked(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
1172
{
1173 1174 1175 1176
	i915_reg_t reg;
	u32 mask;
	int err;

1177
	if (!dev_priv->psr.enabled)
1178
		return false;
R
Rodrigo Vivi 已提交
1179

1180
	if (dev_priv->psr.psr2_enabled) {
1181
		reg = EDP_PSR2_STATUS(dev_priv->psr.transcoder);
1182
		mask = EDP_PSR2_STATUS_STATE_MASK;
1183
	} else {
1184
		reg = EDP_PSR_STATUS(dev_priv->psr.transcoder);
1185
		mask = EDP_PSR_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
1186
	}
1187 1188 1189

	mutex_unlock(&dev_priv->psr.lock);

1190
	err = intel_de_wait_for_clear(dev_priv, reg, mask, 50);
1191
	if (err)
1192 1193
		drm_err(&dev_priv->drm,
			"Timed out waiting for PSR Idle for re-enable\n");
1194 1195

	/* After the unlocked wait, verify that PSR is still wanted! */
R
Rodrigo Vivi 已提交
1196
	mutex_lock(&dev_priv->psr.lock);
1197 1198
	return err == 0 && dev_priv->psr.enabled;
}
R
Rodrigo Vivi 已提交
1199

1200
static int intel_psr_fastset_force(struct drm_i915_private *dev_priv)
1201
{
1202 1203 1204
	struct drm_device *dev = &dev_priv->drm;
	struct drm_modeset_acquire_ctx ctx;
	struct drm_atomic_state *state;
1205
	struct intel_crtc *crtc;
1206
	int err;
1207

1208 1209 1210
	state = drm_atomic_state_alloc(dev);
	if (!state)
		return -ENOMEM;
1211

1212 1213 1214 1215
	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);
	state->acquire_ctx = &ctx;

retry:
1216 1217 1218
	for_each_intel_crtc(dev, crtc) {
		struct intel_crtc_state *crtc_state =
			intel_atomic_get_crtc_state(state, crtc);
1219 1220 1221 1222 1223 1224

		if (IS_ERR(crtc_state)) {
			err = PTR_ERR(crtc_state);
			goto error;
		}

1225
		if (crtc_state->hw.active && crtc_state->has_psr) {
1226
			/* Mark mode as changed to trigger a pipe->update() */
1227
			crtc_state->uapi.mode_changed = true;
1228 1229 1230 1231 1232
			break;
		}
	}

	err = drm_atomic_commit(state);
1233

1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
error:
	if (err == -EDEADLK) {
		drm_atomic_state_clear(state);
		err = drm_modeset_backoff(&ctx);
		if (!err)
			goto retry;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
	drm_atomic_state_put(state);

	return err;
1247 1248
}

1249
int intel_psr_debug_set(struct drm_i915_private *dev_priv, u64 val)
1250
{
1251 1252
	const u32 mode = val & I915_PSR_DEBUG_MODE_MASK;
	u32 old_mode;
1253 1254 1255
	int ret;

	if (val & ~(I915_PSR_DEBUG_IRQ | I915_PSR_DEBUG_MODE_MASK) ||
1256
	    mode > I915_PSR_DEBUG_FORCE_PSR1) {
1257
		drm_dbg_kms(&dev_priv->drm, "Invalid debug mask %llx\n", val);
1258 1259 1260 1261 1262 1263 1264
		return -EINVAL;
	}

	ret = mutex_lock_interruptible(&dev_priv->psr.lock);
	if (ret)
		return ret;

1265
	old_mode = dev_priv->psr.debug & I915_PSR_DEBUG_MODE_MASK;
1266
	dev_priv->psr.debug = val;
1267 1268 1269 1270 1271 1272 1273

	/*
	 * Do it right away if it's already enabled, otherwise it will be done
	 * when enabling the source.
	 */
	if (dev_priv->psr.enabled)
		psr_irq_control(dev_priv);
1274 1275

	mutex_unlock(&dev_priv->psr.lock);
1276 1277 1278 1279

	if (old_mode != mode)
		ret = intel_psr_fastset_force(dev_priv);

1280 1281 1282
	return ret;
}

1283 1284 1285 1286 1287 1288 1289 1290 1291 1292
static void intel_psr_handle_irq(struct drm_i915_private *dev_priv)
{
	struct i915_psr *psr = &dev_priv->psr;

	intel_psr_disable_locked(psr->dp);
	psr->sink_not_reliable = true;
	/* let's make sure that sink is awaken */
	drm_dp_dpcd_writeb(&psr->dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
}

1293 1294 1295
static void intel_psr_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
1296
		container_of(work, typeof(*dev_priv), psr.work);
1297 1298 1299

	mutex_lock(&dev_priv->psr.lock);

1300 1301 1302
	if (!dev_priv->psr.enabled)
		goto unlock;

1303 1304 1305
	if (READ_ONCE(dev_priv->psr.irq_aux_error))
		intel_psr_handle_irq(dev_priv);

1306 1307 1308 1309 1310 1311
	/*
	 * We have to make sure PSR is ready for re-enable
	 * otherwise it keeps disabled until next full enable/disable cycle.
	 * PSR might take some time to get fully disabled
	 * and be ready for re-enable.
	 */
1312
	if (!__psr_wait_for_idle_locked(dev_priv))
R
Rodrigo Vivi 已提交
1313 1314 1315 1316 1317 1318 1319
		goto unlock;

	/*
	 * The delayed work can race with an invalidate hence we need to
	 * recheck. Since psr_flush first clears this and then reschedules we
	 * won't ever miss a flush when bailing out here.
	 */
1320
	if (dev_priv->psr.busy_frontbuffer_bits || dev_priv->psr.active)
R
Rodrigo Vivi 已提交
1321 1322
		goto unlock;

1323
	intel_psr_activate(dev_priv->psr.dp);
R
Rodrigo Vivi 已提交
1324 1325 1326 1327
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1328 1329
/**
 * intel_psr_invalidate - Invalidade PSR
1330
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
1331
 * @frontbuffer_bits: frontbuffer plane tracking bits
1332
 * @origin: which operation caused the invalidate
R
Rodrigo Vivi 已提交
1333 1334 1335 1336 1337 1338 1339 1340
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
 * disabled if the frontbuffer mask contains a buffer relevant to PSR.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
 */
1341
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
1342
			  unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
1343
{
1344
	if (!CAN_PSR(dev_priv))
1345 1346
		return;

1347
	if (origin == ORIGIN_FLIP)
1348 1349
		return;

R
Rodrigo Vivi 已提交
1350 1351 1352 1353 1354 1355
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

1356
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe);
R
Rodrigo Vivi 已提交
1357
	dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
1358 1359

	if (frontbuffer_bits)
1360
		intel_psr_exit(dev_priv);
1361

R
Rodrigo Vivi 已提交
1362 1363 1364
	mutex_unlock(&dev_priv->psr.lock);
}

1365 1366 1367 1368
/*
 * When we will be completely rely on PSR2 S/W tracking in future,
 * intel_psr_flush() will invalidate and flush the PSR for ORIGIN_FLIP
 * event also therefore tgl_dc3co_flush() require to be changed
1369
 * accordingly in future.
1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391
 */
static void
tgl_dc3co_flush(struct drm_i915_private *dev_priv,
		unsigned int frontbuffer_bits, enum fb_op_origin origin)
{
	mutex_lock(&dev_priv->psr.lock);

	if (!dev_priv->psr.dc3co_enabled)
		goto unlock;

	if (!dev_priv->psr.psr2_enabled || !dev_priv->psr.active)
		goto unlock;

	/*
	 * At every frontbuffer flush flip event modified delay of delayed work,
	 * when delayed work schedules that means display has been idle.
	 */
	if (!(frontbuffer_bits &
	    INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe)))
		goto unlock;

	tgl_psr2_enable_dc3co(dev_priv);
1392
	mod_delayed_work(system_wq, &dev_priv->psr.dc3co_work,
1393
			 dev_priv->psr.dc3co_exit_delay);
1394 1395 1396 1397 1398

unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1399 1400
/**
 * intel_psr_flush - Flush PSR
1401
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
1402
 * @frontbuffer_bits: frontbuffer plane tracking bits
1403
 * @origin: which operation caused the flush
R
Rodrigo Vivi 已提交
1404 1405 1406 1407 1408 1409 1410 1411
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering has completed and flushed out to memory. PSR
 * can be enabled again if no other frontbuffer relevant to PSR is dirty.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
 */
1412
void intel_psr_flush(struct drm_i915_private *dev_priv,
1413
		     unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
1414
{
1415
	if (!CAN_PSR(dev_priv))
1416 1417
		return;

1418 1419
	if (origin == ORIGIN_FLIP) {
		tgl_dc3co_flush(dev_priv, frontbuffer_bits, origin);
1420
		return;
1421
	}
1422

R
Rodrigo Vivi 已提交
1423 1424 1425 1426 1427 1428
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

1429
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe);
R
Rodrigo Vivi 已提交
1430 1431
	dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;

1432
	/* By definition flush = invalidate + flush */
1433 1434
	if (frontbuffer_bits)
		psr_force_hw_tracking_exit(dev_priv);
1435

R
Rodrigo Vivi 已提交
1436
	if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
1437
		schedule_work(&dev_priv->psr.work);
R
Rodrigo Vivi 已提交
1438 1439 1440
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1441 1442
/**
 * intel_psr_init - Init basic PSR work and mutex.
1443
 * @dev_priv: i915 device private
R
Rodrigo Vivi 已提交
1444 1445 1446 1447
 *
 * This function is  called only once at driver load to initialize basic
 * PSR stuff.
 */
1448
void intel_psr_init(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
1449
{
1450 1451 1452
	if (!HAS_PSR(dev_priv))
		return;

1453 1454 1455
	if (!dev_priv->psr.sink_support)
		return;

1456 1457 1458 1459 1460 1461 1462 1463
	if (IS_HASWELL(dev_priv))
		/*
		 * HSW don't have PSR registers on the same space as transcoder
		 * so set this to a value that when subtract to the register
		 * in transcoder space results in the right offset for HSW
		 */
		dev_priv->hsw_psr_mmio_adjust = _SRD_CTL_EDP - _HSW_EDP_PSR_BASE;

1464 1465 1466
	if (i915_modparams.enable_psr == -1)
		if (INTEL_GEN(dev_priv) < 9 || !dev_priv->vbt.psr.enable)
			i915_modparams.enable_psr = 0;
1467

1468
	/* Set link_standby x link_off defaults */
1469
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1470 1471
		/* HSW and BDW require workarounds that we don't implement. */
		dev_priv->psr.link_standby = false;
1472 1473
	else if (INTEL_GEN(dev_priv) < 12)
		/* For new platforms up to TGL let's respect VBT back again */
1474 1475
		dev_priv->psr.link_standby = dev_priv->vbt.psr.full_link;

1476
	INIT_WORK(&dev_priv->psr.work, intel_psr_work);
1477
	INIT_DELAYED_WORK(&dev_priv->psr.dc3co_work, tgl_dc3co_disable_work);
R
Rodrigo Vivi 已提交
1478 1479
	mutex_init(&dev_priv->psr.lock);
}
1480

1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499
static int psr_get_status_and_error_status(struct intel_dp *intel_dp,
					   u8 *status, u8 *error_status)
{
	struct drm_dp_aux *aux = &intel_dp->aux;
	int ret;

	ret = drm_dp_dpcd_readb(aux, DP_PSR_STATUS, status);
	if (ret != 1)
		return ret;

	ret = drm_dp_dpcd_readb(aux, DP_PSR_ERROR_STATUS, error_status);
	if (ret != 1)
		return ret;

	*status = *status & DP_PSR_SINK_STATE_MASK;

	return 0;
}

1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
static void psr_alpm_check(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct drm_dp_aux *aux = &intel_dp->aux;
	struct i915_psr *psr = &dev_priv->psr;
	u8 val;
	int r;

	if (!psr->psr2_enabled)
		return;

	r = drm_dp_dpcd_readb(aux, DP_RECEIVER_ALPM_STATUS, &val);
	if (r != 1) {
1513
		drm_err(&dev_priv->drm, "Error reading ALPM status\n");
1514 1515 1516 1517 1518 1519
		return;
	}

	if (val & DP_ALPM_LOCK_TIMEOUT_ERROR) {
		intel_psr_disable_locked(intel_dp);
		psr->sink_not_reliable = true;
1520 1521
		drm_dbg_kms(&dev_priv->drm,
			    "ALPM lock timeout error, disabling PSR\n");
1522 1523 1524 1525 1526 1527

		/* Clearing error */
		drm_dp_dpcd_writeb(aux, DP_RECEIVER_ALPM_STATUS, val);
	}
}

1528 1529 1530 1531 1532 1533 1534 1535 1536
static void psr_capability_changed_check(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct i915_psr *psr = &dev_priv->psr;
	u8 val;
	int r;

	r = drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_ESI, &val);
	if (r != 1) {
1537
		drm_err(&dev_priv->drm, "Error reading DP_PSR_ESI\n");
1538 1539 1540 1541 1542 1543
		return;
	}

	if (val & DP_PSR_CAPS_CHANGE) {
		intel_psr_disable_locked(intel_dp);
		psr->sink_not_reliable = true;
1544 1545
		drm_dbg_kms(&dev_priv->drm,
			    "Sink PSR capability changed, disabling PSR\n");
1546 1547 1548 1549 1550 1551

		/* Clearing it */
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_ESI, val);
	}
}

1552 1553
void intel_psr_short_pulse(struct intel_dp *intel_dp)
{
1554
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1555
	struct i915_psr *psr = &dev_priv->psr;
1556
	u8 status, error_status;
1557
	const u8 errors = DP_PSR_RFB_STORAGE_ERROR |
1558 1559
			  DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR |
			  DP_PSR_LINK_CRC_ERROR;
1560 1561 1562 1563 1564 1565

	if (!CAN_PSR(dev_priv) || !intel_dp_is_edp(intel_dp))
		return;

	mutex_lock(&psr->lock);

1566
	if (!psr->enabled || psr->dp != intel_dp)
1567 1568
		goto exit;

1569
	if (psr_get_status_and_error_status(intel_dp, &status, &error_status)) {
1570 1571
		drm_err(&dev_priv->drm,
			"Error reading PSR status or error status\n");
1572 1573 1574
		goto exit;
	}

1575
	if (status == DP_PSR_SINK_INTERNAL_ERROR || (error_status & errors)) {
1576
		intel_psr_disable_locked(intel_dp);
1577
		psr->sink_not_reliable = true;
1578 1579
	}

1580
	if (status == DP_PSR_SINK_INTERNAL_ERROR && !error_status)
1581 1582
		drm_dbg_kms(&dev_priv->drm,
			    "PSR sink internal error, disabling PSR\n");
1583
	if (error_status & DP_PSR_RFB_STORAGE_ERROR)
1584 1585
		drm_dbg_kms(&dev_priv->drm,
			    "PSR RFB storage error, disabling PSR\n");
1586
	if (error_status & DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR)
1587 1588
		drm_dbg_kms(&dev_priv->drm,
			    "PSR VSC SDP uncorrectable error, disabling PSR\n");
1589
	if (error_status & DP_PSR_LINK_CRC_ERROR)
1590 1591
		drm_dbg_kms(&dev_priv->drm,
			    "PSR Link CRC error, disabling PSR\n");
1592

1593
	if (error_status & ~errors)
1594 1595 1596
		drm_err(&dev_priv->drm,
			"PSR_ERROR_STATUS unhandled errors %x\n",
			error_status & ~errors);
1597
	/* clear status register */
1598
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_ERROR_STATUS, error_status);
1599 1600

	psr_alpm_check(intel_dp);
1601
	psr_capability_changed_check(intel_dp);
1602

1603 1604 1605
exit:
	mutex_unlock(&psr->lock);
}
1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620

bool intel_psr_enabled(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	bool ret;

	if (!CAN_PSR(dev_priv) || !intel_dp_is_edp(intel_dp))
		return false;

	mutex_lock(&dev_priv->psr.lock);
	ret = (dev_priv->psr.dp == intel_dp && dev_priv->psr.enabled);
	mutex_unlock(&dev_priv->psr.lock);

	return ret;
}
1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635

void intel_psr_atomic_check(struct drm_connector *connector,
			    struct drm_connector_state *old_state,
			    struct drm_connector_state *new_state)
{
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
	struct intel_connector *intel_connector;
	struct intel_digital_port *dig_port;
	struct drm_crtc_state *crtc_state;

	if (!CAN_PSR(dev_priv) || !new_state->crtc ||
	    dev_priv->psr.initially_probed)
		return;

	intel_connector = to_intel_connector(connector);
1636
	dig_port = enc_to_dig_port(intel_attached_encoder(intel_connector));
1637 1638 1639 1640 1641 1642 1643 1644
	if (dev_priv->psr.dp != &dig_port->dp)
		return;

	crtc_state = drm_atomic_get_new_crtc_state(new_state->state,
						   new_state->crtc);
	crtc_state->mode_changed = true;
	dev_priv->psr.initially_probed = true;
}