intel_psr.c 41.6 KB
Newer Older
R
Rodrigo Vivi 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

24 25
#include <drm/drm_atomic_helper.h>

26 27
#include "display/intel_dp.h"

28
#include "i915_drv.h"
29
#include "intel_atomic.h"
30
#include "intel_display_types.h"
31
#include "intel_psr.h"
32
#include "intel_sprite.h"
33

R
Rodrigo Vivi 已提交
34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63
/**
 * DOC: Panel Self Refresh (PSR/SRD)
 *
 * Since Haswell Display controller supports Panel Self-Refresh on display
 * panels witch have a remote frame buffer (RFB) implemented according to PSR
 * spec in eDP1.3. PSR feature allows the display to go to lower standby states
 * when system is idle but display is on as it eliminates display refresh
 * request to DDR memory completely as long as the frame buffer for that
 * display is unchanged.
 *
 * Panel Self Refresh must be supported by both Hardware (source) and
 * Panel (sink).
 *
 * PSR saves power by caching the framebuffer in the panel RFB, which allows us
 * to power down the link and memory controller. For DSI panels the same idea
 * is called "manual mode".
 *
 * The implementation uses the hardware-based PSR support which automatically
 * enters/exits self-refresh mode. The hardware takes care of sending the
 * required DP aux message and could even retrain the link (that part isn't
 * enabled yet though). The hardware also keeps track of any frontbuffer
 * changes to know when to exit self-refresh mode again. Unfortunately that
 * part doesn't work too well, hence why the i915 PSR support uses the
 * software frontbuffer tracking to make sure it doesn't miss a screen
 * update. For this integration intel_psr_invalidate() and intel_psr_flush()
 * get called by the frontbuffer tracking code. Note that because of locking
 * issues the self-refresh re-enable code is done from a work queue, which
 * must be correctly synchronized/cancelled when shutting down the pipe."
 */

64 65 66 67 68 69 70 71 72 73 74 75
static bool psr_global_enabled(u32 debug)
{
	switch (debug & I915_PSR_DEBUG_MODE_MASK) {
	case I915_PSR_DEBUG_DEFAULT:
		return i915_modparams.enable_psr;
	case I915_PSR_DEBUG_DISABLE:
		return false;
	default:
		return true;
	}
}

76 77 78
static bool intel_psr2_enabled(struct drm_i915_private *dev_priv,
			       const struct intel_crtc_state *crtc_state)
{
79
	/* Cannot enable DSC and PSR2 simultaneously */
80
	WARN_ON(crtc_state->dsc.compression_enable &&
81 82
		crtc_state->has_psr2);

83
	switch (dev_priv->psr.debug & I915_PSR_DEBUG_MODE_MASK) {
84
	case I915_PSR_DEBUG_DISABLE:
85 86 87 88 89 90 91
	case I915_PSR_DEBUG_FORCE_PSR1:
		return false;
	default:
		return crtc_state->has_psr2;
	}
}

92
static void psr_irq_control(struct drm_i915_private *dev_priv)
93
{
94 95 96
	enum transcoder trans_shift;
	u32 mask, val;
	i915_reg_t imr_reg;
97

98 99 100 101 102 103 104 105 106 107 108 109 110 111
	/*
	 * gen12+ has registers relative to transcoder and one per transcoder
	 * using the same bit definition: handle it as TRANSCODER_EDP to force
	 * 0 shift in bit definition
	 */
	if (INTEL_GEN(dev_priv) >= 12) {
		trans_shift = 0;
		imr_reg = TRANS_PSR_IMR(dev_priv->psr.transcoder);
	} else {
		trans_shift = dev_priv->psr.transcoder;
		imr_reg = EDP_PSR_IMR;
	}

	mask = EDP_PSR_ERROR(trans_shift);
112
	if (dev_priv->psr.debug & I915_PSR_DEBUG_IRQ)
113 114
		mask |= EDP_PSR_POST_EXIT(trans_shift) |
			EDP_PSR_PRE_ENTRY(trans_shift);
115 116

	/* Warning: it is masking/setting reserved bits too */
117 118
	val = I915_READ(imr_reg);
	val &= ~EDP_PSR_TRANS_MASK(trans_shift);
119
	val |= ~mask;
120
	I915_WRITE(imr_reg, val);
121 122
}

123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159
static void psr_event_print(u32 val, bool psr2_enabled)
{
	DRM_DEBUG_KMS("PSR exit events: 0x%x\n", val);
	if (val & PSR_EVENT_PSR2_WD_TIMER_EXPIRE)
		DRM_DEBUG_KMS("\tPSR2 watchdog timer expired\n");
	if ((val & PSR_EVENT_PSR2_DISABLED) && psr2_enabled)
		DRM_DEBUG_KMS("\tPSR2 disabled\n");
	if (val & PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN)
		DRM_DEBUG_KMS("\tSU dirty FIFO underrun\n");
	if (val & PSR_EVENT_SU_CRC_FIFO_UNDERRUN)
		DRM_DEBUG_KMS("\tSU CRC FIFO underrun\n");
	if (val & PSR_EVENT_GRAPHICS_RESET)
		DRM_DEBUG_KMS("\tGraphics reset\n");
	if (val & PSR_EVENT_PCH_INTERRUPT)
		DRM_DEBUG_KMS("\tPCH interrupt\n");
	if (val & PSR_EVENT_MEMORY_UP)
		DRM_DEBUG_KMS("\tMemory up\n");
	if (val & PSR_EVENT_FRONT_BUFFER_MODIFY)
		DRM_DEBUG_KMS("\tFront buffer modification\n");
	if (val & PSR_EVENT_WD_TIMER_EXPIRE)
		DRM_DEBUG_KMS("\tPSR watchdog timer expired\n");
	if (val & PSR_EVENT_PIPE_REGISTERS_UPDATE)
		DRM_DEBUG_KMS("\tPIPE registers updated\n");
	if (val & PSR_EVENT_REGISTER_UPDATE)
		DRM_DEBUG_KMS("\tRegister updated\n");
	if (val & PSR_EVENT_HDCP_ENABLE)
		DRM_DEBUG_KMS("\tHDCP enabled\n");
	if (val & PSR_EVENT_KVMR_SESSION_ENABLE)
		DRM_DEBUG_KMS("\tKVMR session enabled\n");
	if (val & PSR_EVENT_VBI_ENABLE)
		DRM_DEBUG_KMS("\tVBI enabled\n");
	if (val & PSR_EVENT_LPSP_MODE_EXIT)
		DRM_DEBUG_KMS("\tLPSP mode exited\n");
	if ((val & PSR_EVENT_PSR_DISABLE) && !psr2_enabled)
		DRM_DEBUG_KMS("\tPSR disabled\n");
}

160 161
void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir)
{
162
	enum transcoder cpu_transcoder = dev_priv->psr.transcoder;
163 164
	enum transcoder trans_shift;
	i915_reg_t imr_reg;
165
	ktime_t time_ns =  ktime_get();
166

167 168 169 170 171 172 173 174 175
	if (INTEL_GEN(dev_priv) >= 12) {
		trans_shift = 0;
		imr_reg = TRANS_PSR_IMR(dev_priv->psr.transcoder);
	} else {
		trans_shift = dev_priv->psr.transcoder;
		imr_reg = EDP_PSR_IMR;
	}

	if (psr_iir & EDP_PSR_PRE_ENTRY(trans_shift)) {
176 177 178 179
		dev_priv->psr.last_entry_attempt = time_ns;
		DRM_DEBUG_KMS("[transcoder %s] PSR entry attempt in 2 vblanks\n",
			      transcoder_name(cpu_transcoder));
	}
180

181
	if (psr_iir & EDP_PSR_POST_EXIT(trans_shift)) {
182 183 184
		dev_priv->psr.last_exit = time_ns;
		DRM_DEBUG_KMS("[transcoder %s] PSR exit completed\n",
			      transcoder_name(cpu_transcoder));
185

186 187 188
		if (INTEL_GEN(dev_priv) >= 9) {
			u32 val = I915_READ(PSR_EVENT(cpu_transcoder));
			bool psr2_enabled = dev_priv->psr.psr2_enabled;
189

190 191
			I915_WRITE(PSR_EVENT(cpu_transcoder), val);
			psr_event_print(val, psr2_enabled);
192
		}
193
	}
194

195
	if (psr_iir & EDP_PSR_ERROR(trans_shift)) {
196
		u32 val;
197

198 199
		DRM_WARN("[transcoder %s] PSR aux error\n",
			 transcoder_name(cpu_transcoder));
200

201
		dev_priv->psr.irq_aux_error = true;
202

203 204 205 206 207 208 209 210
		/*
		 * If this interruption is not masked it will keep
		 * interrupting so fast that it prevents the scheduled
		 * work to run.
		 * Also after a PSR error, we don't want to arm PSR
		 * again so we don't care about unmask the interruption
		 * or unset irq_aux_error.
		 */
211 212 213
		val = I915_READ(imr_reg);
		val |= EDP_PSR_ERROR(trans_shift);
		I915_WRITE(imr_reg, val);
214 215 216

		schedule_work(&dev_priv->psr.work);
	}
217 218
}

219 220
static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
{
221
	u8 alpm_caps = 0;
222 223 224 225 226 227 228

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
			      &alpm_caps) != 1)
		return false;
	return alpm_caps & DP_ALPM_CAP;
}

229 230
static u8 intel_dp_get_sink_sync_latency(struct intel_dp *intel_dp)
{
231
	u8 val = 8; /* assume the worst if we can't read the value */
232 233 234 235 236

	if (drm_dp_dpcd_readb(&intel_dp->aux,
			      DP_SYNCHRONIZATION_LATENCY_IN_SINK, &val) == 1)
		val &= DP_MAX_RESYNC_FRAME_COUNT_MASK;
	else
237
		DRM_DEBUG_KMS("Unable to get sink synchronization latency, assuming 8 frames\n");
238 239 240
	return val;
}

241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
static u16 intel_dp_get_su_x_granulartiy(struct intel_dp *intel_dp)
{
	u16 val;
	ssize_t r;

	/*
	 * Returning the default X granularity if granularity not required or
	 * if DPCD read fails
	 */
	if (!(intel_dp->psr_dpcd[1] & DP_PSR2_SU_GRANULARITY_REQUIRED))
		return 4;

	r = drm_dp_dpcd_read(&intel_dp->aux, DP_PSR2_SU_X_GRANULARITY, &val, 2);
	if (r != 2)
		DRM_DEBUG_KMS("Unable to read DP_PSR2_SU_X_GRANULARITY\n");

	/*
	 * Spec says that if the value read is 0 the default granularity should
	 * be used instead.
	 */
	if (r != 2 || val == 0)
		val = 4;

	return val;
}

267 268 269 270 271
void intel_psr_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);

272 273 274 275 276
	if (dev_priv->psr.dp) {
		DRM_WARN("More than one eDP panel found, PSR support should be extended\n");
		return;
	}

277 278 279
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT, intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));

280 281 282 283
	if (!intel_dp->psr_dpcd[0])
		return;
	DRM_DEBUG_KMS("eDP panel supports PSR version %x\n",
		      intel_dp->psr_dpcd[0]);
284

285 286 287 288 289
	if (drm_dp_has_quirk(&intel_dp->desc, DP_DPCD_QUIRK_NO_PSR)) {
		DRM_DEBUG_KMS("PSR support not currently available for this panel\n");
		return;
	}

290 291 292 293
	if (!(intel_dp->edp_dpcd[1] & DP_EDP_SET_POWER_CAP)) {
		DRM_DEBUG_KMS("Panel lacks power state control, PSR cannot be enabled\n");
		return;
	}
294

295
	dev_priv->psr.sink_support = true;
296 297
	dev_priv->psr.sink_sync_latency =
		intel_dp_get_sink_sync_latency(intel_dp);
298

299 300
	dev_priv->psr.dp = intel_dp;

301
	if (INTEL_GEN(dev_priv) >= 9 &&
302
	    (intel_dp->psr_dpcd[0] == DP_PSR2_WITH_Y_COORD_IS_SUPPORTED)) {
303 304 305 306
		bool y_req = intel_dp->psr_dpcd[1] &
			     DP_PSR2_SU_Y_COORDINATE_REQUIRED;
		bool alpm = intel_dp_get_alpm_status(intel_dp);

307 308 309 310 311 312 313 314 315 316 317
		/*
		 * All panels that supports PSR version 03h (PSR2 +
		 * Y-coordinate) can handle Y-coordinates in VSC but we are
		 * only sure that it is going to be used when required by the
		 * panel. This way panel is capable to do selective update
		 * without a aux frame sync.
		 *
		 * To support PSR version 02h and PSR version 03h without
		 * Y-coordinate requirement panels we would need to enable
		 * GTC first.
		 */
318
		dev_priv->psr.sink_psr2_support = y_req && alpm;
319 320
		DRM_DEBUG_KMS("PSR2 %ssupported\n",
			      dev_priv->psr.sink_psr2_support ? "" : "not ");
321

322
		if (dev_priv->psr.sink_psr2_support) {
323 324
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
325 326
			dev_priv->psr.su_x_granularity =
				intel_dp_get_su_x_granulartiy(intel_dp);
327 328 329 330
		}
	}
}

331 332
static void intel_psr_setup_vsc(struct intel_dp *intel_dp,
				const struct intel_crtc_state *crtc_state)
333
{
334
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
335
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
336
	struct dp_sdp psr_vsc;
337

338
	if (dev_priv->psr.psr2_enabled) {
339 340 341 342
		/* Prepare VSC Header for SU as per EDP 1.4 spec, Table 6.11 */
		memset(&psr_vsc, 0, sizeof(psr_vsc));
		psr_vsc.sdp_header.HB0 = 0;
		psr_vsc.sdp_header.HB1 = 0x7;
343
		if (dev_priv->psr.colorimetry_support) {
344 345
			psr_vsc.sdp_header.HB2 = 0x5;
			psr_vsc.sdp_header.HB3 = 0x13;
346
		} else {
347 348 349
			psr_vsc.sdp_header.HB2 = 0x4;
			psr_vsc.sdp_header.HB3 = 0xe;
		}
350
	} else {
351 352 353 354 355 356
		/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
		memset(&psr_vsc, 0, sizeof(psr_vsc));
		psr_vsc.sdp_header.HB0 = 0;
		psr_vsc.sdp_header.HB1 = 0x7;
		psr_vsc.sdp_header.HB2 = 0x2;
		psr_vsc.sdp_header.HB3 = 0x8;
357 358
	}

359 360
	intel_dig_port->write_infoframe(&intel_dig_port->base,
					crtc_state,
361
					DP_SDP_VSC, &psr_vsc, sizeof(psr_vsc));
362 363
}

364
static void hsw_psr_setup_aux(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
365
{
366
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
367 368
	u32 aux_clock_divider, aux_ctl;
	int i;
369
	static const u8 aux_msg[] = {
R
Rodrigo Vivi 已提交
370 371 372 373 374 375
		[0] = DP_AUX_NATIVE_WRITE << 4,
		[1] = DP_SET_POWER >> 8,
		[2] = DP_SET_POWER & 0xff,
		[3] = 1 - 1,
		[4] = DP_SET_POWER_D0,
	};
376 377 378 379
	u32 psr_aux_mask = EDP_PSR_AUX_CTL_TIME_OUT_MASK |
			   EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK |
			   EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK |
			   EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK;
R
Rodrigo Vivi 已提交
380 381

	BUILD_BUG_ON(sizeof(aux_msg) > 20);
382
	for (i = 0; i < sizeof(aux_msg); i += 4)
383
		I915_WRITE(EDP_PSR_AUX_DATA(dev_priv->psr.transcoder, i >> 2),
384 385
			   intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));

386 387 388
	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

	/* Start with bits set for DDI_AUX_CTL register */
389
	aux_ctl = intel_dp->get_aux_send_ctl(intel_dp, sizeof(aux_msg),
390
					     aux_clock_divider);
391 392 393

	/* Select only valid bits for SRD_AUX_CTL */
	aux_ctl &= psr_aux_mask;
394
	I915_WRITE(EDP_PSR_AUX_CTL(dev_priv->psr.transcoder), aux_ctl);
395 396
}

397
static void intel_psr_enable_sink(struct intel_dp *intel_dp)
398
{
399
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
400
	u8 dpcd_val = DP_PSR_ENABLE;
401

402
	/* Enable ALPM at sink for psr2 */
403 404 405
	if (dev_priv->psr.psr2_enabled) {
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_RECEIVER_ALPM_CONFIG,
				   DP_ALPM_ENABLE);
406
		dpcd_val |= DP_PSR_ENABLE_PSR2 | DP_PSR_IRQ_HPD_WITH_CRC_ERRORS;
407 408 409
	} else {
		if (dev_priv->psr.link_standby)
			dpcd_val |= DP_PSR_MAIN_LINK_ACTIVE;
410 411 412

		if (INTEL_GEN(dev_priv) >= 8)
			dpcd_val |= DP_PSR_CRC_VERIFICATION;
413 414
	}

415
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, dpcd_val);
416

417
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
R
Rodrigo Vivi 已提交
418 419
}

420
static u32 intel_psr1_get_tp_time(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
421
{
422
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
423
	u32 val = 0;
424

425 426 427
	if (INTEL_GEN(dev_priv) >= 11)
		val |= EDP_PSR_TP4_TIME_0US;

428
	if (dev_priv->vbt.psr.tp1_wakeup_time_us == 0)
429
		val |= EDP_PSR_TP1_TIME_0us;
430
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 100)
431
		val |= EDP_PSR_TP1_TIME_100us;
432 433
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 500)
		val |= EDP_PSR_TP1_TIME_500us;
434
	else
435
		val |= EDP_PSR_TP1_TIME_2500us;
436

437
	if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us == 0)
438
		val |= EDP_PSR_TP2_TP3_TIME_0us;
439
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 100)
440
		val |= EDP_PSR_TP2_TP3_TIME_100us;
441 442
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 500)
		val |= EDP_PSR_TP2_TP3_TIME_500us;
443
	else
444
		val |= EDP_PSR_TP2_TP3_TIME_2500us;
445 446 447 448 449 450 451

	if (intel_dp_source_supports_hbr2(intel_dp) &&
	    drm_dp_tps3_supported(intel_dp->dpcd))
		val |= EDP_PSR_TP1_TP3_SEL;
	else
		val |= EDP_PSR_TP1_TP2_SEL;

452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480
	return val;
}

static void hsw_activate_psr1(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 max_sleep_time = 0x1f;
	u32 val = EDP_PSR_ENABLE;

	/* Let's use 6 as the minimum to cover all known cases including the
	 * off-by-one issue that HW has in some cases.
	 */
	int idle_frames = max(6, dev_priv->vbt.psr.idle_frames);

	/* sink_sync_latency of 8 means source has to wait for more than 8
	 * frames, we'll go with 9 frames for now
	 */
	idle_frames = max(idle_frames, dev_priv->psr.sink_sync_latency + 1);
	val |= idle_frames << EDP_PSR_IDLE_FRAME_SHIFT;

	val |= max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT;
	if (IS_HASWELL(dev_priv))
		val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;

	if (dev_priv->psr.link_standby)
		val |= EDP_PSR_LINK_STANDBY;

	val |= intel_psr1_get_tp_time(intel_dp);

481 482 483
	if (INTEL_GEN(dev_priv) >= 8)
		val |= EDP_PSR_CRC_ENABLE;

484 485 486
	val |= (I915_READ(EDP_PSR_CTL(dev_priv->psr.transcoder)) &
		EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK);
	I915_WRITE(EDP_PSR_CTL(dev_priv->psr.transcoder), val);
487
}
488

R
Rodrigo Vivi 已提交
489
static void hsw_activate_psr2(struct intel_dp *intel_dp)
490
{
491
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
492 493 494 495
	u32 val;

	/* Let's use 6 as the minimum to cover all known cases including the
	 * off-by-one issue that HW has in some cases.
496
	 */
497 498 499 500
	int idle_frames = max(6, dev_priv->vbt.psr.idle_frames);

	idle_frames = max(idle_frames, dev_priv->psr.sink_sync_latency + 1);
	val = idle_frames << EDP_PSR2_IDLE_FRAME_SHIFT;
501

502
	val |= EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE;
503 504
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
		val |= EDP_Y_COORDINATE_ENABLE;
505

506
	val |= EDP_PSR2_FRAME_BEFORE_SU(dev_priv->psr.sink_sync_latency + 1);
507

508 509
	if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us >= 0 &&
	    dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 50)
510
		val |= EDP_PSR2_TP2_TIME_50us;
511
	else if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 100)
512
		val |= EDP_PSR2_TP2_TIME_100us;
513
	else if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 500)
514
		val |= EDP_PSR2_TP2_TIME_500us;
515
	else
516
		val |= EDP_PSR2_TP2_TIME_2500us;
517

518
	/*
519 520
	 * PSR2 HW is incorrectly using EDP_PSR_TP1_TP3_SEL and BSpec is
	 * recommending keep this bit unset while PSR2 is enabled.
521
	 */
522
	I915_WRITE(EDP_PSR_CTL(dev_priv->psr.transcoder), 0);
523

524
	I915_WRITE(EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
R
Rodrigo Vivi 已提交
525 526
}

527 528 529
static bool
transcoder_has_psr2(struct drm_i915_private *dev_priv, enum transcoder trans)
{
530 531 532
	if (INTEL_GEN(dev_priv) < 9)
		return false;
	else if (INTEL_GEN(dev_priv) >= 12)
533 534 535 536 537
		return trans == TRANSCODER_A;
	else
		return trans == TRANSCODER_EDP;
}

538 539
static u32 intel_get_frame_time_us(const struct intel_crtc_state *cstate)
{
540
	if (!cstate || !cstate->hw.active)
541 542 543
		return 0;

	return DIV_ROUND_UP(1000 * 1000,
544
			    drm_mode_vrefresh(&cstate->hw.adjusted_mode));
545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604
}

static void psr2_program_idle_frames(struct drm_i915_private *dev_priv,
				     u32 idle_frames)
{
	u32 val;

	idle_frames <<=  EDP_PSR2_IDLE_FRAME_SHIFT;
	val = I915_READ(EDP_PSR2_CTL(dev_priv->psr.transcoder));
	val &= ~EDP_PSR2_IDLE_FRAME_MASK;
	val |= idle_frames;
	I915_WRITE(EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
}

static void tgl_psr2_enable_dc3co(struct drm_i915_private *dev_priv)
{
	psr2_program_idle_frames(dev_priv, 0);
	intel_display_power_set_target_dc_state(dev_priv, DC_STATE_EN_DC3CO);
}

static void tgl_psr2_disable_dc3co(struct drm_i915_private *dev_priv)
{
	int idle_frames;

	intel_display_power_set_target_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
	/*
	 * Restore PSR2 idle frame let's use 6 as the minimum to cover all known
	 * cases including the off-by-one issue that HW has in some cases.
	 */
	idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
	idle_frames = max(idle_frames, dev_priv->psr.sink_sync_latency + 1);
	psr2_program_idle_frames(dev_priv, idle_frames);
}

static void tgl_dc5_idle_thread(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), psr.idle_work.work);

	mutex_lock(&dev_priv->psr.lock);
	/* If delayed work is pending, it is not idle */
	if (delayed_work_pending(&dev_priv->psr.idle_work))
		goto unlock;

	DRM_DEBUG_KMS("DC5/6 idle thread\n");
	tgl_psr2_disable_dc3co(dev_priv);
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

static void tgl_disallow_dc3co_on_psr2_exit(struct drm_i915_private *dev_priv)
{
	if (!dev_priv->psr.dc3co_enabled)
		return;

	cancel_delayed_work(&dev_priv->psr.idle_work);
	/* Before PSR2 exit disallow dc3co*/
	tgl_psr2_disable_dc3co(dev_priv);
}

605 606 607
static bool intel_psr2_config_valid(struct intel_dp *intel_dp,
				    struct intel_crtc_state *crtc_state)
{
608
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
609 610
	int crtc_hdisplay = crtc_state->hw.adjusted_mode.crtc_hdisplay;
	int crtc_vdisplay = crtc_state->hw.adjusted_mode.crtc_vdisplay;
611
	int psr_max_h = 0, psr_max_v = 0;
612

613
	if (!dev_priv->psr.sink_psr2_support)
614 615
		return false;

616 617 618 619 620 621
	if (!transcoder_has_psr2(dev_priv, crtc_state->cpu_transcoder)) {
		DRM_DEBUG_KMS("PSR2 not supported in transcoder %s\n",
			      transcoder_name(crtc_state->cpu_transcoder));
		return false;
	}

622 623 624 625 626
	/*
	 * DSC and PSR2 cannot be enabled simultaneously. If a requested
	 * resolution requires DSC to be enabled, priority is given to DSC
	 * over PSR2.
	 */
627
	if (crtc_state->dsc.compression_enable) {
628 629 630 631
		DRM_DEBUG_KMS("PSR2 cannot be enabled since DSC is enabled\n");
		return false;
	}

632 633 634 635
	if (INTEL_GEN(dev_priv) >= 12) {
		psr_max_h = 5120;
		psr_max_v = 3200;
	} else if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
636 637
		psr_max_h = 4096;
		psr_max_v = 2304;
638
	} else if (IS_GEN(dev_priv, 9)) {
639 640 641 642 643 644 645 646
		psr_max_h = 3640;
		psr_max_v = 2304;
	}

	if (crtc_hdisplay > psr_max_h || crtc_vdisplay > psr_max_v) {
		DRM_DEBUG_KMS("PSR2 not enabled, resolution %dx%d > max supported %dx%d\n",
			      crtc_hdisplay, crtc_vdisplay,
			      psr_max_h, psr_max_v);
647 648 649
		return false;
	}

650 651 652
	/*
	 * HW sends SU blocks of size four scan lines, which means the starting
	 * X coordinate and Y granularity requirements will always be met. We
653 654
	 * only need to validate the SU block width is a multiple of
	 * x granularity.
655
	 */
656 657 658
	if (crtc_hdisplay % dev_priv->psr.su_x_granularity) {
		DRM_DEBUG_KMS("PSR2 not enabled, hdisplay(%d) not multiple of %d\n",
			      crtc_hdisplay, dev_priv->psr.su_x_granularity);
659 660 661
		return false;
	}

662 663 664 665 666
	if (crtc_state->crc_enabled) {
		DRM_DEBUG_KMS("PSR2 not enabled because it would inhibit pipe CRC calculation\n");
		return false;
	}

667 668 669
	return true;
}

670 671
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
672 673
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
674
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
675
	const struct drm_display_mode *adjusted_mode =
676
		&crtc_state->hw.adjusted_mode;
677
	int psr_setup_time;
R
Rodrigo Vivi 已提交
678

679
	if (!CAN_PSR(dev_priv))
680 681
		return;

682
	if (intel_dp != dev_priv->psr.dp)
683
		return;
R
Rodrigo Vivi 已提交
684

685 686
	/*
	 * HSW spec explicitly says PSR is tied to port A.
687 688 689
	 * BDW+ platforms have a instance of PSR registers per transcoder but
	 * for now it only supports one instance of PSR, so lets keep it
	 * hardcoded to PORT_A
690
	 */
691
	if (dig_port->base.port != PORT_A) {
692
		DRM_DEBUG_KMS("PSR condition failed: Port not supported\n");
693
		return;
R
Rodrigo Vivi 已提交
694 695
	}

696 697 698 699 700
	if (dev_priv->psr.sink_not_reliable) {
		DRM_DEBUG_KMS("PSR sink implementation is not reliable\n");
		return;
	}

701 702
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
		DRM_DEBUG_KMS("PSR condition failed: Interlaced mode enabled\n");
703
		return;
R
Rodrigo Vivi 已提交
704 705
	}

706 707 708 709
	psr_setup_time = drm_dp_psr_setup_time(intel_dp->psr_dpcd);
	if (psr_setup_time < 0) {
		DRM_DEBUG_KMS("PSR condition failed: Invalid PSR setup time (0x%02x)\n",
			      intel_dp->psr_dpcd[1]);
710
		return;
711 712 713 714 715 716
	}

	if (intel_usecs_to_scanlines(adjusted_mode, psr_setup_time) >
	    adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vdisplay - 1) {
		DRM_DEBUG_KMS("PSR condition failed: PSR setup time (%d us) too long\n",
			      psr_setup_time);
717 718 719 720
		return;
	}

	crtc_state->has_psr = true;
721
	crtc_state->has_psr2 = intel_psr2_config_valid(intel_dp, crtc_state);
R
Rodrigo Vivi 已提交
722 723
}

724
static void intel_psr_activate(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
725
{
726
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
R
Rodrigo Vivi 已提交
727

728
	if (transcoder_has_psr2(dev_priv, dev_priv->psr.transcoder))
729
		WARN_ON(I915_READ(EDP_PSR2_CTL(dev_priv->psr.transcoder)) & EDP_PSR2_ENABLE);
730

731
	WARN_ON(I915_READ(EDP_PSR_CTL(dev_priv->psr.transcoder)) & EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
732 733 734
	WARN_ON(dev_priv->psr.active);
	lockdep_assert_held(&dev_priv->psr.lock);

735 736 737 738 739 740
	/* psr1 and psr2 are mutually exclusive.*/
	if (dev_priv->psr.psr2_enabled)
		hsw_activate_psr2(intel_dp);
	else
		hsw_activate_psr1(intel_dp);

R
Rodrigo Vivi 已提交
741 742 743
	dev_priv->psr.active = true;
}

744 745
static void intel_psr_enable_source(struct intel_dp *intel_dp,
				    const struct intel_crtc_state *crtc_state)
746
{
747
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
748
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
749
	u32 mask;
750

751 752 753 754 755 756
	/* Only HSW and BDW have PSR AUX registers that need to be setup. SKL+
	 * use hardcoded values PSR AUX transactions
	 */
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
		hsw_psr_setup_aux(intel_dp);

757
	if (dev_priv->psr.psr2_enabled && (IS_GEN(dev_priv, 9) &&
758
					   !IS_GEMINILAKE(dev_priv))) {
759
		i915_reg_t reg = CHICKEN_TRANS(cpu_transcoder);
760
		u32 chicken = I915_READ(reg);
761

762 763
		chicken |= PSR2_VSC_ENABLE_PROG_HEADER |
			   PSR2_ADD_VERTICAL_LINE_COUNT;
764
		I915_WRITE(reg, chicken);
765
	}
766 767 768 769 770 771 772

	/*
	 * Per Spec: Avoid continuous PSR exit by masking MEMUP and HPD also
	 * mask LPSP to avoid dependency on other drivers that might block
	 * runtime_pm besides preventing  other hw tracking issues now we
	 * can rely on frontbuffer tracking.
	 */
773 774 775 776 777 778 779 780
	mask = EDP_PSR_DEBUG_MASK_MEMUP |
	       EDP_PSR_DEBUG_MASK_HPD |
	       EDP_PSR_DEBUG_MASK_LPSP |
	       EDP_PSR_DEBUG_MASK_MAX_SLEEP;

	if (INTEL_GEN(dev_priv) < 11)
		mask |= EDP_PSR_DEBUG_MASK_DISP_REG_WRITE;

781
	I915_WRITE(EDP_PSR_DEBUG(dev_priv->psr.transcoder), mask);
782

783
	psr_irq_control(dev_priv);
784 785
}

786 787 788 789
static void intel_psr_enable_locked(struct drm_i915_private *dev_priv,
				    const struct intel_crtc_state *crtc_state)
{
	struct intel_dp *intel_dp = dev_priv->psr.dp;
790
	u32 val;
791

792 793 794 795
	WARN_ON(dev_priv->psr.enabled);

	dev_priv->psr.psr2_enabled = intel_psr2_enabled(dev_priv, crtc_state);
	dev_priv->psr.busy_frontbuffer_bits = 0;
796
	dev_priv->psr.pipe = to_intel_crtc(crtc_state->uapi.crtc)->pipe;
797 798
	dev_priv->psr.dc3co_enabled = !!crtc_state->dc3co_exitline;
	dev_priv->psr.dc3co_exit_delay = intel_get_frame_time_us(crtc_state);
799 800 801 802 803 804 805 806 807 808
	dev_priv->psr.transcoder = crtc_state->cpu_transcoder;

	/*
	 * If a PSR error happened and the driver is reloaded, the EDP_PSR_IIR
	 * will still keep the error set even after the reset done in the
	 * irq_preinstall and irq_uninstall hooks.
	 * And enabling in this situation cause the screen to freeze in the
	 * first time that PSR HW tries to activate so lets keep PSR disabled
	 * to avoid any rendering problems.
	 */
809 810 811 812 813 814 815
	if (INTEL_GEN(dev_priv) >= 12) {
		val = I915_READ(TRANS_PSR_IIR(dev_priv->psr.transcoder));
		val &= EDP_PSR_ERROR(0);
	} else {
		val = I915_READ(EDP_PSR_IIR);
		val &= EDP_PSR_ERROR(dev_priv->psr.transcoder);
	}
816 817 818 819 820
	if (val) {
		dev_priv->psr.sink_not_reliable = true;
		DRM_DEBUG_KMS("PSR interruption error set, not enabling PSR\n");
		return;
	}
821 822 823 824 825 826 827 828 829 830 831

	DRM_DEBUG_KMS("Enabling PSR%s\n",
		      dev_priv->psr.psr2_enabled ? "2" : "1");
	intel_psr_setup_vsc(intel_dp, crtc_state);
	intel_psr_enable_sink(intel_dp);
	intel_psr_enable_source(intel_dp, crtc_state);
	dev_priv->psr.enabled = true;

	intel_psr_activate(intel_dp);
}

R
Rodrigo Vivi 已提交
832 833 834
/**
 * intel_psr_enable - Enable PSR
 * @intel_dp: Intel DP
835
 * @crtc_state: new CRTC state
R
Rodrigo Vivi 已提交
836 837 838
 *
 * This function can only be called after the pipe is fully trained and enabled.
 */
839 840
void intel_psr_enable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
841
{
842
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
R
Rodrigo Vivi 已提交
843

844
	if (!crtc_state->has_psr)
R
Rodrigo Vivi 已提交
845 846
		return;

847 848 849
	if (WARN_ON(!CAN_PSR(dev_priv)))
		return;

850
	WARN_ON(dev_priv->drrs.dp);
851

R
Rodrigo Vivi 已提交
852
	mutex_lock(&dev_priv->psr.lock);
853 854 855

	if (!psr_global_enabled(dev_priv->psr.debug)) {
		DRM_DEBUG_KMS("PSR disabled by flag\n");
R
Rodrigo Vivi 已提交
856 857 858
		goto unlock;
	}

859
	intel_psr_enable_locked(dev_priv, crtc_state);
860

R
Rodrigo Vivi 已提交
861 862 863 864
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

865 866 867 868
static void intel_psr_exit(struct drm_i915_private *dev_priv)
{
	u32 val;

869
	if (!dev_priv->psr.active) {
870
		if (transcoder_has_psr2(dev_priv, dev_priv->psr.transcoder)) {
871 872 873 874 875 876 877
			val = I915_READ(EDP_PSR2_CTL(dev_priv->psr.transcoder));
			WARN_ON(val & EDP_PSR2_ENABLE);
		}

		val = I915_READ(EDP_PSR_CTL(dev_priv->psr.transcoder));
		WARN_ON(val & EDP_PSR_ENABLE);

878
		return;
879
	}
880 881

	if (dev_priv->psr.psr2_enabled) {
882
		tgl_disallow_dc3co_on_psr2_exit(dev_priv);
883
		val = I915_READ(EDP_PSR2_CTL(dev_priv->psr.transcoder));
884
		WARN_ON(!(val & EDP_PSR2_ENABLE));
885 886
		val &= ~EDP_PSR2_ENABLE;
		I915_WRITE(EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
887
	} else {
888
		val = I915_READ(EDP_PSR_CTL(dev_priv->psr.transcoder));
889
		WARN_ON(!(val & EDP_PSR_ENABLE));
890 891
		val &= ~EDP_PSR_ENABLE;
		I915_WRITE(EDP_PSR_CTL(dev_priv->psr.transcoder), val);
892 893 894 895
	}
	dev_priv->psr.active = false;
}

896
static void intel_psr_disable_locked(struct intel_dp *intel_dp)
897
{
898
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
899 900
	i915_reg_t psr_status;
	u32 psr_status_mask;
R
Rodrigo Vivi 已提交
901

902 903 904 905 906 907 908 909
	lockdep_assert_held(&dev_priv->psr.lock);

	if (!dev_priv->psr.enabled)
		return;

	DRM_DEBUG_KMS("Disabling PSR%s\n",
		      dev_priv->psr.psr2_enabled ? "2" : "1");

910
	intel_psr_exit(dev_priv);
911

912
	if (dev_priv->psr.psr2_enabled) {
913
		psr_status = EDP_PSR2_STATUS(dev_priv->psr.transcoder);
914
		psr_status_mask = EDP_PSR2_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
915
	} else {
916
		psr_status = EDP_PSR_STATUS(dev_priv->psr.transcoder);
917
		psr_status_mask = EDP_PSR_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
918
	}
919 920

	/* Wait till PSR is idle */
921 922
	if (intel_de_wait_for_clear(dev_priv, psr_status,
				    psr_status_mask, 2000))
923
		DRM_ERROR("Timed out waiting PSR idle state\n");
924 925 926 927

	/* Disable PSR on Sink */
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);

928
	dev_priv->psr.enabled = false;
929 930
}

931 932 933
/**
 * intel_psr_disable - Disable PSR
 * @intel_dp: Intel DP
934
 * @old_crtc_state: old CRTC state
935 936 937
 *
 * This function needs to be called before disabling pipe.
 */
938 939
void intel_psr_disable(struct intel_dp *intel_dp,
		       const struct intel_crtc_state *old_crtc_state)
940
{
941
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
942

943
	if (!old_crtc_state->has_psr)
944 945
		return;

946 947 948
	if (WARN_ON(!CAN_PSR(dev_priv)))
		return;

949
	mutex_lock(&dev_priv->psr.lock);
950

951
	intel_psr_disable_locked(intel_dp);
952

R
Rodrigo Vivi 已提交
953
	mutex_unlock(&dev_priv->psr.lock);
954
	cancel_work_sync(&dev_priv->psr.work);
955
	cancel_delayed_work_sync(&dev_priv->psr.idle_work);
R
Rodrigo Vivi 已提交
956 957
}

958 959
static void psr_force_hw_tracking_exit(struct drm_i915_private *dev_priv)
{
960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976
	if (INTEL_GEN(dev_priv) >= 9)
		/*
		 * Display WA #0884: skl+
		 * This documented WA for bxt can be safely applied
		 * broadly so we can force HW tracking to exit PSR
		 * instead of disabling and re-enabling.
		 * Workaround tells us to write 0 to CUR_SURFLIVE_A,
		 * but it makes more sense write to the current active
		 * pipe.
		 */
		I915_WRITE(CURSURFLIVE(dev_priv->psr.pipe), 0);
	else
		/*
		 * A write to CURSURFLIVE do not cause HW tracking to exit PSR
		 * on older gens so doing the manual exit instead.
		 */
		intel_psr_exit(dev_priv);
977 978
}

979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002
/**
 * intel_psr_update - Update PSR state
 * @intel_dp: Intel DP
 * @crtc_state: new CRTC state
 *
 * This functions will update PSR states, disabling, enabling or switching PSR
 * version when executing fastsets. For full modeset, intel_psr_disable() and
 * intel_psr_enable() should be called instead.
 */
void intel_psr_update(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct i915_psr *psr = &dev_priv->psr;
	bool enable, psr2_enable;

	if (!CAN_PSR(dev_priv) || READ_ONCE(psr->dp) != intel_dp)
		return;

	mutex_lock(&dev_priv->psr.lock);

	enable = crtc_state->has_psr && psr_global_enabled(psr->debug);
	psr2_enable = intel_psr2_enabled(dev_priv, crtc_state);

1003 1004 1005 1006
	if (enable == psr->enabled && psr2_enable == psr->psr2_enabled) {
		/* Force a PSR exit when enabling CRC to avoid CRC timeouts */
		if (crtc_state->crc_enabled && psr->enabled)
			psr_force_hw_tracking_exit(dev_priv);
1007 1008 1009 1010 1011 1012 1013 1014 1015
		else if (INTEL_GEN(dev_priv) < 9 && psr->enabled) {
			/*
			 * Activate PSR again after a force exit when enabling
			 * CRC in older gens
			 */
			if (!dev_priv->psr.active &&
			    !dev_priv->psr.busy_frontbuffer_bits)
				schedule_work(&dev_priv->psr.work);
		}
1016

1017
		goto unlock;
1018
	}
1019

1020 1021
	if (psr->enabled)
		intel_psr_disable_locked(intel_dp);
1022

1023 1024
	if (enable)
		intel_psr_enable_locked(dev_priv, crtc_state);
1025 1026 1027 1028 1029

unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
/**
 * intel_psr_wait_for_idle - wait for PSR1 to idle
 * @new_crtc_state: new CRTC state
 * @out_value: PSR status in case of failure
 *
 * This function is expected to be called from pipe_update_start() where it is
 * not expected to race with PSR enable or disable.
 *
 * Returns: 0 on success or -ETIMEOUT if PSR status does not idle.
 */
1040 1041
int intel_psr_wait_for_idle(const struct intel_crtc_state *new_crtc_state,
			    u32 *out_value)
1042
{
1043
	struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->uapi.crtc);
1044
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1045

1046
	if (!dev_priv->psr.enabled || !new_crtc_state->has_psr)
1047 1048
		return 0;

1049 1050 1051
	/* FIXME: Update this for PSR2 if we need to wait for idle */
	if (READ_ONCE(dev_priv->psr.psr2_enabled))
		return 0;
1052 1053

	/*
1054 1055 1056 1057
	 * From bspec: Panel Self Refresh (BDW+)
	 * Max. time for PSR to idle = Inverse of the refresh rate + 6 ms of
	 * exit training time + 1.5 ms of aux channel handshake. 50 ms is
	 * defensive enough to cover everything.
1058
	 */
1059

1060 1061
	return __intel_wait_for_register(&dev_priv->uncore,
					 EDP_PSR_STATUS(dev_priv->psr.transcoder),
1062
					 EDP_PSR_STATUS_STATE_MASK,
1063 1064
					 EDP_PSR_STATUS_STATE_IDLE, 2, 50,
					 out_value);
1065 1066 1067
}

static bool __psr_wait_for_idle_locked(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
1068
{
1069 1070 1071 1072
	i915_reg_t reg;
	u32 mask;
	int err;

1073
	if (!dev_priv->psr.enabled)
1074
		return false;
R
Rodrigo Vivi 已提交
1075

1076
	if (dev_priv->psr.psr2_enabled) {
1077
		reg = EDP_PSR2_STATUS(dev_priv->psr.transcoder);
1078
		mask = EDP_PSR2_STATUS_STATE_MASK;
1079
	} else {
1080
		reg = EDP_PSR_STATUS(dev_priv->psr.transcoder);
1081
		mask = EDP_PSR_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
1082
	}
1083 1084 1085

	mutex_unlock(&dev_priv->psr.lock);

1086
	err = intel_de_wait_for_clear(dev_priv, reg, mask, 50);
1087 1088 1089 1090
	if (err)
		DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");

	/* After the unlocked wait, verify that PSR is still wanted! */
R
Rodrigo Vivi 已提交
1091
	mutex_lock(&dev_priv->psr.lock);
1092 1093
	return err == 0 && dev_priv->psr.enabled;
}
R
Rodrigo Vivi 已提交
1094

1095
static int intel_psr_fastset_force(struct drm_i915_private *dev_priv)
1096
{
1097 1098 1099
	struct drm_device *dev = &dev_priv->drm;
	struct drm_modeset_acquire_ctx ctx;
	struct drm_atomic_state *state;
1100
	struct intel_crtc *crtc;
1101
	int err;
1102

1103 1104 1105
	state = drm_atomic_state_alloc(dev);
	if (!state)
		return -ENOMEM;
1106

1107 1108 1109 1110
	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);
	state->acquire_ctx = &ctx;

retry:
1111 1112 1113
	for_each_intel_crtc(dev, crtc) {
		struct intel_crtc_state *crtc_state =
			intel_atomic_get_crtc_state(state, crtc);
1114 1115 1116 1117 1118 1119

		if (IS_ERR(crtc_state)) {
			err = PTR_ERR(crtc_state);
			goto error;
		}

1120
		if (crtc_state->hw.active && crtc_state->has_psr) {
1121
			/* Mark mode as changed to trigger a pipe->update() */
1122
			crtc_state->uapi.mode_changed = true;
1123 1124 1125 1126 1127
			break;
		}
	}

	err = drm_atomic_commit(state);
1128

1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
error:
	if (err == -EDEADLK) {
		drm_atomic_state_clear(state);
		err = drm_modeset_backoff(&ctx);
		if (!err)
			goto retry;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
	drm_atomic_state_put(state);

	return err;
1142 1143
}

1144
int intel_psr_debug_set(struct drm_i915_private *dev_priv, u64 val)
1145
{
1146 1147
	const u32 mode = val & I915_PSR_DEBUG_MODE_MASK;
	u32 old_mode;
1148 1149 1150
	int ret;

	if (val & ~(I915_PSR_DEBUG_IRQ | I915_PSR_DEBUG_MODE_MASK) ||
1151
	    mode > I915_PSR_DEBUG_FORCE_PSR1) {
1152 1153 1154 1155 1156 1157 1158 1159
		DRM_DEBUG_KMS("Invalid debug mask %llx\n", val);
		return -EINVAL;
	}

	ret = mutex_lock_interruptible(&dev_priv->psr.lock);
	if (ret)
		return ret;

1160
	old_mode = dev_priv->psr.debug & I915_PSR_DEBUG_MODE_MASK;
1161
	dev_priv->psr.debug = val;
1162 1163 1164 1165 1166 1167 1168

	/*
	 * Do it right away if it's already enabled, otherwise it will be done
	 * when enabling the source.
	 */
	if (dev_priv->psr.enabled)
		psr_irq_control(dev_priv);
1169 1170

	mutex_unlock(&dev_priv->psr.lock);
1171 1172 1173 1174

	if (old_mode != mode)
		ret = intel_psr_fastset_force(dev_priv);

1175 1176 1177
	return ret;
}

1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
static void intel_psr_handle_irq(struct drm_i915_private *dev_priv)
{
	struct i915_psr *psr = &dev_priv->psr;

	intel_psr_disable_locked(psr->dp);
	psr->sink_not_reliable = true;
	/* let's make sure that sink is awaken */
	drm_dp_dpcd_writeb(&psr->dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
}

1188 1189 1190
static void intel_psr_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
1191
		container_of(work, typeof(*dev_priv), psr.work);
1192 1193 1194

	mutex_lock(&dev_priv->psr.lock);

1195 1196 1197
	if (!dev_priv->psr.enabled)
		goto unlock;

1198 1199 1200
	if (READ_ONCE(dev_priv->psr.irq_aux_error))
		intel_psr_handle_irq(dev_priv);

1201 1202 1203 1204 1205 1206
	/*
	 * We have to make sure PSR is ready for re-enable
	 * otherwise it keeps disabled until next full enable/disable cycle.
	 * PSR might take some time to get fully disabled
	 * and be ready for re-enable.
	 */
1207
	if (!__psr_wait_for_idle_locked(dev_priv))
R
Rodrigo Vivi 已提交
1208 1209 1210 1211 1212 1213 1214
		goto unlock;

	/*
	 * The delayed work can race with an invalidate hence we need to
	 * recheck. Since psr_flush first clears this and then reschedules we
	 * won't ever miss a flush when bailing out here.
	 */
1215
	if (dev_priv->psr.busy_frontbuffer_bits || dev_priv->psr.active)
R
Rodrigo Vivi 已提交
1216 1217
		goto unlock;

1218
	intel_psr_activate(dev_priv->psr.dp);
R
Rodrigo Vivi 已提交
1219 1220 1221 1222
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1223 1224
/**
 * intel_psr_invalidate - Invalidade PSR
1225
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
1226
 * @frontbuffer_bits: frontbuffer plane tracking bits
1227
 * @origin: which operation caused the invalidate
R
Rodrigo Vivi 已提交
1228 1229 1230 1231 1232 1233 1234 1235
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
 * disabled if the frontbuffer mask contains a buffer relevant to PSR.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
 */
1236
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
1237
			  unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
1238
{
1239
	if (!CAN_PSR(dev_priv))
1240 1241
		return;

1242
	if (origin == ORIGIN_FLIP)
1243 1244
		return;

R
Rodrigo Vivi 已提交
1245 1246 1247 1248 1249 1250
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

1251
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe);
R
Rodrigo Vivi 已提交
1252
	dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
1253 1254

	if (frontbuffer_bits)
1255
		intel_psr_exit(dev_priv);
1256

R
Rodrigo Vivi 已提交
1257 1258 1259
	mutex_unlock(&dev_priv->psr.lock);
}

1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297
/*
 * When we will be completely rely on PSR2 S/W tracking in future,
 * intel_psr_flush() will invalidate and flush the PSR for ORIGIN_FLIP
 * event also therefore tgl_dc3co_flush() require to be changed
 * accrodingly in future.
 */
static void
tgl_dc3co_flush(struct drm_i915_private *dev_priv,
		unsigned int frontbuffer_bits, enum fb_op_origin origin)
{
	u32 delay;

	mutex_lock(&dev_priv->psr.lock);

	if (!dev_priv->psr.dc3co_enabled)
		goto unlock;

	if (!dev_priv->psr.psr2_enabled || !dev_priv->psr.active)
		goto unlock;

	/*
	 * At every frontbuffer flush flip event modified delay of delayed work,
	 * when delayed work schedules that means display has been idle.
	 */
	if (!(frontbuffer_bits &
	    INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe)))
		goto unlock;

	tgl_psr2_enable_dc3co(dev_priv);
	/* DC5/DC6 required idle frames = 6 */
	delay = 6 * dev_priv->psr.dc3co_exit_delay;
	mod_delayed_work(system_wq, &dev_priv->psr.idle_work,
			 usecs_to_jiffies(delay));

unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1298 1299
/**
 * intel_psr_flush - Flush PSR
1300
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
1301
 * @frontbuffer_bits: frontbuffer plane tracking bits
1302
 * @origin: which operation caused the flush
R
Rodrigo Vivi 已提交
1303 1304 1305 1306 1307 1308 1309 1310
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering has completed and flushed out to memory. PSR
 * can be enabled again if no other frontbuffer relevant to PSR is dirty.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
 */
1311
void intel_psr_flush(struct drm_i915_private *dev_priv,
1312
		     unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
1313
{
1314
	if (!CAN_PSR(dev_priv))
1315 1316
		return;

1317 1318
	if (origin == ORIGIN_FLIP) {
		tgl_dc3co_flush(dev_priv, frontbuffer_bits, origin);
1319
		return;
1320
	}
1321

R
Rodrigo Vivi 已提交
1322 1323 1324 1325 1326 1327
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

1328
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe);
R
Rodrigo Vivi 已提交
1329 1330
	dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;

1331
	/* By definition flush = invalidate + flush */
1332 1333
	if (frontbuffer_bits)
		psr_force_hw_tracking_exit(dev_priv);
1334

R
Rodrigo Vivi 已提交
1335
	if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
1336
		schedule_work(&dev_priv->psr.work);
R
Rodrigo Vivi 已提交
1337 1338 1339
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1340 1341
/**
 * intel_psr_init - Init basic PSR work and mutex.
1342
 * @dev_priv: i915 device private
R
Rodrigo Vivi 已提交
1343 1344 1345 1346
 *
 * This function is  called only once at driver load to initialize basic
 * PSR stuff.
 */
1347
void intel_psr_init(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
1348
{
1349 1350 1351
	if (!HAS_PSR(dev_priv))
		return;

1352 1353 1354
	if (!dev_priv->psr.sink_support)
		return;

1355 1356 1357 1358 1359 1360 1361 1362
	if (IS_HASWELL(dev_priv))
		/*
		 * HSW don't have PSR registers on the same space as transcoder
		 * so set this to a value that when subtract to the register
		 * in transcoder space results in the right offset for HSW
		 */
		dev_priv->hsw_psr_mmio_adjust = _SRD_CTL_EDP - _HSW_EDP_PSR_BASE;

1363 1364 1365
	if (i915_modparams.enable_psr == -1)
		if (INTEL_GEN(dev_priv) < 9 || !dev_priv->vbt.psr.enable)
			i915_modparams.enable_psr = 0;
1366

1367
	/* Set link_standby x link_off defaults */
1368
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1369 1370
		/* HSW and BDW require workarounds that we don't implement. */
		dev_priv->psr.link_standby = false;
1371 1372
	else if (INTEL_GEN(dev_priv) < 12)
		/* For new platforms up to TGL let's respect VBT back again */
1373 1374
		dev_priv->psr.link_standby = dev_priv->vbt.psr.full_link;

1375
	INIT_WORK(&dev_priv->psr.work, intel_psr_work);
1376
	INIT_DELAYED_WORK(&dev_priv->psr.idle_work, tgl_dc5_idle_thread);
R
Rodrigo Vivi 已提交
1377 1378
	mutex_init(&dev_priv->psr.lock);
}
1379 1380 1381

void intel_psr_short_pulse(struct intel_dp *intel_dp)
{
1382
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1383 1384
	struct i915_psr *psr = &dev_priv->psr;
	u8 val;
1385
	const u8 errors = DP_PSR_RFB_STORAGE_ERROR |
1386 1387
			  DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR |
			  DP_PSR_LINK_CRC_ERROR;
1388 1389 1390 1391 1392 1393

	if (!CAN_PSR(dev_priv) || !intel_dp_is_edp(intel_dp))
		return;

	mutex_lock(&psr->lock);

1394
	if (!psr->enabled || psr->dp != intel_dp)
1395 1396 1397 1398 1399 1400 1401 1402 1403 1404
		goto exit;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_STATUS, &val) != 1) {
		DRM_ERROR("PSR_STATUS dpcd read failed\n");
		goto exit;
	}

	if ((val & DP_PSR_SINK_STATE_MASK) == DP_PSR_SINK_INTERNAL_ERROR) {
		DRM_DEBUG_KMS("PSR sink internal error, disabling PSR\n");
		intel_psr_disable_locked(intel_dp);
1405
		psr->sink_not_reliable = true;
1406 1407
	}

1408 1409 1410 1411 1412 1413 1414 1415 1416
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_ERROR_STATUS, &val) != 1) {
		DRM_ERROR("PSR_ERROR_STATUS dpcd read failed\n");
		goto exit;
	}

	if (val & DP_PSR_RFB_STORAGE_ERROR)
		DRM_DEBUG_KMS("PSR RFB storage error, disabling PSR\n");
	if (val & DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR)
		DRM_DEBUG_KMS("PSR VSC SDP uncorrectable error, disabling PSR\n");
1417
	if (val & DP_PSR_LINK_CRC_ERROR)
1418
		DRM_DEBUG_KMS("PSR Link CRC error, disabling PSR\n");
1419 1420 1421 1422

	if (val & ~errors)
		DRM_ERROR("PSR_ERROR_STATUS unhandled errors %x\n",
			  val & ~errors);
1423
	if (val & errors) {
1424
		intel_psr_disable_locked(intel_dp);
1425 1426
		psr->sink_not_reliable = true;
	}
1427 1428
	/* clear status register */
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_ERROR_STATUS, val);
1429 1430 1431
exit:
	mutex_unlock(&psr->lock);
}
1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446

bool intel_psr_enabled(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	bool ret;

	if (!CAN_PSR(dev_priv) || !intel_dp_is_edp(intel_dp))
		return false;

	mutex_lock(&dev_priv->psr.lock);
	ret = (dev_priv->psr.dp == intel_dp && dev_priv->psr.enabled);
	mutex_unlock(&dev_priv->psr.lock);

	return ret;
}