intel_psr.c 49.3 KB
Newer Older
R
Rodrigo Vivi 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

24 25
#include <drm/drm_atomic_helper.h>

26 27
#include "display/intel_dp.h"

28
#include "i915_drv.h"
29
#include "intel_atomic.h"
30
#include "intel_display_types.h"
31
#include "intel_psr.h"
32
#include "intel_sprite.h"
33
#include "intel_hdmi.h"
34

R
Rodrigo Vivi 已提交
35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
/**
 * DOC: Panel Self Refresh (PSR/SRD)
 *
 * Since Haswell Display controller supports Panel Self-Refresh on display
 * panels witch have a remote frame buffer (RFB) implemented according to PSR
 * spec in eDP1.3. PSR feature allows the display to go to lower standby states
 * when system is idle but display is on as it eliminates display refresh
 * request to DDR memory completely as long as the frame buffer for that
 * display is unchanged.
 *
 * Panel Self Refresh must be supported by both Hardware (source) and
 * Panel (sink).
 *
 * PSR saves power by caching the framebuffer in the panel RFB, which allows us
 * to power down the link and memory controller. For DSI panels the same idea
 * is called "manual mode".
 *
 * The implementation uses the hardware-based PSR support which automatically
 * enters/exits self-refresh mode. The hardware takes care of sending the
 * required DP aux message and could even retrain the link (that part isn't
 * enabled yet though). The hardware also keeps track of any frontbuffer
 * changes to know when to exit self-refresh mode again. Unfortunately that
 * part doesn't work too well, hence why the i915 PSR support uses the
 * software frontbuffer tracking to make sure it doesn't miss a screen
 * update. For this integration intel_psr_invalidate() and intel_psr_flush()
 * get called by the frontbuffer tracking code. Note that because of locking
 * issues the self-refresh re-enable code is done from a work queue, which
 * must be correctly synchronized/cancelled when shutting down the pipe."
63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
 *
 * DC3CO (DC3 clock off)
 *
 * On top of PSR2, GEN12 adds a intermediate power savings state that turns
 * clock off automatically during PSR2 idle state.
 * The smaller overhead of DC3co entry/exit vs. the overhead of PSR2 deep sleep
 * entry/exit allows the HW to enter a low-power state even when page flipping
 * periodically (for instance a 30fps video playback scenario).
 *
 * Every time a flips occurs PSR2 will get out of deep sleep state(if it was),
 * so DC3CO is enabled and tgl_dc3co_disable_work is schedule to run after 6
 * frames, if no other flip occurs and the function above is executed, DC3CO is
 * disabled and PSR2 is configured to enter deep sleep, resetting again in case
 * of another flip.
 * Front buffer modifications do not trigger DC3CO activation on purpose as it
 * would bring a lot of complexity and most of the moderns systems will only
 * use page flips.
R
Rodrigo Vivi 已提交
80 81
 */

82
static bool psr_global_enabled(struct drm_i915_private *i915)
83
{
84
	switch (i915->psr.debug & I915_PSR_DEBUG_MODE_MASK) {
85
	case I915_PSR_DEBUG_DEFAULT:
86
		return i915->params.enable_psr;
87 88 89 90 91 92 93
	case I915_PSR_DEBUG_DISABLE:
		return false;
	default:
		return true;
	}
}

94 95 96
static bool intel_psr2_enabled(struct drm_i915_private *dev_priv,
			       const struct intel_crtc_state *crtc_state)
{
97
	/* Cannot enable DSC and PSR2 simultaneously */
98 99
	drm_WARN_ON(&dev_priv->drm, crtc_state->dsc.compression_enable &&
		    crtc_state->has_psr2);
100

101
	switch (dev_priv->psr.debug & I915_PSR_DEBUG_MODE_MASK) {
102
	case I915_PSR_DEBUG_DISABLE:
103 104 105 106 107 108 109
	case I915_PSR_DEBUG_FORCE_PSR1:
		return false;
	default:
		return crtc_state->has_psr2;
	}
}

110
static void psr_irq_control(struct drm_i915_private *dev_priv)
111
{
112 113 114
	enum transcoder trans_shift;
	u32 mask, val;
	i915_reg_t imr_reg;
115

116 117 118 119 120 121 122 123 124 125 126 127 128 129
	/*
	 * gen12+ has registers relative to transcoder and one per transcoder
	 * using the same bit definition: handle it as TRANSCODER_EDP to force
	 * 0 shift in bit definition
	 */
	if (INTEL_GEN(dev_priv) >= 12) {
		trans_shift = 0;
		imr_reg = TRANS_PSR_IMR(dev_priv->psr.transcoder);
	} else {
		trans_shift = dev_priv->psr.transcoder;
		imr_reg = EDP_PSR_IMR;
	}

	mask = EDP_PSR_ERROR(trans_shift);
130
	if (dev_priv->psr.debug & I915_PSR_DEBUG_IRQ)
131 132
		mask |= EDP_PSR_POST_EXIT(trans_shift) |
			EDP_PSR_PRE_ENTRY(trans_shift);
133 134

	/* Warning: it is masking/setting reserved bits too */
135
	val = intel_de_read(dev_priv, imr_reg);
136
	val &= ~EDP_PSR_TRANS_MASK(trans_shift);
137
	val |= ~mask;
138
	intel_de_write(dev_priv, imr_reg, val);
139 140
}

141 142
static void psr_event_print(struct drm_i915_private *i915,
			    u32 val, bool psr2_enabled)
143
{
144
	drm_dbg_kms(&i915->drm, "PSR exit events: 0x%x\n", val);
145
	if (val & PSR_EVENT_PSR2_WD_TIMER_EXPIRE)
146
		drm_dbg_kms(&i915->drm, "\tPSR2 watchdog timer expired\n");
147
	if ((val & PSR_EVENT_PSR2_DISABLED) && psr2_enabled)
148
		drm_dbg_kms(&i915->drm, "\tPSR2 disabled\n");
149
	if (val & PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN)
150
		drm_dbg_kms(&i915->drm, "\tSU dirty FIFO underrun\n");
151
	if (val & PSR_EVENT_SU_CRC_FIFO_UNDERRUN)
152
		drm_dbg_kms(&i915->drm, "\tSU CRC FIFO underrun\n");
153
	if (val & PSR_EVENT_GRAPHICS_RESET)
154
		drm_dbg_kms(&i915->drm, "\tGraphics reset\n");
155
	if (val & PSR_EVENT_PCH_INTERRUPT)
156
		drm_dbg_kms(&i915->drm, "\tPCH interrupt\n");
157
	if (val & PSR_EVENT_MEMORY_UP)
158
		drm_dbg_kms(&i915->drm, "\tMemory up\n");
159
	if (val & PSR_EVENT_FRONT_BUFFER_MODIFY)
160
		drm_dbg_kms(&i915->drm, "\tFront buffer modification\n");
161
	if (val & PSR_EVENT_WD_TIMER_EXPIRE)
162
		drm_dbg_kms(&i915->drm, "\tPSR watchdog timer expired\n");
163
	if (val & PSR_EVENT_PIPE_REGISTERS_UPDATE)
164
		drm_dbg_kms(&i915->drm, "\tPIPE registers updated\n");
165
	if (val & PSR_EVENT_REGISTER_UPDATE)
166
		drm_dbg_kms(&i915->drm, "\tRegister updated\n");
167
	if (val & PSR_EVENT_HDCP_ENABLE)
168
		drm_dbg_kms(&i915->drm, "\tHDCP enabled\n");
169
	if (val & PSR_EVENT_KVMR_SESSION_ENABLE)
170
		drm_dbg_kms(&i915->drm, "\tKVMR session enabled\n");
171
	if (val & PSR_EVENT_VBI_ENABLE)
172
		drm_dbg_kms(&i915->drm, "\tVBI enabled\n");
173
	if (val & PSR_EVENT_LPSP_MODE_EXIT)
174
		drm_dbg_kms(&i915->drm, "\tLPSP mode exited\n");
175
	if ((val & PSR_EVENT_PSR_DISABLE) && !psr2_enabled)
176
		drm_dbg_kms(&i915->drm, "\tPSR disabled\n");
177 178
}

179 180
void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir)
{
181
	enum transcoder cpu_transcoder = dev_priv->psr.transcoder;
182 183
	enum transcoder trans_shift;
	i915_reg_t imr_reg;
184
	ktime_t time_ns =  ktime_get();
185

186 187 188 189 190 191 192 193 194
	if (INTEL_GEN(dev_priv) >= 12) {
		trans_shift = 0;
		imr_reg = TRANS_PSR_IMR(dev_priv->psr.transcoder);
	} else {
		trans_shift = dev_priv->psr.transcoder;
		imr_reg = EDP_PSR_IMR;
	}

	if (psr_iir & EDP_PSR_PRE_ENTRY(trans_shift)) {
195
		dev_priv->psr.last_entry_attempt = time_ns;
196 197 198
		drm_dbg_kms(&dev_priv->drm,
			    "[transcoder %s] PSR entry attempt in 2 vblanks\n",
			    transcoder_name(cpu_transcoder));
199
	}
200

201
	if (psr_iir & EDP_PSR_POST_EXIT(trans_shift)) {
202
		dev_priv->psr.last_exit = time_ns;
203 204 205
		drm_dbg_kms(&dev_priv->drm,
			    "[transcoder %s] PSR exit completed\n",
			    transcoder_name(cpu_transcoder));
206

207
		if (INTEL_GEN(dev_priv) >= 9) {
208 209
			u32 val = intel_de_read(dev_priv,
						PSR_EVENT(cpu_transcoder));
210
			bool psr2_enabled = dev_priv->psr.psr2_enabled;
211

212 213
			intel_de_write(dev_priv, PSR_EVENT(cpu_transcoder),
				       val);
214
			psr_event_print(dev_priv, val, psr2_enabled);
215
		}
216
	}
217

218
	if (psr_iir & EDP_PSR_ERROR(trans_shift)) {
219
		u32 val;
220

221
		drm_warn(&dev_priv->drm, "[transcoder %s] PSR aux error\n",
222
			 transcoder_name(cpu_transcoder));
223

224
		dev_priv->psr.irq_aux_error = true;
225

226 227 228 229 230 231 232 233
		/*
		 * If this interruption is not masked it will keep
		 * interrupting so fast that it prevents the scheduled
		 * work to run.
		 * Also after a PSR error, we don't want to arm PSR
		 * again so we don't care about unmask the interruption
		 * or unset irq_aux_error.
		 */
234
		val = intel_de_read(dev_priv, imr_reg);
235
		val |= EDP_PSR_ERROR(trans_shift);
236
		intel_de_write(dev_priv, imr_reg, val);
237 238 239

		schedule_work(&dev_priv->psr.work);
	}
240 241
}

242 243
static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
{
244
	u8 alpm_caps = 0;
245 246 247 248 249 250 251

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
			      &alpm_caps) != 1)
		return false;
	return alpm_caps & DP_ALPM_CAP;
}

252 253
static u8 intel_dp_get_sink_sync_latency(struct intel_dp *intel_dp)
{
254
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
255
	u8 val = 8; /* assume the worst if we can't read the value */
256 257 258 259 260

	if (drm_dp_dpcd_readb(&intel_dp->aux,
			      DP_SYNCHRONIZATION_LATENCY_IN_SINK, &val) == 1)
		val &= DP_MAX_RESYNC_FRAME_COUNT_MASK;
	else
261 262
		drm_dbg_kms(&i915->drm,
			    "Unable to get sink synchronization latency, assuming 8 frames\n");
263 264 265
	return val;
}

266 267
static u16 intel_dp_get_su_x_granulartiy(struct intel_dp *intel_dp)
{
268
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
269 270 271 272 273 274 275 276 277 278 279 280
	u16 val;
	ssize_t r;

	/*
	 * Returning the default X granularity if granularity not required or
	 * if DPCD read fails
	 */
	if (!(intel_dp->psr_dpcd[1] & DP_PSR2_SU_GRANULARITY_REQUIRED))
		return 4;

	r = drm_dp_dpcd_read(&intel_dp->aux, DP_PSR2_SU_X_GRANULARITY, &val, 2);
	if (r != 2)
281 282
		drm_dbg_kms(&i915->drm,
			    "Unable to read DP_PSR2_SU_X_GRANULARITY\n");
283 284 285 286 287 288 289 290 291 292 293

	/*
	 * Spec says that if the value read is 0 the default granularity should
	 * be used instead.
	 */
	if (r != 2 || val == 0)
		val = 4;

	return val;
}

294 295 296 297 298
void intel_psr_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);

299
	if (dev_priv->psr.dp) {
300 301
		drm_warn(&dev_priv->drm,
			 "More than one eDP panel found, PSR support should be extended\n");
302 303 304
		return;
	}

305 306 307
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT, intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));

308 309
	if (!intel_dp->psr_dpcd[0])
		return;
310 311
	drm_dbg_kms(&dev_priv->drm, "eDP panel supports PSR version %x\n",
		    intel_dp->psr_dpcd[0]);
312

L
Lyude Paul 已提交
313
	if (drm_dp_has_quirk(&intel_dp->desc, 0, DP_DPCD_QUIRK_NO_PSR)) {
314 315
		drm_dbg_kms(&dev_priv->drm,
			    "PSR support not currently available for this panel\n");
316 317 318
		return;
	}

319
	if (!(intel_dp->edp_dpcd[1] & DP_EDP_SET_POWER_CAP)) {
320 321
		drm_dbg_kms(&dev_priv->drm,
			    "Panel lacks power state control, PSR cannot be enabled\n");
322 323
		return;
	}
324

325
	dev_priv->psr.sink_support = true;
326 327
	dev_priv->psr.sink_sync_latency =
		intel_dp_get_sink_sync_latency(intel_dp);
328

329 330
	dev_priv->psr.dp = intel_dp;

331
	if (INTEL_GEN(dev_priv) >= 9 &&
332
	    (intel_dp->psr_dpcd[0] == DP_PSR2_WITH_Y_COORD_IS_SUPPORTED)) {
333 334 335 336
		bool y_req = intel_dp->psr_dpcd[1] &
			     DP_PSR2_SU_Y_COORDINATE_REQUIRED;
		bool alpm = intel_dp_get_alpm_status(intel_dp);

337 338 339 340 341 342 343 344 345 346 347
		/*
		 * All panels that supports PSR version 03h (PSR2 +
		 * Y-coordinate) can handle Y-coordinates in VSC but we are
		 * only sure that it is going to be used when required by the
		 * panel. This way panel is capable to do selective update
		 * without a aux frame sync.
		 *
		 * To support PSR version 02h and PSR version 03h without
		 * Y-coordinate requirement panels we would need to enable
		 * GTC first.
		 */
348
		dev_priv->psr.sink_psr2_support = y_req && alpm;
349 350
		drm_dbg_kms(&dev_priv->drm, "PSR2 %ssupported\n",
			    dev_priv->psr.sink_psr2_support ? "" : "not ");
351

352
		if (dev_priv->psr.sink_psr2_support) {
353 354
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
355 356
			dev_priv->psr.su_x_granularity =
				intel_dp_get_su_x_granulartiy(intel_dp);
357 358 359 360
		}
	}
}

361
static void hsw_psr_setup_aux(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
362
{
363
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
364 365
	u32 aux_clock_divider, aux_ctl;
	int i;
366
	static const u8 aux_msg[] = {
R
Rodrigo Vivi 已提交
367 368 369 370 371 372
		[0] = DP_AUX_NATIVE_WRITE << 4,
		[1] = DP_SET_POWER >> 8,
		[2] = DP_SET_POWER & 0xff,
		[3] = 1 - 1,
		[4] = DP_SET_POWER_D0,
	};
373 374 375 376
	u32 psr_aux_mask = EDP_PSR_AUX_CTL_TIME_OUT_MASK |
			   EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK |
			   EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK |
			   EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK;
R
Rodrigo Vivi 已提交
377 378

	BUILD_BUG_ON(sizeof(aux_msg) > 20);
379
	for (i = 0; i < sizeof(aux_msg); i += 4)
380 381 382
		intel_de_write(dev_priv,
			       EDP_PSR_AUX_DATA(dev_priv->psr.transcoder, i >> 2),
			       intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));
383

384 385 386
	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

	/* Start with bits set for DDI_AUX_CTL register */
387
	aux_ctl = intel_dp->get_aux_send_ctl(intel_dp, sizeof(aux_msg),
388
					     aux_clock_divider);
389 390 391

	/* Select only valid bits for SRD_AUX_CTL */
	aux_ctl &= psr_aux_mask;
392 393
	intel_de_write(dev_priv, EDP_PSR_AUX_CTL(dev_priv->psr.transcoder),
		       aux_ctl);
394 395
}

396
static void intel_psr_enable_sink(struct intel_dp *intel_dp)
397
{
398
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
399
	u8 dpcd_val = DP_PSR_ENABLE;
400

401
	/* Enable ALPM at sink for psr2 */
402 403
	if (dev_priv->psr.psr2_enabled) {
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_RECEIVER_ALPM_CONFIG,
404 405 406
				   DP_ALPM_ENABLE |
				   DP_ALPM_LOCK_ERROR_IRQ_HPD_ENABLE);

407
		dpcd_val |= DP_PSR_ENABLE_PSR2 | DP_PSR_IRQ_HPD_WITH_CRC_ERRORS;
408 409 410
	} else {
		if (dev_priv->psr.link_standby)
			dpcd_val |= DP_PSR_MAIN_LINK_ACTIVE;
411 412 413

		if (INTEL_GEN(dev_priv) >= 8)
			dpcd_val |= DP_PSR_CRC_VERIFICATION;
414 415
	}

416
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, dpcd_val);
417

418
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
R
Rodrigo Vivi 已提交
419 420
}

421
static u32 intel_psr1_get_tp_time(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
422
{
423
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
424
	u32 val = 0;
425

426 427 428
	if (INTEL_GEN(dev_priv) >= 11)
		val |= EDP_PSR_TP4_TIME_0US;

429
	if (dev_priv->params.psr_safest_params) {
430 431 432 433 434
		val |= EDP_PSR_TP1_TIME_2500us;
		val |= EDP_PSR_TP2_TP3_TIME_2500us;
		goto check_tp3_sel;
	}

435
	if (dev_priv->vbt.psr.tp1_wakeup_time_us == 0)
436
		val |= EDP_PSR_TP1_TIME_0us;
437
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 100)
438
		val |= EDP_PSR_TP1_TIME_100us;
439 440
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 500)
		val |= EDP_PSR_TP1_TIME_500us;
441
	else
442
		val |= EDP_PSR_TP1_TIME_2500us;
443

444
	if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us == 0)
445
		val |= EDP_PSR_TP2_TP3_TIME_0us;
446
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 100)
447
		val |= EDP_PSR_TP2_TP3_TIME_100us;
448 449
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 500)
		val |= EDP_PSR_TP2_TP3_TIME_500us;
450
	else
451
		val |= EDP_PSR_TP2_TP3_TIME_2500us;
452

453
check_tp3_sel:
454 455 456 457 458 459
	if (intel_dp_source_supports_hbr2(intel_dp) &&
	    drm_dp_tps3_supported(intel_dp->dpcd))
		val |= EDP_PSR_TP1_TP3_SEL;
	else
		val |= EDP_PSR_TP1_TP2_SEL;

460 461 462
	return val;
}

463
static u8 psr_compute_idle_frames(struct intel_dp *intel_dp)
464 465
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
466
	int idle_frames;
467 468 469 470

	/* Let's use 6 as the minimum to cover all known cases including the
	 * off-by-one issue that HW has in some cases.
	 */
471
	idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
472
	idle_frames = max(idle_frames, dev_priv->psr.sink_sync_latency + 1);
473

474
	if (drm_WARN_ON(&dev_priv->drm, idle_frames > 0xf))
475 476 477 478 479 480 481 482 483 484 485 486
		idle_frames = 0xf;

	return idle_frames;
}

static void hsw_activate_psr1(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 max_sleep_time = 0x1f;
	u32 val = EDP_PSR_ENABLE;

	val |= psr_compute_idle_frames(intel_dp) << EDP_PSR_IDLE_FRAME_SHIFT;
487 488 489 490 491 492 493 494 495 496

	val |= max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT;
	if (IS_HASWELL(dev_priv))
		val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;

	if (dev_priv->psr.link_standby)
		val |= EDP_PSR_LINK_STANDBY;

	val |= intel_psr1_get_tp_time(intel_dp);

497 498 499
	if (INTEL_GEN(dev_priv) >= 8)
		val |= EDP_PSR_CRC_ENABLE;

500
	val |= (intel_de_read(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder)) &
501
		EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK);
502
	intel_de_write(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder), val);
503
}
504

505
static u32 intel_psr2_get_tp_time(struct intel_dp *intel_dp)
506
{
507
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
508
	u32 val = 0;
509

510
	if (dev_priv->params.psr_safest_params)
511
		return EDP_PSR2_TP2_TIME_2500us;
512

513 514
	if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us >= 0 &&
	    dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 50)
515
		val |= EDP_PSR2_TP2_TIME_50us;
516
	else if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 100)
517
		val |= EDP_PSR2_TP2_TIME_100us;
518
	else if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 500)
519
		val |= EDP_PSR2_TP2_TIME_500us;
520
	else
521
		val |= EDP_PSR2_TP2_TIME_2500us;
522

523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539
	return val;
}

static void hsw_activate_psr2(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 val;

	val = psr_compute_idle_frames(intel_dp) << EDP_PSR2_IDLE_FRAME_SHIFT;

	val |= EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE;
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
		val |= EDP_Y_COORDINATE_ENABLE;

	val |= EDP_PSR2_FRAME_BEFORE_SU(dev_priv->psr.sink_sync_latency + 1);
	val |= intel_psr2_get_tp_time(intel_dp);

540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555
	if (INTEL_GEN(dev_priv) >= 12) {
		/*
		 * TODO: 7 lines of IO_BUFFER_WAKE and FAST_WAKE are default
		 * values from BSpec. In order to setting an optimal power
		 * consumption, lower than 4k resoluition mode needs to decrese
		 * IO_BUFFER_WAKE and FAST_WAKE. And higher than 4K resolution
		 * mode needs to increase IO_BUFFER_WAKE and FAST_WAKE.
		 */
		val |= TGL_EDP_PSR2_BLOCK_COUNT_NUM_2;
		val |= TGL_EDP_PSR2_IO_BUFFER_WAKE(7);
		val |= TGL_EDP_PSR2_FAST_WAKE(7);
	} else if (INTEL_GEN(dev_priv) >= 9) {
		val |= EDP_PSR2_IO_BUFFER_WAKE(7);
		val |= EDP_PSR2_FAST_WAKE(7);
	}

556
	/*
557 558
	 * PSR2 HW is incorrectly using EDP_PSR_TP1_TP3_SEL and BSpec is
	 * recommending keep this bit unset while PSR2 is enabled.
559
	 */
560
	intel_de_write(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder), 0);
561

562
	intel_de_write(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
R
Rodrigo Vivi 已提交
563 564
}

565 566 567
static bool
transcoder_has_psr2(struct drm_i915_private *dev_priv, enum transcoder trans)
{
568 569 570
	if (INTEL_GEN(dev_priv) < 9)
		return false;
	else if (INTEL_GEN(dev_priv) >= 12)
571 572 573 574 575
		return trans == TRANSCODER_A;
	else
		return trans == TRANSCODER_EDP;
}

576 577
static u32 intel_get_frame_time_us(const struct intel_crtc_state *cstate)
{
578
	if (!cstate || !cstate->hw.active)
579 580 581
		return 0;

	return DIV_ROUND_UP(1000 * 1000,
582
			    drm_mode_vrefresh(&cstate->hw.adjusted_mode));
583 584 585 586 587 588 589 590
}

static void psr2_program_idle_frames(struct drm_i915_private *dev_priv,
				     u32 idle_frames)
{
	u32 val;

	idle_frames <<=  EDP_PSR2_IDLE_FRAME_SHIFT;
591
	val = intel_de_read(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder));
592 593
	val &= ~EDP_PSR2_IDLE_FRAME_MASK;
	val |= idle_frames;
594
	intel_de_write(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
595 596 597 598 599 600 601 602 603 604
}

static void tgl_psr2_enable_dc3co(struct drm_i915_private *dev_priv)
{
	psr2_program_idle_frames(dev_priv, 0);
	intel_display_power_set_target_dc_state(dev_priv, DC_STATE_EN_DC3CO);
}

static void tgl_psr2_disable_dc3co(struct drm_i915_private *dev_priv)
{
605
	struct intel_dp *intel_dp = dev_priv->psr.dp;
606 607

	intel_display_power_set_target_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
608
	psr2_program_idle_frames(dev_priv, psr_compute_idle_frames(intel_dp));
609 610
}

611
static void tgl_dc3co_disable_work(struct work_struct *work)
612 613
{
	struct drm_i915_private *dev_priv =
614
		container_of(work, typeof(*dev_priv), psr.dc3co_work.work);
615 616 617

	mutex_lock(&dev_priv->psr.lock);
	/* If delayed work is pending, it is not idle */
618
	if (delayed_work_pending(&dev_priv->psr.dc3co_work))
619 620 621 622 623 624 625 626 627 628 629 630
		goto unlock;

	tgl_psr2_disable_dc3co(dev_priv);
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

static void tgl_disallow_dc3co_on_psr2_exit(struct drm_i915_private *dev_priv)
{
	if (!dev_priv->psr.dc3co_enabled)
		return;

631
	cancel_delayed_work(&dev_priv->psr.dc3co_work);
632 633 634 635
	/* Before PSR2 exit disallow dc3co*/
	tgl_psr2_disable_dc3co(dev_priv);
}

636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659
static void
tgl_dc3co_exitline_compute_config(struct intel_dp *intel_dp,
				  struct intel_crtc_state *crtc_state)
{
	const u32 crtc_vdisplay = crtc_state->uapi.adjusted_mode.crtc_vdisplay;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 exit_scanlines;

	if (!(dev_priv->csr.allowed_dc_mask & DC_STATE_EN_DC3CO))
		return;

	/* B.Specs:49196 DC3CO only works with pipeA and DDIA.*/
	if (to_intel_crtc(crtc_state->uapi.crtc)->pipe != PIPE_A ||
	    dig_port->base.port != PORT_A)
		return;

	/*
	 * DC3CO Exit time 200us B.Spec 49196
	 * PSR2 transcoder Early Exit scanlines = ROUNDUP(200 / line time) + 1
	 */
	exit_scanlines =
		intel_usecs_to_scanlines(&crtc_state->uapi.adjusted_mode, 200) + 1;

660
	if (drm_WARN_ON(&dev_priv->drm, exit_scanlines > crtc_vdisplay))
661 662 663 664 665
		return;

	crtc_state->dc3co_exitline = crtc_vdisplay - exit_scanlines;
}

666 667 668
static bool intel_psr2_config_valid(struct intel_dp *intel_dp,
				    struct intel_crtc_state *crtc_state)
{
669
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
670 671
	int crtc_hdisplay = crtc_state->hw.adjusted_mode.crtc_hdisplay;
	int crtc_vdisplay = crtc_state->hw.adjusted_mode.crtc_vdisplay;
672
	int psr_max_h = 0, psr_max_v = 0, max_bpp = 0;
673

674
	if (!dev_priv->psr.sink_psr2_support)
675 676
		return false;

677
	if (!transcoder_has_psr2(dev_priv, crtc_state->cpu_transcoder)) {
678 679 680
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not supported in transcoder %s\n",
			    transcoder_name(crtc_state->cpu_transcoder));
681 682 683
		return false;
	}

684 685 686 687 688
	/*
	 * DSC and PSR2 cannot be enabled simultaneously. If a requested
	 * resolution requires DSC to be enabled, priority is given to DSC
	 * over PSR2.
	 */
689
	if (crtc_state->dsc.compression_enable) {
690 691
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 cannot be enabled since DSC is enabled\n");
692 693 694
		return false;
	}

695 696 697 698 699 700
	if (crtc_state->crc_enabled) {
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled because it would inhibit pipe CRC calculation\n");
		return false;
	}

701 702 703
	if (INTEL_GEN(dev_priv) >= 12) {
		psr_max_h = 5120;
		psr_max_v = 3200;
704
		max_bpp = 30;
705
	} else if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
706 707
		psr_max_h = 4096;
		psr_max_v = 2304;
708
		max_bpp = 24;
709
	} else if (IS_GEN(dev_priv, 9)) {
710 711
		psr_max_h = 3640;
		psr_max_v = 2304;
712
		max_bpp = 24;
713 714
	}

715
	if (crtc_state->pipe_bpp > max_bpp) {
716 717 718
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled, pipe bpp %d > max supported %d\n",
			    crtc_state->pipe_bpp, max_bpp);
719 720 721
		return false;
	}

722 723 724
	/*
	 * HW sends SU blocks of size four scan lines, which means the starting
	 * X coordinate and Y granularity requirements will always be met. We
725 726
	 * only need to validate the SU block width is a multiple of
	 * x granularity.
727
	 */
728
	if (crtc_hdisplay % dev_priv->psr.su_x_granularity) {
729 730 731
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled, hdisplay(%d) not multiple of %d\n",
			    crtc_hdisplay, dev_priv->psr.su_x_granularity);
732 733 734
		return false;
	}

735 736 737 738 739 740 741 742 743 744
	/*
	 * Some platforms lack PSR2 HW tracking and instead require manual
	 * tracking by software.  In this case, the driver is required to track
	 * the areas that need updates and program hardware to send selective
	 * updates.
	 *
	 * So until the software tracking is implemented, PSR2 needs to be
	 * disabled for platforms without PSR2 HW tracking.
	 */
	if (!HAS_PSR_HW_TRACKING(dev_priv)) {
745
		drm_dbg_kms(&dev_priv->drm,
746 747 748 749 750 751 752 753 754
			    "No PSR2 HW tracking in the platform\n");
		return false;
	}

	if (crtc_hdisplay > psr_max_h || crtc_vdisplay > psr_max_v) {
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled, resolution %dx%d > max supported %dx%d\n",
			    crtc_hdisplay, crtc_vdisplay,
			    psr_max_h, psr_max_v);
755 756 757
		return false;
	}

758
	tgl_dc3co_exitline_compute_config(intel_dp, crtc_state);
759 760 761
	return true;
}

762 763
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
764 765
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
766
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
767
	const struct drm_display_mode *adjusted_mode =
768
		&crtc_state->hw.adjusted_mode;
769
	int psr_setup_time;
R
Rodrigo Vivi 已提交
770

771
	if (!CAN_PSR(dev_priv))
772 773
		return;

774
	if (intel_dp != dev_priv->psr.dp)
775
		return;
R
Rodrigo Vivi 已提交
776

777 778
	if (!psr_global_enabled(dev_priv))
		return;
779 780
	/*
	 * HSW spec explicitly says PSR is tied to port A.
781 782 783
	 * BDW+ platforms have a instance of PSR registers per transcoder but
	 * for now it only supports one instance of PSR, so lets keep it
	 * hardcoded to PORT_A
784
	 */
785
	if (dig_port->base.port != PORT_A) {
786 787
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: Port not supported\n");
788
		return;
R
Rodrigo Vivi 已提交
789 790
	}

791
	if (dev_priv->psr.sink_not_reliable) {
792 793
		drm_dbg_kms(&dev_priv->drm,
			    "PSR sink implementation is not reliable\n");
794 795 796
		return;
	}

797
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
798 799
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: Interlaced mode enabled\n");
800
		return;
R
Rodrigo Vivi 已提交
801 802
	}

803 804
	psr_setup_time = drm_dp_psr_setup_time(intel_dp->psr_dpcd);
	if (psr_setup_time < 0) {
805 806 807
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: Invalid PSR setup time (0x%02x)\n",
			    intel_dp->psr_dpcd[1]);
808
		return;
809 810 811 812
	}

	if (intel_usecs_to_scanlines(adjusted_mode, psr_setup_time) >
	    adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vdisplay - 1) {
813 814 815
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: PSR setup time (%d us) too long\n",
			    psr_setup_time);
816 817 818 819
		return;
	}

	crtc_state->has_psr = true;
820
	crtc_state->has_psr2 = intel_psr2_config_valid(intel_dp, crtc_state);
821
	crtc_state->infoframes.enable |= intel_hdmi_infoframe_enable(DP_SDP_VSC);
R
Rodrigo Vivi 已提交
822 823
}

824
static void intel_psr_activate(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
825
{
826
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
R
Rodrigo Vivi 已提交
827

828
	if (transcoder_has_psr2(dev_priv, dev_priv->psr.transcoder))
829 830
		drm_WARN_ON(&dev_priv->drm,
			    intel_de_read(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder)) & EDP_PSR2_ENABLE);
831

832 833 834
	drm_WARN_ON(&dev_priv->drm,
		    intel_de_read(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder)) & EDP_PSR_ENABLE);
	drm_WARN_ON(&dev_priv->drm, dev_priv->psr.active);
R
Rodrigo Vivi 已提交
835 836
	lockdep_assert_held(&dev_priv->psr.lock);

837 838 839 840 841 842
	/* psr1 and psr2 are mutually exclusive.*/
	if (dev_priv->psr.psr2_enabled)
		hsw_activate_psr2(intel_dp);
	else
		hsw_activate_psr1(intel_dp);

R
Rodrigo Vivi 已提交
843 844 845
	dev_priv->psr.active = true;
}

846 847
static void intel_psr_enable_source(struct intel_dp *intel_dp,
				    const struct intel_crtc_state *crtc_state)
848
{
849
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
850
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
851
	u32 mask;
852

853 854 855 856 857 858
	/* Only HSW and BDW have PSR AUX registers that need to be setup. SKL+
	 * use hardcoded values PSR AUX transactions
	 */
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
		hsw_psr_setup_aux(intel_dp);

859
	if (dev_priv->psr.psr2_enabled && (IS_GEN(dev_priv, 9) &&
860
					   !IS_GEMINILAKE(dev_priv))) {
861
		i915_reg_t reg = CHICKEN_TRANS(cpu_transcoder);
862
		u32 chicken = intel_de_read(dev_priv, reg);
863

864 865
		chicken |= PSR2_VSC_ENABLE_PROG_HEADER |
			   PSR2_ADD_VERTICAL_LINE_COUNT;
866
		intel_de_write(dev_priv, reg, chicken);
867
	}
868 869 870 871 872 873 874

	/*
	 * Per Spec: Avoid continuous PSR exit by masking MEMUP and HPD also
	 * mask LPSP to avoid dependency on other drivers that might block
	 * runtime_pm besides preventing  other hw tracking issues now we
	 * can rely on frontbuffer tracking.
	 */
875 876 877 878 879 880 881 882
	mask = EDP_PSR_DEBUG_MASK_MEMUP |
	       EDP_PSR_DEBUG_MASK_HPD |
	       EDP_PSR_DEBUG_MASK_LPSP |
	       EDP_PSR_DEBUG_MASK_MAX_SLEEP;

	if (INTEL_GEN(dev_priv) < 11)
		mask |= EDP_PSR_DEBUG_MASK_DISP_REG_WRITE;

883 884
	intel_de_write(dev_priv, EDP_PSR_DEBUG(dev_priv->psr.transcoder),
		       mask);
885

886
	psr_irq_control(dev_priv);
887 888 889 890 891 892 893 894

	if (crtc_state->dc3co_exitline) {
		u32 val;

		/*
		 * TODO: if future platforms supports DC3CO in more than one
		 * transcoder, EXITLINE will need to be unset when disabling PSR
		 */
895
		val = intel_de_read(dev_priv, EXITLINE(cpu_transcoder));
896 897 898
		val &= ~EXITLINE_MASK;
		val |= crtc_state->dc3co_exitline << EXITLINE_SHIFT;
		val |= EXITLINE_ENABLE;
899
		intel_de_write(dev_priv, EXITLINE(cpu_transcoder), val);
900
	}
901 902
}

903
static void intel_psr_enable_locked(struct drm_i915_private *dev_priv,
904 905
				    const struct intel_crtc_state *crtc_state,
				    const struct drm_connector_state *conn_state)
906 907
{
	struct intel_dp *intel_dp = dev_priv->psr.dp;
908 909
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &dig_port->base;
910
	u32 val;
911

912
	drm_WARN_ON(&dev_priv->drm, dev_priv->psr.enabled);
913 914 915

	dev_priv->psr.psr2_enabled = intel_psr2_enabled(dev_priv, crtc_state);
	dev_priv->psr.busy_frontbuffer_bits = 0;
916
	dev_priv->psr.pipe = to_intel_crtc(crtc_state->uapi.crtc)->pipe;
917
	dev_priv->psr.dc3co_enabled = !!crtc_state->dc3co_exitline;
918
	dev_priv->psr.transcoder = crtc_state->cpu_transcoder;
919 920 921
	/* DC5/DC6 requires at least 6 idle frames */
	val = usecs_to_jiffies(intel_get_frame_time_us(crtc_state) * 6);
	dev_priv->psr.dc3co_exit_delay = val;
922 923 924 925 926 927 928 929 930

	/*
	 * If a PSR error happened and the driver is reloaded, the EDP_PSR_IIR
	 * will still keep the error set even after the reset done in the
	 * irq_preinstall and irq_uninstall hooks.
	 * And enabling in this situation cause the screen to freeze in the
	 * first time that PSR HW tries to activate so lets keep PSR disabled
	 * to avoid any rendering problems.
	 */
931
	if (INTEL_GEN(dev_priv) >= 12) {
932 933
		val = intel_de_read(dev_priv,
				    TRANS_PSR_IIR(dev_priv->psr.transcoder));
934 935
		val &= EDP_PSR_ERROR(0);
	} else {
936
		val = intel_de_read(dev_priv, EDP_PSR_IIR);
937 938
		val &= EDP_PSR_ERROR(dev_priv->psr.transcoder);
	}
939 940
	if (val) {
		dev_priv->psr.sink_not_reliable = true;
941 942
		drm_dbg_kms(&dev_priv->drm,
			    "PSR interruption error set, not enabling PSR\n");
943 944
		return;
	}
945

946 947
	drm_dbg_kms(&dev_priv->drm, "Enabling PSR%s\n",
		    dev_priv->psr.psr2_enabled ? "2" : "1");
948 949 950
	intel_dp_compute_psr_vsc_sdp(intel_dp, crtc_state, conn_state,
				     &dev_priv->psr.vsc);
	intel_write_dp_vsc_sdp(encoder, crtc_state, &dev_priv->psr.vsc);
951 952 953 954 955 956 957
	intel_psr_enable_sink(intel_dp);
	intel_psr_enable_source(intel_dp, crtc_state);
	dev_priv->psr.enabled = true;

	intel_psr_activate(intel_dp);
}

R
Rodrigo Vivi 已提交
958 959 960
/**
 * intel_psr_enable - Enable PSR
 * @intel_dp: Intel DP
961
 * @crtc_state: new CRTC state
962
 * @conn_state: new CONNECTOR state
R
Rodrigo Vivi 已提交
963 964 965
 *
 * This function can only be called after the pipe is fully trained and enabled.
 */
966
void intel_psr_enable(struct intel_dp *intel_dp,
967 968
		      const struct intel_crtc_state *crtc_state,
		      const struct drm_connector_state *conn_state)
R
Rodrigo Vivi 已提交
969
{
970
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
R
Rodrigo Vivi 已提交
971

972
	if (!CAN_PSR(dev_priv) || dev_priv->psr.dp != intel_dp)
R
Rodrigo Vivi 已提交
973 974
		return;

975 976 977
	dev_priv->psr.force_mode_changed = false;

	if (!crtc_state->has_psr)
978 979
		return;

980
	drm_WARN_ON(&dev_priv->drm, dev_priv->drrs.dp);
981

R
Rodrigo Vivi 已提交
982
	mutex_lock(&dev_priv->psr.lock);
983

984
	if (!psr_global_enabled(dev_priv)) {
985
		drm_dbg_kms(&dev_priv->drm, "PSR disabled by flag\n");
R
Rodrigo Vivi 已提交
986 987 988
		goto unlock;
	}

989
	intel_psr_enable_locked(dev_priv, crtc_state, conn_state);
990

R
Rodrigo Vivi 已提交
991 992 993 994
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

995 996 997 998
static void intel_psr_exit(struct drm_i915_private *dev_priv)
{
	u32 val;

999
	if (!dev_priv->psr.active) {
1000
		if (transcoder_has_psr2(dev_priv, dev_priv->psr.transcoder)) {
1001 1002
			val = intel_de_read(dev_priv,
					    EDP_PSR2_CTL(dev_priv->psr.transcoder));
1003
			drm_WARN_ON(&dev_priv->drm, val & EDP_PSR2_ENABLE);
1004 1005
		}

1006 1007
		val = intel_de_read(dev_priv,
				    EDP_PSR_CTL(dev_priv->psr.transcoder));
1008
		drm_WARN_ON(&dev_priv->drm, val & EDP_PSR_ENABLE);
1009

1010
		return;
1011
	}
1012 1013

	if (dev_priv->psr.psr2_enabled) {
1014
		tgl_disallow_dc3co_on_psr2_exit(dev_priv);
1015 1016
		val = intel_de_read(dev_priv,
				    EDP_PSR2_CTL(dev_priv->psr.transcoder));
1017
		drm_WARN_ON(&dev_priv->drm, !(val & EDP_PSR2_ENABLE));
1018
		val &= ~EDP_PSR2_ENABLE;
1019 1020
		intel_de_write(dev_priv,
			       EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
1021
	} else {
1022 1023
		val = intel_de_read(dev_priv,
				    EDP_PSR_CTL(dev_priv->psr.transcoder));
1024
		drm_WARN_ON(&dev_priv->drm, !(val & EDP_PSR_ENABLE));
1025
		val &= ~EDP_PSR_ENABLE;
1026 1027
		intel_de_write(dev_priv,
			       EDP_PSR_CTL(dev_priv->psr.transcoder), val);
1028 1029 1030 1031
	}
	dev_priv->psr.active = false;
}

1032
static void intel_psr_disable_locked(struct intel_dp *intel_dp)
1033
{
1034
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1035 1036
	i915_reg_t psr_status;
	u32 psr_status_mask;
R
Rodrigo Vivi 已提交
1037

1038 1039 1040 1041 1042
	lockdep_assert_held(&dev_priv->psr.lock);

	if (!dev_priv->psr.enabled)
		return;

1043 1044
	drm_dbg_kms(&dev_priv->drm, "Disabling PSR%s\n",
		    dev_priv->psr.psr2_enabled ? "2" : "1");
1045

1046
	intel_psr_exit(dev_priv);
1047

1048
	if (dev_priv->psr.psr2_enabled) {
1049
		psr_status = EDP_PSR2_STATUS(dev_priv->psr.transcoder);
1050
		psr_status_mask = EDP_PSR2_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
1051
	} else {
1052
		psr_status = EDP_PSR_STATUS(dev_priv->psr.transcoder);
1053
		psr_status_mask = EDP_PSR_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
1054
	}
1055 1056

	/* Wait till PSR is idle */
1057 1058
	if (intel_de_wait_for_clear(dev_priv, psr_status,
				    psr_status_mask, 2000))
1059
		drm_err(&dev_priv->drm, "Timed out waiting PSR idle state\n");
1060 1061 1062 1063

	/* Disable PSR on Sink */
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);

1064 1065 1066
	if (dev_priv->psr.psr2_enabled)
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_RECEIVER_ALPM_CONFIG, 0);

1067
	dev_priv->psr.enabled = false;
1068 1069
}

1070 1071 1072
/**
 * intel_psr_disable - Disable PSR
 * @intel_dp: Intel DP
1073
 * @old_crtc_state: old CRTC state
1074 1075 1076
 *
 * This function needs to be called before disabling pipe.
 */
1077 1078
void intel_psr_disable(struct intel_dp *intel_dp,
		       const struct intel_crtc_state *old_crtc_state)
1079
{
1080
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1081

1082
	if (!old_crtc_state->has_psr)
1083 1084
		return;

1085
	if (drm_WARN_ON(&dev_priv->drm, !CAN_PSR(dev_priv)))
1086 1087
		return;

1088
	mutex_lock(&dev_priv->psr.lock);
1089

1090
	intel_psr_disable_locked(intel_dp);
1091

R
Rodrigo Vivi 已提交
1092
	mutex_unlock(&dev_priv->psr.lock);
1093
	cancel_work_sync(&dev_priv->psr.work);
1094
	cancel_delayed_work_sync(&dev_priv->psr.dc3co_work);
R
Rodrigo Vivi 已提交
1095 1096
}

1097 1098
static void psr_force_hw_tracking_exit(struct drm_i915_private *dev_priv)
{
1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
	if (INTEL_GEN(dev_priv) >= 9)
		/*
		 * Display WA #0884: skl+
		 * This documented WA for bxt can be safely applied
		 * broadly so we can force HW tracking to exit PSR
		 * instead of disabling and re-enabling.
		 * Workaround tells us to write 0 to CUR_SURFLIVE_A,
		 * but it makes more sense write to the current active
		 * pipe.
		 */
1109
		intel_de_write(dev_priv, CURSURFLIVE(dev_priv->psr.pipe), 0);
1110 1111 1112 1113 1114 1115
	else
		/*
		 * A write to CURSURFLIVE do not cause HW tracking to exit PSR
		 * on older gens so doing the manual exit instead.
		 */
		intel_psr_exit(dev_priv);
1116 1117
}

1118 1119 1120 1121
/**
 * intel_psr_update - Update PSR state
 * @intel_dp: Intel DP
 * @crtc_state: new CRTC state
1122
 * @conn_state: new CONNECTOR state
1123 1124 1125 1126 1127 1128
 *
 * This functions will update PSR states, disabling, enabling or switching PSR
 * version when executing fastsets. For full modeset, intel_psr_disable() and
 * intel_psr_enable() should be called instead.
 */
void intel_psr_update(struct intel_dp *intel_dp,
1129 1130
		      const struct intel_crtc_state *crtc_state,
		      const struct drm_connector_state *conn_state)
1131 1132 1133 1134 1135 1136 1137 1138
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct i915_psr *psr = &dev_priv->psr;
	bool enable, psr2_enable;

	if (!CAN_PSR(dev_priv) || READ_ONCE(psr->dp) != intel_dp)
		return;

1139 1140
	dev_priv->psr.force_mode_changed = false;

1141 1142
	mutex_lock(&dev_priv->psr.lock);

1143
	enable = crtc_state->has_psr && psr_global_enabled(dev_priv);
1144 1145
	psr2_enable = intel_psr2_enabled(dev_priv, crtc_state);

1146 1147 1148 1149
	if (enable == psr->enabled && psr2_enable == psr->psr2_enabled) {
		/* Force a PSR exit when enabling CRC to avoid CRC timeouts */
		if (crtc_state->crc_enabled && psr->enabled)
			psr_force_hw_tracking_exit(dev_priv);
1150 1151 1152 1153 1154 1155 1156 1157 1158
		else if (INTEL_GEN(dev_priv) < 9 && psr->enabled) {
			/*
			 * Activate PSR again after a force exit when enabling
			 * CRC in older gens
			 */
			if (!dev_priv->psr.active &&
			    !dev_priv->psr.busy_frontbuffer_bits)
				schedule_work(&dev_priv->psr.work);
		}
1159

1160
		goto unlock;
1161
	}
1162

1163 1164
	if (psr->enabled)
		intel_psr_disable_locked(intel_dp);
1165

1166
	if (enable)
1167
		intel_psr_enable_locked(dev_priv, crtc_state, conn_state);
1168 1169 1170 1171 1172

unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
/**
 * intel_psr_wait_for_idle - wait for PSR1 to idle
 * @new_crtc_state: new CRTC state
 * @out_value: PSR status in case of failure
 *
 * This function is expected to be called from pipe_update_start() where it is
 * not expected to race with PSR enable or disable.
 *
 * Returns: 0 on success or -ETIMEOUT if PSR status does not idle.
 */
1183 1184
int intel_psr_wait_for_idle(const struct intel_crtc_state *new_crtc_state,
			    u32 *out_value)
1185
{
1186
	struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->uapi.crtc);
1187
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1188

1189
	if (!dev_priv->psr.enabled || !new_crtc_state->has_psr)
1190 1191
		return 0;

1192 1193 1194
	/* FIXME: Update this for PSR2 if we need to wait for idle */
	if (READ_ONCE(dev_priv->psr.psr2_enabled))
		return 0;
1195 1196

	/*
1197 1198 1199 1200
	 * From bspec: Panel Self Refresh (BDW+)
	 * Max. time for PSR to idle = Inverse of the refresh rate + 6 ms of
	 * exit training time + 1.5 ms of aux channel handshake. 50 ms is
	 * defensive enough to cover everything.
1201
	 */
1202

1203 1204
	return __intel_wait_for_register(&dev_priv->uncore,
					 EDP_PSR_STATUS(dev_priv->psr.transcoder),
1205
					 EDP_PSR_STATUS_STATE_MASK,
1206 1207
					 EDP_PSR_STATUS_STATE_IDLE, 2, 50,
					 out_value);
1208 1209 1210
}

static bool __psr_wait_for_idle_locked(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
1211
{
1212 1213 1214 1215
	i915_reg_t reg;
	u32 mask;
	int err;

1216
	if (!dev_priv->psr.enabled)
1217
		return false;
R
Rodrigo Vivi 已提交
1218

1219
	if (dev_priv->psr.psr2_enabled) {
1220
		reg = EDP_PSR2_STATUS(dev_priv->psr.transcoder);
1221
		mask = EDP_PSR2_STATUS_STATE_MASK;
1222
	} else {
1223
		reg = EDP_PSR_STATUS(dev_priv->psr.transcoder);
1224
		mask = EDP_PSR_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
1225
	}
1226 1227 1228

	mutex_unlock(&dev_priv->psr.lock);

1229
	err = intel_de_wait_for_clear(dev_priv, reg, mask, 50);
1230
	if (err)
1231 1232
		drm_err(&dev_priv->drm,
			"Timed out waiting for PSR Idle for re-enable\n");
1233 1234

	/* After the unlocked wait, verify that PSR is still wanted! */
R
Rodrigo Vivi 已提交
1235
	mutex_lock(&dev_priv->psr.lock);
1236 1237
	return err == 0 && dev_priv->psr.enabled;
}
R
Rodrigo Vivi 已提交
1238

1239
static int intel_psr_fastset_force(struct drm_i915_private *dev_priv)
1240
{
1241 1242 1243
	struct drm_device *dev = &dev_priv->drm;
	struct drm_modeset_acquire_ctx ctx;
	struct drm_atomic_state *state;
1244
	struct intel_crtc *crtc;
1245
	int err;
1246

1247 1248 1249
	state = drm_atomic_state_alloc(dev);
	if (!state)
		return -ENOMEM;
1250

1251 1252 1253 1254
	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);
	state->acquire_ctx = &ctx;

retry:
1255 1256 1257
	for_each_intel_crtc(dev, crtc) {
		struct intel_crtc_state *crtc_state =
			intel_atomic_get_crtc_state(state, crtc);
1258 1259 1260 1261 1262 1263

		if (IS_ERR(crtc_state)) {
			err = PTR_ERR(crtc_state);
			goto error;
		}

1264
		if (crtc_state->hw.active && crtc_state->has_psr) {
1265
			/* Mark mode as changed to trigger a pipe->update() */
1266
			crtc_state->uapi.mode_changed = true;
1267 1268 1269 1270 1271
			break;
		}
	}

	err = drm_atomic_commit(state);
1272

1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285
error:
	if (err == -EDEADLK) {
		drm_atomic_state_clear(state);
		err = drm_modeset_backoff(&ctx);
		if (!err)
			goto retry;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
	drm_atomic_state_put(state);

	return err;
1286 1287
}

1288
int intel_psr_debug_set(struct drm_i915_private *dev_priv, u64 val)
1289
{
1290 1291
	const u32 mode = val & I915_PSR_DEBUG_MODE_MASK;
	u32 old_mode;
1292 1293 1294
	int ret;

	if (val & ~(I915_PSR_DEBUG_IRQ | I915_PSR_DEBUG_MODE_MASK) ||
1295
	    mode > I915_PSR_DEBUG_FORCE_PSR1) {
1296
		drm_dbg_kms(&dev_priv->drm, "Invalid debug mask %llx\n", val);
1297 1298 1299 1300 1301 1302 1303
		return -EINVAL;
	}

	ret = mutex_lock_interruptible(&dev_priv->psr.lock);
	if (ret)
		return ret;

1304
	old_mode = dev_priv->psr.debug & I915_PSR_DEBUG_MODE_MASK;
1305
	dev_priv->psr.debug = val;
1306 1307 1308 1309 1310 1311 1312

	/*
	 * Do it right away if it's already enabled, otherwise it will be done
	 * when enabling the source.
	 */
	if (dev_priv->psr.enabled)
		psr_irq_control(dev_priv);
1313 1314

	mutex_unlock(&dev_priv->psr.lock);
1315 1316 1317 1318

	if (old_mode != mode)
		ret = intel_psr_fastset_force(dev_priv);

1319 1320 1321
	return ret;
}

1322 1323 1324 1325 1326 1327 1328 1329 1330 1331
static void intel_psr_handle_irq(struct drm_i915_private *dev_priv)
{
	struct i915_psr *psr = &dev_priv->psr;

	intel_psr_disable_locked(psr->dp);
	psr->sink_not_reliable = true;
	/* let's make sure that sink is awaken */
	drm_dp_dpcd_writeb(&psr->dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
}

1332 1333 1334
static void intel_psr_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
1335
		container_of(work, typeof(*dev_priv), psr.work);
1336 1337 1338

	mutex_lock(&dev_priv->psr.lock);

1339 1340 1341
	if (!dev_priv->psr.enabled)
		goto unlock;

1342 1343 1344
	if (READ_ONCE(dev_priv->psr.irq_aux_error))
		intel_psr_handle_irq(dev_priv);

1345 1346 1347 1348 1349 1350
	/*
	 * We have to make sure PSR is ready for re-enable
	 * otherwise it keeps disabled until next full enable/disable cycle.
	 * PSR might take some time to get fully disabled
	 * and be ready for re-enable.
	 */
1351
	if (!__psr_wait_for_idle_locked(dev_priv))
R
Rodrigo Vivi 已提交
1352 1353 1354 1355 1356 1357 1358
		goto unlock;

	/*
	 * The delayed work can race with an invalidate hence we need to
	 * recheck. Since psr_flush first clears this and then reschedules we
	 * won't ever miss a flush when bailing out here.
	 */
1359
	if (dev_priv->psr.busy_frontbuffer_bits || dev_priv->psr.active)
R
Rodrigo Vivi 已提交
1360 1361
		goto unlock;

1362
	intel_psr_activate(dev_priv->psr.dp);
R
Rodrigo Vivi 已提交
1363 1364 1365 1366
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1367 1368
/**
 * intel_psr_invalidate - Invalidade PSR
1369
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
1370
 * @frontbuffer_bits: frontbuffer plane tracking bits
1371
 * @origin: which operation caused the invalidate
R
Rodrigo Vivi 已提交
1372 1373 1374 1375 1376 1377 1378 1379
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
 * disabled if the frontbuffer mask contains a buffer relevant to PSR.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
 */
1380
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
1381
			  unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
1382
{
1383
	if (!CAN_PSR(dev_priv))
1384 1385
		return;

1386
	if (origin == ORIGIN_FLIP)
1387 1388
		return;

R
Rodrigo Vivi 已提交
1389 1390 1391 1392 1393 1394
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

1395
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe);
R
Rodrigo Vivi 已提交
1396
	dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
1397 1398

	if (frontbuffer_bits)
1399
		intel_psr_exit(dev_priv);
1400

R
Rodrigo Vivi 已提交
1401 1402 1403
	mutex_unlock(&dev_priv->psr.lock);
}

1404 1405 1406 1407
/*
 * When we will be completely rely on PSR2 S/W tracking in future,
 * intel_psr_flush() will invalidate and flush the PSR for ORIGIN_FLIP
 * event also therefore tgl_dc3co_flush() require to be changed
1408
 * accordingly in future.
1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430
 */
static void
tgl_dc3co_flush(struct drm_i915_private *dev_priv,
		unsigned int frontbuffer_bits, enum fb_op_origin origin)
{
	mutex_lock(&dev_priv->psr.lock);

	if (!dev_priv->psr.dc3co_enabled)
		goto unlock;

	if (!dev_priv->psr.psr2_enabled || !dev_priv->psr.active)
		goto unlock;

	/*
	 * At every frontbuffer flush flip event modified delay of delayed work,
	 * when delayed work schedules that means display has been idle.
	 */
	if (!(frontbuffer_bits &
	    INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe)))
		goto unlock;

	tgl_psr2_enable_dc3co(dev_priv);
1431
	mod_delayed_work(system_wq, &dev_priv->psr.dc3co_work,
1432
			 dev_priv->psr.dc3co_exit_delay);
1433 1434 1435 1436 1437

unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1438 1439
/**
 * intel_psr_flush - Flush PSR
1440
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
1441
 * @frontbuffer_bits: frontbuffer plane tracking bits
1442
 * @origin: which operation caused the flush
R
Rodrigo Vivi 已提交
1443 1444 1445 1446 1447 1448 1449 1450
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering has completed and flushed out to memory. PSR
 * can be enabled again if no other frontbuffer relevant to PSR is dirty.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
 */
1451
void intel_psr_flush(struct drm_i915_private *dev_priv,
1452
		     unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
1453
{
1454
	if (!CAN_PSR(dev_priv))
1455 1456
		return;

1457 1458
	if (origin == ORIGIN_FLIP) {
		tgl_dc3co_flush(dev_priv, frontbuffer_bits, origin);
1459
		return;
1460
	}
1461

R
Rodrigo Vivi 已提交
1462 1463 1464 1465 1466 1467
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

1468
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe);
R
Rodrigo Vivi 已提交
1469 1470
	dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;

1471
	/* By definition flush = invalidate + flush */
1472 1473
	if (frontbuffer_bits)
		psr_force_hw_tracking_exit(dev_priv);
1474

R
Rodrigo Vivi 已提交
1475
	if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
1476
		schedule_work(&dev_priv->psr.work);
R
Rodrigo Vivi 已提交
1477 1478 1479
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1480 1481
/**
 * intel_psr_init - Init basic PSR work and mutex.
1482
 * @dev_priv: i915 device private
R
Rodrigo Vivi 已提交
1483 1484 1485 1486
 *
 * This function is  called only once at driver load to initialize basic
 * PSR stuff.
 */
1487
void intel_psr_init(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
1488
{
1489 1490 1491
	if (!HAS_PSR(dev_priv))
		return;

1492 1493 1494
	if (!dev_priv->psr.sink_support)
		return;

1495 1496 1497 1498 1499 1500 1501 1502
	if (IS_HASWELL(dev_priv))
		/*
		 * HSW don't have PSR registers on the same space as transcoder
		 * so set this to a value that when subtract to the register
		 * in transcoder space results in the right offset for HSW
		 */
		dev_priv->hsw_psr_mmio_adjust = _SRD_CTL_EDP - _HSW_EDP_PSR_BASE;

1503
	if (dev_priv->params.enable_psr == -1)
1504
		if (INTEL_GEN(dev_priv) < 9 || !dev_priv->vbt.psr.enable)
1505
			dev_priv->params.enable_psr = 0;
1506

1507
	/* Set link_standby x link_off defaults */
1508
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1509 1510
		/* HSW and BDW require workarounds that we don't implement. */
		dev_priv->psr.link_standby = false;
1511 1512
	else if (INTEL_GEN(dev_priv) < 12)
		/* For new platforms up to TGL let's respect VBT back again */
1513 1514
		dev_priv->psr.link_standby = dev_priv->vbt.psr.full_link;

1515
	INIT_WORK(&dev_priv->psr.work, intel_psr_work);
1516
	INIT_DELAYED_WORK(&dev_priv->psr.dc3co_work, tgl_dc3co_disable_work);
R
Rodrigo Vivi 已提交
1517 1518
	mutex_init(&dev_priv->psr.lock);
}
1519

1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538
static int psr_get_status_and_error_status(struct intel_dp *intel_dp,
					   u8 *status, u8 *error_status)
{
	struct drm_dp_aux *aux = &intel_dp->aux;
	int ret;

	ret = drm_dp_dpcd_readb(aux, DP_PSR_STATUS, status);
	if (ret != 1)
		return ret;

	ret = drm_dp_dpcd_readb(aux, DP_PSR_ERROR_STATUS, error_status);
	if (ret != 1)
		return ret;

	*status = *status & DP_PSR_SINK_STATE_MASK;

	return 0;
}

1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
static void psr_alpm_check(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct drm_dp_aux *aux = &intel_dp->aux;
	struct i915_psr *psr = &dev_priv->psr;
	u8 val;
	int r;

	if (!psr->psr2_enabled)
		return;

	r = drm_dp_dpcd_readb(aux, DP_RECEIVER_ALPM_STATUS, &val);
	if (r != 1) {
1552
		drm_err(&dev_priv->drm, "Error reading ALPM status\n");
1553 1554 1555 1556 1557 1558
		return;
	}

	if (val & DP_ALPM_LOCK_TIMEOUT_ERROR) {
		intel_psr_disable_locked(intel_dp);
		psr->sink_not_reliable = true;
1559 1560
		drm_dbg_kms(&dev_priv->drm,
			    "ALPM lock timeout error, disabling PSR\n");
1561 1562 1563 1564 1565 1566

		/* Clearing error */
		drm_dp_dpcd_writeb(aux, DP_RECEIVER_ALPM_STATUS, val);
	}
}

1567 1568 1569 1570 1571 1572 1573 1574 1575
static void psr_capability_changed_check(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct i915_psr *psr = &dev_priv->psr;
	u8 val;
	int r;

	r = drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_ESI, &val);
	if (r != 1) {
1576
		drm_err(&dev_priv->drm, "Error reading DP_PSR_ESI\n");
1577 1578 1579 1580 1581 1582
		return;
	}

	if (val & DP_PSR_CAPS_CHANGE) {
		intel_psr_disable_locked(intel_dp);
		psr->sink_not_reliable = true;
1583 1584
		drm_dbg_kms(&dev_priv->drm,
			    "Sink PSR capability changed, disabling PSR\n");
1585 1586 1587 1588 1589 1590

		/* Clearing it */
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_ESI, val);
	}
}

1591 1592
void intel_psr_short_pulse(struct intel_dp *intel_dp)
{
1593
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1594
	struct i915_psr *psr = &dev_priv->psr;
1595
	u8 status, error_status;
1596
	const u8 errors = DP_PSR_RFB_STORAGE_ERROR |
1597 1598
			  DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR |
			  DP_PSR_LINK_CRC_ERROR;
1599 1600 1601 1602 1603 1604

	if (!CAN_PSR(dev_priv) || !intel_dp_is_edp(intel_dp))
		return;

	mutex_lock(&psr->lock);

1605
	if (!psr->enabled || psr->dp != intel_dp)
1606 1607
		goto exit;

1608
	if (psr_get_status_and_error_status(intel_dp, &status, &error_status)) {
1609 1610
		drm_err(&dev_priv->drm,
			"Error reading PSR status or error status\n");
1611 1612 1613
		goto exit;
	}

1614
	if (status == DP_PSR_SINK_INTERNAL_ERROR || (error_status & errors)) {
1615
		intel_psr_disable_locked(intel_dp);
1616
		psr->sink_not_reliable = true;
1617 1618
	}

1619
	if (status == DP_PSR_SINK_INTERNAL_ERROR && !error_status)
1620 1621
		drm_dbg_kms(&dev_priv->drm,
			    "PSR sink internal error, disabling PSR\n");
1622
	if (error_status & DP_PSR_RFB_STORAGE_ERROR)
1623 1624
		drm_dbg_kms(&dev_priv->drm,
			    "PSR RFB storage error, disabling PSR\n");
1625
	if (error_status & DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR)
1626 1627
		drm_dbg_kms(&dev_priv->drm,
			    "PSR VSC SDP uncorrectable error, disabling PSR\n");
1628
	if (error_status & DP_PSR_LINK_CRC_ERROR)
1629 1630
		drm_dbg_kms(&dev_priv->drm,
			    "PSR Link CRC error, disabling PSR\n");
1631

1632
	if (error_status & ~errors)
1633 1634 1635
		drm_err(&dev_priv->drm,
			"PSR_ERROR_STATUS unhandled errors %x\n",
			error_status & ~errors);
1636
	/* clear status register */
1637
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_ERROR_STATUS, error_status);
1638 1639

	psr_alpm_check(intel_dp);
1640
	psr_capability_changed_check(intel_dp);
1641

1642 1643 1644
exit:
	mutex_unlock(&psr->lock);
}
1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659

bool intel_psr_enabled(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	bool ret;

	if (!CAN_PSR(dev_priv) || !intel_dp_is_edp(intel_dp))
		return false;

	mutex_lock(&dev_priv->psr.lock);
	ret = (dev_priv->psr.dp == intel_dp && dev_priv->psr.enabled);
	mutex_unlock(&dev_priv->psr.lock);

	return ret;
}
1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670

void intel_psr_atomic_check(struct drm_connector *connector,
			    struct drm_connector_state *old_state,
			    struct drm_connector_state *new_state)
{
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
	struct intel_connector *intel_connector;
	struct intel_digital_port *dig_port;
	struct drm_crtc_state *crtc_state;

	if (!CAN_PSR(dev_priv) || !new_state->crtc ||
1671
	    !dev_priv->psr.force_mode_changed)
1672 1673 1674
		return;

	intel_connector = to_intel_connector(connector);
1675
	dig_port = enc_to_dig_port(intel_attached_encoder(intel_connector));
1676 1677 1678 1679 1680 1681
	if (dev_priv->psr.dp != &dig_port->dp)
		return;

	crtc_state = drm_atomic_get_new_crtc_state(new_state->state,
						   new_state->crtc);
	crtc_state->mode_changed = true;
1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695
}

void intel_psr_set_force_mode_changed(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv;

	if (!intel_dp)
		return;

	dev_priv = dp_to_i915(intel_dp);
	if (!CAN_PSR(dev_priv) || intel_dp != dev_priv->psr.dp)
		return;

	dev_priv->psr.force_mode_changed = true;
1696
}