intel_psr.c 45.7 KB
Newer Older
R
Rodrigo Vivi 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

24 25
#include <drm/drm_atomic_helper.h>

26 27
#include "display/intel_dp.h"

28
#include "i915_drv.h"
29
#include "intel_atomic.h"
30
#include "intel_display_types.h"
31
#include "intel_psr.h"
32
#include "intel_sprite.h"
33

R
Rodrigo Vivi 已提交
34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63
/**
 * DOC: Panel Self Refresh (PSR/SRD)
 *
 * Since Haswell Display controller supports Panel Self-Refresh on display
 * panels witch have a remote frame buffer (RFB) implemented according to PSR
 * spec in eDP1.3. PSR feature allows the display to go to lower standby states
 * when system is idle but display is on as it eliminates display refresh
 * request to DDR memory completely as long as the frame buffer for that
 * display is unchanged.
 *
 * Panel Self Refresh must be supported by both Hardware (source) and
 * Panel (sink).
 *
 * PSR saves power by caching the framebuffer in the panel RFB, which allows us
 * to power down the link and memory controller. For DSI panels the same idea
 * is called "manual mode".
 *
 * The implementation uses the hardware-based PSR support which automatically
 * enters/exits self-refresh mode. The hardware takes care of sending the
 * required DP aux message and could even retrain the link (that part isn't
 * enabled yet though). The hardware also keeps track of any frontbuffer
 * changes to know when to exit self-refresh mode again. Unfortunately that
 * part doesn't work too well, hence why the i915 PSR support uses the
 * software frontbuffer tracking to make sure it doesn't miss a screen
 * update. For this integration intel_psr_invalidate() and intel_psr_flush()
 * get called by the frontbuffer tracking code. Note that because of locking
 * issues the self-refresh re-enable code is done from a work queue, which
 * must be correctly synchronized/cancelled when shutting down the pipe."
 */

64 65 66 67 68 69 70 71 72 73 74 75
static bool psr_global_enabled(u32 debug)
{
	switch (debug & I915_PSR_DEBUG_MODE_MASK) {
	case I915_PSR_DEBUG_DEFAULT:
		return i915_modparams.enable_psr;
	case I915_PSR_DEBUG_DISABLE:
		return false;
	default:
		return true;
	}
}

76 77 78
static bool intel_psr2_enabled(struct drm_i915_private *dev_priv,
			       const struct intel_crtc_state *crtc_state)
{
79
	/* Cannot enable DSC and PSR2 simultaneously */
80
	WARN_ON(crtc_state->dsc.compression_enable &&
81 82
		crtc_state->has_psr2);

83
	switch (dev_priv->psr.debug & I915_PSR_DEBUG_MODE_MASK) {
84
	case I915_PSR_DEBUG_DISABLE:
85 86 87 88 89 90 91
	case I915_PSR_DEBUG_FORCE_PSR1:
		return false;
	default:
		return crtc_state->has_psr2;
	}
}

92
static void psr_irq_control(struct drm_i915_private *dev_priv)
93
{
94 95 96
	enum transcoder trans_shift;
	u32 mask, val;
	i915_reg_t imr_reg;
97

98 99 100 101 102 103 104 105 106 107 108 109 110 111
	/*
	 * gen12+ has registers relative to transcoder and one per transcoder
	 * using the same bit definition: handle it as TRANSCODER_EDP to force
	 * 0 shift in bit definition
	 */
	if (INTEL_GEN(dev_priv) >= 12) {
		trans_shift = 0;
		imr_reg = TRANS_PSR_IMR(dev_priv->psr.transcoder);
	} else {
		trans_shift = dev_priv->psr.transcoder;
		imr_reg = EDP_PSR_IMR;
	}

	mask = EDP_PSR_ERROR(trans_shift);
112
	if (dev_priv->psr.debug & I915_PSR_DEBUG_IRQ)
113 114
		mask |= EDP_PSR_POST_EXIT(trans_shift) |
			EDP_PSR_PRE_ENTRY(trans_shift);
115 116

	/* Warning: it is masking/setting reserved bits too */
117
	val = intel_de_read(dev_priv, imr_reg);
118
	val &= ~EDP_PSR_TRANS_MASK(trans_shift);
119
	val |= ~mask;
120
	intel_de_write(dev_priv, imr_reg, val);
121 122
}

123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159
static void psr_event_print(u32 val, bool psr2_enabled)
{
	DRM_DEBUG_KMS("PSR exit events: 0x%x\n", val);
	if (val & PSR_EVENT_PSR2_WD_TIMER_EXPIRE)
		DRM_DEBUG_KMS("\tPSR2 watchdog timer expired\n");
	if ((val & PSR_EVENT_PSR2_DISABLED) && psr2_enabled)
		DRM_DEBUG_KMS("\tPSR2 disabled\n");
	if (val & PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN)
		DRM_DEBUG_KMS("\tSU dirty FIFO underrun\n");
	if (val & PSR_EVENT_SU_CRC_FIFO_UNDERRUN)
		DRM_DEBUG_KMS("\tSU CRC FIFO underrun\n");
	if (val & PSR_EVENT_GRAPHICS_RESET)
		DRM_DEBUG_KMS("\tGraphics reset\n");
	if (val & PSR_EVENT_PCH_INTERRUPT)
		DRM_DEBUG_KMS("\tPCH interrupt\n");
	if (val & PSR_EVENT_MEMORY_UP)
		DRM_DEBUG_KMS("\tMemory up\n");
	if (val & PSR_EVENT_FRONT_BUFFER_MODIFY)
		DRM_DEBUG_KMS("\tFront buffer modification\n");
	if (val & PSR_EVENT_WD_TIMER_EXPIRE)
		DRM_DEBUG_KMS("\tPSR watchdog timer expired\n");
	if (val & PSR_EVENT_PIPE_REGISTERS_UPDATE)
		DRM_DEBUG_KMS("\tPIPE registers updated\n");
	if (val & PSR_EVENT_REGISTER_UPDATE)
		DRM_DEBUG_KMS("\tRegister updated\n");
	if (val & PSR_EVENT_HDCP_ENABLE)
		DRM_DEBUG_KMS("\tHDCP enabled\n");
	if (val & PSR_EVENT_KVMR_SESSION_ENABLE)
		DRM_DEBUG_KMS("\tKVMR session enabled\n");
	if (val & PSR_EVENT_VBI_ENABLE)
		DRM_DEBUG_KMS("\tVBI enabled\n");
	if (val & PSR_EVENT_LPSP_MODE_EXIT)
		DRM_DEBUG_KMS("\tLPSP mode exited\n");
	if ((val & PSR_EVENT_PSR_DISABLE) && !psr2_enabled)
		DRM_DEBUG_KMS("\tPSR disabled\n");
}

160 161
void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir)
{
162
	enum transcoder cpu_transcoder = dev_priv->psr.transcoder;
163 164
	enum transcoder trans_shift;
	i915_reg_t imr_reg;
165
	ktime_t time_ns =  ktime_get();
166

167 168 169 170 171 172 173 174 175
	if (INTEL_GEN(dev_priv) >= 12) {
		trans_shift = 0;
		imr_reg = TRANS_PSR_IMR(dev_priv->psr.transcoder);
	} else {
		trans_shift = dev_priv->psr.transcoder;
		imr_reg = EDP_PSR_IMR;
	}

	if (psr_iir & EDP_PSR_PRE_ENTRY(trans_shift)) {
176 177 178 179
		dev_priv->psr.last_entry_attempt = time_ns;
		DRM_DEBUG_KMS("[transcoder %s] PSR entry attempt in 2 vblanks\n",
			      transcoder_name(cpu_transcoder));
	}
180

181
	if (psr_iir & EDP_PSR_POST_EXIT(trans_shift)) {
182 183 184
		dev_priv->psr.last_exit = time_ns;
		DRM_DEBUG_KMS("[transcoder %s] PSR exit completed\n",
			      transcoder_name(cpu_transcoder));
185

186
		if (INTEL_GEN(dev_priv) >= 9) {
187 188
			u32 val = intel_de_read(dev_priv,
						PSR_EVENT(cpu_transcoder));
189
			bool psr2_enabled = dev_priv->psr.psr2_enabled;
190

191 192
			intel_de_write(dev_priv, PSR_EVENT(cpu_transcoder),
				       val);
193
			psr_event_print(val, psr2_enabled);
194
		}
195
	}
196

197
	if (psr_iir & EDP_PSR_ERROR(trans_shift)) {
198
		u32 val;
199

200 201
		DRM_WARN("[transcoder %s] PSR aux error\n",
			 transcoder_name(cpu_transcoder));
202

203
		dev_priv->psr.irq_aux_error = true;
204

205 206 207 208 209 210 211 212
		/*
		 * If this interruption is not masked it will keep
		 * interrupting so fast that it prevents the scheduled
		 * work to run.
		 * Also after a PSR error, we don't want to arm PSR
		 * again so we don't care about unmask the interruption
		 * or unset irq_aux_error.
		 */
213
		val = intel_de_read(dev_priv, imr_reg);
214
		val |= EDP_PSR_ERROR(trans_shift);
215
		intel_de_write(dev_priv, imr_reg, val);
216 217 218

		schedule_work(&dev_priv->psr.work);
	}
219 220
}

221 222
static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
{
223
	u8 alpm_caps = 0;
224 225 226 227 228 229 230

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
			      &alpm_caps) != 1)
		return false;
	return alpm_caps & DP_ALPM_CAP;
}

231 232
static u8 intel_dp_get_sink_sync_latency(struct intel_dp *intel_dp)
{
233
	u8 val = 8; /* assume the worst if we can't read the value */
234 235 236 237 238

	if (drm_dp_dpcd_readb(&intel_dp->aux,
			      DP_SYNCHRONIZATION_LATENCY_IN_SINK, &val) == 1)
		val &= DP_MAX_RESYNC_FRAME_COUNT_MASK;
	else
239
		DRM_DEBUG_KMS("Unable to get sink synchronization latency, assuming 8 frames\n");
240 241 242
	return val;
}

243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268
static u16 intel_dp_get_su_x_granulartiy(struct intel_dp *intel_dp)
{
	u16 val;
	ssize_t r;

	/*
	 * Returning the default X granularity if granularity not required or
	 * if DPCD read fails
	 */
	if (!(intel_dp->psr_dpcd[1] & DP_PSR2_SU_GRANULARITY_REQUIRED))
		return 4;

	r = drm_dp_dpcd_read(&intel_dp->aux, DP_PSR2_SU_X_GRANULARITY, &val, 2);
	if (r != 2)
		DRM_DEBUG_KMS("Unable to read DP_PSR2_SU_X_GRANULARITY\n");

	/*
	 * Spec says that if the value read is 0 the default granularity should
	 * be used instead.
	 */
	if (r != 2 || val == 0)
		val = 4;

	return val;
}

269 270 271 272 273
void intel_psr_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);

274 275 276 277 278
	if (dev_priv->psr.dp) {
		DRM_WARN("More than one eDP panel found, PSR support should be extended\n");
		return;
	}

279 280 281
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT, intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));

282 283 284 285
	if (!intel_dp->psr_dpcd[0])
		return;
	DRM_DEBUG_KMS("eDP panel supports PSR version %x\n",
		      intel_dp->psr_dpcd[0]);
286

287 288 289 290 291
	if (drm_dp_has_quirk(&intel_dp->desc, DP_DPCD_QUIRK_NO_PSR)) {
		DRM_DEBUG_KMS("PSR support not currently available for this panel\n");
		return;
	}

292 293 294 295
	if (!(intel_dp->edp_dpcd[1] & DP_EDP_SET_POWER_CAP)) {
		DRM_DEBUG_KMS("Panel lacks power state control, PSR cannot be enabled\n");
		return;
	}
296

297
	dev_priv->psr.sink_support = true;
298 299
	dev_priv->psr.sink_sync_latency =
		intel_dp_get_sink_sync_latency(intel_dp);
300

301 302
	dev_priv->psr.dp = intel_dp;

303
	if (INTEL_GEN(dev_priv) >= 9 &&
304
	    (intel_dp->psr_dpcd[0] == DP_PSR2_WITH_Y_COORD_IS_SUPPORTED)) {
305 306 307 308
		bool y_req = intel_dp->psr_dpcd[1] &
			     DP_PSR2_SU_Y_COORDINATE_REQUIRED;
		bool alpm = intel_dp_get_alpm_status(intel_dp);

309 310 311 312 313 314 315 316 317 318 319
		/*
		 * All panels that supports PSR version 03h (PSR2 +
		 * Y-coordinate) can handle Y-coordinates in VSC but we are
		 * only sure that it is going to be used when required by the
		 * panel. This way panel is capable to do selective update
		 * without a aux frame sync.
		 *
		 * To support PSR version 02h and PSR version 03h without
		 * Y-coordinate requirement panels we would need to enable
		 * GTC first.
		 */
320
		dev_priv->psr.sink_psr2_support = y_req && alpm;
321 322
		DRM_DEBUG_KMS("PSR2 %ssupported\n",
			      dev_priv->psr.sink_psr2_support ? "" : "not ");
323

324
		if (dev_priv->psr.sink_psr2_support) {
325 326
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
327 328
			dev_priv->psr.su_x_granularity =
				intel_dp_get_su_x_granulartiy(intel_dp);
329 330 331 332
		}
	}
}

333 334
static void intel_psr_setup_vsc(struct intel_dp *intel_dp,
				const struct intel_crtc_state *crtc_state)
335
{
336
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
337
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
338
	struct dp_sdp psr_vsc;
339

340
	if (dev_priv->psr.psr2_enabled) {
341 342 343 344
		/* Prepare VSC Header for SU as per EDP 1.4 spec, Table 6.11 */
		memset(&psr_vsc, 0, sizeof(psr_vsc));
		psr_vsc.sdp_header.HB0 = 0;
		psr_vsc.sdp_header.HB1 = 0x7;
345
		if (dev_priv->psr.colorimetry_support) {
346 347
			psr_vsc.sdp_header.HB2 = 0x5;
			psr_vsc.sdp_header.HB3 = 0x13;
348
		} else {
349 350 351
			psr_vsc.sdp_header.HB2 = 0x4;
			psr_vsc.sdp_header.HB3 = 0xe;
		}
352
	} else {
353 354 355 356 357 358
		/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
		memset(&psr_vsc, 0, sizeof(psr_vsc));
		psr_vsc.sdp_header.HB0 = 0;
		psr_vsc.sdp_header.HB1 = 0x7;
		psr_vsc.sdp_header.HB2 = 0x2;
		psr_vsc.sdp_header.HB3 = 0x8;
359 360
	}

361 362
	intel_dig_port->write_infoframe(&intel_dig_port->base,
					crtc_state,
363
					DP_SDP_VSC, &psr_vsc, sizeof(psr_vsc));
364 365
}

366
static void hsw_psr_setup_aux(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
367
{
368
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
369 370
	u32 aux_clock_divider, aux_ctl;
	int i;
371
	static const u8 aux_msg[] = {
R
Rodrigo Vivi 已提交
372 373 374 375 376 377
		[0] = DP_AUX_NATIVE_WRITE << 4,
		[1] = DP_SET_POWER >> 8,
		[2] = DP_SET_POWER & 0xff,
		[3] = 1 - 1,
		[4] = DP_SET_POWER_D0,
	};
378 379 380 381
	u32 psr_aux_mask = EDP_PSR_AUX_CTL_TIME_OUT_MASK |
			   EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK |
			   EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK |
			   EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK;
R
Rodrigo Vivi 已提交
382 383

	BUILD_BUG_ON(sizeof(aux_msg) > 20);
384
	for (i = 0; i < sizeof(aux_msg); i += 4)
385 386 387
		intel_de_write(dev_priv,
			       EDP_PSR_AUX_DATA(dev_priv->psr.transcoder, i >> 2),
			       intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));
388

389 390 391
	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

	/* Start with bits set for DDI_AUX_CTL register */
392
	aux_ctl = intel_dp->get_aux_send_ctl(intel_dp, sizeof(aux_msg),
393
					     aux_clock_divider);
394 395 396

	/* Select only valid bits for SRD_AUX_CTL */
	aux_ctl &= psr_aux_mask;
397 398
	intel_de_write(dev_priv, EDP_PSR_AUX_CTL(dev_priv->psr.transcoder),
		       aux_ctl);
399 400
}

401
static void intel_psr_enable_sink(struct intel_dp *intel_dp)
402
{
403
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
404
	u8 dpcd_val = DP_PSR_ENABLE;
405

406
	/* Enable ALPM at sink for psr2 */
407 408
	if (dev_priv->psr.psr2_enabled) {
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_RECEIVER_ALPM_CONFIG,
409 410 411
				   DP_ALPM_ENABLE |
				   DP_ALPM_LOCK_ERROR_IRQ_HPD_ENABLE);

412
		dpcd_val |= DP_PSR_ENABLE_PSR2 | DP_PSR_IRQ_HPD_WITH_CRC_ERRORS;
413 414 415
	} else {
		if (dev_priv->psr.link_standby)
			dpcd_val |= DP_PSR_MAIN_LINK_ACTIVE;
416 417 418

		if (INTEL_GEN(dev_priv) >= 8)
			dpcd_val |= DP_PSR_CRC_VERIFICATION;
419 420
	}

421
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, dpcd_val);
422

423
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
R
Rodrigo Vivi 已提交
424 425
}

426
static u32 intel_psr1_get_tp_time(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
427
{
428
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
429
	u32 val = 0;
430

431 432 433
	if (INTEL_GEN(dev_priv) >= 11)
		val |= EDP_PSR_TP4_TIME_0US;

434
	if (dev_priv->vbt.psr.tp1_wakeup_time_us == 0)
435
		val |= EDP_PSR_TP1_TIME_0us;
436
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 100)
437
		val |= EDP_PSR_TP1_TIME_100us;
438 439
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 500)
		val |= EDP_PSR_TP1_TIME_500us;
440
	else
441
		val |= EDP_PSR_TP1_TIME_2500us;
442

443
	if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us == 0)
444
		val |= EDP_PSR_TP2_TP3_TIME_0us;
445
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 100)
446
		val |= EDP_PSR_TP2_TP3_TIME_100us;
447 448
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 500)
		val |= EDP_PSR_TP2_TP3_TIME_500us;
449
	else
450
		val |= EDP_PSR_TP2_TP3_TIME_2500us;
451 452 453 454 455 456 457

	if (intel_dp_source_supports_hbr2(intel_dp) &&
	    drm_dp_tps3_supported(intel_dp->dpcd))
		val |= EDP_PSR_TP1_TP3_SEL;
	else
		val |= EDP_PSR_TP1_TP2_SEL;

458 459 460
	return val;
}

461
static u8 psr_compute_idle_frames(struct intel_dp *intel_dp)
462 463
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
464
	int idle_frames;
465 466 467 468

	/* Let's use 6 as the minimum to cover all known cases including the
	 * off-by-one issue that HW has in some cases.
	 */
469
	idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
470
	idle_frames = max(idle_frames, dev_priv->psr.sink_sync_latency + 1);
471 472 473 474 475 476 477 478 479 480 481 482 483 484

	if (WARN_ON(idle_frames > 0xf))
		idle_frames = 0xf;

	return idle_frames;
}

static void hsw_activate_psr1(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 max_sleep_time = 0x1f;
	u32 val = EDP_PSR_ENABLE;

	val |= psr_compute_idle_frames(intel_dp) << EDP_PSR_IDLE_FRAME_SHIFT;
485 486 487 488 489 490 491 492 493 494

	val |= max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT;
	if (IS_HASWELL(dev_priv))
		val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;

	if (dev_priv->psr.link_standby)
		val |= EDP_PSR_LINK_STANDBY;

	val |= intel_psr1_get_tp_time(intel_dp);

495 496 497
	if (INTEL_GEN(dev_priv) >= 8)
		val |= EDP_PSR_CRC_ENABLE;

498
	val |= (intel_de_read(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder)) &
499
		EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK);
500
	intel_de_write(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder), val);
501
}
502

R
Rodrigo Vivi 已提交
503
static void hsw_activate_psr2(struct intel_dp *intel_dp)
504
{
505
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
506 507
	u32 val;

508
	val = psr_compute_idle_frames(intel_dp) << EDP_PSR2_IDLE_FRAME_SHIFT;
509

510
	val |= EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE;
511 512
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
		val |= EDP_Y_COORDINATE_ENABLE;
513

514
	val |= EDP_PSR2_FRAME_BEFORE_SU(dev_priv->psr.sink_sync_latency + 1);
515

516 517
	if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us >= 0 &&
	    dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 50)
518
		val |= EDP_PSR2_TP2_TIME_50us;
519
	else if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 100)
520
		val |= EDP_PSR2_TP2_TIME_100us;
521
	else if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 500)
522
		val |= EDP_PSR2_TP2_TIME_500us;
523
	else
524
		val |= EDP_PSR2_TP2_TIME_2500us;
525

526
	/*
527 528
	 * PSR2 HW is incorrectly using EDP_PSR_TP1_TP3_SEL and BSpec is
	 * recommending keep this bit unset while PSR2 is enabled.
529
	 */
530
	intel_de_write(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder), 0);
531

532
	intel_de_write(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
R
Rodrigo Vivi 已提交
533 534
}

535 536 537
static bool
transcoder_has_psr2(struct drm_i915_private *dev_priv, enum transcoder trans)
{
538 539 540
	if (INTEL_GEN(dev_priv) < 9)
		return false;
	else if (INTEL_GEN(dev_priv) >= 12)
541 542 543 544 545
		return trans == TRANSCODER_A;
	else
		return trans == TRANSCODER_EDP;
}

546 547
static u32 intel_get_frame_time_us(const struct intel_crtc_state *cstate)
{
548
	if (!cstate || !cstate->hw.active)
549 550 551
		return 0;

	return DIV_ROUND_UP(1000 * 1000,
552
			    drm_mode_vrefresh(&cstate->hw.adjusted_mode));
553 554 555 556 557 558 559 560
}

static void psr2_program_idle_frames(struct drm_i915_private *dev_priv,
				     u32 idle_frames)
{
	u32 val;

	idle_frames <<=  EDP_PSR2_IDLE_FRAME_SHIFT;
561
	val = intel_de_read(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder));
562 563
	val &= ~EDP_PSR2_IDLE_FRAME_MASK;
	val |= idle_frames;
564
	intel_de_write(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
565 566 567 568 569 570 571 572 573 574
}

static void tgl_psr2_enable_dc3co(struct drm_i915_private *dev_priv)
{
	psr2_program_idle_frames(dev_priv, 0);
	intel_display_power_set_target_dc_state(dev_priv, DC_STATE_EN_DC3CO);
}

static void tgl_psr2_disable_dc3co(struct drm_i915_private *dev_priv)
{
575
	struct intel_dp *intel_dp = dev_priv->psr.dp;
576 577

	intel_display_power_set_target_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
578
	psr2_program_idle_frames(dev_priv, psr_compute_idle_frames(intel_dp));
579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606
}

static void tgl_dc5_idle_thread(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), psr.idle_work.work);

	mutex_lock(&dev_priv->psr.lock);
	/* If delayed work is pending, it is not idle */
	if (delayed_work_pending(&dev_priv->psr.idle_work))
		goto unlock;

	DRM_DEBUG_KMS("DC5/6 idle thread\n");
	tgl_psr2_disable_dc3co(dev_priv);
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

static void tgl_disallow_dc3co_on_psr2_exit(struct drm_i915_private *dev_priv)
{
	if (!dev_priv->psr.dc3co_enabled)
		return;

	cancel_delayed_work(&dev_priv->psr.idle_work);
	/* Before PSR2 exit disallow dc3co*/
	tgl_psr2_disable_dc3co(dev_priv);
}

607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636
static void
tgl_dc3co_exitline_compute_config(struct intel_dp *intel_dp,
				  struct intel_crtc_state *crtc_state)
{
	const u32 crtc_vdisplay = crtc_state->uapi.adjusted_mode.crtc_vdisplay;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 exit_scanlines;

	if (!(dev_priv->csr.allowed_dc_mask & DC_STATE_EN_DC3CO))
		return;

	/* B.Specs:49196 DC3CO only works with pipeA and DDIA.*/
	if (to_intel_crtc(crtc_state->uapi.crtc)->pipe != PIPE_A ||
	    dig_port->base.port != PORT_A)
		return;

	/*
	 * DC3CO Exit time 200us B.Spec 49196
	 * PSR2 transcoder Early Exit scanlines = ROUNDUP(200 / line time) + 1
	 */
	exit_scanlines =
		intel_usecs_to_scanlines(&crtc_state->uapi.adjusted_mode, 200) + 1;

	if (WARN_ON(exit_scanlines > crtc_vdisplay))
		return;

	crtc_state->dc3co_exitline = crtc_vdisplay - exit_scanlines;
}

637 638 639
static bool intel_psr2_config_valid(struct intel_dp *intel_dp,
				    struct intel_crtc_state *crtc_state)
{
640
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
641 642
	int crtc_hdisplay = crtc_state->hw.adjusted_mode.crtc_hdisplay;
	int crtc_vdisplay = crtc_state->hw.adjusted_mode.crtc_vdisplay;
643
	int psr_max_h = 0, psr_max_v = 0, max_bpp = 0;
644

645
	if (!dev_priv->psr.sink_psr2_support)
646 647
		return false;

648 649 650 651 652 653
	if (!transcoder_has_psr2(dev_priv, crtc_state->cpu_transcoder)) {
		DRM_DEBUG_KMS("PSR2 not supported in transcoder %s\n",
			      transcoder_name(crtc_state->cpu_transcoder));
		return false;
	}

654 655 656 657 658
	/*
	 * DSC and PSR2 cannot be enabled simultaneously. If a requested
	 * resolution requires DSC to be enabled, priority is given to DSC
	 * over PSR2.
	 */
659
	if (crtc_state->dsc.compression_enable) {
660 661 662 663
		DRM_DEBUG_KMS("PSR2 cannot be enabled since DSC is enabled\n");
		return false;
	}

664 665 666
	if (INTEL_GEN(dev_priv) >= 12) {
		psr_max_h = 5120;
		psr_max_v = 3200;
667
		max_bpp = 30;
668
	} else if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
669 670
		psr_max_h = 4096;
		psr_max_v = 2304;
671
		max_bpp = 24;
672
	} else if (IS_GEN(dev_priv, 9)) {
673 674
		psr_max_h = 3640;
		psr_max_v = 2304;
675
		max_bpp = 24;
676 677 678 679 680 681
	}

	if (crtc_hdisplay > psr_max_h || crtc_vdisplay > psr_max_v) {
		DRM_DEBUG_KMS("PSR2 not enabled, resolution %dx%d > max supported %dx%d\n",
			      crtc_hdisplay, crtc_vdisplay,
			      psr_max_h, psr_max_v);
682 683 684
		return false;
	}

685 686 687 688 689 690
	if (crtc_state->pipe_bpp > max_bpp) {
		DRM_DEBUG_KMS("PSR2 not enabled, pipe bpp %d > max supported %d\n",
			      crtc_state->pipe_bpp, max_bpp);
		return false;
	}

691 692 693
	/*
	 * HW sends SU blocks of size four scan lines, which means the starting
	 * X coordinate and Y granularity requirements will always be met. We
694 695
	 * only need to validate the SU block width is a multiple of
	 * x granularity.
696
	 */
697 698 699
	if (crtc_hdisplay % dev_priv->psr.su_x_granularity) {
		DRM_DEBUG_KMS("PSR2 not enabled, hdisplay(%d) not multiple of %d\n",
			      crtc_hdisplay, dev_priv->psr.su_x_granularity);
700 701 702
		return false;
	}

703 704 705 706 707
	if (crtc_state->crc_enabled) {
		DRM_DEBUG_KMS("PSR2 not enabled because it would inhibit pipe CRC calculation\n");
		return false;
	}

708
	tgl_dc3co_exitline_compute_config(intel_dp, crtc_state);
709 710 711
	return true;
}

712 713
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
714 715
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
716
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
717
	const struct drm_display_mode *adjusted_mode =
718
		&crtc_state->hw.adjusted_mode;
719
	int psr_setup_time;
R
Rodrigo Vivi 已提交
720

721
	if (!CAN_PSR(dev_priv))
722 723
		return;

724
	if (intel_dp != dev_priv->psr.dp)
725
		return;
R
Rodrigo Vivi 已提交
726

727 728
	/*
	 * HSW spec explicitly says PSR is tied to port A.
729 730 731
	 * BDW+ platforms have a instance of PSR registers per transcoder but
	 * for now it only supports one instance of PSR, so lets keep it
	 * hardcoded to PORT_A
732
	 */
733
	if (dig_port->base.port != PORT_A) {
734
		DRM_DEBUG_KMS("PSR condition failed: Port not supported\n");
735
		return;
R
Rodrigo Vivi 已提交
736 737
	}

738 739 740 741 742
	if (dev_priv->psr.sink_not_reliable) {
		DRM_DEBUG_KMS("PSR sink implementation is not reliable\n");
		return;
	}

743 744
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
		DRM_DEBUG_KMS("PSR condition failed: Interlaced mode enabled\n");
745
		return;
R
Rodrigo Vivi 已提交
746 747
	}

748 749 750 751
	psr_setup_time = drm_dp_psr_setup_time(intel_dp->psr_dpcd);
	if (psr_setup_time < 0) {
		DRM_DEBUG_KMS("PSR condition failed: Invalid PSR setup time (0x%02x)\n",
			      intel_dp->psr_dpcd[1]);
752
		return;
753 754 755 756 757 758
	}

	if (intel_usecs_to_scanlines(adjusted_mode, psr_setup_time) >
	    adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vdisplay - 1) {
		DRM_DEBUG_KMS("PSR condition failed: PSR setup time (%d us) too long\n",
			      psr_setup_time);
759 760 761 762
		return;
	}

	crtc_state->has_psr = true;
763
	crtc_state->has_psr2 = intel_psr2_config_valid(intel_dp, crtc_state);
R
Rodrigo Vivi 已提交
764 765
}

766
static void intel_psr_activate(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
767
{
768
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
R
Rodrigo Vivi 已提交
769

770
	if (transcoder_has_psr2(dev_priv, dev_priv->psr.transcoder))
771
		WARN_ON(intel_de_read(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder)) & EDP_PSR2_ENABLE);
772

773
	WARN_ON(intel_de_read(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder)) & EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
774 775 776
	WARN_ON(dev_priv->psr.active);
	lockdep_assert_held(&dev_priv->psr.lock);

777 778 779 780 781 782
	/* psr1 and psr2 are mutually exclusive.*/
	if (dev_priv->psr.psr2_enabled)
		hsw_activate_psr2(intel_dp);
	else
		hsw_activate_psr1(intel_dp);

R
Rodrigo Vivi 已提交
783 784 785
	dev_priv->psr.active = true;
}

786 787
static void intel_psr_enable_source(struct intel_dp *intel_dp,
				    const struct intel_crtc_state *crtc_state)
788
{
789
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
790
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
791
	u32 mask;
792

793 794 795 796 797 798
	/* Only HSW and BDW have PSR AUX registers that need to be setup. SKL+
	 * use hardcoded values PSR AUX transactions
	 */
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
		hsw_psr_setup_aux(intel_dp);

799
	if (dev_priv->psr.psr2_enabled && (IS_GEN(dev_priv, 9) &&
800
					   !IS_GEMINILAKE(dev_priv))) {
801
		i915_reg_t reg = CHICKEN_TRANS(cpu_transcoder);
802
		u32 chicken = intel_de_read(dev_priv, reg);
803

804 805
		chicken |= PSR2_VSC_ENABLE_PROG_HEADER |
			   PSR2_ADD_VERTICAL_LINE_COUNT;
806
		intel_de_write(dev_priv, reg, chicken);
807
	}
808 809 810 811 812 813 814

	/*
	 * Per Spec: Avoid continuous PSR exit by masking MEMUP and HPD also
	 * mask LPSP to avoid dependency on other drivers that might block
	 * runtime_pm besides preventing  other hw tracking issues now we
	 * can rely on frontbuffer tracking.
	 */
815 816 817 818 819 820 821 822
	mask = EDP_PSR_DEBUG_MASK_MEMUP |
	       EDP_PSR_DEBUG_MASK_HPD |
	       EDP_PSR_DEBUG_MASK_LPSP |
	       EDP_PSR_DEBUG_MASK_MAX_SLEEP;

	if (INTEL_GEN(dev_priv) < 11)
		mask |= EDP_PSR_DEBUG_MASK_DISP_REG_WRITE;

823 824
	intel_de_write(dev_priv, EDP_PSR_DEBUG(dev_priv->psr.transcoder),
		       mask);
825

826
	psr_irq_control(dev_priv);
827 828 829 830 831 832 833 834 835 836 837 838 839 840

	if (crtc_state->dc3co_exitline) {
		u32 val;

		/*
		 * TODO: if future platforms supports DC3CO in more than one
		 * transcoder, EXITLINE will need to be unset when disabling PSR
		 */
		val = I915_READ(EXITLINE(cpu_transcoder));
		val &= ~EXITLINE_MASK;
		val |= crtc_state->dc3co_exitline << EXITLINE_SHIFT;
		val |= EXITLINE_ENABLE;
		I915_WRITE(EXITLINE(cpu_transcoder), val);
	}
841 842
}

843 844 845 846
static void intel_psr_enable_locked(struct drm_i915_private *dev_priv,
				    const struct intel_crtc_state *crtc_state)
{
	struct intel_dp *intel_dp = dev_priv->psr.dp;
847
	u32 val;
848

849 850 851 852
	WARN_ON(dev_priv->psr.enabled);

	dev_priv->psr.psr2_enabled = intel_psr2_enabled(dev_priv, crtc_state);
	dev_priv->psr.busy_frontbuffer_bits = 0;
853
	dev_priv->psr.pipe = to_intel_crtc(crtc_state->uapi.crtc)->pipe;
854
	dev_priv->psr.dc3co_enabled = !!crtc_state->dc3co_exitline;
855
	dev_priv->psr.transcoder = crtc_state->cpu_transcoder;
856 857 858
	/* DC5/DC6 requires at least 6 idle frames */
	val = usecs_to_jiffies(intel_get_frame_time_us(crtc_state) * 6);
	dev_priv->psr.dc3co_exit_delay = val;
859 860 861 862 863 864 865 866 867

	/*
	 * If a PSR error happened and the driver is reloaded, the EDP_PSR_IIR
	 * will still keep the error set even after the reset done in the
	 * irq_preinstall and irq_uninstall hooks.
	 * And enabling in this situation cause the screen to freeze in the
	 * first time that PSR HW tries to activate so lets keep PSR disabled
	 * to avoid any rendering problems.
	 */
868
	if (INTEL_GEN(dev_priv) >= 12) {
869 870
		val = intel_de_read(dev_priv,
				    TRANS_PSR_IIR(dev_priv->psr.transcoder));
871 872
		val &= EDP_PSR_ERROR(0);
	} else {
873
		val = intel_de_read(dev_priv, EDP_PSR_IIR);
874 875
		val &= EDP_PSR_ERROR(dev_priv->psr.transcoder);
	}
876 877 878 879 880
	if (val) {
		dev_priv->psr.sink_not_reliable = true;
		DRM_DEBUG_KMS("PSR interruption error set, not enabling PSR\n");
		return;
	}
881 882 883 884 885 886 887 888 889 890 891

	DRM_DEBUG_KMS("Enabling PSR%s\n",
		      dev_priv->psr.psr2_enabled ? "2" : "1");
	intel_psr_setup_vsc(intel_dp, crtc_state);
	intel_psr_enable_sink(intel_dp);
	intel_psr_enable_source(intel_dp, crtc_state);
	dev_priv->psr.enabled = true;

	intel_psr_activate(intel_dp);
}

R
Rodrigo Vivi 已提交
892 893 894
/**
 * intel_psr_enable - Enable PSR
 * @intel_dp: Intel DP
895
 * @crtc_state: new CRTC state
R
Rodrigo Vivi 已提交
896 897 898
 *
 * This function can only be called after the pipe is fully trained and enabled.
 */
899 900
void intel_psr_enable(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
901
{
902
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
R
Rodrigo Vivi 已提交
903

904
	if (!crtc_state->has_psr)
R
Rodrigo Vivi 已提交
905 906
		return;

907 908 909
	if (WARN_ON(!CAN_PSR(dev_priv)))
		return;

910
	WARN_ON(dev_priv->drrs.dp);
911

R
Rodrigo Vivi 已提交
912
	mutex_lock(&dev_priv->psr.lock);
913 914 915

	if (!psr_global_enabled(dev_priv->psr.debug)) {
		DRM_DEBUG_KMS("PSR disabled by flag\n");
R
Rodrigo Vivi 已提交
916 917 918
		goto unlock;
	}

919
	intel_psr_enable_locked(dev_priv, crtc_state);
920

R
Rodrigo Vivi 已提交
921 922 923 924
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

925 926 927 928
static void intel_psr_exit(struct drm_i915_private *dev_priv)
{
	u32 val;

929
	if (!dev_priv->psr.active) {
930
		if (transcoder_has_psr2(dev_priv, dev_priv->psr.transcoder)) {
931 932
			val = intel_de_read(dev_priv,
					    EDP_PSR2_CTL(dev_priv->psr.transcoder));
933 934 935
			WARN_ON(val & EDP_PSR2_ENABLE);
		}

936 937
		val = intel_de_read(dev_priv,
				    EDP_PSR_CTL(dev_priv->psr.transcoder));
938 939
		WARN_ON(val & EDP_PSR_ENABLE);

940
		return;
941
	}
942 943

	if (dev_priv->psr.psr2_enabled) {
944
		tgl_disallow_dc3co_on_psr2_exit(dev_priv);
945 946
		val = intel_de_read(dev_priv,
				    EDP_PSR2_CTL(dev_priv->psr.transcoder));
947
		WARN_ON(!(val & EDP_PSR2_ENABLE));
948
		val &= ~EDP_PSR2_ENABLE;
949 950
		intel_de_write(dev_priv,
			       EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
951
	} else {
952 953
		val = intel_de_read(dev_priv,
				    EDP_PSR_CTL(dev_priv->psr.transcoder));
954
		WARN_ON(!(val & EDP_PSR_ENABLE));
955
		val &= ~EDP_PSR_ENABLE;
956 957
		intel_de_write(dev_priv,
			       EDP_PSR_CTL(dev_priv->psr.transcoder), val);
958 959 960 961
	}
	dev_priv->psr.active = false;
}

962
static void intel_psr_disable_locked(struct intel_dp *intel_dp)
963
{
964
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
965 966
	i915_reg_t psr_status;
	u32 psr_status_mask;
R
Rodrigo Vivi 已提交
967

968 969 970 971 972 973 974 975
	lockdep_assert_held(&dev_priv->psr.lock);

	if (!dev_priv->psr.enabled)
		return;

	DRM_DEBUG_KMS("Disabling PSR%s\n",
		      dev_priv->psr.psr2_enabled ? "2" : "1");

976
	intel_psr_exit(dev_priv);
977

978
	if (dev_priv->psr.psr2_enabled) {
979
		psr_status = EDP_PSR2_STATUS(dev_priv->psr.transcoder);
980
		psr_status_mask = EDP_PSR2_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
981
	} else {
982
		psr_status = EDP_PSR_STATUS(dev_priv->psr.transcoder);
983
		psr_status_mask = EDP_PSR_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
984
	}
985 986

	/* Wait till PSR is idle */
987 988
	if (intel_de_wait_for_clear(dev_priv, psr_status,
				    psr_status_mask, 2000))
989
		DRM_ERROR("Timed out waiting PSR idle state\n");
990 991 992 993

	/* Disable PSR on Sink */
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);

994 995 996
	if (dev_priv->psr.psr2_enabled)
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_RECEIVER_ALPM_CONFIG, 0);

997
	dev_priv->psr.enabled = false;
998 999
}

1000 1001 1002
/**
 * intel_psr_disable - Disable PSR
 * @intel_dp: Intel DP
1003
 * @old_crtc_state: old CRTC state
1004 1005 1006
 *
 * This function needs to be called before disabling pipe.
 */
1007 1008
void intel_psr_disable(struct intel_dp *intel_dp,
		       const struct intel_crtc_state *old_crtc_state)
1009
{
1010
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1011

1012
	if (!old_crtc_state->has_psr)
1013 1014
		return;

1015 1016 1017
	if (WARN_ON(!CAN_PSR(dev_priv)))
		return;

1018
	mutex_lock(&dev_priv->psr.lock);
1019

1020
	intel_psr_disable_locked(intel_dp);
1021

R
Rodrigo Vivi 已提交
1022
	mutex_unlock(&dev_priv->psr.lock);
1023
	cancel_work_sync(&dev_priv->psr.work);
1024
	cancel_delayed_work_sync(&dev_priv->psr.idle_work);
R
Rodrigo Vivi 已提交
1025 1026
}

1027 1028
static void psr_force_hw_tracking_exit(struct drm_i915_private *dev_priv)
{
1029 1030 1031 1032 1033 1034 1035 1036 1037 1038
	if (INTEL_GEN(dev_priv) >= 9)
		/*
		 * Display WA #0884: skl+
		 * This documented WA for bxt can be safely applied
		 * broadly so we can force HW tracking to exit PSR
		 * instead of disabling and re-enabling.
		 * Workaround tells us to write 0 to CUR_SURFLIVE_A,
		 * but it makes more sense write to the current active
		 * pipe.
		 */
1039
		intel_de_write(dev_priv, CURSURFLIVE(dev_priv->psr.pipe), 0);
1040 1041 1042 1043 1044 1045
	else
		/*
		 * A write to CURSURFLIVE do not cause HW tracking to exit PSR
		 * on older gens so doing the manual exit instead.
		 */
		intel_psr_exit(dev_priv);
1046 1047
}

1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
/**
 * intel_psr_update - Update PSR state
 * @intel_dp: Intel DP
 * @crtc_state: new CRTC state
 *
 * This functions will update PSR states, disabling, enabling or switching PSR
 * version when executing fastsets. For full modeset, intel_psr_disable() and
 * intel_psr_enable() should be called instead.
 */
void intel_psr_update(struct intel_dp *intel_dp,
		      const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct i915_psr *psr = &dev_priv->psr;
	bool enable, psr2_enable;

	if (!CAN_PSR(dev_priv) || READ_ONCE(psr->dp) != intel_dp)
		return;

	mutex_lock(&dev_priv->psr.lock);

	enable = crtc_state->has_psr && psr_global_enabled(psr->debug);
	psr2_enable = intel_psr2_enabled(dev_priv, crtc_state);

1072 1073 1074 1075
	if (enable == psr->enabled && psr2_enable == psr->psr2_enabled) {
		/* Force a PSR exit when enabling CRC to avoid CRC timeouts */
		if (crtc_state->crc_enabled && psr->enabled)
			psr_force_hw_tracking_exit(dev_priv);
1076 1077 1078 1079 1080 1081 1082 1083 1084
		else if (INTEL_GEN(dev_priv) < 9 && psr->enabled) {
			/*
			 * Activate PSR again after a force exit when enabling
			 * CRC in older gens
			 */
			if (!dev_priv->psr.active &&
			    !dev_priv->psr.busy_frontbuffer_bits)
				schedule_work(&dev_priv->psr.work);
		}
1085

1086
		goto unlock;
1087
	}
1088

1089 1090
	if (psr->enabled)
		intel_psr_disable_locked(intel_dp);
1091

1092 1093
	if (enable)
		intel_psr_enable_locked(dev_priv, crtc_state);
1094 1095 1096 1097 1098

unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
/**
 * intel_psr_wait_for_idle - wait for PSR1 to idle
 * @new_crtc_state: new CRTC state
 * @out_value: PSR status in case of failure
 *
 * This function is expected to be called from pipe_update_start() where it is
 * not expected to race with PSR enable or disable.
 *
 * Returns: 0 on success or -ETIMEOUT if PSR status does not idle.
 */
1109 1110
int intel_psr_wait_for_idle(const struct intel_crtc_state *new_crtc_state,
			    u32 *out_value)
1111
{
1112
	struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->uapi.crtc);
1113
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1114

1115
	if (!dev_priv->psr.enabled || !new_crtc_state->has_psr)
1116 1117
		return 0;

1118 1119 1120
	/* FIXME: Update this for PSR2 if we need to wait for idle */
	if (READ_ONCE(dev_priv->psr.psr2_enabled))
		return 0;
1121 1122

	/*
1123 1124 1125 1126
	 * From bspec: Panel Self Refresh (BDW+)
	 * Max. time for PSR to idle = Inverse of the refresh rate + 6 ms of
	 * exit training time + 1.5 ms of aux channel handshake. 50 ms is
	 * defensive enough to cover everything.
1127
	 */
1128

1129 1130
	return __intel_wait_for_register(&dev_priv->uncore,
					 EDP_PSR_STATUS(dev_priv->psr.transcoder),
1131
					 EDP_PSR_STATUS_STATE_MASK,
1132 1133
					 EDP_PSR_STATUS_STATE_IDLE, 2, 50,
					 out_value);
1134 1135 1136
}

static bool __psr_wait_for_idle_locked(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
1137
{
1138 1139 1140 1141
	i915_reg_t reg;
	u32 mask;
	int err;

1142
	if (!dev_priv->psr.enabled)
1143
		return false;
R
Rodrigo Vivi 已提交
1144

1145
	if (dev_priv->psr.psr2_enabled) {
1146
		reg = EDP_PSR2_STATUS(dev_priv->psr.transcoder);
1147
		mask = EDP_PSR2_STATUS_STATE_MASK;
1148
	} else {
1149
		reg = EDP_PSR_STATUS(dev_priv->psr.transcoder);
1150
		mask = EDP_PSR_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
1151
	}
1152 1153 1154

	mutex_unlock(&dev_priv->psr.lock);

1155
	err = intel_de_wait_for_clear(dev_priv, reg, mask, 50);
1156 1157 1158 1159
	if (err)
		DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");

	/* After the unlocked wait, verify that PSR is still wanted! */
R
Rodrigo Vivi 已提交
1160
	mutex_lock(&dev_priv->psr.lock);
1161 1162
	return err == 0 && dev_priv->psr.enabled;
}
R
Rodrigo Vivi 已提交
1163

1164
static int intel_psr_fastset_force(struct drm_i915_private *dev_priv)
1165
{
1166 1167 1168
	struct drm_device *dev = &dev_priv->drm;
	struct drm_modeset_acquire_ctx ctx;
	struct drm_atomic_state *state;
1169
	struct intel_crtc *crtc;
1170
	int err;
1171

1172 1173 1174
	state = drm_atomic_state_alloc(dev);
	if (!state)
		return -ENOMEM;
1175

1176 1177 1178 1179
	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);
	state->acquire_ctx = &ctx;

retry:
1180 1181 1182
	for_each_intel_crtc(dev, crtc) {
		struct intel_crtc_state *crtc_state =
			intel_atomic_get_crtc_state(state, crtc);
1183 1184 1185 1186 1187 1188

		if (IS_ERR(crtc_state)) {
			err = PTR_ERR(crtc_state);
			goto error;
		}

1189
		if (crtc_state->hw.active && crtc_state->has_psr) {
1190
			/* Mark mode as changed to trigger a pipe->update() */
1191
			crtc_state->uapi.mode_changed = true;
1192 1193 1194 1195 1196
			break;
		}
	}

	err = drm_atomic_commit(state);
1197

1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
error:
	if (err == -EDEADLK) {
		drm_atomic_state_clear(state);
		err = drm_modeset_backoff(&ctx);
		if (!err)
			goto retry;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
	drm_atomic_state_put(state);

	return err;
1211 1212
}

1213
int intel_psr_debug_set(struct drm_i915_private *dev_priv, u64 val)
1214
{
1215 1216
	const u32 mode = val & I915_PSR_DEBUG_MODE_MASK;
	u32 old_mode;
1217 1218 1219
	int ret;

	if (val & ~(I915_PSR_DEBUG_IRQ | I915_PSR_DEBUG_MODE_MASK) ||
1220
	    mode > I915_PSR_DEBUG_FORCE_PSR1) {
1221 1222 1223 1224 1225 1226 1227 1228
		DRM_DEBUG_KMS("Invalid debug mask %llx\n", val);
		return -EINVAL;
	}

	ret = mutex_lock_interruptible(&dev_priv->psr.lock);
	if (ret)
		return ret;

1229
	old_mode = dev_priv->psr.debug & I915_PSR_DEBUG_MODE_MASK;
1230
	dev_priv->psr.debug = val;
1231 1232 1233 1234 1235 1236 1237

	/*
	 * Do it right away if it's already enabled, otherwise it will be done
	 * when enabling the source.
	 */
	if (dev_priv->psr.enabled)
		psr_irq_control(dev_priv);
1238 1239

	mutex_unlock(&dev_priv->psr.lock);
1240 1241 1242 1243

	if (old_mode != mode)
		ret = intel_psr_fastset_force(dev_priv);

1244 1245 1246
	return ret;
}

1247 1248 1249 1250 1251 1252 1253 1254 1255 1256
static void intel_psr_handle_irq(struct drm_i915_private *dev_priv)
{
	struct i915_psr *psr = &dev_priv->psr;

	intel_psr_disable_locked(psr->dp);
	psr->sink_not_reliable = true;
	/* let's make sure that sink is awaken */
	drm_dp_dpcd_writeb(&psr->dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
}

1257 1258 1259
static void intel_psr_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
1260
		container_of(work, typeof(*dev_priv), psr.work);
1261 1262 1263

	mutex_lock(&dev_priv->psr.lock);

1264 1265 1266
	if (!dev_priv->psr.enabled)
		goto unlock;

1267 1268 1269
	if (READ_ONCE(dev_priv->psr.irq_aux_error))
		intel_psr_handle_irq(dev_priv);

1270 1271 1272 1273 1274 1275
	/*
	 * We have to make sure PSR is ready for re-enable
	 * otherwise it keeps disabled until next full enable/disable cycle.
	 * PSR might take some time to get fully disabled
	 * and be ready for re-enable.
	 */
1276
	if (!__psr_wait_for_idle_locked(dev_priv))
R
Rodrigo Vivi 已提交
1277 1278 1279 1280 1281 1282 1283
		goto unlock;

	/*
	 * The delayed work can race with an invalidate hence we need to
	 * recheck. Since psr_flush first clears this and then reschedules we
	 * won't ever miss a flush when bailing out here.
	 */
1284
	if (dev_priv->psr.busy_frontbuffer_bits || dev_priv->psr.active)
R
Rodrigo Vivi 已提交
1285 1286
		goto unlock;

1287
	intel_psr_activate(dev_priv->psr.dp);
R
Rodrigo Vivi 已提交
1288 1289 1290 1291
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1292 1293
/**
 * intel_psr_invalidate - Invalidade PSR
1294
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
1295
 * @frontbuffer_bits: frontbuffer plane tracking bits
1296
 * @origin: which operation caused the invalidate
R
Rodrigo Vivi 已提交
1297 1298 1299 1300 1301 1302 1303 1304
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
 * disabled if the frontbuffer mask contains a buffer relevant to PSR.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
 */
1305
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
1306
			  unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
1307
{
1308
	if (!CAN_PSR(dev_priv))
1309 1310
		return;

1311
	if (origin == ORIGIN_FLIP)
1312 1313
		return;

R
Rodrigo Vivi 已提交
1314 1315 1316 1317 1318 1319
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

1320
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe);
R
Rodrigo Vivi 已提交
1321
	dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
1322 1323

	if (frontbuffer_bits)
1324
		intel_psr_exit(dev_priv);
1325

R
Rodrigo Vivi 已提交
1326 1327 1328
	mutex_unlock(&dev_priv->psr.lock);
}

1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356
/*
 * When we will be completely rely on PSR2 S/W tracking in future,
 * intel_psr_flush() will invalidate and flush the PSR for ORIGIN_FLIP
 * event also therefore tgl_dc3co_flush() require to be changed
 * accrodingly in future.
 */
static void
tgl_dc3co_flush(struct drm_i915_private *dev_priv,
		unsigned int frontbuffer_bits, enum fb_op_origin origin)
{
	mutex_lock(&dev_priv->psr.lock);

	if (!dev_priv->psr.dc3co_enabled)
		goto unlock;

	if (!dev_priv->psr.psr2_enabled || !dev_priv->psr.active)
		goto unlock;

	/*
	 * At every frontbuffer flush flip event modified delay of delayed work,
	 * when delayed work schedules that means display has been idle.
	 */
	if (!(frontbuffer_bits &
	    INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe)))
		goto unlock;

	tgl_psr2_enable_dc3co(dev_priv);
	mod_delayed_work(system_wq, &dev_priv->psr.idle_work,
1357
			 dev_priv->psr.dc3co_exit_delay);
1358 1359 1360 1361 1362

unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1363 1364
/**
 * intel_psr_flush - Flush PSR
1365
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
1366
 * @frontbuffer_bits: frontbuffer plane tracking bits
1367
 * @origin: which operation caused the flush
R
Rodrigo Vivi 已提交
1368 1369 1370 1371 1372 1373 1374 1375
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering has completed and flushed out to memory. PSR
 * can be enabled again if no other frontbuffer relevant to PSR is dirty.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
 */
1376
void intel_psr_flush(struct drm_i915_private *dev_priv,
1377
		     unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
1378
{
1379
	if (!CAN_PSR(dev_priv))
1380 1381
		return;

1382 1383
	if (origin == ORIGIN_FLIP) {
		tgl_dc3co_flush(dev_priv, frontbuffer_bits, origin);
1384
		return;
1385
	}
1386

R
Rodrigo Vivi 已提交
1387 1388 1389 1390 1391 1392
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

1393
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe);
R
Rodrigo Vivi 已提交
1394 1395
	dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;

1396
	/* By definition flush = invalidate + flush */
1397 1398
	if (frontbuffer_bits)
		psr_force_hw_tracking_exit(dev_priv);
1399

R
Rodrigo Vivi 已提交
1400
	if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
1401
		schedule_work(&dev_priv->psr.work);
R
Rodrigo Vivi 已提交
1402 1403 1404
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1405 1406
/**
 * intel_psr_init - Init basic PSR work and mutex.
1407
 * @dev_priv: i915 device private
R
Rodrigo Vivi 已提交
1408 1409 1410 1411
 *
 * This function is  called only once at driver load to initialize basic
 * PSR stuff.
 */
1412
void intel_psr_init(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
1413
{
1414 1415 1416
	if (!HAS_PSR(dev_priv))
		return;

1417 1418 1419
	if (!dev_priv->psr.sink_support)
		return;

1420 1421 1422 1423 1424 1425 1426 1427
	if (IS_HASWELL(dev_priv))
		/*
		 * HSW don't have PSR registers on the same space as transcoder
		 * so set this to a value that when subtract to the register
		 * in transcoder space results in the right offset for HSW
		 */
		dev_priv->hsw_psr_mmio_adjust = _SRD_CTL_EDP - _HSW_EDP_PSR_BASE;

1428 1429 1430
	if (i915_modparams.enable_psr == -1)
		if (INTEL_GEN(dev_priv) < 9 || !dev_priv->vbt.psr.enable)
			i915_modparams.enable_psr = 0;
1431

1432
	/* Set link_standby x link_off defaults */
1433
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1434 1435
		/* HSW and BDW require workarounds that we don't implement. */
		dev_priv->psr.link_standby = false;
1436 1437
	else if (INTEL_GEN(dev_priv) < 12)
		/* For new platforms up to TGL let's respect VBT back again */
1438 1439
		dev_priv->psr.link_standby = dev_priv->vbt.psr.full_link;

1440
	INIT_WORK(&dev_priv->psr.work, intel_psr_work);
1441
	INIT_DELAYED_WORK(&dev_priv->psr.idle_work, tgl_dc5_idle_thread);
R
Rodrigo Vivi 已提交
1442 1443
	mutex_init(&dev_priv->psr.lock);
}
1444

1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463
static int psr_get_status_and_error_status(struct intel_dp *intel_dp,
					   u8 *status, u8 *error_status)
{
	struct drm_dp_aux *aux = &intel_dp->aux;
	int ret;

	ret = drm_dp_dpcd_readb(aux, DP_PSR_STATUS, status);
	if (ret != 1)
		return ret;

	ret = drm_dp_dpcd_readb(aux, DP_PSR_ERROR_STATUS, error_status);
	if (ret != 1)
		return ret;

	*status = *status & DP_PSR_SINK_STATE_MASK;

	return 0;
}

1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490
static void psr_alpm_check(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct drm_dp_aux *aux = &intel_dp->aux;
	struct i915_psr *psr = &dev_priv->psr;
	u8 val;
	int r;

	if (!psr->psr2_enabled)
		return;

	r = drm_dp_dpcd_readb(aux, DP_RECEIVER_ALPM_STATUS, &val);
	if (r != 1) {
		DRM_ERROR("Error reading ALPM status\n");
		return;
	}

	if (val & DP_ALPM_LOCK_TIMEOUT_ERROR) {
		intel_psr_disable_locked(intel_dp);
		psr->sink_not_reliable = true;
		DRM_DEBUG_KMS("ALPM lock timeout error, disabling PSR\n");

		/* Clearing error */
		drm_dp_dpcd_writeb(aux, DP_RECEIVER_ALPM_STATUS, val);
	}
}

1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
static void psr_capability_changed_check(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct i915_psr *psr = &dev_priv->psr;
	u8 val;
	int r;

	r = drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_ESI, &val);
	if (r != 1) {
		DRM_ERROR("Error reading DP_PSR_ESI\n");
		return;
	}

	if (val & DP_PSR_CAPS_CHANGE) {
		intel_psr_disable_locked(intel_dp);
		psr->sink_not_reliable = true;
		DRM_DEBUG_KMS("Sink PSR capability changed, disabling PSR\n");

		/* Clearing it */
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_ESI, val);
	}
}

1514 1515
void intel_psr_short_pulse(struct intel_dp *intel_dp)
{
1516
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1517
	struct i915_psr *psr = &dev_priv->psr;
1518
	u8 status, error_status;
1519
	const u8 errors = DP_PSR_RFB_STORAGE_ERROR |
1520 1521
			  DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR |
			  DP_PSR_LINK_CRC_ERROR;
1522 1523 1524 1525 1526 1527

	if (!CAN_PSR(dev_priv) || !intel_dp_is_edp(intel_dp))
		return;

	mutex_lock(&psr->lock);

1528
	if (!psr->enabled || psr->dp != intel_dp)
1529 1530
		goto exit;

1531 1532
	if (psr_get_status_and_error_status(intel_dp, &status, &error_status)) {
		DRM_ERROR("Error reading PSR status or error status\n");
1533 1534 1535
		goto exit;
	}

1536
	if (status == DP_PSR_SINK_INTERNAL_ERROR || (error_status & errors)) {
1537
		intel_psr_disable_locked(intel_dp);
1538
		psr->sink_not_reliable = true;
1539 1540
	}

1541 1542 1543
	if (status == DP_PSR_SINK_INTERNAL_ERROR && !error_status)
		DRM_DEBUG_KMS("PSR sink internal error, disabling PSR\n");
	if (error_status & DP_PSR_RFB_STORAGE_ERROR)
1544
		DRM_DEBUG_KMS("PSR RFB storage error, disabling PSR\n");
1545
	if (error_status & DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR)
1546
		DRM_DEBUG_KMS("PSR VSC SDP uncorrectable error, disabling PSR\n");
1547
	if (error_status & DP_PSR_LINK_CRC_ERROR)
1548
		DRM_DEBUG_KMS("PSR Link CRC error, disabling PSR\n");
1549

1550
	if (error_status & ~errors)
1551
		DRM_ERROR("PSR_ERROR_STATUS unhandled errors %x\n",
1552
			  error_status & ~errors);
1553
	/* clear status register */
1554
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_ERROR_STATUS, error_status);
1555 1556

	psr_alpm_check(intel_dp);
1557
	psr_capability_changed_check(intel_dp);
1558

1559 1560 1561
exit:
	mutex_unlock(&psr->lock);
}
1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576

bool intel_psr_enabled(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	bool ret;

	if (!CAN_PSR(dev_priv) || !intel_dp_is_edp(intel_dp))
		return false;

	mutex_lock(&dev_priv->psr.lock);
	ret = (dev_priv->psr.dp == intel_dp && dev_priv->psr.enabled);
	mutex_unlock(&dev_priv->psr.lock);

	return ret;
}
1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591

void intel_psr_atomic_check(struct drm_connector *connector,
			    struct drm_connector_state *old_state,
			    struct drm_connector_state *new_state)
{
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
	struct intel_connector *intel_connector;
	struct intel_digital_port *dig_port;
	struct drm_crtc_state *crtc_state;

	if (!CAN_PSR(dev_priv) || !new_state->crtc ||
	    dev_priv->psr.initially_probed)
		return;

	intel_connector = to_intel_connector(connector);
1592
	dig_port = enc_to_dig_port(intel_attached_encoder(intel_connector));
1593 1594 1595 1596 1597 1598 1599 1600
	if (dev_priv->psr.dp != &dig_port->dp)
		return;

	crtc_state = drm_atomic_get_new_crtc_state(new_state->state,
						   new_state->crtc);
	crtc_state->mode_changed = true;
	dev_priv->psr.initially_probed = true;
}