“c6c30b917d40047cfd19f7a28a8eea7b6ddd6634”上不存在“drivers/gpu/drm/i915/display/intel_psr.c”
intel_psr.c 52.1 KB
Newer Older
R
Rodrigo Vivi 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

24 25
#include <drm/drm_atomic_helper.h>

26 27
#include "display/intel_dp.h"

28
#include "i915_drv.h"
29
#include "intel_atomic.h"
30
#include "intel_display_types.h"
31
#include "intel_psr.h"
32
#include "intel_sprite.h"
33
#include "intel_hdmi.h"
34

R
Rodrigo Vivi 已提交
35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
/**
 * DOC: Panel Self Refresh (PSR/SRD)
 *
 * Since Haswell Display controller supports Panel Self-Refresh on display
 * panels witch have a remote frame buffer (RFB) implemented according to PSR
 * spec in eDP1.3. PSR feature allows the display to go to lower standby states
 * when system is idle but display is on as it eliminates display refresh
 * request to DDR memory completely as long as the frame buffer for that
 * display is unchanged.
 *
 * Panel Self Refresh must be supported by both Hardware (source) and
 * Panel (sink).
 *
 * PSR saves power by caching the framebuffer in the panel RFB, which allows us
 * to power down the link and memory controller. For DSI panels the same idea
 * is called "manual mode".
 *
 * The implementation uses the hardware-based PSR support which automatically
 * enters/exits self-refresh mode. The hardware takes care of sending the
 * required DP aux message and could even retrain the link (that part isn't
 * enabled yet though). The hardware also keeps track of any frontbuffer
 * changes to know when to exit self-refresh mode again. Unfortunately that
 * part doesn't work too well, hence why the i915 PSR support uses the
 * software frontbuffer tracking to make sure it doesn't miss a screen
 * update. For this integration intel_psr_invalidate() and intel_psr_flush()
 * get called by the frontbuffer tracking code. Note that because of locking
 * issues the self-refresh re-enable code is done from a work queue, which
 * must be correctly synchronized/cancelled when shutting down the pipe."
63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
 *
 * DC3CO (DC3 clock off)
 *
 * On top of PSR2, GEN12 adds a intermediate power savings state that turns
 * clock off automatically during PSR2 idle state.
 * The smaller overhead of DC3co entry/exit vs. the overhead of PSR2 deep sleep
 * entry/exit allows the HW to enter a low-power state even when page flipping
 * periodically (for instance a 30fps video playback scenario).
 *
 * Every time a flips occurs PSR2 will get out of deep sleep state(if it was),
 * so DC3CO is enabled and tgl_dc3co_disable_work is schedule to run after 6
 * frames, if no other flip occurs and the function above is executed, DC3CO is
 * disabled and PSR2 is configured to enter deep sleep, resetting again in case
 * of another flip.
 * Front buffer modifications do not trigger DC3CO activation on purpose as it
 * would bring a lot of complexity and most of the moderns systems will only
 * use page flips.
R
Rodrigo Vivi 已提交
80 81
 */

82
static bool psr_global_enabled(struct drm_i915_private *i915)
83
{
84
	switch (i915->psr.debug & I915_PSR_DEBUG_MODE_MASK) {
85
	case I915_PSR_DEBUG_DEFAULT:
86
		return i915->params.enable_psr;
87 88 89 90 91 92 93
	case I915_PSR_DEBUG_DISABLE:
		return false;
	default:
		return true;
	}
}

94
static bool psr2_global_enabled(struct drm_i915_private *dev_priv)
95 96
{
	switch (dev_priv->psr.debug & I915_PSR_DEBUG_MODE_MASK) {
97
	case I915_PSR_DEBUG_DISABLE:
98 99 100
	case I915_PSR_DEBUG_FORCE_PSR1:
		return false;
	default:
101
		return true;
102 103 104
	}
}

105
static void psr_irq_control(struct drm_i915_private *dev_priv)
106
{
107 108 109
	enum transcoder trans_shift;
	u32 mask, val;
	i915_reg_t imr_reg;
110

111 112 113 114 115 116 117 118 119 120 121 122 123 124
	/*
	 * gen12+ has registers relative to transcoder and one per transcoder
	 * using the same bit definition: handle it as TRANSCODER_EDP to force
	 * 0 shift in bit definition
	 */
	if (INTEL_GEN(dev_priv) >= 12) {
		trans_shift = 0;
		imr_reg = TRANS_PSR_IMR(dev_priv->psr.transcoder);
	} else {
		trans_shift = dev_priv->psr.transcoder;
		imr_reg = EDP_PSR_IMR;
	}

	mask = EDP_PSR_ERROR(trans_shift);
125
	if (dev_priv->psr.debug & I915_PSR_DEBUG_IRQ)
126 127
		mask |= EDP_PSR_POST_EXIT(trans_shift) |
			EDP_PSR_PRE_ENTRY(trans_shift);
128 129

	/* Warning: it is masking/setting reserved bits too */
130
	val = intel_de_read(dev_priv, imr_reg);
131
	val &= ~EDP_PSR_TRANS_MASK(trans_shift);
132
	val |= ~mask;
133
	intel_de_write(dev_priv, imr_reg, val);
134 135
}

136 137
static void psr_event_print(struct drm_i915_private *i915,
			    u32 val, bool psr2_enabled)
138
{
139
	drm_dbg_kms(&i915->drm, "PSR exit events: 0x%x\n", val);
140
	if (val & PSR_EVENT_PSR2_WD_TIMER_EXPIRE)
141
		drm_dbg_kms(&i915->drm, "\tPSR2 watchdog timer expired\n");
142
	if ((val & PSR_EVENT_PSR2_DISABLED) && psr2_enabled)
143
		drm_dbg_kms(&i915->drm, "\tPSR2 disabled\n");
144
	if (val & PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN)
145
		drm_dbg_kms(&i915->drm, "\tSU dirty FIFO underrun\n");
146
	if (val & PSR_EVENT_SU_CRC_FIFO_UNDERRUN)
147
		drm_dbg_kms(&i915->drm, "\tSU CRC FIFO underrun\n");
148
	if (val & PSR_EVENT_GRAPHICS_RESET)
149
		drm_dbg_kms(&i915->drm, "\tGraphics reset\n");
150
	if (val & PSR_EVENT_PCH_INTERRUPT)
151
		drm_dbg_kms(&i915->drm, "\tPCH interrupt\n");
152
	if (val & PSR_EVENT_MEMORY_UP)
153
		drm_dbg_kms(&i915->drm, "\tMemory up\n");
154
	if (val & PSR_EVENT_FRONT_BUFFER_MODIFY)
155
		drm_dbg_kms(&i915->drm, "\tFront buffer modification\n");
156
	if (val & PSR_EVENT_WD_TIMER_EXPIRE)
157
		drm_dbg_kms(&i915->drm, "\tPSR watchdog timer expired\n");
158
	if (val & PSR_EVENT_PIPE_REGISTERS_UPDATE)
159
		drm_dbg_kms(&i915->drm, "\tPIPE registers updated\n");
160
	if (val & PSR_EVENT_REGISTER_UPDATE)
161
		drm_dbg_kms(&i915->drm, "\tRegister updated\n");
162
	if (val & PSR_EVENT_HDCP_ENABLE)
163
		drm_dbg_kms(&i915->drm, "\tHDCP enabled\n");
164
	if (val & PSR_EVENT_KVMR_SESSION_ENABLE)
165
		drm_dbg_kms(&i915->drm, "\tKVMR session enabled\n");
166
	if (val & PSR_EVENT_VBI_ENABLE)
167
		drm_dbg_kms(&i915->drm, "\tVBI enabled\n");
168
	if (val & PSR_EVENT_LPSP_MODE_EXIT)
169
		drm_dbg_kms(&i915->drm, "\tLPSP mode exited\n");
170
	if ((val & PSR_EVENT_PSR_DISABLE) && !psr2_enabled)
171
		drm_dbg_kms(&i915->drm, "\tPSR disabled\n");
172 173
}

174 175
void intel_psr_irq_handler(struct drm_i915_private *dev_priv, u32 psr_iir)
{
176
	enum transcoder cpu_transcoder = dev_priv->psr.transcoder;
177 178
	enum transcoder trans_shift;
	i915_reg_t imr_reg;
179
	ktime_t time_ns =  ktime_get();
180

181 182 183 184 185 186 187 188 189
	if (INTEL_GEN(dev_priv) >= 12) {
		trans_shift = 0;
		imr_reg = TRANS_PSR_IMR(dev_priv->psr.transcoder);
	} else {
		trans_shift = dev_priv->psr.transcoder;
		imr_reg = EDP_PSR_IMR;
	}

	if (psr_iir & EDP_PSR_PRE_ENTRY(trans_shift)) {
190
		dev_priv->psr.last_entry_attempt = time_ns;
191 192 193
		drm_dbg_kms(&dev_priv->drm,
			    "[transcoder %s] PSR entry attempt in 2 vblanks\n",
			    transcoder_name(cpu_transcoder));
194
	}
195

196
	if (psr_iir & EDP_PSR_POST_EXIT(trans_shift)) {
197
		dev_priv->psr.last_exit = time_ns;
198 199 200
		drm_dbg_kms(&dev_priv->drm,
			    "[transcoder %s] PSR exit completed\n",
			    transcoder_name(cpu_transcoder));
201

202
		if (INTEL_GEN(dev_priv) >= 9) {
203 204
			u32 val = intel_de_read(dev_priv,
						PSR_EVENT(cpu_transcoder));
205
			bool psr2_enabled = dev_priv->psr.psr2_enabled;
206

207 208
			intel_de_write(dev_priv, PSR_EVENT(cpu_transcoder),
				       val);
209
			psr_event_print(dev_priv, val, psr2_enabled);
210
		}
211
	}
212

213
	if (psr_iir & EDP_PSR_ERROR(trans_shift)) {
214
		u32 val;
215

216
		drm_warn(&dev_priv->drm, "[transcoder %s] PSR aux error\n",
217
			 transcoder_name(cpu_transcoder));
218

219
		dev_priv->psr.irq_aux_error = true;
220

221 222 223 224 225 226 227 228
		/*
		 * If this interruption is not masked it will keep
		 * interrupting so fast that it prevents the scheduled
		 * work to run.
		 * Also after a PSR error, we don't want to arm PSR
		 * again so we don't care about unmask the interruption
		 * or unset irq_aux_error.
		 */
229
		val = intel_de_read(dev_priv, imr_reg);
230
		val |= EDP_PSR_ERROR(trans_shift);
231
		intel_de_write(dev_priv, imr_reg, val);
232 233 234

		schedule_work(&dev_priv->psr.work);
	}
235 236
}

237 238
static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
{
239
	u8 alpm_caps = 0;
240 241 242 243 244 245 246

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
			      &alpm_caps) != 1)
		return false;
	return alpm_caps & DP_ALPM_CAP;
}

247 248
static u8 intel_dp_get_sink_sync_latency(struct intel_dp *intel_dp)
{
249
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
250
	u8 val = 8; /* assume the worst if we can't read the value */
251 252 253 254 255

	if (drm_dp_dpcd_readb(&intel_dp->aux,
			      DP_SYNCHRONIZATION_LATENCY_IN_SINK, &val) == 1)
		val &= DP_MAX_RESYNC_FRAME_COUNT_MASK;
	else
256 257
		drm_dbg_kms(&i915->drm,
			    "Unable to get sink synchronization latency, assuming 8 frames\n");
258 259 260
	return val;
}

261 262
static u16 intel_dp_get_su_x_granulartiy(struct intel_dp *intel_dp)
{
263
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
264 265 266 267 268 269 270 271 272 273 274 275
	u16 val;
	ssize_t r;

	/*
	 * Returning the default X granularity if granularity not required or
	 * if DPCD read fails
	 */
	if (!(intel_dp->psr_dpcd[1] & DP_PSR2_SU_GRANULARITY_REQUIRED))
		return 4;

	r = drm_dp_dpcd_read(&intel_dp->aux, DP_PSR2_SU_X_GRANULARITY, &val, 2);
	if (r != 2)
276 277
		drm_dbg_kms(&i915->drm,
			    "Unable to read DP_PSR2_SU_X_GRANULARITY\n");
278 279 280 281 282 283 284 285 286 287 288

	/*
	 * Spec says that if the value read is 0 the default granularity should
	 * be used instead.
	 */
	if (r != 2 || val == 0)
		val = 4;

	return val;
}

289 290 291 292 293
void intel_psr_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);

294
	if (dev_priv->psr.dp) {
295 296
		drm_warn(&dev_priv->drm,
			 "More than one eDP panel found, PSR support should be extended\n");
297 298 299
		return;
	}

300 301 302
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT, intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));

303 304
	if (!intel_dp->psr_dpcd[0])
		return;
305 306
	drm_dbg_kms(&dev_priv->drm, "eDP panel supports PSR version %x\n",
		    intel_dp->psr_dpcd[0]);
307

L
Lyude Paul 已提交
308
	if (drm_dp_has_quirk(&intel_dp->desc, 0, DP_DPCD_QUIRK_NO_PSR)) {
309 310
		drm_dbg_kms(&dev_priv->drm,
			    "PSR support not currently available for this panel\n");
311 312 313
		return;
	}

314
	if (!(intel_dp->edp_dpcd[1] & DP_EDP_SET_POWER_CAP)) {
315 316
		drm_dbg_kms(&dev_priv->drm,
			    "Panel lacks power state control, PSR cannot be enabled\n");
317 318
		return;
	}
319

320
	dev_priv->psr.sink_support = true;
321 322
	dev_priv->psr.sink_sync_latency =
		intel_dp_get_sink_sync_latency(intel_dp);
323

324 325
	dev_priv->psr.dp = intel_dp;

326
	if (INTEL_GEN(dev_priv) >= 9 &&
327
	    (intel_dp->psr_dpcd[0] == DP_PSR2_WITH_Y_COORD_IS_SUPPORTED)) {
328 329 330 331
		bool y_req = intel_dp->psr_dpcd[1] &
			     DP_PSR2_SU_Y_COORDINATE_REQUIRED;
		bool alpm = intel_dp_get_alpm_status(intel_dp);

332 333 334 335 336 337 338 339 340 341 342
		/*
		 * All panels that supports PSR version 03h (PSR2 +
		 * Y-coordinate) can handle Y-coordinates in VSC but we are
		 * only sure that it is going to be used when required by the
		 * panel. This way panel is capable to do selective update
		 * without a aux frame sync.
		 *
		 * To support PSR version 02h and PSR version 03h without
		 * Y-coordinate requirement panels we would need to enable
		 * GTC first.
		 */
343
		dev_priv->psr.sink_psr2_support = y_req && alpm;
344 345
		drm_dbg_kms(&dev_priv->drm, "PSR2 %ssupported\n",
			    dev_priv->psr.sink_psr2_support ? "" : "not ");
346

347
		if (dev_priv->psr.sink_psr2_support) {
348 349
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
350 351
			dev_priv->psr.su_x_granularity =
				intel_dp_get_su_x_granulartiy(intel_dp);
352 353 354 355
		}
	}
}

356
static void hsw_psr_setup_aux(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
357
{
358
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
359 360
	u32 aux_clock_divider, aux_ctl;
	int i;
361
	static const u8 aux_msg[] = {
R
Rodrigo Vivi 已提交
362 363 364 365 366 367
		[0] = DP_AUX_NATIVE_WRITE << 4,
		[1] = DP_SET_POWER >> 8,
		[2] = DP_SET_POWER & 0xff,
		[3] = 1 - 1,
		[4] = DP_SET_POWER_D0,
	};
368 369 370 371
	u32 psr_aux_mask = EDP_PSR_AUX_CTL_TIME_OUT_MASK |
			   EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK |
			   EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK |
			   EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK;
R
Rodrigo Vivi 已提交
372 373

	BUILD_BUG_ON(sizeof(aux_msg) > 20);
374
	for (i = 0; i < sizeof(aux_msg); i += 4)
375 376 377
		intel_de_write(dev_priv,
			       EDP_PSR_AUX_DATA(dev_priv->psr.transcoder, i >> 2),
			       intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));
378

379 380 381
	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

	/* Start with bits set for DDI_AUX_CTL register */
382
	aux_ctl = intel_dp->get_aux_send_ctl(intel_dp, sizeof(aux_msg),
383
					     aux_clock_divider);
384 385 386

	/* Select only valid bits for SRD_AUX_CTL */
	aux_ctl &= psr_aux_mask;
387 388
	intel_de_write(dev_priv, EDP_PSR_AUX_CTL(dev_priv->psr.transcoder),
		       aux_ctl);
389 390
}

391
static void intel_psr_enable_sink(struct intel_dp *intel_dp)
392
{
393
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
394
	u8 dpcd_val = DP_PSR_ENABLE;
395

396
	/* Enable ALPM at sink for psr2 */
397 398
	if (dev_priv->psr.psr2_enabled) {
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_RECEIVER_ALPM_CONFIG,
399 400 401
				   DP_ALPM_ENABLE |
				   DP_ALPM_LOCK_ERROR_IRQ_HPD_ENABLE);

402
		dpcd_val |= DP_PSR_ENABLE_PSR2 | DP_PSR_IRQ_HPD_WITH_CRC_ERRORS;
403 404 405
	} else {
		if (dev_priv->psr.link_standby)
			dpcd_val |= DP_PSR_MAIN_LINK_ACTIVE;
406 407 408

		if (INTEL_GEN(dev_priv) >= 8)
			dpcd_val |= DP_PSR_CRC_VERIFICATION;
409 410
	}

411
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, dpcd_val);
412

413
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
R
Rodrigo Vivi 已提交
414 415
}

416
static u32 intel_psr1_get_tp_time(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
417
{
418
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
419
	u32 val = 0;
420

421 422 423
	if (INTEL_GEN(dev_priv) >= 11)
		val |= EDP_PSR_TP4_TIME_0US;

424
	if (dev_priv->params.psr_safest_params) {
425 426 427 428 429
		val |= EDP_PSR_TP1_TIME_2500us;
		val |= EDP_PSR_TP2_TP3_TIME_2500us;
		goto check_tp3_sel;
	}

430
	if (dev_priv->vbt.psr.tp1_wakeup_time_us == 0)
431
		val |= EDP_PSR_TP1_TIME_0us;
432
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 100)
433
		val |= EDP_PSR_TP1_TIME_100us;
434 435
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 500)
		val |= EDP_PSR_TP1_TIME_500us;
436
	else
437
		val |= EDP_PSR_TP1_TIME_2500us;
438

439
	if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us == 0)
440
		val |= EDP_PSR_TP2_TP3_TIME_0us;
441
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 100)
442
		val |= EDP_PSR_TP2_TP3_TIME_100us;
443 444
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 500)
		val |= EDP_PSR_TP2_TP3_TIME_500us;
445
	else
446
		val |= EDP_PSR_TP2_TP3_TIME_2500us;
447

448
check_tp3_sel:
449 450 451 452 453 454
	if (intel_dp_source_supports_hbr2(intel_dp) &&
	    drm_dp_tps3_supported(intel_dp->dpcd))
		val |= EDP_PSR_TP1_TP3_SEL;
	else
		val |= EDP_PSR_TP1_TP2_SEL;

455 456 457
	return val;
}

458
static u8 psr_compute_idle_frames(struct intel_dp *intel_dp)
459 460
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
461
	int idle_frames;
462 463 464 465

	/* Let's use 6 as the minimum to cover all known cases including the
	 * off-by-one issue that HW has in some cases.
	 */
466
	idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
467
	idle_frames = max(idle_frames, dev_priv->psr.sink_sync_latency + 1);
468

469
	if (drm_WARN_ON(&dev_priv->drm, idle_frames > 0xf))
470 471 472 473 474 475 476 477 478 479 480 481
		idle_frames = 0xf;

	return idle_frames;
}

static void hsw_activate_psr1(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 max_sleep_time = 0x1f;
	u32 val = EDP_PSR_ENABLE;

	val |= psr_compute_idle_frames(intel_dp) << EDP_PSR_IDLE_FRAME_SHIFT;
482 483 484 485 486 487 488 489 490 491

	val |= max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT;
	if (IS_HASWELL(dev_priv))
		val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;

	if (dev_priv->psr.link_standby)
		val |= EDP_PSR_LINK_STANDBY;

	val |= intel_psr1_get_tp_time(intel_dp);

492 493 494
	if (INTEL_GEN(dev_priv) >= 8)
		val |= EDP_PSR_CRC_ENABLE;

495
	val |= (intel_de_read(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder)) &
496
		EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK);
497
	intel_de_write(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder), val);
498
}
499

500
static u32 intel_psr2_get_tp_time(struct intel_dp *intel_dp)
501
{
502
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
503
	u32 val = 0;
504

505
	if (dev_priv->params.psr_safest_params)
506
		return EDP_PSR2_TP2_TIME_2500us;
507

508 509
	if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us >= 0 &&
	    dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 50)
510
		val |= EDP_PSR2_TP2_TIME_50us;
511
	else if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 100)
512
		val |= EDP_PSR2_TP2_TIME_100us;
513
	else if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 500)
514
		val |= EDP_PSR2_TP2_TIME_500us;
515
	else
516
		val |= EDP_PSR2_TP2_TIME_2500us;
517

518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534
	return val;
}

static void hsw_activate_psr2(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 val;

	val = psr_compute_idle_frames(intel_dp) << EDP_PSR2_IDLE_FRAME_SHIFT;

	val |= EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE;
	if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
		val |= EDP_Y_COORDINATE_ENABLE;

	val |= EDP_PSR2_FRAME_BEFORE_SU(dev_priv->psr.sink_sync_latency + 1);
	val |= intel_psr2_get_tp_time(intel_dp);

535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550
	if (INTEL_GEN(dev_priv) >= 12) {
		/*
		 * TODO: 7 lines of IO_BUFFER_WAKE and FAST_WAKE are default
		 * values from BSpec. In order to setting an optimal power
		 * consumption, lower than 4k resoluition mode needs to decrese
		 * IO_BUFFER_WAKE and FAST_WAKE. And higher than 4K resolution
		 * mode needs to increase IO_BUFFER_WAKE and FAST_WAKE.
		 */
		val |= TGL_EDP_PSR2_BLOCK_COUNT_NUM_2;
		val |= TGL_EDP_PSR2_IO_BUFFER_WAKE(7);
		val |= TGL_EDP_PSR2_FAST_WAKE(7);
	} else if (INTEL_GEN(dev_priv) >= 9) {
		val |= EDP_PSR2_IO_BUFFER_WAKE(7);
		val |= EDP_PSR2_FAST_WAKE(7);
	}

551 552
	if (dev_priv->psr.psr2_sel_fetch_enabled) {
		/* WA 1408330847 */
553
		if (IS_TGL_DISP_REVID(dev_priv, TGL_REVID_A0, TGL_REVID_A0) ||
554 555 556 557 558
		    IS_RKL_REVID(dev_priv, RKL_REVID_A0, RKL_REVID_A0))
			intel_de_rmw(dev_priv, CHICKEN_PAR1_1,
				     DIS_RAM_BYPASS_PSR2_MAN_TRACK,
				     DIS_RAM_BYPASS_PSR2_MAN_TRACK);

559 560 561
		intel_de_write(dev_priv,
			       PSR2_MAN_TRK_CTL(dev_priv->psr.transcoder),
			       PSR2_MAN_TRK_CTL_ENABLE);
562
	} else if (HAS_PSR2_SEL_FETCH(dev_priv)) {
563 564
		intel_de_write(dev_priv,
			       PSR2_MAN_TRK_CTL(dev_priv->psr.transcoder), 0);
565
	}
566

567
	/*
568 569
	 * PSR2 HW is incorrectly using EDP_PSR_TP1_TP3_SEL and BSpec is
	 * recommending keep this bit unset while PSR2 is enabled.
570
	 */
571
	intel_de_write(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder), 0);
572

573
	intel_de_write(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
R
Rodrigo Vivi 已提交
574 575
}

576 577 578
static bool
transcoder_has_psr2(struct drm_i915_private *dev_priv, enum transcoder trans)
{
579 580 581
	if (INTEL_GEN(dev_priv) < 9)
		return false;
	else if (INTEL_GEN(dev_priv) >= 12)
582 583 584 585 586
		return trans == TRANSCODER_A;
	else
		return trans == TRANSCODER_EDP;
}

587 588
static u32 intel_get_frame_time_us(const struct intel_crtc_state *cstate)
{
589
	if (!cstate || !cstate->hw.active)
590 591 592
		return 0;

	return DIV_ROUND_UP(1000 * 1000,
593
			    drm_mode_vrefresh(&cstate->hw.adjusted_mode));
594 595 596 597 598 599 600 601
}

static void psr2_program_idle_frames(struct drm_i915_private *dev_priv,
				     u32 idle_frames)
{
	u32 val;

	idle_frames <<=  EDP_PSR2_IDLE_FRAME_SHIFT;
602
	val = intel_de_read(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder));
603 604
	val &= ~EDP_PSR2_IDLE_FRAME_MASK;
	val |= idle_frames;
605
	intel_de_write(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
606 607 608 609 610 611 612 613 614 615
}

static void tgl_psr2_enable_dc3co(struct drm_i915_private *dev_priv)
{
	psr2_program_idle_frames(dev_priv, 0);
	intel_display_power_set_target_dc_state(dev_priv, DC_STATE_EN_DC3CO);
}

static void tgl_psr2_disable_dc3co(struct drm_i915_private *dev_priv)
{
616
	struct intel_dp *intel_dp = dev_priv->psr.dp;
617 618

	intel_display_power_set_target_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
619
	psr2_program_idle_frames(dev_priv, psr_compute_idle_frames(intel_dp));
620 621
}

622
static void tgl_dc3co_disable_work(struct work_struct *work)
623 624
{
	struct drm_i915_private *dev_priv =
625
		container_of(work, typeof(*dev_priv), psr.dc3co_work.work);
626 627 628

	mutex_lock(&dev_priv->psr.lock);
	/* If delayed work is pending, it is not idle */
629
	if (delayed_work_pending(&dev_priv->psr.dc3co_work))
630 631 632 633 634 635 636 637 638 639 640 641
		goto unlock;

	tgl_psr2_disable_dc3co(dev_priv);
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

static void tgl_disallow_dc3co_on_psr2_exit(struct drm_i915_private *dev_priv)
{
	if (!dev_priv->psr.dc3co_enabled)
		return;

642
	cancel_delayed_work(&dev_priv->psr.dc3co_work);
643 644 645 646
	/* Before PSR2 exit disallow dc3co*/
	tgl_psr2_disable_dc3co(dev_priv);
}

647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670
static void
tgl_dc3co_exitline_compute_config(struct intel_dp *intel_dp,
				  struct intel_crtc_state *crtc_state)
{
	const u32 crtc_vdisplay = crtc_state->uapi.adjusted_mode.crtc_vdisplay;
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 exit_scanlines;

	if (!(dev_priv->csr.allowed_dc_mask & DC_STATE_EN_DC3CO))
		return;

	/* B.Specs:49196 DC3CO only works with pipeA and DDIA.*/
	if (to_intel_crtc(crtc_state->uapi.crtc)->pipe != PIPE_A ||
	    dig_port->base.port != PORT_A)
		return;

	/*
	 * DC3CO Exit time 200us B.Spec 49196
	 * PSR2 transcoder Early Exit scanlines = ROUNDUP(200 / line time) + 1
	 */
	exit_scanlines =
		intel_usecs_to_scanlines(&crtc_state->uapi.adjusted_mode, 200) + 1;

671
	if (drm_WARN_ON(&dev_priv->drm, exit_scanlines > crtc_vdisplay))
672 673 674 675 676
		return;

	crtc_state->dc3co_exitline = crtc_vdisplay - exit_scanlines;
}

677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708
static bool intel_psr2_sel_fetch_config_valid(struct intel_dp *intel_dp,
					      struct intel_crtc_state *crtc_state)
{
	struct intel_atomic_state *state = to_intel_atomic_state(crtc_state->uapi.state);
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct intel_plane_state *plane_state;
	struct intel_plane *plane;
	int i;

	if (!dev_priv->params.enable_psr2_sel_fetch) {
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 sel fetch not enabled, disabled by parameter\n");
		return false;
	}

	if (crtc_state->uapi.async_flip) {
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 sel fetch not enabled, async flip enabled\n");
		return false;
	}

	for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
		if (plane_state->uapi.rotation != DRM_MODE_ROTATE_0) {
			drm_dbg_kms(&dev_priv->drm,
				    "PSR2 sel fetch not enabled, plane rotated\n");
			return false;
		}
	}

	return crtc_state->enable_psr2_sel_fetch = true;
}

709 710 711
static bool intel_psr2_config_valid(struct intel_dp *intel_dp,
				    struct intel_crtc_state *crtc_state)
{
712
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
713 714
	int crtc_hdisplay = crtc_state->hw.adjusted_mode.crtc_hdisplay;
	int crtc_vdisplay = crtc_state->hw.adjusted_mode.crtc_vdisplay;
715
	int psr_max_h = 0, psr_max_v = 0, max_bpp = 0;
716

717
	if (!dev_priv->psr.sink_psr2_support)
718 719
		return false;

720
	if (!transcoder_has_psr2(dev_priv, crtc_state->cpu_transcoder)) {
721 722 723
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not supported in transcoder %s\n",
			    transcoder_name(crtc_state->cpu_transcoder));
724 725 726
		return false;
	}

727 728 729 730 731
	if (!psr2_global_enabled(dev_priv)) {
		drm_dbg_kms(&dev_priv->drm, "PSR2 disabled by flag\n");
		return false;
	}

732 733 734 735 736
	/*
	 * DSC and PSR2 cannot be enabled simultaneously. If a requested
	 * resolution requires DSC to be enabled, priority is given to DSC
	 * over PSR2.
	 */
737
	if (crtc_state->dsc.compression_enable) {
738 739
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 cannot be enabled since DSC is enabled\n");
740 741 742
		return false;
	}

743 744 745 746 747 748
	if (crtc_state->crc_enabled) {
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled because it would inhibit pipe CRC calculation\n");
		return false;
	}

749 750 751
	if (INTEL_GEN(dev_priv) >= 12) {
		psr_max_h = 5120;
		psr_max_v = 3200;
752
		max_bpp = 30;
753
	} else if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
754 755
		psr_max_h = 4096;
		psr_max_v = 2304;
756
		max_bpp = 24;
757
	} else if (IS_GEN(dev_priv, 9)) {
758 759
		psr_max_h = 3640;
		psr_max_v = 2304;
760
		max_bpp = 24;
761 762
	}

763
	if (crtc_state->pipe_bpp > max_bpp) {
764 765 766
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled, pipe bpp %d > max supported %d\n",
			    crtc_state->pipe_bpp, max_bpp);
767 768 769
		return false;
	}

770 771 772
	/*
	 * HW sends SU blocks of size four scan lines, which means the starting
	 * X coordinate and Y granularity requirements will always be met. We
773 774
	 * only need to validate the SU block width is a multiple of
	 * x granularity.
775
	 */
776
	if (crtc_hdisplay % dev_priv->psr.su_x_granularity) {
777 778 779
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled, hdisplay(%d) not multiple of %d\n",
			    crtc_hdisplay, dev_priv->psr.su_x_granularity);
780 781 782
		return false;
	}

783 784 785 786 787 788 789
	if (HAS_PSR2_SEL_FETCH(dev_priv)) {
		if (!intel_psr2_sel_fetch_config_valid(intel_dp, crtc_state) &&
		    !HAS_PSR_HW_TRACKING(dev_priv)) {
			drm_dbg_kms(&dev_priv->drm,
				    "PSR2 not enabled, selective fetch not valid and no HW tracking available\n");
			return false;
		}
790 791
	}

792 793
	if (!crtc_state->enable_psr2_sel_fetch &&
	    (crtc_hdisplay > psr_max_h || crtc_vdisplay > psr_max_v)) {
794 795 796 797
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled, resolution %dx%d > max supported %dx%d\n",
			    crtc_hdisplay, crtc_vdisplay,
			    psr_max_h, psr_max_v);
798 799 800
		return false;
	}

801
	tgl_dc3co_exitline_compute_config(intel_dp, crtc_state);
802 803 804
	return true;
}

805 806
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
807 808
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
809
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
810
	const struct drm_display_mode *adjusted_mode =
811
		&crtc_state->hw.adjusted_mode;
812
	int psr_setup_time;
R
Rodrigo Vivi 已提交
813

814
	if (!CAN_PSR(dev_priv))
815 816
		return;

817
	if (intel_dp != dev_priv->psr.dp)
818
		return;
R
Rodrigo Vivi 已提交
819

820 821
	if (!psr_global_enabled(dev_priv)) {
		drm_dbg_kms(&dev_priv->drm, "PSR disabled by flag\n");
822
		return;
823 824
	}

825 826
	/*
	 * HSW spec explicitly says PSR is tied to port A.
827 828 829
	 * BDW+ platforms have a instance of PSR registers per transcoder but
	 * for now it only supports one instance of PSR, so lets keep it
	 * hardcoded to PORT_A
830
	 */
831
	if (dig_port->base.port != PORT_A) {
832 833
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: Port not supported\n");
834
		return;
R
Rodrigo Vivi 已提交
835 836
	}

837
	if (dev_priv->psr.sink_not_reliable) {
838 839
		drm_dbg_kms(&dev_priv->drm,
			    "PSR sink implementation is not reliable\n");
840 841 842
		return;
	}

843
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
844 845
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: Interlaced mode enabled\n");
846
		return;
R
Rodrigo Vivi 已提交
847 848
	}

849 850
	psr_setup_time = drm_dp_psr_setup_time(intel_dp->psr_dpcd);
	if (psr_setup_time < 0) {
851 852 853
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: Invalid PSR setup time (0x%02x)\n",
			    intel_dp->psr_dpcd[1]);
854
		return;
855 856 857 858
	}

	if (intel_usecs_to_scanlines(adjusted_mode, psr_setup_time) >
	    adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vdisplay - 1) {
859 860 861
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: PSR setup time (%d us) too long\n",
			    psr_setup_time);
862 863 864 865
		return;
	}

	crtc_state->has_psr = true;
866
	crtc_state->has_psr2 = intel_psr2_config_valid(intel_dp, crtc_state);
867
	crtc_state->infoframes.enable |= intel_hdmi_infoframe_enable(DP_SDP_VSC);
R
Rodrigo Vivi 已提交
868 869
}

870
static void intel_psr_activate(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
871
{
872
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
R
Rodrigo Vivi 已提交
873

874
	if (transcoder_has_psr2(dev_priv, dev_priv->psr.transcoder))
875 876
		drm_WARN_ON(&dev_priv->drm,
			    intel_de_read(dev_priv, EDP_PSR2_CTL(dev_priv->psr.transcoder)) & EDP_PSR2_ENABLE);
877

878 879 880
	drm_WARN_ON(&dev_priv->drm,
		    intel_de_read(dev_priv, EDP_PSR_CTL(dev_priv->psr.transcoder)) & EDP_PSR_ENABLE);
	drm_WARN_ON(&dev_priv->drm, dev_priv->psr.active);
R
Rodrigo Vivi 已提交
881 882
	lockdep_assert_held(&dev_priv->psr.lock);

883 884 885 886 887 888
	/* psr1 and psr2 are mutually exclusive.*/
	if (dev_priv->psr.psr2_enabled)
		hsw_activate_psr2(intel_dp);
	else
		hsw_activate_psr1(intel_dp);

R
Rodrigo Vivi 已提交
889 890 891
	dev_priv->psr.active = true;
}

892 893
static void intel_psr_enable_source(struct intel_dp *intel_dp,
				    const struct intel_crtc_state *crtc_state)
894
{
895
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
896
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
897
	u32 mask;
898

899 900 901 902 903 904
	/* Only HSW and BDW have PSR AUX registers that need to be setup. SKL+
	 * use hardcoded values PSR AUX transactions
	 */
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
		hsw_psr_setup_aux(intel_dp);

905
	if (dev_priv->psr.psr2_enabled && (IS_GEN(dev_priv, 9) &&
906
					   !IS_GEMINILAKE(dev_priv))) {
907
		i915_reg_t reg = CHICKEN_TRANS(cpu_transcoder);
908
		u32 chicken = intel_de_read(dev_priv, reg);
909

910 911
		chicken |= PSR2_VSC_ENABLE_PROG_HEADER |
			   PSR2_ADD_VERTICAL_LINE_COUNT;
912
		intel_de_write(dev_priv, reg, chicken);
913
	}
914 915 916 917 918 919 920

	/*
	 * Per Spec: Avoid continuous PSR exit by masking MEMUP and HPD also
	 * mask LPSP to avoid dependency on other drivers that might block
	 * runtime_pm besides preventing  other hw tracking issues now we
	 * can rely on frontbuffer tracking.
	 */
921 922 923 924 925 926 927 928
	mask = EDP_PSR_DEBUG_MASK_MEMUP |
	       EDP_PSR_DEBUG_MASK_HPD |
	       EDP_PSR_DEBUG_MASK_LPSP |
	       EDP_PSR_DEBUG_MASK_MAX_SLEEP;

	if (INTEL_GEN(dev_priv) < 11)
		mask |= EDP_PSR_DEBUG_MASK_DISP_REG_WRITE;

929 930
	intel_de_write(dev_priv, EDP_PSR_DEBUG(dev_priv->psr.transcoder),
		       mask);
931

932
	psr_irq_control(dev_priv);
933 934 935 936 937 938 939 940

	if (crtc_state->dc3co_exitline) {
		u32 val;

		/*
		 * TODO: if future platforms supports DC3CO in more than one
		 * transcoder, EXITLINE will need to be unset when disabling PSR
		 */
941
		val = intel_de_read(dev_priv, EXITLINE(cpu_transcoder));
942 943 944
		val &= ~EXITLINE_MASK;
		val |= crtc_state->dc3co_exitline << EXITLINE_SHIFT;
		val |= EXITLINE_ENABLE;
945
		intel_de_write(dev_priv, EXITLINE(cpu_transcoder), val);
946
	}
947

948
	if (HAS_PSR_HW_TRACKING(dev_priv) && HAS_PSR2_SEL_FETCH(dev_priv))
949 950 951
		intel_de_rmw(dev_priv, CHICKEN_PAR1_1, IGNORE_PSR2_HW_TRACKING,
			     dev_priv->psr.psr2_sel_fetch_enabled ?
			     IGNORE_PSR2_HW_TRACKING : 0);
952 953
}

954
static void intel_psr_enable_locked(struct drm_i915_private *dev_priv,
955 956
				    const struct intel_crtc_state *crtc_state,
				    const struct drm_connector_state *conn_state)
957 958
{
	struct intel_dp *intel_dp = dev_priv->psr.dp;
959 960
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &dig_port->base;
961
	u32 val;
962

963
	drm_WARN_ON(&dev_priv->drm, dev_priv->psr.enabled);
964

965
	dev_priv->psr.psr2_enabled = crtc_state->has_psr2;
966
	dev_priv->psr.busy_frontbuffer_bits = 0;
967
	dev_priv->psr.pipe = to_intel_crtc(crtc_state->uapi.crtc)->pipe;
968
	dev_priv->psr.dc3co_enabled = !!crtc_state->dc3co_exitline;
969
	dev_priv->psr.transcoder = crtc_state->cpu_transcoder;
970 971 972
	/* DC5/DC6 requires at least 6 idle frames */
	val = usecs_to_jiffies(intel_get_frame_time_us(crtc_state) * 6);
	dev_priv->psr.dc3co_exit_delay = val;
973
	dev_priv->psr.psr2_sel_fetch_enabled = crtc_state->enable_psr2_sel_fetch;
974 975 976 977 978 979 980 981 982

	/*
	 * If a PSR error happened and the driver is reloaded, the EDP_PSR_IIR
	 * will still keep the error set even after the reset done in the
	 * irq_preinstall and irq_uninstall hooks.
	 * And enabling in this situation cause the screen to freeze in the
	 * first time that PSR HW tries to activate so lets keep PSR disabled
	 * to avoid any rendering problems.
	 */
983
	if (INTEL_GEN(dev_priv) >= 12) {
984 985
		val = intel_de_read(dev_priv,
				    TRANS_PSR_IIR(dev_priv->psr.transcoder));
986 987
		val &= EDP_PSR_ERROR(0);
	} else {
988
		val = intel_de_read(dev_priv, EDP_PSR_IIR);
989 990
		val &= EDP_PSR_ERROR(dev_priv->psr.transcoder);
	}
991 992
	if (val) {
		dev_priv->psr.sink_not_reliable = true;
993 994
		drm_dbg_kms(&dev_priv->drm,
			    "PSR interruption error set, not enabling PSR\n");
995 996
		return;
	}
997

998 999
	drm_dbg_kms(&dev_priv->drm, "Enabling PSR%s\n",
		    dev_priv->psr.psr2_enabled ? "2" : "1");
1000 1001 1002
	intel_dp_compute_psr_vsc_sdp(intel_dp, crtc_state, conn_state,
				     &dev_priv->psr.vsc);
	intel_write_dp_vsc_sdp(encoder, crtc_state, &dev_priv->psr.vsc);
1003 1004 1005 1006 1007 1008 1009
	intel_psr_enable_sink(intel_dp);
	intel_psr_enable_source(intel_dp, crtc_state);
	dev_priv->psr.enabled = true;

	intel_psr_activate(intel_dp);
}

R
Rodrigo Vivi 已提交
1010 1011 1012
/**
 * intel_psr_enable - Enable PSR
 * @intel_dp: Intel DP
1013
 * @crtc_state: new CRTC state
1014
 * @conn_state: new CONNECTOR state
R
Rodrigo Vivi 已提交
1015 1016 1017
 *
 * This function can only be called after the pipe is fully trained and enabled.
 */
1018
void intel_psr_enable(struct intel_dp *intel_dp,
1019 1020
		      const struct intel_crtc_state *crtc_state,
		      const struct drm_connector_state *conn_state)
R
Rodrigo Vivi 已提交
1021
{
1022
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
R
Rodrigo Vivi 已提交
1023

1024
	if (!CAN_PSR(dev_priv) || dev_priv->psr.dp != intel_dp)
R
Rodrigo Vivi 已提交
1025 1026
		return;

1027 1028 1029
	dev_priv->psr.force_mode_changed = false;

	if (!crtc_state->has_psr)
1030 1031
		return;

1032
	drm_WARN_ON(&dev_priv->drm, dev_priv->drrs.dp);
1033

R
Rodrigo Vivi 已提交
1034
	mutex_lock(&dev_priv->psr.lock);
1035
	intel_psr_enable_locked(dev_priv, crtc_state, conn_state);
R
Rodrigo Vivi 已提交
1036 1037 1038
	mutex_unlock(&dev_priv->psr.lock);
}

1039 1040 1041 1042
static void intel_psr_exit(struct drm_i915_private *dev_priv)
{
	u32 val;

1043
	if (!dev_priv->psr.active) {
1044
		if (transcoder_has_psr2(dev_priv, dev_priv->psr.transcoder)) {
1045 1046
			val = intel_de_read(dev_priv,
					    EDP_PSR2_CTL(dev_priv->psr.transcoder));
1047
			drm_WARN_ON(&dev_priv->drm, val & EDP_PSR2_ENABLE);
1048 1049
		}

1050 1051
		val = intel_de_read(dev_priv,
				    EDP_PSR_CTL(dev_priv->psr.transcoder));
1052
		drm_WARN_ON(&dev_priv->drm, val & EDP_PSR_ENABLE);
1053

1054
		return;
1055
	}
1056 1057

	if (dev_priv->psr.psr2_enabled) {
1058
		tgl_disallow_dc3co_on_psr2_exit(dev_priv);
1059 1060
		val = intel_de_read(dev_priv,
				    EDP_PSR2_CTL(dev_priv->psr.transcoder));
1061
		drm_WARN_ON(&dev_priv->drm, !(val & EDP_PSR2_ENABLE));
1062
		val &= ~EDP_PSR2_ENABLE;
1063 1064
		intel_de_write(dev_priv,
			       EDP_PSR2_CTL(dev_priv->psr.transcoder), val);
1065
	} else {
1066 1067
		val = intel_de_read(dev_priv,
				    EDP_PSR_CTL(dev_priv->psr.transcoder));
1068
		drm_WARN_ON(&dev_priv->drm, !(val & EDP_PSR_ENABLE));
1069
		val &= ~EDP_PSR_ENABLE;
1070 1071
		intel_de_write(dev_priv,
			       EDP_PSR_CTL(dev_priv->psr.transcoder), val);
1072 1073 1074 1075
	}
	dev_priv->psr.active = false;
}

1076
static void intel_psr_disable_locked(struct intel_dp *intel_dp)
1077
{
1078
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1079 1080
	i915_reg_t psr_status;
	u32 psr_status_mask;
R
Rodrigo Vivi 已提交
1081

1082 1083 1084 1085 1086
	lockdep_assert_held(&dev_priv->psr.lock);

	if (!dev_priv->psr.enabled)
		return;

1087 1088
	drm_dbg_kms(&dev_priv->drm, "Disabling PSR%s\n",
		    dev_priv->psr.psr2_enabled ? "2" : "1");
1089

1090
	intel_psr_exit(dev_priv);
1091

1092
	if (dev_priv->psr.psr2_enabled) {
1093
		psr_status = EDP_PSR2_STATUS(dev_priv->psr.transcoder);
1094
		psr_status_mask = EDP_PSR2_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
1095
	} else {
1096
		psr_status = EDP_PSR_STATUS(dev_priv->psr.transcoder);
1097
		psr_status_mask = EDP_PSR_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
1098
	}
1099 1100

	/* Wait till PSR is idle */
1101 1102
	if (intel_de_wait_for_clear(dev_priv, psr_status,
				    psr_status_mask, 2000))
1103
		drm_err(&dev_priv->drm, "Timed out waiting PSR idle state\n");
1104

1105 1106
	/* WA 1408330847 */
	if (dev_priv->psr.psr2_sel_fetch_enabled &&
1107
	    (IS_TGL_DISP_REVID(dev_priv, TGL_REVID_A0, TGL_REVID_A0) ||
1108 1109 1110 1111
	     IS_RKL_REVID(dev_priv, RKL_REVID_A0, RKL_REVID_A0)))
		intel_de_rmw(dev_priv, CHICKEN_PAR1_1,
			     DIS_RAM_BYPASS_PSR2_MAN_TRACK, 0);

1112 1113 1114
	/* Disable PSR on Sink */
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);

1115 1116 1117
	if (dev_priv->psr.psr2_enabled)
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_RECEIVER_ALPM_CONFIG, 0);

1118
	dev_priv->psr.enabled = false;
1119 1120
}

1121 1122 1123
/**
 * intel_psr_disable - Disable PSR
 * @intel_dp: Intel DP
1124
 * @old_crtc_state: old CRTC state
1125 1126 1127
 *
 * This function needs to be called before disabling pipe.
 */
1128 1129
void intel_psr_disable(struct intel_dp *intel_dp,
		       const struct intel_crtc_state *old_crtc_state)
1130
{
1131
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1132

1133
	if (!old_crtc_state->has_psr)
1134 1135
		return;

1136
	if (drm_WARN_ON(&dev_priv->drm, !CAN_PSR(dev_priv)))
1137 1138
		return;

1139
	mutex_lock(&dev_priv->psr.lock);
1140

1141
	intel_psr_disable_locked(intel_dp);
1142

R
Rodrigo Vivi 已提交
1143
	mutex_unlock(&dev_priv->psr.lock);
1144
	cancel_work_sync(&dev_priv->psr.work);
1145
	cancel_delayed_work_sync(&dev_priv->psr.dc3co_work);
R
Rodrigo Vivi 已提交
1146 1147
}

1148 1149
static void psr_force_hw_tracking_exit(struct drm_i915_private *dev_priv)
{
1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
	if (INTEL_GEN(dev_priv) >= 9)
		/*
		 * Display WA #0884: skl+
		 * This documented WA for bxt can be safely applied
		 * broadly so we can force HW tracking to exit PSR
		 * instead of disabling and re-enabling.
		 * Workaround tells us to write 0 to CUR_SURFLIVE_A,
		 * but it makes more sense write to the current active
		 * pipe.
		 */
1160
		intel_de_write(dev_priv, CURSURFLIVE(dev_priv->psr.pipe), 0);
1161 1162 1163 1164 1165 1166
	else
		/*
		 * A write to CURSURFLIVE do not cause HW tracking to exit PSR
		 * on older gens so doing the manual exit instead.
		 */
		intel_psr_exit(dev_priv);
1167 1168
}

1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
void intel_psr2_program_trans_man_trk_ctl(const struct intel_crtc_state *crtc_state)
{
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	struct i915_psr *psr = &dev_priv->psr;

	if (!HAS_PSR2_SEL_FETCH(dev_priv) ||
	    !crtc_state->enable_psr2_sel_fetch)
		return;

	intel_de_write(dev_priv, PSR2_MAN_TRK_CTL(psr->transcoder),
		       crtc_state->psr2_man_track_ctl);
}

void intel_psr2_sel_fetch_update(struct intel_atomic_state *state,
				 struct intel_crtc *crtc)
{
	struct intel_crtc_state *crtc_state = intel_atomic_get_new_crtc_state(state, crtc);

	if (!crtc_state->enable_psr2_sel_fetch)
		return;

	crtc_state->psr2_man_track_ctl = PSR2_MAN_TRK_CTL_ENABLE |
					 PSR2_MAN_TRK_CTL_SF_SINGLE_FULL_FRAME;
}

1195 1196 1197 1198
/**
 * intel_psr_update - Update PSR state
 * @intel_dp: Intel DP
 * @crtc_state: new CRTC state
1199
 * @conn_state: new CONNECTOR state
1200 1201 1202 1203 1204 1205
 *
 * This functions will update PSR states, disabling, enabling or switching PSR
 * version when executing fastsets. For full modeset, intel_psr_disable() and
 * intel_psr_enable() should be called instead.
 */
void intel_psr_update(struct intel_dp *intel_dp,
1206 1207
		      const struct intel_crtc_state *crtc_state,
		      const struct drm_connector_state *conn_state)
1208 1209 1210 1211 1212 1213 1214 1215
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct i915_psr *psr = &dev_priv->psr;
	bool enable, psr2_enable;

	if (!CAN_PSR(dev_priv) || READ_ONCE(psr->dp) != intel_dp)
		return;

1216 1217
	dev_priv->psr.force_mode_changed = false;

1218 1219
	mutex_lock(&dev_priv->psr.lock);

1220 1221
	enable = crtc_state->has_psr;
	psr2_enable = crtc_state->has_psr2;
1222

1223 1224 1225 1226
	if (enable == psr->enabled && psr2_enable == psr->psr2_enabled) {
		/* Force a PSR exit when enabling CRC to avoid CRC timeouts */
		if (crtc_state->crc_enabled && psr->enabled)
			psr_force_hw_tracking_exit(dev_priv);
1227 1228 1229 1230 1231 1232 1233 1234 1235
		else if (INTEL_GEN(dev_priv) < 9 && psr->enabled) {
			/*
			 * Activate PSR again after a force exit when enabling
			 * CRC in older gens
			 */
			if (!dev_priv->psr.active &&
			    !dev_priv->psr.busy_frontbuffer_bits)
				schedule_work(&dev_priv->psr.work);
		}
1236

1237
		goto unlock;
1238
	}
1239

1240 1241
	if (psr->enabled)
		intel_psr_disable_locked(intel_dp);
1242

1243
	if (enable)
1244
		intel_psr_enable_locked(dev_priv, crtc_state, conn_state);
1245 1246 1247 1248 1249

unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

1250 1251 1252 1253 1254 1255 1256 1257 1258 1259
/**
 * intel_psr_wait_for_idle - wait for PSR1 to idle
 * @new_crtc_state: new CRTC state
 * @out_value: PSR status in case of failure
 *
 * This function is expected to be called from pipe_update_start() where it is
 * not expected to race with PSR enable or disable.
 *
 * Returns: 0 on success or -ETIMEOUT if PSR status does not idle.
 */
1260 1261
int intel_psr_wait_for_idle(const struct intel_crtc_state *new_crtc_state,
			    u32 *out_value)
1262
{
1263
	struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->uapi.crtc);
1264
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1265

1266
	if (!dev_priv->psr.enabled || !new_crtc_state->has_psr)
1267 1268
		return 0;

1269 1270 1271
	/* FIXME: Update this for PSR2 if we need to wait for idle */
	if (READ_ONCE(dev_priv->psr.psr2_enabled))
		return 0;
1272 1273

	/*
1274 1275 1276 1277
	 * From bspec: Panel Self Refresh (BDW+)
	 * Max. time for PSR to idle = Inverse of the refresh rate + 6 ms of
	 * exit training time + 1.5 ms of aux channel handshake. 50 ms is
	 * defensive enough to cover everything.
1278
	 */
1279

1280 1281
	return __intel_wait_for_register(&dev_priv->uncore,
					 EDP_PSR_STATUS(dev_priv->psr.transcoder),
1282
					 EDP_PSR_STATUS_STATE_MASK,
1283 1284
					 EDP_PSR_STATUS_STATE_IDLE, 2, 50,
					 out_value);
1285 1286 1287
}

static bool __psr_wait_for_idle_locked(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
1288
{
1289 1290 1291 1292
	i915_reg_t reg;
	u32 mask;
	int err;

1293
	if (!dev_priv->psr.enabled)
1294
		return false;
R
Rodrigo Vivi 已提交
1295

1296
	if (dev_priv->psr.psr2_enabled) {
1297
		reg = EDP_PSR2_STATUS(dev_priv->psr.transcoder);
1298
		mask = EDP_PSR2_STATUS_STATE_MASK;
1299
	} else {
1300
		reg = EDP_PSR_STATUS(dev_priv->psr.transcoder);
1301
		mask = EDP_PSR_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
1302
	}
1303 1304 1305

	mutex_unlock(&dev_priv->psr.lock);

1306
	err = intel_de_wait_for_clear(dev_priv, reg, mask, 50);
1307
	if (err)
1308 1309
		drm_err(&dev_priv->drm,
			"Timed out waiting for PSR Idle for re-enable\n");
1310 1311

	/* After the unlocked wait, verify that PSR is still wanted! */
R
Rodrigo Vivi 已提交
1312
	mutex_lock(&dev_priv->psr.lock);
1313 1314
	return err == 0 && dev_priv->psr.enabled;
}
R
Rodrigo Vivi 已提交
1315

1316
static int intel_psr_fastset_force(struct drm_i915_private *dev_priv)
1317
{
1318
	struct drm_connector_list_iter conn_iter;
1319 1320 1321
	struct drm_device *dev = &dev_priv->drm;
	struct drm_modeset_acquire_ctx ctx;
	struct drm_atomic_state *state;
1322 1323
	struct drm_connector *conn;
	int err = 0;
1324

1325 1326 1327
	state = drm_atomic_state_alloc(dev);
	if (!state)
		return -ENOMEM;
1328

1329 1330 1331 1332 1333
	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);
	state->acquire_ctx = &ctx;

retry:

1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(conn, &conn_iter) {
		struct drm_connector_state *conn_state;
		struct drm_crtc_state *crtc_state;

		if (conn->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		conn_state = drm_atomic_get_connector_state(state, conn);
		if (IS_ERR(conn_state)) {
			err = PTR_ERR(conn_state);
			break;
1346 1347
		}

1348 1349 1350 1351 1352 1353
		if (!conn_state->crtc)
			continue;

		crtc_state = drm_atomic_get_crtc_state(state, conn_state->crtc);
		if (IS_ERR(crtc_state)) {
			err = PTR_ERR(crtc_state);
1354 1355
			break;
		}
1356 1357 1358

		/* Mark mode as changed to trigger a pipe->update() */
		crtc_state->mode_changed = true;
1359
	}
1360
	drm_connector_list_iter_end(&conn_iter);
1361

1362 1363
	if (err == 0)
		err = drm_atomic_commit(state);
1364

1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376
	if (err == -EDEADLK) {
		drm_atomic_state_clear(state);
		err = drm_modeset_backoff(&ctx);
		if (!err)
			goto retry;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
	drm_atomic_state_put(state);

	return err;
1377 1378
}

1379
int intel_psr_debug_set(struct drm_i915_private *dev_priv, u64 val)
1380
{
1381 1382
	const u32 mode = val & I915_PSR_DEBUG_MODE_MASK;
	u32 old_mode;
1383 1384 1385
	int ret;

	if (val & ~(I915_PSR_DEBUG_IRQ | I915_PSR_DEBUG_MODE_MASK) ||
1386
	    mode > I915_PSR_DEBUG_FORCE_PSR1) {
1387
		drm_dbg_kms(&dev_priv->drm, "Invalid debug mask %llx\n", val);
1388 1389 1390 1391 1392 1393 1394
		return -EINVAL;
	}

	ret = mutex_lock_interruptible(&dev_priv->psr.lock);
	if (ret)
		return ret;

1395
	old_mode = dev_priv->psr.debug & I915_PSR_DEBUG_MODE_MASK;
1396
	dev_priv->psr.debug = val;
1397 1398 1399 1400 1401 1402 1403

	/*
	 * Do it right away if it's already enabled, otherwise it will be done
	 * when enabling the source.
	 */
	if (dev_priv->psr.enabled)
		psr_irq_control(dev_priv);
1404 1405

	mutex_unlock(&dev_priv->psr.lock);
1406 1407 1408 1409

	if (old_mode != mode)
		ret = intel_psr_fastset_force(dev_priv);

1410 1411 1412
	return ret;
}

1413 1414 1415 1416 1417 1418 1419 1420 1421 1422
static void intel_psr_handle_irq(struct drm_i915_private *dev_priv)
{
	struct i915_psr *psr = &dev_priv->psr;

	intel_psr_disable_locked(psr->dp);
	psr->sink_not_reliable = true;
	/* let's make sure that sink is awaken */
	drm_dp_dpcd_writeb(&psr->dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
}

1423 1424 1425
static void intel_psr_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
1426
		container_of(work, typeof(*dev_priv), psr.work);
1427 1428 1429

	mutex_lock(&dev_priv->psr.lock);

1430 1431 1432
	if (!dev_priv->psr.enabled)
		goto unlock;

1433 1434 1435
	if (READ_ONCE(dev_priv->psr.irq_aux_error))
		intel_psr_handle_irq(dev_priv);

1436 1437 1438 1439 1440 1441
	/*
	 * We have to make sure PSR is ready for re-enable
	 * otherwise it keeps disabled until next full enable/disable cycle.
	 * PSR might take some time to get fully disabled
	 * and be ready for re-enable.
	 */
1442
	if (!__psr_wait_for_idle_locked(dev_priv))
R
Rodrigo Vivi 已提交
1443 1444 1445 1446 1447 1448 1449
		goto unlock;

	/*
	 * The delayed work can race with an invalidate hence we need to
	 * recheck. Since psr_flush first clears this and then reschedules we
	 * won't ever miss a flush when bailing out here.
	 */
1450
	if (dev_priv->psr.busy_frontbuffer_bits || dev_priv->psr.active)
R
Rodrigo Vivi 已提交
1451 1452
		goto unlock;

1453
	intel_psr_activate(dev_priv->psr.dp);
R
Rodrigo Vivi 已提交
1454 1455 1456 1457
unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1458 1459
/**
 * intel_psr_invalidate - Invalidade PSR
1460
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
1461
 * @frontbuffer_bits: frontbuffer plane tracking bits
1462
 * @origin: which operation caused the invalidate
R
Rodrigo Vivi 已提交
1463 1464 1465 1466 1467 1468 1469 1470
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
 * disabled if the frontbuffer mask contains a buffer relevant to PSR.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
 */
1471
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
1472
			  unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
1473
{
1474
	if (!CAN_PSR(dev_priv))
1475 1476
		return;

1477
	if (origin == ORIGIN_FLIP)
1478 1479
		return;

R
Rodrigo Vivi 已提交
1480 1481 1482 1483 1484 1485
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

1486
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe);
R
Rodrigo Vivi 已提交
1487
	dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
1488 1489

	if (frontbuffer_bits)
1490
		intel_psr_exit(dev_priv);
1491

R
Rodrigo Vivi 已提交
1492 1493 1494
	mutex_unlock(&dev_priv->psr.lock);
}

1495 1496 1497 1498
/*
 * When we will be completely rely on PSR2 S/W tracking in future,
 * intel_psr_flush() will invalidate and flush the PSR for ORIGIN_FLIP
 * event also therefore tgl_dc3co_flush() require to be changed
1499
 * accordingly in future.
1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521
 */
static void
tgl_dc3co_flush(struct drm_i915_private *dev_priv,
		unsigned int frontbuffer_bits, enum fb_op_origin origin)
{
	mutex_lock(&dev_priv->psr.lock);

	if (!dev_priv->psr.dc3co_enabled)
		goto unlock;

	if (!dev_priv->psr.psr2_enabled || !dev_priv->psr.active)
		goto unlock;

	/*
	 * At every frontbuffer flush flip event modified delay of delayed work,
	 * when delayed work schedules that means display has been idle.
	 */
	if (!(frontbuffer_bits &
	    INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe)))
		goto unlock;

	tgl_psr2_enable_dc3co(dev_priv);
1522
	mod_delayed_work(system_wq, &dev_priv->psr.dc3co_work,
1523
			 dev_priv->psr.dc3co_exit_delay);
1524 1525 1526 1527 1528

unlock:
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1529 1530
/**
 * intel_psr_flush - Flush PSR
1531
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
1532
 * @frontbuffer_bits: frontbuffer plane tracking bits
1533
 * @origin: which operation caused the flush
R
Rodrigo Vivi 已提交
1534 1535 1536 1537 1538 1539 1540 1541
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering has completed and flushed out to memory. PSR
 * can be enabled again if no other frontbuffer relevant to PSR is dirty.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
 */
1542
void intel_psr_flush(struct drm_i915_private *dev_priv,
1543
		     unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
1544
{
1545
	if (!CAN_PSR(dev_priv))
1546 1547
		return;

1548 1549
	if (origin == ORIGIN_FLIP) {
		tgl_dc3co_flush(dev_priv, frontbuffer_bits, origin);
1550
		return;
1551
	}
1552

R
Rodrigo Vivi 已提交
1553 1554 1555 1556 1557 1558
	mutex_lock(&dev_priv->psr.lock);
	if (!dev_priv->psr.enabled) {
		mutex_unlock(&dev_priv->psr.lock);
		return;
	}

1559
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(dev_priv->psr.pipe);
R
Rodrigo Vivi 已提交
1560 1561
	dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;

1562
	/* By definition flush = invalidate + flush */
1563 1564
	if (frontbuffer_bits)
		psr_force_hw_tracking_exit(dev_priv);
1565

R
Rodrigo Vivi 已提交
1566
	if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
1567
		schedule_work(&dev_priv->psr.work);
R
Rodrigo Vivi 已提交
1568 1569 1570
	mutex_unlock(&dev_priv->psr.lock);
}

R
Rodrigo Vivi 已提交
1571 1572
/**
 * intel_psr_init - Init basic PSR work and mutex.
1573
 * @dev_priv: i915 device private
R
Rodrigo Vivi 已提交
1574 1575 1576 1577
 *
 * This function is  called only once at driver load to initialize basic
 * PSR stuff.
 */
1578
void intel_psr_init(struct drm_i915_private *dev_priv)
R
Rodrigo Vivi 已提交
1579
{
1580 1581 1582
	if (!HAS_PSR(dev_priv))
		return;

1583 1584 1585
	if (!dev_priv->psr.sink_support)
		return;

1586 1587 1588 1589 1590 1591 1592 1593
	if (IS_HASWELL(dev_priv))
		/*
		 * HSW don't have PSR registers on the same space as transcoder
		 * so set this to a value that when subtract to the register
		 * in transcoder space results in the right offset for HSW
		 */
		dev_priv->hsw_psr_mmio_adjust = _SRD_CTL_EDP - _HSW_EDP_PSR_BASE;

1594
	if (dev_priv->params.enable_psr == -1)
1595
		if (INTEL_GEN(dev_priv) < 9 || !dev_priv->vbt.psr.enable)
1596
			dev_priv->params.enable_psr = 0;
1597

1598
	/* Set link_standby x link_off defaults */
1599
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1600 1601
		/* HSW and BDW require workarounds that we don't implement. */
		dev_priv->psr.link_standby = false;
1602 1603
	else if (INTEL_GEN(dev_priv) < 12)
		/* For new platforms up to TGL let's respect VBT back again */
1604 1605
		dev_priv->psr.link_standby = dev_priv->vbt.psr.full_link;

1606
	INIT_WORK(&dev_priv->psr.work, intel_psr_work);
1607
	INIT_DELAYED_WORK(&dev_priv->psr.dc3co_work, tgl_dc3co_disable_work);
R
Rodrigo Vivi 已提交
1608 1609
	mutex_init(&dev_priv->psr.lock);
}
1610

1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629
static int psr_get_status_and_error_status(struct intel_dp *intel_dp,
					   u8 *status, u8 *error_status)
{
	struct drm_dp_aux *aux = &intel_dp->aux;
	int ret;

	ret = drm_dp_dpcd_readb(aux, DP_PSR_STATUS, status);
	if (ret != 1)
		return ret;

	ret = drm_dp_dpcd_readb(aux, DP_PSR_ERROR_STATUS, error_status);
	if (ret != 1)
		return ret;

	*status = *status & DP_PSR_SINK_STATE_MASK;

	return 0;
}

1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
static void psr_alpm_check(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct drm_dp_aux *aux = &intel_dp->aux;
	struct i915_psr *psr = &dev_priv->psr;
	u8 val;
	int r;

	if (!psr->psr2_enabled)
		return;

	r = drm_dp_dpcd_readb(aux, DP_RECEIVER_ALPM_STATUS, &val);
	if (r != 1) {
1643
		drm_err(&dev_priv->drm, "Error reading ALPM status\n");
1644 1645 1646 1647 1648 1649
		return;
	}

	if (val & DP_ALPM_LOCK_TIMEOUT_ERROR) {
		intel_psr_disable_locked(intel_dp);
		psr->sink_not_reliable = true;
1650 1651
		drm_dbg_kms(&dev_priv->drm,
			    "ALPM lock timeout error, disabling PSR\n");
1652 1653 1654 1655 1656 1657

		/* Clearing error */
		drm_dp_dpcd_writeb(aux, DP_RECEIVER_ALPM_STATUS, val);
	}
}

1658 1659 1660 1661 1662 1663 1664 1665 1666
static void psr_capability_changed_check(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct i915_psr *psr = &dev_priv->psr;
	u8 val;
	int r;

	r = drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_ESI, &val);
	if (r != 1) {
1667
		drm_err(&dev_priv->drm, "Error reading DP_PSR_ESI\n");
1668 1669 1670 1671 1672 1673
		return;
	}

	if (val & DP_PSR_CAPS_CHANGE) {
		intel_psr_disable_locked(intel_dp);
		psr->sink_not_reliable = true;
1674 1675
		drm_dbg_kms(&dev_priv->drm,
			    "Sink PSR capability changed, disabling PSR\n");
1676 1677 1678 1679 1680 1681

		/* Clearing it */
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_ESI, val);
	}
}

1682 1683
void intel_psr_short_pulse(struct intel_dp *intel_dp)
{
1684
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1685
	struct i915_psr *psr = &dev_priv->psr;
1686
	u8 status, error_status;
1687
	const u8 errors = DP_PSR_RFB_STORAGE_ERROR |
1688 1689
			  DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR |
			  DP_PSR_LINK_CRC_ERROR;
1690 1691 1692 1693 1694 1695

	if (!CAN_PSR(dev_priv) || !intel_dp_is_edp(intel_dp))
		return;

	mutex_lock(&psr->lock);

1696
	if (!psr->enabled || psr->dp != intel_dp)
1697 1698
		goto exit;

1699
	if (psr_get_status_and_error_status(intel_dp, &status, &error_status)) {
1700 1701
		drm_err(&dev_priv->drm,
			"Error reading PSR status or error status\n");
1702 1703 1704
		goto exit;
	}

1705
	if (status == DP_PSR_SINK_INTERNAL_ERROR || (error_status & errors)) {
1706
		intel_psr_disable_locked(intel_dp);
1707
		psr->sink_not_reliable = true;
1708 1709
	}

1710
	if (status == DP_PSR_SINK_INTERNAL_ERROR && !error_status)
1711 1712
		drm_dbg_kms(&dev_priv->drm,
			    "PSR sink internal error, disabling PSR\n");
1713
	if (error_status & DP_PSR_RFB_STORAGE_ERROR)
1714 1715
		drm_dbg_kms(&dev_priv->drm,
			    "PSR RFB storage error, disabling PSR\n");
1716
	if (error_status & DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR)
1717 1718
		drm_dbg_kms(&dev_priv->drm,
			    "PSR VSC SDP uncorrectable error, disabling PSR\n");
1719
	if (error_status & DP_PSR_LINK_CRC_ERROR)
1720 1721
		drm_dbg_kms(&dev_priv->drm,
			    "PSR Link CRC error, disabling PSR\n");
1722

1723
	if (error_status & ~errors)
1724 1725 1726
		drm_err(&dev_priv->drm,
			"PSR_ERROR_STATUS unhandled errors %x\n",
			error_status & ~errors);
1727
	/* clear status register */
1728
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_ERROR_STATUS, error_status);
1729 1730

	psr_alpm_check(intel_dp);
1731
	psr_capability_changed_check(intel_dp);
1732

1733 1734 1735
exit:
	mutex_unlock(&psr->lock);
}
1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750

bool intel_psr_enabled(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	bool ret;

	if (!CAN_PSR(dev_priv) || !intel_dp_is_edp(intel_dp))
		return false;

	mutex_lock(&dev_priv->psr.lock);
	ret = (dev_priv->psr.dp == intel_dp && dev_priv->psr.enabled);
	mutex_unlock(&dev_priv->psr.lock);

	return ret;
}
1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761

void intel_psr_atomic_check(struct drm_connector *connector,
			    struct drm_connector_state *old_state,
			    struct drm_connector_state *new_state)
{
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
	struct intel_connector *intel_connector;
	struct intel_digital_port *dig_port;
	struct drm_crtc_state *crtc_state;

	if (!CAN_PSR(dev_priv) || !new_state->crtc ||
1762
	    !dev_priv->psr.force_mode_changed)
1763 1764 1765
		return;

	intel_connector = to_intel_connector(connector);
1766
	dig_port = enc_to_dig_port(intel_attached_encoder(intel_connector));
1767 1768 1769 1770 1771 1772
	if (dev_priv->psr.dp != &dig_port->dp)
		return;

	crtc_state = drm_atomic_get_new_crtc_state(new_state->state,
						   new_state->crtc);
	crtc_state->mode_changed = true;
1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786
}

void intel_psr_set_force_mode_changed(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv;

	if (!intel_dp)
		return;

	dev_priv = dp_to_i915(intel_dp);
	if (!CAN_PSR(dev_priv) || intel_dp != dev_priv->psr.dp)
		return;

	dev_priv->psr.force_mode_changed = true;
1787
}