intel_drv.h 72.1 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <linux/sched/clock.h>
32
#include <linux/stackdepot.h>
33
#include <drm/i915_drm.h>
34
#include "i915_drv.h"
35
#include <drm/drm_crtc.h>
36
#include <drm/drm_encoder.h>
37
#include <drm/drm_fb_helper.h>
38
#include <drm/drm_dp_dual_mode_helper.h>
39
#include <drm/drm_dp_mst_helper.h>
40
#include <drm/drm_probe_helper.h>
41
#include <drm/drm_rect.h>
42
#include <drm/drm_vblank.h>
43
#include <drm/drm_atomic.h>
44
#include <drm/i915_mei_hdcp_interface.h>
45
#include <media/cec-notifier.h>
46

47 48
struct drm_printer;

D
Daniel Vetter 已提交
49
/**
50
 * __wait_for - magic wait macro
D
Daniel Vetter 已提交
51
 *
52 53 54 55
 * Macro to help avoid open coding check/wait/timeout patterns. Note that it's
 * important that we check the condition again after having timed out, since the
 * timeout could be due to preemption or similar and we've never had a chance to
 * check the condition before the timeout.
D
Daniel Vetter 已提交
56
 */
57
#define __wait_for(OP, COND, US, Wmin, Wmax) ({ \
M
Mika Kuoppala 已提交
58
	const ktime_t end__ = ktime_add_ns(ktime_get_raw(), 1000ll * (US)); \
59
	long wait__ = (Wmin); /* recommended min for usleep is 10 us */	\
60
	int ret__;							\
61
	might_sleep();							\
62
	for (;;) {							\
M
Mika Kuoppala 已提交
63
		const bool expired__ = ktime_after(ktime_get_raw(), end__); \
64
		OP;							\
65 66
		/* Guarantee COND check prior to timeout */		\
		barrier();						\
67 68 69 70 71 72
		if (COND) {						\
			ret__ = 0;					\
			break;						\
		}							\
		if (expired__) {					\
			ret__ = -ETIMEDOUT;				\
73 74
			break;						\
		}							\
75 76 77
		usleep_range(wait__, wait__ * 2);			\
		if (wait__ < (Wmax))					\
			wait__ <<= 1;					\
78 79 80 81
	}								\
	ret__;								\
})

82 83 84
#define _wait_for(COND, US, Wmin, Wmax)	__wait_for(, (COND), (US), (Wmin), \
						   (Wmax))
#define wait_for(COND, MS)		_wait_for((COND), (MS) * 1000, 10, 1000)
T
Tvrtko Ursulin 已提交
85

86 87
/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
88
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
89
#else
90
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
91 92
#endif

93 94 95 96 97 98 99 100 101 102 103 104 105 106
#define _wait_for_atomic(COND, US, ATOMIC) \
({ \
	int cpu, ret, timeout = (US) * 1000; \
	u64 base; \
	_WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
	if (!(ATOMIC)) { \
		preempt_disable(); \
		cpu = smp_processor_id(); \
	} \
	base = local_clock(); \
	for (;;) { \
		u64 now = local_clock(); \
		if (!(ATOMIC)) \
			preempt_enable(); \
107 108
		/* Guarantee COND check prior to timeout */ \
		barrier(); \
109 110 111 112 113 114
		if (COND) { \
			ret = 0; \
			break; \
		} \
		if (now - base >= timeout) { \
			ret = -ETIMEDOUT; \
115 116 117
			break; \
		} \
		cpu_relax(); \
118 119 120 121 122 123 124 125
		if (!(ATOMIC)) { \
			preempt_disable(); \
			if (unlikely(cpu != smp_processor_id())) { \
				timeout -= now - base; \
				cpu = smp_processor_id(); \
				base = local_clock(); \
			} \
		} \
126
	} \
127 128 129 130 131 132 133 134
	ret; \
})

#define wait_for_us(COND, US) \
({ \
	int ret__; \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	if ((US) > 10) \
135
		ret__ = _wait_for((COND), (US), 10, 10); \
136 137
	else \
		ret__ = _wait_for_atomic((COND), (US), 0); \
138 139 140
	ret__; \
})

141 142 143 144 145 146 147 148
#define wait_for_atomic_us(COND, US) \
({ \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	BUILD_BUG_ON((US) > 50000); \
	_wait_for_atomic((COND), (US), 1); \
})

#define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
149

150 151
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
152

153 154 155 156
#define KBps(x) (1000 * (x))
#define MBps(x) KBps(1000 * (x))
#define GBps(x) ((u64)1000 * MBps((x)))

J
Jesse Barnes 已提交
157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
172 173 174 175 176 177 178 179
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
180
	INTEL_OUTPUT_DP = 7,
181 182
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
183
	INTEL_OUTPUT_DDI = 10,
184 185
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
186 187 188 189 190 191

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

192 193
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
194

J
Jesse Barnes 已提交
195 196
struct intel_framebuffer {
	struct drm_framebuffer base;
197
	struct intel_rotation_info rot_info;
198 199 200 201 202 203 204 205 206 207

	/* for each plane in the normal GTT view */
	struct {
		unsigned int x, y;
	} normal[2];
	/* for each plane in the rotated GTT view */
	struct {
		unsigned int x, y;
		unsigned int pitch; /* pixels */
	} rotated[2];
J
Jesse Barnes 已提交
208 209
};

210 211
struct intel_fbdev {
	struct drm_fb_helper helper;
212
	struct intel_framebuffer *fb;
C
Chris Wilson 已提交
213
	struct i915_vma *vma;
214
	unsigned long vma_flags;
215
	async_cookie_t cookie;
216
	int preferred_bpp;
217 218 219 220 221 222 223 224 225 226

	/* Whether or not fbdev hpd processing is temporarily suspended */
	bool hpd_suspended : 1;
	/* Set when a hotplug was received while HPD processing was
	 * suspended
	 */
	bool hpd_waiting : 1;

	/* Protects hpd_suspended */
	struct mutex hpd_lock;
227
};
J
Jesse Barnes 已提交
228

229
struct intel_encoder {
230
	struct drm_encoder base;
231

232
	enum intel_output_type type;
233
	enum port port;
234
	unsigned int cloneable;
235 236
	bool (*hotplug)(struct intel_encoder *encoder,
			struct intel_connector *connector);
237 238 239
	enum intel_output_type (*compute_output_type)(struct intel_encoder *,
						      struct intel_crtc_state *,
						      struct drm_connector_state *);
240 241 242
	int (*compute_config)(struct intel_encoder *,
			      struct intel_crtc_state *,
			      struct drm_connector_state *);
243
	void (*pre_pll_enable)(struct intel_encoder *,
244 245
			       const struct intel_crtc_state *,
			       const struct drm_connector_state *);
246
	void (*pre_enable)(struct intel_encoder *,
247 248
			   const struct intel_crtc_state *,
			   const struct drm_connector_state *);
249
	void (*enable)(struct intel_encoder *,
250 251
		       const struct intel_crtc_state *,
		       const struct drm_connector_state *);
252
	void (*disable)(struct intel_encoder *,
253 254
			const struct intel_crtc_state *,
			const struct drm_connector_state *);
255
	void (*post_disable)(struct intel_encoder *,
256 257
			     const struct intel_crtc_state *,
			     const struct drm_connector_state *);
258
	void (*post_pll_disable)(struct intel_encoder *,
259 260
				 const struct intel_crtc_state *,
				 const struct drm_connector_state *);
261 262 263
	void (*update_pipe)(struct intel_encoder *,
			    const struct intel_crtc_state *,
			    const struct drm_connector_state *);
264 265 266 267
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
268
	/* Reconstructs the equivalent mode flags for the current hardware
269
	 * state. This must be called _after_ display->get_pipe_config has
270 271
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
272
	void (*get_config)(struct intel_encoder *,
273
			   struct intel_crtc_state *pipe_config);
274 275
	/* Returns a mask of power domains that need to be referenced as part
	 * of the hardware state readout code. */
276 277
	u64 (*get_power_domains)(struct intel_encoder *encoder,
				 struct intel_crtc_state *crtc_state);
278 279 280 281 282 283
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
284
	int crtc_mask;
285
	enum hpd_pin hpd_pin;
286
	enum intel_display_power_domain power_domain;
287 288
	/* for communication with audio component; protected by av_mutex */
	const struct drm_connector *audio_connector;
J
Jesse Barnes 已提交
289 290
};

291
struct intel_panel {
292
	struct drm_display_mode *fixed_mode;
293
	struct drm_display_mode *downclock_mode;
294 295 296

	/* backlight */
	struct {
297
		bool present;
298
		u32 level;
299
		u32 min;
300
		u32 max;
301
		bool enabled;
302 303
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
304
		bool alternate_pwm_increment;	/* lpt+ */
305 306

		/* PWM chip */
307 308
		bool util_pin_active_low;	/* bxt+ */
		u8 controller;		/* bxt+ only */
309 310
		struct pwm_device *pwm;

311
		struct backlight_device *device;
312

313 314
		/* Connector and platform specific backlight functions */
		int (*setup)(struct intel_connector *connector, enum pipe pipe);
315 316
		u32 (*get)(struct intel_connector *connector);
		void (*set)(const struct drm_connector_state *conn_state, u32 level);
317 318 319
		void (*disable)(const struct drm_connector_state *conn_state);
		void (*enable)(const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
320
		u32 (*hz_to_pwm)(struct intel_connector *connector, u32 hz);
321 322
		void (*power)(struct intel_connector *, bool enable);
	} backlight;
323 324
};

325 326
struct intel_digital_port;

327 328 329 330 331 332 333
enum check_link_response {
	HDCP_LINK_PROTECTED	= 0,
	HDCP_TOPOLOGY_CHANGE,
	HDCP_LINK_INTEGRITY_FAILURE,
	HDCP_REAUTH_REQUEST
};

334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401
/*
 * This structure serves as a translation layer between the generic HDCP code
 * and the bus-specific code. What that means is that HDCP over HDMI differs
 * from HDCP over DP, so to account for these differences, we need to
 * communicate with the receiver through this shim.
 *
 * For completeness, the 2 buses differ in the following ways:
 *	- DP AUX vs. DDC
 *		HDCP registers on the receiver are set via DP AUX for DP, and
 *		they are set via DDC for HDMI.
 *	- Receiver register offsets
 *		The offsets of the registers are different for DP vs. HDMI
 *	- Receiver register masks/offsets
 *		For instance, the ready bit for the KSV fifo is in a different
 *		place on DP vs HDMI
 *	- Receiver register names
 *		Seriously. In the DP spec, the 16-bit register containing
 *		downstream information is called BINFO, on HDMI it's called
 *		BSTATUS. To confuse matters further, DP has a BSTATUS register
 *		with a completely different definition.
 *	- KSV FIFO
 *		On HDMI, the ksv fifo is read all at once, whereas on DP it must
 *		be read 3 keys at a time
 *	- Aksv output
 *		Since Aksv is hidden in hardware, there's different procedures
 *		to send it over DP AUX vs DDC
 */
struct intel_hdcp_shim {
	/* Outputs the transmitter's An and Aksv values to the receiver. */
	int (*write_an_aksv)(struct intel_digital_port *intel_dig_port, u8 *an);

	/* Reads the receiver's key selection vector */
	int (*read_bksv)(struct intel_digital_port *intel_dig_port, u8 *bksv);

	/*
	 * Reads BINFO from DP receivers and BSTATUS from HDMI receivers. The
	 * definitions are the same in the respective specs, but the names are
	 * different. Call it BSTATUS since that's the name the HDMI spec
	 * uses and it was there first.
	 */
	int (*read_bstatus)(struct intel_digital_port *intel_dig_port,
			    u8 *bstatus);

	/* Determines whether a repeater is present downstream */
	int (*repeater_present)(struct intel_digital_port *intel_dig_port,
				bool *repeater_present);

	/* Reads the receiver's Ri' value */
	int (*read_ri_prime)(struct intel_digital_port *intel_dig_port, u8 *ri);

	/* Determines if the receiver's KSV FIFO is ready for consumption */
	int (*read_ksv_ready)(struct intel_digital_port *intel_dig_port,
			      bool *ksv_ready);

	/* Reads the ksv fifo for num_downstream devices */
	int (*read_ksv_fifo)(struct intel_digital_port *intel_dig_port,
			     int num_downstream, u8 *ksv_fifo);

	/* Reads a 32-bit part of V' from the receiver */
	int (*read_v_prime_part)(struct intel_digital_port *intel_dig_port,
				 int i, u32 *part);

	/* Enables HDCP signalling on the port */
	int (*toggle_signalling)(struct intel_digital_port *intel_dig_port,
				 bool enable);

	/* Ensures the link is still protected */
	bool (*check_link)(struct intel_digital_port *intel_dig_port);
402 403 404 405

	/* Detects panel's hdcp capability. This is optional for HDMI. */
	int (*hdcp_capable)(struct intel_digital_port *intel_dig_port,
			    bool *hdcp_capable);
406 407 408

	/* HDCP adaptation(DP/HDMI) required on the port */
	enum hdcp_wired_protocol protocol;
409 410 411 412

	/* Detects whether sink is HDCP2.2 capable */
	int (*hdcp_2_2_capable)(struct intel_digital_port *intel_dig_port,
				bool *capable);
413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428

	/* Write HDCP2.2 messages */
	int (*write_2_2_msg)(struct intel_digital_port *intel_dig_port,
			     void *buf, size_t size);

	/* Read HDCP2.2 messages */
	int (*read_2_2_msg)(struct intel_digital_port *intel_dig_port,
			    u8 msg_id, void *buf, size_t size);

	/*
	 * Implementation of DP HDCP2.2 Errata for the communication of stream
	 * type to Receivers. In DP HDCP2.2 Stream type is one of the input to
	 * the HDCP2.2 Cipher for En/De-Cryption. Not applicable for HDMI.
	 */
	int (*config_stream_type)(struct intel_digital_port *intel_dig_port,
				  bool is_repeater, u8 type);
429 430 431

	/* HDCP2.2 Link Integrity Check */
	int (*check_2_2_link)(struct intel_digital_port *intel_dig_port);
432 433
};

434 435 436 437 438 439 440
struct intel_hdcp {
	const struct intel_hdcp_shim *shim;
	/* Mutex for hdcp state of the connector */
	struct mutex mutex;
	u64 value;
	struct delayed_work check_work;
	struct work_struct prop_work;
R
Ramalingam C 已提交
441

442 443 444
	/* HDCP1.4 Encryption status */
	bool hdcp_encrypted;

R
Ramalingam C 已提交
445 446 447 448
	/* HDCP2.2 related definitions */
	/* Flag indicates whether this connector supports HDCP2.2 or not. */
	bool hdcp2_supported;

449 450 451
	/* HDCP2.2 Encryption status */
	bool hdcp2_encrypted;

R
Ramalingam C 已提交
452 453 454 455 456 457
	/*
	 * Content Stream Type defined by content owner. TYPE0(0x0) content can
	 * flow in the link protected by HDCP2.2 or HDCP1.4, where as TYPE1(0x1)
	 * content can flow only through a link protected by HDCP2.2.
	 */
	u8 content_type;
458
	struct hdcp_port_data port_data;
459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476

	bool is_paired;
	bool is_repeater;

	/*
	 * Count of ReceiverID_List received. Initialized to 0 at AKE_INIT.
	 * Incremented after processing the RepeaterAuth_Send_ReceiverID_List.
	 * When it rolls over re-auth has to be triggered.
	 */
	u32 seq_num_v;

	/*
	 * Count of RepeaterAuth_Stream_Manage msg propagated.
	 * Initialized to 0 on AKE_INIT. Incremented after every successful
	 * transmission of RepeaterAuth_Stream_Manage message. When it rolls
	 * over re-Auth has to be triggered.
	 */
	u32 seq_num_m;
477 478 479 480 481 482 483 484

	/*
	 * Work queue to signal the CP_IRQ. Used for the waiters to read the
	 * available information from HDCP DP sink.
	 */
	wait_queue_head_t cp_irq_queue;
	atomic_t cp_irq_count;
	int cp_irq_count_cached;
485 486
};

487 488
struct intel_connector {
	struct drm_connector base;
489 490 491
	/*
	 * The fixed encoder this connector is connected to.
	 */
492
	struct intel_encoder *encoder;
493

494 495 496
	/* ACPI device id for ACPI and driver cooperation */
	u32 acpi_device_id;

497 498 499
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
500 501 502

	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
503 504 505

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
506
	struct edid *detect_edid;
507 508 509 510

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
511 512 513 514

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
515 516 517

	/* Work struct to schedule a uevent on link train failure */
	struct work_struct modeset_retry_work;
518

519
	struct intel_hdcp hdcp;
520 521
};

522 523 524 525 526 527 528 529 530
struct intel_digital_connector_state {
	struct drm_connector_state base;

	enum hdmi_force_audio force_audio;
	int broadcast_rgb;
};

#define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)

531
struct dpll {
532 533 534 535 536 537 538 539 540
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
541
};
542

543 544 545
struct intel_atomic_state {
	struct drm_atomic_state base;

546 547 548 549 550 551 552 553 554 555 556 557 558
	struct {
		/*
		 * Logical state of cdclk (used for all scaling, watermark,
		 * etc. calculations and checks). This is computed as if all
		 * enabled crtcs were active.
		 */
		struct intel_cdclk_state logical;

		/*
		 * Actual state of cdclk, can be different from the logical
		 * state only when all crtc's are DPMS off.
		 */
		struct intel_cdclk_state actual;
559 560 561

		int force_min_cdclk;
		bool force_min_cdclk_changed;
562 563
		/* pipe to which cd2x update is synchronized */
		enum pipe pipe;
564
	} cdclk;
565

566 567
	bool dpll_set, modeset;

568 569 570 571 572 573 574 575 576 577
	/*
	 * Does this transaction change the pipes that are active?  This mask
	 * tracks which CRTC's have changed their active state at the end of
	 * the transaction (not counting the temporary disable during modesets).
	 * This mask should only be non-zero when intel_state->modeset is true,
	 * but the converse is not necessarily true; simply changing a mode may
	 * not flip the final active status of any CRTC's
	 */
	unsigned int active_pipe_changes;

578
	unsigned int active_crtcs;
579 580
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
581 582
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
583

584
	struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
585 586 587 588 589 590

	/*
	 * Current watermarks can't be trusted during hardware readout, so
	 * don't bother calculating intermediate watermarks.
	 */
	bool skip_intermediate_wm;
591

C
Chris Wilson 已提交
592 593
	bool rps_interactive;

594
	/* Gen9+ only */
595
	struct skl_ddb_values wm_results;
596 597

	struct i915_sw_fence commit_ready;
598 599

	struct llist_node freed;
600 601
};

602
struct intel_plane_state {
603
	struct drm_plane_state base;
604
	struct i915_ggtt_view view;
605
	struct i915_vma *vma;
606 607
	unsigned long flags;
#define PLANE_HAS_FENCE BIT(0)
608

609 610
	struct {
		u32 offset;
611 612 613 614 615 616
		/*
		 * Plane stride in:
		 * bytes for 0/180 degree rotation
		 * pixels for 90/270 degree rotation
		 */
		u32 stride;
617
		int x, y;
618
	} color_plane[2];
619

620 621 622
	/* plane control register */
	u32 ctl;

623 624 625
	/* plane color control register */
	u32 color_ctl;

626 627 628 629 630 631 632 633
	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
634
	 *     update_scaler_plane.
635 636 637 638 639 640 641
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
642
	 *     update_scaler_plane.
643 644
	 */
	int scaler_id;
645

646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665
	/*
	 * linked_plane:
	 *
	 * ICL planar formats require 2 planes that are updated as pairs.
	 * This member is used to make sure the other plane is also updated
	 * when required, and for update_slave() to find the correct
	 * plane_state to pass as argument.
	 */
	struct intel_plane *linked_plane;

	/*
	 * slave:
	 * If set don't update use the linked plane's state for updating
	 * this plane during atomic commit with the update_slave() callback.
	 *
	 * It's also used by the watermark code to ignore wm calculations on
	 * this plane. They're calculated by the linked plane's wm code.
	 */
	u32 slave;

666
	struct drm_intel_sprite_colorkey ckey;
667 668
};

669
struct intel_initial_plane_config {
670
	struct intel_framebuffer *fb;
671
	unsigned int tiling;
672 673
	int size;
	u32 base;
674
	u8 rotation;
675 676
};

677 678 679
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
680
#define SKL_MAX_SRC_H 4096
681 682 683
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
684
#define SKL_MAX_DST_H 4096
685 686 687 688
#define ICL_MAX_SRC_W 5120
#define ICL_MAX_SRC_H 4096
#define ICL_MAX_DST_W 5120
#define ICL_MAX_DST_H 4096
689 690
#define SKL_MIN_YUV_420_SRC_W 16
#define SKL_MIN_YUV_420_SRC_H 16
691 692 693

struct intel_scaler {
	int in_use;
694
	u32 mode;
695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

725
/* drm_mode->private_flags */
726
#define I915_MODE_FLAG_INHERITED (1<<0)
727 728
/* Flag to get scanline using frame time stamps */
#define I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP (1<<1)
729 730
/* Flag to use the scanline counter instead of the pixel counter */
#define I915_MODE_FLAG_USE_SCANLINE_COUNTER (1<<2)
731

732 733
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
734
	u32 linetime;
735 736 737 738 739 740
	bool fbc_wm_enabled;
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
};

L
Lyude 已提交
741
struct skl_plane_wm {
742
	struct skl_wm_level wm[8];
743
	struct skl_wm_level uv_wm[8];
744
	struct skl_wm_level trans_wm;
745
	bool is_planar;
L
Lyude 已提交
746 747 748 749
};

struct skl_pipe_wm {
	struct skl_plane_wm planes[I915_MAX_PLANES];
750
	u32 linetime;
751 752
};

753 754 755 756 757 758 759 760
enum vlv_wm_level {
	VLV_WM_LEVEL_PM2,
	VLV_WM_LEVEL_PM5,
	VLV_WM_LEVEL_DDR_DVFS,
	NUM_VLV_WM_LEVELS,
};

struct vlv_wm_state {
761 762
	struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
	struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
763
	u8 num_levels;
764 765 766
	bool cxsr;
};

767 768 769 770
struct vlv_fifo_state {
	u16 plane[I915_MAX_PLANES];
};

771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786
enum g4x_wm_level {
	G4X_WM_LEVEL_NORMAL,
	G4X_WM_LEVEL_SR,
	G4X_WM_LEVEL_HPLL,
	NUM_G4X_WM_LEVELS,
};

struct g4x_wm_state {
	struct g4x_pipe_wm wm;
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808
struct intel_crtc_wm_state {
	union {
		struct {
			/*
			 * Intermediate watermarks; these can be
			 * programmed immediately since they satisfy
			 * both the current configuration we're
			 * switching away from and the new
			 * configuration we're switching to.
			 */
			struct intel_pipe_wm intermediate;

			/*
			 * Optimal watermarks, programmed post-vblank
			 * when this state is committed.
			 */
			struct intel_pipe_wm optimal;
		} ilk;

		struct {
			/* gen9+ only needs 1-step wm programming */
			struct skl_pipe_wm optimal;
809
			struct skl_ddb_entry ddb;
810 811
			struct skl_ddb_entry plane_ddb_y[I915_MAX_PLANES];
			struct skl_ddb_entry plane_ddb_uv[I915_MAX_PLANES];
812
		} skl;
813 814

		struct {
815
			/* "raw" watermarks (not inverted) */
816
			struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
817 818
			/* intermediate watermarks (inverted) */
			struct vlv_wm_state intermediate;
819 820
			/* optimal watermarks (inverted) */
			struct vlv_wm_state optimal;
821 822
			/* display FIFO split */
			struct vlv_fifo_state fifo_state;
823
		} vlv;
824 825 826 827 828 829 830 831 832

		struct {
			/* "raw" watermarks */
			struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
			/* intermediate watermarks */
			struct g4x_wm_state intermediate;
			/* optimal watermarks */
			struct g4x_wm_state optimal;
		} g4x;
833 834 835 836 837 838 839 840 841 842 843
	};

	/*
	 * Platforms with two-step watermark programming will need to
	 * update watermark programming post-vblank to switch from the
	 * safe intermediate watermarks to the optimal final
	 * watermarks.
	 */
	bool need_postvbl_update;
};

844 845 846
enum intel_output_format {
	INTEL_OUTPUT_FORMAT_INVALID,
	INTEL_OUTPUT_FORMAT_RGB,
847
	INTEL_OUTPUT_FORMAT_YCBCR420,
848
	INTEL_OUTPUT_FORMAT_YCBCR444,
849 850
};

851
struct intel_crtc_state {
852 853
	struct drm_crtc_state base;

854 855 856 857 858 859 860 861
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
862
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
863 864
	unsigned long quirks;

865
	unsigned fb_bits; /* framebuffers to flip */
866 867
	bool update_pipe; /* can a fast modeset be performed? */
	bool disable_cxsr;
868
	bool update_wm_pre, update_wm_post; /* watermarks are updated */
869
	bool fb_changed; /* fb on any of the planes is changed */
870
	bool fifo_changed; /* FIFO split is changed */
871

872 873 874 875 876
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

877 878 879 880 881 882
	/*
	 * Pipe pixel rate, adjusted for
	 * panel fitter/pipe scaler downscaling.
	 */
	unsigned int pixel_rate;

883 884 885
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
886

887 888 889
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

890
	/* CPU Transcoder for the pipe. Currently this can only differ from the
J
Jani Nikula 已提交
891 892
	 * pipe on Haswell and later (where we have a special eDP transcoder)
	 * and Broxton (where we have special DSI transcoders). */
893 894
	enum transcoder cpu_transcoder;

895 896 897 898 899 900
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

901 902 903 904 905
	/* Bitmask of encoder types (enum intel_output_type)
	 * driven by the pipe.
	 */
	unsigned int output_types;

906 907 908
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

909 910 911 912
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

913 914 915 916
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
917
	bool dither;
918

919 920 921 922 923 924 925 926
	/*
	 * Dither gets enabled for 18bpp which causes CRC mismatch errors for
	 * compliance video pattern tests.
	 * Disable dither only if it is a compliance test request for
	 * 18bpp.
	 */
	bool dither_force_disable;

927 928 929
	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

930 931 932 933
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

934 935 936 937 938 939 940
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

941 942
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
943
	struct dpll dpll;
944

945 946
	/* Selected dpll when shared or NULL. */
	struct intel_shared_dpll *shared_dpll;
947

948 949 950
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

951 952 953 954 955
	/* DSI PLL registers */
	struct {
		u32 ctrl, div;
	} dsi_pll;

956
	int pipe_bpp;
957
	struct intel_link_m_n dp_m_n;
958

959 960
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
961
	bool has_drrs;
962

963 964 965
	bool has_psr;
	bool has_psr2;

966 967
	/*
	 * Frequence the dpll for the port should run at. Differs from the
968 969
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
970
	 */
971 972
	int port_clock;

973 974
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
975

976
	u8 lane_count;
977

978 979 980 981
	/*
	 * Used by platforms having DP/HDMI PHY with programmable lane
	 * latency optimization.
	 */
982
	u8 lane_lat_optim_mask;
983

984 985 986
	/* minimum acceptable voltage level */
	u8 min_voltage_level;

987
	/* Panel fitter controls for gen2-gen4 + VLV */
988 989 990
	struct {
		u32 control;
		u32 pgm_ratios;
991
		u32 lvds_border_bits;
992 993 994 995 996 997
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
998
		bool enabled;
999
		bool force_thru;
1000
	} pch_pfit;
1001

1002
	/* FDI configuration, only valid if has_pch_encoder is set. */
1003
	int fdi_lanes;
1004
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
1005 1006

	bool ips_enabled;
1007 1008

	bool crc_enabled;
1009

1010 1011
	bool enable_fbc;

1012
	bool double_wide;
1013 1014

	int pbn;
1015 1016

	struct intel_crtc_scaler_state scaler_state;
1017 1018 1019

	/* w/a for waiting 2 vblanks during crtc enable */
	enum pipe hsw_workaround_pipe;
1020 1021 1022

	/* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
	bool disable_lp_wm;
1023

1024
	struct intel_crtc_wm_state wm;
1025 1026

	/* Gamma mode programmed on the pipe */
1027
	u32 gamma_mode;
1028

1029 1030 1031 1032 1033 1034 1035
	union {
		/* CSC mode programmed on the pipe */
		u32 csc_mode;

		/* CHV CGM mode */
		u32 cgm_mode;
	};
1036

1037 1038
	/* bitmask of visible planes (enum plane_id) */
	u8 active_planes;
1039
	u8 nv12_planes;
1040
	u8 c8_planes;
S
Shashank Sharma 已提交
1041

1042 1043 1044
	/* bitmask of planes that will be updated during the commit */
	u8 update_planes;

1045 1046
	struct {
		u32 enable;
1047 1048 1049 1050
		u32 gcp;
		union hdmi_infoframe avi;
		union hdmi_infoframe spd;
		union hdmi_infoframe hdmi;
1051 1052
	} infoframes;

S
Shashank Sharma 已提交
1053 1054 1055 1056 1057
	/* HDMI scrambling status */
	bool hdmi_scrambling;

	/* HDMI High TMDS char rate ratio */
	bool hdmi_high_tmds_clock_ratio;
1058

1059 1060
	/* Output format RGB/YCBCR etc */
	enum intel_output_format output_format;
1061 1062 1063

	/* Output down scaling is done in LSPCON device */
	bool lspcon_downsampling;
1064

1065 1066 1067
	/* enable pipe gamma? */
	bool gamma_enable;

1068 1069 1070
	/* enable pipe csc? */
	bool csc_enable;

1071 1072 1073 1074 1075 1076 1077 1078
	/* Display Stream compression state */
	struct {
		bool compression_enable;
		bool dsc_split;
		u16 compressed_bpp;
		u8 slice_count;
	} dsc_params;
	struct drm_dsc_config dp_dsc_cfg;
1079 1080 1081

	/* Forward Error correction State */
	bool fec_enable;
1082 1083
};

J
Jesse Barnes 已提交
1084 1085
struct intel_crtc {
	struct drm_crtc base;
1086
	enum pipe pipe;
1087 1088 1089 1090 1091 1092
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
1093
	u8 plane_ids_mask;
1094
	unsigned long long enabled_power_domains;
1095
	struct intel_overlay *overlay;
1096

1097
	struct intel_crtc_state *config;
1098

1099 1100 1101
	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
1102 1103 1104 1105

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
1106 1107
		union {
			struct intel_pipe_wm ilk;
1108
			struct vlv_wm_state vlv;
1109
			struct g4x_wm_state g4x;
1110
		} active;
1111
	} wm;
1112

1113
	int scanline_offset;
1114

1115 1116 1117 1118 1119 1120
	struct {
		unsigned start_vbl_count;
		ktime_t start_vbl_time;
		int min_vbl, max_vbl;
		int scanline_start;
	} debug;
1121

1122 1123
	/* scalers available on this crtc */
	int num_scalers;
J
Jesse Barnes 已提交
1124 1125
};

1126 1127
struct intel_plane {
	struct drm_plane base;
1128
	enum i9xx_plane_id i9xx_plane;
1129
	enum plane_id id;
1130
	enum pipe pipe;
1131
	bool has_fbc;
1132
	bool has_ccs;
1133
	u32 frontbuffer_bit;
1134

1135 1136 1137 1138
	struct {
		u32 base, cntl, size;
	} cursor;

1139 1140 1141
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
1142
	 * the intel_plane_state structure and accessed via plane_state.
1143 1144
	 */

1145 1146 1147
	unsigned int (*max_stride)(struct intel_plane *plane,
				   u32 pixel_format, u64 modifier,
				   unsigned int rotation);
1148
	void (*update_plane)(struct intel_plane *plane,
1149 1150
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
1151 1152 1153
	void (*update_slave)(struct intel_plane *plane,
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
1154
	void (*disable_plane)(struct intel_plane *plane,
1155
			      const struct intel_crtc_state *crtc_state);
1156
	bool (*get_hw_state)(struct intel_plane *plane, enum pipe *pipe);
1157 1158
	int (*check_plane)(struct intel_crtc_state *crtc_state,
			   struct intel_plane_state *plane_state);
1159 1160
};

1161
struct intel_watermark_params {
1162 1163 1164 1165 1166
	u16 fifo_size;
	u16 max_wm;
	u8 default_wm;
	u8 guard_size;
	u8 cacheline_size;
1167 1168 1169
};

struct cxsr_latency {
1170 1171
	bool is_desktop : 1;
	bool is_ddr3 : 1;
1172 1173 1174 1175 1176 1177
	u16 fsb_freq;
	u16 mem_freq;
	u16 display_sr;
	u16 display_hpll_disable;
	u16 cursor_sr;
	u16 cursor_hpll_disable;
1178 1179
};

1180
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
J
Jesse Barnes 已提交
1181
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
1182
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
1183
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
1184
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
1185
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
1186
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
1187
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
1188
#define intel_fb_obj(x) ((x) ? to_intel_bo((x)->obj[0]) : NULL)
J
Jesse Barnes 已提交
1189

1190
struct intel_hdmi {
1191
	i915_reg_t hdmi_reg;
1192
	int ddc_bus;
1193 1194 1195 1196
	struct {
		enum drm_dp_dual_mode_type type;
		int max_tmds_clock;
	} dp_dual_mode;
1197 1198
	bool has_hdmi_sink;
	bool has_audio;
1199
	struct intel_connector *attached_connector;
1200
	struct cec_notifier *cec_notifier;
1201 1202
};

1203
struct intel_dp_mst_encoder;
1204
#define DP_MAX_DOWNSTREAM_PORTS		0x10
1205

1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

1226 1227
struct intel_dp_compliance_data {
	unsigned long edid;
1228 1229 1230
	u8 video_pattern;
	u16 hdisplay, vdisplay;
	u8 bpc;
1231 1232 1233 1234 1235 1236
};

struct intel_dp_compliance {
	unsigned long test_type;
	struct intel_dp_compliance_data test_data;
	bool test_active;
1237 1238
	int test_link_rate;
	u8 test_lane_count;
1239 1240
};

1241
struct intel_dp {
1242
	i915_reg_t output_reg;
1243
	u32 DP;
1244
	int link_rate;
1245 1246
	u8 lane_count;
	u8 sink_count;
1247
	bool link_mst;
1248
	bool link_trained;
1249
	bool has_audio;
1250
	bool reset_link_params;
1251 1252 1253 1254
	u8 dpcd[DP_RECEIVER_CAP_SIZE];
	u8 psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
	u8 downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
	u8 edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
1255
	u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE];
1256
	u8 fec_capable;
1257 1258 1259
	/* source rates */
	int num_source_rates;
	const int *source_rates;
1260 1261
	/* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
	int num_sink_rates;
1262
	int sink_rates[DP_MAX_SUPPORTED_RATES];
1263
	bool use_rate_select;
1264 1265 1266
	/* intersection of source and sink rates */
	int num_common_rates;
	int common_rates[DP_MAX_SUPPORTED_RATES];
1267 1268 1269 1270
	/* Max lane count for the current link */
	int max_link_lane_count;
	/* Max rate for the current link */
	int max_link_rate;
1271
	/* sink or branch descriptor */
1272
	struct drm_dp_desc desc;
1273
	struct drm_dp_aux aux;
1274
	u8 train_set[4];
1275 1276 1277 1278 1279 1280 1281
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
1282 1283
	unsigned long last_power_on;
	unsigned long last_backlight_off;
1284
	ktime_t panel_power_off_time;
D
Dave Airlie 已提交
1285

1286 1287
	struct notifier_block edp_notifier;

1288 1289 1290 1291 1292
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
1293 1294 1295 1296 1297 1298
	/*
	 * Pipe currently driving the port. Used for preventing
	 * the use of the PPS for any pipe currentrly driving
	 * external DP as that will mess things up on VLV.
	 */
	enum pipe active_pipe;
1299 1300 1301 1302 1303
	/*
	 * Set if the sequencer may be reset due to a power transition,
	 * requiring a reinitialization. Only relevant on BXT.
	 */
	bool pps_reset;
1304
	struct edp_power_seq pps_delays;
1305

1306 1307
	bool can_mst; /* this port supports mst */
	bool is_mst;
1308
	int active_mst_links;
1309
	/* connector directly attached - won't be use for modeset in mst world */
1310
	struct intel_connector *attached_connector;
1311

1312 1313 1314 1315
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

1316
	u32 (*get_aux_clock_divider)(struct intel_dp *dp, int index);
1317 1318 1319 1320
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
1321 1322
	u32 (*get_aux_send_ctl)(struct intel_dp *dp, int send_bytes,
				u32 aux_clock_divider);
1323

1324 1325 1326
	i915_reg_t (*aux_ch_ctl_reg)(struct intel_dp *dp);
	i915_reg_t (*aux_ch_data_reg)(struct intel_dp *dp, int index);

1327 1328 1329
	/* This is called before a link training is starterd */
	void (*prepare_link_retrain)(struct intel_dp *intel_dp);

1330
	/* Displayport compliance testing */
1331
	struct intel_dp_compliance compliance;
1332 1333 1334

	/* Display stream compression testing */
	bool force_dsc_en;
1335 1336
};

1337 1338 1339 1340 1341
enum lspcon_vendor {
	LSPCON_VENDOR_MCA,
	LSPCON_VENDOR_PARADE
};

1342 1343 1344
struct intel_lspcon {
	bool active;
	enum drm_lspcon_mode mode;
1345
	enum lspcon_vendor vendor;
1346 1347
};

1348 1349
struct intel_digital_port {
	struct intel_encoder base;
1350
	u32 saved_port_bits;
1351 1352
	struct intel_dp dp;
	struct intel_hdmi hdmi;
1353
	struct intel_lspcon lspcon;
1354
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
1355
	bool release_cl2_override;
1356
	u8 max_lanes;
1357 1358
	/* Used for DP and ICL+ TypeC/DP and TypeC/HDMI ports. */
	enum aux_ch aux_ch;
1359
	enum intel_display_power_domain ddi_io_power_domain;
1360
	bool tc_legacy_port:1;
1361
	enum tc_port_type tc_type;
1362

1363
	void (*write_infoframe)(struct intel_encoder *encoder,
1364
				const struct intel_crtc_state *crtc_state,
1365
				unsigned int type,
1366
				const void *frame, ssize_t len);
1367 1368 1369 1370
	void (*read_infoframe)(struct intel_encoder *encoder,
			       const struct intel_crtc_state *crtc_state,
			       unsigned int type,
			       void *frame, ssize_t len);
1371
	void (*set_infoframes)(struct intel_encoder *encoder,
1372 1373 1374
			       bool enable,
			       const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state);
1375
	u32 (*infoframes_enabled)(struct intel_encoder *encoder,
1376
				  const struct intel_crtc_state *pipe_config);
1377 1378
};

1379 1380 1381 1382
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
1383
	struct intel_connector *connector;
1384 1385
};

1386
static inline enum dpio_channel
1387 1388
vlv_dport_to_channel(struct intel_digital_port *dport)
{
1389
	switch (dport->base.port) {
1390
	case PORT_B:
1391
	case PORT_D:
1392
		return DPIO_CH0;
1393
	case PORT_C:
1394
		return DPIO_CH1;
1395 1396 1397 1398 1399
	default:
		BUG();
	}
}

1400 1401 1402
static inline enum dpio_phy
vlv_dport_to_phy(struct intel_digital_port *dport)
{
1403
	switch (dport->base.port) {
1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
	case PORT_B:
	case PORT_C:
		return DPIO_PHY0;
	case PORT_D:
		return DPIO_PHY1;
	default:
		BUG();
	}
}

static inline enum dpio_channel
1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

1428
static inline struct intel_crtc *
1429
intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
1430 1431 1432 1433
{
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

1434
static inline struct intel_crtc *
1435
intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum i9xx_plane_id plane)
1436 1437 1438 1439
{
	return dev_priv->plane_to_crtc_mapping[plane];
}

P
Paulo Zanoni 已提交
1440
struct intel_load_detect_pipe {
1441
	struct drm_atomic_state *restore_state;
P
Paulo Zanoni 已提交
1442
};
J
Jesse Barnes 已提交
1443

P
Paulo Zanoni 已提交
1444 1445
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
1446 1447 1448 1449
{
	return to_intel_connector(connector)->encoder;
}

1450
static inline bool intel_encoder_is_dig_port(struct intel_encoder *encoder)
1451
{
1452
	switch (encoder->type) {
1453
	case INTEL_OUTPUT_DDI:
1454 1455 1456
	case INTEL_OUTPUT_DP:
	case INTEL_OUTPUT_EDP:
	case INTEL_OUTPUT_HDMI:
1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
		return true;
	default:
		return false;
	}
}

static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);

	if (intel_encoder_is_dig_port(intel_encoder))
1469 1470
		return container_of(encoder, struct intel_digital_port,
				    base.base);
1471
	else
1472
		return NULL;
1473 1474
}

1475 1476 1477 1478 1479 1480
static inline struct intel_digital_port *
conn_to_dig_port(struct intel_connector *connector)
{
	return enc_to_dig_port(&intel_attached_encoder(&connector->base)->base);
}

1481 1482 1483 1484 1485 1486
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

1487 1488 1489
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
1490 1491
}

1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505
static inline bool intel_encoder_is_dp(struct intel_encoder *encoder)
{
	switch (encoder->type) {
	case INTEL_OUTPUT_DP:
	case INTEL_OUTPUT_EDP:
		return true;
	case INTEL_OUTPUT_DDI:
		/* Skip pure HDMI/DVI DDI encoders */
		return i915_mmio_reg_valid(enc_to_intel_dp(&encoder->base)->output_reg);
	default:
		return false;
	}
}

1506 1507 1508 1509 1510 1511
static inline struct intel_lspcon *
enc_to_intel_lspcon(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->lspcon;
}

1512 1513 1514 1515 1516 1517
static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

1518 1519 1520 1521 1522 1523
static inline struct intel_lspcon *
dp_to_lspcon(struct intel_dp *intel_dp)
{
	return &dp_to_dig_port(intel_dp)->lspcon;
}

1524 1525 1526 1527 1528 1529
static inline struct drm_i915_private *
dp_to_i915(struct intel_dp *intel_dp)
{
	return to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
}

1530 1531 1532 1533
static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
1534 1535
}

1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556
static inline struct intel_plane_state *
intel_atomic_get_plane_state(struct intel_atomic_state *state,
				 struct intel_plane *plane)
{
	struct drm_plane_state *ret =
		drm_atomic_get_plane_state(&state->base, &plane->base);

	if (IS_ERR(ret))
		return ERR_CAST(ret);

	return to_intel_plane_state(ret);
}

static inline struct intel_plane_state *
intel_atomic_get_old_plane_state(struct intel_atomic_state *state,
				 struct intel_plane *plane)
{
	return to_intel_plane_state(drm_atomic_get_old_plane_state(&state->base,
								   &plane->base));
}

1557 1558 1559 1560 1561 1562 1563 1564
static inline struct intel_plane_state *
intel_atomic_get_new_plane_state(struct intel_atomic_state *state,
				 struct intel_plane *plane)
{
	return to_intel_plane_state(drm_atomic_get_new_plane_state(&state->base,
								   &plane->base));
}

1565 1566 1567 1568 1569 1570 1571 1572
static inline struct intel_crtc_state *
intel_atomic_get_old_crtc_state(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
{
	return to_intel_crtc_state(drm_atomic_get_old_crtc_state(&state->base,
								 &crtc->base));
}

1573 1574 1575 1576 1577 1578 1579 1580
static inline struct intel_crtc_state *
intel_atomic_get_new_crtc_state(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
{
	return to_intel_crtc_state(drm_atomic_get_new_crtc_state(&state->base,
								 &crtc->base));
}

1581
/* intel_fifo_underrun.c */
1582
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1583
					   enum pipe pipe, bool enable);
1584
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1585
					   enum pipe pch_transcoder,
1586
					   bool enable);
1587 1588 1589
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1590
					 enum pipe pch_transcoder);
1591 1592
void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
1593 1594

/* i915_irq.c */
1595 1596
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, u32 mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, u32 mask);
1597 1598
void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1599
void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1600
void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1601 1602
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1603
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
1604 1605 1606 1607

static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
					    u32 mask)
{
1608
	return mask & ~i915->gt_pm.rps.pm_intrmsk_mbz;
1609 1610
}

1611 1612
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
1613 1614 1615 1616 1617 1618
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
1619
	return dev_priv->runtime_pm.irqs_enabled;
1620 1621
}

1622
int intel_get_crtc_scanline(struct intel_crtc *crtc);
1623
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1624
				     u8 pipe_mask);
1625
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1626
				     u8 pipe_mask);
1627 1628 1629
void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1630

1631
/* intel_cdclk.c */
1632
int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state);
1633 1634
void skl_init_cdclk(struct drm_i915_private *dev_priv);
void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1635 1636
void cnl_init_cdclk(struct drm_i915_private *dev_priv);
void cnl_uninit_cdclk(struct drm_i915_private *dev_priv);
1637 1638
void bxt_init_cdclk(struct drm_i915_private *dev_priv);
void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
1639 1640
void icl_init_cdclk(struct drm_i915_private *dev_priv);
void icl_uninit_cdclk(struct drm_i915_private *dev_priv);
1641 1642 1643 1644
void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
void intel_update_cdclk(struct drm_i915_private *dev_priv);
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1645 1646 1647
bool intel_cdclk_needs_cd2x_update(struct drm_i915_private *dev_priv,
				   const struct intel_cdclk_state *a,
				   const struct intel_cdclk_state *b);
1648
bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
1649
			       const struct intel_cdclk_state *b);
1650 1651
bool intel_cdclk_changed(const struct intel_cdclk_state *a,
			 const struct intel_cdclk_state *b);
1652
void intel_cdclk_swap_state(struct intel_atomic_state *state);
1653 1654 1655 1656 1657 1658 1659 1660 1661 1662
void
intel_set_cdclk_pre_plane_update(struct drm_i915_private *dev_priv,
				 const struct intel_cdclk_state *old_state,
				 const struct intel_cdclk_state *new_state,
				 enum pipe pipe);
void
intel_set_cdclk_post_plane_update(struct drm_i915_private *dev_priv,
				  const struct intel_cdclk_state *old_state,
				  const struct intel_cdclk_state *new_state,
				  enum pipe pipe);
1663 1664
void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state,
			    const char *context);
1665

1666
/* intel_display.c */
1667 1668
void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1669
enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
1670
int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
1671 1672
int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
		      const char *name, u32 reg, int ref_freq);
1673 1674
int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
			   const char *name, u32 reg);
1675 1676
void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
1677
void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1678
unsigned int intel_fb_xy_to_linear(int x, int y,
1679 1680
				   const struct intel_plane_state *state,
				   int plane);
1681 1682
unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
				   int color_plane, unsigned int height);
1683
void intel_add_fb_offsets(int *x, int *y,
1684
			  const struct intel_plane_state *state, int plane);
1685
unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
1686
bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
1687 1688
void intel_mark_busy(struct drm_i915_private *dev_priv);
void intel_mark_idle(struct drm_i915_private *dev_priv);
1689
int intel_display_suspend(struct drm_device *dev);
1690
void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
1691
void intel_encoder_destroy(struct drm_encoder *encoder);
1692 1693
struct drm_display_mode *
intel_encoder_current_mode(struct intel_encoder *encoder);
1694
bool intel_port_is_combophy(struct drm_i915_private *dev_priv, enum port port);
P
Paulo Zanoni 已提交
1695 1696 1697
bool intel_port_is_tc(struct drm_i915_private *dev_priv, enum port port);
enum tc_port intel_port_to_tc(struct drm_i915_private *dev_priv,
			      enum port port);
1698 1699
int intel_get_pipe_from_crtc_id_ioctl(struct drm_device *dev, void *data,
				      struct drm_file *file_priv);
1700 1701
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1702 1703 1704 1705 1706 1707
static inline bool
intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
		    enum intel_output_type type)
{
	return crtc_state->output_types & (1 << type);
}
1708 1709 1710 1711
static inline bool
intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
{
	return crtc_state->output_types &
1712
		((1 << INTEL_OUTPUT_DP) |
1713 1714 1715
		 (1 << INTEL_OUTPUT_DP_MST) |
		 (1 << INTEL_OUTPUT_EDP));
}
1716
static inline void
1717
intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
1718
{
1719
	drm_wait_one_vblank(&dev_priv->drm, pipe);
1720
}
1721
static inline void
1722
intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
1723
{
1724
	const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1725 1726

	if (crtc->active)
1727
		intel_wait_for_vblank(dev_priv, pipe);
1728
}
1729 1730 1731

u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);

1732
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1733
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1734 1735
			 struct intel_digital_port *dport,
			 unsigned int expected_mask);
1736
int intel_get_load_detect_pipe(struct drm_connector *connector,
1737
			       const struct drm_display_mode *mode,
1738 1739
			       struct intel_load_detect_pipe *old,
			       struct drm_modeset_acquire_ctx *ctx);
1740
void intel_release_load_detect_pipe(struct drm_connector *connector,
1741 1742
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
C
Chris Wilson 已提交
1743
struct i915_vma *
1744
intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
1745
			   const struct i915_ggtt_view *view,
1746
			   bool uses_fence,
1747 1748
			   unsigned long *out_flags);
void intel_unpin_fb_vma(struct i915_vma *vma, unsigned long flags);
1749
struct drm_framebuffer *
1750 1751
intel_framebuffer_create(struct drm_i915_gem_object *obj,
			 struct drm_mode_fb_cmd2 *mode_cmd);
1752
int intel_prepare_plane_fb(struct drm_plane *plane,
1753
			   struct drm_plane_state *new_state);
1754
void intel_cleanup_plane_fb(struct drm_plane *plane,
1755
			    struct drm_plane_state *old_state);
1756 1757 1758
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
1759
				    u64 *val);
1760 1761 1762
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
1763
				    u64 val);
1764 1765 1766
int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
				    struct drm_crtc_state *crtc_state,
				    const struct intel_plane_state *old_plane_state,
1767
				    struct drm_plane_state *plane_state);
1768

1769 1770 1771
void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe);

1772
int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
1773
		     const struct dpll *dpll);
1774
void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
1775
int lpt_get_iclkip(struct drm_i915_private *dev_priv);
1776

1777
/* modesetting asserts */
1778 1779
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1780 1781 1782 1783
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1784 1785 1786
void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1787 1788 1789 1790
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1791
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1792 1793
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1794 1795
void intel_prepare_reset(struct drm_i915_private *dev_priv);
void intel_finish_reset(struct drm_i915_private *dev_priv);
1796 1797
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1798
void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
1799 1800
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1801
void gen9_enable_dc5(struct drm_i915_private *dev_priv);
1802
unsigned int skl_cdclk_get_vco(unsigned int freq);
1803
void skl_enable_dc6(struct drm_i915_private *dev_priv);
1804
void intel_dp_get_m_n(struct intel_crtc *crtc,
1805
		      struct intel_crtc_state *pipe_config);
1806 1807
void intel_dp_set_m_n(const struct intel_crtc_state *crtc_state,
		      enum link_m_n_set m_n);
1808
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1809
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state,
1810 1811
			struct dpll *best_clock);
int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
1812

1813
bool intel_crtc_active(struct intel_crtc *crtc);
1814
bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state);
1815 1816
void hsw_enable_ips(const struct intel_crtc_state *crtc_state);
void hsw_disable_ips(const struct intel_crtc_state *crtc_state);
1817
enum intel_display_power_domain intel_port_to_power_domain(enum port port);
1818 1819
enum intel_display_power_domain
intel_aux_power_domain(struct intel_digital_port *dig_port);
1820
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1821
				 struct intel_crtc_state *pipe_config);
1822 1823
void intel_crtc_arm_fifo_underrun(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
1824

1825
u16 skl_scaler_calc_phase(int sub, int scale, bool chroma_center);
1826
int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1827 1828
int skl_max_scale(const struct intel_crtc_state *crtc_state,
		  u32 pixel_format);
1829

1830 1831 1832 1833
static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
{
	return i915_ggtt_offset(state->vma);
}
1834

1835 1836
u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
			const struct intel_plane_state *plane_state);
1837
u32 glk_plane_color_ctl_crtc(const struct intel_crtc_state *crtc_state);
1838 1839
u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
		  const struct intel_plane_state *plane_state);
1840
u32 skl_plane_ctl_crtc(const struct intel_crtc_state *crtc_state);
1841 1842
u32 skl_plane_stride(const struct intel_plane_state *plane_state,
		     int plane);
1843
int skl_check_plane_surface(struct intel_plane_state *plane_state);
1844
int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
1845
int skl_format_to_fourcc(int format, bool rgb_order, bool alpha);
1846 1847 1848
unsigned int i9xx_plane_max_stride(struct intel_plane *plane,
				   u32 pixel_format, u64 modifier,
				   unsigned int rotation);
1849

P
Paulo Zanoni 已提交
1850
/* intel_dp.c */
1851 1852 1853 1854 1855 1856 1857 1858
struct link_config_limits {
	int min_clock, max_clock;
	int min_lane_count, max_lane_count;
	int min_bpp, max_bpp;
};
void intel_dp_adjust_compliance_config(struct intel_dp *intel_dp,
				       struct intel_crtc_state *pipe_config,
				       struct link_config_limits *limits);
1859 1860
bool intel_dp_limited_color_range(const struct intel_crtc_state *crtc_state,
				  const struct drm_connector_state *conn_state);
1861 1862 1863
bool intel_dp_port_enabled(struct drm_i915_private *dev_priv,
			   i915_reg_t dp_reg, enum port port,
			   enum pipe *pipe);
1864 1865
bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
		   enum port port);
1866 1867
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
1868
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1869
			      int link_rate, u8 lane_count,
1870
			      bool link_mst);
1871
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1872
					    int link_rate, u8 lane_count);
1873 1874
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1875 1876
int intel_dp_retrain_link(struct intel_encoder *encoder,
			  struct drm_modeset_acquire_ctx *ctx);
1877
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1878 1879 1880
void intel_dp_sink_set_decompression_state(struct intel_dp *intel_dp,
					   const struct intel_crtc_state *crtc_state,
					   bool enable);
1881 1882
void intel_dp_encoder_reset(struct drm_encoder *encoder);
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
1883
void intel_dp_encoder_flush_work(struct drm_encoder *encoder);
1884 1885 1886
int intel_dp_compute_config(struct intel_encoder *encoder,
			    struct intel_crtc_state *pipe_config,
			    struct drm_connector_state *conn_state);
1887
bool intel_dp_is_edp(struct intel_dp *intel_dp);
1888
bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
1889 1890
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
				  bool long_hpd);
1891 1892 1893
void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
			    const struct drm_connector_state *conn_state);
void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
1894
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1895 1896
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1897 1898
void intel_dp_mst_suspend(struct drm_i915_private *dev_priv);
void intel_dp_mst_resume(struct drm_i915_private *dev_priv);
1899
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1900
int intel_dp_max_lane_count(struct intel_dp *intel_dp);
1901
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1902
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1903
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
1904
u32 intel_dp_pack_aux(const u8 *src, int src_bytes);
1905
void intel_plane_destroy(struct drm_plane *plane);
1906
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1907
			   const struct intel_crtc_state *crtc_state);
1908
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1909
			    const struct intel_crtc_state *crtc_state);
1910 1911 1912 1913
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits);
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits);
R
Rodrigo Vivi 已提交
1914

1915 1916
void
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1917
				       u8 dp_train_pat);
1918 1919 1920
void
intel_dp_set_signal_levels(struct intel_dp *intel_dp);
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1921
u8
1922
intel_dp_voltage_max(struct intel_dp *intel_dp);
1923 1924
u8
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, u8 voltage_swing);
1925
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1926
			   u8 *link_bw, u8 *rate_select);
1927
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
1928
bool intel_dp_source_supports_hbr3(struct intel_dp *intel_dp);
1929
bool
1930 1931 1932 1933 1934
intel_dp_get_link_status(struct intel_dp *intel_dp, u8 link_status[DP_LINK_STATUS_SIZE]);
u16 intel_dp_dsc_get_output_bpp(int link_clock, u8 lane_count,
				int mode_clock, int mode_hdisplay);
u8 intel_dp_dsc_get_slice_count(struct intel_dp *intel_dp, int mode_clock,
				int mode_hdisplay);
1935

1936 1937 1938
/* intel_vdsc.c */
int intel_dp_compute_dsc_params(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config);
1939 1940
enum intel_display_power_domain
intel_dsc_power_domain(const struct intel_crtc_state *crtc_state);
1941

1942 1943 1944 1945 1946
static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
{
	return ~((1 << lane_count) - 1) & 0xf;
}

1947
bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
1948 1949
int intel_dp_link_required(int pixel_clock, int bpp);
int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
1950
bool intel_digital_port_connected(struct intel_encoder *encoder);
1951 1952
void icl_tc_phy_disconnect(struct drm_i915_private *dev_priv,
			   struct intel_digital_port *dig_port);
1953

1954 1955 1956
/* intel_dp_aux_backlight.c */
int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);

1957 1958 1959
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
1960
/* vlv_dsi.c */
1961
void vlv_dsi_init(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1962

1963 1964 1965
/* icl_dsi.c */
void icl_dsi_init(struct drm_i915_private *dev_priv);

1966 1967
/* intel_dsi_dcs_backlight.c */
int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
P
Paulo Zanoni 已提交
1968 1969

/* intel_dvo.c */
1970
void intel_dvo_init(struct drm_i915_private *dev_priv);
1971 1972
/* intel_hotplug.c */
void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
1973 1974
bool intel_encoder_hotplug(struct intel_encoder *encoder,
			   struct intel_connector *connector);
P
Paulo Zanoni 已提交
1975 1976

/* intel_hdmi.c */
1977 1978
void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
		     enum port port);
1979 1980 1981
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1982 1983 1984
int intel_hdmi_compute_config(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state);
1985
bool intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder,
S
Shashank Sharma 已提交
1986 1987 1988
				       struct drm_connector *connector,
				       bool high_tmds_clock_ratio,
				       bool scrambling);
1989
void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
1990
void intel_infoframe_init(struct intel_digital_port *intel_dig_port);
1991 1992
u32 intel_hdmi_infoframes_enabled(struct intel_encoder *encoder,
				  const struct intel_crtc_state *crtc_state);
1993
u32 intel_hdmi_infoframe_enable(unsigned int type);
1994 1995 1996 1997 1998 1999
void intel_hdmi_read_gcp_infoframe(struct intel_encoder *encoder,
				   struct intel_crtc_state *crtc_state);
void intel_read_infoframe(struct intel_encoder *encoder,
			  const struct intel_crtc_state *crtc_state,
			  enum hdmi_infoframe_type type,
			  union hdmi_infoframe *frame);
P
Paulo Zanoni 已提交
2000 2001

/* intel_lvds.c */
2002 2003
bool intel_lvds_port_enabled(struct drm_i915_private *dev_priv,
			     i915_reg_t lvds_reg, enum pipe *pipe);
2004
void intel_lvds_init(struct drm_i915_private *dev_priv);
2005
struct intel_encoder *intel_get_lvds_encoder(struct drm_i915_private *dev_priv);
2006
bool intel_is_dual_link_lvds(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
2007 2008

/* intel_overlay.c */
2009 2010
void intel_overlay_setup(struct drm_i915_private *dev_priv);
void intel_overlay_cleanup(struct drm_i915_private *dev_priv);
2011
int intel_overlay_switch_off(struct intel_overlay *overlay);
2012 2013 2014 2015
int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file_priv);
int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
2016
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
2017

2018
/* intel_quirks.c */
2019
void intel_init_quirks(struct drm_i915_private *dev_priv);
2020

2021
/* intel_runtime_pm.c */
2022
void intel_runtime_pm_init_early(struct drm_i915_private *dev_priv);
2023
int intel_power_domains_init(struct drm_i915_private *);
2024
void intel_power_domains_cleanup(struct drm_i915_private *dev_priv);
2025
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
2026
void intel_power_domains_fini_hw(struct drm_i915_private *dev_priv);
2027 2028
void icl_display_core_init(struct drm_i915_private *dev_priv, bool resume);
void icl_display_core_uninit(struct drm_i915_private *dev_priv);
2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040
void intel_power_domains_enable(struct drm_i915_private *dev_priv);
void intel_power_domains_disable(struct drm_i915_private *dev_priv);

enum i915_drm_suspend_mode {
	I915_DRM_SUSPEND_IDLE,
	I915_DRM_SUSPEND_MEM,
	I915_DRM_SUSPEND_HIBERNATE,
};

void intel_power_domains_suspend(struct drm_i915_private *dev_priv,
				 enum i915_drm_suspend_mode);
void intel_power_domains_resume(struct drm_i915_private *dev_priv);
2041 2042
void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
2043
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
2044
void intel_runtime_pm_disable(struct drm_i915_private *dev_priv);
2045
void intel_runtime_pm_cleanup(struct drm_i915_private *dev_priv);
2046 2047
const char *
intel_display_power_domain_str(enum intel_display_power_domain domain);
2048

2049 2050 2051 2052
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
2053
intel_wakeref_t intel_display_power_get(struct drm_i915_private *dev_priv,
2054
					enum intel_display_power_domain domain);
2055 2056 2057 2058 2059 2060
intel_wakeref_t
intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
				   enum intel_display_power_domain domain);
void intel_display_power_put_unchecked(struct drm_i915_private *dev_priv,
				       enum intel_display_power_domain domain);
#if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
2061
void intel_display_power_put(struct drm_i915_private *dev_priv,
2062 2063 2064 2065 2066 2067
			     enum intel_display_power_domain domain,
			     intel_wakeref_t wakeref);
#else
#define intel_display_power_put(i915, domain, wakeref) \
	intel_display_power_put_unchecked(i915, domain)
#endif
2068 2069
void icl_dbuf_slices_update(struct drm_i915_private *dev_priv,
			    u8 req_slices);
2070 2071

static inline void
2072
assert_rpm_device_not_suspended(struct i915_runtime_pm *rpm)
2073
{
2074
	WARN_ONCE(rpm->suspended,
2075 2076 2077 2078
		  "Device suspended during HW access\n");
}

static inline void
2079
__assert_rpm_wakelock_held(struct i915_runtime_pm *rpm)
2080
{
2081 2082
	assert_rpm_device_not_suspended(rpm);
	WARN_ONCE(!atomic_read(&rpm->wakeref_count),
2083
		  "RPM wakelock ref not held during HW access");
2084 2085
}

2086 2087 2088 2089 2090 2091
static inline void
assert_rpm_wakelock_held(struct drm_i915_private *i915)
{
	__assert_rpm_wakelock_held(&i915->runtime_pm);
}

2092 2093
/**
 * disable_rpm_wakeref_asserts - disable the RPM assert checks
2094
 * @i915: i915 device instance
2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110
 *
 * This function disable asserts that check if we hold an RPM wakelock
 * reference, while keeping the device-not-suspended checks still enabled.
 * It's meant to be used only in special circumstances where our rule about
 * the wakelock refcount wrt. the device power state doesn't hold. According
 * to this rule at any point where we access the HW or want to keep the HW in
 * an active state we must hold an RPM wakelock reference acquired via one of
 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
 * forcewake release timer, and the GPU RPS and hangcheck works. All other
 * users should avoid using this function.
 *
 * Any calls to this function must have a symmetric call to
 * enable_rpm_wakeref_asserts().
 */
static inline void
2111
disable_rpm_wakeref_asserts(struct drm_i915_private *i915)
2112
{
2113
	atomic_inc(&i915->runtime_pm.wakeref_count);
2114 2115 2116 2117
}

/**
 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
2118
 * @i915: i915 device instance
2119 2120 2121 2122 2123 2124 2125 2126 2127
 *
 * This function re-enables the RPM assert checks after disabling them with
 * disable_rpm_wakeref_asserts. It's meant to be used only in special
 * circumstances otherwise its use should be avoided.
 *
 * Any calls to this function must have a symmetric call to
 * disable_rpm_wakeref_asserts().
 */
static inline void
2128
enable_rpm_wakeref_asserts(struct drm_i915_private *i915)
2129
{
2130
	atomic_dec(&i915->runtime_pm.wakeref_count);
2131 2132
}

2133 2134 2135 2136
intel_wakeref_t intel_runtime_pm_get(struct drm_i915_private *i915);
intel_wakeref_t intel_runtime_pm_get_if_in_use(struct drm_i915_private *i915);
intel_wakeref_t intel_runtime_pm_get_noresume(struct drm_i915_private *i915);

2137 2138 2139 2140 2141 2142 2143 2144
#define with_intel_runtime_pm(i915, wf) \
	for ((wf) = intel_runtime_pm_get(i915); (wf); \
	     intel_runtime_pm_put((i915), (wf)), (wf) = 0)

#define with_intel_runtime_pm_if_in_use(i915, wf) \
	for ((wf) = intel_runtime_pm_get_if_in_use(i915); (wf); \
	     intel_runtime_pm_put((i915), (wf)), (wf) = 0)

2145 2146 2147 2148 2149 2150
void intel_runtime_pm_put_unchecked(struct drm_i915_private *i915);
#if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
void intel_runtime_pm_put(struct drm_i915_private *i915, intel_wakeref_t wref);
#else
#define intel_runtime_pm_put(i915, wref) intel_runtime_pm_put_unchecked(i915)
#endif
2151 2152 2153 2154 2155 2156 2157 2158 2159 2160

#if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
void print_intel_runtime_pm_wakeref(struct drm_i915_private *i915,
				    struct drm_printer *p);
#else
static inline void print_intel_runtime_pm_wakeref(struct drm_i915_private *i915,
						  struct drm_printer *p)
{
}
#endif
2161

2162 2163
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
			     bool override, unsigned int mask);
2164 2165
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
			  enum dpio_channel ch, bool override);
2166

P
Paulo Zanoni 已提交
2167
/* intel_sprite.c */
2168
bool is_planar_yuv_format(u32 pixelformat);
2169 2170
int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
			     int usecs);
2171
struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
2172
					      enum pipe pipe, int plane);
2173 2174
int intel_sprite_set_colorkey_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file_priv);
2175 2176
void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state);
void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state);
2177
int intel_plane_check_stride(const struct intel_plane_state *plane_state);
2178
int intel_plane_check_src_coordinates(struct intel_plane_state *plane_state);
2179
int chv_plane_check_rotation(const struct intel_plane_state *plane_state);
2180 2181 2182
struct intel_plane *
skl_universal_plane_create(struct drm_i915_private *dev_priv,
			   enum pipe pipe, enum plane_id plane_id);
P
Paulo Zanoni 已提交
2183

2184 2185 2186 2187 2188 2189 2190 2191 2192
static inline bool icl_is_nv12_y_plane(enum plane_id id)
{
	/* Don't need to do a gen check, these planes are only available on gen11 */
	if (id == PLANE_SPRITE4 || id == PLANE_SPRITE5)
		return true;

	return false;
}

2193 2194
static inline bool icl_is_hdr_plane(struct drm_i915_private *dev_priv,
				    enum plane_id plane_id)
2195
{
2196
	if (INTEL_GEN(dev_priv) < 11)
2197 2198
		return false;

2199
	return plane_id < PLANE_SPRITE2;
2200 2201
}

P
Paulo Zanoni 已提交
2202
/* intel_tv.c */
2203
void intel_tv_init(struct drm_i915_private *dev_priv);
2204

2205
/* intel_atomic.c */
2206 2207 2208
int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
						const struct drm_connector_state *state,
						struct drm_property *property,
2209
						u64 *val);
2210 2211 2212
int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
						struct drm_connector_state *state,
						struct drm_property *property,
2213
						u64 val);
2214 2215 2216 2217 2218
int intel_digital_connector_atomic_check(struct drm_connector *conn,
					 struct drm_connector_state *new_state);
struct drm_connector_state *
intel_digital_connector_duplicate_state(struct drm_connector *connector);

2219 2220 2221
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
2222 2223 2224
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
void intel_atomic_state_clear(struct drm_atomic_state *);

2225 2226 2227 2228 2229 2230 2231
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
2232
		return ERR_CAST(crtc_state);
2233 2234 2235

	return to_intel_crtc_state(crtc_state);
}
2236

2237 2238 2239
int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
			       struct intel_crtc *intel_crtc,
			       struct intel_crtc_state *crtc_state);
2240 2241

/* intel_atomic_plane.c */
2242 2243 2244 2245 2246 2247 2248 2249
void intel_update_plane(struct intel_plane *plane,
			const struct intel_crtc_state *crtc_state,
			const struct intel_plane_state *plane_state);
void intel_update_slave(struct intel_plane *plane,
			const struct intel_crtc_state *crtc_state,
			const struct intel_plane_state *plane_state);
void intel_disable_plane(struct intel_plane *plane,
			 const struct intel_crtc_state *crtc_state);
2250 2251
struct intel_plane *intel_plane_alloc(void);
void intel_plane_free(struct intel_plane *plane);
2252 2253 2254 2255
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
void intel_plane_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state);
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
2256 2257 2258 2259
void skl_update_planes_on_crtc(struct intel_atomic_state *state,
			       struct intel_crtc *crtc);
void i9xx_update_planes_on_crtc(struct intel_atomic_state *state,
				struct intel_crtc *crtc);
2260 2261 2262
int intel_plane_atomic_check_with_state(const struct intel_crtc_state *old_crtc_state,
					struct intel_crtc_state *crtc_state,
					const struct intel_plane_state *old_plane_state,
2263
					struct intel_plane_state *intel_state);
2264

2265
/* intel_pipe_crc.c */
T
Tomeu Vizoso 已提交
2266
#ifdef CONFIG_DEBUG_FS
2267
int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name);
2268 2269
int intel_crtc_verify_crc_source(struct drm_crtc *crtc,
				 const char *source_name, size_t *values_cnt);
2270 2271
const char *const *intel_crtc_get_crc_sources(struct drm_crtc *crtc,
					      size_t *count);
2272 2273
void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc);
void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc);
T
Tomeu Vizoso 已提交
2274 2275
#else
#define intel_crtc_set_crc_source NULL
2276
#define intel_crtc_verify_crc_source NULL
2277
#define intel_crtc_get_crc_sources NULL
2278 2279 2280 2281 2282 2283 2284
static inline void intel_crtc_disable_pipe_crc(struct intel_crtc *crtc)
{
}

static inline void intel_crtc_enable_pipe_crc(struct intel_crtc *crtc)
{
}
T
Tomeu Vizoso 已提交
2285
#endif
J
Jesse Barnes 已提交
2286
#endif /* __INTEL_DRV_H__ */