intel_drv.h 55.2 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <drm/i915_drm.h>
32
#include "i915_drv.h"
33 34 35
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_fb_helper.h>
36
#include <drm/drm_dp_mst_helper.h>
37
#include <drm/drm_rect.h>
38
#include <drm/drm_atomic.h>
39

D
Daniel Vetter 已提交
40 41 42 43 44 45 46
/**
 * _wait_for - magic (register) wait macro
 *
 * Does the right thing for modeset paths when run under kdgb or similar atomic
 * contexts. Note that it's important that we check the condition again after
 * having timed out, since the timeout could be due to preemption or similar and
 * we've never had a chance to check the condition before the timeout.
47 48 49 50
 *
 * TODO: When modesetting has fully transitioned to atomic, the below
 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
 * added.
D
Daniel Vetter 已提交
51
 */
T
Tvrtko Ursulin 已提交
52 53
#define _wait_for(COND, US, W) ({ \
	unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1;	\
54
	int ret__ = 0;							\
55
	while (!(COND)) {						\
56
		if (time_after(jiffies, timeout__)) {			\
D
Daniel Vetter 已提交
57 58
			if (!(COND))					\
				ret__ = -ETIMEDOUT;			\
59 60
			break;						\
		}							\
61
		if ((W) && drm_can_sleep()) {				\
T
Tvrtko Ursulin 已提交
62
			usleep_range((W), (W)*2);			\
63 64 65
		} else {						\
			cpu_relax();					\
		}							\
66 67 68 69
	}								\
	ret__;								\
})

T
Tvrtko Ursulin 已提交
70 71 72
#define wait_for(COND, MS)	  	_wait_for((COND), (MS) * 1000, 1000)
#define wait_for_us(COND, US)	  	_wait_for((COND), (US), 1)

73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103
/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
# define _WAIT_FOR_ATOMIC_CHECK WARN_ON_ONCE(!in_atomic())
#else
# define _WAIT_FOR_ATOMIC_CHECK do { } while (0)
#endif

#define _wait_for_atomic(COND, US) ({ \
	unsigned long end__; \
	int ret__ = 0; \
	_WAIT_FOR_ATOMIC_CHECK; \
	BUILD_BUG_ON((US) > 50000); \
	end__ = (local_clock() >> 10) + (US) + 1; \
	while (!(COND)) { \
		if (time_after((unsigned long)(local_clock() >> 10), end__)) { \
			/* Unlike the regular wait_for(), this atomic variant \
			 * cannot be preempted (and we'll just ignore the issue\
			 * of irq interruptions) and so we know that no time \
			 * has passed since the last check of COND and can \
			 * immediately report the timeout. \
			 */ \
			ret__ = -ETIMEDOUT; \
			break; \
		} \
		cpu_relax(); \
	} \
	ret__; \
})

#define wait_for_atomic(COND, MS)	_wait_for_atomic((COND), (MS) * 1000)
#define wait_for_atomic_us(COND, US)	_wait_for_atomic((COND), (US))
104

105 106
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
107

J
Jesse Barnes 已提交
108 109 110 111 112 113 114 115 116 117
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

118 119 120
/* Maximum cursor sizes */
#define GEN2_CURSOR_WIDTH 64
#define GEN2_CURSOR_HEIGHT 64
121 122
#define MAX_CURSOR_WIDTH 256
#define MAX_CURSOR_HEIGHT 256
123

J
Jesse Barnes 已提交
124 125 126 127 128
#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
129 130 131 132 133 134 135 136 137 138 139 140 141 142
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
	INTEL_OUTPUT_DISPLAYPORT = 7,
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
	INTEL_OUTPUT_UNKNOWN = 10,
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
143 144 145 146 147 148

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

149 150
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
151

J
Jesse Barnes 已提交
152 153
struct intel_framebuffer {
	struct drm_framebuffer base;
154
	struct drm_i915_gem_object *obj;
155
	struct intel_rotation_info rot_info;
J
Jesse Barnes 已提交
156 157
};

158 159
struct intel_fbdev {
	struct drm_fb_helper helper;
160
	struct intel_framebuffer *fb;
161
	int preferred_bpp;
162
};
J
Jesse Barnes 已提交
163

164
struct intel_encoder {
165
	struct drm_encoder base;
166

167
	enum intel_output_type type;
168
	unsigned int cloneable;
169
	void (*hot_plug)(struct intel_encoder *);
170
	bool (*compute_config)(struct intel_encoder *,
171
			       struct intel_crtc_state *);
172
	void (*pre_pll_enable)(struct intel_encoder *);
173
	void (*pre_enable)(struct intel_encoder *);
174
	void (*enable)(struct intel_encoder *);
175
	void (*mode_set)(struct intel_encoder *intel_encoder);
176
	void (*disable)(struct intel_encoder *);
177
	void (*post_disable)(struct intel_encoder *);
178
	void (*post_pll_disable)(struct intel_encoder *);
179 180 181 182
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
183
	/* Reconstructs the equivalent mode flags for the current hardware
184
	 * state. This must be called _after_ display->get_pipe_config has
185 186
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
187
	void (*get_config)(struct intel_encoder *,
188
			   struct intel_crtc_state *pipe_config);
189 190 191 192 193 194
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
195
	int crtc_mask;
196
	enum hpd_pin hpd_pin;
J
Jesse Barnes 已提交
197 198
};

199
struct intel_panel {
200
	struct drm_display_mode *fixed_mode;
201
	struct drm_display_mode *downclock_mode;
202
	int fitting_mode;
203 204 205

	/* backlight */
	struct {
206
		bool present;
207
		u32 level;
208
		u32 min;
209
		u32 max;
210
		bool enabled;
211 212
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
213 214

		/* PWM chip */
215 216
		bool util_pin_active_low;	/* bxt+ */
		u8 controller;		/* bxt+ only */
217 218
		struct pwm_device *pwm;

219
		struct backlight_device *device;
220

221 222 223 224 225 226 227 228 229 230
		/* Connector and platform specific backlight functions */
		int (*setup)(struct intel_connector *connector, enum pipe pipe);
		uint32_t (*get)(struct intel_connector *connector);
		void (*set)(struct intel_connector *connector, uint32_t level);
		void (*disable)(struct intel_connector *connector);
		void (*enable)(struct intel_connector *connector);
		uint32_t (*hz_to_pwm)(struct intel_connector *connector,
				      uint32_t hz);
		void (*power)(struct intel_connector *, bool enable);
	} backlight;
231 232
};

233 234
struct intel_connector {
	struct drm_connector base;
235 236 237
	/*
	 * The fixed encoder this connector is connected to.
	 */
238
	struct intel_encoder *encoder;
239

240 241 242
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
243

244 245 246 247 248 249 250 251
	/*
	 * Removes all interfaces through which the connector is accessible
	 * - like sysfs, debugfs entries -, so that no new operations can be
	 * started on the connector. Also makes sure all currently pending
	 * operations finish before returing.
	 */
	void (*unregister)(struct intel_connector *);

252 253
	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
254 255 256

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
257
	struct edid *detect_edid;
258 259 260 261

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
262 263 264 265

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
266 267
};

268 269 270 271 272 273 274 275 276 277 278 279
typedef struct dpll {
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
} intel_clock_t;

280 281 282
struct intel_atomic_state {
	struct drm_atomic_state base;

283
	unsigned int cdclk;
284

285 286 287 288 289 290
	/*
	 * Calculated device cdclk, can be different from cdclk
	 * only when all crtc's are DPMS off.
	 */
	unsigned int dev_cdclk;

291 292 293 294 295
	bool dpll_set, modeset;

	unsigned int active_crtcs;
	unsigned int min_pixclk[I915_MAX_PIPES];

296
	struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
297
	struct intel_wm_config wm_config;
298 299 300 301 302 303

	/*
	 * Current watermarks can't be trusted during hardware readout, so
	 * don't bother calculating intermediate watermarks.
	 */
	bool skip_intermediate_wm;
304 305
};

306
struct intel_plane_state {
307
	struct drm_plane_state base;
308 309 310 311
	struct drm_rect src;
	struct drm_rect dst;
	struct drm_rect clip;
	bool visible;
312

313 314 315 316 317 318 319 320
	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
321
	 *     update_scaler_plane.
322 323 324 325 326 327 328
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
329
	 *     update_scaler_plane.
330 331
	 */
	int scaler_id;
332 333

	struct drm_intel_sprite_colorkey ckey;
334 335 336

	/* async flip related structures */
	struct drm_i915_gem_request *wait_req;
337 338
};

339
struct intel_initial_plane_config {
340
	struct intel_framebuffer *fb;
341
	unsigned int tiling;
342 343 344 345
	int size;
	u32 base;
};

346 347 348
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
349
#define SKL_MAX_SRC_H 4096
350 351 352
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
353
#define SKL_MAX_DST_H 4096
354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387

struct intel_scaler {
	int in_use;
	uint32_t mode;
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

388 389 390
/* drm_mode->private_flags */
#define I915_MODE_FLAG_INHERITED 1

391 392
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
393
	struct intel_wm_level raw_wm[5];
394 395 396 397 398 399 400 401 402 403 404 405 406
	uint32_t linetime;
	bool fbc_wm_enabled;
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
};

struct skl_pipe_wm {
	struct skl_wm_level wm[8];
	struct skl_wm_level trans_wm;
	uint32_t linetime;
};

407
struct intel_crtc_state {
408 409
	struct drm_crtc_state base;

410 411 412 413 414 415 416 417
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
418
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
419 420
	unsigned long quirks;

421
	unsigned fb_bits; /* framebuffers to flip */
422 423
	bool update_pipe; /* can a fast modeset be performed? */
	bool disable_cxsr;
424
	bool update_wm_pre, update_wm_post; /* watermarks are updated */
425
	bool fb_changed; /* fb on any of the planes is changed */
426

427 428 429 430 431
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

432 433 434
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
435

436 437 438
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

439
	/* CPU Transcoder for the pipe. Currently this can only differ from the
J
Jani Nikula 已提交
440 441
	 * pipe on Haswell and later (where we have a special eDP transcoder)
	 * and Broxton (where we have special DSI transcoders). */
442 443
	enum transcoder cpu_transcoder;

444 445 446 447 448 449
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

450 451 452
	/* DP has a bunch of special case unfortunately, so mark the pipe
	 * accordingly. */
	bool has_dp_encoder;
453

454 455 456
	/* DSI has special cases */
	bool has_dsi_encoder;

457 458 459
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

460 461 462 463
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

464 465 466 467
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
468
	bool dither;
469 470 471 472

	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

473 474 475 476
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

477 478 479 480 481 482 483
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

484 485
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
486
	struct dpll dpll;
487

488 489
	/* Selected dpll when shared or NULL. */
	struct intel_shared_dpll *shared_dpll;
490

491 492 493 494
	/*
	 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
	 * - enum skl_dpll on SKL
	 */
495 496
	uint32_t ddi_pll_sel;

497 498 499
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

500
	int pipe_bpp;
501
	struct intel_link_m_n dp_m_n;
502

503 504
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
505
	bool has_drrs;
506

507 508
	/*
	 * Frequence the dpll for the port should run at. Differs from the
509 510
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
511
	 */
512 513
	int port_clock;

514 515
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
516

517 518
	uint8_t lane_count;

519
	/* Panel fitter controls for gen2-gen4 + VLV */
520 521 522
	struct {
		u32 control;
		u32 pgm_ratios;
523
		u32 lvds_border_bits;
524 525 526 527 528 529
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
530
		bool enabled;
531
		bool force_thru;
532
	} pch_pfit;
533

534
	/* FDI configuration, only valid if has_pch_encoder is set. */
535
	int fdi_lanes;
536
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
537 538

	bool ips_enabled;
539

540 541
	bool enable_fbc;

542
	bool double_wide;
543 544 545

	bool dp_encoder_is_mst;
	int pbn;
546 547

	struct intel_crtc_scaler_state scaler_state;
548 549 550

	/* w/a for waiting 2 vblanks during crtc enable */
	enum pipe hsw_workaround_pipe;
551 552 553

	/* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
	bool disable_lp_wm;
554 555 556

	struct {
		/*
557 558
		 * Optimal watermarks, programmed post-vblank when this state
		 * is committed.
559 560 561 562 563
		 */
		union {
			struct intel_pipe_wm ilk;
			struct skl_pipe_wm skl;
		} optimal;
564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579

		/*
		 * Intermediate watermarks; these can be programmed immediately
		 * since they satisfy both the current configuration we're
		 * switching away from and the new configuration we're switching
		 * to.
		 */
		struct intel_pipe_wm intermediate;

		/*
		 * Platforms with two-step watermark programming will need to
		 * update watermark programming post-vblank to switch from the
		 * safe intermediate watermarks to the optimal final
		 * watermarks.
		 */
		bool need_postvbl_update;
580
	} wm;
581 582 583

	/* Gamma mode programmed on the pipe */
	uint32_t gamma_mode;
584 585
};

586 587 588 589 590 591 592 593 594
struct vlv_wm_state {
	struct vlv_pipe_wm wm[3];
	struct vlv_sr_wm sr[3];
	uint8_t num_active_planes;
	uint8_t num_levels;
	uint8_t level;
	bool cxsr;
};

595
struct intel_mmio_flip {
596
	struct work_struct work;
597
	struct drm_i915_private *i915;
D
Daniel Vetter 已提交
598
	struct drm_i915_gem_request *req;
599
	struct intel_crtc *crtc;
600
	unsigned int rotation;
601 602
};

J
Jesse Barnes 已提交
603 604
struct intel_crtc {
	struct drm_crtc base;
605 606
	enum pipe pipe;
	enum plane plane;
J
Jesse Barnes 已提交
607
	u8 lut_r[256], lut_g[256], lut_b[256];
608 609 610 611 612 613
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
614
	unsigned long enabled_power_domains;
615
	bool lowfreq_avail;
616
	struct intel_overlay *overlay;
617
	struct intel_unpin_work *unpin_work;
618

619 620
	atomic_t unpin_work_count;

621 622 623
	/* Display surface base address adjustement for pageflips. Note that on
	 * gen4+ this only adjusts up to a tile, offsets within a tile are
	 * handled in the hw itself (with the TILEOFF register). */
624
	u32 dspaddr_offset;
625 626
	int adjusted_x;
	int adjusted_y;
627

628
	uint32_t cursor_addr;
629
	uint32_t cursor_cntl;
630
	uint32_t cursor_size;
631
	uint32_t cursor_base;
632

633
	struct intel_crtc_state *config;
634

635 636
	/* reset counter value when the last flip was submitted */
	unsigned int reset_counter;
637 638 639 640

	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
641 642 643 644

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
645 646 647 648
		union {
			struct intel_pipe_wm ilk;
			struct skl_pipe_wm skl;
		} active;
649

650 651
		/* allow CxSR on this pipe */
		bool cxsr_allowed;
652
	} wm;
653

654
	int scanline_offset;
655

656 657 658 659 660 661
	struct {
		unsigned start_vbl_count;
		ktime_t start_vbl_time;
		int min_vbl, max_vbl;
		int scanline_start;
	} debug;
662

663 664
	/* scalers available on this crtc */
	int num_scalers;
665 666

	struct vlv_wm_state wm_state;
J
Jesse Barnes 已提交
667 668
};

669 670
struct intel_plane_wm_parameters {
	uint32_t horiz_pixels;
671
	uint32_t vert_pixels;
672 673 674 675 676 677 678
	/*
	 *   For packed pixel formats:
	 *     bytes_per_pixel - holds bytes per pixel
	 *   For planar pixel formats:
	 *     bytes_per_pixel - holds bytes per pixel for uv-plane
	 *     y_bytes_per_pixel - holds bytes per pixel for y-plane
	 */
679
	uint8_t bytes_per_pixel;
680
	uint8_t y_bytes_per_pixel;
681 682
	bool enabled;
	bool scaled;
683
	u64 tiling;
684
	unsigned int rotation;
685
	uint16_t fifo_size;
686 687
};

688 689
struct intel_plane {
	struct drm_plane base;
690
	int plane;
691
	enum pipe pipe;
692
	bool can_scale;
693
	int max_downscale;
694
	uint32_t frontbuffer_bit;
695 696 697 698 699 700

	/* Since we need to change the watermarks before/after
	 * enabling/disabling the planes, we need to store the parameters here
	 * as the other pieces of the struct may not reflect the values we want
	 * for the watermark calculations. Currently only Haswell uses this.
	 */
701
	struct intel_plane_wm_parameters wm;
702

703 704 705
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
706
	 * the intel_plane_state structure and accessed via plane_state.
707 708
	 */

709
	void (*update_plane)(struct drm_plane *plane,
710 711
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
712
	void (*disable_plane)(struct drm_plane *plane,
713
			      struct drm_crtc *crtc);
714
	int (*check_plane)(struct drm_plane *plane,
715
			   struct intel_crtc_state *crtc_state,
716
			   struct intel_plane_state *state);
717 718
};

719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737
struct intel_watermark_params {
	unsigned long fifo_size;
	unsigned long max_wm;
	unsigned long default_wm;
	unsigned long guard_size;
	unsigned long cacheline_size;
};

struct cxsr_latency {
	int is_desktop;
	int is_ddr3;
	unsigned long fsb_freq;
	unsigned long mem_freq;
	unsigned long display_sr;
	unsigned long display_hpll_disable;
	unsigned long cursor_sr;
	unsigned long cursor_hpll_disable;
};

738
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
J
Jesse Barnes 已提交
739
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
740
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
741
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
742
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
743
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
744
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
745
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
746
#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
J
Jesse Barnes 已提交
747

748
struct intel_hdmi {
749
	i915_reg_t hdmi_reg;
750
	int ddc_bus;
751
	bool limited_color_range;
752
	bool color_range_auto;
753 754 755
	bool has_hdmi_sink;
	bool has_audio;
	enum hdmi_force_audio force_audio;
756
	bool rgb_quant_range_selectable;
757
	enum hdmi_picture_aspect aspect_ratio;
758
	struct intel_connector *attached_connector;
759
	void (*write_infoframe)(struct drm_encoder *encoder,
760
				enum hdmi_infoframe_type type,
761
				const void *frame, ssize_t len);
762
	void (*set_infoframes)(struct drm_encoder *encoder,
763
			       bool enable,
764
			       const struct drm_display_mode *adjusted_mode);
765 766
	bool (*infoframe_enabled)(struct drm_encoder *encoder,
				  const struct intel_crtc_state *pipe_config);
767 768
};

769
struct intel_dp_mst_encoder;
770
#define DP_MAX_DOWNSTREAM_PORTS		0x10
771

772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

792
struct intel_dp {
793 794 795
	i915_reg_t output_reg;
	i915_reg_t aux_ch_ctl_reg;
	i915_reg_t aux_ch_data_reg[5];
796
	uint32_t DP;
797 798
	int link_rate;
	uint8_t lane_count;
799 800
	bool has_audio;
	enum hdmi_force_audio force_audio;
801
	bool limited_color_range;
802
	bool color_range_auto;
803
	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
804
	uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
805
	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
806 807 808
	/* sink rates as reported by DP_SUPPORTED_LINK_RATES */
	uint8_t num_sink_rates;
	int sink_rates[DP_MAX_SUPPORTED_RATES];
809
	struct drm_dp_aux aux;
810 811 812 813 814 815 816 817
	uint8_t train_set[4];
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
818 819
	unsigned long last_power_on;
	unsigned long last_backlight_off;
820
	ktime_t panel_power_off_time;
D
Dave Airlie 已提交
821

822 823
	struct notifier_block edp_notifier;

824 825 826 827 828
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
829
	struct edp_power_seq pps_delays;
830

831 832 833 834
	bool can_mst; /* this port supports mst */
	bool is_mst;
	int active_mst_links;
	/* connector directly attached - won't be use for modeset in mst world */
835
	struct intel_connector *attached_connector;
836

837 838 839 840
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

841
	uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
842 843 844 845 846 847 848 849
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
	uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider);
850 851 852 853

	/* This is called before a link training is starterd */
	void (*prepare_link_retrain)(struct intel_dp *intel_dp);

854
	bool train_set_valid;
855 856 857

	/* Displayport compliance testing */
	unsigned long compliance_test_type;
858 859
	unsigned long compliance_test_data;
	bool compliance_test_active;
860 861
};

862 863
struct intel_digital_port {
	struct intel_encoder base;
864
	enum port port;
865
	u32 saved_port_bits;
866 867
	struct intel_dp dp;
	struct intel_hdmi hdmi;
868
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
869
	bool release_cl2_override;
870
	uint8_t max_lanes;
871 872
	/* for communication with audio component; protected by av_mutex */
	const struct drm_connector *audio_connector;
873 874
};

875 876 877 878 879 880 881
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
	void *port; /* store this opaque as its illegal to dereference it */
};

882
static inline enum dpio_channel
883 884 885 886
vlv_dport_to_channel(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
887
	case PORT_D:
888
		return DPIO_CH0;
889
	case PORT_C:
890
		return DPIO_CH1;
891 892 893 894 895
	default:
		BUG();
	}
}

896 897 898 899 900 901 902 903 904 905 906 907 908 909 910
static inline enum dpio_phy
vlv_dport_to_phy(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
	case PORT_C:
		return DPIO_PHY0;
	case PORT_D:
		return DPIO_PHY1;
	default:
		BUG();
	}
}

static inline enum dpio_channel
911 912 913 914 915 916 917 918 919 920 921 922 923
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

924 925 926 927 928 929 930
static inline struct drm_crtc *
intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

931 932 933 934 935 936 937
static inline struct drm_crtc *
intel_get_crtc_for_plane(struct drm_device *dev, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->plane_to_crtc_mapping[plane];
}

938 939
struct intel_unpin_work {
	struct work_struct work;
940
	struct drm_crtc *crtc;
941
	struct drm_framebuffer *old_fb;
942
	struct drm_i915_gem_object *pending_flip_obj;
943
	struct drm_pending_vblank_event *event;
944 945 946 947
	atomic_t pending;
#define INTEL_FLIP_INACTIVE	0
#define INTEL_FLIP_PENDING	1
#define INTEL_FLIP_COMPLETE	2
948 949
	u32 flip_count;
	u32 gtt_offset;
950
	struct drm_i915_gem_request *flip_queued_req;
951 952
	u32 flip_queued_vblank;
	u32 flip_ready_vblank;
953 954 955
	bool enable_stall_check;
};

P
Paulo Zanoni 已提交
956
struct intel_load_detect_pipe {
957
	struct drm_atomic_state *restore_state;
P
Paulo Zanoni 已提交
958
};
J
Jesse Barnes 已提交
959

P
Paulo Zanoni 已提交
960 961
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
962 963 964 965
{
	return to_intel_connector(connector)->encoder;
}

966 967 968 969
static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_digital_port, base.base);
970 971
}

972 973 974 975 976 977
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

978 979 980
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
981 982 983 984 985 986 987 988 989 990 991 992
}

static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
993 994
}

995 996 997 998 999 1000 1001 1002
/*
 * Returns the number of planes for this pipe, ie the number of sprites + 1
 * (primary plane). This doesn't count the cursor plane then.
 */
static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
{
	return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
}
P
Paulo Zanoni 已提交
1003

1004
/* intel_fifo_underrun.c */
1005
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1006
					   enum pipe pipe, bool enable);
1007
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1008 1009
					   enum transcoder pch_transcoder,
					   bool enable);
1010 1011 1012 1013
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum transcoder pch_transcoder);
1014 1015
void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
1016 1017

/* i915_irq.c */
1018 1019 1020 1021
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
I
Imre Deak 已提交
1022
void gen6_reset_rps_interrupts(struct drm_device *dev);
1023 1024
void gen6_enable_rps_interrupts(struct drm_device *dev);
void gen6_disable_rps_interrupts(struct drm_device *dev);
1025
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
1026 1027
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
1028 1029 1030 1031 1032 1033
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
1034
	return dev_priv->pm.irqs_enabled;
1035 1036
}

1037
int intel_get_crtc_scanline(struct intel_crtc *crtc);
1038 1039
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask);
1040 1041
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask);
P
Paulo Zanoni 已提交
1042 1043

/* intel_crt.c */
1044
void intel_crt_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
1045 1046 1047


/* intel_ddi.c */
1048 1049
void intel_ddi_clk_select(struct intel_encoder *encoder,
			  const struct intel_crtc_state *pipe_config);
1050
void intel_prepare_ddi_buffer(struct intel_encoder *encoder);
1051 1052 1053 1054 1055 1056 1057 1058 1059
void hsw_fdi_link_train(struct drm_crtc *crtc);
void intel_ddi_init(struct drm_device *dev, enum port port);
enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder);
void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
1060 1061
bool intel_ddi_pll_select(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state);
1062
void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
1063
void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
1064 1065
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
void intel_ddi_fdi_disable(struct drm_crtc *crtc);
L
Libin Yang 已提交
1066 1067
bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
				 struct intel_crtc *intel_crtc);
1068
void intel_ddi_get_config(struct intel_encoder *encoder,
1069
			  struct intel_crtc_state *pipe_config);
1070 1071
struct intel_encoder *
intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
P
Paulo Zanoni 已提交
1072

1073
void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
1074
void intel_ddi_clock_get(struct intel_encoder *encoder,
1075
			 struct intel_crtc_state *pipe_config);
1076
void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
1077
uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
P
Paulo Zanoni 已提交
1078

1079
/* intel_frontbuffer.c */
1080
void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
1081
			     enum fb_op_origin origin);
1082 1083 1084 1085 1086
void intel_frontbuffer_flip_prepare(struct drm_device *dev,
				    unsigned frontbuffer_bits);
void intel_frontbuffer_flip_complete(struct drm_device *dev,
				     unsigned frontbuffer_bits);
void intel_frontbuffer_flip(struct drm_device *dev,
1087
			    unsigned frontbuffer_bits);
1088 1089 1090 1091
unsigned int intel_fb_align_height(struct drm_device *dev,
				   unsigned int height,
				   uint32_t pixel_format,
				   uint64_t fb_format_modifier);
1092 1093
void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
			enum fb_op_origin origin);
1094 1095
u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
			      uint64_t fb_modifier, uint32_t pixel_format);
1096

1097
/* intel_audio.c */
1098
void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
1099 1100
void intel_audio_codec_enable(struct intel_encoder *encoder);
void intel_audio_codec_disable(struct intel_encoder *encoder);
I
Imre Deak 已提交
1101 1102
void i915_audio_component_init(struct drm_i915_private *dev_priv);
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1103

1104
/* intel_display.c */
1105
extern const struct drm_plane_funcs intel_plane_funcs;
1106
void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1107
unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
1108 1109
bool intel_has_pending_fb_unpin(struct drm_device *dev);
void intel_mark_busy(struct drm_device *dev);
1110 1111
void intel_mark_idle(struct drm_device *dev);
void intel_crtc_restore_mode(struct drm_crtc *crtc);
1112
int intel_display_suspend(struct drm_device *dev);
1113
void intel_encoder_destroy(struct drm_encoder *encoder);
1114 1115
int intel_connector_init(struct intel_connector *);
struct intel_connector *intel_connector_alloc(void);
1116 1117 1118 1119 1120 1121
bool intel_connector_get_hw_state(struct intel_connector *connector);
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc);
1122
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1123 1124
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1125 1126
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1127
bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
1128 1129 1130 1131 1132
static inline void
intel_wait_for_vblank(struct drm_device *dev, int pipe)
{
	drm_wait_one_vblank(dev, pipe);
}
1133 1134 1135 1136 1137 1138 1139 1140 1141
static inline void
intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
{
	const struct intel_crtc *crtc =
		to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));

	if (crtc->active)
		intel_wait_for_vblank(dev, pipe);
}
1142
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1143
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1144 1145
			 struct intel_digital_port *dport,
			 unsigned int expected_mask);
1146 1147
bool intel_get_load_detect_pipe(struct drm_connector *connector,
				struct drm_display_mode *mode,
1148 1149
				struct intel_load_detect_pipe *old,
				struct drm_modeset_acquire_ctx *ctx);
1150
void intel_release_load_detect_pipe(struct drm_connector *connector,
1151 1152
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
1153 1154
int intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
			       unsigned int rotation);
1155 1156
struct drm_framebuffer *
__intel_framebuffer_create(struct drm_device *dev,
1157 1158 1159 1160 1161
			   struct drm_mode_fb_cmd2 *mode_cmd,
			   struct drm_i915_gem_object *obj);
void intel_prepare_page_flip(struct drm_device *dev, int plane);
void intel_finish_page_flip(struct drm_device *dev, int pipe);
void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
1162
void intel_check_page_flip(struct drm_device *dev, int pipe);
1163
int intel_prepare_plane_fb(struct drm_plane *plane,
1164
			   const struct drm_plane_state *new_state);
1165
void intel_cleanup_plane_fb(struct drm_plane *plane,
1166
			    const struct drm_plane_state *old_state);
1167 1168 1169 1170 1171 1172 1173 1174
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t *val);
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t val);
1175 1176
int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
				    struct drm_plane_state *plane_state);
1177

1178 1179
unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
			       uint64_t fb_modifier, unsigned int cpp);
1180

1181 1182 1183 1184 1185 1186
static inline bool
intel_rotation_90_or_270(unsigned int rotation)
{
	return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
}

1187 1188 1189
void intel_create_rotation_property(struct drm_device *dev,
					struct intel_plane *plane);

1190 1191 1192
void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe);

1193 1194
int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
		     const struct dpll *dpll);
1195
void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1196
int lpt_get_iclkip(struct drm_i915_private *dev_priv);
1197

1198
/* modesetting asserts */
1199 1200
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1201 1202 1203 1204
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1205 1206 1207
void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1208 1209 1210 1211
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1212
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1213 1214
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1215 1216
u32 intel_compute_tile_offset(int *x, int *y,
			      const struct drm_framebuffer *fb, int plane,
1217 1218
			      unsigned int pitch,
			      unsigned int rotation);
1219 1220
void intel_prepare_reset(struct drm_device *dev);
void intel_finish_reset(struct drm_device *dev);
1221 1222
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1223 1224
void broxton_init_cdclk(struct drm_device *dev);
void broxton_uninit_cdclk(struct drm_device *dev);
1225 1226
void broxton_ddi_phy_init(struct drm_device *dev);
void broxton_ddi_phy_uninit(struct drm_device *dev);
1227 1228
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1229
void skl_init_cdclk(struct drm_i915_private *dev_priv);
1230
int skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
1231
void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1232 1233
void skl_enable_dc6(struct drm_i915_private *dev_priv);
void skl_disable_dc6(struct drm_i915_private *dev_priv);
1234
void intel_dp_get_m_n(struct intel_crtc *crtc,
1235
		      struct intel_crtc_state *pipe_config);
1236
void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1237
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
I
Imre Deak 已提交
1238 1239
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
			intel_clock_t *best_clock);
1240 1241
int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);

1242
bool intel_crtc_active(struct drm_crtc *crtc);
1243 1244
void hsw_enable_ips(struct intel_crtc *crtc);
void hsw_disable_ips(struct intel_crtc *crtc);
I
Imre Deak 已提交
1245 1246
enum intel_display_power_domain
intel_display_port_power_domain(struct intel_encoder *intel_encoder);
1247 1248
enum intel_display_power_domain
intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
1249
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1250
				 struct intel_crtc_state *pipe_config);
1251

1252
int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1253
int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
1254

1255 1256 1257
u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
			   struct drm_i915_gem_object *obj,
			   unsigned int plane);
1258

1259 1260 1261
u32 skl_plane_ctl_format(uint32_t pixel_format);
u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
u32 skl_plane_ctl_rotation(unsigned int rotation);
1262

1263
/* intel_csr.c */
1264
void intel_csr_ucode_init(struct drm_i915_private *);
1265
void intel_csr_load_program(struct drm_i915_private *);
1266
void intel_csr_ucode_fini(struct drm_i915_private *);
1267

P
Paulo Zanoni 已提交
1268
/* intel_dp.c */
1269
void intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
1270 1271
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
1272 1273
void intel_dp_set_link_params(struct intel_dp *intel_dp,
			      const struct intel_crtc_state *pipe_config);
1274 1275 1276 1277
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1278
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
1279
bool intel_dp_compute_config(struct intel_encoder *encoder,
1280
			     struct intel_crtc_state *pipe_config);
1281
bool intel_dp_is_edp(struct drm_device *dev, enum port port);
1282 1283
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
				  bool long_hpd);
1284 1285
void intel_edp_backlight_on(struct intel_dp *intel_dp);
void intel_edp_backlight_off(struct intel_dp *intel_dp);
1286
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1287 1288
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1289 1290 1291
void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
void intel_dp_mst_suspend(struct drm_device *dev);
void intel_dp_mst_resume(struct drm_device *dev);
1292
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1293
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1294
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1295
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
R
Rodrigo Vivi 已提交
1296
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1297
void intel_plane_destroy(struct drm_plane *plane);
V
Vandana Kannan 已提交
1298 1299
void intel_edp_drrs_enable(struct intel_dp *intel_dp);
void intel_edp_drrs_disable(struct intel_dp *intel_dp);
1300 1301 1302
void intel_edp_drrs_invalidate(struct drm_device *dev,
		unsigned frontbuffer_bits);
void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
1303 1304
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
					 struct intel_digital_port *port);
R
Rodrigo Vivi 已提交
1305

1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317
void
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat);
void
intel_dp_set_signal_levels(struct intel_dp *intel_dp);
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
uint8_t
intel_dp_voltage_max(struct intel_dp *intel_dp);
uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select);
1318
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
1319 1320 1321
bool
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);

1322 1323 1324
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1325
/* intel_dsi.c */
1326
void intel_dsi_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
1327 1328 1329


/* intel_dvo.c */
1330
void intel_dvo_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
1331 1332


1333
/* legacy fbdev emulation in intel_fbdev.c */
1334
#ifdef CONFIG_DRM_FBDEV_EMULATION
1335
extern int intel_fbdev_init(struct drm_device *dev);
1336
extern void intel_fbdev_initial_config_async(struct drm_device *dev);
1337
extern void intel_fbdev_fini(struct drm_device *dev);
1338
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1339 1340
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
1341 1342 1343 1344 1345
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
1346

1347
static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
1348 1349 1350 1351 1352 1353 1354
{
}

static inline void intel_fbdev_fini(struct drm_device *dev)
{
}

1355
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1356 1357 1358
{
}

1359
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1360 1361 1362
{
}
#endif
P
Paulo Zanoni 已提交
1363

1364
/* intel_fbc.c */
1365 1366
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
			   struct drm_atomic_state *state);
1367
bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1368 1369
void intel_fbc_pre_update(struct intel_crtc *crtc);
void intel_fbc_post_update(struct intel_crtc *crtc);
1370
void intel_fbc_init(struct drm_i915_private *dev_priv);
1371
void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
1372
void intel_fbc_enable(struct intel_crtc *crtc);
1373 1374
void intel_fbc_disable(struct intel_crtc *crtc);
void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
1375 1376 1377 1378
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin);
void intel_fbc_flush(struct drm_i915_private *dev_priv,
1379
		     unsigned int frontbuffer_bits, enum fb_op_origin origin);
1380
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1381

P
Paulo Zanoni 已提交
1382
/* intel_hdmi.c */
1383
void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
1384 1385 1386 1387
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1388
			       struct intel_crtc_state *pipe_config);
P
Paulo Zanoni 已提交
1389 1390 1391


/* intel_lvds.c */
1392 1393
void intel_lvds_init(struct drm_device *dev);
bool intel_is_dual_link_lvds(struct drm_device *dev);
P
Paulo Zanoni 已提交
1394 1395 1396 1397


/* intel_modes.c */
int intel_connector_update_modes(struct drm_connector *connector,
1398
				 struct edid *edid);
P
Paulo Zanoni 已提交
1399
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1400 1401
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1402
void intel_attach_aspect_ratio_property(struct drm_connector *connector);
P
Paulo Zanoni 已提交
1403 1404 1405


/* intel_overlay.c */
1406 1407 1408 1409 1410 1411 1412
void intel_setup_overlay(struct drm_device *dev);
void intel_cleanup_overlay(struct drm_device *dev);
int intel_overlay_switch_off(struct intel_overlay *overlay);
int intel_overlay_put_image(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
int intel_overlay_attrs(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1413
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1414 1415 1416


/* intel_panel.c */
1417
int intel_panel_init(struct intel_panel *panel,
1418 1419
		     struct drm_display_mode *fixed_mode,
		     struct drm_display_mode *downclock_mode);
1420 1421 1422 1423
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
1424
			     struct intel_crtc_state *pipe_config,
1425 1426
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1427
			      struct intel_crtc_state *pipe_config,
1428
			      int fitting_mode);
1429 1430
void intel_panel_set_backlight_acpi(struct intel_connector *connector,
				    u32 level, u32 max);
1431
int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
1432 1433
void intel_panel_enable_backlight(struct intel_connector *connector);
void intel_panel_disable_backlight(struct intel_connector *connector);
1434
void intel_panel_destroy_backlight(struct drm_connector *connector);
1435
enum drm_connector_status intel_panel_detect(struct drm_device *dev);
1436 1437 1438 1439
extern struct drm_display_mode *intel_find_panel_downclock(
				struct drm_device *dev,
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
1440 1441 1442
void intel_backlight_register(struct drm_device *dev);
void intel_backlight_unregister(struct drm_device *dev);

P
Paulo Zanoni 已提交
1443

R
Rodrigo Vivi 已提交
1444 1445 1446 1447
/* intel_psr.c */
void intel_psr_enable(struct intel_dp *intel_dp);
void intel_psr_disable(struct intel_dp *intel_dp);
void intel_psr_invalidate(struct drm_device *dev,
1448
			  unsigned frontbuffer_bits);
R
Rodrigo Vivi 已提交
1449
void intel_psr_flush(struct drm_device *dev,
1450 1451
		     unsigned frontbuffer_bits,
		     enum fb_op_origin origin);
R
Rodrigo Vivi 已提交
1452
void intel_psr_init(struct drm_device *dev);
1453 1454
void intel_psr_single_frame_update(struct drm_device *dev,
				   unsigned frontbuffer_bits);
R
Rodrigo Vivi 已提交
1455

1456 1457
/* intel_runtime_pm.c */
int intel_power_domains_init(struct drm_i915_private *);
1458
void intel_power_domains_fini(struct drm_i915_private *);
1459 1460
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
1461 1462
void skl_pw1_misc_io_init(struct drm_i915_private *dev_priv);
void skl_pw1_misc_io_fini(struct drm_i915_private *dev_priv);
1463
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1464 1465
const char *
intel_display_power_domain_str(enum intel_display_power_domain domain);
1466

1467 1468 1469 1470
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
1471 1472
void intel_display_power_get(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1473 1474
bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
					enum intel_display_power_domain domain);
1475 1476
void intel_display_power_put(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488

static inline void
assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
{
	WARN_ONCE(dev_priv->pm.suspended,
		  "Device suspended during HW access\n");
}

static inline void
assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
{
	assert_rpm_device_not_suspended(dev_priv);
1489 1490 1491 1492
	/* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
	 * too much noise. */
	if (!atomic_read(&dev_priv->pm.wakeref_count))
		DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
1493 1494
}

1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511
static inline int
assert_rpm_atomic_begin(struct drm_i915_private *dev_priv)
{
	int seq = atomic_read(&dev_priv->pm.atomic_seq);

	assert_rpm_wakelock_held(dev_priv);

	return seq;
}

static inline void
assert_rpm_atomic_end(struct drm_i915_private *dev_priv, int begin_seq)
{
	WARN_ONCE(atomic_read(&dev_priv->pm.atomic_seq) != begin_seq,
		  "HW access outside of RPM atomic section\n");
}

1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559
/**
 * disable_rpm_wakeref_asserts - disable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function disable asserts that check if we hold an RPM wakelock
 * reference, while keeping the device-not-suspended checks still enabled.
 * It's meant to be used only in special circumstances where our rule about
 * the wakelock refcount wrt. the device power state doesn't hold. According
 * to this rule at any point where we access the HW or want to keep the HW in
 * an active state we must hold an RPM wakelock reference acquired via one of
 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
 * forcewake release timer, and the GPU RPS and hangcheck works. All other
 * users should avoid using this function.
 *
 * Any calls to this function must have a symmetric call to
 * enable_rpm_wakeref_asserts().
 */
static inline void
disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
	atomic_inc(&dev_priv->pm.wakeref_count);
}

/**
 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function re-enables the RPM assert checks after disabling them with
 * disable_rpm_wakeref_asserts. It's meant to be used only in special
 * circumstances otherwise its use should be avoided.
 *
 * Any calls to this function must have a symmetric call to
 * disable_rpm_wakeref_asserts().
 */
static inline void
enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
	atomic_dec(&dev_priv->pm.wakeref_count);
}

/* TODO: convert users of these to rely instead on proper RPM refcounting */
#define DISABLE_RPM_WAKEREF_ASSERTS(dev_priv)	\
	disable_rpm_wakeref_asserts(dev_priv)

#define ENABLE_RPM_WAKEREF_ASSERTS(dev_priv)	\
	enable_rpm_wakeref_asserts(dev_priv)

1560
void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1561
bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
1562 1563 1564
void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
void intel_runtime_pm_put(struct drm_i915_private *dev_priv);

1565 1566
void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);

1567 1568
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
			     bool override, unsigned int mask);
1569 1570
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
			  enum dpio_channel ch, bool override);
1571 1572


P
Paulo Zanoni 已提交
1573
/* intel_pm.c */
1574 1575
void intel_init_clock_gating(struct drm_device *dev);
void intel_suspend_hw(struct drm_device *dev);
1576
int ilk_wm_max_level(const struct drm_device *dev);
1577 1578
void intel_update_watermarks(struct drm_crtc *crtc);
void intel_init_pm(struct drm_device *dev);
1579
void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
1580
void intel_pm_setup(struct drm_device *dev);
1581 1582
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
1583 1584
void intel_init_gt_powersave(struct drm_device *dev);
void intel_cleanup_gt_powersave(struct drm_device *dev);
1585 1586
void intel_enable_gt_powersave(struct drm_device *dev);
void intel_disable_gt_powersave(struct drm_device *dev);
1587
void intel_suspend_gt_powersave(struct drm_device *dev);
1588
void intel_reset_gt_powersave(struct drm_device *dev);
1589
void gen6_update_ring_freq(struct drm_device *dev);
1590 1591
void gen6_rps_busy(struct drm_i915_private *dev_priv);
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
1592
void gen6_rps_idle(struct drm_i915_private *dev_priv);
1593
void gen6_rps_boost(struct drm_i915_private *dev_priv,
1594 1595
		    struct intel_rps_client *rps,
		    unsigned long submitted);
1596
void intel_queue_rps_boost_for_request(struct drm_device *dev,
D
Daniel Vetter 已提交
1597
				       struct drm_i915_gem_request *req);
1598
void vlv_wm_get_hw_state(struct drm_device *dev);
1599
void ilk_wm_get_hw_state(struct drm_device *dev);
1600
void skl_wm_get_hw_state(struct drm_device *dev);
1601 1602
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
1603
uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
1604
bool ilk_disable_lp_wm(struct drm_device *dev);
1605
int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6);
1606

P
Paulo Zanoni 已提交
1607
/* intel_sdvo.c */
1608 1609
bool intel_sdvo_init(struct drm_device *dev,
		     i915_reg_t reg, enum port port);
1610

R
Rodrigo Vivi 已提交
1611

P
Paulo Zanoni 已提交
1612
/* intel_sprite.c */
1613 1614 1615
int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1616 1617
void intel_pipe_update_start(struct intel_crtc *crtc);
void intel_pipe_update_end(struct intel_crtc *crtc);
P
Paulo Zanoni 已提交
1618 1619

/* intel_tv.c */
1620
void intel_tv_init(struct drm_device *dev);
1621

1622
/* intel_atomic.c */
1623 1624 1625 1626
int intel_connector_atomic_get_property(struct drm_connector *connector,
					const struct drm_connector_state *state,
					struct drm_property *property,
					uint64_t *val);
1627 1628 1629
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
1630 1631 1632 1633 1634
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
void intel_atomic_state_clear(struct drm_atomic_state *);
struct intel_shared_dpll_config *
intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);

1635 1636 1637 1638 1639 1640 1641
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
1642
		return ERR_CAST(crtc_state);
1643 1644 1645

	return to_intel_crtc_state(crtc_state);
}
1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657

static inline struct intel_plane_state *
intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
				      struct intel_plane *plane)
{
	struct drm_plane_state *plane_state;

	plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);

	return to_intel_plane_state(plane_state);
}

1658 1659 1660
int intel_atomic_setup_scalers(struct drm_device *dev,
	struct intel_crtc *intel_crtc,
	struct intel_crtc_state *crtc_state);
1661 1662

/* intel_atomic_plane.c */
1663
struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
1664 1665 1666 1667 1668
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
void intel_plane_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state);
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;

1669 1670
/* intel_color.c */
void intel_color_init(struct drm_crtc *crtc);
1671
int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
1672 1673
void intel_color_set_csc(struct drm_crtc_state *crtc_state);
void intel_color_load_luts(struct drm_crtc_state *crtc_state);
1674

J
Jesse Barnes 已提交
1675
#endif /* __INTEL_DRV_H__ */