intel_drv.h 47.7 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <drm/i915_drm.h>
32
#include "i915_drv.h"
33 34 35
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_fb_helper.h>
36
#include <drm/drm_dp_mst_helper.h>
37
#include <drm/drm_rect.h>
38
#include <drm/drm_atomic.h>
39

D
Daniel Vetter 已提交
40 41 42 43 44 45 46 47
/**
 * _wait_for - magic (register) wait macro
 *
 * Does the right thing for modeset paths when run under kdgb or similar atomic
 * contexts. Note that it's important that we check the condition again after
 * having timed out, since the timeout could be due to preemption or similar and
 * we've never had a chance to check the condition before the timeout.
 */
48
#define _wait_for(COND, MS, W) ({ \
D
Daniel Vetter 已提交
49
	unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1;	\
50
	int ret__ = 0;							\
51
	while (!(COND)) {						\
52
		if (time_after(jiffies, timeout__)) {			\
D
Daniel Vetter 已提交
53 54
			if (!(COND))					\
				ret__ = -ETIMEDOUT;			\
55 56
			break;						\
		}							\
57 58
		if ((W) && drm_can_sleep()) {				\
			usleep_range((W)*1000, (W)*2000);		\
59 60 61
		} else {						\
			cpu_relax();					\
		}							\
62 63 64 65
	}								\
	ret__;								\
})

66 67
#define wait_for(COND, MS) _wait_for(COND, MS, 1)
#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
68 69
#define wait_for_atomic_us(COND, US) _wait_for((COND), \
					       DIV_ROUND_UP((US), 1000), 0)
70

71 72
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
73

J
Jesse Barnes 已提交
74 75 76 77 78 79 80 81 82 83
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

84 85 86
/* Maximum cursor sizes */
#define GEN2_CURSOR_WIDTH 64
#define GEN2_CURSOR_HEIGHT 64
87 88
#define MAX_CURSOR_WIDTH 256
#define MAX_CURSOR_HEIGHT 256
89

J
Jesse Barnes 已提交
90 91 92 93 94
#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
95 96 97 98 99 100 101 102 103 104 105 106 107 108
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
	INTEL_OUTPUT_DISPLAYPORT = 7,
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
	INTEL_OUTPUT_UNKNOWN = 10,
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
109 110 111 112 113 114

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

115 116
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
117

J
Jesse Barnes 已提交
118 119
struct intel_framebuffer {
	struct drm_framebuffer base;
120
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
121 122
};

123 124
struct intel_fbdev {
	struct drm_fb_helper helper;
125
	struct intel_framebuffer *fb;
126 127
	struct list_head fbdev_list;
	struct drm_display_mode *our_mode;
128
	int preferred_bpp;
129
};
J
Jesse Barnes 已提交
130

131
struct intel_encoder {
132
	struct drm_encoder base;
133 134 135 136 137
	/*
	 * The new crtc this encoder will be driven from. Only differs from
	 * base->crtc while a modeset is in progress.
	 */
	struct intel_crtc *new_crtc;
138

139
	enum intel_output_type type;
140
	unsigned int cloneable;
141
	bool connectors_active;
142
	void (*hot_plug)(struct intel_encoder *);
143
	bool (*compute_config)(struct intel_encoder *,
144
			       struct intel_crtc_state *);
145
	void (*pre_pll_enable)(struct intel_encoder *);
146
	void (*pre_enable)(struct intel_encoder *);
147
	void (*enable)(struct intel_encoder *);
148
	void (*mode_set)(struct intel_encoder *intel_encoder);
149
	void (*disable)(struct intel_encoder *);
150
	void (*post_disable)(struct intel_encoder *);
151 152 153 154
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
155
	/* Reconstructs the equivalent mode flags for the current hardware
156
	 * state. This must be called _after_ display->get_pipe_config has
157 158
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
159
	void (*get_config)(struct intel_encoder *,
160
			   struct intel_crtc_state *pipe_config);
161 162 163 164 165 166
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
167
	int crtc_mask;
168
	enum hpd_pin hpd_pin;
J
Jesse Barnes 已提交
169 170
};

171
struct intel_panel {
172
	struct drm_display_mode *fixed_mode;
173
	struct drm_display_mode *downclock_mode;
174
	int fitting_mode;
175 176 177

	/* backlight */
	struct {
178
		bool present;
179
		u32 level;
180
		u32 min;
181
		u32 max;
182
		bool enabled;
183 184
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
185 186
		struct backlight_device *device;
	} backlight;
187 188

	void (*backlight_power)(struct intel_connector *, bool enable);
189 190
};

191 192
struct intel_connector {
	struct drm_connector base;
193 194 195
	/*
	 * The fixed encoder this connector is connected to.
	 */
196
	struct intel_encoder *encoder;
197

198 199 200 201 202 203
	/*
	 * The new encoder this connector will be driven. Only differs from
	 * encoder while a modeset is in progress.
	 */
	struct intel_encoder *new_encoder;

204 205 206
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
207

208 209 210 211 212 213 214 215
	/*
	 * Removes all interfaces through which the connector is accessible
	 * - like sysfs, debugfs entries -, so that no new operations can be
	 * started on the connector. Also makes sure all currently pending
	 * operations finish before returing.
	 */
	void (*unregister)(struct intel_connector *);

216 217
	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
218 219 220

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
221
	struct edid *detect_edid;
222 223 224 225

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
226 227 228 229

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
230 231
};

232 233 234 235 236 237 238 239 240 241 242 243
typedef struct dpll {
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
} intel_clock_t;

244 245 246
struct intel_atomic_state {
	struct drm_atomic_state base;

247
	unsigned int cdclk;
248 249 250 251
	bool dpll_set;
	struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
};

252
struct intel_plane_state {
253
	struct drm_plane_state base;
254 255 256 257
	struct drm_rect src;
	struct drm_rect dst;
	struct drm_rect clip;
	bool visible;
258

259 260 261 262 263 264 265 266
	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
267
	 *     update_scaler_plane.
268 269 270 271 272 273 274
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
275
	 *     update_scaler_plane.
276 277
	 */
	int scaler_id;
278 279

	struct drm_intel_sprite_colorkey ckey;
280 281
};

282
struct intel_initial_plane_config {
283
	struct intel_framebuffer *fb;
284
	unsigned int tiling;
285 286 287 288
	int size;
	u32 base;
};

289 290 291
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
292
#define SKL_MAX_SRC_H 4096
293 294 295
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
296
#define SKL_MAX_DST_H 4096
297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330

struct intel_scaler {
	int in_use;
	uint32_t mode;
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

331
struct intel_crtc_state {
332 333
	struct drm_crtc_state base;

334 335 336 337 338 339 340 341
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
342 343
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
#define PIPE_CONFIG_QUIRK_INHERITED_MODE	(1<<1) /* mode inherited from firmware */
344
#define PIPE_CONFIG_QUIRK_INITIAL_PLANES	(1<<2) /* planes are in unknown state */
345 346
	unsigned long quirks;

347 348 349 350 351
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

352 353 354
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
355

356 357 358
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

359 360 361 362
	/* CPU Transcoder for the pipe. Currently this can only differ from the
	 * pipe on Haswell (where we have a special eDP transcoder). */
	enum transcoder cpu_transcoder;

363 364 365 366 367 368
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

369 370 371
	/* DP has a bunch of special case unfortunately, so mark the pipe
	 * accordingly. */
	bool has_dp_encoder;
372

373 374 375
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

376 377 378 379
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

380 381 382 383
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
384
	bool dither;
385 386 387 388

	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

389 390 391 392
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

393 394 395 396 397 398 399
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

400 401
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
402
	struct dpll dpll;
403

404 405 406
	/* Selected dpll when shared or DPLL_ID_PRIVATE. */
	enum intel_dpll_id shared_dpll;

407 408 409 410
	/*
	 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
	 * - enum skl_dpll on SKL
	 */
411 412
	uint32_t ddi_pll_sel;

413 414 415
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

416
	int pipe_bpp;
417
	struct intel_link_m_n dp_m_n;
418

419 420
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
421
	bool has_drrs;
422

423 424
	/*
	 * Frequence the dpll for the port should run at. Differs from the
425 426
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
427
	 */
428 429
	int port_clock;

430 431
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
432 433

	/* Panel fitter controls for gen2-gen4 + VLV */
434 435 436
	struct {
		u32 control;
		u32 pgm_ratios;
437
		u32 lvds_border_bits;
438 439 440 441 442 443
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
444
		bool enabled;
445
		bool force_thru;
446
	} pch_pfit;
447

448
	/* FDI configuration, only valid if has_pch_encoder is set. */
449
	int fdi_lanes;
450
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
451 452

	bool ips_enabled;
453 454

	bool double_wide;
455 456 457

	bool dp_encoder_is_mst;
	int pbn;
458 459

	struct intel_crtc_scaler_state scaler_state;
460 461 462

	/* w/a for waiting 2 vblanks during crtc enable */
	enum pipe hsw_workaround_pipe;
463 464
};

465 466 467 468
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
	uint32_t linetime;
	bool fbc_wm_enabled;
469 470 471
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
472 473
};

474
struct intel_mmio_flip {
475
	struct work_struct work;
476
	struct drm_i915_private *i915;
D
Daniel Vetter 已提交
477
	struct drm_i915_gem_request *req;
478
	struct intel_crtc *crtc;
479 480
};

481 482 483 484 485 486
struct skl_pipe_wm {
	struct skl_wm_level wm[8];
	struct skl_wm_level trans_wm;
	uint32_t linetime;
};

487 488 489 490 491 492 493
/*
 * Tracking of operations that need to be performed at the beginning/end of an
 * atomic commit, outside the atomic section where interrupts are disabled.
 * These are generally operations that grab mutexes or might otherwise sleep
 * and thus can't be run with interrupts disabled.
 */
struct intel_crtc_atomic_commit {
494 495 496 497
	/* vblank evasion */
	bool evade;
	unsigned start_vbl_count;

498 499 500 501 502
	/* Sleepable operations to perform before commit */
	bool wait_for_flips;
	bool disable_fbc;
	bool pre_disable_primary;
	bool update_wm;
503
	unsigned disabled_planes;
504 505 506 507 508 509 510 511 512

	/* Sleepable operations to perform after commit */
	unsigned fb_bits;
	bool wait_vblank;
	bool update_fbc;
	bool post_enable_primary;
	unsigned update_sprite_watermarks;
};

J
Jesse Barnes 已提交
513 514
struct intel_crtc {
	struct drm_crtc base;
515 516
	enum pipe pipe;
	enum plane plane;
J
Jesse Barnes 已提交
517
	u8 lut_r[256], lut_g[256], lut_b[256];
518 519 520 521 522 523
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
524
	unsigned long enabled_power_domains;
525
	bool lowfreq_avail;
526
	struct intel_overlay *overlay;
527
	struct intel_unpin_work *unpin_work;
528

529 530
	atomic_t unpin_work_count;

531 532 533 534 535
	/* Display surface base address adjustement for pageflips. Note that on
	 * gen4+ this only adjusts up to a tile, offsets within a tile are
	 * handled in the hw itself (with the TILEOFF register). */
	unsigned long dspaddr_offset;

536
	struct drm_i915_gem_object *cursor_bo;
537
	uint32_t cursor_addr;
538
	uint32_t cursor_cntl;
539
	uint32_t cursor_size;
540
	uint32_t cursor_base;
541

542
	struct intel_initial_plane_config plane_config;
543
	struct intel_crtc_state *config;
544
	bool new_enabled;
545

546 547
	/* reset counter value when the last flip was submitted */
	unsigned int reset_counter;
548 549 550 551

	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
552 553 554 555 556

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
		struct intel_pipe_wm active;
557 558
		/* SKL wm values currently in use */
		struct skl_pipe_wm skl_active;
559
	} wm;
560

561
	int scanline_offset;
562 563

	struct intel_crtc_atomic_commit atomic;
564 565 566

	/* scalers available on this crtc */
	int num_scalers;
J
Jesse Barnes 已提交
567 568
};

569 570
struct intel_plane_wm_parameters {
	uint32_t horiz_pixels;
571
	uint32_t vert_pixels;
572 573 574 575 576 577 578
	/*
	 *   For packed pixel formats:
	 *     bytes_per_pixel - holds bytes per pixel
	 *   For planar pixel formats:
	 *     bytes_per_pixel - holds bytes per pixel for uv-plane
	 *     y_bytes_per_pixel - holds bytes per pixel for y-plane
	 */
579
	uint8_t bytes_per_pixel;
580
	uint8_t y_bytes_per_pixel;
581 582
	bool enabled;
	bool scaled;
583
	u64 tiling;
584
	unsigned int rotation;
585 586
};

587 588
struct intel_plane {
	struct drm_plane base;
589
	int plane;
590
	enum pipe pipe;
591
	bool can_scale;
592
	int max_downscale;
593 594 595 596 597 598

	/* Since we need to change the watermarks before/after
	 * enabling/disabling the planes, we need to store the parameters here
	 * as the other pieces of the struct may not reflect the values we want
	 * for the watermark calculations. Currently only Haswell uses this.
	 */
599
	struct intel_plane_wm_parameters wm;
600

601 602 603 604 605 606
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
	 * the intel_plane_state structure and accessed via drm_plane->state.
	 */

607
	void (*update_plane)(struct drm_plane *plane,
608
			     struct drm_crtc *crtc,
609 610 611 612 613
			     struct drm_framebuffer *fb,
			     int crtc_x, int crtc_y,
			     unsigned int crtc_w, unsigned int crtc_h,
			     uint32_t x, uint32_t y,
			     uint32_t src_w, uint32_t src_h);
614
	void (*disable_plane)(struct drm_plane *plane,
615
			      struct drm_crtc *crtc);
616
	int (*check_plane)(struct drm_plane *plane,
617
			   struct intel_crtc_state *crtc_state,
618 619 620
			   struct intel_plane_state *state);
	void (*commit_plane)(struct drm_plane *plane,
			     struct intel_plane_state *state);
621 622
};

623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641
struct intel_watermark_params {
	unsigned long fifo_size;
	unsigned long max_wm;
	unsigned long default_wm;
	unsigned long guard_size;
	unsigned long cacheline_size;
};

struct cxsr_latency {
	int is_desktop;
	int is_ddr3;
	unsigned long fsb_freq;
	unsigned long mem_freq;
	unsigned long display_sr;
	unsigned long display_hpll_disable;
	unsigned long cursor_sr;
	unsigned long cursor_hpll_disable;
};

642
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
J
Jesse Barnes 已提交
643
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
644
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
645
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
646
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
647
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
648
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
649
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
650
#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
J
Jesse Barnes 已提交
651

652
struct intel_hdmi {
653
	u32 hdmi_reg;
654 655
	int ddc_bus;
	uint32_t color_range;
656
	bool color_range_auto;
657 658 659
	bool has_hdmi_sink;
	bool has_audio;
	enum hdmi_force_audio force_audio;
660
	bool rgb_quant_range_selectable;
661
	enum hdmi_picture_aspect aspect_ratio;
662
	void (*write_infoframe)(struct drm_encoder *encoder,
663
				enum hdmi_infoframe_type type,
664
				const void *frame, ssize_t len);
665
	void (*set_infoframes)(struct drm_encoder *encoder,
666
			       bool enable,
667
			       struct drm_display_mode *adjusted_mode);
668
	bool (*infoframe_enabled)(struct drm_encoder *encoder);
669 670
};

671
struct intel_dp_mst_encoder;
672
#define DP_MAX_DOWNSTREAM_PORTS		0x10
673

674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

694 695
struct intel_dp {
	uint32_t output_reg;
696
	uint32_t aux_ch_ctl_reg;
697 698 699 700
	uint32_t DP;
	bool has_audio;
	enum hdmi_force_audio force_audio;
	uint32_t color_range;
701
	bool color_range_auto;
702
	uint8_t link_bw;
703
	uint8_t rate_select;
704 705
	uint8_t lane_count;
	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
706
	uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
707
	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
708 709 710
	/* sink rates as reported by DP_SUPPORTED_LINK_RATES */
	uint8_t num_sink_rates;
	int sink_rates[DP_MAX_SUPPORTED_RATES];
711
	struct drm_dp_aux aux;
712 713 714 715 716 717 718 719
	uint8_t train_set[4];
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
720 721 722
	unsigned long last_power_cycle;
	unsigned long last_power_on;
	unsigned long last_backlight_off;
D
Dave Airlie 已提交
723

724 725
	struct notifier_block edp_notifier;

726 727 728 729 730
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
731
	struct edp_power_seq pps_delays;
732

733
	bool use_tps3;
734 735 736 737
	bool can_mst; /* this port supports mst */
	bool is_mst;
	int active_mst_links;
	/* connector directly attached - won't be use for modeset in mst world */
738
	struct intel_connector *attached_connector;
739

740 741 742 743
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

744
	uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
745 746 747 748 749 750 751 752
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
	uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider);
753
	bool train_set_valid;
754 755 756

	/* Displayport compliance testing */
	unsigned long compliance_test_type;
757 758
	unsigned long compliance_test_data;
	bool compliance_test_active;
759 760
};

761 762
struct intel_digital_port {
	struct intel_encoder base;
763
	enum port port;
764
	u32 saved_port_bits;
765 766
	struct intel_dp dp;
	struct intel_hdmi hdmi;
767
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
768 769
};

770 771 772 773 774 775 776
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
	void *port; /* store this opaque as its illegal to dereference it */
};

777 778 779 780 781
static inline int
vlv_dport_to_channel(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
782
	case PORT_D:
783
		return DPIO_CH0;
784
	case PORT_C:
785
		return DPIO_CH1;
786 787 788 789 790
	default:
		BUG();
	}
}

791 792 793 794 795 796 797 798 799 800 801 802 803 804
static inline int
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

805 806 807 808 809 810 811
static inline struct drm_crtc *
intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

812 813 814 815 816 817 818
static inline struct drm_crtc *
intel_get_crtc_for_plane(struct drm_device *dev, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->plane_to_crtc_mapping[plane];
}

819 820
struct intel_unpin_work {
	struct work_struct work;
821
	struct drm_crtc *crtc;
822
	struct drm_framebuffer *old_fb;
823
	struct drm_i915_gem_object *pending_flip_obj;
824
	struct drm_pending_vblank_event *event;
825 826 827 828
	atomic_t pending;
#define INTEL_FLIP_INACTIVE	0
#define INTEL_FLIP_PENDING	1
#define INTEL_FLIP_COMPLETE	2
829 830
	u32 flip_count;
	u32 gtt_offset;
831
	struct drm_i915_gem_request *flip_queued_req;
832 833
	int flip_queued_vblank;
	int flip_ready_vblank;
834 835 836
	bool enable_stall_check;
};

P
Paulo Zanoni 已提交
837 838 839 840 841
struct intel_load_detect_pipe {
	struct drm_framebuffer *release_fb;
	bool load_detect_temp;
	int dpms_mode;
};
J
Jesse Barnes 已提交
842

P
Paulo Zanoni 已提交
843 844
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
845 846 847 848
{
	return to_intel_connector(connector)->encoder;
}

849 850 851 852
static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_digital_port, base.base);
853 854
}

855 856 857 858 859 860
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

861 862 863
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
864 865 866 867 868 869 870 871 872 873 874 875
}

static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
876 877
}

878 879 880 881 882 883 884 885
/*
 * Returns the number of planes for this pipe, ie the number of sprites + 1
 * (primary plane). This doesn't count the cursor plane then.
 */
static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
{
	return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
}
P
Paulo Zanoni 已提交
886

887
/* intel_fifo_underrun.c */
888
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
889
					   enum pipe pipe, bool enable);
890
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
891 892
					   enum transcoder pch_transcoder,
					   bool enable);
893 894 895 896
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum transcoder pch_transcoder);
897
void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
898 899

/* i915_irq.c */
900 901 902 903
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
I
Imre Deak 已提交
904
void gen6_reset_rps_interrupts(struct drm_device *dev);
905 906
void gen6_enable_rps_interrupts(struct drm_device *dev);
void gen6_disable_rps_interrupts(struct drm_device *dev);
907
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
908 909
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
910 911 912 913 914 915
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
916
	return dev_priv->pm.irqs_enabled;
917 918
}

919
int intel_get_crtc_scanline(struct intel_crtc *crtc);
920 921
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask);
P
Paulo Zanoni 已提交
922 923

/* intel_crt.c */
924
void intel_crt_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
925 926 927


/* intel_ddi.c */
928 929 930 931 932 933 934 935 936 937 938
void intel_prepare_ddi(struct drm_device *dev);
void hsw_fdi_link_train(struct drm_crtc *crtc);
void intel_ddi_init(struct drm_device *dev, enum port port);
enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
void intel_ddi_pll_init(struct drm_device *dev);
void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder);
void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
939 940
bool intel_ddi_pll_select(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state);
941 942 943 944 945
void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
void intel_ddi_fdi_disable(struct drm_crtc *crtc);
void intel_ddi_get_config(struct intel_encoder *encoder,
946
			  struct intel_crtc_state *pipe_config);
947 948
struct intel_encoder *
intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
P
Paulo Zanoni 已提交
949

950
void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
951
void intel_ddi_clock_get(struct intel_encoder *encoder,
952
			 struct intel_crtc_state *pipe_config);
953
void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
954 955
void bxt_ddi_vswing_sequence(struct drm_device *dev, u32 level,
				enum port port, int type);
P
Paulo Zanoni 已提交
956

957
/* intel_frontbuffer.c */
958
void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
959
			     enum fb_op_origin origin);
960 961 962 963 964 965 966
void intel_frontbuffer_flip_prepare(struct drm_device *dev,
				    unsigned frontbuffer_bits);
void intel_frontbuffer_flip_complete(struct drm_device *dev,
				     unsigned frontbuffer_bits);
void intel_frontbuffer_flush(struct drm_device *dev,
			     unsigned frontbuffer_bits);
void intel_frontbuffer_flip(struct drm_device *dev,
967
			    unsigned frontbuffer_bits);
968

969 970 971 972
unsigned int intel_fb_align_height(struct drm_device *dev,
				   unsigned int height,
				   uint32_t pixel_format,
				   uint64_t fb_format_modifier);
973
void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
974

975 976
u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
			      uint32_t pixel_format);
977

978 979
/* intel_audio.c */
void intel_init_audio(struct drm_device *dev);
980 981
void intel_audio_codec_enable(struct intel_encoder *encoder);
void intel_audio_codec_disable(struct intel_encoder *encoder);
I
Imre Deak 已提交
982 983
void i915_audio_component_init(struct drm_i915_private *dev_priv);
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
984

985
/* intel_display.c */
986
extern const struct drm_plane_funcs intel_plane_funcs;
987 988 989
bool intel_has_pending_fb_unpin(struct drm_device *dev);
int intel_pch_rawclk(struct drm_device *dev);
void intel_mark_busy(struct drm_device *dev);
990 991
void intel_mark_idle(struct drm_device *dev);
void intel_crtc_restore_mode(struct drm_crtc *crtc);
992
void intel_display_suspend(struct drm_device *dev);
993
int intel_crtc_control(struct drm_crtc *crtc, bool enable);
994 995
void intel_crtc_update_dpms(struct drm_crtc *crtc);
void intel_encoder_destroy(struct drm_encoder *encoder);
996 997
int intel_connector_init(struct intel_connector *);
struct intel_connector *intel_connector_alloc(void);
998 999 1000
void intel_connector_dpms(struct drm_connector *, int mode);
bool intel_connector_get_hw_state(struct intel_connector *connector);
void intel_modeset_check_state(struct drm_device *dev);
1001 1002
bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				struct intel_digital_port *port);
1003 1004 1005 1006 1007
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc);
1008
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1009 1010
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1011 1012
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1013
bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
1014 1015 1016 1017 1018
static inline void
intel_wait_for_vblank(struct drm_device *dev, int pipe)
{
	drm_wait_one_vblank(dev, pipe);
}
1019
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1020
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1021 1022
			 struct intel_digital_port *dport,
			 unsigned int expected_mask);
1023 1024
bool intel_get_load_detect_pipe(struct drm_connector *connector,
				struct drm_display_mode *mode,
1025 1026
				struct intel_load_detect_pipe *old,
				struct drm_modeset_acquire_ctx *ctx);
1027
void intel_release_load_detect_pipe(struct drm_connector *connector,
1028 1029
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
1030 1031
int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
			       struct drm_framebuffer *fb,
1032
			       const struct drm_plane_state *plane_state,
1033 1034
			       struct intel_engine_cs *pipelined,
			       struct drm_i915_gem_request **pipelined_request);
1035 1036
struct drm_framebuffer *
__intel_framebuffer_create(struct drm_device *dev,
1037 1038 1039 1040 1041
			   struct drm_mode_fb_cmd2 *mode_cmd,
			   struct drm_i915_gem_object *obj);
void intel_prepare_page_flip(struct drm_device *dev, int plane);
void intel_finish_page_flip(struct drm_device *dev, int pipe);
void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
1042
void intel_check_page_flip(struct drm_device *dev, int pipe);
1043
int intel_prepare_plane_fb(struct drm_plane *plane,
1044 1045
			   struct drm_framebuffer *fb,
			   const struct drm_plane_state *new_state);
1046
void intel_cleanup_plane_fb(struct drm_plane *plane,
1047 1048
			    struct drm_framebuffer *fb,
			    const struct drm_plane_state *old_state);
1049 1050 1051 1052 1053 1054 1055 1056
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t *val);
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t val);
1057 1058
int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
				    struct drm_plane_state *plane_state);
1059

1060 1061 1062 1063
unsigned int
intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
		  uint64_t fb_format_modifier);

1064 1065 1066 1067 1068 1069
static inline bool
intel_rotation_90_or_270(unsigned int rotation)
{
	return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
}

1070 1071 1072
void intel_create_rotation_property(struct drm_device *dev,
					struct intel_plane *plane);

1073
/* shared dpll functions */
P
Paulo Zanoni 已提交
1074
struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
1075 1076 1077 1078 1079
void assert_shared_dpll(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll,
			bool state);
#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
1080 1081
struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
						struct intel_crtc_state *state);
1082

1083 1084 1085 1086
void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
		      const struct dpll *dpll);
void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);

1087
/* modesetting asserts */
1088 1089
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1090 1091 1092 1093 1094 1095 1096 1097
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1098
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1099 1100
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1101 1102
unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
					     int *x, int *y,
1103 1104 1105
					     unsigned int tiling_mode,
					     unsigned int bpp,
					     unsigned int pitch);
1106 1107
void intel_prepare_reset(struct drm_device *dev);
void intel_finish_reset(struct drm_device *dev);
1108 1109
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1110 1111
void broxton_init_cdclk(struct drm_device *dev);
void broxton_uninit_cdclk(struct drm_device *dev);
1112 1113
void broxton_ddi_phy_init(struct drm_device *dev);
void broxton_ddi_phy_uninit(struct drm_device *dev);
1114 1115
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1116 1117
void skl_init_cdclk(struct drm_i915_private *dev_priv);
void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1118
void intel_dp_get_m_n(struct intel_crtc *crtc,
1119
		      struct intel_crtc_state *pipe_config);
1120
void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1121 1122
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
void
1123
ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
P
Paulo Zanoni 已提交
1124
				int dotclock);
I
Imre Deak 已提交
1125 1126
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
			intel_clock_t *best_clock);
1127
bool intel_crtc_active(struct drm_crtc *crtc);
1128 1129
void hsw_enable_ips(struct intel_crtc *crtc);
void hsw_disable_ips(struct intel_crtc *crtc);
I
Imre Deak 已提交
1130 1131
enum intel_display_power_domain
intel_display_port_power_domain(struct intel_encoder *intel_encoder);
1132
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1133
				 struct intel_crtc_state *pipe_config);
1134
void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
1135
void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
1136 1137

int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state, int force_detach);
1138
int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
1139

1140 1141
unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
				     struct drm_i915_gem_object *obj);
1142 1143 1144
u32 skl_plane_ctl_format(uint32_t pixel_format);
u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
u32 skl_plane_ctl_rotation(unsigned int rotation);
1145

1146 1147
/* intel_csr.c */
void intel_csr_ucode_init(struct drm_device *dev);
1148 1149 1150
enum csr_state intel_csr_load_status_get(struct drm_i915_private *dev_priv);
void intel_csr_load_status_set(struct drm_i915_private *dev_priv,
					enum csr_state state);
1151 1152
void intel_csr_load_program(struct drm_device *dev);
void intel_csr_ucode_fini(struct drm_device *dev);
1153
void assert_csr_loaded(struct drm_i915_private *dev_priv);
1154

P
Paulo Zanoni 已提交
1155
/* intel_dp.c */
1156 1157 1158 1159 1160 1161 1162 1163
void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_complete_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1164
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
1165
bool intel_dp_compute_config(struct intel_encoder *encoder,
1166
			     struct intel_crtc_state *pipe_config);
1167
bool intel_dp_is_edp(struct drm_device *dev, enum port port);
1168 1169
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
				  bool long_hpd);
1170 1171
void intel_edp_backlight_on(struct intel_dp *intel_dp);
void intel_edp_backlight_off(struct intel_dp *intel_dp);
1172
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1173 1174
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1175 1176 1177
void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
void intel_dp_mst_suspend(struct drm_device *dev);
void intel_dp_mst_resume(struct drm_device *dev);
1178
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1179
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1180
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1181
void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
R
Rodrigo Vivi 已提交
1182
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1183
void intel_plane_destroy(struct drm_plane *plane);
V
Vandana Kannan 已提交
1184 1185
void intel_edp_drrs_enable(struct intel_dp *intel_dp);
void intel_edp_drrs_disable(struct intel_dp *intel_dp);
1186 1187 1188
void intel_edp_drrs_invalidate(struct drm_device *dev,
		unsigned frontbuffer_bits);
void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
R
Rodrigo Vivi 已提交
1189

1190 1191 1192
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1193
/* intel_dsi.c */
1194
void intel_dsi_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
1195 1196 1197


/* intel_dvo.c */
1198
void intel_dvo_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
1199 1200


1201
/* legacy fbdev emulation in intel_fbdev.c */
1202 1203
#ifdef CONFIG_DRM_I915_FBDEV
extern int intel_fbdev_init(struct drm_device *dev);
1204
extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
1205
extern void intel_fbdev_fini(struct drm_device *dev);
1206
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1207 1208
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
1209 1210 1211 1212 1213
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
1214

1215
static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
1216 1217 1218 1219 1220 1221 1222
{
}

static inline void intel_fbdev_fini(struct drm_device *dev)
{
}

1223
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1224 1225 1226
{
}

1227
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1228 1229 1230
{
}
#endif
P
Paulo Zanoni 已提交
1231

1232 1233 1234 1235 1236
/* intel_fbc.c */
bool intel_fbc_enabled(struct drm_device *dev);
void intel_fbc_update(struct drm_device *dev);
void intel_fbc_init(struct drm_i915_private *dev_priv);
void intel_fbc_disable(struct drm_device *dev);
1237 1238 1239 1240 1241
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin);
void intel_fbc_flush(struct drm_i915_private *dev_priv,
		     unsigned int frontbuffer_bits);
1242
const char *intel_no_fbc_reason_str(enum no_fbc_reason reason);
1243

P
Paulo Zanoni 已提交
1244
/* intel_hdmi.c */
1245 1246 1247 1248 1249
void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1250
			       struct intel_crtc_state *pipe_config);
P
Paulo Zanoni 已提交
1251 1252 1253


/* intel_lvds.c */
1254 1255
void intel_lvds_init(struct drm_device *dev);
bool intel_is_dual_link_lvds(struct drm_device *dev);
P
Paulo Zanoni 已提交
1256 1257 1258 1259


/* intel_modes.c */
int intel_connector_update_modes(struct drm_connector *connector,
1260
				 struct edid *edid);
P
Paulo Zanoni 已提交
1261
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1262 1263
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
P
Paulo Zanoni 已提交
1264 1265 1266


/* intel_overlay.c */
1267 1268 1269 1270 1271 1272 1273
void intel_setup_overlay(struct drm_device *dev);
void intel_cleanup_overlay(struct drm_device *dev);
int intel_overlay_switch_off(struct intel_overlay *overlay);
int intel_overlay_put_image(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
int intel_overlay_attrs(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1274
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1275 1276 1277


/* intel_panel.c */
1278
int intel_panel_init(struct intel_panel *panel,
1279 1280
		     struct drm_display_mode *fixed_mode,
		     struct drm_display_mode *downclock_mode);
1281 1282 1283 1284
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
1285
			     struct intel_crtc_state *pipe_config,
1286 1287
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1288
			      struct intel_crtc_state *pipe_config,
1289
			      int fitting_mode);
1290 1291
void intel_panel_set_backlight_acpi(struct intel_connector *connector,
				    u32 level, u32 max);
1292
int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
1293 1294
void intel_panel_enable_backlight(struct intel_connector *connector);
void intel_panel_disable_backlight(struct intel_connector *connector);
1295
void intel_panel_destroy_backlight(struct drm_connector *connector);
1296
void intel_panel_init_backlight_funcs(struct drm_device *dev);
1297
enum drm_connector_status intel_panel_detect(struct drm_device *dev);
1298 1299 1300 1301
extern struct drm_display_mode *intel_find_panel_downclock(
				struct drm_device *dev,
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
1302 1303 1304
void intel_backlight_register(struct drm_device *dev);
void intel_backlight_unregister(struct drm_device *dev);

P
Paulo Zanoni 已提交
1305

R
Rodrigo Vivi 已提交
1306 1307 1308 1309 1310 1311 1312 1313
/* intel_psr.c */
void intel_psr_enable(struct intel_dp *intel_dp);
void intel_psr_disable(struct intel_dp *intel_dp);
void intel_psr_invalidate(struct drm_device *dev,
			      unsigned frontbuffer_bits);
void intel_psr_flush(struct drm_device *dev,
			 unsigned frontbuffer_bits);
void intel_psr_init(struct drm_device *dev);
1314
void intel_psr_single_frame_update(struct drm_device *dev);
R
Rodrigo Vivi 已提交
1315

1316 1317
/* intel_runtime_pm.c */
int intel_power_domains_init(struct drm_i915_private *);
1318
void intel_power_domains_fini(struct drm_i915_private *);
1319
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
1320
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1321

1322 1323 1324 1325
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
void intel_display_power_get(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
void intel_display_power_put(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
void intel_runtime_pm_put(struct drm_i915_private *dev_priv);

1336 1337
void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);

P
Paulo Zanoni 已提交
1338
/* intel_pm.c */
1339 1340
void intel_init_clock_gating(struct drm_device *dev);
void intel_suspend_hw(struct drm_device *dev);
1341
int ilk_wm_max_level(const struct drm_device *dev);
1342 1343 1344
void intel_update_watermarks(struct drm_crtc *crtc);
void intel_update_sprite_watermarks(struct drm_plane *plane,
				    struct drm_crtc *crtc,
1345 1346 1347
				    uint32_t sprite_width,
				    uint32_t sprite_height,
				    int pixel_size,
1348 1349
				    bool enabled, bool scaled);
void intel_init_pm(struct drm_device *dev);
D
Daniel Vetter 已提交
1350
void intel_pm_setup(struct drm_device *dev);
1351 1352
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
1353 1354
void intel_init_gt_powersave(struct drm_device *dev);
void intel_cleanup_gt_powersave(struct drm_device *dev);
1355 1356
void intel_enable_gt_powersave(struct drm_device *dev);
void intel_disable_gt_powersave(struct drm_device *dev);
1357
void intel_suspend_gt_powersave(struct drm_device *dev);
1358
void intel_reset_gt_powersave(struct drm_device *dev);
1359
void gen6_update_ring_freq(struct drm_device *dev);
1360 1361
void gen6_rps_busy(struct drm_i915_private *dev_priv);
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
1362
void gen6_rps_idle(struct drm_i915_private *dev_priv);
1363
void gen6_rps_boost(struct drm_i915_private *dev_priv,
1364 1365
		    struct intel_rps_client *rps,
		    unsigned long submitted);
1366
void intel_queue_rps_boost_for_request(struct drm_device *dev,
D
Daniel Vetter 已提交
1367
				       struct drm_i915_gem_request *req);
1368
void ilk_wm_get_hw_state(struct drm_device *dev);
1369
void skl_wm_get_hw_state(struct drm_device *dev);
1370 1371
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
1372
uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
1373

P
Paulo Zanoni 已提交
1374
/* intel_sdvo.c */
1375
bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
1376

R
Rodrigo Vivi 已提交
1377

P
Paulo Zanoni 已提交
1378
/* intel_sprite.c */
1379 1380 1381
int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1382 1383 1384
bool intel_pipe_update_start(struct intel_crtc *crtc,
			     uint32_t *start_vbl_count);
void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count);
P
Paulo Zanoni 已提交
1385 1386

/* intel_tv.c */
1387
void intel_tv_init(struct drm_device *dev);
1388

1389
/* intel_atomic.c */
1390 1391 1392 1393 1394
int intel_atomic_check(struct drm_device *dev,
		       struct drm_atomic_state *state);
int intel_atomic_commit(struct drm_device *dev,
			struct drm_atomic_state *state,
			bool async);
1395 1396 1397 1398
int intel_connector_atomic_get_property(struct drm_connector *connector,
					const struct drm_connector_state *state,
					struct drm_property *property,
					uint64_t *val);
1399 1400 1401
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
1402 1403 1404 1405 1406
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
void intel_atomic_state_clear(struct drm_atomic_state *);
struct intel_shared_dpll_config *
intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);

1407 1408 1409 1410 1411 1412 1413
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
1414
		return ERR_CAST(crtc_state);
1415 1416 1417

	return to_intel_crtc_state(crtc_state);
}
1418 1419 1420
int intel_atomic_setup_scalers(struct drm_device *dev,
	struct intel_crtc *intel_crtc,
	struct intel_crtc_state *crtc_state);
1421 1422

/* intel_atomic_plane.c */
1423
struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
1424 1425 1426 1427 1428
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
void intel_plane_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state);
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;

J
Jesse Barnes 已提交
1429
#endif /* __INTEL_DRV_H__ */