i915_irq.c 130.7 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

48 49 50 51
static const u32 hpd_ilk[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
};

52 53 54 55
static const u32 hpd_ivb[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
};

56 57 58 59
static const u32 hpd_bdw[HPD_NUM_PINS] = {
	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
};

60
static const u32 hpd_ibx[HPD_NUM_PINS] = {
61 62 63 64 65 66 67
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

68
static const u32 hpd_cpt[HPD_NUM_PINS] = {
69
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
70
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71 72 73 74 75
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

X
Xiong Zhang 已提交
76
static const u32 hpd_spt[HPD_NUM_PINS] = {
77
	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
X
Xiong Zhang 已提交
78 79 80 81 82 83
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
};

84
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85 86 87 88 89 90 91 92
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

93
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94 95 96 97 98 99 100 101
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

102
static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103 104 105 106 107 108 109 110
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

111 112
/* BXT hpd list */
static const u32 hpd_bxt[HPD_NUM_PINS] = {
113
	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114 115 116 117
	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
};

118
/* IIR can theoretically queue up two events. Be paranoid. */
119
#define GEN8_IRQ_RESET_NDX(type, which) do { \
120 121 122 123 124 125 126 127 128
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

129
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
130
	I915_WRITE(type##IMR, 0xffffffff); \
131
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
132
	I915_WRITE(type##IER, 0); \
133 134 135 136
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
137 138
} while (0)

139 140 141
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
142 143
static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
				    i915_reg_t reg)
144 145 146 147 148 149 150
{
	u32 val = I915_READ(reg);

	if (val == 0)
		return;

	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
151
	     i915_mmio_reg_offset(reg), val);
152 153 154 155 156
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
	I915_WRITE(reg, 0xffffffff);
	POSTING_READ(reg);
}
157

P
Paulo Zanoni 已提交
158
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
159
	gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
160
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
161 162
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
P
Paulo Zanoni 已提交
163 164 165
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
166
	gen5_assert_iir_is_zero(dev_priv, type##IIR); \
P
Paulo Zanoni 已提交
167
	I915_WRITE(type##IER, (ier_val)); \
168 169
	I915_WRITE(type##IMR, (imr_val)); \
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
170 171
} while (0)

172 173
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);

174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
/* For display hotplug interrupt */
static inline void
i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
				     uint32_t mask,
				     uint32_t bits)
{
	uint32_t val;

	assert_spin_locked(&dev_priv->irq_lock);
	WARN_ON(bits & ~mask);

	val = I915_READ(PORT_HOTPLUG_EN);
	val &= ~mask;
	val |= bits;
	I915_WRITE(PORT_HOTPLUG_EN, val);
}

/**
 * i915_hotplug_interrupt_update - update hotplug interrupt enable
 * @dev_priv: driver private
 * @mask: bits to update
 * @bits: bits to enable
 * NOTE: the HPD enable bits are modified both inside and outside
 * of an interrupt context. To avoid that read-modify-write cycles
 * interfer, these bits are protected by a spinlock. Since this
 * function is usually not called from a context where the lock is
 * held already, this function acquires the lock itself. A non-locking
 * version is also available.
 */
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
				   uint32_t mask,
				   uint32_t bits)
{
	spin_lock_irq(&dev_priv->irq_lock);
	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
	spin_unlock_irq(&dev_priv->irq_lock);
}

212 213 214 215 216 217
/**
 * ilk_update_display_irq - update DEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
218 219 220
void ilk_update_display_irq(struct drm_i915_private *dev_priv,
			    uint32_t interrupt_mask,
			    uint32_t enabled_irq_mask)
221
{
222 223
	uint32_t new_val;

224 225
	assert_spin_locked(&dev_priv->irq_lock);

226 227
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

228
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
229 230
		return;

231 232 233 234 235 236
	new_val = dev_priv->irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->irq_mask) {
		dev_priv->irq_mask = new_val;
237
		I915_WRITE(DEIMR, dev_priv->irq_mask);
238
		POSTING_READ(DEIMR);
239 240 241
	}
}

P
Paulo Zanoni 已提交
242 243 244 245 246 247 248 249 250 251 252 253
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

254 255
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

256
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
257 258
		return;

P
Paulo Zanoni 已提交
259 260 261 262 263
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
}

264
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
265 266
{
	ilk_update_gt_irq(dev_priv, mask, mask);
267
	POSTING_READ_FW(GTIMR);
P
Paulo Zanoni 已提交
268 269
}

270
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
271 272 273 274
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

275
static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
276 277 278 279
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
}

280
static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
281 282 283 284
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
}

285
static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
286 287 288 289
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
}

P
Paulo Zanoni 已提交
290
/**
291 292 293 294 295
 * snb_update_pm_irq - update GEN6_PMIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
P
Paulo Zanoni 已提交
296 297 298 299
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
300
	uint32_t new_val;
P
Paulo Zanoni 已提交
301

302 303
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

P
Paulo Zanoni 已提交
304 305
	assert_spin_locked(&dev_priv->irq_lock);

306
	new_val = dev_priv->pm_irq_mask;
307 308 309
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

310 311
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
312 313
		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
		POSTING_READ(gen6_pm_imr(dev_priv));
314
	}
P
Paulo Zanoni 已提交
315 316
}

317
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
318
{
319 320 321
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

P
Paulo Zanoni 已提交
322 323 324
	snb_update_pm_irq(dev_priv, mask, mask);
}

325 326
static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
				  uint32_t mask)
P
Paulo Zanoni 已提交
327 328 329 330
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

331 332 333 334 335 336 337 338
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	__gen6_disable_pm_irq(dev_priv, mask);
}

339
void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
I
Imre Deak 已提交
340
{
341
	i915_reg_t reg = gen6_pm_iir(dev_priv);
I
Imre Deak 已提交
342 343 344 345 346

	spin_lock_irq(&dev_priv->irq_lock);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	POSTING_READ(reg);
347
	dev_priv->rps.pm_iir = 0;
I
Imre Deak 已提交
348 349 350
	spin_unlock_irq(&dev_priv->irq_lock);
}

351
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
352
{
353 354 355
	if (READ_ONCE(dev_priv->rps.interrupts_enabled))
		return;

356
	spin_lock_irq(&dev_priv->irq_lock);
357 358
	WARN_ON_ONCE(dev_priv->rps.pm_iir);
	WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
I
Imre Deak 已提交
359
	dev_priv->rps.interrupts_enabled = true;
360 361
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
				dev_priv->pm_rps_events);
362
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
363

364 365 366
	spin_unlock_irq(&dev_priv->irq_lock);
}

367 368
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
{
369
	return (mask & ~dev_priv->rps.pm_intr_keep);
370 371
}

372
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
373
{
374 375 376
	if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
		return;

I
Imre Deak 已提交
377 378
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->rps.interrupts_enabled = false;
379

380
	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
381 382

	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
383 384
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
				~dev_priv->pm_rps_events);
385 386

	spin_unlock_irq(&dev_priv->irq_lock);
387
	synchronize_irq(dev_priv->drm.irq);
388 389 390 391 392 393 394 395

	/* Now that we will not be generating any more work, flush any
	 * outsanding tasks. As we are called on the RPS idle path,
	 * we will reset the GPU to minimum frequencies, so the current
	 * state of the worker can be discarded.
	 */
	cancel_work_sync(&dev_priv->rps.work);
	gen6_reset_rps_interrupts(dev_priv);
396 397
}

398
/**
399 400 401 402 403
 * bdw_update_port_irq - update DE port interrupt
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429
static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
				uint32_t interrupt_mask,
				uint32_t enabled_irq_mask)
{
	uint32_t new_val;
	uint32_t old_val;

	assert_spin_locked(&dev_priv->irq_lock);

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	old_val = I915_READ(GEN8_DE_PORT_IMR);

	new_val = old_val;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != old_val) {
		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
		POSTING_READ(GEN8_DE_PORT_IMR);
	}
}

430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461
/**
 * bdw_update_pipe_irq - update DE pipe interrupt
 * @dev_priv: driver private
 * @pipe: pipe whose interrupt to update
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
			 enum pipe pipe,
			 uint32_t interrupt_mask,
			 uint32_t enabled_irq_mask)
{
	uint32_t new_val;

	assert_spin_locked(&dev_priv->irq_lock);

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	new_val = dev_priv->de_irq_mask[pipe];
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->de_irq_mask[pipe]) {
		dev_priv->de_irq_mask[pipe] = new_val;
		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
	}
}

462 463 464 465 466 467
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
468 469 470
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask)
471 472 473 474 475
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

476 477
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

478 479
	assert_spin_locked(&dev_priv->irq_lock);

480
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
481 482
		return;

483 484 485
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
486

D
Daniel Vetter 已提交
487
static void
488 489
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
490
{
491
	i915_reg_t reg = PIPESTAT(pipe);
492
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
493

494
	assert_spin_locked(&dev_priv->irq_lock);
495
	WARN_ON(!intel_irqs_enabled(dev_priv));
496

497 498 499 500
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
501 502 503
		return;

	if ((pipestat & enable_mask) == enable_mask)
504 505
		return;

506 507
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

508
	/* Enable the interrupt, clear any pending status */
509
	pipestat |= enable_mask | status_mask;
510 511
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
512 513
}

D
Daniel Vetter 已提交
514
static void
515 516
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
517
{
518
	i915_reg_t reg = PIPESTAT(pipe);
519
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
520

521
	assert_spin_locked(&dev_priv->irq_lock);
522
	WARN_ON(!intel_irqs_enabled(dev_priv));
523

524 525 526 527
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
528 529
		return;

530 531 532
	if ((pipestat & enable_mask) == 0)
		return;

533 534
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

535
	pipestat &= ~enable_mask;
536 537
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
538 539
}

540 541 542 543 544
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
545 546
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
547 548 549
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
550 551 552 553 554 555
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
556 557 558 559 560 561 562 563 564 565 566 567

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

568 569 570 571 572 573
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

574
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
575
		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
576 577 578
							   status_mask);
	else
		enable_mask = status_mask << 16;
579 580 581 582 583 584 585 586 587
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

588
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
589
		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
590 591 592
							   status_mask);
	else
		enable_mask = status_mask << 16;
593 594 595
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

596
/**
597
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
598
 * @dev_priv: i915 device private
599
 */
600
static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
601
{
602
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
603 604
		return;

605
	spin_lock_irq(&dev_priv->irq_lock);
606

607
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
608
	if (INTEL_GEN(dev_priv) >= 4)
609
		i915_enable_pipestat(dev_priv, PIPE_A,
610
				     PIPE_LEGACY_BLC_EVENT_STATUS);
611

612
	spin_unlock_irq(&dev_priv->irq_lock);
613 614
}

615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

665 666 667
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
668
static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
669
{
670
	struct drm_i915_private *dev_priv = to_i915(dev);
671
	i915_reg_t high_frame, low_frame;
672
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
673 674
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
675
	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
676

677 678 679 680 681
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
682

683 684 685 686 687 688
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

689 690
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
691

692 693 694 695 696 697
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
698
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
699
		low   = I915_READ(low_frame);
700
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
701 702
	} while (high1 != high2);

703
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
704
	pixel = low & PIPE_PIXEL_MASK;
705
	low >>= PIPE_FRAME_LOW_SHIFT;
706 707 708 709 710 711

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
712
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
713 714
}

715
static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
716
{
717
	struct drm_i915_private *dev_priv = to_i915(dev);
718

719
	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
720 721
}

722
/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
723 724 725
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
726
	struct drm_i915_private *dev_priv = to_i915(dev);
727
	const struct drm_display_mode *mode = &crtc->base.hwmode;
728
	enum pipe pipe = crtc->pipe;
729
	int position, vtotal;
730

731
	vtotal = mode->crtc_vtotal;
732 733 734
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

735
	if (IS_GEN2(dev_priv))
736
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
737
	else
738
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
739

740 741 742 743 744 745 746 747 748 749 750 751
	/*
	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
	 * read it just before the start of vblank.  So try it again
	 * so we don't accidentally end up spanning a vblank frame
	 * increment, causing the pipe_update_end() code to squak at us.
	 *
	 * The nature of this problem means we can't simply check the ISR
	 * bit and return the vblank start value; nor can we use the scanline
	 * debug register in the transcoder as it appears to have the same
	 * problem.  We may need to extend this to include other platforms,
	 * but so far testing only shows the problem on HSW.
	 */
752
	if (HAS_DDI(dev_priv) && !position) {
753 754 755 756 757 758 759 760 761 762 763 764 765
		int i, temp;

		for (i = 0; i < 100; i++) {
			udelay(1);
			temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
				DSL_LINEMASK_GEN3;
			if (temp != position) {
				position = temp;
				break;
			}
		}
	}

766
	/*
767 768
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
769
	 */
770
	return (position + crtc->scanline_offset) % vtotal;
771 772
}

773
static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
774
				    unsigned int flags, int *vpos, int *hpos,
775 776
				    ktime_t *stime, ktime_t *etime,
				    const struct drm_display_mode *mode)
777
{
778
	struct drm_i915_private *dev_priv = to_i915(dev);
779 780
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
781
	int position;
782
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
783 784
	bool in_vbl = true;
	int ret = 0;
785
	unsigned long irqflags;
786

787
	if (WARN_ON(!mode->crtc_clock)) {
788
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
789
				 "pipe %c\n", pipe_name(pipe));
790 791 792
		return 0;
	}

793
	htotal = mode->crtc_htotal;
794
	hsync_start = mode->crtc_hsync_start;
795 796 797
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
798

799 800 801 802 803 804
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

805 806
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

807 808 809 810 811 812
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
813

814 815 816 817 818 819
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

820
	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
821 822 823
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
824
		position = __intel_get_crtc_scanline(intel_crtc);
825 826 827 828 829
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
830
		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
831

832 833 834 835
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
836

837 838 839 840 841 842 843 844 845 846 847 848
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

849 850 851 852 853 854 855 856 857 858
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
859 860
	}

861 862 863 864 865 866 867 868
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

869 870 871 872 873 874 875 876 877 878 879 880
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
881

882
	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
883 884 885 886 887 888
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
889 890 891

	/* In vblank? */
	if (in_vbl)
892
		ret |= DRM_SCANOUTPOS_IN_VBLANK;
893 894 895 896

	return ret;
}

897 898
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
899
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
900 901 902 903 904 905 906 907 908 909
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

910
static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
911 912 913 914
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
915
	struct drm_crtc *crtc;
916

917 918
	if (pipe >= INTEL_INFO(dev)->num_pipes) {
		DRM_ERROR("Invalid crtc %u\n", pipe);
919 920 921 922
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
923 924
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
925
		DRM_ERROR("Invalid crtc %u\n", pipe);
926 927 928
		return -EINVAL;
	}

929
	if (!crtc->hwmode.crtc_clock) {
930
		DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
931 932
		return -EBUSY;
	}
933 934

	/* Helper routine in DRM core does all the work: */
935 936
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
937
						     &crtc->hwmode);
938 939
}

940
static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
941
{
942
	u32 busy_up, busy_down, max_avg, min_avg;
943 944
	u8 new_delay;

945
	spin_lock(&mchdev_lock);
946

947 948
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

949
	new_delay = dev_priv->ips.cur_delay;
950

951
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
952 953
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
954 955 956 957
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
958
	if (busy_up > max_avg) {
959 960 961 962
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
963
	} else if (busy_down < min_avg) {
964 965 966 967
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
968 969
	}

970
	if (ironlake_set_drps(dev_priv, new_delay))
971
		dev_priv->ips.cur_delay = new_delay;
972

973
	spin_unlock(&mchdev_lock);
974

975 976 977
	return;
}

978
static void notify_ring(struct intel_engine_cs *engine)
979
{
980
	smp_store_mb(engine->breadcrumbs.irq_posted, true);
981
	if (intel_engine_wakeup(engine))
982
		trace_i915_gem_request_notify(engine);
983 984
}

985 986
static void vlv_c0_read(struct drm_i915_private *dev_priv,
			struct intel_rps_ei *ei)
987
{
988 989 990 991
	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
}
992

993 994 995 996 997 998
static bool vlv_c0_above(struct drm_i915_private *dev_priv,
			 const struct intel_rps_ei *old,
			 const struct intel_rps_ei *now,
			 int threshold)
{
	u64 time, c0;
999
	unsigned int mul = 100;
1000

1001 1002
	if (old->cz_clock == 0)
		return false;
1003

1004 1005 1006
	if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
		mul <<= 8;

1007
	time = now->cz_clock - old->cz_clock;
1008
	time *= threshold * dev_priv->czclk_freq;
1009

1010 1011 1012
	/* Workload can be split between render + media, e.g. SwapBuffers
	 * being blitted in X after being rendered in mesa. To account for
	 * this we need to combine both engines into our activity counter.
1013
	 */
1014 1015
	c0 = now->render_c0 - old->render_c0;
	c0 += now->media_c0 - old->media_c0;
1016
	c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
1017

1018
	return c0 >= time;
1019 1020
}

1021
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1022
{
1023 1024 1025
	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
}
1026

1027 1028 1029 1030
static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
{
	struct intel_rps_ei now;
	u32 events = 0;
1031

1032
	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
1033
		return 0;
1034

1035 1036 1037
	vlv_c0_read(dev_priv, &now);
	if (now.cz_clock == 0)
		return 0;
1038

1039 1040 1041
	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
		if (!vlv_c0_above(dev_priv,
				  &dev_priv->rps.down_ei, &now,
1042
				  dev_priv->rps.down_threshold))
1043 1044 1045
			events |= GEN6_PM_RP_DOWN_THRESHOLD;
		dev_priv->rps.down_ei = now;
	}
1046

1047 1048 1049
	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
		if (vlv_c0_above(dev_priv,
				 &dev_priv->rps.up_ei, &now,
1050
				 dev_priv->rps.up_threshold))
1051 1052
			events |= GEN6_PM_RP_UP_THRESHOLD;
		dev_priv->rps.up_ei = now;
1053 1054
	}

1055
	return events;
1056 1057
}

1058 1059
static bool any_waiters(struct drm_i915_private *dev_priv)
{
1060
	struct intel_engine_cs *engine;
1061
	enum intel_engine_id id;
1062

1063
	for_each_engine(engine, dev_priv, id)
1064
		if (intel_engine_has_waiter(engine))
1065 1066 1067 1068 1069
			return true;

	return false;
}

1070
static void gen6_pm_rps_work(struct work_struct *work)
1071
{
1072 1073
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
1074 1075
	bool client_boost;
	int new_delay, adj, min, max;
P
Paulo Zanoni 已提交
1076
	u32 pm_iir;
1077

1078
	spin_lock_irq(&dev_priv->irq_lock);
I
Imre Deak 已提交
1079 1080 1081 1082 1083
	/* Speed up work cancelation during disabling rps interrupts. */
	if (!dev_priv->rps.interrupts_enabled) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}
1084

1085 1086
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1087 1088
	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1089 1090
	client_boost = dev_priv->rps.client_boost;
	dev_priv->rps.client_boost = false;
1091
	spin_unlock_irq(&dev_priv->irq_lock);
1092

1093
	/* Make sure we didn't queue anything we're not going to process. */
1094
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1095

1096
	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
1097
		return;
1098

1099
	mutex_lock(&dev_priv->rps.hw_lock);
1100

1101 1102
	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);

1103
	adj = dev_priv->rps.last_adj;
1104
	new_delay = dev_priv->rps.cur_freq;
1105 1106
	min = dev_priv->rps.min_freq_softlimit;
	max = dev_priv->rps.max_freq_softlimit;
1107 1108 1109 1110
	if (client_boost || any_waiters(dev_priv))
		max = dev_priv->rps.max_freq;
	if (client_boost && new_delay < dev_priv->rps.boost_freq) {
		new_delay = dev_priv->rps.boost_freq;
1111 1112
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1113 1114
		if (adj > 0)
			adj *= 2;
1115 1116
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
1117 1118 1119 1120
		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1121
		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1122
			new_delay = dev_priv->rps.efficient_freq;
1123 1124
			adj = 0;
		}
1125
	} else if (client_boost || any_waiters(dev_priv)) {
1126
		adj = 0;
1127
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1128 1129
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1130
		else
1131
			new_delay = dev_priv->rps.min_freq_softlimit;
1132 1133 1134 1135
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1136 1137
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1138
	} else { /* unknown event */
1139
		adj = 0;
1140
	}
1141

1142 1143
	dev_priv->rps.last_adj = adj;

1144 1145 1146
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1147
	new_delay += adj;
1148
	new_delay = clamp_t(int, new_delay, min, max);
1149

1150
	intel_set_rps(dev_priv, new_delay);
1151

1152
	mutex_unlock(&dev_priv->rps.hw_lock);
1153 1154
}

1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1167 1168
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1169
	u32 error_status, row, bank, subbank;
1170
	char *parity_event[6];
1171
	uint32_t misccpctl;
1172
	uint8_t slice = 0;
1173 1174 1175 1176 1177

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
1178
	mutex_lock(&dev_priv->drm.struct_mutex);
1179

1180 1181 1182 1183
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1184 1185 1186 1187
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1188
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1189
		i915_reg_t reg;
1190

1191
		slice--;
1192
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
1193
			break;
1194

1195
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1196

1197
		reg = GEN7_L3CDERRST1(slice);
1198

1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1214
		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1215
				   KOBJ_CHANGE, parity_event);
1216

1217 1218
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1219

1220 1221 1222 1223 1224
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1225

1226
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1227

1228 1229
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1230
	spin_lock_irq(&dev_priv->irq_lock);
1231
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1232
	spin_unlock_irq(&dev_priv->irq_lock);
1233

1234
	mutex_unlock(&dev_priv->drm.struct_mutex);
1235 1236
}

1237 1238
static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
					       u32 iir)
1239
{
1240
	if (!HAS_L3_DPF(dev_priv))
1241 1242
		return;

1243
	spin_lock(&dev_priv->irq_lock);
1244
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1245
	spin_unlock(&dev_priv->irq_lock);
1246

1247
	iir &= GT_PARITY_ERROR(dev_priv);
1248 1249 1250 1251 1252 1253
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1254
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1255 1256
}

1257
static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1258 1259
			       u32 gt_iir)
{
1260
	if (gt_iir & GT_RENDER_USER_INTERRUPT)
1261
		notify_ring(dev_priv->engine[RCS]);
1262
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1263
		notify_ring(dev_priv->engine[VCS]);
1264 1265
}

1266
static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1267 1268
			       u32 gt_iir)
{
1269
	if (gt_iir & GT_RENDER_USER_INTERRUPT)
1270
		notify_ring(dev_priv->engine[RCS]);
1271
	if (gt_iir & GT_BSD_USER_INTERRUPT)
1272
		notify_ring(dev_priv->engine[VCS]);
1273
	if (gt_iir & GT_BLT_USER_INTERRUPT)
1274
		notify_ring(dev_priv->engine[BCS]);
1275

1276 1277
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
1278 1279
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1280

1281 1282
	if (gt_iir & GT_PARITY_ERROR(dev_priv))
		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1283 1284
}

1285
static __always_inline void
1286
gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
1287 1288
{
	if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
1289
		notify_ring(engine);
1290
	if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
1291
		tasklet_schedule(&engine->irq_tasklet);
1292 1293
}

1294 1295 1296
static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
				   u32 master_ctl,
				   u32 gt_iir[4])
1297 1298 1299 1300
{
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1301 1302 1303
		gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
		if (gt_iir[0]) {
			I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
1304 1305 1306 1307 1308
			ret = IRQ_HANDLED;
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1309
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1310 1311 1312
		gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
		if (gt_iir[1]) {
			I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
1313
			ret = IRQ_HANDLED;
1314
		} else
1315
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1316 1317
	}

1318
	if (master_ctl & GEN8_GT_VECS_IRQ) {
1319 1320 1321
		gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
		if (gt_iir[3]) {
			I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
1322 1323 1324 1325 1326
			ret = IRQ_HANDLED;
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

1327
	if (master_ctl & GEN8_GT_PM_IRQ) {
1328 1329
		gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
		if (gt_iir[2] & dev_priv->pm_rps_events) {
1330
			I915_WRITE_FW(GEN8_GT_IIR(2),
1331
				      gt_iir[2] & dev_priv->pm_rps_events);
1332
			ret = IRQ_HANDLED;
1333 1334 1335 1336
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1337 1338 1339
	return ret;
}

1340 1341 1342 1343
static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
				u32 gt_iir[4])
{
	if (gt_iir[0]) {
1344
		gen8_cs_irq_handler(dev_priv->engine[RCS],
1345
				    gt_iir[0], GEN8_RCS_IRQ_SHIFT);
1346
		gen8_cs_irq_handler(dev_priv->engine[BCS],
1347 1348 1349 1350
				    gt_iir[0], GEN8_BCS_IRQ_SHIFT);
	}

	if (gt_iir[1]) {
1351
		gen8_cs_irq_handler(dev_priv->engine[VCS],
1352
				    gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
1353
		gen8_cs_irq_handler(dev_priv->engine[VCS2],
1354 1355 1356 1357
				    gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
	}

	if (gt_iir[3])
1358
		gen8_cs_irq_handler(dev_priv->engine[VECS],
1359 1360 1361 1362 1363 1364
				    gt_iir[3], GEN8_VECS_IRQ_SHIFT);

	if (gt_iir[2] & dev_priv->pm_rps_events)
		gen6_rps_irq_handler(dev_priv, gt_iir[2]);
}

1365 1366 1367 1368
static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
1369
		return val & PORTA_HOTPLUG_LONG_DETECT;
1370 1371 1372 1373 1374 1375 1376 1377 1378
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1379 1380 1381 1382 1383 1384 1385 1386 1387 1388
static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_E:
		return val & PORTE_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404
static bool spt_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & PORTA_HOTPLUG_LONG_DETECT;
	case PORT_B:
		return val & PORTB_HOTPLUG_LONG_DETECT;
	case PORT_C:
		return val & PORTC_HOTPLUG_LONG_DETECT;
	case PORT_D:
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
{
	switch (port) {
	case PORT_A:
		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1415
static bool pch_port_hotplug_long_detect(enum port port, u32 val)
1416 1417 1418
{
	switch (port) {
	case PORT_B:
1419
		return val & PORTB_HOTPLUG_LONG_DETECT;
1420
	case PORT_C:
1421
		return val & PORTC_HOTPLUG_LONG_DETECT;
1422
	case PORT_D:
1423 1424 1425
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
1426 1427 1428
	}
}

1429
static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
1430 1431 1432
{
	switch (port) {
	case PORT_B:
1433
		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1434
	case PORT_C:
1435
		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1436
	case PORT_D:
1437 1438 1439
		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
	default:
		return false;
1440 1441 1442
	}
}

1443 1444 1445 1446 1447 1448 1449
/*
 * Get a bit mask of pins that have triggered, and which ones may be long.
 * This can be called multiple times with the same masks to accumulate
 * hotplug detection results from several registers.
 *
 * Note that the caller is expected to zero out the masks initially.
 */
1450
static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
1451
			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1452 1453
			     const u32 hpd[HPD_NUM_PINS],
			     bool long_pulse_detect(enum port port, u32 val))
1454
{
1455
	enum port port;
1456 1457 1458
	int i;

	for_each_hpd_pin(i) {
1459 1460
		if ((hpd[i] & hotplug_trigger) == 0)
			continue;
1461

1462 1463
		*pin_mask |= BIT(i);

1464 1465 1466
		if (!intel_hpd_pin_to_port(i, &port))
			continue;

1467
		if (long_pulse_detect(port, dig_hotplug_reg))
1468
			*long_mask |= BIT(i);
1469 1470 1471 1472 1473 1474 1475
	}

	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg, *pin_mask);

}

1476
static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1477
{
1478
	wake_up_all(&dev_priv->gmbus_wait_queue);
1479 1480
}

1481
static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1482
{
1483
	wake_up_all(&dev_priv->gmbus_wait_queue);
1484 1485
}

1486
#if defined(CONFIG_DEBUG_FS)
1487 1488
static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe,
1489 1490 1491
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1492 1493 1494
{
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1495
	int head, tail;
1496

1497 1498
	spin_lock(&pipe_crc->lock);

1499
	if (!pipe_crc->entries) {
1500
		spin_unlock(&pipe_crc->lock);
1501
		DRM_DEBUG_KMS("spurious interrupt\n");
1502 1503 1504
		return;
	}

1505 1506
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1507 1508

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1509
		spin_unlock(&pipe_crc->lock);
1510 1511 1512 1513 1514
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1515

1516
	entry->frame = dev_priv->drm.driver->get_vblank_counter(&dev_priv->drm,
1517
								 pipe);
1518 1519 1520 1521 1522
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1523 1524

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1525 1526 1527
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1528 1529

	wake_up_interruptible(&pipe_crc->wq);
1530
}
1531 1532
#else
static inline void
1533 1534
display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
			     enum pipe pipe,
1535 1536 1537 1538 1539
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1540

1541 1542
static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
D
Daniel Vetter 已提交
1543
{
1544
	display_pipe_crc_irq_handler(dev_priv, pipe,
1545 1546
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1547 1548
}

1549 1550
static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
1551
{
1552
	display_pipe_crc_irq_handler(dev_priv, pipe,
1553 1554 1555 1556 1557
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1558
}
1559

1560 1561
static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
1562
{
1563 1564
	uint32_t res1, res2;

1565
	if (INTEL_GEN(dev_priv) >= 3)
1566 1567 1568 1569
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

1570
	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
1571 1572 1573
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1574

1575
	display_pipe_crc_irq_handler(dev_priv, pipe,
1576 1577 1578 1579
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1580
}
1581

1582 1583 1584 1585
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1586
{
1587
	if (pm_iir & dev_priv->pm_rps_events) {
1588
		spin_lock(&dev_priv->irq_lock);
1589
		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
I
Imre Deak 已提交
1590 1591
		if (dev_priv->rps.interrupts_enabled) {
			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1592
			schedule_work(&dev_priv->rps.work);
I
Imre Deak 已提交
1593
		}
1594
		spin_unlock(&dev_priv->irq_lock);
1595 1596
	}

1597 1598 1599
	if (INTEL_INFO(dev_priv)->gen >= 8)
		return;

1600
	if (HAS_VEBOX(dev_priv)) {
1601
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1602
			notify_ring(dev_priv->engine[VECS]);
B
Ben Widawsky 已提交
1603

1604 1605
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
B
Ben Widawsky 已提交
1606
	}
1607 1608
}

1609
static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
1610
				     enum pipe pipe)
1611
{
1612 1613
	bool ret;

1614
	ret = drm_handle_vblank(&dev_priv->drm, pipe);
1615
	if (ret)
1616
		intel_finish_page_flip_mmio(dev_priv, pipe);
1617 1618

	return ret;
1619 1620
}

1621 1622
static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
					u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1623 1624 1625
{
	int pipe;

1626
	spin_lock(&dev_priv->irq_lock);
1627 1628 1629 1630 1631 1632

	if (!dev_priv->display_irqs_enabled) {
		spin_unlock(&dev_priv->irq_lock);
		return;
	}

1633
	for_each_pipe(dev_priv, pipe) {
1634
		i915_reg_t reg;
1635
		u32 mask, iir_bit = 0;
1636

1637 1638 1639 1640 1641 1642 1643
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1644 1645 1646

		/* fifo underruns are filterered in the underrun handler. */
		mask = PIPE_FIFO_UNDERRUN_STATUS;
1647 1648 1649 1650 1651 1652 1653 1654

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1655 1656 1657
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1658 1659 1660 1661 1662
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1663 1664 1665
			continue;

		reg = PIPESTAT(pipe);
1666 1667
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1668 1669 1670 1671

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1672 1673
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1674 1675
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1676
	spin_unlock(&dev_priv->irq_lock);
1677 1678
}

1679
static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1680 1681 1682
					    u32 pipe_stats[I915_MAX_PIPES])
{
	enum pipe pipe;
1683

1684
	for_each_pipe(dev_priv, pipe) {
1685 1686 1687
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
1688

1689
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
1690
			intel_finish_page_flip_cs(dev_priv, pipe);
1691 1692

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1693
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1694

1695 1696
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1697 1698 1699
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1700
		gmbus_irq_handler(dev_priv);
1701 1702
}

1703
static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
1704 1705 1706
{
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

1707 1708
	if (hotplug_status)
		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1709

1710 1711 1712
	return hotplug_status;
}

1713
static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1714 1715 1716
				 u32 hotplug_status)
{
	u32 pin_mask = 0, long_mask = 0;
1717

1718 1719
	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
	    IS_CHERRYVIEW(dev_priv)) {
1720
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1721

1722 1723 1724 1725 1726
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
					   hotplug_trigger, hpd_status_g4x,
					   i9xx_port_hotplug_long_detect);

1727
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1728
		}
1729 1730

		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1731
			dp_aux_irq_handler(dev_priv);
1732 1733
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1734

1735 1736
		if (hotplug_trigger) {
			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1737
					   hotplug_trigger, hpd_status_i915,
1738
					   i9xx_port_hotplug_long_detect);
1739
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1740
		}
1741
	}
1742 1743
}

1744
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1745
{
1746
	struct drm_device *dev = arg;
1747
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
1748 1749
	irqreturn_t ret = IRQ_NONE;

1750 1751 1752
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1753 1754 1755
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

1756
	do {
1757
		u32 iir, gt_iir, pm_iir;
1758
		u32 pipe_stats[I915_MAX_PIPES] = {};
1759
		u32 hotplug_status = 0;
1760
		u32 ier = 0;
1761

J
Jesse Barnes 已提交
1762 1763
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);
1764
		iir = I915_READ(VLV_IIR);
J
Jesse Barnes 已提交
1765 1766

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1767
			break;
J
Jesse Barnes 已提交
1768 1769 1770

		ret = IRQ_HANDLED;

1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
		 * bits this time around.
		 */
1784
		I915_WRITE(VLV_MASTER_IER, 0);
1785 1786
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1787 1788 1789 1790 1791 1792

		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

1793
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1794
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1795

1796 1797
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1798
		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1799 1800 1801 1802 1803 1804 1805

		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);
1806

1807
		I915_WRITE(VLV_IER, ier);
1808 1809
		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
		POSTING_READ(VLV_MASTER_IER);
1810

1811
		if (gt_iir)
1812
			snb_gt_irq_handler(dev_priv, gt_iir);
1813 1814 1815
		if (pm_iir)
			gen6_rps_irq_handler(dev_priv, pm_iir);

1816
		if (hotplug_status)
1817
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1818

1819
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1820
	} while (0);
J
Jesse Barnes 已提交
1821

1822 1823
	enable_rpm_wakeref_asserts(dev_priv);

J
Jesse Barnes 已提交
1824 1825 1826
	return ret;
}

1827 1828
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1829
	struct drm_device *dev = arg;
1830
	struct drm_i915_private *dev_priv = to_i915(dev);
1831 1832
	irqreturn_t ret = IRQ_NONE;

1833 1834 1835
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1836 1837 1838
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

1839
	do {
1840
		u32 master_ctl, iir;
1841
		u32 gt_iir[4] = {};
1842
		u32 pipe_stats[I915_MAX_PIPES] = {};
1843
		u32 hotplug_status = 0;
1844 1845
		u32 ier = 0;

1846 1847
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1848

1849 1850
		if (master_ctl == 0 && iir == 0)
			break;
1851

1852 1853
		ret = IRQ_HANDLED;

1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
		 * bits this time around.
		 */
1867
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1868 1869
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1870

1871
		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
1872

1873
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1874
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1875

1876 1877
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1878
		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1879

1880 1881 1882 1883 1884 1885 1886
		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);

1887
		I915_WRITE(VLV_IER, ier);
1888
		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
1889
		POSTING_READ(GEN8_MASTER_IRQ);
1890

1891 1892
		gen8_gt_irq_handler(dev_priv, gt_iir);

1893
		if (hotplug_status)
1894
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1895

1896
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1897
	} while (0);
1898

1899 1900
	enable_rpm_wakeref_asserts(dev_priv);

1901 1902 1903
	return ret;
}

1904 1905
static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
1906 1907 1908 1909
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

1910 1911 1912 1913 1914 1915
	/*
	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
	 * unless we touch the hotplug register, even if hotplug_trigger is
	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
	 * errors.
	 */
1916
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1917 1918 1919 1920 1921 1922 1923 1924
	if (!hotplug_trigger) {
		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
			PORTD_HOTPLUG_STATUS_MASK |
			PORTC_HOTPLUG_STATUS_MASK |
			PORTB_HOTPLUG_STATUS_MASK;
		dig_hotplug_reg &= ~mask;
	}

1925
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1926 1927
	if (!hotplug_trigger)
		return;
1928 1929 1930 1931 1932

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   pch_port_hotplug_long_detect);

1933
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1934 1935
}

1936
static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1937
{
1938
	int pipe;
1939
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1940

1941
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
1942

1943 1944 1945
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1946
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1947 1948
				 port_name(port));
	}
1949

1950
	if (pch_iir & SDE_AUX_MASK)
1951
		dp_aux_irq_handler(dev_priv);
1952

1953
	if (pch_iir & SDE_GMBUS)
1954
		gmbus_irq_handler(dev_priv);
1955 1956 1957 1958 1959 1960 1961 1962 1963 1964

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1965
	if (pch_iir & SDE_FDI_MASK)
1966
		for_each_pipe(dev_priv, pipe)
1967 1968 1969
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1970 1971 1972 1973 1974 1975 1976 1977

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1978
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
1979 1980

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1981
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
1982 1983
}

1984
static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
1985 1986
{
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
1987
	enum pipe pipe;
1988

1989 1990 1991
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

1992
	for_each_pipe(dev_priv, pipe) {
1993 1994
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1995

D
Daniel Vetter 已提交
1996
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1997 1998
			if (IS_IVYBRIDGE(dev_priv))
				ivb_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
1999
			else
2000
				hsw_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
2001 2002
		}
	}
2003

2004 2005 2006
	I915_WRITE(GEN7_ERR_INT, err_int);
}

2007
static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
2008 2009 2010
{
	u32 serr_int = I915_READ(SERR_INT);

2011 2012 2013
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2014
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2015
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
2016 2017

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2018
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
2019 2020

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2021
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
2022 2023

	I915_WRITE(SERR_INT, serr_int);
2024 2025
}

2026
static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2027 2028
{
	int pipe;
2029
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2030

2031
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
2032

2033 2034 2035 2036 2037 2038
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
2039 2040

	if (pch_iir & SDE_AUX_MASK_CPT)
2041
		dp_aux_irq_handler(dev_priv);
2042 2043

	if (pch_iir & SDE_GMBUS_CPT)
2044
		gmbus_irq_handler(dev_priv);
2045 2046 2047 2048 2049 2050 2051 2052

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
2053
		for_each_pipe(dev_priv, pipe)
2054 2055 2056
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2057 2058

	if (pch_iir & SDE_ERROR_CPT)
2059
		cpt_serr_int_handler(dev_priv);
2060 2061
}

2062
static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076
{
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
		~SDE_PORTE_HOTPLUG_SPT;
	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
	u32 pin_mask = 0, long_mask = 0;

	if (hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
				   dig_hotplug_reg, hpd_spt,
2077
				   spt_port_hotplug_long_detect);
2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091
	}

	if (hotplug2_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);

		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
				   dig_hotplug_reg, hpd_spt,
				   spt_port_hotplug2_long_detect);
	}

	if (pin_mask)
2092
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2093 2094

	if (pch_iir & SDE_GMBUS_CPT)
2095
		gmbus_irq_handler(dev_priv);
2096 2097
}

2098 2099
static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);

	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
			   dig_hotplug_reg, hpd,
			   ilk_port_hotplug_long_detect);

2111
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2112 2113
}

2114 2115
static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2116
{
2117
	enum pipe pipe;
2118 2119
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;

2120
	if (hotplug_trigger)
2121
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
2122 2123

	if (de_iir & DE_AUX_CHANNEL_A)
2124
		dp_aux_irq_handler(dev_priv);
2125 2126

	if (de_iir & DE_GSE)
2127
		intel_opregion_asle_intr(dev_priv);
2128 2129 2130 2131

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

2132
	for_each_pipe(dev_priv, pipe) {
2133 2134 2135
		if (de_iir & DE_PIPE_VBLANK(pipe) &&
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2136

2137
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2138
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2139

2140
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
2141
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2142

2143
		/* plane/pipes map 1:1 on ilk+ */
2144
		if (de_iir & DE_PLANE_FLIP_DONE(pipe))
2145
			intel_finish_page_flip_cs(dev_priv, pipe);
2146 2147 2148 2149 2150 2151
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

2152 2153
		if (HAS_PCH_CPT(dev_priv))
			cpt_irq_handler(dev_priv, pch_iir);
2154
		else
2155
			ibx_irq_handler(dev_priv, pch_iir);
2156 2157 2158 2159 2160

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

2161 2162
	if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev_priv);
2163 2164
}

2165 2166
static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2167
{
2168
	enum pipe pipe;
2169 2170
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;

2171
	if (hotplug_trigger)
2172
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
2173 2174

	if (de_iir & DE_ERR_INT_IVB)
2175
		ivb_err_int_handler(dev_priv);
2176 2177

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
2178
		dp_aux_irq_handler(dev_priv);
2179 2180

	if (de_iir & DE_GSE_IVB)
2181
		intel_opregion_asle_intr(dev_priv);
2182

2183
	for_each_pipe(dev_priv, pipe) {
2184 2185 2186
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2187 2188

		/* plane/pipes map 1:1 on ilk+ */
2189
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
2190
			intel_finish_page_flip_cs(dev_priv, pipe);
2191 2192 2193
	}

	/* check event from PCH */
2194
	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
2195 2196
		u32 pch_iir = I915_READ(SDEIIR);

2197
		cpt_irq_handler(dev_priv, pch_iir);
2198 2199 2200 2201 2202 2203

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2204 2205 2206 2207 2208 2209 2210 2211
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2212
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2213
{
2214
	struct drm_device *dev = arg;
2215
	struct drm_i915_private *dev_priv = to_i915(dev);
2216
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2217
	irqreturn_t ret = IRQ_NONE;
2218

2219 2220 2221
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2222 2223 2224
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

2225 2226 2227
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2228
	POSTING_READ(DEIER);
2229

2230 2231 2232 2233 2234
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2235
	if (!HAS_PCH_NOP(dev_priv)) {
2236 2237 2238 2239
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
2240

2241 2242
	/* Find, clear, then process each source of interrupt */

2243
	gt_iir = I915_READ(GTIIR);
2244
	if (gt_iir) {
2245 2246
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2247
		if (INTEL_GEN(dev_priv) >= 6)
2248
			snb_gt_irq_handler(dev_priv, gt_iir);
2249
		else
2250
			ilk_gt_irq_handler(dev_priv, gt_iir);
2251 2252
	}

2253 2254
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2255 2256
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2257 2258
		if (INTEL_GEN(dev_priv) >= 7)
			ivb_display_irq_handler(dev_priv, de_iir);
2259
		else
2260
			ilk_display_irq_handler(dev_priv, de_iir);
2261 2262
	}

2263
	if (INTEL_GEN(dev_priv) >= 6) {
2264 2265 2266 2267
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2268
			gen6_rps_irq_handler(dev_priv, pm_iir);
2269
		}
2270
	}
2271 2272 2273

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
2274
	if (!HAS_PCH_NOP(dev_priv)) {
2275 2276 2277
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2278

2279 2280 2281
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	enable_rpm_wakeref_asserts(dev_priv);

2282 2283 2284
	return ret;
}

2285 2286
static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2287
				const u32 hpd[HPD_NUM_PINS])
2288
{
2289
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2290

2291 2292
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2293

2294
	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2295
			   dig_hotplug_reg, hpd,
2296
			   bxt_port_hotplug_long_detect);
2297

2298
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2299 2300
}

2301 2302
static irqreturn_t
gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2303 2304
{
	irqreturn_t ret = IRQ_NONE;
2305
	u32 iir;
2306
	enum pipe pipe;
J
Jesse Barnes 已提交
2307

2308
	if (master_ctl & GEN8_DE_MISC_IRQ) {
2309 2310 2311
		iir = I915_READ(GEN8_DE_MISC_IIR);
		if (iir) {
			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2312
			ret = IRQ_HANDLED;
2313
			if (iir & GEN8_DE_MISC_GSE)
2314
				intel_opregion_asle_intr(dev_priv);
2315 2316
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2317
		}
2318 2319
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2320 2321
	}

2322
	if (master_ctl & GEN8_DE_PORT_IRQ) {
2323 2324 2325
		iir = I915_READ(GEN8_DE_PORT_IIR);
		if (iir) {
			u32 tmp_mask;
2326
			bool found = false;
2327

2328
			I915_WRITE(GEN8_DE_PORT_IIR, iir);
2329
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2330

2331 2332 2333 2334 2335 2336 2337
			tmp_mask = GEN8_AUX_CHANNEL_A;
			if (INTEL_INFO(dev_priv)->gen >= 9)
				tmp_mask |= GEN9_AUX_CHANNEL_B |
					    GEN9_AUX_CHANNEL_C |
					    GEN9_AUX_CHANNEL_D;

			if (iir & tmp_mask) {
2338
				dp_aux_irq_handler(dev_priv);
2339 2340 2341
				found = true;
			}

2342 2343 2344
			if (IS_BROXTON(dev_priv)) {
				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
				if (tmp_mask) {
2345 2346
					bxt_hpd_irq_handler(dev_priv, tmp_mask,
							    hpd_bxt);
2347 2348 2349 2350 2351
					found = true;
				}
			} else if (IS_BROADWELL(dev_priv)) {
				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
				if (tmp_mask) {
2352 2353
					ilk_hpd_irq_handler(dev_priv,
							    tmp_mask, hpd_bdw);
2354 2355
					found = true;
				}
2356 2357
			}

2358 2359
			if (IS_BROXTON(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
				gmbus_irq_handler(dev_priv);
S
Shashank Sharma 已提交
2360 2361 2362
				found = true;
			}

2363
			if (!found)
2364
				DRM_ERROR("Unexpected DE Port interrupt\n");
2365
		}
2366 2367
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2368 2369
	}

2370
	for_each_pipe(dev_priv, pipe) {
2371
		u32 flip_done, fault_errors;
2372

2373 2374
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2375

2376 2377 2378 2379 2380
		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (!iir) {
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
			continue;
		}
2381

2382 2383
		ret = IRQ_HANDLED;
		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2384

2385 2386 2387
		if (iir & GEN8_PIPE_VBLANK &&
		    intel_pipe_handle_vblank(dev_priv, pipe))
			intel_check_page_flip(dev_priv, pipe);
2388

2389 2390 2391 2392 2393
		flip_done = iir;
		if (INTEL_INFO(dev_priv)->gen >= 9)
			flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
		else
			flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2394

2395
		if (flip_done)
2396
			intel_finish_page_flip_cs(dev_priv, pipe);
2397

2398
		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
2399
			hsw_pipe_crc_irq_handler(dev_priv, pipe);
2400

2401 2402
		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2403

2404 2405 2406 2407 2408
		fault_errors = iir;
		if (INTEL_INFO(dev_priv)->gen >= 9)
			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
		else
			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2409

2410 2411 2412 2413
		if (fault_errors)
			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
				  pipe_name(pipe),
				  fault_errors);
2414 2415
	}

2416
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2417
	    master_ctl & GEN8_DE_PCH_IRQ) {
2418 2419 2420 2421 2422
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
2423 2424 2425
		iir = I915_READ(SDEIIR);
		if (iir) {
			I915_WRITE(SDEIIR, iir);
2426
			ret = IRQ_HANDLED;
2427

2428
			if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
2429
				spt_irq_handler(dev_priv, iir);
2430
			else
2431
				cpt_irq_handler(dev_priv, iir);
2432 2433 2434 2435 2436 2437 2438
		} else {
			/*
			 * Like on previous PCH there seems to be something
			 * fishy going on with forwarding PCH interrupts.
			 */
			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
		}
2439 2440
	}

2441 2442 2443 2444 2445 2446
	return ret;
}

static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
2447
	struct drm_i915_private *dev_priv = to_i915(dev);
2448
	u32 master_ctl;
2449
	u32 gt_iir[4] = {};
2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465
	irqreturn_t ret;

	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);

	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

	/* Find, clear, then process each source of interrupt */
2466 2467
	ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
	gen8_gt_irq_handler(dev_priv, gt_iir);
2468 2469
	ret |= gen8_de_irq_handler(dev_priv, master_ctl);

2470 2471
	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ_FW(GEN8_MASTER_IRQ);
2472

2473 2474
	enable_rpm_wakeref_asserts(dev_priv);

2475 2476 2477
	return ret;
}

2478
static void i915_error_wake_up(struct drm_i915_private *dev_priv)
2479 2480 2481 2482 2483 2484 2485 2486 2487
{
	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2488
	wake_up_all(&dev_priv->gpu_error.wait_queue);
2489 2490 2491 2492 2493

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);
}

2494
/**
2495
 * i915_reset_and_wakeup - do process context error handling work
2496
 * @dev_priv: i915 device private
2497 2498 2499 2500
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
2501
static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
2502
{
2503
	struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
2504 2505 2506
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2507

2508
	kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
2509

2510 2511 2512
	DRM_DEBUG_DRIVER("resetting chip\n");
	kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);

2513
	/*
2514 2515 2516 2517 2518
	 * In most cases it's guaranteed that we get here with an RPM
	 * reference held, for example because there is a pending GPU
	 * request that won't finish until the reset is done. This
	 * isn't the case at least when we get here by doing a
	 * simulated reset via debugs, so get an RPM reference.
2519
	 */
2520 2521
	intel_runtime_pm_get(dev_priv);
	intel_prepare_reset(dev_priv);
2522

2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533
	do {
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
		if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
			i915_reset(dev_priv);
			mutex_unlock(&dev_priv->drm.struct_mutex);
		}
2534

2535 2536 2537 2538 2539
		/* We need to wait for anyone holding the lock to wakeup */
	} while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
				     I915_RESET_IN_PROGRESS,
				     TASK_UNINTERRUPTIBLE,
				     HZ));
2540

2541
	intel_finish_reset(dev_priv);
2542
	intel_runtime_pm_put(dev_priv);
2543

2544
	if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
2545 2546
		kobject_uevent_env(kobj,
				   KOBJ_CHANGE, reset_done_event);
2547

2548 2549 2550 2551 2552
	/*
	 * Note: The wake_up also serves as a memory barrier so that
	 * waiters see the updated value of the dev_priv->gpu_error.
	 */
	wake_up_all(&dev_priv->gpu_error.reset_queue);
2553 2554
}

2555 2556 2557 2558
static inline void
i915_err_print_instdone(struct drm_i915_private *dev_priv,
			struct intel_instdone *instdone)
{
2559 2560 2561
	int slice;
	int subslice;

2562 2563 2564 2565 2566 2567 2568 2569 2570 2571
	pr_err("  INSTDONE: 0x%08x\n", instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	pr_err("  SC_INSTDONE: 0x%08x\n", instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

2572 2573 2574 2575 2576 2577 2578
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		pr_err("  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
		       slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		pr_err("  ROW_INSTDONE[%d][%d]: 0x%08x\n",
		       slice, subslice, instdone->row[slice][subslice]);
2579 2580
}

2581
static void i915_report_and_clear_eir(struct drm_i915_private *dev_priv)
2582
{
2583
	struct intel_instdone instdone;
2584
	u32 eir = I915_READ(EIR);
2585
	int pipe;
2586

2587 2588
	if (!eir)
		return;
2589

2590
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2591

2592
	intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
2593

2594
	if (IS_G4X(dev_priv)) {
2595 2596 2597
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2598 2599
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2600
			i915_err_print_instdone(dev_priv, &instdone);
2601 2602
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2603
			I915_WRITE(IPEIR_I965, ipeir);
2604
			POSTING_READ(IPEIR_I965);
2605 2606 2607
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2608 2609
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2610
			I915_WRITE(PGTBL_ER, pgtbl_err);
2611
			POSTING_READ(PGTBL_ER);
2612 2613 2614
		}
	}

2615
	if (!IS_GEN2(dev_priv)) {
2616 2617
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2618 2619
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2620
			I915_WRITE(PGTBL_ER, pgtbl_err);
2621
			POSTING_READ(PGTBL_ER);
2622 2623 2624 2625
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2626
		pr_err("memory refresh error:\n");
2627
		for_each_pipe(dev_priv, pipe)
2628
			pr_err("pipe %c stat: 0x%08x\n",
2629
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2630 2631 2632
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2633 2634
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2635
		i915_err_print_instdone(dev_priv, &instdone);
2636
		if (INTEL_GEN(dev_priv) < 4) {
2637 2638
			u32 ipeir = I915_READ(IPEIR);

2639 2640 2641
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2642
			I915_WRITE(IPEIR, ipeir);
2643
			POSTING_READ(IPEIR);
2644 2645 2646
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2647 2648 2649 2650
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2651
			I915_WRITE(IPEIR_I965, ipeir);
2652
			POSTING_READ(IPEIR_I965);
2653 2654 2655 2656
		}
	}

	I915_WRITE(EIR, eir);
2657
	POSTING_READ(EIR);
2658 2659 2660 2661 2662 2663 2664 2665 2666 2667
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2668 2669 2670
}

/**
2671
 * i915_handle_error - handle a gpu error
2672
 * @dev_priv: i915 device private
2673
 * @engine_mask: mask representing engines that are hung
2674
 * Do some basic checking of register state at error time and
2675 2676 2677 2678
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
2679
 * @fmt: Error message format string
2680
 */
2681 2682
void i915_handle_error(struct drm_i915_private *dev_priv,
		       u32 engine_mask,
2683
		       const char *fmt, ...)
2684
{
2685 2686
	va_list args;
	char error_msg[80];
2687

2688 2689 2690 2691
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

2692 2693
	i915_capture_error_state(dev_priv, engine_mask, error_msg);
	i915_report_and_clear_eir(dev_priv);
2694

2695 2696
	if (!engine_mask)
		return;
2697

2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714
	if (test_and_set_bit(I915_RESET_IN_PROGRESS,
			     &dev_priv->gpu_error.flags))
		return;

	/*
	 * Wakeup waiting processes so that the reset function
	 * i915_reset_and_wakeup doesn't deadlock trying to grab
	 * various locks. By bumping the reset counter first, the woken
	 * processes will see a reset in progress and back off,
	 * releasing their locks and then wait for the reset completion.
	 * We must do this for _all_ gpu waiters that might hold locks
	 * that the reset work needs to acquire.
	 *
	 * Note: The wake_up also provides a memory barrier to ensure that the
	 * waiters see the updated value of the reset flags.
	 */
	i915_error_wake_up(dev_priv);
2715

2716
	i915_reset_and_wakeup(dev_priv);
2717 2718
}

2719 2720 2721
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2722
static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
2723
{
2724
	struct drm_i915_private *dev_priv = to_i915(dev);
2725
	unsigned long irqflags;
2726

2727
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2728
	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2729
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2730

2731 2732 2733
	return 0;
}

2734
static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
2735
{
2736
	struct drm_i915_private *dev_priv = to_i915(dev);
2737 2738 2739
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2740 2741
	i915_enable_pipestat(dev_priv, pipe,
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
2742 2743 2744 2745 2746
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2747
static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
2748
{
2749
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
2750
	unsigned long irqflags;
2751
	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
2752
		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
J
Jesse Barnes 已提交
2753 2754

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2755
	ilk_enable_display_irq(dev_priv, bit);
J
Jesse Barnes 已提交
2756 2757 2758 2759 2760
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2761
static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
2762
{
2763
	struct drm_i915_private *dev_priv = to_i915(dev);
2764 2765 2766
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2767
	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2768
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2769

2770 2771 2772
	return 0;
}

2773 2774 2775
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2776
static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
2777
{
2778
	struct drm_i915_private *dev_priv = to_i915(dev);
2779
	unsigned long irqflags;
2780

2781
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2782
	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2783 2784 2785
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2786
static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
2787
{
2788
	struct drm_i915_private *dev_priv = to_i915(dev);
2789 2790 2791
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2792 2793
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2794 2795 2796
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2797
static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
J
Jesse Barnes 已提交
2798
{
2799
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
2800
	unsigned long irqflags;
2801
	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
2802
		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
J
Jesse Barnes 已提交
2803 2804

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2805
	ilk_disable_display_irq(dev_priv, bit);
J
Jesse Barnes 已提交
2806 2807 2808
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2809
static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
2810
{
2811
	struct drm_i915_private *dev_priv = to_i915(dev);
2812 2813 2814
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2815
	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2816 2817 2818
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2819
static bool
2820
ipehr_is_semaphore_wait(struct intel_engine_cs *engine, u32 ipehr)
2821
{
2822
	if (INTEL_GEN(engine->i915) >= 8) {
2823
		return (ipehr >> 23) == 0x1c;
2824 2825 2826 2827 2828 2829 2830
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2831
static struct intel_engine_cs *
2832 2833
semaphore_wait_to_signaller_ring(struct intel_engine_cs *engine, u32 ipehr,
				 u64 offset)
2834
{
2835
	struct drm_i915_private *dev_priv = engine->i915;
2836
	struct intel_engine_cs *signaller;
2837
	enum intel_engine_id id;
2838

2839
	if (INTEL_GEN(dev_priv) >= 8) {
2840
		for_each_engine(signaller, dev_priv, id) {
2841
			if (engine == signaller)
2842 2843
				continue;

2844
			if (offset == signaller->semaphore.signal_ggtt[engine->hw_id])
2845 2846
				return signaller;
		}
2847 2848 2849
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

2850
		for_each_engine(signaller, dev_priv, id) {
2851
			if(engine == signaller)
2852 2853
				continue;

2854
			if (sync_bits == signaller->semaphore.mbox.wait[engine->hw_id])
2855 2856 2857 2858
				return signaller;
		}
	}

2859 2860
	DRM_DEBUG_DRIVER("No signaller ring found for %s, ipehr 0x%08x, offset 0x%016llx\n",
			 engine->name, ipehr, offset);
2861

2862
	return ERR_PTR(-ENODEV);
2863 2864
}

2865
static struct intel_engine_cs *
2866
semaphore_waits_for(struct intel_engine_cs *engine, u32 *seqno)
2867
{
2868
	struct drm_i915_private *dev_priv = engine->i915;
2869
	void __iomem *vaddr;
2870
	u32 cmd, ipehr, head;
2871 2872
	u64 offset = 0;
	int i, backwards;
2873

2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890
	/*
	 * This function does not support execlist mode - any attempt to
	 * proceed further into this function will result in a kernel panic
	 * when dereferencing ring->buffer, which is not set up in execlist
	 * mode.
	 *
	 * The correct way of doing it would be to derive the currently
	 * executing ring buffer from the current context, which is derived
	 * from the currently running request. Unfortunately, to get the
	 * current request we would have to grab the struct_mutex before doing
	 * anything else, which would be ill-advised since some other thread
	 * might have grabbed it already and managed to hang itself, causing
	 * the hang checker to deadlock.
	 *
	 * Therefore, this function does not support execlist mode in its
	 * current form. Just return NULL and move on.
	 */
2891
	if (engine->buffer == NULL)
2892 2893
		return NULL;

2894
	ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
2895
	if (!ipehr_is_semaphore_wait(engine, ipehr))
2896
		return NULL;
2897

2898 2899 2900
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
2901 2902
	 * or 4 dwords depending on the semaphore wait command size.
	 * Note that we don't care about ACTHD here since that might
2903 2904
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2905
	 */
2906
	head = I915_READ_HEAD(engine) & HEAD_ADDR;
2907
	backwards = (INTEL_GEN(dev_priv) >= 8) ? 5 : 4;
2908
	vaddr = (void __iomem *)engine->buffer->vaddr;
2909

2910
	for (i = backwards; i; --i) {
2911 2912 2913 2914 2915
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
2916
		head &= engine->buffer->size - 1;
2917 2918

		/* This here seems to blow up */
2919
		cmd = ioread32(vaddr + head);
2920 2921 2922
		if (cmd == ipehr)
			break;

2923 2924
		head -= 4;
	}
2925

2926 2927
	if (!i)
		return NULL;
2928

2929
	*seqno = ioread32(vaddr + head + 4) + 1;
2930
	if (INTEL_GEN(dev_priv) >= 8) {
2931
		offset = ioread32(vaddr + head + 12);
2932
		offset <<= 32;
2933
		offset |= ioread32(vaddr + head + 8);
2934
	}
2935
	return semaphore_wait_to_signaller_ring(engine, ipehr, offset);
2936 2937
}

2938
static int semaphore_passed(struct intel_engine_cs *engine)
2939
{
2940
	struct drm_i915_private *dev_priv = engine->i915;
2941
	struct intel_engine_cs *signaller;
2942
	u32 seqno;
2943

2944
	engine->hangcheck.deadlock++;
2945

2946
	signaller = semaphore_waits_for(engine, &seqno);
2947 2948 2949
	if (signaller == NULL)
		return -1;

2950 2951 2952
	if (IS_ERR(signaller))
		return 0;

2953
	/* Prevent pathological recursion due to driver bugs */
2954
	if (signaller->hangcheck.deadlock >= I915_NUM_ENGINES)
2955 2956
		return -1;

2957
	if (i915_seqno_passed(intel_engine_get_seqno(signaller), seqno))
2958 2959
		return 1;

2960 2961 2962
	/* cursory check for an unkickable deadlock */
	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
	    semaphore_passed(signaller) < 0)
2963 2964 2965
		return -1;

	return 0;
2966 2967 2968 2969
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
2970
	struct intel_engine_cs *engine;
2971
	enum intel_engine_id id;
2972

2973
	for_each_engine(engine, dev_priv, id)
2974
		engine->hangcheck.deadlock = 0;
2975 2976
}

2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987
static bool instdone_unchanged(u32 current_instdone, u32 *old_instdone)
{
	u32 tmp = current_instdone | *old_instdone;
	bool unchanged;

	unchanged = tmp == *old_instdone;
	*old_instdone |= tmp;

	return unchanged;
}

2988
static bool subunits_stuck(struct intel_engine_cs *engine)
2989
{
2990 2991 2992
	struct drm_i915_private *dev_priv = engine->i915;
	struct intel_instdone instdone;
	struct intel_instdone *accu_instdone = &engine->hangcheck.instdone;
2993
	bool stuck;
2994 2995
	int slice;
	int subslice;
2996

2997
	if (engine->id != RCS)
2998 2999
		return true;

3000
	intel_engine_get_instdone(engine, &instdone);
3001

3002 3003 3004 3005 3006
	/* There might be unstable subunit states even when
	 * actual head is not moving. Filter out the unstable ones by
	 * accumulating the undone -> done transitions and only
	 * consider those as progress.
	 */
3007 3008 3009 3010
	stuck = instdone_unchanged(instdone.instdone,
				   &accu_instdone->instdone);
	stuck &= instdone_unchanged(instdone.slice_common,
				    &accu_instdone->slice_common);
3011 3012 3013 3014 3015 3016 3017

	for_each_instdone_slice_subslice(dev_priv, slice, subslice) {
		stuck &= instdone_unchanged(instdone.sampler[slice][subslice],
					    &accu_instdone->sampler[slice][subslice]);
		stuck &= instdone_unchanged(instdone.row[slice][subslice],
					    &accu_instdone->row[slice][subslice]);
	}
3018 3019 3020 3021

	return stuck;
}

3022
static enum intel_engine_hangcheck_action
3023
head_stuck(struct intel_engine_cs *engine, u64 acthd)
3024
{
3025
	if (acthd != engine->hangcheck.acthd) {
3026 3027

		/* Clear subunit states on head movement */
3028
		memset(&engine->hangcheck.instdone, 0,
3029
		       sizeof(engine->hangcheck.instdone));
3030

3031
		return HANGCHECK_ACTIVE;
3032
	}
3033

3034
	if (!subunits_stuck(engine))
3035 3036 3037 3038 3039
		return HANGCHECK_ACTIVE;

	return HANGCHECK_HUNG;
}

3040 3041
static enum intel_engine_hangcheck_action
engine_stuck(struct intel_engine_cs *engine, u64 acthd)
3042
{
3043
	struct drm_i915_private *dev_priv = engine->i915;
3044
	enum intel_engine_hangcheck_action ha;
3045 3046
	u32 tmp;

3047
	ha = head_stuck(engine, acthd);
3048 3049 3050
	if (ha != HANGCHECK_HUNG)
		return ha;

3051
	if (IS_GEN2(dev_priv))
3052
		return HANGCHECK_HUNG;
3053 3054 3055 3056 3057 3058

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
3059
	tmp = I915_READ_CTL(engine);
3060
	if (tmp & RING_WAIT) {
3061
		i915_handle_error(dev_priv, 0,
3062
				  "Kicking stuck wait on %s",
3063 3064
				  engine->name);
		I915_WRITE_CTL(engine, tmp);
3065
		return HANGCHECK_KICK;
3066 3067
	}

3068
	if (INTEL_GEN(dev_priv) >= 6 && tmp & RING_WAIT_SEMAPHORE) {
3069
		switch (semaphore_passed(engine)) {
3070
		default:
3071
			return HANGCHECK_HUNG;
3072
		case 1:
3073
			i915_handle_error(dev_priv, 0,
3074
					  "Kicking stuck semaphore on %s",
3075 3076
					  engine->name);
			I915_WRITE_CTL(engine, tmp);
3077
			return HANGCHECK_KICK;
3078
		case 0:
3079
			return HANGCHECK_WAIT;
3080
		}
3081
	}
3082

3083
	return HANGCHECK_HUNG;
3084 3085
}

3086
/*
B
Ben Gamari 已提交
3087
 * This is called when the chip hasn't reported back with completed
3088 3089 3090 3091 3092
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
3093
 */
3094
static void i915_hangcheck_elapsed(struct work_struct *work)
B
Ben Gamari 已提交
3095
{
3096 3097 3098
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv),
			     gpu_error.hangcheck_work.work);
3099
	struct intel_engine_cs *engine;
3100
	enum intel_engine_id id;
3101 3102
	unsigned int hung = 0, stuck = 0;
	int busy_count = 0;
3103 3104 3105
#define BUSY 1
#define KICK 5
#define HUNG 20
3106
#define ACTIVE_DECAY 15
3107

3108
	if (!i915.enable_hangcheck)
3109 3110
		return;

3111
	if (!READ_ONCE(dev_priv->gt.awake))
3112
		return;
3113

3114 3115 3116 3117 3118 3119
	/* As enabling the GPU requires fairly extensive mmio access,
	 * periodically arm the mmio checker to see if we are triggering
	 * any invalid access.
	 */
	intel_uncore_arm_unclaimed_mmio_detection(dev_priv);

3120
	for_each_engine(engine, dev_priv, id) {
3121
		bool busy = intel_engine_has_waiter(engine);
3122 3123
		u64 acthd;
		u32 seqno;
3124
		u32 submit;
3125

3126 3127
		semaphore_clear_deadlocks(dev_priv);

3128 3129 3130 3131 3132 3133 3134 3135 3136 3137
		/* We don't strictly need an irq-barrier here, as we are not
		 * serving an interrupt request, be paranoid in case the
		 * barrier has side-effects (such as preventing a broken
		 * cacheline snoop) and so be sure that we can see the seqno
		 * advance. If the seqno should stick, due to a stale
		 * cacheline, we would erroneously declare the GPU hung.
		 */
		if (engine->irq_seqno_barrier)
			engine->irq_seqno_barrier(engine);

3138
		acthd = intel_engine_get_active_head(engine);
3139
		seqno = intel_engine_get_seqno(engine);
3140
		submit = READ_ONCE(engine->last_submitted_seqno);
3141

3142
		if (engine->hangcheck.seqno == seqno) {
3143
			if (i915_seqno_passed(seqno, submit)) {
3144
				engine->hangcheck.action = HANGCHECK_IDLE;
3145
			} else {
3146
				/* We always increment the hangcheck score
3147
				 * if the engine is busy and still processing
3148 3149 3150 3151
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
3152 3153
				 * engine is in a legitimate wait for another
				 * engine. In that case the waiting engine is a
3154 3155 3156 3157 3158 3159 3160
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
3161 3162
				engine->hangcheck.action =
					engine_stuck(engine, acthd);
3163

3164
				switch (engine->hangcheck.action) {
3165
				case HANGCHECK_IDLE:
3166
				case HANGCHECK_WAIT:
3167
					break;
3168
				case HANGCHECK_ACTIVE:
3169
					engine->hangcheck.score += BUSY;
3170
					break;
3171
				case HANGCHECK_KICK:
3172
					engine->hangcheck.score += KICK;
3173
					break;
3174
				case HANGCHECK_HUNG:
3175
					engine->hangcheck.score += HUNG;
3176 3177
					break;
				}
3178
			}
3179 3180 3181 3182 3183 3184

			if (engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
				hung |= intel_engine_flag(engine);
				if (engine->hangcheck.action != HANGCHECK_HUNG)
					stuck |= intel_engine_flag(engine);
			}
3185
		} else {
3186
			engine->hangcheck.action = HANGCHECK_ACTIVE;
3187

3188 3189 3190
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
3191 3192 3193 3194
			if (engine->hangcheck.score > 0)
				engine->hangcheck.score -= ACTIVE_DECAY;
			if (engine->hangcheck.score < 0)
				engine->hangcheck.score = 0;
3195

3196
			/* Clear head and subunit states on seqno movement */
3197
			acthd = 0;
3198

3199
			memset(&engine->hangcheck.instdone, 0,
3200
			       sizeof(engine->hangcheck.instdone));
3201 3202
		}

3203 3204
		engine->hangcheck.seqno = seqno;
		engine->hangcheck.acthd = acthd;
3205
		busy_count += busy;
3206
	}
3207

3208 3209
	if (hung) {
		char msg[80];
3210
		unsigned int tmp;
3211
		int len;
3212

3213 3214 3215 3216 3217 3218 3219
		/* If some rings hung but others were still busy, only
		 * blame the hanging rings in the synopsis.
		 */
		if (stuck != hung)
			hung &= ~stuck;
		len = scnprintf(msg, sizeof(msg),
				"%s on ", stuck == hung ? "No progress" : "Hang");
3220
		for_each_engine_masked(engine, dev_priv, hung, tmp)
3221 3222 3223 3224 3225 3226
			len += scnprintf(msg + len, sizeof(msg) - len,
					 "%s, ", engine->name);
		msg[len-2] = '\0';

		return i915_handle_error(dev_priv, hung, msg);
	}
B
Ben Gamari 已提交
3227

3228
	/* Reset timer in case GPU hangs without another request being added */
3229
	if (busy_count)
3230
		i915_queue_hangcheck(dev_priv);
3231 3232
}

3233
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
3234
{
3235
	struct drm_i915_private *dev_priv = to_i915(dev);
P
Paulo Zanoni 已提交
3236

3237
	if (HAS_PCH_NOP(dev_priv))
P
Paulo Zanoni 已提交
3238 3239
		return;

3240
	GEN5_IRQ_RESET(SDE);
3241

3242
	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
3243
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
3244
}
3245

P
Paulo Zanoni 已提交
3246 3247 3248 3249 3250 3251 3252 3253 3254 3255
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
3256
	struct drm_i915_private *dev_priv = to_i915(dev);
P
Paulo Zanoni 已提交
3257

3258
	if (HAS_PCH_NOP(dev_priv))
P
Paulo Zanoni 已提交
3259 3260 3261
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
3262 3263 3264 3265
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

3266
static void gen5_gt_irq_reset(struct drm_device *dev)
3267
{
3268
	struct drm_i915_private *dev_priv = to_i915(dev);
3269

3270
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
3271
	if (INTEL_INFO(dev)->gen >= 6)
3272
		GEN5_IRQ_RESET(GEN6_PM);
3273 3274
}

3275 3276 3277 3278
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

3279 3280 3281 3282 3283
	if (IS_CHERRYVIEW(dev_priv))
		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
	else
		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);

3284
	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
3285 3286
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

3287 3288 3289 3290 3291 3292
	for_each_pipe(dev_priv, pipe) {
		I915_WRITE(PIPESTAT(pipe),
			   PIPE_FIFO_UNDERRUN_STATUS |
			   PIPESTAT_INT_STATUS_MASK);
		dev_priv->pipestat_irq_mask[pipe] = 0;
	}
3293 3294

	GEN5_IRQ_RESET(VLV_);
3295
	dev_priv->irq_mask = ~0;
3296 3297
}

3298 3299 3300
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
3301
	u32 enable_mask;
3302 3303 3304 3305 3306 3307 3308 3309 3310
	enum pipe pipe;

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);

3311 3312 3313
	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3314
	if (IS_CHERRYVIEW(dev_priv))
3315
		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3316 3317 3318

	WARN_ON(dev_priv->irq_mask != ~0);

3319 3320 3321
	dev_priv->irq_mask = ~enable_mask;

	GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
3322 3323 3324 3325 3326 3327
}

/* drm_dma.h hooks
*/
static void ironlake_irq_reset(struct drm_device *dev)
{
3328
	struct drm_i915_private *dev_priv = to_i915(dev);
3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340

	I915_WRITE(HWSTAM, 0xffffffff);

	GEN5_IRQ_RESET(DE);
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);

	gen5_gt_irq_reset(dev);

	ibx_irq_reset(dev);
}

J
Jesse Barnes 已提交
3341 3342
static void valleyview_irq_preinstall(struct drm_device *dev)
{
3343
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
3344

3345 3346 3347
	I915_WRITE(VLV_MASTER_IER, 0);
	POSTING_READ(VLV_MASTER_IER);

3348
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
3349

3350
	spin_lock_irq(&dev_priv->irq_lock);
3351 3352
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3353
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
3354 3355
}

3356 3357 3358 3359 3360 3361 3362 3363
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
3364
static void gen8_irq_reset(struct drm_device *dev)
3365
{
3366
	struct drm_i915_private *dev_priv = to_i915(dev);
3367 3368 3369 3370 3371
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3372
	gen8_gt_irq_reset(dev_priv);
3373

3374
	for_each_pipe(dev_priv, pipe)
3375 3376
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3377
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3378

3379 3380 3381
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
3382

3383
	if (HAS_PCH_SPLIT(dev_priv))
3384
		ibx_irq_reset(dev);
3385
}
3386

3387 3388
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
3389
{
3390
	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3391
	enum pipe pipe;
3392

3393
	spin_lock_irq(&dev_priv->irq_lock);
3394 3395 3396 3397
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
				  dev_priv->de_irq_mask[pipe],
				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
3398
	spin_unlock_irq(&dev_priv->irq_lock);
3399 3400
}

3401 3402 3403
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
{
3404 3405
	enum pipe pipe;

3406
	spin_lock_irq(&dev_priv->irq_lock);
3407 3408
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3409 3410 3411
	spin_unlock_irq(&dev_priv->irq_lock);

	/* make sure we're done processing display irqs */
3412
	synchronize_irq(dev_priv->drm.irq);
3413 3414
}

3415 3416
static void cherryview_irq_preinstall(struct drm_device *dev)
{
3417
	struct drm_i915_private *dev_priv = to_i915(dev);
3418 3419 3420 3421

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3422
	gen8_gt_irq_reset(dev_priv);
3423 3424 3425

	GEN5_IRQ_RESET(GEN8_PCU_);

3426
	spin_lock_irq(&dev_priv->irq_lock);
3427 3428
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3429
	spin_unlock_irq(&dev_priv->irq_lock);
3430 3431
}

3432
static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
3433 3434 3435 3436 3437
				  const u32 hpd[HPD_NUM_PINS])
{
	struct intel_encoder *encoder;
	u32 enabled_irqs = 0;

3438
	for_each_intel_encoder(&dev_priv->drm, encoder)
3439 3440 3441 3442 3443 3444
		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
			enabled_irqs |= hpd[encoder->hpd_pin];

	return enabled_irqs;
}

3445
static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
3446
{
3447
	u32 hotplug_irqs, hotplug, enabled_irqs;
3448

3449
	if (HAS_PCH_IBX(dev_priv)) {
3450
		hotplug_irqs = SDE_HOTPLUG_MASK;
3451
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
3452
	} else {
3453
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3454
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
3455
	}
3456

3457
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3458 3459 3460

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
3461 3462
	 * duration to 2ms (which is the minimum in the Display Port spec).
	 * The pulse duration bits are reserved on LPT+.
3463
	 */
3464 3465 3466 3467 3468
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3469 3470 3471 3472
	/*
	 * When CPU and PCH are on the same package, port A
	 * HPD must be enabled in both north and south.
	 */
3473
	if (HAS_PCH_LPT_LP(dev_priv))
3474
		hotplug |= PORTA_HOTPLUG_ENABLE;
3475
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3476
}
X
Xiong Zhang 已提交
3477

3478
static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3479 3480 3481 3482
{
	u32 hotplug_irqs, hotplug, enabled_irqs;

	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
3483
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
3484 3485 3486 3487 3488 3489

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	/* Enable digital hotplug on the PCH */
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
3490
		PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
3491 3492 3493 3494 3495
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);

	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
	hotplug |= PORTE_HOTPLUG_ENABLE;
	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3496 3497
}

3498
static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3499 3500 3501
{
	u32 hotplug_irqs, hotplug, enabled_irqs;

3502
	if (INTEL_GEN(dev_priv) >= 8) {
3503
		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3504
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
3505 3506

		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3507
	} else if (INTEL_GEN(dev_priv) >= 7) {
3508
		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3509
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
3510 3511

		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3512 3513
	} else {
		hotplug_irqs = DE_DP_A_HOTPLUG;
3514
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3515

3516 3517
		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
	}
3518 3519 3520 3521

	/*
	 * Enable digital hotplug on the CPU, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
3522
	 * The pulse duration bits are reserved on HSW+.
3523 3524 3525 3526 3527 3528
	 */
	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);

3529
	ibx_hpd_irq_setup(dev_priv);
3530 3531
}

3532
static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3533
{
3534
	u32 hotplug_irqs, hotplug, enabled_irqs;
3535

3536
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
3537
	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3538

3539
	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3540

3541 3542 3543
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
		PORTA_HOTPLUG_ENABLE;
3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563

	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
		      hotplug, enabled_irqs);
	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;

	/*
	 * For BXT invert bit has to be set based on AOB design
	 * for HPD detection logic, update it based on VBT fields.
	 */

	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
		hotplug |= BXT_DDIA_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
		hotplug |= BXT_DDIB_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
		hotplug |= BXT_DDIC_HPD_INVERT;

3564
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3565 3566
}

P
Paulo Zanoni 已提交
3567 3568
static void ibx_irq_postinstall(struct drm_device *dev)
{
3569
	struct drm_i915_private *dev_priv = to_i915(dev);
3570
	u32 mask;
3571

3572
	if (HAS_PCH_NOP(dev_priv))
D
Daniel Vetter 已提交
3573 3574
		return;

3575
	if (HAS_PCH_IBX(dev_priv))
3576
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3577
	else
3578
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3579

3580
	gen5_assert_iir_is_zero(dev_priv, SDEIIR);
P
Paulo Zanoni 已提交
3581 3582 3583
	I915_WRITE(SDEIMR, ~mask);
}

3584 3585
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
3586
	struct drm_i915_private *dev_priv = to_i915(dev);
3587 3588 3589 3590 3591
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3592
	if (HAS_L3_DPF(dev_priv)) {
3593
		/* L3 parity interrupt is always unmasked. */
3594 3595
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
		gt_irqs |= GT_PARITY_ERROR(dev_priv);
3596 3597 3598 3599
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
3600
		gt_irqs |= ILK_BSD_USER_INTERRUPT;
3601 3602 3603 3604
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3605
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3606 3607

	if (INTEL_INFO(dev)->gen >= 6) {
3608 3609 3610 3611
		/*
		 * RPS interrupts will get enabled/disabled on demand when RPS
		 * itself is enabled/disabled.
		 */
3612 3613 3614
		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3615
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3616
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3617 3618 3619
	}
}

3620
static int ironlake_irq_postinstall(struct drm_device *dev)
3621
{
3622
	struct drm_i915_private *dev_priv = to_i915(dev);
3623 3624 3625 3626 3627 3628
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3629
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3630
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3631 3632
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
			      DE_DP_A_HOTPLUG_IVB);
3633 3634 3635
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3636 3637 3638
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3639 3640 3641
		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
			      DE_DP_A_HOTPLUG);
3642
	}
3643

3644
	dev_priv->irq_mask = ~display_mask;
3645

3646 3647
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3648 3649
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3650
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3651

3652
	gen5_gt_irq_postinstall(dev);
3653

P
Paulo Zanoni 已提交
3654
	ibx_irq_postinstall(dev);
3655

3656
	if (IS_IRONLAKE_M(dev_priv)) {
3657 3658 3659
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3660 3661
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3662
		spin_lock_irq(&dev_priv->irq_lock);
3663
		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3664
		spin_unlock_irq(&dev_priv->irq_lock);
3665 3666
	}

3667 3668 3669
	return 0;
}

3670 3671 3672 3673 3674 3675 3676 3677 3678
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3679 3680
	if (intel_irqs_enabled(dev_priv)) {
		vlv_display_irq_reset(dev_priv);
3681
		vlv_display_irq_postinstall(dev_priv);
3682
	}
3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3694
	if (intel_irqs_enabled(dev_priv))
3695
		vlv_display_irq_reset(dev_priv);
3696 3697
}

3698 3699 3700

static int valleyview_irq_postinstall(struct drm_device *dev)
{
3701
	struct drm_i915_private *dev_priv = to_i915(dev);
3702

3703
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3704

3705
	spin_lock_irq(&dev_priv->irq_lock);
3706 3707
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3708 3709
	spin_unlock_irq(&dev_priv->irq_lock);

J
Jesse Barnes 已提交
3710
	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3711
	POSTING_READ(VLV_MASTER_IER);
3712 3713 3714 3715

	return 0;
}

3716 3717 3718 3719 3720
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3721 3722 3723
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3724
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3725 3726 3727
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3728
		0,
3729 3730
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3731 3732
		};

3733 3734 3735
	if (HAS_L3_DPF(dev_priv))
		gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;

3736
	dev_priv->pm_irq_mask = 0xffffffff;
3737 3738
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3739 3740 3741 3742 3743
	/*
	 * RPS interrupts will get enabled/disabled on demand when RPS itself
	 * is enabled/disabled.
	 */
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
3744
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3745 3746 3747 3748
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3749 3750
	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	uint32_t de_pipe_enables;
3751 3752
	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
	u32 de_port_enables;
3753
	u32 de_misc_masked = GEN8_DE_MISC_GSE;
3754
	enum pipe pipe;
3755

3756
	if (INTEL_INFO(dev_priv)->gen >= 9) {
3757 3758
		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
3759 3760
		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
				  GEN9_AUX_CHANNEL_D;
S
Shashank Sharma 已提交
3761
		if (IS_BROXTON(dev_priv))
3762 3763
			de_port_masked |= BXT_DE_PORT_GMBUS;
	} else {
3764 3765
		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3766
	}
3767 3768 3769 3770

	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3771
	de_port_enables = de_port_masked;
3772 3773 3774
	if (IS_BROXTON(dev_priv))
		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
	else if (IS_BROADWELL(dev_priv))
3775 3776
		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;

3777 3778 3779
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3780

3781
	for_each_pipe(dev_priv, pipe)
3782
		if (intel_display_power_is_enabled(dev_priv,
3783 3784 3785 3786
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3787

3788
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3789
	GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
3790 3791 3792 3793
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
3794
	struct drm_i915_private *dev_priv = to_i915(dev);
3795

3796
	if (HAS_PCH_SPLIT(dev_priv))
3797
		ibx_irq_pre_postinstall(dev);
P
Paulo Zanoni 已提交
3798

3799 3800 3801
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

3802
	if (HAS_PCH_SPLIT(dev_priv))
3803
		ibx_irq_postinstall(dev);
3804

3805
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3806 3807 3808 3809 3810
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3811 3812
static int cherryview_irq_postinstall(struct drm_device *dev)
{
3813
	struct drm_i915_private *dev_priv = to_i915(dev);
3814 3815 3816

	gen8_gt_irq_postinstall(dev_priv);

3817
	spin_lock_irq(&dev_priv->irq_lock);
3818 3819
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3820 3821
	spin_unlock_irq(&dev_priv->irq_lock);

3822
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3823 3824 3825 3826 3827
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3828 3829
static void gen8_irq_uninstall(struct drm_device *dev)
{
3830
	struct drm_i915_private *dev_priv = to_i915(dev);
3831 3832 3833 3834

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3835
	gen8_irq_reset(dev);
3836 3837
}

J
Jesse Barnes 已提交
3838 3839
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3840
	struct drm_i915_private *dev_priv = to_i915(dev);
J
Jesse Barnes 已提交
3841 3842 3843 3844

	if (!dev_priv)
		return;

3845
	I915_WRITE(VLV_MASTER_IER, 0);
3846
	POSTING_READ(VLV_MASTER_IER);
3847

3848 3849
	gen5_gt_irq_reset(dev);

J
Jesse Barnes 已提交
3850
	I915_WRITE(HWSTAM, 0xffffffff);
3851

3852
	spin_lock_irq(&dev_priv->irq_lock);
3853 3854
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3855
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
3856 3857
}

3858 3859
static void cherryview_irq_uninstall(struct drm_device *dev)
{
3860
	struct drm_i915_private *dev_priv = to_i915(dev);
3861 3862 3863 3864 3865 3866 3867

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3868
	gen8_gt_irq_reset(dev_priv);
3869

3870
	GEN5_IRQ_RESET(GEN8_PCU_);
3871

3872
	spin_lock_irq(&dev_priv->irq_lock);
3873 3874
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3875
	spin_unlock_irq(&dev_priv->irq_lock);
3876 3877
}

3878
static void ironlake_irq_uninstall(struct drm_device *dev)
3879
{
3880
	struct drm_i915_private *dev_priv = to_i915(dev);
3881 3882 3883 3884

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3885
	ironlake_irq_reset(dev);
3886 3887
}

3888
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3889
{
3890
	struct drm_i915_private *dev_priv = to_i915(dev);
3891
	int pipe;
3892

3893
	for_each_pipe(dev_priv, pipe)
3894
		I915_WRITE(PIPESTAT(pipe), 0);
3895 3896 3897
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3898 3899 3900 3901
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3902
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3903 3904 3905 3906 3907 3908 3909 3910 3911

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3912
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
C
Chris Wilson 已提交
3913 3914 3915 3916 3917 3918 3919 3920
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3921 3922
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3923
	spin_lock_irq(&dev_priv->irq_lock);
3924 3925
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3926
	spin_unlock_irq(&dev_priv->irq_lock);
3927

C
Chris Wilson 已提交
3928 3929 3930
	return 0;
}

3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
			       int plane, int pipe, u32 iir)
{
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

	if (!intel_pipe_handle_vblank(dev_priv, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		goto check_page_flip;

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
		goto check_page_flip;

	intel_finish_page_flip_cs(dev_priv, pipe);
	return true;

check_page_flip:
	intel_check_page_flip(dev_priv, pipe);
	return false;
}

3962
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3963
{
3964
	struct drm_device *dev = arg;
3965
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3966 3967 3968 3969 3970 3971
	u16 iir, new_iir;
	u32 pipe_stats[2];
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3972
	irqreturn_t ret;
C
Chris Wilson 已提交
3973

3974 3975 3976
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3977 3978 3979 3980
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

	ret = IRQ_NONE;
C
Chris Wilson 已提交
3981 3982
	iir = I915_READ16(IIR);
	if (iir == 0)
3983
		goto out;
C
Chris Wilson 已提交
3984 3985 3986 3987 3988 3989 3990

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3991
		spin_lock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3992
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3993
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
C
Chris Wilson 已提交
3994

3995
		for_each_pipe(dev_priv, pipe) {
3996
			i915_reg_t reg = PIPESTAT(pipe);
C
Chris Wilson 已提交
3997 3998 3999 4000 4001
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
4002
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
4003 4004
				I915_WRITE(reg, pipe_stats[pipe]);
		}
4005
		spin_unlock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
4006 4007 4008 4009 4010

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
4011
			notify_ring(dev_priv->engine[RCS]);
C
Chris Wilson 已提交
4012

4013
		for_each_pipe(dev_priv, pipe) {
4014 4015 4016 4017 4018 4019 4020
			int plane = pipe;
			if (HAS_FBC(dev_priv))
				plane = !plane;

			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
			    i8xx_handle_vblank(dev_priv, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
4021

4022
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4023
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4024

4025 4026 4027
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
4028
		}
C
Chris Wilson 已提交
4029 4030 4031

		iir = new_iir;
	}
4032 4033 4034 4035
	ret = IRQ_HANDLED;

out:
	enable_rpm_wakeref_asserts(dev_priv);
C
Chris Wilson 已提交
4036

4037
	return ret;
C
Chris Wilson 已提交
4038 4039 4040 4041
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
4042
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
4043 4044
	int pipe;

4045
	for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
4046 4047 4048 4049 4050 4051 4052 4053 4054
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

4055 4056
static void i915_irq_preinstall(struct drm_device * dev)
{
4057
	struct drm_i915_private *dev_priv = to_i915(dev);
4058 4059 4060
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
4061
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4062 4063 4064
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4065
	I915_WRITE16(HWSTAM, 0xeffe);
4066
	for_each_pipe(dev_priv, pipe)
4067 4068 4069 4070 4071 4072 4073 4074
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
4075
	struct drm_i915_private *dev_priv = to_i915(dev);
4076
	u32 enable_mask;
4077

4078 4079 4080 4081 4082 4083 4084 4085
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4086
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4087 4088 4089 4090 4091 4092 4093

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_USER_INTERRUPT;

4094
	if (I915_HAS_HOTPLUG(dev)) {
4095
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4096 4097
		POSTING_READ(PORT_HOTPLUG_EN);

4098 4099 4100 4101 4102 4103 4104 4105 4106 4107
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4108
	i915_enable_asle_pipestat(dev_priv);
4109

4110 4111
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4112
	spin_lock_irq(&dev_priv->irq_lock);
4113 4114
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4115
	spin_unlock_irq(&dev_priv->irq_lock);
4116

4117 4118 4119
	return 0;
}

4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
			       int plane, int pipe, u32 iir)
{
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

	if (!intel_pipe_handle_vblank(dev_priv, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		goto check_page_flip;

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
		goto check_page_flip;

	intel_finish_page_flip_cs(dev_priv, pipe);
	return true;

check_page_flip:
	intel_check_page_flip(dev_priv, pipe);
	return false;
}

4151
static irqreturn_t i915_irq_handler(int irq, void *arg)
4152
{
4153
	struct drm_device *dev = arg;
4154
	struct drm_i915_private *dev_priv = to_i915(dev);
4155
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
4156 4157 4158 4159
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
4160

4161 4162 4163
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4164 4165 4166
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

4167
	iir = I915_READ(IIR);
4168 4169
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
4170
		bool blc_event = false;
4171 4172 4173 4174 4175 4176

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4177
		spin_lock(&dev_priv->irq_lock);
4178
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4179
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4180

4181
		for_each_pipe(dev_priv, pipe) {
4182
			i915_reg_t reg = PIPESTAT(pipe);
4183 4184
			pipe_stats[pipe] = I915_READ(reg);

4185
			/* Clear the PIPE*STAT regs before the IIR */
4186 4187
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4188
				irq_received = true;
4189 4190
			}
		}
4191
		spin_unlock(&dev_priv->irq_lock);
4192 4193 4194 4195 4196

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
4197
		if (I915_HAS_HOTPLUG(dev_priv) &&
4198 4199 4200
		    iir & I915_DISPLAY_PORT_INTERRUPT) {
			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
			if (hotplug_status)
4201
				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4202
		}
4203

4204
		I915_WRITE(IIR, iir & ~flip_mask);
4205 4206 4207
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
4208
			notify_ring(dev_priv->engine[RCS]);
4209

4210
		for_each_pipe(dev_priv, pipe) {
4211 4212 4213 4214 4215 4216 4217
			int plane = pipe;
			if (HAS_FBC(dev_priv))
				plane = !plane;

			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
			    i915_handle_vblank(dev_priv, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4218 4219 4220

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4221 4222

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4223
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4224

4225 4226 4227
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
4228 4229 4230
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4231
			intel_opregion_asle_intr(dev_priv);
4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
4248
		ret = IRQ_HANDLED;
4249
		iir = new_iir;
4250
	} while (iir & ~flip_mask);
4251

4252 4253
	enable_rpm_wakeref_asserts(dev_priv);

4254 4255 4256 4257 4258
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
4259
	struct drm_i915_private *dev_priv = to_i915(dev);
4260 4261 4262
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
4263
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4264 4265 4266
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4267
	I915_WRITE16(HWSTAM, 0xffff);
4268
	for_each_pipe(dev_priv, pipe) {
4269
		/* Clear enable bits; then clear status bits */
4270
		I915_WRITE(PIPESTAT(pipe), 0);
4271 4272
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
4273 4274 4275 4276 4277 4278 4279 4280
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
4281
	struct drm_i915_private *dev_priv = to_i915(dev);
4282 4283
	int pipe;

4284
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4285
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4286 4287

	I915_WRITE(HWSTAM, 0xeffe);
4288
	for_each_pipe(dev_priv, pipe)
4289 4290 4291 4292 4293 4294 4295 4296
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
4297
	struct drm_i915_private *dev_priv = to_i915(dev);
4298
	u32 enable_mask;
4299 4300 4301
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
4302
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4303
			       I915_DISPLAY_PORT_INTERRUPT |
4304 4305 4306 4307 4308 4309 4310
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
4311 4312
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4313 4314
	enable_mask |= I915_USER_INTERRUPT;

4315
	if (IS_G4X(dev_priv))
4316
		enable_mask |= I915_BSD_USER_INTERRUPT;
4317

4318 4319
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4320
	spin_lock_irq(&dev_priv->irq_lock);
4321 4322 4323
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4324
	spin_unlock_irq(&dev_priv->irq_lock);
4325 4326 4327 4328 4329

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
4330
	if (IS_G4X(dev_priv)) {
4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4345
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4346 4347
	POSTING_READ(PORT_HOTPLUG_EN);

4348
	i915_enable_asle_pipestat(dev_priv);
4349 4350 4351 4352

	return 0;
}

4353
static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
4354 4355 4356
{
	u32 hotplug_en;

4357 4358
	assert_spin_locked(&dev_priv->irq_lock);

4359 4360
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
4361
	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4362 4363 4364 4365
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
4366
	if (IS_G4X(dev_priv))
4367 4368 4369 4370
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
4371
	i915_hotplug_interrupt_update_locked(dev_priv,
4372 4373 4374 4375
					     HOTPLUG_INT_EN_MASK |
					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
					     hotplug_en);
4376 4377
}

4378
static irqreturn_t i965_irq_handler(int irq, void *arg)
4379
{
4380
	struct drm_device *dev = arg;
4381
	struct drm_i915_private *dev_priv = to_i915(dev);
4382 4383 4384
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	int ret = IRQ_NONE, pipe;
4385 4386 4387
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4388

4389 4390 4391
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4392 4393 4394
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	disable_rpm_wakeref_asserts(dev_priv);

4395 4396 4397
	iir = I915_READ(IIR);

	for (;;) {
4398
		bool irq_received = (iir & ~flip_mask) != 0;
4399 4400
		bool blc_event = false;

4401 4402 4403 4404 4405
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4406
		spin_lock(&dev_priv->irq_lock);
4407
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4408
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4409

4410
		for_each_pipe(dev_priv, pipe) {
4411
			i915_reg_t reg = PIPESTAT(pipe);
4412 4413 4414 4415 4416 4417 4418
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4419
				irq_received = true;
4420 4421
			}
		}
4422
		spin_unlock(&dev_priv->irq_lock);
4423 4424 4425 4426 4427 4428 4429

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4430 4431 4432
		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
			if (hotplug_status)
4433
				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4434
		}
4435

4436
		I915_WRITE(IIR, iir & ~flip_mask);
4437 4438 4439
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
4440
			notify_ring(dev_priv->engine[RCS]);
4441
		if (iir & I915_BSD_USER_INTERRUPT)
4442
			notify_ring(dev_priv->engine[VCS]);
4443

4444
		for_each_pipe(dev_priv, pipe) {
4445 4446 4447
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
			    i915_handle_vblank(dev_priv, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4448 4449 4450

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4451 4452

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4453
				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4454

4455 4456
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
4457
		}
4458 4459

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4460
			intel_opregion_asle_intr(dev_priv);
4461

4462
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4463
			gmbus_irq_handler(dev_priv);
4464

4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

4483 4484
	enable_rpm_wakeref_asserts(dev_priv);

4485 4486 4487 4488 4489
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4490
	struct drm_i915_private *dev_priv = to_i915(dev);
4491 4492 4493 4494 4495
	int pipe;

	if (!dev_priv)
		return;

4496
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4497
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4498 4499

	I915_WRITE(HWSTAM, 0xffffffff);
4500
	for_each_pipe(dev_priv, pipe)
4501 4502 4503 4504
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

4505
	for_each_pipe(dev_priv, pipe)
4506 4507 4508 4509 4510
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4511 4512 4513 4514 4515 4516 4517
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4518
void intel_irq_init(struct drm_i915_private *dev_priv)
4519
{
4520
	struct drm_device *dev = &dev_priv->drm;
4521

4522 4523
	intel_hpd_init_work(dev_priv);

4524
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4525
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4526

4527
	/* Let's track the enabled rps events */
4528
	if (IS_VALLEYVIEW(dev_priv))
4529
		/* WaGsvRC0ResidencyMethod:vlv */
4530
		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
4531 4532
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4533

4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545
	dev_priv->rps.pm_intr_keep = 0;

	/*
	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
	 * if GEN6_PM_UP_EI_EXPIRED is masked.
	 *
	 * TODO: verify if this can be reproduced on VLV,CHV.
	 */
	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
		dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED;

	if (INTEL_INFO(dev_priv)->gen >= 8)
4546
		dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_GUC;
4547

4548 4549
	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
			  i915_hangcheck_elapsed);
4550

4551
	if (IS_GEN2(dev_priv)) {
4552
		/* Gen2 doesn't have a hardware frame counter */
4553
		dev->max_vblank_count = 0;
4554
		dev->driver->get_vblank_counter = drm_vblank_no_hw_counter;
4555
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4556
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4557
		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4558 4559 4560
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4561 4562
	}

4563 4564 4565 4566 4567
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
4568
	if (!IS_GEN2(dev_priv))
4569 4570
		dev->vblank_disable_immediate = true;

4571 4572
	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4573

4574
	if (IS_CHERRYVIEW(dev_priv)) {
4575 4576 4577 4578
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
4579 4580
		dev->driver->enable_vblank = i965_enable_vblank;
		dev->driver->disable_vblank = i965_disable_vblank;
4581
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4582
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
4583 4584 4585 4586
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
4587 4588
		dev->driver->enable_vblank = i965_enable_vblank;
		dev->driver->disable_vblank = i965_disable_vblank;
4589
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4590
	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4591
		dev->driver->irq_handler = gen8_irq_handler;
4592
		dev->driver->irq_preinstall = gen8_irq_reset;
4593 4594 4595 4596
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
4597
		if (IS_BROXTON(dev_priv))
4598
			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4599
		else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
4600 4601
			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
		else
4602
			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4603
	} else if (HAS_PCH_SPLIT(dev_priv)) {
4604
		dev->driver->irq_handler = ironlake_irq_handler;
4605
		dev->driver->irq_preinstall = ironlake_irq_reset;
4606 4607 4608 4609
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4610
		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4611
	} else {
4612
		if (IS_GEN2(dev_priv)) {
C
Chris Wilson 已提交
4613 4614 4615 4616
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4617 4618
			dev->driver->enable_vblank = i8xx_enable_vblank;
			dev->driver->disable_vblank = i8xx_disable_vblank;
4619
		} else if (IS_GEN3(dev_priv)) {
4620 4621 4622 4623
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
4624 4625
			dev->driver->enable_vblank = i8xx_enable_vblank;
			dev->driver->disable_vblank = i8xx_disable_vblank;
C
Chris Wilson 已提交
4626
		} else {
4627 4628 4629 4630
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
4631 4632
			dev->driver->enable_vblank = i965_enable_vblank;
			dev->driver->disable_vblank = i965_disable_vblank;
C
Chris Wilson 已提交
4633
		}
4634 4635
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4636 4637
	}
}
4638

4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4650 4651 4652 4653 4654 4655 4656 4657 4658
int intel_irq_install(struct drm_i915_private *dev_priv)
{
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
	dev_priv->pm.irqs_enabled = true;

4659
	return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
4660 4661
}

4662 4663 4664 4665 4666 4667 4668
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4669 4670
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
4671
	drm_irq_uninstall(&dev_priv->drm);
4672 4673 4674 4675
	intel_hpd_cancel_work(dev_priv);
	dev_priv->pm.irqs_enabled = false;
}

4676 4677 4678 4679 4680 4681 4682
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4683
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4684
{
4685
	dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
4686
	dev_priv->pm.irqs_enabled = false;
4687
	synchronize_irq(dev_priv->drm.irq);
4688 4689
}

4690 4691 4692 4693 4694 4695 4696
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4697
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4698
{
4699
	dev_priv->pm.irqs_enabled = true;
4700 4701
	dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
	dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
4702
}