i915_irq.c 127.8 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

48
static const u32 hpd_ibx[HPD_NUM_PINS] = {
49 50 51 52 53 54 55
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

56
static const u32 hpd_cpt[HPD_NUM_PINS] = {
57
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
58
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
59 60 61 62 63
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

64
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
65 66 67 68 69 70 71 72
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

73
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
74 75 76 77 78 79 80 81
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

82
static const u32 hpd_status_i915[HPD_NUM_PINS] = { /* i915 and valleyview are the same */
83 84 85 86 87 88 89 90
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

91
/* IIR can theoretically queue up two events. Be paranoid. */
92
#define GEN8_IRQ_RESET_NDX(type, which) do { \
93 94 95 96 97 98 99 100 101
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

102
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
103
	I915_WRITE(type##IMR, 0xffffffff); \
104
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
105
	I915_WRITE(type##IER, 0); \
106 107 108 109
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
110 111
} while (0)

112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
	u32 val = I915_READ(reg); \
	if (val) { \
		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
		     (reg), val); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
	} \
} while (0)

P
Paulo Zanoni 已提交
127
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
128
	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
129
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
130 131
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
P
Paulo Zanoni 已提交
132 133 134
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
135
	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
P
Paulo Zanoni 已提交
136
	I915_WRITE(type##IER, (ier_val)); \
137 138
	I915_WRITE(type##IMR, (imr_val)); \
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
139 140
} while (0)

141 142
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);

143
/* For display hotplug interrupt */
144
void
145
ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
146
{
147 148
	assert_spin_locked(&dev_priv->irq_lock);

149
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
150 151
		return;

152 153 154
	if ((dev_priv->irq_mask & mask) != 0) {
		dev_priv->irq_mask &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
155
		POSTING_READ(DEIMR);
156 157 158
	}
}

159
void
160
ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
161
{
162 163
	assert_spin_locked(&dev_priv->irq_lock);

164
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
165 166
		return;

167 168 169
	if ((dev_priv->irq_mask & mask) != mask) {
		dev_priv->irq_mask |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
170
		POSTING_READ(DEIMR);
171 172 173
	}
}

P
Paulo Zanoni 已提交
174 175 176 177 178 179 180 181 182 183 184 185
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

186 187
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

188
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
189 190
		return;

P
Paulo Zanoni 已提交
191 192 193 194 195 196
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

197
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
198 199 200 201
{
	ilk_update_gt_irq(dev_priv, mask, mask);
}

202
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
203 204 205 206
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

207 208 209 210 211
static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
}

212 213 214 215 216
static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
}

217 218 219 220 221
static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
}

P
Paulo Zanoni 已提交
222 223 224 225 226 227 228 229 230 231
/**
  * snb_update_pm_irq - update GEN6_PMIMR
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  */
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
232
	uint32_t new_val;
P
Paulo Zanoni 已提交
233

234 235
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

P
Paulo Zanoni 已提交
236 237
	assert_spin_locked(&dev_priv->irq_lock);

238
	new_val = dev_priv->pm_irq_mask;
239 240 241
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

242 243
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
244 245
		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
		POSTING_READ(gen6_pm_imr(dev_priv));
246
	}
P
Paulo Zanoni 已提交
247 248
}

249
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
250
{
251 252 253
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

P
Paulo Zanoni 已提交
254 255 256
	snb_update_pm_irq(dev_priv, mask, mask);
}

257 258
static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
				  uint32_t mask)
P
Paulo Zanoni 已提交
259 260 261 262
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

263 264 265 266 267 268 269 270
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	__gen6_disable_pm_irq(dev_priv, mask);
}

I
Imre Deak 已提交
271 272 273 274 275 276 277 278 279 280 281 282
void gen6_reset_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t reg = gen6_pm_iir(dev_priv);

	spin_lock_irq(&dev_priv->irq_lock);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	POSTING_READ(reg);
	spin_unlock_irq(&dev_priv->irq_lock);
}

283 284 285 286 287
void gen6_enable_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	spin_lock_irq(&dev_priv->irq_lock);
288

289
	WARN_ON(dev_priv->rps.pm_iir);
I
Imre Deak 已提交
290
	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
I
Imre Deak 已提交
291
	dev_priv->rps.interrupts_enabled = true;
292 293
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
				dev_priv->pm_rps_events);
294
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
295

296 297 298
	spin_unlock_irq(&dev_priv->irq_lock);
}

299 300 301
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
{
	/*
302
	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
303
	 * if GEN6_PM_UP_EI_EXPIRED is masked.
304 305
	 *
	 * TODO: verify if this can be reproduced on VLV,CHV.
306 307 308 309 310 311 312 313 314 315
	 */
	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;

	if (INTEL_INFO(dev_priv)->gen >= 8)
		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;

	return mask;
}

316 317 318 319
void gen6_disable_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

I
Imre Deak 已提交
320 321 322 323 324 325
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->rps.interrupts_enabled = false;
	spin_unlock_irq(&dev_priv->irq_lock);

	cancel_work_sync(&dev_priv->rps.work);

326 327
	spin_lock_irq(&dev_priv->irq_lock);

328
	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
329 330

	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
331 332
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
				~dev_priv->pm_rps_events);
333 334
	I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
	I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
335 336 337

	dev_priv->rps.pm_iir = 0;

338
	spin_unlock_irq(&dev_priv->irq_lock);
339 340
}

341 342 343 344 345 346
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
347 348 349
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask)
350 351 352 353 354
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

355 356
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

357 358
	assert_spin_locked(&dev_priv->irq_lock);

359
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
360 361
		return;

362 363 364
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
365

D
Daniel Vetter 已提交
366
static void
367 368
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
369
{
370
	u32 reg = PIPESTAT(pipe);
371
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
372

373
	assert_spin_locked(&dev_priv->irq_lock);
374
	WARN_ON(!intel_irqs_enabled(dev_priv));
375

376 377 378 379
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
380 381 382
		return;

	if ((pipestat & enable_mask) == enable_mask)
383 384
		return;

385 386
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

387
	/* Enable the interrupt, clear any pending status */
388
	pipestat |= enable_mask | status_mask;
389 390
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
391 392
}

D
Daniel Vetter 已提交
393
static void
394 395
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
396
{
397
	u32 reg = PIPESTAT(pipe);
398
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
399

400
	assert_spin_locked(&dev_priv->irq_lock);
401
	WARN_ON(!intel_irqs_enabled(dev_priv));
402

403 404 405 406
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
407 408
		return;

409 410 411
	if ((pipestat & enable_mask) == 0)
		return;

412 413
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

414
	pipestat &= ~enable_mask;
415 416
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
417 418
}

419 420 421 422 423
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
424 425
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
426 427 428
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
429 430 431 432 433 434
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
435 436 437 438 439 440 441 442 443 444 445 446

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

447 448 449 450 451 452
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

453 454 455 456 457
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
458 459 460 461 462 463 464 465 466
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

467 468 469 470 471
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
472 473 474
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

475
/**
476
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
477
 */
478
static void i915_enable_asle_pipestat(struct drm_device *dev)
479
{
480
	struct drm_i915_private *dev_priv = dev->dev_private;
481

482 483 484
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
		return;

485
	spin_lock_irq(&dev_priv->irq_lock);
486

487
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
488
	if (INTEL_INFO(dev)->gen >= 4)
489
		i915_enable_pipestat(dev_priv, PIPE_A,
490
				     PIPE_LEGACY_BLC_EVENT_STATUS);
491

492
	spin_unlock_irq(&dev_priv->irq_lock);
493 494
}

495 496 497 498 499 500 501 502 503 504 505 506
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
507
	struct drm_i915_private *dev_priv = dev->dev_private;
508

509 510 511 512
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		/* Locking is horribly broken here, but whatever. */
		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
513

514 515 516 517
		return intel_crtc->active;
	} else {
		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
	}
518 519
}

520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

570 571 572 573 574 575
static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

576 577 578
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
579
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
580
{
581
	struct drm_i915_private *dev_priv = dev->dev_private;
582 583
	unsigned long high_frame;
	unsigned long low_frame;
584
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
585 586

	if (!i915_pipe_enabled(dev, pipe)) {
587
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
588
				"pipe %c\n", pipe_name(pipe));
589 590 591
		return 0;
	}

592 593 594 595
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		struct intel_crtc *intel_crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		const struct drm_display_mode *mode =
596
			&intel_crtc->config->base.adjusted_mode;
597

598 599 600 601 602
		htotal = mode->crtc_htotal;
		hsync_start = mode->crtc_hsync_start;
		vbl_start = mode->crtc_vblank_start;
		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
			vbl_start = DIV_ROUND_UP(vbl_start, 2);
603
	} else {
604
		enum transcoder cpu_transcoder = (enum transcoder) pipe;
605 606

		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
607
		hsync_start = (I915_READ(HSYNC(cpu_transcoder))  & 0x1fff) + 1;
608
		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
609 610 611
		if ((I915_READ(PIPECONF(cpu_transcoder)) &
		     PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
			vbl_start = DIV_ROUND_UP(vbl_start, 2);
612 613
	}

614 615 616 617 618 619
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

620 621
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
622

623 624 625 626 627 628
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
629
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
630
		low   = I915_READ(low_frame);
631
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
632 633
	} while (high1 != high2);

634
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
635
	pixel = low & PIPE_PIXEL_MASK;
636
	low >>= PIPE_FRAME_LOW_SHIFT;
637 638 639 640 641 642

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
643
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
644 645
}

646
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
647
{
648
	struct drm_i915_private *dev_priv = dev->dev_private;
649
	int reg = PIPE_FRMCOUNT_GM45(pipe);
650 651

	if (!i915_pipe_enabled(dev, pipe)) {
652
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
653
				 "pipe %c\n", pipe_name(pipe));
654 655 656 657 658 659
		return 0;
	}

	return I915_READ(reg);
}

660 661 662
/* raw reads, only for fast reads of display block, no need for forcewake etc. */
#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))

663 664 665 666
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
667
	const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
668
	enum pipe pipe = crtc->pipe;
669
	int position, vtotal;
670

671
	vtotal = mode->crtc_vtotal;
672 673 674 675 676 677 678 679 680
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

	if (IS_GEN2(dev))
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
	else
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;

	/*
681 682
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
683
	 */
684
	return (position + crtc->scanline_offset) % vtotal;
685 686
}

687
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
688 689
				    unsigned int flags, int *vpos, int *hpos,
				    ktime_t *stime, ktime_t *etime)
690
{
691 692 693
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
694
	const struct drm_display_mode *mode = &intel_crtc->config->base.adjusted_mode;
695
	int position;
696
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
697 698
	bool in_vbl = true;
	int ret = 0;
699
	unsigned long irqflags;
700

701
	if (!intel_crtc->active) {
702
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
703
				 "pipe %c\n", pipe_name(pipe));
704 705 706
		return 0;
	}

707
	htotal = mode->crtc_htotal;
708
	hsync_start = mode->crtc_hsync_start;
709 710 711
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
712

713 714 715 716 717 718
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

719 720
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

721 722 723 724 725 726
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
727

728 729 730 731 732 733
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

734
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
735 736 737
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
738
		position = __intel_get_crtc_scanline(intel_crtc);
739 740 741 742 743
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
744
		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
745

746 747 748 749
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
750

751 752 753 754 755 756 757 758 759 760 761 762
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

763 764 765 766 767 768 769 770 771 772
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
773 774
	}

775 776 777 778 779 780 781 782
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

783 784 785 786 787 788 789 790 791 792 793 794
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
795

796
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
797 798 799 800 801 802
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
803 804 805

	/* In vblank? */
	if (in_vbl)
806
		ret |= DRM_SCANOUTPOS_IN_VBLANK;
807 808 809 810

	return ret;
}

811 812 813 814 815 816 817 818 819 820 821 822 823
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

824
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
825 826 827 828
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
829
	struct drm_crtc *crtc;
830

831
	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
832
		DRM_ERROR("Invalid crtc %d\n", pipe);
833 834 835 836
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
837 838 839 840 841 842 843 844 845 846
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

	if (!crtc->enabled) {
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
847 848

	/* Helper routine in DRM core does all the work: */
849 850
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
851
						     crtc,
852
						     &to_intel_crtc(crtc)->config->base.adjusted_mode);
853 854
}

855 856
static bool intel_hpd_irq_event(struct drm_device *dev,
				struct drm_connector *connector)
857 858 859 860 861 862 863
{
	enum drm_connector_status old_status;

	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
	old_status = connector->status;

	connector->status = connector->funcs->detect(connector, false);
864 865 866 867
	if (old_status == connector->status)
		return false;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
868
		      connector->base.id,
869
		      connector->name,
870 871 872 873
		      drm_get_connector_status_name(old_status),
		      drm_get_connector_status_name(connector->status));

	return true;
874 875
}

876 877 878 879 880 881
static void i915_digport_work_func(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, dig_port_work);
	u32 long_port_mask, short_port_mask;
	struct intel_digital_port *intel_dig_port;
882
	int i;
883 884
	u32 old_bits = 0;

885
	spin_lock_irq(&dev_priv->irq_lock);
886 887 888 889
	long_port_mask = dev_priv->long_hpd_port_mask;
	dev_priv->long_hpd_port_mask = 0;
	short_port_mask = dev_priv->short_hpd_port_mask;
	dev_priv->short_hpd_port_mask = 0;
890
	spin_unlock_irq(&dev_priv->irq_lock);
891 892 893 894 895 896 897 898 899 900 901 902 903 904 905

	for (i = 0; i < I915_MAX_PORTS; i++) {
		bool valid = false;
		bool long_hpd = false;
		intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port || !intel_dig_port->hpd_pulse)
			continue;

		if (long_port_mask & (1 << i))  {
			valid = true;
			long_hpd = true;
		} else if (short_port_mask & (1 << i))
			valid = true;

		if (valid) {
906 907
			enum irqreturn ret;

908
			ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
909 910
			if (ret == IRQ_NONE) {
				/* fall back to old school hpd */
911 912 913 914 915 916
				old_bits |= (1 << intel_dig_port->base.hpd_pin);
			}
		}
	}

	if (old_bits) {
917
		spin_lock_irq(&dev_priv->irq_lock);
918
		dev_priv->hpd_event_bits |= old_bits;
919
		spin_unlock_irq(&dev_priv->irq_lock);
920 921 922 923
		schedule_work(&dev_priv->hotplug_work);
	}
}

924 925 926
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
927 928
#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)

929 930
static void i915_hotplug_work_func(struct work_struct *work)
{
931 932
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, hotplug_work);
933
	struct drm_device *dev = dev_priv->dev;
934
	struct drm_mode_config *mode_config = &dev->mode_config;
935 936 937 938
	struct intel_connector *intel_connector;
	struct intel_encoder *intel_encoder;
	struct drm_connector *connector;
	bool hpd_disabled = false;
939
	bool changed = false;
940
	u32 hpd_event_bits;
941

942
	mutex_lock(&mode_config->mutex);
943 944
	DRM_DEBUG_KMS("running encoder hotplug functions\n");

945
	spin_lock_irq(&dev_priv->irq_lock);
946 947 948

	hpd_event_bits = dev_priv->hpd_event_bits;
	dev_priv->hpd_event_bits = 0;
949 950
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
951 952
		if (!intel_connector->encoder)
			continue;
953 954 955 956 957 958
		intel_encoder = intel_connector->encoder;
		if (intel_encoder->hpd_pin > HPD_NONE &&
		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
			DRM_INFO("HPD interrupt storm detected on connector %s: "
				 "switching from hotplug detection to polling\n",
959
				connector->name);
960 961 962 963 964
			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
			connector->polled = DRM_CONNECTOR_POLL_CONNECT
				| DRM_CONNECTOR_POLL_DISCONNECT;
			hpd_disabled = true;
		}
965 966
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
967
				      connector->name, intel_encoder->hpd_pin);
968
		}
969 970 971 972
	}
	 /* if there were no outputs to poll, poll was disabled,
	  * therefore make sure it's enabled when disabling HPD on
	  * some connectors */
973
	if (hpd_disabled) {
974
		drm_kms_helper_poll_enable(dev);
975 976
		mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
				 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
977
	}
978

979
	spin_unlock_irq(&dev_priv->irq_lock);
980

981 982
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
983 984
		if (!intel_connector->encoder)
			continue;
985 986 987 988 989 990 991 992
		intel_encoder = intel_connector->encoder;
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			if (intel_encoder->hot_plug)
				intel_encoder->hot_plug(intel_encoder);
			if (intel_hpd_irq_event(dev, connector))
				changed = true;
		}
	}
993 994
	mutex_unlock(&mode_config->mutex);

995 996
	if (changed)
		drm_kms_helper_hotplug_event(dev);
997 998
}

999
static void ironlake_rps_change_irq_handler(struct drm_device *dev)
1000
{
1001
	struct drm_i915_private *dev_priv = dev->dev_private;
1002
	u32 busy_up, busy_down, max_avg, min_avg;
1003 1004
	u8 new_delay;

1005
	spin_lock(&mchdev_lock);
1006

1007 1008
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

1009
	new_delay = dev_priv->ips.cur_delay;
1010

1011
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1012 1013
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
1014 1015 1016 1017
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
1018
	if (busy_up > max_avg) {
1019 1020 1021 1022
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
1023
	} else if (busy_down < min_avg) {
1024 1025 1026 1027
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
1028 1029
	}

1030
	if (ironlake_set_drps(dev, new_delay))
1031
		dev_priv->ips.cur_delay = new_delay;
1032

1033
	spin_unlock(&mchdev_lock);
1034

1035 1036 1037
	return;
}

1038
static void notify_ring(struct drm_device *dev,
1039
			struct intel_engine_cs *ring)
1040
{
1041
	if (!intel_ring_initialized(ring))
1042 1043
		return;

1044
	trace_i915_gem_request_notify(ring);
1045

1046 1047 1048
	wake_up_all(&ring->irq_queue);
}

1049
static u32 vlv_c0_residency(struct drm_i915_private *dev_priv,
1050
			    struct intel_rps_ei *rps_ei)
1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
{
	u32 cz_ts, cz_freq_khz;
	u32 render_count, media_count;
	u32 elapsed_render, elapsed_media, elapsed_time;
	u32 residency = 0;

	cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
	cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4);

	render_count = I915_READ(VLV_RENDER_C0_COUNT_REG);
	media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG);

1063 1064 1065 1066
	if (rps_ei->cz_clock == 0) {
		rps_ei->cz_clock = cz_ts;
		rps_ei->render_c0 = render_count;
		rps_ei->media_c0 = media_count;
1067 1068 1069 1070

		return dev_priv->rps.cur_freq;
	}

1071 1072
	elapsed_time = cz_ts - rps_ei->cz_clock;
	rps_ei->cz_clock = cz_ts;
1073

1074 1075
	elapsed_render = render_count - rps_ei->render_c0;
	rps_ei->render_c0 = render_count;
1076

1077 1078
	elapsed_media = media_count - rps_ei->media_c0;
	rps_ei->media_c0 = media_count;
1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103

	/* Convert all the counters into common unit of milli sec */
	elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC;
	elapsed_render /=  cz_freq_khz;
	elapsed_media /= cz_freq_khz;

	/*
	 * Calculate overall C0 residency percentage
	 * only if elapsed time is non zero
	 */
	if (elapsed_time) {
		residency =
			((max(elapsed_render, elapsed_media) * 100)
				/ elapsed_time);
	}

	return residency;
}

/**
 * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU
 * busy-ness calculated from C0 counters of render & media power wells
 * @dev_priv: DRM device private
 *
 */
1104
static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv)
1105 1106
{
	u32 residency_C0_up = 0, residency_C0_down = 0;
1107
	int new_delay, adj;
1108 1109 1110 1111 1112 1113

	dev_priv->rps.ei_interrupt_count++;

	WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));


1114 1115 1116
	if (dev_priv->rps.up_ei.cz_clock == 0) {
		vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei);
		vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei);
1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
		return dev_priv->rps.cur_freq;
	}


	/*
	 * To down throttle, C0 residency should be less than down threshold
	 * for continous EI intervals. So calculate down EI counters
	 * once in VLV_INT_COUNT_FOR_DOWN_EI
	 */
	if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) {

		dev_priv->rps.ei_interrupt_count = 0;

		residency_C0_down = vlv_c0_residency(dev_priv,
1131
						     &dev_priv->rps.down_ei);
1132 1133
	} else {
		residency_C0_up = vlv_c0_residency(dev_priv,
1134
						   &dev_priv->rps.up_ei);
1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
	}

	new_delay = dev_priv->rps.cur_freq;

	adj = dev_priv->rps.last_adj;
	/* C0 residency is greater than UP threshold. Increase Frequency */
	if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) {
		if (adj > 0)
			adj *= 2;
		else
			adj = 1;

		if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit)
			new_delay = dev_priv->rps.cur_freq + adj;

		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
		if (new_delay < dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;

	} else if (!dev_priv->rps.ei_interrupt_count &&
			(residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) {
		if (adj < 0)
			adj *= 2;
		else
			adj = -1;
		/*
		 * This means, C0 residency is less than down threshold over
		 * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq
		 */
		if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
			new_delay = dev_priv->rps.cur_freq + adj;
	}

	return new_delay;
}

1174
static void gen6_pm_rps_work(struct work_struct *work)
1175
{
1176 1177
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
P
Paulo Zanoni 已提交
1178
	u32 pm_iir;
1179
	int new_delay, adj;
1180

1181
	spin_lock_irq(&dev_priv->irq_lock);
I
Imre Deak 已提交
1182 1183 1184 1185 1186
	/* Speed up work cancelation during disabling rps interrupts. */
	if (!dev_priv->rps.interrupts_enabled) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}
1187 1188
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1189 1190
	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1191
	spin_unlock_irq(&dev_priv->irq_lock);
1192

1193
	/* Make sure we didn't queue anything we're not going to process. */
1194
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1195

1196
	if ((pm_iir & dev_priv->pm_rps_events) == 0)
1197 1198
		return;

1199
	mutex_lock(&dev_priv->rps.hw_lock);
1200

1201
	adj = dev_priv->rps.last_adj;
1202
	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1203 1204
		if (adj > 0)
			adj *= 2;
1205 1206 1207 1208
		else {
			/* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
		}
1209
		new_delay = dev_priv->rps.cur_freq + adj;
1210 1211 1212 1213 1214

		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1215 1216
		if (new_delay < dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1217
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1218 1219
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1220
		else
1221
			new_delay = dev_priv->rps.min_freq_softlimit;
1222
		adj = 0;
1223 1224
	} else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
		new_delay = vlv_calc_delay_from_C0_counters(dev_priv);
1225 1226 1227
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1228 1229 1230 1231
		else {
			/* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
		}
1232
		new_delay = dev_priv->rps.cur_freq + adj;
1233
	} else { /* unknown event */
1234
		new_delay = dev_priv->rps.cur_freq;
1235
	}
1236

1237 1238 1239
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1240
	new_delay = clamp_t(int, new_delay,
1241 1242
			    dev_priv->rps.min_freq_softlimit,
			    dev_priv->rps.max_freq_softlimit);
1243

1244
	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1245 1246 1247 1248 1249

	if (IS_VALLEYVIEW(dev_priv->dev))
		valleyview_set_rps(dev_priv->dev, new_delay);
	else
		gen6_set_rps(dev_priv->dev, new_delay);
1250

1251
	mutex_unlock(&dev_priv->rps.hw_lock);
1252 1253
}

1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1266 1267
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1268
	u32 error_status, row, bank, subbank;
1269
	char *parity_event[6];
1270
	uint32_t misccpctl;
1271
	uint8_t slice = 0;
1272 1273 1274 1275 1276 1277 1278

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

1279 1280 1281 1282
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1283 1284 1285 1286
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1287 1288
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
		u32 reg;
1289

1290 1291 1292
		slice--;
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
			break;
1293

1294
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1295

1296
		reg = GEN7_L3CDERRST1 + (slice * 0x200);
1297

1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1313
		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1314
				   KOBJ_CHANGE, parity_event);
1315

1316 1317
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1318

1319 1320 1321 1322 1323
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1324

1325
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1326

1327 1328
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1329
	spin_lock_irq(&dev_priv->irq_lock);
1330
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
1331
	spin_unlock_irq(&dev_priv->irq_lock);
1332 1333

	mutex_unlock(&dev_priv->dev->struct_mutex);
1334 1335
}

1336
static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1337
{
1338
	struct drm_i915_private *dev_priv = dev->dev_private;
1339

1340
	if (!HAS_L3_DPF(dev))
1341 1342
		return;

1343
	spin_lock(&dev_priv->irq_lock);
1344
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1345
	spin_unlock(&dev_priv->irq_lock);
1346

1347 1348 1349 1350 1351 1352 1353
	iir &= GT_PARITY_ERROR(dev);
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1354
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1355 1356
}

1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
		notify_ring(dev, &dev_priv->ring[RCS]);
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[VCS]);
}

1368 1369 1370 1371 1372
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

1373 1374
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1375
		notify_ring(dev, &dev_priv->ring[RCS]);
1376
	if (gt_iir & GT_BSD_USER_INTERRUPT)
1377
		notify_ring(dev, &dev_priv->ring[VCS]);
1378
	if (gt_iir & GT_BLT_USER_INTERRUPT)
1379 1380
		notify_ring(dev, &dev_priv->ring[BCS]);

1381 1382
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
1383 1384
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1385

1386 1387
	if (gt_iir & GT_PARITY_ERROR(dev))
		ivybridge_parity_error_irq_handler(dev, gt_iir);
1388 1389
}

1390 1391 1392 1393
static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
				       struct drm_i915_private *dev_priv,
				       u32 master_ctl)
{
1394
	struct intel_engine_cs *ring;
1395 1396 1397 1398 1399 1400 1401
	u32 rcs, bcs, vcs;
	uint32_t tmp = 0;
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
		tmp = I915_READ(GEN8_GT_IIR(0));
		if (tmp) {
1402
			I915_WRITE(GEN8_GT_IIR(0), tmp);
1403
			ret = IRQ_HANDLED;
1404

1405
			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1406
			ring = &dev_priv->ring[RCS];
1407
			if (rcs & GT_RENDER_USER_INTERRUPT)
1408 1409
				notify_ring(dev, ring);
			if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
1410
				intel_lrc_irq_handler(ring);
1411 1412 1413

			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
			ring = &dev_priv->ring[BCS];
1414
			if (bcs & GT_RENDER_USER_INTERRUPT)
1415 1416
				notify_ring(dev, ring);
			if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
1417
				intel_lrc_irq_handler(ring);
1418 1419 1420 1421
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1422
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1423 1424
		tmp = I915_READ(GEN8_GT_IIR(1));
		if (tmp) {
1425
			I915_WRITE(GEN8_GT_IIR(1), tmp);
1426
			ret = IRQ_HANDLED;
1427

1428
			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1429
			ring = &dev_priv->ring[VCS];
1430
			if (vcs & GT_RENDER_USER_INTERRUPT)
1431
				notify_ring(dev, ring);
1432
			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1433
				intel_lrc_irq_handler(ring);
1434

1435
			vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
1436
			ring = &dev_priv->ring[VCS2];
1437
			if (vcs & GT_RENDER_USER_INTERRUPT)
1438
				notify_ring(dev, ring);
1439
			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1440
				intel_lrc_irq_handler(ring);
1441 1442 1443 1444
		} else
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
	}

1445 1446 1447 1448 1449
	if (master_ctl & GEN8_GT_PM_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(2));
		if (tmp & dev_priv->pm_rps_events) {
			I915_WRITE(GEN8_GT_IIR(2),
				   tmp & dev_priv->pm_rps_events);
1450
			ret = IRQ_HANDLED;
1451
			gen6_rps_irq_handler(dev_priv, tmp);
1452 1453 1454 1455
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1456 1457 1458
	if (master_ctl & GEN8_GT_VECS_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(3));
		if (tmp) {
1459
			I915_WRITE(GEN8_GT_IIR(3), tmp);
1460
			ret = IRQ_HANDLED;
1461

1462
			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1463
			ring = &dev_priv->ring[VECS];
1464
			if (vcs & GT_RENDER_USER_INTERRUPT)
1465
				notify_ring(dev, ring);
1466
			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1467
				intel_lrc_irq_handler(ring);
1468 1469 1470 1471 1472 1473 1474
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

	return ret;
}

1475 1476 1477
#define HPD_STORM_DETECT_PERIOD 1000
#define HPD_STORM_THRESHOLD 5

1478
static int pch_port_to_hotplug_shift(enum port port)
1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
{
	switch (port) {
	case PORT_A:
	case PORT_E:
	default:
		return -1;
	case PORT_B:
		return 0;
	case PORT_C:
		return 8;
	case PORT_D:
		return 16;
	}
}

1494
static int i915_port_to_hotplug_shift(enum port port)
1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
{
	switch (port) {
	case PORT_A:
	case PORT_E:
	default:
		return -1;
	case PORT_B:
		return 17;
	case PORT_C:
		return 19;
	case PORT_D:
		return 21;
	}
}

static inline enum port get_port_from_pin(enum hpd_pin pin)
{
	switch (pin) {
	case HPD_PORT_B:
		return PORT_B;
	case HPD_PORT_C:
		return PORT_C;
	case HPD_PORT_D:
		return PORT_D;
	default:
		return PORT_A; /* no hpd */
	}
}

1524
static inline void intel_hpd_irq_handler(struct drm_device *dev,
1525
					 u32 hotplug_trigger,
1526
					 u32 dig_hotplug_reg,
1527
					 const u32 hpd[HPD_NUM_PINS])
1528
{
1529
	struct drm_i915_private *dev_priv = dev->dev_private;
1530
	int i;
1531
	enum port port;
1532
	bool storm_detected = false;
1533 1534 1535
	bool queue_dig = false, queue_hp = false;
	u32 dig_shift;
	u32 dig_port_mask = 0;
1536

1537 1538 1539
	if (!hotplug_trigger)
		return;

1540 1541
	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg);
1542

1543
	spin_lock(&dev_priv->irq_lock);
1544
	for (i = 1; i < HPD_NUM_PINS; i++) {
1545 1546 1547 1548 1549 1550 1551
		if (!(hpd[i] & hotplug_trigger))
			continue;

		port = get_port_from_pin(i);
		if (port && dev_priv->hpd_irq_port[port]) {
			bool long_hpd;

1552 1553
			if (HAS_PCH_SPLIT(dev)) {
				dig_shift = pch_port_to_hotplug_shift(port);
1554
				long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1555 1556 1557
			} else {
				dig_shift = i915_port_to_hotplug_shift(port);
				long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1558 1559
			}

1560 1561 1562
			DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
					 port_name(port),
					 long_hpd ? "long" : "short");
1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575
			/* for long HPD pulses we want to have the digital queue happen,
			   but we still want HPD storm detection to function. */
			if (long_hpd) {
				dev_priv->long_hpd_port_mask |= (1 << port);
				dig_port_mask |= hpd[i];
			} else {
				/* for short HPD just trigger the digital queue */
				dev_priv->short_hpd_port_mask |= (1 << port);
				hotplug_trigger &= ~hpd[i];
			}
			queue_dig = true;
		}
	}
1576

1577
	for (i = 1; i < HPD_NUM_PINS; i++) {
1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591
		if (hpd[i] & hotplug_trigger &&
		    dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
			/*
			 * On GMCH platforms the interrupt mask bits only
			 * prevent irq generation, not the setting of the
			 * hotplug bits itself. So only WARN about unexpected
			 * interrupts on saner platforms.
			 */
			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
				  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
				  hotplug_trigger, i, hpd[i]);

			continue;
		}
1592

1593 1594 1595 1596
		if (!(hpd[i] & hotplug_trigger) ||
		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
			continue;

1597 1598 1599 1600 1601
		if (!(dig_port_mask & hpd[i])) {
			dev_priv->hpd_event_bits |= (1 << i);
			queue_hp = true;
		}

1602 1603 1604 1605 1606
		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
				   dev_priv->hpd_stats[i].hpd_last_jiffies
				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
			dev_priv->hpd_stats[i].hpd_cnt = 0;
1607
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1608 1609
		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1610
			dev_priv->hpd_event_bits &= ~(1 << i);
1611
			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
1612
			storm_detected = true;
1613 1614
		} else {
			dev_priv->hpd_stats[i].hpd_cnt++;
1615 1616
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
				      dev_priv->hpd_stats[i].hpd_cnt);
1617 1618 1619
		}
	}

1620 1621
	if (storm_detected)
		dev_priv->display.hpd_irq_setup(dev);
1622
	spin_unlock(&dev_priv->irq_lock);
1623

1624 1625 1626 1627 1628 1629
	/*
	 * Our hotplug handler can grab modeset locks (by calling down into the
	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
	 * queue for otherwise the flush_work in the pageflip code will
	 * deadlock.
	 */
1630
	if (queue_dig)
1631
		queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
1632 1633
	if (queue_hp)
		schedule_work(&dev_priv->hotplug_work);
1634 1635
}

1636 1637
static void gmbus_irq_handler(struct drm_device *dev)
{
1638
	struct drm_i915_private *dev_priv = dev->dev_private;
1639 1640

	wake_up_all(&dev_priv->gmbus_wait_queue);
1641 1642
}

1643 1644
static void dp_aux_irq_handler(struct drm_device *dev)
{
1645
	struct drm_i915_private *dev_priv = dev->dev_private;
1646 1647

	wake_up_all(&dev_priv->gmbus_wait_queue);
1648 1649
}

1650
#if defined(CONFIG_DEBUG_FS)
1651 1652 1653 1654
static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1655 1656 1657 1658
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1659
	int head, tail;
1660

1661 1662
	spin_lock(&pipe_crc->lock);

1663
	if (!pipe_crc->entries) {
1664
		spin_unlock(&pipe_crc->lock);
1665
		DRM_DEBUG_KMS("spurious interrupt\n");
1666 1667 1668
		return;
	}

1669 1670
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1671 1672

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1673
		spin_unlock(&pipe_crc->lock);
1674 1675 1676 1677 1678
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1679

1680
	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1681 1682 1683 1684 1685
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1686 1687

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1688 1689 1690
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1691 1692

	wake_up_interruptible(&pipe_crc->wq);
1693
}
1694 1695 1696 1697 1698 1699 1700 1701
#else
static inline void
display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1702

1703
static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
D
Daniel Vetter 已提交
1704 1705 1706
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1707 1708 1709
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1710 1711
}

1712
static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1713 1714 1715
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1716 1717 1718 1719 1720 1721
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1722
}
1723

1724
static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1725 1726
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737
	uint32_t res1, res2;

	if (INTEL_INFO(dev)->gen >= 3)
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1738

1739 1740 1741 1742 1743
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1744
}
1745

1746 1747 1748 1749
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1750
{
1751 1752 1753
	/* TODO: RPS on GEN9+ is not supported yet. */
	if (WARN_ONCE(INTEL_INFO(dev_priv)->gen >= 9,
		      "GEN9+: unexpected RPS IRQ\n"))
1754 1755
		return;

1756
	if (pm_iir & dev_priv->pm_rps_events) {
1757
		spin_lock(&dev_priv->irq_lock);
1758
		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
I
Imre Deak 已提交
1759 1760 1761 1762
		if (dev_priv->rps.interrupts_enabled) {
			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
			queue_work(dev_priv->wq, &dev_priv->rps.work);
		}
1763
		spin_unlock(&dev_priv->irq_lock);
1764 1765
	}

1766 1767 1768
	if (INTEL_INFO(dev_priv)->gen >= 8)
		return;

1769 1770 1771
	if (HAS_VEBOX(dev_priv->dev)) {
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
B
Ben Widawsky 已提交
1772

1773 1774
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
B
Ben Widawsky 已提交
1775
	}
1776 1777
}

1778 1779 1780 1781 1782 1783 1784 1785
static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
{
	if (!drm_handle_vblank(dev, pipe))
		return false;

	return true;
}

1786 1787 1788
static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1789
	u32 pipe_stats[I915_MAX_PIPES] = { };
1790 1791
	int pipe;

1792
	spin_lock(&dev_priv->irq_lock);
1793
	for_each_pipe(dev_priv, pipe) {
1794
		int reg;
1795
		u32 mask, iir_bit = 0;
1796

1797 1798 1799 1800 1801 1802 1803
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1804 1805 1806

		/* fifo underruns are filterered in the underrun handler. */
		mask = PIPE_FIFO_UNDERRUN_STATUS;
1807 1808 1809 1810 1811 1812 1813 1814

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1815 1816 1817
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1818 1819 1820 1821 1822
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1823 1824 1825
			continue;

		reg = PIPESTAT(pipe);
1826 1827
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1828 1829 1830 1831

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1832 1833
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1834 1835
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1836
	spin_unlock(&dev_priv->irq_lock);
1837

1838
	for_each_pipe(dev_priv, pipe) {
1839 1840 1841
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
1842

1843
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1844 1845 1846 1847 1848 1849 1850
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip(dev, pipe);
		}

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev, pipe);

1851 1852
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1853 1854 1855 1856 1857 1858
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev);
}

1859 1860 1861 1862 1863
static void i9xx_hpd_irq_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

1864 1865 1866 1867 1868 1869 1870
	if (hotplug_status) {
		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
		/*
		 * Make sure hotplug status is cleared before we clear IIR, or else we
		 * may miss hotplug events.
		 */
		POSTING_READ(PORT_HOTPLUG_STAT);
1871

1872 1873
		if (IS_G4X(dev)) {
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1874

1875
			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
1876 1877
		} else {
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1878

1879
			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
1880
		}
1881

1882 1883 1884 1885
		if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
		    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
			dp_aux_irq_handler(dev);
	}
1886 1887
}

1888
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1889
{
1890
	struct drm_device *dev = arg;
1891
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
1892 1893 1894 1895
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;

	while (true) {
1896 1897
		/* Find, clear, then process each source of interrupt */

J
Jesse Barnes 已提交
1898
		gt_iir = I915_READ(GTIIR);
1899 1900 1901
		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);

J
Jesse Barnes 已提交
1902
		pm_iir = I915_READ(GEN6_PMIIR);
1903 1904 1905 1906 1907 1908 1909 1910 1911 1912
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

		iir = I915_READ(VLV_IIR);
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
J
Jesse Barnes 已提交
1913 1914 1915 1916 1917 1918

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

1919 1920
		if (gt_iir)
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1921
		if (pm_iir)
1922
			gen6_rps_irq_handler(dev_priv, pm_iir);
1923 1924 1925
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
J
Jesse Barnes 已提交
1926 1927 1928 1929 1930 1931
	}

out:
	return ret;
}

1932 1933
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1934
	struct drm_device *dev = arg;
1935 1936 1937 1938
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl, iir;
	irqreturn_t ret = IRQ_NONE;

1939 1940 1941
	for (;;) {
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1942

1943 1944
		if (master_ctl == 0 && iir == 0)
			break;
1945

1946 1947
		ret = IRQ_HANDLED;

1948
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1949

1950
		/* Find, clear, then process each source of interrupt */
1951

1952 1953 1954 1955 1956 1957
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
1958

1959
		gen8_gt_irq_handler(dev, dev_priv, master_ctl);
1960

1961 1962 1963
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
1964

1965 1966 1967
		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
		POSTING_READ(GEN8_MASTER_IRQ);
	}
1968

1969 1970 1971
	return ret;
}

1972
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1973
{
1974
	struct drm_i915_private *dev_priv = dev->dev_private;
1975
	int pipe;
1976
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1977 1978 1979 1980
	u32 dig_hotplug_reg;

	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1981

1982
	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
1983

1984 1985 1986
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1987
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1988 1989
				 port_name(port));
	}
1990

1991 1992 1993
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

1994
	if (pch_iir & SDE_GMBUS)
1995
		gmbus_irq_handler(dev);
1996 1997 1998 1999 2000 2001 2002 2003 2004 2005

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2006
	if (pch_iir & SDE_FDI_MASK)
2007
		for_each_pipe(dev_priv, pipe)
2008 2009 2010
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2011 2012 2013 2014 2015 2016 2017 2018

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2019
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
2020 2021

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2022
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
2023 2024 2025 2026 2027 2028
}

static void ivb_err_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
2029
	enum pipe pipe;
2030

2031 2032 2033
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

2034
	for_each_pipe(dev_priv, pipe) {
2035 2036
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2037

D
Daniel Vetter 已提交
2038 2039
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
			if (IS_IVYBRIDGE(dev))
2040
				ivb_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
2041
			else
2042
				hsw_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
2043 2044
		}
	}
2045

2046 2047 2048 2049 2050 2051 2052 2053
	I915_WRITE(GEN7_ERR_INT, err_int);
}

static void cpt_serr_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 serr_int = I915_READ(SERR_INT);

2054 2055 2056
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2057
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2058
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
2059 2060

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2061
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
2062 2063

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2064
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
2065 2066

	I915_WRITE(SERR_INT, serr_int);
2067 2068
}

2069 2070
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
2071
	struct drm_i915_private *dev_priv = dev->dev_private;
2072
	int pipe;
2073
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2074 2075 2076 2077
	u32 dig_hotplug_reg;

	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2078

2079
	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
2080

2081 2082 2083 2084 2085 2086
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
2087 2088

	if (pch_iir & SDE_AUX_MASK_CPT)
2089
		dp_aux_irq_handler(dev);
2090 2091

	if (pch_iir & SDE_GMBUS_CPT)
2092
		gmbus_irq_handler(dev);
2093 2094 2095 2096 2097 2098 2099 2100

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
2101
		for_each_pipe(dev_priv, pipe)
2102 2103 2104
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2105 2106 2107

	if (pch_iir & SDE_ERROR_CPT)
		cpt_serr_int_handler(dev);
2108 2109
}

2110 2111 2112
static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2113
	enum pipe pipe;
2114 2115 2116 2117 2118 2119 2120 2121 2122 2123

	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE)
		intel_opregion_asle_intr(dev);

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

2124
	for_each_pipe(dev_priv, pipe) {
2125 2126 2127
		if (de_iir & DE_PIPE_VBLANK(pipe) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2128

2129
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2130
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2131

2132 2133
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
			i9xx_pipe_crc_irq_handler(dev, pipe);
2134

2135 2136 2137 2138 2139
		/* plane/pipes map 1:1 on ilk+ */
		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
		}
2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev);
}

2159 2160 2161
static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2162
	enum pipe pipe;
2163 2164 2165 2166 2167 2168 2169 2170 2171 2172

	if (de_iir & DE_ERR_INT_IVB)
		ivb_err_int_handler(dev);

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE_IVB)
		intel_opregion_asle_intr(dev);

2173
	for_each_pipe(dev_priv, pipe) {
2174 2175 2176
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2177 2178

		/* plane/pipes map 1:1 on ilk+ */
2179 2180 2181
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195
		}
	}

	/* check event from PCH */
	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2196 2197 2198 2199 2200 2201 2202 2203
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2204
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2205
{
2206
	struct drm_device *dev = arg;
2207
	struct drm_i915_private *dev_priv = dev->dev_private;
2208
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2209
	irqreturn_t ret = IRQ_NONE;
2210

2211 2212
	/* We get interrupts on unclaimed registers, so check for this before we
	 * do any I915_{READ,WRITE}. */
2213
	intel_uncore_check_errors(dev);
2214

2215 2216 2217
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2218
	POSTING_READ(DEIER);
2219

2220 2221 2222 2223 2224
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2225 2226 2227 2228 2229
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
2230

2231 2232
	/* Find, clear, then process each source of interrupt */

2233
	gt_iir = I915_READ(GTIIR);
2234
	if (gt_iir) {
2235 2236
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2237
		if (INTEL_INFO(dev)->gen >= 6)
2238
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2239 2240
		else
			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
2241 2242
	}

2243 2244
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2245 2246
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2247 2248 2249 2250
		if (INTEL_INFO(dev)->gen >= 7)
			ivb_display_irq_handler(dev, de_iir);
		else
			ilk_display_irq_handler(dev, de_iir);
2251 2252
	}

2253 2254 2255 2256 2257
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2258
			gen6_rps_irq_handler(dev_priv, pm_iir);
2259
		}
2260
	}
2261 2262 2263

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
2264 2265 2266 2267
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2268 2269 2270 2271

	return ret;
}

2272 2273 2274 2275 2276 2277 2278
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl;
	irqreturn_t ret = IRQ_NONE;
	uint32_t tmp = 0;
2279
	enum pipe pipe;
J
Jesse Barnes 已提交
2280 2281 2282 2283 2284
	u32 aux_mask = GEN8_AUX_CHANNEL_A;

	if (IS_GEN9(dev))
		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
			GEN9_AUX_CHANNEL_D;
2285 2286 2287 2288 2289 2290 2291 2292 2293

	master_ctl = I915_READ(GEN8_MASTER_IRQ);
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

2294 2295
	/* Find, clear, then process each source of interrupt */

2296 2297 2298 2299 2300 2301 2302
	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);

	if (master_ctl & GEN8_DE_MISC_IRQ) {
		tmp = I915_READ(GEN8_DE_MISC_IIR);
		if (tmp) {
			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
			ret = IRQ_HANDLED;
2303 2304 2305 2306
			if (tmp & GEN8_DE_MISC_GSE)
				intel_opregion_asle_intr(dev);
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2307
		}
2308 2309
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2310 2311
	}

2312 2313 2314 2315 2316
	if (master_ctl & GEN8_DE_PORT_IRQ) {
		tmp = I915_READ(GEN8_DE_PORT_IIR);
		if (tmp) {
			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2317 2318

			if (tmp & aux_mask)
2319 2320 2321
				dp_aux_irq_handler(dev);
			else
				DRM_ERROR("Unexpected DE Port interrupt\n");
2322
		}
2323 2324
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2325 2326
	}

2327
	for_each_pipe(dev_priv, pipe) {
2328
		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2329

2330 2331
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2332

2333 2334 2335 2336
		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (pipe_iir) {
			ret = IRQ_HANDLED;
			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2337

2338 2339 2340
			if (pipe_iir & GEN8_PIPE_VBLANK &&
			    intel_pipe_handle_vblank(dev, pipe))
				intel_check_page_flip(dev, pipe);
2341

2342 2343 2344 2345 2346 2347
			if (IS_GEN9(dev))
				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
			else
				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;

			if (flip_done) {
2348 2349 2350 2351 2352 2353 2354
				intel_prepare_page_flip(dev, pipe);
				intel_finish_page_flip_plane(dev, pipe);
			}

			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
				hsw_pipe_crc_irq_handler(dev, pipe);

2355 2356 2357
			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
2358

2359 2360 2361 2362 2363 2364 2365

			if (IS_GEN9(dev))
				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
			else
				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

			if (fault_errors)
2366 2367 2368
				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
					  pipe_name(pipe),
					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2369
		} else
2370 2371 2372
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
	}

2373 2374 2375 2376 2377 2378 2379 2380 2381 2382
	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
		u32 pch_iir = I915_READ(SDEIIR);
		if (pch_iir) {
			I915_WRITE(SDEIIR, pch_iir);
			ret = IRQ_HANDLED;
2383 2384 2385 2386
			cpt_irq_handler(dev, pch_iir);
		} else
			DRM_ERROR("The master control interrupt lied (SDE)!\n");

2387 2388
	}

2389 2390 2391 2392 2393 2394
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return ret;
}

2395 2396 2397
static void i915_error_wake_up(struct drm_i915_private *dev_priv,
			       bool reset_completed)
{
2398
	struct intel_engine_cs *ring;
2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422
	int i;

	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
	for_each_ring(ring, dev_priv, i)
		wake_up_all(&ring->irq_queue);

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);

	/*
	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
	 * reset state is cleared.
	 */
	if (reset_completed)
		wake_up_all(&dev_priv->gpu_error.reset_queue);
}

2423 2424 2425 2426 2427 2428 2429 2430 2431
/**
 * i915_error_work_func - do process context error handling work
 * @work: work struct
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
static void i915_error_work_func(struct work_struct *work)
{
2432 2433
	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
						    work);
2434 2435
	struct drm_i915_private *dev_priv =
		container_of(error, struct drm_i915_private, gpu_error);
2436
	struct drm_device *dev = dev_priv->dev;
2437 2438 2439
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2440
	int ret;
2441

2442
	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
2443

2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
2455
		DRM_DEBUG_DRIVER("resetting chip\n");
2456
		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
2457
				   reset_event);
2458

2459 2460 2461 2462 2463 2464 2465 2466
		/*
		 * In most cases it's guaranteed that we get here with an RPM
		 * reference held, for example because there is a pending GPU
		 * request that won't finish until the reset is done. This
		 * isn't the case at least when we get here by doing a
		 * simulated reset via debugs, so get an RPM reference.
		 */
		intel_runtime_pm_get(dev_priv);
2467 2468 2469

		intel_prepare_reset(dev);

2470 2471 2472 2473 2474 2475
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2476 2477
		ret = i915_reset(dev);

2478
		intel_finish_reset(dev);
2479

2480 2481
		intel_runtime_pm_put(dev_priv);

2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492
		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
2493
			smp_mb__before_atomic();
2494 2495
			atomic_inc(&dev_priv->gpu_error.reset_counter);

2496
			kobject_uevent_env(&dev->primary->kdev->kobj,
2497
					   KOBJ_CHANGE, reset_done_event);
2498
		} else {
M
Mika Kuoppala 已提交
2499
			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2500
		}
2501

2502 2503 2504 2505 2506
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
		i915_error_wake_up(dev_priv, true);
2507
	}
2508 2509
}

2510
static void i915_report_and_clear_eir(struct drm_device *dev)
2511 2512
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2513
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2514
	u32 eir = I915_READ(EIR);
2515
	int pipe, i;
2516

2517 2518
	if (!eir)
		return;
2519

2520
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2521

2522 2523
	i915_get_extra_instdone(dev, instdone);

2524 2525 2526 2527
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2528 2529
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2530 2531
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2532 2533
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2534
			I915_WRITE(IPEIR_I965, ipeir);
2535
			POSTING_READ(IPEIR_I965);
2536 2537 2538
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2539 2540
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2541
			I915_WRITE(PGTBL_ER, pgtbl_err);
2542
			POSTING_READ(PGTBL_ER);
2543 2544 2545
		}
	}

2546
	if (!IS_GEN2(dev)) {
2547 2548
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2549 2550
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2551
			I915_WRITE(PGTBL_ER, pgtbl_err);
2552
			POSTING_READ(PGTBL_ER);
2553 2554 2555 2556
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2557
		pr_err("memory refresh error:\n");
2558
		for_each_pipe(dev_priv, pipe)
2559
			pr_err("pipe %c stat: 0x%08x\n",
2560
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2561 2562 2563
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2564 2565
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2566 2567
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2568
		if (INTEL_INFO(dev)->gen < 4) {
2569 2570
			u32 ipeir = I915_READ(IPEIR);

2571 2572 2573
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2574
			I915_WRITE(IPEIR, ipeir);
2575
			POSTING_READ(IPEIR);
2576 2577 2578
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2579 2580 2581 2582
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2583
			I915_WRITE(IPEIR_I965, ipeir);
2584
			POSTING_READ(IPEIR_I965);
2585 2586 2587 2588
		}
	}

	I915_WRITE(EIR, eir);
2589
	POSTING_READ(EIR);
2590 2591 2592 2593 2594 2595 2596 2597 2598 2599
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611
}

/**
 * i915_handle_error - handle an error interrupt
 * @dev: drm device
 *
 * Do some basic checking of regsiter state at error interrupt time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2612 2613
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...)
2614 2615
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2616 2617
	va_list args;
	char error_msg[80];
2618

2619 2620 2621 2622 2623
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

	i915_capture_error_state(dev, wedged, error_msg);
2624
	i915_report_and_clear_eir(dev);
2625

2626
	if (wedged) {
2627 2628
		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
				&dev_priv->gpu_error.reset_counter);
2629

2630
		/*
2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641
		 * Wakeup waiting processes so that the reset work function
		 * i915_error_work_func doesn't deadlock trying to grab various
		 * locks. By bumping the reset counter first, the woken
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2642
		 */
2643
		i915_error_wake_up(dev_priv, false);
2644 2645
	}

2646 2647 2648 2649 2650 2651 2652
	/*
	 * Our reset work can grab modeset locks (since it needs to reset the
	 * state of outstanding pagelips). Hence it must not be run on our own
	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
	 * code will deadlock.
	 */
	schedule_work(&dev_priv->gpu_error.work);
2653 2654
}

2655 2656 2657
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2658
static int i915_enable_vblank(struct drm_device *dev, int pipe)
2659
{
2660
	struct drm_i915_private *dev_priv = dev->dev_private;
2661
	unsigned long irqflags;
2662

2663
	if (!i915_pipe_enabled(dev, pipe))
2664
		return -EINVAL;
2665

2666
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2667
	if (INTEL_INFO(dev)->gen >= 4)
2668
		i915_enable_pipestat(dev_priv, pipe,
2669
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2670
	else
2671
		i915_enable_pipestat(dev_priv, pipe,
2672
				     PIPE_VBLANK_INTERRUPT_STATUS);
2673
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2674

2675 2676 2677
	return 0;
}

2678
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2679
{
2680
	struct drm_i915_private *dev_priv = dev->dev_private;
2681
	unsigned long irqflags;
2682
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2683
						     DE_PIPE_VBLANK(pipe);
2684 2685 2686 2687 2688

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2689
	ironlake_enable_display_irq(dev_priv, bit);
2690 2691 2692 2693 2694
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
2695 2696
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
2697
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2698 2699 2700 2701 2702 2703
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2704
	i915_enable_pipestat(dev_priv, pipe,
2705
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2706 2707 2708 2709 2710
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2711 2712 2713 2714 2715 2716 2717 2718 2719
static int gen8_enable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2720 2721 2722
	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2723 2724 2725 2726
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
	return 0;
}

2727 2728 2729
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2730
static void i915_disable_vblank(struct drm_device *dev, int pipe)
2731
{
2732
	struct drm_i915_private *dev_priv = dev->dev_private;
2733
	unsigned long irqflags;
2734

2735
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2736
	i915_disable_pipestat(dev_priv, pipe,
2737 2738
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2739 2740 2741
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2742
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2743
{
2744
	struct drm_i915_private *dev_priv = dev->dev_private;
2745
	unsigned long irqflags;
2746
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2747
						     DE_PIPE_VBLANK(pipe);
2748 2749

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2750
	ironlake_disable_display_irq(dev_priv, bit);
2751 2752 2753
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
2754 2755
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
2756
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2757 2758 2759
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2760
	i915_disable_pipestat(dev_priv, pipe,
2761
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2762 2763 2764
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2765 2766 2767 2768 2769 2770 2771 2772 2773
static void gen8_disable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2774 2775 2776
	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2777 2778 2779
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2780 2781
static struct drm_i915_gem_request *
ring_last_request(struct intel_engine_cs *ring)
2782
{
2783
	return list_entry(ring->request_list.prev,
2784
			  struct drm_i915_gem_request, list);
2785 2786
}

2787
static bool
2788
ring_idle(struct intel_engine_cs *ring)
2789 2790
{
	return (list_empty(&ring->request_list) ||
2791
		i915_gem_request_completed(ring_last_request(ring), false));
B
Ben Gamari 已提交
2792 2793
}

2794 2795 2796 2797
static bool
ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
{
	if (INTEL_INFO(dev)->gen >= 8) {
2798
		return (ipehr >> 23) == 0x1c;
2799 2800 2801 2802 2803 2804 2805
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2806
static struct intel_engine_cs *
2807
semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2808 2809
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2810
	struct intel_engine_cs *signaller;
2811 2812 2813
	int i;

	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2814 2815 2816 2817 2818 2819 2820
		for_each_ring(signaller, dev_priv, i) {
			if (ring == signaller)
				continue;

			if (offset == signaller->semaphore.signal_ggtt[ring->id])
				return signaller;
		}
2821 2822 2823 2824 2825 2826 2827
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

		for_each_ring(signaller, dev_priv, i) {
			if(ring == signaller)
				continue;

2828
			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2829 2830 2831 2832
				return signaller;
		}
	}

2833 2834
	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
		  ring->id, ipehr, offset);
2835 2836 2837 2838

	return NULL;
}

2839 2840
static struct intel_engine_cs *
semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2841 2842
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2843
	u32 cmd, ipehr, head;
2844 2845
	u64 offset = 0;
	int i, backwards;
2846 2847

	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2848
	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
2849
		return NULL;
2850

2851 2852 2853
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
2854 2855
	 * or 4 dwords depending on the semaphore wait command size.
	 * Note that we don't care about ACTHD here since that might
2856 2857
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2858
	 */
2859
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2860
	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
2861

2862
	for (i = backwards; i; --i) {
2863 2864 2865 2866 2867
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
2868
		head &= ring->buffer->size - 1;
2869 2870

		/* This here seems to blow up */
2871
		cmd = ioread32(ring->buffer->virtual_start + head);
2872 2873 2874
		if (cmd == ipehr)
			break;

2875 2876
		head -= 4;
	}
2877

2878 2879
	if (!i)
		return NULL;
2880

2881
	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2882 2883 2884 2885 2886 2887
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		offset = ioread32(ring->buffer->virtual_start + head + 12);
		offset <<= 32;
		offset = ioread32(ring->buffer->virtual_start + head + 8);
	}
	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2888 2889
}

2890
static int semaphore_passed(struct intel_engine_cs *ring)
2891 2892
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2893
	struct intel_engine_cs *signaller;
2894
	u32 seqno;
2895

2896
	ring->hangcheck.deadlock++;
2897 2898

	signaller = semaphore_waits_for(ring, &seqno);
2899 2900 2901 2902 2903
	if (signaller == NULL)
		return -1;

	/* Prevent pathological recursion due to driver bugs */
	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
2904 2905
		return -1;

2906 2907 2908
	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
		return 1;

2909 2910 2911
	/* cursory check for an unkickable deadlock */
	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
	    semaphore_passed(signaller) < 0)
2912 2913 2914
		return -1;

	return 0;
2915 2916 2917 2918
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
2919
	struct intel_engine_cs *ring;
2920 2921 2922
	int i;

	for_each_ring(ring, dev_priv, i)
2923
		ring->hangcheck.deadlock = 0;
2924 2925
}

2926
static enum intel_ring_hangcheck_action
2927
ring_stuck(struct intel_engine_cs *ring, u64 acthd)
2928 2929 2930
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2931 2932
	u32 tmp;

2933 2934 2935 2936 2937 2938 2939 2940
	if (acthd != ring->hangcheck.acthd) {
		if (acthd > ring->hangcheck.max_acthd) {
			ring->hangcheck.max_acthd = acthd;
			return HANGCHECK_ACTIVE;
		}

		return HANGCHECK_ACTIVE_LOOP;
	}
2941

2942
	if (IS_GEN2(dev))
2943
		return HANGCHECK_HUNG;
2944 2945 2946 2947 2948 2949 2950

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
	tmp = I915_READ_CTL(ring);
2951
	if (tmp & RING_WAIT) {
2952 2953 2954
		i915_handle_error(dev, false,
				  "Kicking stuck wait on %s",
				  ring->name);
2955
		I915_WRITE_CTL(ring, tmp);
2956
		return HANGCHECK_KICK;
2957 2958 2959 2960 2961
	}

	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
		switch (semaphore_passed(ring)) {
		default:
2962
			return HANGCHECK_HUNG;
2963
		case 1:
2964 2965 2966
			i915_handle_error(dev, false,
					  "Kicking stuck semaphore on %s",
					  ring->name);
2967
			I915_WRITE_CTL(ring, tmp);
2968
			return HANGCHECK_KICK;
2969
		case 0:
2970
			return HANGCHECK_WAIT;
2971
		}
2972
	}
2973

2974
	return HANGCHECK_HUNG;
2975 2976
}

B
Ben Gamari 已提交
2977 2978
/**
 * This is called when the chip hasn't reported back with completed
2979 2980 2981 2982 2983
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
2984
 */
2985
static void i915_hangcheck_elapsed(unsigned long data)
B
Ben Gamari 已提交
2986 2987
{
	struct drm_device *dev = (struct drm_device *)data;
2988
	struct drm_i915_private *dev_priv = dev->dev_private;
2989
	struct intel_engine_cs *ring;
2990
	int i;
2991
	int busy_count = 0, rings_hung = 0;
2992 2993 2994 2995
	bool stuck[I915_NUM_RINGS] = { 0 };
#define BUSY 1
#define KICK 5
#define HUNG 20
2996

2997
	if (!i915.enable_hangcheck)
2998 2999
		return;

3000
	for_each_ring(ring, dev_priv, i) {
3001 3002
		u64 acthd;
		u32 seqno;
3003
		bool busy = true;
3004

3005 3006
		semaphore_clear_deadlocks(dev_priv);

3007 3008
		seqno = ring->get_seqno(ring, false);
		acthd = intel_ring_get_active_head(ring);
3009

3010
		if (ring->hangcheck.seqno == seqno) {
3011
			if (ring_idle(ring)) {
3012 3013
				ring->hangcheck.action = HANGCHECK_IDLE;

3014 3015
				if (waitqueue_active(&ring->irq_queue)) {
					/* Issue a wake-up to catch stuck h/w. */
3016
					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
3017 3018 3019 3020 3021 3022
						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
								  ring->name);
						else
							DRM_INFO("Fake missed irq on %s\n",
								 ring->name);
3023 3024 3025 3026
						wake_up_all(&ring->irq_queue);
					}
					/* Safeguard against driver failure */
					ring->hangcheck.score += BUSY;
3027 3028
				} else
					busy = false;
3029
			} else {
3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
3045 3046 3047 3048
				ring->hangcheck.action = ring_stuck(ring,
								    acthd);

				switch (ring->hangcheck.action) {
3049
				case HANGCHECK_IDLE:
3050 3051
				case HANGCHECK_WAIT:
				case HANGCHECK_ACTIVE:
3052 3053
					break;
				case HANGCHECK_ACTIVE_LOOP:
3054
					ring->hangcheck.score += BUSY;
3055
					break;
3056
				case HANGCHECK_KICK:
3057
					ring->hangcheck.score += KICK;
3058
					break;
3059
				case HANGCHECK_HUNG:
3060
					ring->hangcheck.score += HUNG;
3061 3062 3063
					stuck[i] = true;
					break;
				}
3064
			}
3065
		} else {
3066 3067
			ring->hangcheck.action = HANGCHECK_ACTIVE;

3068 3069 3070 3071 3072
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
			if (ring->hangcheck.score > 0)
				ring->hangcheck.score--;
3073 3074

			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
3075 3076
		}

3077 3078
		ring->hangcheck.seqno = seqno;
		ring->hangcheck.acthd = acthd;
3079
		busy_count += busy;
3080
	}
3081

3082
	for_each_ring(ring, dev_priv, i) {
3083
		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3084 3085 3086
			DRM_INFO("%s on %s\n",
				 stuck[i] ? "stuck" : "no progress",
				 ring->name);
3087
			rings_hung++;
3088 3089 3090
		}
	}

3091
	if (rings_hung)
3092
		return i915_handle_error(dev, true, "Ring hung");
B
Ben Gamari 已提交
3093

3094 3095 3096
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
3097 3098 3099 3100 3101 3102
		i915_queue_hangcheck(dev);
}

void i915_queue_hangcheck(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3103 3104
	struct timer_list *timer = &dev_priv->gpu_error.hangcheck_timer;

3105
	if (!i915.enable_hangcheck)
3106 3107
		return;

3108
	/* Don't continually defer the hangcheck, but make sure it is active */
3109 3110 3111 3112
	if (timer_pending(timer))
		return;
	mod_timer(timer,
		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
3113 3114
}

3115
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
3116 3117 3118 3119 3120 3121
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

3122
	GEN5_IRQ_RESET(SDE);
3123 3124 3125

	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
3126
}
3127

P
Paulo Zanoni 已提交
3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
3144 3145 3146 3147
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

3148
static void gen5_gt_irq_reset(struct drm_device *dev)
3149 3150 3151
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3152
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
3153
	if (INTEL_INFO(dev)->gen >= 6)
3154
		GEN5_IRQ_RESET(GEN6_PM);
3155 3156
}

L
Linus Torvalds 已提交
3157 3158
/* drm_dma.h hooks
*/
P
Paulo Zanoni 已提交
3159
static void ironlake_irq_reset(struct drm_device *dev)
3160
{
3161
	struct drm_i915_private *dev_priv = dev->dev_private;
3162

3163
	I915_WRITE(HWSTAM, 0xffffffff);
3164

3165
	GEN5_IRQ_RESET(DE);
3166 3167
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3168

3169
	gen5_gt_irq_reset(dev);
3170

3171
	ibx_irq_reset(dev);
3172
}
3173

3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	GEN5_IRQ_RESET(VLV_);
}

J
Jesse Barnes 已提交
3187 3188
static void valleyview_irq_preinstall(struct drm_device *dev)
{
3189
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3190 3191 3192 3193 3194 3195 3196

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

3197
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
3198

3199
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
J
Jesse Barnes 已提交
3200

3201
	vlv_display_irq_reset(dev_priv);
J
Jesse Barnes 已提交
3202 3203
}

3204 3205 3206 3207 3208 3209 3210 3211
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
3212
static void gen8_irq_reset(struct drm_device *dev)
3213 3214 3215 3216 3217 3218 3219
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3220
	gen8_gt_irq_reset(dev_priv);
3221

3222
	for_each_pipe(dev_priv, pipe)
3223 3224
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3225
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3226

3227 3228 3229
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
3230

3231
	ibx_irq_reset(dev);
3232
}
3233

3234 3235
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv)
{
3236
	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3237

3238
	spin_lock_irq(&dev_priv->irq_lock);
3239
	GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B],
3240
			  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3241
	GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C],
3242
			  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
3243
	spin_unlock_irq(&dev_priv->irq_lock);
3244 3245
}

3246 3247 3248 3249 3250 3251 3252
static void cherryview_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3253
	gen8_gt_irq_reset(dev_priv);
3254 3255 3256 3257 3258

	GEN5_IRQ_RESET(GEN8_PCU_);

	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);

3259
	vlv_display_irq_reset(dev_priv);
3260 3261
}

3262
static void ibx_hpd_irq_setup(struct drm_device *dev)
3263
{
3264
	struct drm_i915_private *dev_priv = dev->dev_private;
3265
	struct intel_encoder *intel_encoder;
3266
	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
3267 3268

	if (HAS_PCH_IBX(dev)) {
3269
		hotplug_irqs = SDE_HOTPLUG_MASK;
3270
		for_each_intel_encoder(dev, intel_encoder)
3271
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3272
				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
3273
	} else {
3274
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3275
		for_each_intel_encoder(dev, intel_encoder)
3276
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3277
				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
3278
	}
3279

3280
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3281 3282 3283 3284 3285 3286 3287

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 *
	 * This register is the same on all known PCH chips.
	 */
3288 3289 3290 3291 3292 3293 3294 3295
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
}

P
Paulo Zanoni 已提交
3296 3297
static void ibx_irq_postinstall(struct drm_device *dev)
{
3298
	struct drm_i915_private *dev_priv = dev->dev_private;
3299
	u32 mask;
3300

D
Daniel Vetter 已提交
3301 3302 3303
	if (HAS_PCH_NOP(dev))
		return;

3304
	if (HAS_PCH_IBX(dev))
3305
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3306
	else
3307
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3308

3309
	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
P
Paulo Zanoni 已提交
3310 3311 3312
	I915_WRITE(SDEIMR, ~mask);
}

3313 3314 3315 3316 3317 3318 3319 3320
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3321
	if (HAS_L3_DPF(dev)) {
3322
		/* L3 parity interrupt is always unmasked. */
3323 3324
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3325 3326 3327 3328 3329 3330 3331 3332 3333 3334
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3335
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3336 3337

	if (INTEL_INFO(dev)->gen >= 6) {
3338 3339 3340 3341
		/*
		 * RPS interrupts will get enabled/disabled on demand when RPS
		 * itself is enabled/disabled.
		 */
3342 3343 3344
		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3345
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3346
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3347 3348 3349
	}
}

3350
static int ironlake_irq_postinstall(struct drm_device *dev)
3351
{
3352
	struct drm_i915_private *dev_priv = dev->dev_private;
3353 3354 3355 3356 3357 3358
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3359
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3360
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3361
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
3362 3363 3364
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3365 3366 3367
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3368 3369
		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
3370
	}
3371

3372
	dev_priv->irq_mask = ~display_mask;
3373

3374 3375
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3376 3377
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3378
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3379

3380
	gen5_gt_irq_postinstall(dev);
3381

P
Paulo Zanoni 已提交
3382
	ibx_irq_postinstall(dev);
3383

3384
	if (IS_IRONLAKE_M(dev)) {
3385 3386 3387
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3388 3389
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3390
		spin_lock_irq(&dev_priv->irq_lock);
3391
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3392
		spin_unlock_irq(&dev_priv->irq_lock);
3393 3394
	}

3395 3396 3397
	return 0;
}

3398 3399 3400 3401
static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3402
	enum pipe pipe;
3403 3404 3405 3406

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;

3407 3408
	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3409 3410 3411 3412 3413
	POSTING_READ(PIPESTAT(PIPE_A));

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3414 3415 3416
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3417 3418 3419 3420

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3421 3422
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3423 3424 3425 3426 3427
	dev_priv->irq_mask &= ~iir_mask;

	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3428 3429
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
3430 3431 3432 3433 3434 3435
}

static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3436
	enum pipe pipe;
3437 3438 3439

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3440
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3441 3442
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3443 3444 3445

	dev_priv->irq_mask |= iir_mask;
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3446
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3447 3448 3449 3450 3451 3452 3453
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	POSTING_READ(VLV_IIR);

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3454 3455 3456
	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3457 3458 3459

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;
3460 3461 3462

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474
	POSTING_READ(PIPESTAT(PIPE_A));
}

void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3475
	if (intel_irqs_enabled(dev_priv))
3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487
		valleyview_display_irqs_install(dev_priv);
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3488
	if (intel_irqs_enabled(dev_priv))
3489 3490 3491
		valleyview_display_irqs_uninstall(dev_priv);
}

3492
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
J
Jesse Barnes 已提交
3493
{
3494
	dev_priv->irq_mask = ~0;
J
Jesse Barnes 已提交
3495

3496 3497 3498
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
3499
	I915_WRITE(VLV_IIR, 0xffffffff);
3500 3501 3502 3503
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
J
Jesse Barnes 已提交
3504

3505 3506
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3507
	spin_lock_irq(&dev_priv->irq_lock);
3508 3509
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_install(dev_priv);
3510
	spin_unlock_irq(&dev_priv->irq_lock);
3511 3512 3513 3514 3515 3516 3517
}

static int valleyview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	vlv_display_irq_postinstall(dev_priv);
J
Jesse Barnes 已提交
3518

3519
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3520 3521 3522 3523 3524 3525 3526 3527

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3528 3529 3530 3531

	return 0;
}

3532 3533 3534 3535 3536
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3537
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3538
			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3539 3540
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3541
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3542 3543 3544
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3545
		0,
3546 3547
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3548 3549
		};

3550
	dev_priv->pm_irq_mask = 0xffffffff;
3551 3552
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3553 3554 3555 3556 3557
	/*
	 * RPS interrupts will get enabled/disabled on demand when RPS itself
	 * is enabled/disabled.
	 */
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
3558
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3559 3560 3561 3562
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3563 3564
	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	uint32_t de_pipe_enables;
3565
	int pipe;
J
Jesse Barnes 已提交
3566
	u32 aux_en = GEN8_AUX_CHANNEL_A;
3567

J
Jesse Barnes 已提交
3568
	if (IS_GEN9(dev_priv)) {
3569 3570
		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
J
Jesse Barnes 已提交
3571 3572 3573
		aux_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
			GEN9_AUX_CHANNEL_D;
	} else
3574 3575 3576 3577 3578 3579
		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3580 3581 3582
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3583

3584
	for_each_pipe(dev_priv, pipe)
3585
		if (intel_display_power_is_enabled(dev_priv,
3586 3587 3588 3589
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3590

J
Jesse Barnes 已提交
3591
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~aux_en, aux_en);
3592 3593 3594 3595 3596 3597
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

P
Paulo Zanoni 已提交
3598 3599
	ibx_irq_pre_postinstall(dev);

3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

	ibx_irq_postinstall(dev);

	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3611 3612 3613 3614
static int cherryview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3615
	vlv_display_irq_postinstall(dev_priv);
3616 3617 3618 3619 3620 3621 3622 3623 3624

	gen8_gt_irq_postinstall(dev_priv);

	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3625 3626 3627 3628 3629 3630 3631
static void gen8_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3632
	gen8_irq_reset(dev);
3633 3634
}

3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645
static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
{
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irq(&dev_priv->irq_lock);
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
	spin_unlock_irq(&dev_priv->irq_lock);

	vlv_display_irq_reset(dev_priv);

3646
	dev_priv->irq_mask = ~0;
3647 3648
}

J
Jesse Barnes 已提交
3649 3650
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3651
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3652 3653 3654 3655

	if (!dev_priv)
		return;

3656 3657
	I915_WRITE(VLV_MASTER_IER, 0);

3658 3659
	gen5_gt_irq_reset(dev);

J
Jesse Barnes 已提交
3660
	I915_WRITE(HWSTAM, 0xffffffff);
3661

3662
	vlv_display_irq_uninstall(dev_priv);
J
Jesse Barnes 已提交
3663 3664
}

3665 3666 3667 3668 3669 3670 3671 3672 3673 3674
static void cherryview_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3675
	gen8_gt_irq_reset(dev_priv);
3676

3677
	GEN5_IRQ_RESET(GEN8_PCU_);
3678

3679
	vlv_display_irq_uninstall(dev_priv);
3680 3681
}

3682
static void ironlake_irq_uninstall(struct drm_device *dev)
3683
{
3684
	struct drm_i915_private *dev_priv = dev->dev_private;
3685 3686 3687 3688

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3689
	ironlake_irq_reset(dev);
3690 3691
}

3692
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3693
{
3694
	struct drm_i915_private *dev_priv = dev->dev_private;
3695
	int pipe;
3696

3697
	for_each_pipe(dev_priv, pipe)
3698
		I915_WRITE(PIPESTAT(pipe), 0);
3699 3700 3701
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3702 3703 3704 3705
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3706
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3727 3728
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3729
	spin_lock_irq(&dev_priv->irq_lock);
3730 3731
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3732
	spin_unlock_irq(&dev_priv->irq_lock);
3733

C
Chris Wilson 已提交
3734 3735 3736
	return 0;
}

3737 3738 3739 3740
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
3741
			       int plane, int pipe, u32 iir)
3742
{
3743
	struct drm_i915_private *dev_priv = dev->dev_private;
3744
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3745

3746
	if (!intel_pipe_handle_vblank(dev, pipe))
3747 3748 3749
		return false;

	if ((iir & flip_pending) == 0)
3750
		goto check_page_flip;
3751 3752 3753 3754 3755 3756 3757 3758

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
3759
		goto check_page_flip;
3760

3761
	intel_prepare_page_flip(dev, plane);
3762 3763
	intel_finish_page_flip(dev, pipe);
	return true;
3764 3765 3766 3767

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
3768 3769
}

3770
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3771
{
3772
	struct drm_device *dev = arg;
3773
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790
	u16 iir, new_iir;
	u32 pipe_stats[2];
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3791
		spin_lock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3792
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3793
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
C
Chris Wilson 已提交
3794

3795
		for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
3796 3797 3798 3799 3800 3801
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
3802
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
3803 3804
				I915_WRITE(reg, pipe_stats[pipe]);
		}
3805
		spin_unlock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3806 3807 3808 3809 3810 3811 3812

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

3813
		for_each_pipe(dev_priv, pipe) {
3814
			int plane = pipe;
3815
			if (HAS_FBC(dev))
3816 3817
				plane = !plane;

3818
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3819 3820
			    i8xx_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
3821

3822
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3823
				i9xx_pipe_crc_irq_handler(dev, pipe);
3824

3825 3826 3827
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3828
		}
C
Chris Wilson 已提交
3829 3830 3831 3832 3833 3834 3835 3836 3837

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
3838
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3839 3840
	int pipe;

3841
	for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
3842 3843 3844 3845 3846 3847 3848 3849 3850
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

3851 3852
static void i915_irq_preinstall(struct drm_device * dev)
{
3853
	struct drm_i915_private *dev_priv = dev->dev_private;
3854 3855 3856 3857 3858 3859 3860
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3861
	I915_WRITE16(HWSTAM, 0xeffe);
3862
	for_each_pipe(dev_priv, pipe)
3863 3864 3865 3866 3867 3868 3869 3870
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
3871
	struct drm_i915_private *dev_priv = dev->dev_private;
3872
	u32 enable_mask;
3873

3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		I915_USER_INTERRUPT;

3892
	if (I915_HAS_HOTPLUG(dev)) {
3893 3894 3895
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		POSTING_READ(PORT_HOTPLUG_EN);

3896 3897 3898 3899 3900 3901 3902 3903 3904 3905
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3906
	i915_enable_asle_pipestat(dev);
3907

3908 3909
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3910
	spin_lock_irq(&dev_priv->irq_lock);
3911 3912
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3913
	spin_unlock_irq(&dev_priv->irq_lock);
3914

3915 3916 3917
	return 0;
}

3918 3919 3920 3921 3922 3923
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
3924
	struct drm_i915_private *dev_priv = dev->dev_private;
3925 3926
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

3927
	if (!intel_pipe_handle_vblank(dev, pipe))
3928 3929 3930
		return false;

	if ((iir & flip_pending) == 0)
3931
		goto check_page_flip;
3932 3933 3934 3935 3936 3937 3938 3939

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
3940
		goto check_page_flip;
3941

3942
	intel_prepare_page_flip(dev, plane);
3943 3944
	intel_finish_page_flip(dev, pipe);
	return true;
3945 3946 3947 3948

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
3949 3950
}

3951
static irqreturn_t i915_irq_handler(int irq, void *arg)
3952
{
3953
	struct drm_device *dev = arg;
3954
	struct drm_i915_private *dev_priv = dev->dev_private;
3955
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3956 3957 3958 3959
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
3960 3961

	iir = I915_READ(IIR);
3962 3963
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
3964
		bool blc_event = false;
3965 3966 3967 3968 3969 3970

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3971
		spin_lock(&dev_priv->irq_lock);
3972
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3973
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3974

3975
		for_each_pipe(dev_priv, pipe) {
3976 3977 3978
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

3979
			/* Clear the PIPE*STAT regs before the IIR */
3980 3981
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
3982
				irq_received = true;
3983 3984
			}
		}
3985
		spin_unlock(&dev_priv->irq_lock);
3986 3987 3988 3989 3990

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
3991 3992 3993
		if (I915_HAS_HOTPLUG(dev) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
3994

3995
		I915_WRITE(IIR, iir & ~flip_mask);
3996 3997 3998 3999 4000
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

4001
		for_each_pipe(dev_priv, pipe) {
4002
			int plane = pipe;
4003
			if (HAS_FBC(dev))
4004
				plane = !plane;
4005

4006
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4007 4008
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4009 4010 4011

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4012 4013

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4014
				i9xx_pipe_crc_irq_handler(dev, pipe);
4015

4016 4017 4018
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
4039
		ret = IRQ_HANDLED;
4040
		iir = new_iir;
4041
	} while (iir & ~flip_mask);
4042 4043 4044 4045 4046 4047

	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
4048
	struct drm_i915_private *dev_priv = dev->dev_private;
4049 4050 4051 4052 4053 4054 4055
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4056
	I915_WRITE16(HWSTAM, 0xffff);
4057
	for_each_pipe(dev_priv, pipe) {
4058
		/* Clear enable bits; then clear status bits */
4059
		I915_WRITE(PIPESTAT(pipe), 0);
4060 4061
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
4062 4063 4064 4065 4066 4067 4068 4069
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
4070
	struct drm_i915_private *dev_priv = dev->dev_private;
4071 4072
	int pipe;

4073 4074
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4075 4076

	I915_WRITE(HWSTAM, 0xeffe);
4077
	for_each_pipe(dev_priv, pipe)
4078 4079 4080 4081 4082 4083 4084 4085
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
4086
	struct drm_i915_private *dev_priv = dev->dev_private;
4087
	u32 enable_mask;
4088 4089 4090
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
4091
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4092
			       I915_DISPLAY_PORT_INTERRUPT |
4093 4094 4095 4096 4097 4098 4099
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
4100 4101
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4102 4103 4104 4105
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
4106

4107 4108
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4109
	spin_lock_irq(&dev_priv->irq_lock);
4110 4111 4112
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4113
	spin_unlock_irq(&dev_priv->irq_lock);
4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4134 4135 4136
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

4137
	i915_enable_asle_pipestat(dev);
4138 4139 4140 4141

	return 0;
}

4142
static void i915_hpd_irq_setup(struct drm_device *dev)
4143
{
4144
	struct drm_i915_private *dev_priv = dev->dev_private;
4145
	struct intel_encoder *intel_encoder;
4146 4147
	u32 hotplug_en;

4148 4149
	assert_spin_locked(&dev_priv->irq_lock);

4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167
	hotplug_en = I915_READ(PORT_HOTPLUG_EN);
	hotplug_en &= ~HOTPLUG_INT_EN_MASK;
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
	for_each_intel_encoder(dev, intel_encoder)
		if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
			hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
	if (IS_G4X(dev))
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4168 4169
}

4170
static irqreturn_t i965_irq_handler(int irq, void *arg)
4171
{
4172
	struct drm_device *dev = arg;
4173
	struct drm_i915_private *dev_priv = dev->dev_private;
4174 4175 4176
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	int ret = IRQ_NONE, pipe;
4177 4178 4179
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4180 4181 4182 4183

	iir = I915_READ(IIR);

	for (;;) {
4184
		bool irq_received = (iir & ~flip_mask) != 0;
4185 4186
		bool blc_event = false;

4187 4188 4189 4190 4191
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4192
		spin_lock(&dev_priv->irq_lock);
4193
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4194
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4195

4196
		for_each_pipe(dev_priv, pipe) {
4197 4198 4199 4200 4201 4202 4203 4204
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4205
				irq_received = true;
4206 4207
			}
		}
4208
		spin_unlock(&dev_priv->irq_lock);
4209 4210 4211 4212 4213 4214 4215

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4216 4217
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
4218

4219
		I915_WRITE(IIR, iir & ~flip_mask);
4220 4221 4222 4223 4224 4225 4226
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);
		if (iir & I915_BSD_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[VCS]);

4227
		for_each_pipe(dev_priv, pipe) {
4228
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4229 4230
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4231 4232 4233

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4234 4235

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4236
				i9xx_pipe_crc_irq_handler(dev, pipe);
4237

4238 4239
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
4240
		}
4241 4242 4243 4244

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

4245 4246 4247
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4271
	struct drm_i915_private *dev_priv = dev->dev_private;
4272 4273 4274 4275 4276
	int pipe;

	if (!dev_priv)
		return;

4277 4278
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4279 4280

	I915_WRITE(HWSTAM, 0xffffffff);
4281
	for_each_pipe(dev_priv, pipe)
4282 4283 4284 4285
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

4286
	for_each_pipe(dev_priv, pipe)
4287 4288 4289 4290 4291
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4292
static void intel_hpd_irq_reenable_work(struct work_struct *work)
4293
{
4294 4295 4296
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv),
			     hotplug_reenable_work.work);
4297 4298 4299 4300
	struct drm_device *dev = dev_priv->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	int i;

4301 4302
	intel_runtime_pm_get(dev_priv);

4303
	spin_lock_irq(&dev_priv->irq_lock);
4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317
	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
		struct drm_connector *connector;

		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
			continue;

		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;

		list_for_each_entry(connector, &mode_config->connector_list, head) {
			struct intel_connector *intel_connector = to_intel_connector(connector);

			if (intel_connector->encoder->hpd_pin == i) {
				if (connector->polled != intel_connector->polled)
					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4318
							 connector->name);
4319 4320 4321 4322 4323 4324 4325 4326
				connector->polled = intel_connector->polled;
				if (!connector->polled)
					connector->polled = DRM_CONNECTOR_POLL_HPD;
			}
		}
	}
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
4327
	spin_unlock_irq(&dev_priv->irq_lock);
4328 4329

	intel_runtime_pm_put(dev_priv);
4330 4331
}

4332 4333 4334 4335 4336 4337 4338
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4339
void intel_irq_init(struct drm_i915_private *dev_priv)
4340
{
4341
	struct drm_device *dev = dev_priv->dev;
4342 4343

	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
4344
	INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
4345
	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
4346
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4347
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4348

4349
	/* Let's track the enabled rps events */
4350
	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
4351
		/* WaGsvRC0ResidencyMethod:vlv */
4352 4353 4354
		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4355

4356 4357
	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
		    i915_hangcheck_elapsed,
4358
		    (unsigned long) dev);
4359
	INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
4360
			  intel_hpd_irq_reenable_work);
4361

4362
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
4363

4364
	if (IS_GEN2(dev_priv)) {
4365 4366
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4367
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4368 4369
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4370 4371 4372
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4373 4374
	}

4375 4376 4377 4378 4379
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
4380
	if (!IS_GEN2(dev_priv))
4381 4382
		dev->vblank_disable_immediate = true;

4383
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4384
		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4385 4386
		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
	}
4387

4388
	if (IS_CHERRYVIEW(dev_priv)) {
4389 4390 4391 4392 4393 4394 4395
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4396
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
4397 4398 4399 4400 4401 4402
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4403
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4404
	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4405
		dev->driver->irq_handler = gen8_irq_handler;
4406
		dev->driver->irq_preinstall = gen8_irq_reset;
4407 4408 4409 4410 4411
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4412 4413
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
4414
		dev->driver->irq_preinstall = ironlake_irq_reset;
4415 4416 4417 4418
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4419
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4420
	} else {
4421
		if (INTEL_INFO(dev_priv)->gen == 2) {
C
Chris Wilson 已提交
4422 4423 4424 4425
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4426
		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4427 4428 4429 4430
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
C
Chris Wilson 已提交
4431
		} else {
4432 4433 4434 4435
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
C
Chris Wilson 已提交
4436
		}
4437 4438
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4439 4440 4441 4442
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4443

4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455
/**
 * intel_hpd_init - initializes and enables hpd support
 * @dev_priv: i915 device instance
 *
 * This function enables the hotplug support. It requires that interrupts have
 * already been enabled with intel_irq_init_hw(). From this point on hotplug and
 * poll request can run concurrently to other code, so locking rules must be
 * obeyed.
 *
 * This is a separate step from interrupt enabling to simplify the locking rules
 * in the driver load and resume code.
 */
4456
void intel_hpd_init(struct drm_i915_private *dev_priv)
4457
{
4458
	struct drm_device *dev = dev_priv->dev;
4459 4460 4461
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_connector *connector;
	int i;
4462

4463 4464 4465 4466 4467 4468 4469
	for (i = 1; i < HPD_NUM_PINS; i++) {
		dev_priv->hpd_stats[i].hpd_cnt = 0;
		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
	}
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		struct intel_connector *intel_connector = to_intel_connector(connector);
		connector->polled = intel_connector->polled;
4470 4471 4472
		if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
			connector->polled = DRM_CONNECTOR_POLL_HPD;
		if (intel_connector->mst_port)
4473 4474
			connector->polled = DRM_CONNECTOR_POLL_HPD;
	}
4475 4476 4477

	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked checks happy. */
4478
	spin_lock_irq(&dev_priv->irq_lock);
4479 4480
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
4481
	spin_unlock_irq(&dev_priv->irq_lock);
4482
}
4483

4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506
int intel_irq_install(struct drm_i915_private *dev_priv)
{
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
	dev_priv->pm.irqs_enabled = true;

	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
}

4507 4508 4509 4510 4511 4512 4513
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4514 4515 4516 4517 4518 4519 4520
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
	drm_irq_uninstall(dev_priv->dev);
	intel_hpd_cancel_work(dev_priv);
	dev_priv->pm.irqs_enabled = false;
}

4521 4522 4523 4524 4525 4526 4527
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4528
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4529
{
4530
	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
4531
	dev_priv->pm.irqs_enabled = false;
4532 4533
}

4534 4535 4536 4537 4538 4539 4540
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4541
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4542
{
4543
	dev_priv->pm.irqs_enabled = true;
4544 4545
	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4546
}