i915_irq.c 117.9 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47 48 49
static const u32 hpd_ibx[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

static const u32 hpd_cpt[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
50
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
51 52 53 54 55 56 57 58 59 60 61 62 63 64
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

static const u32 hpd_mask_i915[] = {
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

65
static const u32 hpd_status_g4x[] = {
66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

83
/* For display hotplug interrupt */
84
static void
85
ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
86
{
87 88
	assert_spin_locked(&dev_priv->irq_lock);

89
	if (dev_priv->pm.irqs_disabled) {
90
		WARN(1, "IRQs disabled\n");
91
		dev_priv->pm.regsave.deimr &= ~mask;
92 93 94
		return;
	}

95 96 97
	if ((dev_priv->irq_mask & mask) != 0) {
		dev_priv->irq_mask &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
98
		POSTING_READ(DEIMR);
99 100 101
	}
}

102
static void
103
ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
104
{
105 106
	assert_spin_locked(&dev_priv->irq_lock);

107
	if (dev_priv->pm.irqs_disabled) {
108
		WARN(1, "IRQs disabled\n");
109
		dev_priv->pm.regsave.deimr |= mask;
110 111 112
		return;
	}

113 114 115
	if ((dev_priv->irq_mask & mask) != mask) {
		dev_priv->irq_mask |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
116
		POSTING_READ(DEIMR);
117 118 119
	}
}

P
Paulo Zanoni 已提交
120 121 122 123 124 125 126 127 128 129 130 131
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

132
	if (dev_priv->pm.irqs_disabled) {
133
		WARN(1, "IRQs disabled\n");
134 135
		dev_priv->pm.regsave.gtimr &= ~interrupt_mask;
		dev_priv->pm.regsave.gtimr |= (~enabled_irq_mask &
136 137 138 139
						interrupt_mask);
		return;
	}

P
Paulo Zanoni 已提交
140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	ilk_update_gt_irq(dev_priv, mask, mask);
}

void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

P
Paulo Zanoni 已提交
156 157 158 159 160 161 162 163 164 165
/**
  * snb_update_pm_irq - update GEN6_PMIMR
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  */
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
166
	uint32_t new_val;
P
Paulo Zanoni 已提交
167 168 169

	assert_spin_locked(&dev_priv->irq_lock);

170
	if (dev_priv->pm.irqs_disabled) {
171
		WARN(1, "IRQs disabled\n");
172 173
		dev_priv->pm.regsave.gen6_pmimr &= ~interrupt_mask;
		dev_priv->pm.regsave.gen6_pmimr |= (~enabled_irq_mask &
174 175 176 177
						     interrupt_mask);
		return;
	}

178
	new_val = dev_priv->pm_irq_mask;
179 180 181
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

182 183 184
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
185 186
		POSTING_READ(GEN6_PMIMR);
	}
P
Paulo Zanoni 已提交
187 188 189 190 191 192 193 194 195 196 197 198
}

void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	snb_update_pm_irq(dev_priv, mask, mask);
}

void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

199 200 201 202 203 204
static bool ivb_can_enable_err_int(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	enum pipe pipe;

205 206
	assert_spin_locked(&dev_priv->irq_lock);

207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222
	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

		if (crtc->cpu_fifo_underrun_disabled)
			return false;
	}

	return true;
}

static bool cpt_can_enable_serr_int(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	struct intel_crtc *crtc;

223 224
	assert_spin_locked(&dev_priv->irq_lock);

225 226 227 228 229 230 231 232 233 234
	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

		if (crtc->pch_fifo_underrun_disabled)
			return false;
	}

	return true;
}

235 236 237 238 239 240 241 242 243 244 245 246
static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg = PIPESTAT(pipe);
	u32 pipestat = I915_READ(reg) & 0x7fff0000;

	assert_spin_locked(&dev_priv->irq_lock);

	I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
	POSTING_READ(reg);
}

247 248 249 250 251 252 253 254 255 256 257 258 259 260
static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
						 enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
					  DE_PIPEB_FIFO_UNDERRUN;

	if (enable)
		ironlake_enable_display_irq(dev_priv, bit);
	else
		ironlake_disable_display_irq(dev_priv, bit);
}

static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
261
						  enum pipe pipe, bool enable)
262 263 264
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	if (enable) {
265 266
		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));

267 268 269 270 271
		if (!ivb_can_enable_err_int(dev))
			return;

		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
	} else {
272 273 274
		bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);

		/* Change the state _after_ we've read out the current one. */
275
		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
276 277 278 279 280 281

		if (!was_enabled &&
		    (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
			DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
				      pipe_name(pipe));
		}
282 283 284
	}
}

285 286 287 288 289 290 291 292 293 294 295 296 297 298 299
static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
						  enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	assert_spin_locked(&dev_priv->irq_lock);

	if (enable)
		dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
	else
		dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
}

300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
					 uint32_t interrupt_mask,
					 uint32_t enabled_irq_mask)
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

	assert_spin_locked(&dev_priv->irq_lock);

316
	if (dev_priv->pm.irqs_disabled &&
317 318
	    (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) {
		WARN(1, "IRQs disabled\n");
319 320
		dev_priv->pm.regsave.sdeimr &= ~interrupt_mask;
		dev_priv->pm.regsave.sdeimr |= (~enabled_irq_mask &
321 322 323 324
						 interrupt_mask);
		return;
	}

325 326 327 328 329 330 331 332
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
#define ibx_enable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), (bits))
#define ibx_disable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), 0)

333 334
static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
					    enum transcoder pch_transcoder,
335 336 337
					    bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
338 339
	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
340 341

	if (enable)
342
		ibx_enable_display_interrupt(dev_priv, bit);
343
	else
344
		ibx_disable_display_interrupt(dev_priv, bit);
345 346 347 348 349 350 351 352 353
}

static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
					    enum transcoder pch_transcoder,
					    bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (enable) {
354 355 356
		I915_WRITE(SERR_INT,
			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));

357 358 359
		if (!cpt_can_enable_serr_int(dev))
			return;

360
		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
361
	} else {
362 363 364 365
		uint32_t tmp = I915_READ(SERR_INT);
		bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);

		/* Change the state _after_ we've read out the current one. */
366
		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
367 368 369 370 371 372

		if (!was_enabled &&
		    (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
			DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
				      transcoder_name(pch_transcoder));
		}
373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389
	}
}

/**
 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
 * @dev: drm device
 * @pipe: pipe
 * @enable: true if we want to report FIFO underrun errors, false otherwise
 *
 * This function makes us disable or enable CPU fifo underruns for a specific
 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
 * reporting for one pipe may also disable all the other CPU error interruts for
 * the other pipes, due to the fact that there's just one interrupt mask/enable
 * bit for all the pipes.
 *
 * Returns the previous state of underrun reporting.
 */
390 391
bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
					     enum pipe pipe, bool enable)
392 393 394 395 396 397
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	bool ret;

398 399
	assert_spin_locked(&dev_priv->irq_lock);

400 401 402 403 404 405 406
	ret = !intel_crtc->cpu_fifo_underrun_disabled;

	if (enable == ret)
		goto done;

	intel_crtc->cpu_fifo_underrun_disabled = !enable;

407 408 409
	if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)))
		i9xx_clear_fifo_underrun(dev, pipe);
	else if (IS_GEN5(dev) || IS_GEN6(dev))
410 411
		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
	else if (IS_GEN7(dev))
412
		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
413 414
	else if (IS_GEN8(dev))
		broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
415 416

done:
417 418 419 420 421 422 423 424 425 426 427 428
	return ret;
}

bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
					   enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;
	bool ret;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
429
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
430

431 432 433
	return ret;
}

434 435 436 437 438 439 440 441 442 443
static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
						  enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	return !intel_crtc->cpu_fifo_underrun_disabled;
}

444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462
/**
 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
 * @dev: drm device
 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
 * @enable: true if we want to report FIFO underrun errors, false otherwise
 *
 * This function makes us disable or enable PCH fifo underruns for a specific
 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
 * underrun reporting for one transcoder may also disable all the other PCH
 * error interruts for the other transcoders, due to the fact that there's just
 * one interrupt mask/enable bit for all the transcoders.
 *
 * Returns the previous state of underrun reporting.
 */
bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
					   enum transcoder pch_transcoder,
					   bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
463 464
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
465 466 467
	unsigned long flags;
	bool ret;

468 469 470 471 472 473 474 475
	/*
	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
	 * has only one pch transcoder A that all pipes can use. To avoid racy
	 * pch transcoder -> pipe lookups from interrupt code simply store the
	 * underrun statistics in crtc A. Since we never expose this anywhere
	 * nor use it outside of the fifo underrun code here using the "wrong"
	 * crtc on LPT won't cause issues.
	 */
476 477 478 479 480 481 482 483 484 485 486

	spin_lock_irqsave(&dev_priv->irq_lock, flags);

	ret = !intel_crtc->pch_fifo_underrun_disabled;

	if (enable == ret)
		goto done;

	intel_crtc->pch_fifo_underrun_disabled = !enable;

	if (HAS_PCH_IBX(dev))
487
		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
488 489 490 491 492 493 494 495 496
	else
		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);

done:
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
	return ret;
}


D
Daniel Vetter 已提交
497
static void
498 499
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
500
{
501
	u32 reg = PIPESTAT(pipe);
502
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
503

504 505
	assert_spin_locked(&dev_priv->irq_lock);

506 507 508 509 510
	if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
	                 status_mask & ~PIPESTAT_INT_STATUS_MASK))
		return;

	if ((pipestat & enable_mask) == enable_mask)
511 512
		return;

513 514
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

515
	/* Enable the interrupt, clear any pending status */
516
	pipestat |= enable_mask | status_mask;
517 518
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
519 520
}

D
Daniel Vetter 已提交
521
static void
522 523
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
524
{
525
	u32 reg = PIPESTAT(pipe);
526
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
527

528 529
	assert_spin_locked(&dev_priv->irq_lock);

530 531
	if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
	                 status_mask & ~PIPESTAT_INT_STATUS_MASK))
532 533
		return;

534 535 536
	if ((pipestat & enable_mask) == 0)
		return;

537 538
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

539
	pipestat &= ~enable_mask;
540 541
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
542 543
}

544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
	 * On pipe A we don't support the PSR interrupt yet, on pipe B the
	 * same bit MBZ.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

566 567 568 569 570 571
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

572 573 574 575 576
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
577 578 579 580 581 582 583 584 585
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

586 587 588 589 590
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
591 592 593
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

594
/**
595
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
596
 */
597
static void i915_enable_asle_pipestat(struct drm_device *dev)
598
{
599
	struct drm_i915_private *dev_priv = dev->dev_private;
600 601
	unsigned long irqflags;

602 603 604
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
		return;

605
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
606

607
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
608
	if (INTEL_INFO(dev)->gen >= 4)
609
		i915_enable_pipestat(dev_priv, PIPE_A,
610
				     PIPE_LEGACY_BLC_EVENT_STATUS);
611 612

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
613 614
}

615 616 617 618 619 620 621 622 623 624 625 626
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
627
	struct drm_i915_private *dev_priv = dev->dev_private;
628

629 630 631 632
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		/* Locking is horribly broken here, but whatever. */
		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
633

634 635 636 637
		return intel_crtc->active;
	} else {
		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
	}
638 639
}

640 641 642 643 644 645
static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

646 647 648
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
649
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
650
{
651
	struct drm_i915_private *dev_priv = dev->dev_private;
652 653
	unsigned long high_frame;
	unsigned long low_frame;
654
	u32 high1, high2, low, pixel, vbl_start;
655 656

	if (!i915_pipe_enabled(dev, pipe)) {
657
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
658
				"pipe %c\n", pipe_name(pipe));
659 660 661
		return 0;
	}

662 663 664 665 666 667 668 669
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		struct intel_crtc *intel_crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		const struct drm_display_mode *mode =
			&intel_crtc->config.adjusted_mode;

		vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
	} else {
670
		enum transcoder cpu_transcoder = (enum transcoder) pipe;
671 672 673 674 675 676 677 678
		u32 htotal;

		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;

		vbl_start *= htotal;
	}

679 680
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
681

682 683 684 685 686 687
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
688
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
689
		low   = I915_READ(low_frame);
690
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
691 692
	} while (high1 != high2);

693
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
694
	pixel = low & PIPE_PIXEL_MASK;
695
	low >>= PIPE_FRAME_LOW_SHIFT;
696 697 698 699 700 701

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
702
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
703 704
}

705
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
706
{
707
	struct drm_i915_private *dev_priv = dev->dev_private;
708
	int reg = PIPE_FRMCOUNT_GM45(pipe);
709 710

	if (!i915_pipe_enabled(dev, pipe)) {
711
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
712
				 "pipe %c\n", pipe_name(pipe));
713 714 715 716 717 718
		return 0;
	}

	return I915_READ(reg);
}

719 720 721
/* raw reads, only for fast reads of display block, no need for forcewake etc. */
#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))

722
static bool ilk_pipe_in_vblank_locked(struct drm_device *dev, enum pipe pipe)
723 724 725
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t status;
726 727 728 729 730 731 732 733
	int reg;

	if (INTEL_INFO(dev)->gen >= 8) {
		status = GEN8_PIPE_VBLANK;
		reg = GEN8_DE_PIPE_ISR(pipe);
	} else if (INTEL_INFO(dev)->gen >= 7) {
		status = DE_PIPE_VBLANK_IVB(pipe);
		reg = DEISR;
734
	} else {
735 736
		status = DE_PIPE_VBLANK(pipe);
		reg = DEISR;
737
	}
738

739
	return __raw_i915_read32(dev_priv, reg) & status;
740 741
}

742
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
743 744
				    unsigned int flags, int *vpos, int *hpos,
				    ktime_t *stime, ktime_t *etime)
745
{
746 747 748 749
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
750
	int position;
751 752 753
	int vbl_start, vbl_end, htotal, vtotal;
	bool in_vbl = true;
	int ret = 0;
754
	unsigned long irqflags;
755

756
	if (!intel_crtc->active) {
757
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
758
				 "pipe %c\n", pipe_name(pipe));
759 760 761
		return 0;
	}

762 763 764 765
	htotal = mode->crtc_htotal;
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
766

767 768 769 770 771 772
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

773 774
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

775 776 777 778 779 780 781 782 783 784 785 786 787
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

788
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
789 790 791
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
792
		if (IS_GEN2(dev))
793
			position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
794
		else
795
			position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
796

797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818
		if (HAS_DDI(dev)) {
			/*
			 * On HSW HDMI outputs there seems to be a 2 line
			 * difference, whereas eDP has the normal 1 line
			 * difference that earlier platforms have. External
			 * DP is unknown. For now just check for the 2 line
			 * difference case on all output types on HSW+.
			 *
			 * This might misinterpret the scanline counter being
			 * one line too far along on eDP, but that's less
			 * dangerous than the alternative since that would lead
			 * the vblank timestamp code astray when it sees a
			 * scanline count before vblank_start during a vblank
			 * interrupt.
			 */
			in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
			if ((in_vbl && (position == vbl_start - 2 ||
					position == vbl_start - 1)) ||
			    (!in_vbl && (position == vbl_end - 2 ||
					 position == vbl_end - 1)))
				position = (position + 2) % vtotal;
		} else if (HAS_PCH_SPLIT(dev)) {
819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853
			/*
			 * The scanline counter increments at the leading edge
			 * of hsync, ie. it completely misses the active portion
			 * of the line. Fix up the counter at both edges of vblank
			 * to get a more accurate picture whether we're in vblank
			 * or not.
			 */
			in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
			if ((in_vbl && position == vbl_start - 1) ||
			    (!in_vbl && position == vbl_end - 1))
				position = (position + 1) % vtotal;
		} else {
			/*
			 * ISR vblank status bits don't work the way we'd want
			 * them to work on non-PCH platforms (for
			 * ilk_pipe_in_vblank_locked()), and there doesn't
			 * appear any other way to determine if we're currently
			 * in vblank.
			 *
			 * Instead let's assume that we're already in vblank if
			 * we got called from the vblank interrupt and the
			 * scanline counter value indicates that we're on the
			 * line just prior to vblank start. This should result
			 * in the correct answer, unless the vblank interrupt
			 * delivery really got delayed for almost exactly one
			 * full frame/field.
			 */
			if (flags & DRM_CALLED_FROM_VBLIRQ &&
			    position == vbl_start - 1) {
				position = (position + 1) % vtotal;

				/* Signal this correction as "applied". */
				ret |= 0x8;
			}
		}
854 855 856 857 858
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
859
		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
860

861 862 863 864
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
865 866
	}

867 868 869 870 871 872 873 874
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

875 876 877 878 879 880 881 882 883 884 885 886
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
887

888
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
889 890 891 892 893 894
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
895 896 897 898 899 900 901 902

	/* In vblank? */
	if (in_vbl)
		ret |= DRM_SCANOUTPOS_INVBL;

	return ret;
}

903
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
904 905 906 907
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
908
	struct drm_crtc *crtc;
909

910
	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
911
		DRM_ERROR("Invalid crtc %d\n", pipe);
912 913 914 915
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
916 917 918 919 920 921 922 923 924 925
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

	if (!crtc->enabled) {
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
926 927

	/* Helper routine in DRM core does all the work: */
928 929
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
930 931
						     crtc,
						     &to_intel_crtc(crtc)->config.adjusted_mode);
932 933
}

934 935
static bool intel_hpd_irq_event(struct drm_device *dev,
				struct drm_connector *connector)
936 937 938 939 940 941 942
{
	enum drm_connector_status old_status;

	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
	old_status = connector->status;

	connector->status = connector->funcs->detect(connector, false);
943 944 945 946
	if (old_status == connector->status)
		return false;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
947 948
		      connector->base.id,
		      drm_get_connector_name(connector),
949 950 951 952
		      drm_get_connector_status_name(old_status),
		      drm_get_connector_status_name(connector->status));

	return true;
953 954
}

955 956 957
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
958 959
#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)

960 961
static void i915_hotplug_work_func(struct work_struct *work)
{
962 963
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, hotplug_work);
964
	struct drm_device *dev = dev_priv->dev;
965
	struct drm_mode_config *mode_config = &dev->mode_config;
966 967 968 969 970
	struct intel_connector *intel_connector;
	struct intel_encoder *intel_encoder;
	struct drm_connector *connector;
	unsigned long irqflags;
	bool hpd_disabled = false;
971
	bool changed = false;
972
	u32 hpd_event_bits;
973

974 975 976 977
	/* HPD irq before everything is fully set up. */
	if (!dev_priv->enable_hotplug_processing)
		return;

978
	mutex_lock(&mode_config->mutex);
979 980
	DRM_DEBUG_KMS("running encoder hotplug functions\n");

981
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
982 983 984

	hpd_event_bits = dev_priv->hpd_event_bits;
	dev_priv->hpd_event_bits = 0;
985 986 987 988 989 990 991 992 993 994 995 996 997 998
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
		intel_encoder = intel_connector->encoder;
		if (intel_encoder->hpd_pin > HPD_NONE &&
		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
			DRM_INFO("HPD interrupt storm detected on connector %s: "
				 "switching from hotplug detection to polling\n",
				drm_get_connector_name(connector));
			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
			connector->polled = DRM_CONNECTOR_POLL_CONNECT
				| DRM_CONNECTOR_POLL_DISCONNECT;
			hpd_disabled = true;
		}
999 1000 1001 1002
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
				      drm_get_connector_name(connector), intel_encoder->hpd_pin);
		}
1003 1004 1005 1006
	}
	 /* if there were no outputs to poll, poll was disabled,
	  * therefore make sure it's enabled when disabling HPD on
	  * some connectors */
1007
	if (hpd_disabled) {
1008
		drm_kms_helper_poll_enable(dev);
1009 1010 1011
		mod_timer(&dev_priv->hotplug_reenable_timer,
			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
	}
1012 1013 1014

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
		intel_encoder = intel_connector->encoder;
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			if (intel_encoder->hot_plug)
				intel_encoder->hot_plug(intel_encoder);
			if (intel_hpd_irq_event(dev, connector))
				changed = true;
		}
	}
1025 1026
	mutex_unlock(&mode_config->mutex);

1027 1028
	if (changed)
		drm_kms_helper_hotplug_event(dev);
1029 1030
}

1031 1032 1033 1034 1035
static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
{
	del_timer_sync(&dev_priv->hotplug_reenable_timer);
}

1036
static void ironlake_rps_change_irq_handler(struct drm_device *dev)
1037
{
1038
	struct drm_i915_private *dev_priv = dev->dev_private;
1039
	u32 busy_up, busy_down, max_avg, min_avg;
1040 1041
	u8 new_delay;

1042
	spin_lock(&mchdev_lock);
1043

1044 1045
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

1046
	new_delay = dev_priv->ips.cur_delay;
1047

1048
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1049 1050
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
1051 1052 1053 1054
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
1055
	if (busy_up > max_avg) {
1056 1057 1058 1059
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
1060
	} else if (busy_down < min_avg) {
1061 1062 1063 1064
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
1065 1066
	}

1067
	if (ironlake_set_drps(dev, new_delay))
1068
		dev_priv->ips.cur_delay = new_delay;
1069

1070
	spin_unlock(&mchdev_lock);
1071

1072 1073 1074
	return;
}

1075 1076 1077
static void notify_ring(struct drm_device *dev,
			struct intel_ring_buffer *ring)
{
1078 1079 1080
	if (ring->obj == NULL)
		return;

1081
	trace_i915_gem_request_complete(ring);
1082

1083
	wake_up_all(&ring->irq_queue);
1084
	i915_queue_hangcheck(dev);
1085 1086
}

1087
static void gen6_pm_rps_work(struct work_struct *work)
1088
{
1089 1090
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
P
Paulo Zanoni 已提交
1091
	u32 pm_iir;
1092
	int new_delay, adj;
1093

1094
	spin_lock_irq(&dev_priv->irq_lock);
1095 1096
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1097
	/* Make sure not to corrupt PMIMR state used by ringbuffer code */
1098
	snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1099
	spin_unlock_irq(&dev_priv->irq_lock);
1100

1101
	/* Make sure we didn't queue anything we're not going to process. */
1102
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1103

1104
	if ((pm_iir & dev_priv->pm_rps_events) == 0)
1105 1106
		return;

1107
	mutex_lock(&dev_priv->rps.hw_lock);
1108

1109
	adj = dev_priv->rps.last_adj;
1110
	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1111 1112 1113 1114
		if (adj > 0)
			adj *= 2;
		else
			adj = 1;
1115
		new_delay = dev_priv->rps.cur_freq + adj;
1116 1117 1118 1119 1120

		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1121 1122
		if (new_delay < dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1123
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1124 1125
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1126
		else
1127
			new_delay = dev_priv->rps.min_freq_softlimit;
1128 1129 1130 1131 1132 1133
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
		else
			adj = -1;
1134
		new_delay = dev_priv->rps.cur_freq + adj;
1135
	} else { /* unknown event */
1136
		new_delay = dev_priv->rps.cur_freq;
1137
	}
1138

1139 1140 1141
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1142
	new_delay = clamp_t(int, new_delay,
1143 1144
			    dev_priv->rps.min_freq_softlimit,
			    dev_priv->rps.max_freq_softlimit);
1145

1146
	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1147 1148 1149 1150 1151

	if (IS_VALLEYVIEW(dev_priv->dev))
		valleyview_set_rps(dev_priv->dev, new_delay);
	else
		gen6_set_rps(dev_priv->dev, new_delay);
1152

1153
	mutex_unlock(&dev_priv->rps.hw_lock);
1154 1155
}

1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1168 1169
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1170
	u32 error_status, row, bank, subbank;
1171
	char *parity_event[6];
1172 1173
	uint32_t misccpctl;
	unsigned long flags;
1174
	uint8_t slice = 0;
1175 1176 1177 1178 1179 1180 1181

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

1182 1183 1184 1185
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1186 1187 1188 1189
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1190 1191
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
		u32 reg;
1192

1193 1194 1195
		slice--;
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
			break;
1196

1197
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1198

1199
		reg = GEN7_L3CDERRST1 + (slice * 0x200);
1200

1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1216
		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1217
				   KOBJ_CHANGE, parity_event);
1218

1219 1220
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1221

1222 1223 1224 1225 1226
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1227

1228
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1229

1230 1231 1232 1233 1234 1235 1236
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	mutex_unlock(&dev_priv->dev->struct_mutex);
1237 1238
}

1239
static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1240
{
1241
	struct drm_i915_private *dev_priv = dev->dev_private;
1242

1243
	if (!HAS_L3_DPF(dev))
1244 1245
		return;

1246
	spin_lock(&dev_priv->irq_lock);
1247
	ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1248
	spin_unlock(&dev_priv->irq_lock);
1249

1250 1251 1252 1253 1254 1255 1256
	iir &= GT_PARITY_ERROR(dev);
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1257
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1258 1259
}

1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
		notify_ring(dev, &dev_priv->ring[RCS]);
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[VCS]);
}

1271 1272 1273 1274 1275
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

1276 1277
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1278
		notify_ring(dev, &dev_priv->ring[RCS]);
1279
	if (gt_iir & GT_BSD_USER_INTERRUPT)
1280
		notify_ring(dev, &dev_priv->ring[VCS]);
1281
	if (gt_iir & GT_BLT_USER_INTERRUPT)
1282 1283
		notify_ring(dev, &dev_priv->ring[BCS]);

1284 1285 1286
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
1287 1288
		i915_handle_error(dev, false, "GT error interrupt 0x%08x",
				  gt_iir);
1289
	}
1290

1291 1292
	if (gt_iir & GT_PARITY_ERROR(dev))
		ivybridge_parity_error_irq_handler(dev, gt_iir);
1293 1294
}

1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344
static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
				       struct drm_i915_private *dev_priv,
				       u32 master_ctl)
{
	u32 rcs, bcs, vcs;
	uint32_t tmp = 0;
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
		tmp = I915_READ(GEN8_GT_IIR(0));
		if (tmp) {
			ret = IRQ_HANDLED;
			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
			if (rcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[RCS]);
			if (bcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[BCS]);
			I915_WRITE(GEN8_GT_IIR(0), tmp);
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

	if (master_ctl & GEN8_GT_VCS1_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(1));
		if (tmp) {
			ret = IRQ_HANDLED;
			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
			if (vcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[VCS]);
			I915_WRITE(GEN8_GT_IIR(1), tmp);
		} else
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
	}

	if (master_ctl & GEN8_GT_VECS_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(3));
		if (tmp) {
			ret = IRQ_HANDLED;
			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
			if (vcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[VECS]);
			I915_WRITE(GEN8_GT_IIR(3), tmp);
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

	return ret;
}

1345 1346 1347
#define HPD_STORM_DETECT_PERIOD 1000
#define HPD_STORM_THRESHOLD 5

1348
static inline void intel_hpd_irq_handler(struct drm_device *dev,
1349 1350
					 u32 hotplug_trigger,
					 const u32 *hpd)
1351
{
1352
	struct drm_i915_private *dev_priv = dev->dev_private;
1353
	int i;
1354
	bool storm_detected = false;
1355

1356 1357 1358
	if (!hotplug_trigger)
		return;

1359 1360 1361
	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
			  hotplug_trigger);

1362
	spin_lock(&dev_priv->irq_lock);
1363
	for (i = 1; i < HPD_NUM_PINS; i++) {
1364

1365
		WARN_ONCE(hpd[i] & hotplug_trigger &&
1366
			  dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED,
1367 1368
			  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
			  hotplug_trigger, i, hpd[i]);
1369

1370 1371 1372 1373
		if (!(hpd[i] & hotplug_trigger) ||
		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
			continue;

1374
		dev_priv->hpd_event_bits |= (1 << i);
1375 1376 1377 1378 1379
		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
				   dev_priv->hpd_stats[i].hpd_last_jiffies
				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
			dev_priv->hpd_stats[i].hpd_cnt = 0;
1380
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1381 1382
		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1383
			dev_priv->hpd_event_bits &= ~(1 << i);
1384
			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
1385
			storm_detected = true;
1386 1387
		} else {
			dev_priv->hpd_stats[i].hpd_cnt++;
1388 1389
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
				      dev_priv->hpd_stats[i].hpd_cnt);
1390 1391 1392
		}
	}

1393 1394
	if (storm_detected)
		dev_priv->display.hpd_irq_setup(dev);
1395
	spin_unlock(&dev_priv->irq_lock);
1396

1397 1398 1399 1400 1401 1402 1403
	/*
	 * Our hotplug handler can grab modeset locks (by calling down into the
	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
	 * queue for otherwise the flush_work in the pageflip code will
	 * deadlock.
	 */
	schedule_work(&dev_priv->hotplug_work);
1404 1405
}

1406 1407
static void gmbus_irq_handler(struct drm_device *dev)
{
1408
	struct drm_i915_private *dev_priv = dev->dev_private;
1409 1410

	wake_up_all(&dev_priv->gmbus_wait_queue);
1411 1412
}

1413 1414
static void dp_aux_irq_handler(struct drm_device *dev)
{
1415
	struct drm_i915_private *dev_priv = dev->dev_private;
1416 1417

	wake_up_all(&dev_priv->gmbus_wait_queue);
1418 1419
}

1420
#if defined(CONFIG_DEBUG_FS)
1421 1422 1423 1424
static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1425 1426 1427 1428
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1429
	int head, tail;
1430

1431 1432
	spin_lock(&pipe_crc->lock);

1433
	if (!pipe_crc->entries) {
1434
		spin_unlock(&pipe_crc->lock);
1435 1436 1437 1438
		DRM_ERROR("spurious interrupt\n");
		return;
	}

1439 1440
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1441 1442

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1443
		spin_unlock(&pipe_crc->lock);
1444 1445 1446 1447 1448
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1449

1450
	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1451 1452 1453 1454 1455
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1456 1457

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1458 1459 1460
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1461 1462

	wake_up_interruptible(&pipe_crc->wq);
1463
}
1464 1465 1466 1467 1468 1469 1470 1471
#else
static inline void
display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1472

1473
static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
D
Daniel Vetter 已提交
1474 1475 1476
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1477 1478 1479
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1480 1481
}

1482
static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1483 1484 1485
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1486 1487 1488 1489 1490 1491
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1492
}
1493

1494
static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1495 1496
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507
	uint32_t res1, res2;

	if (INTEL_INFO(dev)->gen >= 3)
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1508

1509 1510 1511 1512 1513
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1514
}
1515

1516 1517 1518 1519
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1520
{
1521
	if (pm_iir & dev_priv->pm_rps_events) {
1522
		spin_lock(&dev_priv->irq_lock);
1523 1524
		dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
		snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1525
		spin_unlock(&dev_priv->irq_lock);
1526 1527

		queue_work(dev_priv->wq, &dev_priv->rps.work);
1528 1529
	}

1530 1531 1532
	if (HAS_VEBOX(dev_priv->dev)) {
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
B
Ben Widawsky 已提交
1533

1534
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
1535 1536 1537
			i915_handle_error(dev_priv->dev, false,
					  "VEBOX CS error interrupt 0x%08x",
					  pm_iir);
1538
		}
B
Ben Widawsky 已提交
1539
	}
1540 1541
}

1542 1543 1544
static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1545
	u32 pipe_stats[I915_MAX_PIPES] = { };
1546 1547
	int pipe;

1548
	spin_lock(&dev_priv->irq_lock);
1549
	for_each_pipe(pipe) {
1550
		int reg;
1551
		u32 mask, iir_bit = 0;
1552

1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
		mask = 0;
		if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
			mask |= PIPE_FIFO_UNDERRUN_STATUS;

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1576 1577 1578
			continue;

		reg = PIPESTAT(pipe);
1579 1580
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1581 1582 1583 1584

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1585 1586
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1587 1588
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1589
	spin_unlock(&dev_priv->irq_lock);
1590 1591 1592 1593 1594

	for_each_pipe(pipe) {
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
			drm_handle_vblank(dev, pipe);

1595
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip(dev, pipe);
		}

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
		    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev);
}

1612
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1613 1614
{
	struct drm_device *dev = (struct drm_device *) arg;
1615
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;

	while (true) {
		iir = I915_READ(VLV_IIR);
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

1629
		snb_gt_irq_handler(dev, dev_priv, gt_iir);
J
Jesse Barnes 已提交
1630

1631
		valleyview_pipestat_irq_handler(dev, iir);
1632

J
Jesse Barnes 已提交
1633 1634 1635
		/* Consume port.  Then clear IIR or we'll miss events */
		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1636
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
J
Jesse Barnes 已提交
1637

1638 1639
			intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);

1640 1641 1642
			if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
				dp_aux_irq_handler(dev);

J
Jesse Barnes 已提交
1643 1644 1645 1646 1647
			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
			I915_READ(PORT_HOTPLUG_STAT);
		}


1648
		if (pm_iir)
1649
			gen6_rps_irq_handler(dev_priv, pm_iir);
J
Jesse Barnes 已提交
1650 1651 1652 1653 1654 1655 1656 1657 1658 1659

		I915_WRITE(GTIIR, gt_iir);
		I915_WRITE(GEN6_PMIIR, pm_iir);
		I915_WRITE(VLV_IIR, iir);
	}

out:
	return ret;
}

1660
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1661
{
1662
	struct drm_i915_private *dev_priv = dev->dev_private;
1663
	int pipe;
1664
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1665

1666 1667
	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);

1668 1669 1670
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1671
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1672 1673
				 port_name(port));
	}
1674

1675 1676 1677
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

1678
	if (pch_iir & SDE_GMBUS)
1679
		gmbus_irq_handler(dev);
1680 1681 1682 1683 1684 1685 1686 1687 1688 1689

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1690 1691 1692 1693 1694
	if (pch_iir & SDE_FDI_MASK)
		for_each_pipe(pipe)
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1695 1696 1697 1698 1699 1700 1701 1702

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1703 1704
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
							  false))
1705
			DRM_ERROR("PCH transcoder A FIFO underrun\n");
1706 1707 1708 1709

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
							  false))
1710
			DRM_ERROR("PCH transcoder B FIFO underrun\n");
1711 1712 1713 1714 1715 1716
}

static void ivb_err_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
1717
	enum pipe pipe;
1718

1719 1720 1721
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

D
Daniel Vetter 已提交
1722 1723 1724 1725
	for_each_pipe(pipe) {
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
								  false))
1726 1727
				DRM_ERROR("Pipe %c FIFO underrun\n",
					  pipe_name(pipe));
D
Daniel Vetter 已提交
1728
		}
1729

D
Daniel Vetter 已提交
1730 1731
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
			if (IS_IVYBRIDGE(dev))
1732
				ivb_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1733
			else
1734
				hsw_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1735 1736
		}
	}
1737

1738 1739 1740 1741 1742 1743 1744 1745
	I915_WRITE(GEN7_ERR_INT, err_int);
}

static void cpt_serr_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 serr_int = I915_READ(SERR_INT);

1746 1747 1748
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1749 1750 1751
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
							  false))
1752
			DRM_ERROR("PCH transcoder A FIFO underrun\n");
1753 1754 1755 1756

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
							  false))
1757
			DRM_ERROR("PCH transcoder B FIFO underrun\n");
1758 1759 1760 1761

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
							  false))
1762
			DRM_ERROR("PCH transcoder C FIFO underrun\n");
1763 1764

	I915_WRITE(SERR_INT, serr_int);
1765 1766
}

1767 1768
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
1769
	struct drm_i915_private *dev_priv = dev->dev_private;
1770
	int pipe;
1771
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1772

1773 1774
	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);

1775 1776 1777 1778 1779 1780
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
1781 1782

	if (pch_iir & SDE_AUX_MASK_CPT)
1783
		dp_aux_irq_handler(dev);
1784 1785

	if (pch_iir & SDE_GMBUS_CPT)
1786
		gmbus_irq_handler(dev);
1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
		for_each_pipe(pipe)
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1799 1800 1801

	if (pch_iir & SDE_ERROR_CPT)
		cpt_serr_int_handler(dev);
1802 1803
}

1804 1805 1806
static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1807
	enum pipe pipe;
1808 1809 1810 1811 1812 1813 1814 1815 1816 1817

	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE)
		intel_opregion_asle_intr(dev);

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

1818 1819 1820
	for_each_pipe(pipe) {
		if (de_iir & DE_PIPE_VBLANK(pipe))
			drm_handle_vblank(dev, pipe);
1821

1822 1823
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1824 1825
				DRM_ERROR("Pipe %c FIFO underrun\n",
					  pipe_name(pipe));
1826

1827 1828
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
			i9xx_pipe_crc_irq_handler(dev, pipe);
1829

1830 1831 1832 1833 1834
		/* plane/pipes map 1:1 on ilk+ */
		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
		}
1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev);
}

1854 1855 1856
static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1857
	enum pipe pipe;
1858 1859 1860 1861 1862 1863 1864 1865 1866 1867

	if (de_iir & DE_ERR_INT_IVB)
		ivb_err_int_handler(dev);

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE_IVB)
		intel_opregion_asle_intr(dev);

1868 1869 1870
	for_each_pipe(pipe) {
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
			drm_handle_vblank(dev, pipe);
1871 1872

		/* plane/pipes map 1:1 on ilk+ */
1873 1874 1875
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889
		}
	}

	/* check event from PCH */
	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

1890
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1891 1892
{
	struct drm_device *dev = (struct drm_device *) arg;
1893
	struct drm_i915_private *dev_priv = dev->dev_private;
1894
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
1895
	irqreturn_t ret = IRQ_NONE;
1896

1897 1898
	/* We get interrupts on unclaimed registers, so check for this before we
	 * do any I915_{READ,WRITE}. */
1899
	intel_uncore_check_errors(dev);
1900

1901 1902 1903
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
1904
	POSTING_READ(DEIER);
1905

1906 1907 1908 1909 1910
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
1911 1912 1913 1914 1915
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
1916

1917
	gt_iir = I915_READ(GTIIR);
1918
	if (gt_iir) {
1919
		if (INTEL_INFO(dev)->gen >= 6)
1920
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1921 1922
		else
			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
1923 1924
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
1925 1926
	}

1927 1928
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
1929 1930 1931 1932
		if (INTEL_INFO(dev)->gen >= 7)
			ivb_display_irq_handler(dev, de_iir);
		else
			ilk_display_irq_handler(dev, de_iir);
1933 1934
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
1935 1936
	}

1937 1938 1939
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
1940
			gen6_rps_irq_handler(dev_priv, pm_iir);
1941 1942 1943
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
		}
1944
	}
1945 1946 1947

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
1948 1949 1950 1951
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
1952 1953 1954 1955

	return ret;
}

1956 1957 1958 1959 1960 1961 1962
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl;
	irqreturn_t ret = IRQ_NONE;
	uint32_t tmp = 0;
1963
	enum pipe pipe;
1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989

	master_ctl = I915_READ(GEN8_MASTER_IRQ);
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);

	if (master_ctl & GEN8_DE_MISC_IRQ) {
		tmp = I915_READ(GEN8_DE_MISC_IIR);
		if (tmp & GEN8_DE_MISC_GSE)
			intel_opregion_asle_intr(dev);
		else if (tmp)
			DRM_ERROR("Unexpected DE Misc interrupt\n");
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");

		if (tmp) {
			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
			ret = IRQ_HANDLED;
		}
	}

1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004
	if (master_ctl & GEN8_DE_PORT_IRQ) {
		tmp = I915_READ(GEN8_DE_PORT_IIR);
		if (tmp & GEN8_AUX_CHANNEL_A)
			dp_aux_irq_handler(dev);
		else if (tmp)
			DRM_ERROR("Unexpected DE Port interrupt\n");
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");

		if (tmp) {
			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
			ret = IRQ_HANDLED;
		}
	}

2005 2006
	for_each_pipe(pipe) {
		uint32_t pipe_iir;
2007

2008 2009
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2010

2011 2012 2013
		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (pipe_iir & GEN8_PIPE_VBLANK)
			drm_handle_vblank(dev, pipe);
2014

2015 2016 2017
		if (pipe_iir & GEN8_PIPE_FLIP_DONE) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
2018
		}
2019

2020 2021 2022
		if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
			hsw_pipe_crc_irq_handler(dev, pipe);

2023 2024 2025
		if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
								  false))
2026 2027
				DRM_ERROR("Pipe %c FIFO underrun\n",
					  pipe_name(pipe));
2028 2029
		}

2030 2031 2032 2033 2034
		if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
				  pipe_name(pipe),
				  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
		}
2035 2036 2037 2038 2039

		if (pipe_iir) {
			ret = IRQ_HANDLED;
			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
		} else
2040 2041 2042
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
	}

2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058
	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		if (pch_iir) {
			I915_WRITE(SDEIIR, pch_iir);
			ret = IRQ_HANDLED;
		}
	}

2059 2060 2061 2062 2063 2064
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return ret;
}

2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092
static void i915_error_wake_up(struct drm_i915_private *dev_priv,
			       bool reset_completed)
{
	struct intel_ring_buffer *ring;
	int i;

	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
	for_each_ring(ring, dev_priv, i)
		wake_up_all(&ring->irq_queue);

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);

	/*
	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
	 * reset state is cleared.
	 */
	if (reset_completed)
		wake_up_all(&dev_priv->gpu_error.reset_queue);
}

2093 2094 2095 2096 2097 2098 2099 2100 2101
/**
 * i915_error_work_func - do process context error handling work
 * @work: work struct
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
static void i915_error_work_func(struct work_struct *work)
{
2102 2103
	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
						    work);
2104 2105
	struct drm_i915_private *dev_priv =
		container_of(error, struct drm_i915_private, gpu_error);
2106
	struct drm_device *dev = dev_priv->dev;
2107 2108 2109
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2110
	int ret;
2111

2112
	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
2113

2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
2125
		DRM_DEBUG_DRIVER("resetting chip\n");
2126
		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
2127
				   reset_event);
2128

2129 2130 2131 2132 2133 2134
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2135 2136
		ret = i915_reset(dev);

2137 2138
		intel_display_handle_reset(dev);

2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152
		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
			smp_mb__before_atomic_inc();
			atomic_inc(&dev_priv->gpu_error.reset_counter);

2153
			kobject_uevent_env(&dev->primary->kdev->kobj,
2154
					   KOBJ_CHANGE, reset_done_event);
2155
		} else {
M
Mika Kuoppala 已提交
2156
			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2157
		}
2158

2159 2160 2161 2162 2163
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
		i915_error_wake_up(dev_priv, true);
2164
	}
2165 2166
}

2167
static void i915_report_and_clear_eir(struct drm_device *dev)
2168 2169
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2170
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2171
	u32 eir = I915_READ(EIR);
2172
	int pipe, i;
2173

2174 2175
	if (!eir)
		return;
2176

2177
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2178

2179 2180
	i915_get_extra_instdone(dev, instdone);

2181 2182 2183 2184
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2185 2186
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2187 2188
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2189 2190
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2191
			I915_WRITE(IPEIR_I965, ipeir);
2192
			POSTING_READ(IPEIR_I965);
2193 2194 2195
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2196 2197
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2198
			I915_WRITE(PGTBL_ER, pgtbl_err);
2199
			POSTING_READ(PGTBL_ER);
2200 2201 2202
		}
	}

2203
	if (!IS_GEN2(dev)) {
2204 2205
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2206 2207
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2208
			I915_WRITE(PGTBL_ER, pgtbl_err);
2209
			POSTING_READ(PGTBL_ER);
2210 2211 2212 2213
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2214
		pr_err("memory refresh error:\n");
2215
		for_each_pipe(pipe)
2216
			pr_err("pipe %c stat: 0x%08x\n",
2217
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2218 2219 2220
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2221 2222
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2223 2224
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2225
		if (INTEL_INFO(dev)->gen < 4) {
2226 2227
			u32 ipeir = I915_READ(IPEIR);

2228 2229 2230
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2231
			I915_WRITE(IPEIR, ipeir);
2232
			POSTING_READ(IPEIR);
2233 2234 2235
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2236 2237 2238 2239
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2240
			I915_WRITE(IPEIR_I965, ipeir);
2241
			POSTING_READ(IPEIR_I965);
2242 2243 2244 2245
		}
	}

	I915_WRITE(EIR, eir);
2246
	POSTING_READ(EIR);
2247 2248 2249 2250 2251 2252 2253 2254 2255 2256
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268
}

/**
 * i915_handle_error - handle an error interrupt
 * @dev: drm device
 *
 * Do some basic checking of regsiter state at error interrupt time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2269 2270
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...)
2271 2272
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2273 2274
	va_list args;
	char error_msg[80];
2275

2276 2277 2278 2279 2280
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

	i915_capture_error_state(dev, wedged, error_msg);
2281
	i915_report_and_clear_eir(dev);
2282

2283
	if (wedged) {
2284 2285
		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
				&dev_priv->gpu_error.reset_counter);
2286

2287
		/*
2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298
		 * Wakeup waiting processes so that the reset work function
		 * i915_error_work_func doesn't deadlock trying to grab various
		 * locks. By bumping the reset counter first, the woken
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2299
		 */
2300
		i915_error_wake_up(dev_priv, false);
2301 2302
	}

2303 2304 2305 2306 2307 2308 2309
	/*
	 * Our reset work can grab modeset locks (since it needs to reset the
	 * state of outstanding pagelips). Hence it must not be run on our own
	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
	 * code will deadlock.
	 */
	schedule_work(&dev_priv->gpu_error.work);
2310 2311
}

2312
static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
2313
{
2314
	struct drm_i915_private *dev_priv = dev->dev_private;
2315 2316
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2317
	struct drm_i915_gem_object *obj;
2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328
	struct intel_unpin_work *work;
	unsigned long flags;
	bool stall_detected;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;

2329 2330 2331
	if (work == NULL ||
	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
	    !work->enable_stall_check) {
2332 2333 2334 2335 2336 2337
		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
2338
	obj = work->pending_flip_obj;
2339
	if (INTEL_INFO(dev)->gen >= 4) {
2340
		int dspsurf = DSPSURF(intel_crtc->plane);
2341
		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2342
					i915_gem_obj_ggtt_offset(obj);
2343
	} else {
2344
		int dspaddr = DSPADDR(intel_crtc->plane);
2345
		stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
2346
							crtc->y * crtc->fb->pitches[0] +
2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357
							crtc->x * crtc->fb->bits_per_pixel/8);
	}

	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (stall_detected) {
		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
		intel_prepare_page_flip(dev, intel_crtc->plane);
	}
}

2358 2359 2360
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2361
static int i915_enable_vblank(struct drm_device *dev, int pipe)
2362
{
2363
	struct drm_i915_private *dev_priv = dev->dev_private;
2364
	unsigned long irqflags;
2365

2366
	if (!i915_pipe_enabled(dev, pipe))
2367
		return -EINVAL;
2368

2369
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2370
	if (INTEL_INFO(dev)->gen >= 4)
2371
		i915_enable_pipestat(dev_priv, pipe,
2372
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2373
	else
2374
		i915_enable_pipestat(dev_priv, pipe,
2375
				     PIPE_VBLANK_INTERRUPT_STATUS);
2376 2377

	/* maintain vblank delivery even in deep C-states */
2378
	if (INTEL_INFO(dev)->gen == 3)
2379
		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
2380
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2381

2382 2383 2384
	return 0;
}

2385
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2386
{
2387
	struct drm_i915_private *dev_priv = dev->dev_private;
2388
	unsigned long irqflags;
2389
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2390
						     DE_PIPE_VBLANK(pipe);
2391 2392 2393 2394 2395

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2396
	ironlake_enable_display_irq(dev_priv, bit);
2397 2398 2399 2400 2401
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
2402 2403
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
2404
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2405 2406 2407 2408 2409 2410
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2411
	i915_enable_pipestat(dev_priv, pipe,
2412
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2413 2414 2415 2416 2417
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2418 2419 2420 2421 2422 2423 2424 2425 2426
static int gen8_enable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2427 2428 2429
	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2430 2431 2432 2433
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
	return 0;
}

2434 2435 2436
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2437
static void i915_disable_vblank(struct drm_device *dev, int pipe)
2438
{
2439
	struct drm_i915_private *dev_priv = dev->dev_private;
2440
	unsigned long irqflags;
2441

2442
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2443
	if (INTEL_INFO(dev)->gen == 3)
2444
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
2445

2446
	i915_disable_pipestat(dev_priv, pipe,
2447 2448
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2449 2450 2451
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2452
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2453
{
2454
	struct drm_i915_private *dev_priv = dev->dev_private;
2455
	unsigned long irqflags;
2456
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2457
						     DE_PIPE_VBLANK(pipe);
2458 2459

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2460
	ironlake_disable_display_irq(dev_priv, bit);
2461 2462 2463
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
2464 2465
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
2466
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2467 2468 2469
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2470
	i915_disable_pipestat(dev_priv, pipe,
2471
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2472 2473 2474
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2475 2476 2477 2478 2479 2480 2481 2482 2483
static void gen8_disable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2484 2485 2486
	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2487 2488 2489
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2490 2491
static u32
ring_last_seqno(struct intel_ring_buffer *ring)
2492
{
2493 2494 2495 2496
	return list_entry(ring->request_list.prev,
			  struct drm_i915_gem_request, list)->seqno;
}

2497 2498 2499 2500 2501
static bool
ring_idle(struct intel_ring_buffer *ring, u32 seqno)
{
	return (list_empty(&ring->request_list) ||
		i915_seqno_passed(seqno, ring_last_seqno(ring)));
B
Ben Gamari 已提交
2502 2503
}

2504 2505
static struct intel_ring_buffer *
semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
2506 2507
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2508 2509
	u32 cmd, ipehr, head;
	int i;
2510 2511 2512 2513

	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
	if ((ipehr & ~(0x3 << 16)) !=
	    (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
2514
		return NULL;
2515

2516 2517 2518 2519 2520 2521
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
	 * dwords. Note that we don't care about ACTHD here since that might
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2522
	 */
2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534
	head = I915_READ_HEAD(ring) & HEAD_ADDR;

	for (i = 4; i; --i) {
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
		head &= ring->size - 1;

		/* This here seems to blow up */
		cmd = ioread32(ring->virtual_start + head);
2535 2536 2537
		if (cmd == ipehr)
			break;

2538 2539 2540 2541 2542
		head -= 4;
	}

	if (!i)
		return NULL;
2543

2544
	*seqno = ioread32(ring->virtual_start + head + 4) + 1;
2545
	return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
2546 2547
}

2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576
static int semaphore_passed(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	struct intel_ring_buffer *signaller;
	u32 seqno, ctl;

	ring->hangcheck.deadlock = true;

	signaller = semaphore_waits_for(ring, &seqno);
	if (signaller == NULL || signaller->hangcheck.deadlock)
		return -1;

	/* cursory check for an unkickable deadlock */
	ctl = I915_READ_CTL(signaller);
	if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
		return -1;

	return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
	struct intel_ring_buffer *ring;
	int i;

	for_each_ring(ring, dev_priv, i)
		ring->hangcheck.deadlock = false;
}

2577
static enum intel_ring_hangcheck_action
2578
ring_stuck(struct intel_ring_buffer *ring, u64 acthd)
2579 2580 2581
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2582 2583
	u32 tmp;

2584
	if (ring->hangcheck.acthd != acthd)
2585
		return HANGCHECK_ACTIVE;
2586

2587
	if (IS_GEN2(dev))
2588
		return HANGCHECK_HUNG;
2589 2590 2591 2592 2593 2594 2595

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
	tmp = I915_READ_CTL(ring);
2596
	if (tmp & RING_WAIT) {
2597 2598 2599
		i915_handle_error(dev, false,
				  "Kicking stuck wait on %s",
				  ring->name);
2600
		I915_WRITE_CTL(ring, tmp);
2601
		return HANGCHECK_KICK;
2602 2603 2604 2605 2606
	}

	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
		switch (semaphore_passed(ring)) {
		default:
2607
			return HANGCHECK_HUNG;
2608
		case 1:
2609 2610 2611
			i915_handle_error(dev, false,
					  "Kicking stuck semaphore on %s",
					  ring->name);
2612
			I915_WRITE_CTL(ring, tmp);
2613
			return HANGCHECK_KICK;
2614
		case 0:
2615
			return HANGCHECK_WAIT;
2616
		}
2617
	}
2618

2619
	return HANGCHECK_HUNG;
2620 2621
}

B
Ben Gamari 已提交
2622 2623
/**
 * This is called when the chip hasn't reported back with completed
2624 2625 2626 2627 2628
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
2629
 */
2630
static void i915_hangcheck_elapsed(unsigned long data)
B
Ben Gamari 已提交
2631 2632
{
	struct drm_device *dev = (struct drm_device *)data;
2633
	struct drm_i915_private *dev_priv = dev->dev_private;
2634 2635
	struct intel_ring_buffer *ring;
	int i;
2636
	int busy_count = 0, rings_hung = 0;
2637 2638 2639 2640
	bool stuck[I915_NUM_RINGS] = { 0 };
#define BUSY 1
#define KICK 5
#define HUNG 20
2641

2642
	if (!i915.enable_hangcheck)
2643 2644
		return;

2645
	for_each_ring(ring, dev_priv, i) {
2646 2647
		u64 acthd;
		u32 seqno;
2648
		bool busy = true;
2649

2650 2651
		semaphore_clear_deadlocks(dev_priv);

2652 2653
		seqno = ring->get_seqno(ring, false);
		acthd = intel_ring_get_active_head(ring);
2654

2655 2656
		if (ring->hangcheck.seqno == seqno) {
			if (ring_idle(ring, seqno)) {
2657 2658
				ring->hangcheck.action = HANGCHECK_IDLE;

2659 2660
				if (waitqueue_active(&ring->irq_queue)) {
					/* Issue a wake-up to catch stuck h/w. */
2661
					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2662 2663 2664 2665 2666 2667
						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
								  ring->name);
						else
							DRM_INFO("Fake missed irq on %s\n",
								 ring->name);
2668 2669 2670 2671
						wake_up_all(&ring->irq_queue);
					}
					/* Safeguard against driver failure */
					ring->hangcheck.score += BUSY;
2672 2673
				} else
					busy = false;
2674
			} else {
2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
2690 2691 2692 2693
				ring->hangcheck.action = ring_stuck(ring,
								    acthd);

				switch (ring->hangcheck.action) {
2694
				case HANGCHECK_IDLE:
2695
				case HANGCHECK_WAIT:
2696
					break;
2697
				case HANGCHECK_ACTIVE:
2698
					ring->hangcheck.score += BUSY;
2699
					break;
2700
				case HANGCHECK_KICK:
2701
					ring->hangcheck.score += KICK;
2702
					break;
2703
				case HANGCHECK_HUNG:
2704
					ring->hangcheck.score += HUNG;
2705 2706 2707
					stuck[i] = true;
					break;
				}
2708
			}
2709
		} else {
2710 2711
			ring->hangcheck.action = HANGCHECK_ACTIVE;

2712 2713 2714 2715 2716
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
			if (ring->hangcheck.score > 0)
				ring->hangcheck.score--;
2717 2718
		}

2719 2720
		ring->hangcheck.seqno = seqno;
		ring->hangcheck.acthd = acthd;
2721
		busy_count += busy;
2722
	}
2723

2724
	for_each_ring(ring, dev_priv, i) {
2725
		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2726 2727 2728
			DRM_INFO("%s on %s\n",
				 stuck[i] ? "stuck" : "no progress",
				 ring->name);
2729
			rings_hung++;
2730 2731 2732
		}
	}

2733
	if (rings_hung)
2734
		return i915_handle_error(dev, true, "Ring hung");
B
Ben Gamari 已提交
2735

2736 2737 2738
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
2739 2740 2741 2742 2743 2744
		i915_queue_hangcheck(dev);
}

void i915_queue_hangcheck(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2745
	if (!i915.enable_hangcheck)
2746 2747 2748 2749
		return;

	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
2750 2751
}

P
Paulo Zanoni 已提交
2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770
static void ibx_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

	/* south display irq */
	I915_WRITE(SDEIMR, 0xffffffff);
	/*
	 * SDEIER is also touched by the interrupt handler to work around missed
	 * PCH interrupts. Hence we can't update it after the interrupt handler
	 * is enabled - instead we unconditionally enable all PCH interrupt
	 * sources here, but then only unmask them as needed with SDEIMR.
	 */
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787
static void gen5_gt_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* and GT */
	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	POSTING_READ(GTIER);

	if (INTEL_INFO(dev)->gen >= 6) {
		/* and PM */
		I915_WRITE(GEN6_PMIMR, 0xffffffff);
		I915_WRITE(GEN6_PMIER, 0x0);
		POSTING_READ(GEN6_PMIER);
	}
}

L
Linus Torvalds 已提交
2788 2789
/* drm_dma.h hooks
*/
2790
static void ironlake_irq_preinstall(struct drm_device *dev)
2791
{
2792
	struct drm_i915_private *dev_priv = dev->dev_private;
2793 2794

	I915_WRITE(HWSTAM, 0xeffe);
2795

2796 2797
	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
2798
	POSTING_READ(DEIER);
2799

2800
	gen5_gt_irq_preinstall(dev);
2801

P
Paulo Zanoni 已提交
2802
	ibx_irq_preinstall(dev);
2803 2804
}

J
Jesse Barnes 已提交
2805 2806
static void valleyview_irq_preinstall(struct drm_device *dev)
{
2807
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818
	int pipe;

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

	/* and GT */
	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIIR, I915_READ(GTIIR));
2819 2820

	gen5_gt_irq_preinstall(dev);
J
Jesse Barnes 已提交
2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833

	I915_WRITE(DPINVGTT, 0xff);

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876
static void gen8_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

	/* IIR can theoretically queue up two events. Be paranoid */
#define GEN8_IRQ_INIT_NDX(type, which) do { \
		I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
		POSTING_READ(GEN8_##type##_IMR(which)); \
		I915_WRITE(GEN8_##type##_IER(which), 0); \
		I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
		POSTING_READ(GEN8_##type##_IIR(which)); \
		I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	} while (0)

#define GEN8_IRQ_INIT(type) do { \
		I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
		POSTING_READ(GEN8_##type##_IMR); \
		I915_WRITE(GEN8_##type##_IER, 0); \
		I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
		POSTING_READ(GEN8_##type##_IIR); \
		I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
	} while (0)

	GEN8_IRQ_INIT_NDX(GT, 0);
	GEN8_IRQ_INIT_NDX(GT, 1);
	GEN8_IRQ_INIT_NDX(GT, 2);
	GEN8_IRQ_INIT_NDX(GT, 3);

	for_each_pipe(pipe) {
		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe);
	}

	GEN8_IRQ_INIT(DE_PORT);
	GEN8_IRQ_INIT(DE_MISC);
	GEN8_IRQ_INIT(PCU);
#undef GEN8_IRQ_INIT
#undef GEN8_IRQ_INIT_NDX

	POSTING_READ(GEN8_PCU_IIR);
2877 2878

	ibx_irq_preinstall(dev);
2879 2880
}

2881
static void ibx_hpd_irq_setup(struct drm_device *dev)
2882
{
2883
	struct drm_i915_private *dev_priv = dev->dev_private;
2884 2885
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *intel_encoder;
2886
	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
2887 2888

	if (HAS_PCH_IBX(dev)) {
2889
		hotplug_irqs = SDE_HOTPLUG_MASK;
2890
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2891
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2892
				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
2893
	} else {
2894
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
2895
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2896
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2897
				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
2898
	}
2899

2900
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
2901 2902 2903 2904 2905 2906 2907

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 *
	 * This register is the same on all known PCH chips.
	 */
2908 2909 2910 2911 2912 2913 2914 2915
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
}

P
Paulo Zanoni 已提交
2916 2917
static void ibx_irq_postinstall(struct drm_device *dev)
{
2918
	struct drm_i915_private *dev_priv = dev->dev_private;
2919
	u32 mask;
2920

D
Daniel Vetter 已提交
2921 2922 2923
	if (HAS_PCH_NOP(dev))
		return;

2924
	if (HAS_PCH_IBX(dev)) {
2925
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
2926
	} else {
2927
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
2928 2929 2930

		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
	}
2931

P
Paulo Zanoni 已提交
2932 2933 2934 2935
	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
	I915_WRITE(SDEIMR, ~mask);
}

2936 2937 2938 2939 2940 2941 2942 2943
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
2944
	if (HAS_L3_DPF(dev)) {
2945
		/* L3 parity interrupt is always unmasked. */
2946 2947
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	I915_WRITE(GTIER, gt_irqs);
	POSTING_READ(GTIER);

	if (INTEL_INFO(dev)->gen >= 6) {
2964
		pm_irqs |= dev_priv->pm_rps_events;
2965 2966 2967 2968

		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

2969
		dev_priv->pm_irq_mask = 0xffffffff;
2970
		I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
2971
		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
2972 2973 2974 2975 2976
		I915_WRITE(GEN6_PMIER, pm_irqs);
		POSTING_READ(GEN6_PMIER);
	}
}

2977
static int ironlake_irq_postinstall(struct drm_device *dev)
2978
{
2979
	unsigned long irqflags;
2980
	struct drm_i915_private *dev_priv = dev->dev_private;
2981 2982 2983 2984 2985 2986
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
2987
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
2988
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
2989
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
2990 2991 2992 2993 2994

		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
2995 2996 2997
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
2998 2999
		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
3000
	}
3001

3002
	dev_priv->irq_mask = ~display_mask;
3003 3004 3005

	/* should always can generate irq */
	I915_WRITE(DEIIR, I915_READ(DEIIR));
3006
	I915_WRITE(DEIMR, dev_priv->irq_mask);
3007
	I915_WRITE(DEIER, display_mask | extra_mask);
3008
	POSTING_READ(DEIER);
3009

3010
	gen5_gt_irq_postinstall(dev);
3011

P
Paulo Zanoni 已提交
3012
	ibx_irq_postinstall(dev);
3013

3014
	if (IS_IRONLAKE_M(dev)) {
3015 3016 3017
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3018 3019 3020
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3021
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3022
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3023 3024
	}

3025 3026 3027
	return 0;
}

3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065
static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;

	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
	POSTING_READ(PIPESTAT(PIPE_A));

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
					       PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
	dev_priv->irq_mask &= ~iir_mask;

	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	POSTING_READ(VLV_IER);
}

static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3066
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114

	dev_priv->irq_mask |= iir_mask;
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	POSTING_READ(VLV_IIR);

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
					        PIPE_GMBUS_INTERRUPT_STATUS);
	i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;
	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
	POSTING_READ(PIPESTAT(PIPE_A));
}

void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

	if (dev_priv->dev->irq_enabled)
		valleyview_display_irqs_install(dev_priv);
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

	if (dev_priv->dev->irq_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
}

J
Jesse Barnes 已提交
3115 3116
static int valleyview_irq_postinstall(struct drm_device *dev)
{
3117
	struct drm_i915_private *dev_priv = dev->dev_private;
3118
	unsigned long irqflags;
J
Jesse Barnes 已提交
3119

3120
	dev_priv->irq_mask = ~0;
J
Jesse Barnes 已提交
3121

3122 3123 3124
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
3125
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3126
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
J
Jesse Barnes 已提交
3127 3128 3129
	I915_WRITE(VLV_IIR, 0xffffffff);
	POSTING_READ(VLV_IER);

3130 3131 3132
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3133 3134
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_install(dev_priv);
3135
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3136

J
Jesse Barnes 已提交
3137 3138 3139
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IIR, 0xffffffff);

3140
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3141 3142 3143 3144 3145 3146 3147 3148

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3149 3150 3151 3152

	return 0;
}

3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	int i;

	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
		0,
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
		};

	for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++) {
		u32 tmp = I915_READ(GEN8_GT_IIR(i));
		if (tmp)
			DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
				  i, tmp);
		I915_WRITE(GEN8_GT_IMR(i), ~gt_interrupts[i]);
		I915_WRITE(GEN8_GT_IER(i), gt_interrupts[i]);
	}
	POSTING_READ(GEN8_GT_IER(0));
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
3182 3183 3184
	uint32_t de_pipe_masked = GEN8_PIPE_FLIP_DONE |
		GEN8_PIPE_CDCLK_CRC_DONE |
		GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3185 3186
	uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
		GEN8_PIPE_FIFO_UNDERRUN;
3187
	int pipe;
3188 3189 3190
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201

	for_each_pipe(pipe) {
		u32 tmp = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (tmp)
			DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
				  pipe, tmp);
		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
		I915_WRITE(GEN8_DE_PIPE_IER(pipe), de_pipe_enables);
	}
	POSTING_READ(GEN8_DE_PIPE_ISR(0));

3202 3203
	I915_WRITE(GEN8_DE_PORT_IMR, ~GEN8_AUX_CHANNEL_A);
	I915_WRITE(GEN8_DE_PORT_IER, GEN8_AUX_CHANNEL_A);
3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261
	POSTING_READ(GEN8_DE_PORT_IER);
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

	ibx_irq_postinstall(dev);

	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

static void gen8_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);

#define GEN8_IRQ_FINI_NDX(type, which) do { \
		I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
		I915_WRITE(GEN8_##type##_IER(which), 0); \
		I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	} while (0)

#define GEN8_IRQ_FINI(type) do { \
		I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
		I915_WRITE(GEN8_##type##_IER, 0); \
		I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
	} while (0)

	GEN8_IRQ_FINI_NDX(GT, 0);
	GEN8_IRQ_FINI_NDX(GT, 1);
	GEN8_IRQ_FINI_NDX(GT, 2);
	GEN8_IRQ_FINI_NDX(GT, 3);

	for_each_pipe(pipe) {
		GEN8_IRQ_FINI_NDX(DE_PIPE, pipe);
	}

	GEN8_IRQ_FINI(DE_PORT);
	GEN8_IRQ_FINI(DE_MISC);
	GEN8_IRQ_FINI(PCU);
#undef GEN8_IRQ_FINI
#undef GEN8_IRQ_FINI_NDX

	POSTING_READ(GEN8_PCU_IIR);
}

J
Jesse Barnes 已提交
3262 3263
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3264
	struct drm_i915_private *dev_priv = dev->dev_private;
3265
	unsigned long irqflags;
J
Jesse Barnes 已提交
3266 3267 3268 3269 3270
	int pipe;

	if (!dev_priv)
		return;

3271
	intel_hpd_irq_uninstall(dev_priv);
3272

J
Jesse Barnes 已提交
3273 3274 3275 3276 3277 3278
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	I915_WRITE(HWSTAM, 0xffffffff);
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3279 3280 3281 3282 3283 3284 3285 3286

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	dev_priv->irq_mask = 0;

J
Jesse Barnes 已提交
3287 3288 3289 3290 3291 3292
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

3293
static void ironlake_irq_uninstall(struct drm_device *dev)
3294
{
3295
	struct drm_i915_private *dev_priv = dev->dev_private;
3296 3297 3298 3299

	if (!dev_priv)
		return;

3300
	intel_hpd_irq_uninstall(dev_priv);
3301

3302 3303 3304 3305 3306
	I915_WRITE(HWSTAM, 0xffffffff);

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
	I915_WRITE(DEIIR, I915_READ(DEIIR));
3307 3308
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
3309 3310 3311 3312

	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	I915_WRITE(GTIIR, I915_READ(GTIIR));
3313

3314 3315 3316
	if (HAS_PCH_NOP(dev))
		return;

3317 3318 3319
	I915_WRITE(SDEIMR, 0xffffffff);
	I915_WRITE(SDEIER, 0x0);
	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
3320 3321
	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
3322 3323
}

3324
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3325
{
3326
	struct drm_i915_private *dev_priv = dev->dev_private;
3327
	int pipe;
3328

3329 3330
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
3331 3332 3333
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3334 3335 3336 3337
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3338
	struct drm_i915_private *dev_priv = dev->dev_private;
3339
	unsigned long irqflags;
C
Chris Wilson 已提交
3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3360 3361 3362
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3363 3364
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3365 3366
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

C
Chris Wilson 已提交
3367 3368 3369
	return 0;
}

3370 3371 3372 3373
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
3374
			       int plane, int pipe, u32 iir)
3375
{
3376
	struct drm_i915_private *dev_priv = dev->dev_private;
3377
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3378 3379 3380 3381 3382 3383 3384

	if (!drm_handle_vblank(dev, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		return false;

3385
	intel_prepare_page_flip(dev, plane);
3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
		return false;

	intel_finish_page_flip(dev, pipe);

	return true;
}

3401
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3402 3403
{
	struct drm_device *dev = (struct drm_device *) arg;
3404
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424
	u16 iir, new_iir;
	u32 pipe_stats[2];
	unsigned long irqflags;
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3425 3426 3427
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
C
Chris Wilson 已提交
3428 3429 3430 3431 3432 3433 3434 3435

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
3436
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
3437 3438 3439 3440 3441 3442 3443
				I915_WRITE(reg, pipe_stats[pipe]);
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

3444
		i915_update_dri1_breadcrumb(dev);
C
Chris Wilson 已提交
3445 3446 3447 3448

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

3449
		for_each_pipe(pipe) {
3450
			int plane = pipe;
3451
			if (HAS_FBC(dev))
3452 3453
				plane = !plane;

3454
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3455 3456
			    i8xx_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
3457

3458
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3459
				i9xx_pipe_crc_irq_handler(dev, pipe);
3460 3461 3462

			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3463
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3464
		}
C
Chris Wilson 已提交
3465 3466 3467 3468 3469 3470 3471 3472 3473

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
3474
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486
	int pipe;

	for_each_pipe(pipe) {
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

3487 3488
static void i915_irq_preinstall(struct drm_device * dev)
{
3489
	struct drm_i915_private *dev_priv = dev->dev_private;
3490 3491 3492 3493 3494 3495 3496
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3497
	I915_WRITE16(HWSTAM, 0xeffe);
3498 3499 3500 3501 3502 3503 3504 3505 3506
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
3507
	struct drm_i915_private *dev_priv = dev->dev_private;
3508
	u32 enable_mask;
3509
	unsigned long irqflags;
3510

3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		I915_USER_INTERRUPT;

3529
	if (I915_HAS_HOTPLUG(dev)) {
3530 3531 3532
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		POSTING_READ(PORT_HOTPLUG_EN);

3533 3534 3535 3536 3537 3538 3539 3540 3541 3542
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3543
	i915_enable_asle_pipestat(dev);
3544

3545 3546 3547
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3548 3549
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3550 3551
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

3552 3553 3554
	return 0;
}

3555 3556 3557 3558 3559 3560
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
3561
	struct drm_i915_private *dev_priv = dev->dev_private;
3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

	if (!drm_handle_vblank(dev, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		return false;

	intel_prepare_page_flip(dev, plane);

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
		return false;

	intel_finish_page_flip(dev, pipe);

	return true;
}

3586
static irqreturn_t i915_irq_handler(int irq, void *arg)
3587 3588
{
	struct drm_device *dev = (struct drm_device *) arg;
3589
	struct drm_i915_private *dev_priv = dev->dev_private;
3590
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3591
	unsigned long irqflags;
3592 3593 3594 3595
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
3596 3597

	iir = I915_READ(IIR);
3598 3599
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
3600
		bool blc_event = false;
3601 3602 3603 3604 3605 3606 3607 3608

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3609 3610 3611
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
3612 3613 3614 3615 3616

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

3617
			/* Clear the PIPE*STAT regs before the IIR */
3618 3619
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
3620
				irq_received = true;
3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
		if ((I915_HAS_HOTPLUG(dev)) &&
		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
3632
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
3633

3634 3635
			intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);

3636
			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3637
			POSTING_READ(PORT_HOTPLUG_STAT);
3638 3639
		}

3640
		I915_WRITE(IIR, iir & ~flip_mask);
3641 3642 3643 3644 3645 3646
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

		for_each_pipe(pipe) {
3647
			int plane = pipe;
3648
			if (HAS_FBC(dev))
3649
				plane = !plane;
3650

3651
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3652 3653
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3654 3655 3656

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
3657 3658

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3659
				i9xx_pipe_crc_irq_handler(dev, pipe);
3660 3661 3662

			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3663
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
3684
		ret = IRQ_HANDLED;
3685
		iir = new_iir;
3686
	} while (iir & ~flip_mask);
3687

3688
	i915_update_dri1_breadcrumb(dev);
3689

3690 3691 3692 3693 3694
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
3695
	struct drm_i915_private *dev_priv = dev->dev_private;
3696 3697
	int pipe;

3698
	intel_hpd_irq_uninstall(dev_priv);
3699

3700 3701 3702 3703 3704
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3705
	I915_WRITE16(HWSTAM, 0xffff);
3706 3707
	for_each_pipe(pipe) {
		/* Clear enable bits; then clear status bits */
3708
		I915_WRITE(PIPESTAT(pipe), 0);
3709 3710
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
3711 3712 3713 3714 3715 3716 3717 3718
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
3719
	struct drm_i915_private *dev_priv = dev->dev_private;
3720 3721
	int pipe;

3722 3723
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734

	I915_WRITE(HWSTAM, 0xeffe);
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
3735
	struct drm_i915_private *dev_priv = dev->dev_private;
3736
	u32 enable_mask;
3737
	u32 error_mask;
3738
	unsigned long irqflags;
3739 3740

	/* Unmask the interrupts that we always want on. */
3741
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3742
			       I915_DISPLAY_PORT_INTERRUPT |
3743 3744 3745 3746 3747 3748 3749
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
3750 3751
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3752 3753 3754 3755
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
3756

3757 3758 3759
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3760 3761 3762
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3763
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3784 3785 3786
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

3787
	i915_enable_asle_pipestat(dev);
3788 3789 3790 3791

	return 0;
}

3792
static void i915_hpd_irq_setup(struct drm_device *dev)
3793
{
3794
	struct drm_i915_private *dev_priv = dev->dev_private;
3795
	struct drm_mode_config *mode_config = &dev->mode_config;
3796
	struct intel_encoder *intel_encoder;
3797 3798
	u32 hotplug_en;

3799 3800
	assert_spin_locked(&dev_priv->irq_lock);

3801 3802 3803 3804
	if (I915_HAS_HOTPLUG(dev)) {
		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
		/* Note HDMI and DP share hotplug bits */
3805
		/* enable bits are the same for all generations */
3806 3807 3808
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
3809 3810 3811 3812 3813 3814
		/* Programming the CRT detection parameters tends
		   to generate a spurious hotplug event about three
		   seconds later.  So just do it once.
		*/
		if (IS_G4X(dev))
			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
3815
		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
3816
		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
3817

3818 3819 3820
		/* Ignore TV since it's buggy */
		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
	}
3821 3822
}

3823
static irqreturn_t i965_irq_handler(int irq, void *arg)
3824 3825
{
	struct drm_device *dev = (struct drm_device *) arg;
3826
	struct drm_i915_private *dev_priv = dev->dev_private;
3827 3828 3829 3830
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	unsigned long irqflags;
	int ret = IRQ_NONE, pipe;
3831 3832 3833
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3834 3835 3836 3837

	iir = I915_READ(IIR);

	for (;;) {
3838
		bool irq_received = (iir & ~flip_mask) != 0;
3839 3840
		bool blc_event = false;

3841 3842 3843 3844 3845 3846 3847
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3848 3849 3850
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
3851 3852 3853 3854 3855 3856 3857 3858 3859 3860

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
3861
				irq_received = true;
3862 3863 3864 3865 3866 3867 3868 3869 3870 3871
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
3872
		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
3873
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
3874 3875
			u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
								  HOTPLUG_INT_STATUS_G4X :
3876
								  HOTPLUG_INT_STATUS_I915);
3877

3878
			intel_hpd_irq_handler(dev, hotplug_trigger,
3879
					      IS_G4X(dev) ? hpd_status_g4x : hpd_status_i915);
3880

3881 3882 3883 3884
			if (IS_G4X(dev) &&
			    (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X))
				dp_aux_irq_handler(dev);

3885 3886 3887 3888
			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
			I915_READ(PORT_HOTPLUG_STAT);
		}

3889
		I915_WRITE(IIR, iir & ~flip_mask);
3890 3891 3892 3893 3894 3895 3896 3897
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);
		if (iir & I915_BSD_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[VCS]);

		for_each_pipe(pipe) {
3898
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
3899 3900
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
3901 3902 3903

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
3904 3905

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3906
				i9xx_pipe_crc_irq_handler(dev, pipe);
3907

3908 3909
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3910
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3911
		}
3912 3913 3914 3915

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

3916 3917 3918
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

3937
	i915_update_dri1_breadcrumb(dev);
3938

3939 3940 3941 3942 3943
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
3944
	struct drm_i915_private *dev_priv = dev->dev_private;
3945 3946 3947 3948 3949
	int pipe;

	if (!dev_priv)
		return;

3950
	intel_hpd_irq_uninstall(dev_priv);
3951

3952 3953
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966

	I915_WRITE(HWSTAM, 0xffffffff);
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

3967
static void intel_hpd_irq_reenable(unsigned long data)
3968
{
3969
	struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001
	struct drm_device *dev = dev_priv->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	unsigned long irqflags;
	int i;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
		struct drm_connector *connector;

		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
			continue;

		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;

		list_for_each_entry(connector, &mode_config->connector_list, head) {
			struct intel_connector *intel_connector = to_intel_connector(connector);

			if (intel_connector->encoder->hpd_pin == i) {
				if (connector->polled != intel_connector->polled)
					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
							 drm_get_connector_name(connector));
				connector->polled = intel_connector->polled;
				if (!connector->polled)
					connector->polled = DRM_CONNECTOR_POLL_HPD;
			}
		}
	}
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

4002 4003
void intel_irq_init(struct drm_device *dev)
{
4004 4005 4006
	struct drm_i915_private *dev_priv = dev->dev_private;

	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
4007
	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
4008
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4009
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4010

4011 4012 4013
	/* Let's track the enabled rps events */
	dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;

4014 4015
	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
		    i915_hangcheck_elapsed,
4016
		    (unsigned long) dev);
4017
	setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
4018
		    (unsigned long) dev_priv);
4019

4020
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
4021

4022 4023 4024 4025
	if (IS_GEN2(dev)) {
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
	} else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
4026 4027
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4028 4029 4030
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4031 4032
	}

4033
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4034
		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4035 4036
		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
	}
4037

J
Jesse Barnes 已提交
4038 4039 4040 4041 4042 4043 4044
	if (IS_VALLEYVIEW(dev)) {
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4045
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4046 4047 4048 4049 4050 4051 4052 4053
	} else if (IS_GEN8(dev)) {
		dev->driver->irq_handler = gen8_irq_handler;
		dev->driver->irq_preinstall = gen8_irq_preinstall;
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4054 4055 4056 4057 4058 4059 4060
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
		dev->driver->irq_preinstall = ironlake_irq_preinstall;
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4061
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4062
	} else {
C
Chris Wilson 已提交
4063 4064 4065 4066 4067
		if (INTEL_INFO(dev)->gen == 2) {
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4068 4069 4070 4071 4072
		} else if (INTEL_INFO(dev)->gen == 3) {
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
4073
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
4074
		} else {
4075 4076 4077 4078
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
4079
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
4080
		}
4081 4082 4083 4084
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4085 4086 4087 4088

void intel_hpd_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4089 4090
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_connector *connector;
4091
	unsigned long irqflags;
4092
	int i;
4093

4094 4095 4096 4097 4098 4099 4100 4101 4102 4103
	for (i = 1; i < HPD_NUM_PINS; i++) {
		dev_priv->hpd_stats[i].hpd_cnt = 0;
		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
	}
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		struct intel_connector *intel_connector = to_intel_connector(connector);
		connector->polled = intel_connector->polled;
		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
			connector->polled = DRM_CONNECTOR_POLL_HPD;
	}
4104 4105 4106 4107

	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked checks happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4108 4109
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
4110
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4111
}
4112

4113 4114
/* Disable interrupts so we can allow runtime PM. */
void hsw_runtime_pm_disable_interrupts(struct drm_device *dev)
4115 4116 4117 4118 4119 4120
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);

4121 4122 4123 4124 4125
	dev_priv->pm.regsave.deimr = I915_READ(DEIMR);
	dev_priv->pm.regsave.sdeimr = I915_READ(SDEIMR);
	dev_priv->pm.regsave.gtimr = I915_READ(GTIMR);
	dev_priv->pm.regsave.gtier = I915_READ(GTIER);
	dev_priv->pm.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR);
4126

4127 4128
	ironlake_disable_display_irq(dev_priv, 0xffffffff);
	ibx_disable_display_interrupt(dev_priv, 0xffffffff);
4129 4130 4131
	ilk_disable_gt_irq(dev_priv, 0xffffffff);
	snb_disable_pm_irq(dev_priv, 0xffffffff);

4132
	dev_priv->pm.irqs_disabled = true;
4133 4134 4135 4136

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

4137 4138
/* Restore interrupts so we can recover from runtime PM. */
void hsw_runtime_pm_restore_interrupts(struct drm_device *dev)
4139 4140 4141
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;
4142
	uint32_t val;
4143 4144 4145 4146

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);

	val = I915_READ(DEIMR);
4147
	WARN(val != 0xffffffff, "DEIMR is 0x%08x\n", val);
4148

4149 4150
	val = I915_READ(SDEIMR);
	WARN(val != 0xffffffff, "SDEIMR is 0x%08x\n", val);
4151 4152

	val = I915_READ(GTIMR);
4153
	WARN(val != 0xffffffff, "GTIMR is 0x%08x\n", val);
4154 4155

	val = I915_READ(GEN6_PMIMR);
4156
	WARN(val != 0xffffffff, "GEN6_PMIMR is 0x%08x\n", val);
4157

4158
	dev_priv->pm.irqs_disabled = false;
4159

4160 4161 4162 4163 4164
	ironlake_enable_display_irq(dev_priv, ~dev_priv->pm.regsave.deimr);
	ibx_enable_display_interrupt(dev_priv, ~dev_priv->pm.regsave.sdeimr);
	ilk_enable_gt_irq(dev_priv, ~dev_priv->pm.regsave.gtimr);
	snb_enable_pm_irq(dev_priv, ~dev_priv->pm.regsave.gen6_pmimr);
	I915_WRITE(GTIER, dev_priv->pm.regsave.gtier);
4165 4166 4167

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}