i915_irq.c 130.5 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47 48 49
static const u32 hpd_ibx[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

static const u32 hpd_cpt[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
50
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
51 52 53 54 55 56 57 58 59 60 61 62 63 64
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

static const u32 hpd_mask_i915[] = {
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

65
static const u32 hpd_status_g4x[] = {
66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

83
/* IIR can theoretically queue up two events. Be paranoid. */
84
#define GEN8_IRQ_RESET_NDX(type, which) do { \
85 86 87 88 89 90 91 92 93
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

94
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
95
	I915_WRITE(type##IMR, 0xffffffff); \
96
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
97
	I915_WRITE(type##IER, 0); \
98 99 100 101
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
102 103
} while (0)

104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
	u32 val = I915_READ(reg); \
	if (val) { \
		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
		     (reg), val); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
	} \
} while (0)

P
Paulo Zanoni 已提交
119
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
120
	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
121 122 123 124 125 126
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
	POSTING_READ(GEN8_##type##_IER(which)); \
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
127
	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
P
Paulo Zanoni 已提交
128 129 130 131 132
	I915_WRITE(type##IMR, (imr_val)); \
	I915_WRITE(type##IER, (ier_val)); \
	POSTING_READ(type##IER); \
} while (0)

133
/* For display hotplug interrupt */
134
static void
135
ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
136
{
137 138
	assert_spin_locked(&dev_priv->irq_lock);

139
	if (WARN_ON(dev_priv->pm.irqs_disabled))
140 141
		return;

142 143 144
	if ((dev_priv->irq_mask & mask) != 0) {
		dev_priv->irq_mask &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
145
		POSTING_READ(DEIMR);
146 147 148
	}
}

149
static void
150
ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
151
{
152 153
	assert_spin_locked(&dev_priv->irq_lock);

154
	if (WARN_ON(dev_priv->pm.irqs_disabled))
155 156
		return;

157 158 159
	if ((dev_priv->irq_mask & mask) != mask) {
		dev_priv->irq_mask |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
160
		POSTING_READ(DEIMR);
161 162 163
	}
}

P
Paulo Zanoni 已提交
164 165 166 167 168 169 170 171 172 173 174 175
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

176
	if (WARN_ON(dev_priv->pm.irqs_disabled))
177 178
		return;

P
Paulo Zanoni 已提交
179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	ilk_update_gt_irq(dev_priv, mask, mask);
}

void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

P
Paulo Zanoni 已提交
195 196 197 198 199 200 201 202 203 204
/**
  * snb_update_pm_irq - update GEN6_PMIMR
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  */
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
205
	uint32_t new_val;
P
Paulo Zanoni 已提交
206 207 208

	assert_spin_locked(&dev_priv->irq_lock);

209
	if (WARN_ON(dev_priv->pm.irqs_disabled))
210 211
		return;

212
	new_val = dev_priv->pm_irq_mask;
213 214 215
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

216 217 218
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
219 220
		POSTING_READ(GEN6_PMIMR);
	}
P
Paulo Zanoni 已提交
221 222 223 224 225 226 227 228 229 230 231 232
}

void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	snb_update_pm_irq(dev_priv, mask, mask);
}

void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

233 234 235 236 237 238
static bool ivb_can_enable_err_int(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	enum pipe pipe;

239 240
	assert_spin_locked(&dev_priv->irq_lock);

241 242 243 244 245 246 247 248 249 250
	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

		if (crtc->cpu_fifo_underrun_disabled)
			return false;
	}

	return true;
}

251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290
/**
  * bdw_update_pm_irq - update GT interrupt 2
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  *
  * Copied from the snb function, updated with relevant register offsets
  */
static void bdw_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	uint32_t new_val;

	assert_spin_locked(&dev_priv->irq_lock);

	if (WARN_ON(dev_priv->pm.irqs_disabled))
		return;

	new_val = dev_priv->pm_irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
		I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask);
		POSTING_READ(GEN8_GT_IMR(2));
	}
}

void bdw_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	bdw_update_pm_irq(dev_priv, mask, mask);
}

void bdw_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	bdw_update_pm_irq(dev_priv, mask, 0);
}

291 292 293 294 295 296
static bool cpt_can_enable_serr_int(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	struct intel_crtc *crtc;

297 298
	assert_spin_locked(&dev_priv->irq_lock);

299 300 301 302 303 304 305 306 307 308
	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

		if (crtc->pch_fifo_underrun_disabled)
			return false;
	}

	return true;
}

309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336
void i9xx_check_fifo_underruns(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);

	for_each_intel_crtc(dev, crtc) {
		u32 reg = PIPESTAT(crtc->pipe);
		u32 pipestat;

		if (crtc->cpu_fifo_underrun_disabled)
			continue;

		pipestat = I915_READ(reg) & 0xffff0000;
		if ((pipestat & PIPE_FIFO_UNDERRUN_STATUS) == 0)
			continue;

		I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
		POSTING_READ(reg);

		DRM_ERROR("pipe %c underrun\n", pipe_name(crtc->pipe));
	}

	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

337
static void i9xx_set_fifo_underrun_reporting(struct drm_device *dev,
338 339
					     enum pipe pipe,
					     bool enable, bool old)
340 341 342
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg = PIPESTAT(pipe);
343
	u32 pipestat = I915_READ(reg) & 0xffff0000;
344 345 346

	assert_spin_locked(&dev_priv->irq_lock);

347 348 349 350
	if (enable) {
		I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
		POSTING_READ(reg);
	} else {
351
		if (old && pipestat & PIPE_FIFO_UNDERRUN_STATUS)
352 353
			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
	}
354 355
}

356 357 358 359 360 361 362 363 364 365 366 367 368 369
static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
						 enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
					  DE_PIPEB_FIFO_UNDERRUN;

	if (enable)
		ironlake_enable_display_irq(dev_priv, bit);
	else
		ironlake_disable_display_irq(dev_priv, bit);
}

static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
370 371
						  enum pipe pipe,
						  bool enable, bool old)
372 373 374
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	if (enable) {
375 376
		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));

377 378 379 380 381 382
		if (!ivb_can_enable_err_int(dev))
			return;

		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
	} else {
		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
383

384 385
		if (old &&
		    I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe)) {
386 387
			DRM_ERROR("uncleared fifo underrun on pipe %c\n",
				  pipe_name(pipe));
388
		}
389 390 391
	}
}

392 393 394 395 396 397 398 399 400 401 402 403 404 405 406
static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
						  enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	assert_spin_locked(&dev_priv->irq_lock);

	if (enable)
		dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
	else
		dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
}

407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
					 uint32_t interrupt_mask,
					 uint32_t enabled_irq_mask)
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

	assert_spin_locked(&dev_priv->irq_lock);

423
	if (WARN_ON(dev_priv->pm.irqs_disabled))
424 425
		return;

426 427 428 429 430 431 432 433
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
#define ibx_enable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), (bits))
#define ibx_disable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), 0)

434 435
static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
					    enum transcoder pch_transcoder,
436 437 438
					    bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
439 440
	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
441 442

	if (enable)
443
		ibx_enable_display_interrupt(dev_priv, bit);
444
	else
445
		ibx_disable_display_interrupt(dev_priv, bit);
446 447 448 449
}

static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
					    enum transcoder pch_transcoder,
450
					    bool enable, bool old)
451 452 453 454
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (enable) {
455 456 457
		I915_WRITE(SERR_INT,
			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));

458 459 460
		if (!cpt_can_enable_serr_int(dev))
			return;

461
		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
462
	} else {
463
		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
464

465 466
		if (old && I915_READ(SERR_INT) &
		    SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)) {
467 468
			DRM_ERROR("uncleared pch fifo underrun on pch transcoder %c\n",
				  transcoder_name(pch_transcoder));
469
		}
470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486
	}
}

/**
 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
 * @dev: drm device
 * @pipe: pipe
 * @enable: true if we want to report FIFO underrun errors, false otherwise
 *
 * This function makes us disable or enable CPU fifo underruns for a specific
 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
 * reporting for one pipe may also disable all the other CPU error interruts for
 * the other pipes, due to the fact that there's just one interrupt mask/enable
 * bit for all the pipes.
 *
 * Returns the previous state of underrun reporting.
 */
487 488
static bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
						    enum pipe pipe, bool enable)
489 490 491 492
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
493
	bool old;
494

495 496
	assert_spin_locked(&dev_priv->irq_lock);

497
	old = !intel_crtc->cpu_fifo_underrun_disabled;
498 499
	intel_crtc->cpu_fifo_underrun_disabled = !enable;

500
	if (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
501
		i9xx_set_fifo_underrun_reporting(dev, pipe, enable, old);
502
	else if (IS_GEN5(dev) || IS_GEN6(dev))
503 504
		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
	else if (IS_GEN7(dev))
505
		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable, old);
506 507
	else if (IS_GEN8(dev))
		broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
508

509
	return old;
510 511 512 513 514 515 516 517 518 519 520
}

bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
					   enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;
	bool ret;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
521
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
522

523 524 525
	return ret;
}

526 527 528 529 530 531 532 533 534 535
static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
						  enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	return !intel_crtc->cpu_fifo_underrun_disabled;
}

536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554
/**
 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
 * @dev: drm device
 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
 * @enable: true if we want to report FIFO underrun errors, false otherwise
 *
 * This function makes us disable or enable PCH fifo underruns for a specific
 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
 * underrun reporting for one transcoder may also disable all the other PCH
 * error interruts for the other transcoders, due to the fact that there's just
 * one interrupt mask/enable bit for all the transcoders.
 *
 * Returns the previous state of underrun reporting.
 */
bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
					   enum transcoder pch_transcoder,
					   bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
555 556
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
557
	unsigned long flags;
558
	bool old;
559

560 561 562 563 564 565 566 567
	/*
	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
	 * has only one pch transcoder A that all pipes can use. To avoid racy
	 * pch transcoder -> pipe lookups from interrupt code simply store the
	 * underrun statistics in crtc A. Since we never expose this anywhere
	 * nor use it outside of the fifo underrun code here using the "wrong"
	 * crtc on LPT won't cause issues.
	 */
568 569 570

	spin_lock_irqsave(&dev_priv->irq_lock, flags);

571
	old = !intel_crtc->pch_fifo_underrun_disabled;
572 573 574
	intel_crtc->pch_fifo_underrun_disabled = !enable;

	if (HAS_PCH_IBX(dev))
575
		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
576
	else
577
		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable, old);
578 579

	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
580
	return old;
581 582 583
}


D
Daniel Vetter 已提交
584
static void
585 586
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
587
{
588
	u32 reg = PIPESTAT(pipe);
589
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
590

591 592
	assert_spin_locked(&dev_priv->irq_lock);

593 594 595 596
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
597 598 599
		return;

	if ((pipestat & enable_mask) == enable_mask)
600 601
		return;

602 603
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

604
	/* Enable the interrupt, clear any pending status */
605
	pipestat |= enable_mask | status_mask;
606 607
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
608 609
}

D
Daniel Vetter 已提交
610
static void
611 612
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
613
{
614
	u32 reg = PIPESTAT(pipe);
615
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
616

617 618
	assert_spin_locked(&dev_priv->irq_lock);

619 620 621 622
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
623 624
		return;

625 626 627
	if ((pipestat & enable_mask) == 0)
		return;

628 629
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

630
	pipestat &= ~enable_mask;
631 632
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
633 634
}

635 636 637 638 639
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
640 641
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
642 643 644
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
645 646 647 648 649 650
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
651 652 653 654 655 656 657 658 659 660 661 662

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

663 664 665 666 667 668
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

669 670 671 672 673
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
674 675 676 677 678 679 680 681 682
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

683 684 685 686 687
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
688 689 690
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

691
/**
692
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
693
 */
694
static void i915_enable_asle_pipestat(struct drm_device *dev)
695
{
696
	struct drm_i915_private *dev_priv = dev->dev_private;
697 698
	unsigned long irqflags;

699 700 701
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
		return;

702
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
703

704
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
705
	if (INTEL_INFO(dev)->gen >= 4)
706
		i915_enable_pipestat(dev_priv, PIPE_A,
707
				     PIPE_LEGACY_BLC_EVENT_STATUS);
708 709

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
710 711
}

712 713 714 715 716 717 718 719 720 721 722 723
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
724
	struct drm_i915_private *dev_priv = dev->dev_private;
725

726 727 728 729
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		/* Locking is horribly broken here, but whatever. */
		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
730

731 732 733 734
		return intel_crtc->active;
	} else {
		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
	}
735 736
}

737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

787 788 789 790 791 792
static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

793 794 795
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
796
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
797
{
798
	struct drm_i915_private *dev_priv = dev->dev_private;
799 800
	unsigned long high_frame;
	unsigned long low_frame;
801
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
802 803

	if (!i915_pipe_enabled(dev, pipe)) {
804
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
805
				"pipe %c\n", pipe_name(pipe));
806 807 808
		return 0;
	}

809 810 811 812 813 814
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		struct intel_crtc *intel_crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		const struct drm_display_mode *mode =
			&intel_crtc->config.adjusted_mode;

815 816 817 818 819
		htotal = mode->crtc_htotal;
		hsync_start = mode->crtc_hsync_start;
		vbl_start = mode->crtc_vblank_start;
		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
			vbl_start = DIV_ROUND_UP(vbl_start, 2);
820
	} else {
821
		enum transcoder cpu_transcoder = (enum transcoder) pipe;
822 823

		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
824
		hsync_start = (I915_READ(HSYNC(cpu_transcoder))  & 0x1fff) + 1;
825
		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
826 827 828
		if ((I915_READ(PIPECONF(cpu_transcoder)) &
		     PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
			vbl_start = DIV_ROUND_UP(vbl_start, 2);
829 830
	}

831 832 833 834 835 836
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

837 838
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
839

840 841 842 843 844 845
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
846
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
847
		low   = I915_READ(low_frame);
848
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
849 850
	} while (high1 != high2);

851
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
852
	pixel = low & PIPE_PIXEL_MASK;
853
	low >>= PIPE_FRAME_LOW_SHIFT;
854 855 856 857 858 859

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
860
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
861 862
}

863
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
864
{
865
	struct drm_i915_private *dev_priv = dev->dev_private;
866
	int reg = PIPE_FRMCOUNT_GM45(pipe);
867 868

	if (!i915_pipe_enabled(dev, pipe)) {
869
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
870
				 "pipe %c\n", pipe_name(pipe));
871 872 873 874 875 876
		return 0;
	}

	return I915_READ(reg);
}

877 878 879
/* raw reads, only for fast reads of display block, no need for forcewake etc. */
#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))

880 881 882 883 884 885
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
	enum pipe pipe = crtc->pipe;
886
	int position, vtotal;
887

888
	vtotal = mode->crtc_vtotal;
889 890 891 892 893 894 895 896 897
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

	if (IS_GEN2(dev))
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
	else
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;

	/*
898 899
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
900
	 */
901
	return (position + crtc->scanline_offset) % vtotal;
902 903
}

904
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
905 906
				    unsigned int flags, int *vpos, int *hpos,
				    ktime_t *stime, ktime_t *etime)
907
{
908 909 910 911
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
912
	int position;
913
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
914 915
	bool in_vbl = true;
	int ret = 0;
916
	unsigned long irqflags;
917

918
	if (!intel_crtc->active) {
919
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
920
				 "pipe %c\n", pipe_name(pipe));
921 922 923
		return 0;
	}

924
	htotal = mode->crtc_htotal;
925
	hsync_start = mode->crtc_hsync_start;
926 927 928
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
929

930 931 932 933 934 935
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

936 937
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

938 939 940 941 942 943
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
944

945 946 947 948 949 950
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

951
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
952 953 954
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
955
		position = __intel_get_crtc_scanline(intel_crtc);
956 957 958 959 960
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
961
		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
962

963 964 965 966
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
967

968 969 970 971 972 973 974 975 976 977 978 979
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

980 981 982 983 984 985 986 987 988 989
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
990 991
	}

992 993 994 995 996 997 998 999
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
1012

1013
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
1014 1015 1016 1017 1018 1019
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
1020 1021 1022 1023 1024 1025 1026 1027

	/* In vblank? */
	if (in_vbl)
		ret |= DRM_SCANOUTPOS_INVBL;

	return ret;
}

1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

1041
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
1042 1043 1044 1045
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
1046
	struct drm_crtc *crtc;
1047

1048
	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
1049
		DRM_ERROR("Invalid crtc %d\n", pipe);
1050 1051 1052 1053
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

	if (!crtc->enabled) {
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
1064 1065

	/* Helper routine in DRM core does all the work: */
1066 1067
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
1068 1069
						     crtc,
						     &to_intel_crtc(crtc)->config.adjusted_mode);
1070 1071
}

1072 1073
static bool intel_hpd_irq_event(struct drm_device *dev,
				struct drm_connector *connector)
1074 1075 1076 1077 1078 1079 1080
{
	enum drm_connector_status old_status;

	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
	old_status = connector->status;

	connector->status = connector->funcs->detect(connector, false);
1081 1082 1083 1084
	if (old_status == connector->status)
		return false;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
1085
		      connector->base.id,
1086
		      connector->name,
1087 1088 1089 1090
		      drm_get_connector_status_name(old_status),
		      drm_get_connector_status_name(connector->status));

	return true;
1091 1092
}

1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
static void i915_digport_work_func(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, dig_port_work);
	unsigned long irqflags;
	u32 long_port_mask, short_port_mask;
	struct intel_digital_port *intel_dig_port;
	int i, ret;
	u32 old_bits = 0;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	long_port_mask = dev_priv->long_hpd_port_mask;
	dev_priv->long_hpd_port_mask = 0;
	short_port_mask = dev_priv->short_hpd_port_mask;
	dev_priv->short_hpd_port_mask = 0;
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	for (i = 0; i < I915_MAX_PORTS; i++) {
		bool valid = false;
		bool long_hpd = false;
		intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port || !intel_dig_port->hpd_pulse)
			continue;

		if (long_port_mask & (1 << i))  {
			valid = true;
			long_hpd = true;
		} else if (short_port_mask & (1 << i))
			valid = true;

		if (valid) {
			ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
			if (ret == true) {
				/* if we get true fallback to old school hpd */
				old_bits |= (1 << intel_dig_port->base.hpd_pin);
			}
		}
	}

	if (old_bits) {
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		dev_priv->hpd_event_bits |= old_bits;
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
		schedule_work(&dev_priv->hotplug_work);
	}
}

1140 1141 1142
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
1143 1144
#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)

1145 1146
static void i915_hotplug_work_func(struct work_struct *work)
{
1147 1148
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, hotplug_work);
1149
	struct drm_device *dev = dev_priv->dev;
1150
	struct drm_mode_config *mode_config = &dev->mode_config;
1151 1152 1153 1154 1155
	struct intel_connector *intel_connector;
	struct intel_encoder *intel_encoder;
	struct drm_connector *connector;
	unsigned long irqflags;
	bool hpd_disabled = false;
1156
	bool changed = false;
1157
	u32 hpd_event_bits;
1158

1159 1160 1161 1162
	/* HPD irq before everything is fully set up. */
	if (!dev_priv->enable_hotplug_processing)
		return;

1163
	mutex_lock(&mode_config->mutex);
1164 1165
	DRM_DEBUG_KMS("running encoder hotplug functions\n");

1166
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1167 1168 1169

	hpd_event_bits = dev_priv->hpd_event_bits;
	dev_priv->hpd_event_bits = 0;
1170 1171 1172 1173 1174 1175 1176 1177
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
		intel_encoder = intel_connector->encoder;
		if (intel_encoder->hpd_pin > HPD_NONE &&
		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
			DRM_INFO("HPD interrupt storm detected on connector %s: "
				 "switching from hotplug detection to polling\n",
1178
				connector->name);
1179 1180 1181 1182 1183
			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
			connector->polled = DRM_CONNECTOR_POLL_CONNECT
				| DRM_CONNECTOR_POLL_DISCONNECT;
			hpd_disabled = true;
		}
1184 1185
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
1186
				      connector->name, intel_encoder->hpd_pin);
1187
		}
1188 1189 1190 1191
	}
	 /* if there were no outputs to poll, poll was disabled,
	  * therefore make sure it's enabled when disabling HPD on
	  * some connectors */
1192
	if (hpd_disabled) {
1193
		drm_kms_helper_poll_enable(dev);
1194 1195 1196
		mod_timer(&dev_priv->hotplug_reenable_timer,
			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
	}
1197 1198 1199

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
		intel_encoder = intel_connector->encoder;
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			if (intel_encoder->hot_plug)
				intel_encoder->hot_plug(intel_encoder);
			if (intel_hpd_irq_event(dev, connector))
				changed = true;
		}
	}
1210 1211
	mutex_unlock(&mode_config->mutex);

1212 1213
	if (changed)
		drm_kms_helper_hotplug_event(dev);
1214 1215
}

1216 1217 1218 1219 1220
static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
{
	del_timer_sync(&dev_priv->hotplug_reenable_timer);
}

1221
static void ironlake_rps_change_irq_handler(struct drm_device *dev)
1222
{
1223
	struct drm_i915_private *dev_priv = dev->dev_private;
1224
	u32 busy_up, busy_down, max_avg, min_avg;
1225 1226
	u8 new_delay;

1227
	spin_lock(&mchdev_lock);
1228

1229 1230
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

1231
	new_delay = dev_priv->ips.cur_delay;
1232

1233
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1234 1235
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
1236 1237 1238 1239
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
1240
	if (busy_up > max_avg) {
1241 1242 1243 1244
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
1245
	} else if (busy_down < min_avg) {
1246 1247 1248 1249
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
1250 1251
	}

1252
	if (ironlake_set_drps(dev, new_delay))
1253
		dev_priv->ips.cur_delay = new_delay;
1254

1255
	spin_unlock(&mchdev_lock);
1256

1257 1258 1259
	return;
}

1260
static void notify_ring(struct drm_device *dev,
1261
			struct intel_engine_cs *ring)
1262
{
1263
	if (!intel_ring_initialized(ring))
1264 1265
		return;

1266
	trace_i915_gem_request_complete(ring);
1267

1268 1269 1270
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		intel_notify_mmio_flip(ring);

1271
	wake_up_all(&ring->irq_queue);
1272
	i915_queue_hangcheck(dev);
1273 1274
}

1275
static void gen6_pm_rps_work(struct work_struct *work)
1276
{
1277 1278
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
P
Paulo Zanoni 已提交
1279
	u32 pm_iir;
1280
	int new_delay, adj;
1281

1282
	spin_lock_irq(&dev_priv->irq_lock);
1283 1284
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1285 1286 1287 1288 1289 1290
	if (IS_BROADWELL(dev_priv->dev))
		bdw_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
	else {
		/* Make sure not to corrupt PMIMR state used by ringbuffer */
		snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
	}
1291
	spin_unlock_irq(&dev_priv->irq_lock);
1292

1293
	/* Make sure we didn't queue anything we're not going to process. */
1294
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1295

1296
	if ((pm_iir & dev_priv->pm_rps_events) == 0)
1297 1298
		return;

1299
	mutex_lock(&dev_priv->rps.hw_lock);
1300

1301
	adj = dev_priv->rps.last_adj;
1302
	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1303 1304
		if (adj > 0)
			adj *= 2;
1305 1306 1307 1308
		else {
			/* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
		}
1309
		new_delay = dev_priv->rps.cur_freq + adj;
1310 1311 1312 1313 1314

		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1315 1316
		if (new_delay < dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1317
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1318 1319
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1320
		else
1321
			new_delay = dev_priv->rps.min_freq_softlimit;
1322 1323 1324 1325
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1326 1327 1328 1329
		else {
			/* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
		}
1330
		new_delay = dev_priv->rps.cur_freq + adj;
1331
	} else { /* unknown event */
1332
		new_delay = dev_priv->rps.cur_freq;
1333
	}
1334

1335 1336 1337
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1338
	new_delay = clamp_t(int, new_delay,
1339 1340
			    dev_priv->rps.min_freq_softlimit,
			    dev_priv->rps.max_freq_softlimit);
1341

1342
	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1343 1344 1345 1346 1347

	if (IS_VALLEYVIEW(dev_priv->dev))
		valleyview_set_rps(dev_priv->dev, new_delay);
	else
		gen6_set_rps(dev_priv->dev, new_delay);
1348

1349
	mutex_unlock(&dev_priv->rps.hw_lock);
1350 1351
}

1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1364 1365
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1366
	u32 error_status, row, bank, subbank;
1367
	char *parity_event[6];
1368 1369
	uint32_t misccpctl;
	unsigned long flags;
1370
	uint8_t slice = 0;
1371 1372 1373 1374 1375 1376 1377

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

1378 1379 1380 1381
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1382 1383 1384 1385
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1386 1387
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
		u32 reg;
1388

1389 1390 1391
		slice--;
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
			break;
1392

1393
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1394

1395
		reg = GEN7_L3CDERRST1 + (slice * 0x200);
1396

1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1412
		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1413
				   KOBJ_CHANGE, parity_event);
1414

1415 1416
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1417

1418 1419 1420 1421 1422
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1423

1424
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1425

1426 1427 1428 1429 1430 1431 1432
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	mutex_unlock(&dev_priv->dev->struct_mutex);
1433 1434
}

1435
static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1436
{
1437
	struct drm_i915_private *dev_priv = dev->dev_private;
1438

1439
	if (!HAS_L3_DPF(dev))
1440 1441
		return;

1442
	spin_lock(&dev_priv->irq_lock);
1443
	ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1444
	spin_unlock(&dev_priv->irq_lock);
1445

1446 1447 1448 1449 1450 1451 1452
	iir &= GT_PARITY_ERROR(dev);
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1453
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1454 1455
}

1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
		notify_ring(dev, &dev_priv->ring[RCS]);
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[VCS]);
}

1467 1468 1469 1470 1471
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

1472 1473
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1474
		notify_ring(dev, &dev_priv->ring[RCS]);
1475
	if (gt_iir & GT_BSD_USER_INTERRUPT)
1476
		notify_ring(dev, &dev_priv->ring[VCS]);
1477
	if (gt_iir & GT_BLT_USER_INTERRUPT)
1478 1479
		notify_ring(dev, &dev_priv->ring[BCS]);

1480 1481 1482
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
1483 1484
		i915_handle_error(dev, false, "GT error interrupt 0x%08x",
				  gt_iir);
1485
	}
1486

1487 1488
	if (gt_iir & GT_PARITY_ERROR(dev))
		ivybridge_parity_error_irq_handler(dev, gt_iir);
1489 1490
}

1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
{
	if ((pm_iir & dev_priv->pm_rps_events) == 0)
		return;

	spin_lock(&dev_priv->irq_lock);
	dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
	bdw_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
	spin_unlock(&dev_priv->irq_lock);

	queue_work(dev_priv->wq, &dev_priv->rps.work);
}

1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514
static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
				       struct drm_i915_private *dev_priv,
				       u32 master_ctl)
{
	u32 rcs, bcs, vcs;
	uint32_t tmp = 0;
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
		tmp = I915_READ(GEN8_GT_IIR(0));
		if (tmp) {
1515
			I915_WRITE(GEN8_GT_IIR(0), tmp);
1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526
			ret = IRQ_HANDLED;
			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
			if (rcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[RCS]);
			if (bcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[BCS]);
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1527
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1528 1529
		tmp = I915_READ(GEN8_GT_IIR(1));
		if (tmp) {
1530
			I915_WRITE(GEN8_GT_IIR(1), tmp);
1531 1532 1533 1534
			ret = IRQ_HANDLED;
			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
			if (vcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[VCS]);
1535 1536 1537
			vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
			if (vcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[VCS2]);
1538 1539 1540 1541
		} else
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
	}

1542 1543 1544 1545 1546
	if (master_ctl & GEN8_GT_PM_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(2));
		if (tmp & dev_priv->pm_rps_events) {
			I915_WRITE(GEN8_GT_IIR(2),
				   tmp & dev_priv->pm_rps_events);
1547 1548
			ret = IRQ_HANDLED;
			gen8_rps_irq_handler(dev_priv, tmp);
1549 1550 1551 1552
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1553 1554 1555
	if (master_ctl & GEN8_GT_VECS_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(3));
		if (tmp) {
1556
			I915_WRITE(GEN8_GT_IIR(3), tmp);
1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567
			ret = IRQ_HANDLED;
			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
			if (vcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[VECS]);
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

	return ret;
}

1568 1569 1570
#define HPD_STORM_DETECT_PERIOD 1000
#define HPD_STORM_THRESHOLD 5

1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616
static int ilk_port_to_hotplug_shift(enum port port)
{
	switch (port) {
	case PORT_A:
	case PORT_E:
	default:
		return -1;
	case PORT_B:
		return 0;
	case PORT_C:
		return 8;
	case PORT_D:
		return 16;
	}
}

static int g4x_port_to_hotplug_shift(enum port port)
{
	switch (port) {
	case PORT_A:
	case PORT_E:
	default:
		return -1;
	case PORT_B:
		return 17;
	case PORT_C:
		return 19;
	case PORT_D:
		return 21;
	}
}

static inline enum port get_port_from_pin(enum hpd_pin pin)
{
	switch (pin) {
	case HPD_PORT_B:
		return PORT_B;
	case HPD_PORT_C:
		return PORT_C;
	case HPD_PORT_D:
		return PORT_D;
	default:
		return PORT_A; /* no hpd */
	}
}

1617
static inline void intel_hpd_irq_handler(struct drm_device *dev,
1618
					 u32 hotplug_trigger,
1619
					 u32 dig_hotplug_reg,
1620
					 const u32 *hpd)
1621
{
1622
	struct drm_i915_private *dev_priv = dev->dev_private;
1623
	int i;
1624
	enum port port;
1625
	bool storm_detected = false;
1626 1627 1628
	bool queue_dig = false, queue_hp = false;
	u32 dig_shift;
	u32 dig_port_mask = 0;
1629

1630 1631 1632
	if (!hotplug_trigger)
		return;

1633 1634
	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg);
1635

1636
	spin_lock(&dev_priv->irq_lock);
1637
	for (i = 1; i < HPD_NUM_PINS; i++) {
1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666
		if (!(hpd[i] & hotplug_trigger))
			continue;

		port = get_port_from_pin(i);
		if (port && dev_priv->hpd_irq_port[port]) {
			bool long_hpd;

			if (IS_G4X(dev)) {
				dig_shift = g4x_port_to_hotplug_shift(port);
				long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
			} else {
				dig_shift = ilk_port_to_hotplug_shift(port);
				long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
			}

			DRM_DEBUG_DRIVER("digital hpd port %d %d\n", port, long_hpd);
			/* for long HPD pulses we want to have the digital queue happen,
			   but we still want HPD storm detection to function. */
			if (long_hpd) {
				dev_priv->long_hpd_port_mask |= (1 << port);
				dig_port_mask |= hpd[i];
			} else {
				/* for short HPD just trigger the digital queue */
				dev_priv->short_hpd_port_mask |= (1 << port);
				hotplug_trigger &= ~hpd[i];
			}
			queue_dig = true;
		}
	}
1667

1668
	for (i = 1; i < HPD_NUM_PINS; i++) {
1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682
		if (hpd[i] & hotplug_trigger &&
		    dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
			/*
			 * On GMCH platforms the interrupt mask bits only
			 * prevent irq generation, not the setting of the
			 * hotplug bits itself. So only WARN about unexpected
			 * interrupts on saner platforms.
			 */
			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
				  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
				  hotplug_trigger, i, hpd[i]);

			continue;
		}
1683

1684 1685 1686 1687
		if (!(hpd[i] & hotplug_trigger) ||
		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
			continue;

1688 1689 1690 1691 1692
		if (!(dig_port_mask & hpd[i])) {
			dev_priv->hpd_event_bits |= (1 << i);
			queue_hp = true;
		}

1693 1694 1695 1696 1697
		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
				   dev_priv->hpd_stats[i].hpd_last_jiffies
				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
			dev_priv->hpd_stats[i].hpd_cnt = 0;
1698
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1699 1700
		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1701
			dev_priv->hpd_event_bits &= ~(1 << i);
1702
			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
1703
			storm_detected = true;
1704 1705
		} else {
			dev_priv->hpd_stats[i].hpd_cnt++;
1706 1707
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
				      dev_priv->hpd_stats[i].hpd_cnt);
1708 1709 1710
		}
	}

1711 1712
	if (storm_detected)
		dev_priv->display.hpd_irq_setup(dev);
1713
	spin_unlock(&dev_priv->irq_lock);
1714

1715 1716 1717 1718 1719 1720
	/*
	 * Our hotplug handler can grab modeset locks (by calling down into the
	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
	 * queue for otherwise the flush_work in the pageflip code will
	 * deadlock.
	 */
1721 1722 1723 1724
	if (queue_dig)
		schedule_work(&dev_priv->dig_port_work);
	if (queue_hp)
		schedule_work(&dev_priv->hotplug_work);
1725 1726
}

1727 1728
static void gmbus_irq_handler(struct drm_device *dev)
{
1729
	struct drm_i915_private *dev_priv = dev->dev_private;
1730 1731

	wake_up_all(&dev_priv->gmbus_wait_queue);
1732 1733
}

1734 1735
static void dp_aux_irq_handler(struct drm_device *dev)
{
1736
	struct drm_i915_private *dev_priv = dev->dev_private;
1737 1738

	wake_up_all(&dev_priv->gmbus_wait_queue);
1739 1740
}

1741
#if defined(CONFIG_DEBUG_FS)
1742 1743 1744 1745
static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1746 1747 1748 1749
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1750
	int head, tail;
1751

1752 1753
	spin_lock(&pipe_crc->lock);

1754
	if (!pipe_crc->entries) {
1755
		spin_unlock(&pipe_crc->lock);
1756 1757 1758 1759
		DRM_ERROR("spurious interrupt\n");
		return;
	}

1760 1761
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1762 1763

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1764
		spin_unlock(&pipe_crc->lock);
1765 1766 1767 1768 1769
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1770

1771
	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1772 1773 1774 1775 1776
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1777 1778

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1779 1780 1781
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1782 1783

	wake_up_interruptible(&pipe_crc->wq);
1784
}
1785 1786 1787 1788 1789 1790 1791 1792
#else
static inline void
display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1793

1794
static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
D
Daniel Vetter 已提交
1795 1796 1797
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1798 1799 1800
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1801 1802
}

1803
static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1804 1805 1806
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1807 1808 1809 1810 1811 1812
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1813
}
1814

1815
static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1816 1817
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828
	uint32_t res1, res2;

	if (INTEL_INFO(dev)->gen >= 3)
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1829

1830 1831 1832 1833 1834
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1835
}
1836

1837 1838 1839 1840
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1841
{
1842
	if (pm_iir & dev_priv->pm_rps_events) {
1843
		spin_lock(&dev_priv->irq_lock);
1844 1845
		dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
		snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1846
		spin_unlock(&dev_priv->irq_lock);
1847 1848

		queue_work(dev_priv->wq, &dev_priv->rps.work);
1849 1850
	}

1851 1852 1853
	if (HAS_VEBOX(dev_priv->dev)) {
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
B
Ben Widawsky 已提交
1854

1855
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
1856 1857 1858
			i915_handle_error(dev_priv->dev, false,
					  "VEBOX CS error interrupt 0x%08x",
					  pm_iir);
1859
		}
B
Ben Widawsky 已提交
1860
	}
1861 1862
}

1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875
static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
{
	struct intel_crtc *crtc;

	if (!drm_handle_vblank(dev, pipe))
		return false;

	crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
	wake_up(&crtc->vbl_wait);

	return true;
}

1876 1877 1878
static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1879
	u32 pipe_stats[I915_MAX_PIPES] = { };
1880 1881
	int pipe;

1882
	spin_lock(&dev_priv->irq_lock);
1883
	for_each_pipe(pipe) {
1884
		int reg;
1885
		u32 mask, iir_bit = 0;
1886

1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
		mask = 0;
		if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
			mask |= PIPE_FIFO_UNDERRUN_STATUS;

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1905 1906 1907
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1908 1909 1910 1911 1912
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1913 1914 1915
			continue;

		reg = PIPESTAT(pipe);
1916 1917
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1918 1919 1920 1921

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1922 1923
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1924 1925
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1926
	spin_unlock(&dev_priv->irq_lock);
1927 1928 1929

	for_each_pipe(pipe) {
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1930
			intel_pipe_handle_vblank(dev, pipe);
1931

1932
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip(dev, pipe);
		}

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
		    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev);
}

1949 1950 1951 1952 1953
static void i9xx_hpd_irq_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

1954 1955 1956 1957 1958 1959 1960
	if (hotplug_status) {
		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
		/*
		 * Make sure hotplug status is cleared before we clear IIR, or else we
		 * may miss hotplug events.
		 */
		POSTING_READ(PORT_HOTPLUG_STAT);
1961

1962 1963
		if (IS_G4X(dev)) {
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1964

1965
			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
1966 1967
		} else {
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1968

1969
			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
1970
		}
1971

1972 1973 1974 1975
		if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
		    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
			dp_aux_irq_handler(dev);
	}
1976 1977
}

1978
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1979
{
1980
	struct drm_device *dev = arg;
1981
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
1982 1983 1984 1985
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;

	while (true) {
1986 1987
		/* Find, clear, then process each source of interrupt */

J
Jesse Barnes 已提交
1988
		gt_iir = I915_READ(GTIIR);
1989 1990 1991
		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);

J
Jesse Barnes 已提交
1992
		pm_iir = I915_READ(GEN6_PMIIR);
1993 1994 1995 1996 1997 1998 1999 2000 2001 2002
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

		iir = I915_READ(VLV_IIR);
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
J
Jesse Barnes 已提交
2003 2004 2005 2006 2007 2008

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

2009 2010
		if (gt_iir)
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2011
		if (pm_iir)
2012
			gen6_rps_irq_handler(dev_priv, pm_iir);
2013 2014 2015
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
J
Jesse Barnes 已提交
2016 2017 2018 2019 2020 2021
	}

out:
	return ret;
}

2022 2023
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
2024
	struct drm_device *dev = arg;
2025 2026 2027 2028
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl, iir;
	irqreturn_t ret = IRQ_NONE;

2029 2030 2031
	for (;;) {
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
2032

2033 2034
		if (master_ctl == 0 && iir == 0)
			break;
2035

2036 2037
		ret = IRQ_HANDLED;

2038
		I915_WRITE(GEN8_MASTER_IRQ, 0);
2039

2040
		/* Find, clear, then process each source of interrupt */
2041

2042 2043 2044 2045 2046 2047
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
2048

2049
		gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2050

2051 2052 2053
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
2054

2055 2056 2057
		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
		POSTING_READ(GEN8_MASTER_IRQ);
	}
2058

2059 2060 2061
	return ret;
}

2062
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
2063
{
2064
	struct drm_i915_private *dev_priv = dev->dev_private;
2065
	int pipe;
2066
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
2067 2068 2069 2070
	u32 dig_hotplug_reg;

	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2071

2072
	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
2073

2074 2075 2076
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
2077
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2078 2079
				 port_name(port));
	}
2080

2081 2082 2083
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

2084
	if (pch_iir & SDE_GMBUS)
2085
		gmbus_irq_handler(dev);
2086 2087 2088 2089 2090 2091 2092 2093 2094 2095

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2096 2097 2098 2099 2100
	if (pch_iir & SDE_FDI_MASK)
		for_each_pipe(pipe)
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2101 2102 2103 2104 2105 2106 2107 2108

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2109 2110
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
							  false))
2111
			DRM_ERROR("PCH transcoder A FIFO underrun\n");
2112 2113 2114 2115

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
							  false))
2116
			DRM_ERROR("PCH transcoder B FIFO underrun\n");
2117 2118 2119 2120 2121 2122
}

static void ivb_err_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
2123
	enum pipe pipe;
2124

2125 2126 2127
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

D
Daniel Vetter 已提交
2128 2129 2130 2131
	for_each_pipe(pipe) {
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
								  false))
2132 2133
				DRM_ERROR("Pipe %c FIFO underrun\n",
					  pipe_name(pipe));
D
Daniel Vetter 已提交
2134
		}
2135

D
Daniel Vetter 已提交
2136 2137
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
			if (IS_IVYBRIDGE(dev))
2138
				ivb_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
2139
			else
2140
				hsw_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
2141 2142
		}
	}
2143

2144 2145 2146 2147 2148 2149 2150 2151
	I915_WRITE(GEN7_ERR_INT, err_int);
}

static void cpt_serr_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 serr_int = I915_READ(SERR_INT);

2152 2153 2154
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2155 2156 2157
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
							  false))
2158
			DRM_ERROR("PCH transcoder A FIFO underrun\n");
2159 2160 2161 2162

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
							  false))
2163
			DRM_ERROR("PCH transcoder B FIFO underrun\n");
2164 2165 2166 2167

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
							  false))
2168
			DRM_ERROR("PCH transcoder C FIFO underrun\n");
2169 2170

	I915_WRITE(SERR_INT, serr_int);
2171 2172
}

2173 2174
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
2175
	struct drm_i915_private *dev_priv = dev->dev_private;
2176
	int pipe;
2177
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2178 2179 2180 2181
	u32 dig_hotplug_reg;

	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2182

2183
	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
2184

2185 2186 2187 2188 2189 2190
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
2191 2192

	if (pch_iir & SDE_AUX_MASK_CPT)
2193
		dp_aux_irq_handler(dev);
2194 2195

	if (pch_iir & SDE_GMBUS_CPT)
2196
		gmbus_irq_handler(dev);
2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
		for_each_pipe(pipe)
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2209 2210 2211

	if (pch_iir & SDE_ERROR_CPT)
		cpt_serr_int_handler(dev);
2212 2213
}

2214 2215 2216
static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2217
	enum pipe pipe;
2218 2219 2220 2221 2222 2223 2224 2225 2226 2227

	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE)
		intel_opregion_asle_intr(dev);

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

2228 2229
	for_each_pipe(pipe) {
		if (de_iir & DE_PIPE_VBLANK(pipe))
2230
			intel_pipe_handle_vblank(dev, pipe);
2231

2232 2233
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
2234 2235
				DRM_ERROR("Pipe %c FIFO underrun\n",
					  pipe_name(pipe));
2236

2237 2238
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
			i9xx_pipe_crc_irq_handler(dev, pipe);
2239

2240 2241 2242 2243 2244
		/* plane/pipes map 1:1 on ilk+ */
		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
		}
2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev);
}

2264 2265 2266
static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2267
	enum pipe pipe;
2268 2269 2270 2271 2272 2273 2274 2275 2276 2277

	if (de_iir & DE_ERR_INT_IVB)
		ivb_err_int_handler(dev);

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE_IVB)
		intel_opregion_asle_intr(dev);

2278 2279
	for_each_pipe(pipe) {
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2280
			intel_pipe_handle_vblank(dev, pipe);
2281 2282

		/* plane/pipes map 1:1 on ilk+ */
2283 2284 2285
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299
		}
	}

	/* check event from PCH */
	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2300 2301 2302 2303 2304 2305 2306 2307
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2308
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2309
{
2310
	struct drm_device *dev = arg;
2311
	struct drm_i915_private *dev_priv = dev->dev_private;
2312
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2313
	irqreturn_t ret = IRQ_NONE;
2314

2315 2316
	/* We get interrupts on unclaimed registers, so check for this before we
	 * do any I915_{READ,WRITE}. */
2317
	intel_uncore_check_errors(dev);
2318

2319 2320 2321
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2322
	POSTING_READ(DEIER);
2323

2324 2325 2326 2327 2328
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2329 2330 2331 2332 2333
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
2334

2335 2336
	/* Find, clear, then process each source of interrupt */

2337
	gt_iir = I915_READ(GTIIR);
2338
	if (gt_iir) {
2339 2340
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2341
		if (INTEL_INFO(dev)->gen >= 6)
2342
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2343 2344
		else
			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
2345 2346
	}

2347 2348
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2349 2350
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2351 2352 2353 2354
		if (INTEL_INFO(dev)->gen >= 7)
			ivb_display_irq_handler(dev, de_iir);
		else
			ilk_display_irq_handler(dev, de_iir);
2355 2356
	}

2357 2358 2359 2360 2361
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2362
			gen6_rps_irq_handler(dev_priv, pm_iir);
2363
		}
2364
	}
2365 2366 2367

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
2368 2369 2370 2371
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2372 2373 2374 2375

	return ret;
}

2376 2377 2378 2379 2380 2381 2382
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl;
	irqreturn_t ret = IRQ_NONE;
	uint32_t tmp = 0;
2383
	enum pipe pipe;
2384 2385 2386 2387 2388 2389 2390 2391 2392

	master_ctl = I915_READ(GEN8_MASTER_IRQ);
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

2393 2394
	/* Find, clear, then process each source of interrupt */

2395 2396 2397 2398 2399 2400 2401
	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);

	if (master_ctl & GEN8_DE_MISC_IRQ) {
		tmp = I915_READ(GEN8_DE_MISC_IIR);
		if (tmp) {
			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
			ret = IRQ_HANDLED;
2402 2403 2404 2405
			if (tmp & GEN8_DE_MISC_GSE)
				intel_opregion_asle_intr(dev);
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2406
		}
2407 2408
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2409 2410
	}

2411 2412 2413 2414 2415
	if (master_ctl & GEN8_DE_PORT_IRQ) {
		tmp = I915_READ(GEN8_DE_PORT_IIR);
		if (tmp) {
			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
			ret = IRQ_HANDLED;
2416 2417 2418 2419
			if (tmp & GEN8_AUX_CHANNEL_A)
				dp_aux_irq_handler(dev);
			else
				DRM_ERROR("Unexpected DE Port interrupt\n");
2420
		}
2421 2422
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2423 2424
	}

2425 2426
	for_each_pipe(pipe) {
		uint32_t pipe_iir;
2427

2428 2429
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2430

2431 2432 2433 2434
		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (pipe_iir) {
			ret = IRQ_HANDLED;
			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457
			if (pipe_iir & GEN8_PIPE_VBLANK)
				intel_pipe_handle_vblank(dev, pipe);

			if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
				intel_prepare_page_flip(dev, pipe);
				intel_finish_page_flip_plane(dev, pipe);
			}

			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
				hsw_pipe_crc_irq_handler(dev, pipe);

			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
				if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
									  false))
					DRM_ERROR("Pipe %c FIFO underrun\n",
						  pipe_name(pipe));
			}

			if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
					  pipe_name(pipe),
					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
			}
2458
		} else
2459 2460 2461
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
	}

2462 2463 2464 2465 2466 2467 2468 2469 2470 2471
	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
		u32 pch_iir = I915_READ(SDEIIR);
		if (pch_iir) {
			I915_WRITE(SDEIIR, pch_iir);
			ret = IRQ_HANDLED;
2472 2473 2474 2475
			cpt_irq_handler(dev, pch_iir);
		} else
			DRM_ERROR("The master control interrupt lied (SDE)!\n");

2476 2477
	}

2478 2479 2480 2481 2482 2483
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return ret;
}

2484 2485 2486
static void i915_error_wake_up(struct drm_i915_private *dev_priv,
			       bool reset_completed)
{
2487
	struct intel_engine_cs *ring;
2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511
	int i;

	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
	for_each_ring(ring, dev_priv, i)
		wake_up_all(&ring->irq_queue);

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);

	/*
	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
	 * reset state is cleared.
	 */
	if (reset_completed)
		wake_up_all(&dev_priv->gpu_error.reset_queue);
}

2512 2513 2514 2515 2516 2517 2518 2519 2520
/**
 * i915_error_work_func - do process context error handling work
 * @work: work struct
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
static void i915_error_work_func(struct work_struct *work)
{
2521 2522
	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
						    work);
2523 2524
	struct drm_i915_private *dev_priv =
		container_of(error, struct drm_i915_private, gpu_error);
2525
	struct drm_device *dev = dev_priv->dev;
2526 2527 2528
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2529
	int ret;
2530

2531
	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
2532

2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
2544
		DRM_DEBUG_DRIVER("resetting chip\n");
2545
		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
2546
				   reset_event);
2547

2548 2549 2550 2551 2552 2553 2554 2555
		/*
		 * In most cases it's guaranteed that we get here with an RPM
		 * reference held, for example because there is a pending GPU
		 * request that won't finish until the reset is done. This
		 * isn't the case at least when we get here by doing a
		 * simulated reset via debugs, so get an RPM reference.
		 */
		intel_runtime_pm_get(dev_priv);
2556 2557 2558 2559 2560 2561
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2562 2563
		ret = i915_reset(dev);

2564 2565
		intel_display_handle_reset(dev);

2566 2567
		intel_runtime_pm_put(dev_priv);

2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578
		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
2579
			smp_mb__before_atomic();
2580 2581
			atomic_inc(&dev_priv->gpu_error.reset_counter);

2582
			kobject_uevent_env(&dev->primary->kdev->kobj,
2583
					   KOBJ_CHANGE, reset_done_event);
2584
		} else {
M
Mika Kuoppala 已提交
2585
			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2586
		}
2587

2588 2589 2590 2591 2592
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
		i915_error_wake_up(dev_priv, true);
2593
	}
2594 2595
}

2596
static void i915_report_and_clear_eir(struct drm_device *dev)
2597 2598
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2599
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2600
	u32 eir = I915_READ(EIR);
2601
	int pipe, i;
2602

2603 2604
	if (!eir)
		return;
2605

2606
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2607

2608 2609
	i915_get_extra_instdone(dev, instdone);

2610 2611 2612 2613
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2614 2615
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2616 2617
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2618 2619
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2620
			I915_WRITE(IPEIR_I965, ipeir);
2621
			POSTING_READ(IPEIR_I965);
2622 2623 2624
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2625 2626
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2627
			I915_WRITE(PGTBL_ER, pgtbl_err);
2628
			POSTING_READ(PGTBL_ER);
2629 2630 2631
		}
	}

2632
	if (!IS_GEN2(dev)) {
2633 2634
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2635 2636
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2637
			I915_WRITE(PGTBL_ER, pgtbl_err);
2638
			POSTING_READ(PGTBL_ER);
2639 2640 2641 2642
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2643
		pr_err("memory refresh error:\n");
2644
		for_each_pipe(pipe)
2645
			pr_err("pipe %c stat: 0x%08x\n",
2646
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2647 2648 2649
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2650 2651
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2652 2653
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2654
		if (INTEL_INFO(dev)->gen < 4) {
2655 2656
			u32 ipeir = I915_READ(IPEIR);

2657 2658 2659
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2660
			I915_WRITE(IPEIR, ipeir);
2661
			POSTING_READ(IPEIR);
2662 2663 2664
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2665 2666 2667 2668
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2669
			I915_WRITE(IPEIR_I965, ipeir);
2670
			POSTING_READ(IPEIR_I965);
2671 2672 2673 2674
		}
	}

	I915_WRITE(EIR, eir);
2675
	POSTING_READ(EIR);
2676 2677 2678 2679 2680 2681 2682 2683 2684 2685
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697
}

/**
 * i915_handle_error - handle an error interrupt
 * @dev: drm device
 *
 * Do some basic checking of regsiter state at error interrupt time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2698 2699
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...)
2700 2701
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2702 2703
	va_list args;
	char error_msg[80];
2704

2705 2706 2707 2708 2709
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

	i915_capture_error_state(dev, wedged, error_msg);
2710
	i915_report_and_clear_eir(dev);
2711

2712
	if (wedged) {
2713 2714
		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
				&dev_priv->gpu_error.reset_counter);
2715

2716
		/*
2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727
		 * Wakeup waiting processes so that the reset work function
		 * i915_error_work_func doesn't deadlock trying to grab various
		 * locks. By bumping the reset counter first, the woken
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2728
		 */
2729
		i915_error_wake_up(dev_priv, false);
2730 2731
	}

2732 2733 2734 2735 2736 2737 2738
	/*
	 * Our reset work can grab modeset locks (since it needs to reset the
	 * state of outstanding pagelips). Hence it must not be run on our own
	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
	 * code will deadlock.
	 */
	schedule_work(&dev_priv->gpu_error.work);
2739 2740
}

2741
static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
2742
{
2743
	struct drm_i915_private *dev_priv = dev->dev_private;
2744 2745
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2746
	struct drm_i915_gem_object *obj;
2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757
	struct intel_unpin_work *work;
	unsigned long flags;
	bool stall_detected;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;

2758 2759 2760
	if (work == NULL ||
	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
	    !work->enable_stall_check) {
2761 2762 2763 2764 2765 2766
		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
2767
	obj = work->pending_flip_obj;
2768
	if (INTEL_INFO(dev)->gen >= 4) {
2769
		int dspsurf = DSPSURF(intel_crtc->plane);
2770
		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2771
					i915_gem_obj_ggtt_offset(obj);
2772
	} else {
2773
		int dspaddr = DSPADDR(intel_crtc->plane);
2774
		stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
2775 2776
							crtc->y * crtc->primary->fb->pitches[0] +
							crtc->x * crtc->primary->fb->bits_per_pixel/8);
2777 2778 2779 2780 2781 2782 2783 2784 2785 2786
	}

	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (stall_detected) {
		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
		intel_prepare_page_flip(dev, intel_crtc->plane);
	}
}

2787 2788 2789
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2790
static int i915_enable_vblank(struct drm_device *dev, int pipe)
2791
{
2792
	struct drm_i915_private *dev_priv = dev->dev_private;
2793
	unsigned long irqflags;
2794

2795
	if (!i915_pipe_enabled(dev, pipe))
2796
		return -EINVAL;
2797

2798
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2799
	if (INTEL_INFO(dev)->gen >= 4)
2800
		i915_enable_pipestat(dev_priv, pipe,
2801
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2802
	else
2803
		i915_enable_pipestat(dev_priv, pipe,
2804
				     PIPE_VBLANK_INTERRUPT_STATUS);
2805
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2806

2807 2808 2809
	return 0;
}

2810
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2811
{
2812
	struct drm_i915_private *dev_priv = dev->dev_private;
2813
	unsigned long irqflags;
2814
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2815
						     DE_PIPE_VBLANK(pipe);
2816 2817 2818 2819 2820

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2821
	ironlake_enable_display_irq(dev_priv, bit);
2822 2823 2824 2825 2826
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
2827 2828
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
2829
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2830 2831 2832 2833 2834 2835
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2836
	i915_enable_pipestat(dev_priv, pipe,
2837
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2838 2839 2840 2841 2842
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2843 2844 2845 2846 2847 2848 2849 2850 2851
static int gen8_enable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2852 2853 2854
	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2855 2856 2857 2858
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
	return 0;
}

2859 2860 2861
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2862
static void i915_disable_vblank(struct drm_device *dev, int pipe)
2863
{
2864
	struct drm_i915_private *dev_priv = dev->dev_private;
2865
	unsigned long irqflags;
2866

2867
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2868
	i915_disable_pipestat(dev_priv, pipe,
2869 2870
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2871 2872 2873
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2874
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2875
{
2876
	struct drm_i915_private *dev_priv = dev->dev_private;
2877
	unsigned long irqflags;
2878
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2879
						     DE_PIPE_VBLANK(pipe);
2880 2881

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2882
	ironlake_disable_display_irq(dev_priv, bit);
2883 2884 2885
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
2886 2887
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
2888
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2889 2890 2891
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2892
	i915_disable_pipestat(dev_priv, pipe,
2893
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2894 2895 2896
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2897 2898 2899 2900 2901 2902 2903 2904 2905
static void gen8_disable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2906 2907 2908
	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2909 2910 2911
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2912
static u32
2913
ring_last_seqno(struct intel_engine_cs *ring)
2914
{
2915 2916 2917 2918
	return list_entry(ring->request_list.prev,
			  struct drm_i915_gem_request, list)->seqno;
}

2919
static bool
2920
ring_idle(struct intel_engine_cs *ring, u32 seqno)
2921 2922 2923
{
	return (list_empty(&ring->request_list) ||
		i915_seqno_passed(seqno, ring_last_seqno(ring)));
B
Ben Gamari 已提交
2924 2925
}

2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942
static bool
ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
{
	if (INTEL_INFO(dev)->gen >= 8) {
		/*
		 * FIXME: gen8 semaphore support - currently we don't emit
		 * semaphores on bdw anyway, but this needs to be addressed when
		 * we merge that code.
		 */
		return false;
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2943 2944
static struct intel_engine_cs *
semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr)
2945 2946
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2947
	struct intel_engine_cs *signaller;
2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963
	int i;

	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
		/*
		 * FIXME: gen8 semaphore support - currently we don't emit
		 * semaphores on bdw anyway, but this needs to be addressed when
		 * we merge that code.
		 */
		return NULL;
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

		for_each_ring(signaller, dev_priv, i) {
			if(ring == signaller)
				continue;

2964
			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2965 2966 2967 2968 2969 2970 2971 2972 2973 2974
				return signaller;
		}
	}

	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
		  ring->id, ipehr);

	return NULL;
}

2975 2976
static struct intel_engine_cs *
semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2977 2978
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2979 2980
	u32 cmd, ipehr, head;
	int i;
2981 2982

	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2983
	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
2984
		return NULL;
2985

2986 2987 2988 2989 2990 2991
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
	 * dwords. Note that we don't care about ACTHD here since that might
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2992
	 */
2993 2994 2995 2996 2997 2998 2999 3000
	head = I915_READ_HEAD(ring) & HEAD_ADDR;

	for (i = 4; i; --i) {
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
3001
		head &= ring->buffer->size - 1;
3002 3003

		/* This here seems to blow up */
3004
		cmd = ioread32(ring->buffer->virtual_start + head);
3005 3006 3007
		if (cmd == ipehr)
			break;

3008 3009
		head -= 4;
	}
3010

3011 3012
	if (!i)
		return NULL;
3013

3014
	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
3015
	return semaphore_wait_to_signaller_ring(ring, ipehr);
3016 3017
}

3018
static int semaphore_passed(struct intel_engine_cs *ring)
3019 3020
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
3021
	struct intel_engine_cs *signaller;
3022 3023
	u32 seqno, ctl;

3024
	ring->hangcheck.deadlock++;
3025 3026

	signaller = semaphore_waits_for(ring, &seqno);
3027 3028 3029 3030 3031
	if (signaller == NULL)
		return -1;

	/* Prevent pathological recursion due to driver bugs */
	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
3032 3033 3034 3035 3036 3037 3038
		return -1;

	/* cursory check for an unkickable deadlock */
	ctl = I915_READ_CTL(signaller);
	if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
		return -1;

3039 3040 3041 3042 3043 3044 3045
	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
		return 1;

	if (signaller->hangcheck.deadlock)
		return -1;

	return 0;
3046 3047 3048 3049
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
3050
	struct intel_engine_cs *ring;
3051 3052 3053
	int i;

	for_each_ring(ring, dev_priv, i)
3054
		ring->hangcheck.deadlock = 0;
3055 3056
}

3057
static enum intel_ring_hangcheck_action
3058
ring_stuck(struct intel_engine_cs *ring, u64 acthd)
3059 3060 3061
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3062 3063
	u32 tmp;

3064
	if (ring->hangcheck.acthd != acthd)
3065
		return HANGCHECK_ACTIVE;
3066

3067
	if (IS_GEN2(dev))
3068
		return HANGCHECK_HUNG;
3069 3070 3071 3072 3073 3074 3075

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
	tmp = I915_READ_CTL(ring);
3076
	if (tmp & RING_WAIT) {
3077 3078 3079
		i915_handle_error(dev, false,
				  "Kicking stuck wait on %s",
				  ring->name);
3080
		I915_WRITE_CTL(ring, tmp);
3081
		return HANGCHECK_KICK;
3082 3083 3084 3085 3086
	}

	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
		switch (semaphore_passed(ring)) {
		default:
3087
			return HANGCHECK_HUNG;
3088
		case 1:
3089 3090 3091
			i915_handle_error(dev, false,
					  "Kicking stuck semaphore on %s",
					  ring->name);
3092
			I915_WRITE_CTL(ring, tmp);
3093
			return HANGCHECK_KICK;
3094
		case 0:
3095
			return HANGCHECK_WAIT;
3096
		}
3097
	}
3098

3099
	return HANGCHECK_HUNG;
3100 3101
}

B
Ben Gamari 已提交
3102 3103
/**
 * This is called when the chip hasn't reported back with completed
3104 3105 3106 3107 3108
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
3109
 */
3110
static void i915_hangcheck_elapsed(unsigned long data)
B
Ben Gamari 已提交
3111 3112
{
	struct drm_device *dev = (struct drm_device *)data;
3113
	struct drm_i915_private *dev_priv = dev->dev_private;
3114
	struct intel_engine_cs *ring;
3115
	int i;
3116
	int busy_count = 0, rings_hung = 0;
3117 3118 3119 3120
	bool stuck[I915_NUM_RINGS] = { 0 };
#define BUSY 1
#define KICK 5
#define HUNG 20
3121

3122
	if (!i915.enable_hangcheck)
3123 3124
		return;

3125
	for_each_ring(ring, dev_priv, i) {
3126 3127
		u64 acthd;
		u32 seqno;
3128
		bool busy = true;
3129

3130 3131
		semaphore_clear_deadlocks(dev_priv);

3132 3133
		seqno = ring->get_seqno(ring, false);
		acthd = intel_ring_get_active_head(ring);
3134

3135 3136
		if (ring->hangcheck.seqno == seqno) {
			if (ring_idle(ring, seqno)) {
3137 3138
				ring->hangcheck.action = HANGCHECK_IDLE;

3139 3140
				if (waitqueue_active(&ring->irq_queue)) {
					/* Issue a wake-up to catch stuck h/w. */
3141
					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
3142 3143 3144 3145 3146 3147
						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
								  ring->name);
						else
							DRM_INFO("Fake missed irq on %s\n",
								 ring->name);
3148 3149 3150 3151
						wake_up_all(&ring->irq_queue);
					}
					/* Safeguard against driver failure */
					ring->hangcheck.score += BUSY;
3152 3153
				} else
					busy = false;
3154
			} else {
3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
3170 3171 3172 3173
				ring->hangcheck.action = ring_stuck(ring,
								    acthd);

				switch (ring->hangcheck.action) {
3174
				case HANGCHECK_IDLE:
3175
				case HANGCHECK_WAIT:
3176
					break;
3177
				case HANGCHECK_ACTIVE:
3178
					ring->hangcheck.score += BUSY;
3179
					break;
3180
				case HANGCHECK_KICK:
3181
					ring->hangcheck.score += KICK;
3182
					break;
3183
				case HANGCHECK_HUNG:
3184
					ring->hangcheck.score += HUNG;
3185 3186 3187
					stuck[i] = true;
					break;
				}
3188
			}
3189
		} else {
3190 3191
			ring->hangcheck.action = HANGCHECK_ACTIVE;

3192 3193 3194 3195 3196
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
			if (ring->hangcheck.score > 0)
				ring->hangcheck.score--;
3197 3198
		}

3199 3200
		ring->hangcheck.seqno = seqno;
		ring->hangcheck.acthd = acthd;
3201
		busy_count += busy;
3202
	}
3203

3204
	for_each_ring(ring, dev_priv, i) {
3205
		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3206 3207 3208
			DRM_INFO("%s on %s\n",
				 stuck[i] ? "stuck" : "no progress",
				 ring->name);
3209
			rings_hung++;
3210 3211 3212
		}
	}

3213
	if (rings_hung)
3214
		return i915_handle_error(dev, true, "Ring hung");
B
Ben Gamari 已提交
3215

3216 3217 3218
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
3219 3220 3221 3222 3223 3224
		i915_queue_hangcheck(dev);
}

void i915_queue_hangcheck(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3225
	if (!i915.enable_hangcheck)
3226 3227 3228 3229
		return;

	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
3230 3231
}

3232
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
3233 3234 3235 3236 3237 3238
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

3239
	GEN5_IRQ_RESET(SDE);
3240 3241 3242

	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
3243
}
3244

P
Paulo Zanoni 已提交
3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
3261 3262 3263 3264
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

3265
static void gen5_gt_irq_reset(struct drm_device *dev)
3266 3267 3268
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3269
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
3270
	if (INTEL_INFO(dev)->gen >= 6)
3271
		GEN5_IRQ_RESET(GEN6_PM);
3272 3273
}

L
Linus Torvalds 已提交
3274 3275
/* drm_dma.h hooks
*/
P
Paulo Zanoni 已提交
3276
static void ironlake_irq_reset(struct drm_device *dev)
3277
{
3278
	struct drm_i915_private *dev_priv = dev->dev_private;
3279

3280
	I915_WRITE(HWSTAM, 0xffffffff);
3281

3282
	GEN5_IRQ_RESET(DE);
3283 3284
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3285

3286
	gen5_gt_irq_reset(dev);
3287

3288
	ibx_irq_reset(dev);
3289
}
3290

J
Jesse Barnes 已提交
3291 3292
static void valleyview_irq_preinstall(struct drm_device *dev)
{
3293
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304
	int pipe;

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

	/* and GT */
	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIIR, I915_READ(GTIIR));
3305

3306
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319

	I915_WRITE(DPINVGTT, 0xff);

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

3320 3321 3322 3323 3324 3325 3326 3327
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
3328
static void gen8_irq_reset(struct drm_device *dev)
3329 3330 3331 3332 3333 3334 3335
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3336
	gen8_gt_irq_reset(dev_priv);
3337

P
Paulo Zanoni 已提交
3338
	for_each_pipe(pipe)
3339
		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3340

3341 3342 3343
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
3344

3345
	ibx_irq_reset(dev);
3346
}
3347

3348 3349 3350 3351 3352 3353 3354 3355
static void cherryview_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3356
	gen8_gt_irq_reset(dev_priv);
3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375

	GEN5_IRQ_RESET(GEN8_PCU_);

	POSTING_READ(GEN8_PCU_IIR);

	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	I915_WRITE(VLV_IIR, 0xffffffff);
	POSTING_READ(VLV_IIR);
}

3376
static void ibx_hpd_irq_setup(struct drm_device *dev)
3377
{
3378
	struct drm_i915_private *dev_priv = dev->dev_private;
3379 3380
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *intel_encoder;
3381
	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
3382 3383

	if (HAS_PCH_IBX(dev)) {
3384
		hotplug_irqs = SDE_HOTPLUG_MASK;
3385
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3386
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3387
				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
3388
	} else {
3389
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3390
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3391
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3392
				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
3393
	}
3394

3395
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3396 3397 3398 3399 3400 3401 3402

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 *
	 * This register is the same on all known PCH chips.
	 */
3403 3404 3405 3406 3407 3408 3409 3410
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
}

P
Paulo Zanoni 已提交
3411 3412
static void ibx_irq_postinstall(struct drm_device *dev)
{
3413
	struct drm_i915_private *dev_priv = dev->dev_private;
3414
	u32 mask;
3415

D
Daniel Vetter 已提交
3416 3417 3418
	if (HAS_PCH_NOP(dev))
		return;

3419
	if (HAS_PCH_IBX(dev))
3420
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3421
	else
3422
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3423

3424
	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
P
Paulo Zanoni 已提交
3425 3426 3427
	I915_WRITE(SDEIMR, ~mask);
}

3428 3429 3430 3431 3432 3433 3434 3435
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3436
	if (HAS_L3_DPF(dev)) {
3437
		/* L3 parity interrupt is always unmasked. */
3438 3439
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3440 3441 3442 3443 3444 3445 3446 3447 3448 3449
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3450
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3451 3452

	if (INTEL_INFO(dev)->gen >= 6) {
3453
		pm_irqs |= dev_priv->pm_rps_events;
3454 3455 3456 3457

		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3458
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3459
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3460 3461 3462
	}
}

3463
static int ironlake_irq_postinstall(struct drm_device *dev)
3464
{
3465
	unsigned long irqflags;
3466
	struct drm_i915_private *dev_priv = dev->dev_private;
3467 3468 3469 3470 3471 3472
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3473
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3474
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3475
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
3476 3477 3478
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3479 3480 3481
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3482 3483
		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
3484
	}
3485

3486
	dev_priv->irq_mask = ~display_mask;
3487

3488 3489
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3490 3491
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3492
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3493

3494
	gen5_gt_irq_postinstall(dev);
3495

P
Paulo Zanoni 已提交
3496
	ibx_irq_postinstall(dev);
3497

3498
	if (IS_IRONLAKE_M(dev)) {
3499 3500 3501
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3502 3503 3504
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3505
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3506
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3507 3508
	}

3509 3510 3511
	return 0;
}

3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549
static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;

	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
	POSTING_READ(PIPESTAT(PIPE_A));

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
					       PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
	dev_priv->irq_mask &= ~iir_mask;

	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	POSTING_READ(VLV_IER);
}

static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3550
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598

	dev_priv->irq_mask |= iir_mask;
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	POSTING_READ(VLV_IIR);

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
					        PIPE_GMBUS_INTERRUPT_STATUS);
	i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;
	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
	POSTING_READ(PIPESTAT(PIPE_A));
}

void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

	if (dev_priv->dev->irq_enabled)
		valleyview_display_irqs_install(dev_priv);
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

	if (dev_priv->dev->irq_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
}

J
Jesse Barnes 已提交
3599 3600
static int valleyview_irq_postinstall(struct drm_device *dev)
{
3601
	struct drm_i915_private *dev_priv = dev->dev_private;
3602
	unsigned long irqflags;
J
Jesse Barnes 已提交
3603

3604
	dev_priv->irq_mask = ~0;
J
Jesse Barnes 已提交
3605

3606 3607 3608
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
3609
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3610
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
J
Jesse Barnes 已提交
3611 3612 3613
	I915_WRITE(VLV_IIR, 0xffffffff);
	POSTING_READ(VLV_IER);

3614 3615 3616
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3617 3618
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_install(dev_priv);
3619
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3620

J
Jesse Barnes 已提交
3621 3622 3623
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IIR, 0xffffffff);

3624
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3625 3626 3627 3628 3629 3630 3631 3632

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3633 3634 3635 3636

	return 0;
}

3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	int i;

	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
		0,
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
		};

3652
	for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++)
P
Paulo Zanoni 已提交
3653
		GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
3654 3655

	dev_priv->pm_irq_mask = 0xffffffff;
3656 3657 3658 3659 3660
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
3661
	uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
3662 3663
		GEN8_PIPE_CDCLK_CRC_DONE |
		GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3664 3665
	uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
		GEN8_PIPE_FIFO_UNDERRUN;
3666
	int pipe;
3667 3668 3669
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3670

3671
	for_each_pipe(pipe)
P
Paulo Zanoni 已提交
3672 3673
		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe],
				  de_pipe_enables);
3674

P
Paulo Zanoni 已提交
3675
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
3676 3677 3678 3679 3680 3681
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

P
Paulo Zanoni 已提交
3682 3683
	ibx_irq_pre_postinstall(dev);

3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

	ibx_irq_postinstall(dev);

	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3695 3696 3697 3698 3699 3700
static int cherryview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3701 3702 3703
		I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
	u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
		PIPE_CRC_DONE_INTERRUPT_STATUS;
3704 3705 3706 3707 3708 3709 3710
	unsigned long irqflags;
	int pipe;

	/*
	 * Leave vblank interrupts masked initially.  enable/disable will
	 * toggle them based on usage.
	 */
3711
	dev_priv->irq_mask = ~enable_mask;
3712 3713 3714 3715 3716

	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3717
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733
	for_each_pipe(pipe)
		i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IER, enable_mask);

	gen8_gt_irq_postinstall(dev_priv);

	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3734 3735 3736 3737 3738 3739 3740
static void gen8_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

3741
	intel_hpd_irq_uninstall(dev_priv);
3742

P
Paulo Zanoni 已提交
3743
	gen8_irq_reset(dev);
3744 3745
}

J
Jesse Barnes 已提交
3746 3747
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3748
	struct drm_i915_private *dev_priv = dev->dev_private;
3749
	unsigned long irqflags;
J
Jesse Barnes 已提交
3750 3751 3752 3753 3754
	int pipe;

	if (!dev_priv)
		return;

3755 3756
	I915_WRITE(VLV_MASTER_IER, 0);

3757
	intel_hpd_irq_uninstall(dev_priv);
3758

J
Jesse Barnes 已提交
3759 3760 3761 3762 3763 3764
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	I915_WRITE(HWSTAM, 0xffffffff);
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3765 3766 3767 3768 3769 3770 3771 3772

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	dev_priv->irq_mask = 0;

J
Jesse Barnes 已提交
3773 3774 3775 3776 3777 3778
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829
static void cherryview_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

#define GEN8_IRQ_FINI_NDX(type, which)				\
do {								\
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff);	\
	I915_WRITE(GEN8_##type##_IER(which), 0);		\
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff);	\
	POSTING_READ(GEN8_##type##_IIR(which));			\
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff);	\
} while (0)

#define GEN8_IRQ_FINI(type)				\
do {							\
	I915_WRITE(GEN8_##type##_IMR, 0xffffffff);	\
	I915_WRITE(GEN8_##type##_IER, 0);		\
	I915_WRITE(GEN8_##type##_IIR, 0xffffffff);	\
	POSTING_READ(GEN8_##type##_IIR);		\
	I915_WRITE(GEN8_##type##_IIR, 0xffffffff);	\
} while (0)

	GEN8_IRQ_FINI_NDX(GT, 0);
	GEN8_IRQ_FINI_NDX(GT, 1);
	GEN8_IRQ_FINI_NDX(GT, 2);
	GEN8_IRQ_FINI_NDX(GT, 3);

	GEN8_IRQ_FINI(PCU);

#undef GEN8_IRQ_FINI
#undef GEN8_IRQ_FINI_NDX

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	I915_WRITE(VLV_IIR, 0xffffffff);
	POSTING_READ(VLV_IIR);
}

3830
static void ironlake_irq_uninstall(struct drm_device *dev)
3831
{
3832
	struct drm_i915_private *dev_priv = dev->dev_private;
3833 3834 3835 3836

	if (!dev_priv)
		return;

3837
	intel_hpd_irq_uninstall(dev_priv);
3838

P
Paulo Zanoni 已提交
3839
	ironlake_irq_reset(dev);
3840 3841
}

3842
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3843
{
3844
	struct drm_i915_private *dev_priv = dev->dev_private;
3845
	int pipe;
3846

3847 3848
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
3849 3850 3851
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3852 3853 3854 3855
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3856
	struct drm_i915_private *dev_priv = dev->dev_private;
3857
	unsigned long irqflags;
C
Chris Wilson 已提交
3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3878 3879 3880
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3881 3882
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3883 3884
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

C
Chris Wilson 已提交
3885 3886 3887
	return 0;
}

3888 3889 3890 3891
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
3892
			       int plane, int pipe, u32 iir)
3893
{
3894
	struct drm_i915_private *dev_priv = dev->dev_private;
3895
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3896

3897
	if (!intel_pipe_handle_vblank(dev, pipe))
3898 3899 3900 3901 3902
		return false;

	if ((iir & flip_pending) == 0)
		return false;

3903
	intel_prepare_page_flip(dev, plane);
3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
		return false;

	intel_finish_page_flip(dev, pipe);

	return true;
}

3919
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3920
{
3921
	struct drm_device *dev = arg;
3922
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942
	u16 iir, new_iir;
	u32 pipe_stats[2];
	unsigned long irqflags;
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3943 3944 3945
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
C
Chris Wilson 已提交
3946 3947 3948 3949 3950 3951 3952 3953

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
3954
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
3955 3956 3957 3958 3959 3960 3961
				I915_WRITE(reg, pipe_stats[pipe]);
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

3962
		i915_update_dri1_breadcrumb(dev);
C
Chris Wilson 已提交
3963 3964 3965 3966

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

3967
		for_each_pipe(pipe) {
3968
			int plane = pipe;
3969
			if (HAS_FBC(dev))
3970 3971
				plane = !plane;

3972
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3973 3974
			    i8xx_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
3975

3976
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3977
				i9xx_pipe_crc_irq_handler(dev, pipe);
3978 3979 3980

			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3981
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3982
		}
C
Chris Wilson 已提交
3983 3984 3985 3986 3987 3988 3989 3990 3991

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
3992
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004
	int pipe;

	for_each_pipe(pipe) {
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

4005 4006
static void i915_irq_preinstall(struct drm_device * dev)
{
4007
	struct drm_i915_private *dev_priv = dev->dev_private;
4008 4009 4010 4011 4012 4013 4014
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4015
	I915_WRITE16(HWSTAM, 0xeffe);
4016 4017 4018 4019 4020 4021 4022 4023 4024
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
4025
	struct drm_i915_private *dev_priv = dev->dev_private;
4026
	u32 enable_mask;
4027
	unsigned long irqflags;
4028

4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		I915_USER_INTERRUPT;

4047
	if (I915_HAS_HOTPLUG(dev)) {
4048 4049 4050
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		POSTING_READ(PORT_HOTPLUG_EN);

4051 4052 4053 4054 4055 4056 4057 4058 4059 4060
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4061
	i915_enable_asle_pipestat(dev);
4062

4063 4064 4065
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4066 4067
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4068 4069
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

4070 4071 4072
	return 0;
}

4073 4074 4075 4076 4077 4078
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
4079
	struct drm_i915_private *dev_priv = dev->dev_private;
4080 4081
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

4082
	if (!intel_pipe_handle_vblank(dev, pipe))
4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103
		return false;

	if ((iir & flip_pending) == 0)
		return false;

	intel_prepare_page_flip(dev, plane);

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
		return false;

	intel_finish_page_flip(dev, pipe);

	return true;
}

4104
static irqreturn_t i915_irq_handler(int irq, void *arg)
4105
{
4106
	struct drm_device *dev = arg;
4107
	struct drm_i915_private *dev_priv = dev->dev_private;
4108
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
4109
	unsigned long irqflags;
4110 4111 4112 4113
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
4114 4115

	iir = I915_READ(IIR);
4116 4117
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
4118
		bool blc_event = false;
4119 4120 4121 4122 4123 4124 4125 4126

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4127 4128 4129
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
4130 4131 4132 4133 4134

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

4135
			/* Clear the PIPE*STAT regs before the IIR */
4136 4137
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4138
				irq_received = true;
4139 4140 4141 4142 4143 4144 4145 4146
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
4147 4148 4149
		if (I915_HAS_HOTPLUG(dev) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
4150

4151
		I915_WRITE(IIR, iir & ~flip_mask);
4152 4153 4154 4155 4156 4157
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

		for_each_pipe(pipe) {
4158
			int plane = pipe;
4159
			if (HAS_FBC(dev))
4160
				plane = !plane;
4161

4162
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4163 4164
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4165 4166 4167

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4168 4169

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4170
				i9xx_pipe_crc_irq_handler(dev, pipe);
4171 4172 4173

			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
4174
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
4195
		ret = IRQ_HANDLED;
4196
		iir = new_iir;
4197
	} while (iir & ~flip_mask);
4198

4199
	i915_update_dri1_breadcrumb(dev);
4200

4201 4202 4203 4204 4205
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
4206
	struct drm_i915_private *dev_priv = dev->dev_private;
4207 4208
	int pipe;

4209
	intel_hpd_irq_uninstall(dev_priv);
4210

4211 4212 4213 4214 4215
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4216
	I915_WRITE16(HWSTAM, 0xffff);
4217 4218
	for_each_pipe(pipe) {
		/* Clear enable bits; then clear status bits */
4219
		I915_WRITE(PIPESTAT(pipe), 0);
4220 4221
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
4222 4223 4224 4225 4226 4227 4228 4229
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
4230
	struct drm_i915_private *dev_priv = dev->dev_private;
4231 4232
	int pipe;

4233 4234
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245

	I915_WRITE(HWSTAM, 0xeffe);
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
4246
	struct drm_i915_private *dev_priv = dev->dev_private;
4247
	u32 enable_mask;
4248
	u32 error_mask;
4249
	unsigned long irqflags;
4250 4251

	/* Unmask the interrupts that we always want on. */
4252
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4253
			       I915_DISPLAY_PORT_INTERRUPT |
4254 4255 4256 4257 4258 4259 4260
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
4261 4262
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4263 4264 4265 4266
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
4267

4268 4269 4270
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4271 4272 4273
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4274
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4295 4296 4297
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

4298
	i915_enable_asle_pipestat(dev);
4299 4300 4301 4302

	return 0;
}

4303
static void i915_hpd_irq_setup(struct drm_device *dev)
4304
{
4305
	struct drm_i915_private *dev_priv = dev->dev_private;
4306
	struct drm_mode_config *mode_config = &dev->mode_config;
4307
	struct intel_encoder *intel_encoder;
4308 4309
	u32 hotplug_en;

4310 4311
	assert_spin_locked(&dev_priv->irq_lock);

4312 4313 4314 4315
	if (I915_HAS_HOTPLUG(dev)) {
		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
		/* Note HDMI and DP share hotplug bits */
4316
		/* enable bits are the same for all generations */
4317 4318 4319
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4320 4321 4322 4323 4324 4325
		/* Programming the CRT detection parameters tends
		   to generate a spurious hotplug event about three
		   seconds later.  So just do it once.
		*/
		if (IS_G4X(dev))
			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4326
		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4327
		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4328

4329 4330 4331
		/* Ignore TV since it's buggy */
		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
	}
4332 4333
}

4334
static irqreturn_t i965_irq_handler(int irq, void *arg)
4335
{
4336
	struct drm_device *dev = arg;
4337
	struct drm_i915_private *dev_priv = dev->dev_private;
4338 4339 4340 4341
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	unsigned long irqflags;
	int ret = IRQ_NONE, pipe;
4342 4343 4344
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4345 4346 4347 4348

	iir = I915_READ(IIR);

	for (;;) {
4349
		bool irq_received = (iir & ~flip_mask) != 0;
4350 4351
		bool blc_event = false;

4352 4353 4354 4355 4356 4357 4358
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4359 4360 4361
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
4362 4363 4364 4365 4366 4367 4368 4369 4370 4371

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4372
				irq_received = true;
4373 4374 4375 4376 4377 4378 4379 4380 4381 4382
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4383 4384
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
4385

4386
		I915_WRITE(IIR, iir & ~flip_mask);
4387 4388 4389 4390 4391 4392 4393 4394
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);
		if (iir & I915_BSD_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[VCS]);

		for_each_pipe(pipe) {
4395
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4396 4397
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4398 4399 4400

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4401 4402

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4403
				i9xx_pipe_crc_irq_handler(dev, pipe);
4404

4405 4406
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
4407
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
4408
		}
4409 4410 4411 4412

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

4413 4414 4415
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

4434
	i915_update_dri1_breadcrumb(dev);
4435

4436 4437 4438 4439 4440
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4441
	struct drm_i915_private *dev_priv = dev->dev_private;
4442 4443 4444 4445 4446
	int pipe;

	if (!dev_priv)
		return;

4447
	intel_hpd_irq_uninstall(dev_priv);
4448

4449 4450
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463

	I915_WRITE(HWSTAM, 0xffffffff);
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4464
static void intel_hpd_irq_reenable(unsigned long data)
4465
{
4466
	struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486
	struct drm_device *dev = dev_priv->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	unsigned long irqflags;
	int i;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
		struct drm_connector *connector;

		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
			continue;

		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;

		list_for_each_entry(connector, &mode_config->connector_list, head) {
			struct intel_connector *intel_connector = to_intel_connector(connector);

			if (intel_connector->encoder->hpd_pin == i) {
				if (connector->polled != intel_connector->polled)
					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4487
							 connector->name);
4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498
				connector->polled = intel_connector->polled;
				if (!connector->polled)
					connector->polled = DRM_CONNECTOR_POLL_HPD;
			}
		}
	}
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

4499 4500
void intel_irq_init(struct drm_device *dev)
{
4501 4502 4503
	struct drm_i915_private *dev_priv = dev->dev_private;

	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
4504
	INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
4505
	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
4506
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4507
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4508

4509 4510 4511
	/* Let's track the enabled rps events */
	dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;

4512 4513
	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
		    i915_hangcheck_elapsed,
4514
		    (unsigned long) dev);
4515
	setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
4516
		    (unsigned long) dev_priv);
4517

4518
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
4519

4520 4521 4522 4523
	if (IS_GEN2(dev)) {
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
	} else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
4524 4525
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4526 4527 4528
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4529 4530
	}

4531
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4532
		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4533 4534
		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
	}
4535

4536 4537 4538 4539 4540 4541 4542 4543 4544
	if (IS_CHERRYVIEW(dev)) {
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
	} else if (IS_VALLEYVIEW(dev)) {
J
Jesse Barnes 已提交
4545 4546 4547 4548 4549 4550
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4551
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4552 4553
	} else if (IS_GEN8(dev)) {
		dev->driver->irq_handler = gen8_irq_handler;
4554
		dev->driver->irq_preinstall = gen8_irq_reset;
4555 4556 4557 4558 4559
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4560 4561
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
4562
		dev->driver->irq_preinstall = ironlake_irq_reset;
4563 4564 4565 4566
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4567
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4568
	} else {
C
Chris Wilson 已提交
4569 4570 4571 4572 4573
		if (INTEL_INFO(dev)->gen == 2) {
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4574 4575 4576 4577 4578
		} else if (INTEL_INFO(dev)->gen == 3) {
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
4579
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
4580
		} else {
4581 4582 4583 4584
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
4585
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
4586
		}
4587 4588 4589 4590
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4591 4592 4593 4594

void intel_hpd_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4595 4596
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_connector *connector;
4597
	unsigned long irqflags;
4598
	int i;
4599

4600 4601 4602 4603 4604 4605 4606 4607 4608 4609
	for (i = 1; i < HPD_NUM_PINS; i++) {
		dev_priv->hpd_stats[i].hpd_cnt = 0;
		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
	}
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		struct intel_connector *intel_connector = to_intel_connector(connector);
		connector->polled = intel_connector->polled;
		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
			connector->polled = DRM_CONNECTOR_POLL_HPD;
	}
4610 4611 4612 4613

	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked checks happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4614 4615
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
4616
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4617
}
4618

4619
/* Disable interrupts so we can allow runtime PM. */
4620
void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
4621 4622 4623
{
	struct drm_i915_private *dev_priv = dev->dev_private;

4624
	dev->driver->irq_uninstall(dev);
4625
	dev_priv->pm.irqs_disabled = true;
4626 4627
}

4628
/* Restore interrupts so we can recover from runtime PM. */
4629
void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
4630 4631 4632
{
	struct drm_i915_private *dev_priv = dev->dev_private;

4633
	dev_priv->pm.irqs_disabled = false;
4634 4635
	dev->driver->irq_preinstall(dev);
	dev->driver->irq_postinstall(dev);
4636
}