i915_irq.c 124.5 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

48
static const u32 hpd_ibx[HPD_NUM_PINS] = {
49 50 51 52 53 54 55
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

56
static const u32 hpd_cpt[HPD_NUM_PINS] = {
57
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
58
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
59 60 61 62 63
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

64
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
65 66 67 68 69 70 71 72
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

73
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
74 75 76 77 78 79 80 81
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

82
static const u32 hpd_status_i915[HPD_NUM_PINS] = { /* i915 and valleyview are the same */
83 84 85 86 87 88 89 90
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

91
/* IIR can theoretically queue up two events. Be paranoid. */
92
#define GEN8_IRQ_RESET_NDX(type, which) do { \
93 94 95 96 97 98 99 100 101
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

102
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
103
	I915_WRITE(type##IMR, 0xffffffff); \
104
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
105
	I915_WRITE(type##IER, 0); \
106 107 108 109
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
110 111
} while (0)

112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
	u32 val = I915_READ(reg); \
	if (val) { \
		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
		     (reg), val); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
	} \
} while (0)

P
Paulo Zanoni 已提交
127
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
128
	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
129
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
130 131
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
P
Paulo Zanoni 已提交
132 133 134
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
135
	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
P
Paulo Zanoni 已提交
136
	I915_WRITE(type##IER, (ier_val)); \
137 138
	I915_WRITE(type##IMR, (imr_val)); \
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
139 140
} while (0)

141 142
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);

143
/* For display hotplug interrupt */
144
void
145
ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
146
{
147 148
	assert_spin_locked(&dev_priv->irq_lock);

149
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
150 151
		return;

152 153 154
	if ((dev_priv->irq_mask & mask) != 0) {
		dev_priv->irq_mask &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
155
		POSTING_READ(DEIMR);
156 157 158
	}
}

159
void
160
ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
161
{
162 163
	assert_spin_locked(&dev_priv->irq_lock);

164
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
165 166
		return;

167 168 169
	if ((dev_priv->irq_mask & mask) != mask) {
		dev_priv->irq_mask |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
170
		POSTING_READ(DEIMR);
171 172 173
	}
}

P
Paulo Zanoni 已提交
174 175 176 177 178 179 180 181 182 183 184 185
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

186 187
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

188
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
189 190
		return;

P
Paulo Zanoni 已提交
191 192 193 194 195 196
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

197
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
198 199 200 201
{
	ilk_update_gt_irq(dev_priv, mask, mask);
}

202
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
203 204 205 206
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

207 208 209 210 211
static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
}

212 213 214 215 216
static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
}

217 218 219 220 221
static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
}

P
Paulo Zanoni 已提交
222 223 224 225 226 227 228 229 230 231
/**
  * snb_update_pm_irq - update GEN6_PMIMR
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  */
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
232
	uint32_t new_val;
P
Paulo Zanoni 已提交
233

234 235
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

P
Paulo Zanoni 已提交
236 237
	assert_spin_locked(&dev_priv->irq_lock);

238
	new_val = dev_priv->pm_irq_mask;
239 240 241
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

242 243
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
244 245
		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
		POSTING_READ(gen6_pm_imr(dev_priv));
246
	}
P
Paulo Zanoni 已提交
247 248
}

249
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
250
{
251 252 253
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

P
Paulo Zanoni 已提交
254 255 256
	snb_update_pm_irq(dev_priv, mask, mask);
}

257 258
static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
				  uint32_t mask)
P
Paulo Zanoni 已提交
259 260 261 262
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

263 264 265 266 267 268 269 270
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	__gen6_disable_pm_irq(dev_priv, mask);
}

I
Imre Deak 已提交
271 272 273 274 275 276 277 278 279
void gen6_reset_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t reg = gen6_pm_iir(dev_priv);

	spin_lock_irq(&dev_priv->irq_lock);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	POSTING_READ(reg);
280
	dev_priv->rps.pm_iir = 0;
I
Imre Deak 已提交
281 282 283
	spin_unlock_irq(&dev_priv->irq_lock);
}

284 285 286 287 288
void gen6_enable_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	spin_lock_irq(&dev_priv->irq_lock);
289

290
	WARN_ON(dev_priv->rps.pm_iir);
I
Imre Deak 已提交
291
	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
I
Imre Deak 已提交
292
	dev_priv->rps.interrupts_enabled = true;
293 294
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
				dev_priv->pm_rps_events);
295
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
296

297 298 299
	spin_unlock_irq(&dev_priv->irq_lock);
}

300 301 302
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
{
	/*
303
	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
304
	 * if GEN6_PM_UP_EI_EXPIRED is masked.
305 306
	 *
	 * TODO: verify if this can be reproduced on VLV,CHV.
307 308 309 310 311 312 313 314 315 316
	 */
	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;

	if (INTEL_INFO(dev_priv)->gen >= 8)
		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;

	return mask;
}

317 318 319 320
void gen6_disable_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

I
Imre Deak 已提交
321 322 323 324 325 326
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->rps.interrupts_enabled = false;
	spin_unlock_irq(&dev_priv->irq_lock);

	cancel_work_sync(&dev_priv->rps.work);

327 328
	spin_lock_irq(&dev_priv->irq_lock);

329
	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
330 331

	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
332 333
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
				~dev_priv->pm_rps_events);
334 335 336 337

	spin_unlock_irq(&dev_priv->irq_lock);

	synchronize_irq(dev->irq);
338 339
}

340 341 342 343 344 345
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
346 347 348
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask)
349 350 351 352 353
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

354 355
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

356 357
	assert_spin_locked(&dev_priv->irq_lock);

358
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
359 360
		return;

361 362 363
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
364

D
Daniel Vetter 已提交
365
static void
366 367
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
368
{
369
	u32 reg = PIPESTAT(pipe);
370
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
371

372
	assert_spin_locked(&dev_priv->irq_lock);
373
	WARN_ON(!intel_irqs_enabled(dev_priv));
374

375 376 377 378
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
379 380 381
		return;

	if ((pipestat & enable_mask) == enable_mask)
382 383
		return;

384 385
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

386
	/* Enable the interrupt, clear any pending status */
387
	pipestat |= enable_mask | status_mask;
388 389
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
390 391
}

D
Daniel Vetter 已提交
392
static void
393 394
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
395
{
396
	u32 reg = PIPESTAT(pipe);
397
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
398

399
	assert_spin_locked(&dev_priv->irq_lock);
400
	WARN_ON(!intel_irqs_enabled(dev_priv));
401

402 403 404 405
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
406 407
		return;

408 409 410
	if ((pipestat & enable_mask) == 0)
		return;

411 412
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

413
	pipestat &= ~enable_mask;
414 415
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
416 417
}

418 419 420 421 422
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
423 424
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
425 426 427
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
428 429 430 431 432 433
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
434 435 436 437 438 439 440 441 442 443 444 445

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

446 447 448 449 450 451
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

452 453 454 455 456
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
457 458 459 460 461 462 463 464 465
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

466 467 468 469 470
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
471 472 473
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

474
/**
475
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
476
 */
477
static void i915_enable_asle_pipestat(struct drm_device *dev)
478
{
479
	struct drm_i915_private *dev_priv = dev->dev_private;
480

481 482 483
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
		return;

484
	spin_lock_irq(&dev_priv->irq_lock);
485

486
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
487
	if (INTEL_INFO(dev)->gen >= 4)
488
		i915_enable_pipestat(dev_priv, PIPE_A,
489
				     PIPE_LEGACY_BLC_EVENT_STATUS);
490

491
	spin_unlock_irq(&dev_priv->irq_lock);
492 493
}

494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

544 545 546 547 548 549
static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

550 551 552
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
553
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
554
{
555
	struct drm_i915_private *dev_priv = dev->dev_private;
556 557
	unsigned long high_frame;
	unsigned long low_frame;
558
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
559 560 561 562
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
	const struct drm_display_mode *mode =
		&intel_crtc->config->base.adjusted_mode;
563

564 565 566 567 568
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
569

570 571 572 573 574 575
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

576 577
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
578

579 580 581 582 583 584
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
585
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
586
		low   = I915_READ(low_frame);
587
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
588 589
	} while (high1 != high2);

590
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
591
	pixel = low & PIPE_PIXEL_MASK;
592
	low >>= PIPE_FRAME_LOW_SHIFT;
593 594 595 596 597 598

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
599
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
600 601
}

602
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
603
{
604
	struct drm_i915_private *dev_priv = dev->dev_private;
605
	int reg = PIPE_FRMCOUNT_GM45(pipe);
606 607 608 609

	return I915_READ(reg);
}

610 611 612
/* raw reads, only for fast reads of display block, no need for forcewake etc. */
#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))

613 614 615 616
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
617
	const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
618
	enum pipe pipe = crtc->pipe;
619
	int position, vtotal;
620

621
	vtotal = mode->crtc_vtotal;
622 623 624 625 626 627 628 629 630
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

	if (IS_GEN2(dev))
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
	else
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;

	/*
631 632
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
633
	 */
634
	return (position + crtc->scanline_offset) % vtotal;
635 636
}

637
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
638 639
				    unsigned int flags, int *vpos, int *hpos,
				    ktime_t *stime, ktime_t *etime)
640
{
641 642 643
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
644
	const struct drm_display_mode *mode = &intel_crtc->config->base.adjusted_mode;
645
	int position;
646
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
647 648
	bool in_vbl = true;
	int ret = 0;
649
	unsigned long irqflags;
650

651
	if (!intel_crtc->active) {
652
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
653
				 "pipe %c\n", pipe_name(pipe));
654 655 656
		return 0;
	}

657
	htotal = mode->crtc_htotal;
658
	hsync_start = mode->crtc_hsync_start;
659 660 661
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
662

663 664 665 666 667 668
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

669 670
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

671 672 673 674 675 676
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
677

678 679 680 681 682 683
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

684
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
685 686 687
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
688
		position = __intel_get_crtc_scanline(intel_crtc);
689 690 691 692 693
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
694
		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
695

696 697 698 699
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
700

701 702 703 704 705 706 707 708 709 710 711 712
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

713 714 715 716 717 718 719 720 721 722
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
723 724
	}

725 726 727 728 729 730 731 732
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

733 734 735 736 737 738 739 740 741 742 743 744
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
745

746
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
747 748 749 750 751 752
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
753 754 755

	/* In vblank? */
	if (in_vbl)
756
		ret |= DRM_SCANOUTPOS_IN_VBLANK;
757 758 759 760

	return ret;
}

761 762 763 764 765 766 767 768 769 770 771 772 773
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

774
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
775 776 777 778
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
779
	struct drm_crtc *crtc;
780

781
	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
782
		DRM_ERROR("Invalid crtc %d\n", pipe);
783 784 785 786
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
787 788 789 790 791 792
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

793
	if (!crtc->state->enable) {
794 795 796
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
797 798

	/* Helper routine in DRM core does all the work: */
799 800
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
801
						     crtc,
802
						     &to_intel_crtc(crtc)->config->base.adjusted_mode);
803 804
}

805 806
static bool intel_hpd_irq_event(struct drm_device *dev,
				struct drm_connector *connector)
807 808 809 810 811 812 813
{
	enum drm_connector_status old_status;

	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
	old_status = connector->status;

	connector->status = connector->funcs->detect(connector, false);
814 815 816 817
	if (old_status == connector->status)
		return false;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
818
		      connector->base.id,
819
		      connector->name,
820 821 822 823
		      drm_get_connector_status_name(old_status),
		      drm_get_connector_status_name(connector->status));

	return true;
824 825
}

826 827 828 829 830 831
static void i915_digport_work_func(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, dig_port_work);
	u32 long_port_mask, short_port_mask;
	struct intel_digital_port *intel_dig_port;
832
	int i;
833 834
	u32 old_bits = 0;

835
	spin_lock_irq(&dev_priv->irq_lock);
836 837 838 839
	long_port_mask = dev_priv->long_hpd_port_mask;
	dev_priv->long_hpd_port_mask = 0;
	short_port_mask = dev_priv->short_hpd_port_mask;
	dev_priv->short_hpd_port_mask = 0;
840
	spin_unlock_irq(&dev_priv->irq_lock);
841 842 843 844 845 846 847 848 849 850 851 852 853 854 855

	for (i = 0; i < I915_MAX_PORTS; i++) {
		bool valid = false;
		bool long_hpd = false;
		intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port || !intel_dig_port->hpd_pulse)
			continue;

		if (long_port_mask & (1 << i))  {
			valid = true;
			long_hpd = true;
		} else if (short_port_mask & (1 << i))
			valid = true;

		if (valid) {
856 857
			enum irqreturn ret;

858
			ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
859 860
			if (ret == IRQ_NONE) {
				/* fall back to old school hpd */
861 862 863 864 865 866
				old_bits |= (1 << intel_dig_port->base.hpd_pin);
			}
		}
	}

	if (old_bits) {
867
		spin_lock_irq(&dev_priv->irq_lock);
868
		dev_priv->hpd_event_bits |= old_bits;
869
		spin_unlock_irq(&dev_priv->irq_lock);
870 871 872 873
		schedule_work(&dev_priv->hotplug_work);
	}
}

874 875 876
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
877 878
#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)

879 880
static void i915_hotplug_work_func(struct work_struct *work)
{
881 882
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, hotplug_work);
883
	struct drm_device *dev = dev_priv->dev;
884
	struct drm_mode_config *mode_config = &dev->mode_config;
885 886 887 888
	struct intel_connector *intel_connector;
	struct intel_encoder *intel_encoder;
	struct drm_connector *connector;
	bool hpd_disabled = false;
889
	bool changed = false;
890
	u32 hpd_event_bits;
891

892
	mutex_lock(&mode_config->mutex);
893 894
	DRM_DEBUG_KMS("running encoder hotplug functions\n");

895
	spin_lock_irq(&dev_priv->irq_lock);
896 897 898

	hpd_event_bits = dev_priv->hpd_event_bits;
	dev_priv->hpd_event_bits = 0;
899 900
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
901 902
		if (!intel_connector->encoder)
			continue;
903 904 905 906 907 908
		intel_encoder = intel_connector->encoder;
		if (intel_encoder->hpd_pin > HPD_NONE &&
		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
			DRM_INFO("HPD interrupt storm detected on connector %s: "
				 "switching from hotplug detection to polling\n",
909
				connector->name);
910 911 912 913 914
			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
			connector->polled = DRM_CONNECTOR_POLL_CONNECT
				| DRM_CONNECTOR_POLL_DISCONNECT;
			hpd_disabled = true;
		}
915 916
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
917
				      connector->name, intel_encoder->hpd_pin);
918
		}
919 920 921 922
	}
	 /* if there were no outputs to poll, poll was disabled,
	  * therefore make sure it's enabled when disabling HPD on
	  * some connectors */
923
	if (hpd_disabled) {
924
		drm_kms_helper_poll_enable(dev);
925 926
		mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
				 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
927
	}
928

929
	spin_unlock_irq(&dev_priv->irq_lock);
930

931 932
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
933 934
		if (!intel_connector->encoder)
			continue;
935 936 937 938 939 940 941 942
		intel_encoder = intel_connector->encoder;
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			if (intel_encoder->hot_plug)
				intel_encoder->hot_plug(intel_encoder);
			if (intel_hpd_irq_event(dev, connector))
				changed = true;
		}
	}
943 944
	mutex_unlock(&mode_config->mutex);

945 946
	if (changed)
		drm_kms_helper_hotplug_event(dev);
947 948
}

949
static void ironlake_rps_change_irq_handler(struct drm_device *dev)
950
{
951
	struct drm_i915_private *dev_priv = dev->dev_private;
952
	u32 busy_up, busy_down, max_avg, min_avg;
953 954
	u8 new_delay;

955
	spin_lock(&mchdev_lock);
956

957 958
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

959
	new_delay = dev_priv->ips.cur_delay;
960

961
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
962 963
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
964 965 966 967
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
968
	if (busy_up > max_avg) {
969 970 971 972
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
973
	} else if (busy_down < min_avg) {
974 975 976 977
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
978 979
	}

980
	if (ironlake_set_drps(dev, new_delay))
981
		dev_priv->ips.cur_delay = new_delay;
982

983
	spin_unlock(&mchdev_lock);
984

985 986 987
	return;
}

988
static void notify_ring(struct drm_device *dev,
989
			struct intel_engine_cs *ring)
990
{
991
	if (!intel_ring_initialized(ring))
992 993
		return;

994
	trace_i915_gem_request_notify(ring);
995

996 997 998
	wake_up_all(&ring->irq_queue);
}

999 1000
static void vlv_c0_read(struct drm_i915_private *dev_priv,
			struct intel_rps_ei *ei)
1001
{
1002 1003 1004 1005
	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
}
1006

1007 1008 1009 1010 1011 1012
static bool vlv_c0_above(struct drm_i915_private *dev_priv,
			 const struct intel_rps_ei *old,
			 const struct intel_rps_ei *now,
			 int threshold)
{
	u64 time, c0;
1013

1014 1015
	if (old->cz_clock == 0)
		return false;
1016

1017 1018
	time = now->cz_clock - old->cz_clock;
	time *= threshold * dev_priv->mem_freq;
1019

1020 1021 1022
	/* Workload can be split between render + media, e.g. SwapBuffers
	 * being blitted in X after being rendered in mesa. To account for
	 * this we need to combine both engines into our activity counter.
1023
	 */
1024 1025 1026
	c0 = now->render_c0 - old->render_c0;
	c0 += now->media_c0 - old->media_c0;
	c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
1027

1028
	return c0 >= time;
1029 1030
}

1031
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1032
{
1033 1034 1035
	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
}
1036

1037 1038 1039 1040
static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
{
	struct intel_rps_ei now;
	u32 events = 0;
1041

1042
	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
1043
		return 0;
1044

1045 1046 1047
	vlv_c0_read(dev_priv, &now);
	if (now.cz_clock == 0)
		return 0;
1048

1049 1050 1051 1052 1053 1054 1055
	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
		if (!vlv_c0_above(dev_priv,
				  &dev_priv->rps.down_ei, &now,
				  VLV_RP_DOWN_EI_THRESHOLD))
			events |= GEN6_PM_RP_DOWN_THRESHOLD;
		dev_priv->rps.down_ei = now;
	}
1056

1057 1058 1059 1060 1061 1062
	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
		if (vlv_c0_above(dev_priv,
				 &dev_priv->rps.up_ei, &now,
				 VLV_RP_UP_EI_THRESHOLD))
			events |= GEN6_PM_RP_UP_THRESHOLD;
		dev_priv->rps.up_ei = now;
1063 1064
	}

1065
	return events;
1066 1067
}

1068
static void gen6_pm_rps_work(struct work_struct *work)
1069
{
1070 1071
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
P
Paulo Zanoni 已提交
1072
	u32 pm_iir;
1073
	int new_delay, adj;
1074

1075
	spin_lock_irq(&dev_priv->irq_lock);
I
Imre Deak 已提交
1076 1077 1078 1079 1080
	/* Speed up work cancelation during disabling rps interrupts. */
	if (!dev_priv->rps.interrupts_enabled) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}
1081 1082
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1083 1084
	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1085
	spin_unlock_irq(&dev_priv->irq_lock);
1086

1087
	/* Make sure we didn't queue anything we're not going to process. */
1088
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1089

1090
	if ((pm_iir & dev_priv->pm_rps_events) == 0)
1091 1092
		return;

1093
	mutex_lock(&dev_priv->rps.hw_lock);
1094

1095 1096
	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);

1097
	adj = dev_priv->rps.last_adj;
1098
	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1099 1100
		if (adj > 0)
			adj *= 2;
1101 1102 1103 1104
		else {
			/* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
		}
1105
		new_delay = dev_priv->rps.cur_freq + adj;
1106 1107 1108 1109 1110

		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1111 1112
		if (new_delay < dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1113
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1114 1115
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1116
		else
1117
			new_delay = dev_priv->rps.min_freq_softlimit;
1118 1119 1120 1121
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1122 1123 1124 1125
		else {
			/* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
		}
1126
		new_delay = dev_priv->rps.cur_freq + adj;
1127
	} else { /* unknown event */
1128
		new_delay = dev_priv->rps.cur_freq;
1129
	}
1130

1131 1132 1133
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1134
	new_delay = clamp_t(int, new_delay,
1135 1136
			    dev_priv->rps.min_freq_softlimit,
			    dev_priv->rps.max_freq_softlimit);
1137

1138
	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1139

1140
	intel_set_rps(dev_priv->dev, new_delay);
1141

1142
	mutex_unlock(&dev_priv->rps.hw_lock);
1143 1144
}

1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1157 1158
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1159
	u32 error_status, row, bank, subbank;
1160
	char *parity_event[6];
1161
	uint32_t misccpctl;
1162
	uint8_t slice = 0;
1163 1164 1165 1166 1167 1168 1169

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

1170 1171 1172 1173
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1174 1175 1176 1177
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1178 1179
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
		u32 reg;
1180

1181 1182 1183
		slice--;
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
			break;
1184

1185
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1186

1187
		reg = GEN7_L3CDERRST1 + (slice * 0x200);
1188

1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1204
		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1205
				   KOBJ_CHANGE, parity_event);
1206

1207 1208
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1209

1210 1211 1212 1213 1214
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1215

1216
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1217

1218 1219
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1220
	spin_lock_irq(&dev_priv->irq_lock);
1221
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
1222
	spin_unlock_irq(&dev_priv->irq_lock);
1223 1224

	mutex_unlock(&dev_priv->dev->struct_mutex);
1225 1226
}

1227
static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1228
{
1229
	struct drm_i915_private *dev_priv = dev->dev_private;
1230

1231
	if (!HAS_L3_DPF(dev))
1232 1233
		return;

1234
	spin_lock(&dev_priv->irq_lock);
1235
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1236
	spin_unlock(&dev_priv->irq_lock);
1237

1238 1239 1240 1241 1242 1243 1244
	iir &= GT_PARITY_ERROR(dev);
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1245
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1246 1247
}

1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
		notify_ring(dev, &dev_priv->ring[RCS]);
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[VCS]);
}

1259 1260 1261 1262 1263
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

1264 1265
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1266
		notify_ring(dev, &dev_priv->ring[RCS]);
1267
	if (gt_iir & GT_BSD_USER_INTERRUPT)
1268
		notify_ring(dev, &dev_priv->ring[VCS]);
1269
	if (gt_iir & GT_BLT_USER_INTERRUPT)
1270 1271
		notify_ring(dev, &dev_priv->ring[BCS]);

1272 1273
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
1274 1275
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1276

1277 1278
	if (gt_iir & GT_PARITY_ERROR(dev))
		ivybridge_parity_error_irq_handler(dev, gt_iir);
1279 1280
}

1281 1282 1283 1284
static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
				       struct drm_i915_private *dev_priv,
				       u32 master_ctl)
{
1285
	struct intel_engine_cs *ring;
1286 1287 1288 1289 1290 1291 1292
	u32 rcs, bcs, vcs;
	uint32_t tmp = 0;
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
		tmp = I915_READ(GEN8_GT_IIR(0));
		if (tmp) {
1293
			I915_WRITE(GEN8_GT_IIR(0), tmp);
1294
			ret = IRQ_HANDLED;
1295

1296
			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1297
			ring = &dev_priv->ring[RCS];
1298
			if (rcs & GT_RENDER_USER_INTERRUPT)
1299 1300
				notify_ring(dev, ring);
			if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
1301
				intel_lrc_irq_handler(ring);
1302 1303 1304

			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
			ring = &dev_priv->ring[BCS];
1305
			if (bcs & GT_RENDER_USER_INTERRUPT)
1306 1307
				notify_ring(dev, ring);
			if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
1308
				intel_lrc_irq_handler(ring);
1309 1310 1311 1312
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1313
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1314 1315
		tmp = I915_READ(GEN8_GT_IIR(1));
		if (tmp) {
1316
			I915_WRITE(GEN8_GT_IIR(1), tmp);
1317
			ret = IRQ_HANDLED;
1318

1319
			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1320
			ring = &dev_priv->ring[VCS];
1321
			if (vcs & GT_RENDER_USER_INTERRUPT)
1322
				notify_ring(dev, ring);
1323
			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1324
				intel_lrc_irq_handler(ring);
1325

1326
			vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
1327
			ring = &dev_priv->ring[VCS2];
1328
			if (vcs & GT_RENDER_USER_INTERRUPT)
1329
				notify_ring(dev, ring);
1330
			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1331
				intel_lrc_irq_handler(ring);
1332 1333 1334 1335
		} else
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
	}

1336 1337 1338 1339 1340
	if (master_ctl & GEN8_GT_PM_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(2));
		if (tmp & dev_priv->pm_rps_events) {
			I915_WRITE(GEN8_GT_IIR(2),
				   tmp & dev_priv->pm_rps_events);
1341
			ret = IRQ_HANDLED;
1342
			gen6_rps_irq_handler(dev_priv, tmp);
1343 1344 1345 1346
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1347 1348 1349
	if (master_ctl & GEN8_GT_VECS_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(3));
		if (tmp) {
1350
			I915_WRITE(GEN8_GT_IIR(3), tmp);
1351
			ret = IRQ_HANDLED;
1352

1353
			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1354
			ring = &dev_priv->ring[VECS];
1355
			if (vcs & GT_RENDER_USER_INTERRUPT)
1356
				notify_ring(dev, ring);
1357
			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1358
				intel_lrc_irq_handler(ring);
1359 1360 1361 1362 1363 1364 1365
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

	return ret;
}

1366 1367 1368
#define HPD_STORM_DETECT_PERIOD 1000
#define HPD_STORM_THRESHOLD 5

1369
static int pch_port_to_hotplug_shift(enum port port)
1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384
{
	switch (port) {
	case PORT_A:
	case PORT_E:
	default:
		return -1;
	case PORT_B:
		return 0;
	case PORT_C:
		return 8;
	case PORT_D:
		return 16;
	}
}

1385
static int i915_port_to_hotplug_shift(enum port port)
1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
{
	switch (port) {
	case PORT_A:
	case PORT_E:
	default:
		return -1;
	case PORT_B:
		return 17;
	case PORT_C:
		return 19;
	case PORT_D:
		return 21;
	}
}

static inline enum port get_port_from_pin(enum hpd_pin pin)
{
	switch (pin) {
	case HPD_PORT_B:
		return PORT_B;
	case HPD_PORT_C:
		return PORT_C;
	case HPD_PORT_D:
		return PORT_D;
	default:
		return PORT_A; /* no hpd */
	}
}

1415
static inline void intel_hpd_irq_handler(struct drm_device *dev,
1416
					 u32 hotplug_trigger,
1417
					 u32 dig_hotplug_reg,
1418
					 const u32 hpd[HPD_NUM_PINS])
1419
{
1420
	struct drm_i915_private *dev_priv = dev->dev_private;
1421
	int i;
1422
	enum port port;
1423
	bool storm_detected = false;
1424 1425 1426
	bool queue_dig = false, queue_hp = false;
	u32 dig_shift;
	u32 dig_port_mask = 0;
1427

1428 1429 1430
	if (!hotplug_trigger)
		return;

1431 1432
	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg);
1433

1434
	spin_lock(&dev_priv->irq_lock);
1435
	for (i = 1; i < HPD_NUM_PINS; i++) {
1436 1437 1438 1439 1440 1441 1442
		if (!(hpd[i] & hotplug_trigger))
			continue;

		port = get_port_from_pin(i);
		if (port && dev_priv->hpd_irq_port[port]) {
			bool long_hpd;

1443 1444
			if (HAS_PCH_SPLIT(dev)) {
				dig_shift = pch_port_to_hotplug_shift(port);
1445
				long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1446 1447 1448
			} else {
				dig_shift = i915_port_to_hotplug_shift(port);
				long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1449 1450
			}

1451 1452 1453
			DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
					 port_name(port),
					 long_hpd ? "long" : "short");
1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
			/* for long HPD pulses we want to have the digital queue happen,
			   but we still want HPD storm detection to function. */
			if (long_hpd) {
				dev_priv->long_hpd_port_mask |= (1 << port);
				dig_port_mask |= hpd[i];
			} else {
				/* for short HPD just trigger the digital queue */
				dev_priv->short_hpd_port_mask |= (1 << port);
				hotplug_trigger &= ~hpd[i];
			}
			queue_dig = true;
		}
	}
1467

1468
	for (i = 1; i < HPD_NUM_PINS; i++) {
1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482
		if (hpd[i] & hotplug_trigger &&
		    dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
			/*
			 * On GMCH platforms the interrupt mask bits only
			 * prevent irq generation, not the setting of the
			 * hotplug bits itself. So only WARN about unexpected
			 * interrupts on saner platforms.
			 */
			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
				  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
				  hotplug_trigger, i, hpd[i]);

			continue;
		}
1483

1484 1485 1486 1487
		if (!(hpd[i] & hotplug_trigger) ||
		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
			continue;

1488 1489 1490 1491 1492
		if (!(dig_port_mask & hpd[i])) {
			dev_priv->hpd_event_bits |= (1 << i);
			queue_hp = true;
		}

1493 1494 1495 1496 1497
		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
				   dev_priv->hpd_stats[i].hpd_last_jiffies
				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
			dev_priv->hpd_stats[i].hpd_cnt = 0;
1498
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1499 1500
		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1501
			dev_priv->hpd_event_bits &= ~(1 << i);
1502
			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
1503
			storm_detected = true;
1504 1505
		} else {
			dev_priv->hpd_stats[i].hpd_cnt++;
1506 1507
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
				      dev_priv->hpd_stats[i].hpd_cnt);
1508 1509 1510
		}
	}

1511 1512
	if (storm_detected)
		dev_priv->display.hpd_irq_setup(dev);
1513
	spin_unlock(&dev_priv->irq_lock);
1514

1515 1516 1517 1518 1519 1520
	/*
	 * Our hotplug handler can grab modeset locks (by calling down into the
	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
	 * queue for otherwise the flush_work in the pageflip code will
	 * deadlock.
	 */
1521
	if (queue_dig)
1522
		queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
1523 1524
	if (queue_hp)
		schedule_work(&dev_priv->hotplug_work);
1525 1526
}

1527 1528
static void gmbus_irq_handler(struct drm_device *dev)
{
1529
	struct drm_i915_private *dev_priv = dev->dev_private;
1530 1531

	wake_up_all(&dev_priv->gmbus_wait_queue);
1532 1533
}

1534 1535
static void dp_aux_irq_handler(struct drm_device *dev)
{
1536
	struct drm_i915_private *dev_priv = dev->dev_private;
1537 1538

	wake_up_all(&dev_priv->gmbus_wait_queue);
1539 1540
}

1541
#if defined(CONFIG_DEBUG_FS)
1542 1543 1544 1545
static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1546 1547 1548 1549
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1550
	int head, tail;
1551

1552 1553
	spin_lock(&pipe_crc->lock);

1554
	if (!pipe_crc->entries) {
1555
		spin_unlock(&pipe_crc->lock);
1556
		DRM_DEBUG_KMS("spurious interrupt\n");
1557 1558 1559
		return;
	}

1560 1561
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1562 1563

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1564
		spin_unlock(&pipe_crc->lock);
1565 1566 1567 1568 1569
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1570

1571
	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1572 1573 1574 1575 1576
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1577 1578

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1579 1580 1581
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1582 1583

	wake_up_interruptible(&pipe_crc->wq);
1584
}
1585 1586 1587 1588 1589 1590 1591 1592
#else
static inline void
display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1593

1594
static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
D
Daniel Vetter 已提交
1595 1596 1597
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1598 1599 1600
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1601 1602
}

1603
static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1604 1605 1606
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1607 1608 1609 1610 1611 1612
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1613
}
1614

1615
static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1616 1617
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628
	uint32_t res1, res2;

	if (INTEL_INFO(dev)->gen >= 3)
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1629

1630 1631 1632 1633 1634
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1635
}
1636

1637 1638 1639 1640
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1641
{
1642
	if (pm_iir & dev_priv->pm_rps_events) {
1643
		spin_lock(&dev_priv->irq_lock);
1644
		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
I
Imre Deak 已提交
1645 1646 1647 1648
		if (dev_priv->rps.interrupts_enabled) {
			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
			queue_work(dev_priv->wq, &dev_priv->rps.work);
		}
1649
		spin_unlock(&dev_priv->irq_lock);
1650 1651
	}

1652 1653 1654
	if (INTEL_INFO(dev_priv)->gen >= 8)
		return;

1655 1656 1657
	if (HAS_VEBOX(dev_priv->dev)) {
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
B
Ben Widawsky 已提交
1658

1659 1660
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
B
Ben Widawsky 已提交
1661
	}
1662 1663
}

1664 1665 1666 1667 1668 1669 1670 1671
static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
{
	if (!drm_handle_vblank(dev, pipe))
		return false;

	return true;
}

1672 1673 1674
static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1675
	u32 pipe_stats[I915_MAX_PIPES] = { };
1676 1677
	int pipe;

1678
	spin_lock(&dev_priv->irq_lock);
1679
	for_each_pipe(dev_priv, pipe) {
1680
		int reg;
1681
		u32 mask, iir_bit = 0;
1682

1683 1684 1685 1686 1687 1688 1689
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1690 1691 1692

		/* fifo underruns are filterered in the underrun handler. */
		mask = PIPE_FIFO_UNDERRUN_STATUS;
1693 1694 1695 1696 1697 1698 1699 1700

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1701 1702 1703
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1704 1705 1706 1707 1708
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1709 1710 1711
			continue;

		reg = PIPESTAT(pipe);
1712 1713
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1714 1715 1716 1717

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1718 1719
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1720 1721
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1722
	spin_unlock(&dev_priv->irq_lock);
1723

1724
	for_each_pipe(dev_priv, pipe) {
1725 1726 1727
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
1728

1729
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1730 1731 1732 1733 1734 1735 1736
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip(dev, pipe);
		}

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev, pipe);

1737 1738
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1739 1740 1741 1742 1743 1744
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev);
}

1745 1746 1747 1748 1749
static void i9xx_hpd_irq_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

1750 1751 1752 1753 1754 1755 1756
	if (hotplug_status) {
		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
		/*
		 * Make sure hotplug status is cleared before we clear IIR, or else we
		 * may miss hotplug events.
		 */
		POSTING_READ(PORT_HOTPLUG_STAT);
1757

1758 1759
		if (IS_G4X(dev)) {
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1760

1761
			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
1762 1763
		} else {
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1764

1765
			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
1766
		}
1767

1768 1769 1770 1771
		if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
		    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
			dp_aux_irq_handler(dev);
	}
1772 1773
}

1774
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1775
{
1776
	struct drm_device *dev = arg;
1777
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
1778 1779 1780
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;

1781 1782 1783
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

J
Jesse Barnes 已提交
1784
	while (true) {
1785 1786
		/* Find, clear, then process each source of interrupt */

J
Jesse Barnes 已提交
1787
		gt_iir = I915_READ(GTIIR);
1788 1789 1790
		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);

J
Jesse Barnes 已提交
1791
		pm_iir = I915_READ(GEN6_PMIIR);
1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

		iir = I915_READ(VLV_IIR);
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
J
Jesse Barnes 已提交
1802 1803 1804 1805 1806 1807

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

1808 1809
		if (gt_iir)
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1810
		if (pm_iir)
1811
			gen6_rps_irq_handler(dev_priv, pm_iir);
1812 1813 1814
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
J
Jesse Barnes 已提交
1815 1816 1817 1818 1819 1820
	}

out:
	return ret;
}

1821 1822
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1823
	struct drm_device *dev = arg;
1824 1825 1826 1827
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl, iir;
	irqreturn_t ret = IRQ_NONE;

1828 1829 1830
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1831 1832 1833
	for (;;) {
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1834

1835 1836
		if (master_ctl == 0 && iir == 0)
			break;
1837

1838 1839
		ret = IRQ_HANDLED;

1840
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1841

1842
		/* Find, clear, then process each source of interrupt */
1843

1844 1845 1846 1847 1848 1849
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
1850

1851
		gen8_gt_irq_handler(dev, dev_priv, master_ctl);
1852

1853 1854 1855
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
1856

1857 1858 1859
		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
		POSTING_READ(GEN8_MASTER_IRQ);
	}
1860

1861 1862 1863
	return ret;
}

1864
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1865
{
1866
	struct drm_i915_private *dev_priv = dev->dev_private;
1867
	int pipe;
1868
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1869 1870 1871 1872
	u32 dig_hotplug_reg;

	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1873

1874
	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
1875

1876 1877 1878
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1879
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1880 1881
				 port_name(port));
	}
1882

1883 1884 1885
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

1886
	if (pch_iir & SDE_GMBUS)
1887
		gmbus_irq_handler(dev);
1888 1889 1890 1891 1892 1893 1894 1895 1896 1897

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1898
	if (pch_iir & SDE_FDI_MASK)
1899
		for_each_pipe(dev_priv, pipe)
1900 1901 1902
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1903 1904 1905 1906 1907 1908 1909 1910

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1911
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
1912 1913

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1914
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
1915 1916 1917 1918 1919 1920
}

static void ivb_err_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
1921
	enum pipe pipe;
1922

1923 1924 1925
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

1926
	for_each_pipe(dev_priv, pipe) {
1927 1928
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1929

D
Daniel Vetter 已提交
1930 1931
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
			if (IS_IVYBRIDGE(dev))
1932
				ivb_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1933
			else
1934
				hsw_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1935 1936
		}
	}
1937

1938 1939 1940 1941 1942 1943 1944 1945
	I915_WRITE(GEN7_ERR_INT, err_int);
}

static void cpt_serr_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 serr_int = I915_READ(SERR_INT);

1946 1947 1948
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1949
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1950
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
1951 1952

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1953
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
1954 1955

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1956
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
1957 1958

	I915_WRITE(SERR_INT, serr_int);
1959 1960
}

1961 1962
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
1963
	struct drm_i915_private *dev_priv = dev->dev_private;
1964
	int pipe;
1965
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1966 1967 1968 1969
	u32 dig_hotplug_reg;

	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1970

1971
	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
1972

1973 1974 1975 1976 1977 1978
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
1979 1980

	if (pch_iir & SDE_AUX_MASK_CPT)
1981
		dp_aux_irq_handler(dev);
1982 1983

	if (pch_iir & SDE_GMBUS_CPT)
1984
		gmbus_irq_handler(dev);
1985 1986 1987 1988 1989 1990 1991 1992

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
1993
		for_each_pipe(dev_priv, pipe)
1994 1995 1996
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1997 1998 1999

	if (pch_iir & SDE_ERROR_CPT)
		cpt_serr_int_handler(dev);
2000 2001
}

2002 2003 2004
static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2005
	enum pipe pipe;
2006 2007 2008 2009 2010 2011 2012 2013 2014 2015

	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE)
		intel_opregion_asle_intr(dev);

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

2016
	for_each_pipe(dev_priv, pipe) {
2017 2018 2019
		if (de_iir & DE_PIPE_VBLANK(pipe) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2020

2021
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2022
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2023

2024 2025
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
			i9xx_pipe_crc_irq_handler(dev, pipe);
2026

2027 2028 2029 2030 2031
		/* plane/pipes map 1:1 on ilk+ */
		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
		}
2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev);
}

2051 2052 2053
static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2054
	enum pipe pipe;
2055 2056 2057 2058 2059 2060 2061 2062 2063 2064

	if (de_iir & DE_ERR_INT_IVB)
		ivb_err_int_handler(dev);

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE_IVB)
		intel_opregion_asle_intr(dev);

2065
	for_each_pipe(dev_priv, pipe) {
2066 2067 2068
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2069 2070

		/* plane/pipes map 1:1 on ilk+ */
2071 2072 2073
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087
		}
	}

	/* check event from PCH */
	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2088 2089 2090 2091 2092 2093 2094 2095
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2096
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2097
{
2098
	struct drm_device *dev = arg;
2099
	struct drm_i915_private *dev_priv = dev->dev_private;
2100
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2101
	irqreturn_t ret = IRQ_NONE;
2102

2103 2104 2105
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2106 2107
	/* We get interrupts on unclaimed registers, so check for this before we
	 * do any I915_{READ,WRITE}. */
2108
	intel_uncore_check_errors(dev);
2109

2110 2111 2112
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2113
	POSTING_READ(DEIER);
2114

2115 2116 2117 2118 2119
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2120 2121 2122 2123 2124
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
2125

2126 2127
	/* Find, clear, then process each source of interrupt */

2128
	gt_iir = I915_READ(GTIIR);
2129
	if (gt_iir) {
2130 2131
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2132
		if (INTEL_INFO(dev)->gen >= 6)
2133
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2134 2135
		else
			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
2136 2137
	}

2138 2139
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2140 2141
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2142 2143 2144 2145
		if (INTEL_INFO(dev)->gen >= 7)
			ivb_display_irq_handler(dev, de_iir);
		else
			ilk_display_irq_handler(dev, de_iir);
2146 2147
	}

2148 2149 2150 2151 2152
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2153
			gen6_rps_irq_handler(dev_priv, pm_iir);
2154
		}
2155
	}
2156 2157 2158

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
2159 2160 2161 2162
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2163 2164 2165 2166

	return ret;
}

2167 2168 2169 2170 2171 2172 2173
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl;
	irqreturn_t ret = IRQ_NONE;
	uint32_t tmp = 0;
2174
	enum pipe pipe;
J
Jesse Barnes 已提交
2175 2176
	u32 aux_mask = GEN8_AUX_CHANNEL_A;

2177 2178 2179
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

J
Jesse Barnes 已提交
2180 2181 2182
	if (IS_GEN9(dev))
		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
			GEN9_AUX_CHANNEL_D;
2183 2184 2185 2186 2187 2188 2189 2190 2191

	master_ctl = I915_READ(GEN8_MASTER_IRQ);
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

2192 2193
	/* Find, clear, then process each source of interrupt */

2194 2195 2196 2197 2198 2199 2200
	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);

	if (master_ctl & GEN8_DE_MISC_IRQ) {
		tmp = I915_READ(GEN8_DE_MISC_IIR);
		if (tmp) {
			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
			ret = IRQ_HANDLED;
2201 2202 2203 2204
			if (tmp & GEN8_DE_MISC_GSE)
				intel_opregion_asle_intr(dev);
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2205
		}
2206 2207
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2208 2209
	}

2210 2211 2212 2213 2214
	if (master_ctl & GEN8_DE_PORT_IRQ) {
		tmp = I915_READ(GEN8_DE_PORT_IIR);
		if (tmp) {
			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2215 2216

			if (tmp & aux_mask)
2217 2218 2219
				dp_aux_irq_handler(dev);
			else
				DRM_ERROR("Unexpected DE Port interrupt\n");
2220
		}
2221 2222
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2223 2224
	}

2225
	for_each_pipe(dev_priv, pipe) {
2226
		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2227

2228 2229
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2230

2231 2232 2233 2234
		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (pipe_iir) {
			ret = IRQ_HANDLED;
			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2235

2236 2237 2238
			if (pipe_iir & GEN8_PIPE_VBLANK &&
			    intel_pipe_handle_vblank(dev, pipe))
				intel_check_page_flip(dev, pipe);
2239

2240 2241 2242 2243 2244 2245
			if (IS_GEN9(dev))
				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
			else
				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;

			if (flip_done) {
2246 2247 2248 2249 2250 2251 2252
				intel_prepare_page_flip(dev, pipe);
				intel_finish_page_flip_plane(dev, pipe);
			}

			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
				hsw_pipe_crc_irq_handler(dev, pipe);

2253 2254 2255
			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
2256

2257 2258 2259 2260 2261 2262 2263

			if (IS_GEN9(dev))
				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
			else
				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

			if (fault_errors)
2264 2265 2266
				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
					  pipe_name(pipe),
					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2267
		} else
2268 2269 2270
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
	}

2271 2272 2273 2274 2275 2276 2277 2278 2279 2280
	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
		u32 pch_iir = I915_READ(SDEIIR);
		if (pch_iir) {
			I915_WRITE(SDEIIR, pch_iir);
			ret = IRQ_HANDLED;
2281 2282 2283 2284
			cpt_irq_handler(dev, pch_iir);
		} else
			DRM_ERROR("The master control interrupt lied (SDE)!\n");

2285 2286
	}

2287 2288 2289 2290 2291 2292
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return ret;
}

2293 2294 2295
static void i915_error_wake_up(struct drm_i915_private *dev_priv,
			       bool reset_completed)
{
2296
	struct intel_engine_cs *ring;
2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320
	int i;

	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
	for_each_ring(ring, dev_priv, i)
		wake_up_all(&ring->irq_queue);

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);

	/*
	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
	 * reset state is cleared.
	 */
	if (reset_completed)
		wake_up_all(&dev_priv->gpu_error.reset_queue);
}

2321
/**
2322
 * i915_reset_and_wakeup - do process context error handling work
2323 2324 2325 2326
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
2327
static void i915_reset_and_wakeup(struct drm_device *dev)
2328
{
2329 2330
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
2331 2332 2333
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2334
	int ret;
2335

2336
	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
2337

2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
2349
		DRM_DEBUG_DRIVER("resetting chip\n");
2350
		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
2351
				   reset_event);
2352

2353 2354 2355 2356 2357 2358 2359 2360
		/*
		 * In most cases it's guaranteed that we get here with an RPM
		 * reference held, for example because there is a pending GPU
		 * request that won't finish until the reset is done. This
		 * isn't the case at least when we get here by doing a
		 * simulated reset via debugs, so get an RPM reference.
		 */
		intel_runtime_pm_get(dev_priv);
2361 2362 2363

		intel_prepare_reset(dev);

2364 2365 2366 2367 2368 2369
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2370 2371
		ret = i915_reset(dev);

2372
		intel_finish_reset(dev);
2373

2374 2375
		intel_runtime_pm_put(dev_priv);

2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386
		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
2387
			smp_mb__before_atomic();
2388 2389
			atomic_inc(&dev_priv->gpu_error.reset_counter);

2390
			kobject_uevent_env(&dev->primary->kdev->kobj,
2391
					   KOBJ_CHANGE, reset_done_event);
2392
		} else {
M
Mika Kuoppala 已提交
2393
			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2394
		}
2395

2396 2397 2398 2399 2400
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
		i915_error_wake_up(dev_priv, true);
2401
	}
2402 2403
}

2404
static void i915_report_and_clear_eir(struct drm_device *dev)
2405 2406
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2407
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2408
	u32 eir = I915_READ(EIR);
2409
	int pipe, i;
2410

2411 2412
	if (!eir)
		return;
2413

2414
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2415

2416 2417
	i915_get_extra_instdone(dev, instdone);

2418 2419 2420 2421
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2422 2423
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2424 2425
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2426 2427
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2428
			I915_WRITE(IPEIR_I965, ipeir);
2429
			POSTING_READ(IPEIR_I965);
2430 2431 2432
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2433 2434
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2435
			I915_WRITE(PGTBL_ER, pgtbl_err);
2436
			POSTING_READ(PGTBL_ER);
2437 2438 2439
		}
	}

2440
	if (!IS_GEN2(dev)) {
2441 2442
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2443 2444
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2445
			I915_WRITE(PGTBL_ER, pgtbl_err);
2446
			POSTING_READ(PGTBL_ER);
2447 2448 2449 2450
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2451
		pr_err("memory refresh error:\n");
2452
		for_each_pipe(dev_priv, pipe)
2453
			pr_err("pipe %c stat: 0x%08x\n",
2454
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2455 2456 2457
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2458 2459
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2460 2461
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2462
		if (INTEL_INFO(dev)->gen < 4) {
2463 2464
			u32 ipeir = I915_READ(IPEIR);

2465 2466 2467
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2468
			I915_WRITE(IPEIR, ipeir);
2469
			POSTING_READ(IPEIR);
2470 2471 2472
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2473 2474 2475 2476
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2477
			I915_WRITE(IPEIR_I965, ipeir);
2478
			POSTING_READ(IPEIR_I965);
2479 2480 2481 2482
		}
	}

	I915_WRITE(EIR, eir);
2483
	POSTING_READ(EIR);
2484 2485 2486 2487 2488 2489 2490 2491 2492 2493
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2494 2495 2496
}

/**
2497
 * i915_handle_error - handle a gpu error
2498 2499
 * @dev: drm device
 *
2500
 * Do some basic checking of regsiter state at error time and
2501 2502 2503 2504 2505
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2506 2507
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...)
2508 2509
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2510 2511
	va_list args;
	char error_msg[80];
2512

2513 2514 2515 2516 2517
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

	i915_capture_error_state(dev, wedged, error_msg);
2518
	i915_report_and_clear_eir(dev);
2519

2520
	if (wedged) {
2521 2522
		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
				&dev_priv->gpu_error.reset_counter);
2523

2524
		/*
2525 2526 2527
		 * Wakeup waiting processes so that the reset function
		 * i915_reset_and_wakeup doesn't deadlock trying to grab
		 * various locks. By bumping the reset counter first, the woken
2528 2529 2530 2531 2532 2533 2534 2535
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2536
		 */
2537
		i915_error_wake_up(dev_priv, false);
2538 2539
	}

2540
	i915_reset_and_wakeup(dev);
2541 2542
}

2543 2544 2545
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2546
static int i915_enable_vblank(struct drm_device *dev, int pipe)
2547
{
2548
	struct drm_i915_private *dev_priv = dev->dev_private;
2549
	unsigned long irqflags;
2550

2551
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2552
	if (INTEL_INFO(dev)->gen >= 4)
2553
		i915_enable_pipestat(dev_priv, pipe,
2554
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2555
	else
2556
		i915_enable_pipestat(dev_priv, pipe,
2557
				     PIPE_VBLANK_INTERRUPT_STATUS);
2558
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2559

2560 2561 2562
	return 0;
}

2563
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2564
{
2565
	struct drm_i915_private *dev_priv = dev->dev_private;
2566
	unsigned long irqflags;
2567
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2568
						     DE_PIPE_VBLANK(pipe);
2569 2570

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2571
	ironlake_enable_display_irq(dev_priv, bit);
2572 2573 2574 2575 2576
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
2577 2578
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
2579
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2580 2581 2582
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2583
	i915_enable_pipestat(dev_priv, pipe,
2584
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2585 2586 2587 2588 2589
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2590 2591 2592 2593 2594 2595
static int gen8_enable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2596 2597 2598
	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2599 2600 2601 2602
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
	return 0;
}

2603 2604 2605
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2606
static void i915_disable_vblank(struct drm_device *dev, int pipe)
2607
{
2608
	struct drm_i915_private *dev_priv = dev->dev_private;
2609
	unsigned long irqflags;
2610

2611
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2612
	i915_disable_pipestat(dev_priv, pipe,
2613 2614
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2615 2616 2617
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2618
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2619
{
2620
	struct drm_i915_private *dev_priv = dev->dev_private;
2621
	unsigned long irqflags;
2622
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2623
						     DE_PIPE_VBLANK(pipe);
2624 2625

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2626
	ironlake_disable_display_irq(dev_priv, bit);
2627 2628 2629
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
2630 2631
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
2632
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2633 2634 2635
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2636
	i915_disable_pipestat(dev_priv, pipe,
2637
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2638 2639 2640
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2641 2642 2643 2644 2645 2646
static void gen8_disable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2647 2648 2649
	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2650 2651 2652
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2653 2654
static struct drm_i915_gem_request *
ring_last_request(struct intel_engine_cs *ring)
2655
{
2656
	return list_entry(ring->request_list.prev,
2657
			  struct drm_i915_gem_request, list);
2658 2659
}

2660
static bool
2661
ring_idle(struct intel_engine_cs *ring)
2662 2663
{
	return (list_empty(&ring->request_list) ||
2664
		i915_gem_request_completed(ring_last_request(ring), false));
B
Ben Gamari 已提交
2665 2666
}

2667 2668 2669 2670
static bool
ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
{
	if (INTEL_INFO(dev)->gen >= 8) {
2671
		return (ipehr >> 23) == 0x1c;
2672 2673 2674 2675 2676 2677 2678
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2679
static struct intel_engine_cs *
2680
semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2681 2682
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2683
	struct intel_engine_cs *signaller;
2684 2685 2686
	int i;

	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2687 2688 2689 2690 2691 2692 2693
		for_each_ring(signaller, dev_priv, i) {
			if (ring == signaller)
				continue;

			if (offset == signaller->semaphore.signal_ggtt[ring->id])
				return signaller;
		}
2694 2695 2696 2697 2698 2699 2700
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

		for_each_ring(signaller, dev_priv, i) {
			if(ring == signaller)
				continue;

2701
			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2702 2703 2704 2705
				return signaller;
		}
	}

2706 2707
	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
		  ring->id, ipehr, offset);
2708 2709 2710 2711

	return NULL;
}

2712 2713
static struct intel_engine_cs *
semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2714 2715
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2716
	u32 cmd, ipehr, head;
2717 2718
	u64 offset = 0;
	int i, backwards;
2719 2720

	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2721
	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
2722
		return NULL;
2723

2724 2725 2726
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
2727 2728
	 * or 4 dwords depending on the semaphore wait command size.
	 * Note that we don't care about ACTHD here since that might
2729 2730
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2731
	 */
2732
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2733
	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
2734

2735
	for (i = backwards; i; --i) {
2736 2737 2738 2739 2740
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
2741
		head &= ring->buffer->size - 1;
2742 2743

		/* This here seems to blow up */
2744
		cmd = ioread32(ring->buffer->virtual_start + head);
2745 2746 2747
		if (cmd == ipehr)
			break;

2748 2749
		head -= 4;
	}
2750

2751 2752
	if (!i)
		return NULL;
2753

2754
	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2755 2756 2757 2758 2759 2760
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		offset = ioread32(ring->buffer->virtual_start + head + 12);
		offset <<= 32;
		offset = ioread32(ring->buffer->virtual_start + head + 8);
	}
	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2761 2762
}

2763
static int semaphore_passed(struct intel_engine_cs *ring)
2764 2765
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2766
	struct intel_engine_cs *signaller;
2767
	u32 seqno;
2768

2769
	ring->hangcheck.deadlock++;
2770 2771

	signaller = semaphore_waits_for(ring, &seqno);
2772 2773 2774 2775 2776
	if (signaller == NULL)
		return -1;

	/* Prevent pathological recursion due to driver bugs */
	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
2777 2778
		return -1;

2779 2780 2781
	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
		return 1;

2782 2783 2784
	/* cursory check for an unkickable deadlock */
	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
	    semaphore_passed(signaller) < 0)
2785 2786 2787
		return -1;

	return 0;
2788 2789 2790 2791
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
2792
	struct intel_engine_cs *ring;
2793 2794 2795
	int i;

	for_each_ring(ring, dev_priv, i)
2796
		ring->hangcheck.deadlock = 0;
2797 2798
}

2799
static enum intel_ring_hangcheck_action
2800
ring_stuck(struct intel_engine_cs *ring, u64 acthd)
2801 2802 2803
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2804 2805
	u32 tmp;

2806 2807 2808 2809 2810 2811 2812 2813
	if (acthd != ring->hangcheck.acthd) {
		if (acthd > ring->hangcheck.max_acthd) {
			ring->hangcheck.max_acthd = acthd;
			return HANGCHECK_ACTIVE;
		}

		return HANGCHECK_ACTIVE_LOOP;
	}
2814

2815
	if (IS_GEN2(dev))
2816
		return HANGCHECK_HUNG;
2817 2818 2819 2820 2821 2822 2823

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
	tmp = I915_READ_CTL(ring);
2824
	if (tmp & RING_WAIT) {
2825 2826 2827
		i915_handle_error(dev, false,
				  "Kicking stuck wait on %s",
				  ring->name);
2828
		I915_WRITE_CTL(ring, tmp);
2829
		return HANGCHECK_KICK;
2830 2831 2832 2833 2834
	}

	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
		switch (semaphore_passed(ring)) {
		default:
2835
			return HANGCHECK_HUNG;
2836
		case 1:
2837 2838 2839
			i915_handle_error(dev, false,
					  "Kicking stuck semaphore on %s",
					  ring->name);
2840
			I915_WRITE_CTL(ring, tmp);
2841
			return HANGCHECK_KICK;
2842
		case 0:
2843
			return HANGCHECK_WAIT;
2844
		}
2845
	}
2846

2847
	return HANGCHECK_HUNG;
2848 2849
}

2850
/*
B
Ben Gamari 已提交
2851
 * This is called when the chip hasn't reported back with completed
2852 2853 2854 2855 2856
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
2857
 */
2858
static void i915_hangcheck_elapsed(struct work_struct *work)
B
Ben Gamari 已提交
2859
{
2860 2861 2862 2863
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv),
			     gpu_error.hangcheck_work.work);
	struct drm_device *dev = dev_priv->dev;
2864
	struct intel_engine_cs *ring;
2865
	int i;
2866
	int busy_count = 0, rings_hung = 0;
2867 2868 2869 2870
	bool stuck[I915_NUM_RINGS] = { 0 };
#define BUSY 1
#define KICK 5
#define HUNG 20
2871

2872
	if (!i915.enable_hangcheck)
2873 2874
		return;

2875
	for_each_ring(ring, dev_priv, i) {
2876 2877
		u64 acthd;
		u32 seqno;
2878
		bool busy = true;
2879

2880 2881
		semaphore_clear_deadlocks(dev_priv);

2882 2883
		seqno = ring->get_seqno(ring, false);
		acthd = intel_ring_get_active_head(ring);
2884

2885
		if (ring->hangcheck.seqno == seqno) {
2886
			if (ring_idle(ring)) {
2887 2888
				ring->hangcheck.action = HANGCHECK_IDLE;

2889 2890
				if (waitqueue_active(&ring->irq_queue)) {
					/* Issue a wake-up to catch stuck h/w. */
2891
					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2892 2893 2894 2895 2896 2897
						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
								  ring->name);
						else
							DRM_INFO("Fake missed irq on %s\n",
								 ring->name);
2898 2899 2900 2901
						wake_up_all(&ring->irq_queue);
					}
					/* Safeguard against driver failure */
					ring->hangcheck.score += BUSY;
2902 2903
				} else
					busy = false;
2904
			} else {
2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
2920 2921 2922 2923
				ring->hangcheck.action = ring_stuck(ring,
								    acthd);

				switch (ring->hangcheck.action) {
2924
				case HANGCHECK_IDLE:
2925 2926
				case HANGCHECK_WAIT:
				case HANGCHECK_ACTIVE:
2927 2928
					break;
				case HANGCHECK_ACTIVE_LOOP:
2929
					ring->hangcheck.score += BUSY;
2930
					break;
2931
				case HANGCHECK_KICK:
2932
					ring->hangcheck.score += KICK;
2933
					break;
2934
				case HANGCHECK_HUNG:
2935
					ring->hangcheck.score += HUNG;
2936 2937 2938
					stuck[i] = true;
					break;
				}
2939
			}
2940
		} else {
2941 2942
			ring->hangcheck.action = HANGCHECK_ACTIVE;

2943 2944 2945 2946 2947
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
			if (ring->hangcheck.score > 0)
				ring->hangcheck.score--;
2948 2949

			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
2950 2951
		}

2952 2953
		ring->hangcheck.seqno = seqno;
		ring->hangcheck.acthd = acthd;
2954
		busy_count += busy;
2955
	}
2956

2957
	for_each_ring(ring, dev_priv, i) {
2958
		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2959 2960 2961
			DRM_INFO("%s on %s\n",
				 stuck[i] ? "stuck" : "no progress",
				 ring->name);
2962
			rings_hung++;
2963 2964 2965
		}
	}

2966
	if (rings_hung)
2967
		return i915_handle_error(dev, true, "Ring hung");
B
Ben Gamari 已提交
2968

2969 2970 2971
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
2972 2973 2974 2975 2976
		i915_queue_hangcheck(dev);
}

void i915_queue_hangcheck(struct drm_device *dev)
{
2977
	struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
2978

2979
	if (!i915.enable_hangcheck)
2980 2981
		return;

2982 2983 2984 2985 2986 2987 2988
	/* Don't continually defer the hangcheck so that it is always run at
	 * least once after work has been scheduled on any ring. Otherwise,
	 * we will ignore a hung ring if a second ring is kept busy.
	 */

	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
2989 2990
}

2991
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
2992 2993 2994 2995 2996 2997
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

2998
	GEN5_IRQ_RESET(SDE);
2999 3000 3001

	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
3002
}
3003

P
Paulo Zanoni 已提交
3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
3020 3021 3022 3023
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

3024
static void gen5_gt_irq_reset(struct drm_device *dev)
3025 3026 3027
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3028
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
3029
	if (INTEL_INFO(dev)->gen >= 6)
3030
		GEN5_IRQ_RESET(GEN6_PM);
3031 3032
}

L
Linus Torvalds 已提交
3033 3034
/* drm_dma.h hooks
*/
P
Paulo Zanoni 已提交
3035
static void ironlake_irq_reset(struct drm_device *dev)
3036
{
3037
	struct drm_i915_private *dev_priv = dev->dev_private;
3038

3039
	I915_WRITE(HWSTAM, 0xffffffff);
3040

3041
	GEN5_IRQ_RESET(DE);
3042 3043
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3044

3045
	gen5_gt_irq_reset(dev);
3046

3047
	ibx_irq_reset(dev);
3048
}
3049

3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	GEN5_IRQ_RESET(VLV_);
}

J
Jesse Barnes 已提交
3063 3064
static void valleyview_irq_preinstall(struct drm_device *dev)
{
3065
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3066 3067 3068 3069 3070 3071 3072

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

3073
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
3074

3075
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
J
Jesse Barnes 已提交
3076

3077
	vlv_display_irq_reset(dev_priv);
J
Jesse Barnes 已提交
3078 3079
}

3080 3081 3082 3083 3084 3085 3086 3087
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
3088
static void gen8_irq_reset(struct drm_device *dev)
3089 3090 3091 3092 3093 3094 3095
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3096
	gen8_gt_irq_reset(dev_priv);
3097

3098
	for_each_pipe(dev_priv, pipe)
3099 3100
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3101
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3102

3103 3104 3105
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
3106

3107
	ibx_irq_reset(dev);
3108
}
3109

3110 3111
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
3112
{
3113
	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3114

3115
	spin_lock_irq(&dev_priv->irq_lock);
3116 3117 3118 3119
	if (pipe_mask & 1 << PIPE_A)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
				  dev_priv->de_irq_mask[PIPE_A],
				  ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
3120 3121 3122 3123 3124 3125 3126 3127
	if (pipe_mask & 1 << PIPE_B)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
				  dev_priv->de_irq_mask[PIPE_B],
				  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
	if (pipe_mask & 1 << PIPE_C)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
				  dev_priv->de_irq_mask[PIPE_C],
				  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
3128
	spin_unlock_irq(&dev_priv->irq_lock);
3129 3130
}

3131 3132 3133 3134 3135 3136 3137
static void cherryview_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3138
	gen8_gt_irq_reset(dev_priv);
3139 3140 3141 3142 3143

	GEN5_IRQ_RESET(GEN8_PCU_);

	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);

3144
	vlv_display_irq_reset(dev_priv);
3145 3146
}

3147
static void ibx_hpd_irq_setup(struct drm_device *dev)
3148
{
3149
	struct drm_i915_private *dev_priv = dev->dev_private;
3150
	struct intel_encoder *intel_encoder;
3151
	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
3152 3153

	if (HAS_PCH_IBX(dev)) {
3154
		hotplug_irqs = SDE_HOTPLUG_MASK;
3155
		for_each_intel_encoder(dev, intel_encoder)
3156
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3157
				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
3158
	} else {
3159
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3160
		for_each_intel_encoder(dev, intel_encoder)
3161
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3162
				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
3163
	}
3164

3165
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3166 3167 3168 3169 3170 3171 3172

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 *
	 * This register is the same on all known PCH chips.
	 */
3173 3174 3175 3176 3177 3178 3179 3180
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
}

P
Paulo Zanoni 已提交
3181 3182
static void ibx_irq_postinstall(struct drm_device *dev)
{
3183
	struct drm_i915_private *dev_priv = dev->dev_private;
3184
	u32 mask;
3185

D
Daniel Vetter 已提交
3186 3187 3188
	if (HAS_PCH_NOP(dev))
		return;

3189
	if (HAS_PCH_IBX(dev))
3190
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3191
	else
3192
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3193

3194
	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
P
Paulo Zanoni 已提交
3195 3196 3197
	I915_WRITE(SDEIMR, ~mask);
}

3198 3199 3200 3201 3202 3203 3204 3205
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3206
	if (HAS_L3_DPF(dev)) {
3207
		/* L3 parity interrupt is always unmasked. */
3208 3209
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3210 3211 3212 3213 3214 3215 3216 3217 3218 3219
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3220
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3221 3222

	if (INTEL_INFO(dev)->gen >= 6) {
3223 3224 3225 3226
		/*
		 * RPS interrupts will get enabled/disabled on demand when RPS
		 * itself is enabled/disabled.
		 */
3227 3228 3229
		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3230
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3231
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3232 3233 3234
	}
}

3235
static int ironlake_irq_postinstall(struct drm_device *dev)
3236
{
3237
	struct drm_i915_private *dev_priv = dev->dev_private;
3238 3239 3240 3241 3242 3243
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3244
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3245
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3246
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
3247 3248 3249
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3250 3251 3252
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3253 3254
		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
3255
	}
3256

3257
	dev_priv->irq_mask = ~display_mask;
3258

3259 3260
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3261 3262
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3263
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3264

3265
	gen5_gt_irq_postinstall(dev);
3266

P
Paulo Zanoni 已提交
3267
	ibx_irq_postinstall(dev);
3268

3269
	if (IS_IRONLAKE_M(dev)) {
3270 3271 3272
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3273 3274
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3275
		spin_lock_irq(&dev_priv->irq_lock);
3276
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3277
		spin_unlock_irq(&dev_priv->irq_lock);
3278 3279
	}

3280 3281 3282
	return 0;
}

3283 3284 3285 3286
static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3287
	enum pipe pipe;
3288 3289 3290 3291

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;

3292 3293
	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3294 3295 3296 3297 3298
	POSTING_READ(PIPESTAT(PIPE_A));

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3299 3300 3301
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3302 3303 3304 3305

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3306 3307
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3308 3309 3310 3311 3312
	dev_priv->irq_mask &= ~iir_mask;

	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3313 3314
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
3315 3316 3317 3318 3319 3320
}

static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3321
	enum pipe pipe;
3322 3323 3324

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3325
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3326 3327
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3328 3329 3330

	dev_priv->irq_mask |= iir_mask;
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3331
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3332 3333 3334 3335 3336 3337 3338
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	POSTING_READ(VLV_IIR);

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3339 3340 3341
	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3342 3343 3344

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;
3345 3346 3347

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359
	POSTING_READ(PIPESTAT(PIPE_A));
}

void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3360
	if (intel_irqs_enabled(dev_priv))
3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372
		valleyview_display_irqs_install(dev_priv);
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3373
	if (intel_irqs_enabled(dev_priv))
3374 3375 3376
		valleyview_display_irqs_uninstall(dev_priv);
}

3377
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
J
Jesse Barnes 已提交
3378
{
3379
	dev_priv->irq_mask = ~0;
J
Jesse Barnes 已提交
3380

3381 3382 3383
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
3384
	I915_WRITE(VLV_IIR, 0xffffffff);
3385 3386 3387 3388
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
J
Jesse Barnes 已提交
3389

3390 3391
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3392
	spin_lock_irq(&dev_priv->irq_lock);
3393 3394
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_install(dev_priv);
3395
	spin_unlock_irq(&dev_priv->irq_lock);
3396 3397 3398 3399 3400 3401 3402
}

static int valleyview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	vlv_display_irq_postinstall(dev_priv);
J
Jesse Barnes 已提交
3403

3404
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3405 3406 3407 3408 3409 3410 3411 3412

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3413 3414 3415 3416

	return 0;
}

3417 3418 3419 3420 3421
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3422
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3423
			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3424 3425
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3426
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3427 3428 3429
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3430
		0,
3431 3432
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3433 3434
		};

3435
	dev_priv->pm_irq_mask = 0xffffffff;
3436 3437
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3438 3439 3440 3441 3442
	/*
	 * RPS interrupts will get enabled/disabled on demand when RPS itself
	 * is enabled/disabled.
	 */
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
3443
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3444 3445 3446 3447
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3448 3449
	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	uint32_t de_pipe_enables;
3450
	int pipe;
J
Jesse Barnes 已提交
3451
	u32 aux_en = GEN8_AUX_CHANNEL_A;
3452

J
Jesse Barnes 已提交
3453
	if (IS_GEN9(dev_priv)) {
3454 3455
		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
J
Jesse Barnes 已提交
3456 3457 3458
		aux_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
			GEN9_AUX_CHANNEL_D;
	} else
3459 3460 3461 3462 3463 3464
		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3465 3466 3467
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3468

3469
	for_each_pipe(dev_priv, pipe)
3470
		if (intel_display_power_is_enabled(dev_priv,
3471 3472 3473 3474
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3475

J
Jesse Barnes 已提交
3476
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~aux_en, aux_en);
3477 3478 3479 3480 3481 3482
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

P
Paulo Zanoni 已提交
3483 3484
	ibx_irq_pre_postinstall(dev);

3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

	ibx_irq_postinstall(dev);

	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3496 3497 3498 3499
static int cherryview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3500
	vlv_display_irq_postinstall(dev_priv);
3501 3502 3503 3504 3505 3506 3507 3508 3509

	gen8_gt_irq_postinstall(dev_priv);

	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3510 3511 3512 3513 3514 3515 3516
static void gen8_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3517
	gen8_irq_reset(dev);
3518 3519
}

3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530
static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
{
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irq(&dev_priv->irq_lock);
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
	spin_unlock_irq(&dev_priv->irq_lock);

	vlv_display_irq_reset(dev_priv);

3531
	dev_priv->irq_mask = ~0;
3532 3533
}

J
Jesse Barnes 已提交
3534 3535
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3536
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3537 3538 3539 3540

	if (!dev_priv)
		return;

3541 3542
	I915_WRITE(VLV_MASTER_IER, 0);

3543 3544
	gen5_gt_irq_reset(dev);

J
Jesse Barnes 已提交
3545
	I915_WRITE(HWSTAM, 0xffffffff);
3546

3547
	vlv_display_irq_uninstall(dev_priv);
J
Jesse Barnes 已提交
3548 3549
}

3550 3551 3552 3553 3554 3555 3556 3557 3558 3559
static void cherryview_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3560
	gen8_gt_irq_reset(dev_priv);
3561

3562
	GEN5_IRQ_RESET(GEN8_PCU_);
3563

3564
	vlv_display_irq_uninstall(dev_priv);
3565 3566
}

3567
static void ironlake_irq_uninstall(struct drm_device *dev)
3568
{
3569
	struct drm_i915_private *dev_priv = dev->dev_private;
3570 3571 3572 3573

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3574
	ironlake_irq_reset(dev);
3575 3576
}

3577
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3578
{
3579
	struct drm_i915_private *dev_priv = dev->dev_private;
3580
	int pipe;
3581

3582
	for_each_pipe(dev_priv, pipe)
3583
		I915_WRITE(PIPESTAT(pipe), 0);
3584 3585 3586
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3587 3588 3589 3590
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3591
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3612 3613
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3614
	spin_lock_irq(&dev_priv->irq_lock);
3615 3616
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3617
	spin_unlock_irq(&dev_priv->irq_lock);
3618

C
Chris Wilson 已提交
3619 3620 3621
	return 0;
}

3622 3623 3624 3625
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
3626
			       int plane, int pipe, u32 iir)
3627
{
3628
	struct drm_i915_private *dev_priv = dev->dev_private;
3629
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3630

3631
	if (!intel_pipe_handle_vblank(dev, pipe))
3632 3633 3634
		return false;

	if ((iir & flip_pending) == 0)
3635
		goto check_page_flip;
3636 3637 3638 3639 3640 3641 3642 3643

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
3644
		goto check_page_flip;
3645

3646
	intel_prepare_page_flip(dev, plane);
3647 3648
	intel_finish_page_flip(dev, pipe);
	return true;
3649 3650 3651 3652

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
3653 3654
}

3655
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3656
{
3657
	struct drm_device *dev = arg;
3658
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3659 3660 3661 3662 3663 3664 3665
	u16 iir, new_iir;
	u32 pipe_stats[2];
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

3666 3667 3668
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

C
Chris Wilson 已提交
3669 3670 3671 3672 3673 3674 3675 3676 3677 3678
	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3679
		spin_lock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3680
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3681
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
C
Chris Wilson 已提交
3682

3683
		for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
3684 3685 3686 3687 3688 3689
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
3690
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
3691 3692
				I915_WRITE(reg, pipe_stats[pipe]);
		}
3693
		spin_unlock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3694 3695 3696 3697 3698 3699 3700

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

3701
		for_each_pipe(dev_priv, pipe) {
3702
			int plane = pipe;
3703
			if (HAS_FBC(dev))
3704 3705
				plane = !plane;

3706
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3707 3708
			    i8xx_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
3709

3710
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3711
				i9xx_pipe_crc_irq_handler(dev, pipe);
3712

3713 3714 3715
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3716
		}
C
Chris Wilson 已提交
3717 3718 3719 3720 3721 3722 3723 3724 3725

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
3726
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3727 3728
	int pipe;

3729
	for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
3730 3731 3732 3733 3734 3735 3736 3737 3738
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

3739 3740
static void i915_irq_preinstall(struct drm_device * dev)
{
3741
	struct drm_i915_private *dev_priv = dev->dev_private;
3742 3743 3744 3745 3746 3747 3748
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3749
	I915_WRITE16(HWSTAM, 0xeffe);
3750
	for_each_pipe(dev_priv, pipe)
3751 3752 3753 3754 3755 3756 3757 3758
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
3759
	struct drm_i915_private *dev_priv = dev->dev_private;
3760
	u32 enable_mask;
3761

3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		I915_USER_INTERRUPT;

3780
	if (I915_HAS_HOTPLUG(dev)) {
3781 3782 3783
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		POSTING_READ(PORT_HOTPLUG_EN);

3784 3785 3786 3787 3788 3789 3790 3791 3792 3793
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3794
	i915_enable_asle_pipestat(dev);
3795

3796 3797
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3798
	spin_lock_irq(&dev_priv->irq_lock);
3799 3800
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3801
	spin_unlock_irq(&dev_priv->irq_lock);
3802

3803 3804 3805
	return 0;
}

3806 3807 3808 3809 3810 3811
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
3812
	struct drm_i915_private *dev_priv = dev->dev_private;
3813 3814
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

3815
	if (!intel_pipe_handle_vblank(dev, pipe))
3816 3817 3818
		return false;

	if ((iir & flip_pending) == 0)
3819
		goto check_page_flip;
3820 3821 3822 3823 3824 3825 3826 3827

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
3828
		goto check_page_flip;
3829

3830
	intel_prepare_page_flip(dev, plane);
3831 3832
	intel_finish_page_flip(dev, pipe);
	return true;
3833 3834 3835 3836

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
3837 3838
}

3839
static irqreturn_t i915_irq_handler(int irq, void *arg)
3840
{
3841
	struct drm_device *dev = arg;
3842
	struct drm_i915_private *dev_priv = dev->dev_private;
3843
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3844 3845 3846 3847
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
3848

3849 3850 3851
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3852
	iir = I915_READ(IIR);
3853 3854
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
3855
		bool blc_event = false;
3856 3857 3858 3859 3860 3861

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3862
		spin_lock(&dev_priv->irq_lock);
3863
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3864
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3865

3866
		for_each_pipe(dev_priv, pipe) {
3867 3868 3869
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

3870
			/* Clear the PIPE*STAT regs before the IIR */
3871 3872
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
3873
				irq_received = true;
3874 3875
			}
		}
3876
		spin_unlock(&dev_priv->irq_lock);
3877 3878 3879 3880 3881

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
3882 3883 3884
		if (I915_HAS_HOTPLUG(dev) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
3885

3886
		I915_WRITE(IIR, iir & ~flip_mask);
3887 3888 3889 3890 3891
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

3892
		for_each_pipe(dev_priv, pipe) {
3893
			int plane = pipe;
3894
			if (HAS_FBC(dev))
3895
				plane = !plane;
3896

3897
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3898 3899
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3900 3901 3902

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
3903 3904

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3905
				i9xx_pipe_crc_irq_handler(dev, pipe);
3906

3907 3908 3909
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
3930
		ret = IRQ_HANDLED;
3931
		iir = new_iir;
3932
	} while (iir & ~flip_mask);
3933 3934 3935 3936 3937 3938

	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
3939
	struct drm_i915_private *dev_priv = dev->dev_private;
3940 3941 3942 3943 3944 3945 3946
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3947
	I915_WRITE16(HWSTAM, 0xffff);
3948
	for_each_pipe(dev_priv, pipe) {
3949
		/* Clear enable bits; then clear status bits */
3950
		I915_WRITE(PIPESTAT(pipe), 0);
3951 3952
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
3953 3954 3955 3956 3957 3958 3959 3960
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
3961
	struct drm_i915_private *dev_priv = dev->dev_private;
3962 3963
	int pipe;

3964 3965
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3966 3967

	I915_WRITE(HWSTAM, 0xeffe);
3968
	for_each_pipe(dev_priv, pipe)
3969 3970 3971 3972 3973 3974 3975 3976
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
3977
	struct drm_i915_private *dev_priv = dev->dev_private;
3978
	u32 enable_mask;
3979 3980 3981
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
3982
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3983
			       I915_DISPLAY_PORT_INTERRUPT |
3984 3985 3986 3987 3988 3989 3990
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
3991 3992
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3993 3994 3995 3996
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
3997

3998 3999
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4000
	spin_lock_irq(&dev_priv->irq_lock);
4001 4002 4003
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4004
	spin_unlock_irq(&dev_priv->irq_lock);
4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4025 4026 4027
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

4028
	i915_enable_asle_pipestat(dev);
4029 4030 4031 4032

	return 0;
}

4033
static void i915_hpd_irq_setup(struct drm_device *dev)
4034
{
4035
	struct drm_i915_private *dev_priv = dev->dev_private;
4036
	struct intel_encoder *intel_encoder;
4037 4038
	u32 hotplug_en;

4039 4040
	assert_spin_locked(&dev_priv->irq_lock);

4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058
	hotplug_en = I915_READ(PORT_HOTPLUG_EN);
	hotplug_en &= ~HOTPLUG_INT_EN_MASK;
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
	for_each_intel_encoder(dev, intel_encoder)
		if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
			hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
	if (IS_G4X(dev))
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4059 4060
}

4061
static irqreturn_t i965_irq_handler(int irq, void *arg)
4062
{
4063
	struct drm_device *dev = arg;
4064
	struct drm_i915_private *dev_priv = dev->dev_private;
4065 4066 4067
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	int ret = IRQ_NONE, pipe;
4068 4069 4070
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4071

4072 4073 4074
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4075 4076 4077
	iir = I915_READ(IIR);

	for (;;) {
4078
		bool irq_received = (iir & ~flip_mask) != 0;
4079 4080
		bool blc_event = false;

4081 4082 4083 4084 4085
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4086
		spin_lock(&dev_priv->irq_lock);
4087
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4088
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4089

4090
		for_each_pipe(dev_priv, pipe) {
4091 4092 4093 4094 4095 4096 4097 4098
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4099
				irq_received = true;
4100 4101
			}
		}
4102
		spin_unlock(&dev_priv->irq_lock);
4103 4104 4105 4106 4107 4108 4109

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4110 4111
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
4112

4113
		I915_WRITE(IIR, iir & ~flip_mask);
4114 4115 4116 4117 4118 4119 4120
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);
		if (iir & I915_BSD_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[VCS]);

4121
		for_each_pipe(dev_priv, pipe) {
4122
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4123 4124
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4125 4126 4127

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4128 4129

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4130
				i9xx_pipe_crc_irq_handler(dev, pipe);
4131

4132 4133
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
4134
		}
4135 4136 4137 4138

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

4139 4140 4141
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4165
	struct drm_i915_private *dev_priv = dev->dev_private;
4166 4167 4168 4169 4170
	int pipe;

	if (!dev_priv)
		return;

4171 4172
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4173 4174

	I915_WRITE(HWSTAM, 0xffffffff);
4175
	for_each_pipe(dev_priv, pipe)
4176 4177 4178 4179
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

4180
	for_each_pipe(dev_priv, pipe)
4181 4182 4183 4184 4185
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4186
static void intel_hpd_irq_reenable_work(struct work_struct *work)
4187
{
4188 4189 4190
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv),
			     hotplug_reenable_work.work);
4191 4192 4193 4194
	struct drm_device *dev = dev_priv->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	int i;

4195 4196
	intel_runtime_pm_get(dev_priv);

4197
	spin_lock_irq(&dev_priv->irq_lock);
4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211
	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
		struct drm_connector *connector;

		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
			continue;

		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;

		list_for_each_entry(connector, &mode_config->connector_list, head) {
			struct intel_connector *intel_connector = to_intel_connector(connector);

			if (intel_connector->encoder->hpd_pin == i) {
				if (connector->polled != intel_connector->polled)
					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4212
							 connector->name);
4213 4214 4215 4216 4217 4218 4219 4220
				connector->polled = intel_connector->polled;
				if (!connector->polled)
					connector->polled = DRM_CONNECTOR_POLL_HPD;
			}
		}
	}
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
4221
	spin_unlock_irq(&dev_priv->irq_lock);
4222 4223

	intel_runtime_pm_put(dev_priv);
4224 4225
}

4226 4227 4228 4229 4230 4231 4232
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4233
void intel_irq_init(struct drm_i915_private *dev_priv)
4234
{
4235
	struct drm_device *dev = dev_priv->dev;
4236 4237

	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
4238
	INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
4239
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4240
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4241

4242
	/* Let's track the enabled rps events */
4243
	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
4244
		/* WaGsvRC0ResidencyMethod:vlv */
4245
		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
4246 4247
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4248

4249 4250
	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
			  i915_hangcheck_elapsed);
4251
	INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
4252
			  intel_hpd_irq_reenable_work);
4253

4254
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
4255

4256
	if (IS_GEN2(dev_priv)) {
4257 4258
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4259
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4260 4261
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4262 4263 4264
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4265 4266
	}

4267 4268 4269 4270 4271
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
4272
	if (!IS_GEN2(dev_priv))
4273 4274
		dev->vblank_disable_immediate = true;

4275 4276
	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4277

4278
	if (IS_CHERRYVIEW(dev_priv)) {
4279 4280 4281 4282 4283 4284 4285
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4286
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
4287 4288 4289 4290 4291 4292
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4293
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4294
	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4295
		dev->driver->irq_handler = gen8_irq_handler;
4296
		dev->driver->irq_preinstall = gen8_irq_reset;
4297 4298 4299 4300 4301
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4302 4303
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
4304
		dev->driver->irq_preinstall = ironlake_irq_reset;
4305 4306 4307 4308
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4309
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4310
	} else {
4311
		if (INTEL_INFO(dev_priv)->gen == 2) {
C
Chris Wilson 已提交
4312 4313 4314 4315
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4316
		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4317 4318 4319 4320
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
C
Chris Wilson 已提交
4321
		} else {
4322 4323 4324 4325
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
C
Chris Wilson 已提交
4326
		}
4327 4328
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4329 4330 4331 4332
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4333

4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345
/**
 * intel_hpd_init - initializes and enables hpd support
 * @dev_priv: i915 device instance
 *
 * This function enables the hotplug support. It requires that interrupts have
 * already been enabled with intel_irq_init_hw(). From this point on hotplug and
 * poll request can run concurrently to other code, so locking rules must be
 * obeyed.
 *
 * This is a separate step from interrupt enabling to simplify the locking rules
 * in the driver load and resume code.
 */
4346
void intel_hpd_init(struct drm_i915_private *dev_priv)
4347
{
4348
	struct drm_device *dev = dev_priv->dev;
4349 4350 4351
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_connector *connector;
	int i;
4352

4353 4354 4355 4356 4357 4358 4359
	for (i = 1; i < HPD_NUM_PINS; i++) {
		dev_priv->hpd_stats[i].hpd_cnt = 0;
		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
	}
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		struct intel_connector *intel_connector = to_intel_connector(connector);
		connector->polled = intel_connector->polled;
4360 4361 4362
		if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
			connector->polled = DRM_CONNECTOR_POLL_HPD;
		if (intel_connector->mst_port)
4363 4364
			connector->polled = DRM_CONNECTOR_POLL_HPD;
	}
4365 4366 4367

	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked checks happy. */
4368
	spin_lock_irq(&dev_priv->irq_lock);
4369 4370
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
4371
	spin_unlock_irq(&dev_priv->irq_lock);
4372
}
4373

4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396
int intel_irq_install(struct drm_i915_private *dev_priv)
{
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
	dev_priv->pm.irqs_enabled = true;

	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
}

4397 4398 4399 4400 4401 4402 4403
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4404 4405 4406 4407 4408 4409 4410
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
	drm_irq_uninstall(dev_priv->dev);
	intel_hpd_cancel_work(dev_priv);
	dev_priv->pm.irqs_enabled = false;
}

4411 4412 4413 4414 4415 4416 4417
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4418
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4419
{
4420
	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
4421
	dev_priv->pm.irqs_enabled = false;
4422
	synchronize_irq(dev_priv->dev->irq);
4423 4424
}

4425 4426 4427 4428 4429 4430 4431
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4432
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4433
{
4434
	dev_priv->pm.irqs_enabled = true;
4435 4436
	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4437
}