i915_irq.c 135.1 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47 48 49
static const u32 hpd_ibx[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

static const u32 hpd_cpt[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
50
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
51 52 53 54 55 56 57 58 59 60 61 62 63 64
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

static const u32 hpd_mask_i915[] = {
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

65
static const u32 hpd_status_g4x[] = {
66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

83
/* IIR can theoretically queue up two events. Be paranoid. */
84
#define GEN8_IRQ_RESET_NDX(type, which) do { \
85 86 87 88 89 90 91 92 93
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

94
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
95
	I915_WRITE(type##IMR, 0xffffffff); \
96
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
97
	I915_WRITE(type##IER, 0); \
98 99 100 101
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
102 103
} while (0)

104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
	u32 val = I915_READ(reg); \
	if (val) { \
		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
		     (reg), val); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
	} \
} while (0)

P
Paulo Zanoni 已提交
119
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
120
	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
121 122 123 124 125 126
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
	POSTING_READ(GEN8_##type##_IER(which)); \
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
127
	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
P
Paulo Zanoni 已提交
128 129 130 131 132
	I915_WRITE(type##IMR, (imr_val)); \
	I915_WRITE(type##IER, (ier_val)); \
	POSTING_READ(type##IER); \
} while (0)

133
/* For display hotplug interrupt */
134
static void
135
ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
136
{
137 138
	assert_spin_locked(&dev_priv->irq_lock);

139
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
140 141
		return;

142 143 144
	if ((dev_priv->irq_mask & mask) != 0) {
		dev_priv->irq_mask &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
145
		POSTING_READ(DEIMR);
146 147 148
	}
}

149
static void
150
ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
151
{
152 153
	assert_spin_locked(&dev_priv->irq_lock);

154
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
155 156
		return;

157 158 159
	if ((dev_priv->irq_mask & mask) != mask) {
		dev_priv->irq_mask |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
160
		POSTING_READ(DEIMR);
161 162 163
	}
}

P
Paulo Zanoni 已提交
164 165 166 167 168 169 170 171 172 173 174 175
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

176
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
177 178
		return;

P
Paulo Zanoni 已提交
179 180 181 182 183 184
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

185
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
186 187 188 189
{
	ilk_update_gt_irq(dev_priv, mask, mask);
}

190
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
191 192 193 194
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

P
Paulo Zanoni 已提交
195 196 197 198 199 200 201 202 203 204
/**
  * snb_update_pm_irq - update GEN6_PMIMR
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  */
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
205
	uint32_t new_val;
P
Paulo Zanoni 已提交
206 207 208

	assert_spin_locked(&dev_priv->irq_lock);

209
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
210 211
		return;

212
	new_val = dev_priv->pm_irq_mask;
213 214 215
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

216 217 218
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
219 220
		POSTING_READ(GEN6_PMIMR);
	}
P
Paulo Zanoni 已提交
221 222
}

223
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
224 225 226 227
{
	snb_update_pm_irq(dev_priv, mask, mask);
}

228
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
229 230 231 232
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

233 234 235 236 237 238
static bool ivb_can_enable_err_int(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	enum pipe pipe;

239 240
	assert_spin_locked(&dev_priv->irq_lock);

241
	for_each_pipe(dev_priv, pipe) {
242 243 244 245 246 247 248 249 250
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

		if (crtc->cpu_fifo_underrun_disabled)
			return false;
	}

	return true;
}

251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
/**
  * bdw_update_pm_irq - update GT interrupt 2
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  *
  * Copied from the snb function, updated with relevant register offsets
  */
static void bdw_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	uint32_t new_val;

	assert_spin_locked(&dev_priv->irq_lock);

267
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
268 269 270 271 272 273 274 275 276 277 278 279 280
		return;

	new_val = dev_priv->pm_irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
		I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask);
		POSTING_READ(GEN8_GT_IMR(2));
	}
}

281
void gen8_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
282 283 284 285
{
	bdw_update_pm_irq(dev_priv, mask, mask);
}

286
void gen8_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
287 288 289 290
{
	bdw_update_pm_irq(dev_priv, mask, 0);
}

291 292 293 294 295 296
static bool cpt_can_enable_serr_int(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	struct intel_crtc *crtc;

297 298
	assert_spin_locked(&dev_priv->irq_lock);

299
	for_each_pipe(dev_priv, pipe) {
300 301 302 303 304 305 306 307 308
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

		if (crtc->pch_fifo_underrun_disabled)
			return false;
	}

	return true;
}

309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336
void i9xx_check_fifo_underruns(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);

	for_each_intel_crtc(dev, crtc) {
		u32 reg = PIPESTAT(crtc->pipe);
		u32 pipestat;

		if (crtc->cpu_fifo_underrun_disabled)
			continue;

		pipestat = I915_READ(reg) & 0xffff0000;
		if ((pipestat & PIPE_FIFO_UNDERRUN_STATUS) == 0)
			continue;

		I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
		POSTING_READ(reg);

		DRM_ERROR("pipe %c underrun\n", pipe_name(crtc->pipe));
	}

	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

337
static void i9xx_set_fifo_underrun_reporting(struct drm_device *dev,
338 339
					     enum pipe pipe,
					     bool enable, bool old)
340 341 342
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg = PIPESTAT(pipe);
343
	u32 pipestat = I915_READ(reg) & 0xffff0000;
344 345 346

	assert_spin_locked(&dev_priv->irq_lock);

347 348 349 350
	if (enable) {
		I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
		POSTING_READ(reg);
	} else {
351
		if (old && pipestat & PIPE_FIFO_UNDERRUN_STATUS)
352 353
			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
	}
354 355
}

356 357 358 359 360 361 362 363 364 365 366 367 368 369
static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
						 enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
					  DE_PIPEB_FIFO_UNDERRUN;

	if (enable)
		ironlake_enable_display_irq(dev_priv, bit);
	else
		ironlake_disable_display_irq(dev_priv, bit);
}

static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
370 371
						  enum pipe pipe,
						  bool enable, bool old)
372 373 374
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	if (enable) {
375 376
		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));

377 378 379 380 381 382
		if (!ivb_can_enable_err_int(dev))
			return;

		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
	} else {
		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
383

384 385
		if (old &&
		    I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe)) {
386 387
			DRM_ERROR("uncleared fifo underrun on pipe %c\n",
				  pipe_name(pipe));
388
		}
389 390 391
	}
}

392 393 394 395 396 397 398 399 400 401 402 403 404 405 406
static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
						  enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	assert_spin_locked(&dev_priv->irq_lock);

	if (enable)
		dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
	else
		dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
}

407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
					 uint32_t interrupt_mask,
					 uint32_t enabled_irq_mask)
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

	assert_spin_locked(&dev_priv->irq_lock);

423
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
424 425
		return;

426 427 428 429 430 431 432 433
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
#define ibx_enable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), (bits))
#define ibx_disable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), 0)

434 435
static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
					    enum transcoder pch_transcoder,
436 437 438
					    bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
439 440
	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
441 442

	if (enable)
443
		ibx_enable_display_interrupt(dev_priv, bit);
444
	else
445
		ibx_disable_display_interrupt(dev_priv, bit);
446 447 448 449
}

static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
					    enum transcoder pch_transcoder,
450
					    bool enable, bool old)
451 452 453 454
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (enable) {
455 456 457
		I915_WRITE(SERR_INT,
			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));

458 459 460
		if (!cpt_can_enable_serr_int(dev))
			return;

461
		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
462
	} else {
463
		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
464

465 466
		if (old && I915_READ(SERR_INT) &
		    SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)) {
467 468
			DRM_ERROR("uncleared pch fifo underrun on pch transcoder %c\n",
				  transcoder_name(pch_transcoder));
469
		}
470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486
	}
}

/**
 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
 * @dev: drm device
 * @pipe: pipe
 * @enable: true if we want to report FIFO underrun errors, false otherwise
 *
 * This function makes us disable or enable CPU fifo underruns for a specific
 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
 * reporting for one pipe may also disable all the other CPU error interruts for
 * the other pipes, due to the fact that there's just one interrupt mask/enable
 * bit for all the pipes.
 *
 * Returns the previous state of underrun reporting.
 */
487 488
static bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
						    enum pipe pipe, bool enable)
489 490 491 492
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
493
	bool old;
494

495 496
	assert_spin_locked(&dev_priv->irq_lock);

497
	old = !intel_crtc->cpu_fifo_underrun_disabled;
498 499
	intel_crtc->cpu_fifo_underrun_disabled = !enable;

500
	if (HAS_GMCH_DISPLAY(dev))
501
		i9xx_set_fifo_underrun_reporting(dev, pipe, enable, old);
502
	else if (IS_GEN5(dev) || IS_GEN6(dev))
503 504
		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
	else if (IS_GEN7(dev))
505
		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable, old);
506 507
	else if (IS_GEN8(dev))
		broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
508

509
	return old;
510 511 512 513 514 515 516 517 518 519 520
}

bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
					   enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;
	bool ret;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
521
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
522

523 524 525
	return ret;
}

526 527 528 529 530 531 532 533 534 535
static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
						  enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	return !intel_crtc->cpu_fifo_underrun_disabled;
}

536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554
/**
 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
 * @dev: drm device
 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
 * @enable: true if we want to report FIFO underrun errors, false otherwise
 *
 * This function makes us disable or enable PCH fifo underruns for a specific
 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
 * underrun reporting for one transcoder may also disable all the other PCH
 * error interruts for the other transcoders, due to the fact that there's just
 * one interrupt mask/enable bit for all the transcoders.
 *
 * Returns the previous state of underrun reporting.
 */
bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
					   enum transcoder pch_transcoder,
					   bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
555 556
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
557
	unsigned long flags;
558
	bool old;
559

560 561 562 563 564 565 566 567
	/*
	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
	 * has only one pch transcoder A that all pipes can use. To avoid racy
	 * pch transcoder -> pipe lookups from interrupt code simply store the
	 * underrun statistics in crtc A. Since we never expose this anywhere
	 * nor use it outside of the fifo underrun code here using the "wrong"
	 * crtc on LPT won't cause issues.
	 */
568 569 570

	spin_lock_irqsave(&dev_priv->irq_lock, flags);

571
	old = !intel_crtc->pch_fifo_underrun_disabled;
572 573 574
	intel_crtc->pch_fifo_underrun_disabled = !enable;

	if (HAS_PCH_IBX(dev))
575
		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
576
	else
577
		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable, old);
578 579

	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
580
	return old;
581 582 583
}


D
Daniel Vetter 已提交
584
static void
585 586
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
587
{
588
	u32 reg = PIPESTAT(pipe);
589
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
590

591
	assert_spin_locked(&dev_priv->irq_lock);
592
	WARN_ON(!intel_irqs_enabled(dev_priv));
593

594 595 596 597
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
598 599 600
		return;

	if ((pipestat & enable_mask) == enable_mask)
601 602
		return;

603 604
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

605
	/* Enable the interrupt, clear any pending status */
606
	pipestat |= enable_mask | status_mask;
607 608
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
609 610
}

D
Daniel Vetter 已提交
611
static void
612 613
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
614
{
615
	u32 reg = PIPESTAT(pipe);
616
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
617

618
	assert_spin_locked(&dev_priv->irq_lock);
619
	WARN_ON(!intel_irqs_enabled(dev_priv));
620

621 622 623 624
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
625 626
		return;

627 628 629
	if ((pipestat & enable_mask) == 0)
		return;

630 631
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

632
	pipestat &= ~enable_mask;
633 634
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
635 636
}

637 638 639 640 641
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
642 643
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
644 645 646
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
647 648 649 650 651 652
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
653 654 655 656 657 658 659 660 661 662 663 664

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

665 666 667 668 669 670
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

671 672 673 674 675
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
676 677 678 679 680 681 682 683 684
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

685 686 687 688 689
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
690 691 692
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

693
/**
694
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
695
 */
696
static void i915_enable_asle_pipestat(struct drm_device *dev)
697
{
698
	struct drm_i915_private *dev_priv = dev->dev_private;
699 700
	unsigned long irqflags;

701 702 703
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
		return;

704
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
705

706
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
707
	if (INTEL_INFO(dev)->gen >= 4)
708
		i915_enable_pipestat(dev_priv, PIPE_A,
709
				     PIPE_LEGACY_BLC_EVENT_STATUS);
710 711

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
712 713
}

714 715 716 717 718 719 720 721 722 723 724 725
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
726
	struct drm_i915_private *dev_priv = dev->dev_private;
727

728 729 730 731
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		/* Locking is horribly broken here, but whatever. */
		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
732

733 734 735 736
		return intel_crtc->active;
	} else {
		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
	}
737 738
}

739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

789 790 791 792 793 794
static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

795 796 797
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
798
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
799
{
800
	struct drm_i915_private *dev_priv = dev->dev_private;
801 802
	unsigned long high_frame;
	unsigned long low_frame;
803
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
804 805

	if (!i915_pipe_enabled(dev, pipe)) {
806
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
807
				"pipe %c\n", pipe_name(pipe));
808 809 810
		return 0;
	}

811 812 813 814 815 816
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		struct intel_crtc *intel_crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		const struct drm_display_mode *mode =
			&intel_crtc->config.adjusted_mode;

817 818 819 820 821
		htotal = mode->crtc_htotal;
		hsync_start = mode->crtc_hsync_start;
		vbl_start = mode->crtc_vblank_start;
		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
			vbl_start = DIV_ROUND_UP(vbl_start, 2);
822
	} else {
823
		enum transcoder cpu_transcoder = (enum transcoder) pipe;
824 825

		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
826
		hsync_start = (I915_READ(HSYNC(cpu_transcoder))  & 0x1fff) + 1;
827
		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
828 829 830
		if ((I915_READ(PIPECONF(cpu_transcoder)) &
		     PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
			vbl_start = DIV_ROUND_UP(vbl_start, 2);
831 832
	}

833 834 835 836 837 838
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

839 840
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
841

842 843 844 845 846 847
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
848
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
849
		low   = I915_READ(low_frame);
850
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
851 852
	} while (high1 != high2);

853
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
854
	pixel = low & PIPE_PIXEL_MASK;
855
	low >>= PIPE_FRAME_LOW_SHIFT;
856 857 858 859 860 861

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
862
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
863 864
}

865
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
866
{
867
	struct drm_i915_private *dev_priv = dev->dev_private;
868
	int reg = PIPE_FRMCOUNT_GM45(pipe);
869 870

	if (!i915_pipe_enabled(dev, pipe)) {
871
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
872
				 "pipe %c\n", pipe_name(pipe));
873 874 875 876 877 878
		return 0;
	}

	return I915_READ(reg);
}

879 880 881
/* raw reads, only for fast reads of display block, no need for forcewake etc. */
#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))

882 883 884 885 886 887
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
	enum pipe pipe = crtc->pipe;
888
	int position, vtotal;
889

890
	vtotal = mode->crtc_vtotal;
891 892 893 894 895 896 897 898 899
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

	if (IS_GEN2(dev))
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
	else
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;

	/*
900 901
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
902
	 */
903
	return (position + crtc->scanline_offset) % vtotal;
904 905
}

906
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
907 908
				    unsigned int flags, int *vpos, int *hpos,
				    ktime_t *stime, ktime_t *etime)
909
{
910 911 912 913
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
914
	int position;
915
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
916 917
	bool in_vbl = true;
	int ret = 0;
918
	unsigned long irqflags;
919

920
	if (!intel_crtc->active) {
921
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
922
				 "pipe %c\n", pipe_name(pipe));
923 924 925
		return 0;
	}

926
	htotal = mode->crtc_htotal;
927
	hsync_start = mode->crtc_hsync_start;
928 929 930
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
931

932 933 934 935 936 937
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

938 939
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

940 941 942 943 944 945
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
946

947 948 949 950 951 952
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

953
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
954 955 956
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
957
		position = __intel_get_crtc_scanline(intel_crtc);
958 959 960 961 962
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
963
		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
964

965 966 967 968
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
969

970 971 972 973 974 975 976 977 978 979 980 981
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

982 983 984 985 986 987 988 989 990 991
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
992 993
	}

994 995 996 997 998 999 1000 1001
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
1014

1015
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
1016 1017 1018 1019 1020 1021
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
1022 1023 1024

	/* In vblank? */
	if (in_vbl)
1025
		ret |= DRM_SCANOUTPOS_IN_VBLANK;
1026 1027 1028 1029

	return ret;
}

1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

1043
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
1044 1045 1046 1047
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
1048
	struct drm_crtc *crtc;
1049

1050
	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
1051
		DRM_ERROR("Invalid crtc %d\n", pipe);
1052 1053 1054 1055
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
1056 1057 1058 1059 1060 1061 1062 1063 1064 1065
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

	if (!crtc->enabled) {
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
1066 1067

	/* Helper routine in DRM core does all the work: */
1068 1069
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
1070 1071
						     crtc,
						     &to_intel_crtc(crtc)->config.adjusted_mode);
1072 1073
}

1074 1075
static bool intel_hpd_irq_event(struct drm_device *dev,
				struct drm_connector *connector)
1076 1077 1078 1079 1080 1081 1082
{
	enum drm_connector_status old_status;

	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
	old_status = connector->status;

	connector->status = connector->funcs->detect(connector, false);
1083 1084 1085 1086
	if (old_status == connector->status)
		return false;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
1087
		      connector->base.id,
1088
		      connector->name,
1089 1090 1091 1092
		      drm_get_connector_status_name(old_status),
		      drm_get_connector_status_name(connector->status));

	return true;
1093 1094
}

1095 1096 1097 1098 1099 1100 1101 1102 1103
static void i915_digport_work_func(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, dig_port_work);
	u32 long_port_mask, short_port_mask;
	struct intel_digital_port *intel_dig_port;
	int i, ret;
	u32 old_bits = 0;

1104
	spin_lock_irq(&dev_priv->irq_lock);
1105 1106 1107 1108
	long_port_mask = dev_priv->long_hpd_port_mask;
	dev_priv->long_hpd_port_mask = 0;
	short_port_mask = dev_priv->short_hpd_port_mask;
	dev_priv->short_hpd_port_mask = 0;
1109
	spin_unlock_irq(&dev_priv->irq_lock);
1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133

	for (i = 0; i < I915_MAX_PORTS; i++) {
		bool valid = false;
		bool long_hpd = false;
		intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port || !intel_dig_port->hpd_pulse)
			continue;

		if (long_port_mask & (1 << i))  {
			valid = true;
			long_hpd = true;
		} else if (short_port_mask & (1 << i))
			valid = true;

		if (valid) {
			ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
			if (ret == true) {
				/* if we get true fallback to old school hpd */
				old_bits |= (1 << intel_dig_port->base.hpd_pin);
			}
		}
	}

	if (old_bits) {
1134
		spin_lock_irq(&dev_priv->irq_lock);
1135
		dev_priv->hpd_event_bits |= old_bits;
1136
		spin_unlock_irq(&dev_priv->irq_lock);
1137 1138 1139 1140
		schedule_work(&dev_priv->hotplug_work);
	}
}

1141 1142 1143
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
1144 1145
#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)

1146 1147
static void i915_hotplug_work_func(struct work_struct *work)
{
1148 1149
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, hotplug_work);
1150
	struct drm_device *dev = dev_priv->dev;
1151
	struct drm_mode_config *mode_config = &dev->mode_config;
1152 1153 1154 1155
	struct intel_connector *intel_connector;
	struct intel_encoder *intel_encoder;
	struct drm_connector *connector;
	bool hpd_disabled = false;
1156
	bool changed = false;
1157
	u32 hpd_event_bits;
1158

1159
	mutex_lock(&mode_config->mutex);
1160 1161
	DRM_DEBUG_KMS("running encoder hotplug functions\n");

1162
	spin_lock_irq(&dev_priv->irq_lock);
1163 1164 1165

	hpd_event_bits = dev_priv->hpd_event_bits;
	dev_priv->hpd_event_bits = 0;
1166 1167
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
1168 1169
		if (!intel_connector->encoder)
			continue;
1170 1171 1172 1173 1174 1175
		intel_encoder = intel_connector->encoder;
		if (intel_encoder->hpd_pin > HPD_NONE &&
		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
			DRM_INFO("HPD interrupt storm detected on connector %s: "
				 "switching from hotplug detection to polling\n",
1176
				connector->name);
1177 1178 1179 1180 1181
			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
			connector->polled = DRM_CONNECTOR_POLL_CONNECT
				| DRM_CONNECTOR_POLL_DISCONNECT;
			hpd_disabled = true;
		}
1182 1183
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
1184
				      connector->name, intel_encoder->hpd_pin);
1185
		}
1186 1187 1188 1189
	}
	 /* if there were no outputs to poll, poll was disabled,
	  * therefore make sure it's enabled when disabling HPD on
	  * some connectors */
1190
	if (hpd_disabled) {
1191
		drm_kms_helper_poll_enable(dev);
1192 1193
		mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
				 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1194
	}
1195

1196
	spin_unlock_irq(&dev_priv->irq_lock);
1197

1198 1199
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
1200 1201
		if (!intel_connector->encoder)
			continue;
1202 1203 1204 1205 1206 1207 1208 1209
		intel_encoder = intel_connector->encoder;
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			if (intel_encoder->hot_plug)
				intel_encoder->hot_plug(intel_encoder);
			if (intel_hpd_irq_event(dev, connector))
				changed = true;
		}
	}
1210 1211
	mutex_unlock(&mode_config->mutex);

1212 1213
	if (changed)
		drm_kms_helper_hotplug_event(dev);
1214 1215
}

1216
static void ironlake_rps_change_irq_handler(struct drm_device *dev)
1217
{
1218
	struct drm_i915_private *dev_priv = dev->dev_private;
1219
	u32 busy_up, busy_down, max_avg, min_avg;
1220 1221
	u8 new_delay;

1222
	spin_lock(&mchdev_lock);
1223

1224 1225
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

1226
	new_delay = dev_priv->ips.cur_delay;
1227

1228
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1229 1230
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
1231 1232 1233 1234
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
1235
	if (busy_up > max_avg) {
1236 1237 1238 1239
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
1240
	} else if (busy_down < min_avg) {
1241 1242 1243 1244
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
1245 1246
	}

1247
	if (ironlake_set_drps(dev, new_delay))
1248
		dev_priv->ips.cur_delay = new_delay;
1249

1250
	spin_unlock(&mchdev_lock);
1251

1252 1253 1254
	return;
}

1255
static void notify_ring(struct drm_device *dev,
1256
			struct intel_engine_cs *ring)
1257
{
1258
	if (!intel_ring_initialized(ring))
1259 1260
		return;

1261
	trace_i915_gem_request_complete(ring);
1262

1263 1264 1265
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		intel_notify_mmio_flip(ring);

1266
	wake_up_all(&ring->irq_queue);
1267
	i915_queue_hangcheck(dev);
1268 1269
}

1270
static u32 vlv_c0_residency(struct drm_i915_private *dev_priv,
1271
			    struct intel_rps_ei *rps_ei)
1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
{
	u32 cz_ts, cz_freq_khz;
	u32 render_count, media_count;
	u32 elapsed_render, elapsed_media, elapsed_time;
	u32 residency = 0;

	cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
	cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4);

	render_count = I915_READ(VLV_RENDER_C0_COUNT_REG);
	media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG);

1284 1285 1286 1287
	if (rps_ei->cz_clock == 0) {
		rps_ei->cz_clock = cz_ts;
		rps_ei->render_c0 = render_count;
		rps_ei->media_c0 = media_count;
1288 1289 1290 1291

		return dev_priv->rps.cur_freq;
	}

1292 1293
	elapsed_time = cz_ts - rps_ei->cz_clock;
	rps_ei->cz_clock = cz_ts;
1294

1295 1296
	elapsed_render = render_count - rps_ei->render_c0;
	rps_ei->render_c0 = render_count;
1297

1298 1299
	elapsed_media = media_count - rps_ei->media_c0;
	rps_ei->media_c0 = media_count;
1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324

	/* Convert all the counters into common unit of milli sec */
	elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC;
	elapsed_render /=  cz_freq_khz;
	elapsed_media /= cz_freq_khz;

	/*
	 * Calculate overall C0 residency percentage
	 * only if elapsed time is non zero
	 */
	if (elapsed_time) {
		residency =
			((max(elapsed_render, elapsed_media) * 100)
				/ elapsed_time);
	}

	return residency;
}

/**
 * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU
 * busy-ness calculated from C0 counters of render & media power wells
 * @dev_priv: DRM device private
 *
 */
1325
static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv)
1326 1327
{
	u32 residency_C0_up = 0, residency_C0_down = 0;
1328
	int new_delay, adj;
1329 1330 1331 1332 1333 1334

	dev_priv->rps.ei_interrupt_count++;

	WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));


1335 1336 1337
	if (dev_priv->rps.up_ei.cz_clock == 0) {
		vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei);
		vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei);
1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351
		return dev_priv->rps.cur_freq;
	}


	/*
	 * To down throttle, C0 residency should be less than down threshold
	 * for continous EI intervals. So calculate down EI counters
	 * once in VLV_INT_COUNT_FOR_DOWN_EI
	 */
	if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) {

		dev_priv->rps.ei_interrupt_count = 0;

		residency_C0_down = vlv_c0_residency(dev_priv,
1352
						     &dev_priv->rps.down_ei);
1353 1354
	} else {
		residency_C0_up = vlv_c0_residency(dev_priv,
1355
						   &dev_priv->rps.up_ei);
1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394
	}

	new_delay = dev_priv->rps.cur_freq;

	adj = dev_priv->rps.last_adj;
	/* C0 residency is greater than UP threshold. Increase Frequency */
	if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) {
		if (adj > 0)
			adj *= 2;
		else
			adj = 1;

		if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit)
			new_delay = dev_priv->rps.cur_freq + adj;

		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
		if (new_delay < dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;

	} else if (!dev_priv->rps.ei_interrupt_count &&
			(residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) {
		if (adj < 0)
			adj *= 2;
		else
			adj = -1;
		/*
		 * This means, C0 residency is less than down threshold over
		 * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq
		 */
		if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
			new_delay = dev_priv->rps.cur_freq + adj;
	}

	return new_delay;
}

1395
static void gen6_pm_rps_work(struct work_struct *work)
1396
{
1397 1398
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
P
Paulo Zanoni 已提交
1399
	u32 pm_iir;
1400
	int new_delay, adj;
1401

1402
	spin_lock_irq(&dev_priv->irq_lock);
1403 1404
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1405
	if (INTEL_INFO(dev_priv->dev)->gen >= 8)
1406
		gen8_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1407 1408
	else {
		/* Make sure not to corrupt PMIMR state used by ringbuffer */
1409
		gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1410
	}
1411
	spin_unlock_irq(&dev_priv->irq_lock);
1412

1413
	/* Make sure we didn't queue anything we're not going to process. */
1414
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1415

1416
	if ((pm_iir & dev_priv->pm_rps_events) == 0)
1417 1418
		return;

1419
	mutex_lock(&dev_priv->rps.hw_lock);
1420

1421
	adj = dev_priv->rps.last_adj;
1422
	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1423 1424
		if (adj > 0)
			adj *= 2;
1425 1426 1427 1428
		else {
			/* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
		}
1429
		new_delay = dev_priv->rps.cur_freq + adj;
1430 1431 1432 1433 1434

		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1435 1436
		if (new_delay < dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1437
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1438 1439
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1440
		else
1441
			new_delay = dev_priv->rps.min_freq_softlimit;
1442
		adj = 0;
1443 1444
	} else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
		new_delay = vlv_calc_delay_from_C0_counters(dev_priv);
1445 1446 1447
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1448 1449 1450 1451
		else {
			/* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
		}
1452
		new_delay = dev_priv->rps.cur_freq + adj;
1453
	} else { /* unknown event */
1454
		new_delay = dev_priv->rps.cur_freq;
1455
	}
1456

1457 1458 1459
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1460
	new_delay = clamp_t(int, new_delay,
1461 1462
			    dev_priv->rps.min_freq_softlimit,
			    dev_priv->rps.max_freq_softlimit);
1463

1464
	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1465 1466 1467 1468 1469

	if (IS_VALLEYVIEW(dev_priv->dev))
		valleyview_set_rps(dev_priv->dev, new_delay);
	else
		gen6_set_rps(dev_priv->dev, new_delay);
1470

1471
	mutex_unlock(&dev_priv->rps.hw_lock);
1472 1473
}

1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1486 1487
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1488
	u32 error_status, row, bank, subbank;
1489
	char *parity_event[6];
1490
	uint32_t misccpctl;
1491
	uint8_t slice = 0;
1492 1493 1494 1495 1496 1497 1498

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

1499 1500 1501 1502
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1503 1504 1505 1506
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1507 1508
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
		u32 reg;
1509

1510 1511 1512
		slice--;
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
			break;
1513

1514
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1515

1516
		reg = GEN7_L3CDERRST1 + (slice * 0x200);
1517

1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1533
		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1534
				   KOBJ_CHANGE, parity_event);
1535

1536 1537
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1538

1539 1540 1541 1542 1543
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1544

1545
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1546

1547 1548
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1549
	spin_lock_irq(&dev_priv->irq_lock);
1550
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
1551
	spin_unlock_irq(&dev_priv->irq_lock);
1552 1553

	mutex_unlock(&dev_priv->dev->struct_mutex);
1554 1555
}

1556
static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1557
{
1558
	struct drm_i915_private *dev_priv = dev->dev_private;
1559

1560
	if (!HAS_L3_DPF(dev))
1561 1562
		return;

1563
	spin_lock(&dev_priv->irq_lock);
1564
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1565
	spin_unlock(&dev_priv->irq_lock);
1566

1567 1568 1569 1570 1571 1572 1573
	iir &= GT_PARITY_ERROR(dev);
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1574
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1575 1576
}

1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
		notify_ring(dev, &dev_priv->ring[RCS]);
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[VCS]);
}

1588 1589 1590 1591 1592
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

1593 1594
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1595
		notify_ring(dev, &dev_priv->ring[RCS]);
1596
	if (gt_iir & GT_BSD_USER_INTERRUPT)
1597
		notify_ring(dev, &dev_priv->ring[VCS]);
1598
	if (gt_iir & GT_BLT_USER_INTERRUPT)
1599 1600
		notify_ring(dev, &dev_priv->ring[BCS]);

1601 1602 1603
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
1604 1605
		i915_handle_error(dev, false, "GT error interrupt 0x%08x",
				  gt_iir);
1606
	}
1607

1608 1609
	if (gt_iir & GT_PARITY_ERROR(dev))
		ivybridge_parity_error_irq_handler(dev, gt_iir);
1610 1611
}

1612 1613 1614 1615 1616 1617 1618
static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
{
	if ((pm_iir & dev_priv->pm_rps_events) == 0)
		return;

	spin_lock(&dev_priv->irq_lock);
	dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1619
	gen8_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1620 1621 1622 1623 1624
	spin_unlock(&dev_priv->irq_lock);

	queue_work(dev_priv->wq, &dev_priv->rps.work);
}

1625 1626 1627 1628
static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
				       struct drm_i915_private *dev_priv,
				       u32 master_ctl)
{
1629
	struct intel_engine_cs *ring;
1630 1631 1632 1633 1634 1635 1636
	u32 rcs, bcs, vcs;
	uint32_t tmp = 0;
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
		tmp = I915_READ(GEN8_GT_IIR(0));
		if (tmp) {
1637
			I915_WRITE(GEN8_GT_IIR(0), tmp);
1638
			ret = IRQ_HANDLED;
1639

1640
			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1641
			ring = &dev_priv->ring[RCS];
1642
			if (rcs & GT_RENDER_USER_INTERRUPT)
1643 1644 1645 1646 1647 1648
				notify_ring(dev, ring);
			if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
				intel_execlists_handle_ctx_events(ring);

			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
			ring = &dev_priv->ring[BCS];
1649
			if (bcs & GT_RENDER_USER_INTERRUPT)
1650 1651 1652
				notify_ring(dev, ring);
			if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
				intel_execlists_handle_ctx_events(ring);
1653 1654 1655 1656
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1657
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1658 1659
		tmp = I915_READ(GEN8_GT_IIR(1));
		if (tmp) {
1660
			I915_WRITE(GEN8_GT_IIR(1), tmp);
1661
			ret = IRQ_HANDLED;
1662

1663
			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1664
			ring = &dev_priv->ring[VCS];
1665
			if (vcs & GT_RENDER_USER_INTERRUPT)
1666
				notify_ring(dev, ring);
1667
			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1668 1669
				intel_execlists_handle_ctx_events(ring);

1670
			vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
1671
			ring = &dev_priv->ring[VCS2];
1672
			if (vcs & GT_RENDER_USER_INTERRUPT)
1673
				notify_ring(dev, ring);
1674
			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1675
				intel_execlists_handle_ctx_events(ring);
1676 1677 1678 1679
		} else
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
	}

1680 1681 1682 1683 1684
	if (master_ctl & GEN8_GT_PM_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(2));
		if (tmp & dev_priv->pm_rps_events) {
			I915_WRITE(GEN8_GT_IIR(2),
				   tmp & dev_priv->pm_rps_events);
1685 1686
			ret = IRQ_HANDLED;
			gen8_rps_irq_handler(dev_priv, tmp);
1687 1688 1689 1690
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1691 1692 1693
	if (master_ctl & GEN8_GT_VECS_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(3));
		if (tmp) {
1694
			I915_WRITE(GEN8_GT_IIR(3), tmp);
1695
			ret = IRQ_HANDLED;
1696

1697
			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1698
			ring = &dev_priv->ring[VECS];
1699
			if (vcs & GT_RENDER_USER_INTERRUPT)
1700
				notify_ring(dev, ring);
1701
			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1702
				intel_execlists_handle_ctx_events(ring);
1703 1704 1705 1706 1707 1708 1709
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

	return ret;
}

1710 1711 1712
#define HPD_STORM_DETECT_PERIOD 1000
#define HPD_STORM_THRESHOLD 5

1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758
static int ilk_port_to_hotplug_shift(enum port port)
{
	switch (port) {
	case PORT_A:
	case PORT_E:
	default:
		return -1;
	case PORT_B:
		return 0;
	case PORT_C:
		return 8;
	case PORT_D:
		return 16;
	}
}

static int g4x_port_to_hotplug_shift(enum port port)
{
	switch (port) {
	case PORT_A:
	case PORT_E:
	default:
		return -1;
	case PORT_B:
		return 17;
	case PORT_C:
		return 19;
	case PORT_D:
		return 21;
	}
}

static inline enum port get_port_from_pin(enum hpd_pin pin)
{
	switch (pin) {
	case HPD_PORT_B:
		return PORT_B;
	case HPD_PORT_C:
		return PORT_C;
	case HPD_PORT_D:
		return PORT_D;
	default:
		return PORT_A; /* no hpd */
	}
}

1759
static inline void intel_hpd_irq_handler(struct drm_device *dev,
1760
					 u32 hotplug_trigger,
1761
					 u32 dig_hotplug_reg,
1762
					 const u32 *hpd)
1763
{
1764
	struct drm_i915_private *dev_priv = dev->dev_private;
1765
	int i;
1766
	enum port port;
1767
	bool storm_detected = false;
1768 1769 1770
	bool queue_dig = false, queue_hp = false;
	u32 dig_shift;
	u32 dig_port_mask = 0;
1771

1772 1773 1774
	if (!hotplug_trigger)
		return;

1775 1776
	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg);
1777

1778
	spin_lock(&dev_priv->irq_lock);
1779
	for (i = 1; i < HPD_NUM_PINS; i++) {
1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794
		if (!(hpd[i] & hotplug_trigger))
			continue;

		port = get_port_from_pin(i);
		if (port && dev_priv->hpd_irq_port[port]) {
			bool long_hpd;

			if (IS_G4X(dev)) {
				dig_shift = g4x_port_to_hotplug_shift(port);
				long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
			} else {
				dig_shift = ilk_port_to_hotplug_shift(port);
				long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
			}

1795 1796 1797
			DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
					 port_name(port),
					 long_hpd ? "long" : "short");
1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810
			/* for long HPD pulses we want to have the digital queue happen,
			   but we still want HPD storm detection to function. */
			if (long_hpd) {
				dev_priv->long_hpd_port_mask |= (1 << port);
				dig_port_mask |= hpd[i];
			} else {
				/* for short HPD just trigger the digital queue */
				dev_priv->short_hpd_port_mask |= (1 << port);
				hotplug_trigger &= ~hpd[i];
			}
			queue_dig = true;
		}
	}
1811

1812
	for (i = 1; i < HPD_NUM_PINS; i++) {
1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826
		if (hpd[i] & hotplug_trigger &&
		    dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
			/*
			 * On GMCH platforms the interrupt mask bits only
			 * prevent irq generation, not the setting of the
			 * hotplug bits itself. So only WARN about unexpected
			 * interrupts on saner platforms.
			 */
			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
				  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
				  hotplug_trigger, i, hpd[i]);

			continue;
		}
1827

1828 1829 1830 1831
		if (!(hpd[i] & hotplug_trigger) ||
		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
			continue;

1832 1833 1834 1835 1836
		if (!(dig_port_mask & hpd[i])) {
			dev_priv->hpd_event_bits |= (1 << i);
			queue_hp = true;
		}

1837 1838 1839 1840 1841
		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
				   dev_priv->hpd_stats[i].hpd_last_jiffies
				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
			dev_priv->hpd_stats[i].hpd_cnt = 0;
1842
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1843 1844
		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1845
			dev_priv->hpd_event_bits &= ~(1 << i);
1846
			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
1847
			storm_detected = true;
1848 1849
		} else {
			dev_priv->hpd_stats[i].hpd_cnt++;
1850 1851
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
				      dev_priv->hpd_stats[i].hpd_cnt);
1852 1853 1854
		}
	}

1855 1856
	if (storm_detected)
		dev_priv->display.hpd_irq_setup(dev);
1857
	spin_unlock(&dev_priv->irq_lock);
1858

1859 1860 1861 1862 1863 1864
	/*
	 * Our hotplug handler can grab modeset locks (by calling down into the
	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
	 * queue for otherwise the flush_work in the pageflip code will
	 * deadlock.
	 */
1865
	if (queue_dig)
1866
		queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
1867 1868
	if (queue_hp)
		schedule_work(&dev_priv->hotplug_work);
1869 1870
}

1871 1872
static void gmbus_irq_handler(struct drm_device *dev)
{
1873
	struct drm_i915_private *dev_priv = dev->dev_private;
1874 1875

	wake_up_all(&dev_priv->gmbus_wait_queue);
1876 1877
}

1878 1879
static void dp_aux_irq_handler(struct drm_device *dev)
{
1880
	struct drm_i915_private *dev_priv = dev->dev_private;
1881 1882

	wake_up_all(&dev_priv->gmbus_wait_queue);
1883 1884
}

1885
#if defined(CONFIG_DEBUG_FS)
1886 1887 1888 1889
static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1890 1891 1892 1893
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1894
	int head, tail;
1895

1896 1897
	spin_lock(&pipe_crc->lock);

1898
	if (!pipe_crc->entries) {
1899
		spin_unlock(&pipe_crc->lock);
1900 1901 1902 1903
		DRM_ERROR("spurious interrupt\n");
		return;
	}

1904 1905
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1906 1907

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1908
		spin_unlock(&pipe_crc->lock);
1909 1910 1911 1912 1913
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1914

1915
	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1916 1917 1918 1919 1920
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1921 1922

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1923 1924 1925
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1926 1927

	wake_up_interruptible(&pipe_crc->wq);
1928
}
1929 1930 1931 1932 1933 1934 1935 1936
#else
static inline void
display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1937

1938
static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
D
Daniel Vetter 已提交
1939 1940 1941
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1942 1943 1944
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1945 1946
}

1947
static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1948 1949 1950
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1951 1952 1953 1954 1955 1956
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1957
}
1958

1959
static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1960 1961
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972
	uint32_t res1, res2;

	if (INTEL_INFO(dev)->gen >= 3)
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1973

1974 1975 1976 1977 1978
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1979
}
1980

D
Daisy Sun 已提交
1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001
void gen8_flip_interrupt(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv->rps.is_bdw_sw_turbo)
		return;

	if(atomic_read(&dev_priv->rps.sw_turbo.flip_received)) {
		mod_timer(&dev_priv->rps.sw_turbo.flip_timer,
				usecs_to_jiffies(dev_priv->rps.sw_turbo.timeout) + jiffies);
	}
	else {
		dev_priv->rps.sw_turbo.flip_timer.expires =
				usecs_to_jiffies(dev_priv->rps.sw_turbo.timeout) + jiffies;
		add_timer(&dev_priv->rps.sw_turbo.flip_timer);
		atomic_set(&dev_priv->rps.sw_turbo.flip_received, true);
	}

	bdw_software_turbo(dev);
}

2002 2003 2004 2005
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
2006
{
2007
	if (pm_iir & dev_priv->pm_rps_events) {
2008
		spin_lock(&dev_priv->irq_lock);
2009
		dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
2010
		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
2011
		spin_unlock(&dev_priv->irq_lock);
2012 2013

		queue_work(dev_priv->wq, &dev_priv->rps.work);
2014 2015
	}

2016 2017 2018
	if (HAS_VEBOX(dev_priv->dev)) {
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
B
Ben Widawsky 已提交
2019

2020
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
2021 2022 2023
			i915_handle_error(dev_priv->dev, false,
					  "VEBOX CS error interrupt 0x%08x",
					  pm_iir);
2024
		}
B
Ben Widawsky 已提交
2025
	}
2026 2027
}

2028 2029 2030 2031 2032 2033 2034 2035
static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
{
	if (!drm_handle_vblank(dev, pipe))
		return false;

	return true;
}

2036 2037 2038
static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2039
	u32 pipe_stats[I915_MAX_PIPES] = { };
2040 2041
	int pipe;

2042
	spin_lock(&dev_priv->irq_lock);
2043
	for_each_pipe(dev_priv, pipe) {
2044
		int reg;
2045
		u32 mask, iir_bit = 0;
2046

2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
		mask = 0;
		if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
			mask |= PIPE_FIFO_UNDERRUN_STATUS;

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
2065 2066 2067
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
2068 2069 2070 2071 2072
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
2073 2074 2075
			continue;

		reg = PIPESTAT(pipe);
2076 2077
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
2078 2079 2080 2081

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
2082 2083
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
2084 2085
			I915_WRITE(reg, pipe_stats[pipe]);
	}
2086
	spin_unlock(&dev_priv->irq_lock);
2087

2088
	for_each_pipe(dev_priv, pipe) {
2089 2090 2091
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2092

2093
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip(dev, pipe);
		}

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
		    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev);
}

2110 2111 2112 2113 2114
static void i9xx_hpd_irq_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

2115 2116 2117 2118 2119 2120 2121
	if (hotplug_status) {
		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
		/*
		 * Make sure hotplug status is cleared before we clear IIR, or else we
		 * may miss hotplug events.
		 */
		POSTING_READ(PORT_HOTPLUG_STAT);
2122

2123 2124
		if (IS_G4X(dev)) {
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
2125

2126
			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
2127 2128
		} else {
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
2129

2130
			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
2131
		}
2132

2133 2134 2135 2136
		if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
		    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
			dp_aux_irq_handler(dev);
	}
2137 2138
}

2139
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
2140
{
2141
	struct drm_device *dev = arg;
2142
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2143 2144 2145 2146
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;

	while (true) {
2147 2148
		/* Find, clear, then process each source of interrupt */

J
Jesse Barnes 已提交
2149
		gt_iir = I915_READ(GTIIR);
2150 2151 2152
		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);

J
Jesse Barnes 已提交
2153
		pm_iir = I915_READ(GEN6_PMIIR);
2154 2155 2156 2157 2158 2159 2160 2161 2162 2163
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

		iir = I915_READ(VLV_IIR);
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
J
Jesse Barnes 已提交
2164 2165 2166 2167 2168 2169

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

2170 2171
		if (gt_iir)
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2172
		if (pm_iir)
2173
			gen6_rps_irq_handler(dev_priv, pm_iir);
2174 2175 2176
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
J
Jesse Barnes 已提交
2177 2178 2179 2180 2181 2182
	}

out:
	return ret;
}

2183 2184
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
2185
	struct drm_device *dev = arg;
2186 2187 2188 2189
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl, iir;
	irqreturn_t ret = IRQ_NONE;

2190 2191 2192
	for (;;) {
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
2193

2194 2195
		if (master_ctl == 0 && iir == 0)
			break;
2196

2197 2198
		ret = IRQ_HANDLED;

2199
		I915_WRITE(GEN8_MASTER_IRQ, 0);
2200

2201
		/* Find, clear, then process each source of interrupt */
2202

2203 2204 2205 2206 2207 2208
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
2209

2210
		gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2211

2212 2213 2214
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
2215

2216 2217 2218
		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
		POSTING_READ(GEN8_MASTER_IRQ);
	}
2219

2220 2221 2222
	return ret;
}

2223
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
2224
{
2225
	struct drm_i915_private *dev_priv = dev->dev_private;
2226
	int pipe;
2227
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
2228 2229 2230 2231
	u32 dig_hotplug_reg;

	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2232

2233
	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
2234

2235 2236 2237
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
2238
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2239 2240
				 port_name(port));
	}
2241

2242 2243 2244
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

2245
	if (pch_iir & SDE_GMBUS)
2246
		gmbus_irq_handler(dev);
2247 2248 2249 2250 2251 2252 2253 2254 2255 2256

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2257
	if (pch_iir & SDE_FDI_MASK)
2258
		for_each_pipe(dev_priv, pipe)
2259 2260 2261
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2262 2263 2264 2265 2266 2267 2268 2269

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2270 2271
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
							  false))
2272
			DRM_ERROR("PCH transcoder A FIFO underrun\n");
2273 2274 2275 2276

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
							  false))
2277
			DRM_ERROR("PCH transcoder B FIFO underrun\n");
2278 2279 2280 2281 2282 2283
}

static void ivb_err_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
2284
	enum pipe pipe;
2285

2286 2287 2288
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

2289
	for_each_pipe(dev_priv, pipe) {
D
Daniel Vetter 已提交
2290 2291 2292
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
								  false))
2293 2294
				DRM_ERROR("Pipe %c FIFO underrun\n",
					  pipe_name(pipe));
D
Daniel Vetter 已提交
2295
		}
2296

D
Daniel Vetter 已提交
2297 2298
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
			if (IS_IVYBRIDGE(dev))
2299
				ivb_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
2300
			else
2301
				hsw_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
2302 2303
		}
	}
2304

2305 2306 2307 2308 2309 2310 2311 2312
	I915_WRITE(GEN7_ERR_INT, err_int);
}

static void cpt_serr_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 serr_int = I915_READ(SERR_INT);

2313 2314 2315
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2316 2317 2318
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
							  false))
2319
			DRM_ERROR("PCH transcoder A FIFO underrun\n");
2320 2321 2322 2323

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
							  false))
2324
			DRM_ERROR("PCH transcoder B FIFO underrun\n");
2325 2326 2327 2328

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
							  false))
2329
			DRM_ERROR("PCH transcoder C FIFO underrun\n");
2330 2331

	I915_WRITE(SERR_INT, serr_int);
2332 2333
}

2334 2335
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
2336
	struct drm_i915_private *dev_priv = dev->dev_private;
2337
	int pipe;
2338
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2339 2340 2341 2342
	u32 dig_hotplug_reg;

	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2343

2344
	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
2345

2346 2347 2348 2349 2350 2351
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
2352 2353

	if (pch_iir & SDE_AUX_MASK_CPT)
2354
		dp_aux_irq_handler(dev);
2355 2356

	if (pch_iir & SDE_GMBUS_CPT)
2357
		gmbus_irq_handler(dev);
2358 2359 2360 2361 2362 2363 2364 2365

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
2366
		for_each_pipe(dev_priv, pipe)
2367 2368 2369
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2370 2371 2372

	if (pch_iir & SDE_ERROR_CPT)
		cpt_serr_int_handler(dev);
2373 2374
}

2375 2376 2377
static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2378
	enum pipe pipe;
2379 2380 2381 2382 2383 2384 2385 2386 2387 2388

	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE)
		intel_opregion_asle_intr(dev);

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

2389
	for_each_pipe(dev_priv, pipe) {
2390 2391 2392
		if (de_iir & DE_PIPE_VBLANK(pipe) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2393

2394 2395
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
2396 2397
				DRM_ERROR("Pipe %c FIFO underrun\n",
					  pipe_name(pipe));
2398

2399 2400
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
			i9xx_pipe_crc_irq_handler(dev, pipe);
2401

2402 2403 2404 2405 2406
		/* plane/pipes map 1:1 on ilk+ */
		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
		}
2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev);
}

2426 2427 2428
static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2429
	enum pipe pipe;
2430 2431 2432 2433 2434 2435 2436 2437 2438 2439

	if (de_iir & DE_ERR_INT_IVB)
		ivb_err_int_handler(dev);

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE_IVB)
		intel_opregion_asle_intr(dev);

2440
	for_each_pipe(dev_priv, pipe) {
2441 2442 2443
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2444 2445

		/* plane/pipes map 1:1 on ilk+ */
2446 2447 2448
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462
		}
	}

	/* check event from PCH */
	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2463 2464 2465 2466 2467 2468 2469 2470
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2471
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2472
{
2473
	struct drm_device *dev = arg;
2474
	struct drm_i915_private *dev_priv = dev->dev_private;
2475
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2476
	irqreturn_t ret = IRQ_NONE;
2477

2478 2479
	/* We get interrupts on unclaimed registers, so check for this before we
	 * do any I915_{READ,WRITE}. */
2480
	intel_uncore_check_errors(dev);
2481

2482 2483 2484
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2485
	POSTING_READ(DEIER);
2486

2487 2488 2489 2490 2491
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2492 2493 2494 2495 2496
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
2497

2498 2499
	/* Find, clear, then process each source of interrupt */

2500
	gt_iir = I915_READ(GTIIR);
2501
	if (gt_iir) {
2502 2503
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2504
		if (INTEL_INFO(dev)->gen >= 6)
2505
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2506 2507
		else
			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
2508 2509
	}

2510 2511
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2512 2513
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2514 2515 2516 2517
		if (INTEL_INFO(dev)->gen >= 7)
			ivb_display_irq_handler(dev, de_iir);
		else
			ilk_display_irq_handler(dev, de_iir);
2518 2519
	}

2520 2521 2522 2523 2524
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2525
			gen6_rps_irq_handler(dev_priv, pm_iir);
2526
		}
2527
	}
2528 2529 2530

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
2531 2532 2533 2534
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2535 2536 2537 2538

	return ret;
}

2539 2540 2541 2542 2543 2544 2545
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl;
	irqreturn_t ret = IRQ_NONE;
	uint32_t tmp = 0;
2546
	enum pipe pipe;
2547 2548 2549 2550 2551 2552 2553 2554 2555

	master_ctl = I915_READ(GEN8_MASTER_IRQ);
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

2556 2557
	/* Find, clear, then process each source of interrupt */

2558 2559 2560 2561 2562 2563 2564
	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);

	if (master_ctl & GEN8_DE_MISC_IRQ) {
		tmp = I915_READ(GEN8_DE_MISC_IIR);
		if (tmp) {
			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
			ret = IRQ_HANDLED;
2565 2566 2567 2568
			if (tmp & GEN8_DE_MISC_GSE)
				intel_opregion_asle_intr(dev);
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2569
		}
2570 2571
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2572 2573
	}

2574 2575 2576 2577 2578
	if (master_ctl & GEN8_DE_PORT_IRQ) {
		tmp = I915_READ(GEN8_DE_PORT_IIR);
		if (tmp) {
			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
			ret = IRQ_HANDLED;
2579 2580 2581 2582
			if (tmp & GEN8_AUX_CHANNEL_A)
				dp_aux_irq_handler(dev);
			else
				DRM_ERROR("Unexpected DE Port interrupt\n");
2583
		}
2584 2585
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2586 2587
	}

2588
	for_each_pipe(dev_priv, pipe) {
2589
		uint32_t pipe_iir;
2590

2591 2592
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2593

2594 2595 2596 2597
		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (pipe_iir) {
			ret = IRQ_HANDLED;
			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2598 2599 2600
			if (pipe_iir & GEN8_PIPE_VBLANK &&
			    intel_pipe_handle_vblank(dev, pipe))
				intel_check_page_flip(dev, pipe);
2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621

			if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
				intel_prepare_page_flip(dev, pipe);
				intel_finish_page_flip_plane(dev, pipe);
			}

			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
				hsw_pipe_crc_irq_handler(dev, pipe);

			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
				if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
									  false))
					DRM_ERROR("Pipe %c FIFO underrun\n",
						  pipe_name(pipe));
			}

			if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
					  pipe_name(pipe),
					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
			}
2622
		} else
2623 2624 2625
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
	}

2626 2627 2628 2629 2630 2631 2632 2633 2634 2635
	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
		u32 pch_iir = I915_READ(SDEIIR);
		if (pch_iir) {
			I915_WRITE(SDEIIR, pch_iir);
			ret = IRQ_HANDLED;
2636 2637 2638 2639
			cpt_irq_handler(dev, pch_iir);
		} else
			DRM_ERROR("The master control interrupt lied (SDE)!\n");

2640 2641
	}

2642 2643 2644 2645 2646 2647
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return ret;
}

2648 2649 2650
static void i915_error_wake_up(struct drm_i915_private *dev_priv,
			       bool reset_completed)
{
2651
	struct intel_engine_cs *ring;
2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675
	int i;

	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
	for_each_ring(ring, dev_priv, i)
		wake_up_all(&ring->irq_queue);

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);

	/*
	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
	 * reset state is cleared.
	 */
	if (reset_completed)
		wake_up_all(&dev_priv->gpu_error.reset_queue);
}

2676 2677 2678 2679 2680 2681 2682 2683 2684
/**
 * i915_error_work_func - do process context error handling work
 * @work: work struct
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
static void i915_error_work_func(struct work_struct *work)
{
2685 2686
	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
						    work);
2687 2688
	struct drm_i915_private *dev_priv =
		container_of(error, struct drm_i915_private, gpu_error);
2689
	struct drm_device *dev = dev_priv->dev;
2690 2691 2692
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2693
	int ret;
2694

2695
	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
2696

2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
2708
		DRM_DEBUG_DRIVER("resetting chip\n");
2709
		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
2710
				   reset_event);
2711

2712 2713 2714 2715 2716 2717 2718 2719
		/*
		 * In most cases it's guaranteed that we get here with an RPM
		 * reference held, for example because there is a pending GPU
		 * request that won't finish until the reset is done. This
		 * isn't the case at least when we get here by doing a
		 * simulated reset via debugs, so get an RPM reference.
		 */
		intel_runtime_pm_get(dev_priv);
2720 2721 2722 2723 2724 2725
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2726 2727
		ret = i915_reset(dev);

2728 2729
		intel_display_handle_reset(dev);

2730 2731
		intel_runtime_pm_put(dev_priv);

2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742
		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
2743
			smp_mb__before_atomic();
2744 2745
			atomic_inc(&dev_priv->gpu_error.reset_counter);

2746
			kobject_uevent_env(&dev->primary->kdev->kobj,
2747
					   KOBJ_CHANGE, reset_done_event);
2748
		} else {
M
Mika Kuoppala 已提交
2749
			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2750
		}
2751

2752 2753 2754 2755 2756
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
		i915_error_wake_up(dev_priv, true);
2757
	}
2758 2759
}

2760
static void i915_report_and_clear_eir(struct drm_device *dev)
2761 2762
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2763
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2764
	u32 eir = I915_READ(EIR);
2765
	int pipe, i;
2766

2767 2768
	if (!eir)
		return;
2769

2770
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2771

2772 2773
	i915_get_extra_instdone(dev, instdone);

2774 2775 2776 2777
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2778 2779
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2780 2781
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2782 2783
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2784
			I915_WRITE(IPEIR_I965, ipeir);
2785
			POSTING_READ(IPEIR_I965);
2786 2787 2788
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2789 2790
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2791
			I915_WRITE(PGTBL_ER, pgtbl_err);
2792
			POSTING_READ(PGTBL_ER);
2793 2794 2795
		}
	}

2796
	if (!IS_GEN2(dev)) {
2797 2798
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2799 2800
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2801
			I915_WRITE(PGTBL_ER, pgtbl_err);
2802
			POSTING_READ(PGTBL_ER);
2803 2804 2805 2806
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2807
		pr_err("memory refresh error:\n");
2808
		for_each_pipe(dev_priv, pipe)
2809
			pr_err("pipe %c stat: 0x%08x\n",
2810
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2811 2812 2813
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2814 2815
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2816 2817
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2818
		if (INTEL_INFO(dev)->gen < 4) {
2819 2820
			u32 ipeir = I915_READ(IPEIR);

2821 2822 2823
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2824
			I915_WRITE(IPEIR, ipeir);
2825
			POSTING_READ(IPEIR);
2826 2827 2828
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2829 2830 2831 2832
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2833
			I915_WRITE(IPEIR_I965, ipeir);
2834
			POSTING_READ(IPEIR_I965);
2835 2836 2837 2838
		}
	}

	I915_WRITE(EIR, eir);
2839
	POSTING_READ(EIR);
2840 2841 2842 2843 2844 2845 2846 2847 2848 2849
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861
}

/**
 * i915_handle_error - handle an error interrupt
 * @dev: drm device
 *
 * Do some basic checking of regsiter state at error interrupt time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2862 2863
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...)
2864 2865
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2866 2867
	va_list args;
	char error_msg[80];
2868

2869 2870 2871 2872 2873
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

	i915_capture_error_state(dev, wedged, error_msg);
2874
	i915_report_and_clear_eir(dev);
2875

2876
	if (wedged) {
2877 2878
		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
				&dev_priv->gpu_error.reset_counter);
2879

2880
		/*
2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891
		 * Wakeup waiting processes so that the reset work function
		 * i915_error_work_func doesn't deadlock trying to grab various
		 * locks. By bumping the reset counter first, the woken
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2892
		 */
2893
		i915_error_wake_up(dev_priv, false);
2894 2895
	}

2896 2897 2898 2899 2900 2901 2902
	/*
	 * Our reset work can grab modeset locks (since it needs to reset the
	 * state of outstanding pagelips). Hence it must not be run on our own
	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
	 * code will deadlock.
	 */
	schedule_work(&dev_priv->gpu_error.work);
2903 2904
}

2905 2906 2907
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2908
static int i915_enable_vblank(struct drm_device *dev, int pipe)
2909
{
2910
	struct drm_i915_private *dev_priv = dev->dev_private;
2911
	unsigned long irqflags;
2912

2913
	if (!i915_pipe_enabled(dev, pipe))
2914
		return -EINVAL;
2915

2916
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2917
	if (INTEL_INFO(dev)->gen >= 4)
2918
		i915_enable_pipestat(dev_priv, pipe,
2919
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2920
	else
2921
		i915_enable_pipestat(dev_priv, pipe,
2922
				     PIPE_VBLANK_INTERRUPT_STATUS);
2923
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2924

2925 2926 2927
	return 0;
}

2928
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2929
{
2930
	struct drm_i915_private *dev_priv = dev->dev_private;
2931
	unsigned long irqflags;
2932
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2933
						     DE_PIPE_VBLANK(pipe);
2934 2935 2936 2937 2938

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2939
	ironlake_enable_display_irq(dev_priv, bit);
2940 2941 2942 2943 2944
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
2945 2946
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
2947
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2948 2949 2950 2951 2952 2953
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2954
	i915_enable_pipestat(dev_priv, pipe,
2955
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2956 2957 2958 2959 2960
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2961 2962 2963 2964 2965 2966 2967 2968 2969
static int gen8_enable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2970 2971 2972
	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2973 2974 2975 2976
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
	return 0;
}

2977 2978 2979
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2980
static void i915_disable_vblank(struct drm_device *dev, int pipe)
2981
{
2982
	struct drm_i915_private *dev_priv = dev->dev_private;
2983
	unsigned long irqflags;
2984

2985
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2986
	i915_disable_pipestat(dev_priv, pipe,
2987 2988
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2989 2990 2991
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2992
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2993
{
2994
	struct drm_i915_private *dev_priv = dev->dev_private;
2995
	unsigned long irqflags;
2996
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2997
						     DE_PIPE_VBLANK(pipe);
2998 2999

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3000
	ironlake_disable_display_irq(dev_priv, bit);
3001 3002 3003
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
3004 3005
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
3006
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3007 3008 3009
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3010
	i915_disable_pipestat(dev_priv, pipe,
3011
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
3012 3013 3014
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

3015 3016 3017 3018 3019 3020 3021 3022 3023
static void gen8_disable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3024 3025 3026
	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
3027 3028 3029
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

3030
static u32
3031
ring_last_seqno(struct intel_engine_cs *ring)
3032
{
3033 3034 3035 3036
	return list_entry(ring->request_list.prev,
			  struct drm_i915_gem_request, list)->seqno;
}

3037
static bool
3038
ring_idle(struct intel_engine_cs *ring, u32 seqno)
3039 3040 3041
{
	return (list_empty(&ring->request_list) ||
		i915_seqno_passed(seqno, ring_last_seqno(ring)));
B
Ben Gamari 已提交
3042 3043
}

3044 3045 3046 3047
static bool
ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
{
	if (INTEL_INFO(dev)->gen >= 8) {
3048
		return (ipehr >> 23) == 0x1c;
3049 3050 3051 3052 3053 3054 3055
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

3056
static struct intel_engine_cs *
3057
semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
3058 3059
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
3060
	struct intel_engine_cs *signaller;
3061 3062 3063
	int i;

	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
3064 3065 3066 3067 3068 3069 3070
		for_each_ring(signaller, dev_priv, i) {
			if (ring == signaller)
				continue;

			if (offset == signaller->semaphore.signal_ggtt[ring->id])
				return signaller;
		}
3071 3072 3073 3074 3075 3076 3077
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

		for_each_ring(signaller, dev_priv, i) {
			if(ring == signaller)
				continue;

3078
			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
3079 3080 3081 3082
				return signaller;
		}
	}

3083 3084
	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
		  ring->id, ipehr, offset);
3085 3086 3087 3088

	return NULL;
}

3089 3090
static struct intel_engine_cs *
semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
3091 3092
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
3093
	u32 cmd, ipehr, head;
3094 3095
	u64 offset = 0;
	int i, backwards;
3096 3097

	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
3098
	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
3099
		return NULL;
3100

3101 3102 3103
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
3104 3105
	 * or 4 dwords depending on the semaphore wait command size.
	 * Note that we don't care about ACTHD here since that might
3106 3107
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
3108
	 */
3109
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
3110
	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
3111

3112
	for (i = backwards; i; --i) {
3113 3114 3115 3116 3117
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
3118
		head &= ring->buffer->size - 1;
3119 3120

		/* This here seems to blow up */
3121
		cmd = ioread32(ring->buffer->virtual_start + head);
3122 3123 3124
		if (cmd == ipehr)
			break;

3125 3126
		head -= 4;
	}
3127

3128 3129
	if (!i)
		return NULL;
3130

3131
	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
3132 3133 3134 3135 3136 3137
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		offset = ioread32(ring->buffer->virtual_start + head + 12);
		offset <<= 32;
		offset = ioread32(ring->buffer->virtual_start + head + 8);
	}
	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
3138 3139
}

3140
static int semaphore_passed(struct intel_engine_cs *ring)
3141 3142
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
3143
	struct intel_engine_cs *signaller;
3144
	u32 seqno;
3145

3146
	ring->hangcheck.deadlock++;
3147 3148

	signaller = semaphore_waits_for(ring, &seqno);
3149 3150 3151 3152 3153
	if (signaller == NULL)
		return -1;

	/* Prevent pathological recursion due to driver bugs */
	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
3154 3155
		return -1;

3156 3157 3158
	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
		return 1;

3159 3160 3161
	/* cursory check for an unkickable deadlock */
	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
	    semaphore_passed(signaller) < 0)
3162 3163 3164
		return -1;

	return 0;
3165 3166 3167 3168
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
3169
	struct intel_engine_cs *ring;
3170 3171 3172
	int i;

	for_each_ring(ring, dev_priv, i)
3173
		ring->hangcheck.deadlock = 0;
3174 3175
}

3176
static enum intel_ring_hangcheck_action
3177
ring_stuck(struct intel_engine_cs *ring, u64 acthd)
3178 3179 3180
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3181 3182
	u32 tmp;

3183 3184 3185 3186 3187 3188 3189 3190
	if (acthd != ring->hangcheck.acthd) {
		if (acthd > ring->hangcheck.max_acthd) {
			ring->hangcheck.max_acthd = acthd;
			return HANGCHECK_ACTIVE;
		}

		return HANGCHECK_ACTIVE_LOOP;
	}
3191

3192
	if (IS_GEN2(dev))
3193
		return HANGCHECK_HUNG;
3194 3195 3196 3197 3198 3199 3200

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
	tmp = I915_READ_CTL(ring);
3201
	if (tmp & RING_WAIT) {
3202 3203 3204
		i915_handle_error(dev, false,
				  "Kicking stuck wait on %s",
				  ring->name);
3205
		I915_WRITE_CTL(ring, tmp);
3206
		return HANGCHECK_KICK;
3207 3208 3209 3210 3211
	}

	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
		switch (semaphore_passed(ring)) {
		default:
3212
			return HANGCHECK_HUNG;
3213
		case 1:
3214 3215 3216
			i915_handle_error(dev, false,
					  "Kicking stuck semaphore on %s",
					  ring->name);
3217
			I915_WRITE_CTL(ring, tmp);
3218
			return HANGCHECK_KICK;
3219
		case 0:
3220
			return HANGCHECK_WAIT;
3221
		}
3222
	}
3223

3224
	return HANGCHECK_HUNG;
3225 3226
}

B
Ben Gamari 已提交
3227 3228
/**
 * This is called when the chip hasn't reported back with completed
3229 3230 3231 3232 3233
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
3234
 */
3235
static void i915_hangcheck_elapsed(unsigned long data)
B
Ben Gamari 已提交
3236 3237
{
	struct drm_device *dev = (struct drm_device *)data;
3238
	struct drm_i915_private *dev_priv = dev->dev_private;
3239
	struct intel_engine_cs *ring;
3240
	int i;
3241
	int busy_count = 0, rings_hung = 0;
3242 3243 3244 3245
	bool stuck[I915_NUM_RINGS] = { 0 };
#define BUSY 1
#define KICK 5
#define HUNG 20
3246

3247
	if (!i915.enable_hangcheck)
3248 3249
		return;

3250
	for_each_ring(ring, dev_priv, i) {
3251 3252
		u64 acthd;
		u32 seqno;
3253
		bool busy = true;
3254

3255 3256
		semaphore_clear_deadlocks(dev_priv);

3257 3258
		seqno = ring->get_seqno(ring, false);
		acthd = intel_ring_get_active_head(ring);
3259

3260 3261
		if (ring->hangcheck.seqno == seqno) {
			if (ring_idle(ring, seqno)) {
3262 3263
				ring->hangcheck.action = HANGCHECK_IDLE;

3264 3265
				if (waitqueue_active(&ring->irq_queue)) {
					/* Issue a wake-up to catch stuck h/w. */
3266
					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
3267 3268 3269 3270 3271 3272
						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
								  ring->name);
						else
							DRM_INFO("Fake missed irq on %s\n",
								 ring->name);
3273 3274 3275 3276
						wake_up_all(&ring->irq_queue);
					}
					/* Safeguard against driver failure */
					ring->hangcheck.score += BUSY;
3277 3278
				} else
					busy = false;
3279
			} else {
3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
3295 3296 3297 3298
				ring->hangcheck.action = ring_stuck(ring,
								    acthd);

				switch (ring->hangcheck.action) {
3299
				case HANGCHECK_IDLE:
3300 3301
				case HANGCHECK_WAIT:
				case HANGCHECK_ACTIVE:
3302 3303
					break;
				case HANGCHECK_ACTIVE_LOOP:
3304
					ring->hangcheck.score += BUSY;
3305
					break;
3306
				case HANGCHECK_KICK:
3307
					ring->hangcheck.score += KICK;
3308
					break;
3309
				case HANGCHECK_HUNG:
3310
					ring->hangcheck.score += HUNG;
3311 3312 3313
					stuck[i] = true;
					break;
				}
3314
			}
3315
		} else {
3316 3317
			ring->hangcheck.action = HANGCHECK_ACTIVE;

3318 3319 3320 3321 3322
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
			if (ring->hangcheck.score > 0)
				ring->hangcheck.score--;
3323 3324

			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
3325 3326
		}

3327 3328
		ring->hangcheck.seqno = seqno;
		ring->hangcheck.acthd = acthd;
3329
		busy_count += busy;
3330
	}
3331

3332
	for_each_ring(ring, dev_priv, i) {
3333
		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3334 3335 3336
			DRM_INFO("%s on %s\n",
				 stuck[i] ? "stuck" : "no progress",
				 ring->name);
3337
			rings_hung++;
3338 3339 3340
		}
	}

3341
	if (rings_hung)
3342
		return i915_handle_error(dev, true, "Ring hung");
B
Ben Gamari 已提交
3343

3344 3345 3346
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
3347 3348 3349 3350 3351 3352
		i915_queue_hangcheck(dev);
}

void i915_queue_hangcheck(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3353
	if (!i915.enable_hangcheck)
3354 3355 3356 3357
		return;

	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
3358 3359
}

3360
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
3361 3362 3363 3364 3365 3366
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

3367
	GEN5_IRQ_RESET(SDE);
3368 3369 3370

	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
3371
}
3372

P
Paulo Zanoni 已提交
3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
3389 3390 3391 3392
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

3393
static void gen5_gt_irq_reset(struct drm_device *dev)
3394 3395 3396
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3397
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
3398
	if (INTEL_INFO(dev)->gen >= 6)
3399
		GEN5_IRQ_RESET(GEN6_PM);
3400 3401
}

L
Linus Torvalds 已提交
3402 3403
/* drm_dma.h hooks
*/
P
Paulo Zanoni 已提交
3404
static void ironlake_irq_reset(struct drm_device *dev)
3405
{
3406
	struct drm_i915_private *dev_priv = dev->dev_private;
3407

3408
	I915_WRITE(HWSTAM, 0xffffffff);
3409

3410
	GEN5_IRQ_RESET(DE);
3411 3412
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3413

3414
	gen5_gt_irq_reset(dev);
3415

3416
	ibx_irq_reset(dev);
3417
}
3418

J
Jesse Barnes 已提交
3419 3420
static void valleyview_irq_preinstall(struct drm_device *dev)
{
3421
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432
	int pipe;

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

	/* and GT */
	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIIR, I915_READ(GTIIR));
3433

3434
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
3435 3436 3437 3438 3439

	I915_WRITE(DPINVGTT, 0xff);

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3440
	for_each_pipe(dev_priv, pipe)
J
Jesse Barnes 已提交
3441 3442 3443 3444 3445 3446 3447
		I915_WRITE(PIPESTAT(pipe), 0xffff);
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

3448 3449 3450 3451 3452 3453 3454 3455
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
3456
static void gen8_irq_reset(struct drm_device *dev)
3457 3458 3459 3460 3461 3462 3463
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3464
	gen8_gt_irq_reset(dev_priv);
3465

3466
	for_each_pipe(dev_priv, pipe)
3467 3468 3469
		if (intel_display_power_enabled(dev_priv,
						POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3470

3471 3472 3473
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
3474

3475
	ibx_irq_reset(dev);
3476
}
3477

3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv)
{
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B],
			  ~dev_priv->de_irq_mask[PIPE_B]);
	GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C],
			  ~dev_priv->de_irq_mask[PIPE_C]);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

3490 3491 3492 3493 3494 3495 3496 3497
static void cherryview_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3498
	gen8_gt_irq_reset(dev_priv);
3499 3500 3501 3502 3503 3504 3505 3506 3507 3508

	GEN5_IRQ_RESET(GEN8_PCU_);

	POSTING_READ(GEN8_PCU_IIR);

	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

3509
	for_each_pipe(dev_priv, pipe)
3510 3511 3512 3513 3514 3515 3516 3517
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	I915_WRITE(VLV_IIR, 0xffffffff);
	POSTING_READ(VLV_IIR);
}

3518
static void ibx_hpd_irq_setup(struct drm_device *dev)
3519
{
3520
	struct drm_i915_private *dev_priv = dev->dev_private;
3521
	struct intel_encoder *intel_encoder;
3522
	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
3523 3524

	if (HAS_PCH_IBX(dev)) {
3525
		hotplug_irqs = SDE_HOTPLUG_MASK;
3526
		for_each_intel_encoder(dev, intel_encoder)
3527
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3528
				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
3529
	} else {
3530
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3531
		for_each_intel_encoder(dev, intel_encoder)
3532
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3533
				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
3534
	}
3535

3536
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3537 3538 3539 3540 3541 3542 3543

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 *
	 * This register is the same on all known PCH chips.
	 */
3544 3545 3546 3547 3548 3549 3550 3551
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
}

P
Paulo Zanoni 已提交
3552 3553
static void ibx_irq_postinstall(struct drm_device *dev)
{
3554
	struct drm_i915_private *dev_priv = dev->dev_private;
3555
	u32 mask;
3556

D
Daniel Vetter 已提交
3557 3558 3559
	if (HAS_PCH_NOP(dev))
		return;

3560
	if (HAS_PCH_IBX(dev))
3561
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3562
	else
3563
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3564

3565
	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
P
Paulo Zanoni 已提交
3566 3567 3568
	I915_WRITE(SDEIMR, ~mask);
}

3569 3570 3571 3572 3573 3574 3575 3576
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3577
	if (HAS_L3_DPF(dev)) {
3578
		/* L3 parity interrupt is always unmasked. */
3579 3580
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3581 3582 3583 3584 3585 3586 3587 3588 3589 3590
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3591
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3592 3593

	if (INTEL_INFO(dev)->gen >= 6) {
3594
		pm_irqs |= dev_priv->pm_rps_events;
3595 3596 3597 3598

		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3599
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3600
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3601 3602 3603
	}
}

3604
static int ironlake_irq_postinstall(struct drm_device *dev)
3605
{
3606
	struct drm_i915_private *dev_priv = dev->dev_private;
3607 3608 3609 3610 3611 3612
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3613
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3614
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3615
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
3616 3617 3618
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3619 3620 3621
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3622 3623
		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
3624
	}
3625

3626
	dev_priv->irq_mask = ~display_mask;
3627

3628 3629
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3630 3631
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3632
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3633

3634
	gen5_gt_irq_postinstall(dev);
3635

P
Paulo Zanoni 已提交
3636
	ibx_irq_postinstall(dev);
3637

3638
	if (IS_IRONLAKE_M(dev)) {
3639 3640 3641
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3642 3643
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3644
		spin_lock_irq(&dev_priv->irq_lock);
3645
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3646
		spin_unlock_irq(&dev_priv->irq_lock);
3647 3648
	}

3649 3650 3651
	return 0;
}

3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689
static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;

	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
	POSTING_READ(PIPESTAT(PIPE_A));

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
					       PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
	dev_priv->irq_mask &= ~iir_mask;

	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	POSTING_READ(VLV_IER);
}

static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3690
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721

	dev_priv->irq_mask |= iir_mask;
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	POSTING_READ(VLV_IIR);

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
					        PIPE_GMBUS_INTERRUPT_STATUS);
	i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;
	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
	POSTING_READ(PIPESTAT(PIPE_A));
}

void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3722
	if (intel_irqs_enabled(dev_priv))
3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734
		valleyview_display_irqs_install(dev_priv);
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3735
	if (intel_irqs_enabled(dev_priv))
3736 3737 3738
		valleyview_display_irqs_uninstall(dev_priv);
}

J
Jesse Barnes 已提交
3739 3740
static int valleyview_irq_postinstall(struct drm_device *dev)
{
3741
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3742

3743
	dev_priv->irq_mask = ~0;
J
Jesse Barnes 已提交
3744

3745 3746 3747
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
3748
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3749
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
J
Jesse Barnes 已提交
3750 3751 3752
	I915_WRITE(VLV_IIR, 0xffffffff);
	POSTING_READ(VLV_IER);

3753 3754
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3755
	spin_lock_irq(&dev_priv->irq_lock);
3756 3757
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_install(dev_priv);
3758
	spin_unlock_irq(&dev_priv->irq_lock);
3759

J
Jesse Barnes 已提交
3760 3761 3762
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IIR, 0xffffffff);

3763
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3764 3765 3766 3767 3768 3769 3770 3771

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3772 3773 3774 3775

	return 0;
}

3776 3777 3778 3779 3780
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3781
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3782
			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3783 3784
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3785
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3786 3787 3788
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3789
		0,
3790 3791
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3792 3793
		};

3794
	dev_priv->pm_irq_mask = 0xffffffff;
3795 3796 3797 3798
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, dev_priv->pm_rps_events);
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3799 3800 3801 3802
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3803
	uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
3804 3805
		GEN8_PIPE_CDCLK_CRC_DONE |
		GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3806 3807
	uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
		GEN8_PIPE_FIFO_UNDERRUN;
3808
	int pipe;
3809 3810 3811
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3812

3813
	for_each_pipe(dev_priv, pipe)
3814 3815 3816 3817 3818
		if (intel_display_power_enabled(dev_priv,
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3819

P
Paulo Zanoni 已提交
3820
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
3821 3822 3823 3824 3825 3826
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

P
Paulo Zanoni 已提交
3827 3828
	ibx_irq_pre_postinstall(dev);

3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

	ibx_irq_postinstall(dev);

	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3840 3841 3842 3843 3844 3845
static int cherryview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3846 3847 3848
		I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
	u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
		PIPE_CRC_DONE_INTERRUPT_STATUS;
3849 3850 3851 3852 3853 3854
	int pipe;

	/*
	 * Leave vblank interrupts masked initially.  enable/disable will
	 * toggle them based on usage.
	 */
3855
	dev_priv->irq_mask = ~enable_mask;
3856

3857
	for_each_pipe(dev_priv, pipe)
3858 3859
		I915_WRITE(PIPESTAT(pipe), 0xffff);

3860
	spin_lock_irq(&dev_priv->irq_lock);
3861
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3862
	for_each_pipe(dev_priv, pipe)
3863
		i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
3864
	spin_unlock_irq(&dev_priv->irq_lock);
3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877

	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IER, enable_mask);

	gen8_gt_irq_postinstall(dev_priv);

	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3878 3879 3880 3881 3882 3883 3884
static void gen8_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3885
	gen8_irq_reset(dev);
3886 3887
}

J
Jesse Barnes 已提交
3888 3889
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3890
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3891 3892 3893 3894 3895
	int pipe;

	if (!dev_priv)
		return;

3896 3897
	I915_WRITE(VLV_MASTER_IER, 0);

3898
	for_each_pipe(dev_priv, pipe)
J
Jesse Barnes 已提交
3899 3900 3901 3902 3903
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	I915_WRITE(HWSTAM, 0xffffffff);
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3904

3905 3906 3907
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irq(&dev_priv->irq_lock);
3908 3909
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
3910
	spin_unlock_irq(&dev_priv->irq_lock);
3911 3912 3913

	dev_priv->irq_mask = 0;

J
Jesse Barnes 已提交
3914 3915 3916 3917 3918 3919
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961
static void cherryview_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

#define GEN8_IRQ_FINI_NDX(type, which)				\
do {								\
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff);	\
	I915_WRITE(GEN8_##type##_IER(which), 0);		\
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff);	\
	POSTING_READ(GEN8_##type##_IIR(which));			\
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff);	\
} while (0)

#define GEN8_IRQ_FINI(type)				\
do {							\
	I915_WRITE(GEN8_##type##_IMR, 0xffffffff);	\
	I915_WRITE(GEN8_##type##_IER, 0);		\
	I915_WRITE(GEN8_##type##_IIR, 0xffffffff);	\
	POSTING_READ(GEN8_##type##_IIR);		\
	I915_WRITE(GEN8_##type##_IIR, 0xffffffff);	\
} while (0)

	GEN8_IRQ_FINI_NDX(GT, 0);
	GEN8_IRQ_FINI_NDX(GT, 1);
	GEN8_IRQ_FINI_NDX(GT, 2);
	GEN8_IRQ_FINI_NDX(GT, 3);

	GEN8_IRQ_FINI(PCU);

#undef GEN8_IRQ_FINI
#undef GEN8_IRQ_FINI_NDX

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

3962
	for_each_pipe(dev_priv, pipe)
3963 3964 3965 3966 3967 3968 3969 3970
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	I915_WRITE(VLV_IIR, 0xffffffff);
	POSTING_READ(VLV_IIR);
}

3971
static void ironlake_irq_uninstall(struct drm_device *dev)
3972
{
3973
	struct drm_i915_private *dev_priv = dev->dev_private;
3974 3975 3976 3977

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3978
	ironlake_irq_reset(dev);
3979 3980
}

3981
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3982
{
3983
	struct drm_i915_private *dev_priv = dev->dev_private;
3984
	int pipe;
3985

3986
	for_each_pipe(dev_priv, pipe)
3987
		I915_WRITE(PIPESTAT(pipe), 0);
3988 3989 3990
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3991 3992 3993 3994
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3995
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

4016 4017
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4018
	spin_lock_irq(&dev_priv->irq_lock);
4019 4020
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4021
	spin_unlock_irq(&dev_priv->irq_lock);
4022

C
Chris Wilson 已提交
4023 4024 4025
	return 0;
}

4026 4027 4028 4029
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
4030
			       int plane, int pipe, u32 iir)
4031
{
4032
	struct drm_i915_private *dev_priv = dev->dev_private;
4033
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
4034

4035
	if (!intel_pipe_handle_vblank(dev, pipe))
4036 4037 4038
		return false;

	if ((iir & flip_pending) == 0)
4039
		goto check_page_flip;
4040

4041
	intel_prepare_page_flip(dev, plane);
4042 4043 4044 4045 4046 4047 4048 4049

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
4050
		goto check_page_flip;
4051 4052 4053

	intel_finish_page_flip(dev, pipe);
	return true;
4054 4055 4056 4057

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
4058 4059
}

4060
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
4061
{
4062
	struct drm_device *dev = arg;
4063
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083
	u16 iir, new_iir;
	u32 pipe_stats[2];
	unsigned long irqflags;
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4084 4085 4086
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
C
Chris Wilson 已提交
4087

4088
		for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
4089 4090 4091 4092 4093 4094
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
4095
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
4096 4097 4098 4099 4100 4101 4102
				I915_WRITE(reg, pipe_stats[pipe]);
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

4103
		i915_update_dri1_breadcrumb(dev);
C
Chris Wilson 已提交
4104 4105 4106 4107

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

4108
		for_each_pipe(dev_priv, pipe) {
4109
			int plane = pipe;
4110
			if (HAS_FBC(dev))
4111 4112
				plane = !plane;

4113
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4114 4115
			    i8xx_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
4116

4117
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4118
				i9xx_pipe_crc_irq_handler(dev, pipe);
4119 4120 4121

			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
4122
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
4123
		}
C
Chris Wilson 已提交
4124 4125 4126 4127 4128 4129 4130 4131 4132

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
4133
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
4134 4135
	int pipe;

4136
	for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
4137 4138 4139 4140 4141 4142 4143 4144 4145
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

4146 4147
static void i915_irq_preinstall(struct drm_device * dev)
{
4148
	struct drm_i915_private *dev_priv = dev->dev_private;
4149 4150 4151 4152 4153 4154 4155
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4156
	I915_WRITE16(HWSTAM, 0xeffe);
4157
	for_each_pipe(dev_priv, pipe)
4158 4159 4160 4161 4162 4163 4164 4165
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
4166
	struct drm_i915_private *dev_priv = dev->dev_private;
4167
	u32 enable_mask;
4168

4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		I915_USER_INTERRUPT;

4187
	if (I915_HAS_HOTPLUG(dev)) {
4188 4189 4190
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		POSTING_READ(PORT_HOTPLUG_EN);

4191 4192 4193 4194 4195 4196 4197 4198 4199 4200
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4201
	i915_enable_asle_pipestat(dev);
4202

4203 4204
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4205
	spin_lock_irq(&dev_priv->irq_lock);
4206 4207
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4208
	spin_unlock_irq(&dev_priv->irq_lock);
4209

4210 4211 4212
	return 0;
}

4213 4214 4215 4216 4217 4218
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
4219
	struct drm_i915_private *dev_priv = dev->dev_private;
4220 4221
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

4222
	if (!intel_pipe_handle_vblank(dev, pipe))
4223 4224 4225
		return false;

	if ((iir & flip_pending) == 0)
4226
		goto check_page_flip;
4227 4228 4229 4230 4231 4232 4233 4234 4235 4236

	intel_prepare_page_flip(dev, plane);

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
4237
		goto check_page_flip;
4238 4239 4240

	intel_finish_page_flip(dev, pipe);
	return true;
4241 4242 4243 4244

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
4245 4246
}

4247
static irqreturn_t i915_irq_handler(int irq, void *arg)
4248
{
4249
	struct drm_device *dev = arg;
4250
	struct drm_i915_private *dev_priv = dev->dev_private;
4251
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
4252
	unsigned long irqflags;
4253 4254 4255 4256
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
4257 4258

	iir = I915_READ(IIR);
4259 4260
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
4261
		bool blc_event = false;
4262 4263 4264 4265 4266 4267 4268 4269

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4270 4271 4272
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
4273

4274
		for_each_pipe(dev_priv, pipe) {
4275 4276 4277
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

4278
			/* Clear the PIPE*STAT regs before the IIR */
4279 4280
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4281
				irq_received = true;
4282 4283 4284 4285 4286 4287 4288 4289
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
4290 4291 4292
		if (I915_HAS_HOTPLUG(dev) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
4293

4294
		I915_WRITE(IIR, iir & ~flip_mask);
4295 4296 4297 4298 4299
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

4300
		for_each_pipe(dev_priv, pipe) {
4301
			int plane = pipe;
4302
			if (HAS_FBC(dev))
4303
				plane = !plane;
4304

4305
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4306 4307
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4308 4309 4310

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4311 4312

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4313
				i9xx_pipe_crc_irq_handler(dev, pipe);
4314 4315 4316

			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
4317
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
4338
		ret = IRQ_HANDLED;
4339
		iir = new_iir;
4340
	} while (iir & ~flip_mask);
4341

4342
	i915_update_dri1_breadcrumb(dev);
4343

4344 4345 4346 4347 4348
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
4349
	struct drm_i915_private *dev_priv = dev->dev_private;
4350 4351 4352 4353 4354 4355 4356
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4357
	I915_WRITE16(HWSTAM, 0xffff);
4358
	for_each_pipe(dev_priv, pipe) {
4359
		/* Clear enable bits; then clear status bits */
4360
		I915_WRITE(PIPESTAT(pipe), 0);
4361 4362
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
4363 4364 4365 4366 4367 4368 4369 4370
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
4371
	struct drm_i915_private *dev_priv = dev->dev_private;
4372 4373
	int pipe;

4374 4375
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4376 4377

	I915_WRITE(HWSTAM, 0xeffe);
4378
	for_each_pipe(dev_priv, pipe)
4379 4380 4381 4382 4383 4384 4385 4386
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
4387
	struct drm_i915_private *dev_priv = dev->dev_private;
4388
	u32 enable_mask;
4389 4390 4391
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
4392
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4393
			       I915_DISPLAY_PORT_INTERRUPT |
4394 4395 4396 4397 4398 4399 4400
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
4401 4402
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4403 4404 4405 4406
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
4407

4408 4409
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4410
	spin_lock_irq(&dev_priv->irq_lock);
4411 4412 4413
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4414
	spin_unlock_irq(&dev_priv->irq_lock);
4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4435 4436 4437
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

4438
	i915_enable_asle_pipestat(dev);
4439 4440 4441 4442

	return 0;
}

4443
static void i915_hpd_irq_setup(struct drm_device *dev)
4444
{
4445
	struct drm_i915_private *dev_priv = dev->dev_private;
4446
	struct intel_encoder *intel_encoder;
4447 4448
	u32 hotplug_en;

4449 4450
	assert_spin_locked(&dev_priv->irq_lock);

4451 4452 4453 4454
	if (I915_HAS_HOTPLUG(dev)) {
		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
		/* Note HDMI and DP share hotplug bits */
4455
		/* enable bits are the same for all generations */
4456
		for_each_intel_encoder(dev, intel_encoder)
4457 4458
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4459 4460 4461 4462 4463 4464
		/* Programming the CRT detection parameters tends
		   to generate a spurious hotplug event about three
		   seconds later.  So just do it once.
		*/
		if (IS_G4X(dev))
			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4465
		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4466
		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4467

4468 4469 4470
		/* Ignore TV since it's buggy */
		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
	}
4471 4472
}

4473
static irqreturn_t i965_irq_handler(int irq, void *arg)
4474
{
4475
	struct drm_device *dev = arg;
4476
	struct drm_i915_private *dev_priv = dev->dev_private;
4477 4478 4479 4480
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	unsigned long irqflags;
	int ret = IRQ_NONE, pipe;
4481 4482 4483
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4484 4485 4486 4487

	iir = I915_READ(IIR);

	for (;;) {
4488
		bool irq_received = (iir & ~flip_mask) != 0;
4489 4490
		bool blc_event = false;

4491 4492 4493 4494 4495 4496 4497
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4498 4499 4500
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
4501

4502
		for_each_pipe(dev_priv, pipe) {
4503 4504 4505 4506 4507 4508 4509 4510
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4511
				irq_received = true;
4512 4513 4514 4515 4516 4517 4518 4519 4520 4521
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4522 4523
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
4524

4525
		I915_WRITE(IIR, iir & ~flip_mask);
4526 4527 4528 4529 4530 4531 4532
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);
		if (iir & I915_BSD_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[VCS]);

4533
		for_each_pipe(dev_priv, pipe) {
4534
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4535 4536
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4537 4538 4539

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4540 4541

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4542
				i9xx_pipe_crc_irq_handler(dev, pipe);
4543

4544 4545
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
4546
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
4547
		}
4548 4549 4550 4551

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

4552 4553 4554
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

4573
	i915_update_dri1_breadcrumb(dev);
4574

4575 4576 4577 4578 4579
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4580
	struct drm_i915_private *dev_priv = dev->dev_private;
4581 4582 4583 4584 4585
	int pipe;

	if (!dev_priv)
		return;

4586 4587
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4588 4589

	I915_WRITE(HWSTAM, 0xffffffff);
4590
	for_each_pipe(dev_priv, pipe)
4591 4592 4593 4594
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

4595
	for_each_pipe(dev_priv, pipe)
4596 4597 4598 4599 4600
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4601
static void intel_hpd_irq_reenable_work(struct work_struct *work)
4602
{
4603 4604 4605
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv),
			     hotplug_reenable_work.work);
4606 4607 4608 4609
	struct drm_device *dev = dev_priv->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	int i;

4610 4611
	intel_runtime_pm_get(dev_priv);

4612
	spin_lock_irq(&dev_priv->irq_lock);
4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626
	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
		struct drm_connector *connector;

		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
			continue;

		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;

		list_for_each_entry(connector, &mode_config->connector_list, head) {
			struct intel_connector *intel_connector = to_intel_connector(connector);

			if (intel_connector->encoder->hpd_pin == i) {
				if (connector->polled != intel_connector->polled)
					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4627
							 connector->name);
4628 4629 4630 4631 4632 4633 4634 4635
				connector->polled = intel_connector->polled;
				if (!connector->polled)
					connector->polled = DRM_CONNECTOR_POLL_HPD;
			}
		}
	}
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
4636
	spin_unlock_irq(&dev_priv->irq_lock);
4637 4638

	intel_runtime_pm_put(dev_priv);
4639 4640
}

4641 4642
void intel_irq_init(struct drm_device *dev)
{
4643 4644 4645
	struct drm_i915_private *dev_priv = dev->dev_private;

	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
4646
	INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
4647
	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
4648
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4649
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4650

4651
	/* Let's track the enabled rps events */
4652 4653
	if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev))
		/* WaGsvRC0ResidencyMethod:vlv */
4654 4655 4656
		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4657

4658 4659
	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
		    i915_hangcheck_elapsed,
4660
		    (unsigned long) dev);
4661
	INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
4662
			  intel_hpd_irq_reenable_work);
4663

4664
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
4665

4666 4667 4668
	/* Haven't installed the IRQ handler yet */
	dev_priv->pm._irqs_disabled = true;

4669 4670 4671 4672
	if (IS_GEN2(dev)) {
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
	} else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
4673 4674
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4675 4676 4677
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4678 4679
	}

4680 4681 4682 4683 4684 4685 4686 4687
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
	if (!IS_GEN2(dev))
		dev->vblank_disable_immediate = true;

4688
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4689
		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4690 4691
		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
	}
4692

4693 4694 4695 4696 4697 4698 4699 4700 4701
	if (IS_CHERRYVIEW(dev)) {
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
	} else if (IS_VALLEYVIEW(dev)) {
J
Jesse Barnes 已提交
4702 4703 4704 4705 4706 4707
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4708
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4709 4710
	} else if (IS_GEN8(dev)) {
		dev->driver->irq_handler = gen8_irq_handler;
4711
		dev->driver->irq_preinstall = gen8_irq_reset;
4712 4713 4714 4715 4716
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4717 4718
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
4719
		dev->driver->irq_preinstall = ironlake_irq_reset;
4720 4721 4722 4723
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4724
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4725
	} else {
C
Chris Wilson 已提交
4726 4727 4728 4729 4730
		if (INTEL_INFO(dev)->gen == 2) {
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4731 4732 4733 4734 4735
		} else if (INTEL_INFO(dev)->gen == 3) {
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
4736
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
4737
		} else {
4738 4739 4740 4741
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
4742
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
4743
		}
4744 4745 4746 4747
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4748 4749 4750 4751

void intel_hpd_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4752 4753 4754
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_connector *connector;
	int i;
4755

4756 4757 4758 4759 4760 4761 4762
	for (i = 1; i < HPD_NUM_PINS; i++) {
		dev_priv->hpd_stats[i].hpd_cnt = 0;
		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
	}
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		struct intel_connector *intel_connector = to_intel_connector(connector);
		connector->polled = intel_connector->polled;
4763 4764 4765
		if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
			connector->polled = DRM_CONNECTOR_POLL_HPD;
		if (intel_connector->mst_port)
4766 4767
			connector->polled = DRM_CONNECTOR_POLL_HPD;
	}
4768 4769 4770

	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked checks happy. */
4771
	spin_lock_irq(&dev_priv->irq_lock);
4772 4773
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
4774
	spin_unlock_irq(&dev_priv->irq_lock);
4775
}
4776

4777
/* Disable interrupts so we can allow runtime PM. */
4778
void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
4779 4780 4781
{
	struct drm_i915_private *dev_priv = dev->dev_private;

4782
	dev->driver->irq_uninstall(dev);
4783
	dev_priv->pm._irqs_disabled = true;
4784 4785
}

4786
/* Restore interrupts so we can recover from runtime PM. */
4787
void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
4788 4789 4790
{
	struct drm_i915_private *dev_priv = dev->dev_private;

4791
	dev_priv->pm._irqs_disabled = false;
4792 4793
	dev->driver->irq_preinstall(dev);
	dev->driver->irq_postinstall(dev);
4794
}