i915_irq.c 118.8 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

48
static const u32 hpd_ibx[HPD_NUM_PINS] = {
49 50 51 52 53 54 55
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

56
static const u32 hpd_cpt[HPD_NUM_PINS] = {
57
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
58
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
59 60 61 62 63
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

X
Xiong Zhang 已提交
64 65 66 67 68 69 70
static const u32 hpd_spt[HPD_NUM_PINS] = {
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
};

71
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
72 73 74 75 76 77 78 79
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

80
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
81 82 83 84 85 86 87 88
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

89
static const u32 hpd_status_i915[HPD_NUM_PINS] = {
90 91 92 93 94 95 96 97
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

98 99 100 101 102 103
/* BXT hpd list */
static const u32 hpd_bxt[HPD_NUM_PINS] = {
	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
};

104
/* IIR can theoretically queue up two events. Be paranoid. */
105
#define GEN8_IRQ_RESET_NDX(type, which) do { \
106 107 108 109 110 111 112 113 114
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

115
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
116
	I915_WRITE(type##IMR, 0xffffffff); \
117
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
118
	I915_WRITE(type##IER, 0); \
119 120 121 122
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
123 124
} while (0)

125 126 127 128 129 130 131 132 133 134 135 136 137 138 139
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
	u32 val = I915_READ(reg); \
	if (val) { \
		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
		     (reg), val); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
	} \
} while (0)

P
Paulo Zanoni 已提交
140
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
141
	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
142
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
143 144
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
P
Paulo Zanoni 已提交
145 146 147
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
148
	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
P
Paulo Zanoni 已提交
149
	I915_WRITE(type##IER, (ier_val)); \
150 151
	I915_WRITE(type##IMR, (imr_val)); \
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
152 153
} while (0)

154 155
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);

156
/* For display hotplug interrupt */
157
void
158
ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
159
{
160 161
	assert_spin_locked(&dev_priv->irq_lock);

162
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
163 164
		return;

165 166 167
	if ((dev_priv->irq_mask & mask) != 0) {
		dev_priv->irq_mask &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
168
		POSTING_READ(DEIMR);
169 170 171
	}
}

172
void
173
ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
174
{
175 176
	assert_spin_locked(&dev_priv->irq_lock);

177
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
178 179
		return;

180 181 182
	if ((dev_priv->irq_mask & mask) != mask) {
		dev_priv->irq_mask |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
183
		POSTING_READ(DEIMR);
184 185 186
	}
}

P
Paulo Zanoni 已提交
187 188 189 190 191 192 193 194 195 196 197 198
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

199 200
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

201
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
202 203
		return;

P
Paulo Zanoni 已提交
204 205 206 207 208 209
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

210
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
211 212 213 214
{
	ilk_update_gt_irq(dev_priv, mask, mask);
}

215
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
216 217 218 219
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

220 221 222 223 224
static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
}

225 226 227 228 229
static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
}

230 231 232 233 234
static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
{
	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
}

P
Paulo Zanoni 已提交
235 236 237 238 239 240 241 242 243 244
/**
  * snb_update_pm_irq - update GEN6_PMIMR
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  */
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
245
	uint32_t new_val;
P
Paulo Zanoni 已提交
246

247 248
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

P
Paulo Zanoni 已提交
249 250
	assert_spin_locked(&dev_priv->irq_lock);

251
	new_val = dev_priv->pm_irq_mask;
252 253 254
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

255 256
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
257 258
		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
		POSTING_READ(gen6_pm_imr(dev_priv));
259
	}
P
Paulo Zanoni 已提交
260 261
}

262
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
263
{
264 265 266
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

P
Paulo Zanoni 已提交
267 268 269
	snb_update_pm_irq(dev_priv, mask, mask);
}

270 271
static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
				  uint32_t mask)
P
Paulo Zanoni 已提交
272 273 274 275
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

276 277 278 279 280 281 282 283
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	__gen6_disable_pm_irq(dev_priv, mask);
}

I
Imre Deak 已提交
284 285 286 287 288 289 290 291 292
void gen6_reset_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t reg = gen6_pm_iir(dev_priv);

	spin_lock_irq(&dev_priv->irq_lock);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	I915_WRITE(reg, dev_priv->pm_rps_events);
	POSTING_READ(reg);
293
	dev_priv->rps.pm_iir = 0;
I
Imre Deak 已提交
294 295 296
	spin_unlock_irq(&dev_priv->irq_lock);
}

297 298 299 300 301
void gen6_enable_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	spin_lock_irq(&dev_priv->irq_lock);
302

303
	WARN_ON(dev_priv->rps.pm_iir);
I
Imre Deak 已提交
304
	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
I
Imre Deak 已提交
305
	dev_priv->rps.interrupts_enabled = true;
306 307
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
				dev_priv->pm_rps_events);
308
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
309

310 311 312
	spin_unlock_irq(&dev_priv->irq_lock);
}

313 314 315
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
{
	/*
316
	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
317
	 * if GEN6_PM_UP_EI_EXPIRED is masked.
318 319
	 *
	 * TODO: verify if this can be reproduced on VLV,CHV.
320 321 322 323 324 325 326 327 328 329
	 */
	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;

	if (INTEL_INFO(dev_priv)->gen >= 8)
		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;

	return mask;
}

330 331 332 333
void gen6_disable_rps_interrupts(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

I
Imre Deak 已提交
334 335 336 337 338 339
	spin_lock_irq(&dev_priv->irq_lock);
	dev_priv->rps.interrupts_enabled = false;
	spin_unlock_irq(&dev_priv->irq_lock);

	cancel_work_sync(&dev_priv->rps.work);

340 341
	spin_lock_irq(&dev_priv->irq_lock);

342
	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
343 344

	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
345 346
	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
				~dev_priv->pm_rps_events);
347 348 349 350

	spin_unlock_irq(&dev_priv->irq_lock);

	synchronize_irq(dev->irq);
351 352
}

353 354 355 356 357 358
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
359 360 361
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask)
362 363 364 365 366
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

367 368
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

369 370
	assert_spin_locked(&dev_priv->irq_lock);

371
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
372 373
		return;

374 375 376
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
377

D
Daniel Vetter 已提交
378
static void
379 380
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
381
{
382
	u32 reg = PIPESTAT(pipe);
383
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
384

385
	assert_spin_locked(&dev_priv->irq_lock);
386
	WARN_ON(!intel_irqs_enabled(dev_priv));
387

388 389 390 391
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
392 393 394
		return;

	if ((pipestat & enable_mask) == enable_mask)
395 396
		return;

397 398
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

399
	/* Enable the interrupt, clear any pending status */
400
	pipestat |= enable_mask | status_mask;
401 402
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
403 404
}

D
Daniel Vetter 已提交
405
static void
406 407
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
408
{
409
	u32 reg = PIPESTAT(pipe);
410
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
411

412
	assert_spin_locked(&dev_priv->irq_lock);
413
	WARN_ON(!intel_irqs_enabled(dev_priv));
414

415 416 417 418
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
419 420
		return;

421 422 423
	if ((pipestat & enable_mask) == 0)
		return;

424 425
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

426
	pipestat &= ~enable_mask;
427 428
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
429 430
}

431 432 433 434 435
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
436 437
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
438 439 440
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
441 442 443 444 445 446
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
447 448 449 450 451 452 453 454 455 456 457 458

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

459 460 461 462 463 464
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

465 466 467 468 469
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
470 471 472 473 474 475 476 477 478
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

479 480 481 482 483
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
484 485 486
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

487
/**
488
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
489
 */
490
static void i915_enable_asle_pipestat(struct drm_device *dev)
491
{
492
	struct drm_i915_private *dev_priv = dev->dev_private;
493

494 495 496
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
		return;

497
	spin_lock_irq(&dev_priv->irq_lock);
498

499
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
500
	if (INTEL_INFO(dev)->gen >= 4)
501
		i915_enable_pipestat(dev_priv, PIPE_A,
502
				     PIPE_LEGACY_BLC_EVENT_STATUS);
503

504
	spin_unlock_irq(&dev_priv->irq_lock);
505 506
}

507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

557 558 559 560 561 562
static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

563 564 565
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
566
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
567
{
568
	struct drm_i915_private *dev_priv = dev->dev_private;
569 570
	unsigned long high_frame;
	unsigned long low_frame;
571
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
572 573
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
574
	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
575

576 577 578 579 580
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
581

582 583 584 585 586 587
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

588 589
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
590

591 592 593 594 595 596
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
597
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
598
		low   = I915_READ(low_frame);
599
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
600 601
	} while (high1 != high2);

602
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
603
	pixel = low & PIPE_PIXEL_MASK;
604
	low >>= PIPE_FRAME_LOW_SHIFT;
605 606 607 608 609 610

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
611
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
612 613
}

614
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
615
{
616
	struct drm_i915_private *dev_priv = dev->dev_private;
617
	int reg = PIPE_FRMCOUNT_GM45(pipe);
618 619 620 621

	return I915_READ(reg);
}

622 623 624
/* raw reads, only for fast reads of display block, no need for forcewake etc. */
#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))

625 626 627 628
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
629
	const struct drm_display_mode *mode = &crtc->base.hwmode;
630
	enum pipe pipe = crtc->pipe;
631
	int position, vtotal;
632

633
	vtotal = mode->crtc_vtotal;
634 635 636 637 638 639 640 641 642
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

	if (IS_GEN2(dev))
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
	else
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;

	/*
643 644
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
645
	 */
646
	return (position + crtc->scanline_offset) % vtotal;
647 648
}

649
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
650 651
				    unsigned int flags, int *vpos, int *hpos,
				    ktime_t *stime, ktime_t *etime)
652
{
653 654 655
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
656
	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
657
	int position;
658
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
659 660
	bool in_vbl = true;
	int ret = 0;
661
	unsigned long irqflags;
662

663
	if (WARN_ON(!mode->crtc_clock)) {
664
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
665
				 "pipe %c\n", pipe_name(pipe));
666 667 668
		return 0;
	}

669
	htotal = mode->crtc_htotal;
670
	hsync_start = mode->crtc_hsync_start;
671 672 673
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
674

675 676 677 678 679 680
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

681 682
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

683 684 685 686 687 688
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
689

690 691 692 693 694 695
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

696
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
697 698 699
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
700
		position = __intel_get_crtc_scanline(intel_crtc);
701 702 703 704 705
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
706
		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
707

708 709 710 711
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
712

713 714 715 716 717 718 719 720 721 722 723 724
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

725 726 727 728 729 730 731 732 733 734
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
735 736
	}

737 738 739 740 741 742 743 744
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

745 746 747 748 749 750 751 752 753 754 755 756
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
757

758
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
759 760 761 762 763 764
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
765 766 767

	/* In vblank? */
	if (in_vbl)
768
		ret |= DRM_SCANOUTPOS_IN_VBLANK;
769 770 771 772

	return ret;
}

773 774 775 776 777 778 779 780 781 782 783 784 785
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

786
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
787 788 789 790
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
791
	struct drm_crtc *crtc;
792

793
	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
794
		DRM_ERROR("Invalid crtc %d\n", pipe);
795 796 797 798
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
799 800 801 802 803 804
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

805
	if (!crtc->hwmode.crtc_clock) {
806 807 808
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
809 810

	/* Helper routine in DRM core does all the work: */
811 812
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
813
						     &crtc->hwmode);
814 815
}

816
static void ironlake_rps_change_irq_handler(struct drm_device *dev)
817
{
818
	struct drm_i915_private *dev_priv = dev->dev_private;
819
	u32 busy_up, busy_down, max_avg, min_avg;
820 821
	u8 new_delay;

822
	spin_lock(&mchdev_lock);
823

824 825
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

826
	new_delay = dev_priv->ips.cur_delay;
827

828
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
829 830
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
831 832 833 834
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
835
	if (busy_up > max_avg) {
836 837 838 839
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
840
	} else if (busy_down < min_avg) {
841 842 843 844
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
845 846
	}

847
	if (ironlake_set_drps(dev, new_delay))
848
		dev_priv->ips.cur_delay = new_delay;
849

850
	spin_unlock(&mchdev_lock);
851

852 853 854
	return;
}

C
Chris Wilson 已提交
855
static void notify_ring(struct intel_engine_cs *ring)
856
{
857
	if (!intel_ring_initialized(ring))
858 859
		return;

860
	trace_i915_gem_request_notify(ring);
861

862 863 864
	wake_up_all(&ring->irq_queue);
}

865 866
static void vlv_c0_read(struct drm_i915_private *dev_priv,
			struct intel_rps_ei *ei)
867
{
868 869 870 871
	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
}
872

873 874 875 876 877 878
static bool vlv_c0_above(struct drm_i915_private *dev_priv,
			 const struct intel_rps_ei *old,
			 const struct intel_rps_ei *now,
			 int threshold)
{
	u64 time, c0;
879

880 881
	if (old->cz_clock == 0)
		return false;
882

883 884
	time = now->cz_clock - old->cz_clock;
	time *= threshold * dev_priv->mem_freq;
885

886 887 888
	/* Workload can be split between render + media, e.g. SwapBuffers
	 * being blitted in X after being rendered in mesa. To account for
	 * this we need to combine both engines into our activity counter.
889
	 */
890 891 892
	c0 = now->render_c0 - old->render_c0;
	c0 += now->media_c0 - old->media_c0;
	c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
893

894
	return c0 >= time;
895 896
}

897
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
898
{
899 900 901
	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
}
902

903 904 905 906
static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
{
	struct intel_rps_ei now;
	u32 events = 0;
907

908
	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
909
		return 0;
910

911 912 913
	vlv_c0_read(dev_priv, &now);
	if (now.cz_clock == 0)
		return 0;
914

915 916 917
	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
		if (!vlv_c0_above(dev_priv,
				  &dev_priv->rps.down_ei, &now,
918
				  dev_priv->rps.down_threshold))
919 920 921
			events |= GEN6_PM_RP_DOWN_THRESHOLD;
		dev_priv->rps.down_ei = now;
	}
922

923 924 925
	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
		if (vlv_c0_above(dev_priv,
				 &dev_priv->rps.up_ei, &now,
926
				 dev_priv->rps.up_threshold))
927 928
			events |= GEN6_PM_RP_UP_THRESHOLD;
		dev_priv->rps.up_ei = now;
929 930
	}

931
	return events;
932 933
}

934 935 936 937 938 939 940 941 942 943 944 945
static bool any_waiters(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *ring;
	int i;

	for_each_ring(ring, dev_priv, i)
		if (ring->irq_refcount)
			return true;

	return false;
}

946
static void gen6_pm_rps_work(struct work_struct *work)
947
{
948 949
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
950 951
	bool client_boost;
	int new_delay, adj, min, max;
P
Paulo Zanoni 已提交
952
	u32 pm_iir;
953

954
	spin_lock_irq(&dev_priv->irq_lock);
I
Imre Deak 已提交
955 956 957 958 959
	/* Speed up work cancelation during disabling rps interrupts. */
	if (!dev_priv->rps.interrupts_enabled) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}
960 961
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
962 963
	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
964 965
	client_boost = dev_priv->rps.client_boost;
	dev_priv->rps.client_boost = false;
966
	spin_unlock_irq(&dev_priv->irq_lock);
967

968
	/* Make sure we didn't queue anything we're not going to process. */
969
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
970

971
	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
972 973
		return;

974
	mutex_lock(&dev_priv->rps.hw_lock);
975

976 977
	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);

978
	adj = dev_priv->rps.last_adj;
979
	new_delay = dev_priv->rps.cur_freq;
980 981 982 983 984 985 986
	min = dev_priv->rps.min_freq_softlimit;
	max = dev_priv->rps.max_freq_softlimit;

	if (client_boost) {
		new_delay = dev_priv->rps.max_freq_softlimit;
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
987 988
		if (adj > 0)
			adj *= 2;
989 990
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
991 992 993 994
		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
995
		if (new_delay < dev_priv->rps.efficient_freq - adj) {
996
			new_delay = dev_priv->rps.efficient_freq;
997 998
			adj = 0;
		}
999 1000
	} else if (any_waiters(dev_priv)) {
		adj = 0;
1001
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1002 1003
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1004
		else
1005
			new_delay = dev_priv->rps.min_freq_softlimit;
1006 1007 1008 1009
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1010 1011
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1012
	} else { /* unknown event */
1013
		adj = 0;
1014
	}
1015

1016 1017
	dev_priv->rps.last_adj = adj;

1018 1019 1020
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1021
	new_delay += adj;
1022
	new_delay = clamp_t(int, new_delay, min, max);
1023

1024
	intel_set_rps(dev_priv->dev, new_delay);
1025

1026
	mutex_unlock(&dev_priv->rps.hw_lock);
1027 1028
}

1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1041 1042
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1043
	u32 error_status, row, bank, subbank;
1044
	char *parity_event[6];
1045
	uint32_t misccpctl;
1046
	uint8_t slice = 0;
1047 1048 1049 1050 1051 1052 1053

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

1054 1055 1056 1057
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1058 1059 1060 1061
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1062 1063
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
		u32 reg;
1064

1065 1066 1067
		slice--;
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
			break;
1068

1069
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1070

1071
		reg = GEN7_L3CDERRST1 + (slice * 0x200);
1072

1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1088
		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1089
				   KOBJ_CHANGE, parity_event);
1090

1091 1092
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1093

1094 1095 1096 1097 1098
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1099

1100
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1101

1102 1103
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1104
	spin_lock_irq(&dev_priv->irq_lock);
1105
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
1106
	spin_unlock_irq(&dev_priv->irq_lock);
1107 1108

	mutex_unlock(&dev_priv->dev->struct_mutex);
1109 1110
}

1111
static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1112
{
1113
	struct drm_i915_private *dev_priv = dev->dev_private;
1114

1115
	if (!HAS_L3_DPF(dev))
1116 1117
		return;

1118
	spin_lock(&dev_priv->irq_lock);
1119
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1120
	spin_unlock(&dev_priv->irq_lock);
1121

1122 1123 1124 1125 1126 1127 1128
	iir &= GT_PARITY_ERROR(dev);
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1129
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1130 1131
}

1132 1133 1134 1135 1136 1137
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
C
Chris Wilson 已提交
1138
		notify_ring(&dev_priv->ring[RCS]);
1139
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
1140
		notify_ring(&dev_priv->ring[VCS]);
1141 1142
}

1143 1144 1145 1146 1147
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

1148 1149
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
C
Chris Wilson 已提交
1150
		notify_ring(&dev_priv->ring[RCS]);
1151
	if (gt_iir & GT_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
1152
		notify_ring(&dev_priv->ring[VCS]);
1153
	if (gt_iir & GT_BLT_USER_INTERRUPT)
C
Chris Wilson 已提交
1154
		notify_ring(&dev_priv->ring[BCS]);
1155

1156 1157
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
1158 1159
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1160

1161 1162
	if (gt_iir & GT_PARITY_ERROR(dev))
		ivybridge_parity_error_irq_handler(dev, gt_iir);
1163 1164
}

C
Chris Wilson 已提交
1165
static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1166 1167 1168 1169 1170
				       u32 master_ctl)
{
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
C
Chris Wilson 已提交
1171
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
1172
		if (tmp) {
1173
			I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
1174
			ret = IRQ_HANDLED;
1175

C
Chris Wilson 已提交
1176 1177 1178 1179 1180 1181 1182 1183 1184
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[RCS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[RCS]);

			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[BCS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[BCS]);
1185 1186 1187 1188
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1189
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
C
Chris Wilson 已提交
1190
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
1191
		if (tmp) {
1192
			I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
1193
			ret = IRQ_HANDLED;
1194

C
Chris Wilson 已提交
1195 1196 1197 1198
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[VCS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[VCS]);
1199

C
Chris Wilson 已提交
1200 1201 1202 1203
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[VCS2]);
1204
		} else
1205
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1206 1207
	}

1208
	if (master_ctl & GEN8_GT_VECS_IRQ) {
C
Chris Wilson 已提交
1209
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
1210
		if (tmp) {
C
Chris Wilson 已提交
1211
			I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
1212
			ret = IRQ_HANDLED;
1213

C
Chris Wilson 已提交
1214 1215 1216 1217
			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
				intel_lrc_irq_handler(&dev_priv->ring[VECS]);
			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
				notify_ring(&dev_priv->ring[VECS]);
1218 1219 1220 1221
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

1222
	if (master_ctl & GEN8_GT_PM_IRQ) {
C
Chris Wilson 已提交
1223
		u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
1224
		if (tmp & dev_priv->pm_rps_events) {
1225 1226
			I915_WRITE_FW(GEN8_GT_IIR(2),
				      tmp & dev_priv->pm_rps_events);
1227
			ret = IRQ_HANDLED;
1228
			gen6_rps_irq_handler(dev_priv, tmp);
1229 1230 1231 1232
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1233 1234 1235
	return ret;
}

1236
static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1237 1238 1239
{
	switch (port) {
	case PORT_A:
1240
		return val & BXT_PORTA_HOTPLUG_LONG_DETECT;
1241
	case PORT_B:
1242
		return val & PORTB_HOTPLUG_LONG_DETECT;
1243
	case PORT_C:
1244
		return val & PORTC_HOTPLUG_LONG_DETECT;
1245
	case PORT_D:
1246 1247 1248
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
1249 1250 1251
	}
}

1252
static bool pch_port_hotplug_long_detect(enum port port, u32 val)
1253 1254 1255
{
	switch (port) {
	case PORT_B:
1256
		return val & PORTB_HOTPLUG_LONG_DETECT;
1257
	case PORT_C:
1258
		return val & PORTC_HOTPLUG_LONG_DETECT;
1259
	case PORT_D:
1260
		return val & PORTD_HOTPLUG_LONG_DETECT;
X
Xiong Zhang 已提交
1261 1262
	case PORT_E:
		return val & PORTE_HOTPLUG_LONG_DETECT;
1263 1264
	default:
		return false;
1265 1266 1267
	}
}

1268
static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
1269 1270 1271
{
	switch (port) {
	case PORT_B:
1272
		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1273
	case PORT_C:
1274
		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1275
	case PORT_D:
1276
		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1277
	default:
1278
		return false;
1279 1280 1281
	}
}

1282
/* Get a bit mask of pins that have triggered, and which ones may be long. */
1283
static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
1284
			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1285 1286
			     const u32 hpd[HPD_NUM_PINS],
			     bool long_pulse_detect(enum port port, u32 val))
1287
{
1288
	enum port port;
1289
	int i;
1290

1291 1292
	*pin_mask = 0;
	*long_mask = 0;
1293

1294
	for_each_hpd_pin(i) {
1295
		if ((hpd[i] & hotplug_trigger) == 0)
1296 1297
			continue;

1298
		*pin_mask |= BIT(i);
1299

1300
		if (!intel_hpd_pin_to_port(i, &port))
1301
			continue;
1302

1303
		if (long_pulse_detect(port, dig_hotplug_reg))
1304
			*long_mask |= BIT(i);
1305 1306
	}

1307 1308
	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1309

1310 1311
}

1312 1313
static void gmbus_irq_handler(struct drm_device *dev)
{
1314
	struct drm_i915_private *dev_priv = dev->dev_private;
1315 1316

	wake_up_all(&dev_priv->gmbus_wait_queue);
1317 1318
}

1319 1320
static void dp_aux_irq_handler(struct drm_device *dev)
{
1321
	struct drm_i915_private *dev_priv = dev->dev_private;
1322 1323

	wake_up_all(&dev_priv->gmbus_wait_queue);
1324 1325
}

1326
#if defined(CONFIG_DEBUG_FS)
1327 1328 1329 1330
static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1331 1332 1333 1334
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1335
	int head, tail;
1336

1337 1338
	spin_lock(&pipe_crc->lock);

1339
	if (!pipe_crc->entries) {
1340
		spin_unlock(&pipe_crc->lock);
1341
		DRM_DEBUG_KMS("spurious interrupt\n");
1342 1343 1344
		return;
	}

1345 1346
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1347 1348

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1349
		spin_unlock(&pipe_crc->lock);
1350 1351 1352 1353 1354
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1355

1356
	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1357 1358 1359 1360 1361
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1362 1363

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1364 1365 1366
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1367 1368

	wake_up_interruptible(&pipe_crc->wq);
1369
}
1370 1371 1372 1373 1374 1375 1376 1377
#else
static inline void
display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1378

1379
static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
D
Daniel Vetter 已提交
1380 1381 1382
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1383 1384 1385
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1386 1387
}

1388
static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1389 1390 1391
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1392 1393 1394 1395 1396 1397
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1398
}
1399

1400
static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1401 1402
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
	uint32_t res1, res2;

	if (INTEL_INFO(dev)->gen >= 3)
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1414

1415 1416 1417 1418 1419
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1420
}
1421

1422 1423 1424 1425
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1426
{
1427
	if (pm_iir & dev_priv->pm_rps_events) {
1428
		spin_lock(&dev_priv->irq_lock);
1429
		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
I
Imre Deak 已提交
1430 1431 1432 1433
		if (dev_priv->rps.interrupts_enabled) {
			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
			queue_work(dev_priv->wq, &dev_priv->rps.work);
		}
1434
		spin_unlock(&dev_priv->irq_lock);
1435 1436
	}

1437 1438 1439
	if (INTEL_INFO(dev_priv)->gen >= 8)
		return;

1440 1441
	if (HAS_VEBOX(dev_priv->dev)) {
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
C
Chris Wilson 已提交
1442
			notify_ring(&dev_priv->ring[VECS]);
B
Ben Widawsky 已提交
1443

1444 1445
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
B
Ben Widawsky 已提交
1446
	}
1447 1448
}

1449 1450 1451 1452 1453 1454 1455 1456
static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
{
	if (!drm_handle_vblank(dev, pipe))
		return false;

	return true;
}

1457 1458 1459
static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1460
	u32 pipe_stats[I915_MAX_PIPES] = { };
1461 1462
	int pipe;

1463
	spin_lock(&dev_priv->irq_lock);
1464
	for_each_pipe(dev_priv, pipe) {
1465
		int reg;
1466
		u32 mask, iir_bit = 0;
1467

1468 1469 1470 1471 1472 1473 1474
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1475 1476 1477

		/* fifo underruns are filterered in the underrun handler. */
		mask = PIPE_FIFO_UNDERRUN_STATUS;
1478 1479 1480 1481 1482 1483 1484 1485

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1486 1487 1488
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1489 1490 1491 1492 1493
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1494 1495 1496
			continue;

		reg = PIPESTAT(pipe);
1497 1498
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1499 1500 1501 1502

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1503 1504
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1505 1506
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1507
	spin_unlock(&dev_priv->irq_lock);
1508

1509
	for_each_pipe(dev_priv, pipe) {
1510 1511 1512
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
1513

1514
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1515 1516 1517 1518 1519 1520 1521
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip(dev, pipe);
		}

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev, pipe);

1522 1523
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1524 1525 1526 1527 1528 1529
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev);
}

1530 1531 1532 1533
static void i9xx_hpd_irq_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1534
	u32 pin_mask, long_mask;
1535

1536 1537
	if (!hotplug_status)
		return;
1538

1539 1540 1541 1542 1543 1544
	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
	/*
	 * Make sure hotplug status is cleared before we clear IIR, or else we
	 * may miss hotplug events.
	 */
	POSTING_READ(PORT_HOTPLUG_STAT);
1545

1546 1547
	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1548

1549 1550 1551
		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
				   hotplug_trigger, hpd_status_g4x,
				   i9xx_port_hotplug_long_detect);
1552
		intel_hpd_irq_handler(dev, pin_mask, long_mask);
1553

1554
		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1555
			dp_aux_irq_handler(dev);
1556 1557
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1558

1559
		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1560
				   hotplug_trigger, hpd_status_i915,
1561
				   i9xx_port_hotplug_long_detect);
1562
		intel_hpd_irq_handler(dev, pin_mask, long_mask);
1563
	}
1564 1565
}

1566
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1567
{
1568
	struct drm_device *dev = arg;
1569
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
1570 1571 1572
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;

1573 1574 1575
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

J
Jesse Barnes 已提交
1576
	while (true) {
1577 1578
		/* Find, clear, then process each source of interrupt */

J
Jesse Barnes 已提交
1579
		gt_iir = I915_READ(GTIIR);
1580 1581 1582
		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);

J
Jesse Barnes 已提交
1583
		pm_iir = I915_READ(GEN6_PMIIR);
1584 1585 1586 1587 1588 1589 1590 1591 1592 1593
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

		iir = I915_READ(VLV_IIR);
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
J
Jesse Barnes 已提交
1594 1595 1596 1597 1598 1599

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

1600 1601
		if (gt_iir)
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1602
		if (pm_iir)
1603
			gen6_rps_irq_handler(dev_priv, pm_iir);
1604 1605 1606
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
J
Jesse Barnes 已提交
1607 1608 1609 1610 1611 1612
	}

out:
	return ret;
}

1613 1614
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1615
	struct drm_device *dev = arg;
1616 1617 1618 1619
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl, iir;
	irqreturn_t ret = IRQ_NONE;

1620 1621 1622
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1623 1624 1625
	for (;;) {
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1626

1627 1628
		if (master_ctl == 0 && iir == 0)
			break;
1629

1630 1631
		ret = IRQ_HANDLED;

1632
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1633

1634
		/* Find, clear, then process each source of interrupt */
1635

1636 1637 1638 1639 1640 1641
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
1642

C
Chris Wilson 已提交
1643
		gen8_gt_irq_handler(dev_priv, master_ctl);
1644

1645 1646 1647
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
1648

1649 1650 1651
		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
		POSTING_READ(GEN8_MASTER_IRQ);
	}
1652

1653 1654 1655
	return ret;
}

1656
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1657
{
1658
	struct drm_i915_private *dev_priv = dev->dev_private;
1659
	int pipe;
1660
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1661

1662 1663 1664 1665 1666
	if (hotplug_trigger) {
		u32 dig_hotplug_reg, pin_mask, long_mask;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1667

1668 1669 1670
		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
				   dig_hotplug_reg, hpd_ibx,
				   pch_port_hotplug_long_detect);
1671 1672
		intel_hpd_irq_handler(dev, pin_mask, long_mask);
	}
1673

1674 1675 1676
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1677
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1678 1679
				 port_name(port));
	}
1680

1681 1682 1683
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

1684
	if (pch_iir & SDE_GMBUS)
1685
		gmbus_irq_handler(dev);
1686 1687 1688 1689 1690 1691 1692 1693 1694 1695

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1696
	if (pch_iir & SDE_FDI_MASK)
1697
		for_each_pipe(dev_priv, pipe)
1698 1699 1700
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1701 1702 1703 1704 1705 1706 1707 1708

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1709
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
1710 1711

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1712
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
1713 1714 1715 1716 1717 1718
}

static void ivb_err_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
1719
	enum pipe pipe;
1720

1721 1722 1723
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

1724
	for_each_pipe(dev_priv, pipe) {
1725 1726
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1727

D
Daniel Vetter 已提交
1728 1729
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
			if (IS_IVYBRIDGE(dev))
1730
				ivb_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1731
			else
1732
				hsw_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1733 1734
		}
	}
1735

1736 1737 1738 1739 1740 1741 1742 1743
	I915_WRITE(GEN7_ERR_INT, err_int);
}

static void cpt_serr_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 serr_int = I915_READ(SERR_INT);

1744 1745 1746
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1747
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1748
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
1749 1750

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1751
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
1752 1753

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1754
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
1755 1756

	I915_WRITE(SERR_INT, serr_int);
1757 1758
}

1759 1760
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
1761
	struct drm_i915_private *dev_priv = dev->dev_private;
1762
	int pipe;
X
Xiong Zhang 已提交
1763 1764 1765 1766 1767 1768
	u32 hotplug_trigger;

	if (HAS_PCH_SPT(dev))
		hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT;
	else
		hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1769

1770 1771
	if (hotplug_trigger) {
		u32 dig_hotplug_reg, pin_mask, long_mask;
1772

1773 1774
		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1775

X
Xiong Zhang 已提交
1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792
		if (HAS_PCH_SPT(dev)) {
			intel_get_hpd_pins(&pin_mask, &long_mask,
					   hotplug_trigger,
					   dig_hotplug_reg, hpd_spt,
					   pch_port_hotplug_long_detect);

			/* detect PORTE HP event */
			dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
			if (pch_port_hotplug_long_detect(PORT_E,
							 dig_hotplug_reg))
				long_mask |= 1 << HPD_PORT_E;
		} else
			intel_get_hpd_pins(&pin_mask, &long_mask,
					   hotplug_trigger,
					   dig_hotplug_reg, hpd_cpt,
					   pch_port_hotplug_long_detect);

1793 1794
		intel_hpd_irq_handler(dev, pin_mask, long_mask);
	}
1795

1796 1797 1798 1799 1800 1801
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
1802 1803

	if (pch_iir & SDE_AUX_MASK_CPT)
1804
		dp_aux_irq_handler(dev);
1805 1806

	if (pch_iir & SDE_GMBUS_CPT)
1807
		gmbus_irq_handler(dev);
1808 1809 1810 1811 1812 1813 1814 1815

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
1816
		for_each_pipe(dev_priv, pipe)
1817 1818 1819
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1820 1821 1822

	if (pch_iir & SDE_ERROR_CPT)
		cpt_serr_int_handler(dev);
1823 1824
}

1825 1826 1827
static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1828
	enum pipe pipe;
1829 1830 1831 1832 1833 1834 1835 1836 1837 1838

	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE)
		intel_opregion_asle_intr(dev);

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

1839
	for_each_pipe(dev_priv, pipe) {
1840 1841 1842
		if (de_iir & DE_PIPE_VBLANK(pipe) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
1843

1844
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
1845
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1846

1847 1848
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
			i9xx_pipe_crc_irq_handler(dev, pipe);
1849

1850 1851 1852 1853 1854
		/* plane/pipes map 1:1 on ilk+ */
		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
		}
1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev);
}

1874 1875 1876
static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1877
	enum pipe pipe;
1878 1879 1880 1881 1882 1883 1884 1885 1886 1887

	if (de_iir & DE_ERR_INT_IVB)
		ivb_err_int_handler(dev);

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE_IVB)
		intel_opregion_asle_intr(dev);

1888
	for_each_pipe(dev_priv, pipe) {
1889 1890 1891
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
1892 1893

		/* plane/pipes map 1:1 on ilk+ */
1894 1895 1896
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910
		}
	}

	/* check event from PCH */
	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

1911 1912 1913 1914 1915 1916 1917 1918
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
1919
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1920
{
1921
	struct drm_device *dev = arg;
1922
	struct drm_i915_private *dev_priv = dev->dev_private;
1923
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
1924
	irqreturn_t ret = IRQ_NONE;
1925

1926 1927 1928
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1929 1930
	/* We get interrupts on unclaimed registers, so check for this before we
	 * do any I915_{READ,WRITE}. */
1931
	intel_uncore_check_errors(dev);
1932

1933 1934 1935
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
1936
	POSTING_READ(DEIER);
1937

1938 1939 1940 1941 1942
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
1943 1944 1945 1946 1947
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
1948

1949 1950
	/* Find, clear, then process each source of interrupt */

1951
	gt_iir = I915_READ(GTIIR);
1952
	if (gt_iir) {
1953 1954
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
1955
		if (INTEL_INFO(dev)->gen >= 6)
1956
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1957 1958
		else
			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
1959 1960
	}

1961 1962
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
1963 1964
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
1965 1966 1967 1968
		if (INTEL_INFO(dev)->gen >= 7)
			ivb_display_irq_handler(dev, de_iir);
		else
			ilk_display_irq_handler(dev, de_iir);
1969 1970
	}

1971 1972 1973 1974 1975
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
1976
			gen6_rps_irq_handler(dev_priv, pm_iir);
1977
		}
1978
	}
1979 1980 1981

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
1982 1983 1984 1985
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
1986 1987 1988 1989

	return ret;
}

1990 1991 1992
static void bxt_hpd_handler(struct drm_device *dev, uint32_t iir_status)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1993 1994
	u32 hp_control, hp_trigger;
	u32 pin_mask, long_mask;
1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008

	/* Get the status */
	hp_trigger = iir_status & BXT_DE_PORT_HOTPLUG_MASK;
	hp_control = I915_READ(BXT_HOTPLUG_CTL);

	/* Hotplug not enabled ? */
	if (!(hp_control & BXT_HOTPLUG_CTL_MASK)) {
		DRM_ERROR("Interrupt when HPD disabled\n");
		return;
	}

	/* Clear sticky bits in hpd status */
	I915_WRITE(BXT_HOTPLUG_CTL, hp_control);

2009
	intel_get_hpd_pins(&pin_mask, &long_mask, hp_trigger, hp_control,
2010
			   hpd_bxt, bxt_port_hotplug_long_detect);
2011
	intel_hpd_irq_handler(dev, pin_mask, long_mask);
2012 2013
}

2014 2015 2016 2017 2018 2019 2020
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl;
	irqreturn_t ret = IRQ_NONE;
	uint32_t tmp = 0;
2021
	enum pipe pipe;
J
Jesse Barnes 已提交
2022 2023
	u32 aux_mask = GEN8_AUX_CHANNEL_A;

2024 2025 2026
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

J
Jesse Barnes 已提交
2027 2028 2029
	if (IS_GEN9(dev))
		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
			GEN9_AUX_CHANNEL_D;
2030

2031
	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2032 2033 2034 2035
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

2036
	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2037

2038 2039
	/* Find, clear, then process each source of interrupt */

C
Chris Wilson 已提交
2040
	ret = gen8_gt_irq_handler(dev_priv, master_ctl);
2041 2042 2043 2044 2045 2046

	if (master_ctl & GEN8_DE_MISC_IRQ) {
		tmp = I915_READ(GEN8_DE_MISC_IIR);
		if (tmp) {
			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
			ret = IRQ_HANDLED;
2047 2048 2049 2050
			if (tmp & GEN8_DE_MISC_GSE)
				intel_opregion_asle_intr(dev);
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2051
		}
2052 2053
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2054 2055
	}

2056 2057 2058
	if (master_ctl & GEN8_DE_PORT_IRQ) {
		tmp = I915_READ(GEN8_DE_PORT_IIR);
		if (tmp) {
2059 2060
			bool found = false;

2061 2062
			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2063

2064
			if (tmp & aux_mask) {
2065
				dp_aux_irq_handler(dev);
2066 2067 2068 2069 2070 2071 2072 2073
				found = true;
			}

			if (IS_BROXTON(dev) && tmp & BXT_DE_PORT_HOTPLUG_MASK) {
				bxt_hpd_handler(dev, tmp);
				found = true;
			}

S
Shashank Sharma 已提交
2074 2075 2076 2077 2078
			if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
				gmbus_irq_handler(dev);
				found = true;
			}

2079
			if (!found)
2080
				DRM_ERROR("Unexpected DE Port interrupt\n");
2081
		}
2082 2083
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2084 2085
	}

2086
	for_each_pipe(dev_priv, pipe) {
2087
		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2088

2089 2090
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2091

2092 2093 2094 2095
		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (pipe_iir) {
			ret = IRQ_HANDLED;
			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2096

2097 2098 2099
			if (pipe_iir & GEN8_PIPE_VBLANK &&
			    intel_pipe_handle_vblank(dev, pipe))
				intel_check_page_flip(dev, pipe);
2100

2101 2102 2103 2104 2105 2106
			if (IS_GEN9(dev))
				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
			else
				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;

			if (flip_done) {
2107 2108 2109 2110 2111 2112 2113
				intel_prepare_page_flip(dev, pipe);
				intel_finish_page_flip_plane(dev, pipe);
			}

			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
				hsw_pipe_crc_irq_handler(dev, pipe);

2114 2115 2116
			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
2117

2118 2119 2120 2121 2122 2123 2124

			if (IS_GEN9(dev))
				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
			else
				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

			if (fault_errors)
2125 2126 2127
				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
					  pipe_name(pipe),
					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2128
		} else
2129 2130 2131
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
	}

2132 2133
	if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
	    master_ctl & GEN8_DE_PCH_IRQ) {
2134 2135 2136 2137 2138 2139 2140 2141 2142
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
		u32 pch_iir = I915_READ(SDEIIR);
		if (pch_iir) {
			I915_WRITE(SDEIIR, pch_iir);
			ret = IRQ_HANDLED;
2143 2144 2145 2146
			cpt_irq_handler(dev, pch_iir);
		} else
			DRM_ERROR("The master control interrupt lied (SDE)!\n");

2147 2148
	}

2149 2150
	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ_FW(GEN8_MASTER_IRQ);
2151 2152 2153 2154

	return ret;
}

2155 2156 2157
static void i915_error_wake_up(struct drm_i915_private *dev_priv,
			       bool reset_completed)
{
2158
	struct intel_engine_cs *ring;
2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182
	int i;

	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
	for_each_ring(ring, dev_priv, i)
		wake_up_all(&ring->irq_queue);

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);

	/*
	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
	 * reset state is cleared.
	 */
	if (reset_completed)
		wake_up_all(&dev_priv->gpu_error.reset_queue);
}

2183
/**
2184
 * i915_reset_and_wakeup - do process context error handling work
2185 2186 2187 2188
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
2189
static void i915_reset_and_wakeup(struct drm_device *dev)
2190
{
2191 2192
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
2193 2194 2195
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2196
	int ret;
2197

2198
	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
2199

2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
2211
		DRM_DEBUG_DRIVER("resetting chip\n");
2212
		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
2213
				   reset_event);
2214

2215 2216 2217 2218 2219 2220 2221 2222
		/*
		 * In most cases it's guaranteed that we get here with an RPM
		 * reference held, for example because there is a pending GPU
		 * request that won't finish until the reset is done. This
		 * isn't the case at least when we get here by doing a
		 * simulated reset via debugs, so get an RPM reference.
		 */
		intel_runtime_pm_get(dev_priv);
2223 2224 2225

		intel_prepare_reset(dev);

2226 2227 2228 2229 2230 2231
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2232 2233
		ret = i915_reset(dev);

2234
		intel_finish_reset(dev);
2235

2236 2237
		intel_runtime_pm_put(dev_priv);

2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248
		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
2249
			smp_mb__before_atomic();
2250 2251
			atomic_inc(&dev_priv->gpu_error.reset_counter);

2252
			kobject_uevent_env(&dev->primary->kdev->kobj,
2253
					   KOBJ_CHANGE, reset_done_event);
2254
		} else {
2255
			atomic_or(I915_WEDGED, &error->reset_counter);
2256
		}
2257

2258 2259 2260 2261 2262
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
		i915_error_wake_up(dev_priv, true);
2263
	}
2264 2265
}

2266
static void i915_report_and_clear_eir(struct drm_device *dev)
2267 2268
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2269
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2270
	u32 eir = I915_READ(EIR);
2271
	int pipe, i;
2272

2273 2274
	if (!eir)
		return;
2275

2276
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2277

2278 2279
	i915_get_extra_instdone(dev, instdone);

2280 2281 2282 2283
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2284 2285
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2286 2287
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2288 2289
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2290
			I915_WRITE(IPEIR_I965, ipeir);
2291
			POSTING_READ(IPEIR_I965);
2292 2293 2294
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2295 2296
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2297
			I915_WRITE(PGTBL_ER, pgtbl_err);
2298
			POSTING_READ(PGTBL_ER);
2299 2300 2301
		}
	}

2302
	if (!IS_GEN2(dev)) {
2303 2304
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2305 2306
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2307
			I915_WRITE(PGTBL_ER, pgtbl_err);
2308
			POSTING_READ(PGTBL_ER);
2309 2310 2311 2312
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2313
		pr_err("memory refresh error:\n");
2314
		for_each_pipe(dev_priv, pipe)
2315
			pr_err("pipe %c stat: 0x%08x\n",
2316
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2317 2318 2319
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2320 2321
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2322 2323
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2324
		if (INTEL_INFO(dev)->gen < 4) {
2325 2326
			u32 ipeir = I915_READ(IPEIR);

2327 2328 2329
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2330
			I915_WRITE(IPEIR, ipeir);
2331
			POSTING_READ(IPEIR);
2332 2333 2334
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2335 2336 2337 2338
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2339
			I915_WRITE(IPEIR_I965, ipeir);
2340
			POSTING_READ(IPEIR_I965);
2341 2342 2343 2344
		}
	}

	I915_WRITE(EIR, eir);
2345
	POSTING_READ(EIR);
2346 2347 2348 2349 2350 2351 2352 2353 2354 2355
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2356 2357 2358
}

/**
2359
 * i915_handle_error - handle a gpu error
2360 2361
 * @dev: drm device
 *
2362
 * Do some basic checking of regsiter state at error time and
2363 2364 2365 2366 2367
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2368 2369
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...)
2370 2371
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2372 2373
	va_list args;
	char error_msg[80];
2374

2375 2376 2377 2378 2379
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

	i915_capture_error_state(dev, wedged, error_msg);
2380
	i915_report_and_clear_eir(dev);
2381

2382
	if (wedged) {
2383
		atomic_or(I915_RESET_IN_PROGRESS_FLAG,
2384
				&dev_priv->gpu_error.reset_counter);
2385

2386
		/*
2387 2388 2389
		 * Wakeup waiting processes so that the reset function
		 * i915_reset_and_wakeup doesn't deadlock trying to grab
		 * various locks. By bumping the reset counter first, the woken
2390 2391 2392 2393 2394 2395 2396 2397
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2398
		 */
2399
		i915_error_wake_up(dev_priv, false);
2400 2401
	}

2402
	i915_reset_and_wakeup(dev);
2403 2404
}

2405 2406 2407
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2408
static int i915_enable_vblank(struct drm_device *dev, int pipe)
2409
{
2410
	struct drm_i915_private *dev_priv = dev->dev_private;
2411
	unsigned long irqflags;
2412

2413
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2414
	if (INTEL_INFO(dev)->gen >= 4)
2415
		i915_enable_pipestat(dev_priv, pipe,
2416
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2417
	else
2418
		i915_enable_pipestat(dev_priv, pipe,
2419
				     PIPE_VBLANK_INTERRUPT_STATUS);
2420
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2421

2422 2423 2424
	return 0;
}

2425
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2426
{
2427
	struct drm_i915_private *dev_priv = dev->dev_private;
2428
	unsigned long irqflags;
2429
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2430
						     DE_PIPE_VBLANK(pipe);
2431 2432

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2433
	ironlake_enable_display_irq(dev_priv, bit);
2434 2435 2436 2437 2438
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
2439 2440
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
2441
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2442 2443 2444
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2445
	i915_enable_pipestat(dev_priv, pipe,
2446
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2447 2448 2449 2450 2451
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2452 2453 2454 2455 2456 2457
static int gen8_enable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2458 2459 2460
	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2461 2462 2463 2464
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
	return 0;
}

2465 2466 2467
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2468
static void i915_disable_vblank(struct drm_device *dev, int pipe)
2469
{
2470
	struct drm_i915_private *dev_priv = dev->dev_private;
2471
	unsigned long irqflags;
2472

2473
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2474
	i915_disable_pipestat(dev_priv, pipe,
2475 2476
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2477 2478 2479
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2480
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2481
{
2482
	struct drm_i915_private *dev_priv = dev->dev_private;
2483
	unsigned long irqflags;
2484
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2485
						     DE_PIPE_VBLANK(pipe);
2486 2487

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2488
	ironlake_disable_display_irq(dev_priv, bit);
2489 2490 2491
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
2492 2493
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
2494
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2495 2496 2497
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2498
	i915_disable_pipestat(dev_priv, pipe,
2499
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2500 2501 2502
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2503 2504 2505 2506 2507 2508
static void gen8_disable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2509 2510 2511
	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2512 2513 2514
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2515
static bool
2516
ring_idle(struct intel_engine_cs *ring, u32 seqno)
2517 2518
{
	return (list_empty(&ring->request_list) ||
2519
		i915_seqno_passed(seqno, ring->last_submitted_seqno));
B
Ben Gamari 已提交
2520 2521
}

2522 2523 2524 2525
static bool
ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
{
	if (INTEL_INFO(dev)->gen >= 8) {
2526
		return (ipehr >> 23) == 0x1c;
2527 2528 2529 2530 2531 2532 2533
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2534
static struct intel_engine_cs *
2535
semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2536 2537
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2538
	struct intel_engine_cs *signaller;
2539 2540 2541
	int i;

	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2542 2543 2544 2545 2546 2547 2548
		for_each_ring(signaller, dev_priv, i) {
			if (ring == signaller)
				continue;

			if (offset == signaller->semaphore.signal_ggtt[ring->id])
				return signaller;
		}
2549 2550 2551 2552 2553 2554 2555
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

		for_each_ring(signaller, dev_priv, i) {
			if(ring == signaller)
				continue;

2556
			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2557 2558 2559 2560
				return signaller;
		}
	}

2561 2562
	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
		  ring->id, ipehr, offset);
2563 2564 2565 2566

	return NULL;
}

2567 2568
static struct intel_engine_cs *
semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2569 2570
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2571
	u32 cmd, ipehr, head;
2572 2573
	u64 offset = 0;
	int i, backwards;
2574 2575

	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2576
	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
2577
		return NULL;
2578

2579 2580 2581
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
2582 2583
	 * or 4 dwords depending on the semaphore wait command size.
	 * Note that we don't care about ACTHD here since that might
2584 2585
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2586
	 */
2587
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2588
	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
2589

2590
	for (i = backwards; i; --i) {
2591 2592 2593 2594 2595
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
2596
		head &= ring->buffer->size - 1;
2597 2598

		/* This here seems to blow up */
2599
		cmd = ioread32(ring->buffer->virtual_start + head);
2600 2601 2602
		if (cmd == ipehr)
			break;

2603 2604
		head -= 4;
	}
2605

2606 2607
	if (!i)
		return NULL;
2608

2609
	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2610 2611 2612 2613 2614 2615
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		offset = ioread32(ring->buffer->virtual_start + head + 12);
		offset <<= 32;
		offset = ioread32(ring->buffer->virtual_start + head + 8);
	}
	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2616 2617
}

2618
static int semaphore_passed(struct intel_engine_cs *ring)
2619 2620
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2621
	struct intel_engine_cs *signaller;
2622
	u32 seqno;
2623

2624
	ring->hangcheck.deadlock++;
2625 2626

	signaller = semaphore_waits_for(ring, &seqno);
2627 2628 2629 2630 2631
	if (signaller == NULL)
		return -1;

	/* Prevent pathological recursion due to driver bugs */
	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
2632 2633
		return -1;

2634 2635 2636
	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
		return 1;

2637 2638 2639
	/* cursory check for an unkickable deadlock */
	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
	    semaphore_passed(signaller) < 0)
2640 2641 2642
		return -1;

	return 0;
2643 2644 2645 2646
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
2647
	struct intel_engine_cs *ring;
2648 2649 2650
	int i;

	for_each_ring(ring, dev_priv, i)
2651
		ring->hangcheck.deadlock = 0;
2652 2653
}

2654
static enum intel_ring_hangcheck_action
2655
ring_stuck(struct intel_engine_cs *ring, u64 acthd)
2656 2657 2658
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2659 2660
	u32 tmp;

2661 2662 2663 2664 2665 2666 2667 2668
	if (acthd != ring->hangcheck.acthd) {
		if (acthd > ring->hangcheck.max_acthd) {
			ring->hangcheck.max_acthd = acthd;
			return HANGCHECK_ACTIVE;
		}

		return HANGCHECK_ACTIVE_LOOP;
	}
2669

2670
	if (IS_GEN2(dev))
2671
		return HANGCHECK_HUNG;
2672 2673 2674 2675 2676 2677 2678

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
	tmp = I915_READ_CTL(ring);
2679
	if (tmp & RING_WAIT) {
2680 2681 2682
		i915_handle_error(dev, false,
				  "Kicking stuck wait on %s",
				  ring->name);
2683
		I915_WRITE_CTL(ring, tmp);
2684
		return HANGCHECK_KICK;
2685 2686 2687 2688 2689
	}

	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
		switch (semaphore_passed(ring)) {
		default:
2690
			return HANGCHECK_HUNG;
2691
		case 1:
2692 2693 2694
			i915_handle_error(dev, false,
					  "Kicking stuck semaphore on %s",
					  ring->name);
2695
			I915_WRITE_CTL(ring, tmp);
2696
			return HANGCHECK_KICK;
2697
		case 0:
2698
			return HANGCHECK_WAIT;
2699
		}
2700
	}
2701

2702
	return HANGCHECK_HUNG;
2703 2704
}

2705
/*
B
Ben Gamari 已提交
2706
 * This is called when the chip hasn't reported back with completed
2707 2708 2709 2710 2711
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
2712
 */
2713
static void i915_hangcheck_elapsed(struct work_struct *work)
B
Ben Gamari 已提交
2714
{
2715 2716 2717 2718
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv),
			     gpu_error.hangcheck_work.work);
	struct drm_device *dev = dev_priv->dev;
2719
	struct intel_engine_cs *ring;
2720
	int i;
2721
	int busy_count = 0, rings_hung = 0;
2722 2723 2724 2725
	bool stuck[I915_NUM_RINGS] = { 0 };
#define BUSY 1
#define KICK 5
#define HUNG 20
2726

2727
	if (!i915.enable_hangcheck)
2728 2729
		return;

2730
	for_each_ring(ring, dev_priv, i) {
2731 2732
		u64 acthd;
		u32 seqno;
2733
		bool busy = true;
2734

2735 2736
		semaphore_clear_deadlocks(dev_priv);

2737 2738
		seqno = ring->get_seqno(ring, false);
		acthd = intel_ring_get_active_head(ring);
2739

2740
		if (ring->hangcheck.seqno == seqno) {
2741
			if (ring_idle(ring, seqno)) {
2742 2743
				ring->hangcheck.action = HANGCHECK_IDLE;

2744 2745
				if (waitqueue_active(&ring->irq_queue)) {
					/* Issue a wake-up to catch stuck h/w. */
2746
					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2747 2748 2749 2750 2751 2752
						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
								  ring->name);
						else
							DRM_INFO("Fake missed irq on %s\n",
								 ring->name);
2753 2754 2755 2756
						wake_up_all(&ring->irq_queue);
					}
					/* Safeguard against driver failure */
					ring->hangcheck.score += BUSY;
2757 2758
				} else
					busy = false;
2759
			} else {
2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
2775 2776 2777 2778
				ring->hangcheck.action = ring_stuck(ring,
								    acthd);

				switch (ring->hangcheck.action) {
2779
				case HANGCHECK_IDLE:
2780 2781
				case HANGCHECK_WAIT:
				case HANGCHECK_ACTIVE:
2782 2783
					break;
				case HANGCHECK_ACTIVE_LOOP:
2784
					ring->hangcheck.score += BUSY;
2785
					break;
2786
				case HANGCHECK_KICK:
2787
					ring->hangcheck.score += KICK;
2788
					break;
2789
				case HANGCHECK_HUNG:
2790
					ring->hangcheck.score += HUNG;
2791 2792 2793
					stuck[i] = true;
					break;
				}
2794
			}
2795
		} else {
2796 2797
			ring->hangcheck.action = HANGCHECK_ACTIVE;

2798 2799 2800 2801 2802
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
			if (ring->hangcheck.score > 0)
				ring->hangcheck.score--;
2803 2804

			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
2805 2806
		}

2807 2808
		ring->hangcheck.seqno = seqno;
		ring->hangcheck.acthd = acthd;
2809
		busy_count += busy;
2810
	}
2811

2812
	for_each_ring(ring, dev_priv, i) {
2813
		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2814 2815 2816
			DRM_INFO("%s on %s\n",
				 stuck[i] ? "stuck" : "no progress",
				 ring->name);
2817
			rings_hung++;
2818 2819 2820
		}
	}

2821
	if (rings_hung)
2822
		return i915_handle_error(dev, true, "Ring hung");
B
Ben Gamari 已提交
2823

2824 2825 2826
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
2827 2828 2829 2830 2831
		i915_queue_hangcheck(dev);
}

void i915_queue_hangcheck(struct drm_device *dev)
{
2832
	struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
2833

2834
	if (!i915.enable_hangcheck)
2835 2836
		return;

2837 2838 2839 2840 2841 2842 2843
	/* Don't continually defer the hangcheck so that it is always run at
	 * least once after work has been scheduled on any ring. Otherwise,
	 * we will ignore a hung ring if a second ring is kept busy.
	 */

	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
2844 2845
}

2846
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
2847 2848 2849 2850 2851 2852
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

2853
	GEN5_IRQ_RESET(SDE);
2854 2855 2856

	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
2857
}
2858

P
Paulo Zanoni 已提交
2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
2875 2876 2877 2878
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

2879
static void gen5_gt_irq_reset(struct drm_device *dev)
2880 2881 2882
{
	struct drm_i915_private *dev_priv = dev->dev_private;

2883
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
2884
	if (INTEL_INFO(dev)->gen >= 6)
2885
		GEN5_IRQ_RESET(GEN6_PM);
2886 2887
}

L
Linus Torvalds 已提交
2888 2889
/* drm_dma.h hooks
*/
P
Paulo Zanoni 已提交
2890
static void ironlake_irq_reset(struct drm_device *dev)
2891
{
2892
	struct drm_i915_private *dev_priv = dev->dev_private;
2893

2894
	I915_WRITE(HWSTAM, 0xffffffff);
2895

2896
	GEN5_IRQ_RESET(DE);
2897 2898
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
2899

2900
	gen5_gt_irq_reset(dev);
2901

2902
	ibx_irq_reset(dev);
2903
}
2904

2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	GEN5_IRQ_RESET(VLV_);
}

J
Jesse Barnes 已提交
2918 2919
static void valleyview_irq_preinstall(struct drm_device *dev)
{
2920
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2921 2922 2923 2924 2925 2926 2927

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

2928
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
2929

2930
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
J
Jesse Barnes 已提交
2931

2932
	vlv_display_irq_reset(dev_priv);
J
Jesse Barnes 已提交
2933 2934
}

2935 2936 2937 2938 2939 2940 2941 2942
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
2943
static void gen8_irq_reset(struct drm_device *dev)
2944 2945 2946 2947 2948 2949 2950
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

2951
	gen8_gt_irq_reset(dev_priv);
2952

2953
	for_each_pipe(dev_priv, pipe)
2954 2955
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
2956
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
2957

2958 2959 2960
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
2961

2962 2963
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_reset(dev);
2964
}
2965

2966 2967
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask)
2968
{
2969
	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
2970

2971
	spin_lock_irq(&dev_priv->irq_lock);
2972 2973 2974 2975
	if (pipe_mask & 1 << PIPE_A)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
				  dev_priv->de_irq_mask[PIPE_A],
				  ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
2976 2977 2978 2979 2980 2981 2982 2983
	if (pipe_mask & 1 << PIPE_B)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
				  dev_priv->de_irq_mask[PIPE_B],
				  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
	if (pipe_mask & 1 << PIPE_C)
		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
				  dev_priv->de_irq_mask[PIPE_C],
				  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
2984
	spin_unlock_irq(&dev_priv->irq_lock);
2985 2986
}

2987 2988 2989 2990 2991 2992 2993
static void cherryview_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

2994
	gen8_gt_irq_reset(dev_priv);
2995 2996 2997 2998 2999

	GEN5_IRQ_RESET(GEN8_PCU_);

	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);

3000
	vlv_display_irq_reset(dev_priv);
3001 3002
}

3003
static void ibx_hpd_irq_setup(struct drm_device *dev)
3004
{
3005
	struct drm_i915_private *dev_priv = dev->dev_private;
3006
	struct intel_encoder *intel_encoder;
3007
	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
3008 3009

	if (HAS_PCH_IBX(dev)) {
3010
		hotplug_irqs = SDE_HOTPLUG_MASK;
3011
		for_each_intel_encoder(dev, intel_encoder)
3012
			if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
3013
				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
X
Xiong Zhang 已提交
3014 3015 3016 3017 3018
	} else if (HAS_PCH_SPT(dev)) {
		hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
		for_each_intel_encoder(dev, intel_encoder)
			if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
				enabled_irqs |= hpd_spt[intel_encoder->hpd_pin];
3019
	} else {
3020
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3021
		for_each_intel_encoder(dev, intel_encoder)
3022
			if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
3023
				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
3024
	}
3025

3026
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3027 3028 3029 3030 3031 3032 3033

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 *
	 * This register is the same on all known PCH chips.
	 */
3034 3035 3036 3037 3038 3039
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
X
Xiong Zhang 已提交
3040 3041 3042 3043 3044 3045 3046

	/* enable SPT PORTE hot plug */
	if (HAS_PCH_SPT(dev)) {
		hotplug = I915_READ(PCH_PORT_HOTPLUG2);
		hotplug |= PORTE_HOTPLUG_ENABLE;
		I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
	}
3047 3048
}

3049 3050 3051 3052 3053 3054 3055 3056 3057
static void bxt_hpd_irq_setup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	u32 hotplug_port = 0;
	u32 hotplug_ctrl;

	/* Now, enable HPD */
	for_each_intel_encoder(dev, intel_encoder) {
3058
		if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state
3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084
				== HPD_ENABLED)
			hotplug_port |= hpd_bxt[intel_encoder->hpd_pin];
	}

	/* Mask all HPD control bits */
	hotplug_ctrl = I915_READ(BXT_HOTPLUG_CTL) & ~BXT_HOTPLUG_CTL_MASK;

	/* Enable requested port in hotplug control */
	/* TODO: implement (short) HPD support on port A */
	WARN_ON_ONCE(hotplug_port & BXT_DE_PORT_HP_DDIA);
	if (hotplug_port & BXT_DE_PORT_HP_DDIB)
		hotplug_ctrl |= BXT_DDIB_HPD_ENABLE;
	if (hotplug_port & BXT_DE_PORT_HP_DDIC)
		hotplug_ctrl |= BXT_DDIC_HPD_ENABLE;
	I915_WRITE(BXT_HOTPLUG_CTL, hotplug_ctrl);

	/* Unmask DDI hotplug in IMR */
	hotplug_ctrl = I915_READ(GEN8_DE_PORT_IMR) & ~hotplug_port;
	I915_WRITE(GEN8_DE_PORT_IMR, hotplug_ctrl);

	/* Enable DDI hotplug in IER */
	hotplug_ctrl = I915_READ(GEN8_DE_PORT_IER) | hotplug_port;
	I915_WRITE(GEN8_DE_PORT_IER, hotplug_ctrl);
	POSTING_READ(GEN8_DE_PORT_IER);
}

P
Paulo Zanoni 已提交
3085 3086
static void ibx_irq_postinstall(struct drm_device *dev)
{
3087
	struct drm_i915_private *dev_priv = dev->dev_private;
3088
	u32 mask;
3089

D
Daniel Vetter 已提交
3090 3091 3092
	if (HAS_PCH_NOP(dev))
		return;

3093
	if (HAS_PCH_IBX(dev))
3094
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3095
	else
3096
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3097

3098
	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
P
Paulo Zanoni 已提交
3099 3100 3101
	I915_WRITE(SDEIMR, ~mask);
}

3102 3103 3104 3105 3106 3107 3108 3109
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3110
	if (HAS_L3_DPF(dev)) {
3111
		/* L3 parity interrupt is always unmasked. */
3112 3113
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3114 3115 3116 3117 3118 3119 3120 3121 3122 3123
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3124
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3125 3126

	if (INTEL_INFO(dev)->gen >= 6) {
3127 3128 3129 3130
		/*
		 * RPS interrupts will get enabled/disabled on demand when RPS
		 * itself is enabled/disabled.
		 */
3131 3132 3133
		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3134
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3135
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3136 3137 3138
	}
}

3139
static int ironlake_irq_postinstall(struct drm_device *dev)
3140
{
3141
	struct drm_i915_private *dev_priv = dev->dev_private;
3142 3143 3144 3145 3146 3147
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3148
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3149
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3150
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
3151 3152 3153
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3154 3155 3156
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3157 3158
		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
3159
	}
3160

3161
	dev_priv->irq_mask = ~display_mask;
3162

3163 3164
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3165 3166
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3167
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3168

3169
	gen5_gt_irq_postinstall(dev);
3170

P
Paulo Zanoni 已提交
3171
	ibx_irq_postinstall(dev);
3172

3173
	if (IS_IRONLAKE_M(dev)) {
3174 3175 3176
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3177 3178
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3179
		spin_lock_irq(&dev_priv->irq_lock);
3180
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3181
		spin_unlock_irq(&dev_priv->irq_lock);
3182 3183
	}

3184 3185 3186
	return 0;
}

3187 3188 3189 3190
static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3191
	enum pipe pipe;
3192 3193 3194 3195

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;

3196 3197
	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3198 3199 3200 3201 3202
	POSTING_READ(PIPESTAT(PIPE_A));

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3203 3204 3205
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3206 3207 3208 3209

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3210 3211
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3212 3213 3214 3215 3216
	dev_priv->irq_mask &= ~iir_mask;

	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3217 3218
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
3219 3220 3221 3222 3223 3224
}

static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3225
	enum pipe pipe;
3226 3227 3228

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3229
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3230 3231
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3232 3233 3234

	dev_priv->irq_mask |= iir_mask;
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3235
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3236 3237 3238 3239 3240 3241 3242
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	POSTING_READ(VLV_IIR);

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3243 3244 3245
	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3246 3247 3248

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;
3249 3250 3251

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263
	POSTING_READ(PIPESTAT(PIPE_A));
}

void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3264
	if (intel_irqs_enabled(dev_priv))
3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276
		valleyview_display_irqs_install(dev_priv);
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3277
	if (intel_irqs_enabled(dev_priv))
3278 3279 3280
		valleyview_display_irqs_uninstall(dev_priv);
}

3281
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
J
Jesse Barnes 已提交
3282
{
3283
	dev_priv->irq_mask = ~0;
J
Jesse Barnes 已提交
3284

3285 3286 3287
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
3288
	I915_WRITE(VLV_IIR, 0xffffffff);
3289 3290 3291 3292
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
J
Jesse Barnes 已提交
3293

3294 3295
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3296
	spin_lock_irq(&dev_priv->irq_lock);
3297 3298
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_install(dev_priv);
3299
	spin_unlock_irq(&dev_priv->irq_lock);
3300 3301 3302 3303 3304 3305 3306
}

static int valleyview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	vlv_display_irq_postinstall(dev_priv);
J
Jesse Barnes 已提交
3307

3308
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3309 3310 3311 3312 3313 3314 3315 3316

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3317 3318 3319 3320

	return 0;
}

3321 3322 3323 3324 3325
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3326
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3327
			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3328 3329
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3330
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3331 3332 3333
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3334
		0,
3335 3336
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3337 3338
		};

3339
	dev_priv->pm_irq_mask = 0xffffffff;
3340 3341
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3342 3343 3344 3345 3346
	/*
	 * RPS interrupts will get enabled/disabled on demand when RPS itself
	 * is enabled/disabled.
	 */
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
3347
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3348 3349 3350 3351
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3352 3353
	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	uint32_t de_pipe_enables;
3354
	int pipe;
S
Shashank Sharma 已提交
3355
	u32 de_port_en = GEN8_AUX_CHANNEL_A;
3356

J
Jesse Barnes 已提交
3357
	if (IS_GEN9(dev_priv)) {
3358 3359
		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
S
Shashank Sharma 已提交
3360
		de_port_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
J
Jesse Barnes 已提交
3361
			GEN9_AUX_CHANNEL_D;
S
Shashank Sharma 已提交
3362 3363 3364

		if (IS_BROXTON(dev_priv))
			de_port_en |= BXT_DE_PORT_GMBUS;
J
Jesse Barnes 已提交
3365
	} else
3366 3367 3368 3369 3370 3371
		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3372 3373 3374
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3375

3376
	for_each_pipe(dev_priv, pipe)
3377
		if (intel_display_power_is_enabled(dev_priv,
3378 3379 3380 3381
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3382

S
Shashank Sharma 已提交
3383
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_en, de_port_en);
3384 3385 3386 3387 3388 3389
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3390 3391
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_pre_postinstall(dev);
P
Paulo Zanoni 已提交
3392

3393 3394 3395
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

3396 3397
	if (HAS_PCH_SPLIT(dev))
		ibx_irq_postinstall(dev);
3398 3399 3400 3401 3402 3403 3404

	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3405 3406 3407 3408
static int cherryview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3409
	vlv_display_irq_postinstall(dev_priv);
3410 3411 3412 3413 3414 3415 3416 3417 3418

	gen8_gt_irq_postinstall(dev_priv);

	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3419 3420 3421 3422 3423 3424 3425
static void gen8_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3426
	gen8_irq_reset(dev);
3427 3428
}

3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439
static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
{
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irq(&dev_priv->irq_lock);
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
	spin_unlock_irq(&dev_priv->irq_lock);

	vlv_display_irq_reset(dev_priv);

3440
	dev_priv->irq_mask = ~0;
3441 3442
}

J
Jesse Barnes 已提交
3443 3444
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3445
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3446 3447 3448 3449

	if (!dev_priv)
		return;

3450 3451
	I915_WRITE(VLV_MASTER_IER, 0);

3452 3453
	gen5_gt_irq_reset(dev);

J
Jesse Barnes 已提交
3454
	I915_WRITE(HWSTAM, 0xffffffff);
3455

3456
	vlv_display_irq_uninstall(dev_priv);
J
Jesse Barnes 已提交
3457 3458
}

3459 3460 3461 3462 3463 3464 3465 3466 3467 3468
static void cherryview_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3469
	gen8_gt_irq_reset(dev_priv);
3470

3471
	GEN5_IRQ_RESET(GEN8_PCU_);
3472

3473
	vlv_display_irq_uninstall(dev_priv);
3474 3475
}

3476
static void ironlake_irq_uninstall(struct drm_device *dev)
3477
{
3478
	struct drm_i915_private *dev_priv = dev->dev_private;
3479 3480 3481 3482

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3483
	ironlake_irq_reset(dev);
3484 3485
}

3486
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3487
{
3488
	struct drm_i915_private *dev_priv = dev->dev_private;
3489
	int pipe;
3490

3491
	for_each_pipe(dev_priv, pipe)
3492
		I915_WRITE(PIPESTAT(pipe), 0);
3493 3494 3495
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3496 3497 3498 3499
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3500
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3501 3502 3503 3504 3505 3506 3507 3508 3509

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3510
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
C
Chris Wilson 已提交
3511 3512 3513 3514 3515 3516 3517 3518
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3519 3520
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3521
	spin_lock_irq(&dev_priv->irq_lock);
3522 3523
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3524
	spin_unlock_irq(&dev_priv->irq_lock);
3525

C
Chris Wilson 已提交
3526 3527 3528
	return 0;
}

3529 3530 3531 3532
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
3533
			       int plane, int pipe, u32 iir)
3534
{
3535
	struct drm_i915_private *dev_priv = dev->dev_private;
3536
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3537

3538
	if (!intel_pipe_handle_vblank(dev, pipe))
3539 3540 3541
		return false;

	if ((iir & flip_pending) == 0)
3542
		goto check_page_flip;
3543 3544 3545 3546 3547 3548 3549 3550

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
3551
		goto check_page_flip;
3552

3553
	intel_prepare_page_flip(dev, plane);
3554 3555
	intel_finish_page_flip(dev, pipe);
	return true;
3556 3557 3558 3559

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
3560 3561
}

3562
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3563
{
3564
	struct drm_device *dev = arg;
3565
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3566 3567 3568 3569 3570 3571 3572
	u16 iir, new_iir;
	u32 pipe_stats[2];
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

3573 3574 3575
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

C
Chris Wilson 已提交
3576 3577 3578 3579 3580 3581 3582 3583 3584 3585
	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3586
		spin_lock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3587
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3588
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
C
Chris Wilson 已提交
3589

3590
		for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
3591 3592 3593 3594 3595 3596
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
3597
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
3598 3599
				I915_WRITE(reg, pipe_stats[pipe]);
		}
3600
		spin_unlock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3601 3602 3603 3604 3605

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
3606
			notify_ring(&dev_priv->ring[RCS]);
C
Chris Wilson 已提交
3607

3608
		for_each_pipe(dev_priv, pipe) {
3609
			int plane = pipe;
3610
			if (HAS_FBC(dev))
3611 3612
				plane = !plane;

3613
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3614 3615
			    i8xx_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
3616

3617
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3618
				i9xx_pipe_crc_irq_handler(dev, pipe);
3619

3620 3621 3622
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3623
		}
C
Chris Wilson 已提交
3624 3625 3626 3627 3628 3629 3630 3631 3632

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
3633
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3634 3635
	int pipe;

3636
	for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
3637 3638 3639 3640 3641 3642 3643 3644 3645
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

3646 3647
static void i915_irq_preinstall(struct drm_device * dev)
{
3648
	struct drm_i915_private *dev_priv = dev->dev_private;
3649 3650 3651 3652 3653 3654 3655
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3656
	I915_WRITE16(HWSTAM, 0xeffe);
3657
	for_each_pipe(dev_priv, pipe)
3658 3659 3660 3661 3662 3663 3664 3665
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
3666
	struct drm_i915_private *dev_priv = dev->dev_private;
3667
	u32 enable_mask;
3668

3669 3670 3671 3672 3673 3674 3675 3676
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3677
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3678 3679 3680 3681 3682 3683 3684

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_USER_INTERRUPT;

3685
	if (I915_HAS_HOTPLUG(dev)) {
3686 3687 3688
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		POSTING_READ(PORT_HOTPLUG_EN);

3689 3690 3691 3692 3693 3694 3695 3696 3697 3698
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3699
	i915_enable_asle_pipestat(dev);
3700

3701 3702
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3703
	spin_lock_irq(&dev_priv->irq_lock);
3704 3705
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3706
	spin_unlock_irq(&dev_priv->irq_lock);
3707

3708 3709 3710
	return 0;
}

3711 3712 3713 3714 3715 3716
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
3717
	struct drm_i915_private *dev_priv = dev->dev_private;
3718 3719
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

3720
	if (!intel_pipe_handle_vblank(dev, pipe))
3721 3722 3723
		return false;

	if ((iir & flip_pending) == 0)
3724
		goto check_page_flip;
3725 3726 3727 3728 3729 3730 3731 3732

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
3733
		goto check_page_flip;
3734

3735
	intel_prepare_page_flip(dev, plane);
3736 3737
	intel_finish_page_flip(dev, pipe);
	return true;
3738 3739 3740 3741

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
3742 3743
}

3744
static irqreturn_t i915_irq_handler(int irq, void *arg)
3745
{
3746
	struct drm_device *dev = arg;
3747
	struct drm_i915_private *dev_priv = dev->dev_private;
3748
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3749 3750 3751 3752
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
3753

3754 3755 3756
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3757
	iir = I915_READ(IIR);
3758 3759
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
3760
		bool blc_event = false;
3761 3762 3763 3764 3765 3766

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3767
		spin_lock(&dev_priv->irq_lock);
3768
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3769
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3770

3771
		for_each_pipe(dev_priv, pipe) {
3772 3773 3774
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

3775
			/* Clear the PIPE*STAT regs before the IIR */
3776 3777
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
3778
				irq_received = true;
3779 3780
			}
		}
3781
		spin_unlock(&dev_priv->irq_lock);
3782 3783 3784 3785 3786

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
3787 3788 3789
		if (I915_HAS_HOTPLUG(dev) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
3790

3791
		I915_WRITE(IIR, iir & ~flip_mask);
3792 3793 3794
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
3795
			notify_ring(&dev_priv->ring[RCS]);
3796

3797
		for_each_pipe(dev_priv, pipe) {
3798
			int plane = pipe;
3799
			if (HAS_FBC(dev))
3800
				plane = !plane;
3801

3802
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3803 3804
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3805 3806 3807

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
3808 3809

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3810
				i9xx_pipe_crc_irq_handler(dev, pipe);
3811

3812 3813 3814
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
3835
		ret = IRQ_HANDLED;
3836
		iir = new_iir;
3837
	} while (iir & ~flip_mask);
3838 3839 3840 3841 3842 3843

	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
3844
	struct drm_i915_private *dev_priv = dev->dev_private;
3845 3846 3847 3848 3849 3850 3851
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3852
	I915_WRITE16(HWSTAM, 0xffff);
3853
	for_each_pipe(dev_priv, pipe) {
3854
		/* Clear enable bits; then clear status bits */
3855
		I915_WRITE(PIPESTAT(pipe), 0);
3856 3857
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
3858 3859 3860 3861 3862 3863 3864 3865
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
3866
	struct drm_i915_private *dev_priv = dev->dev_private;
3867 3868
	int pipe;

3869 3870
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3871 3872

	I915_WRITE(HWSTAM, 0xeffe);
3873
	for_each_pipe(dev_priv, pipe)
3874 3875 3876 3877 3878 3879 3880 3881
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
3882
	struct drm_i915_private *dev_priv = dev->dev_private;
3883
	u32 enable_mask;
3884 3885 3886
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
3887
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3888
			       I915_DISPLAY_PORT_INTERRUPT |
3889 3890 3891 3892 3893 3894 3895
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
3896 3897
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3898 3899 3900 3901
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
3902

3903 3904
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3905
	spin_lock_irq(&dev_priv->irq_lock);
3906 3907 3908
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3909
	spin_unlock_irq(&dev_priv->irq_lock);
3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3930 3931 3932
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

3933
	i915_enable_asle_pipestat(dev);
3934 3935 3936 3937

	return 0;
}

3938
static void i915_hpd_irq_setup(struct drm_device *dev)
3939
{
3940
	struct drm_i915_private *dev_priv = dev->dev_private;
3941
	struct intel_encoder *intel_encoder;
3942 3943
	u32 hotplug_en;

3944 3945
	assert_spin_locked(&dev_priv->irq_lock);

3946 3947 3948 3949 3950
	hotplug_en = I915_READ(PORT_HOTPLUG_EN);
	hotplug_en &= ~HOTPLUG_INT_EN_MASK;
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
	for_each_intel_encoder(dev, intel_encoder)
3951
		if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963
			hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
	if (IS_G4X(dev))
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3964 3965
}

3966
static irqreturn_t i965_irq_handler(int irq, void *arg)
3967
{
3968
	struct drm_device *dev = arg;
3969
	struct drm_i915_private *dev_priv = dev->dev_private;
3970 3971 3972
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	int ret = IRQ_NONE, pipe;
3973 3974 3975
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3976

3977 3978 3979
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

3980 3981 3982
	iir = I915_READ(IIR);

	for (;;) {
3983
		bool irq_received = (iir & ~flip_mask) != 0;
3984 3985
		bool blc_event = false;

3986 3987 3988 3989 3990
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3991
		spin_lock(&dev_priv->irq_lock);
3992
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3993
			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3994

3995
		for_each_pipe(dev_priv, pipe) {
3996 3997 3998 3999 4000 4001 4002 4003
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4004
				irq_received = true;
4005 4006
			}
		}
4007
		spin_unlock(&dev_priv->irq_lock);
4008 4009 4010 4011 4012 4013 4014

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4015 4016
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
4017

4018
		I915_WRITE(IIR, iir & ~flip_mask);
4019 4020 4021
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
C
Chris Wilson 已提交
4022
			notify_ring(&dev_priv->ring[RCS]);
4023
		if (iir & I915_BSD_USER_INTERRUPT)
C
Chris Wilson 已提交
4024
			notify_ring(&dev_priv->ring[VCS]);
4025

4026
		for_each_pipe(dev_priv, pipe) {
4027
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4028 4029
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4030 4031 4032

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4033 4034

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4035
				i9xx_pipe_crc_irq_handler(dev, pipe);
4036

4037 4038
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
4039
		}
4040 4041 4042 4043

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

4044 4045 4046
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4070
	struct drm_i915_private *dev_priv = dev->dev_private;
4071 4072 4073 4074 4075
	int pipe;

	if (!dev_priv)
		return;

4076 4077
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4078 4079

	I915_WRITE(HWSTAM, 0xffffffff);
4080
	for_each_pipe(dev_priv, pipe)
4081 4082 4083 4084
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

4085
	for_each_pipe(dev_priv, pipe)
4086 4087 4088 4089 4090
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4091 4092 4093 4094 4095 4096 4097
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4098
void intel_irq_init(struct drm_i915_private *dev_priv)
4099
{
4100
	struct drm_device *dev = dev_priv->dev;
4101

4102 4103
	intel_hpd_init_work(dev_priv);

4104
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4105
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4106

4107
	/* Let's track the enabled rps events */
4108
	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
4109
		/* WaGsvRC0ResidencyMethod:vlv */
4110
		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
4111 4112
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4113

4114 4115
	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
			  i915_hangcheck_elapsed);
4116

4117
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
4118

4119
	if (IS_GEN2(dev_priv)) {
4120 4121
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4122
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4123 4124
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4125 4126 4127
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4128 4129
	}

4130 4131 4132 4133 4134
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
4135
	if (!IS_GEN2(dev_priv))
4136 4137
		dev->vblank_disable_immediate = true;

4138 4139
	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4140

4141
	if (IS_CHERRYVIEW(dev_priv)) {
4142 4143 4144 4145 4146 4147 4148
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4149
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
4150 4151 4152 4153 4154 4155
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4156
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4157
	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4158
		dev->driver->irq_handler = gen8_irq_handler;
4159
		dev->driver->irq_preinstall = gen8_irq_reset;
4160 4161 4162 4163
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
4164 4165 4166 4167
		if (HAS_PCH_SPLIT(dev))
			dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
		else
			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4168 4169
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
4170
		dev->driver->irq_preinstall = ironlake_irq_reset;
4171 4172 4173 4174
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4175
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4176
	} else {
4177
		if (INTEL_INFO(dev_priv)->gen == 2) {
C
Chris Wilson 已提交
4178 4179 4180 4181
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4182
		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4183 4184 4185 4186
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
C
Chris Wilson 已提交
4187
		} else {
4188 4189 4190 4191
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
C
Chris Wilson 已提交
4192
		}
4193 4194
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4195 4196 4197 4198
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4199

4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222
int intel_irq_install(struct drm_i915_private *dev_priv)
{
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
	dev_priv->pm.irqs_enabled = true;

	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
}

4223 4224 4225 4226 4227 4228 4229
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4230 4231 4232 4233 4234 4235 4236
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
	drm_irq_uninstall(dev_priv->dev);
	intel_hpd_cancel_work(dev_priv);
	dev_priv->pm.irqs_enabled = false;
}

4237 4238 4239 4240 4241 4242 4243
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4244
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4245
{
4246
	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
4247
	dev_priv->pm.irqs_enabled = false;
4248
	synchronize_irq(dev_priv->dev->irq);
4249 4250
}

4251 4252 4253 4254 4255 4256 4257
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4258
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4259
{
4260
	dev_priv->pm.irqs_enabled = true;
4261 4262
	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4263
}