cxgb4_main.c 187.7 KB
Newer Older
1 2 3
/*
 * This file is part of the Chelsio T4 Ethernet driver for Linux.
 *
4
 * Copyright (c) 2003-2016 Chelsio Communications, Inc. All rights reserved.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

#include <linux/bitmap.h>
#include <linux/crc32.h>
#include <linux/ctype.h>
#include <linux/debugfs.h>
#include <linux/err.h>
#include <linux/etherdevice.h>
#include <linux/firmware.h>
44
#include <linux/if.h>
45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
#include <linux/if_vlan.h>
#include <linux/init.h>
#include <linux/log2.h>
#include <linux/mdio.h>
#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/mutex.h>
#include <linux/netdevice.h>
#include <linux/pci.h>
#include <linux/aer.h>
#include <linux/rtnetlink.h>
#include <linux/sched.h>
#include <linux/seq_file.h>
#include <linux/sockios.h>
#include <linux/vmalloc.h>
#include <linux/workqueue.h>
#include <net/neighbour.h>
#include <net/netevent.h>
63
#include <net/addrconf.h>
64
#include <net/bonding.h>
65
#include <linux/uaccess.h>
66
#include <linux/crash_dump.h>
67
#include <net/udp_tunnel.h>
68
#include <net/xfrm.h>
69 70 71
#if defined(CONFIG_CHELSIO_TLS_DEVICE)
#include <net/tls.h>
#endif
72 73

#include "cxgb4.h"
74
#include "cxgb4_filter.h"
75
#include "t4_regs.h"
76
#include "t4_values.h"
77 78
#include "t4_msg.h"
#include "t4fw_api.h"
79
#include "t4fw_version.h"
80
#include "cxgb4_dcb.h"
81
#include "srq.h"
82
#include "cxgb4_debugfs.h"
83
#include "clip_tbl.h"
84
#include "l2t.h"
85
#include "smt.h"
86
#include "sched.h"
87
#include "cxgb4_tc_u32.h"
88
#include "cxgb4_tc_flower.h"
89
#include "cxgb4_tc_mqprio.h"
90
#include "cxgb4_tc_matchall.h"
91
#include "cxgb4_ptp.h"
92
#include "cxgb4_cudbg.h"
93

94 95
char cxgb4_driver_name[] = KBUILD_MODNAME;

96
#define DRV_DESC "Chelsio T4/T5/T6 Network Driver"
97 98 99 100 101

#define DFLT_MSG_ENABLE (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK | \
			 NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP |\
			 NETIF_MSG_RX_ERR | NETIF_MSG_TX_ERR)

102 103 104
/* Macros needed to support the PCI Device ID Table ...
 */
#define CH_PCI_DEVICE_ID_TABLE_DEFINE_BEGIN \
105
	static const struct pci_device_id cxgb4_pci_tbl[] = {
G
Ganesh Goudar 已提交
106 107 108
#define CXGB4_UNIFIED_PF 0x4

#define CH_PCI_DEVICE_ID_FUNCTION CXGB4_UNIFIED_PF
109

110 111 112 113 114 115
/* Include PCI Device IDs for both PF4 and PF0-3 so our PCI probe() routine is
 * called for both.
 */
#define CH_PCI_DEVICE_ID_FUNCTION2 0x0

#define CH_PCI_ID_TABLE_ENTRY(devid) \
G
Ganesh Goudar 已提交
116
		{PCI_VDEVICE(CHELSIO, (devid)), CXGB4_UNIFIED_PF}
117 118 119 120 121 122

#define CH_PCI_DEVICE_ID_TABLE_DEFINE_END \
		{ 0, } \
	}

#include "t4_pci_id_tbl.h"
123

124
#define FW4_FNAME "cxgb4/t4fw.bin"
S
Santosh Rastapur 已提交
125
#define FW5_FNAME "cxgb4/t5fw.bin"
126
#define FW6_FNAME "cxgb4/t6fw.bin"
127
#define FW4_CFNAME "cxgb4/t4-config.txt"
S
Santosh Rastapur 已提交
128
#define FW5_CFNAME "cxgb4/t5-config.txt"
129
#define FW6_CFNAME "cxgb4/t6-config.txt"
130 131 132 133
#define PHY_AQ1202_FIRMWARE "cxgb4/aq1202_fw.cld"
#define PHY_BCM84834_FIRMWARE "cxgb4/bcm8483.bin"
#define PHY_AQ1202_DEVICEID 0x4409
#define PHY_BCM84834_DEVICEID 0x4486
134 135 136 137 138

MODULE_DESCRIPTION(DRV_DESC);
MODULE_AUTHOR("Chelsio Communications");
MODULE_LICENSE("Dual BSD/GPL");
MODULE_DEVICE_TABLE(pci, cxgb4_pci_tbl);
139
MODULE_FIRMWARE(FW4_FNAME);
S
Santosh Rastapur 已提交
140
MODULE_FIRMWARE(FW5_FNAME);
141
MODULE_FIRMWARE(FW6_FNAME);
142 143 144 145 146 147 148 149 150 151 152 153 154 155 156

/*
 * The driver uses the best interrupt scheme available on a platform in the
 * order MSI-X, MSI, legacy INTx interrupts.  This parameter determines which
 * of these schemes the driver may consider as follows:
 *
 * msi = 2: choose from among all three options
 * msi = 1: only consider MSI and INTx interrupts
 * msi = 0: force INTx interrupts
 */
static int msi = 2;

module_param(msi, int, 0644);
MODULE_PARM_DESC(msi, "whether to use INTx (0), MSI (1) or MSI-X (2)");

157 158 159 160 161 162 163 164 165 166 167 168 169 170
/*
 * Normally we tell the chip to deliver Ingress Packets into our DMA buffers
 * offset by 2 bytes in order to have the IP headers line up on 4-byte
 * boundaries.  This is a requirement for many architectures which will throw
 * a machine check fault if an attempt is made to access one of the 4-byte IP
 * header fields on a non-4-byte boundary.  And it's a major performance issue
 * even on some architectures which allow it like some implementations of the
 * x86 ISA.  However, some architectures don't mind this and for some very
 * edge-case performance sensitive applications (like forwarding large volumes
 * of small packets), setting this DMA offset to 0 will decrease the number of
 * PCI-E Bus transfers enough to measurably affect performance.
 */
static int rx_dma_offset = 2;

171 172 173 174 175 176 177 178 179 180 181
/* TX Queue select used to determine what algorithm to use for selecting TX
 * queue. Select between the kernel provided function (select_queue=0) or user
 * cxgb_select_queue function (select_queue=1)
 *
 * Default: select_queue=0
 */
static int select_queue;
module_param(select_queue, int, 0644);
MODULE_PARM_DESC(select_queue,
		 "Select between kernel provided method of selecting or driver method of selecting TX queue. Default is kernel method.");

182 183
static struct dentry *cxgb4_debugfs_root;

184 185
LIST_HEAD(adapter_list);
DEFINE_MUTEX(uld_mutex);
186
LIST_HEAD(uld_list);
187

V
Vishal Kulkarni 已提交
188 189
static int cfg_queues(struct adapter *adap);

190 191 192 193 194 195 196
static void link_report(struct net_device *dev)
{
	if (!netif_carrier_ok(dev))
		netdev_info(dev, "link down\n");
	else {
		static const char *fc[] = { "no", "Rx", "Tx", "Tx/Rx" };

197
		const char *s;
198 199 200
		const struct port_info *p = netdev_priv(dev);

		switch (p->link_cfg.speed) {
201 202
		case 100:
			s = "100Mbps";
203
			break;
204
		case 1000:
205
			s = "1Gbps";
206
			break;
207 208 209 210 211
		case 10000:
			s = "10Gbps";
			break;
		case 25000:
			s = "25Gbps";
212
			break;
213
		case 40000:
214 215
			s = "40Gbps";
			break;
216 217 218
		case 50000:
			s = "50Gbps";
			break;
219 220 221
		case 100000:
			s = "100Gbps";
			break;
222 223 224 225
		default:
			pr_info("%s: unsupported speed: %d\n",
				dev->name, p->link_cfg.speed);
			return;
226 227 228 229 230 231 232
		}

		netdev_info(dev, "link up, %s, full-duplex, %s PAUSE\n", s,
			    fc[p->link_cfg.fc]);
	}
}

233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248
#ifdef CONFIG_CHELSIO_T4_DCB
/* Set up/tear down Data Center Bridging Priority mapping for a net device. */
static void dcb_tx_queue_prio_enable(struct net_device *dev, int enable)
{
	struct port_info *pi = netdev_priv(dev);
	struct adapter *adap = pi->adapter;
	struct sge_eth_txq *txq = &adap->sge.ethtxq[pi->first_qset];
	int i;

	/* We use a simple mapping of Port TX Queue Index to DCB
	 * Priority when we're enabling DCB.
	 */
	for (i = 0; i < pi->nqsets; i++, txq++) {
		u32 name, value;
		int err;

249 250 251 252
		name = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DMAQ) |
			FW_PARAMS_PARAM_X_V(
				FW_PARAMS_PARAM_DMAQ_EQ_DCBPRIO_ETH) |
			FW_PARAMS_PARAM_YZ_V(txq->q.cntxt_id));
253 254 255 256 257 258
		value = enable ? i : 0xffffffff;

		/* Since we can be called while atomic (from "interrupt
		 * level") we need to issue the Set Parameters Commannd
		 * without sleeping (timeout < 0).
		 */
259
		err = t4_set_params_timeout(adap, adap->mbox, adap->pf, 0, 1,
260 261
					    &name, &value,
					    -FW_CMD_MAX_TIMEOUT);
262 263 264 265 266

		if (err)
			dev_err(adap->pdev_dev,
				"Can't %s DCB Priority on port %d, TX Queue %d: err=%d\n",
				enable ? "set" : "unset", pi->port_id, i, -err);
267
		else
268
			txq->dcb_prio = enable ? value : 0;
269 270 271
	}
}

272
int cxgb4_dcb_enabled(const struct net_device *dev)
273 274 275 276 277 278 279 280 281
{
	struct port_info *pi = netdev_priv(dev);

	if (!pi->dcb.enabled)
		return 0;

	return ((pi->dcb.state == CXGB4_DCB_STATE_FW_ALLSYNCED) ||
		(pi->dcb.state == CXGB4_DCB_STATE_HOST));
}
A
Arnd Bergmann 已提交
282
#endif /* CONFIG_CHELSIO_T4_DCB */
283

284 285 286 287 288 289 290 291
void t4_os_link_changed(struct adapter *adapter, int port_id, int link_stat)
{
	struct net_device *dev = adapter->port[port_id];

	/* Skip changes from disabled ports. */
	if (netif_running(dev) && link_stat != netif_carrier_ok(dev)) {
		if (link_stat)
			netif_carrier_on(dev);
292 293
		else {
#ifdef CONFIG_CHELSIO_T4_DCB
294
			if (cxgb4_dcb_enabled(dev)) {
295
				cxgb4_dcb_reset(dev);
296 297
				dcb_tx_queue_prio_enable(dev, false);
			}
298
#endif /* CONFIG_CHELSIO_T4_DCB */
299
			netif_carrier_off(dev);
300
		}
301 302 303 304 305

		link_report(dev);
	}
}

306
void t4_os_portmod_changed(struct adapter *adap, int port_id)
307 308
{
	static const char *mod_str[] = {
309
		NULL, "LR", "SR", "ER", "passive DA", "active DA", "LRM"
310 311
	};

312 313
	struct net_device *dev = adap->port[port_id];
	struct port_info *pi = netdev_priv(dev);
314 315 316

	if (pi->mod_type == FW_PORT_MOD_TYPE_NONE)
		netdev_info(dev, "port module unplugged\n");
317
	else if (pi->mod_type < ARRAY_SIZE(mod_str))
318
		netdev_info(dev, "%s module inserted\n", mod_str[pi->mod_type]);
319 320 321 322 323 324 325 326 327 328 329
	else if (pi->mod_type == FW_PORT_MOD_TYPE_NOTSUPPORTED)
		netdev_info(dev, "%s: unsupported port module inserted\n",
			    dev->name);
	else if (pi->mod_type == FW_PORT_MOD_TYPE_UNKNOWN)
		netdev_info(dev, "%s: unknown port module inserted\n",
			    dev->name);
	else if (pi->mod_type == FW_PORT_MOD_TYPE_ERROR)
		netdev_info(dev, "%s: transceiver module error\n", dev->name);
	else
		netdev_info(dev, "%s: unknown module type %d inserted\n",
			    dev->name, pi->mod_type);
330 331 332 333 334

	/* If the interface is running, then we'll need any "sticky" Link
	 * Parameters redone with a new Transceiver Module.
	 */
	pi->link_cfg.redo_l1cfg = netif_running(dev);
335 336
}

337 338 339 340
int dbfifo_int_thresh = 10; /* 10 == 640 entry threshold */
module_param(dbfifo_int_thresh, int, 0644);
MODULE_PARM_DESC(dbfifo_int_thresh, "doorbell fifo interrupt threshold");

341
/*
342
 * usecs to sleep while draining the dbfifo
343
 */
344 345 346 347 348 349
static int dbfifo_drain_delay = 1000;
module_param(dbfifo_drain_delay, int, 0644);
MODULE_PARM_DESC(dbfifo_drain_delay,
		 "usecs to sleep while draining the dbfifo");

static inline int cxgb4_set_addr_hash(struct port_info *pi)
350
{
351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369
	struct adapter *adap = pi->adapter;
	u64 vec = 0;
	bool ucast = false;
	struct hash_mac_addr *entry;

	/* Calculate the hash vector for the updated list and program it */
	list_for_each_entry(entry, &adap->mac_hlist, list) {
		ucast |= is_unicast_ether_addr(entry->addr);
		vec |= (1ULL << hash_mac_addr(entry->addr));
	}
	return t4_set_addr_hash(adap, adap->mbox, pi->viid, ucast,
				vec, false);
}

static int cxgb4_mac_sync(struct net_device *netdev, const u8 *mac_addr)
{
	struct port_info *pi = netdev_priv(netdev);
	struct adapter *adap = pi->adapter;
	int ret;
370 371
	u64 mhash = 0;
	u64 uhash = 0;
372 373 374 375 376 377
	/* idx stores the index of allocated filters,
	 * its size should be modified based on the number of
	 * MAC addresses that we allocate filters for
	 */

	u16 idx[1] = {};
378 379 380 381 382
	bool free = false;
	bool ucast = is_unicast_ether_addr(mac_addr);
	const u8 *maclist[1] = {mac_addr};
	struct hash_mac_addr *new_entry;

383 384
	ret = cxgb4_alloc_mac_filt(adap, pi->viid, free, 1, maclist,
				   idx, ucast ? &uhash : &mhash, false);
385 386 387 388 389 390 391 392 393 394 395 396 397
	if (ret < 0)
		goto out;
	/* if hash != 0, then add the addr to hash addr list
	 * so on the end we will calculate the hash for the
	 * list and program it
	 */
	if (uhash || mhash) {
		new_entry = kzalloc(sizeof(*new_entry), GFP_ATOMIC);
		if (!new_entry)
			return -ENOMEM;
		ether_addr_copy(new_entry->addr, mac_addr);
		list_add_tail(&new_entry->list, &adap->mac_hlist);
		ret = cxgb4_set_addr_hash(pi);
398
	}
399 400 401
out:
	return ret < 0 ? ret : 0;
}
402

403 404 405 406 407 408 409
static int cxgb4_mac_unsync(struct net_device *netdev, const u8 *mac_addr)
{
	struct port_info *pi = netdev_priv(netdev);
	struct adapter *adap = pi->adapter;
	int ret;
	const u8 *maclist[1] = {mac_addr};
	struct hash_mac_addr *entry, *tmp;
410

411 412 413 414 415 416 417 418
	/* If the MAC address to be removed is in the hash addr
	 * list, delete it from the list and update hash vector
	 */
	list_for_each_entry_safe(entry, tmp, &adap->mac_hlist, list) {
		if (ether_addr_equal(entry->addr, mac_addr)) {
			list_del(&entry->list);
			kfree(entry);
			return cxgb4_set_addr_hash(pi);
419 420 421
		}
	}

422
	ret = cxgb4_free_mac_filt(adap, pi->viid, 1, maclist, false);
423
	return ret < 0 ? -EINVAL : 0;
424 425 426 427 428 429 430 431 432
}

/*
 * Set Rx properties of a port, such as promiscruity, address filters, and MTU.
 * If @mtu is -1 it is left unchanged.
 */
static int set_rxmode(struct net_device *dev, int mtu, bool sleep_ok)
{
	struct port_info *pi = netdev_priv(dev);
433
	struct adapter *adapter = pi->adapter;
434

435 436
	__dev_uc_sync(dev, cxgb4_mac_sync, cxgb4_mac_unsync);
	__dev_mc_sync(dev, cxgb4_mac_sync, cxgb4_mac_unsync);
437 438 439 440 441

	return t4_set_rxmode(adapter, adapter->mbox, pi->viid, mtu,
			     (dev->flags & IFF_PROMISC) ? 1 : 0,
			     (dev->flags & IFF_ALLMULTI) ? 1 : 0, 1, -1,
			     sleep_ok);
442 443 444
}

/**
445 446 447 448 449 450 451
 *	cxgb4_change_mac - Update match filter for a MAC address.
 *	@pi: the port_info
 *	@viid: the VI id
 *	@tcam_idx: TCAM index of existing filter for old value of MAC address,
 *		   or -1
 *	@addr: the new MAC address value
 *	@persist: whether a new MAC allocation should be persistent
452
 *	@smt_idx: the destination to store the new SMT index.
453 454 455 456 457 458 459 460
 *
 *	Modifies an MPS filter and sets it to the new MAC address if
 *	@tcam_idx >= 0, or adds the MAC address to a new filter if
 *	@tcam_idx < 0. In the latter case the address is added persistently
 *	if @persist is %true.
 *	Addresses are programmed to hash region, if tcam runs out of entries.
 *
 */
461 462 463
int cxgb4_change_mac(struct port_info *pi, unsigned int viid,
		     int *tcam_idx, const u8 *addr, bool persist,
		     u8 *smt_idx)
464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498
{
	struct adapter *adapter = pi->adapter;
	struct hash_mac_addr *entry, *new_entry;
	int ret;

	ret = t4_change_mac(adapter, adapter->mbox, viid,
			    *tcam_idx, addr, persist, smt_idx);
	/* We ran out of TCAM entries. try programming hash region. */
	if (ret == -ENOMEM) {
		/* If the MAC address to be updated is in the hash addr
		 * list, update it from the list
		 */
		list_for_each_entry(entry, &adapter->mac_hlist, list) {
			if (entry->iface_mac) {
				ether_addr_copy(entry->addr, addr);
				goto set_hash;
			}
		}
		new_entry = kzalloc(sizeof(*new_entry), GFP_KERNEL);
		if (!new_entry)
			return -ENOMEM;
		ether_addr_copy(new_entry->addr, addr);
		new_entry->iface_mac = true;
		list_add_tail(&new_entry->list, &adapter->mac_hlist);
set_hash:
		ret = cxgb4_set_addr_hash(pi);
	} else if (ret >= 0) {
		*tcam_idx = ret;
		ret = 0;
	}

	return ret;
}

/*
499 500 501 502 503 504 505 506 507
 *	link_start - enable a port
 *	@dev: the port to enable
 *
 *	Performs the MAC and PHY actions needed to enable a port.
 */
static int link_start(struct net_device *dev)
{
	int ret;
	struct port_info *pi = netdev_priv(dev);
508
	unsigned int mb = pi->adapter->pf;
509 510 511 512 513

	/*
	 * We do not set address filters and promiscuity here, the stack does
	 * that step explicitly.
	 */
514
	ret = t4_set_rxmode(pi->adapter, mb, pi->viid, dev->mtu, -1, -1, -1,
515
			    !!(dev->features & NETIF_F_HW_VLAN_CTAG_RX), true);
516
	if (ret == 0)
517 518
		ret = cxgb4_update_mac_filt(pi, pi->viid, &pi->xact_addr_filt,
					    dev->dev_addr, true, &pi->smt_idx);
519
	if (ret == 0)
520
		ret = t4_link_l1cfg(pi->adapter, mb, pi->tx_chan,
521
				    &pi->link_cfg);
522 523
	if (ret == 0) {
		local_bh_disable();
524
		ret = t4_enable_pi_params(pi->adapter, mb, pi, true,
525
					  true, CXGB4_DCB_ENABLED);
526 527
		local_bh_enable();
	}
528

529 530 531
	return ret;
}

532 533 534 535
#ifdef CONFIG_CHELSIO_T4_DCB
/* Handle a Data Center Bridging update message from the firmware. */
static void dcb_rpl(struct adapter *adap, const struct fw_port_cmd *pcmd)
{
536
	int port = FW_PORT_CMD_PORTID_G(ntohl(pcmd->op_to_portid));
537
	struct net_device *dev = adap->port[adap->chan_map[port]];
538 539 540 541 542 543 544 545 546 547 548 549 550 551 552
	int old_dcb_enabled = cxgb4_dcb_enabled(dev);
	int new_dcb_enabled;

	cxgb4_dcb_handle_fw_update(adap, pcmd);
	new_dcb_enabled = cxgb4_dcb_enabled(dev);

	/* If the DCB has become enabled or disabled on the port then we're
	 * going to need to set up/tear down DCB Priority parameters for the
	 * TX Queues associated with the port.
	 */
	if (new_dcb_enabled != old_dcb_enabled)
		dcb_tx_queue_prio_enable(dev, new_dcb_enabled);
}
#endif /* CONFIG_CHELSIO_T4_DCB */

V
Vipul Pandya 已提交
553
/* Response queue handler for the FW event queue.
554 555 556 557 558 559 560
 */
static int fwevtq_handler(struct sge_rspq *q, const __be64 *rsp,
			  const struct pkt_gl *gl)
{
	u8 opcode = ((const struct rss_header *)rsp)->opcode;

	rsp++;                                          /* skip RSS header */
561 562 563 564 565 566 567 568 569 570 571 572 573 574 575

	/* FW can send EGR_UPDATEs encapsulated in a CPL_FW4_MSG.
	 */
	if (unlikely(opcode == CPL_FW4_MSG &&
	   ((const struct cpl_fw4_msg *)rsp)->type == FW_TYPE_RSSCPL)) {
		rsp++;
		opcode = ((const struct rss_header *)rsp)->opcode;
		rsp++;
		if (opcode != CPL_SGE_EGR_UPDATE) {
			dev_err(q->adap->pdev_dev, "unexpected FW4/CPL %#x on FW event queue\n"
				, opcode);
			goto out;
		}
	}

576 577
	if (likely(opcode == CPL_SGE_EGR_UPDATE)) {
		const struct cpl_sge_egr_update *p = (void *)rsp;
578
		unsigned int qid = EGR_QID_G(ntohl(p->opcode_qid));
579
		struct sge_txq *txq;
580

581
		txq = q->adap->sge.egr_map[qid - q->adap->sge.egr_start];
582
		txq->restarts++;
583
		if (txq->q_type == CXGB4_TXQ_ETH) {
584 585 586
			struct sge_eth_txq *eq;

			eq = container_of(txq, struct sge_eth_txq, q);
587
			t4_sge_eth_txq_egress_update(q->adap, eq, -1);
588
		} else {
589
			struct sge_uld_txq *oq;
590

591
			oq = container_of(txq, struct sge_uld_txq, q);
592 593 594 595 596
			tasklet_schedule(&oq->qresume_tsk);
		}
	} else if (opcode == CPL_FW6_MSG || opcode == CPL_FW4_MSG) {
		const struct cpl_fw6_msg *p = (void *)rsp;

597 598
#ifdef CONFIG_CHELSIO_T4_DCB
		const struct fw_port_cmd *pcmd = (const void *)p->data;
599
		unsigned int cmd = FW_CMD_OP_G(ntohl(pcmd->op_to_portid));
600
		unsigned int action =
601
			FW_PORT_CMD_ACTION_G(ntohl(pcmd->action_to_len16));
602 603

		if (cmd == FW_PORT_CMD &&
604 605
		    (action == FW_PORT_ACTION_GET_PORT_INFO ||
		     action == FW_PORT_ACTION_GET_PORT_INFO32)) {
606
			int port = FW_PORT_CMD_PORTID_G(
607
					be32_to_cpu(pcmd->op_to_portid));
608 609 610 611 612
			struct net_device *dev;
			int dcbxdis, state_input;

			dev = q->adap->port[q->adap->chan_map[port]];
			dcbxdis = (action == FW_PORT_ACTION_GET_PORT_INFO
613 614 615
			  ? !!(pcmd->u.info.dcbxdis_pkd & FW_PORT_CMD_DCBXDIS_F)
			  : !!(be32_to_cpu(pcmd->u.info32.lstatus32_to_cbllen32)
			       & FW_PORT_CMD_DCBXDIS32_F));
616 617 618
			state_input = (dcbxdis
				       ? CXGB4_DCB_INPUT_FW_DISABLED
				       : CXGB4_DCB_INPUT_FW_ENABLED);
619 620 621 622 623 624 625 626 627 628 629

			cxgb4_dcb_state_fsm(dev, state_input);
		}

		if (cmd == FW_PORT_CMD &&
		    action == FW_PORT_ACTION_L2_DCB_CFG)
			dcb_rpl(q->adap, pcmd);
		else
#endif
			if (p->type == 0)
				t4_handle_fw_rpl(q->adap, p->data);
630 631 632 633
	} else if (opcode == CPL_L2T_WRITE_RPL) {
		const struct cpl_l2t_write_rpl *p = (void *)rsp;

		do_l2t_write_rpl(q->adap, p);
634 635 636 637
	} else if (opcode == CPL_SMT_WRITE_RPL) {
		const struct cpl_smt_write_rpl *p = (void *)rsp;

		do_smt_write_rpl(q->adap, p);
V
Vipul Pandya 已提交
638 639 640 641
	} else if (opcode == CPL_SET_TCB_RPL) {
		const struct cpl_set_tcb_rpl *p = (void *)rsp;

		filter_rpl(q->adap, p);
642 643 644 645
	} else if (opcode == CPL_ACT_OPEN_RPL) {
		const struct cpl_act_open_rpl *p = (void *)rsp;

		hash_filter_rpl(q->adap, p);
646 647 648 649
	} else if (opcode == CPL_ABORT_RPL_RSS) {
		const struct cpl_abort_rpl_rss *p = (void *)rsp;

		hash_del_filter_rpl(q->adap, p);
650 651 652 653
	} else if (opcode == CPL_SRQ_TABLE_RPL) {
		const struct cpl_srq_table_rpl *p = (void *)rsp;

		do_srq_table_rpl(q->adap, p);
654 655 656
	} else
		dev_err(q->adap->pdev_dev,
			"unexpected CPL %#x on FW event queue\n", opcode);
657
out:
658 659 660 661 662
	return 0;
}

static void disable_msi(struct adapter *adapter)
{
663
	if (adapter->flags & CXGB4_USING_MSIX) {
664
		pci_disable_msix(adapter->pdev);
665 666
		adapter->flags &= ~CXGB4_USING_MSIX;
	} else if (adapter->flags & CXGB4_USING_MSI) {
667
		pci_disable_msi(adapter->pdev);
668
		adapter->flags &= ~CXGB4_USING_MSI;
669 670 671 672 673 674 675 676 677
	}
}

/*
 * Interrupt handler for non-data events used with MSI-X.
 */
static irqreturn_t t4_nondata_intr(int irq, void *cookie)
{
	struct adapter *adap = cookie;
678
	u32 v = t4_read_reg(adap, MYPF_REG(PL_PF_INT_CAUSE_A));
679

680
	if (v & PFSW_F) {
681
		adap->swintr = 1;
682
		t4_write_reg(adap, MYPF_REG(PL_PF_INT_CAUSE_A), v);
683
	}
684
	if (adap->flags & CXGB4_MASTER_PF)
685
		t4_slow_intr_handler(adap);
686 687 688
	return IRQ_HANDLED;
}

689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716
int cxgb4_set_msix_aff(struct adapter *adap, unsigned short vec,
		       cpumask_var_t *aff_mask, int idx)
{
	int rv;

	if (!zalloc_cpumask_var(aff_mask, GFP_KERNEL)) {
		dev_err(adap->pdev_dev, "alloc_cpumask_var failed\n");
		return -ENOMEM;
	}

	cpumask_set_cpu(cpumask_local_spread(idx, dev_to_node(adap->pdev_dev)),
			*aff_mask);

	rv = irq_set_affinity_hint(vec, *aff_mask);
	if (rv)
		dev_warn(adap->pdev_dev,
			 "irq_set_affinity_hint %u failed %d\n",
			 vec, rv);

	return 0;
}

void cxgb4_clear_msix_aff(unsigned short vec, cpumask_var_t aff_mask)
{
	irq_set_affinity_hint(vec, NULL);
	free_cpumask_var(aff_mask);
}

717 718 719
static int request_msix_queue_irqs(struct adapter *adap)
{
	struct sge *s = &adap->sge;
720
	struct msix_info *minfo;
721
	int err, ethqidx;
722

723 724 725 726 727 728 729
	if (s->fwevtq_msix_idx < 0)
		return -ENOMEM;

	err = request_irq(adap->msix_info[s->fwevtq_msix_idx].vec,
			  t4_sge_intr_msix, 0,
			  adap->msix_info[s->fwevtq_msix_idx].desc,
			  &s->fw_evtq);
730 731 732 733
	if (err)
		return err;

	for_each_ethrxq(s, ethqidx) {
734
		minfo = s->ethrxq[ethqidx].msix;
735
		err = request_irq(minfo->vec,
736
				  t4_sge_intr_msix, 0,
737
				  minfo->desc,
738 739 740
				  &s->ethrxq[ethqidx].rspq);
		if (err)
			goto unwind;
741 742 743

		cxgb4_set_msix_aff(adap, minfo->vec,
				   &minfo->aff_mask, ethqidx);
744 745 746 747
	}
	return 0;

unwind:
748
	while (--ethqidx >= 0) {
749
		minfo = s->ethrxq[ethqidx].msix;
750 751 752
		cxgb4_clear_msix_aff(minfo->vec, minfo->aff_mask);
		free_irq(minfo->vec, &s->ethrxq[ethqidx].rspq);
	}
753
	free_irq(adap->msix_info[s->fwevtq_msix_idx].vec, &s->fw_evtq);
754 755 756 757 758 759
	return err;
}

static void free_msix_queue_irqs(struct adapter *adap)
{
	struct sge *s = &adap->sge;
760
	struct msix_info *minfo;
761
	int i;
762

763
	free_irq(adap->msix_info[s->fwevtq_msix_idx].vec, &s->fw_evtq);
764
	for_each_ethrxq(s, i) {
765
		minfo = s->ethrxq[i].msix;
766 767 768
		cxgb4_clear_msix_aff(minfo->vec, minfo->aff_mask);
		free_irq(minfo->vec, &s->ethrxq[i].rspq);
	}
769 770
}

771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804
static int setup_ppod_edram(struct adapter *adap)
{
	unsigned int param, val;
	int ret;

	/* Driver sends FW_PARAMS_PARAM_DEV_PPOD_EDRAM read command to check
	 * if firmware supports ppod edram feature or not. If firmware
	 * returns 1, then driver can enable this feature by sending
	 * FW_PARAMS_PARAM_DEV_PPOD_EDRAM write command with value 1 to
	 * enable ppod edram feature.
	 */
	param = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
		FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_PPOD_EDRAM));

	ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 1, &param, &val);
	if (ret < 0) {
		dev_warn(adap->pdev_dev,
			 "querying PPOD_EDRAM support failed: %d\n",
			 ret);
		return -1;
	}

	if (val != 1)
		return -1;

	ret = t4_set_params(adap, adap->mbox, adap->pf, 0, 1, &param, &val);
	if (ret < 0) {
		dev_err(adap->pdev_dev,
			"setting PPOD_EDRAM failed: %d\n", ret);
		return -1;
	}
	return 0;
}

805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824
static void adap_config_hpfilter(struct adapter *adapter)
{
	u32 param, val = 0;
	int ret;

	/* Enable HP filter region. Older fw will fail this request and
	 * it is fine.
	 */
	param = FW_PARAM_DEV(HPFILTER_REGION_SUPPORT);
	ret = t4_set_params(adapter, adapter->mbox, adapter->pf, 0,
			    1, &param, &val);

	/* An error means FW doesn't know about HP filter support,
	 * it's not a problem, don't return an error.
	 */
	if (ret < 0)
		dev_err(adapter->pdev_dev,
			"HP filter region isn't supported by FW\n");
}

825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849
static int cxgb4_config_rss(const struct port_info *pi, u16 *rss,
			    u16 rss_size, u16 viid)
{
	struct adapter *adap = pi->adapter;
	int ret;

	ret = t4_config_rss_range(adap, adap->mbox, viid, 0, rss_size, rss,
				  rss_size);
	if (ret)
		return ret;

	/* If Tunnel All Lookup isn't specified in the global RSS
	 * Configuration, then we need to specify a default Ingress
	 * Queue for any ingress packets which aren't hashed.  We'll
	 * use our first ingress queue ...
	 */
	return t4_config_vi_rss(adap, adap->mbox, viid,
				FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_F |
				FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_F |
				FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_F |
				FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_F |
				FW_RSS_VI_CONFIG_CMD_UDPEN_F,
				rss[0]);
}

850
/**
851
 *	cxgb4_write_rss - write the RSS table for a given port
852 853 854 855 856
 *	@pi: the port
 *	@queues: array of queue indices for RSS
 *
 *	Sets up the portion of the HW RSS table for the port's VI to distribute
 *	packets to the Rx queues in @queues.
857
 *	Should never be called before setting up sge eth rx queues
858
 */
859
int cxgb4_write_rss(const struct port_info *pi, const u16 *queues)
860
{
861 862
	struct adapter *adapter = pi->adapter;
	const struct sge_eth_rxq *rxq;
863 864
	int i, err;
	u16 *rss;
865

866
	rxq = &adapter->sge.ethrxq[pi->first_qset];
867
	rss = kmalloc_array(pi->rss_size, sizeof(u16), GFP_KERNEL);
868 869 870 871 872
	if (!rss)
		return -ENOMEM;

	/* map the queue indices to queue ids */
	for (i = 0; i < pi->rss_size; i++, queues++)
873
		rss[i] = rxq[*queues].rspq.abs_id;
874

875
	err = cxgb4_config_rss(pi, rss, pi->rss_size, pi->viid);
876 877 878 879
	kfree(rss);
	return err;
}

880 881 882 883
/**
 *	setup_rss - configure RSS
 *	@adap: the adapter
 *
884
 *	Sets up RSS for each port.
885 886 887
 */
static int setup_rss(struct adapter *adap)
{
888
	int i, j, err;
889 890 891 892

	for_each_port(adap, i) {
		const struct port_info *pi = adap2pinfo(adap, i);

893 894 895 896
		/* Fill default values with equal distribution */
		for (j = 0; j < pi->rss_size; j++)
			pi->rss[j] = j % pi->nqsets;

897
		err = cxgb4_write_rss(pi, pi->rss);
898 899 900 901 902 903
		if (err)
			return err;
	}
	return 0;
}

904 905 906 907 908 909 910 911 912
/*
 * Return the channel of the ingress queue with the given qid.
 */
static unsigned int rxq_to_chan(const struct sge *p, unsigned int qid)
{
	qid -= p->ingr_start;
	return netdev2pinfo(p->ingr_map[qid]->netdev)->tx_chan;
}

913 914 915 916 917 918
void cxgb4_quiesce_rx(struct sge_rspq *q)
{
	if (q->handler)
		napi_disable(&q->napi);
}

919 920 921 922 923 924 925
/*
 * Wait until all NAPI handlers are descheduled.
 */
static void quiesce_rx(struct adapter *adap)
{
	int i;

926
	for (i = 0; i < adap->sge.ingr_sz; i++) {
927 928
		struct sge_rspq *q = adap->sge.ingr_map[i];

929 930 931 932
		if (!q)
			continue;

		cxgb4_quiesce_rx(q);
933 934 935
	}
}

936 937 938
/* Disable interrupt and napi handler */
static void disable_interrupts(struct adapter *adap)
{
939 940
	struct sge *s = &adap->sge;

941
	if (adap->flags & CXGB4_FULL_INIT_DONE) {
942
		t4_intr_disable(adap);
943
		if (adap->flags & CXGB4_USING_MSIX) {
944
			free_msix_queue_irqs(adap);
945 946
			free_irq(adap->msix_info[s->nd_msix_idx].vec,
				 adap);
947 948 949 950 951 952 953
		} else {
			free_irq(adap->pdev->irq, adap);
		}
		quiesce_rx(adap);
	}
}

954 955 956 957 958 959 960 961 962 963 964
void cxgb4_enable_rx(struct adapter *adap, struct sge_rspq *q)
{
	if (q->handler)
		napi_enable(&q->napi);

	/* 0-increment GTS to start the timer and enable interrupts */
	t4_write_reg(adap, MYPF_REG(SGE_PF_GTS_A),
		     SEINTARM_V(q->intr_params) |
		     INGRESSQID_V(q->cntxt_id));
}

965 966 967 968 969 970 971
/*
 * Enable NAPI scheduling and interrupt generation for all Rx queues.
 */
static void enable_rx(struct adapter *adap)
{
	int i;

972
	for (i = 0; i < adap->sge.ingr_sz; i++) {
973 974 975 976
		struct sge_rspq *q = adap->sge.ingr_map[i];

		if (!q)
			continue;
977

978
		cxgb4_enable_rx(adap, q);
979 980 981
	}
}

982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001
static int setup_non_data_intr(struct adapter *adap)
{
	int msix;

	adap->sge.nd_msix_idx = -1;
	if (!(adap->flags & CXGB4_USING_MSIX))
		return 0;

	/* Request MSI-X vector for non-data interrupt */
	msix = cxgb4_get_msix_idx_from_bmap(adap);
	if (msix < 0)
		return -ENOMEM;

	snprintf(adap->msix_info[msix].desc,
		 sizeof(adap->msix_info[msix].desc),
		 "%s", adap->port[0]->name);

	adap->sge.nd_msix_idx = msix;
	return 0;
}
1002

1003
static int setup_fw_sge_queues(struct adapter *adap)
1004 1005
{
	struct sge *s = &adap->sge;
1006
	int msix, err = 0;
1007

1008 1009
	bitmap_zero(s->starving_fl, s->egr_sz);
	bitmap_zero(s->txq_maperr, s->egr_sz);
1010

1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
	if (adap->flags & CXGB4_USING_MSIX) {
		s->fwevtq_msix_idx = -1;
		msix = cxgb4_get_msix_idx_from_bmap(adap);
		if (msix < 0)
			return -ENOMEM;

		snprintf(adap->msix_info[msix].desc,
			 sizeof(adap->msix_info[msix].desc),
			 "%s-FWeventq", adap->port[0]->name);
	} else {
1021
		err = t4_sge_alloc_rxq(adap, &s->intrq, false, adap->port[0], 0,
1022
				       NULL, NULL, NULL, -1);
1023 1024
		if (err)
			return err;
1025
		msix = -((int)s->intrq.abs_id + 1);
1026 1027 1028
	}

	err = t4_sge_alloc_rxq(adap, &s->fw_evtq, true, adap->port[0],
1029 1030 1031 1032 1033
			       msix, NULL, fwevtq_handler, NULL, -1);
	if (err && msix >= 0)
		cxgb4_free_msix_idx_in_bmap(adap, msix);

	s->fwevtq_msix_idx = msix;
1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
	return err;
}

/**
 *	setup_sge_queues - configure SGE Tx/Rx/response queues
 *	@adap: the adapter
 *
 *	Determines how many sets of SGE queues to use and initializes them.
 *	We support multiple queue sets per port if we have MSI-X, otherwise
 *	just one queue set per port.
 */
static int setup_sge_queues(struct adapter *adap)
{
G
Ganesh Goudar 已提交
1047
	struct sge_uld_rxq_info *rxq_info = NULL;
1048
	struct sge *s = &adap->sge;
1049
	unsigned int cmplqid = 0;
1050
	int err, i, j, msix = 0;
1051

G
Ganesh Goudar 已提交
1052 1053 1054
	if (is_uld(adap))
		rxq_info = s->uld_rxq_info[CXGB4_ULD_RDMA];

1055 1056 1057
	if (!(adap->flags & CXGB4_USING_MSIX))
		msix = -((int)s->intrq.abs_id + 1);

1058 1059 1060 1061 1062 1063 1064
	for_each_port(adap, i) {
		struct net_device *dev = adap->port[i];
		struct port_info *pi = netdev_priv(dev);
		struct sge_eth_rxq *q = &s->ethrxq[pi->first_qset];
		struct sge_eth_txq *t = &s->ethtxq[pi->first_qset];

		for (j = 0; j < pi->nqsets; j++, q++) {
1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077
			if (msix >= 0) {
				msix = cxgb4_get_msix_idx_from_bmap(adap);
				if (msix < 0) {
					err = msix;
					goto freeout;
				}

				snprintf(adap->msix_info[msix].desc,
					 sizeof(adap->msix_info[msix].desc),
					 "%s-Rx%d", dev->name, j);
				q->msix = &adap->msix_info[msix];
			}

1078
			err = t4_sge_alloc_rxq(adap, &q->rspq, false, dev,
1079
					       msix, &q->fl,
1080
					       t4_ethrx_handler,
1081
					       NULL,
1082 1083
					       t4_get_tp_ch_map(adap,
								pi->tx_chan));
1084 1085 1086 1087 1088
			if (err)
				goto freeout;
			q->rspq.idx = j;
			memset(&q->stats, 0, sizeof(q->stats));
		}
1089 1090 1091

		q = &s->ethrxq[pi->first_qset];
		for (j = 0; j < pi->nqsets; j++, t++, q++) {
1092 1093
			err = t4_sge_alloc_eth_txq(adap, t, dev,
					netdev_get_tx_queue(dev, j),
1094
					q->rspq.cntxt_id,
1095
					!!(adap->flags & CXGB4_SGE_DBQ_TIMER));
1096 1097 1098 1099 1100 1101
			if (err)
				goto freeout;
		}
	}

	for_each_port(adap, i) {
1102
		/* Note that cmplqid below is 0 if we don't
1103 1104
		 * have RDMA queues, and that's the right value.
		 */
1105 1106 1107
		if (rxq_info)
			cmplqid	= rxq_info->uldrxq[i].rspq.cntxt_id;

1108
		err = t4_sge_alloc_ctrl_txq(adap, &s->ctrlq[i], adap->port[i],
1109
					    s->fw_evtq.cntxt_id, cmplqid);
1110 1111 1112 1113
		if (err)
			goto freeout;
	}

1114 1115 1116
	if (!is_t4(adap->params.chip)) {
		err = t4_sge_alloc_eth_txq(adap, &s->ptptxq, adap->port[0],
					   netdev_get_tx_queue(adap->port[0], 0)
1117
					   , s->fw_evtq.cntxt_id, false);
1118 1119 1120 1121
		if (err)
			goto freeout;
	}

1122
	t4_write_reg(adap, is_t4(adap->params.chip) ?
1123 1124 1125 1126
				MPS_TRC_RSS_CONTROL_A :
				MPS_T5_TRC_RSS_CONTROL_A,
		     RSSCONTROL_V(netdev2pinfo(adap->port[0])->tx_chan) |
		     QUEUENUMBER_V(s->ethrxq[0].rspq.abs_id));
1127
	return 0;
1128
freeout:
1129
	dev_err(adap->pdev_dev, "Can't allocate queues, err=%d\n", -err);
1130 1131
	t4_free_sge_resources(adap);
	return err;
1132 1133
}

1134
static u16 cxgb_select_queue(struct net_device *dev, struct sk_buff *skb,
1135
			     struct net_device *sb_dev)
1136 1137 1138 1139 1140 1141 1142 1143 1144
{
	int txq;

#ifdef CONFIG_CHELSIO_T4_DCB
	/* If a Data Center Bridging has been successfully negotiated on this
	 * link then we'll use the skb's priority to map it to a TX Queue.
	 * The skb's priority is determined via the VLAN Tag Priority Code
	 * Point field.
	 */
1145
	if (cxgb4_dcb_enabled(dev) && !is_kdump_kernel()) {
1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
		u16 vlan_tci;
		int err;

		err = vlan_get_tag(skb, &vlan_tci);
		if (unlikely(err)) {
			if (net_ratelimit())
				netdev_warn(dev,
					    "TX Packet without VLAN Tag on DCB Link\n");
			txq = 0;
		} else {
			txq = (vlan_tci & VLAN_PRIO_MASK) >> VLAN_PRIO_SHIFT;
V
Varun Prakash 已提交
1157 1158 1159 1160
#ifdef CONFIG_CHELSIO_T4_FCOE
			if (skb->protocol == htons(ETH_P_FCOE))
				txq = skb->priority & 0x7;
#endif /* CONFIG_CHELSIO_T4_FCOE */
1161 1162 1163 1164 1165
		}
		return txq;
	}
#endif /* CONFIG_CHELSIO_T4_DCB */

1166 1167
	if (dev->num_tc) {
		struct port_info *pi = netdev2pinfo(dev);
1168 1169 1170 1171 1172
		u8 ver, proto;

		ver = ip_hdr(skb)->version;
		proto = (ver == 6) ? ipv6_hdr(skb)->nexthdr :
				     ip_hdr(skb)->protocol;
1173 1174 1175 1176

		/* Send unsupported traffic pattern to normal NIC queues. */
		txq = netdev_pick_tx(dev, skb, sb_dev);
		if (xfrm_offload(skb) || is_ptp_enabled(skb, dev) ||
1177 1178
		    skb->encapsulation ||
		    (proto != IPPROTO_TCP && proto != IPPROTO_UDP))
1179 1180 1181 1182 1183
			txq = txq % pi->nqsets;

		return txq;
	}

1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
	if (select_queue) {
		txq = (skb_rx_queue_recorded(skb)
			? skb_get_rx_queue(skb)
			: smp_processor_id());

		while (unlikely(txq >= dev->real_num_tx_queues))
			txq -= dev->real_num_tx_queues;

		return txq;
	}

1195
	return netdev_pick_tx(dev, skb, NULL) % dev->real_num_tx_queues;
1196 1197
}

1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230
static int closest_timer(const struct sge *s, int time)
{
	int i, delta, match = 0, min_delta = INT_MAX;

	for (i = 0; i < ARRAY_SIZE(s->timer_val); i++) {
		delta = time - s->timer_val[i];
		if (delta < 0)
			delta = -delta;
		if (delta < min_delta) {
			min_delta = delta;
			match = i;
		}
	}
	return match;
}

static int closest_thres(const struct sge *s, int thres)
{
	int i, delta, match = 0, min_delta = INT_MAX;

	for (i = 0; i < ARRAY_SIZE(s->counter_val); i++) {
		delta = thres - s->counter_val[i];
		if (delta < 0)
			delta = -delta;
		if (delta < min_delta) {
			min_delta = delta;
			match = i;
		}
	}
	return match;
}

/**
1231
 *	cxgb4_set_rspq_intr_params - set a queue's interrupt holdoff parameters
1232 1233 1234 1235 1236 1237 1238
 *	@q: the Rx queue
 *	@us: the hold-off time in us, or 0 to disable timer
 *	@cnt: the hold-off packet count, or 0 to disable counter
 *
 *	Sets an Rx queue's interrupt hold-off time and packet count.  At least
 *	one of the two needs to be enabled for the queue to generate interrupts.
 */
1239 1240
int cxgb4_set_rspq_intr_params(struct sge_rspq *q,
			       unsigned int us, unsigned int cnt)
1241
{
1242 1243
	struct adapter *adap = q->adap;

1244 1245 1246 1247 1248 1249 1250 1251 1252 1253
	if ((us | cnt) == 0)
		cnt = 1;

	if (cnt) {
		int err;
		u32 v, new_idx;

		new_idx = closest_thres(&adap->sge, cnt);
		if (q->desc && q->pktcnt_idx != new_idx) {
			/* the queue has already been created, update it */
1254 1255 1256 1257
			v = FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DMAQ) |
			    FW_PARAMS_PARAM_X_V(
					FW_PARAMS_PARAM_DMAQ_IQ_INTCNTTHRESH) |
			    FW_PARAMS_PARAM_YZ_V(q->cntxt_id);
1258 1259
			err = t4_set_params(adap, adap->mbox, adap->pf, 0, 1,
					    &v, &new_idx);
1260 1261 1262 1263 1264 1265 1266
			if (err)
				return err;
		}
		q->pktcnt_idx = new_idx;
	}

	us = us == 0 ? 6 : closest_timer(&adap->sge, us);
1267
	q->intr_params = QINTR_TIMER_IDX_V(us) | QINTR_CNT_EN_V(cnt > 0);
1268 1269 1270
	return 0;
}

1271
static int cxgb_set_features(struct net_device *dev, netdev_features_t features)
D
Dimitris Michailidis 已提交
1272
{
1273
	const struct port_info *pi = netdev_priv(dev);
1274
	netdev_features_t changed = dev->features ^ features;
1275 1276
	int err;

1277
	if (!(changed & NETIF_F_HW_VLAN_CTAG_RX))
1278
		return 0;
1279

1280
	err = t4_set_rxmode(pi->adapter, pi->adapter->pf, pi->viid, -1,
1281
			    -1, -1, -1,
1282
			    !!(features & NETIF_F_HW_VLAN_CTAG_RX), true);
1283
	if (unlikely(err))
1284
		dev->features = features ^ NETIF_F_HW_VLAN_CTAG_RX;
1285
	return err;
D
Dimitris Michailidis 已提交
1286 1287
}

B
Bill Pemberton 已提交
1288
static int setup_debugfs(struct adapter *adap)
1289 1290 1291 1292
{
	if (IS_ERR_OR_NULL(adap->debugfs_root))
		return -1;

1293 1294 1295
#ifdef CONFIG_DEBUG_FS
	t4_setup_debugfs(adap);
#endif
1296 1297 1298
	return 0;
}

1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443
static void cxgb4_port_mirror_free_rxq(struct adapter *adap,
				       struct sge_eth_rxq *mirror_rxq)
{
	if ((adap->flags & CXGB4_FULL_INIT_DONE) &&
	    !(adap->flags & CXGB4_SHUTTING_DOWN))
		cxgb4_quiesce_rx(&mirror_rxq->rspq);

	if (adap->flags & CXGB4_USING_MSIX) {
		cxgb4_clear_msix_aff(mirror_rxq->msix->vec,
				     mirror_rxq->msix->aff_mask);
		free_irq(mirror_rxq->msix->vec, &mirror_rxq->rspq);
		cxgb4_free_msix_idx_in_bmap(adap, mirror_rxq->msix->idx);
	}

	free_rspq_fl(adap, &mirror_rxq->rspq, &mirror_rxq->fl);
}

static int cxgb4_port_mirror_alloc_queues(struct net_device *dev)
{
	struct port_info *pi = netdev2pinfo(dev);
	struct adapter *adap = netdev2adap(dev);
	struct sge_eth_rxq *mirror_rxq;
	struct sge *s = &adap->sge;
	int ret = 0, msix = 0;
	u16 i, rxqid;
	u16 *rss;

	if (!pi->vi_mirror_count)
		return 0;

	if (s->mirror_rxq[pi->port_id])
		return 0;

	mirror_rxq = kcalloc(pi->nmirrorqsets, sizeof(*mirror_rxq), GFP_KERNEL);
	if (!mirror_rxq)
		return -ENOMEM;

	s->mirror_rxq[pi->port_id] = mirror_rxq;

	if (!(adap->flags & CXGB4_USING_MSIX))
		msix = -((int)adap->sge.intrq.abs_id + 1);

	for (i = 0, rxqid = 0; i < pi->nmirrorqsets; i++, rxqid++) {
		mirror_rxq = &s->mirror_rxq[pi->port_id][i];

		/* Allocate Mirror Rxqs */
		if (msix >= 0) {
			msix = cxgb4_get_msix_idx_from_bmap(adap);
			if (msix < 0) {
				ret = msix;
				goto out_free_queues;
			}

			mirror_rxq->msix = &adap->msix_info[msix];
			snprintf(mirror_rxq->msix->desc,
				 sizeof(mirror_rxq->msix->desc),
				 "%s-mirrorrxq%d", dev->name, i);
		}

		init_rspq(adap, &mirror_rxq->rspq,
			  CXGB4_MIRROR_RXQ_DEFAULT_INTR_USEC,
			  CXGB4_MIRROR_RXQ_DEFAULT_PKT_CNT,
			  CXGB4_MIRROR_RXQ_DEFAULT_DESC_NUM,
			  CXGB4_MIRROR_RXQ_DEFAULT_DESC_SIZE);

		mirror_rxq->fl.size = CXGB4_MIRROR_FLQ_DEFAULT_DESC_NUM;

		ret = t4_sge_alloc_rxq(adap, &mirror_rxq->rspq, false,
				       dev, msix, &mirror_rxq->fl,
				       t4_ethrx_handler, NULL, 0);
		if (ret)
			goto out_free_msix_idx;

		/* Setup MSI-X vectors for Mirror Rxqs */
		if (adap->flags & CXGB4_USING_MSIX) {
			ret = request_irq(mirror_rxq->msix->vec,
					  t4_sge_intr_msix, 0,
					  mirror_rxq->msix->desc,
					  &mirror_rxq->rspq);
			if (ret)
				goto out_free_rxq;

			cxgb4_set_msix_aff(adap, mirror_rxq->msix->vec,
					   &mirror_rxq->msix->aff_mask, i);
		}

		/* Start NAPI for Mirror Rxqs */
		cxgb4_enable_rx(adap, &mirror_rxq->rspq);
	}

	/* Setup RSS for Mirror Rxqs */
	rss = kcalloc(pi->rss_size, sizeof(u16), GFP_KERNEL);
	if (!rss) {
		ret = -ENOMEM;
		goto out_free_queues;
	}

	mirror_rxq = &s->mirror_rxq[pi->port_id][0];
	for (i = 0; i < pi->rss_size; i++)
		rss[i] = mirror_rxq[i % pi->nmirrorqsets].rspq.abs_id;

	ret = cxgb4_config_rss(pi, rss, pi->rss_size, pi->viid_mirror);
	kfree(rss);
	if (ret)
		goto out_free_queues;

	return 0;

out_free_rxq:
	free_rspq_fl(adap, &mirror_rxq->rspq, &mirror_rxq->fl);

out_free_msix_idx:
	cxgb4_free_msix_idx_in_bmap(adap, mirror_rxq->msix->idx);

out_free_queues:
	while (rxqid-- > 0)
		cxgb4_port_mirror_free_rxq(adap,
					   &s->mirror_rxq[pi->port_id][rxqid]);

	kfree(s->mirror_rxq[pi->port_id]);
	s->mirror_rxq[pi->port_id] = NULL;
	return ret;
}

static void cxgb4_port_mirror_free_queues(struct net_device *dev)
{
	struct port_info *pi = netdev2pinfo(dev);
	struct adapter *adap = netdev2adap(dev);
	struct sge *s = &adap->sge;
	u16 i;

	if (!pi->vi_mirror_count)
		return;

	if (!s->mirror_rxq[pi->port_id])
		return;

	for (i = 0; i < pi->nmirrorqsets; i++)
		cxgb4_port_mirror_free_rxq(adap,
					   &s->mirror_rxq[pi->port_id][i]);

	kfree(s->mirror_rxq[pi->port_id]);
	s->mirror_rxq[pi->port_id] = NULL;
}

1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
int cxgb4_port_mirror_alloc(struct net_device *dev)
{
	struct port_info *pi = netdev2pinfo(dev);
	struct adapter *adap = netdev2adap(dev);
	int ret = 0;

	if (!pi->nmirrorqsets)
		return -EOPNOTSUPP;

	mutex_lock(&pi->vi_mirror_mutex);
	if (pi->viid_mirror) {
		pi->vi_mirror_count++;
		goto out_unlock;
	}

	ret = t4_init_port_mirror(pi, adap->mbox, pi->port_id, adap->pf, 0,
				  &pi->viid_mirror);
	if (ret)
		goto out_unlock;

	pi->vi_mirror_count = 1;

1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479
	if (adap->flags & CXGB4_FULL_INIT_DONE) {
		ret = cxgb4_port_mirror_alloc_queues(dev);
		if (ret)
			goto out_free_vi;
	}

	mutex_unlock(&pi->vi_mirror_mutex);
	return 0;

out_free_vi:
	pi->vi_mirror_count = 0;
	t4_free_vi(adap, adap->mbox, adap->pf, 0, pi->viid_mirror);
	pi->viid_mirror = 0;

1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498
out_unlock:
	mutex_unlock(&pi->vi_mirror_mutex);
	return ret;
}

void cxgb4_port_mirror_free(struct net_device *dev)
{
	struct port_info *pi = netdev2pinfo(dev);
	struct adapter *adap = netdev2adap(dev);

	mutex_lock(&pi->vi_mirror_mutex);
	if (!pi->viid_mirror)
		goto out_unlock;

	if (pi->vi_mirror_count > 1) {
		pi->vi_mirror_count--;
		goto out_unlock;
	}

1499 1500
	cxgb4_port_mirror_free_queues(dev);

1501 1502 1503 1504 1505 1506 1507 1508
	pi->vi_mirror_count = 0;
	t4_free_vi(adap, adap->mbox, adap->pf, 0, pi->viid_mirror);
	pi->viid_mirror = 0;

out_unlock:
	mutex_unlock(&pi->vi_mirror_mutex);
}

1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
/*
 * upper-layer driver support
 */

/*
 * Allocate an active-open TID and set it to the supplied value.
 */
int cxgb4_alloc_atid(struct tid_info *t, void *data)
{
	int atid = -1;

	spin_lock_bh(&t->atid_lock);
	if (t->afree) {
		union aopen_entry *p = t->afree;

V
Vipul Pandya 已提交
1524
		atid = (p - t->atid_tab) + t->atid_base;
1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538
		t->afree = p->next;
		p->data = data;
		t->atids_in_use++;
	}
	spin_unlock_bh(&t->atid_lock);
	return atid;
}
EXPORT_SYMBOL(cxgb4_alloc_atid);

/*
 * Release an active-open TID.
 */
void cxgb4_free_atid(struct tid_info *t, unsigned int atid)
{
V
Vipul Pandya 已提交
1539
	union aopen_entry *p = &t->atid_tab[atid - t->atid_base];
1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563

	spin_lock_bh(&t->atid_lock);
	p->next = t->afree;
	t->afree = p;
	t->atids_in_use--;
	spin_unlock_bh(&t->atid_lock);
}
EXPORT_SYMBOL(cxgb4_free_atid);

/*
 * Allocate a server TID and set it to the supplied value.
 */
int cxgb4_alloc_stid(struct tid_info *t, int family, void *data)
{
	int stid;

	spin_lock_bh(&t->stid_lock);
	if (family == PF_INET) {
		stid = find_first_zero_bit(t->stid_bmap, t->nstids);
		if (stid < t->nstids)
			__set_bit(stid, t->stid_bmap);
		else
			stid = -1;
	} else {
1564
		stid = bitmap_find_free_region(t->stid_bmap, t->nstids, 1);
1565 1566 1567 1568 1569 1570
		if (stid < 0)
			stid = -1;
	}
	if (stid >= 0) {
		t->stid_tab[stid].data = data;
		stid += t->stid_base;
1571 1572 1573 1574
		/* IPv6 requires max of 520 bits or 16 cells in TCAM
		 * This is equivalent to 4 TIDs. With CLIP enabled it
		 * needs 2 TIDs.
		 */
1575
		if (family == PF_INET6) {
1576
			t->stids_in_use += 2;
1577 1578 1579 1580
			t->v6_stids_in_use += 2;
		} else {
			t->stids_in_use++;
		}
1581 1582 1583 1584 1585 1586
	}
	spin_unlock_bh(&t->stid_lock);
	return stid;
}
EXPORT_SYMBOL(cxgb4_alloc_stid);

1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605
/* Allocate a server filter TID and set it to the supplied value.
 */
int cxgb4_alloc_sftid(struct tid_info *t, int family, void *data)
{
	int stid;

	spin_lock_bh(&t->stid_lock);
	if (family == PF_INET) {
		stid = find_next_zero_bit(t->stid_bmap,
				t->nstids + t->nsftids, t->nstids);
		if (stid < (t->nstids + t->nsftids))
			__set_bit(stid, t->stid_bmap);
		else
			stid = -1;
	} else {
		stid = -1;
	}
	if (stid >= 0) {
		t->stid_tab[stid].data = data;
1606 1607
		stid -= t->nstids;
		stid += t->sftid_base;
1608
		t->sftids_in_use++;
1609 1610 1611 1612 1613 1614 1615
	}
	spin_unlock_bh(&t->stid_lock);
	return stid;
}
EXPORT_SYMBOL(cxgb4_alloc_sftid);

/* Release a server TID.
1616 1617 1618
 */
void cxgb4_free_stid(struct tid_info *t, unsigned int stid, int family)
{
1619 1620 1621 1622 1623 1624 1625 1626
	/* Is it a server filter TID? */
	if (t->nsftids && (stid >= t->sftid_base)) {
		stid -= t->sftid_base;
		stid += t->nstids;
	} else {
		stid -= t->stid_base;
	}

1627 1628 1629 1630
	spin_lock_bh(&t->stid_lock);
	if (family == PF_INET)
		__clear_bit(stid, t->stid_bmap);
	else
1631
		bitmap_release_region(t->stid_bmap, stid, 1);
1632
	t->stid_tab[stid].data = NULL;
1633
	if (stid < t->nstids) {
1634
		if (family == PF_INET6) {
1635
			t->stids_in_use -= 2;
1636 1637 1638 1639
			t->v6_stids_in_use -= 2;
		} else {
			t->stids_in_use--;
		}
1640 1641 1642
	} else {
		t->sftids_in_use--;
	}
1643

1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656
	spin_unlock_bh(&t->stid_lock);
}
EXPORT_SYMBOL(cxgb4_free_stid);

/*
 * Populate a TID_RELEASE WR.  Caller must properly size the skb.
 */
static void mk_tid_release(struct sk_buff *skb, unsigned int chan,
			   unsigned int tid)
{
	struct cpl_tid_release *req;

	set_wr_txq(skb, CPL_PRIORITY_SETUP, chan);
1657
	req = __skb_put(skb, sizeof(*req));
1658 1659 1660 1661 1662 1663 1664 1665
	INIT_TP_WR(req, tid);
	OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_TID_RELEASE, tid));
}

/*
 * Queue a TID release request and if necessary schedule a work queue to
 * process it.
 */
1666 1667
static void cxgb4_queue_tid_release(struct tid_info *t, unsigned int chan,
				    unsigned int tid)
1668 1669
{
	struct adapter *adap = container_of(t, struct adapter, tids);
1670
	void **p = &t->tid_tab[tid - t->tid_base];
1671 1672 1673 1674 1675 1676 1677

	spin_lock_bh(&adap->tid_release_lock);
	*p = adap->tid_release_head;
	/* Low 2 bits encode the Tx channel number */
	adap->tid_release_head = (void **)((uintptr_t)p | chan);
	if (!adap->tid_release_task_busy) {
		adap->tid_release_task_busy = true;
1678
		queue_work(adap->workq, &adap->tid_release_task);
1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
	}
	spin_unlock_bh(&adap->tid_release_lock);
}

/*
 * Process the list of pending TID release requests.
 */
static void process_tid_release_list(struct work_struct *work)
{
	struct sk_buff *skb;
	struct adapter *adap;

	adap = container_of(work, struct adapter, tid_release_task);

	spin_lock_bh(&adap->tid_release_lock);
	while (adap->tid_release_head) {
		void **p = adap->tid_release_head;
		unsigned int chan = (uintptr_t)p & 3;
		p = (void *)p - chan;

		adap->tid_release_head = *p;
		*p = NULL;
		spin_unlock_bh(&adap->tid_release_lock);

		while (!(skb = alloc_skb(sizeof(struct cpl_tid_release),
					 GFP_KERNEL)))
			schedule_timeout_uninterruptible(1);

		mk_tid_release(skb, chan, p - adap->tids.tid_tab);
		t4_ofld_send(adap, skb);
		spin_lock_bh(&adap->tid_release_lock);
	}
	adap->tid_release_task_busy = false;
	spin_unlock_bh(&adap->tid_release_lock);
}

/*
 * Release a TID and inform HW.  If we are unable to allocate the release
 * message we defer to a work queue.
 */
1719 1720
void cxgb4_remove_tid(struct tid_info *t, unsigned int chan, unsigned int tid,
		      unsigned short family)
1721 1722
{
	struct adapter *adap = container_of(t, struct adapter, tids);
1723
	struct sk_buff *skb;
1724

1725
	WARN_ON(tid_out_of_range(&adap->tids, tid));
1726

1727 1728
	if (t->tid_tab[tid - adap->tids.tid_base]) {
		t->tid_tab[tid - adap->tids.tid_base] = NULL;
1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740
		atomic_dec(&t->conns_in_use);
		if (t->hash_base && (tid >= t->hash_base)) {
			if (family == AF_INET6)
				atomic_sub(2, &t->hash_tids_in_use);
			else
				atomic_dec(&t->hash_tids_in_use);
		} else {
			if (family == AF_INET6)
				atomic_sub(2, &t->tids_in_use);
			else
				atomic_dec(&t->tids_in_use);
		}
1741 1742
	}

1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756
	skb = alloc_skb(sizeof(struct cpl_tid_release), GFP_ATOMIC);
	if (likely(skb)) {
		mk_tid_release(skb, chan, tid);
		t4_ofld_send(adap, skb);
	} else
		cxgb4_queue_tid_release(t, chan, tid);
}
EXPORT_SYMBOL(cxgb4_remove_tid);

/*
 * Allocate and initialize the TID tables.  Returns 0 on success.
 */
static int tid_init(struct tid_info *t)
{
1757
	struct adapter *adap = container_of(t, struct adapter, tids);
1758 1759
	unsigned int max_ftids = t->nftids + t->nsftids;
	unsigned int natids = t->natids;
1760
	unsigned int hpftid_bmap_size;
1761
	unsigned int eotid_bmap_size;
1762 1763 1764
	unsigned int stid_bmap_size;
	unsigned int ftid_bmap_size;
	size_t size;
1765

1766
	stid_bmap_size = BITS_TO_LONGS(t->nstids + t->nsftids);
1767
	ftid_bmap_size = BITS_TO_LONGS(t->nftids);
1768
	hpftid_bmap_size = BITS_TO_LONGS(t->nhpftids);
1769
	eotid_bmap_size = BITS_TO_LONGS(t->neotids);
V
Vipul Pandya 已提交
1770 1771
	size = t->ntids * sizeof(*t->tid_tab) +
	       natids * sizeof(*t->atid_tab) +
1772
	       t->nstids * sizeof(*t->stid_tab) +
1773
	       t->nsftids * sizeof(*t->stid_tab) +
V
Vipul Pandya 已提交
1774
	       stid_bmap_size * sizeof(long) +
1775 1776
	       t->nhpftids * sizeof(*t->hpftid_tab) +
	       hpftid_bmap_size * sizeof(long) +
1777
	       max_ftids * sizeof(*t->ftid_tab) +
1778 1779 1780
	       ftid_bmap_size * sizeof(long) +
	       t->neotids * sizeof(*t->eotid_tab) +
	       eotid_bmap_size * sizeof(long);
V
Vipul Pandya 已提交
1781

1782
	t->tid_tab = kvzalloc(size, GFP_KERNEL);
1783 1784 1785 1786 1787
	if (!t->tid_tab)
		return -ENOMEM;

	t->atid_tab = (union aopen_entry *)&t->tid_tab[t->ntids];
	t->stid_tab = (struct serv_entry *)&t->atid_tab[natids];
1788
	t->stid_bmap = (unsigned long *)&t->stid_tab[t->nstids + t->nsftids];
1789 1790 1791
	t->hpftid_tab = (struct filter_entry *)&t->stid_bmap[stid_bmap_size];
	t->hpftid_bmap = (unsigned long *)&t->hpftid_tab[t->nhpftids];
	t->ftid_tab = (struct filter_entry *)&t->hpftid_bmap[hpftid_bmap_size];
1792
	t->ftid_bmap = (unsigned long *)&t->ftid_tab[max_ftids];
1793 1794
	t->eotid_tab = (struct eotid_entry *)&t->ftid_bmap[ftid_bmap_size];
	t->eotid_bmap = (unsigned long *)&t->eotid_tab[t->neotids];
1795 1796
	spin_lock_init(&t->stid_lock);
	spin_lock_init(&t->atid_lock);
1797
	spin_lock_init(&t->ftid_lock);
1798 1799

	t->stids_in_use = 0;
1800
	t->v6_stids_in_use = 0;
1801
	t->sftids_in_use = 0;
1802 1803 1804
	t->afree = NULL;
	t->atids_in_use = 0;
	atomic_set(&t->tids_in_use, 0);
1805
	atomic_set(&t->conns_in_use, 0);
1806
	atomic_set(&t->hash_tids_in_use, 0);
1807
	atomic_set(&t->eotids_in_use, 0);
1808 1809 1810 1811 1812 1813 1814

	/* Setup the free list for atid_tab and clear the stid bitmap. */
	if (natids) {
		while (--natids)
			t->atid_tab[natids - 1].next = &t->atid_tab[natids];
		t->afree = t->atid_tab;
	}
1815

1816 1817 1818 1819 1820 1821
	if (is_offload(adap)) {
		bitmap_zero(t->stid_bmap, t->nstids + t->nsftids);
		/* Reserve stid 0 for T4/T5 adapters */
		if (!t->stid_base &&
		    CHELSIO_CHIP_VERSION(adap->params.chip) <= CHELSIO_T5)
			__set_bit(0, t->stid_bmap);
1822 1823 1824

		if (t->neotids)
			bitmap_zero(t->eotid_bmap, t->neotids);
1825 1826
	}

1827 1828
	if (t->nhpftids)
		bitmap_zero(t->hpftid_bmap, t->nhpftids);
1829
	bitmap_zero(t->ftid_bmap, t->nftids);
1830 1831 1832 1833 1834 1835 1836 1837 1838
	return 0;
}

/**
 *	cxgb4_create_server - create an IP server
 *	@dev: the device
 *	@stid: the server TID
 *	@sip: local IP address to bind server to
 *	@sport: the server's TCP port
1839
 *	@vlan: the VLAN header information
1840 1841 1842 1843 1844 1845
 *	@queue: queue to direct messages from this server to
 *
 *	Create an IP server for the given port and address.
 *	Returns <0 on error and one of the %NET_XMIT_* values on success.
 */
int cxgb4_create_server(const struct net_device *dev, unsigned int stid,
1846 1847
			__be32 sip, __be16 sport, __be16 vlan,
			unsigned int queue)
1848 1849 1850 1851 1852
{
	unsigned int chan;
	struct sk_buff *skb;
	struct adapter *adap;
	struct cpl_pass_open_req *req;
1853
	int ret;
1854 1855 1856 1857 1858 1859

	skb = alloc_skb(sizeof(*req), GFP_KERNEL);
	if (!skb)
		return -ENOMEM;

	adap = netdev2adap(dev);
1860
	req = __skb_put(skb, sizeof(*req));
1861 1862 1863 1864 1865 1866
	INIT_TP_WR(req, 0);
	OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_PASS_OPEN_REQ, stid));
	req->local_port = sport;
	req->peer_port = htons(0);
	req->local_ip = sip;
	req->peer_ip = htonl(0);
1867
	chan = rxq_to_chan(&adap->sge, queue);
1868
	req->opt0 = cpu_to_be64(TX_CHAN_V(chan));
1869 1870
	req->opt1 = cpu_to_be64(CONN_POLICY_V(CPL_CONN_POLICY_ASK) |
				SYN_RSS_ENABLE_F | SYN_RSS_QUEUE_V(queue));
1871 1872
	ret = t4_mgmt_tx(adap, skb);
	return net_xmit_eval(ret);
1873 1874 1875
}
EXPORT_SYMBOL(cxgb4_create_server);

1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900
/*	cxgb4_create_server6 - create an IPv6 server
 *	@dev: the device
 *	@stid: the server TID
 *	@sip: local IPv6 address to bind server to
 *	@sport: the server's TCP port
 *	@queue: queue to direct messages from this server to
 *
 *	Create an IPv6 server for the given port and address.
 *	Returns <0 on error and one of the %NET_XMIT_* values on success.
 */
int cxgb4_create_server6(const struct net_device *dev, unsigned int stid,
			 const struct in6_addr *sip, __be16 sport,
			 unsigned int queue)
{
	unsigned int chan;
	struct sk_buff *skb;
	struct adapter *adap;
	struct cpl_pass_open_req6 *req;
	int ret;

	skb = alloc_skb(sizeof(*req), GFP_KERNEL);
	if (!skb)
		return -ENOMEM;

	adap = netdev2adap(dev);
1901
	req = __skb_put(skb, sizeof(*req));
1902 1903 1904 1905 1906 1907 1908 1909 1910
	INIT_TP_WR(req, 0);
	OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_PASS_OPEN_REQ6, stid));
	req->local_port = sport;
	req->peer_port = htons(0);
	req->local_ip_hi = *(__be64 *)(sip->s6_addr);
	req->local_ip_lo = *(__be64 *)(sip->s6_addr + 8);
	req->peer_ip_hi = cpu_to_be64(0);
	req->peer_ip_lo = cpu_to_be64(0);
	chan = rxq_to_chan(&adap->sge, queue);
1911
	req->opt0 = cpu_to_be64(TX_CHAN_V(chan));
1912 1913
	req->opt1 = cpu_to_be64(CONN_POLICY_V(CPL_CONN_POLICY_ASK) |
				SYN_RSS_ENABLE_F | SYN_RSS_QUEUE_V(queue));
1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932
	ret = t4_mgmt_tx(adap, skb);
	return net_xmit_eval(ret);
}
EXPORT_SYMBOL(cxgb4_create_server6);

int cxgb4_remove_server(const struct net_device *dev, unsigned int stid,
			unsigned int queue, bool ipv6)
{
	struct sk_buff *skb;
	struct adapter *adap;
	struct cpl_close_listsvr_req *req;
	int ret;

	adap = netdev2adap(dev);

	skb = alloc_skb(sizeof(*req), GFP_KERNEL);
	if (!skb)
		return -ENOMEM;

1933
	req = __skb_put(skb, sizeof(*req));
1934 1935
	INIT_TP_WR(req, 0);
	OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_CLOSE_LISTSRV_REQ, stid));
1936 1937
	req->reply_ctrl = htons(NO_REPLY_V(0) | (ipv6 ? LISTSVR_IPV6_V(1) :
				LISTSVR_IPV6_V(0)) | QUEUENO_V(queue));
1938 1939 1940 1941 1942
	ret = t4_mgmt_tx(adap, skb);
	return net_xmit_eval(ret);
}
EXPORT_SYMBOL(cxgb4_remove_server);

1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965
/**
 *	cxgb4_best_mtu - find the entry in the MTU table closest to an MTU
 *	@mtus: the HW MTU table
 *	@mtu: the target MTU
 *	@idx: index of selected entry in the MTU table
 *
 *	Returns the index and the value in the HW MTU table that is closest to
 *	but does not exceed @mtu, unless @mtu is smaller than any value in the
 *	table, in which case that smallest available value is selected.
 */
unsigned int cxgb4_best_mtu(const unsigned short *mtus, unsigned short mtu,
			    unsigned int *idx)
{
	unsigned int i = 0;

	while (i < NMTUS - 1 && mtus[i + 1] <= mtu)
		++i;
	if (idx)
		*idx = i;
	return mtus[i];
}
EXPORT_SYMBOL(cxgb4_best_mtu);

1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036
/**
 *     cxgb4_best_aligned_mtu - find best MTU, [hopefully] data size aligned
 *     @mtus: the HW MTU table
 *     @header_size: Header Size
 *     @data_size_max: maximum Data Segment Size
 *     @data_size_align: desired Data Segment Size Alignment (2^N)
 *     @mtu_idxp: HW MTU Table Index return value pointer (possibly NULL)
 *
 *     Similar to cxgb4_best_mtu() but instead of searching the Hardware
 *     MTU Table based solely on a Maximum MTU parameter, we break that
 *     parameter up into a Header Size and Maximum Data Segment Size, and
 *     provide a desired Data Segment Size Alignment.  If we find an MTU in
 *     the Hardware MTU Table which will result in a Data Segment Size with
 *     the requested alignment _and_ that MTU isn't "too far" from the
 *     closest MTU, then we'll return that rather than the closest MTU.
 */
unsigned int cxgb4_best_aligned_mtu(const unsigned short *mtus,
				    unsigned short header_size,
				    unsigned short data_size_max,
				    unsigned short data_size_align,
				    unsigned int *mtu_idxp)
{
	unsigned short max_mtu = header_size + data_size_max;
	unsigned short data_size_align_mask = data_size_align - 1;
	int mtu_idx, aligned_mtu_idx;

	/* Scan the MTU Table till we find an MTU which is larger than our
	 * Maximum MTU or we reach the end of the table.  Along the way,
	 * record the last MTU found, if any, which will result in a Data
	 * Segment Length matching the requested alignment.
	 */
	for (mtu_idx = 0, aligned_mtu_idx = -1; mtu_idx < NMTUS; mtu_idx++) {
		unsigned short data_size = mtus[mtu_idx] - header_size;

		/* If this MTU minus the Header Size would result in a
		 * Data Segment Size of the desired alignment, remember it.
		 */
		if ((data_size & data_size_align_mask) == 0)
			aligned_mtu_idx = mtu_idx;

		/* If we're not at the end of the Hardware MTU Table and the
		 * next element is larger than our Maximum MTU, drop out of
		 * the loop.
		 */
		if (mtu_idx+1 < NMTUS && mtus[mtu_idx+1] > max_mtu)
			break;
	}

	/* If we fell out of the loop because we ran to the end of the table,
	 * then we just have to use the last [largest] entry.
	 */
	if (mtu_idx == NMTUS)
		mtu_idx--;

	/* If we found an MTU which resulted in the requested Data Segment
	 * Length alignment and that's "not far" from the largest MTU which is
	 * less than or equal to the maximum MTU, then use that.
	 */
	if (aligned_mtu_idx >= 0 &&
	    mtu_idx - aligned_mtu_idx <= 1)
		mtu_idx = aligned_mtu_idx;

	/* If the caller has passed in an MTU Index pointer, pass the
	 * MTU Index back.  Return the MTU value.
	 */
	if (mtu_idxp)
		*mtu_idxp = mtu_idx;
	return mtus[mtu_idx];
}
EXPORT_SYMBOL(cxgb4_best_aligned_mtu);

2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048
/**
 *	cxgb4_port_chan - get the HW channel of a port
 *	@dev: the net device for the port
 *
 *	Return the HW Tx channel of the given port.
 */
unsigned int cxgb4_port_chan(const struct net_device *dev)
{
	return netdev2pinfo(dev)->tx_chan;
}
EXPORT_SYMBOL(cxgb4_port_chan);

2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060
/**
 *      cxgb4_port_e2cchan - get the HW c-channel of a port
 *      @dev: the net device for the port
 *
 *      Return the HW RX c-channel of the given port.
 */
unsigned int cxgb4_port_e2cchan(const struct net_device *dev)
{
	return netdev2pinfo(dev)->rx_cchan;
}
EXPORT_SYMBOL(cxgb4_port_e2cchan);

2061 2062 2063
unsigned int cxgb4_dbfifo_count(const struct net_device *dev, int lpfifo)
{
	struct adapter *adap = netdev2adap(dev);
2064
	u32 v1, v2, lp_count, hp_count;
2065

2066 2067
	v1 = t4_read_reg(adap, SGE_DBFIFO_STATUS_A);
	v2 = t4_read_reg(adap, SGE_DBFIFO_STATUS2_A);
2068
	if (is_t4(adap->params.chip)) {
2069 2070
		lp_count = LP_COUNT_G(v1);
		hp_count = HP_COUNT_G(v1);
2071
	} else {
2072 2073
		lp_count = LP_COUNT_T5_G(v1);
		hp_count = HP_COUNT_T5_G(v2);
2074 2075
	}
	return lpfifo ? lp_count : hp_count;
2076 2077 2078
}
EXPORT_SYMBOL(cxgb4_dbfifo_count);

2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108
/**
 *	cxgb4_port_viid - get the VI id of a port
 *	@dev: the net device for the port
 *
 *	Return the VI id of the given port.
 */
unsigned int cxgb4_port_viid(const struct net_device *dev)
{
	return netdev2pinfo(dev)->viid;
}
EXPORT_SYMBOL(cxgb4_port_viid);

/**
 *	cxgb4_port_idx - get the index of a port
 *	@dev: the net device for the port
 *
 *	Return the index of the given port.
 */
unsigned int cxgb4_port_idx(const struct net_device *dev)
{
	return netdev2pinfo(dev)->port_id;
}
EXPORT_SYMBOL(cxgb4_port_idx);

void cxgb4_get_tcp_stats(struct pci_dev *pdev, struct tp_tcp_stats *v4,
			 struct tp_tcp_stats *v6)
{
	struct adapter *adap = pci_get_drvdata(pdev);

	spin_lock(&adap->stats_lock);
2109
	t4_tp_get_tcp_stats(adap, v4, v6, false);
2110 2111 2112 2113 2114 2115 2116 2117 2118
	spin_unlock(&adap->stats_lock);
}
EXPORT_SYMBOL(cxgb4_get_tcp_stats);

void cxgb4_iscsi_init(struct net_device *dev, unsigned int tag_mask,
		      const unsigned int *pgsz_order)
{
	struct adapter *adap = netdev2adap(dev);

2119 2120 2121 2122
	t4_write_reg(adap, ULP_RX_ISCSI_TAGMASK_A, tag_mask);
	t4_write_reg(adap, ULP_RX_ISCSI_PSZ_A, HPZ0_V(pgsz_order[0]) |
		     HPZ1_V(pgsz_order[1]) | HPZ2_V(pgsz_order[2]) |
		     HPZ3_V(pgsz_order[3]));
2123 2124 2125
}
EXPORT_SYMBOL(cxgb4_iscsi_init);

2126 2127 2128 2129
int cxgb4_flush_eq_cache(struct net_device *dev)
{
	struct adapter *adap = netdev2adap(dev);

2130
	return t4_sge_ctxt_flush(adap, adap->mbox, CTXT_EGRESS);
2131 2132 2133 2134 2135
}
EXPORT_SYMBOL(cxgb4_flush_eq_cache);

static int read_eq_indices(struct adapter *adap, u16 qid, u16 *pidx, u16 *cidx)
{
2136
	u32 addr = t4_read_reg(adap, SGE_DBQ_CTXT_BADDR_A) + 24 * qid + 8;
2137 2138 2139
	__be64 indices;
	int ret;

2140 2141 2142 2143 2144
	spin_lock(&adap->win0_lock);
	ret = t4_memory_rw(adap, 0, MEM_EDC0, addr,
			   sizeof(indices), (__be32 *)&indices,
			   T4_MEMORY_READ);
	spin_unlock(&adap->win0_lock);
2145
	if (!ret) {
2146 2147
		*cidx = (be64_to_cpu(indices) >> 25) & 0xffff;
		*pidx = (be64_to_cpu(indices) >> 9) & 0xffff;
2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164
	}
	return ret;
}

int cxgb4_sync_txq_pidx(struct net_device *dev, u16 qid, u16 pidx,
			u16 size)
{
	struct adapter *adap = netdev2adap(dev);
	u16 hw_pidx, hw_cidx;
	int ret;

	ret = read_eq_indices(adap, qid, &hw_pidx, &hw_cidx);
	if (ret)
		goto out;

	if (pidx != hw_pidx) {
		u16 delta;
2165
		u32 val;
2166 2167 2168 2169 2170

		if (pidx >= hw_pidx)
			delta = pidx - hw_pidx;
		else
			delta = size - hw_pidx + pidx;
2171 2172 2173 2174 2175

		if (is_t4(adap->params.chip))
			val = PIDX_V(delta);
		else
			val = PIDX_T5_V(delta);
2176
		wmb();
2177 2178
		t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL_A),
			     QID_V(qid) | val);
2179 2180 2181 2182 2183 2184
	}
out:
	return ret;
}
EXPORT_SYMBOL(cxgb4_sync_txq_pidx);

2185 2186
int cxgb4_read_tpte(struct net_device *dev, u32 stag, __be32 *tpte)
{
2187
	u32 edc0_size, edc1_size, mc0_size, mc1_size, size;
2188
	u32 edc0_end, edc1_end, mc0_end, mc1_end;
A
Arjun Vynipadath 已提交
2189 2190 2191
	u32 offset, memtype, memaddr;
	struct adapter *adap;
	u32 hma_size = 0;
2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203
	int ret;

	adap = netdev2adap(dev);

	offset = ((stag >> 8) * 32) + adap->vres.stag.start;

	/* Figure out where the offset lands in the Memory Type/Address scheme.
	 * This code assumes that the memory is laid out starting at offset 0
	 * with no breaks as: EDC0, EDC1, MC0, MC1. All cards have both EDC0
	 * and EDC1.  Some cards will have neither MC0 nor MC1, most cards have
	 * MC0, and some have both MC0 and MC1.
	 */
2204 2205 2206 2207 2208 2209
	size = t4_read_reg(adap, MA_EDRAM0_BAR_A);
	edc0_size = EDRAM0_SIZE_G(size) << 20;
	size = t4_read_reg(adap, MA_EDRAM1_BAR_A);
	edc1_size = EDRAM1_SIZE_G(size) << 20;
	size = t4_read_reg(adap, MA_EXT_MEMORY0_BAR_A);
	mc0_size = EXT_MEM0_SIZE_G(size) << 20;
2210

A
Arjun Vynipadath 已提交
2211 2212 2213 2214
	if (t4_read_reg(adap, MA_TARGET_MEM_ENABLE_A) & HMA_MUX_F) {
		size = t4_read_reg(adap, MA_EXT_MEMORY1_BAR_A);
		hma_size = EXT_MEM1_SIZE_G(size) << 20;
	}
2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225
	edc0_end = edc0_size;
	edc1_end = edc0_end + edc1_size;
	mc0_end = edc1_end + mc0_size;

	if (offset < edc0_end) {
		memtype = MEM_EDC0;
		memaddr = offset;
	} else if (offset < edc1_end) {
		memtype = MEM_EDC1;
		memaddr = offset - edc0_end;
	} else {
A
Arjun Vynipadath 已提交
2226 2227 2228 2229
		if (hma_size && (offset < (edc1_end + hma_size))) {
			memtype = MEM_HMA;
			memaddr = offset - edc1_end;
		} else if (offset < mc0_end) {
2230 2231
			memtype = MEM_MC0;
			memaddr = offset - edc1_end;
2232
		} else if (is_t5(adap->params.chip)) {
2233 2234
			size = t4_read_reg(adap, MA_EXT_MEMORY1_BAR_A);
			mc1_size = EXT_MEM1_SIZE_G(size) << 20;
2235 2236 2237 2238 2239 2240 2241 2242
			mc1_end = mc0_end + mc1_size;
			if (offset < mc1_end) {
				memtype = MEM_MC1;
				memaddr = offset - mc0_end;
			} else {
				/* offset beyond the end of any memory */
				goto err;
			}
2243 2244 2245
		} else {
			/* T4/T6 only has a single memory channel */
			goto err;
2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260
		}
	}

	spin_lock(&adap->win0_lock);
	ret = t4_memory_rw(adap, 0, memtype, memaddr, 32, tpte, T4_MEMORY_READ);
	spin_unlock(&adap->win0_lock);
	return ret;

err:
	dev_err(adap->pdev_dev, "stag %#x, offset %#x out of range\n",
		stag, offset);
	return -EINVAL;
}
EXPORT_SYMBOL(cxgb4_read_tpte);

2261 2262 2263 2264 2265 2266
u64 cxgb4_read_sge_timestamp(struct net_device *dev)
{
	u32 hi, lo;
	struct adapter *adap;

	adap = netdev2adap(dev);
2267 2268
	lo = t4_read_reg(adap, SGE_TIMESTAMP_LO_A);
	hi = TSVAL_G(t4_read_reg(adap, SGE_TIMESTAMP_HI_A));
2269 2270 2271 2272 2273

	return ((u64)hi << 32) | (u64)lo;
}
EXPORT_SYMBOL(cxgb4_read_sge_timestamp);

2274 2275 2276
int cxgb4_bar2_sge_qregs(struct net_device *dev,
			 unsigned int qid,
			 enum cxgb4_bar2_qtype qtype,
2277
			 int user,
2278 2279 2280
			 u64 *pbar2_qoffset,
			 unsigned int *pbar2_qid)
{
2281
	return t4_bar2_sge_qregs(netdev2adap(dev),
2282 2283 2284 2285
				 qid,
				 (qtype == CXGB4_BAR2_QTYPE_EGRESS
				  ? T4_BAR2_QTYPE_EGRESS
				  : T4_BAR2_QTYPE_INGRESS),
2286
				 user,
2287 2288 2289 2290 2291
				 pbar2_qoffset,
				 pbar2_qid);
}
EXPORT_SYMBOL(cxgb4_bar2_sge_qregs);

2292 2293 2294 2295 2296 2297 2298
static struct pci_driver cxgb4_driver;

static void check_neigh_update(struct neighbour *neigh)
{
	const struct device *parent;
	const struct net_device *netdev = neigh->dev;

2299
	if (is_vlan_dev(netdev))
2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324
		netdev = vlan_dev_real_dev(netdev);
	parent = netdev->dev.parent;
	if (parent && parent->driver == &cxgb4_driver.driver)
		t4_l2t_update(dev_get_drvdata(parent), neigh);
}

static int netevent_cb(struct notifier_block *nb, unsigned long event,
		       void *data)
{
	switch (event) {
	case NETEVENT_NEIGH_UPDATE:
		check_neigh_update(data);
		break;
	case NETEVENT_REDIRECT:
	default:
		break;
	}
	return 0;
}

static bool netevent_registered;
static struct notifier_block cxgb4_netevent_nb = {
	.notifier_call = netevent_cb
};

2325 2326
static void drain_db_fifo(struct adapter *adap, int usecs)
{
2327
	u32 v1, v2, lp_count, hp_count;
2328 2329

	do {
2330 2331
		v1 = t4_read_reg(adap, SGE_DBFIFO_STATUS_A);
		v2 = t4_read_reg(adap, SGE_DBFIFO_STATUS2_A);
2332
		if (is_t4(adap->params.chip)) {
2333 2334
			lp_count = LP_COUNT_G(v1);
			hp_count = HP_COUNT_G(v1);
2335
		} else {
2336 2337
			lp_count = LP_COUNT_T5_G(v1);
			hp_count = HP_COUNT_T5_G(v2);
2338 2339 2340 2341
		}

		if (lp_count == 0 && hp_count == 0)
			break;
2342 2343 2344 2345 2346 2347 2348
		set_current_state(TASK_UNINTERRUPTIBLE);
		schedule_timeout(usecs_to_jiffies(usecs));
	} while (1);
}

static void disable_txq_db(struct sge_txq *q)
{
2349 2350 2351
	unsigned long flags;

	spin_lock_irqsave(&q->db_lock, flags);
2352
	q->db_disabled = 1;
2353
	spin_unlock_irqrestore(&q->db_lock, flags);
2354 2355
}

2356
static void enable_txq_db(struct adapter *adap, struct sge_txq *q)
2357 2358
{
	spin_lock_irq(&q->db_lock);
2359 2360 2361 2362 2363
	if (q->db_pidx_inc) {
		/* Make sure that all writes to the TX descriptors
		 * are committed before we tell HW about them.
		 */
		wmb();
2364 2365
		t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL_A),
			     QID_V(q->cntxt_id) | PIDX_V(q->db_pidx_inc));
2366 2367
		q->db_pidx_inc = 0;
	}
2368 2369 2370 2371 2372 2373 2374 2375 2376 2377
	q->db_disabled = 0;
	spin_unlock_irq(&q->db_lock);
}

static void disable_dbs(struct adapter *adap)
{
	int i;

	for_each_ethrxq(&adap->sge, i)
		disable_txq_db(&adap->sge.ethtxq[i].q);
2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389
	if (is_offload(adap)) {
		struct sge_uld_txq_info *txq_info =
			adap->sge.uld_txq_info[CXGB4_TX_OFLD];

		if (txq_info) {
			for_each_ofldtxq(&adap->sge, i) {
				struct sge_uld_txq *txq = &txq_info->uldtxq[i];

				disable_txq_db(&txq->q);
			}
		}
	}
2390 2391 2392 2393 2394 2395 2396 2397 2398
	for_each_port(adap, i)
		disable_txq_db(&adap->sge.ctrlq[i].q);
}

static void enable_dbs(struct adapter *adap)
{
	int i;

	for_each_ethrxq(&adap->sge, i)
2399
		enable_txq_db(adap, &adap->sge.ethtxq[i].q);
2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411
	if (is_offload(adap)) {
		struct sge_uld_txq_info *txq_info =
			adap->sge.uld_txq_info[CXGB4_TX_OFLD];

		if (txq_info) {
			for_each_ofldtxq(&adap->sge, i) {
				struct sge_uld_txq *txq = &txq_info->uldtxq[i];

				enable_txq_db(adap, &txq->q);
			}
		}
	}
2412
	for_each_port(adap, i)
2413 2414 2415 2416 2417
		enable_txq_db(adap, &adap->sge.ctrlq[i].q);
}

static void notify_rdma_uld(struct adapter *adap, enum cxgb4_control cmd)
{
2418 2419 2420 2421
	enum cxgb4_uld type = CXGB4_ULD_RDMA;

	if (adap->uld && adap->uld[type].handle)
		adap->uld[type].control(adap->uld[type].handle, cmd);
2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432
}

static void process_db_full(struct work_struct *work)
{
	struct adapter *adap;

	adap = container_of(work, struct adapter, db_full_task);

	drain_db_fifo(adap, dbfifo_drain_delay);
	enable_dbs(adap);
	notify_rdma_uld(adap, CXGB4_CONTROL_DB_EMPTY);
2433 2434 2435 2436 2437 2438 2439
	if (CHELSIO_CHIP_VERSION(adap->params.chip) <= CHELSIO_T5)
		t4_set_reg_field(adap, SGE_INT_ENABLE3_A,
				 DBFIFO_HP_INT_F | DBFIFO_LP_INT_F,
				 DBFIFO_HP_INT_F | DBFIFO_LP_INT_F);
	else
		t4_set_reg_field(adap, SGE_INT_ENABLE3_A,
				 DBFIFO_LP_INT_F, DBFIFO_LP_INT_F);
2440 2441 2442 2443 2444 2445 2446
}

static void sync_txq_pidx(struct adapter *adap, struct sge_txq *q)
{
	u16 hw_pidx, hw_cidx;
	int ret;

2447
	spin_lock_irq(&q->db_lock);
2448 2449 2450 2451 2452
	ret = read_eq_indices(adap, (u16)q->cntxt_id, &hw_pidx, &hw_cidx);
	if (ret)
		goto out;
	if (q->db_pidx != hw_pidx) {
		u16 delta;
2453
		u32 val;
2454 2455 2456 2457 2458

		if (q->db_pidx >= hw_pidx)
			delta = q->db_pidx - hw_pidx;
		else
			delta = q->size - hw_pidx + q->db_pidx;
2459 2460 2461 2462 2463

		if (is_t4(adap->params.chip))
			val = PIDX_V(delta);
		else
			val = PIDX_T5_V(delta);
2464
		wmb();
2465 2466
		t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL_A),
			     QID_V(q->cntxt_id) | val);
2467 2468 2469
	}
out:
	q->db_disabled = 0;
2470 2471
	q->db_pidx_inc = 0;
	spin_unlock_irq(&q->db_lock);
2472 2473 2474
	if (ret)
		CH_WARN(adap, "DB drop recovery failed.\n");
}
2475

2476 2477 2478 2479 2480 2481
static void recover_all_queues(struct adapter *adap)
{
	int i;

	for_each_ethrxq(&adap->sge, i)
		sync_txq_pidx(adap, &adap->sge.ethtxq[i].q);
2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492
	if (is_offload(adap)) {
		struct sge_uld_txq_info *txq_info =
			adap->sge.uld_txq_info[CXGB4_TX_OFLD];
		if (txq_info) {
			for_each_ofldtxq(&adap->sge, i) {
				struct sge_uld_txq *txq = &txq_info->uldtxq[i];

				sync_txq_pidx(adap, &txq->q);
			}
		}
	}
2493 2494 2495 2496
	for_each_port(adap, i)
		sync_txq_pidx(adap, &adap->sge.ctrlq[i].q);
}

2497 2498 2499 2500
static void process_db_drop(struct work_struct *work)
{
	struct adapter *adap;

2501
	adap = container_of(work, struct adapter, db_drop_task);
2502

2503
	if (is_t4(adap->params.chip)) {
2504
		drain_db_fifo(adap, dbfifo_drain_delay);
2505
		notify_rdma_uld(adap, CXGB4_CONTROL_DB_DROP);
2506
		drain_db_fifo(adap, dbfifo_drain_delay);
2507
		recover_all_queues(adap);
2508
		drain_db_fifo(adap, dbfifo_drain_delay);
2509
		enable_dbs(adap);
2510
		notify_rdma_uld(adap, CXGB4_CONTROL_DB_EMPTY);
2511
	} else if (is_t5(adap->params.chip)) {
2512 2513 2514
		u32 dropped_db = t4_read_reg(adap, 0x010ac);
		u16 qid = (dropped_db >> 15) & 0x1ffff;
		u16 pidx_inc = dropped_db & 0x1fff;
2515 2516 2517
		u64 bar2_qoffset;
		unsigned int bar2_qid;
		int ret;
2518

2519
		ret = t4_bar2_sge_qregs(adap, qid, T4_BAR2_QTYPE_EGRESS,
2520
					0, &bar2_qoffset, &bar2_qid);
2521 2522 2523 2524
		if (ret)
			dev_err(adap->pdev_dev, "doorbell drop recovery: "
				"qid=%d, pidx_inc=%d\n", qid, pidx_inc);
		else
2525
			writel(PIDX_T5_V(pidx_inc) | QID_V(bar2_qid),
2526
			       adap->bar2 + bar2_qoffset + SGE_UDB_KDOORBELL);
2527 2528 2529 2530 2531

		/* Re-enable BAR2 WC */
		t4_set_reg_field(adap, 0x10b0, 1<<15, 1<<15);
	}

2532 2533
	if (CHELSIO_CHIP_VERSION(adap->params.chip) <= CHELSIO_T5)
		t4_set_reg_field(adap, SGE_DOORBELL_CONTROL_A, DROPPED_DB_F, 0);
2534 2535 2536 2537
}

void t4_db_full(struct adapter *adap)
{
2538
	if (is_t4(adap->params.chip)) {
2539 2540
		disable_dbs(adap);
		notify_rdma_uld(adap, CXGB4_CONTROL_DB_FULL);
2541 2542
		t4_set_reg_field(adap, SGE_INT_ENABLE3_A,
				 DBFIFO_HP_INT_F | DBFIFO_LP_INT_F, 0);
2543
		queue_work(adap->workq, &adap->db_full_task);
2544
	}
2545 2546 2547 2548
}

void t4_db_dropped(struct adapter *adap)
{
2549 2550 2551 2552
	if (is_t4(adap->params.chip)) {
		disable_dbs(adap);
		notify_rdma_uld(adap, CXGB4_CONTROL_DB_FULL);
	}
2553
	queue_work(adap->workq, &adap->db_drop_task);
2554 2555
}

2556 2557
void t4_register_netevent_notifier(void)
{
2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569
	if (!netevent_registered) {
		register_netevent_notifier(&cxgb4_netevent_nb);
		netevent_registered = true;
	}
}

static void detach_ulds(struct adapter *adap)
{
	unsigned int i;

	mutex_lock(&uld_mutex);
	list_del(&adap->list_node);
2570

2571
	for (i = 0; i < CXGB4_ULD_MAX; i++)
2572
		if (adap->uld && adap->uld[i].handle)
2573 2574
			adap->uld[i].state_change(adap->uld[i].handle,
					     CXGB4_STATE_DETACH);
2575

2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588
	if (netevent_registered && list_empty(&adapter_list)) {
		unregister_netevent_notifier(&cxgb4_netevent_nb);
		netevent_registered = false;
	}
	mutex_unlock(&uld_mutex);
}

static void notify_ulds(struct adapter *adap, enum cxgb4_state new_state)
{
	unsigned int i;

	mutex_lock(&uld_mutex);
	for (i = 0; i < CXGB4_ULD_MAX; i++)
2589 2590 2591
		if (adap->uld && adap->uld[i].handle)
			adap->uld[i].state_change(adap->uld[i].handle,
						  new_state);
2592 2593 2594
	mutex_unlock(&uld_mutex);
}

2595
#if IS_ENABLED(CONFIG_IPV6)
2596 2597
static int cxgb4_inet6addr_handler(struct notifier_block *this,
				   unsigned long event, void *data)
2598
{
2599 2600 2601 2602
	struct inet6_ifaddr *ifa = data;
	struct net_device *event_dev = ifa->idev->dev;
	const struct device *parent = NULL;
#if IS_ENABLED(CONFIG_BONDING)
2603
	struct adapter *adap;
2604
#endif
2605
	if (is_vlan_dev(event_dev))
2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625
		event_dev = vlan_dev_real_dev(event_dev);
#if IS_ENABLED(CONFIG_BONDING)
	if (event_dev->flags & IFF_MASTER) {
		list_for_each_entry(adap, &adapter_list, list_node) {
			switch (event) {
			case NETDEV_UP:
				cxgb4_clip_get(adap->port[0],
					       (const u32 *)ifa, 1);
				break;
			case NETDEV_DOWN:
				cxgb4_clip_release(adap->port[0],
						   (const u32 *)ifa, 1);
				break;
			default:
				break;
			}
		}
		return NOTIFY_OK;
	}
#endif
2626

2627 2628
	if (event_dev)
		parent = event_dev->dev.parent;
2629

2630
	if (parent && parent->driver == &cxgb4_driver.driver) {
2631 2632
		switch (event) {
		case NETDEV_UP:
2633
			cxgb4_clip_get(event_dev, (const u32 *)ifa, 1);
2634 2635
			break;
		case NETDEV_DOWN:
2636
			cxgb4_clip_release(event_dev, (const u32 *)ifa, 1);
2637 2638 2639 2640 2641
			break;
		default:
			break;
		}
	}
2642
	return NOTIFY_OK;
2643 2644
}

2645
static bool inet6addr_registered;
2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662
static struct notifier_block cxgb4_inet6addr_notifier = {
	.notifier_call = cxgb4_inet6addr_handler
};

static void update_clip(const struct adapter *adap)
{
	int i;
	struct net_device *dev;
	int ret;

	rcu_read_lock();

	for (i = 0; i < MAX_NPORTS; i++) {
		dev = adap->port[i];
		ret = 0;

		if (dev)
2663
			ret = cxgb4_update_root_dev_clip(dev);
2664 2665 2666 2667 2668 2669

		if (ret < 0)
			break;
	}
	rcu_read_unlock();
}
2670
#endif /* IS_ENABLED(CONFIG_IPV6) */
2671

2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683
/**
 *	cxgb_up - enable the adapter
 *	@adap: adapter being enabled
 *
 *	Called when the first port is enabled, this function performs the
 *	actions necessary to make an adapter operational, such as completing
 *	the initialization of HW modules, and enabling interrupts.
 *
 *	Must be called with the rtnl lock held.
 */
static int cxgb_up(struct adapter *adap)
{
2684
	struct sge *s = &adap->sge;
2685
	int err;
2686

2687
	mutex_lock(&uld_mutex);
2688 2689
	err = setup_sge_queues(adap);
	if (err)
2690
		goto rel_lock;
2691 2692 2693
	err = setup_rss(adap);
	if (err)
		goto freeq;
2694

2695
	if (adap->flags & CXGB4_USING_MSIX) {
2696 2697 2698 2699 2700 2701 2702 2703
		if (s->nd_msix_idx < 0) {
			err = -ENOMEM;
			goto irq_err;
		}

		err = request_irq(adap->msix_info[s->nd_msix_idx].vec,
				  t4_nondata_intr, 0,
				  adap->msix_info[s->nd_msix_idx].desc, adap);
2704 2705
		if (err)
			goto irq_err;
2706

2707
		err = request_msix_queue_irqs(adap);
2708 2709
		if (err)
			goto irq_err_free_nd_msix;
2710 2711
	} else {
		err = request_irq(adap->pdev->irq, t4_intr_handler(adap),
2712 2713
				  (adap->flags & CXGB4_USING_MSI) ? 0
								  : IRQF_SHARED,
2714
				  adap->port[0]->name, adap);
2715 2716 2717
		if (err)
			goto irq_err;
	}
2718

2719 2720 2721
	enable_rx(adap);
	t4_sge_start(adap);
	t4_intr_enable(adap);
2722
	adap->flags |= CXGB4_FULL_INIT_DONE;
2723 2724
	mutex_unlock(&uld_mutex);

2725
	notify_ulds(adap, CXGB4_STATE_UP);
2726
#if IS_ENABLED(CONFIG_IPV6)
2727
	update_clip(adap);
2728
#endif
2729
	return err;
2730

2731 2732 2733
irq_err_free_nd_msix:
	free_irq(adap->msix_info[s->nd_msix_idx].vec, adap);
irq_err:
2734
	dev_err(adap->pdev_dev, "request_irq failed, err %d\n", err);
2735
freeq:
2736
	t4_free_sge_resources(adap);
2737
rel_lock:
2738 2739
	mutex_unlock(&uld_mutex);
	return err;
2740 2741 2742 2743 2744
}

static void cxgb_down(struct adapter *adapter)
{
	cancel_work_sync(&adapter->tid_release_task);
2745 2746
	cancel_work_sync(&adapter->db_full_task);
	cancel_work_sync(&adapter->db_drop_task);
2747
	adapter->tid_release_task_busy = false;
D
Dimitris Michailidis 已提交
2748
	adapter->tid_release_head = NULL;
2749

2750 2751
	t4_sge_stop(adapter);
	t4_free_sge_resources(adapter);
A
Arjun Vynipadath 已提交
2752

2753
	adapter->flags &= ~CXGB4_FULL_INIT_DONE;
2754 2755 2756 2757 2758
}

/*
 * net_device operations
 */
2759
int cxgb_open(struct net_device *dev)
2760 2761 2762
{
	struct port_info *pi = netdev_priv(dev);
	struct adapter *adapter = pi->adapter;
2763
	int err;
2764

2765 2766
	netif_carrier_off(dev);

2767
	if (!(adapter->flags & CXGB4_FULL_INIT_DONE)) {
2768 2769 2770 2771
		err = cxgb_up(adapter);
		if (err < 0)
			return err;
	}
2772

2773 2774 2775 2776 2777 2778 2779
	/* It's possible that the basic port information could have
	 * changed since we first read it.
	 */
	err = t4_update_port_info(pi);
	if (err < 0)
		return err;

2780
	err = link_start(dev);
2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796
	if (err)
		return err;

	if (pi->nmirrorqsets) {
		mutex_lock(&pi->vi_mirror_mutex);
		err = cxgb4_port_mirror_alloc_queues(dev);
		if (err)
			goto out_unlock;
		mutex_unlock(&pi->vi_mirror_mutex);
	}

	netif_tx_start_all_queues(dev);
	return 0;

out_unlock:
	mutex_unlock(&pi->vi_mirror_mutex);
2797
	return err;
2798 2799
}

2800
int cxgb_close(struct net_device *dev)
2801 2802 2803
{
	struct port_info *pi = netdev_priv(dev);
	struct adapter *adapter = pi->adapter;
2804
	int ret;
2805 2806 2807

	netif_tx_stop_all_queues(dev);
	netif_carrier_off(dev);
2808 2809
	ret = t4_enable_pi_params(adapter, adapter->pf, pi,
				  false, false, false);
2810 2811 2812 2813
#ifdef CONFIG_CHELSIO_T4_DCB
	cxgb4_dcb_reset(dev);
	dcb_tx_queue_prio_enable(dev, false);
#endif
2814 2815 2816 2817 2818 2819 2820 2821 2822 2823
	if (ret)
		return ret;

	if (pi->nmirrorqsets) {
		mutex_lock(&pi->vi_mirror_mutex);
		cxgb4_port_mirror_free_queues(dev);
		mutex_unlock(&pi->vi_mirror_mutex);
	}

	return 0;
2824 2825
}

2826
int cxgb4_create_server_filter(const struct net_device *dev, unsigned int stid,
2827 2828
		__be32 sip, __be16 sport, __be16 vlan,
		unsigned int queue, unsigned char port, unsigned char mask)
2829 2830 2831 2832 2833 2834 2835 2836 2837
{
	int ret;
	struct filter_entry *f;
	struct adapter *adap;
	int i;
	u8 *val;

	adap = netdev2adap(dev);

2838
	/* Adjust stid to correct filter index */
2839
	stid -= adap->tids.sftid_base;
2840 2841
	stid += adap->tids.nftids;

2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856
	/* Check to make sure the filter requested is writable ...
	 */
	f = &adap->tids.ftid_tab[stid];
	ret = writable_filter(f);
	if (ret)
		return ret;

	/* Clear out any old resources being used by the filter before
	 * we start constructing the new filter.
	 */
	if (f->valid)
		clear_filter(adap, f);

	/* Clear out filter specifications */
	memset(&f->fs, 0, sizeof(struct ch_filter_specification));
2857
	f->fs.val.lport = be16_to_cpu(sport);
2858 2859
	f->fs.mask.lport  = ~0;
	val = (u8 *)&sip;
2860
	if ((val[0] | val[1] | val[2] | val[3]) != 0) {
2861 2862 2863 2864
		for (i = 0; i < 4; i++) {
			f->fs.val.lip[i] = val[i];
			f->fs.mask.lip[i] = ~0;
		}
2865
		if (adap->params.tp.vlan_pri_map & PORT_F) {
2866 2867 2868 2869
			f->fs.val.iport = port;
			f->fs.mask.iport = mask;
		}
	}
2870

2871
	if (adap->params.tp.vlan_pri_map & PROTOCOL_F) {
2872 2873 2874 2875
		f->fs.val.proto = IPPROTO_TCP;
		f->fs.mask.proto = ~0;
	}

2876 2877 2878 2879 2880 2881
	f->fs.dirsteer = 1;
	f->fs.iq = queue;
	/* Mark filter as locked */
	f->locked = 1;
	f->fs.rpttid = 1;

2882 2883 2884 2885
	/* Save the actual tid. We need this to get the corresponding
	 * filter entry structure in filter_rpl.
	 */
	f->tid = stid + adap->tids.ftid_base;
2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902
	ret = set_filter_wr(adap, stid);
	if (ret) {
		clear_filter(adap, f);
		return ret;
	}

	return 0;
}
EXPORT_SYMBOL(cxgb4_create_server_filter);

int cxgb4_remove_server_filter(const struct net_device *dev, unsigned int stid,
		unsigned int queue, bool ipv6)
{
	struct filter_entry *f;
	struct adapter *adap;

	adap = netdev2adap(dev);
2903 2904

	/* Adjust stid to correct filter index */
2905
	stid -= adap->tids.sftid_base;
2906 2907
	stid += adap->tids.nftids;

2908 2909 2910 2911
	f = &adap->tids.ftid_tab[stid];
	/* Unlock the filter */
	f->locked = 0;

2912
	return delete_filter(adap, stid);
2913 2914 2915
}
EXPORT_SYMBOL(cxgb4_remove_server_filter);

2916 2917
static void cxgb_get_stats(struct net_device *dev,
			   struct rtnl_link_stats64 *ns)
2918 2919 2920 2921 2922
{
	struct port_stats stats;
	struct port_info *p = netdev_priv(dev);
	struct adapter *adapter = p->adapter;

2923 2924 2925 2926
	/* Block retrieving statistics during EEH error
	 * recovery. Otherwise, the recovery might fail
	 * and the PCI device will be removed permanently
	 */
2927
	spin_lock(&adapter->stats_lock);
2928 2929
	if (!netif_device_present(dev)) {
		spin_unlock(&adapter->stats_lock);
2930
		return;
2931
	}
2932 2933
	t4_get_port_stats_offset(adapter, p->tx_chan, &stats,
				 &p->stats_base);
2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947
	spin_unlock(&adapter->stats_lock);

	ns->tx_bytes   = stats.tx_octets;
	ns->tx_packets = stats.tx_frames;
	ns->rx_bytes   = stats.rx_octets;
	ns->rx_packets = stats.rx_frames;
	ns->multicast  = stats.rx_mcast_frames;

	/* detailed rx_errors */
	ns->rx_length_errors = stats.rx_jabber + stats.rx_too_long +
			       stats.rx_runt;
	ns->rx_over_errors   = 0;
	ns->rx_crc_errors    = stats.rx_fcs_err;
	ns->rx_frame_errors  = stats.rx_symbol_err;
2948
	ns->rx_dropped	     = stats.rx_ovflow0 + stats.rx_ovflow1 +
2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967
			       stats.rx_ovflow2 + stats.rx_ovflow3 +
			       stats.rx_trunc0 + stats.rx_trunc1 +
			       stats.rx_trunc2 + stats.rx_trunc3;
	ns->rx_missed_errors = 0;

	/* detailed tx_errors */
	ns->tx_aborted_errors   = 0;
	ns->tx_carrier_errors   = 0;
	ns->tx_fifo_errors      = 0;
	ns->tx_heartbeat_errors = 0;
	ns->tx_window_errors    = 0;

	ns->tx_errors = stats.tx_error_frames;
	ns->rx_errors = stats.rx_symbol_err + stats.rx_fcs_err +
		ns->rx_length_errors + stats.rx_len_err + ns->rx_fifo_errors;
}

static int cxgb_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
{
2968
	unsigned int mbox;
2969 2970
	int ret = 0, prtad, devad;
	struct port_info *pi = netdev_priv(dev);
2971
	struct adapter *adapter = pi->adapter;
2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991
	struct mii_ioctl_data *data = (struct mii_ioctl_data *)&req->ifr_data;

	switch (cmd) {
	case SIOCGMIIPHY:
		if (pi->mdio_addr < 0)
			return -EOPNOTSUPP;
		data->phy_id = pi->mdio_addr;
		break;
	case SIOCGMIIREG:
	case SIOCSMIIREG:
		if (mdio_phy_id_is_c45(data->phy_id)) {
			prtad = mdio_phy_id_prtad(data->phy_id);
			devad = mdio_phy_id_devad(data->phy_id);
		} else if (data->phy_id < 32) {
			prtad = data->phy_id;
			devad = 0;
			data->reg_num &= 0x1f;
		} else
			return -EINVAL;

2992
		mbox = pi->adapter->pf;
2993
		if (cmd == SIOCGMIIREG)
2994
			ret = t4_mdio_rd(pi->adapter, mbox, prtad, devad,
2995 2996
					 data->reg_num, &data->val_out);
		else
2997
			ret = t4_mdio_wr(pi->adapter, mbox, prtad, devad,
2998 2999
					 data->reg_num, data->val_in);
		break;
3000 3001 3002 3003 3004 3005 3006 3007 3008
	case SIOCGHWTSTAMP:
		return copy_to_user(req->ifr_data, &pi->tstamp_config,
				    sizeof(pi->tstamp_config)) ?
			-EFAULT : 0;
	case SIOCSHWTSTAMP:
		if (copy_from_user(&pi->tstamp_config, req->ifr_data,
				   sizeof(pi->tstamp_config)))
			return -EFAULT;

3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060
		if (!is_t4(adapter->params.chip)) {
			switch (pi->tstamp_config.tx_type) {
			case HWTSTAMP_TX_OFF:
			case HWTSTAMP_TX_ON:
				break;
			default:
				return -ERANGE;
			}

			switch (pi->tstamp_config.rx_filter) {
			case HWTSTAMP_FILTER_NONE:
				pi->rxtstamp = false;
				break;
			case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
			case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
				cxgb4_ptprx_timestamping(pi, pi->port_id,
							 PTP_TS_L4);
				break;
			case HWTSTAMP_FILTER_PTP_V2_EVENT:
				cxgb4_ptprx_timestamping(pi, pi->port_id,
							 PTP_TS_L2_L4);
				break;
			case HWTSTAMP_FILTER_ALL:
			case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
			case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
			case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
			case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
				pi->rxtstamp = true;
				break;
			default:
				pi->tstamp_config.rx_filter =
					HWTSTAMP_FILTER_NONE;
				return -ERANGE;
			}

			if ((pi->tstamp_config.tx_type == HWTSTAMP_TX_OFF) &&
			    (pi->tstamp_config.rx_filter ==
				HWTSTAMP_FILTER_NONE)) {
				if (cxgb4_ptp_txtype(adapter, pi->port_id) >= 0)
					pi->ptp_enable = false;
			}

			if (pi->tstamp_config.rx_filter !=
				HWTSTAMP_FILTER_NONE) {
				if (cxgb4_ptp_redirect_rx_packet(adapter,
								 pi) >= 0)
					pi->ptp_enable = true;
			}
		} else {
			/* For T4 Adapters */
			switch (pi->tstamp_config.rx_filter) {
			case HWTSTAMP_FILTER_NONE:
3061 3062
			pi->rxtstamp = false;
			break;
3063
			case HWTSTAMP_FILTER_ALL:
3064 3065
			pi->rxtstamp = true;
			break;
3066 3067 3068
			default:
			pi->tstamp_config.rx_filter =
			HWTSTAMP_FILTER_NONE;
3069
			return -ERANGE;
3070
			}
3071 3072 3073 3074
		}
		return copy_to_user(req->ifr_data, &pi->tstamp_config,
				    sizeof(pi->tstamp_config)) ?
			-EFAULT : 0;
3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091
	default:
		return -EOPNOTSUPP;
	}
	return ret;
}

static void cxgb_set_rxmode(struct net_device *dev)
{
	/* unfortunately we can't return errors to the stack */
	set_rxmode(dev, -1, false);
}

static int cxgb_change_mtu(struct net_device *dev, int new_mtu)
{
	int ret;
	struct port_info *pi = netdev_priv(dev);

3092
	ret = t4_set_rxmode(pi->adapter, pi->adapter->pf, pi->viid, new_mtu, -1,
3093
			    -1, -1, -1, true);
3094 3095 3096 3097 3098
	if (!ret)
		dev->mtu = new_mtu;
	return ret;
}

3099
#ifdef CONFIG_PCI_IOV
G
Ganesh Goudar 已提交
3100
static int cxgb4_mgmt_open(struct net_device *dev)
3101 3102 3103 3104 3105 3106 3107 3108
{
	/* Turn carrier off since we don't have to transmit anything on this
	 * interface.
	 */
	netif_carrier_off(dev);
	return 0;
}

3109
/* Fill MAC address that will be assigned by the FW */
G
Ganesh Goudar 已提交
3110
static void cxgb4_mgmt_fill_vf_station_mac_addr(struct adapter *adap)
3111 3112
{
	u8 hw_addr[ETH_ALEN], macaddr[ETH_ALEN];
G
Ganesh Goudar 已提交
3113 3114
	unsigned int i, vf, nvfs;
	u16 a, b;
3115 3116 3117
	int err;
	u8 *na;

G
Ganesh Goudar 已提交
3118 3119
	adap->params.pci.vpd_cap_addr = pci_find_capability(adap->pdev,
							    PCI_CAP_ID_VPD);
3120
	err = t4_get_raw_vpd_params(adap, &adap->params.vpd);
G
Ganesh Goudar 已提交
3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141
	if (err)
		return;

	na = adap->params.vpd.na;
	for (i = 0; i < ETH_ALEN; i++)
		hw_addr[i] = (hex2val(na[2 * i + 0]) * 16 +
			      hex2val(na[2 * i + 1]));

	a = (hw_addr[0] << 8) | hw_addr[1];
	b = (hw_addr[1] << 8) | hw_addr[2];
	a ^= b;
	a |= 0x0200;    /* locally assigned Ethernet MAC address */
	a &= ~0x0100;   /* not a multicast Ethernet MAC address */
	macaddr[0] = a >> 8;
	macaddr[1] = a & 0xff;

	for (i = 2; i < 5; i++)
		macaddr[i] = hw_addr[i + 1];

	for (vf = 0, nvfs = pci_sriov_get_totalvfs(adap->pdev);
		vf < nvfs; vf++) {
3142
		macaddr[5] = adap->pf * nvfs + vf;
G
Ganesh Goudar 已提交
3143
		ether_addr_copy(adap->vfinfo[vf].vf_mac_addr, macaddr);
3144 3145 3146
	}
}

G
Ganesh Goudar 已提交
3147
static int cxgb4_mgmt_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
3148 3149 3150
{
	struct port_info *pi = netdev_priv(dev);
	struct adapter *adap = pi->adapter;
3151
	int ret;
3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162

	/* verify MAC addr is valid */
	if (!is_valid_ether_addr(mac)) {
		dev_err(pi->adapter->pdev_dev,
			"Invalid Ethernet address %pM for VF %d\n",
			mac, vf);
		return -EINVAL;
	}

	dev_info(pi->adapter->pdev_dev,
		 "Setting MAC %pM on VF %d\n", mac, vf);
3163 3164 3165 3166 3167 3168
	ret = t4_set_vf_mac_acl(adap, vf + 1, 1, mac);
	if (!ret)
		ether_addr_copy(adap->vfinfo[vf].vf_mac_addr, mac);
	return ret;
}

G
Ganesh Goudar 已提交
3169 3170
static int cxgb4_mgmt_get_vf_config(struct net_device *dev,
				    int vf, struct ifla_vf_info *ivi)
3171 3172 3173
{
	struct port_info *pi = netdev_priv(dev);
	struct adapter *adap = pi->adapter;
3174
	struct vf_info *vfinfo;
3175 3176 3177

	if (vf >= adap->num_vfs)
		return -EINVAL;
3178 3179
	vfinfo = &adap->vfinfo[vf];

3180
	ivi->vf = vf;
3181
	ivi->max_tx_rate = vfinfo->tx_rate;
3182
	ivi->min_tx_rate = 0;
3183 3184
	ether_addr_copy(ivi->mac, vfinfo->vf_mac_addr);
	ivi->vlan = vfinfo->vlan;
3185
	ivi->linkstate = vfinfo->link_state;
3186
	return 0;
3187
}
3188

G
Ganesh Goudar 已提交
3189 3190
static int cxgb4_mgmt_get_phys_port_id(struct net_device *dev,
				       struct netdev_phys_item_id *ppid)
3191 3192 3193 3194 3195 3196 3197 3198 3199 3200
{
	struct port_info *pi = netdev_priv(dev);
	unsigned int phy_port_id;

	phy_port_id = pi->adapter->adap_idx * 10 + pi->port_id;
	ppid->id_len = sizeof(phy_port_id);
	memcpy(ppid->id, &phy_port_id, ppid->id_len);
	return 0;
}

G
Ganesh Goudar 已提交
3201 3202
static int cxgb4_mgmt_set_vf_rate(struct net_device *dev, int vf,
				  int min_tx_rate, int max_tx_rate)
3203 3204 3205
{
	struct port_info *pi = netdev_priv(dev);
	struct adapter *adap = pi->adapter;
3206
	unsigned int link_ok, speed, mtu;
3207 3208
	u32 fw_pfvf, fw_class;
	int class_id = vf;
3209
	int ret;
3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220
	u16 pktsize;

	if (vf >= adap->num_vfs)
		return -EINVAL;

	if (min_tx_rate) {
		dev_err(adap->pdev_dev,
			"Min tx rate (%d) (> 0) for VF %d is Invalid.\n",
			min_tx_rate, vf);
		return -EINVAL;
	}
3221

3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242
	if (max_tx_rate == 0) {
		/* unbind VF to to any Traffic Class */
		fw_pfvf =
		    (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_PFVF) |
		     FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_PFVF_SCHEDCLASS_ETH));
		fw_class = 0xffffffff;
		ret = t4_set_params(adap, adap->mbox, adap->pf, vf + 1, 1,
				    &fw_pfvf, &fw_class);
		if (ret) {
			dev_err(adap->pdev_dev,
				"Err %d in unbinding PF %d VF %d from TX Rate Limiting\n",
				ret, adap->pf, vf);
			return -EINVAL;
		}
		dev_info(adap->pdev_dev,
			 "PF %d VF %d is unbound from TX Rate Limiting\n",
			 adap->pf, vf);
		adap->vfinfo[vf].tx_rate = 0;
		return 0;
	}

3243
	ret = t4_get_link_params(pi, &link_ok, &speed, &mtu);
3244 3245
	if (ret != FW_SUCCESS) {
		dev_err(adap->pdev_dev,
3246
			"Failed to get link information for VF %d\n", vf);
3247 3248
		return -EINVAL;
	}
3249

3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260
	if (!link_ok) {
		dev_err(adap->pdev_dev, "Link down for VF %d\n", vf);
		return -EINVAL;
	}

	if (max_tx_rate > speed) {
		dev_err(adap->pdev_dev,
			"Max tx rate %d for VF %d can't be > link-speed %u",
			max_tx_rate, vf, speed);
		return -EINVAL;
	}
3261 3262

	pktsize = mtu;
3263 3264 3265 3266 3267 3268 3269 3270 3271 3272
	/* subtract ethhdr size and 4 bytes crc since, f/w appends it */
	pktsize = pktsize - sizeof(struct ethhdr) - 4;
	/* subtract ipv4 hdr size, tcp hdr size to get typical IPv4 MSS size */
	pktsize = pktsize - sizeof(struct iphdr) - sizeof(struct tcphdr);
	/* configure Traffic Class for rate-limiting */
	ret = t4_sched_params(adap, SCHED_CLASS_TYPE_PACKET,
			      SCHED_CLASS_LEVEL_CL_RL,
			      SCHED_CLASS_MODE_CLASS,
			      SCHED_CLASS_RATEUNIT_BITS,
			      SCHED_CLASS_RATEMODE_ABS,
3273
			      pi->tx_chan, class_id, 0,
3274
			      max_tx_rate * 1000, 0, pktsize, 0);
3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291
	if (ret) {
		dev_err(adap->pdev_dev, "Err %d for Traffic Class config\n",
			ret);
		return -EINVAL;
	}
	dev_info(adap->pdev_dev,
		 "Class %d with MSS %u configured with rate %u\n",
		 class_id, pktsize, max_tx_rate);

	/* bind VF to configured Traffic Class */
	fw_pfvf = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_PFVF) |
		   FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_PFVF_SCHEDCLASS_ETH));
	fw_class = class_id;
	ret = t4_set_params(adap, adap->mbox, adap->pf, vf + 1, 1, &fw_pfvf,
			    &fw_class);
	if (ret) {
		dev_err(adap->pdev_dev,
3292 3293
			"Err %d in binding PF %d VF %d to Traffic Class %d\n",
			ret, adap->pf, vf, class_id);
3294 3295 3296 3297 3298 3299 3300 3301
		return -EINVAL;
	}
	dev_info(adap->pdev_dev, "PF %d VF %d is bound to Class %d\n",
		 adap->pf, vf, class_id);
	adap->vfinfo[vf].tx_rate = max_tx_rate;
	return 0;
}

3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324
static int cxgb4_mgmt_set_vf_vlan(struct net_device *dev, int vf,
				  u16 vlan, u8 qos, __be16 vlan_proto)
{
	struct port_info *pi = netdev_priv(dev);
	struct adapter *adap = pi->adapter;
	int ret;

	if (vf >= adap->num_vfs || vlan > 4095 || qos > 7)
		return -EINVAL;

	if (vlan_proto != htons(ETH_P_8021Q) || qos != 0)
		return -EPROTONOSUPPORT;

	ret = t4_set_vlan_acl(adap, adap->mbox, vf + 1, vlan);
	if (!ret) {
		adap->vfinfo[vf].vlan = vlan;
		return 0;
	}

	dev_err(adap->pdev_dev, "Err %d %s VLAN ACL for PF/VF %d/%d\n",
		ret, (vlan ? "setting" : "clearing"), adap->pf, vf);
	return ret;
}
3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367

static int cxgb4_mgmt_set_vf_link_state(struct net_device *dev, int vf,
					int link)
{
	struct port_info *pi = netdev_priv(dev);
	struct adapter *adap = pi->adapter;
	u32 param, val;
	int ret = 0;

	if (vf >= adap->num_vfs)
		return -EINVAL;

	switch (link) {
	case IFLA_VF_LINK_STATE_AUTO:
		val = FW_VF_LINK_STATE_AUTO;
		break;

	case IFLA_VF_LINK_STATE_ENABLE:
		val = FW_VF_LINK_STATE_ENABLE;
		break;

	case IFLA_VF_LINK_STATE_DISABLE:
		val = FW_VF_LINK_STATE_DISABLE;
		break;

	default:
		return -EINVAL;
	}

	param = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_PFVF) |
		 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_PFVF_LINK_STATE));
	ret = t4_set_params(adap, adap->mbox, adap->pf, vf + 1, 1,
			    &param, &val);
	if (ret) {
		dev_err(adap->pdev_dev,
			"Error %d in setting PF %d VF %d link state\n",
			ret, adap->pf, vf);
		return -EINVAL;
	}

	adap->vfinfo[vf].link_state = link;
	return ret;
}
3368
#endif /* CONFIG_PCI_IOV */
3369

3370 3371 3372 3373 3374 3375 3376
static int cxgb_set_mac_addr(struct net_device *dev, void *p)
{
	int ret;
	struct sockaddr *addr = p;
	struct port_info *pi = netdev_priv(dev);

	if (!is_valid_ether_addr(addr->sa_data))
3377
		return -EADDRNOTAVAIL;
3378

3379 3380
	ret = cxgb4_update_mac_filt(pi, pi->viid, &pi->xact_addr_filt,
				    addr->sa_data, true, &pi->smt_idx);
3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393
	if (ret < 0)
		return ret;

	memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
	return 0;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
static void cxgb_netpoll(struct net_device *dev)
{
	struct port_info *pi = netdev_priv(dev);
	struct adapter *adap = pi->adapter;

3394
	if (adap->flags & CXGB4_USING_MSIX) {
3395 3396 3397 3398 3399 3400 3401 3402 3403 3404
		int i;
		struct sge_eth_rxq *rx = &adap->sge.ethrxq[pi->first_qset];

		for (i = pi->nqsets; i; i--, rx++)
			t4_sge_intr_msix(0, &rx->rspq);
	} else
		t4_intr_handler(adap)(0, adap);
}
#endif

3405 3406 3407 3408
static int cxgb_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct port_info *pi = netdev_priv(dev);
	struct adapter *adap = pi->adapter;
3409 3410
	struct ch_sched_queue qe = { 0 };
	struct ch_sched_params p = { 0 };
3411 3412 3413 3414 3415 3416 3417 3418 3419 3420
	struct sched_class *e;
	u32 req_rate;
	int err = 0;

	if (!can_sched(dev))
		return -ENOTSUPP;

	if (index < 0 || index > pi->nqsets - 1)
		return -EINVAL;

3421
	if (!(adap->flags & CXGB4_FULL_INIT_DONE)) {
3422 3423 3424 3425 3426 3427
		dev_err(adap->pdev_dev,
			"Failed to rate limit on queue %d. Link Down?\n",
			index);
		return -EINVAL;
	}

3428 3429 3430 3431 3432 3433 3434 3435 3436
	qe.queue = index;
	e = cxgb4_sched_queue_lookup(dev, &qe);
	if (e && e->info.u.params.level != SCHED_CLASS_LEVEL_CL_RL) {
		dev_err(adap->pdev_dev,
			"Queue %u already bound to class %u of type: %u\n",
			index, e->idx, e->info.u.params.level);
		return -EBUSY;
	}

3437
	/* Convert from Mbps to Kbps */
3438
	req_rate = rate * 1000;
3439

3440
	/* Max rate is 100 Gbps */
3441
	if (req_rate > SCHED_MAX_RATE_KBPS) {
3442
		dev_err(adap->pdev_dev,
3443
			"Invalid rate %u Mbps, Max rate is %u Mbps\n",
3444
			rate, SCHED_MAX_RATE_KBPS / 1000);
3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493
		return -ERANGE;
	}

	/* First unbind the queue from any existing class */
	memset(&qe, 0, sizeof(qe));
	qe.queue = index;
	qe.class = SCHED_CLS_NONE;

	err = cxgb4_sched_class_unbind(dev, (void *)(&qe), SCHED_QUEUE);
	if (err) {
		dev_err(adap->pdev_dev,
			"Unbinding Queue %d on port %d fail. Err: %d\n",
			index, pi->port_id, err);
		return err;
	}

	/* Queue already unbound */
	if (!req_rate)
		return 0;

	/* Fetch any available unused or matching scheduling class */
	p.type = SCHED_CLASS_TYPE_PACKET;
	p.u.params.level    = SCHED_CLASS_LEVEL_CL_RL;
	p.u.params.mode     = SCHED_CLASS_MODE_CLASS;
	p.u.params.rateunit = SCHED_CLASS_RATEUNIT_BITS;
	p.u.params.ratemode = SCHED_CLASS_RATEMODE_ABS;
	p.u.params.channel  = pi->tx_chan;
	p.u.params.class    = SCHED_CLS_NONE;
	p.u.params.minrate  = 0;
	p.u.params.maxrate  = req_rate;
	p.u.params.weight   = 0;
	p.u.params.pktsize  = dev->mtu;

	e = cxgb4_sched_class_alloc(dev, &p);
	if (!e)
		return -ENOMEM;

	/* Bind the queue to a scheduling class */
	memset(&qe, 0, sizeof(qe));
	qe.queue = index;
	qe.class = e->idx;

	err = cxgb4_sched_class_bind(dev, (void *)(&qe), SCHED_QUEUE);
	if (err)
		dev_err(adap->pdev_dev,
			"Queue rate limiting failed. Err: %d\n", err);
	return err;
}

3494
static int cxgb_setup_tc_flower(struct net_device *dev,
3495
				struct flow_cls_offload *cls_flower)
3496 3497
{
	switch (cls_flower->command) {
3498
	case FLOW_CLS_REPLACE:
3499
		return cxgb4_tc_flower_replace(dev, cls_flower);
3500
	case FLOW_CLS_DESTROY:
3501
		return cxgb4_tc_flower_destroy(dev, cls_flower);
3502
	case FLOW_CLS_STATS:
3503 3504 3505 3506 3507 3508
		return cxgb4_tc_flower_stats(dev, cls_flower);
	default:
		return -EOPNOTSUPP;
	}
}

3509 3510 3511 3512 3513 3514
static int cxgb_setup_tc_cls_u32(struct net_device *dev,
				 struct tc_cls_u32_offload *cls_u32)
{
	switch (cls_u32->command) {
	case TC_CLSU32_NEW_KNODE:
	case TC_CLSU32_REPLACE_KNODE:
3515
		return cxgb4_config_knode(dev, cls_u32);
3516
	case TC_CLSU32_DELETE_KNODE:
3517
		return cxgb4_delete_knode(dev, cls_u32);
3518 3519 3520 3521 3522
	default:
		return -EOPNOTSUPP;
	}
}

3523
static int cxgb_setup_tc_matchall(struct net_device *dev,
3524 3525
				  struct tc_cls_matchall_offload *cls_matchall,
				  bool ingress)
3526 3527 3528 3529 3530 3531 3532 3533
{
	struct adapter *adap = netdev2adap(dev);

	if (!adap->tc_matchall)
		return -ENOMEM;

	switch (cls_matchall->command) {
	case TC_CLSMATCHALL_REPLACE:
3534
		return cxgb4_tc_matchall_replace(dev, cls_matchall, ingress);
3535
	case TC_CLSMATCHALL_DESTROY:
3536 3537 3538 3539 3540
		return cxgb4_tc_matchall_destroy(dev, cls_matchall, ingress);
	case TC_CLSMATCHALL_STATS:
		if (ingress)
			return cxgb4_tc_matchall_stats(dev, cls_matchall);
		break;
3541 3542 3543 3544 3545 3546 3547 3548 3549
	default:
		break;
	}

	return -EOPNOTSUPP;
}

static int cxgb_setup_tc_block_ingress_cb(enum tc_setup_type type,
					  void *type_data, void *cb_priv)
3550
{
3551
	struct net_device *dev = cb_priv;
3552 3553 3554
	struct port_info *pi = netdev2pinfo(dev);
	struct adapter *adap = netdev2adap(dev);

3555
	if (!(adap->flags & CXGB4_FULL_INIT_DONE)) {
3556 3557 3558 3559 3560 3561
		dev_err(adap->pdev_dev,
			"Failed to setup tc on port %d. Link Down?\n",
			pi->port_id);
		return -EINVAL;
	}

3562
	if (!tc_cls_can_offload_and_chain0(dev, type_data))
3563 3564
		return -EOPNOTSUPP;

3565 3566
	switch (type) {
	case TC_SETUP_CLSU32:
3567
		return cxgb_setup_tc_cls_u32(dev, type_data);
3568 3569
	case TC_SETUP_CLSFLOWER:
		return cxgb_setup_tc_flower(dev, type_data);
3570 3571
	case TC_SETUP_CLSMATCHALL:
		return cxgb_setup_tc_matchall(dev, type_data, true);
3572 3573
	default:
		return -EOPNOTSUPP;
3574 3575 3576
	}
}

3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595
static int cxgb_setup_tc_block_egress_cb(enum tc_setup_type type,
					 void *type_data, void *cb_priv)
{
	struct net_device *dev = cb_priv;
	struct port_info *pi = netdev2pinfo(dev);
	struct adapter *adap = netdev2adap(dev);

	if (!(adap->flags & CXGB4_FULL_INIT_DONE)) {
		dev_err(adap->pdev_dev,
			"Failed to setup tc on port %d. Link Down?\n",
			pi->port_id);
		return -EINVAL;
	}

	if (!tc_cls_can_offload_and_chain0(dev, type_data))
		return -EOPNOTSUPP;

	switch (type) {
	case TC_SETUP_CLSMATCHALL:
3596
		return cxgb_setup_tc_matchall(dev, type_data, false);
3597 3598 3599 3600 3601 3602 3603
	default:
		break;
	}

	return -EOPNOTSUPP;
}

3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614
static int cxgb_setup_tc_mqprio(struct net_device *dev,
				struct tc_mqprio_qopt_offload *mqprio)
{
	struct adapter *adap = netdev2adap(dev);

	if (!is_ethofld(adap) || !adap->tc_mqprio)
		return -ENOMEM;

	return cxgb4_setup_tc_mqprio(dev, mqprio);
}

3615 3616
static LIST_HEAD(cxgb_block_cb_list);

3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636
static int cxgb_setup_tc_block(struct net_device *dev,
			       struct flow_block_offload *f)
{
	struct port_info *pi = netdev_priv(dev);
	flow_setup_cb_t *cb;
	bool ingress_only;

	pi->tc_block_shared = f->block_shared;
	if (f->binder_type == FLOW_BLOCK_BINDER_TYPE_CLSACT_EGRESS) {
		cb = cxgb_setup_tc_block_egress_cb;
		ingress_only = false;
	} else {
		cb = cxgb_setup_tc_block_ingress_cb;
		ingress_only = true;
	}

	return flow_block_cb_setup_simple(f, &cxgb_block_cb_list,
					  cb, pi, dev, ingress_only);
}

3637 3638 3639 3640
static int cxgb_setup_tc(struct net_device *dev, enum tc_setup_type type,
			 void *type_data)
{
	switch (type) {
3641 3642
	case TC_SETUP_QDISC_MQPRIO:
		return cxgb_setup_tc_mqprio(dev, type_data);
3643
	case TC_SETUP_BLOCK:
3644
		return cxgb_setup_tc_block(dev, type_data);
3645 3646 3647 3648 3649
	default:
		return -EOPNOTSUPP;
	}
}

3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674
static void cxgb_del_udp_tunnel(struct net_device *netdev,
				struct udp_tunnel_info *ti)
{
	struct port_info *pi = netdev_priv(netdev);
	struct adapter *adapter = pi->adapter;
	unsigned int chip_ver = CHELSIO_CHIP_VERSION(adapter->params.chip);
	u8 match_all_mac[] = { 0, 0, 0, 0, 0, 0 };
	int ret = 0, i;

	if (chip_ver < CHELSIO_T6)
		return;

	switch (ti->type) {
	case UDP_TUNNEL_TYPE_VXLAN:
		if (!adapter->vxlan_port_cnt ||
		    adapter->vxlan_port != ti->port)
			return; /* Invalid VxLAN destination port */

		adapter->vxlan_port_cnt--;
		if (adapter->vxlan_port_cnt)
			return;

		adapter->vxlan_port = 0;
		t4_write_reg(adapter, MPS_RX_VXLAN_TYPE_A, 0);
		break;
3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685
	case UDP_TUNNEL_TYPE_GENEVE:
		if (!adapter->geneve_port_cnt ||
		    adapter->geneve_port != ti->port)
			return; /* Invalid GENEVE destination port */

		adapter->geneve_port_cnt--;
		if (adapter->geneve_port_cnt)
			return;

		adapter->geneve_port = 0;
		t4_write_reg(adapter, MPS_RX_GENEVE_TYPE_A, 0);
3686
		break;
3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701
	default:
		return;
	}

	/* Matchall mac entries can be deleted only after all tunnel ports
	 * are brought down or removed.
	 */
	if (!adapter->rawf_cnt)
		return;
	for_each_port(adapter, i) {
		pi = adap2pinfo(adapter, i);
		ret = t4_free_raw_mac_filt(adapter, pi->viid,
					   match_all_mac, match_all_mac,
					   adapter->rawf_start +
					    pi->port_id,
3702
					   1, pi->port_id, false);
3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719
		if (ret < 0) {
			netdev_info(netdev, "Failed to free mac filter entry, for port %d\n",
				    i);
			return;
		}
	}
}

static void cxgb_add_udp_tunnel(struct net_device *netdev,
				struct udp_tunnel_info *ti)
{
	struct port_info *pi = netdev_priv(netdev);
	struct adapter *adapter = pi->adapter;
	unsigned int chip_ver = CHELSIO_CHIP_VERSION(adapter->params.chip);
	u8 match_all_mac[] = { 0, 0, 0, 0, 0, 0 };
	int i, ret;

3720
	if (chip_ver < CHELSIO_T6 || !adapter->rawf_cnt)
3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749
		return;

	switch (ti->type) {
	case UDP_TUNNEL_TYPE_VXLAN:
		/* Callback for adding vxlan port can be called with the same
		 * port for both IPv4 and IPv6. We should not disable the
		 * offloading when the same port for both protocols is added
		 * and later one of them is removed.
		 */
		if (adapter->vxlan_port_cnt &&
		    adapter->vxlan_port == ti->port) {
			adapter->vxlan_port_cnt++;
			return;
		}

		/* We will support only one VxLAN port */
		if (adapter->vxlan_port_cnt) {
			netdev_info(netdev, "UDP port %d already offloaded, not adding port %d\n",
				    be16_to_cpu(adapter->vxlan_port),
				    be16_to_cpu(ti->port));
			return;
		}

		adapter->vxlan_port = ti->port;
		adapter->vxlan_port_cnt = 1;

		t4_write_reg(adapter, MPS_RX_VXLAN_TYPE_A,
			     VXLAN_V(be16_to_cpu(ti->port)) | VXLAN_EN_F);
		break;
3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769
	case UDP_TUNNEL_TYPE_GENEVE:
		if (adapter->geneve_port_cnt &&
		    adapter->geneve_port == ti->port) {
			adapter->geneve_port_cnt++;
			return;
		}

		/* We will support only one GENEVE port */
		if (adapter->geneve_port_cnt) {
			netdev_info(netdev, "UDP port %d already offloaded, not adding port %d\n",
				    be16_to_cpu(adapter->geneve_port),
				    be16_to_cpu(ti->port));
			return;
		}

		adapter->geneve_port = ti->port;
		adapter->geneve_port_cnt = 1;

		t4_write_reg(adapter, MPS_RX_GENEVE_TYPE_A,
			     GENEVE_V(be16_to_cpu(ti->port)) | GENEVE_EN_F);
3770
		break;
3771 3772 3773 3774 3775 3776 3777 3778 3779 3780
	default:
		return;
	}

	/* Create a 'match all' mac filter entry for inner mac,
	 * if raw mac interface is supported. Once the linux kernel provides
	 * driver entry points for adding/deleting the inner mac addresses,
	 * we will remove this 'match all' entry and fallback to adding
	 * exact match filters.
	 */
3781 3782 3783 3784 3785 3786 3787 3788
	for_each_port(adapter, i) {
		pi = adap2pinfo(adapter, i);

		ret = t4_alloc_raw_mac_filt(adapter, pi->viid,
					    match_all_mac,
					    match_all_mac,
					    adapter->rawf_start +
					    pi->port_id,
3789
					    1, pi->port_id, false);
3790 3791 3792 3793 3794
		if (ret < 0) {
			netdev_info(netdev, "Failed to allocate a mac filter entry, not adding port %d\n",
				    be16_to_cpu(ti->port));
			cxgb_del_udp_tunnel(netdev, ti);
			return;
3795 3796 3797 3798
		}
	}
}

3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816
static netdev_features_t cxgb_features_check(struct sk_buff *skb,
					     struct net_device *dev,
					     netdev_features_t features)
{
	struct port_info *pi = netdev_priv(dev);
	struct adapter *adapter = pi->adapter;

	if (CHELSIO_CHIP_VERSION(adapter->params.chip) < CHELSIO_T6)
		return features;

	/* Check if hw supports offload for this packet */
	if (!skb->encapsulation || cxgb_encap_offload_supported(skb))
		return features;

	/* Offload is not supported for this encapsulated packet */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

3817 3818 3819 3820 3821 3822 3823 3824 3825 3826
static netdev_features_t cxgb_fix_features(struct net_device *dev,
					   netdev_features_t features)
{
	/* Disable GRO, if RX_CSUM is disabled */
	if (!(features & NETIF_F_RXCSUM))
		features &= ~NETIF_F_GRO;

	return features;
}

3827 3828 3829
static const struct net_device_ops cxgb4_netdev_ops = {
	.ndo_open             = cxgb_open,
	.ndo_stop             = cxgb_close,
3830
	.ndo_start_xmit       = t4_start_xmit,
3831
	.ndo_select_queue     =	cxgb_select_queue,
3832
	.ndo_get_stats64      = cxgb_get_stats,
3833 3834
	.ndo_set_rx_mode      = cxgb_set_rxmode,
	.ndo_set_mac_address  = cxgb_set_mac_addr,
3835
	.ndo_set_features     = cxgb_set_features,
3836 3837 3838 3839 3840 3841
	.ndo_validate_addr    = eth_validate_addr,
	.ndo_do_ioctl         = cxgb_ioctl,
	.ndo_change_mtu       = cxgb_change_mtu,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller  = cxgb_netpoll,
#endif
V
Varun Prakash 已提交
3842 3843 3844 3845
#ifdef CONFIG_CHELSIO_T4_FCOE
	.ndo_fcoe_enable      = cxgb_fcoe_enable,
	.ndo_fcoe_disable     = cxgb_fcoe_disable,
#endif /* CONFIG_CHELSIO_T4_FCOE */
3846
	.ndo_set_tx_maxrate   = cxgb_set_tx_maxrate,
3847
	.ndo_setup_tc         = cxgb_setup_tc,
3848 3849
	.ndo_udp_tunnel_add   = cxgb_add_udp_tunnel,
	.ndo_udp_tunnel_del   = cxgb_del_udp_tunnel,
3850
	.ndo_features_check   = cxgb_features_check,
3851
	.ndo_fix_features     = cxgb_fix_features,
3852 3853
};

3854
#ifdef CONFIG_PCI_IOV
3855
static const struct net_device_ops cxgb4_mgmt_netdev_ops = {
3856 3857 3858 3859 3860 3861 3862
	.ndo_open               = cxgb4_mgmt_open,
	.ndo_set_vf_mac         = cxgb4_mgmt_set_vf_mac,
	.ndo_get_vf_config      = cxgb4_mgmt_get_vf_config,
	.ndo_set_vf_rate        = cxgb4_mgmt_set_vf_rate,
	.ndo_get_phys_port_id   = cxgb4_mgmt_get_phys_port_id,
	.ndo_set_vf_vlan        = cxgb4_mgmt_set_vf_vlan,
	.ndo_set_vf_link_state	= cxgb4_mgmt_set_vf_link_state,
3863
};
3864
#endif
3865

G
Ganesh Goudar 已提交
3866 3867
static void cxgb4_mgmt_get_drvinfo(struct net_device *dev,
				   struct ethtool_drvinfo *info)
3868 3869 3870 3871 3872 3873 3874 3875 3876
{
	struct adapter *adapter = netdev2adap(dev);

	strlcpy(info->driver, cxgb4_driver_name, sizeof(info->driver));
	strlcpy(info->bus_info, pci_name(adapter->pdev),
		sizeof(info->bus_info));
}

static const struct ethtool_ops cxgb4_mgmt_ethtool_ops = {
G
Ganesh Goudar 已提交
3877
	.get_drvinfo       = cxgb4_mgmt_get_drvinfo,
3878 3879
};

3880 3881 3882 3883 3884 3885 3886 3887
static void notify_fatal_err(struct work_struct *work)
{
	struct adapter *adap;

	adap = container_of(work, struct adapter, fatal_err_notify_task);
	notify_ulds(adap, CXGB4_STATE_FATAL_ERROR);
}

3888 3889
void t4_fatal_err(struct adapter *adap)
{
3890 3891
	int port;

3892 3893 3894
	if (pci_channel_offline(adap->pdev))
		return;

3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910
	/* Disable the SGE since ULDs are going to free resources that
	 * could be exposed to the adapter.  RDMA MWs for example...
	 */
	t4_shutdown_adapter(adap);
	for_each_port(adap, port) {
		struct net_device *dev = adap->port[port];

		/* If we get here in very early initialization the network
		 * devices may not have been set up yet.
		 */
		if (!dev)
			continue;

		netif_tx_stop_all_queues(dev);
		netif_carrier_off(dev);
	}
3911
	dev_alert(adap->pdev_dev, "encountered fatal error, adapter stopped\n");
3912
	queue_work(adap->workq, &adap->fatal_err_notify_task);
3913 3914 3915 3916
}

static void setup_memwin(struct adapter *adap)
{
3917
	u32 nic_win_base = t4_get_util_window(adap);
3918

3919
	t4_setup_memwin(adap, nic_win_base, MEMWIN_NIC);
3920 3921 3922 3923
}

static void setup_memwin_rdma(struct adapter *adap)
{
3924
	if (adap->vres.ocq.size) {
3925 3926
		u32 start;
		unsigned int sz_kb;
3927

3928 3929 3930
		start = t4_read_pcie_cfg4(adap, PCI_BASE_ADDRESS_2);
		start &= PCI_BASE_ADDRESS_MEM_MASK;
		start += OCQ_WIN_OFFSET(adap->pdev, &adap->vres);
3931 3932
		sz_kb = roundup_pow_of_two(adap->vres.ocq.size) >> 10;
		t4_write_reg(adap,
3933 3934
			     PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_BASE_WIN_A, 3),
			     start | BIR_V(1) | WINDOW_V(ilog2(sz_kb)));
3935
		t4_write_reg(adap,
3936
			     PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_OFFSET_A, 3),
3937 3938
			     adap->vres.ocq.start);
		t4_read_reg(adap,
3939
			    PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_OFFSET_A, 3));
3940
	}
3941 3942
}

A
Arjun Vynipadath 已提交
3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050
/* HMA Definitions */

/* The maximum number of address that can be send in a single FW cmd */
#define HMA_MAX_ADDR_IN_CMD	5

#define HMA_PAGE_SIZE		PAGE_SIZE

#define HMA_MAX_NO_FW_ADDRESS	(16 << 10)  /* FW supports 16K addresses */

#define HMA_PAGE_ORDER					\
	((HMA_PAGE_SIZE < HMA_MAX_NO_FW_ADDRESS) ?	\
	ilog2(HMA_MAX_NO_FW_ADDRESS / HMA_PAGE_SIZE) : 0)

/* The minimum and maximum possible HMA sizes that can be specified in the FW
 * configuration(in units of MB).
 */
#define HMA_MIN_TOTAL_SIZE	1
#define HMA_MAX_TOTAL_SIZE				\
	(((HMA_PAGE_SIZE << HMA_PAGE_ORDER) *		\
	  HMA_MAX_NO_FW_ADDRESS) >> 20)

static void adap_free_hma_mem(struct adapter *adapter)
{
	struct scatterlist *iter;
	struct page *page;
	int i;

	if (!adapter->hma.sgt)
		return;

	if (adapter->hma.flags & HMA_DMA_MAPPED_FLAG) {
		dma_unmap_sg(adapter->pdev_dev, adapter->hma.sgt->sgl,
			     adapter->hma.sgt->nents, PCI_DMA_BIDIRECTIONAL);
		adapter->hma.flags &= ~HMA_DMA_MAPPED_FLAG;
	}

	for_each_sg(adapter->hma.sgt->sgl, iter,
		    adapter->hma.sgt->orig_nents, i) {
		page = sg_page(iter);
		if (page)
			__free_pages(page, HMA_PAGE_ORDER);
	}

	kfree(adapter->hma.phy_addr);
	sg_free_table(adapter->hma.sgt);
	kfree(adapter->hma.sgt);
	adapter->hma.sgt = NULL;
}

static int adap_config_hma(struct adapter *adapter)
{
	struct scatterlist *sgl, *iter;
	struct sg_table *sgt;
	struct page *newpage;
	unsigned int i, j, k;
	u32 param, hma_size;
	unsigned int ncmds;
	size_t page_size;
	u32 page_order;
	int node, ret;

	/* HMA is supported only for T6+ cards.
	 * Avoid initializing HMA in kdump kernels.
	 */
	if (is_kdump_kernel() ||
	    CHELSIO_CHIP_VERSION(adapter->params.chip) < CHELSIO_T6)
		return 0;

	/* Get the HMA region size required by fw */
	param = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
		 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_HMA_SIZE));
	ret = t4_query_params(adapter, adapter->mbox, adapter->pf, 0,
			      1, &param, &hma_size);
	/* An error means card has its own memory or HMA is not supported by
	 * the firmware. Return without any errors.
	 */
	if (ret || !hma_size)
		return 0;

	if (hma_size < HMA_MIN_TOTAL_SIZE ||
	    hma_size > HMA_MAX_TOTAL_SIZE) {
		dev_err(adapter->pdev_dev,
			"HMA size %uMB beyond bounds(%u-%lu)MB\n",
			hma_size, HMA_MIN_TOTAL_SIZE, HMA_MAX_TOTAL_SIZE);
		return -EINVAL;
	}

	page_size = HMA_PAGE_SIZE;
	page_order = HMA_PAGE_ORDER;
	adapter->hma.sgt = kzalloc(sizeof(*adapter->hma.sgt), GFP_KERNEL);
	if (unlikely(!adapter->hma.sgt)) {
		dev_err(adapter->pdev_dev, "HMA SG table allocation failed\n");
		return -ENOMEM;
	}
	sgt = adapter->hma.sgt;
	/* FW returned value will be in MB's
	 */
	sgt->orig_nents = (hma_size << 20) / (page_size << page_order);
	if (sg_alloc_table(sgt, sgt->orig_nents, GFP_KERNEL)) {
		dev_err(adapter->pdev_dev, "HMA SGL allocation failed\n");
		kfree(adapter->hma.sgt);
		adapter->hma.sgt = NULL;
		return -ENOMEM;
	}

	sgl = adapter->hma.sgt->sgl;
	node = dev_to_node(adapter->pdev_dev);
	for_each_sg(sgl, iter, sgt->orig_nents, i) {
G
Ganesh Goudar 已提交
4051 4052
		newpage = alloc_pages_node(node, __GFP_NOWARN | GFP_KERNEL |
					   __GFP_ZERO, page_order);
A
Arjun Vynipadath 已提交
4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142
		if (!newpage) {
			dev_err(adapter->pdev_dev,
				"Not enough memory for HMA page allocation\n");
			ret = -ENOMEM;
			goto free_hma;
		}
		sg_set_page(iter, newpage, page_size << page_order, 0);
	}

	sgt->nents = dma_map_sg(adapter->pdev_dev, sgl, sgt->orig_nents,
				DMA_BIDIRECTIONAL);
	if (!sgt->nents) {
		dev_err(adapter->pdev_dev,
			"Not enough memory for HMA DMA mapping");
		ret = -ENOMEM;
		goto free_hma;
	}
	adapter->hma.flags |= HMA_DMA_MAPPED_FLAG;

	adapter->hma.phy_addr = kcalloc(sgt->nents, sizeof(dma_addr_t),
					GFP_KERNEL);
	if (unlikely(!adapter->hma.phy_addr))
		goto free_hma;

	for_each_sg(sgl, iter, sgt->nents, i) {
		newpage = sg_page(iter);
		adapter->hma.phy_addr[i] = sg_dma_address(iter);
	}

	ncmds = DIV_ROUND_UP(sgt->nents, HMA_MAX_ADDR_IN_CMD);
	/* Pass on the addresses to firmware */
	for (i = 0, k = 0; i < ncmds; i++, k += HMA_MAX_ADDR_IN_CMD) {
		struct fw_hma_cmd hma_cmd;
		u8 naddr = HMA_MAX_ADDR_IN_CMD;
		u8 soc = 0, eoc = 0;
		u8 hma_mode = 1; /* Presently we support only Page table mode */

		soc = (i == 0) ? 1 : 0;
		eoc = (i == ncmds - 1) ? 1 : 0;

		/* For last cmd, set naddr corresponding to remaining
		 * addresses
		 */
		if (i == ncmds - 1) {
			naddr = sgt->nents % HMA_MAX_ADDR_IN_CMD;
			naddr = naddr ? naddr : HMA_MAX_ADDR_IN_CMD;
		}
		memset(&hma_cmd, 0, sizeof(hma_cmd));
		hma_cmd.op_pkd = htonl(FW_CMD_OP_V(FW_HMA_CMD) |
				       FW_CMD_REQUEST_F | FW_CMD_WRITE_F);
		hma_cmd.retval_len16 = htonl(FW_LEN16(hma_cmd));

		hma_cmd.mode_to_pcie_params =
			htonl(FW_HMA_CMD_MODE_V(hma_mode) |
			      FW_HMA_CMD_SOC_V(soc) | FW_HMA_CMD_EOC_V(eoc));

		/* HMA cmd size specified in MB's */
		hma_cmd.naddr_size =
			htonl(FW_HMA_CMD_SIZE_V(hma_size) |
			      FW_HMA_CMD_NADDR_V(naddr));

		/* Total Page size specified in units of 4K */
		hma_cmd.addr_size_pkd =
			htonl(FW_HMA_CMD_ADDR_SIZE_V
				((page_size << page_order) >> 12));

		/* Fill the 5 addresses */
		for (j = 0; j < naddr; j++) {
			hma_cmd.phy_address[j] =
				cpu_to_be64(adapter->hma.phy_addr[j + k]);
		}
		ret = t4_wr_mbox(adapter, adapter->mbox, &hma_cmd,
				 sizeof(hma_cmd), &hma_cmd);
		if (ret) {
			dev_err(adapter->pdev_dev,
				"HMA FW command failed with err %d\n", ret);
			goto free_hma;
		}
	}

	if (!ret)
		dev_info(adapter->pdev_dev,
			 "Reserved %uMB host memory for HMA\n", hma_size);
	return ret;

free_hma:
	adap_free_hma_mem(adapter);
	return ret;
}

4143 4144 4145 4146 4147
static int adap_init1(struct adapter *adap, struct fw_caps_config_cmd *c)
{
	u32 v;
	int ret;

4148 4149 4150 4151 4152 4153 4154 4155 4156 4157
	/* Now that we've successfully configured and initialized the adapter
	 * can ask the Firmware what resources it has provisioned for us.
	 */
	ret = t4_get_pfres(adap);
	if (ret) {
		dev_err(adap->pdev_dev,
			"Unable to retrieve resource provisioning information\n");
		return ret;
	}

4158 4159
	/* get device capabilities */
	memset(c, 0, sizeof(*c));
4160 4161
	c->op_to_write = htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
			       FW_CMD_REQUEST_F | FW_CMD_READ_F);
4162
	c->cfvalid_to_len16 = htonl(FW_LEN16(*c));
4163
	ret = t4_wr_mbox(adap, adap->mbox, c, sizeof(*c), c);
4164 4165 4166
	if (ret < 0)
		return ret;

4167 4168
	c->op_to_write = htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
			       FW_CMD_REQUEST_F | FW_CMD_WRITE_F);
4169
	ret = t4_wr_mbox(adap, adap->mbox, c, sizeof(*c), NULL);
4170 4171 4172
	if (ret < 0)
		return ret;

4173
	ret = t4_config_glbl_rss(adap, adap->pf,
4174
				 FW_RSS_GLB_CONFIG_CMD_MODE_BASICVIRTUAL,
4175 4176
				 FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_F |
				 FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_F);
4177 4178 4179
	if (ret < 0)
		return ret;

4180
	ret = t4_cfg_pfvf(adap, adap->mbox, adap->pf, 0, adap->sge.egr_sz, 64,
4181 4182
			  MAX_INGQ, 0, 0, 4, 0xf, 0xf, 16, FW_CMD_CAP_PF,
			  FW_CMD_CAP_PF);
4183 4184 4185 4186 4187 4188
	if (ret < 0)
		return ret;

	t4_sge_init(adap);

	/* tweak some settings */
4189
	t4_write_reg(adap, TP_SHIFT_CNT_A, 0x64f8849);
4190
	t4_write_reg(adap, ULP_RX_TDDP_PSZ_A, HPZ0_V(PAGE_SHIFT - 12));
4191 4192 4193
	t4_write_reg(adap, TP_PIO_ADDR_A, TP_INGRESS_CONFIG_A);
	v = t4_read_reg(adap, TP_PIO_DATA_A);
	t4_write_reg(adap, TP_PIO_DATA_A, v & ~CSUM_HAS_PSEUDO_HDR_F);
4194

4195 4196
	/* first 4 Tx modulation queues point to consecutive Tx channels */
	adap->params.tp.tx_modq_map = 0xE4;
4197 4198
	t4_write_reg(adap, TP_TX_MOD_QUEUE_REQ_MAP_A,
		     TX_MOD_QUEUE_REQ_MAP_V(adap->params.tp.tx_modq_map));
4199 4200 4201

	/* associate each Tx modulation queue with consecutive Tx channels */
	v = 0x84218421;
4202
	t4_write_indirect(adap, TP_PIO_ADDR_A, TP_PIO_DATA_A,
4203
			  &v, 1, TP_TX_SCHED_HDR_A);
4204
	t4_write_indirect(adap, TP_PIO_ADDR_A, TP_PIO_DATA_A,
4205
			  &v, 1, TP_TX_SCHED_FIFO_A);
4206
	t4_write_indirect(adap, TP_PIO_ADDR_A, TP_PIO_DATA_A,
4207
			  &v, 1, TP_TX_SCHED_PCMD_A);
4208 4209 4210

#define T4_TX_MODQ_10G_WEIGHT_DEFAULT 16 /* in KB units */
	if (is_offload(adap)) {
4211 4212 4213 4214 4215 4216 4217 4218 4219 4220
		t4_write_reg(adap, TP_TX_MOD_QUEUE_WEIGHT0_A,
			     TX_MODQ_WEIGHT0_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
			     TX_MODQ_WEIGHT1_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
			     TX_MODQ_WEIGHT2_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
			     TX_MODQ_WEIGHT3_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT));
		t4_write_reg(adap, TP_TX_MOD_CHANNEL_WEIGHT_A,
			     TX_MODQ_WEIGHT0_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
			     TX_MODQ_WEIGHT1_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
			     TX_MODQ_WEIGHT2_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
			     TX_MODQ_WEIGHT3_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT));
4221 4222
	}

4223
	/* get basic stuff going */
4224
	return t4_early_init(adap, adap->pf);
4225 4226
}

4227 4228 4229 4230 4231
/*
 * Max # of ATIDs.  The absolute HW max is 16K but we keep it lower.
 */
#define MAX_ATIDS 8192U

4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265
/*
 * Phase 0 of initialization: contact FW, obtain config, perform basic init.
 *
 * If the firmware we're dealing with has Configuration File support, then
 * we use that to perform all configuration
 */

/*
 * Tweak configuration based on module parameters, etc.  Most of these have
 * defaults assigned to them by Firmware Configuration Files (if we're using
 * them) but need to be explicitly set if we're using hard-coded
 * initialization.  But even in the case of using Firmware Configuration
 * Files, we'd like to expose the ability to change these via module
 * parameters so these are essentially common tweaks/settings for
 * Configuration Files and hard-coded initialization ...
 */
static int adap_init0_tweaks(struct adapter *adapter)
{
	/*
	 * Fix up various Host-Dependent Parameters like Page Size, Cache
	 * Line Size, etc.  The firmware default is for a 4KB Page Size and
	 * 64B Cache Line Size ...
	 */
	t4_fixup_host_params(adapter, PAGE_SIZE, L1_CACHE_BYTES);

	/*
	 * Process module parameters which affect early initialization.
	 */
	if (rx_dma_offset != 2 && rx_dma_offset != 0) {
		dev_err(&adapter->pdev->dev,
			"Ignoring illegal rx_dma_offset=%d, using 2\n",
			rx_dma_offset);
		rx_dma_offset = 2;
	}
4266 4267 4268
	t4_set_reg_field(adapter, SGE_CONTROL_A,
			 PKTSHIFT_V(PKTSHIFT_M),
			 PKTSHIFT_V(rx_dma_offset));
4269 4270 4271 4272 4273

	/*
	 * Don't include the "IP Pseudo Header" in CPL_RX_PKT checksums: Linux
	 * adds the pseudo header itself.
	 */
4274 4275
	t4_tp_wr_bits_indirect(adapter, TP_INGRESS_CONFIG_A,
			       CSUM_HAS_PSEUDO_HDR_F, 0);
4276 4277 4278 4279

	return 0;
}

4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393
/* 10Gb/s-BT PHY Support. chip-external 10Gb/s-BT PHYs are complex chips
 * unto themselves and they contain their own firmware to perform their
 * tasks ...
 */
static int phy_aq1202_version(const u8 *phy_fw_data,
			      size_t phy_fw_size)
{
	int offset;

	/* At offset 0x8 you're looking for the primary image's
	 * starting offset which is 3 Bytes wide
	 *
	 * At offset 0xa of the primary image, you look for the offset
	 * of the DRAM segment which is 3 Bytes wide.
	 *
	 * The FW version is at offset 0x27e of the DRAM and is 2 Bytes
	 * wide
	 */
	#define be16(__p) (((__p)[0] << 8) | (__p)[1])
	#define le16(__p) ((__p)[0] | ((__p)[1] << 8))
	#define le24(__p) (le16(__p) | ((__p)[2] << 16))

	offset = le24(phy_fw_data + 0x8) << 12;
	offset = le24(phy_fw_data + offset + 0xa);
	return be16(phy_fw_data + offset + 0x27e);

	#undef be16
	#undef le16
	#undef le24
}

static struct info_10gbt_phy_fw {
	unsigned int phy_fw_id;		/* PCI Device ID */
	char *phy_fw_file;		/* /lib/firmware/ PHY Firmware file */
	int (*phy_fw_version)(const u8 *phy_fw_data, size_t phy_fw_size);
	int phy_flash;			/* Has FLASH for PHY Firmware */
} phy_info_array[] = {
	{
		PHY_AQ1202_DEVICEID,
		PHY_AQ1202_FIRMWARE,
		phy_aq1202_version,
		1,
	},
	{
		PHY_BCM84834_DEVICEID,
		PHY_BCM84834_FIRMWARE,
		NULL,
		0,
	},
	{ 0, NULL, NULL },
};

static struct info_10gbt_phy_fw *find_phy_info(int devid)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(phy_info_array); i++) {
		if (phy_info_array[i].phy_fw_id == devid)
			return &phy_info_array[i];
	}
	return NULL;
}

/* Handle updating of chip-external 10Gb/s-BT PHY firmware.  This needs to
 * happen after the FW_RESET_CMD but before the FW_INITIALIZE_CMD.  On error
 * we return a negative error number.  If we transfer new firmware we return 1
 * (from t4_load_phy_fw()).  If we don't do anything we return 0.
 */
static int adap_init0_phy(struct adapter *adap)
{
	const struct firmware *phyf;
	int ret;
	struct info_10gbt_phy_fw *phy_info;

	/* Use the device ID to determine which PHY file to flash.
	 */
	phy_info = find_phy_info(adap->pdev->device);
	if (!phy_info) {
		dev_warn(adap->pdev_dev,
			 "No PHY Firmware file found for this PHY\n");
		return -EOPNOTSUPP;
	}

	/* If we have a T4 PHY firmware file under /lib/firmware/cxgb4/, then
	 * use that. The adapter firmware provides us with a memory buffer
	 * where we can load a PHY firmware file from the host if we want to
	 * override the PHY firmware File in flash.
	 */
	ret = request_firmware_direct(&phyf, phy_info->phy_fw_file,
				      adap->pdev_dev);
	if (ret < 0) {
		/* For adapters without FLASH attached to PHY for their
		 * firmware, it's obviously a fatal error if we can't get the
		 * firmware to the adapter.  For adapters with PHY firmware
		 * FLASH storage, it's worth a warning if we can't find the
		 * PHY Firmware but we'll neuter the error ...
		 */
		dev_err(adap->pdev_dev, "unable to find PHY Firmware image "
			"/lib/firmware/%s, error %d\n",
			phy_info->phy_fw_file, -ret);
		if (phy_info->phy_flash) {
			int cur_phy_fw_ver = 0;

			t4_phy_fw_ver(adap, &cur_phy_fw_ver);
			dev_warn(adap->pdev_dev, "continuing with, on-adapter "
				 "FLASH copy, version %#x\n", cur_phy_fw_ver);
			ret = 0;
		}

		return ret;
	}

	/* Load PHY Firmware onto adapter.
	 */
4394 4395
	spin_lock_bh(&adap->win0_lock);
	ret = t4_load_phy_fw(adap, MEMWIN_NIC, phy_info->phy_fw_version,
4396
			     (u8 *)phyf->data, phyf->size);
4397
	spin_unlock_bh(&adap->win0_lock);
4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416
	if (ret < 0)
		dev_err(adap->pdev_dev, "PHY Firmware transfer error %d\n",
			-ret);
	else if (ret > 0) {
		int new_phy_fw_ver = 0;

		if (phy_info->phy_fw_version)
			new_phy_fw_ver = phy_info->phy_fw_version(phyf->data,
								  phyf->size);
		dev_info(adap->pdev_dev, "Successfully transferred PHY "
			 "Firmware /lib/firmware/%s, version %#x\n",
			 phy_info->phy_fw_file, new_phy_fw_ver);
	}

	release_firmware(phyf);

	return ret;
}

4417 4418 4419 4420 4421
/*
 * Attempt to initialize the adapter via a Firmware Configuration File.
 */
static int adap_init0_config(struct adapter *adapter, int reset)
{
4422 4423
	char *fw_config_file, fw_config_file_path[256];
	u32 finiver, finicsum, cfcsum, param, val;
4424 4425
	struct fw_caps_config_cmd caps_cmd;
	unsigned long mtype = 0, maddr = 0;
4426
	const struct firmware *cf;
4427
	char *config_name = NULL;
4428 4429
	int config_issued = 0;
	int ret;
4430 4431 4432 4433 4434 4435

	/*
	 * Reset device if necessary.
	 */
	if (reset) {
		ret = t4_fw_reset(adapter, adapter->mbox,
4436
				  PIORSTMODE_F | PIORST_F);
4437 4438 4439 4440
		if (ret < 0)
			goto bye;
	}

4441 4442 4443 4444 4445 4446 4447 4448 4449 4450
	/* If this is a 10Gb/s-BT adapter make sure the chip-external
	 * 10Gb/s-BT PHYs have up-to-date firmware.  Note that this step needs
	 * to be performed after any global adapter RESET above since some
	 * PHYs only have local RAM copies of the PHY firmware.
	 */
	if (is_10gbt_device(adapter->pdev->device)) {
		ret = adap_init0_phy(adapter);
		if (ret < 0)
			goto bye;
	}
4451 4452 4453 4454 4455
	/*
	 * If we have a T4 configuration file under /lib/firmware/cxgb4/,
	 * then use that.  Otherwise, use the configuration file stored
	 * in the adapter flash ...
	 */
4456
	switch (CHELSIO_CHIP_VERSION(adapter->params.chip)) {
S
Santosh Rastapur 已提交
4457
	case CHELSIO_T4:
4458
		fw_config_file = FW4_CFNAME;
S
Santosh Rastapur 已提交
4459 4460 4461 4462
		break;
	case CHELSIO_T5:
		fw_config_file = FW5_CFNAME;
		break;
4463 4464 4465
	case CHELSIO_T6:
		fw_config_file = FW6_CFNAME;
		break;
S
Santosh Rastapur 已提交
4466 4467 4468 4469 4470 4471 4472 4473
	default:
		dev_err(adapter->pdev_dev, "Device %d is not supported\n",
		       adapter->pdev->device);
		ret = -EINVAL;
		goto bye;
	}

	ret = request_firmware(&cf, fw_config_file, adapter->pdev_dev);
4474
	if (ret < 0) {
4475
		config_name = "On FLASH";
4476 4477 4478 4479 4480
		mtype = FW_MEMTYPE_CF_FLASH;
		maddr = t4_flash_cfg_addr(adapter);
	} else {
		u32 params[7], val[7];

4481 4482 4483 4484
		sprintf(fw_config_file_path,
			"/lib/firmware/%s", fw_config_file);
		config_name = fw_config_file_path;

4485 4486 4487
		if (cf->size >= FLASH_CFG_MAX_SIZE)
			ret = -ENOMEM;
		else {
4488 4489
			params[0] = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
			     FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_CF));
4490
			ret = t4_query_params(adapter, adapter->mbox,
4491
					      adapter->pf, 0, 1, params, val);
4492 4493
			if (ret == 0) {
				/*
4494
				 * For t4_memory_rw() below addresses and
4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506
				 * sizes have to be in terms of multiples of 4
				 * bytes.  So, if the Configuration File isn't
				 * a multiple of 4 bytes in length we'll have
				 * to write that out separately since we can't
				 * guarantee that the bytes following the
				 * residual byte in the buffer returned by
				 * request_firmware() are zeroed out ...
				 */
				size_t resid = cf->size & 0x3;
				size_t size = cf->size & ~0x3;
				__be32 *data = (__be32 *)cf->data;

4507 4508
				mtype = FW_PARAMS_PARAM_Y_G(val[0]);
				maddr = FW_PARAMS_PARAM_Z_G(val[0]) << 16;
4509

4510 4511 4512
				spin_lock(&adapter->win0_lock);
				ret = t4_memory_rw(adapter, 0, mtype, maddr,
						   size, data, T4_MEMORY_WRITE);
4513 4514 4515 4516 4517 4518 4519 4520 4521 4522
				if (ret == 0 && resid != 0) {
					union {
						__be32 word;
						char buf[4];
					} last;
					int i;

					last.word = data[size >> 2];
					for (i = resid; i < 4; i++)
						last.buf[i] = 0;
4523 4524 4525 4526
					ret = t4_memory_rw(adapter, 0, mtype,
							   maddr + size,
							   4, &last.word,
							   T4_MEMORY_WRITE);
4527
				}
4528
				spin_unlock(&adapter->win0_lock);
4529 4530 4531 4532 4533 4534 4535 4536
			}
		}

		release_firmware(cf);
		if (ret)
			goto bye;
	}

4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554
	val = 0;

	/* Ofld + Hash filter is supported. Older fw will fail this request and
	 * it is fine.
	 */
	param = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
		 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_HASHFILTER_WITH_OFLD));
	ret = t4_set_params(adapter, adapter->mbox, adapter->pf, 0,
			    1, &param, &val);

	/* FW doesn't know about Hash filter + ofld support,
	 * it's not a problem, don't return an error.
	 */
	if (ret < 0) {
		dev_warn(adapter->pdev_dev,
			 "Hash filter with ofld is not supported by FW\n");
	}

4555 4556 4557 4558 4559 4560 4561 4562
	/*
	 * Issue a Capability Configuration command to the firmware to get it
	 * to parse the Configuration File.  We don't use t4_fw_config_file()
	 * because we want the ability to modify various features after we've
	 * processed the configuration file ...
	 */
	memset(&caps_cmd, 0, sizeof(caps_cmd));
	caps_cmd.op_to_write =
4563 4564 4565
		htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
		      FW_CMD_REQUEST_F |
		      FW_CMD_READ_F);
4566
	caps_cmd.cfvalid_to_len16 =
4567 4568 4569
		htonl(FW_CAPS_CONFIG_CMD_CFVALID_F |
		      FW_CAPS_CONFIG_CMD_MEMTYPE_CF_V(mtype) |
		      FW_CAPS_CONFIG_CMD_MEMADDR64K_CF_V(maddr >> 16) |
4570 4571 4572
		      FW_LEN16(caps_cmd));
	ret = t4_wr_mbox(adapter, adapter->mbox, &caps_cmd, sizeof(caps_cmd),
			 &caps_cmd);
4573 4574 4575 4576 4577 4578 4579 4580 4581 4582

	/* If the CAPS_CONFIG failed with an ENOENT (for a Firmware
	 * Configuration File in FLASH), our last gasp effort is to use the
	 * Firmware Configuration File which is embedded in the firmware.  A
	 * very few early versions of the firmware didn't have one embedded
	 * but we can ignore those.
	 */
	if (ret == -ENOENT) {
		memset(&caps_cmd, 0, sizeof(caps_cmd));
		caps_cmd.op_to_write =
4583 4584 4585
			htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
					FW_CMD_REQUEST_F |
					FW_CMD_READ_F);
4586 4587 4588 4589 4590 4591 4592
		caps_cmd.cfvalid_to_len16 = htonl(FW_LEN16(caps_cmd));
		ret = t4_wr_mbox(adapter, adapter->mbox, &caps_cmd,
				sizeof(caps_cmd), &caps_cmd);
		config_name = "Firmware Default";
	}

	config_issued = 1;
4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607
	if (ret < 0)
		goto bye;

	finiver = ntohl(caps_cmd.finiver);
	finicsum = ntohl(caps_cmd.finicsum);
	cfcsum = ntohl(caps_cmd.cfcsum);
	if (finicsum != cfcsum)
		dev_warn(adapter->pdev_dev, "Configuration File checksum "\
			 "mismatch: [fini] csum=%#x, computed csum=%#x\n",
			 finicsum, cfcsum);

	/*
	 * And now tell the firmware to use the configuration we just loaded.
	 */
	caps_cmd.op_to_write =
4608 4609 4610
		htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
		      FW_CMD_REQUEST_F |
		      FW_CMD_WRITE_F);
4611
	caps_cmd.cfvalid_to_len16 = htonl(FW_LEN16(caps_cmd));
4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624
	ret = t4_wr_mbox(adapter, adapter->mbox, &caps_cmd, sizeof(caps_cmd),
			 NULL);
	if (ret < 0)
		goto bye;

	/*
	 * Tweak configuration based on system architecture, module
	 * parameters, etc.
	 */
	ret = adap_init0_tweaks(adapter);
	if (ret < 0)
		goto bye;

A
Arjun Vynipadath 已提交
4625 4626 4627 4628 4629 4630
	/* We will proceed even if HMA init fails. */
	ret = adap_config_hma(adapter);
	if (ret)
		dev_err(adapter->pdev_dev,
			"HMA configuration failed with error %d\n", ret);

4631
	if (is_t6(adapter->params.chip)) {
4632
		adap_config_hpfilter(adapter);
4633 4634 4635 4636 4637 4638
		ret = setup_ppod_edram(adapter);
		if (!ret)
			dev_info(adapter->pdev_dev, "Successfully enabled "
				 "ppod edram feature\n");
	}

4639 4640 4641 4642 4643 4644 4645 4646
	/*
	 * And finally tell the firmware to initialize itself using the
	 * parameters from the Configuration File.
	 */
	ret = t4_fw_initialize(adapter, adapter->mbox);
	if (ret < 0)
		goto bye;

4647 4648
	/* Emit Firmware Configuration File information and return
	 * successfully.
4649 4650
	 */
	dev_info(adapter->pdev_dev, "Successfully configured using Firmware "\
4651 4652
		 "Configuration File \"%s\", version %#x, computed checksum %#x\n",
		 config_name, finiver, cfcsum);
4653 4654 4655 4656 4657 4658 4659 4660
	return 0;

	/*
	 * Something bad happened.  Return the error ...  (If the "error"
	 * is that there's no Configuration File on the adapter we don't
	 * want to issue a warning since this is fairly common.)
	 */
bye:
4661 4662 4663
	if (config_issued && ret != -ENOENT)
		dev_warn(adapter->pdev_dev, "\"%s\" configuration file error %d\n",
			 config_name, -ret);
4664 4665 4666
	return ret;
}

4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693
static struct fw_info fw_info_array[] = {
	{
		.chip = CHELSIO_T4,
		.fs_name = FW4_CFNAME,
		.fw_mod_name = FW4_FNAME,
		.fw_hdr = {
			.chip = FW_HDR_CHIP_T4,
			.fw_ver = __cpu_to_be32(FW_VERSION(T4)),
			.intfver_nic = FW_INTFVER(T4, NIC),
			.intfver_vnic = FW_INTFVER(T4, VNIC),
			.intfver_ri = FW_INTFVER(T4, RI),
			.intfver_iscsi = FW_INTFVER(T4, ISCSI),
			.intfver_fcoe = FW_INTFVER(T4, FCOE),
		},
	}, {
		.chip = CHELSIO_T5,
		.fs_name = FW5_CFNAME,
		.fw_mod_name = FW5_FNAME,
		.fw_hdr = {
			.chip = FW_HDR_CHIP_T5,
			.fw_ver = __cpu_to_be32(FW_VERSION(T5)),
			.intfver_nic = FW_INTFVER(T5, NIC),
			.intfver_vnic = FW_INTFVER(T5, VNIC),
			.intfver_ri = FW_INTFVER(T5, RI),
			.intfver_iscsi = FW_INTFVER(T5, ISCSI),
			.intfver_fcoe = FW_INTFVER(T5, FCOE),
		},
4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709
	}, {
		.chip = CHELSIO_T6,
		.fs_name = FW6_CFNAME,
		.fw_mod_name = FW6_FNAME,
		.fw_hdr = {
			.chip = FW_HDR_CHIP_T6,
			.fw_ver = __cpu_to_be32(FW_VERSION(T6)),
			.intfver_nic = FW_INTFVER(T6, NIC),
			.intfver_vnic = FW_INTFVER(T6, VNIC),
			.intfver_ofld = FW_INTFVER(T6, OFLD),
			.intfver_ri = FW_INTFVER(T6, RI),
			.intfver_iscsipdu = FW_INTFVER(T6, ISCSIPDU),
			.intfver_iscsi = FW_INTFVER(T6, ISCSI),
			.intfver_fcoepdu = FW_INTFVER(T6, FCOEPDU),
			.intfver_fcoe = FW_INTFVER(T6, FCOE),
		},
4710
	}
4711

4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724
};

static struct fw_info *find_fw_info(int chip)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(fw_info_array); i++) {
		if (fw_info_array[i].chip == chip)
			return &fw_info_array[i];
	}
	return NULL;
}

4725 4726 4727
/*
 * Phase 0 of initialization: contact FW, obtain config, perform basic init.
 */
V
Vishal Kulkarni 已提交
4728
static int adap_init0(struct adapter *adap, int vpd_skip)
4729
{
4730
	struct fw_caps_config_cmd caps_cmd;
V
Vishal Kulkarni 已提交
4731 4732 4733
	u32 params[7], val[7];
	enum dev_state state;
	u32 v, port_vec;
4734
	int reset = 1;
V
Vishal Kulkarni 已提交
4735
	int ret;
4736

4737 4738 4739 4740 4741 4742 4743
	/* Grab Firmware Device Log parameters as early as possible so we have
	 * access to it for debugging, etc.
	 */
	ret = t4_init_devlog_params(adap);
	if (ret < 0)
		return ret;

4744
	/* Contact FW, advertising Master capability */
4745 4746
	ret = t4_fw_hello(adap, adap->mbox, adap->mbox,
			  is_kdump_kernel() ? MASTER_MUST : MASTER_MAY, &state);
4747 4748 4749 4750 4751
	if (ret < 0) {
		dev_err(adap->pdev_dev, "could not connect to FW, error %d\n",
			ret);
		return ret;
	}
4752
	if (ret == adap->mbox)
4753
		adap->flags |= CXGB4_MASTER_PF;
4754

4755 4756 4757 4758 4759 4760 4761
	/*
	 * If we're the Master PF Driver and the device is uninitialized,
	 * then let's consider upgrading the firmware ...  (We always want
	 * to check the firmware version number in order to A. get it for
	 * later reporting and B. to warn if the currently loaded firmware
	 * is excessively mismatched relative to the driver.)
	 */
4762

4763
	t4_get_version_info(adap);
4764 4765
	ret = t4_check_fw_version(adap);
	/* If firmware is too old (not supported by driver) force an update. */
4766
	if (ret)
4767
		state = DEV_STATE_UNINIT;
4768
	if ((adap->flags & CXGB4_MASTER_PF) && state != DEV_STATE_INIT) {
4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783
		struct fw_info *fw_info;
		struct fw_hdr *card_fw;
		const struct firmware *fw;
		const u8 *fw_data = NULL;
		unsigned int fw_size = 0;

		/* This is the firmware whose headers the driver was compiled
		 * against
		 */
		fw_info = find_fw_info(CHELSIO_CHIP_VERSION(adap->params.chip));
		if (fw_info == NULL) {
			dev_err(adap->pdev_dev,
				"unable to get firmware info for chip %d.\n",
				CHELSIO_CHIP_VERSION(adap->params.chip));
			return -EINVAL;
4784
		}
4785 4786 4787 4788

		/* allocate memory to read the header of the firmware on the
		 * card
		 */
4789
		card_fw = kvzalloc(sizeof(*card_fw), GFP_KERNEL);
4790 4791 4792 4793
		if (!card_fw) {
			ret = -ENOMEM;
			goto bye;
		}
4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811

		/* Get FW from from /lib/firmware/ */
		ret = request_firmware(&fw, fw_info->fw_mod_name,
				       adap->pdev_dev);
		if (ret < 0) {
			dev_err(adap->pdev_dev,
				"unable to load firmware image %s, error %d\n",
				fw_info->fw_mod_name, ret);
		} else {
			fw_data = fw->data;
			fw_size = fw->size;
		}

		/* upgrade FW logic */
		ret = t4_prep_fw(adap, fw_info, fw_data, fw_size, card_fw,
				 state, &reset);

		/* Cleaning up */
4812
		release_firmware(fw);
4813
		kvfree(card_fw);
4814

4815
		if (ret < 0)
4816
			goto bye;
4817
	}
4818

4819 4820
	/* If the firmware is initialized already, emit a simply note to that
	 * effect. Otherwise, it's time to try initializing the adapter.
4821 4822
	 */
	if (state == DEV_STATE_INIT) {
A
Arjun Vynipadath 已提交
4823 4824 4825 4826 4827
		ret = adap_config_hma(adap);
		if (ret)
			dev_err(adap->pdev_dev,
				"HMA configuration failed with error %d\n",
				ret);
4828 4829
		dev_info(adap->pdev_dev, "Coming up as %s: "\
			 "Adapter already initialized\n",
4830
			 adap->flags & CXGB4_MASTER_PF ? "MASTER" : "SLAVE");
4831 4832 4833
	} else {
		dev_info(adap->pdev_dev, "Coming up as MASTER: "\
			 "Initializing adapter\n");
4834 4835 4836

		/* Find out whether we're dealing with a version of the
		 * firmware which has configuration file support.
4837
		 */
4838 4839
		params[0] = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
			     FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_CF));
4840
		ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 1,
4841
				      params, val);
4842

4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860
		/* If the firmware doesn't support Configuration Files,
		 * return an error.
		 */
		if (ret < 0) {
			dev_err(adap->pdev_dev, "firmware doesn't support "
				"Firmware Configuration Files\n");
			goto bye;
		}

		/* The firmware provides us with a memory buffer where we can
		 * load a Configuration File from the host if we want to
		 * override the Configuration File in flash.
		 */
		ret = adap_init0_config(adap, reset);
		if (ret == -ENOENT) {
			dev_err(adap->pdev_dev, "no Configuration File "
				"present on adapter.\n");
			goto bye;
4861 4862
		}
		if (ret < 0) {
4863 4864
			dev_err(adap->pdev_dev, "could not initialize "
				"adapter, error %d\n", -ret);
4865 4866 4867 4868
			goto bye;
		}
	}

4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889
	/* Now that we've successfully configured and initialized the adapter
	 * (or found it already initialized), we can ask the Firmware what
	 * resources it has provisioned for us.
	 */
	ret = t4_get_pfres(adap);
	if (ret) {
		dev_err(adap->pdev_dev,
			"Unable to retrieve resource provisioning information\n");
		goto bye;
	}

	/* Grab VPD parameters.  This should be done after we establish a
	 * connection to the firmware since some of the VPD parameters
	 * (notably the Core Clock frequency) are retrieved via requests to
	 * the firmware.  On the other hand, we need these fairly early on
	 * so we do this right after getting ahold of the firmware.
	 *
	 * We need to do this after initializing the adapter because someone
	 * could have FLASHed a new VPD which won't be read by the firmware
	 * until we do the RESET ...
	 */
V
Vishal Kulkarni 已提交
4890 4891 4892 4893 4894
	if (!vpd_skip) {
		ret = t4_get_vpd_params(adap, &adap->params.vpd);
		if (ret < 0)
			goto bye;
	}
4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909

	/* Find out what ports are available to us.  Note that we need to do
	 * this before calling adap_init0_no_config() since it needs nports
	 * and portvec ...
	 */
	v =
	    FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
	    FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_PORTVEC);
	ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 1, &v, &port_vec);
	if (ret < 0)
		goto bye;

	adap->params.nports = hweight32(port_vec);
	adap->params.portvec = port_vec;

4910 4911 4912
	/* Give the SGE code a chance to pull in anything that it needs ...
	 * Note that this must be called after we retrieve our VPD parameters
	 * in order to know how to convert core ticks to seconds, etc.
4913
	 */
4914 4915 4916
	ret = t4_sge_init(adap);
	if (ret < 0)
		goto bye;
4917

4918 4919 4920
	/* Grab the SGE Doorbell Queue Timer values.  If successful, that
	 * indicates that the Firmware and Hardware support this.
	 */
4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932
	params[0] = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
		    FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_DBQ_TIMERTICK));
	ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
			      1, params, val);

	if (!ret) {
		adap->sge.dbqtimer_tick = val[0];
		ret = t4_read_sge_dbqtimers(adap,
					    ARRAY_SIZE(adap->sge.dbqtimer_val),
					    adap->sge.dbqtimer_val);
	}

4933
	if (!ret)
4934
		adap->flags |= CXGB4_SGE_DBQ_TIMER;
4935

4936 4937 4938
	if (is_bypass_device(adap->pdev->device))
		adap->params.bypass = 1;

4939 4940 4941 4942
	/*
	 * Grab some of our basic fundamental operating parameters.
	 */
	params[0] = FW_PARAM_PFVF(EQ_START);
4943 4944 4945 4946
	params[1] = FW_PARAM_PFVF(L2T_START);
	params[2] = FW_PARAM_PFVF(L2T_END);
	params[3] = FW_PARAM_PFVF(FILTER_START);
	params[4] = FW_PARAM_PFVF(FILTER_END);
4947
	params[5] = FW_PARAM_PFVF(IQFLINT_START);
4948
	ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6, params, val);
4949 4950
	if (ret < 0)
		goto bye;
4951 4952 4953
	adap->sge.egr_start = val[0];
	adap->l2t_start = val[1];
	adap->l2t_end = val[2];
4954 4955
	adap->tids.ftid_base = val[3];
	adap->tids.nftids = val[4] - val[3] + 1;
4956
	adap->sge.ingr_start = val[5];
4957

4958
	if (CHELSIO_CHIP_VERSION(adap->params.chip) > CHELSIO_T5) {
4959 4960 4961 4962 4963 4964 4965 4966 4967 4968
		params[0] = FW_PARAM_PFVF(HPFILTER_START);
		params[1] = FW_PARAM_PFVF(HPFILTER_END);
		ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2,
				      params, val);
		if (ret < 0)
			goto bye;

		adap->tids.hpftid_base = val[0];
		adap->tids.nhpftids = val[1] - val[0] + 1;

4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979
		/* Read the raw mps entries. In T6, the last 2 tcam entries
		 * are reserved for raw mac addresses (rawf = 2, one per port).
		 */
		params[0] = FW_PARAM_PFVF(RAWF_START);
		params[1] = FW_PARAM_PFVF(RAWF_END);
		ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2,
				      params, val);
		if (ret == 0) {
			adap->rawf_start = val[0];
			adap->rawf_cnt = val[1] - val[0] + 1;
		}
4980 4981 4982

		adap->tids.tid_base =
			t4_read_reg(adap, LE_DB_ACTIVE_TABLE_START_INDEX_A);
4983 4984
	}

4985 4986 4987 4988 4989 4990 4991 4992
	/* qids (ingress/egress) returned from firmware can be anywhere
	 * in the range from EQ(IQFLINT)_START to EQ(IQFLINT)_END.
	 * Hence driver needs to allocate memory for this range to
	 * store the queue info. Get the highest IQFLINT/EQ index returned
	 * in FW_EQ_*_CMD.alloc command.
	 */
	params[0] = FW_PARAM_PFVF(EQ_END);
	params[1] = FW_PARAM_PFVF(IQFLINT_END);
4993
	ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params, val);
4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013
	if (ret < 0)
		goto bye;
	adap->sge.egr_sz = val[0] - adap->sge.egr_start + 1;
	adap->sge.ingr_sz = val[1] - adap->sge.ingr_start + 1;

	adap->sge.egr_map = kcalloc(adap->sge.egr_sz,
				    sizeof(*adap->sge.egr_map), GFP_KERNEL);
	if (!adap->sge.egr_map) {
		ret = -ENOMEM;
		goto bye;
	}

	adap->sge.ingr_map = kcalloc(adap->sge.ingr_sz,
				     sizeof(*adap->sge.ingr_map), GFP_KERNEL);
	if (!adap->sge.ingr_map) {
		ret = -ENOMEM;
		goto bye;
	}

	/* Allocate the memory for the vaious egress queue bitmaps
5014
	 * ie starving_fl, txq_maperr and blocked_fl.
5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029
	 */
	adap->sge.starving_fl =	kcalloc(BITS_TO_LONGS(adap->sge.egr_sz),
					sizeof(long), GFP_KERNEL);
	if (!adap->sge.starving_fl) {
		ret = -ENOMEM;
		goto bye;
	}

	adap->sge.txq_maperr = kcalloc(BITS_TO_LONGS(adap->sge.egr_sz),
				       sizeof(long), GFP_KERNEL);
	if (!adap->sge.txq_maperr) {
		ret = -ENOMEM;
		goto bye;
	}

5030 5031 5032 5033 5034 5035 5036 5037 5038
#ifdef CONFIG_DEBUG_FS
	adap->sge.blocked_fl = kcalloc(BITS_TO_LONGS(adap->sge.egr_sz),
				       sizeof(long), GFP_KERNEL);
	if (!adap->sge.blocked_fl) {
		ret = -ENOMEM;
		goto bye;
	}
#endif

5039 5040
	params[0] = FW_PARAM_PFVF(CLIP_START);
	params[1] = FW_PARAM_PFVF(CLIP_END);
5041
	ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params, val);
5042 5043 5044 5045 5046
	if (ret < 0)
		goto bye;
	adap->clipt_start = val[0];
	adap->clipt_end = val[1];

5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058
	/* Get the supported number of traffic classes */
	params[0] = FW_PARAM_DEV(NUM_TM_CLASS);
	ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 1, params, val);
	if (ret < 0) {
		/* We couldn't retrieve the number of Traffic Classes
		 * supported by the hardware/firmware. So we hard
		 * code it here.
		 */
		adap->params.nsched_cls = is_t4(adap->params.chip) ? 15 : 16;
	} else {
		adap->params.nsched_cls = val[0];
	}
5059

5060 5061 5062
	/* query params related to active filter region */
	params[0] = FW_PARAM_PFVF(ACTIVE_FILTER_START);
	params[1] = FW_PARAM_PFVF(ACTIVE_FILTER_END);
5063
	ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params, val);
5064 5065 5066 5067
	/* If Active filter size is set we enable establishing
	 * offload connection through firmware work request
	 */
	if ((val[0] != val[1]) && (ret >= 0)) {
5068
		adap->flags |= CXGB4_FW_OFLD_CONN;
5069 5070 5071 5072
		adap->tids.aftid_base = val[0];
		adap->tids.aftid_end = val[1];
	}

5073 5074 5075 5076 5077 5078 5079
	/* If we're running on newer firmware, let it know that we're
	 * prepared to deal with encapsulated CPL messages.  Older
	 * firmware won't understand this and we'll just get
	 * unencapsulated messages ...
	 */
	params[0] = FW_PARAM_PFVF(CPLFW4MSG_ENCAP);
	val[0] = 1;
5080
	(void)t4_set_params(adap, adap->mbox, adap->pf, 0, 1, params, val);
5081

5082 5083 5084 5085 5086 5087 5088 5089 5090 5091
	/*
	 * Find out whether we're allowed to use the T5+ ULPTX MEMWRITE DSGL
	 * capability.  Earlier versions of the firmware didn't have the
	 * ULPTX_MEMWRITE_DSGL so we'll interpret a query failure as no
	 * permission to use ULPTX MEMWRITE DSGL.
	 */
	if (is_t4(adap->params.chip)) {
		adap->params.ulptx_memwrite_dsgl = false;
	} else {
		params[0] = FW_PARAM_DEV(ULPTX_MEMWRITE_DSGL);
5092
		ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
5093 5094 5095 5096
				      1, params, val);
		adap->params.ulptx_memwrite_dsgl = (ret == 0 && val[0] != 0);
	}

5097 5098 5099 5100 5101 5102
	/* See if FW supports FW_RI_FR_NSMR_TPTE_WR work request */
	params[0] = FW_PARAM_DEV(RI_FR_NSMR_TPTE_WR);
	ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
			      1, params, val);
	adap->params.fr_nsmr_tpte_wr_support = (ret == 0 && val[0] != 0);

5103 5104 5105 5106 5107 5108 5109 5110 5111 5112
	/* See if FW supports FW_FILTER2 work request */
	if (is_t4(adap->params.chip)) {
		adap->params.filter2_wr_support = 0;
	} else {
		params[0] = FW_PARAM_DEV(FILTER2_WR);
		ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
				      1, params, val);
		adap->params.filter2_wr_support = (ret == 0 && val[0] != 0);
	}

5113 5114 5115 5116 5117 5118 5119 5120 5121
	/* Check if FW supports returning vin and smt index.
	 * If this is not supported, driver will interpret
	 * these values from viid.
	 */
	params[0] = FW_PARAM_DEV(OPAQUE_VIID_SMT_EXTN);
	ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
			      1, params, val);
	adap->params.viid_smt_extn_support = (ret == 0 && val[0] != 0);

5122 5123 5124 5125 5126
	/*
	 * Get device capabilities so we can determine what resources we need
	 * to manage.
	 */
	memset(&caps_cmd, 0, sizeof(caps_cmd));
5127 5128
	caps_cmd.op_to_write = htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
				     FW_CMD_REQUEST_F | FW_CMD_READ_F);
5129
	caps_cmd.cfvalid_to_len16 = htonl(FW_LEN16(caps_cmd));
5130 5131 5132 5133 5134
	ret = t4_wr_mbox(adap, adap->mbox, &caps_cmd, sizeof(caps_cmd),
			 &caps_cmd);
	if (ret < 0)
		goto bye;

5135 5136 5137 5138 5139 5140 5141
	/* hash filter has some mandatory register settings to be tested and for
	 * that it needs to test whether offload is enabled or not, hence
	 * checking and setting it here.
	 */
	if (caps_cmd.ofldcaps)
		adap->params.offload = 1;

5142
	if (caps_cmd.ofldcaps ||
5143 5144
	    (caps_cmd.niccaps & htons(FW_CAPS_CONFIG_NIC_HASHFILTER)) ||
	    (caps_cmd.niccaps & htons(FW_CAPS_CONFIG_NIC_ETHOFLD))) {
5145 5146 5147 5148 5149 5150 5151
		/* query offload-related parameters */
		params[0] = FW_PARAM_DEV(NTID);
		params[1] = FW_PARAM_PFVF(SERVER_START);
		params[2] = FW_PARAM_PFVF(SERVER_END);
		params[3] = FW_PARAM_PFVF(TDDP_START);
		params[4] = FW_PARAM_PFVF(TDDP_END);
		params[5] = FW_PARAM_DEV(FLOWC_BUFFIFO_SZ);
5152
		ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6,
5153
				      params, val);
5154 5155 5156 5157 5158 5159
		if (ret < 0)
			goto bye;
		adap->tids.ntids = val[0];
		adap->tids.natids = min(adap->tids.ntids / 2, MAX_ATIDS);
		adap->tids.stid_base = val[1];
		adap->tids.nstids = val[2] - val[1] + 1;
5160
		/*
5161
		 * Setup server filter region. Divide the available filter
5162 5163 5164 5165 5166 5167 5168
		 * region into two parts. Regular filters get 1/3rd and server
		 * filters get 2/3rd part. This is only enabled if workarond
		 * path is enabled.
		 * 1. For regular filters.
		 * 2. Server filter: This are special filters which are used
		 * to redirect SYN packets to offload queue.
		 */
5169
		if (adap->flags & CXGB4_FW_OFLD_CONN && !is_bypass(adap)) {
5170 5171 5172 5173 5174 5175 5176
			adap->tids.sftid_base = adap->tids.ftid_base +
					DIV_ROUND_UP(adap->tids.nftids, 3);
			adap->tids.nsftids = adap->tids.nftids -
					 DIV_ROUND_UP(adap->tids.nftids, 3);
			adap->tids.nftids = adap->tids.sftid_base -
						adap->tids.ftid_base;
		}
5177 5178 5179
		adap->vres.ddp.start = val[3];
		adap->vres.ddp.size = val[4] - val[3] + 1;
		adap->params.ofldq_wr_cred = val[5];
5180

5181
		if (caps_cmd.niccaps & htons(FW_CAPS_CONFIG_NIC_HASHFILTER)) {
5182
			init_hash_filter(adap);
5183 5184 5185
		} else {
			adap->num_ofld_uld += 1;
		}
5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198

		if (caps_cmd.niccaps & htons(FW_CAPS_CONFIG_NIC_ETHOFLD)) {
			params[0] = FW_PARAM_PFVF(ETHOFLD_START);
			params[1] = FW_PARAM_PFVF(ETHOFLD_END);
			ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2,
					      params, val);
			if (!ret) {
				adap->tids.eotid_base = val[0];
				adap->tids.neotids = min_t(u32, MAX_ATIDS,
							   val[1] - val[0] + 1);
				adap->params.ethofld = 1;
			}
		}
5199
	}
5200
	if (caps_cmd.rdmacaps) {
5201 5202 5203 5204 5205 5206
		params[0] = FW_PARAM_PFVF(STAG_START);
		params[1] = FW_PARAM_PFVF(STAG_END);
		params[2] = FW_PARAM_PFVF(RQ_START);
		params[3] = FW_PARAM_PFVF(RQ_END);
		params[4] = FW_PARAM_PFVF(PBL_START);
		params[5] = FW_PARAM_PFVF(PBL_END);
5207
		ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6,
5208
				      params, val);
5209 5210 5211 5212 5213 5214 5215 5216
		if (ret < 0)
			goto bye;
		adap->vres.stag.start = val[0];
		adap->vres.stag.size = val[1] - val[0] + 1;
		adap->vres.rq.start = val[2];
		adap->vres.rq.size = val[3] - val[2] + 1;
		adap->vres.pbl.start = val[4];
		adap->vres.pbl.size = val[5] - val[4] + 1;
5217

5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231
		params[0] = FW_PARAM_PFVF(SRQ_START);
		params[1] = FW_PARAM_PFVF(SRQ_END);
		ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2,
				      params, val);
		if (!ret) {
			adap->vres.srq.start = val[0];
			adap->vres.srq.size = val[1] - val[0] + 1;
		}
		if (adap->vres.srq.size) {
			adap->srq = t4_init_srq(adap->vres.srq.size);
			if (!adap->srq)
				dev_warn(&adap->pdev->dev, "could not allocate SRQ, continuing\n");
		}

5232 5233 5234 5235
		params[0] = FW_PARAM_PFVF(SQRQ_START);
		params[1] = FW_PARAM_PFVF(SQRQ_END);
		params[2] = FW_PARAM_PFVF(CQ_START);
		params[3] = FW_PARAM_PFVF(CQ_END);
5236 5237
		params[4] = FW_PARAM_PFVF(OCQ_START);
		params[5] = FW_PARAM_PFVF(OCQ_END);
5238
		ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6, params,
5239
				      val);
5240 5241 5242 5243 5244 5245
		if (ret < 0)
			goto bye;
		adap->vres.qp.start = val[0];
		adap->vres.qp.size = val[1] - val[0] + 1;
		adap->vres.cq.start = val[2];
		adap->vres.cq.size = val[3] - val[2] + 1;
5246 5247
		adap->vres.ocq.start = val[4];
		adap->vres.ocq.size = val[5] - val[4] + 1;
5248 5249 5250

		params[0] = FW_PARAM_DEV(MAXORDIRD_QP);
		params[1] = FW_PARAM_DEV(MAXIRD_ADAPTER);
5251
		ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params,
5252
				      val);
5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264
		if (ret < 0) {
			adap->params.max_ordird_qp = 8;
			adap->params.max_ird_adapter = 32 * adap->tids.ntids;
			ret = 0;
		} else {
			adap->params.max_ordird_qp = val[0];
			adap->params.max_ird_adapter = val[1];
		}
		dev_info(adap->pdev_dev,
			 "max_ordird_qp %d max_ird_adapter %d\n",
			 adap->params.max_ordird_qp,
			 adap->params.max_ird_adapter);
5265 5266 5267 5268 5269 5270

		/* Enable write_with_immediate if FW supports it */
		params[0] = FW_PARAM_DEV(RDMA_WRITE_WITH_IMM);
		ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 1, params,
				      val);
		adap->params.write_w_imm_support = (ret == 0 && val[0] != 0);
5271 5272 5273 5274 5275 5276

		/* Enable write_cmpl if FW supports it */
		params[0] = FW_PARAM_DEV(RI_WRITE_CMPL_WR);
		ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 1, params,
				      val);
		adap->params.write_cmpl_support = (ret == 0 && val[0] != 0);
5277
		adap->num_ofld_uld += 2;
5278
	}
5279
	if (caps_cmd.iscsicaps) {
5280 5281
		params[0] = FW_PARAM_PFVF(ISCSI_START);
		params[1] = FW_PARAM_PFVF(ISCSI_END);
5282
		ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2,
5283
				      params, val);
5284 5285 5286 5287
		if (ret < 0)
			goto bye;
		adap->vres.iscsi.start = val[0];
		adap->vres.iscsi.size = val[1] - val[0] + 1;
5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303
		if (is_t6(adap->params.chip)) {
			params[0] = FW_PARAM_PFVF(PPOD_EDRAM_START);
			params[1] = FW_PARAM_PFVF(PPOD_EDRAM_END);
			ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2,
					      params, val);
			if (!ret) {
				adap->vres.ppod_edram.start = val[0];
				adap->vres.ppod_edram.size =
					val[1] - val[0] + 1;

				dev_info(adap->pdev_dev,
					 "ppod edram start 0x%x end 0x%x size 0x%x\n",
					 val[0], val[1],
					 adap->vres.ppod_edram.size);
			}
		}
5304 5305
		/* LIO target and cxgb4i initiaitor */
		adap->num_ofld_uld += 2;
5306
	}
5307
	if (caps_cmd.cryptocaps) {
5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327
		if (ntohs(caps_cmd.cryptocaps) &
		    FW_CAPS_CONFIG_CRYPTO_LOOKASIDE) {
			params[0] = FW_PARAM_PFVF(NCRYPTO_LOOKASIDE);
			ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
					      2, params, val);
			if (ret < 0) {
				if (ret != -EINVAL)
					goto bye;
			} else {
				adap->vres.ncrypto_fc = val[0];
			}
			adap->num_ofld_uld += 1;
		}
		if (ntohs(caps_cmd.cryptocaps) &
		    FW_CAPS_CONFIG_TLS_INLINE) {
			params[0] = FW_PARAM_PFVF(TLS_START);
			params[1] = FW_PARAM_PFVF(TLS_END);
			ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
					      2, params, val);
			if (ret < 0)
H
Harsh Jain 已提交
5328
				goto bye;
5329 5330 5331
			adap->vres.key.start = val[0];
			adap->vres.key.size = val[1] - val[0] + 1;
			adap->num_uld += 1;
H
Harsh Jain 已提交
5332
		}
5333
		adap->params.crypto = ntohs(caps_cmd.cryptocaps);
5334
	}
5335

5336 5337 5338 5339
	/* The MTU/MSS Table is initialized by now, so load their values.  If
	 * we're initializing the adapter, then we'll make any modifications
	 * we want to the MTU/MSS Table and also initialize the congestion
	 * parameters.
5340
	 */
5341
	t4_read_mtu_tbl(adap, adap->params.mtus, NULL);
5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364 5365 5366
	if (state != DEV_STATE_INIT) {
		int i;

		/* The default MTU Table contains values 1492 and 1500.
		 * However, for TCP, it's better to have two values which are
		 * a multiple of 8 +/- 4 bytes apart near this popular MTU.
		 * This allows us to have a TCP Data Payload which is a
		 * multiple of 8 regardless of what combination of TCP Options
		 * are in use (always a multiple of 4 bytes) which is
		 * important for performance reasons.  For instance, if no
		 * options are in use, then we have a 20-byte IP header and a
		 * 20-byte TCP header.  In this case, a 1500-byte MSS would
		 * result in a TCP Data Payload of 1500 - 40 == 1460 bytes
		 * which is not a multiple of 8.  So using an MSS of 1488 in
		 * this case results in a TCP Data Payload of 1448 bytes which
		 * is a multiple of 8.  On the other hand, if 12-byte TCP Time
		 * Stamps have been negotiated, then an MTU of 1500 bytes
		 * results in a TCP Data Payload of 1448 bytes which, as
		 * above, is a multiple of 8 bytes ...
		 */
		for (i = 0; i < NMTUS; i++)
			if (adap->params.mtus[i] == 1492) {
				adap->params.mtus[i] = 1488;
				break;
			}
5367

5368 5369 5370
		t4_load_mtus(adap, adap->params.mtus, adap->params.a_wnd,
			     adap->params.b_wnd);
	}
5371
	t4_init_sge_params(adap);
5372
	adap->flags |= CXGB4_FW_OK;
5373
	t4_init_tp_params(adap, true);
5374 5375 5376
	return 0;

	/*
5377 5378 5379
	 * Something bad happened.  If a command timed out or failed with EIO
	 * FW does not operate within its spec or something catastrophic
	 * happened to HW/FW, stop issuing commands.
5380
	 */
5381
bye:
A
Arjun Vynipadath 已提交
5382
	adap_free_hma_mem(adap);
5383 5384 5385 5386
	kfree(adap->sge.egr_map);
	kfree(adap->sge.ingr_map);
	kfree(adap->sge.starving_fl);
	kfree(adap->sge.txq_maperr);
5387 5388 5389
#ifdef CONFIG_DEBUG_FS
	kfree(adap->sge.blocked_fl);
#endif
5390 5391
	if (ret != -ETIMEDOUT && ret != -EIO)
		t4_fw_bye(adap, adap->mbox);
5392 5393 5394
	return ret;
}

D
Dimitris Michailidis 已提交
5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405 5406
/* EEH callbacks */

static pci_ers_result_t eeh_err_detected(struct pci_dev *pdev,
					 pci_channel_state_t state)
{
	int i;
	struct adapter *adap = pci_get_drvdata(pdev);

	if (!adap)
		goto out;

	rtnl_lock();
5407
	adap->flags &= ~CXGB4_FW_OK;
D
Dimitris Michailidis 已提交
5408
	notify_ulds(adap, CXGB4_STATE_START_RECOVERY);
5409
	spin_lock(&adap->stats_lock);
D
Dimitris Michailidis 已提交
5410 5411
	for_each_port(adap, i) {
		struct net_device *dev = adap->port[i];
5412 5413 5414 5415
		if (dev) {
			netif_device_detach(dev);
			netif_carrier_off(dev);
		}
D
Dimitris Michailidis 已提交
5416
	}
5417
	spin_unlock(&adap->stats_lock);
5418
	disable_interrupts(adap);
5419
	if (adap->flags & CXGB4_FULL_INIT_DONE)
D
Dimitris Michailidis 已提交
5420 5421
		cxgb_down(adap);
	rtnl_unlock();
5422
	if ((adap->flags & CXGB4_DEV_ENABLED)) {
5423
		pci_disable_device(pdev);
5424
		adap->flags &= ~CXGB4_DEV_ENABLED;
5425
	}
D
Dimitris Michailidis 已提交
5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440 5441
out:	return state == pci_channel_io_perm_failure ?
		PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
}

static pci_ers_result_t eeh_slot_reset(struct pci_dev *pdev)
{
	int i, ret;
	struct fw_caps_config_cmd c;
	struct adapter *adap = pci_get_drvdata(pdev);

	if (!adap) {
		pci_restore_state(pdev);
		pci_save_state(pdev);
		return PCI_ERS_RESULT_RECOVERED;
	}

5442
	if (!(adap->flags & CXGB4_DEV_ENABLED)) {
5443 5444 5445 5446 5447
		if (pci_enable_device(pdev)) {
			dev_err(&pdev->dev, "Cannot reenable PCI "
					    "device after reset\n");
			return PCI_ERS_RESULT_DISCONNECT;
		}
5448
		adap->flags |= CXGB4_DEV_ENABLED;
D
Dimitris Michailidis 已提交
5449 5450 5451 5452 5453 5454
	}

	pci_set_master(pdev);
	pci_restore_state(pdev);
	pci_save_state(pdev);

5455
	if (t4_wait_dev_ready(adap->regs) < 0)
D
Dimitris Michailidis 已提交
5456
		return PCI_ERS_RESULT_DISCONNECT;
5457
	if (t4_fw_hello(adap, adap->mbox, adap->pf, MASTER_MUST, NULL) < 0)
D
Dimitris Michailidis 已提交
5458
		return PCI_ERS_RESULT_DISCONNECT;
5459
	adap->flags |= CXGB4_FW_OK;
D
Dimitris Michailidis 已提交
5460 5461 5462 5463
	if (adap_init1(adap, &c))
		return PCI_ERS_RESULT_DISCONNECT;

	for_each_port(adap, i) {
5464 5465
		struct port_info *pi = adap2pinfo(adap, i);
		u8 vivld = 0, vin = 0;
D
Dimitris Michailidis 已提交
5466

5467 5468
		ret = t4_alloc_vi(adap, adap->mbox, pi->tx_chan, adap->pf, 0, 1,
				  NULL, NULL, &vivld, &vin);
D
Dimitris Michailidis 已提交
5469 5470
		if (ret < 0)
			return PCI_ERS_RESULT_DISCONNECT;
5471 5472 5473 5474 5475 5476 5477 5478 5479 5480 5481 5482 5483
		pi->viid = ret;
		pi->xact_addr_filt = -1;
		/* If fw supports returning the VIN as part of FW_VI_CMD,
		 * save the returned values.
		 */
		if (adap->params.viid_smt_extn_support) {
			pi->vivld = vivld;
			pi->vin = vin;
		} else {
			/* Retrieve the values from VIID */
			pi->vivld = FW_VIID_VIVLD_G(pi->viid);
			pi->vin = FW_VIID_VIN_G(pi->viid);
		}
D
Dimitris Michailidis 已提交
5484 5485 5486 5487
	}

	t4_load_mtus(adap, adap->params.mtus, adap->params.a_wnd,
		     adap->params.b_wnd);
5488
	setup_memwin(adap);
D
Dimitris Michailidis 已提交
5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501 5502 5503 5504
	if (cxgb_up(adap))
		return PCI_ERS_RESULT_DISCONNECT;
	return PCI_ERS_RESULT_RECOVERED;
}

static void eeh_resume(struct pci_dev *pdev)
{
	int i;
	struct adapter *adap = pci_get_drvdata(pdev);

	if (!adap)
		return;

	rtnl_lock();
	for_each_port(adap, i) {
		struct net_device *dev = adap->port[i];
5505 5506 5507 5508 5509 5510
		if (dev) {
			if (netif_running(dev)) {
				link_start(dev);
				cxgb_set_rxmode(dev);
			}
			netif_device_attach(dev);
D
Dimitris Michailidis 已提交
5511 5512 5513 5514 5515
		}
	}
	rtnl_unlock();
}

V
Vishal Kulkarni 已提交
5516 5517 5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528 5529 5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540 5541 5542 5543 5544 5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596
static void eeh_reset_prepare(struct pci_dev *pdev)
{
	struct adapter *adapter = pci_get_drvdata(pdev);
	int i;

	if (adapter->pf != 4)
		return;

	adapter->flags &= ~CXGB4_FW_OK;

	notify_ulds(adapter, CXGB4_STATE_DOWN);

	for_each_port(adapter, i)
		if (adapter->port[i]->reg_state == NETREG_REGISTERED)
			cxgb_close(adapter->port[i]);

	disable_interrupts(adapter);
	cxgb4_free_mps_ref_entries(adapter);

	adap_free_hma_mem(adapter);

	if (adapter->flags & CXGB4_FULL_INIT_DONE)
		cxgb_down(adapter);
}

static void eeh_reset_done(struct pci_dev *pdev)
{
	struct adapter *adapter = pci_get_drvdata(pdev);
	int err, i;

	if (adapter->pf != 4)
		return;

	err = t4_wait_dev_ready(adapter->regs);
	if (err < 0) {
		dev_err(adapter->pdev_dev,
			"Device not ready, err %d", err);
		return;
	}

	setup_memwin(adapter);

	err = adap_init0(adapter, 1);
	if (err) {
		dev_err(adapter->pdev_dev,
			"Adapter init failed, err %d", err);
		return;
	}

	setup_memwin_rdma(adapter);

	if (adapter->flags & CXGB4_FW_OK) {
		err = t4_port_init(adapter, adapter->pf, adapter->pf, 0);
		if (err) {
			dev_err(adapter->pdev_dev,
				"Port init failed, err %d", err);
			return;
		}
	}

	err = cfg_queues(adapter);
	if (err) {
		dev_err(adapter->pdev_dev,
			"Config queues failed, err %d", err);
		return;
	}

	cxgb4_init_mps_ref_entries(adapter);

	err = setup_fw_sge_queues(adapter);
	if (err) {
		dev_err(adapter->pdev_dev,
			"FW sge queue allocation failed, err %d", err);
		return;
	}

	for_each_port(adapter, i)
		if (adapter->port[i]->reg_state == NETREG_REGISTERED)
			cxgb_open(adapter->port[i]);
}

5597
static const struct pci_error_handlers cxgb4_eeh = {
D
Dimitris Michailidis 已提交
5598 5599 5600
	.error_detected = eeh_err_detected,
	.slot_reset     = eeh_slot_reset,
	.resume         = eeh_resume,
V
Vishal Kulkarni 已提交
5601 5602
	.reset_prepare  = eeh_reset_prepare,
	.reset_done     = eeh_reset_done,
D
Dimitris Michailidis 已提交
5603 5604
};

5605 5606 5607
/* Return true if the Link Configuration supports "High Speeds" (those greater
 * than 1Gb/s).
 */
5608
static inline bool is_x_10g_port(const struct link_config *lc)
5609
{
5610 5611
	unsigned int speeds, high_speeds;

5612 5613 5614
	speeds = FW_PORT_CAP32_SPEED_V(FW_PORT_CAP32_SPEED_G(lc->pcaps));
	high_speeds = speeds &
			~(FW_PORT_CAP32_SPEED_100M | FW_PORT_CAP32_SPEED_1G);
5615 5616

	return high_speeds != 0;
5617 5618
}

5619
/* Perform default configuration of DMA queues depending on the number and type
5620 5621 5622
 * of ports we found and the number of available CPUs.  Most settings can be
 * modified by the admin prior to actual use.
 */
5623
static int cfg_queues(struct adapter *adap)
5624
{
5625
	u32 avail_qsets, avail_eth_qsets, avail_uld_qsets;
5626
	u32 ncpus = num_online_cpus();
5627
	u32 niqflint, neq, num_ulds;
5628
	struct sge *s = &adap->sge;
5629
	u32 i, n10g = 0, qidx = 0;
5630
	u32 q10g = 0, q1g;
5631

5632
	/* Reduce memory usage in kdump environment, disable all offload. */
5633
	if (is_kdump_kernel() || (is_uld(adap) && t4_uld_mem_alloc(adap))) {
5634
		adap->params.offload = 0;
5635
		adap->params.crypto = 0;
5636
		adap->params.ethofld = 0;
5637 5638
	}

5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651
	/* Calculate the number of Ethernet Queue Sets available based on
	 * resources provisioned for us.  We always have an Asynchronous
	 * Firmware Event Ingress Queue.  If we're operating in MSI or Legacy
	 * IRQ Pin Interrupt mode, then we'll also have a Forwarded Interrupt
	 * Ingress Queue.  Meanwhile, we need two Egress Queues for each
	 * Queue Set: one for the Free List and one for the Ethernet TX Queue.
	 *
	 * Note that we should also take into account all of the various
	 * Offload Queues.  But, in any situation where we're operating in
	 * a Resource Constrained Provisioning environment, doing any Offload
	 * at all is problematic ...
	 */
	niqflint = adap->params.pfres.niqflint - 1;
5652
	if (!(adap->flags & CXGB4_USING_MSIX))
5653 5654
		niqflint--;
	neq = adap->params.pfres.neq / 2;
5655
	avail_qsets = min(niqflint, neq);
5656

5657
	if (avail_qsets < adap->params.nports) {
5658
		dev_err(adap->pdev_dev, "avail_eth_qsets=%d < nports=%d\n",
5659
			avail_qsets, adap->params.nports);
5660 5661 5662 5663 5664 5665 5666
		return -ENOMEM;
	}

	/* Count the number of 10Gb/s or better ports */
	for_each_port(adap, i)
		n10g += is_x_10g_port(&adap2pinfo(adap, i)->link_cfg);

5667
	avail_eth_qsets = min_t(u32, avail_qsets, MAX_ETH_QSETS);
5668 5669 5670 5671 5672 5673 5674

	/* We default to 1 queue per non-10G port and up to # of cores queues
	 * per 10G port.
	 */
	if (n10g)
		q10g = (avail_eth_qsets - (adap->params.nports - n10g)) / n10g;

5675 5676 5677 5678 5679
#ifdef CONFIG_CHELSIO_T4_DCB
	/* For Data Center Bridging support we need to be able to support up
	 * to 8 Traffic Priorities; each of which will be assigned to its
	 * own TX Queue in order to prevent Head-Of-Line Blocking.
	 */
5680
	q1g = 8;
5681 5682 5683 5684
	if (adap->params.nports * 8 > avail_eth_qsets) {
		dev_err(adap->pdev_dev, "DCB avail_eth_qsets=%d < %d!\n",
			avail_eth_qsets, adap->params.nports * 8);
		return -ENOMEM;
5685
	}
5686

5687 5688 5689 5690
	if (adap->params.nports * ncpus < avail_eth_qsets)
		q10g = max(8U, ncpus);
	else
		q10g = max(8U, q10g);
5691

5692 5693
	while ((q10g * n10g) >
	       (avail_eth_qsets - (adap->params.nports - n10g) * q1g))
5694
		q10g--;
5695

5696 5697 5698 5699 5700
#else /* !CONFIG_CHELSIO_T4_DCB */
	q1g = 1;
	q10g = min(q10g, ncpus);
#endif /* !CONFIG_CHELSIO_T4_DCB */
	if (is_kdump_kernel()) {
5701
		q10g = 1;
5702 5703
		q1g = 1;
	}
5704

5705 5706 5707 5708
	for_each_port(adap, i) {
		struct port_info *pi = adap2pinfo(adap, i);

		pi->first_qset = qidx;
5709
		pi->nqsets = is_x_10g_port(&pi->link_cfg) ? q10g : q1g;
5710 5711 5712 5713 5714
		qidx += pi->nqsets;
	}

	s->ethqsets = qidx;
	s->max_ethqsets = qidx;   /* MSI-X may lower it later */
5715
	avail_qsets -= qidx;
5716

5717
	if (is_uld(adap)) {
5718
		/* For offload we use 1 queue/channel if all ports are up to 1G,
5719 5720 5721
		 * otherwise we divide all available queues amongst the channels
		 * capped by the number of available cores.
		 */
5722
		num_ulds = adap->num_uld + adap->num_ofld_uld;
5723
		i = min_t(u32, MAX_OFLD_QSETS, ncpus);
5724 5725 5726 5727 5728 5729
		avail_uld_qsets = roundup(i, adap->params.nports);
		if (avail_qsets < num_ulds * adap->params.nports) {
			adap->params.offload = 0;
			adap->params.crypto = 0;
			s->ofldqsets = 0;
		} else if (avail_qsets < num_ulds * avail_uld_qsets || !n10g) {
5730
			s->ofldqsets = adap->params.nports;
5731 5732
		} else {
			s->ofldqsets = avail_uld_qsets;
5733
		}
5734 5735

		avail_qsets -= num_ulds * s->ofldqsets;
5736 5737
	}

5738 5739 5740 5741 5742 5743 5744 5745 5746 5747 5748 5749 5750
	/* ETHOFLD Queues used for QoS offload should follow same
	 * allocation scheme as normal Ethernet Queues.
	 */
	if (is_ethofld(adap)) {
		if (avail_qsets < s->max_ethqsets) {
			adap->params.ethofld = 0;
			s->eoqsets = 0;
		} else {
			s->eoqsets = s->max_ethqsets;
		}
		avail_qsets -= s->eoqsets;
	}

5751 5752 5753 5754 5755 5756 5757 5758 5759 5760 5761 5762 5763
	/* Mirror queues must follow same scheme as normal Ethernet
	 * Queues, when there are enough queues available. Otherwise,
	 * allocate at least 1 queue per port. If even 1 queue is not
	 * available, then disable mirror queues support.
	 */
	if (avail_qsets >= s->max_ethqsets)
		s->mirrorqsets = s->max_ethqsets;
	else if (avail_qsets >= adap->params.nports)
		s->mirrorqsets = adap->params.nports;
	else
		s->mirrorqsets = 0;
	avail_qsets -= s->mirrorqsets;

5764 5765 5766
	for (i = 0; i < ARRAY_SIZE(s->ethrxq); i++) {
		struct sge_eth_rxq *r = &s->ethrxq[i];

5767
		init_rspq(adap, &r->rspq, 5, 10, 1024, 64);
5768 5769 5770 5771 5772 5773 5774 5775 5776
		r->fl.size = 72;
	}

	for (i = 0; i < ARRAY_SIZE(s->ethtxq); i++)
		s->ethtxq[i].q.size = 1024;

	for (i = 0; i < ARRAY_SIZE(s->ctrlq); i++)
		s->ctrlq[i].q.size = 512;

5777 5778 5779
	if (!is_t4(adap->params.chip))
		s->ptptxq.q.size = 8;

5780
	init_rspq(adap, &s->fw_evtq, 0, 1, 1024, 64);
5781
	init_rspq(adap, &s->intrq, 0, 1, 512, 64);
5782 5783

	return 0;
5784 5785 5786 5787 5788 5789
}

/*
 * Reduce the number of Ethernet queues across all ports to at most n.
 * n provides at least one queue per port.
 */
B
Bill Pemberton 已提交
5790
static void reduce_ethqs(struct adapter *adap, int n)
5791 5792 5793 5794 5795 5796 5797 5798 5799 5800 5801 5802 5803 5804 5805 5806 5807 5808 5809 5810 5811 5812 5813
{
	int i;
	struct port_info *pi;

	while (n < adap->sge.ethqsets)
		for_each_port(adap, i) {
			pi = adap2pinfo(adap, i);
			if (pi->nqsets > 1) {
				pi->nqsets--;
				adap->sge.ethqsets--;
				if (adap->sge.ethqsets <= n)
					break;
			}
		}

	n = 0;
	for_each_port(adap, i) {
		pi = adap2pinfo(adap, i);
		pi->first_qset = n;
		n += pi->nqsets;
	}
}

5814
static int alloc_msix_info(struct adapter *adap, u32 num_vec)
5815
{
5816
	struct msix_info *msix_info;
5817

5818
	msix_info = kcalloc(num_vec, sizeof(*msix_info), GFP_KERNEL);
5819 5820 5821
	if (!msix_info)
		return -ENOMEM;

5822 5823 5824
	adap->msix_bmap.msix_bmap = kcalloc(BITS_TO_LONGS(num_vec),
					    sizeof(long), GFP_KERNEL);
	if (!adap->msix_bmap.msix_bmap) {
5825 5826 5827
		kfree(msix_info);
		return -ENOMEM;
	}
5828 5829 5830 5831 5832

	spin_lock_init(&adap->msix_bmap.lock);
	adap->msix_bmap.mapsize = num_vec;

	adap->msix_info = msix_info;
5833 5834 5835 5836 5837
	return 0;
}

static void free_msix_info(struct adapter *adap)
{
5838 5839 5840 5841 5842 5843 5844 5845 5846
	kfree(adap->msix_bmap.msix_bmap);
	kfree(adap->msix_info);
}

int cxgb4_get_msix_idx_from_bmap(struct adapter *adap)
{
	struct msix_bmap *bmap = &adap->msix_bmap;
	unsigned int msix_idx;
	unsigned long flags;
5847

5848 5849 5850 5851 5852 5853 5854 5855 5856 5857 5858 5859 5860 5861 5862 5863 5864 5865 5866 5867 5868 5869
	spin_lock_irqsave(&bmap->lock, flags);
	msix_idx = find_first_zero_bit(bmap->msix_bmap, bmap->mapsize);
	if (msix_idx < bmap->mapsize) {
		__set_bit(msix_idx, bmap->msix_bmap);
	} else {
		spin_unlock_irqrestore(&bmap->lock, flags);
		return -ENOSPC;
	}

	spin_unlock_irqrestore(&bmap->lock, flags);
	return msix_idx;
}

void cxgb4_free_msix_idx_in_bmap(struct adapter *adap,
				 unsigned int msix_idx)
{
	struct msix_bmap *bmap = &adap->msix_bmap;
	unsigned long flags;

	spin_lock_irqsave(&bmap->lock, flags);
	__clear_bit(msix_idx, bmap->msix_bmap);
	spin_unlock_irqrestore(&bmap->lock, flags);
5870 5871
}

5872 5873 5874
/* 2 MSI-X vectors needed for the FW queue and non-data interrupts */
#define EXTRA_VECS 2

B
Bill Pemberton 已提交
5875
static int enable_msix(struct adapter *adap)
5876
{
5877 5878
	u32 eth_need, uld_need = 0, ethofld_need = 0, mirror_need = 0;
	u32 ethqsets = 0, ofldqsets = 0, eoqsets = 0, mirrorqsets = 0;
5879 5880
	u8 num_uld = 0, nchan = adap->params.nports;
	u32 i, want, need, num_vec;
5881
	struct sge *s = &adap->sge;
5882
	struct msix_entry *entries;
5883 5884
	struct port_info *pi;
	int allocated, ret;
5885

5886
	want = s->max_ethqsets;
5887 5888 5889 5890
#ifdef CONFIG_CHELSIO_T4_DCB
	/* For Data Center Bridging we need 8 Ethernet TX Priority Queues for
	 * each port.
	 */
5891
	need = 8 * nchan;
5892
#else
5893
	need = nchan;
5894
#endif
5895 5896 5897 5898 5899 5900 5901 5902
	eth_need = need;
	if (is_uld(adap)) {
		num_uld = adap->num_ofld_uld + adap->num_uld;
		want += num_uld * s->ofldqsets;
		uld_need = num_uld * nchan;
		need += uld_need;
	}

5903 5904 5905 5906 5907 5908
	if (is_ethofld(adap)) {
		want += s->eoqsets;
		ethofld_need = eth_need;
		need += ethofld_need;
	}

5909 5910 5911 5912 5913 5914
	if (s->mirrorqsets) {
		want += s->mirrorqsets;
		mirror_need = nchan;
		need += mirror_need;
	}

5915 5916 5917 5918 5919 5920 5921 5922 5923 5924
	want += EXTRA_VECS;
	need += EXTRA_VECS;

	entries = kmalloc_array(want, sizeof(*entries), GFP_KERNEL);
	if (!entries)
		return -ENOMEM;

	for (i = 0; i < want; i++)
		entries[i].entry = i;

5925 5926
	allocated = pci_enable_msix_range(adap->pdev, entries, need, want);
	if (allocated < 0) {
5927 5928 5929 5930 5931 5932 5933 5934 5935 5936 5937 5938 5939 5940 5941 5942 5943 5944 5945 5946
		/* Disable offload and attempt to get vectors for NIC
		 * only mode.
		 */
		want = s->max_ethqsets + EXTRA_VECS;
		need = eth_need + EXTRA_VECS;
		allocated = pci_enable_msix_range(adap->pdev, entries,
						  need, want);
		if (allocated < 0) {
			dev_info(adap->pdev_dev,
				 "Disabling MSI-X due to insufficient MSI-X vectors\n");
			ret = allocated;
			goto out_free;
		}

		dev_info(adap->pdev_dev,
			 "Disabling offload due to insufficient MSI-X vectors\n");
		adap->params.offload = 0;
		adap->params.crypto = 0;
		adap->params.ethofld = 0;
		s->ofldqsets = 0;
5947
		s->eoqsets = 0;
5948
		s->mirrorqsets = 0;
5949
		uld_need = 0;
5950
		ethofld_need = 0;
5951
		mirror_need = 0;
5952
	}
5953

5954 5955 5956 5957 5958 5959 5960 5961 5962
	num_vec = allocated;
	if (num_vec < want) {
		/* Distribute available vectors to the various queue groups.
		 * Every group gets its minimum requirement and NIC gets top
		 * priority for leftovers.
		 */
		ethqsets = eth_need;
		if (is_uld(adap))
			ofldqsets = nchan;
5963 5964
		if (is_ethofld(adap))
			eoqsets = ethofld_need;
5965 5966
		if (s->mirrorqsets)
			mirrorqsets = mirror_need;
5967 5968 5969

		num_vec -= need;
		while (num_vec) {
5970
			if (num_vec < eth_need + ethofld_need ||
5971 5972 5973 5974 5975 5976 5977 5978 5979 5980
			    ethqsets > s->max_ethqsets)
				break;

			for_each_port(adap, i) {
				pi = adap2pinfo(adap, i);
				if (pi->nqsets < 2)
					continue;

				ethqsets++;
				num_vec--;
5981 5982 5983 5984
				if (ethofld_need) {
					eoqsets++;
					num_vec--;
				}
5985 5986 5987 5988 5989 5990 5991 5992 5993 5994 5995 5996 5997
			}
		}

		if (is_uld(adap)) {
			while (num_vec) {
				if (num_vec < uld_need ||
				    ofldqsets > s->ofldqsets)
					break;

				ofldqsets++;
				num_vec -= uld_need;
			}
		}
5998 5999 6000 6001 6002 6003 6004 6005 6006 6007 6008

		if (s->mirrorqsets) {
			while (num_vec) {
				if (num_vec < mirror_need ||
				    mirrorqsets > s->mirrorqsets)
					break;

				mirrorqsets++;
				num_vec -= mirror_need;
			}
		}
6009 6010 6011 6012
	} else {
		ethqsets = s->max_ethqsets;
		if (is_uld(adap))
			ofldqsets = s->ofldqsets;
6013 6014
		if (is_ethofld(adap))
			eoqsets = s->eoqsets;
6015 6016
		if (s->mirrorqsets)
			mirrorqsets = s->mirrorqsets;
6017 6018 6019 6020 6021
	}

	if (ethqsets < s->max_ethqsets) {
		s->max_ethqsets = ethqsets;
		reduce_ethqs(adap, ethqsets);
6022
	}
6023

6024
	if (is_uld(adap)) {
6025 6026
		s->ofldqsets = ofldqsets;
		s->nqs_per_uld = s->ofldqsets;
6027 6028
	}

6029 6030 6031
	if (is_ethofld(adap))
		s->eoqsets = eoqsets;

6032 6033 6034 6035 6036 6037 6038 6039 6040
	if (s->mirrorqsets) {
		s->mirrorqsets = mirrorqsets;
		for_each_port(adap, i) {
			pi = adap2pinfo(adap, i);
			pi->nmirrorqsets = s->mirrorqsets / nchan;
			mutex_init(&pi->vi_mirror_mutex);
		}
	}

6041 6042 6043 6044 6045 6046
	/* map for msix */
	ret = alloc_msix_info(adap, allocated);
	if (ret)
		goto out_disable_msix;

	for (i = 0; i < allocated; i++) {
6047
		adap->msix_info[i].vec = entries[i].vector;
6048
		adap->msix_info[i].idx = i;
6049
	}
6050 6051

	dev_info(adap->pdev_dev,
6052 6053 6054
		 "%d MSI-X vectors allocated, nic %d eoqsets %d per uld %d mirrorqsets %d\n",
		 allocated, s->max_ethqsets, s->eoqsets, s->nqs_per_uld,
		 s->mirrorqsets);
6055

6056
	kfree(entries);
6057
	return 0;
6058 6059 6060 6061 6062 6063 6064

out_disable_msix:
	pci_disable_msix(adap->pdev);

out_free:
	kfree(entries);
	return ret;
6065 6066 6067 6068
}

#undef EXTRA_VECS

B
Bill Pemberton 已提交
6069
static int init_rss(struct adapter *adap)
6070
{
6071 6072 6073 6074 6075 6076
	unsigned int i;
	int err;

	err = t4_init_rss_mode(adap, adap->mbox);
	if (err)
		return err;
6077 6078 6079 6080 6081 6082 6083 6084 6085 6086 6087

	for_each_port(adap, i) {
		struct port_info *pi = adap2pinfo(adap, i);

		pi->rss = kcalloc(pi->rss_size, sizeof(u16), GFP_KERNEL);
		if (!pi->rss)
			return -ENOMEM;
	}
	return 0;
}

6088 6089 6090
/* Dump basic information about the adapter */
static void print_adapter_info(struct adapter *adapter)
{
6091 6092
	/* Hardware/Firmware/etc. Version/Revision IDs */
	t4_dump_version_info(adapter);
6093 6094 6095 6096

	/* Software/Hardware configuration */
	dev_info(adapter->pdev_dev, "Configuration: %sNIC %s, %s capable\n",
		 is_offload(adapter) ? "R" : "",
6097 6098
		 ((adapter->flags & CXGB4_USING_MSIX) ? "MSI-X" :
		  (adapter->flags & CXGB4_USING_MSI) ? "MSI" : ""),
6099 6100 6101
		 is_offload(adapter) ? "Offload" : "non-Offload");
}

B
Bill Pemberton 已提交
6102
static void print_port_info(const struct net_device *dev)
6103 6104
{
	char buf[80];
6105 6106 6107
	char *bufp = buf;
	const struct port_info *pi = netdev_priv(dev);
	const struct adapter *adap = pi->adapter;
6108

6109
	if (pi->link_cfg.pcaps & FW_PORT_CAP32_SPEED_100M)
6110
		bufp += sprintf(bufp, "100M/");
6111
	if (pi->link_cfg.pcaps & FW_PORT_CAP32_SPEED_1G)
6112
		bufp += sprintf(bufp, "1G/");
6113
	if (pi->link_cfg.pcaps & FW_PORT_CAP32_SPEED_10G)
6114
		bufp += sprintf(bufp, "10G/");
6115
	if (pi->link_cfg.pcaps & FW_PORT_CAP32_SPEED_25G)
6116
		bufp += sprintf(bufp, "25G/");
6117
	if (pi->link_cfg.pcaps & FW_PORT_CAP32_SPEED_40G)
6118
		bufp += sprintf(bufp, "40G/");
6119 6120 6121
	if (pi->link_cfg.pcaps & FW_PORT_CAP32_SPEED_50G)
		bufp += sprintf(bufp, "50G/");
	if (pi->link_cfg.pcaps & FW_PORT_CAP32_SPEED_100G)
6122
		bufp += sprintf(bufp, "100G/");
6123 6124 6125 6126
	if (pi->link_cfg.pcaps & FW_PORT_CAP32_SPEED_200G)
		bufp += sprintf(bufp, "200G/");
	if (pi->link_cfg.pcaps & FW_PORT_CAP32_SPEED_400G)
		bufp += sprintf(bufp, "400G/");
6127 6128
	if (bufp != buf)
		--bufp;
6129
	sprintf(bufp, "BASE-%s", t4_get_port_type_description(pi->port_type));
6130

6131 6132
	netdev_info(dev, "%s: Chelsio %s (%s) %s\n",
		    dev->name, adap->params.vpd.id, adap->name, buf);
6133 6134
}

6135 6136 6137 6138 6139 6140 6141 6142 6143 6144 6145
/*
 * Free the following resources:
 * - memory used for tables
 * - MSI/MSI-X
 * - net devices
 * - resources FW is holding for us
 */
static void free_some_resources(struct adapter *adapter)
{
	unsigned int i;

6146
	kvfree(adapter->smt);
6147
	kvfree(adapter->l2t);
6148
	kvfree(adapter->srq);
6149
	t4_cleanup_sched(adapter);
6150
	kvfree(adapter->tids.tid_tab);
6151
	cxgb4_cleanup_tc_matchall(adapter);
6152
	cxgb4_cleanup_tc_mqprio(adapter);
6153
	cxgb4_cleanup_tc_flower(adapter);
6154
	cxgb4_cleanup_tc_u32(adapter);
6155
	cxgb4_cleanup_ethtool_filters(adapter);
6156 6157 6158 6159
	kfree(adapter->sge.egr_map);
	kfree(adapter->sge.ingr_map);
	kfree(adapter->sge.starving_fl);
	kfree(adapter->sge.txq_maperr);
6160 6161 6162
#ifdef CONFIG_DEBUG_FS
	kfree(adapter->sge.blocked_fl);
#endif
6163 6164 6165
	disable_msi(adapter);

	for_each_port(adapter, i)
6166
		if (adapter->port[i]) {
6167 6168 6169 6170 6171
			struct port_info *pi = adap2pinfo(adapter, i);

			if (pi->viid != 0)
				t4_free_vi(adapter, adapter->mbox, adapter->pf,
					   0, pi->viid);
6172
			kfree(adap2pinfo(adapter, i)->rss);
6173
			free_netdev(adapter->port[i]);
6174
		}
6175
	if (adapter->flags & CXGB4_FW_OK)
6176
		t4_fw_bye(adapter, adapter->pf);
6177 6178
}

6179 6180
#define TSO_FLAGS (NETIF_F_TSO | NETIF_F_TSO6 | NETIF_F_TSO_ECN | \
		   NETIF_F_GSO_UDP_L4)
6181
#define VLAN_FEAT (NETIF_F_SG | NETIF_F_IP_CSUM | TSO_FLAGS | \
6182
		   NETIF_F_GRO | NETIF_F_IPV6_CSUM | NETIF_F_HIGHDMA)
6183
#define SEGMENT_SIZE 128
6184

G
Ganesh Goudar 已提交
6185
static int t4_get_chip_type(struct adapter *adap, int ver)
6186
{
G
Ganesh Goudar 已提交
6187
	u32 pl_rev = REV_G(t4_read_reg(adap, PL_REV_A));
6188

G
Ganesh Goudar 已提交
6189
	switch (ver) {
6190
	case CHELSIO_T4:
6191
		return CHELSIO_CHIP_CODE(CHELSIO_T4, pl_rev);
6192
	case CHELSIO_T5:
6193
		return CHELSIO_CHIP_CODE(CHELSIO_T5, pl_rev);
6194
	case CHELSIO_T6:
6195
		return CHELSIO_CHIP_CODE(CHELSIO_T6, pl_rev);
6196
	default:
G
Ganesh Goudar 已提交
6197
		break;
6198
	}
6199
	return -EINVAL;
6200 6201
}

6202
#ifdef CONFIG_PCI_IOV
G
Ganesh Goudar 已提交
6203
static void cxgb4_mgmt_setup(struct net_device *dev)
6204 6205 6206 6207 6208 6209 6210 6211 6212 6213 6214 6215 6216 6217
{
	dev->type = ARPHRD_NONE;
	dev->mtu = 0;
	dev->hard_header_len = 0;
	dev->addr_len = 0;
	dev->tx_queue_len = 0;
	dev->flags |= IFF_NOARP;
	dev->priv_flags |= IFF_NO_QUEUE;

	/* Initialize the device structure. */
	dev->netdev_ops = &cxgb4_mgmt_netdev_ops;
	dev->ethtool_ops = &cxgb4_mgmt_ethtool_ops;
}

6218 6219
static int cxgb4_iov_configure(struct pci_dev *pdev, int num_vfs)
{
6220
	struct adapter *adap = pci_get_drvdata(pdev);
6221 6222 6223 6224
	int err = 0;
	int current_vfs = pci_num_vf(pdev);
	u32 pcie_fw;

6225
	pcie_fw = readl(adap->regs + PCIE_FW_A);
6226 6227 6228
	/* Check if fw is initialized */
	if (!(pcie_fw & PCIE_FW_INIT_F)) {
		dev_warn(&pdev->dev, "Device not initialized\n");
6229 6230 6231 6232 6233 6234 6235 6236 6237
		return -EOPNOTSUPP;
	}

	/* If any of the VF's is already assigned to Guest OS, then
	 * SRIOV for the same cannot be modified
	 */
	if (current_vfs && pci_vfs_assigned(pdev)) {
		dev_err(&pdev->dev,
			"Cannot modify SR-IOV while VFs are assigned\n");
G
Ganesh Goudar 已提交
6238
		return current_vfs;
6239
	}
G
Ganesh Goudar 已提交
6240 6241 6242
	/* Note that the upper-level code ensures that we're never called with
	 * a non-zero "num_vfs" when we already have VFs instantiated.  But
	 * it never hurts to code defensively.
6243
	 */
G
Ganesh Goudar 已提交
6244 6245 6246 6247 6248 6249 6250 6251
	if (num_vfs != 0 && current_vfs != 0)
		return -EBUSY;

	/* Nothing to do for no change. */
	if (num_vfs == current_vfs)
		return num_vfs;

	/* Disable SRIOV when zero is passed. */
6252 6253
	if (!num_vfs) {
		pci_disable_sriov(pdev);
G
Ganesh Goudar 已提交
6254 6255 6256 6257 6258
		/* free VF Management Interface */
		unregister_netdev(adap->port[0]);
		free_netdev(adap->port[0]);
		adap->port[0] = NULL;

6259
		/* free VF resources */
G
Ganesh Goudar 已提交
6260
		adap->num_vfs = 0;
6261 6262
		kfree(adap->vfinfo);
		adap->vfinfo = NULL;
G
Ganesh Goudar 已提交
6263
		return 0;
6264 6265
	}

G
Ganesh Goudar 已提交
6266 6267 6268 6269 6270 6271 6272 6273 6274 6275 6276 6277 6278 6279 6280 6281
	if (!current_vfs) {
		struct fw_pfvf_cmd port_cmd, port_rpl;
		struct net_device *netdev;
		unsigned int pmask, port;
		struct pci_dev *pbridge;
		struct port_info *pi;
		char name[IFNAMSIZ];
		u32 devcap2;
		u16 flags;

		/* If we want to instantiate Virtual Functions, then our
		 * parent bridge's PCI-E needs to support Alternative Routing
		 * ID (ARI) because our VFs will show up at function offset 8
		 * and above.
		 */
		pbridge = pdev->bus->self;
6282 6283
		pcie_capability_read_word(pbridge, PCI_EXP_FLAGS, &flags);
		pcie_capability_read_dword(pbridge, PCI_EXP_DEVCAP2, &devcap2);
G
Ganesh Goudar 已提交
6284 6285 6286 6287 6288 6289 6290 6291 6292 6293 6294 6295 6296 6297 6298 6299 6300 6301 6302 6303 6304

		if ((flags & PCI_EXP_FLAGS_VERS) < 2 ||
		    !(devcap2 & PCI_EXP_DEVCAP2_ARI)) {
			/* Our parent bridge does not support ARI so issue a
			 * warning and skip instantiating the VFs.  They
			 * won't be reachable.
			 */
			dev_warn(&pdev->dev, "Parent bridge %02x:%02x.%x doesn't support ARI; can't instantiate Virtual Functions\n",
				 pbridge->bus->number, PCI_SLOT(pbridge->devfn),
				 PCI_FUNC(pbridge->devfn));
			return -ENOTSUPP;
		}
		memset(&port_cmd, 0, sizeof(port_cmd));
		port_cmd.op_to_vfn = cpu_to_be32(FW_CMD_OP_V(FW_PFVF_CMD) |
						 FW_CMD_REQUEST_F |
						 FW_CMD_READ_F |
						 FW_PFVF_CMD_PFN_V(adap->pf) |
						 FW_PFVF_CMD_VFN_V(0));
		port_cmd.retval_len16 = cpu_to_be32(FW_LEN16(port_cmd));
		err = t4_wr_mbox(adap, adap->mbox, &port_cmd, sizeof(port_cmd),
				 &port_rpl);
6305 6306
		if (err)
			return err;
G
Ganesh Goudar 已提交
6307 6308 6309 6310 6311 6312 6313 6314 6315
		pmask = FW_PFVF_CMD_PMASK_G(be32_to_cpu(port_rpl.type_to_neq));
		port = ffs(pmask) - 1;
		/* Allocate VF Management Interface. */
		snprintf(name, IFNAMSIZ, "mgmtpf%d,%d", adap->adap_idx,
			 adap->pf);
		netdev = alloc_netdev(sizeof(struct port_info),
				      name, NET_NAME_UNKNOWN, cxgb4_mgmt_setup);
		if (!netdev)
			return -ENOMEM;
6316

G
Ganesh Goudar 已提交
6317 6318 6319 6320 6321 6322 6323 6324 6325 6326 6327 6328 6329 6330
		pi = netdev_priv(netdev);
		pi->adapter = adap;
		pi->lport = port;
		pi->tx_chan = port;
		SET_NETDEV_DEV(netdev, &pdev->dev);

		adap->port[0] = netdev;
		pi->port_id = 0;

		err = register_netdev(adap->port[0]);
		if (err) {
			pr_info("Unable to register VF mgmt netdev %s\n", name);
			free_netdev(adap->port[0]);
			adap->port[0] = NULL;
6331
			return err;
G
Ganesh Goudar 已提交
6332 6333 6334 6335 6336 6337 6338 6339 6340 6341 6342 6343 6344 6345 6346 6347 6348 6349 6350 6351 6352 6353 6354 6355
		}
		/* Allocate and set up VF Information. */
		adap->vfinfo = kcalloc(pci_sriov_get_totalvfs(pdev),
				       sizeof(struct vf_info), GFP_KERNEL);
		if (!adap->vfinfo) {
			unregister_netdev(adap->port[0]);
			free_netdev(adap->port[0]);
			adap->port[0] = NULL;
			return -ENOMEM;
		}
		cxgb4_mgmt_fill_vf_station_mac_addr(adap);
	}
	/* Instantiate the requested number of VFs. */
	err = pci_enable_sriov(pdev, num_vfs);
	if (err) {
		pr_info("Unable to instantiate %d VFs\n", num_vfs);
		if (!current_vfs) {
			unregister_netdev(adap->port[0]);
			free_netdev(adap->port[0]);
			adap->port[0] = NULL;
			kfree(adap->vfinfo);
			adap->vfinfo = NULL;
		}
		return err;
6356
	}
6357

G
Ganesh Goudar 已提交
6358
	adap->num_vfs = num_vfs;
6359 6360
	return num_vfs;
}
G
Ganesh Goudar 已提交
6361
#endif /* CONFIG_PCI_IOV */
6362

6363 6364 6365 6366 6367 6368 6369 6370 6371 6372 6373 6374 6375 6376 6377 6378 6379 6380 6381 6382 6383 6384 6385 6386 6387 6388 6389 6390 6391 6392 6393 6394 6395 6396 6397 6398 6399 6400 6401 6402 6403 6404 6405 6406 6407 6408 6409 6410 6411 6412 6413 6414 6415 6416 6417 6418 6419 6420 6421 6422 6423 6424 6425 6426 6427 6428 6429 6430 6431 6432 6433 6434 6435
#if defined(CONFIG_CHELSIO_TLS_DEVICE)

static int cxgb4_ktls_dev_add(struct net_device *netdev, struct sock *sk,
			      enum tls_offload_ctx_dir direction,
			      struct tls_crypto_info *crypto_info,
			      u32 tcp_sn)
{
	struct adapter *adap = netdev2adap(netdev);
	int ret = 0;

	mutex_lock(&uld_mutex);
	if (!adap->uld[CXGB4_ULD_CRYPTO].handle) {
		dev_err(adap->pdev_dev, "chcr driver is not loaded\n");
		ret = -EOPNOTSUPP;
		goto out_unlock;
	}

	if (!adap->uld[CXGB4_ULD_CRYPTO].tlsdev_ops) {
		dev_err(adap->pdev_dev,
			"chcr driver has no registered tlsdev_ops()\n");
		ret = -EOPNOTSUPP;
		goto out_unlock;
	}

	ret = cxgb4_set_ktls_feature(adap, FW_PARAMS_PARAM_DEV_KTLS_HW_ENABLE);
	if (ret)
		goto out_unlock;

	ret = adap->uld[CXGB4_ULD_CRYPTO].tlsdev_ops->tls_dev_add(netdev, sk,
								  direction,
								  crypto_info,
								  tcp_sn);
	/* if there is a failure, clear the refcount */
	if (ret)
		cxgb4_set_ktls_feature(adap,
				       FW_PARAMS_PARAM_DEV_KTLS_HW_DISABLE);
out_unlock:
	mutex_unlock(&uld_mutex);
	return ret;
}

static void cxgb4_ktls_dev_del(struct net_device *netdev,
			       struct tls_context *tls_ctx,
			       enum tls_offload_ctx_dir direction)
{
	struct adapter *adap = netdev2adap(netdev);

	mutex_lock(&uld_mutex);
	if (!adap->uld[CXGB4_ULD_CRYPTO].handle) {
		dev_err(adap->pdev_dev, "chcr driver is not loaded\n");
		goto out_unlock;
	}

	if (!adap->uld[CXGB4_ULD_CRYPTO].tlsdev_ops) {
		dev_err(adap->pdev_dev,
			"chcr driver has no registered tlsdev_ops\n");
		goto out_unlock;
	}

	adap->uld[CXGB4_ULD_CRYPTO].tlsdev_ops->tls_dev_del(netdev, tls_ctx,
							    direction);
	cxgb4_set_ktls_feature(adap, FW_PARAMS_PARAM_DEV_KTLS_HW_DISABLE);

out_unlock:
	mutex_unlock(&uld_mutex);
}

static const struct tlsdev_ops cxgb4_ktls_ops = {
	.tls_dev_add = cxgb4_ktls_dev_add,
	.tls_dev_del = cxgb4_ktls_dev_del,
};
#endif /* CONFIG_CHELSIO_TLS_DEVICE */

6436
static int init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
6437
{
G
Ganesh Goudar 已提交
6438 6439 6440 6441
	struct net_device *netdev;
	struct adapter *adapter;
	static int adap_idx = 1;
	int s_qpp, qpp, num_seg;
6442
	struct port_info *pi;
6443
	bool highdma = false;
6444
	enum chip_type chip;
G
Ganesh Goudar 已提交
6445 6446 6447 6448 6449
	void __iomem *regs;
	int func, chip_ver;
	u16 device_id;
	int i, err;
	u32 whoami;
6450 6451 6452 6453 6454 6455 6456 6457 6458 6459 6460 6461 6462 6463

	err = pci_request_regions(pdev, KBUILD_MODNAME);
	if (err) {
		/* Just info, some other driver may have claimed the device. */
		dev_info(&pdev->dev, "cannot obtain PCI resources\n");
		return err;
	}

	err = pci_enable_device(pdev);
	if (err) {
		dev_err(&pdev->dev, "cannot enable PCI device\n");
		goto out_release_regions;
	}

6464 6465 6466 6467 6468 6469 6470
	regs = pci_ioremap_bar(pdev, 0);
	if (!regs) {
		dev_err(&pdev->dev, "cannot map device registers\n");
		err = -ENOMEM;
		goto out_disable_device;
	}

G
Ganesh Goudar 已提交
6471 6472 6473 6474 6475 6476 6477
	adapter = kzalloc(sizeof(*adapter), GFP_KERNEL);
	if (!adapter) {
		err = -ENOMEM;
		goto out_unmap_bar0;
	}

	adapter->regs = regs;
6478 6479
	err = t4_wait_dev_ready(regs);
	if (err < 0)
6480
		goto out_free_adapter;
6481

6482
	/* We control everything through one PF */
G
Ganesh Goudar 已提交
6483 6484 6485
	whoami = t4_read_reg(adapter, PL_WHOAMI_A);
	pci_read_config_word(pdev, PCI_DEVICE_ID, &device_id);
	chip = t4_get_chip_type(adapter, CHELSIO_PCI_ID_VER(device_id));
6486
	if ((int)chip < 0) {
G
Ganesh Goudar 已提交
6487 6488 6489 6490 6491 6492 6493
		dev_err(&pdev->dev, "Device %d is not supported\n", device_id);
		err = chip;
		goto out_free_adapter;
	}
	chip_ver = CHELSIO_CHIP_VERSION(chip);
	func = chip_ver <= CHELSIO_T5 ?
	       SOURCEPF_G(whoami) : T6_SOURCEPF_G(whoami);
G
Ganesh Goudar 已提交
6494 6495 6496 6497 6498 6499

	adapter->pdev = pdev;
	adapter->pdev_dev = &pdev->dev;
	adapter->name = pci_name(pdev);
	adapter->mbox = func;
	adapter->pf = func;
6500 6501
	adapter->params.chip = chip;
	adapter->adap_idx = adap_idx;
G
Ganesh Goudar 已提交
6502 6503 6504 6505 6506 6507 6508 6509 6510 6511 6512
	adapter->msg_enable = DFLT_MSG_ENABLE;
	adapter->mbox_log = kzalloc(sizeof(*adapter->mbox_log) +
				    (sizeof(struct mbox_cmd) *
				     T4_OS_LOG_MBOX_CMDS),
				    GFP_KERNEL);
	if (!adapter->mbox_log) {
		err = -ENOMEM;
		goto out_free_adapter;
	}
	spin_lock_init(&adapter->mbox_lock);
	INIT_LIST_HEAD(&adapter->mlist.list);
6513
	adapter->mbox_log->size = T4_OS_LOG_MBOX_CMDS;
G
Ganesh Goudar 已提交
6514 6515
	pci_set_drvdata(pdev, adapter);

6516 6517 6518
	if (func != ent->driver_data) {
		pci_disable_device(pdev);
		pci_save_state(pdev);        /* to restore SR-IOV later */
G
Ganesh Goudar 已提交
6519
		return 0;
6520 6521
	}

6522
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
6523
		highdma = true;
6524 6525 6526 6527
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
		if (err) {
			dev_err(&pdev->dev, "unable to obtain 64-bit DMA for "
				"coherent allocations\n");
G
Ganesh Goudar 已提交
6528
			goto out_free_adapter;
6529 6530 6531 6532 6533
		}
	} else {
		err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
		if (err) {
			dev_err(&pdev->dev, "no usable DMA configuration\n");
G
Ganesh Goudar 已提交
6534
			goto out_free_adapter;
6535 6536 6537 6538 6539 6540
		}
	}

	pci_enable_pcie_error_reporting(pdev);
	pci_set_master(pdev);
	pci_save_state(pdev);
6541
	adap_idx++;
6542 6543 6544 6545 6546 6547
	adapter->workq = create_singlethread_workqueue("cxgb4");
	if (!adapter->workq) {
		err = -ENOMEM;
		goto out_free_adapter;
	}

6548
	/* PCI device has been enabled */
6549
	adapter->flags |= CXGB4_DEV_ENABLED;
6550 6551
	memset(adapter->chan_map, 0xff, sizeof(adapter->chan_map));

6552 6553 6554 6555 6556 6557 6558 6559 6560 6561 6562 6563 6564 6565 6566
	/* If possible, we use PCIe Relaxed Ordering Attribute to deliver
	 * Ingress Packet Data to Free List Buffers in order to allow for
	 * chipset performance optimizations between the Root Complex and
	 * Memory Controllers.  (Messages to the associated Ingress Queue
	 * notifying new Packet Placement in the Free Lists Buffers will be
	 * send without the Relaxed Ordering Attribute thus guaranteeing that
	 * all preceding PCIe Transaction Layer Packets will be processed
	 * first.)  But some Root Complexes have various issues with Upstream
	 * Transaction Layer Packets with the Relaxed Ordering Attribute set.
	 * The PCIe devices which under the Root Complexes will be cleared the
	 * Relaxed Ordering bit in the configuration space, So we check our
	 * PCIe configuration space to see if it's flagged with advice against
	 * using Relaxed Ordering.
	 */
	if (!pcie_relaxed_ordering_enabled(pdev))
6567
		adapter->flags |= CXGB4_ROOT_NO_RELAXED_ORDERING;
6568

6569 6570
	spin_lock_init(&adapter->stats_lock);
	spin_lock_init(&adapter->tid_release_lock);
6571
	spin_lock_init(&adapter->win0_lock);
6572 6573

	INIT_WORK(&adapter->tid_release_task, process_tid_release_list);
6574 6575
	INIT_WORK(&adapter->db_full_task, process_db_full);
	INIT_WORK(&adapter->db_drop_task, process_db_drop);
6576
	INIT_WORK(&adapter->fatal_err_notify_task, notify_fatal_err);
6577 6578 6579

	err = t4_prep_adapter(adapter);
	if (err)
6580 6581
		goto out_free_adapter;

6582 6583 6584 6585 6586 6587 6588 6589 6590 6591
	if (is_kdump_kernel()) {
		/* Collect hardware state and append to /proc/vmcore */
		err = cxgb4_cudbg_vmcore_add_dump(adapter);
		if (err) {
			dev_warn(adapter->pdev_dev,
				 "Fail collecting vmcore device dump, err: %d. Continuing\n",
				 err);
			err = 0;
		}
	}
6592

6593
	if (!is_t4(adapter->params.chip)) {
6594 6595
		s_qpp = (QUEUESPERPAGEPF0_S +
			(QUEUESPERPAGEPF1_S - QUEUESPERPAGEPF0_S) *
6596
			adapter->pf);
6597 6598
		qpp = 1 << QUEUESPERPAGEPF0_G(t4_read_reg(adapter,
		      SGE_EGRESS_QUEUES_PER_PAGE_PF_A) >> s_qpp);
6599 6600 6601 6602 6603 6604 6605 6606 6607 6608 6609
		num_seg = PAGE_SIZE / SEGMENT_SIZE;

		/* Each segment size is 128B. Write coalescing is enabled only
		 * when SGE_EGRESS_QUEUES_PER_PAGE_PF reg value for the
		 * queue is less no of segments that can be accommodated in
		 * a page size.
		 */
		if (qpp > num_seg) {
			dev_err(&pdev->dev,
				"Incorrect number of egress queues per page\n");
			err = -EINVAL;
6610
			goto out_free_adapter;
6611 6612 6613 6614 6615 6616
		}
		adapter->bar2 = ioremap_wc(pci_resource_start(pdev, 2),
		pci_resource_len(pdev, 2));
		if (!adapter->bar2) {
			dev_err(&pdev->dev, "cannot map device bar2 region\n");
			err = -ENOMEM;
6617
			goto out_free_adapter;
6618 6619 6620
		}
	}

6621
	setup_memwin(adapter);
V
Vishal Kulkarni 已提交
6622
	err = adap_init0(adapter, 0);
6623 6624 6625
#ifdef CONFIG_DEBUG_FS
	bitmap_zero(adapter->sge.blocked_fl, adapter->sge.egr_sz);
#endif
6626
	setup_memwin_rdma(adapter);
6627 6628 6629
	if (err)
		goto out_unmap_bar;

6630 6631
	/* configure SGE_STAT_CFG_A to read WC stats */
	if (!is_t4(adapter->params.chip))
6632 6633 6634
		t4_write_reg(adapter, SGE_STAT_CFG_A, STATSOURCE_T5_V(7) |
			     (is_t5(adapter->params.chip) ? STATMODE_V(0) :
			      T6_STATMODE_V(0)));
6635

6636 6637 6638
	/* Initialize hash mac addr list */
	INIT_LIST_HEAD(&adapter->mac_hlist);

6639
	for_each_port(adapter, i) {
6640 6641 6642 6643 6644 6645
		/* For supporting MQPRIO Offload, need some extra
		 * queues for each ETHOFLD TIDs. Keep it equal to
		 * MAX_ATIDs for now. Once we connect to firmware
		 * later and query the EOTID params, we'll come to
		 * know the actual # of EOTIDs supported.
		 */
6646
		netdev = alloc_etherdev_mq(sizeof(struct port_info),
6647
					   MAX_ETH_QSETS + MAX_ATIDS);
6648 6649 6650 6651 6652 6653 6654 6655 6656 6657 6658 6659 6660 6661
		if (!netdev) {
			err = -ENOMEM;
			goto out_free_dev;
		}

		SET_NETDEV_DEV(netdev, &pdev->dev);

		adapter->port[i] = netdev;
		pi = netdev_priv(netdev);
		pi->adapter = adapter;
		pi->xact_addr_filt = -1;
		pi->port_id = i;
		netdev->irq = pdev->irq;

6662 6663
		netdev->hw_features = NETIF_F_SG | TSO_FLAGS |
			NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
6664
			NETIF_F_RXCSUM | NETIF_F_RXHASH | NETIF_F_GRO |
6665
			NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX |
6666
			NETIF_F_HW_TC | NETIF_F_NTUPLE;
6667

G
Ganesh Goudar 已提交
6668
		if (chip_ver > CHELSIO_T5) {
6669 6670 6671 6672
			netdev->hw_enc_features |= NETIF_F_IP_CSUM |
						   NETIF_F_IPV6_CSUM |
						   NETIF_F_RXCSUM |
						   NETIF_F_GSO_UDP_TUNNEL |
6673
						   NETIF_F_GSO_UDP_TUNNEL_CSUM |
6674 6675
						   NETIF_F_TSO | NETIF_F_TSO6;

A
Atul Gupta 已提交
6676
			netdev->hw_features |= NETIF_F_GSO_UDP_TUNNEL |
6677
					       NETIF_F_GSO_UDP_TUNNEL_CSUM |
A
Atul Gupta 已提交
6678
					       NETIF_F_HW_TLS_RECORD;
6679
		}
6680

6681 6682 6683
		if (highdma)
			netdev->hw_features |= NETIF_F_HIGHDMA;
		netdev->features |= netdev->hw_features;
6684
		netdev->vlan_features = netdev->features & VLAN_FEAT;
6685 6686 6687 6688 6689 6690 6691 6692
#if defined(CONFIG_CHELSIO_TLS_DEVICE)
		if (pi->adapter->params.crypto & FW_CAPS_CONFIG_TLS_HW) {
			netdev->hw_features |= NETIF_F_HW_TLS_TX;
			netdev->tlsdev_ops = &cxgb4_ktls_ops;
			/* initialize the refcount */
			refcount_set(&pi->adapter->chcr_ktls.ktls_refcount, 0);
		}
#endif
6693 6694
		netdev->priv_flags |= IFF_UNICAST_FLT;

6695
		/* MTU range: 81 - 9600 */
6696
		netdev->min_mtu = 81;              /* accommodate SACK */
6697 6698
		netdev->max_mtu = MAX_MTU;

6699
		netdev->netdev_ops = &cxgb4_netdev_ops;
6700 6701 6702
#ifdef CONFIG_CHELSIO_T4_DCB
		netdev->dcbnl_ops = &cxgb4_dcb_ops;
		cxgb4_dcb_state_init(netdev);
6703
		cxgb4_dcb_version_init(netdev);
6704
#endif
6705
		cxgb4_set_ethtool_ops(netdev);
6706 6707
	}

6708 6709
	cxgb4_init_ethtool_dump(adapter);

6710 6711
	pci_set_drvdata(pdev, adapter);

6712
	if (adapter->flags & CXGB4_FW_OK) {
6713
		err = t4_port_init(adapter, func, func, 0);
6714 6715
		if (err)
			goto out_free_dev;
6716 6717 6718 6719 6720 6721 6722 6723 6724 6725 6726 6727 6728 6729 6730 6731
	} else if (adapter->params.nports == 1) {
		/* If we don't have a connection to the firmware -- possibly
		 * because of an error -- grab the raw VPD parameters so we
		 * can set the proper MAC Address on the debug network
		 * interface that we've created.
		 */
		u8 hw_addr[ETH_ALEN];
		u8 *na = adapter->params.vpd.na;

		err = t4_get_raw_vpd_params(adapter, &adapter->params.vpd);
		if (!err) {
			for (i = 0; i < ETH_ALEN; i++)
				hw_addr[i] = (hex2val(na[2 * i + 0]) * 16 +
					      hex2val(na[2 * i + 1]));
			t4_set_hw_addr(adapter, 0, hw_addr);
		}
6732 6733
	}

6734
	if (!(adapter->flags & CXGB4_FW_OK))
6735 6736
		goto fw_attach_fail;

6737
	/* Configure queues and allocate tables now, they can be needed as
6738 6739
	 * soon as the first register_netdev completes.
	 */
6740 6741 6742
	err = cfg_queues(adapter);
	if (err)
		goto out_free_dev;
6743

6744 6745 6746 6747 6748 6749
	adapter->smt = t4_init_smt();
	if (!adapter->smt) {
		/* We tolerate a lack of SMT, giving up some functionality */
		dev_warn(&pdev->dev, "could not allocate SMT, continuing\n");
	}

6750
	adapter->l2t = t4_init_l2t(adapter->l2t_start, adapter->l2t_end);
6751 6752 6753 6754 6755 6756
	if (!adapter->l2t) {
		/* We tolerate a lack of L2T, giving up some functionality */
		dev_warn(&pdev->dev, "could not allocate L2T, continuing\n");
		adapter->params.offload = 0;
	}

6757
#if IS_ENABLED(CONFIG_IPV6)
G
Ganesh Goudar 已提交
6758
	if (chip_ver <= CHELSIO_T5 &&
6759 6760 6761
	    (!(t4_read_reg(adapter, LE_DB_CONFIG_A) & ASLIPCOMPEN_F))) {
		/* CLIP functionality is not present in hardware,
		 * hence disable all offload features
6762 6763
		 */
		dev_warn(&pdev->dev,
6764
			 "CLIP not enabled in hardware, continuing\n");
6765
		adapter->params.offload = 0;
6766 6767 6768 6769 6770 6771 6772 6773 6774 6775 6776
	} else {
		adapter->clipt = t4_init_clip_tbl(adapter->clipt_start,
						  adapter->clipt_end);
		if (!adapter->clipt) {
			/* We tolerate a lack of clip_table, giving up
			 * some functionality
			 */
			dev_warn(&pdev->dev,
				 "could not allocate Clip table, continuing\n");
			adapter->params.offload = 0;
		}
6777 6778
	}
#endif
6779 6780 6781 6782 6783 6784 6785 6786 6787 6788

	for_each_port(adapter, i) {
		pi = adap2pinfo(adapter, i);
		pi->sched_tbl = t4_init_sched(adapter->params.nsched_cls);
		if (!pi->sched_tbl)
			dev_warn(&pdev->dev,
				 "could not activate scheduling on port %d\n",
				 i);
	}

6789 6790 6791 6792 6793 6794 6795 6796 6797 6798 6799 6800 6801 6802 6803 6804 6805 6806
	if (is_offload(adapter) || is_hashfilter(adapter)) {
		if (t4_read_reg(adapter, LE_DB_CONFIG_A) & HASHEN_F) {
			u32 v;

			v = t4_read_reg(adapter, LE_DB_HASH_CONFIG_A);
			if (chip_ver <= CHELSIO_T5) {
				adapter->tids.nhash = 1 << HASHTIDSIZE_G(v);
				v = t4_read_reg(adapter, LE_DB_TID_HASHBASE_A);
				adapter->tids.hash_base = v / 4;
			} else {
				adapter->tids.nhash = HASHTBLSIZE_G(v) << 3;
				v = t4_read_reg(adapter,
						T6_LE_DB_HASH_TID_BASE_A);
				adapter->tids.hash_base = v;
			}
		}
	}

6807
	if (tid_init(&adapter->tids) < 0) {
6808 6809 6810
		dev_warn(&pdev->dev, "could not allocate TID table, "
			 "continuing\n");
		adapter->params.offload = 0;
6811
	} else {
6812
		adapter->tc_u32 = cxgb4_init_tc_u32(adapter);
6813 6814 6815
		if (!adapter->tc_u32)
			dev_warn(&pdev->dev,
				 "could not offload tc u32, continuing\n");
6816

6817 6818 6819
		if (cxgb4_init_tc_flower(adapter))
			dev_warn(&pdev->dev,
				 "could not offload tc flower, continuing\n");
6820 6821 6822 6823

		if (cxgb4_init_tc_mqprio(adapter))
			dev_warn(&pdev->dev,
				 "could not offload tc mqprio, continuing\n");
6824 6825 6826 6827

		if (cxgb4_init_tc_matchall(adapter))
			dev_warn(&pdev->dev,
				 "could not offload tc matchall, continuing\n");
6828 6829 6830
		if (cxgb4_init_ethtool_filters(adapter))
			dev_warn(&pdev->dev,
				 "could not initialize ethtool filters, continuing\n");
6831 6832
	}

6833 6834
	/* See what interrupts we'll be using */
	if (msi > 1 && enable_msix(adapter) == 0)
6835
		adapter->flags |= CXGB4_USING_MSIX;
6836
	else if (msi > 0 && pci_enable_msi(pdev) == 0) {
6837
		adapter->flags |= CXGB4_USING_MSI;
6838 6839 6840
		if (msi > 1)
			free_msix_info(adapter);
	}
6841

6842
	/* check for PCI Express bandwidth capabiltites */
6843
	pcie_print_link_status(pdev);
6844

6845 6846
	cxgb4_init_mps_ref_entries(adapter);

6847 6848 6849 6850
	err = init_rss(adapter);
	if (err)
		goto out_free_dev;

6851 6852 6853 6854 6855 6856 6857
	err = setup_non_data_intr(adapter);
	if (err) {
		dev_err(adapter->pdev_dev,
			"Non Data interrupt allocation failed, err: %d\n", err);
		goto out_free_dev;
	}

6858 6859 6860 6861 6862 6863 6864
	err = setup_fw_sge_queues(adapter);
	if (err) {
		dev_err(adapter->pdev_dev,
			"FW sge queue allocation failed, err %d", err);
		goto out_free_dev;
	}

6865
fw_attach_fail:
6866 6867 6868 6869 6870 6871 6872
	/*
	 * The card is now ready to go.  If any errors occur during device
	 * registration we do not fail the whole card but rather proceed only
	 * with the ports we manage to register successfully.  However we must
	 * register at least one net device.
	 */
	for_each_port(adapter, i) {
6873
		pi = adap2pinfo(adapter, i);
6874
		adapter->port[i]->dev_port = pi->lport;
6875 6876 6877
		netif_set_real_num_tx_queues(adapter->port[i], pi->nqsets);
		netif_set_real_num_rx_queues(adapter->port[i], pi->nqsets);

6878 6879
		netif_carrier_off(adapter->port[i]);

6880 6881
		err = register_netdev(adapter->port[i]);
		if (err)
6882 6883 6884
			break;
		adapter->chan_map[pi->tx_chan] = i;
		print_port_info(adapter->port[i]);
6885
	}
6886
	if (i == 0) {
6887 6888 6889
		dev_err(&pdev->dev, "could not register any net devices\n");
		goto out_free_dev;
	}
6890 6891 6892
	if (err) {
		dev_warn(&pdev->dev, "only %d net devices registered\n", i);
		err = 0;
6893
	}
6894 6895 6896 6897 6898 6899 6900

	if (cxgb4_debugfs_root) {
		adapter->debugfs_root = debugfs_create_dir(pci_name(pdev),
							   cxgb4_debugfs_root);
		setup_debugfs(adapter);
	}

D
Divy Le Ray 已提交
6901 6902 6903
	/* PCIe EEH recovery on powerpc platforms needs fundamental reset */
	pdev->needs_freset = 1;

6904 6905
	if (is_uld(adapter))
		cxgb4_uld_enable(adapter);
6906

6907 6908 6909
	if (!is_t4(adapter->params.chip))
		cxgb4_ptp_init(adapter);

6910
	if (IS_REACHABLE(CONFIG_THERMAL) &&
6911
	    !is_t4(adapter->params.chip) && (adapter->flags & CXGB4_FW_OK))
G
Ganesh Goudar 已提交
6912 6913
		cxgb4_thermal_init(adapter);

6914
	print_adapter_info(adapter);
6915
	return 0;
6916

6917
 out_free_dev:
6918
	t4_free_sge_resources(adapter);
6919
	free_some_resources(adapter);
6920
	if (adapter->flags & CXGB4_USING_MSIX)
6921
		free_msix_info(adapter);
6922 6923
	if (adapter->num_uld || adapter->num_ofld_uld)
		t4_uld_mem_free(adapter);
6924
 out_unmap_bar:
6925
	if (!is_t4(adapter->params.chip))
6926
		iounmap(adapter->bar2);
6927
 out_free_adapter:
6928 6929 6930
	if (adapter->workq)
		destroy_workqueue(adapter->workq);

6931
	kfree(adapter->mbox_log);
6932
	kfree(adapter);
6933 6934
 out_unmap_bar0:
	iounmap(regs);
6935 6936 6937 6938 6939 6940 6941 6942
 out_disable_device:
	pci_disable_pcie_error_reporting(pdev);
	pci_disable_device(pdev);
 out_release_regions:
	pci_release_regions(pdev);
	return err;
}

B
Bill Pemberton 已提交
6943
static void remove_one(struct pci_dev *pdev)
6944 6945
{
	struct adapter *adapter = pci_get_drvdata(pdev);
6946
	struct hash_mac_addr *entry, *tmp;
6947

6948 6949 6950 6951
	if (!adapter) {
		pci_release_regions(pdev);
		return;
	}
6952

6953 6954 6955 6956 6957
	/* If we allocated filters, free up state associated with any
	 * valid filters ...
	 */
	clear_all_filters(adapter);

6958
	adapter->flags |= CXGB4_SHUTTING_DOWN;
6959

6960
	if (adapter->pf == 4) {
6961 6962
		int i;

6963 6964 6965 6966 6967
		/* Tear down per-adapter Work Queue first since it can contain
		 * references to our adapter data structure.
		 */
		destroy_workqueue(adapter->workq);

6968
		if (is_uld(adapter)) {
6969
			detach_ulds(adapter);
6970 6971
			t4_uld_clean_up(adapter);
		}
6972

A
Arjun Vynipadath 已提交
6973 6974
		adap_free_hma_mem(adapter);

6975 6976
		disable_interrupts(adapter);

6977 6978
		cxgb4_free_mps_ref_entries(adapter);

6979
		for_each_port(adapter, i)
D
Dimitris Michailidis 已提交
6980
			if (adapter->port[i]->reg_state == NETREG_REGISTERED)
6981 6982
				unregister_netdev(adapter->port[i]);

6983
		debugfs_remove_recursive(adapter->debugfs_root);
6984

6985 6986
		if (!is_t4(adapter->params.chip))
			cxgb4_ptp_stop(adapter);
6987
		if (IS_REACHABLE(CONFIG_THERMAL))
6988
			cxgb4_thermal_remove(adapter);
6989

6990
		if (adapter->flags & CXGB4_FULL_INIT_DONE)
6991
			cxgb_down(adapter);
6992

6993
		if (adapter->flags & CXGB4_USING_MSIX)
6994
			free_msix_info(adapter);
6995 6996
		if (adapter->num_uld || adapter->num_ofld_uld)
			t4_uld_mem_free(adapter);
6997
		free_some_resources(adapter);
6998 6999 7000 7001 7002 7003
		list_for_each_entry_safe(entry, tmp, &adapter->mac_hlist,
					 list) {
			list_del(&entry->list);
			kfree(entry);
		}

7004 7005 7006
#if IS_ENABLED(CONFIG_IPV6)
		t4_cleanup_clip_tbl(adapter);
#endif
7007
		if (!is_t4(adapter->params.chip))
7008
			iounmap(adapter->bar2);
7009 7010 7011
	}
#ifdef CONFIG_PCI_IOV
	else {
G
Ganesh Goudar 已提交
7012
		cxgb4_iov_configure(adapter->pdev, 0);
7013 7014
	}
#endif
7015 7016
	iounmap(adapter->regs);
	pci_disable_pcie_error_reporting(pdev);
7017
	if ((adapter->flags & CXGB4_DEV_ENABLED)) {
7018
		pci_disable_device(pdev);
7019
		adapter->flags &= ~CXGB4_DEV_ENABLED;
7020 7021 7022 7023 7024
	}
	pci_release_regions(pdev);
	kfree(adapter->mbox_log);
	synchronize_rcu();
	kfree(adapter);
7025 7026
}

7027 7028 7029 7030 7031 7032 7033 7034 7035 7036 7037 7038 7039 7040 7041 7042 7043 7044
/* "Shutdown" quiesces the device, stopping Ingress Packet and Interrupt
 * delivery.  This is essentially a stripped down version of the PCI remove()
 * function where we do the minimal amount of work necessary to shutdown any
 * further activity.
 */
static void shutdown_one(struct pci_dev *pdev)
{
	struct adapter *adapter = pci_get_drvdata(pdev);

	/* As with remove_one() above (see extended comment), we only want do
	 * do cleanup on PCI Devices which went all the way through init_one()
	 * ...
	 */
	if (!adapter) {
		pci_release_regions(pdev);
		return;
	}

7045
	adapter->flags |= CXGB4_SHUTTING_DOWN;
7046

7047 7048 7049 7050 7051 7052 7053
	if (adapter->pf == 4) {
		int i;

		for_each_port(adapter, i)
			if (adapter->port[i]->reg_state == NETREG_REGISTERED)
				cxgb_close(adapter->port[i]);

7054 7055 7056 7057
		rtnl_lock();
		cxgb4_mqprio_stop_offload(adapter);
		rtnl_unlock();

7058 7059 7060 7061 7062
		if (is_uld(adapter)) {
			detach_ulds(adapter);
			t4_uld_clean_up(adapter);
		}

7063 7064 7065 7066
		disable_interrupts(adapter);
		disable_msi(adapter);

		t4_sge_stop(adapter);
7067
		if (adapter->flags & CXGB4_FW_OK)
7068 7069 7070 7071
			t4_fw_bye(adapter, adapter->mbox);
	}
}

7072 7073 7074 7075
static struct pci_driver cxgb4_driver = {
	.name     = KBUILD_MODNAME,
	.id_table = cxgb4_pci_tbl,
	.probe    = init_one,
B
Bill Pemberton 已提交
7076
	.remove   = remove_one,
7077
	.shutdown = shutdown_one,
7078 7079 7080
#ifdef CONFIG_PCI_IOV
	.sriov_configure = cxgb4_iov_configure,
#endif
D
Dimitris Michailidis 已提交
7081
	.err_handler = &cxgb4_eeh,
7082 7083 7084 7085 7086 7087 7088 7089 7090
};

static int __init cxgb4_init_module(void)
{
	int ret;

	cxgb4_debugfs_root = debugfs_create_dir(KBUILD_MODNAME, NULL);

	ret = pci_register_driver(&cxgb4_driver);
7091
	if (ret < 0)
7092
		goto err_pci;
7093

7094
#if IS_ENABLED(CONFIG_IPV6)
7095
	if (!inet6addr_registered) {
7096 7097 7098 7099 7100
		ret = register_inet6addr_notifier(&cxgb4_inet6addr_notifier);
		if (ret)
			pci_unregister_driver(&cxgb4_driver);
		else
			inet6addr_registered = true;
7101
	}
7102
#endif
7103

7104 7105 7106 7107 7108 7109
	if (ret == 0)
		return ret;

err_pci:
	debugfs_remove(cxgb4_debugfs_root);

7110 7111 7112 7113 7114
	return ret;
}

static void __exit cxgb4_cleanup_module(void)
{
7115
#if IS_ENABLED(CONFIG_IPV6)
7116
	if (inet6addr_registered) {
7117 7118 7119
		unregister_inet6addr_notifier(&cxgb4_inet6addr_notifier);
		inet6addr_registered = false;
	}
7120
#endif
7121 7122 7123 7124 7125 7126
	pci_unregister_driver(&cxgb4_driver);
	debugfs_remove(cxgb4_debugfs_root);  /* NULL ok */
}

module_init(cxgb4_init_module);
module_exit(cxgb4_cleanup_module);