cxgb4_main.c 178.5 KB
Newer Older
1 2 3
/*
 * This file is part of the Chelsio T4 Ethernet driver for Linux.
 *
4
 * Copyright (c) 2003-2016 Chelsio Communications, Inc. All rights reserved.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

#include <linux/bitmap.h>
#include <linux/crc32.h>
#include <linux/ctype.h>
#include <linux/debugfs.h>
#include <linux/err.h>
#include <linux/etherdevice.h>
#include <linux/firmware.h>
44
#include <linux/if.h>
45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
#include <linux/if_vlan.h>
#include <linux/init.h>
#include <linux/log2.h>
#include <linux/mdio.h>
#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/mutex.h>
#include <linux/netdevice.h>
#include <linux/pci.h>
#include <linux/aer.h>
#include <linux/rtnetlink.h>
#include <linux/sched.h>
#include <linux/seq_file.h>
#include <linux/sockios.h>
#include <linux/vmalloc.h>
#include <linux/workqueue.h>
#include <net/neighbour.h>
#include <net/netevent.h>
63
#include <net/addrconf.h>
64
#include <net/bonding.h>
65
#include <linux/uaccess.h>
66
#include <linux/crash_dump.h>
67
#include <net/udp_tunnel.h>
68
#include <net/xfrm.h>
69 70

#include "cxgb4.h"
71
#include "cxgb4_filter.h"
72
#include "t4_regs.h"
73
#include "t4_values.h"
74 75
#include "t4_msg.h"
#include "t4fw_api.h"
76
#include "t4fw_version.h"
77
#include "cxgb4_dcb.h"
78
#include "srq.h"
79
#include "cxgb4_debugfs.h"
80
#include "clip_tbl.h"
81
#include "l2t.h"
82
#include "smt.h"
83
#include "sched.h"
84
#include "cxgb4_tc_u32.h"
85
#include "cxgb4_tc_flower.h"
86
#include "cxgb4_tc_mqprio.h"
87
#include "cxgb4_tc_matchall.h"
88
#include "cxgb4_ptp.h"
89
#include "cxgb4_cudbg.h"
90

91 92
char cxgb4_driver_name[] = KBUILD_MODNAME;

93 94 95
#ifdef DRV_VERSION
#undef DRV_VERSION
#endif
96
#define DRV_VERSION "2.0.0-ko"
97
const char cxgb4_driver_version[] = DRV_VERSION;
98
#define DRV_DESC "Chelsio T4/T5/T6 Network Driver"
99 100 101 102 103

#define DFLT_MSG_ENABLE (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK | \
			 NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP |\
			 NETIF_MSG_RX_ERR | NETIF_MSG_TX_ERR)

104 105 106
/* Macros needed to support the PCI Device ID Table ...
 */
#define CH_PCI_DEVICE_ID_TABLE_DEFINE_BEGIN \
107
	static const struct pci_device_id cxgb4_pci_tbl[] = {
G
Ganesh Goudar 已提交
108 109 110
#define CXGB4_UNIFIED_PF 0x4

#define CH_PCI_DEVICE_ID_FUNCTION CXGB4_UNIFIED_PF
111

112 113 114 115 116 117
/* Include PCI Device IDs for both PF4 and PF0-3 so our PCI probe() routine is
 * called for both.
 */
#define CH_PCI_DEVICE_ID_FUNCTION2 0x0

#define CH_PCI_ID_TABLE_ENTRY(devid) \
G
Ganesh Goudar 已提交
118
		{PCI_VDEVICE(CHELSIO, (devid)), CXGB4_UNIFIED_PF}
119 120 121 122 123 124

#define CH_PCI_DEVICE_ID_TABLE_DEFINE_END \
		{ 0, } \
	}

#include "t4_pci_id_tbl.h"
125

126
#define FW4_FNAME "cxgb4/t4fw.bin"
S
Santosh Rastapur 已提交
127
#define FW5_FNAME "cxgb4/t5fw.bin"
128
#define FW6_FNAME "cxgb4/t6fw.bin"
129
#define FW4_CFNAME "cxgb4/t4-config.txt"
S
Santosh Rastapur 已提交
130
#define FW5_CFNAME "cxgb4/t5-config.txt"
131
#define FW6_CFNAME "cxgb4/t6-config.txt"
132 133 134 135
#define PHY_AQ1202_FIRMWARE "cxgb4/aq1202_fw.cld"
#define PHY_BCM84834_FIRMWARE "cxgb4/bcm8483.bin"
#define PHY_AQ1202_DEVICEID 0x4409
#define PHY_BCM84834_DEVICEID 0x4486
136 137 138 139 140 141

MODULE_DESCRIPTION(DRV_DESC);
MODULE_AUTHOR("Chelsio Communications");
MODULE_LICENSE("Dual BSD/GPL");
MODULE_VERSION(DRV_VERSION);
MODULE_DEVICE_TABLE(pci, cxgb4_pci_tbl);
142
MODULE_FIRMWARE(FW4_FNAME);
S
Santosh Rastapur 已提交
143
MODULE_FIRMWARE(FW5_FNAME);
144
MODULE_FIRMWARE(FW6_FNAME);
145 146 147 148 149 150 151 152 153 154 155 156 157 158 159

/*
 * The driver uses the best interrupt scheme available on a platform in the
 * order MSI-X, MSI, legacy INTx interrupts.  This parameter determines which
 * of these schemes the driver may consider as follows:
 *
 * msi = 2: choose from among all three options
 * msi = 1: only consider MSI and INTx interrupts
 * msi = 0: force INTx interrupts
 */
static int msi = 2;

module_param(msi, int, 0644);
MODULE_PARM_DESC(msi, "whether to use INTx (0), MSI (1) or MSI-X (2)");

160 161 162 163 164 165 166 167 168 169 170 171 172 173
/*
 * Normally we tell the chip to deliver Ingress Packets into our DMA buffers
 * offset by 2 bytes in order to have the IP headers line up on 4-byte
 * boundaries.  This is a requirement for many architectures which will throw
 * a machine check fault if an attempt is made to access one of the 4-byte IP
 * header fields on a non-4-byte boundary.  And it's a major performance issue
 * even on some architectures which allow it like some implementations of the
 * x86 ISA.  However, some architectures don't mind this and for some very
 * edge-case performance sensitive applications (like forwarding large volumes
 * of small packets), setting this DMA offset to 0 will decrease the number of
 * PCI-E Bus transfers enough to measurably affect performance.
 */
static int rx_dma_offset = 2;

174 175 176 177 178 179 180 181 182 183 184
/* TX Queue select used to determine what algorithm to use for selecting TX
 * queue. Select between the kernel provided function (select_queue=0) or user
 * cxgb_select_queue function (select_queue=1)
 *
 * Default: select_queue=0
 */
static int select_queue;
module_param(select_queue, int, 0644);
MODULE_PARM_DESC(select_queue,
		 "Select between kernel provided method of selecting or driver method of selecting TX queue. Default is kernel method.");

185 186
static struct dentry *cxgb4_debugfs_root;

187 188
LIST_HEAD(adapter_list);
DEFINE_MUTEX(uld_mutex);
189

V
Vishal Kulkarni 已提交
190 191
static int cfg_queues(struct adapter *adap);

192 193 194 195 196 197 198
static void link_report(struct net_device *dev)
{
	if (!netif_carrier_ok(dev))
		netdev_info(dev, "link down\n");
	else {
		static const char *fc[] = { "no", "Rx", "Tx", "Tx/Rx" };

199
		const char *s;
200 201 202
		const struct port_info *p = netdev_priv(dev);

		switch (p->link_cfg.speed) {
203 204
		case 100:
			s = "100Mbps";
205
			break;
206
		case 1000:
207
			s = "1Gbps";
208
			break;
209 210 211 212 213
		case 10000:
			s = "10Gbps";
			break;
		case 25000:
			s = "25Gbps";
214
			break;
215
		case 40000:
216 217
			s = "40Gbps";
			break;
218 219 220
		case 50000:
			s = "50Gbps";
			break;
221 222 223
		case 100000:
			s = "100Gbps";
			break;
224 225 226 227
		default:
			pr_info("%s: unsupported speed: %d\n",
				dev->name, p->link_cfg.speed);
			return;
228 229 230 231 232 233 234
		}

		netdev_info(dev, "link up, %s, full-duplex, %s PAUSE\n", s,
			    fc[p->link_cfg.fc]);
	}
}

235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250
#ifdef CONFIG_CHELSIO_T4_DCB
/* Set up/tear down Data Center Bridging Priority mapping for a net device. */
static void dcb_tx_queue_prio_enable(struct net_device *dev, int enable)
{
	struct port_info *pi = netdev_priv(dev);
	struct adapter *adap = pi->adapter;
	struct sge_eth_txq *txq = &adap->sge.ethtxq[pi->first_qset];
	int i;

	/* We use a simple mapping of Port TX Queue Index to DCB
	 * Priority when we're enabling DCB.
	 */
	for (i = 0; i < pi->nqsets; i++, txq++) {
		u32 name, value;
		int err;

251 252 253 254
		name = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DMAQ) |
			FW_PARAMS_PARAM_X_V(
				FW_PARAMS_PARAM_DMAQ_EQ_DCBPRIO_ETH) |
			FW_PARAMS_PARAM_YZ_V(txq->q.cntxt_id));
255 256 257 258 259 260
		value = enable ? i : 0xffffffff;

		/* Since we can be called while atomic (from "interrupt
		 * level") we need to issue the Set Parameters Commannd
		 * without sleeping (timeout < 0).
		 */
261
		err = t4_set_params_timeout(adap, adap->mbox, adap->pf, 0, 1,
262 263
					    &name, &value,
					    -FW_CMD_MAX_TIMEOUT);
264 265 266 267 268

		if (err)
			dev_err(adap->pdev_dev,
				"Can't %s DCB Priority on port %d, TX Queue %d: err=%d\n",
				enable ? "set" : "unset", pi->port_id, i, -err);
269
		else
270
			txq->dcb_prio = enable ? value : 0;
271 272 273
	}
}

274
int cxgb4_dcb_enabled(const struct net_device *dev)
275 276 277 278 279 280 281 282 283
{
	struct port_info *pi = netdev_priv(dev);

	if (!pi->dcb.enabled)
		return 0;

	return ((pi->dcb.state == CXGB4_DCB_STATE_FW_ALLSYNCED) ||
		(pi->dcb.state == CXGB4_DCB_STATE_HOST));
}
A
Arnd Bergmann 已提交
284
#endif /* CONFIG_CHELSIO_T4_DCB */
285

286 287 288 289 290 291 292 293
void t4_os_link_changed(struct adapter *adapter, int port_id, int link_stat)
{
	struct net_device *dev = adapter->port[port_id];

	/* Skip changes from disabled ports. */
	if (netif_running(dev) && link_stat != netif_carrier_ok(dev)) {
		if (link_stat)
			netif_carrier_on(dev);
294 295
		else {
#ifdef CONFIG_CHELSIO_T4_DCB
296
			if (cxgb4_dcb_enabled(dev)) {
297
				cxgb4_dcb_reset(dev);
298 299
				dcb_tx_queue_prio_enable(dev, false);
			}
300
#endif /* CONFIG_CHELSIO_T4_DCB */
301
			netif_carrier_off(dev);
302
		}
303 304 305 306 307

		link_report(dev);
	}
}

308
void t4_os_portmod_changed(struct adapter *adap, int port_id)
309 310
{
	static const char *mod_str[] = {
311
		NULL, "LR", "SR", "ER", "passive DA", "active DA", "LRM"
312 313
	};

314 315
	struct net_device *dev = adap->port[port_id];
	struct port_info *pi = netdev_priv(dev);
316 317 318

	if (pi->mod_type == FW_PORT_MOD_TYPE_NONE)
		netdev_info(dev, "port module unplugged\n");
319
	else if (pi->mod_type < ARRAY_SIZE(mod_str))
320
		netdev_info(dev, "%s module inserted\n", mod_str[pi->mod_type]);
321 322 323 324 325 326 327 328 329 330 331
	else if (pi->mod_type == FW_PORT_MOD_TYPE_NOTSUPPORTED)
		netdev_info(dev, "%s: unsupported port module inserted\n",
			    dev->name);
	else if (pi->mod_type == FW_PORT_MOD_TYPE_UNKNOWN)
		netdev_info(dev, "%s: unknown port module inserted\n",
			    dev->name);
	else if (pi->mod_type == FW_PORT_MOD_TYPE_ERROR)
		netdev_info(dev, "%s: transceiver module error\n", dev->name);
	else
		netdev_info(dev, "%s: unknown module type %d inserted\n",
			    dev->name, pi->mod_type);
332 333 334 335 336

	/* If the interface is running, then we'll need any "sticky" Link
	 * Parameters redone with a new Transceiver Module.
	 */
	pi->link_cfg.redo_l1cfg = netif_running(dev);
337 338
}

339 340 341 342
int dbfifo_int_thresh = 10; /* 10 == 640 entry threshold */
module_param(dbfifo_int_thresh, int, 0644);
MODULE_PARM_DESC(dbfifo_int_thresh, "doorbell fifo interrupt threshold");

343
/*
344
 * usecs to sleep while draining the dbfifo
345
 */
346 347 348 349 350 351
static int dbfifo_drain_delay = 1000;
module_param(dbfifo_drain_delay, int, 0644);
MODULE_PARM_DESC(dbfifo_drain_delay,
		 "usecs to sleep while draining the dbfifo");

static inline int cxgb4_set_addr_hash(struct port_info *pi)
352
{
353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371
	struct adapter *adap = pi->adapter;
	u64 vec = 0;
	bool ucast = false;
	struct hash_mac_addr *entry;

	/* Calculate the hash vector for the updated list and program it */
	list_for_each_entry(entry, &adap->mac_hlist, list) {
		ucast |= is_unicast_ether_addr(entry->addr);
		vec |= (1ULL << hash_mac_addr(entry->addr));
	}
	return t4_set_addr_hash(adap, adap->mbox, pi->viid, ucast,
				vec, false);
}

static int cxgb4_mac_sync(struct net_device *netdev, const u8 *mac_addr)
{
	struct port_info *pi = netdev_priv(netdev);
	struct adapter *adap = pi->adapter;
	int ret;
372 373
	u64 mhash = 0;
	u64 uhash = 0;
374 375 376 377 378 379
	/* idx stores the index of allocated filters,
	 * its size should be modified based on the number of
	 * MAC addresses that we allocate filters for
	 */

	u16 idx[1] = {};
380 381 382 383 384
	bool free = false;
	bool ucast = is_unicast_ether_addr(mac_addr);
	const u8 *maclist[1] = {mac_addr};
	struct hash_mac_addr *new_entry;

385 386
	ret = cxgb4_alloc_mac_filt(adap, pi->viid, free, 1, maclist,
				   idx, ucast ? &uhash : &mhash, false);
387 388 389 390 391 392 393 394 395 396 397 398 399
	if (ret < 0)
		goto out;
	/* if hash != 0, then add the addr to hash addr list
	 * so on the end we will calculate the hash for the
	 * list and program it
	 */
	if (uhash || mhash) {
		new_entry = kzalloc(sizeof(*new_entry), GFP_ATOMIC);
		if (!new_entry)
			return -ENOMEM;
		ether_addr_copy(new_entry->addr, mac_addr);
		list_add_tail(&new_entry->list, &adap->mac_hlist);
		ret = cxgb4_set_addr_hash(pi);
400
	}
401 402 403
out:
	return ret < 0 ? ret : 0;
}
404

405 406 407 408 409 410 411
static int cxgb4_mac_unsync(struct net_device *netdev, const u8 *mac_addr)
{
	struct port_info *pi = netdev_priv(netdev);
	struct adapter *adap = pi->adapter;
	int ret;
	const u8 *maclist[1] = {mac_addr};
	struct hash_mac_addr *entry, *tmp;
412

413 414 415 416 417 418 419 420
	/* If the MAC address to be removed is in the hash addr
	 * list, delete it from the list and update hash vector
	 */
	list_for_each_entry_safe(entry, tmp, &adap->mac_hlist, list) {
		if (ether_addr_equal(entry->addr, mac_addr)) {
			list_del(&entry->list);
			kfree(entry);
			return cxgb4_set_addr_hash(pi);
421 422 423
		}
	}

424
	ret = cxgb4_free_mac_filt(adap, pi->viid, 1, maclist, false);
425
	return ret < 0 ? -EINVAL : 0;
426 427 428 429 430 431 432 433 434
}

/*
 * Set Rx properties of a port, such as promiscruity, address filters, and MTU.
 * If @mtu is -1 it is left unchanged.
 */
static int set_rxmode(struct net_device *dev, int mtu, bool sleep_ok)
{
	struct port_info *pi = netdev_priv(dev);
435
	struct adapter *adapter = pi->adapter;
436

437 438
	__dev_uc_sync(dev, cxgb4_mac_sync, cxgb4_mac_unsync);
	__dev_mc_sync(dev, cxgb4_mac_sync, cxgb4_mac_unsync);
439 440 441 442 443

	return t4_set_rxmode(adapter, adapter->mbox, pi->viid, mtu,
			     (dev->flags & IFF_PROMISC) ? 1 : 0,
			     (dev->flags & IFF_ALLMULTI) ? 1 : 0, 1, -1,
			     sleep_ok);
444 445 446
}

/**
447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462
 *	cxgb4_change_mac - Update match filter for a MAC address.
 *	@pi: the port_info
 *	@viid: the VI id
 *	@tcam_idx: TCAM index of existing filter for old value of MAC address,
 *		   or -1
 *	@addr: the new MAC address value
 *	@persist: whether a new MAC allocation should be persistent
 *	@add_smt: if true also add the address to the HW SMT
 *
 *	Modifies an MPS filter and sets it to the new MAC address if
 *	@tcam_idx >= 0, or adds the MAC address to a new filter if
 *	@tcam_idx < 0. In the latter case the address is added persistently
 *	if @persist is %true.
 *	Addresses are programmed to hash region, if tcam runs out of entries.
 *
 */
463 464 465
int cxgb4_change_mac(struct port_info *pi, unsigned int viid,
		     int *tcam_idx, const u8 *addr, bool persist,
		     u8 *smt_idx)
466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500
{
	struct adapter *adapter = pi->adapter;
	struct hash_mac_addr *entry, *new_entry;
	int ret;

	ret = t4_change_mac(adapter, adapter->mbox, viid,
			    *tcam_idx, addr, persist, smt_idx);
	/* We ran out of TCAM entries. try programming hash region. */
	if (ret == -ENOMEM) {
		/* If the MAC address to be updated is in the hash addr
		 * list, update it from the list
		 */
		list_for_each_entry(entry, &adapter->mac_hlist, list) {
			if (entry->iface_mac) {
				ether_addr_copy(entry->addr, addr);
				goto set_hash;
			}
		}
		new_entry = kzalloc(sizeof(*new_entry), GFP_KERNEL);
		if (!new_entry)
			return -ENOMEM;
		ether_addr_copy(new_entry->addr, addr);
		new_entry->iface_mac = true;
		list_add_tail(&new_entry->list, &adapter->mac_hlist);
set_hash:
		ret = cxgb4_set_addr_hash(pi);
	} else if (ret >= 0) {
		*tcam_idx = ret;
		ret = 0;
	}

	return ret;
}

/*
501 502 503 504 505 506 507 508 509
 *	link_start - enable a port
 *	@dev: the port to enable
 *
 *	Performs the MAC and PHY actions needed to enable a port.
 */
static int link_start(struct net_device *dev)
{
	int ret;
	struct port_info *pi = netdev_priv(dev);
510
	unsigned int mb = pi->adapter->pf;
511 512 513 514 515

	/*
	 * We do not set address filters and promiscuity here, the stack does
	 * that step explicitly.
	 */
516
	ret = t4_set_rxmode(pi->adapter, mb, pi->viid, dev->mtu, -1, -1, -1,
517
			    !!(dev->features & NETIF_F_HW_VLAN_CTAG_RX), true);
518
	if (ret == 0)
519 520
		ret = cxgb4_update_mac_filt(pi, pi->viid, &pi->xact_addr_filt,
					    dev->dev_addr, true, &pi->smt_idx);
521
	if (ret == 0)
522
		ret = t4_link_l1cfg(pi->adapter, mb, pi->tx_chan,
523
				    &pi->link_cfg);
524 525
	if (ret == 0) {
		local_bh_disable();
526
		ret = t4_enable_pi_params(pi->adapter, mb, pi, true,
527
					  true, CXGB4_DCB_ENABLED);
528 529
		local_bh_enable();
	}
530

531 532 533
	return ret;
}

534 535 536 537
#ifdef CONFIG_CHELSIO_T4_DCB
/* Handle a Data Center Bridging update message from the firmware. */
static void dcb_rpl(struct adapter *adap, const struct fw_port_cmd *pcmd)
{
538
	int port = FW_PORT_CMD_PORTID_G(ntohl(pcmd->op_to_portid));
539
	struct net_device *dev = adap->port[adap->chan_map[port]];
540 541 542 543 544 545 546 547 548 549 550 551 552 553 554
	int old_dcb_enabled = cxgb4_dcb_enabled(dev);
	int new_dcb_enabled;

	cxgb4_dcb_handle_fw_update(adap, pcmd);
	new_dcb_enabled = cxgb4_dcb_enabled(dev);

	/* If the DCB has become enabled or disabled on the port then we're
	 * going to need to set up/tear down DCB Priority parameters for the
	 * TX Queues associated with the port.
	 */
	if (new_dcb_enabled != old_dcb_enabled)
		dcb_tx_queue_prio_enable(dev, new_dcb_enabled);
}
#endif /* CONFIG_CHELSIO_T4_DCB */

V
Vipul Pandya 已提交
555
/* Response queue handler for the FW event queue.
556 557 558 559 560 561 562
 */
static int fwevtq_handler(struct sge_rspq *q, const __be64 *rsp,
			  const struct pkt_gl *gl)
{
	u8 opcode = ((const struct rss_header *)rsp)->opcode;

	rsp++;                                          /* skip RSS header */
563 564 565 566 567 568 569 570 571 572 573 574 575 576 577

	/* FW can send EGR_UPDATEs encapsulated in a CPL_FW4_MSG.
	 */
	if (unlikely(opcode == CPL_FW4_MSG &&
	   ((const struct cpl_fw4_msg *)rsp)->type == FW_TYPE_RSSCPL)) {
		rsp++;
		opcode = ((const struct rss_header *)rsp)->opcode;
		rsp++;
		if (opcode != CPL_SGE_EGR_UPDATE) {
			dev_err(q->adap->pdev_dev, "unexpected FW4/CPL %#x on FW event queue\n"
				, opcode);
			goto out;
		}
	}

578 579
	if (likely(opcode == CPL_SGE_EGR_UPDATE)) {
		const struct cpl_sge_egr_update *p = (void *)rsp;
580
		unsigned int qid = EGR_QID_G(ntohl(p->opcode_qid));
581
		struct sge_txq *txq;
582

583
		txq = q->adap->sge.egr_map[qid - q->adap->sge.egr_start];
584
		txq->restarts++;
585
		if (txq->q_type == CXGB4_TXQ_ETH) {
586 587 588
			struct sge_eth_txq *eq;

			eq = container_of(txq, struct sge_eth_txq, q);
589
			t4_sge_eth_txq_egress_update(q->adap, eq, -1);
590
		} else {
591
			struct sge_uld_txq *oq;
592

593
			oq = container_of(txq, struct sge_uld_txq, q);
594 595 596 597 598
			tasklet_schedule(&oq->qresume_tsk);
		}
	} else if (opcode == CPL_FW6_MSG || opcode == CPL_FW4_MSG) {
		const struct cpl_fw6_msg *p = (void *)rsp;

599 600
#ifdef CONFIG_CHELSIO_T4_DCB
		const struct fw_port_cmd *pcmd = (const void *)p->data;
601
		unsigned int cmd = FW_CMD_OP_G(ntohl(pcmd->op_to_portid));
602
		unsigned int action =
603
			FW_PORT_CMD_ACTION_G(ntohl(pcmd->action_to_len16));
604 605

		if (cmd == FW_PORT_CMD &&
606 607
		    (action == FW_PORT_ACTION_GET_PORT_INFO ||
		     action == FW_PORT_ACTION_GET_PORT_INFO32)) {
608
			int port = FW_PORT_CMD_PORTID_G(
609
					be32_to_cpu(pcmd->op_to_portid));
610 611 612 613 614
			struct net_device *dev;
			int dcbxdis, state_input;

			dev = q->adap->port[q->adap->chan_map[port]];
			dcbxdis = (action == FW_PORT_ACTION_GET_PORT_INFO
615 616 617
			  ? !!(pcmd->u.info.dcbxdis_pkd & FW_PORT_CMD_DCBXDIS_F)
			  : !!(be32_to_cpu(pcmd->u.info32.lstatus32_to_cbllen32)
			       & FW_PORT_CMD_DCBXDIS32_F));
618 619 620
			state_input = (dcbxdis
				       ? CXGB4_DCB_INPUT_FW_DISABLED
				       : CXGB4_DCB_INPUT_FW_ENABLED);
621 622 623 624 625 626 627 628 629 630 631

			cxgb4_dcb_state_fsm(dev, state_input);
		}

		if (cmd == FW_PORT_CMD &&
		    action == FW_PORT_ACTION_L2_DCB_CFG)
			dcb_rpl(q->adap, pcmd);
		else
#endif
			if (p->type == 0)
				t4_handle_fw_rpl(q->adap, p->data);
632 633 634 635
	} else if (opcode == CPL_L2T_WRITE_RPL) {
		const struct cpl_l2t_write_rpl *p = (void *)rsp;

		do_l2t_write_rpl(q->adap, p);
636 637 638 639
	} else if (opcode == CPL_SMT_WRITE_RPL) {
		const struct cpl_smt_write_rpl *p = (void *)rsp;

		do_smt_write_rpl(q->adap, p);
V
Vipul Pandya 已提交
640 641 642 643
	} else if (opcode == CPL_SET_TCB_RPL) {
		const struct cpl_set_tcb_rpl *p = (void *)rsp;

		filter_rpl(q->adap, p);
644 645 646 647
	} else if (opcode == CPL_ACT_OPEN_RPL) {
		const struct cpl_act_open_rpl *p = (void *)rsp;

		hash_filter_rpl(q->adap, p);
648 649 650 651
	} else if (opcode == CPL_ABORT_RPL_RSS) {
		const struct cpl_abort_rpl_rss *p = (void *)rsp;

		hash_del_filter_rpl(q->adap, p);
652 653 654 655
	} else if (opcode == CPL_SRQ_TABLE_RPL) {
		const struct cpl_srq_table_rpl *p = (void *)rsp;

		do_srq_table_rpl(q->adap, p);
656 657 658
	} else
		dev_err(q->adap->pdev_dev,
			"unexpected CPL %#x on FW event queue\n", opcode);
659
out:
660 661 662 663 664
	return 0;
}

static void disable_msi(struct adapter *adapter)
{
665
	if (adapter->flags & CXGB4_USING_MSIX) {
666
		pci_disable_msix(adapter->pdev);
667 668
		adapter->flags &= ~CXGB4_USING_MSIX;
	} else if (adapter->flags & CXGB4_USING_MSI) {
669
		pci_disable_msi(adapter->pdev);
670
		adapter->flags &= ~CXGB4_USING_MSI;
671 672 673 674 675 676 677 678 679
	}
}

/*
 * Interrupt handler for non-data events used with MSI-X.
 */
static irqreturn_t t4_nondata_intr(int irq, void *cookie)
{
	struct adapter *adap = cookie;
680
	u32 v = t4_read_reg(adap, MYPF_REG(PL_PF_INT_CAUSE_A));
681

682
	if (v & PFSW_F) {
683
		adap->swintr = 1;
684
		t4_write_reg(adap, MYPF_REG(PL_PF_INT_CAUSE_A), v);
685
	}
686
	if (adap->flags & CXGB4_MASTER_PF)
687
		t4_slow_intr_handler(adap);
688 689 690
	return IRQ_HANDLED;
}

691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718
int cxgb4_set_msix_aff(struct adapter *adap, unsigned short vec,
		       cpumask_var_t *aff_mask, int idx)
{
	int rv;

	if (!zalloc_cpumask_var(aff_mask, GFP_KERNEL)) {
		dev_err(adap->pdev_dev, "alloc_cpumask_var failed\n");
		return -ENOMEM;
	}

	cpumask_set_cpu(cpumask_local_spread(idx, dev_to_node(adap->pdev_dev)),
			*aff_mask);

	rv = irq_set_affinity_hint(vec, *aff_mask);
	if (rv)
		dev_warn(adap->pdev_dev,
			 "irq_set_affinity_hint %u failed %d\n",
			 vec, rv);

	return 0;
}

void cxgb4_clear_msix_aff(unsigned short vec, cpumask_var_t aff_mask)
{
	irq_set_affinity_hint(vec, NULL);
	free_cpumask_var(aff_mask);
}

719 720 721
static int request_msix_queue_irqs(struct adapter *adap)
{
	struct sge *s = &adap->sge;
722
	struct msix_info *minfo;
723
	int err, ethqidx;
724

725 726 727 728 729 730 731
	if (s->fwevtq_msix_idx < 0)
		return -ENOMEM;

	err = request_irq(adap->msix_info[s->fwevtq_msix_idx].vec,
			  t4_sge_intr_msix, 0,
			  adap->msix_info[s->fwevtq_msix_idx].desc,
			  &s->fw_evtq);
732 733 734 735
	if (err)
		return err;

	for_each_ethrxq(s, ethqidx) {
736
		minfo = s->ethrxq[ethqidx].msix;
737
		err = request_irq(minfo->vec,
738
				  t4_sge_intr_msix, 0,
739
				  minfo->desc,
740 741 742
				  &s->ethrxq[ethqidx].rspq);
		if (err)
			goto unwind;
743 744 745

		cxgb4_set_msix_aff(adap, minfo->vec,
				   &minfo->aff_mask, ethqidx);
746 747 748 749
	}
	return 0;

unwind:
750
	while (--ethqidx >= 0) {
751
		minfo = s->ethrxq[ethqidx].msix;
752 753 754
		cxgb4_clear_msix_aff(minfo->vec, minfo->aff_mask);
		free_irq(minfo->vec, &s->ethrxq[ethqidx].rspq);
	}
755
	free_irq(adap->msix_info[s->fwevtq_msix_idx].vec, &s->fw_evtq);
756 757 758 759 760 761
	return err;
}

static void free_msix_queue_irqs(struct adapter *adap)
{
	struct sge *s = &adap->sge;
762
	struct msix_info *minfo;
763
	int i;
764

765
	free_irq(adap->msix_info[s->fwevtq_msix_idx].vec, &s->fw_evtq);
766
	for_each_ethrxq(s, i) {
767
		minfo = s->ethrxq[i].msix;
768 769 770
		cxgb4_clear_msix_aff(minfo->vec, minfo->aff_mask);
		free_irq(minfo->vec, &s->ethrxq[i].rspq);
	}
771 772
}

773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806
static int setup_ppod_edram(struct adapter *adap)
{
	unsigned int param, val;
	int ret;

	/* Driver sends FW_PARAMS_PARAM_DEV_PPOD_EDRAM read command to check
	 * if firmware supports ppod edram feature or not. If firmware
	 * returns 1, then driver can enable this feature by sending
	 * FW_PARAMS_PARAM_DEV_PPOD_EDRAM write command with value 1 to
	 * enable ppod edram feature.
	 */
	param = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
		FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_PPOD_EDRAM));

	ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 1, &param, &val);
	if (ret < 0) {
		dev_warn(adap->pdev_dev,
			 "querying PPOD_EDRAM support failed: %d\n",
			 ret);
		return -1;
	}

	if (val != 1)
		return -1;

	ret = t4_set_params(adap, adap->mbox, adap->pf, 0, 1, &param, &val);
	if (ret < 0) {
		dev_err(adap->pdev_dev,
			"setting PPOD_EDRAM failed: %d\n", ret);
		return -1;
	}
	return 0;
}

807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826
static void adap_config_hpfilter(struct adapter *adapter)
{
	u32 param, val = 0;
	int ret;

	/* Enable HP filter region. Older fw will fail this request and
	 * it is fine.
	 */
	param = FW_PARAM_DEV(HPFILTER_REGION_SUPPORT);
	ret = t4_set_params(adapter, adapter->mbox, adapter->pf, 0,
			    1, &param, &val);

	/* An error means FW doesn't know about HP filter support,
	 * it's not a problem, don't return an error.
	 */
	if (ret < 0)
		dev_err(adapter->pdev_dev,
			"HP filter region isn't supported by FW\n");
}

827
/**
828
 *	cxgb4_write_rss - write the RSS table for a given port
829 830 831 832 833
 *	@pi: the port
 *	@queues: array of queue indices for RSS
 *
 *	Sets up the portion of the HW RSS table for the port's VI to distribute
 *	packets to the Rx queues in @queues.
834
 *	Should never be called before setting up sge eth rx queues
835
 */
836
int cxgb4_write_rss(const struct port_info *pi, const u16 *queues)
837 838 839
{
	u16 *rss;
	int i, err;
840 841
	struct adapter *adapter = pi->adapter;
	const struct sge_eth_rxq *rxq;
842

843
	rxq = &adapter->sge.ethrxq[pi->first_qset];
844
	rss = kmalloc_array(pi->rss_size, sizeof(u16), GFP_KERNEL);
845 846 847 848 849
	if (!rss)
		return -ENOMEM;

	/* map the queue indices to queue ids */
	for (i = 0; i < pi->rss_size; i++, queues++)
850
		rss[i] = rxq[*queues].rspq.abs_id;
851

852
	err = t4_config_rss_range(adapter, adapter->pf, pi->viid, 0,
853
				  pi->rss_size, rss, pi->rss_size);
854 855 856 857 858 859 860 861 862 863 864 865 866
	/* If Tunnel All Lookup isn't specified in the global RSS
	 * Configuration, then we need to specify a default Ingress
	 * Queue for any ingress packets which aren't hashed.  We'll
	 * use our first ingress queue ...
	 */
	if (!err)
		err = t4_config_vi_rss(adapter, adapter->mbox, pi->viid,
				       FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_F |
				       FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_F |
				       FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_F |
				       FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_F |
				       FW_RSS_VI_CONFIG_CMD_UDPEN_F,
				       rss[0]);
867 868 869 870
	kfree(rss);
	return err;
}

871 872 873 874
/**
 *	setup_rss - configure RSS
 *	@adap: the adapter
 *
875
 *	Sets up RSS for each port.
876 877 878
 */
static int setup_rss(struct adapter *adap)
{
879
	int i, j, err;
880 881 882 883

	for_each_port(adap, i) {
		const struct port_info *pi = adap2pinfo(adap, i);

884 885 886 887
		/* Fill default values with equal distribution */
		for (j = 0; j < pi->rss_size; j++)
			pi->rss[j] = j % pi->nqsets;

888
		err = cxgb4_write_rss(pi, pi->rss);
889 890 891 892 893 894
		if (err)
			return err;
	}
	return 0;
}

895 896 897 898 899 900 901 902 903
/*
 * Return the channel of the ingress queue with the given qid.
 */
static unsigned int rxq_to_chan(const struct sge *p, unsigned int qid)
{
	qid -= p->ingr_start;
	return netdev2pinfo(p->ingr_map[qid]->netdev)->tx_chan;
}

904 905 906 907 908 909
void cxgb4_quiesce_rx(struct sge_rspq *q)
{
	if (q->handler)
		napi_disable(&q->napi);
}

910 911 912 913 914 915 916
/*
 * Wait until all NAPI handlers are descheduled.
 */
static void quiesce_rx(struct adapter *adap)
{
	int i;

917
	for (i = 0; i < adap->sge.ingr_sz; i++) {
918 919
		struct sge_rspq *q = adap->sge.ingr_map[i];

920 921 922 923
		if (!q)
			continue;

		cxgb4_quiesce_rx(q);
924 925 926
	}
}

927 928 929
/* Disable interrupt and napi handler */
static void disable_interrupts(struct adapter *adap)
{
930 931
	struct sge *s = &adap->sge;

932
	if (adap->flags & CXGB4_FULL_INIT_DONE) {
933
		t4_intr_disable(adap);
934
		if (adap->flags & CXGB4_USING_MSIX) {
935
			free_msix_queue_irqs(adap);
936 937
			free_irq(adap->msix_info[s->nd_msix_idx].vec,
				 adap);
938 939 940 941 942 943 944
		} else {
			free_irq(adap->pdev->irq, adap);
		}
		quiesce_rx(adap);
	}
}

945 946 947 948 949 950 951 952 953 954 955
void cxgb4_enable_rx(struct adapter *adap, struct sge_rspq *q)
{
	if (q->handler)
		napi_enable(&q->napi);

	/* 0-increment GTS to start the timer and enable interrupts */
	t4_write_reg(adap, MYPF_REG(SGE_PF_GTS_A),
		     SEINTARM_V(q->intr_params) |
		     INGRESSQID_V(q->cntxt_id));
}

956 957 958 959 960 961 962
/*
 * Enable NAPI scheduling and interrupt generation for all Rx queues.
 */
static void enable_rx(struct adapter *adap)
{
	int i;

963
	for (i = 0; i < adap->sge.ingr_sz; i++) {
964 965 966 967
		struct sge_rspq *q = adap->sge.ingr_map[i];

		if (!q)
			continue;
968

969
		cxgb4_enable_rx(adap, q);
970 971 972
	}
}

973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992
static int setup_non_data_intr(struct adapter *adap)
{
	int msix;

	adap->sge.nd_msix_idx = -1;
	if (!(adap->flags & CXGB4_USING_MSIX))
		return 0;

	/* Request MSI-X vector for non-data interrupt */
	msix = cxgb4_get_msix_idx_from_bmap(adap);
	if (msix < 0)
		return -ENOMEM;

	snprintf(adap->msix_info[msix].desc,
		 sizeof(adap->msix_info[msix].desc),
		 "%s", adap->port[0]->name);

	adap->sge.nd_msix_idx = msix;
	return 0;
}
993

994
static int setup_fw_sge_queues(struct adapter *adap)
995 996
{
	struct sge *s = &adap->sge;
997
	int msix, err = 0;
998

999 1000
	bitmap_zero(s->starving_fl, s->egr_sz);
	bitmap_zero(s->txq_maperr, s->egr_sz);
1001

1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
	if (adap->flags & CXGB4_USING_MSIX) {
		s->fwevtq_msix_idx = -1;
		msix = cxgb4_get_msix_idx_from_bmap(adap);
		if (msix < 0)
			return -ENOMEM;

		snprintf(adap->msix_info[msix].desc,
			 sizeof(adap->msix_info[msix].desc),
			 "%s-FWeventq", adap->port[0]->name);
	} else {
1012
		err = t4_sge_alloc_rxq(adap, &s->intrq, false, adap->port[0], 0,
1013
				       NULL, NULL, NULL, -1);
1014 1015
		if (err)
			return err;
1016
		msix = -((int)s->intrq.abs_id + 1);
1017 1018 1019
	}

	err = t4_sge_alloc_rxq(adap, &s->fw_evtq, true, adap->port[0],
1020 1021 1022 1023 1024
			       msix, NULL, fwevtq_handler, NULL, -1);
	if (err && msix >= 0)
		cxgb4_free_msix_idx_in_bmap(adap, msix);

	s->fwevtq_msix_idx = msix;
1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037
	return err;
}

/**
 *	setup_sge_queues - configure SGE Tx/Rx/response queues
 *	@adap: the adapter
 *
 *	Determines how many sets of SGE queues to use and initializes them.
 *	We support multiple queue sets per port if we have MSI-X, otherwise
 *	just one queue set per port.
 */
static int setup_sge_queues(struct adapter *adap)
{
G
Ganesh Goudar 已提交
1038
	struct sge_uld_rxq_info *rxq_info = NULL;
1039
	struct sge *s = &adap->sge;
1040
	unsigned int cmplqid = 0;
1041
	int err, i, j, msix = 0;
1042

G
Ganesh Goudar 已提交
1043 1044 1045
	if (is_uld(adap))
		rxq_info = s->uld_rxq_info[CXGB4_ULD_RDMA];

1046 1047 1048
	if (!(adap->flags & CXGB4_USING_MSIX))
		msix = -((int)s->intrq.abs_id + 1);

1049 1050 1051 1052 1053 1054 1055
	for_each_port(adap, i) {
		struct net_device *dev = adap->port[i];
		struct port_info *pi = netdev_priv(dev);
		struct sge_eth_rxq *q = &s->ethrxq[pi->first_qset];
		struct sge_eth_txq *t = &s->ethtxq[pi->first_qset];

		for (j = 0; j < pi->nqsets; j++, q++) {
1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
			if (msix >= 0) {
				msix = cxgb4_get_msix_idx_from_bmap(adap);
				if (msix < 0) {
					err = msix;
					goto freeout;
				}

				snprintf(adap->msix_info[msix].desc,
					 sizeof(adap->msix_info[msix].desc),
					 "%s-Rx%d", dev->name, j);
				q->msix = &adap->msix_info[msix];
			}

1069
			err = t4_sge_alloc_rxq(adap, &q->rspq, false, dev,
1070
					       msix, &q->fl,
1071
					       t4_ethrx_handler,
1072
					       NULL,
1073 1074
					       t4_get_tp_ch_map(adap,
								pi->tx_chan));
1075 1076 1077 1078 1079
			if (err)
				goto freeout;
			q->rspq.idx = j;
			memset(&q->stats, 0, sizeof(q->stats));
		}
1080 1081 1082

		q = &s->ethrxq[pi->first_qset];
		for (j = 0; j < pi->nqsets; j++, t++, q++) {
1083 1084
			err = t4_sge_alloc_eth_txq(adap, t, dev,
					netdev_get_tx_queue(dev, j),
1085
					q->rspq.cntxt_id,
1086
					!!(adap->flags & CXGB4_SGE_DBQ_TIMER));
1087 1088 1089 1090 1091 1092
			if (err)
				goto freeout;
		}
	}

	for_each_port(adap, i) {
1093
		/* Note that cmplqid below is 0 if we don't
1094 1095
		 * have RDMA queues, and that's the right value.
		 */
1096 1097 1098
		if (rxq_info)
			cmplqid	= rxq_info->uldrxq[i].rspq.cntxt_id;

1099
		err = t4_sge_alloc_ctrl_txq(adap, &s->ctrlq[i], adap->port[i],
1100
					    s->fw_evtq.cntxt_id, cmplqid);
1101 1102 1103 1104
		if (err)
			goto freeout;
	}

1105 1106 1107
	if (!is_t4(adap->params.chip)) {
		err = t4_sge_alloc_eth_txq(adap, &s->ptptxq, adap->port[0],
					   netdev_get_tx_queue(adap->port[0], 0)
1108
					   , s->fw_evtq.cntxt_id, false);
1109 1110 1111 1112
		if (err)
			goto freeout;
	}

1113
	t4_write_reg(adap, is_t4(adap->params.chip) ?
1114 1115 1116 1117
				MPS_TRC_RSS_CONTROL_A :
				MPS_T5_TRC_RSS_CONTROL_A,
		     RSSCONTROL_V(netdev2pinfo(adap->port[0])->tx_chan) |
		     QUEUENUMBER_V(s->ethrxq[0].rspq.abs_id));
1118
	return 0;
1119
freeout:
1120
	dev_err(adap->pdev_dev, "Can't allocate queues, err=%d\n", -err);
1121 1122
	t4_free_sge_resources(adap);
	return err;
1123 1124
}

1125
static u16 cxgb_select_queue(struct net_device *dev, struct sk_buff *skb,
1126
			     struct net_device *sb_dev)
1127 1128 1129 1130 1131 1132 1133 1134 1135
{
	int txq;

#ifdef CONFIG_CHELSIO_T4_DCB
	/* If a Data Center Bridging has been successfully negotiated on this
	 * link then we'll use the skb's priority to map it to a TX Queue.
	 * The skb's priority is determined via the VLAN Tag Priority Code
	 * Point field.
	 */
1136
	if (cxgb4_dcb_enabled(dev) && !is_kdump_kernel()) {
1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147
		u16 vlan_tci;
		int err;

		err = vlan_get_tag(skb, &vlan_tci);
		if (unlikely(err)) {
			if (net_ratelimit())
				netdev_warn(dev,
					    "TX Packet without VLAN Tag on DCB Link\n");
			txq = 0;
		} else {
			txq = (vlan_tci & VLAN_PRIO_MASK) >> VLAN_PRIO_SHIFT;
V
Varun Prakash 已提交
1148 1149 1150 1151
#ifdef CONFIG_CHELSIO_T4_FCOE
			if (skb->protocol == htons(ETH_P_FCOE))
				txq = skb->priority & 0x7;
#endif /* CONFIG_CHELSIO_T4_FCOE */
1152 1153 1154 1155 1156
		}
		return txq;
	}
#endif /* CONFIG_CHELSIO_T4_DCB */

1157 1158
	if (dev->num_tc) {
		struct port_info *pi = netdev2pinfo(dev);
1159 1160 1161 1162 1163
		u8 ver, proto;

		ver = ip_hdr(skb)->version;
		proto = (ver == 6) ? ipv6_hdr(skb)->nexthdr :
				     ip_hdr(skb)->protocol;
1164 1165 1166 1167

		/* Send unsupported traffic pattern to normal NIC queues. */
		txq = netdev_pick_tx(dev, skb, sb_dev);
		if (xfrm_offload(skb) || is_ptp_enabled(skb, dev) ||
1168 1169
		    skb->encapsulation ||
		    (proto != IPPROTO_TCP && proto != IPPROTO_UDP))
1170 1171 1172 1173 1174
			txq = txq % pi->nqsets;

		return txq;
	}

1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185
	if (select_queue) {
		txq = (skb_rx_queue_recorded(skb)
			? skb_get_rx_queue(skb)
			: smp_processor_id());

		while (unlikely(txq >= dev->real_num_tx_queues))
			txq -= dev->real_num_tx_queues;

		return txq;
	}

1186
	return netdev_pick_tx(dev, skb, NULL) % dev->real_num_tx_queues;
1187 1188
}

1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221
static int closest_timer(const struct sge *s, int time)
{
	int i, delta, match = 0, min_delta = INT_MAX;

	for (i = 0; i < ARRAY_SIZE(s->timer_val); i++) {
		delta = time - s->timer_val[i];
		if (delta < 0)
			delta = -delta;
		if (delta < min_delta) {
			min_delta = delta;
			match = i;
		}
	}
	return match;
}

static int closest_thres(const struct sge *s, int thres)
{
	int i, delta, match = 0, min_delta = INT_MAX;

	for (i = 0; i < ARRAY_SIZE(s->counter_val); i++) {
		delta = thres - s->counter_val[i];
		if (delta < 0)
			delta = -delta;
		if (delta < min_delta) {
			min_delta = delta;
			match = i;
		}
	}
	return match;
}

/**
1222
 *	cxgb4_set_rspq_intr_params - set a queue's interrupt holdoff parameters
1223 1224 1225 1226 1227 1228 1229
 *	@q: the Rx queue
 *	@us: the hold-off time in us, or 0 to disable timer
 *	@cnt: the hold-off packet count, or 0 to disable counter
 *
 *	Sets an Rx queue's interrupt hold-off time and packet count.  At least
 *	one of the two needs to be enabled for the queue to generate interrupts.
 */
1230 1231
int cxgb4_set_rspq_intr_params(struct sge_rspq *q,
			       unsigned int us, unsigned int cnt)
1232
{
1233 1234
	struct adapter *adap = q->adap;

1235 1236 1237 1238 1239 1240 1241 1242 1243 1244
	if ((us | cnt) == 0)
		cnt = 1;

	if (cnt) {
		int err;
		u32 v, new_idx;

		new_idx = closest_thres(&adap->sge, cnt);
		if (q->desc && q->pktcnt_idx != new_idx) {
			/* the queue has already been created, update it */
1245 1246 1247 1248
			v = FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DMAQ) |
			    FW_PARAMS_PARAM_X_V(
					FW_PARAMS_PARAM_DMAQ_IQ_INTCNTTHRESH) |
			    FW_PARAMS_PARAM_YZ_V(q->cntxt_id);
1249 1250
			err = t4_set_params(adap, adap->mbox, adap->pf, 0, 1,
					    &v, &new_idx);
1251 1252 1253 1254 1255 1256 1257
			if (err)
				return err;
		}
		q->pktcnt_idx = new_idx;
	}

	us = us == 0 ? 6 : closest_timer(&adap->sge, us);
1258
	q->intr_params = QINTR_TIMER_IDX_V(us) | QINTR_CNT_EN_V(cnt > 0);
1259 1260 1261
	return 0;
}

1262
static int cxgb_set_features(struct net_device *dev, netdev_features_t features)
D
Dimitris Michailidis 已提交
1263
{
1264
	const struct port_info *pi = netdev_priv(dev);
1265
	netdev_features_t changed = dev->features ^ features;
1266 1267
	int err;

1268
	if (!(changed & NETIF_F_HW_VLAN_CTAG_RX))
1269
		return 0;
1270

1271
	err = t4_set_rxmode(pi->adapter, pi->adapter->pf, pi->viid, -1,
1272
			    -1, -1, -1,
1273
			    !!(features & NETIF_F_HW_VLAN_CTAG_RX), true);
1274
	if (unlikely(err))
1275
		dev->features = features ^ NETIF_F_HW_VLAN_CTAG_RX;
1276
	return err;
D
Dimitris Michailidis 已提交
1277 1278
}

B
Bill Pemberton 已提交
1279
static int setup_debugfs(struct adapter *adap)
1280 1281 1282 1283
{
	if (IS_ERR_OR_NULL(adap->debugfs_root))
		return -1;

1284 1285 1286
#ifdef CONFIG_DEBUG_FS
	t4_setup_debugfs(adap);
#endif
1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304
	return 0;
}

/*
 * upper-layer driver support
 */

/*
 * Allocate an active-open TID and set it to the supplied value.
 */
int cxgb4_alloc_atid(struct tid_info *t, void *data)
{
	int atid = -1;

	spin_lock_bh(&t->atid_lock);
	if (t->afree) {
		union aopen_entry *p = t->afree;

V
Vipul Pandya 已提交
1305
		atid = (p - t->atid_tab) + t->atid_base;
1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319
		t->afree = p->next;
		p->data = data;
		t->atids_in_use++;
	}
	spin_unlock_bh(&t->atid_lock);
	return atid;
}
EXPORT_SYMBOL(cxgb4_alloc_atid);

/*
 * Release an active-open TID.
 */
void cxgb4_free_atid(struct tid_info *t, unsigned int atid)
{
V
Vipul Pandya 已提交
1320
	union aopen_entry *p = &t->atid_tab[atid - t->atid_base];
1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344

	spin_lock_bh(&t->atid_lock);
	p->next = t->afree;
	t->afree = p;
	t->atids_in_use--;
	spin_unlock_bh(&t->atid_lock);
}
EXPORT_SYMBOL(cxgb4_free_atid);

/*
 * Allocate a server TID and set it to the supplied value.
 */
int cxgb4_alloc_stid(struct tid_info *t, int family, void *data)
{
	int stid;

	spin_lock_bh(&t->stid_lock);
	if (family == PF_INET) {
		stid = find_first_zero_bit(t->stid_bmap, t->nstids);
		if (stid < t->nstids)
			__set_bit(stid, t->stid_bmap);
		else
			stid = -1;
	} else {
1345
		stid = bitmap_find_free_region(t->stid_bmap, t->nstids, 1);
1346 1347 1348 1349 1350 1351
		if (stid < 0)
			stid = -1;
	}
	if (stid >= 0) {
		t->stid_tab[stid].data = data;
		stid += t->stid_base;
1352 1353 1354 1355
		/* IPv6 requires max of 520 bits or 16 cells in TCAM
		 * This is equivalent to 4 TIDs. With CLIP enabled it
		 * needs 2 TIDs.
		 */
1356
		if (family == PF_INET6) {
1357
			t->stids_in_use += 2;
1358 1359 1360 1361
			t->v6_stids_in_use += 2;
		} else {
			t->stids_in_use++;
		}
1362 1363 1364 1365 1366 1367
	}
	spin_unlock_bh(&t->stid_lock);
	return stid;
}
EXPORT_SYMBOL(cxgb4_alloc_stid);

1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386
/* Allocate a server filter TID and set it to the supplied value.
 */
int cxgb4_alloc_sftid(struct tid_info *t, int family, void *data)
{
	int stid;

	spin_lock_bh(&t->stid_lock);
	if (family == PF_INET) {
		stid = find_next_zero_bit(t->stid_bmap,
				t->nstids + t->nsftids, t->nstids);
		if (stid < (t->nstids + t->nsftids))
			__set_bit(stid, t->stid_bmap);
		else
			stid = -1;
	} else {
		stid = -1;
	}
	if (stid >= 0) {
		t->stid_tab[stid].data = data;
1387 1388
		stid -= t->nstids;
		stid += t->sftid_base;
1389
		t->sftids_in_use++;
1390 1391 1392 1393 1394 1395 1396
	}
	spin_unlock_bh(&t->stid_lock);
	return stid;
}
EXPORT_SYMBOL(cxgb4_alloc_sftid);

/* Release a server TID.
1397 1398 1399
 */
void cxgb4_free_stid(struct tid_info *t, unsigned int stid, int family)
{
1400 1401 1402 1403 1404 1405 1406 1407
	/* Is it a server filter TID? */
	if (t->nsftids && (stid >= t->sftid_base)) {
		stid -= t->sftid_base;
		stid += t->nstids;
	} else {
		stid -= t->stid_base;
	}

1408 1409 1410 1411
	spin_lock_bh(&t->stid_lock);
	if (family == PF_INET)
		__clear_bit(stid, t->stid_bmap);
	else
1412
		bitmap_release_region(t->stid_bmap, stid, 1);
1413
	t->stid_tab[stid].data = NULL;
1414
	if (stid < t->nstids) {
1415
		if (family == PF_INET6) {
1416
			t->stids_in_use -= 2;
1417 1418 1419 1420
			t->v6_stids_in_use -= 2;
		} else {
			t->stids_in_use--;
		}
1421 1422 1423
	} else {
		t->sftids_in_use--;
	}
1424

1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437
	spin_unlock_bh(&t->stid_lock);
}
EXPORT_SYMBOL(cxgb4_free_stid);

/*
 * Populate a TID_RELEASE WR.  Caller must properly size the skb.
 */
static void mk_tid_release(struct sk_buff *skb, unsigned int chan,
			   unsigned int tid)
{
	struct cpl_tid_release *req;

	set_wr_txq(skb, CPL_PRIORITY_SETUP, chan);
1438
	req = __skb_put(skb, sizeof(*req));
1439 1440 1441 1442 1443 1444 1445 1446
	INIT_TP_WR(req, tid);
	OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_TID_RELEASE, tid));
}

/*
 * Queue a TID release request and if necessary schedule a work queue to
 * process it.
 */
1447 1448
static void cxgb4_queue_tid_release(struct tid_info *t, unsigned int chan,
				    unsigned int tid)
1449 1450 1451 1452 1453 1454 1455 1456 1457 1458
{
	void **p = &t->tid_tab[tid];
	struct adapter *adap = container_of(t, struct adapter, tids);

	spin_lock_bh(&adap->tid_release_lock);
	*p = adap->tid_release_head;
	/* Low 2 bits encode the Tx channel number */
	adap->tid_release_head = (void **)((uintptr_t)p | chan);
	if (!adap->tid_release_task_busy) {
		adap->tid_release_task_busy = true;
1459
		queue_work(adap->workq, &adap->tid_release_task);
1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499
	}
	spin_unlock_bh(&adap->tid_release_lock);
}

/*
 * Process the list of pending TID release requests.
 */
static void process_tid_release_list(struct work_struct *work)
{
	struct sk_buff *skb;
	struct adapter *adap;

	adap = container_of(work, struct adapter, tid_release_task);

	spin_lock_bh(&adap->tid_release_lock);
	while (adap->tid_release_head) {
		void **p = adap->tid_release_head;
		unsigned int chan = (uintptr_t)p & 3;
		p = (void *)p - chan;

		adap->tid_release_head = *p;
		*p = NULL;
		spin_unlock_bh(&adap->tid_release_lock);

		while (!(skb = alloc_skb(sizeof(struct cpl_tid_release),
					 GFP_KERNEL)))
			schedule_timeout_uninterruptible(1);

		mk_tid_release(skb, chan, p - adap->tids.tid_tab);
		t4_ofld_send(adap, skb);
		spin_lock_bh(&adap->tid_release_lock);
	}
	adap->tid_release_task_busy = false;
	spin_unlock_bh(&adap->tid_release_lock);
}

/*
 * Release a TID and inform HW.  If we are unable to allocate the release
 * message we defer to a work queue.
 */
1500 1501
void cxgb4_remove_tid(struct tid_info *t, unsigned int chan, unsigned int tid,
		      unsigned short family)
1502 1503 1504 1505
{
	struct sk_buff *skb;
	struct adapter *adap = container_of(t, struct adapter, tids);

1506 1507 1508 1509
	WARN_ON(tid >= t->ntids);

	if (t->tid_tab[tid]) {
		t->tid_tab[tid] = NULL;
1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521
		atomic_dec(&t->conns_in_use);
		if (t->hash_base && (tid >= t->hash_base)) {
			if (family == AF_INET6)
				atomic_sub(2, &t->hash_tids_in_use);
			else
				atomic_dec(&t->hash_tids_in_use);
		} else {
			if (family == AF_INET6)
				atomic_sub(2, &t->tids_in_use);
			else
				atomic_dec(&t->tids_in_use);
		}
1522 1523
	}

1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537
	skb = alloc_skb(sizeof(struct cpl_tid_release), GFP_ATOMIC);
	if (likely(skb)) {
		mk_tid_release(skb, chan, tid);
		t4_ofld_send(adap, skb);
	} else
		cxgb4_queue_tid_release(t, chan, tid);
}
EXPORT_SYMBOL(cxgb4_remove_tid);

/*
 * Allocate and initialize the TID tables.  Returns 0 on success.
 */
static int tid_init(struct tid_info *t)
{
1538
	struct adapter *adap = container_of(t, struct adapter, tids);
1539 1540
	unsigned int max_ftids = t->nftids + t->nsftids;
	unsigned int natids = t->natids;
1541
	unsigned int hpftid_bmap_size;
1542
	unsigned int eotid_bmap_size;
1543 1544 1545
	unsigned int stid_bmap_size;
	unsigned int ftid_bmap_size;
	size_t size;
1546

1547
	stid_bmap_size = BITS_TO_LONGS(t->nstids + t->nsftids);
1548
	ftid_bmap_size = BITS_TO_LONGS(t->nftids);
1549
	hpftid_bmap_size = BITS_TO_LONGS(t->nhpftids);
1550
	eotid_bmap_size = BITS_TO_LONGS(t->neotids);
V
Vipul Pandya 已提交
1551 1552
	size = t->ntids * sizeof(*t->tid_tab) +
	       natids * sizeof(*t->atid_tab) +
1553
	       t->nstids * sizeof(*t->stid_tab) +
1554
	       t->nsftids * sizeof(*t->stid_tab) +
V
Vipul Pandya 已提交
1555
	       stid_bmap_size * sizeof(long) +
1556 1557
	       t->nhpftids * sizeof(*t->hpftid_tab) +
	       hpftid_bmap_size * sizeof(long) +
1558
	       max_ftids * sizeof(*t->ftid_tab) +
1559 1560 1561
	       ftid_bmap_size * sizeof(long) +
	       t->neotids * sizeof(*t->eotid_tab) +
	       eotid_bmap_size * sizeof(long);
V
Vipul Pandya 已提交
1562

1563
	t->tid_tab = kvzalloc(size, GFP_KERNEL);
1564 1565 1566 1567 1568
	if (!t->tid_tab)
		return -ENOMEM;

	t->atid_tab = (union aopen_entry *)&t->tid_tab[t->ntids];
	t->stid_tab = (struct serv_entry *)&t->atid_tab[natids];
1569
	t->stid_bmap = (unsigned long *)&t->stid_tab[t->nstids + t->nsftids];
1570 1571 1572
	t->hpftid_tab = (struct filter_entry *)&t->stid_bmap[stid_bmap_size];
	t->hpftid_bmap = (unsigned long *)&t->hpftid_tab[t->nhpftids];
	t->ftid_tab = (struct filter_entry *)&t->hpftid_bmap[hpftid_bmap_size];
1573
	t->ftid_bmap = (unsigned long *)&t->ftid_tab[max_ftids];
1574 1575
	t->eotid_tab = (struct eotid_entry *)&t->ftid_bmap[ftid_bmap_size];
	t->eotid_bmap = (unsigned long *)&t->eotid_tab[t->neotids];
1576 1577
	spin_lock_init(&t->stid_lock);
	spin_lock_init(&t->atid_lock);
1578
	spin_lock_init(&t->ftid_lock);
1579 1580

	t->stids_in_use = 0;
1581
	t->v6_stids_in_use = 0;
1582
	t->sftids_in_use = 0;
1583 1584 1585
	t->afree = NULL;
	t->atids_in_use = 0;
	atomic_set(&t->tids_in_use, 0);
1586
	atomic_set(&t->conns_in_use, 0);
1587
	atomic_set(&t->hash_tids_in_use, 0);
1588 1589 1590 1591 1592 1593 1594

	/* Setup the free list for atid_tab and clear the stid bitmap. */
	if (natids) {
		while (--natids)
			t->atid_tab[natids - 1].next = &t->atid_tab[natids];
		t->afree = t->atid_tab;
	}
1595

1596 1597 1598 1599 1600 1601
	if (is_offload(adap)) {
		bitmap_zero(t->stid_bmap, t->nstids + t->nsftids);
		/* Reserve stid 0 for T4/T5 adapters */
		if (!t->stid_base &&
		    CHELSIO_CHIP_VERSION(adap->params.chip) <= CHELSIO_T5)
			__set_bit(0, t->stid_bmap);
1602 1603 1604

		if (t->neotids)
			bitmap_zero(t->eotid_bmap, t->neotids);
1605 1606
	}

1607 1608
	if (t->nhpftids)
		bitmap_zero(t->hpftid_bmap, t->nhpftids);
1609
	bitmap_zero(t->ftid_bmap, t->nftids);
1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624
	return 0;
}

/**
 *	cxgb4_create_server - create an IP server
 *	@dev: the device
 *	@stid: the server TID
 *	@sip: local IP address to bind server to
 *	@sport: the server's TCP port
 *	@queue: queue to direct messages from this server to
 *
 *	Create an IP server for the given port and address.
 *	Returns <0 on error and one of the %NET_XMIT_* values on success.
 */
int cxgb4_create_server(const struct net_device *dev, unsigned int stid,
1625 1626
			__be32 sip, __be16 sport, __be16 vlan,
			unsigned int queue)
1627 1628 1629 1630 1631
{
	unsigned int chan;
	struct sk_buff *skb;
	struct adapter *adap;
	struct cpl_pass_open_req *req;
1632
	int ret;
1633 1634 1635 1636 1637 1638

	skb = alloc_skb(sizeof(*req), GFP_KERNEL);
	if (!skb)
		return -ENOMEM;

	adap = netdev2adap(dev);
1639
	req = __skb_put(skb, sizeof(*req));
1640 1641 1642 1643 1644 1645
	INIT_TP_WR(req, 0);
	OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_PASS_OPEN_REQ, stid));
	req->local_port = sport;
	req->peer_port = htons(0);
	req->local_ip = sip;
	req->peer_ip = htonl(0);
1646
	chan = rxq_to_chan(&adap->sge, queue);
1647
	req->opt0 = cpu_to_be64(TX_CHAN_V(chan));
1648 1649
	req->opt1 = cpu_to_be64(CONN_POLICY_V(CPL_CONN_POLICY_ASK) |
				SYN_RSS_ENABLE_F | SYN_RSS_QUEUE_V(queue));
1650 1651
	ret = t4_mgmt_tx(adap, skb);
	return net_xmit_eval(ret);
1652 1653 1654
}
EXPORT_SYMBOL(cxgb4_create_server);

1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679
/*	cxgb4_create_server6 - create an IPv6 server
 *	@dev: the device
 *	@stid: the server TID
 *	@sip: local IPv6 address to bind server to
 *	@sport: the server's TCP port
 *	@queue: queue to direct messages from this server to
 *
 *	Create an IPv6 server for the given port and address.
 *	Returns <0 on error and one of the %NET_XMIT_* values on success.
 */
int cxgb4_create_server6(const struct net_device *dev, unsigned int stid,
			 const struct in6_addr *sip, __be16 sport,
			 unsigned int queue)
{
	unsigned int chan;
	struct sk_buff *skb;
	struct adapter *adap;
	struct cpl_pass_open_req6 *req;
	int ret;

	skb = alloc_skb(sizeof(*req), GFP_KERNEL);
	if (!skb)
		return -ENOMEM;

	adap = netdev2adap(dev);
1680
	req = __skb_put(skb, sizeof(*req));
1681 1682 1683 1684 1685 1686 1687 1688 1689
	INIT_TP_WR(req, 0);
	OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_PASS_OPEN_REQ6, stid));
	req->local_port = sport;
	req->peer_port = htons(0);
	req->local_ip_hi = *(__be64 *)(sip->s6_addr);
	req->local_ip_lo = *(__be64 *)(sip->s6_addr + 8);
	req->peer_ip_hi = cpu_to_be64(0);
	req->peer_ip_lo = cpu_to_be64(0);
	chan = rxq_to_chan(&adap->sge, queue);
1690
	req->opt0 = cpu_to_be64(TX_CHAN_V(chan));
1691 1692
	req->opt1 = cpu_to_be64(CONN_POLICY_V(CPL_CONN_POLICY_ASK) |
				SYN_RSS_ENABLE_F | SYN_RSS_QUEUE_V(queue));
1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711
	ret = t4_mgmt_tx(adap, skb);
	return net_xmit_eval(ret);
}
EXPORT_SYMBOL(cxgb4_create_server6);

int cxgb4_remove_server(const struct net_device *dev, unsigned int stid,
			unsigned int queue, bool ipv6)
{
	struct sk_buff *skb;
	struct adapter *adap;
	struct cpl_close_listsvr_req *req;
	int ret;

	adap = netdev2adap(dev);

	skb = alloc_skb(sizeof(*req), GFP_KERNEL);
	if (!skb)
		return -ENOMEM;

1712
	req = __skb_put(skb, sizeof(*req));
1713 1714
	INIT_TP_WR(req, 0);
	OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_CLOSE_LISTSRV_REQ, stid));
1715 1716
	req->reply_ctrl = htons(NO_REPLY_V(0) | (ipv6 ? LISTSVR_IPV6_V(1) :
				LISTSVR_IPV6_V(0)) | QUEUENO_V(queue));
1717 1718 1719 1720 1721
	ret = t4_mgmt_tx(adap, skb);
	return net_xmit_eval(ret);
}
EXPORT_SYMBOL(cxgb4_remove_server);

1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744
/**
 *	cxgb4_best_mtu - find the entry in the MTU table closest to an MTU
 *	@mtus: the HW MTU table
 *	@mtu: the target MTU
 *	@idx: index of selected entry in the MTU table
 *
 *	Returns the index and the value in the HW MTU table that is closest to
 *	but does not exceed @mtu, unless @mtu is smaller than any value in the
 *	table, in which case that smallest available value is selected.
 */
unsigned int cxgb4_best_mtu(const unsigned short *mtus, unsigned short mtu,
			    unsigned int *idx)
{
	unsigned int i = 0;

	while (i < NMTUS - 1 && mtus[i + 1] <= mtu)
		++i;
	if (idx)
		*idx = i;
	return mtus[i];
}
EXPORT_SYMBOL(cxgb4_best_mtu);

1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815
/**
 *     cxgb4_best_aligned_mtu - find best MTU, [hopefully] data size aligned
 *     @mtus: the HW MTU table
 *     @header_size: Header Size
 *     @data_size_max: maximum Data Segment Size
 *     @data_size_align: desired Data Segment Size Alignment (2^N)
 *     @mtu_idxp: HW MTU Table Index return value pointer (possibly NULL)
 *
 *     Similar to cxgb4_best_mtu() but instead of searching the Hardware
 *     MTU Table based solely on a Maximum MTU parameter, we break that
 *     parameter up into a Header Size and Maximum Data Segment Size, and
 *     provide a desired Data Segment Size Alignment.  If we find an MTU in
 *     the Hardware MTU Table which will result in a Data Segment Size with
 *     the requested alignment _and_ that MTU isn't "too far" from the
 *     closest MTU, then we'll return that rather than the closest MTU.
 */
unsigned int cxgb4_best_aligned_mtu(const unsigned short *mtus,
				    unsigned short header_size,
				    unsigned short data_size_max,
				    unsigned short data_size_align,
				    unsigned int *mtu_idxp)
{
	unsigned short max_mtu = header_size + data_size_max;
	unsigned short data_size_align_mask = data_size_align - 1;
	int mtu_idx, aligned_mtu_idx;

	/* Scan the MTU Table till we find an MTU which is larger than our
	 * Maximum MTU or we reach the end of the table.  Along the way,
	 * record the last MTU found, if any, which will result in a Data
	 * Segment Length matching the requested alignment.
	 */
	for (mtu_idx = 0, aligned_mtu_idx = -1; mtu_idx < NMTUS; mtu_idx++) {
		unsigned short data_size = mtus[mtu_idx] - header_size;

		/* If this MTU minus the Header Size would result in a
		 * Data Segment Size of the desired alignment, remember it.
		 */
		if ((data_size & data_size_align_mask) == 0)
			aligned_mtu_idx = mtu_idx;

		/* If we're not at the end of the Hardware MTU Table and the
		 * next element is larger than our Maximum MTU, drop out of
		 * the loop.
		 */
		if (mtu_idx+1 < NMTUS && mtus[mtu_idx+1] > max_mtu)
			break;
	}

	/* If we fell out of the loop because we ran to the end of the table,
	 * then we just have to use the last [largest] entry.
	 */
	if (mtu_idx == NMTUS)
		mtu_idx--;

	/* If we found an MTU which resulted in the requested Data Segment
	 * Length alignment and that's "not far" from the largest MTU which is
	 * less than or equal to the maximum MTU, then use that.
	 */
	if (aligned_mtu_idx >= 0 &&
	    mtu_idx - aligned_mtu_idx <= 1)
		mtu_idx = aligned_mtu_idx;

	/* If the caller has passed in an MTU Index pointer, pass the
	 * MTU Index back.  Return the MTU value.
	 */
	if (mtu_idxp)
		*mtu_idxp = mtu_idx;
	return mtus[mtu_idx];
}
EXPORT_SYMBOL(cxgb4_best_aligned_mtu);

1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827
/**
 *	cxgb4_port_chan - get the HW channel of a port
 *	@dev: the net device for the port
 *
 *	Return the HW Tx channel of the given port.
 */
unsigned int cxgb4_port_chan(const struct net_device *dev)
{
	return netdev2pinfo(dev)->tx_chan;
}
EXPORT_SYMBOL(cxgb4_port_chan);

1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839
/**
 *      cxgb4_port_e2cchan - get the HW c-channel of a port
 *      @dev: the net device for the port
 *
 *      Return the HW RX c-channel of the given port.
 */
unsigned int cxgb4_port_e2cchan(const struct net_device *dev)
{
	return netdev2pinfo(dev)->rx_cchan;
}
EXPORT_SYMBOL(cxgb4_port_e2cchan);

1840 1841 1842
unsigned int cxgb4_dbfifo_count(const struct net_device *dev, int lpfifo)
{
	struct adapter *adap = netdev2adap(dev);
1843
	u32 v1, v2, lp_count, hp_count;
1844

1845 1846
	v1 = t4_read_reg(adap, SGE_DBFIFO_STATUS_A);
	v2 = t4_read_reg(adap, SGE_DBFIFO_STATUS2_A);
1847
	if (is_t4(adap->params.chip)) {
1848 1849
		lp_count = LP_COUNT_G(v1);
		hp_count = HP_COUNT_G(v1);
1850
	} else {
1851 1852
		lp_count = LP_COUNT_T5_G(v1);
		hp_count = HP_COUNT_T5_G(v2);
1853 1854
	}
	return lpfifo ? lp_count : hp_count;
1855 1856 1857
}
EXPORT_SYMBOL(cxgb4_dbfifo_count);

1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887
/**
 *	cxgb4_port_viid - get the VI id of a port
 *	@dev: the net device for the port
 *
 *	Return the VI id of the given port.
 */
unsigned int cxgb4_port_viid(const struct net_device *dev)
{
	return netdev2pinfo(dev)->viid;
}
EXPORT_SYMBOL(cxgb4_port_viid);

/**
 *	cxgb4_port_idx - get the index of a port
 *	@dev: the net device for the port
 *
 *	Return the index of the given port.
 */
unsigned int cxgb4_port_idx(const struct net_device *dev)
{
	return netdev2pinfo(dev)->port_id;
}
EXPORT_SYMBOL(cxgb4_port_idx);

void cxgb4_get_tcp_stats(struct pci_dev *pdev, struct tp_tcp_stats *v4,
			 struct tp_tcp_stats *v6)
{
	struct adapter *adap = pci_get_drvdata(pdev);

	spin_lock(&adap->stats_lock);
1888
	t4_tp_get_tcp_stats(adap, v4, v6, false);
1889 1890 1891 1892 1893 1894 1895 1896 1897
	spin_unlock(&adap->stats_lock);
}
EXPORT_SYMBOL(cxgb4_get_tcp_stats);

void cxgb4_iscsi_init(struct net_device *dev, unsigned int tag_mask,
		      const unsigned int *pgsz_order)
{
	struct adapter *adap = netdev2adap(dev);

1898 1899 1900 1901
	t4_write_reg(adap, ULP_RX_ISCSI_TAGMASK_A, tag_mask);
	t4_write_reg(adap, ULP_RX_ISCSI_PSZ_A, HPZ0_V(pgsz_order[0]) |
		     HPZ1_V(pgsz_order[1]) | HPZ2_V(pgsz_order[2]) |
		     HPZ3_V(pgsz_order[3]));
1902 1903 1904
}
EXPORT_SYMBOL(cxgb4_iscsi_init);

1905 1906 1907 1908
int cxgb4_flush_eq_cache(struct net_device *dev)
{
	struct adapter *adap = netdev2adap(dev);

1909
	return t4_sge_ctxt_flush(adap, adap->mbox, CTXT_EGRESS);
1910 1911 1912 1913 1914
}
EXPORT_SYMBOL(cxgb4_flush_eq_cache);

static int read_eq_indices(struct adapter *adap, u16 qid, u16 *pidx, u16 *cidx)
{
1915
	u32 addr = t4_read_reg(adap, SGE_DBQ_CTXT_BADDR_A) + 24 * qid + 8;
1916 1917 1918
	__be64 indices;
	int ret;

1919 1920 1921 1922 1923
	spin_lock(&adap->win0_lock);
	ret = t4_memory_rw(adap, 0, MEM_EDC0, addr,
			   sizeof(indices), (__be32 *)&indices,
			   T4_MEMORY_READ);
	spin_unlock(&adap->win0_lock);
1924
	if (!ret) {
1925 1926
		*cidx = (be64_to_cpu(indices) >> 25) & 0xffff;
		*pidx = (be64_to_cpu(indices) >> 9) & 0xffff;
1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943
	}
	return ret;
}

int cxgb4_sync_txq_pidx(struct net_device *dev, u16 qid, u16 pidx,
			u16 size)
{
	struct adapter *adap = netdev2adap(dev);
	u16 hw_pidx, hw_cidx;
	int ret;

	ret = read_eq_indices(adap, qid, &hw_pidx, &hw_cidx);
	if (ret)
		goto out;

	if (pidx != hw_pidx) {
		u16 delta;
1944
		u32 val;
1945 1946 1947 1948 1949

		if (pidx >= hw_pidx)
			delta = pidx - hw_pidx;
		else
			delta = size - hw_pidx + pidx;
1950 1951 1952 1953 1954

		if (is_t4(adap->params.chip))
			val = PIDX_V(delta);
		else
			val = PIDX_T5_V(delta);
1955
		wmb();
1956 1957
		t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL_A),
			     QID_V(qid) | val);
1958 1959 1960 1961 1962 1963
	}
out:
	return ret;
}
EXPORT_SYMBOL(cxgb4_sync_txq_pidx);

1964 1965
int cxgb4_read_tpte(struct net_device *dev, u32 stag, __be32 *tpte)
{
1966
	u32 edc0_size, edc1_size, mc0_size, mc1_size, size;
1967
	u32 edc0_end, edc1_end, mc0_end, mc1_end;
A
Arjun Vynipadath 已提交
1968 1969 1970
	u32 offset, memtype, memaddr;
	struct adapter *adap;
	u32 hma_size = 0;
1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982
	int ret;

	adap = netdev2adap(dev);

	offset = ((stag >> 8) * 32) + adap->vres.stag.start;

	/* Figure out where the offset lands in the Memory Type/Address scheme.
	 * This code assumes that the memory is laid out starting at offset 0
	 * with no breaks as: EDC0, EDC1, MC0, MC1. All cards have both EDC0
	 * and EDC1.  Some cards will have neither MC0 nor MC1, most cards have
	 * MC0, and some have both MC0 and MC1.
	 */
1983 1984 1985 1986 1987 1988
	size = t4_read_reg(adap, MA_EDRAM0_BAR_A);
	edc0_size = EDRAM0_SIZE_G(size) << 20;
	size = t4_read_reg(adap, MA_EDRAM1_BAR_A);
	edc1_size = EDRAM1_SIZE_G(size) << 20;
	size = t4_read_reg(adap, MA_EXT_MEMORY0_BAR_A);
	mc0_size = EXT_MEM0_SIZE_G(size) << 20;
1989

A
Arjun Vynipadath 已提交
1990 1991 1992 1993
	if (t4_read_reg(adap, MA_TARGET_MEM_ENABLE_A) & HMA_MUX_F) {
		size = t4_read_reg(adap, MA_EXT_MEMORY1_BAR_A);
		hma_size = EXT_MEM1_SIZE_G(size) << 20;
	}
1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004
	edc0_end = edc0_size;
	edc1_end = edc0_end + edc1_size;
	mc0_end = edc1_end + mc0_size;

	if (offset < edc0_end) {
		memtype = MEM_EDC0;
		memaddr = offset;
	} else if (offset < edc1_end) {
		memtype = MEM_EDC1;
		memaddr = offset - edc0_end;
	} else {
A
Arjun Vynipadath 已提交
2005 2006 2007 2008
		if (hma_size && (offset < (edc1_end + hma_size))) {
			memtype = MEM_HMA;
			memaddr = offset - edc1_end;
		} else if (offset < mc0_end) {
2009 2010
			memtype = MEM_MC0;
			memaddr = offset - edc1_end;
2011
		} else if (is_t5(adap->params.chip)) {
2012 2013
			size = t4_read_reg(adap, MA_EXT_MEMORY1_BAR_A);
			mc1_size = EXT_MEM1_SIZE_G(size) << 20;
2014 2015 2016 2017 2018 2019 2020 2021
			mc1_end = mc0_end + mc1_size;
			if (offset < mc1_end) {
				memtype = MEM_MC1;
				memaddr = offset - mc0_end;
			} else {
				/* offset beyond the end of any memory */
				goto err;
			}
2022 2023 2024
		} else {
			/* T4/T6 only has a single memory channel */
			goto err;
2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039
		}
	}

	spin_lock(&adap->win0_lock);
	ret = t4_memory_rw(adap, 0, memtype, memaddr, 32, tpte, T4_MEMORY_READ);
	spin_unlock(&adap->win0_lock);
	return ret;

err:
	dev_err(adap->pdev_dev, "stag %#x, offset %#x out of range\n",
		stag, offset);
	return -EINVAL;
}
EXPORT_SYMBOL(cxgb4_read_tpte);

2040 2041 2042 2043 2044 2045
u64 cxgb4_read_sge_timestamp(struct net_device *dev)
{
	u32 hi, lo;
	struct adapter *adap;

	adap = netdev2adap(dev);
2046 2047
	lo = t4_read_reg(adap, SGE_TIMESTAMP_LO_A);
	hi = TSVAL_G(t4_read_reg(adap, SGE_TIMESTAMP_HI_A));
2048 2049 2050 2051 2052

	return ((u64)hi << 32) | (u64)lo;
}
EXPORT_SYMBOL(cxgb4_read_sge_timestamp);

2053 2054 2055
int cxgb4_bar2_sge_qregs(struct net_device *dev,
			 unsigned int qid,
			 enum cxgb4_bar2_qtype qtype,
2056
			 int user,
2057 2058 2059
			 u64 *pbar2_qoffset,
			 unsigned int *pbar2_qid)
{
2060
	return t4_bar2_sge_qregs(netdev2adap(dev),
2061 2062 2063 2064
				 qid,
				 (qtype == CXGB4_BAR2_QTYPE_EGRESS
				  ? T4_BAR2_QTYPE_EGRESS
				  : T4_BAR2_QTYPE_INGRESS),
2065
				 user,
2066 2067 2068 2069 2070
				 pbar2_qoffset,
				 pbar2_qid);
}
EXPORT_SYMBOL(cxgb4_bar2_sge_qregs);

2071 2072 2073 2074 2075 2076 2077
static struct pci_driver cxgb4_driver;

static void check_neigh_update(struct neighbour *neigh)
{
	const struct device *parent;
	const struct net_device *netdev = neigh->dev;

2078
	if (is_vlan_dev(netdev))
2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103
		netdev = vlan_dev_real_dev(netdev);
	parent = netdev->dev.parent;
	if (parent && parent->driver == &cxgb4_driver.driver)
		t4_l2t_update(dev_get_drvdata(parent), neigh);
}

static int netevent_cb(struct notifier_block *nb, unsigned long event,
		       void *data)
{
	switch (event) {
	case NETEVENT_NEIGH_UPDATE:
		check_neigh_update(data);
		break;
	case NETEVENT_REDIRECT:
	default:
		break;
	}
	return 0;
}

static bool netevent_registered;
static struct notifier_block cxgb4_netevent_nb = {
	.notifier_call = netevent_cb
};

2104 2105
static void drain_db_fifo(struct adapter *adap, int usecs)
{
2106
	u32 v1, v2, lp_count, hp_count;
2107 2108

	do {
2109 2110
		v1 = t4_read_reg(adap, SGE_DBFIFO_STATUS_A);
		v2 = t4_read_reg(adap, SGE_DBFIFO_STATUS2_A);
2111
		if (is_t4(adap->params.chip)) {
2112 2113
			lp_count = LP_COUNT_G(v1);
			hp_count = HP_COUNT_G(v1);
2114
		} else {
2115 2116
			lp_count = LP_COUNT_T5_G(v1);
			hp_count = HP_COUNT_T5_G(v2);
2117 2118 2119 2120
		}

		if (lp_count == 0 && hp_count == 0)
			break;
2121 2122 2123 2124 2125 2126 2127
		set_current_state(TASK_UNINTERRUPTIBLE);
		schedule_timeout(usecs_to_jiffies(usecs));
	} while (1);
}

static void disable_txq_db(struct sge_txq *q)
{
2128 2129 2130
	unsigned long flags;

	spin_lock_irqsave(&q->db_lock, flags);
2131
	q->db_disabled = 1;
2132
	spin_unlock_irqrestore(&q->db_lock, flags);
2133 2134
}

2135
static void enable_txq_db(struct adapter *adap, struct sge_txq *q)
2136 2137
{
	spin_lock_irq(&q->db_lock);
2138 2139 2140 2141 2142
	if (q->db_pidx_inc) {
		/* Make sure that all writes to the TX descriptors
		 * are committed before we tell HW about them.
		 */
		wmb();
2143 2144
		t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL_A),
			     QID_V(q->cntxt_id) | PIDX_V(q->db_pidx_inc));
2145 2146
		q->db_pidx_inc = 0;
	}
2147 2148 2149 2150 2151 2152 2153 2154 2155 2156
	q->db_disabled = 0;
	spin_unlock_irq(&q->db_lock);
}

static void disable_dbs(struct adapter *adap)
{
	int i;

	for_each_ethrxq(&adap->sge, i)
		disable_txq_db(&adap->sge.ethtxq[i].q);
2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168
	if (is_offload(adap)) {
		struct sge_uld_txq_info *txq_info =
			adap->sge.uld_txq_info[CXGB4_TX_OFLD];

		if (txq_info) {
			for_each_ofldtxq(&adap->sge, i) {
				struct sge_uld_txq *txq = &txq_info->uldtxq[i];

				disable_txq_db(&txq->q);
			}
		}
	}
2169 2170 2171 2172 2173 2174 2175 2176 2177
	for_each_port(adap, i)
		disable_txq_db(&adap->sge.ctrlq[i].q);
}

static void enable_dbs(struct adapter *adap)
{
	int i;

	for_each_ethrxq(&adap->sge, i)
2178
		enable_txq_db(adap, &adap->sge.ethtxq[i].q);
2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190
	if (is_offload(adap)) {
		struct sge_uld_txq_info *txq_info =
			adap->sge.uld_txq_info[CXGB4_TX_OFLD];

		if (txq_info) {
			for_each_ofldtxq(&adap->sge, i) {
				struct sge_uld_txq *txq = &txq_info->uldtxq[i];

				enable_txq_db(adap, &txq->q);
			}
		}
	}
2191
	for_each_port(adap, i)
2192 2193 2194 2195 2196
		enable_txq_db(adap, &adap->sge.ctrlq[i].q);
}

static void notify_rdma_uld(struct adapter *adap, enum cxgb4_control cmd)
{
2197 2198 2199 2200
	enum cxgb4_uld type = CXGB4_ULD_RDMA;

	if (adap->uld && adap->uld[type].handle)
		adap->uld[type].control(adap->uld[type].handle, cmd);
2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211
}

static void process_db_full(struct work_struct *work)
{
	struct adapter *adap;

	adap = container_of(work, struct adapter, db_full_task);

	drain_db_fifo(adap, dbfifo_drain_delay);
	enable_dbs(adap);
	notify_rdma_uld(adap, CXGB4_CONTROL_DB_EMPTY);
2212 2213 2214 2215 2216 2217 2218
	if (CHELSIO_CHIP_VERSION(adap->params.chip) <= CHELSIO_T5)
		t4_set_reg_field(adap, SGE_INT_ENABLE3_A,
				 DBFIFO_HP_INT_F | DBFIFO_LP_INT_F,
				 DBFIFO_HP_INT_F | DBFIFO_LP_INT_F);
	else
		t4_set_reg_field(adap, SGE_INT_ENABLE3_A,
				 DBFIFO_LP_INT_F, DBFIFO_LP_INT_F);
2219 2220 2221 2222 2223 2224 2225
}

static void sync_txq_pidx(struct adapter *adap, struct sge_txq *q)
{
	u16 hw_pidx, hw_cidx;
	int ret;

2226
	spin_lock_irq(&q->db_lock);
2227 2228 2229 2230 2231
	ret = read_eq_indices(adap, (u16)q->cntxt_id, &hw_pidx, &hw_cidx);
	if (ret)
		goto out;
	if (q->db_pidx != hw_pidx) {
		u16 delta;
2232
		u32 val;
2233 2234 2235 2236 2237

		if (q->db_pidx >= hw_pidx)
			delta = q->db_pidx - hw_pidx;
		else
			delta = q->size - hw_pidx + q->db_pidx;
2238 2239 2240 2241 2242

		if (is_t4(adap->params.chip))
			val = PIDX_V(delta);
		else
			val = PIDX_T5_V(delta);
2243
		wmb();
2244 2245
		t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL_A),
			     QID_V(q->cntxt_id) | val);
2246 2247 2248
	}
out:
	q->db_disabled = 0;
2249 2250
	q->db_pidx_inc = 0;
	spin_unlock_irq(&q->db_lock);
2251 2252 2253
	if (ret)
		CH_WARN(adap, "DB drop recovery failed.\n");
}
2254

2255 2256 2257 2258 2259 2260
static void recover_all_queues(struct adapter *adap)
{
	int i;

	for_each_ethrxq(&adap->sge, i)
		sync_txq_pidx(adap, &adap->sge.ethtxq[i].q);
2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271
	if (is_offload(adap)) {
		struct sge_uld_txq_info *txq_info =
			adap->sge.uld_txq_info[CXGB4_TX_OFLD];
		if (txq_info) {
			for_each_ofldtxq(&adap->sge, i) {
				struct sge_uld_txq *txq = &txq_info->uldtxq[i];

				sync_txq_pidx(adap, &txq->q);
			}
		}
	}
2272 2273 2274 2275
	for_each_port(adap, i)
		sync_txq_pidx(adap, &adap->sge.ctrlq[i].q);
}

2276 2277 2278 2279
static void process_db_drop(struct work_struct *work)
{
	struct adapter *adap;

2280
	adap = container_of(work, struct adapter, db_drop_task);
2281

2282
	if (is_t4(adap->params.chip)) {
2283
		drain_db_fifo(adap, dbfifo_drain_delay);
2284
		notify_rdma_uld(adap, CXGB4_CONTROL_DB_DROP);
2285
		drain_db_fifo(adap, dbfifo_drain_delay);
2286
		recover_all_queues(adap);
2287
		drain_db_fifo(adap, dbfifo_drain_delay);
2288
		enable_dbs(adap);
2289
		notify_rdma_uld(adap, CXGB4_CONTROL_DB_EMPTY);
2290
	} else if (is_t5(adap->params.chip)) {
2291 2292 2293
		u32 dropped_db = t4_read_reg(adap, 0x010ac);
		u16 qid = (dropped_db >> 15) & 0x1ffff;
		u16 pidx_inc = dropped_db & 0x1fff;
2294 2295 2296
		u64 bar2_qoffset;
		unsigned int bar2_qid;
		int ret;
2297

2298
		ret = t4_bar2_sge_qregs(adap, qid, T4_BAR2_QTYPE_EGRESS,
2299
					0, &bar2_qoffset, &bar2_qid);
2300 2301 2302 2303
		if (ret)
			dev_err(adap->pdev_dev, "doorbell drop recovery: "
				"qid=%d, pidx_inc=%d\n", qid, pidx_inc);
		else
2304
			writel(PIDX_T5_V(pidx_inc) | QID_V(bar2_qid),
2305
			       adap->bar2 + bar2_qoffset + SGE_UDB_KDOORBELL);
2306 2307 2308 2309 2310

		/* Re-enable BAR2 WC */
		t4_set_reg_field(adap, 0x10b0, 1<<15, 1<<15);
	}

2311 2312
	if (CHELSIO_CHIP_VERSION(adap->params.chip) <= CHELSIO_T5)
		t4_set_reg_field(adap, SGE_DOORBELL_CONTROL_A, DROPPED_DB_F, 0);
2313 2314 2315 2316
}

void t4_db_full(struct adapter *adap)
{
2317
	if (is_t4(adap->params.chip)) {
2318 2319
		disable_dbs(adap);
		notify_rdma_uld(adap, CXGB4_CONTROL_DB_FULL);
2320 2321
		t4_set_reg_field(adap, SGE_INT_ENABLE3_A,
				 DBFIFO_HP_INT_F | DBFIFO_LP_INT_F, 0);
2322
		queue_work(adap->workq, &adap->db_full_task);
2323
	}
2324 2325 2326 2327
}

void t4_db_dropped(struct adapter *adap)
{
2328 2329 2330 2331
	if (is_t4(adap->params.chip)) {
		disable_dbs(adap);
		notify_rdma_uld(adap, CXGB4_CONTROL_DB_FULL);
	}
2332
	queue_work(adap->workq, &adap->db_drop_task);
2333 2334
}

2335 2336
void t4_register_netevent_notifier(void)
{
2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348
	if (!netevent_registered) {
		register_netevent_notifier(&cxgb4_netevent_nb);
		netevent_registered = true;
	}
}

static void detach_ulds(struct adapter *adap)
{
	unsigned int i;

	mutex_lock(&uld_mutex);
	list_del(&adap->list_node);
2349

2350
	for (i = 0; i < CXGB4_ULD_MAX; i++)
2351
		if (adap->uld && adap->uld[i].handle)
2352 2353
			adap->uld[i].state_change(adap->uld[i].handle,
					     CXGB4_STATE_DETACH);
2354

2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367
	if (netevent_registered && list_empty(&adapter_list)) {
		unregister_netevent_notifier(&cxgb4_netevent_nb);
		netevent_registered = false;
	}
	mutex_unlock(&uld_mutex);
}

static void notify_ulds(struct adapter *adap, enum cxgb4_state new_state)
{
	unsigned int i;

	mutex_lock(&uld_mutex);
	for (i = 0; i < CXGB4_ULD_MAX; i++)
2368 2369 2370
		if (adap->uld && adap->uld[i].handle)
			adap->uld[i].state_change(adap->uld[i].handle,
						  new_state);
2371 2372 2373
	mutex_unlock(&uld_mutex);
}

2374
#if IS_ENABLED(CONFIG_IPV6)
2375 2376
static int cxgb4_inet6addr_handler(struct notifier_block *this,
				   unsigned long event, void *data)
2377
{
2378 2379 2380 2381
	struct inet6_ifaddr *ifa = data;
	struct net_device *event_dev = ifa->idev->dev;
	const struct device *parent = NULL;
#if IS_ENABLED(CONFIG_BONDING)
2382
	struct adapter *adap;
2383
#endif
2384
	if (is_vlan_dev(event_dev))
2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404
		event_dev = vlan_dev_real_dev(event_dev);
#if IS_ENABLED(CONFIG_BONDING)
	if (event_dev->flags & IFF_MASTER) {
		list_for_each_entry(adap, &adapter_list, list_node) {
			switch (event) {
			case NETDEV_UP:
				cxgb4_clip_get(adap->port[0],
					       (const u32 *)ifa, 1);
				break;
			case NETDEV_DOWN:
				cxgb4_clip_release(adap->port[0],
						   (const u32 *)ifa, 1);
				break;
			default:
				break;
			}
		}
		return NOTIFY_OK;
	}
#endif
2405

2406 2407
	if (event_dev)
		parent = event_dev->dev.parent;
2408

2409
	if (parent && parent->driver == &cxgb4_driver.driver) {
2410 2411
		switch (event) {
		case NETDEV_UP:
2412
			cxgb4_clip_get(event_dev, (const u32 *)ifa, 1);
2413 2414
			break;
		case NETDEV_DOWN:
2415
			cxgb4_clip_release(event_dev, (const u32 *)ifa, 1);
2416 2417 2418 2419 2420
			break;
		default:
			break;
		}
	}
2421
	return NOTIFY_OK;
2422 2423
}

2424
static bool inet6addr_registered;
2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441
static struct notifier_block cxgb4_inet6addr_notifier = {
	.notifier_call = cxgb4_inet6addr_handler
};

static void update_clip(const struct adapter *adap)
{
	int i;
	struct net_device *dev;
	int ret;

	rcu_read_lock();

	for (i = 0; i < MAX_NPORTS; i++) {
		dev = adap->port[i];
		ret = 0;

		if (dev)
2442
			ret = cxgb4_update_root_dev_clip(dev);
2443 2444 2445 2446 2447 2448

		if (ret < 0)
			break;
	}
	rcu_read_unlock();
}
2449
#endif /* IS_ENABLED(CONFIG_IPV6) */
2450

2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462
/**
 *	cxgb_up - enable the adapter
 *	@adap: adapter being enabled
 *
 *	Called when the first port is enabled, this function performs the
 *	actions necessary to make an adapter operational, such as completing
 *	the initialization of HW modules, and enabling interrupts.
 *
 *	Must be called with the rtnl lock held.
 */
static int cxgb_up(struct adapter *adap)
{
2463
	struct sge *s = &adap->sge;
2464
	int err;
2465

2466
	mutex_lock(&uld_mutex);
2467 2468
	err = setup_sge_queues(adap);
	if (err)
2469
		goto rel_lock;
2470 2471 2472
	err = setup_rss(adap);
	if (err)
		goto freeq;
2473

2474
	if (adap->flags & CXGB4_USING_MSIX) {
2475 2476 2477 2478 2479 2480 2481 2482
		if (s->nd_msix_idx < 0) {
			err = -ENOMEM;
			goto irq_err;
		}

		err = request_irq(adap->msix_info[s->nd_msix_idx].vec,
				  t4_nondata_intr, 0,
				  adap->msix_info[s->nd_msix_idx].desc, adap);
2483 2484
		if (err)
			goto irq_err;
2485

2486
		err = request_msix_queue_irqs(adap);
2487 2488
		if (err)
			goto irq_err_free_nd_msix;
2489 2490
	} else {
		err = request_irq(adap->pdev->irq, t4_intr_handler(adap),
2491 2492
				  (adap->flags & CXGB4_USING_MSI) ? 0
								  : IRQF_SHARED,
2493
				  adap->port[0]->name, adap);
2494 2495 2496
		if (err)
			goto irq_err;
	}
2497

2498 2499 2500
	enable_rx(adap);
	t4_sge_start(adap);
	t4_intr_enable(adap);
2501
	adap->flags |= CXGB4_FULL_INIT_DONE;
2502 2503
	mutex_unlock(&uld_mutex);

2504
	notify_ulds(adap, CXGB4_STATE_UP);
2505
#if IS_ENABLED(CONFIG_IPV6)
2506
	update_clip(adap);
2507
#endif
2508
	return err;
2509

2510 2511 2512
irq_err_free_nd_msix:
	free_irq(adap->msix_info[s->nd_msix_idx].vec, adap);
irq_err:
2513
	dev_err(adap->pdev_dev, "request_irq failed, err %d\n", err);
2514
freeq:
2515
	t4_free_sge_resources(adap);
2516
rel_lock:
2517 2518
	mutex_unlock(&uld_mutex);
	return err;
2519 2520 2521 2522 2523
}

static void cxgb_down(struct adapter *adapter)
{
	cancel_work_sync(&adapter->tid_release_task);
2524 2525
	cancel_work_sync(&adapter->db_full_task);
	cancel_work_sync(&adapter->db_drop_task);
2526
	adapter->tid_release_task_busy = false;
D
Dimitris Michailidis 已提交
2527
	adapter->tid_release_head = NULL;
2528

2529 2530
	t4_sge_stop(adapter);
	t4_free_sge_resources(adapter);
A
Arjun Vynipadath 已提交
2531

2532
	adapter->flags &= ~CXGB4_FULL_INIT_DONE;
2533 2534 2535 2536 2537
}

/*
 * net_device operations
 */
2538
int cxgb_open(struct net_device *dev)
2539 2540 2541
{
	struct port_info *pi = netdev_priv(dev);
	struct adapter *adapter = pi->adapter;
2542
	int err;
2543

2544 2545
	netif_carrier_off(dev);

2546
	if (!(adapter->flags & CXGB4_FULL_INIT_DONE)) {
2547 2548 2549 2550
		err = cxgb_up(adapter);
		if (err < 0)
			return err;
	}
2551

2552 2553 2554 2555 2556 2557 2558
	/* It's possible that the basic port information could have
	 * changed since we first read it.
	 */
	err = t4_update_port_info(pi);
	if (err < 0)
		return err;

2559 2560 2561 2562
	err = link_start(dev);
	if (!err)
		netif_tx_start_all_queues(dev);
	return err;
2563 2564
}

2565
int cxgb_close(struct net_device *dev)
2566 2567 2568
{
	struct port_info *pi = netdev_priv(dev);
	struct adapter *adapter = pi->adapter;
2569
	int ret;
2570 2571 2572

	netif_tx_stop_all_queues(dev);
	netif_carrier_off(dev);
2573 2574
	ret = t4_enable_pi_params(adapter, adapter->pf, pi,
				  false, false, false);
2575 2576 2577 2578 2579
#ifdef CONFIG_CHELSIO_T4_DCB
	cxgb4_dcb_reset(dev);
	dcb_tx_queue_prio_enable(dev, false);
#endif
	return ret;
2580 2581
}

2582
int cxgb4_create_server_filter(const struct net_device *dev, unsigned int stid,
2583 2584
		__be32 sip, __be16 sport, __be16 vlan,
		unsigned int queue, unsigned char port, unsigned char mask)
2585 2586 2587 2588 2589 2590 2591 2592 2593
{
	int ret;
	struct filter_entry *f;
	struct adapter *adap;
	int i;
	u8 *val;

	adap = netdev2adap(dev);

2594
	/* Adjust stid to correct filter index */
2595
	stid -= adap->tids.sftid_base;
2596 2597
	stid += adap->tids.nftids;

2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615
	/* Check to make sure the filter requested is writable ...
	 */
	f = &adap->tids.ftid_tab[stid];
	ret = writable_filter(f);
	if (ret)
		return ret;

	/* Clear out any old resources being used by the filter before
	 * we start constructing the new filter.
	 */
	if (f->valid)
		clear_filter(adap, f);

	/* Clear out filter specifications */
	memset(&f->fs, 0, sizeof(struct ch_filter_specification));
	f->fs.val.lport = cpu_to_be16(sport);
	f->fs.mask.lport  = ~0;
	val = (u8 *)&sip;
2616
	if ((val[0] | val[1] | val[2] | val[3]) != 0) {
2617 2618 2619 2620
		for (i = 0; i < 4; i++) {
			f->fs.val.lip[i] = val[i];
			f->fs.mask.lip[i] = ~0;
		}
2621
		if (adap->params.tp.vlan_pri_map & PORT_F) {
2622 2623 2624 2625
			f->fs.val.iport = port;
			f->fs.mask.iport = mask;
		}
	}
2626

2627
	if (adap->params.tp.vlan_pri_map & PROTOCOL_F) {
2628 2629 2630 2631
		f->fs.val.proto = IPPROTO_TCP;
		f->fs.mask.proto = ~0;
	}

2632 2633 2634 2635 2636 2637
	f->fs.dirsteer = 1;
	f->fs.iq = queue;
	/* Mark filter as locked */
	f->locked = 1;
	f->fs.rpttid = 1;

2638 2639 2640 2641
	/* Save the actual tid. We need this to get the corresponding
	 * filter entry structure in filter_rpl.
	 */
	f->tid = stid + adap->tids.ftid_base;
2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658
	ret = set_filter_wr(adap, stid);
	if (ret) {
		clear_filter(adap, f);
		return ret;
	}

	return 0;
}
EXPORT_SYMBOL(cxgb4_create_server_filter);

int cxgb4_remove_server_filter(const struct net_device *dev, unsigned int stid,
		unsigned int queue, bool ipv6)
{
	struct filter_entry *f;
	struct adapter *adap;

	adap = netdev2adap(dev);
2659 2660

	/* Adjust stid to correct filter index */
2661
	stid -= adap->tids.sftid_base;
2662 2663
	stid += adap->tids.nftids;

2664 2665 2666 2667
	f = &adap->tids.ftid_tab[stid];
	/* Unlock the filter */
	f->locked = 0;

2668
	return delete_filter(adap, stid);
2669 2670 2671
}
EXPORT_SYMBOL(cxgb4_remove_server_filter);

2672 2673
static void cxgb_get_stats(struct net_device *dev,
			   struct rtnl_link_stats64 *ns)
2674 2675 2676 2677 2678
{
	struct port_stats stats;
	struct port_info *p = netdev_priv(dev);
	struct adapter *adapter = p->adapter;

2679 2680 2681 2682
	/* Block retrieving statistics during EEH error
	 * recovery. Otherwise, the recovery might fail
	 * and the PCI device will be removed permanently
	 */
2683
	spin_lock(&adapter->stats_lock);
2684 2685
	if (!netif_device_present(dev)) {
		spin_unlock(&adapter->stats_lock);
2686
		return;
2687
	}
2688 2689
	t4_get_port_stats_offset(adapter, p->tx_chan, &stats,
				 &p->stats_base);
2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703
	spin_unlock(&adapter->stats_lock);

	ns->tx_bytes   = stats.tx_octets;
	ns->tx_packets = stats.tx_frames;
	ns->rx_bytes   = stats.rx_octets;
	ns->rx_packets = stats.rx_frames;
	ns->multicast  = stats.rx_mcast_frames;

	/* detailed rx_errors */
	ns->rx_length_errors = stats.rx_jabber + stats.rx_too_long +
			       stats.rx_runt;
	ns->rx_over_errors   = 0;
	ns->rx_crc_errors    = stats.rx_fcs_err;
	ns->rx_frame_errors  = stats.rx_symbol_err;
2704
	ns->rx_dropped	     = stats.rx_ovflow0 + stats.rx_ovflow1 +
2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723
			       stats.rx_ovflow2 + stats.rx_ovflow3 +
			       stats.rx_trunc0 + stats.rx_trunc1 +
			       stats.rx_trunc2 + stats.rx_trunc3;
	ns->rx_missed_errors = 0;

	/* detailed tx_errors */
	ns->tx_aborted_errors   = 0;
	ns->tx_carrier_errors   = 0;
	ns->tx_fifo_errors      = 0;
	ns->tx_heartbeat_errors = 0;
	ns->tx_window_errors    = 0;

	ns->tx_errors = stats.tx_error_frames;
	ns->rx_errors = stats.rx_symbol_err + stats.rx_fcs_err +
		ns->rx_length_errors + stats.rx_len_err + ns->rx_fifo_errors;
}

static int cxgb_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
{
2724
	unsigned int mbox;
2725 2726
	int ret = 0, prtad, devad;
	struct port_info *pi = netdev_priv(dev);
2727
	struct adapter *adapter = pi->adapter;
2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747
	struct mii_ioctl_data *data = (struct mii_ioctl_data *)&req->ifr_data;

	switch (cmd) {
	case SIOCGMIIPHY:
		if (pi->mdio_addr < 0)
			return -EOPNOTSUPP;
		data->phy_id = pi->mdio_addr;
		break;
	case SIOCGMIIREG:
	case SIOCSMIIREG:
		if (mdio_phy_id_is_c45(data->phy_id)) {
			prtad = mdio_phy_id_prtad(data->phy_id);
			devad = mdio_phy_id_devad(data->phy_id);
		} else if (data->phy_id < 32) {
			prtad = data->phy_id;
			devad = 0;
			data->reg_num &= 0x1f;
		} else
			return -EINVAL;

2748
		mbox = pi->adapter->pf;
2749
		if (cmd == SIOCGMIIREG)
2750
			ret = t4_mdio_rd(pi->adapter, mbox, prtad, devad,
2751 2752
					 data->reg_num, &data->val_out);
		else
2753
			ret = t4_mdio_wr(pi->adapter, mbox, prtad, devad,
2754 2755
					 data->reg_num, data->val_in);
		break;
2756 2757 2758 2759 2760 2761 2762 2763 2764
	case SIOCGHWTSTAMP:
		return copy_to_user(req->ifr_data, &pi->tstamp_config,
				    sizeof(pi->tstamp_config)) ?
			-EFAULT : 0;
	case SIOCSHWTSTAMP:
		if (copy_from_user(&pi->tstamp_config, req->ifr_data,
				   sizeof(pi->tstamp_config)))
			return -EFAULT;

2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816
		if (!is_t4(adapter->params.chip)) {
			switch (pi->tstamp_config.tx_type) {
			case HWTSTAMP_TX_OFF:
			case HWTSTAMP_TX_ON:
				break;
			default:
				return -ERANGE;
			}

			switch (pi->tstamp_config.rx_filter) {
			case HWTSTAMP_FILTER_NONE:
				pi->rxtstamp = false;
				break;
			case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
			case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
				cxgb4_ptprx_timestamping(pi, pi->port_id,
							 PTP_TS_L4);
				break;
			case HWTSTAMP_FILTER_PTP_V2_EVENT:
				cxgb4_ptprx_timestamping(pi, pi->port_id,
							 PTP_TS_L2_L4);
				break;
			case HWTSTAMP_FILTER_ALL:
			case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
			case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
			case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
			case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
				pi->rxtstamp = true;
				break;
			default:
				pi->tstamp_config.rx_filter =
					HWTSTAMP_FILTER_NONE;
				return -ERANGE;
			}

			if ((pi->tstamp_config.tx_type == HWTSTAMP_TX_OFF) &&
			    (pi->tstamp_config.rx_filter ==
				HWTSTAMP_FILTER_NONE)) {
				if (cxgb4_ptp_txtype(adapter, pi->port_id) >= 0)
					pi->ptp_enable = false;
			}

			if (pi->tstamp_config.rx_filter !=
				HWTSTAMP_FILTER_NONE) {
				if (cxgb4_ptp_redirect_rx_packet(adapter,
								 pi) >= 0)
					pi->ptp_enable = true;
			}
		} else {
			/* For T4 Adapters */
			switch (pi->tstamp_config.rx_filter) {
			case HWTSTAMP_FILTER_NONE:
2817 2818
			pi->rxtstamp = false;
			break;
2819
			case HWTSTAMP_FILTER_ALL:
2820 2821
			pi->rxtstamp = true;
			break;
2822 2823 2824
			default:
			pi->tstamp_config.rx_filter =
			HWTSTAMP_FILTER_NONE;
2825
			return -ERANGE;
2826
			}
2827 2828 2829 2830
		}
		return copy_to_user(req->ifr_data, &pi->tstamp_config,
				    sizeof(pi->tstamp_config)) ?
			-EFAULT : 0;
2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847
	default:
		return -EOPNOTSUPP;
	}
	return ret;
}

static void cxgb_set_rxmode(struct net_device *dev)
{
	/* unfortunately we can't return errors to the stack */
	set_rxmode(dev, -1, false);
}

static int cxgb_change_mtu(struct net_device *dev, int new_mtu)
{
	int ret;
	struct port_info *pi = netdev_priv(dev);

2848
	ret = t4_set_rxmode(pi->adapter, pi->adapter->pf, pi->viid, new_mtu, -1,
2849
			    -1, -1, -1, true);
2850 2851 2852 2853 2854
	if (!ret)
		dev->mtu = new_mtu;
	return ret;
}

2855
#ifdef CONFIG_PCI_IOV
G
Ganesh Goudar 已提交
2856
static int cxgb4_mgmt_open(struct net_device *dev)
2857 2858 2859 2860 2861 2862 2863 2864
{
	/* Turn carrier off since we don't have to transmit anything on this
	 * interface.
	 */
	netif_carrier_off(dev);
	return 0;
}

2865
/* Fill MAC address that will be assigned by the FW */
G
Ganesh Goudar 已提交
2866
static void cxgb4_mgmt_fill_vf_station_mac_addr(struct adapter *adap)
2867 2868
{
	u8 hw_addr[ETH_ALEN], macaddr[ETH_ALEN];
G
Ganesh Goudar 已提交
2869 2870
	unsigned int i, vf, nvfs;
	u16 a, b;
2871 2872 2873
	int err;
	u8 *na;

G
Ganesh Goudar 已提交
2874 2875
	adap->params.pci.vpd_cap_addr = pci_find_capability(adap->pdev,
							    PCI_CAP_ID_VPD);
2876
	err = t4_get_raw_vpd_params(adap, &adap->params.vpd);
G
Ganesh Goudar 已提交
2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897
	if (err)
		return;

	na = adap->params.vpd.na;
	for (i = 0; i < ETH_ALEN; i++)
		hw_addr[i] = (hex2val(na[2 * i + 0]) * 16 +
			      hex2val(na[2 * i + 1]));

	a = (hw_addr[0] << 8) | hw_addr[1];
	b = (hw_addr[1] << 8) | hw_addr[2];
	a ^= b;
	a |= 0x0200;    /* locally assigned Ethernet MAC address */
	a &= ~0x0100;   /* not a multicast Ethernet MAC address */
	macaddr[0] = a >> 8;
	macaddr[1] = a & 0xff;

	for (i = 2; i < 5; i++)
		macaddr[i] = hw_addr[i + 1];

	for (vf = 0, nvfs = pci_sriov_get_totalvfs(adap->pdev);
		vf < nvfs; vf++) {
2898
		macaddr[5] = adap->pf * nvfs + vf;
G
Ganesh Goudar 已提交
2899
		ether_addr_copy(adap->vfinfo[vf].vf_mac_addr, macaddr);
2900 2901 2902
	}
}

G
Ganesh Goudar 已提交
2903
static int cxgb4_mgmt_set_vf_mac(struct net_device *dev, int vf, u8 *mac)
2904 2905 2906
{
	struct port_info *pi = netdev_priv(dev);
	struct adapter *adap = pi->adapter;
2907
	int ret;
2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918

	/* verify MAC addr is valid */
	if (!is_valid_ether_addr(mac)) {
		dev_err(pi->adapter->pdev_dev,
			"Invalid Ethernet address %pM for VF %d\n",
			mac, vf);
		return -EINVAL;
	}

	dev_info(pi->adapter->pdev_dev,
		 "Setting MAC %pM on VF %d\n", mac, vf);
2919 2920 2921 2922 2923 2924
	ret = t4_set_vf_mac_acl(adap, vf + 1, 1, mac);
	if (!ret)
		ether_addr_copy(adap->vfinfo[vf].vf_mac_addr, mac);
	return ret;
}

G
Ganesh Goudar 已提交
2925 2926
static int cxgb4_mgmt_get_vf_config(struct net_device *dev,
				    int vf, struct ifla_vf_info *ivi)
2927 2928 2929
{
	struct port_info *pi = netdev_priv(dev);
	struct adapter *adap = pi->adapter;
2930
	struct vf_info *vfinfo;
2931 2932 2933

	if (vf >= adap->num_vfs)
		return -EINVAL;
2934 2935
	vfinfo = &adap->vfinfo[vf];

2936
	ivi->vf = vf;
2937
	ivi->max_tx_rate = vfinfo->tx_rate;
2938
	ivi->min_tx_rate = 0;
2939 2940
	ether_addr_copy(ivi->mac, vfinfo->vf_mac_addr);
	ivi->vlan = vfinfo->vlan;
2941
	ivi->linkstate = vfinfo->link_state;
2942
	return 0;
2943
}
2944

G
Ganesh Goudar 已提交
2945 2946
static int cxgb4_mgmt_get_phys_port_id(struct net_device *dev,
				       struct netdev_phys_item_id *ppid)
2947 2948 2949 2950 2951 2952 2953 2954 2955 2956
{
	struct port_info *pi = netdev_priv(dev);
	unsigned int phy_port_id;

	phy_port_id = pi->adapter->adap_idx * 10 + pi->port_id;
	ppid->id_len = sizeof(phy_port_id);
	memcpy(ppid->id, &phy_port_id, ppid->id_len);
	return 0;
}

G
Ganesh Goudar 已提交
2957 2958
static int cxgb4_mgmt_set_vf_rate(struct net_device *dev, int vf,
				  int min_tx_rate, int max_tx_rate)
2959 2960 2961
{
	struct port_info *pi = netdev_priv(dev);
	struct adapter *adap = pi->adapter;
2962
	unsigned int link_ok, speed, mtu;
2963 2964
	u32 fw_pfvf, fw_class;
	int class_id = vf;
2965
	int ret;
2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976
	u16 pktsize;

	if (vf >= adap->num_vfs)
		return -EINVAL;

	if (min_tx_rate) {
		dev_err(adap->pdev_dev,
			"Min tx rate (%d) (> 0) for VF %d is Invalid.\n",
			min_tx_rate, vf);
		return -EINVAL;
	}
2977

2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998
	if (max_tx_rate == 0) {
		/* unbind VF to to any Traffic Class */
		fw_pfvf =
		    (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_PFVF) |
		     FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_PFVF_SCHEDCLASS_ETH));
		fw_class = 0xffffffff;
		ret = t4_set_params(adap, adap->mbox, adap->pf, vf + 1, 1,
				    &fw_pfvf, &fw_class);
		if (ret) {
			dev_err(adap->pdev_dev,
				"Err %d in unbinding PF %d VF %d from TX Rate Limiting\n",
				ret, adap->pf, vf);
			return -EINVAL;
		}
		dev_info(adap->pdev_dev,
			 "PF %d VF %d is unbound from TX Rate Limiting\n",
			 adap->pf, vf);
		adap->vfinfo[vf].tx_rate = 0;
		return 0;
	}

2999
	ret = t4_get_link_params(pi, &link_ok, &speed, &mtu);
3000 3001
	if (ret != FW_SUCCESS) {
		dev_err(adap->pdev_dev,
3002
			"Failed to get link information for VF %d\n", vf);
3003 3004
		return -EINVAL;
	}
3005

3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016
	if (!link_ok) {
		dev_err(adap->pdev_dev, "Link down for VF %d\n", vf);
		return -EINVAL;
	}

	if (max_tx_rate > speed) {
		dev_err(adap->pdev_dev,
			"Max tx rate %d for VF %d can't be > link-speed %u",
			max_tx_rate, vf, speed);
		return -EINVAL;
	}
3017 3018

	pktsize = mtu;
3019 3020 3021 3022 3023 3024 3025 3026 3027 3028
	/* subtract ethhdr size and 4 bytes crc since, f/w appends it */
	pktsize = pktsize - sizeof(struct ethhdr) - 4;
	/* subtract ipv4 hdr size, tcp hdr size to get typical IPv4 MSS size */
	pktsize = pktsize - sizeof(struct iphdr) - sizeof(struct tcphdr);
	/* configure Traffic Class for rate-limiting */
	ret = t4_sched_params(adap, SCHED_CLASS_TYPE_PACKET,
			      SCHED_CLASS_LEVEL_CL_RL,
			      SCHED_CLASS_MODE_CLASS,
			      SCHED_CLASS_RATEUNIT_BITS,
			      SCHED_CLASS_RATEMODE_ABS,
3029
			      pi->tx_chan, class_id, 0,
3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047
			      max_tx_rate * 1000, 0, pktsize);
	if (ret) {
		dev_err(adap->pdev_dev, "Err %d for Traffic Class config\n",
			ret);
		return -EINVAL;
	}
	dev_info(adap->pdev_dev,
		 "Class %d with MSS %u configured with rate %u\n",
		 class_id, pktsize, max_tx_rate);

	/* bind VF to configured Traffic Class */
	fw_pfvf = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_PFVF) |
		   FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_PFVF_SCHEDCLASS_ETH));
	fw_class = class_id;
	ret = t4_set_params(adap, adap->mbox, adap->pf, vf + 1, 1, &fw_pfvf,
			    &fw_class);
	if (ret) {
		dev_err(adap->pdev_dev,
3048 3049
			"Err %d in binding PF %d VF %d to Traffic Class %d\n",
			ret, adap->pf, vf, class_id);
3050 3051 3052 3053 3054 3055 3056 3057
		return -EINVAL;
	}
	dev_info(adap->pdev_dev, "PF %d VF %d is bound to Class %d\n",
		 adap->pf, vf, class_id);
	adap->vfinfo[vf].tx_rate = max_tx_rate;
	return 0;
}

3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080
static int cxgb4_mgmt_set_vf_vlan(struct net_device *dev, int vf,
				  u16 vlan, u8 qos, __be16 vlan_proto)
{
	struct port_info *pi = netdev_priv(dev);
	struct adapter *adap = pi->adapter;
	int ret;

	if (vf >= adap->num_vfs || vlan > 4095 || qos > 7)
		return -EINVAL;

	if (vlan_proto != htons(ETH_P_8021Q) || qos != 0)
		return -EPROTONOSUPPORT;

	ret = t4_set_vlan_acl(adap, adap->mbox, vf + 1, vlan);
	if (!ret) {
		adap->vfinfo[vf].vlan = vlan;
		return 0;
	}

	dev_err(adap->pdev_dev, "Err %d %s VLAN ACL for PF/VF %d/%d\n",
		ret, (vlan ? "setting" : "clearing"), adap->pf, vf);
	return ret;
}
3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123

static int cxgb4_mgmt_set_vf_link_state(struct net_device *dev, int vf,
					int link)
{
	struct port_info *pi = netdev_priv(dev);
	struct adapter *adap = pi->adapter;
	u32 param, val;
	int ret = 0;

	if (vf >= adap->num_vfs)
		return -EINVAL;

	switch (link) {
	case IFLA_VF_LINK_STATE_AUTO:
		val = FW_VF_LINK_STATE_AUTO;
		break;

	case IFLA_VF_LINK_STATE_ENABLE:
		val = FW_VF_LINK_STATE_ENABLE;
		break;

	case IFLA_VF_LINK_STATE_DISABLE:
		val = FW_VF_LINK_STATE_DISABLE;
		break;

	default:
		return -EINVAL;
	}

	param = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_PFVF) |
		 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_PFVF_LINK_STATE));
	ret = t4_set_params(adap, adap->mbox, adap->pf, vf + 1, 1,
			    &param, &val);
	if (ret) {
		dev_err(adap->pdev_dev,
			"Error %d in setting PF %d VF %d link state\n",
			ret, adap->pf, vf);
		return -EINVAL;
	}

	adap->vfinfo[vf].link_state = link;
	return ret;
}
3124
#endif /* CONFIG_PCI_IOV */
3125

3126 3127 3128 3129 3130 3131 3132
static int cxgb_set_mac_addr(struct net_device *dev, void *p)
{
	int ret;
	struct sockaddr *addr = p;
	struct port_info *pi = netdev_priv(dev);

	if (!is_valid_ether_addr(addr->sa_data))
3133
		return -EADDRNOTAVAIL;
3134

3135 3136
	ret = cxgb4_update_mac_filt(pi, pi->viid, &pi->xact_addr_filt,
				    addr->sa_data, true, &pi->smt_idx);
3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150
	if (ret < 0)
		return ret;

	memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
	pi->xact_addr_filt = ret;
	return 0;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
static void cxgb_netpoll(struct net_device *dev)
{
	struct port_info *pi = netdev_priv(dev);
	struct adapter *adap = pi->adapter;

3151
	if (adap->flags & CXGB4_USING_MSIX) {
3152 3153 3154 3155 3156 3157 3158 3159 3160 3161
		int i;
		struct sge_eth_rxq *rx = &adap->sge.ethrxq[pi->first_qset];

		for (i = pi->nqsets; i; i--, rx++)
			t4_sge_intr_msix(0, &rx->rspq);
	} else
		t4_intr_handler(adap)(0, adap);
}
#endif

3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177
static int cxgb_set_tx_maxrate(struct net_device *dev, int index, u32 rate)
{
	struct port_info *pi = netdev_priv(dev);
	struct adapter *adap = pi->adapter;
	struct sched_class *e;
	struct ch_sched_params p;
	struct ch_sched_queue qe;
	u32 req_rate;
	int err = 0;

	if (!can_sched(dev))
		return -ENOTSUPP;

	if (index < 0 || index > pi->nqsets - 1)
		return -EINVAL;

3178
	if (!(adap->flags & CXGB4_FULL_INIT_DONE)) {
3179 3180 3181 3182 3183 3184 3185
		dev_err(adap->pdev_dev,
			"Failed to rate limit on queue %d. Link Down?\n",
			index);
		return -EINVAL;
	}

	/* Convert from Mbps to Kbps */
3186
	req_rate = rate * 1000;
3187

3188
	/* Max rate is 100 Gbps */
3189
	if (req_rate > SCHED_MAX_RATE_KBPS) {
3190
		dev_err(adap->pdev_dev,
3191
			"Invalid rate %u Mbps, Max rate is %u Mbps\n",
3192
			rate, SCHED_MAX_RATE_KBPS / 1000);
3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242
		return -ERANGE;
	}

	/* First unbind the queue from any existing class */
	memset(&qe, 0, sizeof(qe));
	qe.queue = index;
	qe.class = SCHED_CLS_NONE;

	err = cxgb4_sched_class_unbind(dev, (void *)(&qe), SCHED_QUEUE);
	if (err) {
		dev_err(adap->pdev_dev,
			"Unbinding Queue %d on port %d fail. Err: %d\n",
			index, pi->port_id, err);
		return err;
	}

	/* Queue already unbound */
	if (!req_rate)
		return 0;

	/* Fetch any available unused or matching scheduling class */
	memset(&p, 0, sizeof(p));
	p.type = SCHED_CLASS_TYPE_PACKET;
	p.u.params.level    = SCHED_CLASS_LEVEL_CL_RL;
	p.u.params.mode     = SCHED_CLASS_MODE_CLASS;
	p.u.params.rateunit = SCHED_CLASS_RATEUNIT_BITS;
	p.u.params.ratemode = SCHED_CLASS_RATEMODE_ABS;
	p.u.params.channel  = pi->tx_chan;
	p.u.params.class    = SCHED_CLS_NONE;
	p.u.params.minrate  = 0;
	p.u.params.maxrate  = req_rate;
	p.u.params.weight   = 0;
	p.u.params.pktsize  = dev->mtu;

	e = cxgb4_sched_class_alloc(dev, &p);
	if (!e)
		return -ENOMEM;

	/* Bind the queue to a scheduling class */
	memset(&qe, 0, sizeof(qe));
	qe.queue = index;
	qe.class = e->idx;

	err = cxgb4_sched_class_bind(dev, (void *)(&qe), SCHED_QUEUE);
	if (err)
		dev_err(adap->pdev_dev,
			"Queue rate limiting failed. Err: %d\n", err);
	return err;
}

3243
static int cxgb_setup_tc_flower(struct net_device *dev,
3244
				struct flow_cls_offload *cls_flower)
3245 3246
{
	switch (cls_flower->command) {
3247
	case FLOW_CLS_REPLACE:
3248
		return cxgb4_tc_flower_replace(dev, cls_flower);
3249
	case FLOW_CLS_DESTROY:
3250
		return cxgb4_tc_flower_destroy(dev, cls_flower);
3251
	case FLOW_CLS_STATS:
3252 3253 3254 3255 3256 3257
		return cxgb4_tc_flower_stats(dev, cls_flower);
	default:
		return -EOPNOTSUPP;
	}
}

3258 3259 3260 3261 3262 3263
static int cxgb_setup_tc_cls_u32(struct net_device *dev,
				 struct tc_cls_u32_offload *cls_u32)
{
	switch (cls_u32->command) {
	case TC_CLSU32_NEW_KNODE:
	case TC_CLSU32_REPLACE_KNODE:
3264
		return cxgb4_config_knode(dev, cls_u32);
3265
	case TC_CLSU32_DELETE_KNODE:
3266
		return cxgb4_delete_knode(dev, cls_u32);
3267 3268 3269 3270 3271
	default:
		return -EOPNOTSUPP;
	}
}

3272
static int cxgb_setup_tc_matchall(struct net_device *dev,
3273 3274
				  struct tc_cls_matchall_offload *cls_matchall,
				  bool ingress)
3275 3276 3277 3278 3279 3280 3281 3282
{
	struct adapter *adap = netdev2adap(dev);

	if (!adap->tc_matchall)
		return -ENOMEM;

	switch (cls_matchall->command) {
	case TC_CLSMATCHALL_REPLACE:
3283
		return cxgb4_tc_matchall_replace(dev, cls_matchall, ingress);
3284
	case TC_CLSMATCHALL_DESTROY:
3285 3286 3287 3288 3289
		return cxgb4_tc_matchall_destroy(dev, cls_matchall, ingress);
	case TC_CLSMATCHALL_STATS:
		if (ingress)
			return cxgb4_tc_matchall_stats(dev, cls_matchall);
		break;
3290 3291 3292 3293 3294 3295 3296 3297 3298
	default:
		break;
	}

	return -EOPNOTSUPP;
}

static int cxgb_setup_tc_block_ingress_cb(enum tc_setup_type type,
					  void *type_data, void *cb_priv)
3299
{
3300
	struct net_device *dev = cb_priv;
3301 3302 3303
	struct port_info *pi = netdev2pinfo(dev);
	struct adapter *adap = netdev2adap(dev);

3304
	if (!(adap->flags & CXGB4_FULL_INIT_DONE)) {
3305 3306 3307 3308 3309 3310
		dev_err(adap->pdev_dev,
			"Failed to setup tc on port %d. Link Down?\n",
			pi->port_id);
		return -EINVAL;
	}

3311
	if (!tc_cls_can_offload_and_chain0(dev, type_data))
3312 3313
		return -EOPNOTSUPP;

3314 3315
	switch (type) {
	case TC_SETUP_CLSU32:
3316
		return cxgb_setup_tc_cls_u32(dev, type_data);
3317 3318
	case TC_SETUP_CLSFLOWER:
		return cxgb_setup_tc_flower(dev, type_data);
3319 3320
	case TC_SETUP_CLSMATCHALL:
		return cxgb_setup_tc_matchall(dev, type_data, true);
3321 3322
	default:
		return -EOPNOTSUPP;
3323 3324 3325
	}
}

3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344
static int cxgb_setup_tc_block_egress_cb(enum tc_setup_type type,
					 void *type_data, void *cb_priv)
{
	struct net_device *dev = cb_priv;
	struct port_info *pi = netdev2pinfo(dev);
	struct adapter *adap = netdev2adap(dev);

	if (!(adap->flags & CXGB4_FULL_INIT_DONE)) {
		dev_err(adap->pdev_dev,
			"Failed to setup tc on port %d. Link Down?\n",
			pi->port_id);
		return -EINVAL;
	}

	if (!tc_cls_can_offload_and_chain0(dev, type_data))
		return -EOPNOTSUPP;

	switch (type) {
	case TC_SETUP_CLSMATCHALL:
3345
		return cxgb_setup_tc_matchall(dev, type_data, false);
3346 3347 3348 3349 3350 3351 3352
	default:
		break;
	}

	return -EOPNOTSUPP;
}

3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363
static int cxgb_setup_tc_mqprio(struct net_device *dev,
				struct tc_mqprio_qopt_offload *mqprio)
{
	struct adapter *adap = netdev2adap(dev);

	if (!is_ethofld(adap) || !adap->tc_mqprio)
		return -ENOMEM;

	return cxgb4_setup_tc_mqprio(dev, mqprio);
}

3364 3365
static LIST_HEAD(cxgb_block_cb_list);

3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385
static int cxgb_setup_tc_block(struct net_device *dev,
			       struct flow_block_offload *f)
{
	struct port_info *pi = netdev_priv(dev);
	flow_setup_cb_t *cb;
	bool ingress_only;

	pi->tc_block_shared = f->block_shared;
	if (f->binder_type == FLOW_BLOCK_BINDER_TYPE_CLSACT_EGRESS) {
		cb = cxgb_setup_tc_block_egress_cb;
		ingress_only = false;
	} else {
		cb = cxgb_setup_tc_block_ingress_cb;
		ingress_only = true;
	}

	return flow_block_cb_setup_simple(f, &cxgb_block_cb_list,
					  cb, pi, dev, ingress_only);
}

3386 3387 3388 3389
static int cxgb_setup_tc(struct net_device *dev, enum tc_setup_type type,
			 void *type_data)
{
	switch (type) {
3390 3391
	case TC_SETUP_QDISC_MQPRIO:
		return cxgb_setup_tc_mqprio(dev, type_data);
3392
	case TC_SETUP_BLOCK:
3393
		return cxgb_setup_tc_block(dev, type_data);
3394 3395 3396 3397 3398
	default:
		return -EOPNOTSUPP;
	}
}

3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423
static void cxgb_del_udp_tunnel(struct net_device *netdev,
				struct udp_tunnel_info *ti)
{
	struct port_info *pi = netdev_priv(netdev);
	struct adapter *adapter = pi->adapter;
	unsigned int chip_ver = CHELSIO_CHIP_VERSION(adapter->params.chip);
	u8 match_all_mac[] = { 0, 0, 0, 0, 0, 0 };
	int ret = 0, i;

	if (chip_ver < CHELSIO_T6)
		return;

	switch (ti->type) {
	case UDP_TUNNEL_TYPE_VXLAN:
		if (!adapter->vxlan_port_cnt ||
		    adapter->vxlan_port != ti->port)
			return; /* Invalid VxLAN destination port */

		adapter->vxlan_port_cnt--;
		if (adapter->vxlan_port_cnt)
			return;

		adapter->vxlan_port = 0;
		t4_write_reg(adapter, MPS_RX_VXLAN_TYPE_A, 0);
		break;
3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434
	case UDP_TUNNEL_TYPE_GENEVE:
		if (!adapter->geneve_port_cnt ||
		    adapter->geneve_port != ti->port)
			return; /* Invalid GENEVE destination port */

		adapter->geneve_port_cnt--;
		if (adapter->geneve_port_cnt)
			return;

		adapter->geneve_port = 0;
		t4_write_reg(adapter, MPS_RX_GENEVE_TYPE_A, 0);
3435
		break;
3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450
	default:
		return;
	}

	/* Matchall mac entries can be deleted only after all tunnel ports
	 * are brought down or removed.
	 */
	if (!adapter->rawf_cnt)
		return;
	for_each_port(adapter, i) {
		pi = adap2pinfo(adapter, i);
		ret = t4_free_raw_mac_filt(adapter, pi->viid,
					   match_all_mac, match_all_mac,
					   adapter->rawf_start +
					    pi->port_id,
3451
					   1, pi->port_id, false);
3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468
		if (ret < 0) {
			netdev_info(netdev, "Failed to free mac filter entry, for port %d\n",
				    i);
			return;
		}
	}
}

static void cxgb_add_udp_tunnel(struct net_device *netdev,
				struct udp_tunnel_info *ti)
{
	struct port_info *pi = netdev_priv(netdev);
	struct adapter *adapter = pi->adapter;
	unsigned int chip_ver = CHELSIO_CHIP_VERSION(adapter->params.chip);
	u8 match_all_mac[] = { 0, 0, 0, 0, 0, 0 };
	int i, ret;

3469
	if (chip_ver < CHELSIO_T6 || !adapter->rawf_cnt)
3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498
		return;

	switch (ti->type) {
	case UDP_TUNNEL_TYPE_VXLAN:
		/* Callback for adding vxlan port can be called with the same
		 * port for both IPv4 and IPv6. We should not disable the
		 * offloading when the same port for both protocols is added
		 * and later one of them is removed.
		 */
		if (adapter->vxlan_port_cnt &&
		    adapter->vxlan_port == ti->port) {
			adapter->vxlan_port_cnt++;
			return;
		}

		/* We will support only one VxLAN port */
		if (adapter->vxlan_port_cnt) {
			netdev_info(netdev, "UDP port %d already offloaded, not adding port %d\n",
				    be16_to_cpu(adapter->vxlan_port),
				    be16_to_cpu(ti->port));
			return;
		}

		adapter->vxlan_port = ti->port;
		adapter->vxlan_port_cnt = 1;

		t4_write_reg(adapter, MPS_RX_VXLAN_TYPE_A,
			     VXLAN_V(be16_to_cpu(ti->port)) | VXLAN_EN_F);
		break;
3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518
	case UDP_TUNNEL_TYPE_GENEVE:
		if (adapter->geneve_port_cnt &&
		    adapter->geneve_port == ti->port) {
			adapter->geneve_port_cnt++;
			return;
		}

		/* We will support only one GENEVE port */
		if (adapter->geneve_port_cnt) {
			netdev_info(netdev, "UDP port %d already offloaded, not adding port %d\n",
				    be16_to_cpu(adapter->geneve_port),
				    be16_to_cpu(ti->port));
			return;
		}

		adapter->geneve_port = ti->port;
		adapter->geneve_port_cnt = 1;

		t4_write_reg(adapter, MPS_RX_GENEVE_TYPE_A,
			     GENEVE_V(be16_to_cpu(ti->port)) | GENEVE_EN_F);
3519
		break;
3520 3521 3522 3523 3524 3525 3526 3527 3528 3529
	default:
		return;
	}

	/* Create a 'match all' mac filter entry for inner mac,
	 * if raw mac interface is supported. Once the linux kernel provides
	 * driver entry points for adding/deleting the inner mac addresses,
	 * we will remove this 'match all' entry and fallback to adding
	 * exact match filters.
	 */
3530 3531 3532 3533 3534 3535 3536 3537
	for_each_port(adapter, i) {
		pi = adap2pinfo(adapter, i);

		ret = t4_alloc_raw_mac_filt(adapter, pi->viid,
					    match_all_mac,
					    match_all_mac,
					    adapter->rawf_start +
					    pi->port_id,
3538
					    1, pi->port_id, false);
3539 3540 3541 3542 3543
		if (ret < 0) {
			netdev_info(netdev, "Failed to allocate a mac filter entry, not adding port %d\n",
				    be16_to_cpu(ti->port));
			cxgb_del_udp_tunnel(netdev, ti);
			return;
3544 3545 3546 3547
		}
	}
}

3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565
static netdev_features_t cxgb_features_check(struct sk_buff *skb,
					     struct net_device *dev,
					     netdev_features_t features)
{
	struct port_info *pi = netdev_priv(dev);
	struct adapter *adapter = pi->adapter;

	if (CHELSIO_CHIP_VERSION(adapter->params.chip) < CHELSIO_T6)
		return features;

	/* Check if hw supports offload for this packet */
	if (!skb->encapsulation || cxgb_encap_offload_supported(skb))
		return features;

	/* Offload is not supported for this encapsulated packet */
	return features & ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
}

3566 3567 3568 3569 3570 3571 3572 3573 3574 3575
static netdev_features_t cxgb_fix_features(struct net_device *dev,
					   netdev_features_t features)
{
	/* Disable GRO, if RX_CSUM is disabled */
	if (!(features & NETIF_F_RXCSUM))
		features &= ~NETIF_F_GRO;

	return features;
}

3576 3577 3578
static const struct net_device_ops cxgb4_netdev_ops = {
	.ndo_open             = cxgb_open,
	.ndo_stop             = cxgb_close,
3579
	.ndo_start_xmit       = t4_start_xmit,
3580
	.ndo_select_queue     =	cxgb_select_queue,
3581
	.ndo_get_stats64      = cxgb_get_stats,
3582 3583
	.ndo_set_rx_mode      = cxgb_set_rxmode,
	.ndo_set_mac_address  = cxgb_set_mac_addr,
3584
	.ndo_set_features     = cxgb_set_features,
3585 3586 3587 3588 3589 3590
	.ndo_validate_addr    = eth_validate_addr,
	.ndo_do_ioctl         = cxgb_ioctl,
	.ndo_change_mtu       = cxgb_change_mtu,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller  = cxgb_netpoll,
#endif
V
Varun Prakash 已提交
3591 3592 3593 3594
#ifdef CONFIG_CHELSIO_T4_FCOE
	.ndo_fcoe_enable      = cxgb_fcoe_enable,
	.ndo_fcoe_disable     = cxgb_fcoe_disable,
#endif /* CONFIG_CHELSIO_T4_FCOE */
3595
	.ndo_set_tx_maxrate   = cxgb_set_tx_maxrate,
3596
	.ndo_setup_tc         = cxgb_setup_tc,
3597 3598
	.ndo_udp_tunnel_add   = cxgb_add_udp_tunnel,
	.ndo_udp_tunnel_del   = cxgb_del_udp_tunnel,
3599
	.ndo_features_check   = cxgb_features_check,
3600
	.ndo_fix_features     = cxgb_fix_features,
3601 3602
};

3603
#ifdef CONFIG_PCI_IOV
3604
static const struct net_device_ops cxgb4_mgmt_netdev_ops = {
3605 3606 3607 3608 3609 3610 3611
	.ndo_open               = cxgb4_mgmt_open,
	.ndo_set_vf_mac         = cxgb4_mgmt_set_vf_mac,
	.ndo_get_vf_config      = cxgb4_mgmt_get_vf_config,
	.ndo_set_vf_rate        = cxgb4_mgmt_set_vf_rate,
	.ndo_get_phys_port_id   = cxgb4_mgmt_get_phys_port_id,
	.ndo_set_vf_vlan        = cxgb4_mgmt_set_vf_vlan,
	.ndo_set_vf_link_state	= cxgb4_mgmt_set_vf_link_state,
3612
};
3613
#endif
3614

G
Ganesh Goudar 已提交
3615 3616
static void cxgb4_mgmt_get_drvinfo(struct net_device *dev,
				   struct ethtool_drvinfo *info)
3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627
{
	struct adapter *adapter = netdev2adap(dev);

	strlcpy(info->driver, cxgb4_driver_name, sizeof(info->driver));
	strlcpy(info->version, cxgb4_driver_version,
		sizeof(info->version));
	strlcpy(info->bus_info, pci_name(adapter->pdev),
		sizeof(info->bus_info));
}

static const struct ethtool_ops cxgb4_mgmt_ethtool_ops = {
G
Ganesh Goudar 已提交
3628
	.get_drvinfo       = cxgb4_mgmt_get_drvinfo,
3629 3630
};

3631 3632 3633 3634 3635 3636 3637 3638
static void notify_fatal_err(struct work_struct *work)
{
	struct adapter *adap;

	adap = container_of(work, struct adapter, fatal_err_notify_task);
	notify_ulds(adap, CXGB4_STATE_FATAL_ERROR);
}

3639 3640
void t4_fatal_err(struct adapter *adap)
{
3641 3642
	int port;

3643 3644 3645
	if (pci_channel_offline(adap->pdev))
		return;

3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661
	/* Disable the SGE since ULDs are going to free resources that
	 * could be exposed to the adapter.  RDMA MWs for example...
	 */
	t4_shutdown_adapter(adap);
	for_each_port(adap, port) {
		struct net_device *dev = adap->port[port];

		/* If we get here in very early initialization the network
		 * devices may not have been set up yet.
		 */
		if (!dev)
			continue;

		netif_tx_stop_all_queues(dev);
		netif_carrier_off(dev);
	}
3662
	dev_alert(adap->pdev_dev, "encountered fatal error, adapter stopped\n");
3663
	queue_work(adap->workq, &adap->fatal_err_notify_task);
3664 3665 3666 3667
}

static void setup_memwin(struct adapter *adap)
{
3668
	u32 nic_win_base = t4_get_util_window(adap);
3669

3670
	t4_setup_memwin(adap, nic_win_base, MEMWIN_NIC);
3671 3672 3673 3674
}

static void setup_memwin_rdma(struct adapter *adap)
{
3675
	if (adap->vres.ocq.size) {
3676 3677
		u32 start;
		unsigned int sz_kb;
3678

3679 3680 3681
		start = t4_read_pcie_cfg4(adap, PCI_BASE_ADDRESS_2);
		start &= PCI_BASE_ADDRESS_MEM_MASK;
		start += OCQ_WIN_OFFSET(adap->pdev, &adap->vres);
3682 3683
		sz_kb = roundup_pow_of_two(adap->vres.ocq.size) >> 10;
		t4_write_reg(adap,
3684 3685
			     PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_BASE_WIN_A, 3),
			     start | BIR_V(1) | WINDOW_V(ilog2(sz_kb)));
3686
		t4_write_reg(adap,
3687
			     PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_OFFSET_A, 3),
3688 3689
			     adap->vres.ocq.start);
		t4_read_reg(adap,
3690
			    PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_OFFSET_A, 3));
3691
	}
3692 3693
}

A
Arjun Vynipadath 已提交
3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801
/* HMA Definitions */

/* The maximum number of address that can be send in a single FW cmd */
#define HMA_MAX_ADDR_IN_CMD	5

#define HMA_PAGE_SIZE		PAGE_SIZE

#define HMA_MAX_NO_FW_ADDRESS	(16 << 10)  /* FW supports 16K addresses */

#define HMA_PAGE_ORDER					\
	((HMA_PAGE_SIZE < HMA_MAX_NO_FW_ADDRESS) ?	\
	ilog2(HMA_MAX_NO_FW_ADDRESS / HMA_PAGE_SIZE) : 0)

/* The minimum and maximum possible HMA sizes that can be specified in the FW
 * configuration(in units of MB).
 */
#define HMA_MIN_TOTAL_SIZE	1
#define HMA_MAX_TOTAL_SIZE				\
	(((HMA_PAGE_SIZE << HMA_PAGE_ORDER) *		\
	  HMA_MAX_NO_FW_ADDRESS) >> 20)

static void adap_free_hma_mem(struct adapter *adapter)
{
	struct scatterlist *iter;
	struct page *page;
	int i;

	if (!adapter->hma.sgt)
		return;

	if (adapter->hma.flags & HMA_DMA_MAPPED_FLAG) {
		dma_unmap_sg(adapter->pdev_dev, adapter->hma.sgt->sgl,
			     adapter->hma.sgt->nents, PCI_DMA_BIDIRECTIONAL);
		adapter->hma.flags &= ~HMA_DMA_MAPPED_FLAG;
	}

	for_each_sg(adapter->hma.sgt->sgl, iter,
		    adapter->hma.sgt->orig_nents, i) {
		page = sg_page(iter);
		if (page)
			__free_pages(page, HMA_PAGE_ORDER);
	}

	kfree(adapter->hma.phy_addr);
	sg_free_table(adapter->hma.sgt);
	kfree(adapter->hma.sgt);
	adapter->hma.sgt = NULL;
}

static int adap_config_hma(struct adapter *adapter)
{
	struct scatterlist *sgl, *iter;
	struct sg_table *sgt;
	struct page *newpage;
	unsigned int i, j, k;
	u32 param, hma_size;
	unsigned int ncmds;
	size_t page_size;
	u32 page_order;
	int node, ret;

	/* HMA is supported only for T6+ cards.
	 * Avoid initializing HMA in kdump kernels.
	 */
	if (is_kdump_kernel() ||
	    CHELSIO_CHIP_VERSION(adapter->params.chip) < CHELSIO_T6)
		return 0;

	/* Get the HMA region size required by fw */
	param = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
		 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_HMA_SIZE));
	ret = t4_query_params(adapter, adapter->mbox, adapter->pf, 0,
			      1, &param, &hma_size);
	/* An error means card has its own memory or HMA is not supported by
	 * the firmware. Return without any errors.
	 */
	if (ret || !hma_size)
		return 0;

	if (hma_size < HMA_MIN_TOTAL_SIZE ||
	    hma_size > HMA_MAX_TOTAL_SIZE) {
		dev_err(adapter->pdev_dev,
			"HMA size %uMB beyond bounds(%u-%lu)MB\n",
			hma_size, HMA_MIN_TOTAL_SIZE, HMA_MAX_TOTAL_SIZE);
		return -EINVAL;
	}

	page_size = HMA_PAGE_SIZE;
	page_order = HMA_PAGE_ORDER;
	adapter->hma.sgt = kzalloc(sizeof(*adapter->hma.sgt), GFP_KERNEL);
	if (unlikely(!adapter->hma.sgt)) {
		dev_err(adapter->pdev_dev, "HMA SG table allocation failed\n");
		return -ENOMEM;
	}
	sgt = adapter->hma.sgt;
	/* FW returned value will be in MB's
	 */
	sgt->orig_nents = (hma_size << 20) / (page_size << page_order);
	if (sg_alloc_table(sgt, sgt->orig_nents, GFP_KERNEL)) {
		dev_err(adapter->pdev_dev, "HMA SGL allocation failed\n");
		kfree(adapter->hma.sgt);
		adapter->hma.sgt = NULL;
		return -ENOMEM;
	}

	sgl = adapter->hma.sgt->sgl;
	node = dev_to_node(adapter->pdev_dev);
	for_each_sg(sgl, iter, sgt->orig_nents, i) {
G
Ganesh Goudar 已提交
3802 3803
		newpage = alloc_pages_node(node, __GFP_NOWARN | GFP_KERNEL |
					   __GFP_ZERO, page_order);
A
Arjun Vynipadath 已提交
3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893
		if (!newpage) {
			dev_err(adapter->pdev_dev,
				"Not enough memory for HMA page allocation\n");
			ret = -ENOMEM;
			goto free_hma;
		}
		sg_set_page(iter, newpage, page_size << page_order, 0);
	}

	sgt->nents = dma_map_sg(adapter->pdev_dev, sgl, sgt->orig_nents,
				DMA_BIDIRECTIONAL);
	if (!sgt->nents) {
		dev_err(adapter->pdev_dev,
			"Not enough memory for HMA DMA mapping");
		ret = -ENOMEM;
		goto free_hma;
	}
	adapter->hma.flags |= HMA_DMA_MAPPED_FLAG;

	adapter->hma.phy_addr = kcalloc(sgt->nents, sizeof(dma_addr_t),
					GFP_KERNEL);
	if (unlikely(!adapter->hma.phy_addr))
		goto free_hma;

	for_each_sg(sgl, iter, sgt->nents, i) {
		newpage = sg_page(iter);
		adapter->hma.phy_addr[i] = sg_dma_address(iter);
	}

	ncmds = DIV_ROUND_UP(sgt->nents, HMA_MAX_ADDR_IN_CMD);
	/* Pass on the addresses to firmware */
	for (i = 0, k = 0; i < ncmds; i++, k += HMA_MAX_ADDR_IN_CMD) {
		struct fw_hma_cmd hma_cmd;
		u8 naddr = HMA_MAX_ADDR_IN_CMD;
		u8 soc = 0, eoc = 0;
		u8 hma_mode = 1; /* Presently we support only Page table mode */

		soc = (i == 0) ? 1 : 0;
		eoc = (i == ncmds - 1) ? 1 : 0;

		/* For last cmd, set naddr corresponding to remaining
		 * addresses
		 */
		if (i == ncmds - 1) {
			naddr = sgt->nents % HMA_MAX_ADDR_IN_CMD;
			naddr = naddr ? naddr : HMA_MAX_ADDR_IN_CMD;
		}
		memset(&hma_cmd, 0, sizeof(hma_cmd));
		hma_cmd.op_pkd = htonl(FW_CMD_OP_V(FW_HMA_CMD) |
				       FW_CMD_REQUEST_F | FW_CMD_WRITE_F);
		hma_cmd.retval_len16 = htonl(FW_LEN16(hma_cmd));

		hma_cmd.mode_to_pcie_params =
			htonl(FW_HMA_CMD_MODE_V(hma_mode) |
			      FW_HMA_CMD_SOC_V(soc) | FW_HMA_CMD_EOC_V(eoc));

		/* HMA cmd size specified in MB's */
		hma_cmd.naddr_size =
			htonl(FW_HMA_CMD_SIZE_V(hma_size) |
			      FW_HMA_CMD_NADDR_V(naddr));

		/* Total Page size specified in units of 4K */
		hma_cmd.addr_size_pkd =
			htonl(FW_HMA_CMD_ADDR_SIZE_V
				((page_size << page_order) >> 12));

		/* Fill the 5 addresses */
		for (j = 0; j < naddr; j++) {
			hma_cmd.phy_address[j] =
				cpu_to_be64(adapter->hma.phy_addr[j + k]);
		}
		ret = t4_wr_mbox(adapter, adapter->mbox, &hma_cmd,
				 sizeof(hma_cmd), &hma_cmd);
		if (ret) {
			dev_err(adapter->pdev_dev,
				"HMA FW command failed with err %d\n", ret);
			goto free_hma;
		}
	}

	if (!ret)
		dev_info(adapter->pdev_dev,
			 "Reserved %uMB host memory for HMA\n", hma_size);
	return ret;

free_hma:
	adap_free_hma_mem(adapter);
	return ret;
}

3894 3895 3896 3897 3898
static int adap_init1(struct adapter *adap, struct fw_caps_config_cmd *c)
{
	u32 v;
	int ret;

3899 3900 3901 3902 3903 3904 3905 3906 3907 3908
	/* Now that we've successfully configured and initialized the adapter
	 * can ask the Firmware what resources it has provisioned for us.
	 */
	ret = t4_get_pfres(adap);
	if (ret) {
		dev_err(adap->pdev_dev,
			"Unable to retrieve resource provisioning information\n");
		return ret;
	}

3909 3910
	/* get device capabilities */
	memset(c, 0, sizeof(*c));
3911 3912
	c->op_to_write = htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
			       FW_CMD_REQUEST_F | FW_CMD_READ_F);
3913
	c->cfvalid_to_len16 = htonl(FW_LEN16(*c));
3914
	ret = t4_wr_mbox(adap, adap->mbox, c, sizeof(*c), c);
3915 3916 3917
	if (ret < 0)
		return ret;

3918 3919
	c->op_to_write = htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
			       FW_CMD_REQUEST_F | FW_CMD_WRITE_F);
3920
	ret = t4_wr_mbox(adap, adap->mbox, c, sizeof(*c), NULL);
3921 3922 3923
	if (ret < 0)
		return ret;

3924
	ret = t4_config_glbl_rss(adap, adap->pf,
3925
				 FW_RSS_GLB_CONFIG_CMD_MODE_BASICVIRTUAL,
3926 3927
				 FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_F |
				 FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_F);
3928 3929 3930
	if (ret < 0)
		return ret;

3931
	ret = t4_cfg_pfvf(adap, adap->mbox, adap->pf, 0, adap->sge.egr_sz, 64,
3932 3933
			  MAX_INGQ, 0, 0, 4, 0xf, 0xf, 16, FW_CMD_CAP_PF,
			  FW_CMD_CAP_PF);
3934 3935 3936 3937 3938 3939
	if (ret < 0)
		return ret;

	t4_sge_init(adap);

	/* tweak some settings */
3940
	t4_write_reg(adap, TP_SHIFT_CNT_A, 0x64f8849);
3941
	t4_write_reg(adap, ULP_RX_TDDP_PSZ_A, HPZ0_V(PAGE_SHIFT - 12));
3942 3943 3944
	t4_write_reg(adap, TP_PIO_ADDR_A, TP_INGRESS_CONFIG_A);
	v = t4_read_reg(adap, TP_PIO_DATA_A);
	t4_write_reg(adap, TP_PIO_DATA_A, v & ~CSUM_HAS_PSEUDO_HDR_F);
3945

3946 3947
	/* first 4 Tx modulation queues point to consecutive Tx channels */
	adap->params.tp.tx_modq_map = 0xE4;
3948 3949
	t4_write_reg(adap, TP_TX_MOD_QUEUE_REQ_MAP_A,
		     TX_MOD_QUEUE_REQ_MAP_V(adap->params.tp.tx_modq_map));
3950 3951 3952

	/* associate each Tx modulation queue with consecutive Tx channels */
	v = 0x84218421;
3953
	t4_write_indirect(adap, TP_PIO_ADDR_A, TP_PIO_DATA_A,
3954
			  &v, 1, TP_TX_SCHED_HDR_A);
3955
	t4_write_indirect(adap, TP_PIO_ADDR_A, TP_PIO_DATA_A,
3956
			  &v, 1, TP_TX_SCHED_FIFO_A);
3957
	t4_write_indirect(adap, TP_PIO_ADDR_A, TP_PIO_DATA_A,
3958
			  &v, 1, TP_TX_SCHED_PCMD_A);
3959 3960 3961

#define T4_TX_MODQ_10G_WEIGHT_DEFAULT 16 /* in KB units */
	if (is_offload(adap)) {
3962 3963 3964 3965 3966 3967 3968 3969 3970 3971
		t4_write_reg(adap, TP_TX_MOD_QUEUE_WEIGHT0_A,
			     TX_MODQ_WEIGHT0_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
			     TX_MODQ_WEIGHT1_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
			     TX_MODQ_WEIGHT2_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
			     TX_MODQ_WEIGHT3_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT));
		t4_write_reg(adap, TP_TX_MOD_CHANNEL_WEIGHT_A,
			     TX_MODQ_WEIGHT0_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
			     TX_MODQ_WEIGHT1_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
			     TX_MODQ_WEIGHT2_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
			     TX_MODQ_WEIGHT3_V(T4_TX_MODQ_10G_WEIGHT_DEFAULT));
3972 3973
	}

3974
	/* get basic stuff going */
3975
	return t4_early_init(adap, adap->pf);
3976 3977
}

3978 3979 3980 3981 3982
/*
 * Max # of ATIDs.  The absolute HW max is 16K but we keep it lower.
 */
#define MAX_ATIDS 8192U

3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016
/*
 * Phase 0 of initialization: contact FW, obtain config, perform basic init.
 *
 * If the firmware we're dealing with has Configuration File support, then
 * we use that to perform all configuration
 */

/*
 * Tweak configuration based on module parameters, etc.  Most of these have
 * defaults assigned to them by Firmware Configuration Files (if we're using
 * them) but need to be explicitly set if we're using hard-coded
 * initialization.  But even in the case of using Firmware Configuration
 * Files, we'd like to expose the ability to change these via module
 * parameters so these are essentially common tweaks/settings for
 * Configuration Files and hard-coded initialization ...
 */
static int adap_init0_tweaks(struct adapter *adapter)
{
	/*
	 * Fix up various Host-Dependent Parameters like Page Size, Cache
	 * Line Size, etc.  The firmware default is for a 4KB Page Size and
	 * 64B Cache Line Size ...
	 */
	t4_fixup_host_params(adapter, PAGE_SIZE, L1_CACHE_BYTES);

	/*
	 * Process module parameters which affect early initialization.
	 */
	if (rx_dma_offset != 2 && rx_dma_offset != 0) {
		dev_err(&adapter->pdev->dev,
			"Ignoring illegal rx_dma_offset=%d, using 2\n",
			rx_dma_offset);
		rx_dma_offset = 2;
	}
4017 4018 4019
	t4_set_reg_field(adapter, SGE_CONTROL_A,
			 PKTSHIFT_V(PKTSHIFT_M),
			 PKTSHIFT_V(rx_dma_offset));
4020 4021 4022 4023 4024

	/*
	 * Don't include the "IP Pseudo Header" in CPL_RX_PKT checksums: Linux
	 * adds the pseudo header itself.
	 */
4025 4026
	t4_tp_wr_bits_indirect(adapter, TP_INGRESS_CONFIG_A,
			       CSUM_HAS_PSEUDO_HDR_F, 0);
4027 4028 4029 4030

	return 0;
}

4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166
/* 10Gb/s-BT PHY Support. chip-external 10Gb/s-BT PHYs are complex chips
 * unto themselves and they contain their own firmware to perform their
 * tasks ...
 */
static int phy_aq1202_version(const u8 *phy_fw_data,
			      size_t phy_fw_size)
{
	int offset;

	/* At offset 0x8 you're looking for the primary image's
	 * starting offset which is 3 Bytes wide
	 *
	 * At offset 0xa of the primary image, you look for the offset
	 * of the DRAM segment which is 3 Bytes wide.
	 *
	 * The FW version is at offset 0x27e of the DRAM and is 2 Bytes
	 * wide
	 */
	#define be16(__p) (((__p)[0] << 8) | (__p)[1])
	#define le16(__p) ((__p)[0] | ((__p)[1] << 8))
	#define le24(__p) (le16(__p) | ((__p)[2] << 16))

	offset = le24(phy_fw_data + 0x8) << 12;
	offset = le24(phy_fw_data + offset + 0xa);
	return be16(phy_fw_data + offset + 0x27e);

	#undef be16
	#undef le16
	#undef le24
}

static struct info_10gbt_phy_fw {
	unsigned int phy_fw_id;		/* PCI Device ID */
	char *phy_fw_file;		/* /lib/firmware/ PHY Firmware file */
	int (*phy_fw_version)(const u8 *phy_fw_data, size_t phy_fw_size);
	int phy_flash;			/* Has FLASH for PHY Firmware */
} phy_info_array[] = {
	{
		PHY_AQ1202_DEVICEID,
		PHY_AQ1202_FIRMWARE,
		phy_aq1202_version,
		1,
	},
	{
		PHY_BCM84834_DEVICEID,
		PHY_BCM84834_FIRMWARE,
		NULL,
		0,
	},
	{ 0, NULL, NULL },
};

static struct info_10gbt_phy_fw *find_phy_info(int devid)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(phy_info_array); i++) {
		if (phy_info_array[i].phy_fw_id == devid)
			return &phy_info_array[i];
	}
	return NULL;
}

/* Handle updating of chip-external 10Gb/s-BT PHY firmware.  This needs to
 * happen after the FW_RESET_CMD but before the FW_INITIALIZE_CMD.  On error
 * we return a negative error number.  If we transfer new firmware we return 1
 * (from t4_load_phy_fw()).  If we don't do anything we return 0.
 */
static int adap_init0_phy(struct adapter *adap)
{
	const struct firmware *phyf;
	int ret;
	struct info_10gbt_phy_fw *phy_info;

	/* Use the device ID to determine which PHY file to flash.
	 */
	phy_info = find_phy_info(adap->pdev->device);
	if (!phy_info) {
		dev_warn(adap->pdev_dev,
			 "No PHY Firmware file found for this PHY\n");
		return -EOPNOTSUPP;
	}

	/* If we have a T4 PHY firmware file under /lib/firmware/cxgb4/, then
	 * use that. The adapter firmware provides us with a memory buffer
	 * where we can load a PHY firmware file from the host if we want to
	 * override the PHY firmware File in flash.
	 */
	ret = request_firmware_direct(&phyf, phy_info->phy_fw_file,
				      adap->pdev_dev);
	if (ret < 0) {
		/* For adapters without FLASH attached to PHY for their
		 * firmware, it's obviously a fatal error if we can't get the
		 * firmware to the adapter.  For adapters with PHY firmware
		 * FLASH storage, it's worth a warning if we can't find the
		 * PHY Firmware but we'll neuter the error ...
		 */
		dev_err(adap->pdev_dev, "unable to find PHY Firmware image "
			"/lib/firmware/%s, error %d\n",
			phy_info->phy_fw_file, -ret);
		if (phy_info->phy_flash) {
			int cur_phy_fw_ver = 0;

			t4_phy_fw_ver(adap, &cur_phy_fw_ver);
			dev_warn(adap->pdev_dev, "continuing with, on-adapter "
				 "FLASH copy, version %#x\n", cur_phy_fw_ver);
			ret = 0;
		}

		return ret;
	}

	/* Load PHY Firmware onto adapter.
	 */
	ret = t4_load_phy_fw(adap, MEMWIN_NIC, &adap->win0_lock,
			     phy_info->phy_fw_version,
			     (u8 *)phyf->data, phyf->size);
	if (ret < 0)
		dev_err(adap->pdev_dev, "PHY Firmware transfer error %d\n",
			-ret);
	else if (ret > 0) {
		int new_phy_fw_ver = 0;

		if (phy_info->phy_fw_version)
			new_phy_fw_ver = phy_info->phy_fw_version(phyf->data,
								  phyf->size);
		dev_info(adap->pdev_dev, "Successfully transferred PHY "
			 "Firmware /lib/firmware/%s, version %#x\n",
			 phy_info->phy_fw_file, new_phy_fw_ver);
	}

	release_firmware(phyf);

	return ret;
}

4167 4168 4169 4170 4171
/*
 * Attempt to initialize the adapter via a Firmware Configuration File.
 */
static int adap_init0_config(struct adapter *adapter, int reset)
{
4172 4173
	char *fw_config_file, fw_config_file_path[256];
	u32 finiver, finicsum, cfcsum, param, val;
4174 4175
	struct fw_caps_config_cmd caps_cmd;
	unsigned long mtype = 0, maddr = 0;
4176
	const struct firmware *cf;
4177
	char *config_name = NULL;
4178 4179
	int config_issued = 0;
	int ret;
4180 4181 4182 4183 4184 4185

	/*
	 * Reset device if necessary.
	 */
	if (reset) {
		ret = t4_fw_reset(adapter, adapter->mbox,
4186
				  PIORSTMODE_F | PIORST_F);
4187 4188 4189 4190
		if (ret < 0)
			goto bye;
	}

4191 4192 4193 4194 4195 4196 4197 4198 4199 4200
	/* If this is a 10Gb/s-BT adapter make sure the chip-external
	 * 10Gb/s-BT PHYs have up-to-date firmware.  Note that this step needs
	 * to be performed after any global adapter RESET above since some
	 * PHYs only have local RAM copies of the PHY firmware.
	 */
	if (is_10gbt_device(adapter->pdev->device)) {
		ret = adap_init0_phy(adapter);
		if (ret < 0)
			goto bye;
	}
4201 4202 4203 4204 4205
	/*
	 * If we have a T4 configuration file under /lib/firmware/cxgb4/,
	 * then use that.  Otherwise, use the configuration file stored
	 * in the adapter flash ...
	 */
4206
	switch (CHELSIO_CHIP_VERSION(adapter->params.chip)) {
S
Santosh Rastapur 已提交
4207
	case CHELSIO_T4:
4208
		fw_config_file = FW4_CFNAME;
S
Santosh Rastapur 已提交
4209 4210 4211 4212
		break;
	case CHELSIO_T5:
		fw_config_file = FW5_CFNAME;
		break;
4213 4214 4215
	case CHELSIO_T6:
		fw_config_file = FW6_CFNAME;
		break;
S
Santosh Rastapur 已提交
4216 4217 4218 4219 4220 4221 4222 4223
	default:
		dev_err(adapter->pdev_dev, "Device %d is not supported\n",
		       adapter->pdev->device);
		ret = -EINVAL;
		goto bye;
	}

	ret = request_firmware(&cf, fw_config_file, adapter->pdev_dev);
4224
	if (ret < 0) {
4225
		config_name = "On FLASH";
4226 4227 4228 4229 4230
		mtype = FW_MEMTYPE_CF_FLASH;
		maddr = t4_flash_cfg_addr(adapter);
	} else {
		u32 params[7], val[7];

4231 4232 4233 4234
		sprintf(fw_config_file_path,
			"/lib/firmware/%s", fw_config_file);
		config_name = fw_config_file_path;

4235 4236 4237
		if (cf->size >= FLASH_CFG_MAX_SIZE)
			ret = -ENOMEM;
		else {
4238 4239
			params[0] = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
			     FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_CF));
4240
			ret = t4_query_params(adapter, adapter->mbox,
4241
					      adapter->pf, 0, 1, params, val);
4242 4243
			if (ret == 0) {
				/*
4244
				 * For t4_memory_rw() below addresses and
4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256
				 * sizes have to be in terms of multiples of 4
				 * bytes.  So, if the Configuration File isn't
				 * a multiple of 4 bytes in length we'll have
				 * to write that out separately since we can't
				 * guarantee that the bytes following the
				 * residual byte in the buffer returned by
				 * request_firmware() are zeroed out ...
				 */
				size_t resid = cf->size & 0x3;
				size_t size = cf->size & ~0x3;
				__be32 *data = (__be32 *)cf->data;

4257 4258
				mtype = FW_PARAMS_PARAM_Y_G(val[0]);
				maddr = FW_PARAMS_PARAM_Z_G(val[0]) << 16;
4259

4260 4261 4262
				spin_lock(&adapter->win0_lock);
				ret = t4_memory_rw(adapter, 0, mtype, maddr,
						   size, data, T4_MEMORY_WRITE);
4263 4264 4265 4266 4267 4268 4269 4270 4271 4272
				if (ret == 0 && resid != 0) {
					union {
						__be32 word;
						char buf[4];
					} last;
					int i;

					last.word = data[size >> 2];
					for (i = resid; i < 4; i++)
						last.buf[i] = 0;
4273 4274 4275 4276
					ret = t4_memory_rw(adapter, 0, mtype,
							   maddr + size,
							   4, &last.word,
							   T4_MEMORY_WRITE);
4277
				}
4278
				spin_unlock(&adapter->win0_lock);
4279 4280 4281 4282 4283 4284 4285 4286
			}
		}

		release_firmware(cf);
		if (ret)
			goto bye;
	}

4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304
	val = 0;

	/* Ofld + Hash filter is supported. Older fw will fail this request and
	 * it is fine.
	 */
	param = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
		 FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_HASHFILTER_WITH_OFLD));
	ret = t4_set_params(adapter, adapter->mbox, adapter->pf, 0,
			    1, &param, &val);

	/* FW doesn't know about Hash filter + ofld support,
	 * it's not a problem, don't return an error.
	 */
	if (ret < 0) {
		dev_warn(adapter->pdev_dev,
			 "Hash filter with ofld is not supported by FW\n");
	}

4305 4306 4307 4308 4309 4310 4311 4312
	/*
	 * Issue a Capability Configuration command to the firmware to get it
	 * to parse the Configuration File.  We don't use t4_fw_config_file()
	 * because we want the ability to modify various features after we've
	 * processed the configuration file ...
	 */
	memset(&caps_cmd, 0, sizeof(caps_cmd));
	caps_cmd.op_to_write =
4313 4314 4315
		htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
		      FW_CMD_REQUEST_F |
		      FW_CMD_READ_F);
4316
	caps_cmd.cfvalid_to_len16 =
4317 4318 4319
		htonl(FW_CAPS_CONFIG_CMD_CFVALID_F |
		      FW_CAPS_CONFIG_CMD_MEMTYPE_CF_V(mtype) |
		      FW_CAPS_CONFIG_CMD_MEMADDR64K_CF_V(maddr >> 16) |
4320 4321 4322
		      FW_LEN16(caps_cmd));
	ret = t4_wr_mbox(adapter, adapter->mbox, &caps_cmd, sizeof(caps_cmd),
			 &caps_cmd);
4323 4324 4325 4326 4327 4328 4329 4330 4331 4332

	/* If the CAPS_CONFIG failed with an ENOENT (for a Firmware
	 * Configuration File in FLASH), our last gasp effort is to use the
	 * Firmware Configuration File which is embedded in the firmware.  A
	 * very few early versions of the firmware didn't have one embedded
	 * but we can ignore those.
	 */
	if (ret == -ENOENT) {
		memset(&caps_cmd, 0, sizeof(caps_cmd));
		caps_cmd.op_to_write =
4333 4334 4335
			htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
					FW_CMD_REQUEST_F |
					FW_CMD_READ_F);
4336 4337 4338 4339 4340 4341 4342
		caps_cmd.cfvalid_to_len16 = htonl(FW_LEN16(caps_cmd));
		ret = t4_wr_mbox(adapter, adapter->mbox, &caps_cmd,
				sizeof(caps_cmd), &caps_cmd);
		config_name = "Firmware Default";
	}

	config_issued = 1;
4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357
	if (ret < 0)
		goto bye;

	finiver = ntohl(caps_cmd.finiver);
	finicsum = ntohl(caps_cmd.finicsum);
	cfcsum = ntohl(caps_cmd.cfcsum);
	if (finicsum != cfcsum)
		dev_warn(adapter->pdev_dev, "Configuration File checksum "\
			 "mismatch: [fini] csum=%#x, computed csum=%#x\n",
			 finicsum, cfcsum);

	/*
	 * And now tell the firmware to use the configuration we just loaded.
	 */
	caps_cmd.op_to_write =
4358 4359 4360
		htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
		      FW_CMD_REQUEST_F |
		      FW_CMD_WRITE_F);
4361
	caps_cmd.cfvalid_to_len16 = htonl(FW_LEN16(caps_cmd));
4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374
	ret = t4_wr_mbox(adapter, adapter->mbox, &caps_cmd, sizeof(caps_cmd),
			 NULL);
	if (ret < 0)
		goto bye;

	/*
	 * Tweak configuration based on system architecture, module
	 * parameters, etc.
	 */
	ret = adap_init0_tweaks(adapter);
	if (ret < 0)
		goto bye;

A
Arjun Vynipadath 已提交
4375 4376 4377 4378 4379 4380
	/* We will proceed even if HMA init fails. */
	ret = adap_config_hma(adapter);
	if (ret)
		dev_err(adapter->pdev_dev,
			"HMA configuration failed with error %d\n", ret);

4381
	if (is_t6(adapter->params.chip)) {
4382
		adap_config_hpfilter(adapter);
4383 4384 4385 4386 4387 4388
		ret = setup_ppod_edram(adapter);
		if (!ret)
			dev_info(adapter->pdev_dev, "Successfully enabled "
				 "ppod edram feature\n");
	}

4389 4390 4391 4392 4393 4394 4395 4396
	/*
	 * And finally tell the firmware to initialize itself using the
	 * parameters from the Configuration File.
	 */
	ret = t4_fw_initialize(adapter, adapter->mbox);
	if (ret < 0)
		goto bye;

4397 4398
	/* Emit Firmware Configuration File information and return
	 * successfully.
4399 4400
	 */
	dev_info(adapter->pdev_dev, "Successfully configured using Firmware "\
4401 4402
		 "Configuration File \"%s\", version %#x, computed checksum %#x\n",
		 config_name, finiver, cfcsum);
4403 4404 4405 4406 4407 4408 4409 4410
	return 0;

	/*
	 * Something bad happened.  Return the error ...  (If the "error"
	 * is that there's no Configuration File on the adapter we don't
	 * want to issue a warning since this is fairly common.)
	 */
bye:
4411 4412 4413
	if (config_issued && ret != -ENOENT)
		dev_warn(adapter->pdev_dev, "\"%s\" configuration file error %d\n",
			 config_name, -ret);
4414 4415 4416
	return ret;
}

4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443
static struct fw_info fw_info_array[] = {
	{
		.chip = CHELSIO_T4,
		.fs_name = FW4_CFNAME,
		.fw_mod_name = FW4_FNAME,
		.fw_hdr = {
			.chip = FW_HDR_CHIP_T4,
			.fw_ver = __cpu_to_be32(FW_VERSION(T4)),
			.intfver_nic = FW_INTFVER(T4, NIC),
			.intfver_vnic = FW_INTFVER(T4, VNIC),
			.intfver_ri = FW_INTFVER(T4, RI),
			.intfver_iscsi = FW_INTFVER(T4, ISCSI),
			.intfver_fcoe = FW_INTFVER(T4, FCOE),
		},
	}, {
		.chip = CHELSIO_T5,
		.fs_name = FW5_CFNAME,
		.fw_mod_name = FW5_FNAME,
		.fw_hdr = {
			.chip = FW_HDR_CHIP_T5,
			.fw_ver = __cpu_to_be32(FW_VERSION(T5)),
			.intfver_nic = FW_INTFVER(T5, NIC),
			.intfver_vnic = FW_INTFVER(T5, VNIC),
			.intfver_ri = FW_INTFVER(T5, RI),
			.intfver_iscsi = FW_INTFVER(T5, ISCSI),
			.intfver_fcoe = FW_INTFVER(T5, FCOE),
		},
4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459
	}, {
		.chip = CHELSIO_T6,
		.fs_name = FW6_CFNAME,
		.fw_mod_name = FW6_FNAME,
		.fw_hdr = {
			.chip = FW_HDR_CHIP_T6,
			.fw_ver = __cpu_to_be32(FW_VERSION(T6)),
			.intfver_nic = FW_INTFVER(T6, NIC),
			.intfver_vnic = FW_INTFVER(T6, VNIC),
			.intfver_ofld = FW_INTFVER(T6, OFLD),
			.intfver_ri = FW_INTFVER(T6, RI),
			.intfver_iscsipdu = FW_INTFVER(T6, ISCSIPDU),
			.intfver_iscsi = FW_INTFVER(T6, ISCSI),
			.intfver_fcoepdu = FW_INTFVER(T6, FCOEPDU),
			.intfver_fcoe = FW_INTFVER(T6, FCOE),
		},
4460
	}
4461

4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474
};

static struct fw_info *find_fw_info(int chip)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(fw_info_array); i++) {
		if (fw_info_array[i].chip == chip)
			return &fw_info_array[i];
	}
	return NULL;
}

4475 4476 4477
/*
 * Phase 0 of initialization: contact FW, obtain config, perform basic init.
 */
V
Vishal Kulkarni 已提交
4478
static int adap_init0(struct adapter *adap, int vpd_skip)
4479
{
4480
	struct fw_caps_config_cmd caps_cmd;
V
Vishal Kulkarni 已提交
4481 4482 4483
	u32 params[7], val[7];
	enum dev_state state;
	u32 v, port_vec;
4484
	int reset = 1;
V
Vishal Kulkarni 已提交
4485
	int ret;
4486

4487 4488 4489 4490 4491 4492 4493
	/* Grab Firmware Device Log parameters as early as possible so we have
	 * access to it for debugging, etc.
	 */
	ret = t4_init_devlog_params(adap);
	if (ret < 0)
		return ret;

4494
	/* Contact FW, advertising Master capability */
4495 4496
	ret = t4_fw_hello(adap, adap->mbox, adap->mbox,
			  is_kdump_kernel() ? MASTER_MUST : MASTER_MAY, &state);
4497 4498 4499 4500 4501
	if (ret < 0) {
		dev_err(adap->pdev_dev, "could not connect to FW, error %d\n",
			ret);
		return ret;
	}
4502
	if (ret == adap->mbox)
4503
		adap->flags |= CXGB4_MASTER_PF;
4504

4505 4506 4507 4508 4509 4510 4511
	/*
	 * If we're the Master PF Driver and the device is uninitialized,
	 * then let's consider upgrading the firmware ...  (We always want
	 * to check the firmware version number in order to A. get it for
	 * later reporting and B. to warn if the currently loaded firmware
	 * is excessively mismatched relative to the driver.)
	 */
4512

4513
	t4_get_version_info(adap);
4514 4515
	ret = t4_check_fw_version(adap);
	/* If firmware is too old (not supported by driver) force an update. */
4516
	if (ret)
4517
		state = DEV_STATE_UNINIT;
4518
	if ((adap->flags & CXGB4_MASTER_PF) && state != DEV_STATE_INIT) {
4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533
		struct fw_info *fw_info;
		struct fw_hdr *card_fw;
		const struct firmware *fw;
		const u8 *fw_data = NULL;
		unsigned int fw_size = 0;

		/* This is the firmware whose headers the driver was compiled
		 * against
		 */
		fw_info = find_fw_info(CHELSIO_CHIP_VERSION(adap->params.chip));
		if (fw_info == NULL) {
			dev_err(adap->pdev_dev,
				"unable to get firmware info for chip %d.\n",
				CHELSIO_CHIP_VERSION(adap->params.chip));
			return -EINVAL;
4534
		}
4535 4536 4537 4538

		/* allocate memory to read the header of the firmware on the
		 * card
		 */
4539
		card_fw = kvzalloc(sizeof(*card_fw), GFP_KERNEL);
4540 4541 4542 4543
		if (!card_fw) {
			ret = -ENOMEM;
			goto bye;
		}
4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561

		/* Get FW from from /lib/firmware/ */
		ret = request_firmware(&fw, fw_info->fw_mod_name,
				       adap->pdev_dev);
		if (ret < 0) {
			dev_err(adap->pdev_dev,
				"unable to load firmware image %s, error %d\n",
				fw_info->fw_mod_name, ret);
		} else {
			fw_data = fw->data;
			fw_size = fw->size;
		}

		/* upgrade FW logic */
		ret = t4_prep_fw(adap, fw_info, fw_data, fw_size, card_fw,
				 state, &reset);

		/* Cleaning up */
4562
		release_firmware(fw);
4563
		kvfree(card_fw);
4564

4565
		if (ret < 0)
4566
			goto bye;
4567
	}
4568

4569 4570
	/* If the firmware is initialized already, emit a simply note to that
	 * effect. Otherwise, it's time to try initializing the adapter.
4571 4572
	 */
	if (state == DEV_STATE_INIT) {
A
Arjun Vynipadath 已提交
4573 4574 4575 4576 4577
		ret = adap_config_hma(adap);
		if (ret)
			dev_err(adap->pdev_dev,
				"HMA configuration failed with error %d\n",
				ret);
4578 4579
		dev_info(adap->pdev_dev, "Coming up as %s: "\
			 "Adapter already initialized\n",
4580
			 adap->flags & CXGB4_MASTER_PF ? "MASTER" : "SLAVE");
4581 4582 4583
	} else {
		dev_info(adap->pdev_dev, "Coming up as MASTER: "\
			 "Initializing adapter\n");
4584 4585 4586

		/* Find out whether we're dealing with a version of the
		 * firmware which has configuration file support.
4587
		 */
4588 4589
		params[0] = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
			     FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_CF));
4590
		ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 1,
4591
				      params, val);
4592

4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610
		/* If the firmware doesn't support Configuration Files,
		 * return an error.
		 */
		if (ret < 0) {
			dev_err(adap->pdev_dev, "firmware doesn't support "
				"Firmware Configuration Files\n");
			goto bye;
		}

		/* The firmware provides us with a memory buffer where we can
		 * load a Configuration File from the host if we want to
		 * override the Configuration File in flash.
		 */
		ret = adap_init0_config(adap, reset);
		if (ret == -ENOENT) {
			dev_err(adap->pdev_dev, "no Configuration File "
				"present on adapter.\n");
			goto bye;
4611 4612
		}
		if (ret < 0) {
4613 4614
			dev_err(adap->pdev_dev, "could not initialize "
				"adapter, error %d\n", -ret);
4615 4616 4617 4618
			goto bye;
		}
	}

4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639
	/* Now that we've successfully configured and initialized the adapter
	 * (or found it already initialized), we can ask the Firmware what
	 * resources it has provisioned for us.
	 */
	ret = t4_get_pfres(adap);
	if (ret) {
		dev_err(adap->pdev_dev,
			"Unable to retrieve resource provisioning information\n");
		goto bye;
	}

	/* Grab VPD parameters.  This should be done after we establish a
	 * connection to the firmware since some of the VPD parameters
	 * (notably the Core Clock frequency) are retrieved via requests to
	 * the firmware.  On the other hand, we need these fairly early on
	 * so we do this right after getting ahold of the firmware.
	 *
	 * We need to do this after initializing the adapter because someone
	 * could have FLASHed a new VPD which won't be read by the firmware
	 * until we do the RESET ...
	 */
V
Vishal Kulkarni 已提交
4640 4641 4642 4643 4644
	if (!vpd_skip) {
		ret = t4_get_vpd_params(adap, &adap->params.vpd);
		if (ret < 0)
			goto bye;
	}
4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659

	/* Find out what ports are available to us.  Note that we need to do
	 * this before calling adap_init0_no_config() since it needs nports
	 * and portvec ...
	 */
	v =
	    FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
	    FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_PORTVEC);
	ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 1, &v, &port_vec);
	if (ret < 0)
		goto bye;

	adap->params.nports = hweight32(port_vec);
	adap->params.portvec = port_vec;

4660 4661 4662
	/* Give the SGE code a chance to pull in anything that it needs ...
	 * Note that this must be called after we retrieve our VPD parameters
	 * in order to know how to convert core ticks to seconds, etc.
4663
	 */
4664 4665 4666
	ret = t4_sge_init(adap);
	if (ret < 0)
		goto bye;
4667

4668 4669 4670
	/* Grab the SGE Doorbell Queue Timer values.  If successful, that
	 * indicates that the Firmware and Hardware support this.
	 */
4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682
	params[0] = (FW_PARAMS_MNEM_V(FW_PARAMS_MNEM_DEV) |
		    FW_PARAMS_PARAM_X_V(FW_PARAMS_PARAM_DEV_DBQ_TIMERTICK));
	ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
			      1, params, val);

	if (!ret) {
		adap->sge.dbqtimer_tick = val[0];
		ret = t4_read_sge_dbqtimers(adap,
					    ARRAY_SIZE(adap->sge.dbqtimer_val),
					    adap->sge.dbqtimer_val);
	}

4683
	if (!ret)
4684
		adap->flags |= CXGB4_SGE_DBQ_TIMER;
4685

4686 4687 4688
	if (is_bypass_device(adap->pdev->device))
		adap->params.bypass = 1;

4689 4690 4691 4692
	/*
	 * Grab some of our basic fundamental operating parameters.
	 */
	params[0] = FW_PARAM_PFVF(EQ_START);
4693 4694 4695 4696
	params[1] = FW_PARAM_PFVF(L2T_START);
	params[2] = FW_PARAM_PFVF(L2T_END);
	params[3] = FW_PARAM_PFVF(FILTER_START);
	params[4] = FW_PARAM_PFVF(FILTER_END);
4697
	params[5] = FW_PARAM_PFVF(IQFLINT_START);
4698
	ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6, params, val);
4699 4700
	if (ret < 0)
		goto bye;
4701 4702 4703
	adap->sge.egr_start = val[0];
	adap->l2t_start = val[1];
	adap->l2t_end = val[2];
4704 4705
	adap->tids.ftid_base = val[3];
	adap->tids.nftids = val[4] - val[3] + 1;
4706
	adap->sge.ingr_start = val[5];
4707

4708
	if (CHELSIO_CHIP_VERSION(adap->params.chip) > CHELSIO_T5) {
4709 4710 4711 4712 4713 4714 4715 4716 4717 4718
		params[0] = FW_PARAM_PFVF(HPFILTER_START);
		params[1] = FW_PARAM_PFVF(HPFILTER_END);
		ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2,
				      params, val);
		if (ret < 0)
			goto bye;

		adap->tids.hpftid_base = val[0];
		adap->tids.nhpftids = val[1] - val[0] + 1;

4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731
		/* Read the raw mps entries. In T6, the last 2 tcam entries
		 * are reserved for raw mac addresses (rawf = 2, one per port).
		 */
		params[0] = FW_PARAM_PFVF(RAWF_START);
		params[1] = FW_PARAM_PFVF(RAWF_END);
		ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2,
				      params, val);
		if (ret == 0) {
			adap->rawf_start = val[0];
			adap->rawf_cnt = val[1] - val[0] + 1;
		}
	}

4732 4733 4734 4735 4736 4737 4738 4739
	/* qids (ingress/egress) returned from firmware can be anywhere
	 * in the range from EQ(IQFLINT)_START to EQ(IQFLINT)_END.
	 * Hence driver needs to allocate memory for this range to
	 * store the queue info. Get the highest IQFLINT/EQ index returned
	 * in FW_EQ_*_CMD.alloc command.
	 */
	params[0] = FW_PARAM_PFVF(EQ_END);
	params[1] = FW_PARAM_PFVF(IQFLINT_END);
4740
	ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params, val);
4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760
	if (ret < 0)
		goto bye;
	adap->sge.egr_sz = val[0] - adap->sge.egr_start + 1;
	adap->sge.ingr_sz = val[1] - adap->sge.ingr_start + 1;

	adap->sge.egr_map = kcalloc(adap->sge.egr_sz,
				    sizeof(*adap->sge.egr_map), GFP_KERNEL);
	if (!adap->sge.egr_map) {
		ret = -ENOMEM;
		goto bye;
	}

	adap->sge.ingr_map = kcalloc(adap->sge.ingr_sz,
				     sizeof(*adap->sge.ingr_map), GFP_KERNEL);
	if (!adap->sge.ingr_map) {
		ret = -ENOMEM;
		goto bye;
	}

	/* Allocate the memory for the vaious egress queue bitmaps
4761
	 * ie starving_fl, txq_maperr and blocked_fl.
4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776
	 */
	adap->sge.starving_fl =	kcalloc(BITS_TO_LONGS(adap->sge.egr_sz),
					sizeof(long), GFP_KERNEL);
	if (!adap->sge.starving_fl) {
		ret = -ENOMEM;
		goto bye;
	}

	adap->sge.txq_maperr = kcalloc(BITS_TO_LONGS(adap->sge.egr_sz),
				       sizeof(long), GFP_KERNEL);
	if (!adap->sge.txq_maperr) {
		ret = -ENOMEM;
		goto bye;
	}

4777 4778 4779 4780 4781 4782 4783 4784 4785
#ifdef CONFIG_DEBUG_FS
	adap->sge.blocked_fl = kcalloc(BITS_TO_LONGS(adap->sge.egr_sz),
				       sizeof(long), GFP_KERNEL);
	if (!adap->sge.blocked_fl) {
		ret = -ENOMEM;
		goto bye;
	}
#endif

4786 4787
	params[0] = FW_PARAM_PFVF(CLIP_START);
	params[1] = FW_PARAM_PFVF(CLIP_END);
4788
	ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params, val);
4789 4790 4791 4792 4793
	if (ret < 0)
		goto bye;
	adap->clipt_start = val[0];
	adap->clipt_end = val[1];

4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805
	/* Get the supported number of traffic classes */
	params[0] = FW_PARAM_DEV(NUM_TM_CLASS);
	ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 1, params, val);
	if (ret < 0) {
		/* We couldn't retrieve the number of Traffic Classes
		 * supported by the hardware/firmware. So we hard
		 * code it here.
		 */
		adap->params.nsched_cls = is_t4(adap->params.chip) ? 15 : 16;
	} else {
		adap->params.nsched_cls = val[0];
	}
4806

4807 4808 4809
	/* query params related to active filter region */
	params[0] = FW_PARAM_PFVF(ACTIVE_FILTER_START);
	params[1] = FW_PARAM_PFVF(ACTIVE_FILTER_END);
4810
	ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params, val);
4811 4812 4813 4814
	/* If Active filter size is set we enable establishing
	 * offload connection through firmware work request
	 */
	if ((val[0] != val[1]) && (ret >= 0)) {
4815
		adap->flags |= CXGB4_FW_OFLD_CONN;
4816 4817 4818 4819
		adap->tids.aftid_base = val[0];
		adap->tids.aftid_end = val[1];
	}

4820 4821 4822 4823 4824 4825 4826
	/* If we're running on newer firmware, let it know that we're
	 * prepared to deal with encapsulated CPL messages.  Older
	 * firmware won't understand this and we'll just get
	 * unencapsulated messages ...
	 */
	params[0] = FW_PARAM_PFVF(CPLFW4MSG_ENCAP);
	val[0] = 1;
4827
	(void)t4_set_params(adap, adap->mbox, adap->pf, 0, 1, params, val);
4828

4829 4830 4831 4832 4833 4834 4835 4836 4837 4838
	/*
	 * Find out whether we're allowed to use the T5+ ULPTX MEMWRITE DSGL
	 * capability.  Earlier versions of the firmware didn't have the
	 * ULPTX_MEMWRITE_DSGL so we'll interpret a query failure as no
	 * permission to use ULPTX MEMWRITE DSGL.
	 */
	if (is_t4(adap->params.chip)) {
		adap->params.ulptx_memwrite_dsgl = false;
	} else {
		params[0] = FW_PARAM_DEV(ULPTX_MEMWRITE_DSGL);
4839
		ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
4840 4841 4842 4843
				      1, params, val);
		adap->params.ulptx_memwrite_dsgl = (ret == 0 && val[0] != 0);
	}

4844 4845 4846 4847 4848 4849
	/* See if FW supports FW_RI_FR_NSMR_TPTE_WR work request */
	params[0] = FW_PARAM_DEV(RI_FR_NSMR_TPTE_WR);
	ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
			      1, params, val);
	adap->params.fr_nsmr_tpte_wr_support = (ret == 0 && val[0] != 0);

4850 4851 4852 4853 4854 4855 4856 4857 4858 4859
	/* See if FW supports FW_FILTER2 work request */
	if (is_t4(adap->params.chip)) {
		adap->params.filter2_wr_support = 0;
	} else {
		params[0] = FW_PARAM_DEV(FILTER2_WR);
		ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
				      1, params, val);
		adap->params.filter2_wr_support = (ret == 0 && val[0] != 0);
	}

4860 4861 4862 4863 4864 4865 4866 4867 4868
	/* Check if FW supports returning vin and smt index.
	 * If this is not supported, driver will interpret
	 * these values from viid.
	 */
	params[0] = FW_PARAM_DEV(OPAQUE_VIID_SMT_EXTN);
	ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
			      1, params, val);
	adap->params.viid_smt_extn_support = (ret == 0 && val[0] != 0);

4869 4870 4871 4872 4873
	/*
	 * Get device capabilities so we can determine what resources we need
	 * to manage.
	 */
	memset(&caps_cmd, 0, sizeof(caps_cmd));
4874 4875
	caps_cmd.op_to_write = htonl(FW_CMD_OP_V(FW_CAPS_CONFIG_CMD) |
				     FW_CMD_REQUEST_F | FW_CMD_READ_F);
4876
	caps_cmd.cfvalid_to_len16 = htonl(FW_LEN16(caps_cmd));
4877 4878 4879 4880 4881
	ret = t4_wr_mbox(adap, adap->mbox, &caps_cmd, sizeof(caps_cmd),
			 &caps_cmd);
	if (ret < 0)
		goto bye;

4882 4883 4884 4885 4886 4887 4888
	/* hash filter has some mandatory register settings to be tested and for
	 * that it needs to test whether offload is enabled or not, hence
	 * checking and setting it here.
	 */
	if (caps_cmd.ofldcaps)
		adap->params.offload = 1;

4889
	if (caps_cmd.ofldcaps ||
4890 4891
	    (caps_cmd.niccaps & htons(FW_CAPS_CONFIG_NIC_HASHFILTER)) ||
	    (caps_cmd.niccaps & htons(FW_CAPS_CONFIG_NIC_ETHOFLD))) {
4892 4893 4894 4895 4896 4897 4898
		/* query offload-related parameters */
		params[0] = FW_PARAM_DEV(NTID);
		params[1] = FW_PARAM_PFVF(SERVER_START);
		params[2] = FW_PARAM_PFVF(SERVER_END);
		params[3] = FW_PARAM_PFVF(TDDP_START);
		params[4] = FW_PARAM_PFVF(TDDP_END);
		params[5] = FW_PARAM_DEV(FLOWC_BUFFIFO_SZ);
4899
		ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6,
4900
				      params, val);
4901 4902 4903 4904 4905 4906
		if (ret < 0)
			goto bye;
		adap->tids.ntids = val[0];
		adap->tids.natids = min(adap->tids.ntids / 2, MAX_ATIDS);
		adap->tids.stid_base = val[1];
		adap->tids.nstids = val[2] - val[1] + 1;
4907
		/*
4908
		 * Setup server filter region. Divide the available filter
4909 4910 4911 4912 4913 4914 4915
		 * region into two parts. Regular filters get 1/3rd and server
		 * filters get 2/3rd part. This is only enabled if workarond
		 * path is enabled.
		 * 1. For regular filters.
		 * 2. Server filter: This are special filters which are used
		 * to redirect SYN packets to offload queue.
		 */
4916
		if (adap->flags & CXGB4_FW_OFLD_CONN && !is_bypass(adap)) {
4917 4918 4919 4920 4921 4922 4923
			adap->tids.sftid_base = adap->tids.ftid_base +
					DIV_ROUND_UP(adap->tids.nftids, 3);
			adap->tids.nsftids = adap->tids.nftids -
					 DIV_ROUND_UP(adap->tids.nftids, 3);
			adap->tids.nftids = adap->tids.sftid_base -
						adap->tids.ftid_base;
		}
4924 4925 4926
		adap->vres.ddp.start = val[3];
		adap->vres.ddp.size = val[4] - val[3] + 1;
		adap->params.ofldq_wr_cred = val[5];
4927

4928
		if (caps_cmd.niccaps & htons(FW_CAPS_CONFIG_NIC_HASHFILTER)) {
4929
			init_hash_filter(adap);
4930 4931 4932
		} else {
			adap->num_ofld_uld += 1;
		}
4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945

		if (caps_cmd.niccaps & htons(FW_CAPS_CONFIG_NIC_ETHOFLD)) {
			params[0] = FW_PARAM_PFVF(ETHOFLD_START);
			params[1] = FW_PARAM_PFVF(ETHOFLD_END);
			ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2,
					      params, val);
			if (!ret) {
				adap->tids.eotid_base = val[0];
				adap->tids.neotids = min_t(u32, MAX_ATIDS,
							   val[1] - val[0] + 1);
				adap->params.ethofld = 1;
			}
		}
4946
	}
4947
	if (caps_cmd.rdmacaps) {
4948 4949 4950 4951 4952 4953
		params[0] = FW_PARAM_PFVF(STAG_START);
		params[1] = FW_PARAM_PFVF(STAG_END);
		params[2] = FW_PARAM_PFVF(RQ_START);
		params[3] = FW_PARAM_PFVF(RQ_END);
		params[4] = FW_PARAM_PFVF(PBL_START);
		params[5] = FW_PARAM_PFVF(PBL_END);
4954
		ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6,
4955
				      params, val);
4956 4957 4958 4959 4960 4961 4962 4963
		if (ret < 0)
			goto bye;
		adap->vres.stag.start = val[0];
		adap->vres.stag.size = val[1] - val[0] + 1;
		adap->vres.rq.start = val[2];
		adap->vres.rq.size = val[3] - val[2] + 1;
		adap->vres.pbl.start = val[4];
		adap->vres.pbl.size = val[5] - val[4] + 1;
4964

4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978
		params[0] = FW_PARAM_PFVF(SRQ_START);
		params[1] = FW_PARAM_PFVF(SRQ_END);
		ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2,
				      params, val);
		if (!ret) {
			adap->vres.srq.start = val[0];
			adap->vres.srq.size = val[1] - val[0] + 1;
		}
		if (adap->vres.srq.size) {
			adap->srq = t4_init_srq(adap->vres.srq.size);
			if (!adap->srq)
				dev_warn(&adap->pdev->dev, "could not allocate SRQ, continuing\n");
		}

4979 4980 4981 4982
		params[0] = FW_PARAM_PFVF(SQRQ_START);
		params[1] = FW_PARAM_PFVF(SQRQ_END);
		params[2] = FW_PARAM_PFVF(CQ_START);
		params[3] = FW_PARAM_PFVF(CQ_END);
4983 4984
		params[4] = FW_PARAM_PFVF(OCQ_START);
		params[5] = FW_PARAM_PFVF(OCQ_END);
4985
		ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 6, params,
4986
				      val);
4987 4988 4989 4990 4991 4992
		if (ret < 0)
			goto bye;
		adap->vres.qp.start = val[0];
		adap->vres.qp.size = val[1] - val[0] + 1;
		adap->vres.cq.start = val[2];
		adap->vres.cq.size = val[3] - val[2] + 1;
4993 4994
		adap->vres.ocq.start = val[4];
		adap->vres.ocq.size = val[5] - val[4] + 1;
4995 4996 4997

		params[0] = FW_PARAM_DEV(MAXORDIRD_QP);
		params[1] = FW_PARAM_DEV(MAXIRD_ADAPTER);
4998
		ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2, params,
4999
				      val);
5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011
		if (ret < 0) {
			adap->params.max_ordird_qp = 8;
			adap->params.max_ird_adapter = 32 * adap->tids.ntids;
			ret = 0;
		} else {
			adap->params.max_ordird_qp = val[0];
			adap->params.max_ird_adapter = val[1];
		}
		dev_info(adap->pdev_dev,
			 "max_ordird_qp %d max_ird_adapter %d\n",
			 adap->params.max_ordird_qp,
			 adap->params.max_ird_adapter);
5012 5013 5014 5015 5016 5017

		/* Enable write_with_immediate if FW supports it */
		params[0] = FW_PARAM_DEV(RDMA_WRITE_WITH_IMM);
		ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 1, params,
				      val);
		adap->params.write_w_imm_support = (ret == 0 && val[0] != 0);
5018 5019 5020 5021 5022 5023

		/* Enable write_cmpl if FW supports it */
		params[0] = FW_PARAM_DEV(RI_WRITE_CMPL_WR);
		ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 1, params,
				      val);
		adap->params.write_cmpl_support = (ret == 0 && val[0] != 0);
5024
		adap->num_ofld_uld += 2;
5025
	}
5026
	if (caps_cmd.iscsicaps) {
5027 5028
		params[0] = FW_PARAM_PFVF(ISCSI_START);
		params[1] = FW_PARAM_PFVF(ISCSI_END);
5029
		ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2,
5030
				      params, val);
5031 5032 5033 5034
		if (ret < 0)
			goto bye;
		adap->vres.iscsi.start = val[0];
		adap->vres.iscsi.size = val[1] - val[0] + 1;
5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050
		if (is_t6(adap->params.chip)) {
			params[0] = FW_PARAM_PFVF(PPOD_EDRAM_START);
			params[1] = FW_PARAM_PFVF(PPOD_EDRAM_END);
			ret = t4_query_params(adap, adap->mbox, adap->pf, 0, 2,
					      params, val);
			if (!ret) {
				adap->vres.ppod_edram.start = val[0];
				adap->vres.ppod_edram.size =
					val[1] - val[0] + 1;

				dev_info(adap->pdev_dev,
					 "ppod edram start 0x%x end 0x%x size 0x%x\n",
					 val[0], val[1],
					 adap->vres.ppod_edram.size);
			}
		}
5051 5052
		/* LIO target and cxgb4i initiaitor */
		adap->num_ofld_uld += 2;
5053
	}
5054
	if (caps_cmd.cryptocaps) {
5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074
		if (ntohs(caps_cmd.cryptocaps) &
		    FW_CAPS_CONFIG_CRYPTO_LOOKASIDE) {
			params[0] = FW_PARAM_PFVF(NCRYPTO_LOOKASIDE);
			ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
					      2, params, val);
			if (ret < 0) {
				if (ret != -EINVAL)
					goto bye;
			} else {
				adap->vres.ncrypto_fc = val[0];
			}
			adap->num_ofld_uld += 1;
		}
		if (ntohs(caps_cmd.cryptocaps) &
		    FW_CAPS_CONFIG_TLS_INLINE) {
			params[0] = FW_PARAM_PFVF(TLS_START);
			params[1] = FW_PARAM_PFVF(TLS_END);
			ret = t4_query_params(adap, adap->mbox, adap->pf, 0,
					      2, params, val);
			if (ret < 0)
H
Harsh Jain 已提交
5075
				goto bye;
5076 5077 5078
			adap->vres.key.start = val[0];
			adap->vres.key.size = val[1] - val[0] + 1;
			adap->num_uld += 1;
H
Harsh Jain 已提交
5079
		}
5080
		adap->params.crypto = ntohs(caps_cmd.cryptocaps);
5081
	}
5082

5083 5084 5085 5086
	/* The MTU/MSS Table is initialized by now, so load their values.  If
	 * we're initializing the adapter, then we'll make any modifications
	 * we want to the MTU/MSS Table and also initialize the congestion
	 * parameters.
5087
	 */
5088
	t4_read_mtu_tbl(adap, adap->params.mtus, NULL);
5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113
	if (state != DEV_STATE_INIT) {
		int i;

		/* The default MTU Table contains values 1492 and 1500.
		 * However, for TCP, it's better to have two values which are
		 * a multiple of 8 +/- 4 bytes apart near this popular MTU.
		 * This allows us to have a TCP Data Payload which is a
		 * multiple of 8 regardless of what combination of TCP Options
		 * are in use (always a multiple of 4 bytes) which is
		 * important for performance reasons.  For instance, if no
		 * options are in use, then we have a 20-byte IP header and a
		 * 20-byte TCP header.  In this case, a 1500-byte MSS would
		 * result in a TCP Data Payload of 1500 - 40 == 1460 bytes
		 * which is not a multiple of 8.  So using an MSS of 1488 in
		 * this case results in a TCP Data Payload of 1448 bytes which
		 * is a multiple of 8.  On the other hand, if 12-byte TCP Time
		 * Stamps have been negotiated, then an MTU of 1500 bytes
		 * results in a TCP Data Payload of 1448 bytes which, as
		 * above, is a multiple of 8 bytes ...
		 */
		for (i = 0; i < NMTUS; i++)
			if (adap->params.mtus[i] == 1492) {
				adap->params.mtus[i] = 1488;
				break;
			}
5114

5115 5116 5117
		t4_load_mtus(adap, adap->params.mtus, adap->params.a_wnd,
			     adap->params.b_wnd);
	}
5118
	t4_init_sge_params(adap);
5119
	adap->flags |= CXGB4_FW_OK;
5120
	t4_init_tp_params(adap, true);
5121 5122 5123
	return 0;

	/*
5124 5125 5126
	 * Something bad happened.  If a command timed out or failed with EIO
	 * FW does not operate within its spec or something catastrophic
	 * happened to HW/FW, stop issuing commands.
5127
	 */
5128
bye:
A
Arjun Vynipadath 已提交
5129
	adap_free_hma_mem(adap);
5130 5131 5132 5133
	kfree(adap->sge.egr_map);
	kfree(adap->sge.ingr_map);
	kfree(adap->sge.starving_fl);
	kfree(adap->sge.txq_maperr);
5134 5135 5136
#ifdef CONFIG_DEBUG_FS
	kfree(adap->sge.blocked_fl);
#endif
5137 5138
	if (ret != -ETIMEDOUT && ret != -EIO)
		t4_fw_bye(adap, adap->mbox);
5139 5140 5141
	return ret;
}

D
Dimitris Michailidis 已提交
5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153
/* EEH callbacks */

static pci_ers_result_t eeh_err_detected(struct pci_dev *pdev,
					 pci_channel_state_t state)
{
	int i;
	struct adapter *adap = pci_get_drvdata(pdev);

	if (!adap)
		goto out;

	rtnl_lock();
5154
	adap->flags &= ~CXGB4_FW_OK;
D
Dimitris Michailidis 已提交
5155
	notify_ulds(adap, CXGB4_STATE_START_RECOVERY);
5156
	spin_lock(&adap->stats_lock);
D
Dimitris Michailidis 已提交
5157 5158
	for_each_port(adap, i) {
		struct net_device *dev = adap->port[i];
5159 5160 5161 5162
		if (dev) {
			netif_device_detach(dev);
			netif_carrier_off(dev);
		}
D
Dimitris Michailidis 已提交
5163
	}
5164
	spin_unlock(&adap->stats_lock);
5165
	disable_interrupts(adap);
5166
	if (adap->flags & CXGB4_FULL_INIT_DONE)
D
Dimitris Michailidis 已提交
5167 5168
		cxgb_down(adap);
	rtnl_unlock();
5169
	if ((adap->flags & CXGB4_DEV_ENABLED)) {
5170
		pci_disable_device(pdev);
5171
		adap->flags &= ~CXGB4_DEV_ENABLED;
5172
	}
D
Dimitris Michailidis 已提交
5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188
out:	return state == pci_channel_io_perm_failure ?
		PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
}

static pci_ers_result_t eeh_slot_reset(struct pci_dev *pdev)
{
	int i, ret;
	struct fw_caps_config_cmd c;
	struct adapter *adap = pci_get_drvdata(pdev);

	if (!adap) {
		pci_restore_state(pdev);
		pci_save_state(pdev);
		return PCI_ERS_RESULT_RECOVERED;
	}

5189
	if (!(adap->flags & CXGB4_DEV_ENABLED)) {
5190 5191 5192 5193 5194
		if (pci_enable_device(pdev)) {
			dev_err(&pdev->dev, "Cannot reenable PCI "
					    "device after reset\n");
			return PCI_ERS_RESULT_DISCONNECT;
		}
5195
		adap->flags |= CXGB4_DEV_ENABLED;
D
Dimitris Michailidis 已提交
5196 5197 5198 5199 5200 5201
	}

	pci_set_master(pdev);
	pci_restore_state(pdev);
	pci_save_state(pdev);

5202
	if (t4_wait_dev_ready(adap->regs) < 0)
D
Dimitris Michailidis 已提交
5203
		return PCI_ERS_RESULT_DISCONNECT;
5204
	if (t4_fw_hello(adap, adap->mbox, adap->pf, MASTER_MUST, NULL) < 0)
D
Dimitris Michailidis 已提交
5205
		return PCI_ERS_RESULT_DISCONNECT;
5206
	adap->flags |= CXGB4_FW_OK;
D
Dimitris Michailidis 已提交
5207 5208 5209 5210
	if (adap_init1(adap, &c))
		return PCI_ERS_RESULT_DISCONNECT;

	for_each_port(adap, i) {
5211 5212
		struct port_info *pi = adap2pinfo(adap, i);
		u8 vivld = 0, vin = 0;
D
Dimitris Michailidis 已提交
5213

5214 5215
		ret = t4_alloc_vi(adap, adap->mbox, pi->tx_chan, adap->pf, 0, 1,
				  NULL, NULL, &vivld, &vin);
D
Dimitris Michailidis 已提交
5216 5217
		if (ret < 0)
			return PCI_ERS_RESULT_DISCONNECT;
5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230
		pi->viid = ret;
		pi->xact_addr_filt = -1;
		/* If fw supports returning the VIN as part of FW_VI_CMD,
		 * save the returned values.
		 */
		if (adap->params.viid_smt_extn_support) {
			pi->vivld = vivld;
			pi->vin = vin;
		} else {
			/* Retrieve the values from VIID */
			pi->vivld = FW_VIID_VIVLD_G(pi->viid);
			pi->vin = FW_VIID_VIN_G(pi->viid);
		}
D
Dimitris Michailidis 已提交
5231 5232 5233 5234
	}

	t4_load_mtus(adap, adap->params.mtus, adap->params.a_wnd,
		     adap->params.b_wnd);
5235
	setup_memwin(adap);
D
Dimitris Michailidis 已提交
5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251
	if (cxgb_up(adap))
		return PCI_ERS_RESULT_DISCONNECT;
	return PCI_ERS_RESULT_RECOVERED;
}

static void eeh_resume(struct pci_dev *pdev)
{
	int i;
	struct adapter *adap = pci_get_drvdata(pdev);

	if (!adap)
		return;

	rtnl_lock();
	for_each_port(adap, i) {
		struct net_device *dev = adap->port[i];
5252 5253 5254 5255 5256 5257
		if (dev) {
			if (netif_running(dev)) {
				link_start(dev);
				cxgb_set_rxmode(dev);
			}
			netif_device_attach(dev);
D
Dimitris Michailidis 已提交
5258 5259 5260 5261 5262
		}
	}
	rtnl_unlock();
}

V
Vishal Kulkarni 已提交
5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343
static void eeh_reset_prepare(struct pci_dev *pdev)
{
	struct adapter *adapter = pci_get_drvdata(pdev);
	int i;

	if (adapter->pf != 4)
		return;

	adapter->flags &= ~CXGB4_FW_OK;

	notify_ulds(adapter, CXGB4_STATE_DOWN);

	for_each_port(adapter, i)
		if (adapter->port[i]->reg_state == NETREG_REGISTERED)
			cxgb_close(adapter->port[i]);

	disable_interrupts(adapter);
	cxgb4_free_mps_ref_entries(adapter);

	adap_free_hma_mem(adapter);

	if (adapter->flags & CXGB4_FULL_INIT_DONE)
		cxgb_down(adapter);
}

static void eeh_reset_done(struct pci_dev *pdev)
{
	struct adapter *adapter = pci_get_drvdata(pdev);
	int err, i;

	if (adapter->pf != 4)
		return;

	err = t4_wait_dev_ready(adapter->regs);
	if (err < 0) {
		dev_err(adapter->pdev_dev,
			"Device not ready, err %d", err);
		return;
	}

	setup_memwin(adapter);

	err = adap_init0(adapter, 1);
	if (err) {
		dev_err(adapter->pdev_dev,
			"Adapter init failed, err %d", err);
		return;
	}

	setup_memwin_rdma(adapter);

	if (adapter->flags & CXGB4_FW_OK) {
		err = t4_port_init(adapter, adapter->pf, adapter->pf, 0);
		if (err) {
			dev_err(adapter->pdev_dev,
				"Port init failed, err %d", err);
			return;
		}
	}

	err = cfg_queues(adapter);
	if (err) {
		dev_err(adapter->pdev_dev,
			"Config queues failed, err %d", err);
		return;
	}

	cxgb4_init_mps_ref_entries(adapter);

	err = setup_fw_sge_queues(adapter);
	if (err) {
		dev_err(adapter->pdev_dev,
			"FW sge queue allocation failed, err %d", err);
		return;
	}

	for_each_port(adapter, i)
		if (adapter->port[i]->reg_state == NETREG_REGISTERED)
			cxgb_open(adapter->port[i]);
}

5344
static const struct pci_error_handlers cxgb4_eeh = {
D
Dimitris Michailidis 已提交
5345 5346 5347
	.error_detected = eeh_err_detected,
	.slot_reset     = eeh_slot_reset,
	.resume         = eeh_resume,
V
Vishal Kulkarni 已提交
5348 5349
	.reset_prepare  = eeh_reset_prepare,
	.reset_done     = eeh_reset_done,
D
Dimitris Michailidis 已提交
5350 5351
};

5352 5353 5354
/* Return true if the Link Configuration supports "High Speeds" (those greater
 * than 1Gb/s).
 */
5355
static inline bool is_x_10g_port(const struct link_config *lc)
5356
{
5357 5358
	unsigned int speeds, high_speeds;

5359 5360 5361
	speeds = FW_PORT_CAP32_SPEED_V(FW_PORT_CAP32_SPEED_G(lc->pcaps));
	high_speeds = speeds &
			~(FW_PORT_CAP32_SPEED_100M | FW_PORT_CAP32_SPEED_1G);
5362 5363

	return high_speeds != 0;
5364 5365
}

5366
/* Perform default configuration of DMA queues depending on the number and type
5367 5368 5369
 * of ports we found and the number of available CPUs.  Most settings can be
 * modified by the admin prior to actual use.
 */
5370
static int cfg_queues(struct adapter *adap)
5371
{
5372 5373
	u32 avail_qsets, avail_eth_qsets, avail_uld_qsets;
	u32 niqflint, neq, num_ulds;
5374
	struct sge *s = &adap->sge;
5375
	u32 i, n10g = 0, qidx = 0;
5376 5377 5378
#ifndef CONFIG_CHELSIO_T4_DCB
	int q10g = 0;
#endif
5379

5380
	/* Reduce memory usage in kdump environment, disable all offload. */
5381
	if (is_kdump_kernel() || (is_uld(adap) && t4_uld_mem_alloc(adap))) {
5382
		adap->params.offload = 0;
5383
		adap->params.crypto = 0;
5384
		adap->params.ethofld = 0;
5385 5386
	}

5387 5388 5389 5390 5391 5392 5393 5394 5395 5396 5397 5398 5399
	/* Calculate the number of Ethernet Queue Sets available based on
	 * resources provisioned for us.  We always have an Asynchronous
	 * Firmware Event Ingress Queue.  If we're operating in MSI or Legacy
	 * IRQ Pin Interrupt mode, then we'll also have a Forwarded Interrupt
	 * Ingress Queue.  Meanwhile, we need two Egress Queues for each
	 * Queue Set: one for the Free List and one for the Ethernet TX Queue.
	 *
	 * Note that we should also take into account all of the various
	 * Offload Queues.  But, in any situation where we're operating in
	 * a Resource Constrained Provisioning environment, doing any Offload
	 * at all is problematic ...
	 */
	niqflint = adap->params.pfres.niqflint - 1;
5400
	if (!(adap->flags & CXGB4_USING_MSIX))
5401 5402
		niqflint--;
	neq = adap->params.pfres.neq / 2;
5403
	avail_qsets = min(niqflint, neq);
5404

5405
	if (avail_qsets < adap->params.nports) {
5406
		dev_err(adap->pdev_dev, "avail_eth_qsets=%d < nports=%d\n",
5407
			avail_qsets, adap->params.nports);
5408 5409 5410 5411 5412 5413 5414
		return -ENOMEM;
	}

	/* Count the number of 10Gb/s or better ports */
	for_each_port(adap, i)
		n10g += is_x_10g_port(&adap2pinfo(adap, i)->link_cfg);

5415
	avail_eth_qsets = min_t(u32, avail_qsets, MAX_ETH_QSETS);
5416 5417 5418 5419 5420
#ifdef CONFIG_CHELSIO_T4_DCB
	/* For Data Center Bridging support we need to be able to support up
	 * to 8 Traffic Priorities; each of which will be assigned to its
	 * own TX Queue in order to prevent Head-Of-Line Blocking.
	 */
5421 5422 5423 5424
	if (adap->params.nports * 8 > avail_eth_qsets) {
		dev_err(adap->pdev_dev, "DCB avail_eth_qsets=%d < %d!\n",
			avail_eth_qsets, adap->params.nports * 8);
		return -ENOMEM;
5425
	}
5426

5427 5428 5429 5430
	for_each_port(adap, i) {
		struct port_info *pi = adap2pinfo(adap, i);

		pi->first_qset = qidx;
5431
		pi->nqsets = is_kdump_kernel() ? 1 : 8;
5432 5433 5434
		qidx += pi->nqsets;
	}
#else /* !CONFIG_CHELSIO_T4_DCB */
5435
	/* We default to 1 queue per non-10G port and up to # of cores queues
5436 5437 5438
	 * per 10G port.
	 */
	if (n10g)
5439
		q10g = (avail_eth_qsets - (adap->params.nports - n10g)) / n10g;
5440 5441
	if (q10g > netif_get_num_default_rss_queues())
		q10g = netif_get_num_default_rss_queues();
5442

5443 5444 5445
	if (is_kdump_kernel())
		q10g = 1;

5446 5447 5448 5449
	for_each_port(adap, i) {
		struct port_info *pi = adap2pinfo(adap, i);

		pi->first_qset = qidx;
5450
		pi->nqsets = is_x_10g_port(&pi->link_cfg) ? q10g : 1;
5451 5452
		qidx += pi->nqsets;
	}
5453
#endif /* !CONFIG_CHELSIO_T4_DCB */
5454 5455 5456

	s->ethqsets = qidx;
	s->max_ethqsets = qidx;   /* MSI-X may lower it later */
5457
	avail_qsets -= qidx;
5458

5459
	if (is_uld(adap)) {
5460
		/* For offload we use 1 queue/channel if all ports are up to 1G,
5461 5462 5463
		 * otherwise we divide all available queues amongst the channels
		 * capped by the number of available cores.
		 */
5464 5465 5466 5467 5468 5469 5470 5471
		num_ulds = adap->num_uld + adap->num_ofld_uld;
		i = min_t(u32, MAX_OFLD_QSETS, num_online_cpus());
		avail_uld_qsets = roundup(i, adap->params.nports);
		if (avail_qsets < num_ulds * adap->params.nports) {
			adap->params.offload = 0;
			adap->params.crypto = 0;
			s->ofldqsets = 0;
		} else if (avail_qsets < num_ulds * avail_uld_qsets || !n10g) {
5472
			s->ofldqsets = adap->params.nports;
5473 5474
		} else {
			s->ofldqsets = avail_uld_qsets;
5475
		}
5476 5477

		avail_qsets -= num_ulds * s->ofldqsets;
5478 5479
	}

5480 5481 5482 5483 5484 5485 5486 5487 5488 5489 5490 5491 5492
	/* ETHOFLD Queues used for QoS offload should follow same
	 * allocation scheme as normal Ethernet Queues.
	 */
	if (is_ethofld(adap)) {
		if (avail_qsets < s->max_ethqsets) {
			adap->params.ethofld = 0;
			s->eoqsets = 0;
		} else {
			s->eoqsets = s->max_ethqsets;
		}
		avail_qsets -= s->eoqsets;
	}

5493 5494 5495
	for (i = 0; i < ARRAY_SIZE(s->ethrxq); i++) {
		struct sge_eth_rxq *r = &s->ethrxq[i];

5496
		init_rspq(adap, &r->rspq, 5, 10, 1024, 64);
5497 5498 5499 5500 5501 5502 5503 5504 5505
		r->fl.size = 72;
	}

	for (i = 0; i < ARRAY_SIZE(s->ethtxq); i++)
		s->ethtxq[i].q.size = 1024;

	for (i = 0; i < ARRAY_SIZE(s->ctrlq); i++)
		s->ctrlq[i].q.size = 512;

5506 5507 5508
	if (!is_t4(adap->params.chip))
		s->ptptxq.q.size = 8;

5509
	init_rspq(adap, &s->fw_evtq, 0, 1, 1024, 64);
5510
	init_rspq(adap, &s->intrq, 0, 1, 512, 64);
5511 5512

	return 0;
5513 5514 5515 5516 5517 5518
}

/*
 * Reduce the number of Ethernet queues across all ports to at most n.
 * n provides at least one queue per port.
 */
B
Bill Pemberton 已提交
5519
static void reduce_ethqs(struct adapter *adap, int n)
5520 5521 5522 5523 5524 5525 5526 5527 5528 5529 5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540 5541 5542
{
	int i;
	struct port_info *pi;

	while (n < adap->sge.ethqsets)
		for_each_port(adap, i) {
			pi = adap2pinfo(adap, i);
			if (pi->nqsets > 1) {
				pi->nqsets--;
				adap->sge.ethqsets--;
				if (adap->sge.ethqsets <= n)
					break;
			}
		}

	n = 0;
	for_each_port(adap, i) {
		pi = adap2pinfo(adap, i);
		pi->first_qset = n;
		n += pi->nqsets;
	}
}

5543
static int alloc_msix_info(struct adapter *adap, u32 num_vec)
5544
{
5545
	struct msix_info *msix_info;
5546

5547
	msix_info = kcalloc(num_vec, sizeof(*msix_info), GFP_KERNEL);
5548 5549 5550
	if (!msix_info)
		return -ENOMEM;

5551 5552 5553
	adap->msix_bmap.msix_bmap = kcalloc(BITS_TO_LONGS(num_vec),
					    sizeof(long), GFP_KERNEL);
	if (!adap->msix_bmap.msix_bmap) {
5554 5555 5556
		kfree(msix_info);
		return -ENOMEM;
	}
5557 5558 5559 5560 5561

	spin_lock_init(&adap->msix_bmap.lock);
	adap->msix_bmap.mapsize = num_vec;

	adap->msix_info = msix_info;
5562 5563 5564 5565 5566
	return 0;
}

static void free_msix_info(struct adapter *adap)
{
5567 5568 5569 5570 5571 5572 5573 5574 5575
	kfree(adap->msix_bmap.msix_bmap);
	kfree(adap->msix_info);
}

int cxgb4_get_msix_idx_from_bmap(struct adapter *adap)
{
	struct msix_bmap *bmap = &adap->msix_bmap;
	unsigned int msix_idx;
	unsigned long flags;
5576

5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597 5598
	spin_lock_irqsave(&bmap->lock, flags);
	msix_idx = find_first_zero_bit(bmap->msix_bmap, bmap->mapsize);
	if (msix_idx < bmap->mapsize) {
		__set_bit(msix_idx, bmap->msix_bmap);
	} else {
		spin_unlock_irqrestore(&bmap->lock, flags);
		return -ENOSPC;
	}

	spin_unlock_irqrestore(&bmap->lock, flags);
	return msix_idx;
}

void cxgb4_free_msix_idx_in_bmap(struct adapter *adap,
				 unsigned int msix_idx)
{
	struct msix_bmap *bmap = &adap->msix_bmap;
	unsigned long flags;

	spin_lock_irqsave(&bmap->lock, flags);
	__clear_bit(msix_idx, bmap->msix_bmap);
	spin_unlock_irqrestore(&bmap->lock, flags);
5599 5600
}

5601 5602 5603
/* 2 MSI-X vectors needed for the FW queue and non-data interrupts */
#define EXTRA_VECS 2

B
Bill Pemberton 已提交
5604
static int enable_msix(struct adapter *adap)
5605
{
5606 5607
	u32 eth_need, uld_need = 0, ethofld_need = 0;
	u32 ethqsets = 0, ofldqsets = 0, eoqsets = 0;
5608 5609
	u8 num_uld = 0, nchan = adap->params.nports;
	u32 i, want, need, num_vec;
5610
	struct sge *s = &adap->sge;
5611
	struct msix_entry *entries;
5612 5613
	struct port_info *pi;
	int allocated, ret;
5614

5615
	want = s->max_ethqsets;
5616 5617 5618 5619
#ifdef CONFIG_CHELSIO_T4_DCB
	/* For Data Center Bridging we need 8 Ethernet TX Priority Queues for
	 * each port.
	 */
5620
	need = 8 * nchan;
5621
#else
5622
	need = nchan;
5623
#endif
5624 5625 5626 5627 5628 5629 5630 5631
	eth_need = need;
	if (is_uld(adap)) {
		num_uld = adap->num_ofld_uld + adap->num_uld;
		want += num_uld * s->ofldqsets;
		uld_need = num_uld * nchan;
		need += uld_need;
	}

5632 5633 5634 5635 5636 5637
	if (is_ethofld(adap)) {
		want += s->eoqsets;
		ethofld_need = eth_need;
		need += ethofld_need;
	}

5638 5639 5640 5641 5642 5643 5644 5645 5646 5647
	want += EXTRA_VECS;
	need += EXTRA_VECS;

	entries = kmalloc_array(want, sizeof(*entries), GFP_KERNEL);
	if (!entries)
		return -ENOMEM;

	for (i = 0; i < want; i++)
		entries[i].entry = i;

5648 5649
	allocated = pci_enable_msix_range(adap->pdev, entries, need, want);
	if (allocated < 0) {
5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664 5665 5666 5667 5668 5669
		/* Disable offload and attempt to get vectors for NIC
		 * only mode.
		 */
		want = s->max_ethqsets + EXTRA_VECS;
		need = eth_need + EXTRA_VECS;
		allocated = pci_enable_msix_range(adap->pdev, entries,
						  need, want);
		if (allocated < 0) {
			dev_info(adap->pdev_dev,
				 "Disabling MSI-X due to insufficient MSI-X vectors\n");
			ret = allocated;
			goto out_free;
		}

		dev_info(adap->pdev_dev,
			 "Disabling offload due to insufficient MSI-X vectors\n");
		adap->params.offload = 0;
		adap->params.crypto = 0;
		adap->params.ethofld = 0;
		s->ofldqsets = 0;
5670
		s->eoqsets = 0;
5671
		uld_need = 0;
5672
		ethofld_need = 0;
5673
	}
5674

5675 5676 5677 5678 5679 5680 5681 5682 5683
	num_vec = allocated;
	if (num_vec < want) {
		/* Distribute available vectors to the various queue groups.
		 * Every group gets its minimum requirement and NIC gets top
		 * priority for leftovers.
		 */
		ethqsets = eth_need;
		if (is_uld(adap))
			ofldqsets = nchan;
5684 5685
		if (is_ethofld(adap))
			eoqsets = ethofld_need;
5686 5687 5688

		num_vec -= need;
		while (num_vec) {
5689
			if (num_vec < eth_need + ethofld_need ||
5690 5691 5692 5693 5694 5695 5696 5697 5698 5699
			    ethqsets > s->max_ethqsets)
				break;

			for_each_port(adap, i) {
				pi = adap2pinfo(adap, i);
				if (pi->nqsets < 2)
					continue;

				ethqsets++;
				num_vec--;
5700 5701 5702 5703
				if (ethofld_need) {
					eoqsets++;
					num_vec--;
				}
5704 5705 5706 5707 5708 5709 5710 5711 5712 5713 5714 5715 5716 5717 5718 5719 5720
			}
		}

		if (is_uld(adap)) {
			while (num_vec) {
				if (num_vec < uld_need ||
				    ofldqsets > s->ofldqsets)
					break;

				ofldqsets++;
				num_vec -= uld_need;
			}
		}
	} else {
		ethqsets = s->max_ethqsets;
		if (is_uld(adap))
			ofldqsets = s->ofldqsets;
5721 5722
		if (is_ethofld(adap))
			eoqsets = s->eoqsets;
5723 5724 5725 5726 5727
	}

	if (ethqsets < s->max_ethqsets) {
		s->max_ethqsets = ethqsets;
		reduce_ethqs(adap, ethqsets);
5728
	}
5729

5730
	if (is_uld(adap)) {
5731 5732
		s->ofldqsets = ofldqsets;
		s->nqs_per_uld = s->ofldqsets;
5733 5734
	}

5735 5736 5737
	if (is_ethofld(adap))
		s->eoqsets = eoqsets;

5738 5739 5740 5741 5742 5743
	/* map for msix */
	ret = alloc_msix_info(adap, allocated);
	if (ret)
		goto out_disable_msix;

	for (i = 0; i < allocated; i++) {
5744
		adap->msix_info[i].vec = entries[i].vector;
5745
		adap->msix_info[i].idx = i;
5746
	}
5747 5748

	dev_info(adap->pdev_dev,
5749 5750
		 "%d MSI-X vectors allocated, nic %d eoqsets %d per uld %d\n",
		 allocated, s->max_ethqsets, s->eoqsets, s->nqs_per_uld);
5751

5752
	kfree(entries);
5753
	return 0;
5754 5755 5756 5757 5758 5759 5760

out_disable_msix:
	pci_disable_msix(adap->pdev);

out_free:
	kfree(entries);
	return ret;
5761 5762 5763 5764
}

#undef EXTRA_VECS

B
Bill Pemberton 已提交
5765
static int init_rss(struct adapter *adap)
5766
{
5767 5768 5769 5770 5771 5772
	unsigned int i;
	int err;

	err = t4_init_rss_mode(adap, adap->mbox);
	if (err)
		return err;
5773 5774 5775 5776 5777 5778 5779 5780 5781 5782 5783

	for_each_port(adap, i) {
		struct port_info *pi = adap2pinfo(adap, i);

		pi->rss = kcalloc(pi->rss_size, sizeof(u16), GFP_KERNEL);
		if (!pi->rss)
			return -ENOMEM;
	}
	return 0;
}

5784 5785 5786
/* Dump basic information about the adapter */
static void print_adapter_info(struct adapter *adapter)
{
5787 5788
	/* Hardware/Firmware/etc. Version/Revision IDs */
	t4_dump_version_info(adapter);
5789 5790 5791 5792

	/* Software/Hardware configuration */
	dev_info(adapter->pdev_dev, "Configuration: %sNIC %s, %s capable\n",
		 is_offload(adapter) ? "R" : "",
5793 5794
		 ((adapter->flags & CXGB4_USING_MSIX) ? "MSI-X" :
		  (adapter->flags & CXGB4_USING_MSI) ? "MSI" : ""),
5795 5796 5797
		 is_offload(adapter) ? "Offload" : "non-Offload");
}

B
Bill Pemberton 已提交
5798
static void print_port_info(const struct net_device *dev)
5799 5800
{
	char buf[80];
5801 5802 5803
	char *bufp = buf;
	const struct port_info *pi = netdev_priv(dev);
	const struct adapter *adap = pi->adapter;
5804

5805
	if (pi->link_cfg.pcaps & FW_PORT_CAP32_SPEED_100M)
5806
		bufp += sprintf(bufp, "100M/");
5807
	if (pi->link_cfg.pcaps & FW_PORT_CAP32_SPEED_1G)
5808
		bufp += sprintf(bufp, "1G/");
5809
	if (pi->link_cfg.pcaps & FW_PORT_CAP32_SPEED_10G)
5810
		bufp += sprintf(bufp, "10G/");
5811
	if (pi->link_cfg.pcaps & FW_PORT_CAP32_SPEED_25G)
5812
		bufp += sprintf(bufp, "25G/");
5813
	if (pi->link_cfg.pcaps & FW_PORT_CAP32_SPEED_40G)
5814
		bufp += sprintf(bufp, "40G/");
5815 5816 5817
	if (pi->link_cfg.pcaps & FW_PORT_CAP32_SPEED_50G)
		bufp += sprintf(bufp, "50G/");
	if (pi->link_cfg.pcaps & FW_PORT_CAP32_SPEED_100G)
5818
		bufp += sprintf(bufp, "100G/");
5819 5820 5821 5822
	if (pi->link_cfg.pcaps & FW_PORT_CAP32_SPEED_200G)
		bufp += sprintf(bufp, "200G/");
	if (pi->link_cfg.pcaps & FW_PORT_CAP32_SPEED_400G)
		bufp += sprintf(bufp, "400G/");
5823 5824
	if (bufp != buf)
		--bufp;
5825
	sprintf(bufp, "BASE-%s", t4_get_port_type_description(pi->port_type));
5826

5827 5828
	netdev_info(dev, "%s: Chelsio %s (%s) %s\n",
		    dev->name, adap->params.vpd.id, adap->name, buf);
5829 5830
}

5831 5832 5833 5834 5835 5836 5837 5838 5839 5840 5841
/*
 * Free the following resources:
 * - memory used for tables
 * - MSI/MSI-X
 * - net devices
 * - resources FW is holding for us
 */
static void free_some_resources(struct adapter *adapter)
{
	unsigned int i;

5842
	kvfree(adapter->smt);
5843
	kvfree(adapter->l2t);
5844
	kvfree(adapter->srq);
5845
	t4_cleanup_sched(adapter);
5846
	kvfree(adapter->tids.tid_tab);
5847
	cxgb4_cleanup_tc_matchall(adapter);
5848
	cxgb4_cleanup_tc_mqprio(adapter);
5849
	cxgb4_cleanup_tc_flower(adapter);
5850
	cxgb4_cleanup_tc_u32(adapter);
5851 5852 5853 5854
	kfree(adapter->sge.egr_map);
	kfree(adapter->sge.ingr_map);
	kfree(adapter->sge.starving_fl);
	kfree(adapter->sge.txq_maperr);
5855 5856 5857
#ifdef CONFIG_DEBUG_FS
	kfree(adapter->sge.blocked_fl);
#endif
5858 5859 5860
	disable_msi(adapter);

	for_each_port(adapter, i)
5861
		if (adapter->port[i]) {
5862 5863 5864 5865 5866
			struct port_info *pi = adap2pinfo(adapter, i);

			if (pi->viid != 0)
				t4_free_vi(adapter, adapter->mbox, adapter->pf,
					   0, pi->viid);
5867
			kfree(adap2pinfo(adapter, i)->rss);
5868
			free_netdev(adapter->port[i]);
5869
		}
5870
	if (adapter->flags & CXGB4_FW_OK)
5871
		t4_fw_bye(adapter, adapter->pf);
5872 5873
}

5874 5875
#define TSO_FLAGS (NETIF_F_TSO | NETIF_F_TSO6 | NETIF_F_TSO_ECN | \
		   NETIF_F_GSO_UDP_L4)
5876
#define VLAN_FEAT (NETIF_F_SG | NETIF_F_IP_CSUM | TSO_FLAGS | \
5877
		   NETIF_F_GRO | NETIF_F_IPV6_CSUM | NETIF_F_HIGHDMA)
5878
#define SEGMENT_SIZE 128
5879

G
Ganesh Goudar 已提交
5880
static int t4_get_chip_type(struct adapter *adap, int ver)
5881
{
G
Ganesh Goudar 已提交
5882
	u32 pl_rev = REV_G(t4_read_reg(adap, PL_REV_A));
5883

G
Ganesh Goudar 已提交
5884
	switch (ver) {
5885
	case CHELSIO_T4:
5886
		return CHELSIO_CHIP_CODE(CHELSIO_T4, pl_rev);
5887
	case CHELSIO_T5:
5888
		return CHELSIO_CHIP_CODE(CHELSIO_T5, pl_rev);
5889
	case CHELSIO_T6:
5890
		return CHELSIO_CHIP_CODE(CHELSIO_T6, pl_rev);
5891
	default:
G
Ganesh Goudar 已提交
5892
		break;
5893
	}
5894
	return -EINVAL;
5895 5896
}

5897
#ifdef CONFIG_PCI_IOV
G
Ganesh Goudar 已提交
5898
static void cxgb4_mgmt_setup(struct net_device *dev)
5899 5900 5901 5902 5903 5904 5905 5906 5907 5908 5909 5910 5911 5912
{
	dev->type = ARPHRD_NONE;
	dev->mtu = 0;
	dev->hard_header_len = 0;
	dev->addr_len = 0;
	dev->tx_queue_len = 0;
	dev->flags |= IFF_NOARP;
	dev->priv_flags |= IFF_NO_QUEUE;

	/* Initialize the device structure. */
	dev->netdev_ops = &cxgb4_mgmt_netdev_ops;
	dev->ethtool_ops = &cxgb4_mgmt_ethtool_ops;
}

5913 5914
static int cxgb4_iov_configure(struct pci_dev *pdev, int num_vfs)
{
5915
	struct adapter *adap = pci_get_drvdata(pdev);
5916 5917 5918 5919
	int err = 0;
	int current_vfs = pci_num_vf(pdev);
	u32 pcie_fw;

5920
	pcie_fw = readl(adap->regs + PCIE_FW_A);
5921 5922 5923
	/* Check if fw is initialized */
	if (!(pcie_fw & PCIE_FW_INIT_F)) {
		dev_warn(&pdev->dev, "Device not initialized\n");
5924 5925 5926 5927 5928 5929 5930 5931 5932
		return -EOPNOTSUPP;
	}

	/* If any of the VF's is already assigned to Guest OS, then
	 * SRIOV for the same cannot be modified
	 */
	if (current_vfs && pci_vfs_assigned(pdev)) {
		dev_err(&pdev->dev,
			"Cannot modify SR-IOV while VFs are assigned\n");
G
Ganesh Goudar 已提交
5933
		return current_vfs;
5934
	}
G
Ganesh Goudar 已提交
5935 5936 5937
	/* Note that the upper-level code ensures that we're never called with
	 * a non-zero "num_vfs" when we already have VFs instantiated.  But
	 * it never hurts to code defensively.
5938
	 */
G
Ganesh Goudar 已提交
5939 5940 5941 5942 5943 5944 5945 5946
	if (num_vfs != 0 && current_vfs != 0)
		return -EBUSY;

	/* Nothing to do for no change. */
	if (num_vfs == current_vfs)
		return num_vfs;

	/* Disable SRIOV when zero is passed. */
5947 5948
	if (!num_vfs) {
		pci_disable_sriov(pdev);
G
Ganesh Goudar 已提交
5949 5950 5951 5952 5953
		/* free VF Management Interface */
		unregister_netdev(adap->port[0]);
		free_netdev(adap->port[0]);
		adap->port[0] = NULL;

5954
		/* free VF resources */
G
Ganesh Goudar 已提交
5955
		adap->num_vfs = 0;
5956 5957
		kfree(adap->vfinfo);
		adap->vfinfo = NULL;
G
Ganesh Goudar 已提交
5958
		return 0;
5959 5960
	}

G
Ganesh Goudar 已提交
5961 5962 5963 5964 5965 5966 5967 5968 5969 5970 5971 5972 5973 5974 5975 5976
	if (!current_vfs) {
		struct fw_pfvf_cmd port_cmd, port_rpl;
		struct net_device *netdev;
		unsigned int pmask, port;
		struct pci_dev *pbridge;
		struct port_info *pi;
		char name[IFNAMSIZ];
		u32 devcap2;
		u16 flags;

		/* If we want to instantiate Virtual Functions, then our
		 * parent bridge's PCI-E needs to support Alternative Routing
		 * ID (ARI) because our VFs will show up at function offset 8
		 * and above.
		 */
		pbridge = pdev->bus->self;
5977 5978
		pcie_capability_read_word(pbridge, PCI_EXP_FLAGS, &flags);
		pcie_capability_read_dword(pbridge, PCI_EXP_DEVCAP2, &devcap2);
G
Ganesh Goudar 已提交
5979 5980 5981 5982 5983 5984 5985 5986 5987 5988 5989 5990 5991 5992 5993 5994 5995 5996 5997 5998 5999

		if ((flags & PCI_EXP_FLAGS_VERS) < 2 ||
		    !(devcap2 & PCI_EXP_DEVCAP2_ARI)) {
			/* Our parent bridge does not support ARI so issue a
			 * warning and skip instantiating the VFs.  They
			 * won't be reachable.
			 */
			dev_warn(&pdev->dev, "Parent bridge %02x:%02x.%x doesn't support ARI; can't instantiate Virtual Functions\n",
				 pbridge->bus->number, PCI_SLOT(pbridge->devfn),
				 PCI_FUNC(pbridge->devfn));
			return -ENOTSUPP;
		}
		memset(&port_cmd, 0, sizeof(port_cmd));
		port_cmd.op_to_vfn = cpu_to_be32(FW_CMD_OP_V(FW_PFVF_CMD) |
						 FW_CMD_REQUEST_F |
						 FW_CMD_READ_F |
						 FW_PFVF_CMD_PFN_V(adap->pf) |
						 FW_PFVF_CMD_VFN_V(0));
		port_cmd.retval_len16 = cpu_to_be32(FW_LEN16(port_cmd));
		err = t4_wr_mbox(adap, adap->mbox, &port_cmd, sizeof(port_cmd),
				 &port_rpl);
6000 6001
		if (err)
			return err;
G
Ganesh Goudar 已提交
6002 6003 6004 6005 6006 6007 6008 6009 6010
		pmask = FW_PFVF_CMD_PMASK_G(be32_to_cpu(port_rpl.type_to_neq));
		port = ffs(pmask) - 1;
		/* Allocate VF Management Interface. */
		snprintf(name, IFNAMSIZ, "mgmtpf%d,%d", adap->adap_idx,
			 adap->pf);
		netdev = alloc_netdev(sizeof(struct port_info),
				      name, NET_NAME_UNKNOWN, cxgb4_mgmt_setup);
		if (!netdev)
			return -ENOMEM;
6011

G
Ganesh Goudar 已提交
6012 6013 6014 6015 6016 6017 6018 6019 6020 6021 6022 6023 6024 6025
		pi = netdev_priv(netdev);
		pi->adapter = adap;
		pi->lport = port;
		pi->tx_chan = port;
		SET_NETDEV_DEV(netdev, &pdev->dev);

		adap->port[0] = netdev;
		pi->port_id = 0;

		err = register_netdev(adap->port[0]);
		if (err) {
			pr_info("Unable to register VF mgmt netdev %s\n", name);
			free_netdev(adap->port[0]);
			adap->port[0] = NULL;
6026
			return err;
G
Ganesh Goudar 已提交
6027 6028 6029 6030 6031 6032 6033 6034 6035 6036 6037 6038 6039 6040 6041 6042 6043 6044 6045 6046 6047 6048 6049 6050
		}
		/* Allocate and set up VF Information. */
		adap->vfinfo = kcalloc(pci_sriov_get_totalvfs(pdev),
				       sizeof(struct vf_info), GFP_KERNEL);
		if (!adap->vfinfo) {
			unregister_netdev(adap->port[0]);
			free_netdev(adap->port[0]);
			adap->port[0] = NULL;
			return -ENOMEM;
		}
		cxgb4_mgmt_fill_vf_station_mac_addr(adap);
	}
	/* Instantiate the requested number of VFs. */
	err = pci_enable_sriov(pdev, num_vfs);
	if (err) {
		pr_info("Unable to instantiate %d VFs\n", num_vfs);
		if (!current_vfs) {
			unregister_netdev(adap->port[0]);
			free_netdev(adap->port[0]);
			adap->port[0] = NULL;
			kfree(adap->vfinfo);
			adap->vfinfo = NULL;
		}
		return err;
6051
	}
6052

G
Ganesh Goudar 已提交
6053
	adap->num_vfs = num_vfs;
6054 6055
	return num_vfs;
}
G
Ganesh Goudar 已提交
6056
#endif /* CONFIG_PCI_IOV */
6057

6058
static int init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
6059
{
G
Ganesh Goudar 已提交
6060 6061 6062 6063
	struct net_device *netdev;
	struct adapter *adapter;
	static int adap_idx = 1;
	int s_qpp, qpp, num_seg;
6064
	struct port_info *pi;
6065
	bool highdma = false;
6066
	enum chip_type chip;
G
Ganesh Goudar 已提交
6067 6068 6069 6070 6071
	void __iomem *regs;
	int func, chip_ver;
	u16 device_id;
	int i, err;
	u32 whoami;
6072 6073 6074 6075 6076 6077 6078 6079 6080 6081 6082 6083 6084 6085 6086 6087

	printk_once(KERN_INFO "%s - version %s\n", DRV_DESC, DRV_VERSION);

	err = pci_request_regions(pdev, KBUILD_MODNAME);
	if (err) {
		/* Just info, some other driver may have claimed the device. */
		dev_info(&pdev->dev, "cannot obtain PCI resources\n");
		return err;
	}

	err = pci_enable_device(pdev);
	if (err) {
		dev_err(&pdev->dev, "cannot enable PCI device\n");
		goto out_release_regions;
	}

6088 6089 6090 6091 6092 6093 6094
	regs = pci_ioremap_bar(pdev, 0);
	if (!regs) {
		dev_err(&pdev->dev, "cannot map device registers\n");
		err = -ENOMEM;
		goto out_disable_device;
	}

G
Ganesh Goudar 已提交
6095 6096 6097 6098 6099 6100 6101
	adapter = kzalloc(sizeof(*adapter), GFP_KERNEL);
	if (!adapter) {
		err = -ENOMEM;
		goto out_unmap_bar0;
	}

	adapter->regs = regs;
6102 6103
	err = t4_wait_dev_ready(regs);
	if (err < 0)
6104
		goto out_free_adapter;
6105

6106
	/* We control everything through one PF */
G
Ganesh Goudar 已提交
6107 6108 6109
	whoami = t4_read_reg(adapter, PL_WHOAMI_A);
	pci_read_config_word(pdev, PCI_DEVICE_ID, &device_id);
	chip = t4_get_chip_type(adapter, CHELSIO_PCI_ID_VER(device_id));
6110
	if ((int)chip < 0) {
G
Ganesh Goudar 已提交
6111 6112 6113 6114 6115 6116 6117
		dev_err(&pdev->dev, "Device %d is not supported\n", device_id);
		err = chip;
		goto out_free_adapter;
	}
	chip_ver = CHELSIO_CHIP_VERSION(chip);
	func = chip_ver <= CHELSIO_T5 ?
	       SOURCEPF_G(whoami) : T6_SOURCEPF_G(whoami);
G
Ganesh Goudar 已提交
6118 6119 6120 6121 6122 6123

	adapter->pdev = pdev;
	adapter->pdev_dev = &pdev->dev;
	adapter->name = pci_name(pdev);
	adapter->mbox = func;
	adapter->pf = func;
6124 6125
	adapter->params.chip = chip;
	adapter->adap_idx = adap_idx;
G
Ganesh Goudar 已提交
6126 6127 6128 6129 6130 6131 6132 6133 6134 6135 6136
	adapter->msg_enable = DFLT_MSG_ENABLE;
	adapter->mbox_log = kzalloc(sizeof(*adapter->mbox_log) +
				    (sizeof(struct mbox_cmd) *
				     T4_OS_LOG_MBOX_CMDS),
				    GFP_KERNEL);
	if (!adapter->mbox_log) {
		err = -ENOMEM;
		goto out_free_adapter;
	}
	spin_lock_init(&adapter->mbox_lock);
	INIT_LIST_HEAD(&adapter->mlist.list);
6137
	adapter->mbox_log->size = T4_OS_LOG_MBOX_CMDS;
G
Ganesh Goudar 已提交
6138 6139
	pci_set_drvdata(pdev, adapter);

6140 6141 6142
	if (func != ent->driver_data) {
		pci_disable_device(pdev);
		pci_save_state(pdev);        /* to restore SR-IOV later */
G
Ganesh Goudar 已提交
6143
		return 0;
6144 6145
	}

6146
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
6147
		highdma = true;
6148 6149 6150 6151
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
		if (err) {
			dev_err(&pdev->dev, "unable to obtain 64-bit DMA for "
				"coherent allocations\n");
G
Ganesh Goudar 已提交
6152
			goto out_free_adapter;
6153 6154 6155 6156 6157
		}
	} else {
		err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
		if (err) {
			dev_err(&pdev->dev, "no usable DMA configuration\n");
G
Ganesh Goudar 已提交
6158
			goto out_free_adapter;
6159 6160 6161 6162 6163 6164
		}
	}

	pci_enable_pcie_error_reporting(pdev);
	pci_set_master(pdev);
	pci_save_state(pdev);
6165
	adap_idx++;
6166 6167 6168 6169 6170 6171
	adapter->workq = create_singlethread_workqueue("cxgb4");
	if (!adapter->workq) {
		err = -ENOMEM;
		goto out_free_adapter;
	}

6172
	/* PCI device has been enabled */
6173
	adapter->flags |= CXGB4_DEV_ENABLED;
6174 6175
	memset(adapter->chan_map, 0xff, sizeof(adapter->chan_map));

6176 6177 6178 6179 6180 6181 6182 6183 6184 6185 6186 6187 6188 6189 6190
	/* If possible, we use PCIe Relaxed Ordering Attribute to deliver
	 * Ingress Packet Data to Free List Buffers in order to allow for
	 * chipset performance optimizations between the Root Complex and
	 * Memory Controllers.  (Messages to the associated Ingress Queue
	 * notifying new Packet Placement in the Free Lists Buffers will be
	 * send without the Relaxed Ordering Attribute thus guaranteeing that
	 * all preceding PCIe Transaction Layer Packets will be processed
	 * first.)  But some Root Complexes have various issues with Upstream
	 * Transaction Layer Packets with the Relaxed Ordering Attribute set.
	 * The PCIe devices which under the Root Complexes will be cleared the
	 * Relaxed Ordering bit in the configuration space, So we check our
	 * PCIe configuration space to see if it's flagged with advice against
	 * using Relaxed Ordering.
	 */
	if (!pcie_relaxed_ordering_enabled(pdev))
6191
		adapter->flags |= CXGB4_ROOT_NO_RELAXED_ORDERING;
6192

6193 6194
	spin_lock_init(&adapter->stats_lock);
	spin_lock_init(&adapter->tid_release_lock);
6195
	spin_lock_init(&adapter->win0_lock);
6196 6197

	INIT_WORK(&adapter->tid_release_task, process_tid_release_list);
6198 6199
	INIT_WORK(&adapter->db_full_task, process_db_full);
	INIT_WORK(&adapter->db_drop_task, process_db_drop);
6200
	INIT_WORK(&adapter->fatal_err_notify_task, notify_fatal_err);
6201 6202 6203

	err = t4_prep_adapter(adapter);
	if (err)
6204 6205
		goto out_free_adapter;

6206 6207 6208 6209 6210 6211 6212 6213 6214 6215
	if (is_kdump_kernel()) {
		/* Collect hardware state and append to /proc/vmcore */
		err = cxgb4_cudbg_vmcore_add_dump(adapter);
		if (err) {
			dev_warn(adapter->pdev_dev,
				 "Fail collecting vmcore device dump, err: %d. Continuing\n",
				 err);
			err = 0;
		}
	}
6216

6217
	if (!is_t4(adapter->params.chip)) {
6218 6219
		s_qpp = (QUEUESPERPAGEPF0_S +
			(QUEUESPERPAGEPF1_S - QUEUESPERPAGEPF0_S) *
6220
			adapter->pf);
6221 6222
		qpp = 1 << QUEUESPERPAGEPF0_G(t4_read_reg(adapter,
		      SGE_EGRESS_QUEUES_PER_PAGE_PF_A) >> s_qpp);
6223 6224 6225 6226 6227 6228 6229 6230 6231 6232 6233
		num_seg = PAGE_SIZE / SEGMENT_SIZE;

		/* Each segment size is 128B. Write coalescing is enabled only
		 * when SGE_EGRESS_QUEUES_PER_PAGE_PF reg value for the
		 * queue is less no of segments that can be accommodated in
		 * a page size.
		 */
		if (qpp > num_seg) {
			dev_err(&pdev->dev,
				"Incorrect number of egress queues per page\n");
			err = -EINVAL;
6234
			goto out_free_adapter;
6235 6236 6237 6238 6239 6240
		}
		adapter->bar2 = ioremap_wc(pci_resource_start(pdev, 2),
		pci_resource_len(pdev, 2));
		if (!adapter->bar2) {
			dev_err(&pdev->dev, "cannot map device bar2 region\n");
			err = -ENOMEM;
6241
			goto out_free_adapter;
6242 6243 6244
		}
	}

6245
	setup_memwin(adapter);
V
Vishal Kulkarni 已提交
6246
	err = adap_init0(adapter, 0);
6247 6248 6249
#ifdef CONFIG_DEBUG_FS
	bitmap_zero(adapter->sge.blocked_fl, adapter->sge.egr_sz);
#endif
6250
	setup_memwin_rdma(adapter);
6251 6252 6253
	if (err)
		goto out_unmap_bar;

6254 6255
	/* configure SGE_STAT_CFG_A to read WC stats */
	if (!is_t4(adapter->params.chip))
6256 6257 6258
		t4_write_reg(adapter, SGE_STAT_CFG_A, STATSOURCE_T5_V(7) |
			     (is_t5(adapter->params.chip) ? STATMODE_V(0) :
			      T6_STATMODE_V(0)));
6259

6260 6261 6262
	/* Initialize hash mac addr list */
	INIT_LIST_HEAD(&adapter->mac_hlist);

6263
	for_each_port(adapter, i) {
6264 6265 6266 6267 6268 6269
		/* For supporting MQPRIO Offload, need some extra
		 * queues for each ETHOFLD TIDs. Keep it equal to
		 * MAX_ATIDs for now. Once we connect to firmware
		 * later and query the EOTID params, we'll come to
		 * know the actual # of EOTIDs supported.
		 */
6270
		netdev = alloc_etherdev_mq(sizeof(struct port_info),
6271
					   MAX_ETH_QSETS + MAX_ATIDS);
6272 6273 6274 6275 6276 6277 6278 6279 6280 6281 6282 6283 6284 6285
		if (!netdev) {
			err = -ENOMEM;
			goto out_free_dev;
		}

		SET_NETDEV_DEV(netdev, &pdev->dev);

		adapter->port[i] = netdev;
		pi = netdev_priv(netdev);
		pi->adapter = adapter;
		pi->xact_addr_filt = -1;
		pi->port_id = i;
		netdev->irq = pdev->irq;

6286 6287
		netdev->hw_features = NETIF_F_SG | TSO_FLAGS |
			NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
6288
			NETIF_F_RXCSUM | NETIF_F_RXHASH | NETIF_F_GRO |
6289 6290
			NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX |
			NETIF_F_HW_TC;
6291

G
Ganesh Goudar 已提交
6292
		if (chip_ver > CHELSIO_T5) {
6293 6294 6295 6296
			netdev->hw_enc_features |= NETIF_F_IP_CSUM |
						   NETIF_F_IPV6_CSUM |
						   NETIF_F_RXCSUM |
						   NETIF_F_GSO_UDP_TUNNEL |
6297
						   NETIF_F_GSO_UDP_TUNNEL_CSUM |
6298 6299
						   NETIF_F_TSO | NETIF_F_TSO6;

A
Atul Gupta 已提交
6300
			netdev->hw_features |= NETIF_F_GSO_UDP_TUNNEL |
6301
					       NETIF_F_GSO_UDP_TUNNEL_CSUM |
A
Atul Gupta 已提交
6302
					       NETIF_F_HW_TLS_RECORD;
6303
		}
6304

6305 6306 6307
		if (highdma)
			netdev->hw_features |= NETIF_F_HIGHDMA;
		netdev->features |= netdev->hw_features;
6308 6309
		netdev->vlan_features = netdev->features & VLAN_FEAT;

6310 6311
		netdev->priv_flags |= IFF_UNICAST_FLT;

6312
		/* MTU range: 81 - 9600 */
6313
		netdev->min_mtu = 81;              /* accommodate SACK */
6314 6315
		netdev->max_mtu = MAX_MTU;

6316
		netdev->netdev_ops = &cxgb4_netdev_ops;
6317 6318 6319
#ifdef CONFIG_CHELSIO_T4_DCB
		netdev->dcbnl_ops = &cxgb4_dcb_ops;
		cxgb4_dcb_state_init(netdev);
6320
		cxgb4_dcb_version_init(netdev);
6321
#endif
6322
		cxgb4_set_ethtool_ops(netdev);
6323 6324
	}

6325 6326
	cxgb4_init_ethtool_dump(adapter);

6327 6328
	pci_set_drvdata(pdev, adapter);

6329
	if (adapter->flags & CXGB4_FW_OK) {
6330
		err = t4_port_init(adapter, func, func, 0);
6331 6332
		if (err)
			goto out_free_dev;
6333 6334 6335 6336 6337 6338 6339 6340 6341 6342 6343 6344 6345 6346 6347 6348
	} else if (adapter->params.nports == 1) {
		/* If we don't have a connection to the firmware -- possibly
		 * because of an error -- grab the raw VPD parameters so we
		 * can set the proper MAC Address on the debug network
		 * interface that we've created.
		 */
		u8 hw_addr[ETH_ALEN];
		u8 *na = adapter->params.vpd.na;

		err = t4_get_raw_vpd_params(adapter, &adapter->params.vpd);
		if (!err) {
			for (i = 0; i < ETH_ALEN; i++)
				hw_addr[i] = (hex2val(na[2 * i + 0]) * 16 +
					      hex2val(na[2 * i + 1]));
			t4_set_hw_addr(adapter, 0, hw_addr);
		}
6349 6350
	}

6351
	if (!(adapter->flags & CXGB4_FW_OK))
6352 6353
		goto fw_attach_fail;

6354
	/* Configure queues and allocate tables now, they can be needed as
6355 6356
	 * soon as the first register_netdev completes.
	 */
6357 6358 6359
	err = cfg_queues(adapter);
	if (err)
		goto out_free_dev;
6360

6361 6362 6363 6364 6365 6366
	adapter->smt = t4_init_smt();
	if (!adapter->smt) {
		/* We tolerate a lack of SMT, giving up some functionality */
		dev_warn(&pdev->dev, "could not allocate SMT, continuing\n");
	}

6367
	adapter->l2t = t4_init_l2t(adapter->l2t_start, adapter->l2t_end);
6368 6369 6370 6371 6372 6373
	if (!adapter->l2t) {
		/* We tolerate a lack of L2T, giving up some functionality */
		dev_warn(&pdev->dev, "could not allocate L2T, continuing\n");
		adapter->params.offload = 0;
	}

6374
#if IS_ENABLED(CONFIG_IPV6)
G
Ganesh Goudar 已提交
6375
	if (chip_ver <= CHELSIO_T5 &&
6376 6377 6378
	    (!(t4_read_reg(adapter, LE_DB_CONFIG_A) & ASLIPCOMPEN_F))) {
		/* CLIP functionality is not present in hardware,
		 * hence disable all offload features
6379 6380
		 */
		dev_warn(&pdev->dev,
6381
			 "CLIP not enabled in hardware, continuing\n");
6382
		adapter->params.offload = 0;
6383 6384 6385 6386 6387 6388 6389 6390 6391 6392 6393
	} else {
		adapter->clipt = t4_init_clip_tbl(adapter->clipt_start,
						  adapter->clipt_end);
		if (!adapter->clipt) {
			/* We tolerate a lack of clip_table, giving up
			 * some functionality
			 */
			dev_warn(&pdev->dev,
				 "could not allocate Clip table, continuing\n");
			adapter->params.offload = 0;
		}
6394 6395
	}
#endif
6396 6397 6398 6399 6400 6401 6402 6403 6404 6405

	for_each_port(adapter, i) {
		pi = adap2pinfo(adapter, i);
		pi->sched_tbl = t4_init_sched(adapter->params.nsched_cls);
		if (!pi->sched_tbl)
			dev_warn(&pdev->dev,
				 "could not activate scheduling on port %d\n",
				 i);
	}

6406
	if (tid_init(&adapter->tids) < 0) {
6407 6408 6409
		dev_warn(&pdev->dev, "could not allocate TID table, "
			 "continuing\n");
		adapter->params.offload = 0;
6410
	} else {
6411
		adapter->tc_u32 = cxgb4_init_tc_u32(adapter);
6412 6413 6414
		if (!adapter->tc_u32)
			dev_warn(&pdev->dev,
				 "could not offload tc u32, continuing\n");
6415

6416 6417 6418
		if (cxgb4_init_tc_flower(adapter))
			dev_warn(&pdev->dev,
				 "could not offload tc flower, continuing\n");
6419 6420 6421 6422

		if (cxgb4_init_tc_mqprio(adapter))
			dev_warn(&pdev->dev,
				 "could not offload tc mqprio, continuing\n");
6423 6424 6425 6426

		if (cxgb4_init_tc_matchall(adapter))
			dev_warn(&pdev->dev,
				 "could not offload tc matchall, continuing\n");
6427 6428
	}

6429
	if (is_offload(adapter) || is_hashfilter(adapter)) {
6430 6431 6432
		if (t4_read_reg(adapter, LE_DB_CONFIG_A) & HASHEN_F) {
			u32 hash_base, hash_reg;

6433
			if (chip_ver <= CHELSIO_T5) {
6434 6435 6436 6437 6438 6439 6440 6441 6442 6443 6444
				hash_reg = LE_DB_TID_HASHBASE_A;
				hash_base = t4_read_reg(adapter, hash_reg);
				adapter->tids.hash_base = hash_base / 4;
			} else {
				hash_reg = T6_LE_DB_HASH_TID_BASE_A;
				hash_base = t4_read_reg(adapter, hash_reg);
				adapter->tids.hash_base = hash_base;
			}
		}
	}

6445 6446
	/* See what interrupts we'll be using */
	if (msi > 1 && enable_msix(adapter) == 0)
6447
		adapter->flags |= CXGB4_USING_MSIX;
6448
	else if (msi > 0 && pci_enable_msi(pdev) == 0) {
6449
		adapter->flags |= CXGB4_USING_MSI;
6450 6451 6452
		if (msi > 1)
			free_msix_info(adapter);
	}
6453

6454
	/* check for PCI Express bandwidth capabiltites */
6455
	pcie_print_link_status(pdev);
6456

6457 6458
	cxgb4_init_mps_ref_entries(adapter);

6459 6460 6461 6462
	err = init_rss(adapter);
	if (err)
		goto out_free_dev;

6463 6464 6465 6466 6467 6468 6469
	err = setup_non_data_intr(adapter);
	if (err) {
		dev_err(adapter->pdev_dev,
			"Non Data interrupt allocation failed, err: %d\n", err);
		goto out_free_dev;
	}

6470 6471 6472 6473 6474 6475 6476
	err = setup_fw_sge_queues(adapter);
	if (err) {
		dev_err(adapter->pdev_dev,
			"FW sge queue allocation failed, err %d", err);
		goto out_free_dev;
	}

6477
fw_attach_fail:
6478 6479 6480 6481 6482 6483 6484
	/*
	 * The card is now ready to go.  If any errors occur during device
	 * registration we do not fail the whole card but rather proceed only
	 * with the ports we manage to register successfully.  However we must
	 * register at least one net device.
	 */
	for_each_port(adapter, i) {
6485
		pi = adap2pinfo(adapter, i);
6486
		adapter->port[i]->dev_port = pi->lport;
6487 6488 6489
		netif_set_real_num_tx_queues(adapter->port[i], pi->nqsets);
		netif_set_real_num_rx_queues(adapter->port[i], pi->nqsets);

6490 6491
		netif_carrier_off(adapter->port[i]);

6492 6493
		err = register_netdev(adapter->port[i]);
		if (err)
6494 6495 6496
			break;
		adapter->chan_map[pi->tx_chan] = i;
		print_port_info(adapter->port[i]);
6497
	}
6498
	if (i == 0) {
6499 6500 6501
		dev_err(&pdev->dev, "could not register any net devices\n");
		goto out_free_dev;
	}
6502 6503 6504
	if (err) {
		dev_warn(&pdev->dev, "only %d net devices registered\n", i);
		err = 0;
6505
	}
6506 6507 6508 6509 6510 6511 6512

	if (cxgb4_debugfs_root) {
		adapter->debugfs_root = debugfs_create_dir(pci_name(pdev),
							   cxgb4_debugfs_root);
		setup_debugfs(adapter);
	}

D
Divy Le Ray 已提交
6513 6514 6515
	/* PCIe EEH recovery on powerpc platforms needs fundamental reset */
	pdev->needs_freset = 1;

6516 6517 6518 6519 6520
	if (is_uld(adapter)) {
		mutex_lock(&uld_mutex);
		list_add_tail(&adapter->list_node, &adapter_list);
		mutex_unlock(&uld_mutex);
	}
6521

6522 6523 6524
	if (!is_t4(adapter->params.chip))
		cxgb4_ptp_init(adapter);

6525
	if (IS_REACHABLE(CONFIG_THERMAL) &&
6526
	    !is_t4(adapter->params.chip) && (adapter->flags & CXGB4_FW_OK))
G
Ganesh Goudar 已提交
6527 6528
		cxgb4_thermal_init(adapter);

6529
	print_adapter_info(adapter);
6530
	return 0;
6531

6532
 out_free_dev:
6533
	t4_free_sge_resources(adapter);
6534
	free_some_resources(adapter);
6535
	if (adapter->flags & CXGB4_USING_MSIX)
6536
		free_msix_info(adapter);
6537 6538
	if (adapter->num_uld || adapter->num_ofld_uld)
		t4_uld_mem_free(adapter);
6539
 out_unmap_bar:
6540
	if (!is_t4(adapter->params.chip))
6541
		iounmap(adapter->bar2);
6542
 out_free_adapter:
6543 6544 6545
	if (adapter->workq)
		destroy_workqueue(adapter->workq);

6546
	kfree(adapter->mbox_log);
6547
	kfree(adapter);
6548 6549
 out_unmap_bar0:
	iounmap(regs);
6550 6551 6552 6553 6554 6555 6556 6557
 out_disable_device:
	pci_disable_pcie_error_reporting(pdev);
	pci_disable_device(pdev);
 out_release_regions:
	pci_release_regions(pdev);
	return err;
}

B
Bill Pemberton 已提交
6558
static void remove_one(struct pci_dev *pdev)
6559 6560
{
	struct adapter *adapter = pci_get_drvdata(pdev);
6561
	struct hash_mac_addr *entry, *tmp;
6562

6563 6564 6565 6566
	if (!adapter) {
		pci_release_regions(pdev);
		return;
	}
6567

6568 6569 6570 6571 6572
	/* If we allocated filters, free up state associated with any
	 * valid filters ...
	 */
	clear_all_filters(adapter);

6573
	adapter->flags |= CXGB4_SHUTTING_DOWN;
6574

6575
	if (adapter->pf == 4) {
6576 6577
		int i;

6578 6579 6580 6581 6582
		/* Tear down per-adapter Work Queue first since it can contain
		 * references to our adapter data structure.
		 */
		destroy_workqueue(adapter->workq);

6583
		if (is_uld(adapter)) {
6584
			detach_ulds(adapter);
6585 6586
			t4_uld_clean_up(adapter);
		}
6587

A
Arjun Vynipadath 已提交
6588 6589
		adap_free_hma_mem(adapter);

6590 6591
		disable_interrupts(adapter);

6592 6593
		cxgb4_free_mps_ref_entries(adapter);

6594
		for_each_port(adapter, i)
D
Dimitris Michailidis 已提交
6595
			if (adapter->port[i]->reg_state == NETREG_REGISTERED)
6596 6597
				unregister_netdev(adapter->port[i]);

6598
		debugfs_remove_recursive(adapter->debugfs_root);
6599

6600 6601
		if (!is_t4(adapter->params.chip))
			cxgb4_ptp_stop(adapter);
6602
		if (IS_REACHABLE(CONFIG_THERMAL))
6603
			cxgb4_thermal_remove(adapter);
6604

6605
		if (adapter->flags & CXGB4_FULL_INIT_DONE)
6606
			cxgb_down(adapter);
6607

6608
		if (adapter->flags & CXGB4_USING_MSIX)
6609
			free_msix_info(adapter);
6610 6611
		if (adapter->num_uld || adapter->num_ofld_uld)
			t4_uld_mem_free(adapter);
6612
		free_some_resources(adapter);
6613 6614 6615 6616 6617 6618
		list_for_each_entry_safe(entry, tmp, &adapter->mac_hlist,
					 list) {
			list_del(&entry->list);
			kfree(entry);
		}

6619 6620 6621
#if IS_ENABLED(CONFIG_IPV6)
		t4_cleanup_clip_tbl(adapter);
#endif
6622
		if (!is_t4(adapter->params.chip))
6623
			iounmap(adapter->bar2);
6624 6625 6626
	}
#ifdef CONFIG_PCI_IOV
	else {
G
Ganesh Goudar 已提交
6627
		cxgb4_iov_configure(adapter->pdev, 0);
6628 6629
	}
#endif
6630 6631
	iounmap(adapter->regs);
	pci_disable_pcie_error_reporting(pdev);
6632
	if ((adapter->flags & CXGB4_DEV_ENABLED)) {
6633
		pci_disable_device(pdev);
6634
		adapter->flags &= ~CXGB4_DEV_ENABLED;
6635 6636 6637 6638 6639
	}
	pci_release_regions(pdev);
	kfree(adapter->mbox_log);
	synchronize_rcu();
	kfree(adapter);
6640 6641
}

6642 6643 6644 6645 6646 6647 6648 6649 6650 6651 6652 6653 6654 6655 6656 6657 6658 6659
/* "Shutdown" quiesces the device, stopping Ingress Packet and Interrupt
 * delivery.  This is essentially a stripped down version of the PCI remove()
 * function where we do the minimal amount of work necessary to shutdown any
 * further activity.
 */
static void shutdown_one(struct pci_dev *pdev)
{
	struct adapter *adapter = pci_get_drvdata(pdev);

	/* As with remove_one() above (see extended comment), we only want do
	 * do cleanup on PCI Devices which went all the way through init_one()
	 * ...
	 */
	if (!adapter) {
		pci_release_regions(pdev);
		return;
	}

6660
	adapter->flags |= CXGB4_SHUTTING_DOWN;
6661

6662 6663 6664 6665 6666 6667 6668
	if (adapter->pf == 4) {
		int i;

		for_each_port(adapter, i)
			if (adapter->port[i]->reg_state == NETREG_REGISTERED)
				cxgb_close(adapter->port[i]);

6669 6670 6671 6672 6673
		if (is_uld(adapter)) {
			detach_ulds(adapter);
			t4_uld_clean_up(adapter);
		}

6674 6675 6676 6677
		disable_interrupts(adapter);
		disable_msi(adapter);

		t4_sge_stop(adapter);
6678
		if (adapter->flags & CXGB4_FW_OK)
6679 6680 6681 6682
			t4_fw_bye(adapter, adapter->mbox);
	}
}

6683 6684 6685 6686
static struct pci_driver cxgb4_driver = {
	.name     = KBUILD_MODNAME,
	.id_table = cxgb4_pci_tbl,
	.probe    = init_one,
B
Bill Pemberton 已提交
6687
	.remove   = remove_one,
6688
	.shutdown = shutdown_one,
6689 6690 6691
#ifdef CONFIG_PCI_IOV
	.sriov_configure = cxgb4_iov_configure,
#endif
D
Dimitris Michailidis 已提交
6692
	.err_handler = &cxgb4_eeh,
6693 6694 6695 6696 6697 6698 6699 6700 6701
};

static int __init cxgb4_init_module(void)
{
	int ret;

	cxgb4_debugfs_root = debugfs_create_dir(KBUILD_MODNAME, NULL);

	ret = pci_register_driver(&cxgb4_driver);
6702
	if (ret < 0)
6703
		goto err_pci;
6704

6705
#if IS_ENABLED(CONFIG_IPV6)
6706
	if (!inet6addr_registered) {
6707 6708 6709 6710 6711
		ret = register_inet6addr_notifier(&cxgb4_inet6addr_notifier);
		if (ret)
			pci_unregister_driver(&cxgb4_driver);
		else
			inet6addr_registered = true;
6712
	}
6713
#endif
6714

6715 6716 6717 6718 6719 6720
	if (ret == 0)
		return ret;

err_pci:
	debugfs_remove(cxgb4_debugfs_root);

6721 6722 6723 6724 6725
	return ret;
}

static void __exit cxgb4_cleanup_module(void)
{
6726
#if IS_ENABLED(CONFIG_IPV6)
6727
	if (inet6addr_registered) {
6728 6729 6730
		unregister_inet6addr_notifier(&cxgb4_inet6addr_notifier);
		inet6addr_registered = false;
	}
6731
#endif
6732 6733 6734 6735 6736 6737
	pci_unregister_driver(&cxgb4_driver);
	debugfs_remove(cxgb4_debugfs_root);  /* NULL ok */
}

module_init(cxgb4_init_module);
module_exit(cxgb4_cleanup_module);