i915_debugfs.c 152.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/circ_buf.h>
31
#include <linux/ctype.h>
32
#include <linux/debugfs.h>
33
#include <linux/slab.h>
34
#include <linux/export.h>
35
#include <linux/list_sort.h>
36
#include <asm/msr-index.h>
37
#include <drm/drmP.h>
38
#include "intel_drv.h"
39
#include "intel_ringbuffer.h"
40
#include <drm/i915_drm.h>
41 42
#include "i915_drv.h"

43 44 45 46 47
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
65
	node->info_ent = (void *)key;
66 67 68 69 70 71 72 73

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);

	return 0;
}

74 75
static int i915_capabilities(struct seq_file *m, void *data)
{
76 77
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
78

79
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
80
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
81
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
82
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
83
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
84
#undef PRINT_FLAG
85 86 87

	return 0;
}
88

89
static char get_active_flag(struct drm_i915_gem_object *obj)
90
{
91
	return i915_gem_object_is_active(obj) ? '*' : ' ';
92 93
}

94
static char get_pin_flag(struct drm_i915_gem_object *obj)
95 96 97 98
{
	return obj->pin_display ? 'p' : ' ';
}

99
static char get_tiling_flag(struct drm_i915_gem_object *obj)
100
{
101
	switch (i915_gem_object_get_tiling(obj)) {
102
	default:
103 104 105
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
106
	}
107 108
}

109
static char get_global_flag(struct drm_i915_gem_object *obj)
110
{
111
	return !list_empty(&obj->userfault_link) ? 'g' : ' ';
112 113
}

114
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
115
{
C
Chris Wilson 已提交
116
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
117 118
}

119 120 121 122 123
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

124
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
125
		if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
126 127 128 129 130 131
			size += vma->node.size;
	}

	return size;
}

132 133 134
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
135
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
136
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
137
	struct i915_vma *vma;
138
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
139 140
	int pin_count = 0;

141 142
	lockdep_assert_held(&obj->base.dev->struct_mutex);

143
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
144
		   &obj->base,
145
		   get_active_flag(obj),
146 147
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
148
		   get_global_flag(obj),
149
		   get_pin_mapped_flag(obj),
150
		   obj->base.size / 1024,
151
		   obj->base.read_domains,
152
		   obj->base.write_domain,
153
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
154 155
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
156 157
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
158
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
159
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
160
			pin_count++;
D
Dan Carpenter 已提交
161 162
	}
	seq_printf(m, " (pinned x %d)", pin_count);
163 164
	if (obj->pin_display)
		seq_printf(m, " (display)");
165
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
166 167 168
		if (!drm_mm_node_allocated(&vma->node))
			continue;

169
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
170
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
171
			   vma->node.start, vma->node.size);
172
		if (i915_vma_is_ggtt(vma))
173
			seq_printf(m, ", type: %u", vma->ggtt_view.type);
174 175 176 177
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
178
		seq_puts(m, ")");
B
Ben Widawsky 已提交
179
	}
180
	if (obj->stolen)
181
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
182

183
	engine = i915_gem_object_last_write_engine(obj);
184 185 186
	if (engine)
		seq_printf(m, " (%s)", engine->name);

187 188 189
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
190 191
}

192 193 194 195
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
196
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
197
	struct drm_i915_gem_object *b =
198
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
199

R
Rasmus Villemoes 已提交
200 201 202 203 204
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
205 206 207 208
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
209 210
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
211
	struct drm_i915_gem_object *obj;
212
	u64 total_obj_size, total_gtt_size;
213 214 215 216 217 218 219 220
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
221
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
222 223 224
		if (obj->stolen == NULL)
			continue;

225
		list_add(&obj->obj_exec_link, &stolen);
226 227

		total_obj_size += obj->base.size;
228
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
229 230
		count++;
	}
231
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
232 233 234
		if (obj->stolen == NULL)
			continue;

235
		list_add(&obj->obj_exec_link, &stolen);
236 237 238 239 240 241 242

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
243
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
244 245 246
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
247
		list_del_init(&obj->obj_exec_link);
248 249 250
	}
	mutex_unlock(&dev->struct_mutex);

251
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
252 253 254 255
		   count, total_obj_size, total_gtt_size);
	return 0;
}

256
struct file_stats {
257
	struct drm_i915_file_private *file_priv;
258 259 260 261
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
262 263 264 265 266 267
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
268
	struct i915_vma *vma;
269 270 271

	stats->count++;
	stats->total += obj->base.size;
272 273
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
274 275 276
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

277 278 279
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
280

281
		if (i915_vma_is_ggtt(vma)) {
282 283 284
			stats->global += vma->node.size;
		} else {
			struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
285

286
			if (ppgtt->base.file != stats->file_priv)
287 288
				continue;
		}
289

290
		if (i915_vma_is_active(vma))
291 292 293
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
294 295 296 297 298
	}

	return 0;
}

299 300
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
301
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
302 303 304 305 306 307 308 309 310
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
311 312 313 314 315 316

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
317
	struct intel_engine_cs *engine;
318
	enum intel_engine_id id;
319
	int j;
320 321 322

	memset(&stats, 0, sizeof(stats));

323
	for_each_engine(engine, dev_priv, id) {
324
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
325
			list_for_each_entry(obj,
326
					    &engine->batch_pool.cache_list[j],
327 328 329
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
330
	}
331

332
	print_file_stats(m, "[k]batch pool", stats);
333 334
}

335 336 337 338 339 340 341
static int per_file_ctx_stats(int id, void *ptr, void *data)
{
	struct i915_gem_context *ctx = ptr;
	int n;

	for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
		if (ctx->engine[n].state)
342
			per_file_stats(0, ctx->engine[n].state->obj, data);
343
		if (ctx->engine[n].ring)
344
			per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
345 346 347 348 349 350 351 352
	}

	return 0;
}

static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *dev_priv)
{
353
	struct drm_device *dev = &dev_priv->drm;
354 355 356 357 358
	struct file_stats stats;
	struct drm_file *file;

	memset(&stats, 0, sizeof(stats));

359
	mutex_lock(&dev->struct_mutex);
360 361 362
	if (dev_priv->kernel_context)
		per_file_ctx_stats(0, dev_priv->kernel_context, &stats);

363
	list_for_each_entry(file, &dev->filelist, lhead) {
364 365 366
		struct drm_i915_file_private *fpriv = file->driver_priv;
		idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
	}
367
	mutex_unlock(&dev->struct_mutex);
368 369 370 371

	print_file_stats(m, "[k]contexts", stats);
}

372
static int i915_gem_object_info(struct seq_file *m, void *data)
373
{
374 375
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
376
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
377 378
	u32 count, mapped_count, purgeable_count, dpy_count;
	u64 size, mapped_size, purgeable_size, dpy_size;
379
	struct drm_i915_gem_object *obj;
380
	struct drm_file *file;
381 382 383 384 385 386
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

387
	seq_printf(m, "%u objects, %llu bytes\n",
388 389 390
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

391 392 393
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
394
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
395 396 397
		size += obj->base.size;
		++count;

C
Chris Wilson 已提交
398
		if (obj->mm.madv == I915_MADV_DONTNEED) {
399 400 401 402
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

C
Chris Wilson 已提交
403
		if (obj->mm.mapping) {
404 405
			mapped_count++;
			mapped_size += obj->base.size;
406
		}
407
	}
408
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
409

410
	size = count = dpy_size = dpy_count = 0;
411
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
412 413 414
		size += obj->base.size;
		++count;

415
		if (obj->pin_display) {
416 417
			dpy_size += obj->base.size;
			++dpy_count;
418
		}
419

C
Chris Wilson 已提交
420
		if (obj->mm.madv == I915_MADV_DONTNEED) {
421 422 423
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
424

C
Chris Wilson 已提交
425
		if (obj->mm.mapping) {
426 427
			mapped_count++;
			mapped_size += obj->base.size;
428
		}
429
	}
430 431
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
432
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
433
		   purgeable_count, purgeable_size);
434 435 436 437
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
	seq_printf(m, "%u display objects (pinned), %llu bytes\n",
		   dpy_count, dpy_size);
438

439
	seq_printf(m, "%llu [%llu] gtt total\n",
440
		   ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
441

442 443
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
444 445 446
	mutex_unlock(&dev->struct_mutex);

	mutex_lock(&dev->filelist_mutex);
447
	print_context_stats(m, dev_priv);
448 449
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
450 451
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct drm_i915_gem_request *request;
452
		struct task_struct *task;
453 454

		memset(&stats, 0, sizeof(stats));
455
		stats.file_priv = file->driver_priv;
456
		spin_lock(&file->table_lock);
457
		idr_for_each(&file->object_idr, per_file_stats, &stats);
458
		spin_unlock(&file->table_lock);
459 460 461 462 463 464
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
465 466 467 468
		mutex_lock(&dev->struct_mutex);
		request = list_first_entry_or_null(&file_priv->mm.request_list,
						   struct drm_i915_gem_request,
						   client_list);
469
		rcu_read_lock();
470 471 472
		task = pid_task(request && request->ctx->pid ?
				request->ctx->pid : file->pid,
				PIDTYPE_PID);
473
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
474
		rcu_read_unlock();
475
		mutex_unlock(&dev->struct_mutex);
476
	}
477
	mutex_unlock(&dev->filelist_mutex);
478 479 480 481

	return 0;
}

482
static int i915_gem_gtt_info(struct seq_file *m, void *data)
483
{
484
	struct drm_info_node *node = m->private;
485 486
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
487
	bool show_pin_display_only = !!node->info_ent->data;
488
	struct drm_i915_gem_object *obj;
489
	u64 total_obj_size, total_gtt_size;
490 491 492 493 494 495 496
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
497
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
498
		if (show_pin_display_only && !obj->pin_display)
499 500
			continue;

501
		seq_puts(m, "   ");
502
		describe_obj(m, obj);
503
		seq_putc(m, '\n');
504
		total_obj_size += obj->base.size;
505
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
506 507 508 509 510
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

511
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
512 513 514 515 516
		   count, total_obj_size, total_gtt_size);

	return 0;
}

517 518
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
519 520
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
521
	struct intel_crtc *crtc;
522 523 524 525 526
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
527

528
	for_each_intel_crtc(dev, crtc) {
529 530
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
531
		struct intel_flip_work *work;
532

533
		spin_lock_irq(&dev->event_lock);
534 535
		work = crtc->flip_work;
		if (work == NULL) {
536
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
537 538
				   pipe, plane);
		} else {
539 540 541 542 543 544 545 546 547 548 549 550
			u32 pending;
			u32 addr;

			pending = atomic_read(&work->pending);
			if (pending) {
				seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
					   pipe, plane);
			} else {
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
					   pipe, plane);
			}
			if (work->flip_queued_req) {
551
				struct intel_engine_cs *engine = work->flip_queued_req->engine;
552

553
				seq_printf(m, "Flip queued on %s at seqno %x, last submitted seqno %x [current breadcrumb %x], completed? %d\n",
554
					   engine->name,
555
					   work->flip_queued_req->global_seqno,
556
					   intel_engine_last_submit(engine),
557
					   intel_engine_get_seqno(engine),
558
					   i915_gem_request_completed(work->flip_queued_req));
559 560 561 562 563 564 565 566
			} else
				seq_printf(m, "Flip not associated with any ring\n");
			seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
				   work->flip_queued_vblank,
				   work->flip_ready_vblank,
				   intel_crtc_get_vblank_counter(crtc));
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));

567
			if (INTEL_GEN(dev_priv) >= 4)
568 569 570 571 572 573 574 575
				addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
			else
				addr = I915_READ(DSPADDR(crtc->plane));
			seq_printf(m, "Current scanout address 0x%08x\n", addr);

			if (work->pending_flip_obj) {
				seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
				seq_printf(m, "MMIO update completed? %d\n",  addr == work->gtt_offset);
576 577
			}
		}
578
		spin_unlock_irq(&dev->event_lock);
579 580
	}

581 582
	mutex_unlock(&dev->struct_mutex);

583 584 585
	return 0;
}

586 587
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
588 589
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
590
	struct drm_i915_gem_object *obj;
591
	struct intel_engine_cs *engine;
592
	enum intel_engine_id id;
593
	int total = 0;
594
	int ret, j;
595 596 597 598 599

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

600
	for_each_engine(engine, dev_priv, id) {
601
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
602 603 604 605
			int count;

			count = 0;
			list_for_each_entry(obj,
606
					    &engine->batch_pool.cache_list[j],
607 608 609
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
610
				   engine->name, j, count);
611 612

			list_for_each_entry(obj,
613
					    &engine->batch_pool.cache_list[j],
614 615 616 617 618 619 620
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
621
		}
622 623
	}

624
	seq_printf(m, "total: %d\n", total);
625 626 627 628 629 630

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

631 632 633 634
static void print_request(struct seq_file *m,
			  struct drm_i915_gem_request *rq,
			  const char *prefix)
{
635
	seq_printf(m, "%s%x [%x:%x] prio=%d @ %dms: %s\n", prefix,
636
		   rq->global_seqno, rq->ctx->hw_id, rq->fence.seqno,
637
		   rq->priotree.priority,
638
		   jiffies_to_msecs(jiffies - rq->emitted_jiffies),
639
		   rq->timeline->common->name);
640 641
}

642 643
static int i915_gem_request_info(struct seq_file *m, void *data)
{
644 645
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
D
Daniel Vetter 已提交
646
	struct drm_i915_gem_request *req;
647 648
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
649
	int ret, any;
650 651 652 653

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
654

655
	any = 0;
656
	for_each_engine(engine, dev_priv, id) {
657 658 659
		int count;

		count = 0;
660
		list_for_each_entry(req, &engine->timeline->requests, link)
661 662
			count++;
		if (count == 0)
663 664
			continue;

665
		seq_printf(m, "%s requests: %d\n", engine->name, count);
666
		list_for_each_entry(req, &engine->timeline->requests, link)
667
			print_request(m, req, "    ");
668 669

		any++;
670
	}
671 672
	mutex_unlock(&dev->struct_mutex);

673
	if (any == 0)
674
		seq_puts(m, "No requests\n");
675

676 677 678
	return 0;
}

679
static void i915_ring_seqno_info(struct seq_file *m,
680
				 struct intel_engine_cs *engine)
681
{
682 683 684
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
	struct rb_node *rb;

685
	seq_printf(m, "Current sequence (%s): %x\n",
686
		   engine->name, intel_engine_get_seqno(engine));
687

688
	spin_lock_irq(&b->lock);
689 690 691 692 693 694
	for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
		struct intel_wait *w = container_of(rb, typeof(*w), node);

		seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
			   engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
	}
695
	spin_unlock_irq(&b->lock);
696 697
}

698 699
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
700
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
701
	struct intel_engine_cs *engine;
702
	enum intel_engine_id id;
703

704
	for_each_engine(engine, dev_priv, id)
705
		i915_ring_seqno_info(m, engine);
706

707 708 709 710 711 712
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
713
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
714
	struct intel_engine_cs *engine;
715
	enum intel_engine_id id;
716
	int i, pipe;
717

718
	intel_runtime_pm_get(dev_priv);
719

720
	if (IS_CHERRYVIEW(dev_priv)) {
721 722 723 724 725 726 727 728 729 730 731
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
732 733 734 735 736 737 738 739 740 741 742
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

743 744 745 746
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

747 748 749 750
			intel_display_power_put(dev_priv, power_domain);
		}

		intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
751 752 753 754 755 756
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
757
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
774
	} else if (INTEL_GEN(dev_priv) >= 8) {
775 776 777 778 779 780 781 782 783 784 785 786
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

787
		for_each_pipe(dev_priv, pipe) {
788 789 790 791 792
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
793 794 795 796
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
797
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
798 799
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
800
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
801 802
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
803
			seq_printf(m, "Pipe %c IER:\t%08x\n",
804 805
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
806 807

			intel_display_power_put(dev_priv, power_domain);
808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
830
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
831 832 833 834 835 836 837 838
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
839
		for_each_pipe(dev_priv, pipe)
J
Jesse Barnes 已提交
840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

868
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
869 870 871 872 873 874
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
875
		for_each_pipe(dev_priv, pipe)
876 877 878
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
899
	for_each_engine(engine, dev_priv, id) {
900
		if (INTEL_GEN(dev_priv) >= 6) {
901 902
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
903
				   engine->name, I915_READ_IMR(engine));
904
		}
905
		i915_ring_seqno_info(m, engine);
906
	}
907
	intel_runtime_pm_put(dev_priv);
908

909 910 911
	return 0;
}

912 913
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
914 915
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
916 917 918 919 920
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
921 922 923

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
924
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
925

C
Chris Wilson 已提交
926 927
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
928
		if (!vma)
929
			seq_puts(m, "unused");
930
		else
931
			describe_obj(m, vma->obj);
932
		seq_putc(m, '\n');
933 934
	}

935
	mutex_unlock(&dev->struct_mutex);
936 937 938
	return 0;
}

939 940
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)

941 942 943 944 945 946
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
947
	struct i915_error_state_file_priv *error_priv = filp->private_data;
948 949

	DRM_DEBUG_DRIVER("Resetting error state\n");
950
	i915_destroy_error_state(error_priv->i915);
951 952 953 954 955 956

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
957
	struct drm_i915_private *dev_priv = inode->i_private;
958 959 960 961 962 963
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

964
	error_priv->i915 = dev_priv;
965

966
	i915_error_state_get(&dev_priv->drm, error_priv);
967

968 969 970
	file->private_data = error_priv;

	return 0;
971 972 973 974
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
975
	struct i915_error_state_file_priv *error_priv = file->private_data;
976

977
	i915_error_state_put(error_priv);
978 979
	kfree(error_priv);

980 981 982
	return 0;
}

983 984 985 986 987 988 989 990 991
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

992 993
	ret = i915_error_state_buf_init(&error_str, error_priv->i915,
					count, *pos);
994 995
	if (ret)
		return ret;
996

997
	ret = i915_error_state_to_str(&error_str, error_priv);
998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
1010
	i915_error_state_buf_release(&error_str);
1011
	return ret ?: ret_count;
1012 1013 1014 1015 1016
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1017
	.read = i915_error_state_read,
1018 1019 1020 1021 1022
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

1023 1024
#endif

1025 1026
static int
i915_next_seqno_get(void *data, u64 *val)
1027
{
1028
	struct drm_i915_private *dev_priv = data;
1029

1030
	*val = 1 + atomic_read(&dev_priv->gt.global_timeline.seqno);
1031
	return 0;
1032 1033
}

1034 1035 1036
static int
i915_next_seqno_set(void *data, u64 val)
{
1037 1038
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
1039 1040 1041 1042 1043 1044
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1045
	ret = i915_gem_set_global_seqno(dev, val);
1046 1047
	mutex_unlock(&dev->struct_mutex);

1048
	return ret;
1049 1050
}

1051 1052
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
1053
			"0x%llx\n");
1054

1055
static int i915_frequency_info(struct seq_file *m, void *unused)
1056
{
1057 1058
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1059 1060 1061
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1062

1063
	if (IS_GEN5(dev_priv)) {
1064 1065 1066 1067 1068 1069 1070 1071 1072
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1073
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
		u32 freq_sts;

		mutex_lock(&dev_priv->rps.hw_lock);
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));

		seq_printf(m, "max GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));

		seq_printf(m, "min GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));

		seq_printf(m, "idle GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
		mutex_unlock(&dev_priv->rps.hw_lock);
1100
	} else if (INTEL_GEN(dev_priv) >= 6) {
1101 1102 1103
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1104
		u32 rpmodectl, rpinclimit, rpdeclimit;
1105
		u32 rpstat, cagf, reqf;
1106 1107
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1108
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1109 1110
		int max_freq;

1111
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1112
		if (IS_GEN9_LP(dev_priv)) {
1113 1114 1115 1116 1117 1118 1119
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1120
		/* RPSTAT1 is in the GT power well */
1121 1122
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
1123
			goto out;
1124

1125
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1126

1127
		reqf = I915_READ(GEN6_RPNSWREQ);
1128
		if (IS_GEN9(dev_priv))
1129 1130 1131
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1132
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1133 1134 1135 1136
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1137
		reqf = intel_gpu_freq(dev_priv, reqf);
1138

1139 1140 1141 1142
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1143
		rpstat = I915_READ(GEN6_RPSTAT1);
1144 1145 1146 1147 1148 1149
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
1150
		if (IS_GEN9(dev_priv))
1151
			cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1152
		else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
B
Ben Widawsky 已提交
1153 1154 1155
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1156
		cagf = intel_gpu_freq(dev_priv, cagf);
1157

1158
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1159 1160
		mutex_unlock(&dev->struct_mutex);

1161
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1174
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1175
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1176
		seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
1177 1178
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1179
			   (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
1180 1181 1182 1183
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1184 1185 1186 1187
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1188
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1189
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1190 1191 1192 1193 1194 1195
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
1196 1197 1198
		seq_printf(m, "Up threshold: %d%%\n",
			   dev_priv->rps.up_threshold);

1199 1200 1201 1202 1203 1204
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
1205 1206
		seq_printf(m, "Down threshold: %d%%\n",
			   dev_priv->rps.down_threshold);
1207

1208
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
1209
			    rp_state_cap >> 16) & 0xff;
1210
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1211
			     GEN9_FREQ_SCALER : 1);
1212
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1213
			   intel_gpu_freq(dev_priv, max_freq));
1214 1215

		max_freq = (rp_state_cap & 0xff00) >> 8;
1216
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1217
			     GEN9_FREQ_SCALER : 1);
1218
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1219
			   intel_gpu_freq(dev_priv, max_freq));
1220

1221
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
1222
			    rp_state_cap >> 0) & 0xff;
1223
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1224
			     GEN9_FREQ_SCALER : 1);
1225
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1226
			   intel_gpu_freq(dev_priv, max_freq));
1227
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1228
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1229

1230 1231 1232
		seq_printf(m, "Current freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1233 1234
		seq_printf(m, "Idle freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1235 1236
		seq_printf(m, "Min freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1237 1238
		seq_printf(m, "Boost freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
1239 1240 1241 1242 1243
		seq_printf(m, "Max freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1244
	} else {
1245
		seq_puts(m, "no P-state info available\n");
1246
	}
1247

1248 1249 1250 1251
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1252 1253 1254
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1255 1256
}

1257 1258 1259 1260
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1261 1262 1263
	int slice;
	int subslice;

1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1276 1277 1278 1279 1280 1281 1282
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1283 1284
}

1285 1286
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1287
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1288
	struct intel_engine_cs *engine;
1289 1290
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1291
	struct intel_instdone instdone;
1292
	enum intel_engine_id id;
1293

1294 1295 1296 1297 1298 1299 1300 1301 1302
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
		seq_printf(m, "Wedged\n");
	if (test_bit(I915_RESET_IN_PROGRESS, &dev_priv->gpu_error.flags))
		seq_printf(m, "Reset in progress\n");
	if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
		seq_printf(m, "Waiter holding struct mutex\n");
	if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
		seq_printf(m, "struct_mutex blocked for reset\n");

1303 1304 1305 1306 1307
	if (!i915.enable_hangcheck) {
		seq_printf(m, "Hangcheck disabled\n");
		return 0;
	}

1308 1309
	intel_runtime_pm_get(dev_priv);

1310
	for_each_engine(engine, dev_priv, id) {
1311
		acthd[id] = intel_engine_get_active_head(engine);
1312
		seqno[id] = intel_engine_get_seqno(engine);
1313 1314
	}

1315
	intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
1316

1317 1318
	intel_runtime_pm_put(dev_priv);

1319 1320 1321 1322 1323 1324 1325
	if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
		seq_printf(m, "Hangcheck active, fires in %dms\n",
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
	} else
		seq_printf(m, "Hangcheck inactive\n");

1326
	for_each_engine(engine, dev_priv, id) {
1327 1328 1329
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct rb_node *rb;

1330
		seq_printf(m, "%s:\n", engine->name);
1331
		seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1332 1333
			   engine->hangcheck.seqno, seqno[id],
			   intel_engine_last_submit(engine));
1334
		seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
1335 1336
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
1337 1338 1339
					  &dev_priv->gpu_error.missed_irq_rings)),
			   yesno(engine->hangcheck.stalled));

1340
		spin_lock_irq(&b->lock);
1341 1342 1343 1344 1345 1346
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
			struct intel_wait *w = container_of(rb, typeof(*w), node);

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
1347
		spin_unlock_irq(&b->lock);
1348

1349
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1350
			   (long long)engine->hangcheck.acthd,
1351
			   (long long)acthd[id]);
1352 1353 1354 1355 1356
		seq_printf(m, "\taction = %s(%d) %d ms ago\n",
			   hangcheck_action_to_str(engine->hangcheck.action),
			   engine->hangcheck.action,
			   jiffies_to_msecs(jiffies -
					    engine->hangcheck.action_timestamp));
1357

1358
		if (engine->id == RCS) {
1359
			seq_puts(m, "\tinstdone read =\n");
1360

1361
			i915_instdone_info(dev_priv, m, &instdone);
1362

1363
			seq_puts(m, "\tinstdone accu =\n");
1364

1365 1366
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1367
		}
1368 1369 1370 1371 1372
	}

	return 0;
}

1373
static int ironlake_drpc_info(struct seq_file *m)
1374
{
1375
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1376 1377 1378
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

1379
	intel_runtime_pm_get(dev_priv);
1380 1381 1382 1383 1384

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1385
	intel_runtime_pm_put(dev_priv);
1386

1387
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1388 1389 1390 1391
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1392
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1393
	seq_printf(m, "SW control enabled: %s\n",
1394
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1395
	seq_printf(m, "Gated voltage change: %s\n",
1396
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1397 1398
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1399
	seq_printf(m, "Max P-state: P%d\n",
1400
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1401 1402 1403 1404
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1405
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1406
	seq_puts(m, "Current RS state: ");
1407 1408
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1409
		seq_puts(m, "on\n");
1410 1411
		break;
	case RSX_STATUS_RC1:
1412
		seq_puts(m, "RC1\n");
1413 1414
		break;
	case RSX_STATUS_RC1E:
1415
		seq_puts(m, "RC1E\n");
1416 1417
		break;
	case RSX_STATUS_RS1:
1418
		seq_puts(m, "RS1\n");
1419 1420
		break;
	case RSX_STATUS_RS2:
1421
		seq_puts(m, "RS2 (RC6)\n");
1422 1423
		break;
	case RSX_STATUS_RS3:
1424
		seq_puts(m, "RC3 (RC6+)\n");
1425 1426
		break;
	default:
1427
		seq_puts(m, "unknown\n");
1428 1429
		break;
	}
1430 1431 1432 1433

	return 0;
}

1434
static int i915_forcewake_domains(struct seq_file *m, void *data)
1435
{
1436
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1437 1438 1439
	struct intel_uncore_forcewake_domain *fw_domain;

	spin_lock_irq(&dev_priv->uncore.lock);
1440
	for_each_fw_domain(fw_domain, dev_priv) {
1441
		seq_printf(m, "%s.wake_count = %u\n",
1442
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1443 1444 1445
			   fw_domain->wake_count);
	}
	spin_unlock_irq(&dev_priv->uncore.lock);
1446

1447 1448 1449 1450 1451
	return 0;
}

static int vlv_drpc_info(struct seq_file *m)
{
1452
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1453
	u32 rpmodectl1, rcctl1, pw_status;
1454

1455 1456
	intel_runtime_pm_get(dev_priv);

1457
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1458 1459 1460
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

1461 1462
	intel_runtime_pm_put(dev_priv);

1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1476
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1477
	seq_printf(m, "Media Power Well: %s\n",
1478
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1479

1480 1481 1482 1483 1484
	seq_printf(m, "Render RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_RENDER_RC6));
	seq_printf(m, "Media RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_MEDIA_RC6));

1485
	return i915_forcewake_domains(m, NULL);
1486 1487
}

1488 1489
static int gen6_drpc_info(struct seq_file *m)
{
1490 1491
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
B
Ben Widawsky 已提交
1492
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1493
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1494
	unsigned forcewake_count;
1495
	int count = 0, ret;
1496 1497 1498 1499

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1500
	intel_runtime_pm_get(dev_priv);
1501

1502
	spin_lock_irq(&dev_priv->uncore.lock);
1503
	forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
1504
	spin_unlock_irq(&dev_priv->uncore.lock);
1505 1506

	if (forcewake_count) {
1507 1508
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1509 1510 1511 1512 1513 1514 1515
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

1516
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1517
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1518 1519 1520

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1521
	if (INTEL_GEN(dev_priv) >= 9) {
1522 1523 1524
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1525
	mutex_unlock(&dev->struct_mutex);
1526 1527 1528
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1529

1530 1531
	intel_runtime_pm_put(dev_priv);

1532 1533 1534 1535 1536 1537 1538
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1539
	seq_printf(m, "RC1e Enabled: %s\n",
1540 1541 1542
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1543
	if (INTEL_GEN(dev_priv) >= 9) {
1544 1545 1546 1547 1548
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1549 1550 1551 1552
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1553
	seq_puts(m, "Current RC state: ");
1554 1555 1556
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1557
			seq_puts(m, "Core Power Down\n");
1558
		else
1559
			seq_puts(m, "on\n");
1560 1561
		break;
	case GEN6_RC3:
1562
		seq_puts(m, "RC3\n");
1563 1564
		break;
	case GEN6_RC6:
1565
		seq_puts(m, "RC6\n");
1566 1567
		break;
	case GEN6_RC7:
1568
		seq_puts(m, "RC7\n");
1569 1570
		break;
	default:
1571
		seq_puts(m, "Unknown\n");
1572 1573 1574 1575 1576
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1577
	if (INTEL_GEN(dev_priv) >= 9) {
1578 1579 1580 1581 1582 1583 1584
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1596 1597 1598 1599 1600 1601
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1602
	return i915_forcewake_domains(m, NULL);
1603 1604 1605 1606
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1607
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1608

1609
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1610
		return vlv_drpc_info(m);
1611
	else if (INTEL_GEN(dev_priv) >= 6)
1612 1613 1614 1615 1616
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1617 1618
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1619
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1620 1621 1622 1623 1624 1625 1626 1627 1628 1629

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1630 1631
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1632
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1633

1634
	if (!HAS_FBC(dev_priv)) {
1635
		seq_puts(m, "FBC unsupported on this chipset\n");
1636 1637 1638
		return 0;
	}

1639
	intel_runtime_pm_get(dev_priv);
P
Paulo Zanoni 已提交
1640
	mutex_lock(&dev_priv->fbc.lock);
1641

1642
	if (intel_fbc_is_active(dev_priv))
1643
		seq_puts(m, "FBC enabled\n");
1644 1645
	else
		seq_printf(m, "FBC disabled: %s\n",
1646
			   dev_priv->fbc.no_fbc_reason);
1647

1648 1649 1650 1651
	if (intel_fbc_is_active(dev_priv) && INTEL_GEN(dev_priv) >= 7) {
		uint32_t mask = INTEL_GEN(dev_priv) >= 8 ?
				BDW_FBC_COMPRESSION_MASK :
				IVB_FBC_COMPRESSION_MASK;
1652
		seq_printf(m, "Compressing: %s\n",
1653 1654
			   yesno(I915_READ(FBC_STATUS2) & mask));
	}
1655

P
Paulo Zanoni 已提交
1656
	mutex_unlock(&dev_priv->fbc.lock);
1657 1658
	intel_runtime_pm_put(dev_priv);

1659 1660 1661
	return 0;
}

1662 1663
static int i915_fbc_fc_get(void *data, u64 *val)
{
1664
	struct drm_i915_private *dev_priv = data;
1665

1666
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1667 1668 1669 1670 1671 1672 1673 1674 1675
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

static int i915_fbc_fc_set(void *data, u64 val)
{
1676
	struct drm_i915_private *dev_priv = data;
1677 1678
	u32 reg;

1679
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1680 1681
		return -ENODEV;

P
Paulo Zanoni 已提交
1682
	mutex_lock(&dev_priv->fbc.lock);
1683 1684 1685 1686 1687 1688 1689 1690

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1691
	mutex_unlock(&dev_priv->fbc.lock);
1692 1693 1694 1695 1696 1697 1698
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
			i915_fbc_fc_get, i915_fbc_fc_set,
			"%llu\n");

1699 1700
static int i915_ips_status(struct seq_file *m, void *unused)
{
1701
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1702

1703
	if (!HAS_IPS(dev_priv)) {
1704 1705 1706 1707
		seq_puts(m, "not supported\n");
		return 0;
	}

1708 1709
	intel_runtime_pm_get(dev_priv);

1710 1711 1712
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

1713
	if (INTEL_GEN(dev_priv) >= 8) {
1714 1715 1716 1717 1718 1719 1720
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1721

1722 1723
	intel_runtime_pm_put(dev_priv);

1724 1725 1726
	return 0;
}

1727 1728
static int i915_sr_status(struct seq_file *m, void *unused)
{
1729
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1730 1731
	bool sr_enabled = false;

1732
	intel_runtime_pm_get(dev_priv);
1733
	intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1734

1735
	if (HAS_PCH_SPLIT(dev_priv))
1736
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1737
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1738
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1739
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1740
	else if (IS_I915GM(dev_priv))
1741
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1742
	else if (IS_PINEVIEW(dev_priv))
1743
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1744
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1745
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1746

1747
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1748 1749
	intel_runtime_pm_put(dev_priv);

1750
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1751 1752 1753 1754

	return 0;
}

1755 1756
static int i915_emon_status(struct seq_file *m, void *unused)
{
1757 1758
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1759
	unsigned long temp, chipset, gfx;
1760 1761
	int ret;

1762
	if (!IS_GEN5(dev_priv))
1763 1764
		return -ENODEV;

1765 1766 1767
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1768 1769 1770 1771

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1772
	mutex_unlock(&dev->struct_mutex);
1773 1774 1775 1776 1777 1778 1779 1780 1781

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1782 1783
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1784
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1785
	int ret = 0;
1786
	int gpu_freq, ia_freq;
1787
	unsigned int max_gpu_freq, min_gpu_freq;
1788

1789
	if (!HAS_LLC(dev_priv)) {
1790
		seq_puts(m, "unsupported on this chipset\n");
1791 1792 1793
		return 0;
	}

1794 1795
	intel_runtime_pm_get(dev_priv);

1796
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1797
	if (ret)
1798
		goto out;
1799

1800
	if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
1801 1802 1803 1804 1805 1806 1807 1808 1809 1810
		/* Convert GT frequency to 50 HZ units */
		min_gpu_freq =
			dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
		max_gpu_freq =
			dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
	} else {
		min_gpu_freq = dev_priv->rps.min_freq_softlimit;
		max_gpu_freq = dev_priv->rps.max_freq_softlimit;
	}

1811
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1812

1813
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1814 1815 1816 1817
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1818
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1819
			   intel_gpu_freq(dev_priv, (gpu_freq *
1820
				(IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1821
				 GEN9_FREQ_SCALER : 1))),
1822 1823
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1824 1825
	}

1826
	mutex_unlock(&dev_priv->rps.hw_lock);
1827

1828 1829 1830
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1831 1832
}

1833 1834
static int i915_opregion(struct seq_file *m, void *unused)
{
1835 1836
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1837 1838 1839 1840 1841
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1842
		goto out;
1843

1844 1845
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1846 1847 1848

	mutex_unlock(&dev->struct_mutex);

1849
out:
1850 1851 1852
	return 0;
}

1853 1854
static int i915_vbt(struct seq_file *m, void *unused)
{
1855
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1856 1857 1858 1859 1860 1861 1862

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1863 1864
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1865 1866
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1867
	struct intel_framebuffer *fbdev_fb = NULL;
1868
	struct drm_framebuffer *drm_fb;
1869 1870 1871 1872 1873
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1874

1875
#ifdef CONFIG_DRM_FBDEV_EMULATION
1876 1877
	if (dev_priv->fbdev) {
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1878 1879 1880 1881 1882 1883

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
			   fbdev_fb->base.depth,
			   fbdev_fb->base.bits_per_pixel,
V
Ville Syrjälä 已提交
1884
			   fbdev_fb->base.modifier,
1885 1886 1887 1888
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
		describe_obj(m, fbdev_fb->obj);
		seq_putc(m, '\n');
	}
1889
#endif
1890

1891
	mutex_lock(&dev->mode_config.fb_lock);
1892
	drm_for_each_fb(drm_fb, dev) {
1893 1894
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1895 1896
			continue;

1897
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1898 1899 1900
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1901
			   fb->base.bits_per_pixel,
V
Ville Syrjälä 已提交
1902
			   fb->base.modifier,
1903
			   drm_framebuffer_read_refcount(&fb->base));
1904
		describe_obj(m, fb->obj);
1905
		seq_putc(m, '\n');
1906
	}
1907
	mutex_unlock(&dev->mode_config.fb_lock);
1908
	mutex_unlock(&dev->struct_mutex);
1909 1910 1911 1912

	return 0;
}

1913
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1914 1915
{
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1916 1917
		   ring->space, ring->head, ring->tail,
		   ring->last_retired_head);
1918 1919
}

1920 1921
static int i915_context_status(struct seq_file *m, void *unused)
{
1922 1923
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1924
	struct intel_engine_cs *engine;
1925
	struct i915_gem_context *ctx;
1926
	enum intel_engine_id id;
1927
	int ret;
1928

1929
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1930 1931 1932
	if (ret)
		return ret;

1933
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
1934
		seq_printf(m, "HW context %u ", ctx->hw_id);
1935
		if (ctx->pid) {
1936 1937
			struct task_struct *task;

1938
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1939 1940 1941 1942 1943
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1944 1945
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1946 1947 1948 1949
		} else {
			seq_puts(m, "(kernel) ");
		}

1950 1951
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1952

1953
		for_each_engine(engine, dev_priv, id) {
1954 1955 1956 1957 1958
			struct intel_context *ce = &ctx->engine[engine->id];

			seq_printf(m, "%s: ", engine->name);
			seq_putc(m, ce->initialised ? 'I' : 'i');
			if (ce->state)
1959
				describe_obj(m, ce->state->obj);
1960
			if (ce->ring)
1961
				describe_ctx_ring(m, ce->ring);
1962 1963
			seq_putc(m, '\n');
		}
1964 1965

		seq_putc(m, '\n');
1966 1967
	}

1968
	mutex_unlock(&dev->struct_mutex);
1969 1970 1971 1972

	return 0;
}

1973
static void i915_dump_lrc_obj(struct seq_file *m,
1974
			      struct i915_gem_context *ctx,
1975
			      struct intel_engine_cs *engine)
1976
{
1977
	struct i915_vma *vma = ctx->engine[engine->id].state;
1978 1979 1980
	struct page *page;
	int j;

1981 1982
	seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);

1983 1984
	if (!vma) {
		seq_puts(m, "\tFake context\n");
1985 1986 1987
		return;
	}

1988 1989
	if (vma->flags & I915_VMA_GLOBAL_BIND)
		seq_printf(m, "\tBound in GGTT at 0x%08x\n",
1990
			   i915_ggtt_offset(vma));
1991

C
Chris Wilson 已提交
1992
	if (i915_gem_object_pin_pages(vma->obj)) {
1993
		seq_puts(m, "\tFailed to get pages for context object\n\n");
1994 1995 1996
		return;
	}

1997 1998 1999
	page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
	if (page) {
		u32 *reg_state = kmap_atomic(page);
2000 2001

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2002 2003 2004
			seq_printf(m,
				   "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   j * 4,
2005 2006 2007 2008 2009 2010
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

C
Chris Wilson 已提交
2011
	i915_gem_object_unpin_pages(vma->obj);
2012 2013 2014
	seq_putc(m, '\n');
}

2015 2016
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
2017 2018
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2019
	struct intel_engine_cs *engine;
2020
	struct i915_gem_context *ctx;
2021
	enum intel_engine_id id;
2022
	int ret;
2023 2024 2025 2026 2027 2028 2029 2030 2031 2032

	if (!i915.enable_execlists) {
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

D
Dave Gordon 已提交
2033
	list_for_each_entry(ctx, &dev_priv->context_list, link)
2034
		for_each_engine(engine, dev_priv, id)
2035
			i915_dump_lrc_obj(m, ctx, engine);
2036 2037 2038 2039 2040 2041

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2042 2043
static const char *swizzle_string(unsigned swizzle)
{
2044
	switch (swizzle) {
2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2060
		return "unknown";
2061 2062 2063 2064 2065 2066 2067
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2068
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2069

2070
	intel_runtime_pm_get(dev_priv);
2071 2072 2073 2074 2075 2076

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

2077
	if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
2078 2079
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2080 2081
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2082 2083 2084 2085
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
2086
	} else if (INTEL_GEN(dev_priv) >= 6) {
2087 2088 2089 2090 2091 2092 2093 2094
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2095
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
2096 2097 2098 2099 2100
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2101 2102
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2103
	}
2104 2105 2106 2107

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2108
	intel_runtime_pm_put(dev_priv);
2109 2110 2111 2112

	return 0;
}

B
Ben Widawsky 已提交
2113 2114
static int per_file_ctx(int id, void *ptr, void *data)
{
2115
	struct i915_gem_context *ctx = ptr;
B
Ben Widawsky 已提交
2116
	struct seq_file *m = data;
2117 2118 2119 2120 2121 2122 2123
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2124

2125 2126 2127
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2128
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2129 2130 2131 2132 2133
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

2134 2135
static void gen8_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
D
Daniel Vetter 已提交
2136
{
B
Ben Widawsky 已提交
2137
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2138 2139
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
2140
	int i;
D
Daniel Vetter 已提交
2141

B
Ben Widawsky 已提交
2142 2143 2144
	if (!ppgtt)
		return;

2145
	for_each_engine(engine, dev_priv, id) {
2146
		seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
2147
		for (i = 0; i < 4; i++) {
2148
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
B
Ben Widawsky 已提交
2149
			pdp <<= 32;
2150
			pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
2151
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2152 2153 2154 2155
		}
	}
}

2156 2157
static void gen6_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2158
{
2159
	struct intel_engine_cs *engine;
2160
	enum intel_engine_id id;
D
Daniel Vetter 已提交
2161

2162
	if (IS_GEN6(dev_priv))
D
Daniel Vetter 已提交
2163 2164
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2165
	for_each_engine(engine, dev_priv, id) {
2166
		seq_printf(m, "%s\n", engine->name);
2167
		if (IS_GEN7(dev_priv))
2168 2169 2170 2171 2172 2173 2174 2175
			seq_printf(m, "GFX_MODE: 0x%08x\n",
				   I915_READ(RING_MODE_GEN7(engine)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE(engine)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE_READ(engine)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
			   I915_READ(RING_PP_DIR_DCLV(engine)));
D
Daniel Vetter 已提交
2176 2177 2178 2179
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2180
		seq_puts(m, "aliasing PPGTT:\n");
2181
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2182

B
Ben Widawsky 已提交
2183
		ppgtt->debug_dump(ppgtt, m);
2184
	}
B
Ben Widawsky 已提交
2185

D
Daniel Vetter 已提交
2186
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2187 2188 2189 2190
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2191 2192
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2193
	struct drm_file *file;
2194
	int ret;
B
Ben Widawsky 已提交
2195

2196 2197
	mutex_lock(&dev->filelist_mutex);
	ret = mutex_lock_interruptible(&dev->struct_mutex);
B
Ben Widawsky 已提交
2198
	if (ret)
2199 2200
		goto out_unlock;

2201
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2202

2203 2204 2205 2206
	if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_info(m, dev_priv);
	else if (INTEL_GEN(dev_priv) >= 6)
		gen6_ppgtt_info(m, dev_priv);
B
Ben Widawsky 已提交
2207

2208 2209
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2210
		struct task_struct *task;
2211

2212
		task = get_pid_task(file->pid, PIDTYPE_PID);
2213 2214
		if (!task) {
			ret = -ESRCH;
2215
			goto out_rpm;
2216
		}
2217 2218
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2219 2220 2221 2222
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}

2223
out_rpm:
2224
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2225
	mutex_unlock(&dev->struct_mutex);
2226 2227
out_unlock:
	mutex_unlock(&dev->filelist_mutex);
2228
	return ret;
D
Daniel Vetter 已提交
2229 2230
}

2231 2232
static int count_irq_waiters(struct drm_i915_private *i915)
{
2233
	struct intel_engine_cs *engine;
2234
	enum intel_engine_id id;
2235 2236
	int count = 0;

2237
	for_each_engine(engine, i915, id)
2238
		count += intel_engine_has_waiter(engine);
2239 2240 2241 2242

	return count;
}

2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2257 2258
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2259 2260
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2261 2262
	struct drm_file *file;

2263
	seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2264 2265
	seq_printf(m, "GPU busy? %s [%d requests]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
2266
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2267 2268 2269
	seq_printf(m, "Frequency requested %d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2270 2271 2272 2273
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
2274 2275 2276 2277
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
2278 2279

	mutex_lock(&dev->filelist_mutex);
2280
	spin_lock(&dev_priv->rps.client_lock);
2281 2282 2283 2284 2285 2286 2287 2288 2289
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
		seq_printf(m, "%s [%d]: %d boosts%s\n",
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2290 2291
			   file_priv->rps.boosts,
			   list_empty(&file_priv->rps.link) ? "" : ", active");
2292 2293
		rcu_read_unlock();
	}
2294
	seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
2295
	spin_unlock(&dev_priv->rps.client_lock);
2296
	mutex_unlock(&dev->filelist_mutex);
2297

2298 2299
	if (INTEL_GEN(dev_priv) >= 6 &&
	    dev_priv->rps.enabled &&
2300
	    dev_priv->gt.active_requests) {
2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
			   rps_power_to_str(dev_priv->rps.power));
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
			   100 * rpup / rpupei,
			   dev_priv->rps.up_threshold);
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
			   100 * rpdown / rpdownei,
			   dev_priv->rps.down_threshold);
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2323
	return 0;
2324 2325
}

2326 2327
static int i915_llc(struct seq_file *m, void *data)
{
2328
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2329
	const bool edram = INTEL_GEN(dev_priv) > 8;
2330

2331
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2332 2333
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2334 2335 2336 2337

	return 0;
}

2338 2339
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2340
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2341 2342 2343
	struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
	u32 tmp, i;

2344
	if (!HAS_GUC_UCODE(dev_priv))
2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357
		return 0;

	seq_printf(m, "GuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n",
		guc_fw->guc_fw_path);
	seq_printf(m, "\tfetch: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
	seq_printf(m, "\tload: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
	seq_printf(m, "\tversion wanted: %d.%d\n",
		guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
	seq_printf(m, "\tversion found: %d.%d\n",
		guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
A
Alex Dai 已提交
2358 2359 2360 2361 2362 2363
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		guc_fw->header_offset, guc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		guc_fw->ucode_offset, guc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		guc_fw->rsa_offset, guc_fw->rsa_size);
2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380

	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

	return 0;
}

2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
	struct intel_guc *guc = &dev_priv->guc;

	seq_puts(m, "\nGuC logging stats:\n");

	seq_printf(m, "\tISR:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_ISR_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);

	seq_printf(m, "\tDPC:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_DPC_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);

	seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);

	seq_printf(m, "\tTotal flush interrupt count: %u\n",
		   guc->log.flush_interrupt_count);

	seq_printf(m, "\tCapture miss count: %u\n",
		   guc->log.capture_miss_count);
}

2407 2408 2409 2410
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
				 struct i915_guc_client *client)
{
2411
	struct intel_engine_cs *engine;
2412
	enum intel_engine_id id;
2413 2414 2415 2416 2417
	uint64_t tot = 0;

	seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
		client->priority, client->ctx_index, client->proc_desc_offset);
	seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2418
		client->doorbell_id, client->doorbell_offset, client->doorbell_cookie);
2419 2420 2421
	seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
		client->wq_size, client->wq_offset, client->wq_tail);

2422
	seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
2423 2424 2425
	seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
	seq_printf(m, "\tLast submission result: %d\n", client->retcode);

2426
	for_each_engine(engine, dev_priv, id) {
2427 2428
		u64 submissions = client->submissions[id];
		tot += submissions;
2429
		seq_printf(m, "\tSubmissions: %llu %s\n",
2430
				submissions, engine->name);
2431 2432 2433 2434 2435 2436
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

static int i915_guc_info(struct seq_file *m, void *data)
{
2437
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2438
	const struct intel_guc *guc = &dev_priv->guc;
2439
	struct intel_engine_cs *engine;
2440
	enum intel_engine_id id;
2441
	u64 total;
2442

2443 2444 2445 2446 2447
	if (!guc->execbuf_client) {
		seq_printf(m, "GuC submission %s\n",
			   HAS_GUC_SCHED(dev_priv) ?
			   "disabled" :
			   "not supported");
A
Alex Dai 已提交
2448
		return 0;
2449
	}
2450

2451
	seq_printf(m, "Doorbell map:\n");
2452 2453
	seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc->doorbell_bitmap);
	seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
2454

2455 2456 2457 2458 2459
	seq_printf(m, "GuC total action count: %llu\n", guc->action_count);
	seq_printf(m, "GuC action failure count: %u\n", guc->action_fail);
	seq_printf(m, "GuC last action command: 0x%x\n", guc->action_cmd);
	seq_printf(m, "GuC last action status: 0x%x\n", guc->action_status);
	seq_printf(m, "GuC last action error code: %d\n", guc->action_err);
2460

2461
	total = 0;
2462
	seq_printf(m, "\nGuC submissions:\n");
2463
	for_each_engine(engine, dev_priv, id) {
2464
		u64 submissions = guc->submissions[id];
2465
		total += submissions;
2466
		seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
2467
			engine->name, submissions, guc->last_seqno[id]);
2468 2469 2470
	}
	seq_printf(m, "\t%s: %llu\n", "Total", total);

2471 2472
	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
	i915_guc_client_info(m, dev_priv, guc->execbuf_client);
2473

2474 2475
	i915_guc_log_info(m, dev_priv);

2476 2477 2478 2479 2480
	/* Add more as required ... */

	return 0;
}

A
Alex Dai 已提交
2481 2482
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2483
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2484
	struct drm_i915_gem_object *obj;
A
Alex Dai 已提交
2485 2486
	int i = 0, pg;

2487
	if (!dev_priv->guc.log.vma)
A
Alex Dai 已提交
2488 2489
		return 0;

2490
	obj = dev_priv->guc.log.vma->obj;
2491 2492
	for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
		u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
A
Alex Dai 已提交
2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506

		for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
			seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
				   *(log + i), *(log + i + 1),
				   *(log + i + 2), *(log + i + 3));

		kunmap_atomic(log);
	}

	seq_putc(m, '\n');

	return 0;
}

2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544
static int i915_guc_log_control_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = to_i915(dev);

	if (!dev_priv->guc.log.vma)
		return -EINVAL;

	*val = i915.guc_log_level;

	return 0;
}

static int i915_guc_log_control_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = to_i915(dev);
	int ret;

	if (!dev_priv->guc.log.vma)
		return -EINVAL;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);
	ret = i915_guc_log_control(dev_priv, val);
	intel_runtime_pm_put(dev_priv);

	mutex_unlock(&dev->struct_mutex);
	return ret;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
			i915_guc_log_control_get, i915_guc_log_control_set,
			"%lld\n");

2545 2546
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2547
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
R
Rodrigo Vivi 已提交
2548
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2549 2550
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2551
	bool enabled = false;
2552

2553
	if (!HAS_PSR(dev_priv)) {
2554 2555 2556 2557
		seq_puts(m, "PSR not supported\n");
		return 0;
	}

2558 2559
	intel_runtime_pm_get(dev_priv);

2560
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2561 2562
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2563
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2564
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2565 2566 2567 2568
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2569

2570
	if (HAS_DDI(dev_priv))
2571
		enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2572 2573
	else {
		for_each_pipe(dev_priv, pipe) {
2574 2575 2576 2577 2578 2579 2580 2581 2582
			enum transcoder cpu_transcoder =
				intel_pipe_to_cpu_transcoder(dev_priv, pipe);
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain))
				continue;

2583 2584 2585 2586 2587
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
2588 2589

			intel_display_power_put(dev_priv, power_domain);
R
Rodrigo Vivi 已提交
2590 2591
		}
	}
2592 2593 2594 2595

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

R
Rodrigo Vivi 已提交
2596 2597
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

2598
	if (!HAS_DDI(dev_priv))
R
Rodrigo Vivi 已提交
2599 2600 2601 2602 2603 2604
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2605

2606 2607 2608 2609
	/*
	 * VLV/CHV PSR has no kind of performance counter
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2610
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2611
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2612
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2613 2614 2615

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2616
	mutex_unlock(&dev_priv->psr.lock);
2617

2618
	intel_runtime_pm_put(dev_priv);
2619 2620 2621
	return 0;
}

2622 2623
static int i915_sink_crc(struct seq_file *m, void *data)
{
2624 2625
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2626 2627 2628 2629 2630 2631
	struct intel_connector *connector;
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
2632
	for_each_intel_connector(dev, connector) {
2633
		struct drm_crtc *crtc;
2634

2635
		if (!connector->base.state->best_encoder)
2636 2637
			continue;

2638 2639
		crtc = connector->base.state->crtc;
		if (!crtc->state->active)
2640 2641
			continue;

2642
		if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
2643 2644
			continue;

2645
		intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
	drm_modeset_unlock_all(dev);
	return ret;
}

2662 2663
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2664
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2665 2666 2667
	u64 power;
	u32 units;

2668
	if (INTEL_GEN(dev_priv) < 6)
2669 2670
		return -ENODEV;

2671 2672
	intel_runtime_pm_get(dev_priv);

2673 2674 2675 2676 2677 2678
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2679 2680
	intel_runtime_pm_put(dev_priv);

2681
	seq_printf(m, "%llu", (long long unsigned)power);
2682 2683 2684 2685

	return 0;
}

2686
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2687
{
2688
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2689
	struct pci_dev *pdev = dev_priv->drm.pdev;
2690

2691 2692
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2693

2694
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2695
	seq_printf(m, "IRQs disabled: %s\n",
2696
		   yesno(!intel_irqs_enabled(dev_priv)));
2697
#ifdef CONFIG_PM
2698
	seq_printf(m, "Usage count: %d\n",
2699
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2700 2701 2702
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2703
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2704 2705
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2706

2707 2708 2709
	return 0;
}

2710 2711
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2712
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

		for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
		     power_domain++) {
			if (!(BIT(power_domain) & power_well->domains))
				continue;

			seq_printf(m, "  %-23s %d\n",
2733
				 intel_display_power_domain_str(power_domain),
2734 2735 2736 2737 2738 2739 2740 2741 2742
				 power_domains->domain_use_count[power_domain]);
		}
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2743 2744
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2745
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2746 2747
	struct intel_csr *csr;

2748
	if (!HAS_CSR(dev_priv)) {
2749 2750 2751 2752 2753 2754
		seq_puts(m, "not supported\n");
		return 0;
	}

	csr = &dev_priv->csr;

2755 2756
	intel_runtime_pm_get(dev_priv);

2757 2758 2759 2760
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2761
		goto out;
2762 2763 2764 2765

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2766
	if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
2767 2768 2769 2770
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(SKL_CSR_DC3_DC5_COUNT));
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));
2771
	} else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
2772 2773
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(BXT_CSR_DC3_DC5_COUNT));
2774 2775
	}

2776 2777 2778 2779 2780
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2781 2782
	intel_runtime_pm_put(dev_priv);

2783 2784 2785
	return 0;
}

2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2808 2809
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2810 2811 2812 2813 2814 2815
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2816
		   encoder->base.id, encoder->name);
2817 2818 2819 2820
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2821
			   connector->name,
2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2835 2836
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2837 2838
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2839 2840
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2841

2842
	if (fb)
2843
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2844 2845
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2846 2847
	else
		seq_puts(m, "\tprimary plane disabled\n");
2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2867
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2868
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2869
		intel_panel_info(m, &intel_connector->panel);
2870 2871 2872

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2873 2874
}

L
Libin Yang 已提交
2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

2889 2890 2891 2892 2893 2894
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2895
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2909
	struct drm_display_mode *mode;
2910 2911

	seq_printf(m, "connector %d: type %s, status: %s\n",
2912
		   connector->base.id, connector->name,
2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
2924 2925 2926 2927 2928 2929 2930

	if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
2931 2932 2933 2934
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
2935 2936 2937
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2938
			intel_lvds_info(m, intel_connector);
2939 2940 2941 2942 2943 2944 2945 2946
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
		    intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
2947
	}
2948

2949 2950 2951
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2952 2953
}

2954
static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
2955 2956 2957
{
	u32 state;

2958
	if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
2959
		state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
2960
	else
2961
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2962 2963 2964 2965

	return state;
}

2966 2967
static bool cursor_position(struct drm_i915_private *dev_priv,
			    int pipe, int *x, int *y)
2968 2969 2970
{
	u32 pos;

2971
	pos = I915_READ(CURPOS(pipe));
2972 2973 2974 2975 2976 2977 2978 2979 2980

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

2981
	return cursor_active(dev_priv, pipe);
2982 2983
}

2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
	 * According to doc only one DRM_ROTATE_ is allowed but this
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
3011 3012 3013 3014 3015 3016
		 (rotation & DRM_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
3017 3018 3019 3020 3021 3022 3023
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
3024 3025
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3026 3027 3028 3029 3030
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
3031
		struct drm_format_name_buf format_name;
3032 3033 3034 3035 3036 3037 3038 3039

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

3040
		if (state->fb) {
3041
			drm_get_format_name(state->fb->pixel_format, &format_name);
3042
		} else {
3043
			sprintf(format_name.str, "N/A");
3044 3045
		}

3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
3059
			   format_name.str,
3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078
			   plane_rotation(state->rotation));
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

3079
		for (i = 0; i < num_scalers; i++) {
3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3092 3093
static int i915_display_info(struct seq_file *m, void *unused)
{
3094 3095
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3096
	struct intel_crtc *crtc;
3097 3098
	struct drm_connector *connector;

3099
	intel_runtime_pm_get(dev_priv);
3100 3101 3102
	drm_modeset_lock_all(dev);
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3103
	for_each_intel_crtc(dev, crtc) {
3104
		bool active;
3105
		struct intel_crtc_state *pipe_config;
3106
		int x, y;
3107

3108 3109
		pipe_config = to_intel_crtc_state(crtc->base.state);

3110
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3111
			   crtc->base.base.id, pipe_name(crtc->pipe),
3112
			   yesno(pipe_config->base.active),
3113 3114 3115
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3116
		if (pipe_config->base.active) {
3117 3118
			intel_crtc_info(m, crtc);

3119
			active = cursor_position(dev_priv, crtc->pipe, &x, &y);
3120
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
3121
				   yesno(crtc->cursor_base),
3122 3123
				   x, y, crtc->base.cursor->state->crtc_w,
				   crtc->base.cursor->state->crtc_h,
3124
				   crtc->cursor_addr, yesno(active));
3125 3126
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3127
		}
3128 3129 3130 3131

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3132 3133 3134 3135 3136 3137 3138 3139 3140
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_connector_info(m, connector);
	}
	drm_modeset_unlock_all(dev);
3141
	intel_runtime_pm_put(dev_priv);
3142 3143 3144 3145

	return 0;
}

3146 3147 3148 3149
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;
3150
	enum intel_engine_id id;
3151

3152 3153
	intel_runtime_pm_get(dev_priv);

3154
	for_each_engine(engine, dev_priv, id) {
3155 3156 3157 3158 3159 3160
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct drm_i915_gem_request *rq;
		struct rb_node *rb;
		u64 addr;

		seq_printf(m, "%s\n", engine->name);
3161
		seq_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [%d ms]\n",
3162
			   intel_engine_get_seqno(engine),
3163
			   intel_engine_last_submit(engine),
3164
			   engine->hangcheck.seqno,
3165
			   jiffies_to_msecs(jiffies - engine->hangcheck.action_timestamp));
3166 3167 3168 3169 3170

		rcu_read_lock();

		seq_printf(m, "\tRequests:\n");

3171 3172 3173
		rq = list_first_entry(&engine->timeline->requests,
				      struct drm_i915_gem_request, link);
		if (&rq->link != &engine->timeline->requests)
3174 3175
			print_request(m, rq, "\t\tfirst  ");

3176 3177 3178
		rq = list_last_entry(&engine->timeline->requests,
				     struct drm_i915_gem_request, link);
		if (&rq->link != &engine->timeline->requests)
3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214
			print_request(m, rq, "\t\tlast   ");

		rq = i915_gem_find_active_request(engine);
		if (rq) {
			print_request(m, rq, "\t\tactive ");
			seq_printf(m,
				   "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
				   rq->head, rq->postfix, rq->tail,
				   rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
				   rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
		}

		seq_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
			   I915_READ(RING_START(engine->mmio_base)),
			   rq ? i915_ggtt_offset(rq->ring->vma) : 0);
		seq_printf(m, "\tRING_HEAD:  0x%08x [0x%08x]\n",
			   I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
			   rq ? rq->ring->head : 0);
		seq_printf(m, "\tRING_TAIL:  0x%08x [0x%08x]\n",
			   I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
			   rq ? rq->ring->tail : 0);
		seq_printf(m, "\tRING_CTL:   0x%08x [%s]\n",
			   I915_READ(RING_CTL(engine->mmio_base)),
			   I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? "waiting" : "");

		rcu_read_unlock();

		addr = intel_engine_get_active_head(engine);
		seq_printf(m, "\tACTHD:  0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));
		addr = intel_engine_get_last_batch_head(engine);
		seq_printf(m, "\tBBADDR: 0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));

		if (i915.enable_execlists) {
			u32 ptr, read, write;
3215
			struct rb_node *rb;
3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252

			seq_printf(m, "\tExeclist status: 0x%08x %08x\n",
				   I915_READ(RING_EXECLIST_STATUS_LO(engine)),
				   I915_READ(RING_EXECLIST_STATUS_HI(engine)));

			ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
			read = GEN8_CSB_READ_PTR(ptr);
			write = GEN8_CSB_WRITE_PTR(ptr);
			seq_printf(m, "\tExeclist CSB read %d, write %d\n",
				   read, write);
			if (read >= GEN8_CSB_ENTRIES)
				read = 0;
			if (write >= GEN8_CSB_ENTRIES)
				write = 0;
			if (read > write)
				write += GEN8_CSB_ENTRIES;
			while (read < write) {
				unsigned int idx = ++read % GEN8_CSB_ENTRIES;

				seq_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n",
					   idx,
					   I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
					   I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)));
			}

			rcu_read_lock();
			rq = READ_ONCE(engine->execlist_port[0].request);
			if (rq)
				print_request(m, rq, "\t\tELSP[0] ");
			else
				seq_printf(m, "\t\tELSP[0] idle\n");
			rq = READ_ONCE(engine->execlist_port[1].request);
			if (rq)
				print_request(m, rq, "\t\tELSP[1] ");
			else
				seq_printf(m, "\t\tELSP[1] idle\n");
			rcu_read_unlock();
3253

3254
			spin_lock_irq(&engine->timeline->lock);
3255 3256
			for (rb = engine->execlist_first; rb; rb = rb_next(rb)) {
				rq = rb_entry(rb, typeof(*rq), priotree.node);
3257 3258
				print_request(m, rq, "\t\tQ ");
			}
3259
			spin_unlock_irq(&engine->timeline->lock);
3260 3261 3262 3263 3264 3265 3266 3267 3268
		} else if (INTEL_GEN(dev_priv) > 6) {
			seq_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE(engine)));
			seq_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE_READ(engine)));
			seq_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
				   I915_READ(RING_PP_DIR_DCLV(engine)));
		}

3269
		spin_lock_irq(&b->lock);
3270 3271 3272 3273 3274 3275
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
			struct intel_wait *w = container_of(rb, typeof(*w), node);

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
3276
		spin_unlock_irq(&b->lock);
3277 3278 3279 3280

		seq_puts(m, "\n");
	}

3281 3282
	intel_runtime_pm_put(dev_priv);

3283 3284 3285
	return 0;
}

B
Ben Widawsky 已提交
3286 3287
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
3288 3289
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3290
	struct intel_engine_cs *engine;
3291
	int num_rings = INTEL_INFO(dev_priv)->num_rings;
3292 3293
	enum intel_engine_id id;
	int j, ret;
B
Ben Widawsky 已提交
3294

3295
	if (!i915.semaphores) {
B
Ben Widawsky 已提交
3296 3297 3298 3299 3300 3301 3302
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3303
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
3304

3305
	if (IS_BROADWELL(dev_priv)) {
B
Ben Widawsky 已提交
3306 3307 3308
		struct page *page;
		uint64_t *seqno;

3309
		page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
B
Ben Widawsky 已提交
3310 3311

		seqno = (uint64_t *)kmap_atomic(page);
3312
		for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
3313 3314
			uint64_t offset;

3315
			seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
3316 3317 3318

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
3319
				offset = id * I915_NUM_ENGINES + j;
B
Ben Widawsky 已提交
3320 3321 3322 3323 3324 3325 3326
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
3327
				offset = id + (j * I915_NUM_ENGINES);
B
Ben Widawsky 已提交
3328 3329 3330 3331 3332 3333 3334 3335 3336
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
3337
		for_each_engine(engine, dev_priv, id)
B
Ben Widawsky 已提交
3338 3339
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
3340
					   I915_READ(engine->semaphore.mbox.signal[j]));
B
Ben Widawsky 已提交
3341 3342 3343
		seq_putc(m, '\n');
	}

3344
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
3345 3346 3347 3348
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

3349 3350
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3351 3352
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3353 3354 3355 3356 3357 3358 3359
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
3360 3361
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
			   pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
3362
		seq_printf(m, " tracked hardware state:\n");
3363 3364 3365 3366 3367 3368
		seq_printf(m, " dpll:    0x%08x\n", pll->config.hw_state.dpll);
		seq_printf(m, " dpll_md: 0x%08x\n",
			   pll->config.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->config.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->config.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->config.hw_state.wrpll);
3369 3370 3371 3372 3373 3374
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3375
static int i915_wa_registers(struct seq_file *m, void *unused)
3376 3377 3378
{
	int i;
	int ret;
3379
	struct intel_engine_cs *engine;
3380 3381
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3382
	struct i915_workarounds *workarounds = &dev_priv->workarounds;
3383
	enum intel_engine_id id;
3384 3385 3386 3387 3388 3389 3390

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

3391
	seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3392
	for_each_engine(engine, dev_priv, id)
3393
		seq_printf(m, "HW whitelist count for %s: %d\n",
3394
			   engine->name, workarounds->hw_whitelist_count[id]);
3395
	for (i = 0; i < workarounds->count; ++i) {
3396 3397
		i915_reg_t addr;
		u32 mask, value, read;
3398
		bool ok;
3399

3400 3401 3402
		addr = workarounds->reg[i].addr;
		mask = workarounds->reg[i].mask;
		value = workarounds->reg[i].value;
3403 3404 3405
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3406
			   i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
3407 3408 3409 3410 3411 3412 3413 3414
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

3415 3416
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3417 3418
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3419 3420 3421 3422 3423
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3424
	if (INTEL_GEN(dev_priv) < 9)
3425 3426
		return 0;

3427 3428 3429 3430 3431 3432 3433 3434 3435
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3436
		for_each_universal_plane(dev_priv, pipe, plane) {
3437 3438 3439 3440 3441 3442
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3443
		entry = &ddb->plane[pipe][PLANE_CURSOR];
3444 3445 3446 3447 3448 3449 3450 3451 3452
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3453
static void drrs_status_per_crtc(struct seq_file *m,
3454 3455
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3456
{
3457
	struct drm_i915_private *dev_priv = to_i915(dev);
3458 3459
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3460
	struct drm_connector *connector;
3461

3462 3463 3464 3465 3466
	drm_for_each_connector(connector, dev) {
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479
	}

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3480
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
			seq_puts(m, "Idleness DRRS: Disabled");
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3524 3525
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3526 3527 3528
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3529
	drm_modeset_lock_all(dev);
3530
	for_each_intel_crtc(dev, intel_crtc) {
3531
		if (intel_crtc->base.state->active) {
3532 3533 3534 3535 3536 3537
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3538
	drm_modeset_unlock_all(dev);
3539 3540 3541 3542 3543 3544 3545

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3546 3547
struct pipe_crc_info {
	const char *name;
3548
	struct drm_i915_private *dev_priv;
3549 3550 3551
	enum pipe pipe;
};

3552 3553
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3554 3555
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3556 3557
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3558 3559
	struct drm_connector *connector;

3560
	drm_modeset_lock_all(dev);
3561 3562
	drm_for_each_connector(connector, dev) {
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3563
			continue;
3564 3565 3566 3567 3568 3569

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3570 3571
		if (!intel_dig_port->dp.can_mst)
			continue;
3572

3573 3574
		seq_printf(m, "MST Source Port %c\n",
			   port_name(intel_dig_port->port));
3575 3576 3577 3578 3579 3580
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
	drm_modeset_unlock_all(dev);
	return 0;
}

3581 3582
static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
{
3583
	struct pipe_crc_info *info = inode->i_private;
3584
	struct drm_i915_private *dev_priv = info->dev_priv;
3585 3586
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3587
	if (info->pipe >= INTEL_INFO(dev_priv)->num_pipes)
3588 3589
		return -ENODEV;

3590 3591 3592 3593
	spin_lock_irq(&pipe_crc->lock);

	if (pipe_crc->opened) {
		spin_unlock_irq(&pipe_crc->lock);
3594 3595 3596
		return -EBUSY; /* already open */
	}

3597
	pipe_crc->opened = true;
3598 3599
	filep->private_data = inode->i_private;

3600 3601
	spin_unlock_irq(&pipe_crc->lock);

3602 3603 3604 3605 3606
	return 0;
}

static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
{
3607
	struct pipe_crc_info *info = inode->i_private;
3608
	struct drm_i915_private *dev_priv = info->dev_priv;
3609 3610
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

3611 3612 3613
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->opened = false;
	spin_unlock_irq(&pipe_crc->lock);
3614

3615 3616 3617 3618 3619 3620 3621 3622 3623
	return 0;
}

/* (6 fields, 8 chars each, space separated (5) + '\n') */
#define PIPE_CRC_LINE_LEN	(6 * 8 + 5 + 1)
/* account for \'0' */
#define PIPE_CRC_BUFFER_LEN	(PIPE_CRC_LINE_LEN + 1)

static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3624
{
3625 3626 3627
	assert_spin_locked(&pipe_crc->lock);
	return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			INTEL_PIPE_CRC_ENTRIES_NR);
3628 3629 3630 3631 3632 3633 3634
}

static ssize_t
i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
		   loff_t *pos)
{
	struct pipe_crc_info *info = filep->private_data;
3635
	struct drm_i915_private *dev_priv = info->dev_priv;
3636 3637
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
	char buf[PIPE_CRC_BUFFER_LEN];
3638
	int n_entries;
3639 3640 3641 3642 3643 3644 3645 3646 3647 3648
	ssize_t bytes_read;

	/*
	 * Don't allow user space to provide buffers not big enough to hold
	 * a line of data.
	 */
	if (count < PIPE_CRC_LINE_LEN)
		return -EINVAL;

	if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3649
		return 0;
3650 3651

	/* nothing to read */
3652
	spin_lock_irq(&pipe_crc->lock);
3653
	while (pipe_crc_data_count(pipe_crc) == 0) {
3654 3655 3656 3657
		int ret;

		if (filep->f_flags & O_NONBLOCK) {
			spin_unlock_irq(&pipe_crc->lock);
3658
			return -EAGAIN;
3659
		}
3660

3661 3662 3663 3664 3665 3666
		ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
				pipe_crc_data_count(pipe_crc), pipe_crc->lock);
		if (ret) {
			spin_unlock_irq(&pipe_crc->lock);
			return ret;
		}
3667 3668
	}

3669
	/* We now have one or more entries to read */
3670
	n_entries = count / PIPE_CRC_LINE_LEN;
3671

3672
	bytes_read = 0;
3673 3674 3675
	while (n_entries > 0) {
		struct intel_pipe_crc_entry *entry =
			&pipe_crc->entries[pipe_crc->tail];
3676

3677 3678 3679 3680 3681 3682 3683
		if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			     INTEL_PIPE_CRC_ENTRIES_NR) < 1)
			break;

		BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
		pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);

3684 3685 3686 3687 3688 3689
		bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
				       "%8u %8x %8x %8x %8x %8x\n",
				       entry->frame, entry->crc[0],
				       entry->crc[1], entry->crc[2],
				       entry->crc[3], entry->crc[4]);

3690 3691
		spin_unlock_irq(&pipe_crc->lock);

3692
		if (copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN))
3693
			return -EFAULT;
3694

3695 3696 3697 3698 3699
		user_buf += PIPE_CRC_LINE_LEN;
		n_entries--;

		spin_lock_irq(&pipe_crc->lock);
	}
3700

3701 3702
	spin_unlock_irq(&pipe_crc->lock);

3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730
	return bytes_read;
}

static const struct file_operations i915_pipe_crc_fops = {
	.owner = THIS_MODULE,
	.open = i915_pipe_crc_open,
	.read = i915_pipe_crc_read,
	.release = i915_pipe_crc_release,
};

static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
	{
		.name = "i915_pipe_A_crc",
		.pipe = PIPE_A,
	},
	{
		.name = "i915_pipe_B_crc",
		.pipe = PIPE_B,
	},
	{
		.name = "i915_pipe_C_crc",
		.pipe = PIPE_C,
	},
};

static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
				enum pipe pipe)
{
3731
	struct drm_i915_private *dev_priv = to_i915(minor->dev);
3732 3733 3734
	struct dentry *ent;
	struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];

3735
	info->dev_priv = dev_priv;
3736 3737
	ent = debugfs_create_file(info->name, S_IRUGO, root, info,
				  &i915_pipe_crc_fops);
3738 3739
	if (!ent)
		return -ENOMEM;
3740 3741

	return drm_add_fake_info_node(minor, ent, info);
3742 3743
}

D
Daniel Vetter 已提交
3744
static const char * const pipe_crc_sources[] = {
3745 3746 3747 3748
	"none",
	"plane1",
	"plane2",
	"pf",
3749
	"pipe",
D
Daniel Vetter 已提交
3750 3751 3752 3753
	"TV",
	"DP-B",
	"DP-C",
	"DP-D",
3754
	"auto",
3755 3756 3757 3758 3759 3760 3761 3762
};

static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
{
	BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
	return pipe_crc_sources[source];
}

3763
static int display_crc_ctl_show(struct seq_file *m, void *data)
3764
{
3765
	struct drm_i915_private *dev_priv = m->private;
3766 3767 3768 3769 3770 3771 3772 3773 3774
	int i;

	for (i = 0; i < I915_MAX_PIPES; i++)
		seq_printf(m, "%c %s\n", pipe_name(i),
			   pipe_crc_source_name(dev_priv->pipe_crc[i].source));

	return 0;
}

3775
static int display_crc_ctl_open(struct inode *inode, struct file *file)
3776
{
3777
	return single_open(file, display_crc_ctl_show, inode->i_private);
3778 3779
}

3780
static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3781 3782
				 uint32_t *val)
{
3783 3784 3785 3786
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
D
Daniel Vetter 已提交
3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

3800 3801
static int i9xx_pipe_crc_auto_source(struct drm_i915_private *dev_priv,
				     enum pipe pipe,
3802 3803
				     enum intel_pipe_crc_source *source)
{
3804
	struct drm_device *dev = &dev_priv->drm;
3805 3806
	struct intel_encoder *encoder;
	struct intel_crtc *crtc;
3807
	struct intel_digital_port *dig_port;
3808 3809 3810 3811
	int ret = 0;

	*source = INTEL_PIPE_CRC_SOURCE_PIPE;

3812
	drm_modeset_lock_all(dev);
3813
	for_each_intel_encoder(dev, encoder) {
3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825
		if (!encoder->base.crtc)
			continue;

		crtc = to_intel_crtc(encoder->base.crtc);

		if (crtc->pipe != pipe)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_TVOUT:
			*source = INTEL_PIPE_CRC_SOURCE_TV;
			break;
3826
		case INTEL_OUTPUT_DP:
3827
		case INTEL_OUTPUT_EDP:
3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843
			dig_port = enc_to_dig_port(&encoder->base);
			switch (dig_port->port) {
			case PORT_B:
				*source = INTEL_PIPE_CRC_SOURCE_DP_B;
				break;
			case PORT_C:
				*source = INTEL_PIPE_CRC_SOURCE_DP_C;
				break;
			case PORT_D:
				*source = INTEL_PIPE_CRC_SOURCE_DP_D;
				break;
			default:
				WARN(1, "nonexisting DP port %c\n",
				     port_name(dig_port->port));
				break;
			}
3844
			break;
3845 3846
		default:
			break;
3847 3848
		}
	}
3849
	drm_modeset_unlock_all(dev);
3850 3851 3852 3853

	return ret;
}

3854
static int vlv_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
3855 3856
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
3857 3858
				uint32_t *val)
{
3859 3860
	bool need_stable_symbols = false;

3861
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3862
		int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
3863 3864 3865 3866 3867
		if (ret)
			return ret;
	}

	switch (*source) {
D
Daniel Vetter 已提交
3868 3869 3870 3871 3872
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
3873
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3874 3875 3876
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
3877
		need_stable_symbols = true;
D
Daniel Vetter 已提交
3878
		break;
3879
	case INTEL_PIPE_CRC_SOURCE_DP_D:
3880
		if (!IS_CHERRYVIEW(dev_priv))
3881 3882 3883 3884
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
		need_stable_symbols = true;
		break;
D
Daniel Vetter 已提交
3885 3886 3887 3888 3889 3890 3891
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		tmp |= DC_BALANCE_RESET_VLV;
3905 3906
		switch (pipe) {
		case PIPE_A:
3907
			tmp |= PIPE_A_SCRAMBLE_RESET;
3908 3909
			break;
		case PIPE_B:
3910
			tmp |= PIPE_B_SCRAMBLE_RESET;
3911 3912 3913 3914 3915 3916 3917
			break;
		case PIPE_C:
			tmp |= PIPE_C_SCRAMBLE_RESET;
			break;
		default:
			return -EINVAL;
		}
3918 3919 3920
		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

D
Daniel Vetter 已提交
3921 3922 3923
	return 0;
}

3924
static int i9xx_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
3925 3926
				 enum pipe pipe,
				 enum intel_pipe_crc_source *source,
3927 3928
				 uint32_t *val)
{
3929 3930
	bool need_stable_symbols = false;

3931
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3932
		int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
3933 3934 3935 3936 3937
		if (ret)
			return ret;
	}

	switch (*source) {
3938 3939 3940 3941
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_TV:
3942
		if (!SUPPORTS_TV(dev_priv))
3943 3944 3945 3946
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
3947
		if (!IS_G4X(dev_priv))
3948 3949
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
3950
		need_stable_symbols = true;
3951 3952
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
3953
		if (!IS_G4X(dev_priv))
3954 3955
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
3956
		need_stable_symbols = true;
3957 3958
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_D:
3959
		if (!IS_G4X(dev_priv))
3960 3961
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
3962
		need_stable_symbols = true;
3963 3964 3965 3966 3967 3968 3969 3970
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

3983
		WARN_ON(!IS_G4X(dev_priv));
3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995

		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);

		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

3996 3997 3998
	return 0;
}

3999
static void vlv_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
4000 4001 4002 4003
					 enum pipe pipe)
{
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

4004 4005
	switch (pipe) {
	case PIPE_A:
4006
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
4007 4008
		break;
	case PIPE_B:
4009
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
4010 4011 4012 4013 4014 4015 4016
		break;
	case PIPE_C:
		tmp &= ~PIPE_C_SCRAMBLE_RESET;
		break;
	default:
		return;
	}
4017 4018 4019 4020 4021 4022
	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
		tmp &= ~DC_BALANCE_RESET_VLV;
	I915_WRITE(PORT_DFT2_G4X, tmp);

}

4023
static void g4x_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039
					 enum pipe pipe)
{
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	I915_WRITE(PORT_DFT2_G4X, tmp);

	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
	}
}

4040
static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
4041 4042
				uint32_t *val)
{
4043 4044 4045 4046
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
4047 4048 4049 4050 4051 4052 4053 4054 4055
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
		break;
D
Daniel Vetter 已提交
4056
	case INTEL_PIPE_CRC_SOURCE_NONE:
4057 4058
		*val = 0;
		break;
D
Daniel Vetter 已提交
4059 4060
	default:
		return -EINVAL;
4061 4062 4063 4064 4065
	}

	return 0;
}

4066 4067
static void hsw_trans_edp_pipe_A_crc_wa(struct drm_i915_private *dev_priv,
					bool enable)
4068
{
4069
	struct drm_device *dev = &dev_priv->drm;
4070
	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_A);
4071
	struct intel_crtc_state *pipe_config;
4072 4073
	struct drm_atomic_state *state;
	int ret = 0;
4074 4075

	drm_modeset_lock_all(dev);
4076 4077 4078 4079
	state = drm_atomic_state_alloc(dev);
	if (!state) {
		ret = -ENOMEM;
		goto out;
4080 4081
	}

4082 4083 4084 4085 4086 4087
	state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
	pipe_config = intel_atomic_get_crtc_state(state, crtc);
	if (IS_ERR(pipe_config)) {
		ret = PTR_ERR(pipe_config);
		goto out;
	}
4088

4089 4090 4091 4092
	pipe_config->pch_pfit.force_thru = enable;
	if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
	    pipe_config->pch_pfit.enabled != enable)
		pipe_config->base.connectors_changed = true;
4093

4094 4095 4096
	ret = drm_atomic_commit(state);
out:
	WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
4097 4098
	drm_modeset_unlock_all(dev);
	drm_atomic_state_put(state);
4099 4100
}

4101
static int ivb_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
4102 4103
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
4104 4105
				uint32_t *val)
{
4106 4107 4108 4109
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PF;

	switch (*source) {
4110 4111 4112 4113 4114 4115 4116
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PF:
4117 4118
		if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
			hsw_trans_edp_pipe_A_crc_wa(dev_priv, true);
4119

4120 4121
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
		break;
D
Daniel Vetter 已提交
4122
	case INTEL_PIPE_CRC_SOURCE_NONE:
4123 4124
		*val = 0;
		break;
D
Daniel Vetter 已提交
4125 4126
	default:
		return -EINVAL;
4127 4128 4129 4130 4131
	}

	return 0;
}

4132 4133
static int pipe_crc_set_source(struct drm_i915_private *dev_priv,
			       enum pipe pipe,
4134 4135
			       enum intel_pipe_crc_source source)
{
4136
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
4137
	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
4138
	enum intel_display_power_domain power_domain;
4139
	u32 val = 0; /* shut up gcc */
4140
	int ret;
4141

4142 4143 4144
	if (pipe_crc->source == source)
		return 0;

4145 4146 4147 4148
	/* forbid changing the source without going back to 'none' */
	if (pipe_crc->source && source)
		return -EINVAL;

4149 4150
	power_domain = POWER_DOMAIN_PIPE(pipe);
	if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
4151 4152 4153 4154
		DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
		return -EIO;
	}

4155
	if (IS_GEN2(dev_priv))
4156
		ret = i8xx_pipe_crc_ctl_reg(&source, &val);
4157 4158 4159 4160 4161
	else if (INTEL_GEN(dev_priv) < 5)
		ret = i9xx_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		ret = vlv_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
	else if (IS_GEN5(dev_priv) || IS_GEN6(dev_priv))
4162
		ret = ilk_pipe_crc_ctl_reg(&source, &val);
4163
	else
4164
		ret = ivb_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
4165 4166

	if (ret != 0)
4167
		goto out;
4168

4169 4170
	/* none -> real source transition */
	if (source) {
4171 4172
		struct intel_pipe_crc_entry *entries;

4173 4174 4175
		DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
				 pipe_name(pipe), pipe_crc_source_name(source));

4176 4177
		entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
				  sizeof(pipe_crc->entries[0]),
4178
				  GFP_KERNEL);
4179 4180 4181 4182
		if (!entries) {
			ret = -ENOMEM;
			goto out;
		}
4183

4184 4185 4186 4187 4188 4189 4190 4191
		/*
		 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
		 * enabled and disabled dynamically based on package C states,
		 * user space can't make reliable use of the CRCs, so let's just
		 * completely disable it.
		 */
		hsw_disable_ips(crtc);

4192
		spin_lock_irq(&pipe_crc->lock);
4193
		kfree(pipe_crc->entries);
4194
		pipe_crc->entries = entries;
4195 4196 4197
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
		spin_unlock_irq(&pipe_crc->lock);
4198 4199
	}

4200
	pipe_crc->source = source;
4201 4202 4203 4204

	I915_WRITE(PIPE_CRC_CTL(pipe), val);
	POSTING_READ(PIPE_CRC_CTL(pipe));

4205 4206
	/* real source -> none transition */
	if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
4207
		struct intel_pipe_crc_entry *entries;
4208 4209
		struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
								  pipe);
4210

4211 4212 4213
		DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
				 pipe_name(pipe));

4214
		drm_modeset_lock(&crtc->base.mutex, NULL);
4215
		if (crtc->base.state->active)
4216
			intel_wait_for_vblank(dev_priv, pipe);
4217
		drm_modeset_unlock(&crtc->base.mutex);
4218

4219 4220
		spin_lock_irq(&pipe_crc->lock);
		entries = pipe_crc->entries;
4221
		pipe_crc->entries = NULL;
4222 4223
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
4224 4225 4226
		spin_unlock_irq(&pipe_crc->lock);

		kfree(entries);
4227

4228 4229 4230 4231 4232 4233
		if (IS_G4X(dev_priv))
			g4x_undo_pipe_scramble_reset(dev_priv, pipe);
		else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
			vlv_undo_pipe_scramble_reset(dev_priv, pipe);
		else if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
			hsw_trans_edp_pipe_A_crc_wa(dev_priv, false);
4234 4235

		hsw_enable_ips(crtc);
4236 4237
	}

4238 4239 4240 4241 4242 4243
	ret = 0;

out:
	intel_display_power_put(dev_priv, power_domain);

	return ret;
4244 4245 4246 4247
}

/*
 * Parse pipe CRC command strings:
4248 4249 4250
 *   command: wsp* object wsp+ name wsp+ source wsp*
 *   object: 'pipe'
 *   name: (A | B | C)
4251 4252 4253 4254
 *   source: (none | plane1 | plane2 | pf)
 *   wsp: (#0x20 | #0x9 | #0xA)+
 *
 * eg.:
4255 4256
 *  "pipe A plane1"  ->  Start CRC computations on plane1 of pipe A
 *  "pipe A none"    ->  Stop CRC
4257
 */
4258
static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288
{
	int n_words = 0;

	while (*buf) {
		char *end;

		/* skip leading white space */
		buf = skip_spaces(buf);
		if (!*buf)
			break;	/* end of buffer */

		/* find end of word */
		for (end = buf; *end && !isspace(*end); end++)
			;

		if (n_words == max_words) {
			DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
					 max_words);
			return -EINVAL;	/* ran out of words[] before bytes */
		}

		if (*end)
			*end++ = '\0';
		words[n_words++] = buf;
		buf = end;
	}

	return n_words;
}

4289 4290 4291 4292
enum intel_pipe_crc_object {
	PIPE_CRC_OBJECT_PIPE,
};

D
Daniel Vetter 已提交
4293
static const char * const pipe_crc_objects[] = {
4294 4295 4296 4297
	"pipe",
};

static int
4298
display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
4299 4300 4301 4302 4303
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
		if (!strcmp(buf, pipe_crc_objects[i])) {
4304
			*o = i;
4305 4306 4307 4308 4309 4310
			return 0;
		    }

	return -EINVAL;
}

4311
static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323
{
	const char name = buf[0];

	if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
		return -EINVAL;

	*pipe = name - 'A';

	return 0;
}

static int
4324
display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
4325 4326 4327 4328 4329
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
		if (!strcmp(buf, pipe_crc_sources[i])) {
4330
			*s = i;
4331 4332 4333 4334 4335 4336
			return 0;
		    }

	return -EINVAL;
}

4337 4338
static int display_crc_ctl_parse(struct drm_i915_private *dev_priv,
				 char *buf, size_t len)
4339
{
4340
#define N_WORDS 3
4341
	int n_words;
4342
	char *words[N_WORDS];
4343
	enum pipe pipe;
4344
	enum intel_pipe_crc_object object;
4345 4346
	enum intel_pipe_crc_source source;

4347
	n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
4348 4349 4350 4351 4352 4353
	if (n_words != N_WORDS) {
		DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
				 N_WORDS);
		return -EINVAL;
	}

4354
	if (display_crc_ctl_parse_object(words[0], &object) < 0) {
4355
		DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
4356 4357 4358
		return -EINVAL;
	}

4359
	if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
4360
		DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
4361 4362 4363
		return -EINVAL;
	}

4364
	if (display_crc_ctl_parse_source(words[2], &source) < 0) {
4365
		DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
4366 4367 4368
		return -EINVAL;
	}

4369
	return pipe_crc_set_source(dev_priv, pipe, source);
4370 4371
}

4372 4373
static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
4374 4375
{
	struct seq_file *m = file->private_data;
4376
	struct drm_i915_private *dev_priv = m->private;
4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398
	char *tmpbuf;
	int ret;

	if (len == 0)
		return 0;

	if (len > PAGE_SIZE - 1) {
		DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
				 PAGE_SIZE);
		return -E2BIG;
	}

	tmpbuf = kmalloc(len + 1, GFP_KERNEL);
	if (!tmpbuf)
		return -ENOMEM;

	if (copy_from_user(tmpbuf, ubuf, len)) {
		ret = -EFAULT;
		goto out;
	}
	tmpbuf[len] = '\0';

4399
	ret = display_crc_ctl_parse(dev_priv, tmpbuf, len);
4400 4401 4402 4403 4404 4405 4406 4407 4408 4409

out:
	kfree(tmpbuf);
	if (ret < 0)
		return ret;

	*offp += len;
	return len;
}

4410
static const struct file_operations i915_display_crc_ctl_fops = {
4411
	.owner = THIS_MODULE,
4412
	.open = display_crc_ctl_open,
4413 4414 4415
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
4416
	.write = display_crc_ctl_write
4417 4418
};

4419
static ssize_t i915_displayport_test_active_write(struct file *file,
4420 4421
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
4422 4423 4424 4425 4426 4427 4428 4429 4430
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
	struct list_head *connector_list;
	struct intel_dp *intel_dp;
	int val = 0;

4431
	dev = ((struct seq_file *)file->private_data)->private;
4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454

	connector_list = &dev->mode_config.connector_list;

	if (len == 0)
		return 0;

	input_buffer = kmalloc(len + 1, GFP_KERNEL);
	if (!input_buffer)
		return -ENOMEM;

	if (copy_from_user(input_buffer, ubuf, len)) {
		status = -EFAULT;
		goto out;
	}

	input_buffer[len] = '\0';
	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

4455
		if (connector->status == connector_status_connected &&
4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
				goto out;
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
				intel_dp->compliance_test_active = 1;
			else
				intel_dp->compliance_test_active = 0;
		}
	}
out:
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			if (intel_dp->compliance_test_active)
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
4507
					     struct file *file)
4508
{
4509
	struct drm_i915_private *dev_priv = inode->i_private;
4510

4511 4512
	return single_open(file, i915_displayport_test_active_show,
			   &dev_priv->drm);
4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%lx", intel_dp->compliance_test_data);
		} else
			seq_puts(m, "0");
	}

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
4547
					   struct file *file)
4548
{
4549
	struct drm_i915_private *dev_priv = inode->i_private;
4550

4551 4552
	return single_open(file, i915_displayport_test_data_show,
			   &dev_priv->drm);
4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%02lx", intel_dp->compliance_test_type);
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
4589
	struct drm_i915_private *dev_priv = inode->i_private;
4590

4591 4592
	return single_open(file, i915_displayport_test_type_show,
			   &dev_priv->drm);
4593 4594 4595 4596 4597 4598 4599 4600 4601 4602
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

4603
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
4604
{
4605 4606
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
4607
	int level;
4608 4609
	int num_levels;

4610
	if (IS_CHERRYVIEW(dev_priv))
4611
		num_levels = 3;
4612
	else if (IS_VALLEYVIEW(dev_priv))
4613 4614
		num_levels = 1;
	else
4615
		num_levels = ilk_wm_max_level(dev_priv) + 1;
4616 4617 4618 4619 4620 4621

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

4622 4623
		/*
		 * - WM1+ latency values in 0.5us units
4624
		 * - latencies are in us on gen9/vlv/chv
4625
		 */
4626 4627
		if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv))
4628 4629
			latency *= 10;
		else if (level > 0)
4630 4631 4632
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
4633
			   level, wm[level], latency / 10, latency % 10);
4634 4635 4636 4637 4638 4639 4640
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
4641
	struct drm_i915_private *dev_priv = m->private;
4642 4643
	const uint16_t *latencies;

4644
	if (INTEL_GEN(dev_priv) >= 9)
4645 4646
		latencies = dev_priv->wm.skl_latency;
	else
4647
		latencies = dev_priv->wm.pri_latency;
4648

4649
	wm_latency_show(m, latencies);
4650 4651 4652 4653 4654 4655

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
4656
	struct drm_i915_private *dev_priv = m->private;
4657 4658
	const uint16_t *latencies;

4659
	if (INTEL_GEN(dev_priv) >= 9)
4660 4661
		latencies = dev_priv->wm.skl_latency;
	else
4662
		latencies = dev_priv->wm.spr_latency;
4663

4664
	wm_latency_show(m, latencies);
4665 4666 4667 4668 4669 4670

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
4671
	struct drm_i915_private *dev_priv = m->private;
4672 4673
	const uint16_t *latencies;

4674
	if (INTEL_GEN(dev_priv) >= 9)
4675 4676
		latencies = dev_priv->wm.skl_latency;
	else
4677
		latencies = dev_priv->wm.cur_latency;
4678

4679
	wm_latency_show(m, latencies);
4680 4681 4682 4683 4684 4685

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
4686
	struct drm_i915_private *dev_priv = inode->i_private;
4687

4688
	if (INTEL_GEN(dev_priv) < 5)
4689 4690
		return -ENODEV;

4691
	return single_open(file, pri_wm_latency_show, dev_priv);
4692 4693 4694 4695
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
4696
	struct drm_i915_private *dev_priv = inode->i_private;
4697

4698
	if (HAS_GMCH_DISPLAY(dev_priv))
4699 4700
		return -ENODEV;

4701
	return single_open(file, spr_wm_latency_show, dev_priv);
4702 4703 4704 4705
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
4706
	struct drm_i915_private *dev_priv = inode->i_private;
4707

4708
	if (HAS_GMCH_DISPLAY(dev_priv))
4709 4710
		return -ENODEV;

4711
	return single_open(file, cur_wm_latency_show, dev_priv);
4712 4713 4714
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
4715
				size_t len, loff_t *offp, uint16_t wm[8])
4716 4717
{
	struct seq_file *m = file->private_data;
4718 4719
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
4720
	uint16_t new[8] = { 0 };
4721
	int num_levels;
4722 4723 4724 4725
	int level;
	int ret;
	char tmp[32];

4726
	if (IS_CHERRYVIEW(dev_priv))
4727
		num_levels = 3;
4728
	else if (IS_VALLEYVIEW(dev_priv))
4729 4730
		num_levels = 1;
	else
4731
		num_levels = ilk_wm_max_level(dev_priv) + 1;
4732

4733 4734 4735 4736 4737 4738 4739 4740
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

4741 4742 4743
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4762
	struct drm_i915_private *dev_priv = m->private;
4763
	uint16_t *latencies;
4764

4765
	if (INTEL_GEN(dev_priv) >= 9)
4766 4767
		latencies = dev_priv->wm.skl_latency;
	else
4768
		latencies = dev_priv->wm.pri_latency;
4769 4770

	return wm_latency_write(file, ubuf, len, offp, latencies);
4771 4772 4773 4774 4775 4776
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4777
	struct drm_i915_private *dev_priv = m->private;
4778
	uint16_t *latencies;
4779

4780
	if (INTEL_GEN(dev_priv) >= 9)
4781 4782
		latencies = dev_priv->wm.skl_latency;
	else
4783
		latencies = dev_priv->wm.spr_latency;
4784 4785

	return wm_latency_write(file, ubuf, len, offp, latencies);
4786 4787 4788 4789 4790 4791
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4792
	struct drm_i915_private *dev_priv = m->private;
4793 4794
	uint16_t *latencies;

4795
	if (INTEL_GEN(dev_priv) >= 9)
4796 4797
		latencies = dev_priv->wm.skl_latency;
	else
4798
		latencies = dev_priv->wm.cur_latency;
4799

4800
	return wm_latency_write(file, ubuf, len, offp, latencies);
4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

4830 4831
static int
i915_wedged_get(void *data, u64 *val)
4832
{
4833
	struct drm_i915_private *dev_priv = data;
4834

4835
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
4836

4837
	return 0;
4838 4839
}

4840 4841
static int
i915_wedged_set(void *data, u64 val)
4842
{
4843
	struct drm_i915_private *dev_priv = data;
4844

4845 4846 4847 4848 4849 4850 4851 4852
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

4853
	if (i915_reset_in_progress(&dev_priv->gpu_error))
4854 4855
		return -EAGAIN;

4856
	i915_handle_error(dev_priv, val,
4857
			  "Manually setting wedged to %llu", val);
4858

4859
	return 0;
4860 4861
}

4862 4863
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4864
			"%llu\n");
4865

4866 4867 4868
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
4869
	struct drm_i915_private *dev_priv = data;
4870 4871 4872 4873 4874 4875 4876 4877

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
4878 4879
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
4899
	struct drm_i915_private *dev_priv = data;
4900 4901 4902 4903 4904 4905 4906 4907 4908

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
4909
	struct drm_i915_private *dev_priv = data;
4910

4911
	val &= INTEL_INFO(dev_priv)->ring_mask;
4912 4913 4914 4915 4916 4917 4918 4919 4920 4921
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
	dev_priv->gpu_error.test_irq_rings = val;

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4922 4923 4924 4925
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
4926 4927 4928 4929 4930 4931
#define DROP_FREED 0x10
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
		  DROP_FREED)
4932 4933
static int
i915_drop_caches_get(void *data, u64 *val)
4934
{
4935
	*val = DROP_ALL;
4936

4937
	return 0;
4938 4939
}

4940 4941
static int
i915_drop_caches_set(void *data, u64 val)
4942
{
4943 4944
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4945
	int ret;
4946

4947
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
4948 4949 4950 4951 4952 4953 4954 4955

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
4956 4957 4958
		ret = i915_gem_wait_for_idle(dev_priv,
					     I915_WAIT_INTERRUPTIBLE |
					     I915_WAIT_LOCKED);
4959 4960 4961 4962 4963
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
4964
		i915_gem_retire_requests(dev_priv);
4965

4966 4967
	if (val & DROP_BOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4968

4969 4970
	if (val & DROP_UNBOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
4971 4972 4973 4974

unlock:
	mutex_unlock(&dev->struct_mutex);

4975 4976 4977 4978 4979
	if (val & DROP_FREED) {
		synchronize_rcu();
		flush_work(&dev_priv->mm.free_work);
	}

4980
	return ret;
4981 4982
}

4983 4984 4985
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4986

4987 4988
static int
i915_max_freq_get(void *data, u64 *val)
4989
{
4990
	struct drm_i915_private *dev_priv = data;
4991

4992
	if (INTEL_GEN(dev_priv) < 6)
4993 4994
		return -ENODEV;

4995
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4996
	return 0;
4997 4998
}

4999 5000
static int
i915_max_freq_set(void *data, u64 val)
5001
{
5002
	struct drm_i915_private *dev_priv = data;
5003
	u32 hw_max, hw_min;
5004
	int ret;
5005

5006
	if (INTEL_GEN(dev_priv) < 6)
5007
		return -ENODEV;
5008

5009
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
5010

5011
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
5012 5013 5014
	if (ret)
		return ret;

5015 5016 5017
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
5018
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
5019

5020 5021
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
5022

5023
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
5024 5025
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
5026 5027
	}

5028
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
5029

5030
	intel_set_rps(dev_priv, val);
J
Jeff McGee 已提交
5031

5032
	mutex_unlock(&dev_priv->rps.hw_lock);
5033

5034
	return 0;
5035 5036
}

5037 5038
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
5039
			"%llu\n");
5040

5041 5042
static int
i915_min_freq_get(void *data, u64 *val)
5043
{
5044
	struct drm_i915_private *dev_priv = data;
5045

5046
	if (INTEL_GEN(dev_priv) < 6)
5047 5048
		return -ENODEV;

5049
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
5050
	return 0;
5051 5052
}

5053 5054
static int
i915_min_freq_set(void *data, u64 val)
5055
{
5056
	struct drm_i915_private *dev_priv = data;
5057
	u32 hw_max, hw_min;
5058
	int ret;
5059

5060
	if (INTEL_GEN(dev_priv) < 6)
5061
		return -ENODEV;
5062

5063
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
5064

5065
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
5066 5067 5068
	if (ret)
		return ret;

5069 5070 5071
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
5072
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
5073

5074 5075
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
5076

5077 5078
	if (val < hw_min ||
	    val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
5079 5080
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
5081
	}
J
Jeff McGee 已提交
5082

5083
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
5084

5085
	intel_set_rps(dev_priv, val);
J
Jeff McGee 已提交
5086

5087
	mutex_unlock(&dev_priv->rps.hw_lock);
5088

5089
	return 0;
5090 5091
}

5092 5093
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
5094
			"%llu\n");
5095

5096 5097
static int
i915_cache_sharing_get(void *data, u64 *val)
5098
{
5099
	struct drm_i915_private *dev_priv = data;
5100 5101
	u32 snpcr;

5102
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
5103 5104
		return -ENODEV;

5105
	intel_runtime_pm_get(dev_priv);
5106

5107
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5108 5109

	intel_runtime_pm_put(dev_priv);
5110

5111
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
5112

5113
	return 0;
5114 5115
}

5116 5117
static int
i915_cache_sharing_set(void *data, u64 val)
5118
{
5119
	struct drm_i915_private *dev_priv = data;
5120 5121
	u32 snpcr;

5122
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
5123 5124
		return -ENODEV;

5125
	if (val > 3)
5126 5127
		return -EINVAL;

5128
	intel_runtime_pm_get(dev_priv);
5129
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
5130 5131 5132 5133 5134 5135 5136

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

5137
	intel_runtime_pm_put(dev_priv);
5138
	return 0;
5139 5140
}

5141 5142 5143
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
5144

5145
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
5146
					  struct sseu_dev_info *sseu)
5147
{
5148
	int ss_max = 2;
5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

5164
		sseu->slice_mask = BIT(0);
5165
		sseu->subslice_mask |= BIT(ss);
5166 5167 5168 5169
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5170 5171 5172
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
5173 5174 5175
	}
}

5176
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
5177
				    struct sseu_dev_info *sseu)
5178
{
5179
	int s_max = 3, ss_max = 4;
5180 5181 5182
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

5183
	/* BXT has a single slice and at most 3 subslices. */
5184
	if (IS_GEN9_LP(dev_priv)) {
5185 5186 5187 5188 5189 5190 5191 5192 5193 5194
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

5209
		sseu->slice_mask |= BIT(s);
5210

5211
		if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
5212 5213
			sseu->subslice_mask =
				INTEL_INFO(dev_priv)->sseu.subslice_mask;
5214

5215 5216 5217
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

5218
			if (IS_GEN9_LP(dev_priv)) {
5219 5220 5221
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
5222

5223 5224
				sseu->subslice_mask |= BIT(ss);
			}
5225

5226 5227
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
5228 5229 5230 5231
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
5232 5233 5234 5235
		}
	}
}

5236
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
5237
					 struct sseu_dev_info *sseu)
5238 5239
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5240
	int s;
5241

5242
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
5243

5244
	if (sseu->slice_mask) {
5245
		sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
5246 5247
		sseu->eu_per_subslice =
				INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
5248 5249
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
5250 5251

		/* subtract fused off EU(s) from enabled slice(s) */
5252
		for (s = 0; s < fls(sseu->slice_mask); s++) {
5253 5254
			u8 subslice_7eu =
				INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
5255

5256
			sseu->eu_total -= hweight8(subslice_7eu);
5257 5258 5259 5260
		}
	}
}

5261 5262 5263 5264 5265 5266
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";

5267 5268
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
5269
	seq_printf(m, "  %s Slice Total: %u\n", type,
5270
		   hweight8(sseu->slice_mask));
5271
	seq_printf(m, "  %s Subslice Total: %u\n", type,
5272
		   sseu_subslice_total(sseu));
5273 5274
	seq_printf(m, "  %s Subslice Mask: %04x\n", type,
		   sseu->subslice_mask);
5275
	seq_printf(m, "  %s Subslice Per Slice: %u\n", type,
5276
		   hweight8(sseu->subslice_mask));
5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

5297 5298
static int i915_sseu_status(struct seq_file *m, void *unused)
{
5299
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
5300
	struct sseu_dev_info sseu;
5301

5302
	if (INTEL_GEN(dev_priv) < 8)
5303 5304 5305
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
5306
	i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
5307

5308
	seq_puts(m, "SSEU Device Status\n");
5309
	memset(&sseu, 0, sizeof(sseu));
5310 5311 5312

	intel_runtime_pm_get(dev_priv);

5313
	if (IS_CHERRYVIEW(dev_priv)) {
5314
		cherryview_sseu_device_status(dev_priv, &sseu);
5315
	} else if (IS_BROADWELL(dev_priv)) {
5316
		broadwell_sseu_device_status(dev_priv, &sseu);
5317
	} else if (INTEL_GEN(dev_priv) >= 9) {
5318
		gen9_sseu_device_status(dev_priv, &sseu);
5319
	}
5320 5321 5322

	intel_runtime_pm_put(dev_priv);

5323
	i915_print_sseu_info(m, false, &sseu);
5324

5325 5326 5327
	return 0;
}

5328 5329
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
5330
	struct drm_i915_private *dev_priv = inode->i_private;
5331

5332
	if (INTEL_GEN(dev_priv) < 6)
5333 5334
		return 0;

5335
	intel_runtime_pm_get(dev_priv);
5336
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5337 5338 5339 5340

	return 0;
}

5341
static int i915_forcewake_release(struct inode *inode, struct file *file)
5342
{
5343
	struct drm_i915_private *dev_priv = inode->i_private;
5344

5345
	if (INTEL_GEN(dev_priv) < 6)
5346 5347
		return 0;

5348
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
5349
	intel_runtime_pm_put(dev_priv);
5350 5351 5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
5365
				  S_IRUSR,
5366
				  root, to_i915(minor->dev),
5367
				  &i915_forcewake_fops);
5368 5369
	if (!ent)
		return -ENOMEM;
5370

B
Ben Widawsky 已提交
5371
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
5372 5373
}

5374 5375 5376 5377
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
5378 5379 5380
{
	struct dentry *ent;

5381
	ent = debugfs_create_file(name,
5382
				  S_IRUGO | S_IWUSR,
5383
				  root, to_i915(minor->dev),
5384
				  fops);
5385 5386
	if (!ent)
		return -ENOMEM;
5387

5388
	return drm_add_fake_info_node(minor, ent, fops);
5389 5390
}

5391
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
5392
	{"i915_capabilities", i915_capabilities, 0},
5393
	{"i915_gem_objects", i915_gem_object_info, 0},
5394
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
5395
	{"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
5396
	{"i915_gem_stolen", i915_gem_stolen_list_info },
5397
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
5398 5399
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
5400
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
5401
	{"i915_gem_interrupt", i915_interrupt_info, 0},
5402
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
5403
	{"i915_guc_info", i915_guc_info, 0},
5404
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
5405
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
5406
	{"i915_frequency_info", i915_frequency_info, 0},
5407
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
5408
	{"i915_drpc_info", i915_drpc_info, 0},
5409
	{"i915_emon_status", i915_emon_status, 0},
5410
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
5411
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
5412
	{"i915_fbc_status", i915_fbc_status, 0},
5413
	{"i915_ips_status", i915_ips_status, 0},
5414
	{"i915_sr_status", i915_sr_status, 0},
5415
	{"i915_opregion", i915_opregion, 0},
5416
	{"i915_vbt", i915_vbt, 0},
5417
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
5418
	{"i915_context_status", i915_context_status, 0},
5419
	{"i915_dump_lrc", i915_dump_lrc, 0},
5420
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
5421
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
5422
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
5423
	{"i915_llc", i915_llc, 0},
5424
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
5425
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
5426
	{"i915_energy_uJ", i915_energy_uJ, 0},
5427
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
5428
	{"i915_power_domain_info", i915_power_domain_info, 0},
5429
	{"i915_dmc_info", i915_dmc_info, 0},
5430
	{"i915_display_info", i915_display_info, 0},
5431
	{"i915_engine_info", i915_engine_info, 0},
B
Ben Widawsky 已提交
5432
	{"i915_semaphore_status", i915_semaphore_status, 0},
5433
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
5434
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
5435
	{"i915_wa_registers", i915_wa_registers, 0},
5436
	{"i915_ddb_info", i915_ddb_info, 0},
5437
	{"i915_sseu_status", i915_sseu_status, 0},
5438
	{"i915_drrs_status", i915_drrs_status, 0},
5439
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
5440
};
5441
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
5442

5443
static const struct i915_debugfs_files {
5444 5445 5446 5447 5448 5449 5450
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
5451 5452
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
5453
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
5454
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
5455
	{"i915_error_state", &i915_error_state_fops},
5456
#endif
5457
	{"i915_next_seqno", &i915_next_seqno_fops},
5458
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
5459 5460 5461
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
5462
	{"i915_fbc_false_color", &i915_fbc_fc_fops},
5463 5464
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
5465 5466
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
	{"i915_guc_log_control", &i915_guc_log_control_fops}
5467 5468
};

5469
void intel_display_crc_init(struct drm_i915_private *dev_priv)
5470
{
5471
	enum pipe pipe;
5472

5473
	for_each_pipe(dev_priv, pipe) {
5474
		struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
5475

5476 5477
		pipe_crc->opened = false;
		spin_lock_init(&pipe_crc->lock);
5478 5479 5480 5481
		init_waitqueue_head(&pipe_crc->wq);
	}
}

5482
int i915_debugfs_register(struct drm_i915_private *dev_priv)
5483
{
5484
	struct drm_minor *minor = dev_priv->drm.primary;
5485
	int ret, i;
5486

5487
	ret = i915_forcewake_create(minor->debugfs_root, minor);
5488 5489
	if (ret)
		return ret;
5490

5491 5492 5493 5494 5495 5496
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
		ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
		if (ret)
			return ret;
	}

5497 5498 5499 5500 5501 5502 5503
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
5504

5505 5506
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
5507 5508 5509
					minor->debugfs_root, minor);
}

5510
void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
5511
{
5512
	struct drm_minor *minor = dev_priv->drm.primary;
5513 5514
	int i;

5515 5516
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
5517

5518
	drm_debugfs_remove_files((struct drm_info_list *)&i915_forcewake_fops,
5519
				 1, minor);
5520

D
Daniel Vetter 已提交
5521
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5522 5523 5524 5525 5526 5527
		struct drm_info_list *info_list =
			(struct drm_info_list *)&i915_pipe_crc_data[i];

		drm_debugfs_remove_files(info_list, 1, minor);
	}

5528 5529
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
5530
			(struct drm_info_list *)i915_debugfs_files[i].fops;
5531 5532 5533

		drm_debugfs_remove_files(info_list, 1, minor);
	}
5534
}
5535 5536 5537 5538 5539 5540 5541 5542 5543 5544 5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567 5568

struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

5569 5570 5571
	if (connector->status != connector_status_connected)
		return -ENODEV;

5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
5592
	}
5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606 5607 5608 5609

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

5610 5611 5612 5613 5614 5615 5616 5617 5618 5619 5620 5621 5622 5623 5624 5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637 5638 5639 5640 5641 5642 5643
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}

static int i915_panel_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_panel_show, inode->i_private);
}

static const struct file_operations i915_panel_fops = {
	.owner = THIS_MODULE,
	.open = i915_panel_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

5644 5645 5646 5647 5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5663 5664 5665 5666 5667 5668
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
5669 5670 5671

	return 0;
}