i915_debugfs.c 66.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/ctype.h>
31
#include <linux/debugfs.h>
32
#include <linux/slab.h>
33
#include <linux/export.h>
34
#include <linux/list_sort.h>
35
#include <asm/msr-index.h>
36
#include <drm/drmP.h>
37
#include "intel_drv.h"
38
#include "intel_ringbuffer.h"
39
#include <drm/i915_drm.h>
40 41 42 43
#include "i915_drv.h"

#if defined(CONFIG_DEBUG_FS)

C
Chris Wilson 已提交
44
enum {
45
	ACTIVE_LIST,
C
Chris Wilson 已提交
46
	INACTIVE_LIST,
47
	PINNED_LIST,
C
Chris Wilson 已提交
48
};
49

50 51 52 53 54 55 56 57 58 59 60 61
static const char *yesno(int v)
{
	return v ? "yes" : "no";
}

static int i915_capabilities(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	const struct intel_device_info *info = INTEL_INFO(dev);

	seq_printf(m, "gen: %d\n", info->gen);
62
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
63 64 65 66 67
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
#define SEP_SEMICOLON ;
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
#undef PRINT_FLAG
#undef SEP_SEMICOLON
68 69 70

	return 0;
}
71

72
static const char *get_pin_flag(struct drm_i915_gem_object *obj)
73
{
74
	if (obj->user_pin_count > 0)
75
		return "P";
76
	else if (obj->pin_count > 0)
77 78 79 80 81
		return "p";
	else
		return " ";
}

82
static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
83
{
84 85 86 87 88 89
	switch (obj->tiling_mode) {
	default:
	case I915_TILING_NONE: return " ";
	case I915_TILING_X: return "X";
	case I915_TILING_Y: return "Y";
	}
90 91
}

B
Ben Widawsky 已提交
92 93 94 95 96
static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
{
	return obj->has_global_gtt_mapping ? "g" : " ";
}

97 98 99
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
B
Ben Widawsky 已提交
100
	struct i915_vma *vma;
101
	seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
102 103 104
		   &obj->base,
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
105
		   get_global_flag(obj),
106
		   obj->base.size / 1024,
107 108
		   obj->base.read_domains,
		   obj->base.write_domain,
109 110
		   obj->last_read_seqno,
		   obj->last_write_seqno,
111
		   obj->last_fenced_seqno,
112
		   i915_cache_level_str(obj->cache_level),
113 114 115 116
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
117 118
	if (obj->pin_count)
		seq_printf(m, " (pinned x %d)", obj->pin_count);
119 120
	if (obj->pin_display)
		seq_printf(m, " (display)");
121 122
	if (obj->fence_reg != I915_FENCE_REG_NONE)
		seq_printf(m, " (fence: %d)", obj->fence_reg);
B
Ben Widawsky 已提交
123 124 125 126 127 128 129 130
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (!i915_is_ggtt(vma->vm))
			seq_puts(m, " (pp");
		else
			seq_puts(m, " (g");
		seq_printf(m, "gtt offset: %08lx, size: %08lx)",
			   vma->node.start, vma->node.size);
	}
131 132
	if (obj->stolen)
		seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
133 134 135 136 137 138 139 140 141
	if (obj->pin_mappable || obj->fault_mappable) {
		char s[3], *t = s;
		if (obj->pin_mappable)
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
142 143
	if (obj->ring != NULL)
		seq_printf(m, " (%s)", obj->ring->name);
144 145
}

146 147 148 149 150 151 152
static void describe_ctx(struct seq_file *m, struct i915_hw_context *ctx)
{
	seq_putc(m, ctx->is_initialized ? 'I' : 'i');
	seq_putc(m, ctx->remap_slice ? 'R' : 'r');
	seq_putc(m, ' ');
}

153
static int i915_gem_object_list_info(struct seq_file *m, void *data)
154 155
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
156 157
	uintptr_t list = (uintptr_t) node->info_ent->data;
	struct list_head *head;
158
	struct drm_device *dev = node->minor->dev;
159 160
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;
B
Ben Widawsky 已提交
161
	struct i915_vma *vma;
162 163
	size_t total_obj_size, total_gtt_size;
	int count, ret;
164 165 166 167

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
168

B
Ben Widawsky 已提交
169
	/* FIXME: the user of this interface might want more than just GGTT */
170 171
	switch (list) {
	case ACTIVE_LIST:
172
		seq_puts(m, "Active:\n");
173
		head = &vm->active_list;
174 175
		break;
	case INACTIVE_LIST:
176
		seq_puts(m, "Inactive:\n");
177
		head = &vm->inactive_list;
178 179
		break;
	default:
180 181
		mutex_unlock(&dev->struct_mutex);
		return -EINVAL;
182 183
	}

184
	total_obj_size = total_gtt_size = count = 0;
B
Ben Widawsky 已提交
185 186 187 188 189 190
	list_for_each_entry(vma, head, mm_list) {
		seq_printf(m, "   ");
		describe_obj(m, vma->obj);
		seq_printf(m, "\n");
		total_obj_size += vma->obj->base.size;
		total_gtt_size += vma->node.size;
191
		count++;
192
	}
193
	mutex_unlock(&dev->struct_mutex);
194

195 196
	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
197 198 199
	return 0;
}

200 201 202 203
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
204
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
205
	struct drm_i915_gem_object *b =
206
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229

	return a->stolen->start - b->stolen->start;
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

230
		list_add(&obj->obj_exec_link, &stolen);
231 232 233 234 235 236 237 238 239

		total_obj_size += obj->base.size;
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
		count++;
	}
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

240
		list_add(&obj->obj_exec_link, &stolen);
241 242 243 244 245 246 247

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
248
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
249 250 251
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
252
		list_del_init(&obj->obj_exec_link);
253 254 255 256 257 258 259 260
	}
	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
	return 0;
}

261 262
#define count_objects(list, member) do { \
	list_for_each_entry(obj, list, member) { \
263
		size += i915_gem_obj_ggtt_size(obj); \
264 265
		++count; \
		if (obj->map_and_fenceable) { \
266
			mappable_size += i915_gem_obj_ggtt_size(obj); \
267 268 269
			++mappable_count; \
		} \
	} \
270
} while (0)
271

272 273 274 275 276 277 278 279 280 281 282 283 284
struct file_stats {
	int count;
	size_t total, active, inactive, unbound;
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;

	stats->count++;
	stats->total += obj->base.size;

285
	if (i915_gem_obj_ggtt_bound(obj)) {
286 287 288 289 290 291 292 293 294 295 296 297
		if (!list_empty(&obj->ring_list))
			stats->active += obj->base.size;
		else
			stats->inactive += obj->base.size;
	} else {
		if (!list_empty(&obj->global_list))
			stats->unbound += obj->base.size;
	}

	return 0;
}

B
Ben Widawsky 已提交
298 299 300 301 302 303 304 305 306 307 308 309
#define count_vmas(list, member) do { \
	list_for_each_entry(vma, list, member) { \
		size += i915_gem_obj_ggtt_size(vma->obj); \
		++count; \
		if (vma->obj->map_and_fenceable) { \
			mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
			++mappable_count; \
		} \
	} \
} while (0)

static int i915_gem_object_info(struct seq_file *m, void* data)
310 311 312 313
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
314 315
	u32 count, mappable_count, purgeable_count;
	size_t size, mappable_size, purgeable_size;
316
	struct drm_i915_gem_object *obj;
317
	struct i915_address_space *vm = &dev_priv->gtt.base;
318
	struct drm_file *file;
B
Ben Widawsky 已提交
319
	struct i915_vma *vma;
320 321 322 323 324 325
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

326 327 328 329 330
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

	size = count = mappable_size = mappable_count = 0;
331
	count_objects(&dev_priv->mm.bound_list, global_list);
332 333 334 335
	seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
336
	count_vmas(&vm->active_list, mm_list);
337 338 339 340
	seq_printf(m, "  %u [%u] active objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
341
	count_vmas(&vm->inactive_list, mm_list);
342 343 344
	seq_printf(m, "  %u [%u] inactive objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

345
	size = count = purgeable_size = purgeable_count = 0;
346
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
C
Chris Wilson 已提交
347
		size += obj->base.size, ++count;
348 349 350
		if (obj->madv == I915_MADV_DONTNEED)
			purgeable_size += obj->base.size, ++purgeable_count;
	}
C
Chris Wilson 已提交
351 352
	seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);

353
	size = count = mappable_size = mappable_count = 0;
354
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
355
		if (obj->fault_mappable) {
356
			size += i915_gem_obj_ggtt_size(obj);
357 358 359
			++count;
		}
		if (obj->pin_mappable) {
360
			mappable_size += i915_gem_obj_ggtt_size(obj);
361 362
			++mappable_count;
		}
363 364 365 366
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
367
	}
368 369
	seq_printf(m, "%u purgeable objects, %zu bytes\n",
		   purgeable_count, purgeable_size);
370 371 372 373 374
	seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
		   mappable_count, mappable_size);
	seq_printf(m, "%u fault mappable objects, %zu bytes\n",
		   count, size);

375
	seq_printf(m, "%zu [%lu] gtt total\n",
376 377
		   dev_priv->gtt.base.total,
		   dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
378

379
	seq_putc(m, '\n');
380 381 382 383 384 385 386 387 388 389 390 391 392 393
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;

		memset(&stats, 0, sizeof(stats));
		idr_for_each(&file->object_idr, per_file_stats, &stats);
		seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
			   get_pid_task(file->pid, PIDTYPE_PID)->comm,
			   stats.count,
			   stats.total,
			   stats.active,
			   stats.inactive,
			   stats.unbound);
	}

394 395 396 397 398
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

399
static int i915_gem_gtt_info(struct seq_file *m, void *data)
400 401 402
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
403
	uintptr_t list = (uintptr_t) node->info_ent->data;
404 405 406 407 408 409 410 411 412 413
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
414
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
415 416 417
		if (list == PINNED_LIST && obj->pin_count == 0)
			continue;

418
		seq_puts(m, "   ");
419
		describe_obj(m, obj);
420
		seq_putc(m, '\n');
421
		total_obj_size += obj->base.size;
422
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
423 424 425 426 427 428 429 430 431 432 433
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);

	return 0;
}

434 435 436 437 438 439 440 441
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	unsigned long flags;
	struct intel_crtc *crtc;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
442 443
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
444 445 446 447 448
		struct intel_unpin_work *work;

		spin_lock_irqsave(&dev->event_lock, flags);
		work = crtc->unpin_work;
		if (work == NULL) {
449
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
450 451
				   pipe, plane);
		} else {
452
			if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
453
				seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
454 455
					   pipe, plane);
			} else {
456
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
457 458 459
					   pipe, plane);
			}
			if (work->enable_stall_check)
460
				seq_puts(m, "Stall check enabled, ");
461
			else
462
				seq_puts(m, "Stall check waiting for page flip ioctl, ");
463
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
464 465

			if (work->old_fb_obj) {
466 467
				struct drm_i915_gem_object *obj = work->old_fb_obj;
				if (obj)
468 469
					seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
						   i915_gem_obj_ggtt_offset(obj));
470 471
			}
			if (work->pending_flip_obj) {
472 473
				struct drm_i915_gem_object *obj = work->pending_flip_obj;
				if (obj)
474 475
					seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
						   i915_gem_obj_ggtt_offset(obj));
476 477 478 479 480 481 482 483
			}
		}
		spin_unlock_irqrestore(&dev->event_lock, flags);
	}

	return 0;
}

484 485 486 487 488
static int i915_gem_request_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
489
	struct intel_ring_buffer *ring;
490
	struct drm_i915_gem_request *gem_request;
491
	int ret, count, i;
492 493 494 495

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
496

497
	count = 0;
498 499 500 501 502
	for_each_ring(ring, dev_priv, i) {
		if (list_empty(&ring->request_list))
			continue;

		seq_printf(m, "%s requests:\n", ring->name);
503
		list_for_each_entry(gem_request,
504
				    &ring->request_list,
505 506 507 508 509 510
				    list) {
			seq_printf(m, "    %d @ %d\n",
				   gem_request->seqno,
				   (int) (jiffies - gem_request->emitted_jiffies));
		}
		count++;
511
	}
512 513
	mutex_unlock(&dev->struct_mutex);

514
	if (count == 0)
515
		seq_puts(m, "No requests\n");
516

517 518 519
	return 0;
}

520 521 522 523
static void i915_ring_seqno_info(struct seq_file *m,
				 struct intel_ring_buffer *ring)
{
	if (ring->get_seqno) {
524
		seq_printf(m, "Current sequence (%s): %u\n",
525
			   ring->name, ring->get_seqno(ring, false));
526 527 528
	}
}

529 530 531 532 533
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
534
	struct intel_ring_buffer *ring;
535
	int ret, i;
536 537 538 539

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
540

541 542
	for_each_ring(ring, dev_priv, i)
		i915_ring_seqno_info(m, ring);
543 544 545

	mutex_unlock(&dev->struct_mutex);

546 547 548 549 550 551 552 553 554
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
555
	struct intel_ring_buffer *ring;
556
	int ret, i, pipe;
557 558 559 560

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
561

J
Jesse Barnes 已提交
562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600
	if (IS_VALLEYVIEW(dev)) {
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

	} else if (!HAS_PCH_SPLIT(dev)) {
601 602 603 604 605 606
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
607 608 609 610
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
631 632
	seq_printf(m, "Interrupts received: %d\n",
		   atomic_read(&dev_priv->irq_received));
633
	for_each_ring(ring, dev_priv, i) {
634
		if (IS_GEN6(dev) || IS_GEN7(dev)) {
635 636 637
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
				   ring->name, I915_READ_IMR(ring));
638
		}
639
		i915_ring_seqno_info(m, ring);
640
	}
641 642
	mutex_unlock(&dev->struct_mutex);

643 644 645
	return 0;
}

646 647 648 649 650
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
651 652 653 654 655
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
656 657 658 659

	seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
660
		struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
661

C
Chris Wilson 已提交
662 663
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
664
		if (obj == NULL)
665
			seq_puts(m, "unused");
666
		else
667
			describe_obj(m, obj);
668
		seq_putc(m, '\n');
669 670
	}

671
	mutex_unlock(&dev->struct_mutex);
672 673 674
	return 0;
}

675 676 677 678 679
static int i915_hws_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
680
	struct intel_ring_buffer *ring;
D
Daniel Vetter 已提交
681
	const u32 *hws;
682 683
	int i;

684
	ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
D
Daniel Vetter 已提交
685
	hws = ring->status_page.page_addr;
686 687 688 689 690 691 692 693 694 695 696
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

697 698 699 700 701 702
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
703
	struct i915_error_state_file_priv *error_priv = filp->private_data;
704
	struct drm_device *dev = error_priv->dev;
705
	int ret;
706 707 708

	DRM_DEBUG_DRIVER("Resetting error state\n");

709 710 711 712
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729
	i915_destroy_error_state(dev);
	mutex_unlock(&dev->struct_mutex);

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

	error_priv->dev = dev;

730
	i915_error_state_get(dev, error_priv);
731

732 733 734
	file->private_data = error_priv;

	return 0;
735 736 737 738
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
739
	struct i915_error_state_file_priv *error_priv = file->private_data;
740

741
	i915_error_state_put(error_priv);
742 743
	kfree(error_priv);

744 745 746
	return 0;
}

747 748 749 750 751 752 753 754 755 756 757 758
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

	ret = i915_error_state_buf_init(&error_str, count, *pos);
	if (ret)
		return ret;
759

760
	ret = i915_error_state_to_str(&error_str, error_priv);
761 762 763 764 765 766 767 768 769 770 771 772
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
773
	i915_error_state_buf_release(&error_str);
774
	return ret ?: ret_count;
775 776 777 778 779
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
780
	.read = i915_error_state_read,
781 782 783 784 785
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

786 787
static int
i915_next_seqno_get(void *data, u64 *val)
788
{
789
	struct drm_device *dev = data;
790 791 792 793 794 795 796
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

797
	*val = dev_priv->next_seqno;
798 799
	mutex_unlock(&dev->struct_mutex);

800
	return 0;
801 802
}

803 804 805 806
static int
i915_next_seqno_set(void *data, u64 val)
{
	struct drm_device *dev = data;
807 808 809 810 811 812
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

813
	ret = i915_gem_set_seqno(dev, val);
814 815
	mutex_unlock(&dev->struct_mutex);

816
	return ret;
817 818
}

819 820
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
821
			"0x%llx\n");
822

823 824 825 826 827
static int i915_rstdby_delays(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
828 829 830 831 832 833 834 835 836 837
	u16 crstanddelay;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	crstanddelay = I915_READ16(CRSTANDVID);

	mutex_unlock(&dev->struct_mutex);
838 839 840 841 842 843 844 845 846 847 848

	seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));

	return 0;
}

static int i915_cur_delayinfo(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
849
	int ret;
850

851 852
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

853 854 855 856 857 858 859 860 861 862
	if (IS_GEN5(dev)) {
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
863
	} else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
864 865 866
		u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
		u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
867
		u32 rpstat, cagf, reqf;
868 869
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
870 871 872
		int max_freq;

		/* RPSTAT1 is in the GT power well */
873 874 875 876
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
			return ret;

877
		gen6_gt_force_wake_get(dev_priv);
878

879 880 881 882 883 884 885 886
		reqf = I915_READ(GEN6_RPNSWREQ);
		reqf &= ~GEN6_TURBO_DISABLE;
		if (IS_HASWELL(dev))
			reqf >>= 24;
		else
			reqf >>= 25;
		reqf *= GT_FREQUENCY_MULTIPLIER;

887 888 889 890 891 892 893
		rpstat = I915_READ(GEN6_RPSTAT1);
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
		rpcurup = I915_READ(GEN6_RP_CUR_UP);
		rpprevup = I915_READ(GEN6_RP_PREV_UP);
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
B
Ben Widawsky 已提交
894 895 896 897 898
		if (IS_HASWELL(dev))
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
		cagf *= GT_FREQUENCY_MULTIPLIER;
899

900 901 902
		gen6_gt_force_wake_put(dev_priv);
		mutex_unlock(&dev->struct_mutex);

903
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
904
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
905 906 907 908 909 910
		seq_printf(m, "Render p-state ratio: %d\n",
			   (gt_perf_status & 0xff00) >> 8);
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
911
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
912
		seq_printf(m, "CAGF: %dMHz\n", cagf);
913 914 915 916 917 918 919 920 921 922 923 924
		seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
			   GEN6_CURICONT_MASK);
		seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
			   GEN6_CURIAVG_MASK);
		seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
			   GEN6_CURBSYTAVG_MASK);
925 926 927

		max_freq = (rp_state_cap & 0xff0000) >> 16;
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
928
			   max_freq * GT_FREQUENCY_MULTIPLIER);
929 930 931

		max_freq = (rp_state_cap & 0xff00) >> 8;
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
932
			   max_freq * GT_FREQUENCY_MULTIPLIER);
933 934 935

		max_freq = rp_state_cap & 0xff;
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
936
			   max_freq * GT_FREQUENCY_MULTIPLIER);
937 938 939

		seq_printf(m, "Max overclocked frequency: %dMHz\n",
			   dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
940 941 942
	} else if (IS_VALLEYVIEW(dev)) {
		u32 freq_sts, val;

943
		mutex_lock(&dev_priv->rps.hw_lock);
944
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
945 946 947
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

948
		val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
949 950 951
		seq_printf(m, "max GPU freq: %d MHz\n",
			   vlv_gpu_freq(dev_priv->mem_freq, val));

952
		val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
953 954 955 956 957 958
		seq_printf(m, "min GPU freq: %d MHz\n",
			   vlv_gpu_freq(dev_priv->mem_freq, val));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   vlv_gpu_freq(dev_priv->mem_freq,
					(freq_sts >> 8) & 0xff));
959
		mutex_unlock(&dev_priv->rps.hw_lock);
960
	} else {
961
		seq_puts(m, "no P-state info available\n");
962
	}
963 964 965 966 967 968 969 970 971 972

	return 0;
}

static int i915_delayfreq_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 delayfreq;
973 974 975 976 977
	int ret, i;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
978 979 980

	for (i = 0; i < 16; i++) {
		delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
981 982
		seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
			   (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
983 984
	}

985 986
	mutex_unlock(&dev->struct_mutex);

987 988 989 990 991 992 993 994 995 996 997 998 999 1000
	return 0;
}

static inline int MAP_TO_MV(int map)
{
	return 1250 - (map * 25);
}

static int i915_inttoext_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 inttoext;
1001 1002 1003 1004 1005
	int ret, i;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1006 1007 1008 1009 1010 1011

	for (i = 1; i <= 32; i++) {
		inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
		seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
	}

1012 1013
	mutex_unlock(&dev->struct_mutex);

1014 1015 1016
	return 0;
}

1017
static int ironlake_drpc_info(struct seq_file *m)
1018 1019 1020 1021
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

	mutex_unlock(&dev->struct_mutex);
1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048

	seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
		   "yes" : "no");
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
		   rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
	seq_printf(m, "SW control enabled: %s\n",
		   rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
	seq_printf(m, "Gated voltage change: %s\n",
		   rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1049
	seq_printf(m, "Max P-state: P%d\n",
1050
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1051 1052 1053 1054 1055
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
		   (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
1056
	seq_puts(m, "Current RS state: ");
1057 1058
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1059
		seq_puts(m, "on\n");
1060 1061
		break;
	case RSX_STATUS_RC1:
1062
		seq_puts(m, "RC1\n");
1063 1064
		break;
	case RSX_STATUS_RC1E:
1065
		seq_puts(m, "RC1E\n");
1066 1067
		break;
	case RSX_STATUS_RS1:
1068
		seq_puts(m, "RS1\n");
1069 1070
		break;
	case RSX_STATUS_RS2:
1071
		seq_puts(m, "RS2 (RC6)\n");
1072 1073
		break;
	case RSX_STATUS_RS3:
1074
		seq_puts(m, "RC3 (RC6+)\n");
1075 1076
		break;
	default:
1077
		seq_puts(m, "unknown\n");
1078 1079
		break;
	}
1080 1081 1082 1083

	return 0;
}

1084 1085 1086 1087 1088 1089
static int gen6_drpc_info(struct seq_file *m)
{

	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1090
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1091
	unsigned forcewake_count;
1092
	int count = 0, ret;
1093 1094 1095 1096 1097

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1098 1099 1100
	spin_lock_irq(&dev_priv->uncore.lock);
	forcewake_count = dev_priv->uncore.forcewake_count;
	spin_unlock_irq(&dev_priv->uncore.lock);
1101 1102

	if (forcewake_count) {
1103 1104
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1105 1106 1107 1108 1109 1110 1111 1112
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

	gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1113
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1114 1115 1116 1117

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
	mutex_unlock(&dev->struct_mutex);
1118 1119 1120
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1121 1122 1123 1124 1125 1126 1127 1128

	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1129
	seq_printf(m, "RC1e Enabled: %s\n",
1130 1131 1132 1133 1134 1135 1136
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1137
	seq_puts(m, "Current RC state: ");
1138 1139 1140
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1141
			seq_puts(m, "Core Power Down\n");
1142
		else
1143
			seq_puts(m, "on\n");
1144 1145
		break;
	case GEN6_RC3:
1146
		seq_puts(m, "RC3\n");
1147 1148
		break;
	case GEN6_RC6:
1149
		seq_puts(m, "RC6\n");
1150 1151
		break;
	case GEN6_RC7:
1152
		seq_puts(m, "RC7\n");
1153 1154
		break;
	default:
1155
		seq_puts(m, "Unknown\n");
1156 1157 1158 1159 1160
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1172 1173 1174 1175 1176 1177
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191
	return 0;
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;

	if (IS_GEN6(dev) || IS_GEN7(dev))
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1192 1193 1194 1195 1196 1197
static int i915_fbc_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;

1198
	if (!I915_HAS_FBC(dev)) {
1199
		seq_puts(m, "FBC unsupported on this chipset\n");
1200 1201 1202
		return 0;
	}

1203
	if (intel_fbc_enabled(dev)) {
1204
		seq_puts(m, "FBC enabled\n");
1205
	} else {
1206
		seq_puts(m, "FBC disabled: ");
1207
		switch (dev_priv->fbc.no_fbc_reason) {
1208 1209 1210 1211 1212 1213
		case FBC_OK:
			seq_puts(m, "FBC actived, but currently disabled in hardware");
			break;
		case FBC_UNSUPPORTED:
			seq_puts(m, "unsupported by this chipset");
			break;
C
Chris Wilson 已提交
1214
		case FBC_NO_OUTPUT:
1215
			seq_puts(m, "no outputs");
C
Chris Wilson 已提交
1216
			break;
1217
		case FBC_STOLEN_TOO_SMALL:
1218
			seq_puts(m, "not enough stolen memory");
1219 1220
			break;
		case FBC_UNSUPPORTED_MODE:
1221
			seq_puts(m, "mode not supported");
1222 1223
			break;
		case FBC_MODE_TOO_LARGE:
1224
			seq_puts(m, "mode too large");
1225 1226
			break;
		case FBC_BAD_PLANE:
1227
			seq_puts(m, "FBC unsupported on plane");
1228 1229
			break;
		case FBC_NOT_TILED:
1230
			seq_puts(m, "scanout buffer not tiled");
1231
			break;
1232
		case FBC_MULTIPLE_PIPES:
1233
			seq_puts(m, "multiple pipes are enabled");
1234
			break;
1235
		case FBC_MODULE_PARAM:
1236
			seq_puts(m, "disabled per module param (default off)");
1237
			break;
1238
		case FBC_CHIP_DEFAULT:
1239
			seq_puts(m, "disabled per chip default");
1240
			break;
1241
		default:
1242
			seq_puts(m, "unknown reason");
1243
		}
1244
		seq_putc(m, '\n');
1245 1246 1247 1248
	}
	return 0;
}

1249 1250 1251 1252 1253 1254
static int i915_ips_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1255
	if (!HAS_IPS(dev)) {
1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267
		seq_puts(m, "not supported\n");
		return 0;
	}

	if (I915_READ(IPS_CTL) & IPS_ENABLE)
		seq_puts(m, "enabled\n");
	else
		seq_puts(m, "disabled\n");

	return 0;
}

1268 1269 1270 1271 1272 1273 1274
static int i915_sr_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	bool sr_enabled = false;

1275
	if (HAS_PCH_SPLIT(dev))
1276
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1277
	else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
1278 1279 1280 1281 1282 1283
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
	else if (IS_I915GM(dev))
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
	else if (IS_PINEVIEW(dev))
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;

1284 1285
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1286 1287 1288 1289

	return 0;
}

1290 1291 1292 1293 1294 1295
static int i915_emon_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	unsigned long temp, chipset, gfx;
1296 1297
	int ret;

1298 1299 1300
	if (!IS_GEN5(dev))
		return -ENODEV;

1301 1302 1303
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1304 1305 1306 1307

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1308
	mutex_unlock(&dev->struct_mutex);
1309 1310 1311 1312 1313 1314 1315 1316 1317

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1318 1319 1320 1321 1322 1323 1324 1325
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
	int gpu_freq, ia_freq;

1326
	if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
1327
		seq_puts(m, "unsupported on this chipset\n");
1328 1329 1330
		return 0;
	}

1331 1332
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1333
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1334 1335 1336
	if (ret)
		return ret;

1337
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1338

1339 1340
	for (gpu_freq = dev_priv->rps.min_delay;
	     gpu_freq <= dev_priv->rps.max_delay;
1341
	     gpu_freq++) {
B
Ben Widawsky 已提交
1342 1343 1344 1345
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1346 1347 1348 1349
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
			   gpu_freq * GT_FREQUENCY_MULTIPLIER,
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1350 1351
	}

1352
	mutex_unlock(&dev_priv->rps.hw_lock);
1353 1354 1355 1356

	return 0;
}

1357 1358 1359 1360 1361
static int i915_gfxec(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1362 1363 1364 1365 1366
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1367 1368 1369

	seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));

1370 1371
	mutex_unlock(&dev->struct_mutex);

1372 1373 1374
	return 0;
}

1375 1376 1377 1378 1379 1380
static int i915_opregion(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_opregion *opregion = &dev_priv->opregion;
1381
	void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
1382 1383
	int ret;

1384 1385 1386
	if (data == NULL)
		return -ENOMEM;

1387 1388
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1389
		goto out;
1390

1391 1392 1393 1394
	if (opregion->header) {
		memcpy_fromio(data, opregion->header, OPREGION_SIZE);
		seq_write(m, data, OPREGION_SIZE);
	}
1395 1396 1397

	mutex_unlock(&dev->struct_mutex);

1398 1399
out:
	kfree(data);
1400 1401 1402
	return 0;
}

1403 1404 1405 1406
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
1407
	struct intel_fbdev *ifbdev = NULL;
1408 1409
	struct intel_framebuffer *fb;

1410 1411 1412
#ifdef CONFIG_DRM_I915_FBDEV
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1413 1414 1415 1416 1417 1418
	if (ret)
		return ret;

	ifbdev = dev_priv->fbdev;
	fb = to_intel_framebuffer(ifbdev->helper.fb);

1419
	seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1420 1421 1422
		   fb->base.width,
		   fb->base.height,
		   fb->base.depth,
1423 1424
		   fb->base.bits_per_pixel,
		   atomic_read(&fb->base.refcount.refcount));
1425
	describe_obj(m, fb->obj);
1426
	seq_putc(m, '\n');
1427
	mutex_unlock(&dev->mode_config.mutex);
1428
#endif
1429

1430
	mutex_lock(&dev->mode_config.fb_lock);
1431 1432 1433 1434
	list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
		if (&fb->base == ifbdev->helper.fb)
			continue;

1435
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1436 1437 1438
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1439 1440
			   fb->base.bits_per_pixel,
			   atomic_read(&fb->base.refcount.refcount));
1441
		describe_obj(m, fb->obj);
1442
		seq_putc(m, '\n');
1443
	}
1444
	mutex_unlock(&dev->mode_config.fb_lock);
1445 1446 1447 1448

	return 0;
}

1449 1450 1451 1452 1453
static int i915_context_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1454
	struct intel_ring_buffer *ring;
1455
	struct i915_hw_context *ctx;
1456
	int ret, i;
1457 1458 1459 1460 1461

	ret = mutex_lock_interruptible(&dev->mode_config.mutex);
	if (ret)
		return ret;

1462
	if (dev_priv->ips.pwrctx) {
1463
		seq_puts(m, "power context ");
1464
		describe_obj(m, dev_priv->ips.pwrctx);
1465
		seq_putc(m, '\n');
1466
	}
1467

1468
	if (dev_priv->ips.renderctx) {
1469
		seq_puts(m, "render context ");
1470
		describe_obj(m, dev_priv->ips.renderctx);
1471
		seq_putc(m, '\n');
1472
	}
1473

1474 1475
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
		seq_puts(m, "HW context ");
1476
		describe_ctx(m, ctx);
1477 1478 1479 1480 1481 1482
		for_each_ring(ring, dev_priv, i)
			if (ring->default_context == ctx)
				seq_printf(m, "(default context %s) ", ring->name);

		describe_obj(m, ctx->obj);
		seq_putc(m, '\n');
1483 1484
	}

1485 1486 1487 1488 1489
	mutex_unlock(&dev->mode_config.mutex);

	return 0;
}

1490 1491 1492 1493 1494
static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1495
	unsigned forcewake_count;
1496

1497 1498 1499
	spin_lock_irq(&dev_priv->uncore.lock);
	forcewake_count = dev_priv->uncore.forcewake_count;
	spin_unlock_irq(&dev_priv->uncore.lock);
1500

1501
	seq_printf(m, "forcewake count = %u\n", forcewake_count);
1502 1503 1504 1505

	return 0;
}

1506 1507
static const char *swizzle_string(unsigned swizzle)
{
1508
	switch (swizzle) {
1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1524
		return "unknown";
1525 1526 1527 1528 1529 1530 1531 1532 1533 1534
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1535 1536 1537 1538 1539
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

	if (IS_GEN3(dev) || IS_GEN4(dev)) {
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565
	} else if (IS_GEN6(dev) || IS_GEN7(dev)) {
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
		seq_printf(m, "ARB_MODE = 0x%08x\n",
			   I915_READ(ARB_MODE));
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
1566 1567 1568 1569 1570 1571
	}
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

D
Daniel Vetter 已提交
1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586
static int i915_ppgtt_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int i, ret;


	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	if (INTEL_INFO(dev)->gen == 6)
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

1587
	for_each_ring(ring, dev_priv, i) {
D
Daniel Vetter 已提交
1588 1589 1590 1591 1592 1593 1594 1595 1596 1597
		seq_printf(m, "%s\n", ring->name);
		if (INTEL_INFO(dev)->gen == 7)
			seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

1598
		seq_puts(m, "aliasing PPGTT:\n");
D
Daniel Vetter 已提交
1599 1600 1601 1602 1603 1604 1605 1606
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
	}
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

J
Jesse Barnes 已提交
1607 1608 1609 1610 1611 1612 1613 1614 1615
static int i915_dpio_info(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;


	if (!IS_VALLEYVIEW(dev)) {
1616
		seq_puts(m, "unsupported\n");
J
Jesse Barnes 已提交
1617 1618 1619
		return 0;
	}

1620
	ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
J
Jesse Barnes 已提交
1621 1622 1623 1624 1625 1626
	if (ret)
		return ret;

	seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));

	seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
1627
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_DIV_A));
J
Jesse Barnes 已提交
1628
	seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
1629
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_DIV_B));
J
Jesse Barnes 已提交
1630 1631

	seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
1632
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_REFSFR_A));
J
Jesse Barnes 已提交
1633
	seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
1634
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_REFSFR_B));
J
Jesse Barnes 已提交
1635 1636

	seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
1637
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_CORE_CLK_A));
J
Jesse Barnes 已提交
1638
	seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
1639
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_CORE_CLK_B));
J
Jesse Barnes 已提交
1640

1641
	seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
1642
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_LPF_COEFF_A));
1643
	seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
1644
		   vlv_dpio_read(dev_priv, PIPE_A, _DPIO_LPF_COEFF_B));
J
Jesse Barnes 已提交
1645 1646

	seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
1647
		   vlv_dpio_read(dev_priv, PIPE_A, DPIO_FASTCLK_DISABLE));
J
Jesse Barnes 已提交
1648

1649
	mutex_unlock(&dev_priv->dpio_lock);
J
Jesse Barnes 已提交
1650 1651 1652 1653

	return 0;
}

1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666
static int i915_llc(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Size calculation for LLC is a bit of a pain. Ignore for now. */
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
	seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);

	return 0;
}

1667 1668 1669 1670 1671
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
R
Rodrigo Vivi 已提交
1672 1673
	u32 psrperf = 0;
	bool enabled = false;
1674

R
Rodrigo Vivi 已提交
1675 1676
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
1677

R
Rodrigo Vivi 已提交
1678 1679 1680
	enabled = HAS_PSR(dev) &&
		I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
	seq_printf(m, "Enabled: %s\n", yesno(enabled));
1681

R
Rodrigo Vivi 已提交
1682 1683 1684 1685
	if (HAS_PSR(dev))
		psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
			EDP_PSR_PERF_CNT_MASK;
	seq_printf(m, "Performance_Counter: %u\n", psrperf);
1686 1687 1688 1689

	return 0;
}

1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
static int i915_energy_uJ(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u64 power;
	u32 units;

	if (INTEL_INFO(dev)->gen < 6)
		return -ENODEV;

	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

	seq_printf(m, "%llu", (long long unsigned)power);
1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732

	return 0;
}

static int i915_pc8_status(struct seq_file *m, void *unused)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_HASWELL(dev)) {
		seq_puts(m, "not supported\n");
		return 0;
	}

	mutex_lock(&dev_priv->pc8.lock);
	seq_printf(m, "Requirements met: %s\n",
		   yesno(dev_priv->pc8.requirements_met));
	seq_printf(m, "GPU idle: %s\n", yesno(dev_priv->pc8.gpu_idle));
	seq_printf(m, "Disable count: %d\n", dev_priv->pc8.disable_count);
	seq_printf(m, "IRQs disabled: %s\n",
		   yesno(dev_priv->pc8.irqs_disabled));
	seq_printf(m, "Enabled: %s\n", yesno(dev_priv->pc8.enabled));
	mutex_unlock(&dev_priv->pc8.lock);

1733 1734 1735
	return 0;
}

1736 1737 1738 1739 1740 1741 1742 1743 1744 1745
static int i915_pipe_crc(struct seq_file *m, void *data)
{
	struct drm_info_node *node = (struct drm_info_node *) m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = (enum pipe)node->info_ent->data;
	const struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	int i;
	int start;

1746 1747
	if (dev_priv->pipe_crc[pipe].source == INTEL_PIPE_CRC_SOURCE_NONE) {
		seq_puts(m, "none\n");
1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765
		return 0;
	}

	start = atomic_read(&pipe_crc->slot) + 1;
	seq_puts(m, " timestamp     CRC1     CRC2     CRC3     CRC4     CRC5\n");
	for (i = 0; i < INTEL_PIPE_CRC_ENTRIES_NR; i++) {
		const struct intel_pipe_crc_entry *entry =
			&pipe_crc->entries[(start + i) %
					   INTEL_PIPE_CRC_ENTRIES_NR];

		seq_printf(m, "%12u %8x %8x %8x %8x %8x\n", entry->timestamp,
			   entry->crc[0], entry->crc[1], entry->crc[2],
			   entry->crc[3], entry->crc[4]);
	}

	return 0;
}

1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976
static const char *pipe_crc_sources[] = {
	"none",
	"plane1",
	"plane2",
	"pf",
};

static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
{
	BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
	return pipe_crc_sources[source];
}

static int pipe_crc_ctl_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PIPES; i++)
		seq_printf(m, "%c %s\n", pipe_name(i),
			   pipe_crc_source_name(dev_priv->pipe_crc[i].source));

	return 0;
}

static int pipe_crc_ctl_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

	return single_open(file, pipe_crc_ctl_show, dev);
}

static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
			       enum intel_pipe_crc_source source)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 val;


	return -ENODEV;

	if (!IS_IVYBRIDGE(dev))
		return -ENODEV;

	dev_priv->pipe_crc[pipe].source = source;

	switch (source) {
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PF:
		val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
	default:
		val = 0;
		break;
	}

	I915_WRITE(PIPE_CRC_CTL(pipe), val);
	POSTING_READ(PIPE_CRC_CTL(pipe));

	return 0;
}

/*
 * Parse pipe CRC command strings:
 *   command: wsp* pipe wsp+ source wsp*
 *   pipe: (A | B | C)
 *   source: (none | plane1 | plane2 | pf)
 *   wsp: (#0x20 | #0x9 | #0xA)+
 *
 * eg.:
 *  "A plane1"  ->  Start CRC computations on plane1 of pipe A
 *  "A none"    ->  Stop CRC
 */
static int pipe_crc_ctl_tokenize(char *buf, char *words[], int max_words)
{
	int n_words = 0;

	while (*buf) {
		char *end;

		/* skip leading white space */
		buf = skip_spaces(buf);
		if (!*buf)
			break;	/* end of buffer */

		/* find end of word */
		for (end = buf; *end && !isspace(*end); end++)
			;

		if (n_words == max_words) {
			DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
					 max_words);
			return -EINVAL;	/* ran out of words[] before bytes */
		}

		if (*end)
			*end++ = '\0';
		words[n_words++] = buf;
		buf = end;
	}

	return n_words;
}

static int pipe_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
{
	const char name = buf[0];

	if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
		return -EINVAL;

	*pipe = name - 'A';

	return 0;
}

static int
pipe_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *source)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
		if (!strcmp(buf, pipe_crc_sources[i])) {
			*source = i;
			return 0;
		    }

	return -EINVAL;
}

static int pipe_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
{
#define MAX_WORDS 2
	int n_words;
	char *words[MAX_WORDS];
	enum pipe pipe;
	enum intel_pipe_crc_source source;

	n_words = pipe_crc_ctl_tokenize(buf, words, MAX_WORDS);
	if (n_words != 2) {
		DRM_DEBUG_DRIVER("tokenize failed, a command is 2 words\n");
		return -EINVAL;
	}

	if (pipe_crc_ctl_parse_pipe(words[0], &pipe) < 0) {
		DRM_DEBUG_DRIVER("unknown pipe %s\n", words[0]);
		return -EINVAL;
	}

	if (pipe_crc_ctl_parse_source(words[1], &source) < 0) {
		DRM_DEBUG_DRIVER("unknown source %s\n", words[1]);
		return -EINVAL;
	}

	return pipe_crc_set_source(dev, pipe, source);
}

static ssize_t pipe_crc_ctl_write(struct file *file, const char __user *ubuf,
				  size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
	char *tmpbuf;
	int ret;

	if (len == 0)
		return 0;

	if (len > PAGE_SIZE - 1) {
		DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
				 PAGE_SIZE);
		return -E2BIG;
	}

	tmpbuf = kmalloc(len + 1, GFP_KERNEL);
	if (!tmpbuf)
		return -ENOMEM;

	if (copy_from_user(tmpbuf, ubuf, len)) {
		ret = -EFAULT;
		goto out;
	}
	tmpbuf[len] = '\0';

	ret = pipe_crc_ctl_parse(dev, tmpbuf, len);

out:
	kfree(tmpbuf);
	if (ret < 0)
		return ret;

	*offp += len;
	return len;
}

static const struct file_operations i915_pipe_crc_ctl_fops = {
	.owner = THIS_MODULE,
	.open = pipe_crc_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pipe_crc_ctl_write
};

1977 1978
static int
i915_wedged_get(void *data, u64 *val)
1979
{
1980
	struct drm_device *dev = data;
1981 1982
	drm_i915_private_t *dev_priv = dev->dev_private;

1983
	*val = atomic_read(&dev_priv->gpu_error.reset_counter);
1984

1985
	return 0;
1986 1987
}

1988 1989
static int
i915_wedged_set(void *data, u64 val)
1990
{
1991
	struct drm_device *dev = data;
1992

1993
	DRM_INFO("Manually setting wedged to %llu\n", val);
1994
	i915_handle_error(dev, val);
1995

1996
	return 0;
1997 1998
}

1999 2000
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
2001
			"%llu\n");
2002

2003 2004
static int
i915_ring_stop_get(void *data, u64 *val)
2005
{
2006
	struct drm_device *dev = data;
2007 2008
	drm_i915_private_t *dev_priv = dev->dev_private;

2009
	*val = dev_priv->gpu_error.stop_rings;
2010

2011
	return 0;
2012 2013
}

2014 2015
static int
i915_ring_stop_set(void *data, u64 val)
2016
{
2017
	struct drm_device *dev = data;
2018
	struct drm_i915_private *dev_priv = dev->dev_private;
2019
	int ret;
2020

2021
	DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
2022

2023 2024 2025 2026
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

2027
	dev_priv->gpu_error.stop_rings = val;
2028 2029
	mutex_unlock(&dev->struct_mutex);

2030
	return 0;
2031 2032
}

2033 2034 2035
DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
			i915_ring_stop_get, i915_ring_stop_set,
			"0x%08llx\n");
2036

2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	dev_priv->gpu_error.test_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

2103 2104 2105 2106 2107 2108 2109 2110
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
2111 2112
static int
i915_drop_caches_get(void *data, u64 *val)
2113
{
2114
	*val = DROP_ALL;
2115

2116
	return 0;
2117 2118
}

2119 2120
static int
i915_drop_caches_set(void *data, u64 val)
2121
{
2122
	struct drm_device *dev = data;
2123 2124
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj, *next;
B
Ben Widawsky 已提交
2125 2126
	struct i915_address_space *vm;
	struct i915_vma *vma, *x;
2127
	int ret;
2128

2129
	DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
		ret = i915_gpu_idle(dev);
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
		i915_gem_retire_requests(dev);

	if (val & DROP_BOUND) {
B
Ben Widawsky 已提交
2147 2148 2149 2150 2151 2152 2153 2154 2155 2156
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			list_for_each_entry_safe(vma, x, &vm->inactive_list,
						 mm_list) {
				if (vma->obj->pin_count)
					continue;

				ret = i915_vma_unbind(vma);
				if (ret)
					goto unlock;
			}
2157
		}
2158 2159 2160
	}

	if (val & DROP_UNBOUND) {
2161 2162
		list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
					 global_list)
2163 2164 2165 2166 2167 2168 2169 2170 2171 2172
			if (obj->pages_pin_count == 0) {
				ret = i915_gem_object_put_pages(obj);
				if (ret)
					goto unlock;
			}
	}

unlock:
	mutex_unlock(&dev->struct_mutex);

2173
	return ret;
2174 2175
}

2176 2177 2178
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
2179

2180 2181
static int
i915_max_freq_get(void *data, u64 *val)
2182
{
2183
	struct drm_device *dev = data;
2184
	drm_i915_private_t *dev_priv = dev->dev_private;
2185
	int ret;
2186 2187 2188 2189

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

2190 2191
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

2192
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
2193 2194
	if (ret)
		return ret;
2195

2196 2197 2198 2199 2200
	if (IS_VALLEYVIEW(dev))
		*val = vlv_gpu_freq(dev_priv->mem_freq,
				    dev_priv->rps.max_delay);
	else
		*val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
2201
	mutex_unlock(&dev_priv->rps.hw_lock);
2202

2203
	return 0;
2204 2205
}

2206 2207
static int
i915_max_freq_set(void *data, u64 val)
2208
{
2209
	struct drm_device *dev = data;
2210
	struct drm_i915_private *dev_priv = dev->dev_private;
2211
	int ret;
2212 2213 2214

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;
2215

2216 2217
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

2218
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
2219

2220
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
2221 2222 2223
	if (ret)
		return ret;

2224 2225 2226
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
2227 2228 2229 2230 2231 2232 2233 2234 2235 2236
	if (IS_VALLEYVIEW(dev)) {
		val = vlv_freq_opcode(dev_priv->mem_freq, val);
		dev_priv->rps.max_delay = val;
		gen6_set_rps(dev, val);
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
		dev_priv->rps.max_delay = val;
		gen6_set_rps(dev, val);
	}

2237
	mutex_unlock(&dev_priv->rps.hw_lock);
2238

2239
	return 0;
2240 2241
}

2242 2243
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
2244
			"%llu\n");
2245

2246 2247
static int
i915_min_freq_get(void *data, u64 *val)
2248
{
2249
	struct drm_device *dev = data;
2250
	drm_i915_private_t *dev_priv = dev->dev_private;
2251
	int ret;
2252 2253 2254 2255

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

2256 2257
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

2258
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
2259 2260
	if (ret)
		return ret;
2261

2262 2263 2264 2265 2266
	if (IS_VALLEYVIEW(dev))
		*val = vlv_gpu_freq(dev_priv->mem_freq,
				    dev_priv->rps.min_delay);
	else
		*val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
2267
	mutex_unlock(&dev_priv->rps.hw_lock);
2268

2269
	return 0;
2270 2271
}

2272 2273
static int
i915_min_freq_set(void *data, u64 val)
2274
{
2275
	struct drm_device *dev = data;
2276
	struct drm_i915_private *dev_priv = dev->dev_private;
2277
	int ret;
2278 2279 2280

	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;
2281

2282 2283
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

2284
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
2285

2286
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
2287 2288 2289
	if (ret)
		return ret;

2290 2291 2292
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
2293 2294 2295 2296 2297 2298 2299 2300 2301
	if (IS_VALLEYVIEW(dev)) {
		val = vlv_freq_opcode(dev_priv->mem_freq, val);
		dev_priv->rps.min_delay = val;
		valleyview_set_rps(dev, val);
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
		dev_priv->rps.min_delay = val;
		gen6_set_rps(dev, val);
	}
2302
	mutex_unlock(&dev_priv->rps.hw_lock);
2303

2304
	return 0;
2305 2306
}

2307 2308
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
2309
			"%llu\n");
2310

2311 2312
static int
i915_cache_sharing_get(void *data, u64 *val)
2313
{
2314
	struct drm_device *dev = data;
2315 2316
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 snpcr;
2317
	int ret;
2318

2319 2320 2321
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

2322 2323 2324 2325
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

2326 2327 2328
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	mutex_unlock(&dev_priv->dev->struct_mutex);

2329
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
2330

2331
	return 0;
2332 2333
}

2334 2335
static int
i915_cache_sharing_set(void *data, u64 val)
2336
{
2337
	struct drm_device *dev = data;
2338 2339 2340
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 snpcr;

2341 2342 2343
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

2344
	if (val > 3)
2345 2346
		return -EINVAL;

2347
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
2348 2349 2350 2351 2352 2353 2354

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

2355
	return 0;
2356 2357
}

2358 2359 2360
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
2361

2362 2363 2364 2365 2366 2367 2368 2369 2370
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

2371
	node = kmalloc(sizeof(*node), GFP_KERNEL);
2372 2373 2374 2375 2376 2377 2378 2379
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
	node->info_ent = (void *) key;
2380 2381 2382 2383

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);
2384 2385 2386 2387

	return 0;
}

2388 2389 2390 2391 2392
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

2393
	if (INTEL_INFO(dev)->gen < 6)
2394 2395 2396 2397 2398 2399 2400
		return 0;

	gen6_gt_force_wake_get(dev_priv);

	return 0;
}

2401
static int i915_forcewake_release(struct inode *inode, struct file *file)
2402 2403 2404 2405
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

2406
	if (INTEL_INFO(dev)->gen < 6)
2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425
		return 0;

	gen6_gt_force_wake_put(dev_priv);

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
2426
				  S_IRUSR,
2427 2428 2429 2430 2431
				  root, dev,
				  &i915_forcewake_fops);
	if (IS_ERR(ent))
		return PTR_ERR(ent);

B
Ben Widawsky 已提交
2432
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
2433 2434
}

2435 2436 2437 2438
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
2439 2440 2441 2442
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

2443
	ent = debugfs_create_file(name,
2444 2445
				  S_IRUGO | S_IWUSR,
				  root, dev,
2446
				  fops);
2447 2448 2449
	if (IS_ERR(ent))
		return PTR_ERR(ent);

2450
	return drm_add_fake_info_node(minor, ent, fops);
2451 2452
}

2453
static struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
2454
	{"i915_capabilities", i915_capabilities, 0},
2455
	{"i915_gem_objects", i915_gem_object_info, 0},
2456
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
2457
	{"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
2458 2459
	{"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
	{"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
2460
	{"i915_gem_stolen", i915_gem_stolen_list_info },
2461
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2462 2463
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
2464
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2465
	{"i915_gem_interrupt", i915_interrupt_info, 0},
2466 2467 2468
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
2469
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
2470 2471 2472 2473 2474
	{"i915_rstdby_delays", i915_rstdby_delays, 0},
	{"i915_cur_delayinfo", i915_cur_delayinfo, 0},
	{"i915_delayfreq_table", i915_delayfreq_table, 0},
	{"i915_inttoext_table", i915_inttoext_table, 0},
	{"i915_drpc_info", i915_drpc_info, 0},
2475
	{"i915_emon_status", i915_emon_status, 0},
2476
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
2477
	{"i915_gfxec", i915_gfxec, 0},
2478
	{"i915_fbc_status", i915_fbc_status, 0},
2479
	{"i915_ips_status", i915_ips_status, 0},
2480
	{"i915_sr_status", i915_sr_status, 0},
2481
	{"i915_opregion", i915_opregion, 0},
2482
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
2483
	{"i915_context_status", i915_context_status, 0},
2484
	{"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
2485
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
2486
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
J
Jesse Barnes 已提交
2487
	{"i915_dpio", i915_dpio_info, 0},
2488
	{"i915_llc", i915_llc, 0},
2489
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
2490
	{"i915_energy_uJ", i915_energy_uJ, 0},
2491
	{"i915_pc8_status", i915_pc8_status, 0},
2492 2493 2494
	{"i915_pipe_A_crc", i915_pipe_crc, 0, (void *)PIPE_A},
	{"i915_pipe_B_crc", i915_pipe_crc, 0, (void *)PIPE_B},
	{"i915_pipe_C_crc", i915_pipe_crc, 0, (void *)PIPE_C},
2495
};
2496
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2497

2498
static struct i915_debugfs_files {
2499 2500 2501 2502 2503 2504 2505 2506
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_ring_stop", &i915_ring_stop_fops},
2507 2508
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
2509 2510 2511
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
	{"i915_error_state", &i915_error_state_fops},
	{"i915_next_seqno", &i915_next_seqno_fops},
2512
	{"i915_pipe_crc_ctl", &i915_pipe_crc_ctl_fops},
2513 2514
};

2515
int i915_debugfs_init(struct drm_minor *minor)
2516
{
2517
	int ret, i;
2518

2519
	ret = i915_forcewake_create(minor->debugfs_root, minor);
2520 2521
	if (ret)
		return ret;
2522

2523 2524 2525 2526 2527 2528 2529
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
2530

2531 2532
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
2533 2534 2535
					minor->debugfs_root, minor);
}

2536
void i915_debugfs_cleanup(struct drm_minor *minor)
2537
{
2538 2539
	int i;

2540 2541
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
2542 2543
	drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
				 1, minor);
2544 2545 2546 2547 2548 2549
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
			(struct drm_info_list *) i915_debugfs_files[i].fops;

		drm_debugfs_remove_files(info_list, 1, minor);
	}
2550 2551 2552
}

#endif /* CONFIG_DEBUG_FS */