lapic.c 69.9 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
E
Eddie Dong 已提交
2 3 4 5 6 7 8

/*
 * Local APIC virtualization
 *
 * Copyright (C) 2006 Qumranet, Inc.
 * Copyright (C) 2007 Novell
 * Copyright (C) 2007 Intel
N
Nicolas Kaiser 已提交
9
 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
E
Eddie Dong 已提交
10 11 12 13 14 15 16 17 18
 *
 * Authors:
 *   Dor Laor <dor.laor@qumranet.com>
 *   Gregory Haskins <ghaskins@novell.com>
 *   Yaozu (Eddie) Dong <eddie.dong@intel.com>
 *
 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
 */

19
#include <linux/kvm_host.h>
E
Eddie Dong 已提交
20 21 22 23 24 25
#include <linux/kvm.h>
#include <linux/mm.h>
#include <linux/highmem.h>
#include <linux/smp.h>
#include <linux/hrtimer.h>
#include <linux/io.h>
26
#include <linux/export.h>
R
Roman Zippel 已提交
27
#include <linux/math64.h>
28
#include <linux/slab.h>
E
Eddie Dong 已提交
29 30 31 32 33
#include <asm/processor.h>
#include <asm/msr.h>
#include <asm/page.h>
#include <asm/current.h>
#include <asm/apicdef.h>
34
#include <asm/delay.h>
A
Arun Sharma 已提交
35
#include <linux/atomic.h>
36
#include <linux/jump_label.h>
37
#include "kvm_cache_regs.h"
E
Eddie Dong 已提交
38
#include "irq.h"
39
#include "trace.h"
40
#include "x86.h"
A
Avi Kivity 已提交
41
#include "cpuid.h"
42
#include "hyperv.h"
E
Eddie Dong 已提交
43

44 45 46 47 48 49
#ifndef CONFIG_X86_64
#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
#else
#define mod_64(x, y) ((x) % (y))
#endif

E
Eddie Dong 已提交
50 51 52 53 54 55
#define PRId64 "d"
#define PRIx64 "llx"
#define PRIu64 "u"
#define PRIo64 "o"

/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
Y
Yi Wang 已提交
56
#define apic_debug(fmt, arg...) do {} while (0)
E
Eddie Dong 已提交
57 58

/* 14 is the version for Xeon and Pentium 8.4.8*/
59
#define APIC_VERSION			(0x14UL | ((KVM_APIC_LVT_NUM - 1) << 16))
E
Eddie Dong 已提交
60 61 62 63 64 65
#define LAPIC_MMIO_LENGTH		(1 << 12)
/* followed define is not in apicdef.h */
#define APIC_SHORT_MASK			0xc0000
#define APIC_DEST_NOSHORT		0x0
#define APIC_DEST_MASK			0x800
#define MAX_APIC_VECTOR			256
66
#define APIC_VECTORS_PER_REG		32
E
Eddie Dong 已提交
67

68 69 70
#define APIC_BROADCAST			0xFF
#define X2APIC_BROADCAST		0xFFFFFFFFul

71 72 73 74
#define LAPIC_TIMER_ADVANCE_ADJUST_DONE 100
/* step-by-step approximation to mitigate fluctuation */
#define LAPIC_TIMER_ADVANCE_ADJUST_STEP 8

M
Michael S. Tsirkin 已提交
75 76 77 78 79
static inline int apic_test_vector(int vec, void *bitmap)
{
	return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

80 81 82 83 84 85 86 87
bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	return apic_test_vector(vector, apic->regs + APIC_ISR) ||
		apic_test_vector(vector, apic->regs + APIC_IRR);
}

E
Eddie Dong 已提交
88 89 90 91 92
static inline void apic_clear_vector(int vec, void *bitmap)
{
	clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

M
Michael S. Tsirkin 已提交
93 94 95 96 97 98 99 100 101 102
static inline int __apic_test_and_set_vector(int vec, void *bitmap)
{
	return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
{
	return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

103
struct static_key_deferred apic_hw_disabled __read_mostly;
104 105
struct static_key_deferred apic_sw_disabled __read_mostly;

E
Eddie Dong 已提交
106 107
static inline int apic_enabled(struct kvm_lapic *apic)
{
108
	return kvm_apic_sw_enabled(apic) &&	kvm_apic_hw_enabled(apic);
109 110
}

E
Eddie Dong 已提交
111 112 113 114 115 116 117
#define LVT_MASK	\
	(APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)

#define LINT_MASK	\
	(LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
	 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)

118 119 120 121 122 123 124 125 126 127
static inline u8 kvm_xapic_id(struct kvm_lapic *apic)
{
	return kvm_lapic_get_reg(apic, APIC_ID) >> 24;
}

static inline u32 kvm_x2apic_id(struct kvm_lapic *apic)
{
	return apic->vcpu->vcpu_id;
}

128 129 130 131 132
static inline bool kvm_apic_map_get_logical_dest(struct kvm_apic_map *map,
		u32 dest_id, struct kvm_lapic ***cluster, u16 *mask) {
	switch (map->mode) {
	case KVM_APIC_MODE_X2APIC: {
		u32 offset = (dest_id >> 16) * 16;
R
Radim Krčmář 已提交
133
		u32 max_apic_id = map->max_apic_id;
134 135 136 137

		if (offset <= max_apic_id) {
			u8 cluster_size = min(max_apic_id - offset + 1, 16U);

P
Paolo Bonzini 已提交
138
			offset = array_index_nospec(offset, map->max_apic_id + 1);
139 140 141 142 143
			*cluster = &map->phys_map[offset];
			*mask = dest_id & (0xffff >> (16 - cluster_size));
		} else {
			*mask = 0;
		}
144

145 146 147 148 149 150 151
		return true;
		}
	case KVM_APIC_MODE_XAPIC_FLAT:
		*cluster = map->xapic_flat_map;
		*mask = dest_id & 0xff;
		return true;
	case KVM_APIC_MODE_XAPIC_CLUSTER:
152
		*cluster = map->xapic_cluster_map[(dest_id >> 4) & 0xf];
153 154 155 156 157 158
		*mask = dest_id & 0xf;
		return true;
	default:
		/* Not optimized. */
		return false;
	}
159 160
}

161
static void kvm_apic_map_free(struct rcu_head *rcu)
162
{
163
	struct kvm_apic_map *map = container_of(rcu, struct kvm_apic_map, rcu);
164

165
	kvfree(map);
166 167
}

168 169 170 171 172
static void recalculate_apic_map(struct kvm *kvm)
{
	struct kvm_apic_map *new, *old = NULL;
	struct kvm_vcpu *vcpu;
	int i;
173
	u32 max_id = 255; /* enough space for any xAPIC ID */
174 175 176

	mutex_lock(&kvm->arch.apic_map_lock);

R
Radim Krčmář 已提交
177 178
	kvm_for_each_vcpu(i, vcpu, kvm)
		if (kvm_apic_present(vcpu))
179
			max_id = max(max_id, kvm_x2apic_id(vcpu->arch.apic));
R
Radim Krčmář 已提交
180

M
Michal Hocko 已提交
181
	new = kvzalloc(sizeof(struct kvm_apic_map) +
182 183
	                   sizeof(struct kvm_lapic *) * ((u64)max_id + 1),
			   GFP_KERNEL_ACCOUNT);
R
Radim Krčmář 已提交
184

185 186 187
	if (!new)
		goto out;

R
Radim Krčmář 已提交
188 189
	new->max_apic_id = max_id;

190 191
	kvm_for_each_vcpu(i, vcpu, kvm) {
		struct kvm_lapic *apic = vcpu->arch.apic;
192 193
		struct kvm_lapic **cluster;
		u16 mask;
194 195 196
		u32 ldr;
		u8 xapic_id;
		u32 x2apic_id;
197

198 199 200
		if (!kvm_apic_present(vcpu))
			continue;

201 202 203 204 205 206 207 208 209 210 211 212 213
		xapic_id = kvm_xapic_id(apic);
		x2apic_id = kvm_x2apic_id(apic);

		/* Hotplug hack: see kvm_apic_match_physical_addr(), ... */
		if ((apic_x2apic_mode(apic) || x2apic_id > 0xff) &&
				x2apic_id <= new->max_apic_id)
			new->phys_map[x2apic_id] = apic;
		/*
		 * ... xAPIC ID of VCPUs with APIC ID > 0xff will wrap-around,
		 * prevent them from masking VCPUs with APIC ID <= 0xff.
		 */
		if (!apic_x2apic_mode(apic) && !new->phys_map[xapic_id])
			new->phys_map[xapic_id] = apic;
214

215 216
		ldr = kvm_lapic_get_reg(apic, APIC_LDR);

217 218 219 220
		if (apic_x2apic_mode(apic)) {
			new->mode |= KVM_APIC_MODE_X2APIC;
		} else if (ldr) {
			ldr = GET_APIC_LOGICAL_ID(ldr);
221
			if (kvm_lapic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
222 223 224 225 226
				new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
			else
				new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
		}

227
		if (!kvm_apic_map_get_logical_dest(new, ldr, &cluster, &mask))
228 229
			continue;

230 231
		if (mask)
			cluster[ffs(mask) - 1] = apic;
232 233 234 235 236 237 238 239
	}
out:
	old = rcu_dereference_protected(kvm->arch.apic_map,
			lockdep_is_held(&kvm->arch.apic_map_lock));
	rcu_assign_pointer(kvm->arch.apic_map, new);
	mutex_unlock(&kvm->arch.apic_map_lock);

	if (old)
240
		call_rcu(&old->rcu, kvm_apic_map_free);
241

242
	kvm_make_scan_ioapic_request(kvm);
243 244
}

245 246
static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
{
247
	bool enabled = val & APIC_SPIV_APIC_ENABLED;
248

249
	kvm_lapic_set_reg(apic, APIC_SPIV, val);
250 251 252

	if (enabled != apic->sw_enabled) {
		apic->sw_enabled = enabled;
253
		if (enabled)
254
			static_key_slow_dec_deferred(&apic_sw_disabled);
255
		else
256 257 258 259
			static_key_slow_inc(&apic_sw_disabled.key);
	}
}

260
static inline void kvm_apic_set_xapic_id(struct kvm_lapic *apic, u8 id)
261
{
262
	kvm_lapic_set_reg(apic, APIC_ID, id << 24);
263 264 265 266 267
	recalculate_apic_map(apic->vcpu->kvm);
}

static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
{
268
	kvm_lapic_set_reg(apic, APIC_LDR, id);
269 270 271
	recalculate_apic_map(apic->vcpu->kvm);
}

272 273 274 275 276
static inline u32 kvm_apic_calc_x2apic_ldr(u32 id)
{
	return ((id >> 4) << 16) | (1 << (id & 0xf));
}

277
static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u32 id)
278
{
279
	u32 ldr = kvm_apic_calc_x2apic_ldr(id);
280

281 282
	WARN_ON_ONCE(id != apic->vcpu->vcpu_id);

283
	kvm_lapic_set_reg(apic, APIC_ID, id);
284
	kvm_lapic_set_reg(apic, APIC_LDR, ldr);
285 286 287
	recalculate_apic_map(apic->vcpu->kvm);
}

E
Eddie Dong 已提交
288 289
static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
{
290
	return !(kvm_lapic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
E
Eddie Dong 已提交
291 292 293 294
}

static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
{
295
	return kvm_lapic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
E
Eddie Dong 已提交
296 297
}

298 299
static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
{
300
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
301 302
}

E
Eddie Dong 已提交
303 304
static inline int apic_lvtt_period(struct kvm_lapic *apic)
{
305
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
306 307 308 309
}

static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
{
310
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
E
Eddie Dong 已提交
311 312
}

313 314 315 316 317
static inline int apic_lvt_nmi_mode(u32 lvt_val)
{
	return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
}

318 319 320 321 322 323
void kvm_apic_set_version(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	struct kvm_cpuid_entry2 *feat;
	u32 v = APIC_VERSION;

324
	if (!lapic_in_kernel(vcpu))
325 326
		return;

327 328 329 330 331 332 333
	/*
	 * KVM emulates 82093AA datasheet (with in-kernel IOAPIC implementation)
	 * which doesn't have EOI register; Some buggy OSes (e.g. Windows with
	 * Hyper-V role) disable EOI broadcast in lapic not checking for IOAPIC
	 * version first and level-triggered interrupts never get EOIed in
	 * IOAPIC.
	 */
334
	feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
335 336
	if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))) &&
	    !ioapic_in_kernel(vcpu->kvm))
337
		v |= APIC_LVR_DIRECTED_EOI;
338
	kvm_lapic_set_reg(apic, APIC_LVR, v);
339 340
}

341
static const unsigned int apic_lvt_mask[KVM_APIC_LVT_NUM] = {
342
	LVT_MASK ,      /* part LVTT mask, timer mode mask added at runtime */
E
Eddie Dong 已提交
343 344 345 346 347 348 349 350
	LVT_MASK | APIC_MODE_MASK,	/* LVTTHMR */
	LVT_MASK | APIC_MODE_MASK,	/* LVTPC */
	LINT_MASK, LINT_MASK,	/* LVT0-1 */
	LVT_MASK		/* LVTERR */
};

static int find_highest_vector(void *bitmap)
{
351 352
	int vec;
	u32 *reg;
E
Eddie Dong 已提交
353

354 355 356 357
	for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
	     vec >= 0; vec -= APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		if (*reg)
358
			return __fls(*reg) + vec;
359
	}
E
Eddie Dong 已提交
360

361
	return -1;
E
Eddie Dong 已提交
362 363
}

M
Michael S. Tsirkin 已提交
364 365
static u8 count_vectors(void *bitmap)
{
366 367
	int vec;
	u32 *reg;
M
Michael S. Tsirkin 已提交
368
	u8 count = 0;
369 370 371 372 373 374

	for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		count += hweight32(*reg);
	}

M
Michael S. Tsirkin 已提交
375 376 377
	return count;
}

378
bool __kvm_apic_update_irr(u32 *pir, void *regs, int *max_irr)
379
{
380
	u32 i, vec;
381 382 383 384 385
	u32 pir_val, irr_val, prev_irr_val;
	int max_updated_irr;

	max_updated_irr = -1;
	*max_irr = -1;
386

387
	for (i = vec = 0; i <= 7; i++, vec += 32) {
388
		pir_val = READ_ONCE(pir[i]);
389
		irr_val = *((u32 *)(regs + APIC_IRR + i * 0x10));
390
		if (pir_val) {
391
			prev_irr_val = irr_val;
392 393
			irr_val |= xchg(&pir[i], 0);
			*((u32 *)(regs + APIC_IRR + i * 0x10)) = irr_val;
394 395 396 397
			if (prev_irr_val != irr_val) {
				max_updated_irr =
					__fls(irr_val ^ prev_irr_val) + vec;
			}
398
		}
399
		if (irr_val)
400
			*max_irr = __fls(irr_val) + vec;
401
	}
402

403 404
	return ((max_updated_irr != -1) &&
		(max_updated_irr == *max_irr));
405
}
406 407
EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);

408
bool kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir, int *max_irr)
409 410 411
{
	struct kvm_lapic *apic = vcpu->arch.apic;

412
	return __kvm_apic_update_irr(pir, apic->regs, max_irr);
413
}
414 415
EXPORT_SYMBOL_GPL(kvm_apic_update_irr);

416
static inline int apic_search_irr(struct kvm_lapic *apic)
E
Eddie Dong 已提交
417
{
418
	return find_highest_vector(apic->regs + APIC_IRR);
E
Eddie Dong 已提交
419 420 421 422 423 424
}

static inline int apic_find_highest_irr(struct kvm_lapic *apic)
{
	int result;

425 426 427 428
	/*
	 * Note that irr_pending is just a hint. It will be always
	 * true with virtual interrupt delivery enabled.
	 */
429 430 431 432
	if (!apic->irr_pending)
		return -1;

	result = apic_search_irr(apic);
E
Eddie Dong 已提交
433 434 435 436 437
	ASSERT(result == -1 || result >= 16);

	return result;
}

438 439
static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
{
440 441 442 443
	struct kvm_vcpu *vcpu;

	vcpu = apic->vcpu;

444
	if (unlikely(vcpu->arch.apicv_active)) {
445
		/* need to update RVI */
446
		apic_clear_vector(vec, apic->regs + APIC_IRR);
447 448
		kvm_x86_ops->hwapic_irr_update(vcpu,
				apic_find_highest_irr(apic));
449 450 451 452 453
	} else {
		apic->irr_pending = false;
		apic_clear_vector(vec, apic->regs + APIC_IRR);
		if (apic_search_irr(apic) != -1)
			apic->irr_pending = true;
454
	}
455 456
}

M
Michael S. Tsirkin 已提交
457 458
static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
{
459 460 461 462 463 464
	struct kvm_vcpu *vcpu;

	if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;
465

M
Michael S. Tsirkin 已提交
466
	/*
467 468 469
	 * With APIC virtualization enabled, all caching is disabled
	 * because the processor can modify ISR under the hood.  Instead
	 * just set SVI.
M
Michael S. Tsirkin 已提交
470
	 */
471
	if (unlikely(vcpu->arch.apicv_active))
472
		kvm_x86_ops->hwapic_isr_update(vcpu, vec);
473 474 475 476 477 478 479 480 481 482
	else {
		++apic->isr_count;
		BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
		/*
		 * ISR (in service register) bit is set when injecting an interrupt.
		 * The highest vector is injected. Thus the latest bit set matches
		 * the highest bit in ISR.
		 */
		apic->highest_isr_cache = vec;
	}
M
Michael S. Tsirkin 已提交
483 484
}

485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503
static inline int apic_find_highest_isr(struct kvm_lapic *apic)
{
	int result;

	/*
	 * Note that isr_count is always 1, and highest_isr_cache
	 * is always -1, with APIC virtualization enabled.
	 */
	if (!apic->isr_count)
		return -1;
	if (likely(apic->highest_isr_cache != -1))
		return apic->highest_isr_cache;

	result = find_highest_vector(apic->regs + APIC_ISR);
	ASSERT(result == -1 || result >= 16);

	return result;
}

M
Michael S. Tsirkin 已提交
504 505
static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
{
506 507 508 509 510 511 512 513 514 515 516 517 518
	struct kvm_vcpu *vcpu;
	if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;

	/*
	 * We do get here for APIC virtualization enabled if the guest
	 * uses the Hyper-V APIC enlightenment.  In this case we may need
	 * to trigger a new interrupt delivery by writing the SVI field;
	 * on the other hand isr_count and highest_isr_cache are unused
	 * and must be left alone.
	 */
519
	if (unlikely(vcpu->arch.apicv_active))
520
		kvm_x86_ops->hwapic_isr_update(vcpu,
521 522
					       apic_find_highest_isr(apic));
	else {
M
Michael S. Tsirkin 已提交
523
		--apic->isr_count;
524 525 526
		BUG_ON(apic->isr_count < 0);
		apic->highest_isr_cache = -1;
	}
M
Michael S. Tsirkin 已提交
527 528
}

529 530
int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
{
531 532 533 534 535
	/* This may race with setting of irr in __apic_accept_irq() and
	 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
	 * will cause vmexit immediately and the value will be recalculated
	 * on the next vmentry.
	 */
536
	return apic_find_highest_irr(vcpu->arch.apic);
537
}
538
EXPORT_SYMBOL_GPL(kvm_lapic_find_highest_irr);
539

540
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
541
			     int vector, int level, int trig_mode,
542
			     struct dest_map *dest_map);
543

544
int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
545
		     struct dest_map *dest_map)
E
Eddie Dong 已提交
546
{
547
	struct kvm_lapic *apic = vcpu->arch.apic;
548

549
	return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
550
			irq->level, irq->trig_mode, dest_map);
E
Eddie Dong 已提交
551 552
}

553
int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low,
554
		    unsigned long ipi_bitmap_high, u32 min,
555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576
		    unsigned long icr, int op_64_bit)
{
	int i;
	struct kvm_apic_map *map;
	struct kvm_vcpu *vcpu;
	struct kvm_lapic_irq irq = {0};
	int cluster_size = op_64_bit ? 64 : 32;
	int count = 0;

	irq.vector = icr & APIC_VECTOR_MASK;
	irq.delivery_mode = icr & APIC_MODE_MASK;
	irq.level = (icr & APIC_INT_ASSERT) != 0;
	irq.trig_mode = icr & APIC_INT_LEVELTRIG;

	if (icr & APIC_DEST_MASK)
		return -KVM_EINVAL;
	if (icr & APIC_SHORT_MASK)
		return -KVM_EINVAL;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

577 578 579 580 581
	if (unlikely(!map)) {
		count = -EOPNOTSUPP;
		goto out;
	}

582 583
	if (min > map->max_apic_id)
		goto out;
584
	/* Bits above cluster_size are masked in the caller.  */
585 586 587 588 589 590
	for_each_set_bit(i, &ipi_bitmap_low,
		min((u32)BITS_PER_LONG, (map->max_apic_id - min + 1))) {
		if (map->phys_map[min + i]) {
			vcpu = map->phys_map[min + i]->vcpu;
			count += kvm_apic_set_irq(vcpu, &irq, NULL);
		}
591 592 593
	}

	min += cluster_size;
594 595 596 597 598 599 600 601 602 603

	if (min > map->max_apic_id)
		goto out;

	for_each_set_bit(i, &ipi_bitmap_high,
		min((u32)BITS_PER_LONG, (map->max_apic_id - min + 1))) {
		if (map->phys_map[min + i]) {
			vcpu = map->phys_map[min + i]->vcpu;
			count += kvm_apic_set_irq(vcpu, &irq, NULL);
		}
604 605
	}

606
out:
607 608 609 610
	rcu_read_unlock();
	return count;
}

611 612
static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
{
613 614 615

	return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
				      sizeof(val));
616 617 618 619
}

static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
{
620 621 622

	return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
				      sizeof(*val));
623 624 625 626 627 628 629 630 631 632 633 634
}

static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
{
	return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
}

static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
{
	u8 val;
	if (pv_eoi_get_user(vcpu, &val) < 0)
		apic_debug("Can't read EOI MSR value: 0x%llx\n",
635
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
636 637 638 639 640 641 642
	return val & 0x1;
}

static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
		apic_debug("Can't set EOI MSR value: 0x%llx\n",
643
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
644 645 646 647 648 649 650 651 652
		return;
	}
	__set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
		apic_debug("Can't clear EOI MSR value: 0x%llx\n",
653
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
654 655 656 657 658
		return;
	}
	__clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

659 660
static int apic_has_interrupt_for_ppr(struct kvm_lapic *apic, u32 ppr)
{
661
	int highest_irr;
662
	if (apic->vcpu->arch.apicv_active)
663 664 665
		highest_irr = kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
	else
		highest_irr = apic_find_highest_irr(apic);
666 667 668 669 670 671
	if (highest_irr == -1 || (highest_irr & 0xF0) <= ppr)
		return -1;
	return highest_irr;
}

static bool __apic_update_ppr(struct kvm_lapic *apic, u32 *new_ppr)
E
Eddie Dong 已提交
672
{
673
	u32 tpr, isrv, ppr, old_ppr;
E
Eddie Dong 已提交
674 675
	int isr;

676 677
	old_ppr = kvm_lapic_get_reg(apic, APIC_PROCPRI);
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI);
E
Eddie Dong 已提交
678 679 680 681 682 683 684 685 686 687 688
	isr = apic_find_highest_isr(apic);
	isrv = (isr != -1) ? isr : 0;

	if ((tpr & 0xf0) >= (isrv & 0xf0))
		ppr = tpr & 0xff;
	else
		ppr = isrv & 0xf0;

	apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
		   apic, ppr, isr, isrv);

689 690
	*new_ppr = ppr;
	if (old_ppr != ppr)
691
		kvm_lapic_set_reg(apic, APIC_PROCPRI, ppr);
692 693 694 695 696 697 698 699

	return ppr < old_ppr;
}

static void apic_update_ppr(struct kvm_lapic *apic)
{
	u32 ppr;

700 701
	if (__apic_update_ppr(apic, &ppr) &&
	    apic_has_interrupt_for_ppr(apic, ppr) != -1)
702
		kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
E
Eddie Dong 已提交
703 704
}

705 706 707 708 709 710
void kvm_apic_update_ppr(struct kvm_vcpu *vcpu)
{
	apic_update_ppr(vcpu->arch.apic);
}
EXPORT_SYMBOL_GPL(kvm_apic_update_ppr);

E
Eddie Dong 已提交
711 712
static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
{
713
	kvm_lapic_set_reg(apic, APIC_TASKPRI, tpr);
E
Eddie Dong 已提交
714 715 716
	apic_update_ppr(apic);
}

717
static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
718
{
719 720
	return mda == (apic_x2apic_mode(apic) ?
			X2APIC_BROADCAST : APIC_BROADCAST);
721 722
}

723
static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
724
{
725 726 727 728
	if (kvm_apic_broadcast(apic, mda))
		return true;

	if (apic_x2apic_mode(apic))
729
		return mda == kvm_x2apic_id(apic);
730

731 732 733 734 735 736 737 738 739
	/*
	 * Hotplug hack: Make LAPIC in xAPIC mode also accept interrupts as if
	 * it were in x2APIC mode.  Hotplugged VCPUs start in xAPIC mode and
	 * this allows unique addressing of VCPUs with APIC ID over 0xff.
	 * The 0xff condition is needed because writeable xAPIC ID.
	 */
	if (kvm_x2apic_id(apic) > 0xff && mda == kvm_x2apic_id(apic))
		return true;

740
	return mda == kvm_xapic_id(apic);
E
Eddie Dong 已提交
741 742
}

743
static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
744
{
G
Gleb Natapov 已提交
745 746
	u32 logical_id;

747
	if (kvm_apic_broadcast(apic, mda))
748
		return true;
749

750
	logical_id = kvm_lapic_get_reg(apic, APIC_LDR);
E
Eddie Dong 已提交
751

752
	if (apic_x2apic_mode(apic))
753 754
		return ((logical_id >> 16) == (mda >> 16))
		       && (logical_id & mda & 0xffff) != 0;
E
Eddie Dong 已提交
755

756
	logical_id = GET_APIC_LOGICAL_ID(logical_id);
E
Eddie Dong 已提交
757

758
	switch (kvm_lapic_get_reg(apic, APIC_DFR)) {
E
Eddie Dong 已提交
759
	case APIC_DFR_FLAT:
760
		return (logical_id & mda) != 0;
E
Eddie Dong 已提交
761
	case APIC_DFR_CLUSTER:
762 763
		return ((logical_id >> 4) == (mda >> 4))
		       && (logical_id & mda & 0xf) != 0;
E
Eddie Dong 已提交
764
	default:
765
		apic_debug("Bad DFR vcpu %d: %08x\n",
766
			   apic->vcpu->vcpu_id, kvm_lapic_get_reg(apic, APIC_DFR));
767
		return false;
E
Eddie Dong 已提交
768 769 770
	}
}

771 772
/* The KVM local APIC implementation has two quirks:
 *
773 774 775
 *  - Real hardware delivers interrupts destined to x2APIC ID > 0xff to LAPICs
 *    in xAPIC mode if the "destination & 0xff" matches its xAPIC ID.
 *    KVM doesn't do that aliasing.
776 777 778 779 780 781 782 783 784 785
 *
 *  - in-kernel IOAPIC messages have to be delivered directly to
 *    x2APIC, because the kernel does not support interrupt remapping.
 *    In order to support broadcast without interrupt remapping, x2APIC
 *    rewrites the destination of non-IPI messages from APIC_BROADCAST
 *    to X2APIC_BROADCAST.
 *
 * The broadcast quirk can be disabled with KVM_CAP_X2APIC_API.  This is
 * important when userspace wants to use x2APIC-format MSIs, because
 * APIC_BROADCAST (0xff) is a legal route for "cluster 0, CPUs 0-7".
786
 */
787 788
static u32 kvm_apic_mda(struct kvm_vcpu *vcpu, unsigned int dest_id,
		struct kvm_lapic *source, struct kvm_lapic *target)
789 790 791
{
	bool ipi = source != NULL;

792
	if (!vcpu->kvm->arch.x2apic_broadcast_quirk_disabled &&
793
	    !ipi && dest_id == APIC_BROADCAST && apic_x2apic_mode(target))
794 795
		return X2APIC_BROADCAST;

796
	return dest_id;
797 798
}

799
bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
800
			   int short_hand, unsigned int dest, int dest_mode)
E
Eddie Dong 已提交
801
{
802
	struct kvm_lapic *target = vcpu->arch.apic;
803
	u32 mda = kvm_apic_mda(vcpu, dest, source, target);
E
Eddie Dong 已提交
804 805

	apic_debug("target %p, source %p, dest 0x%x, "
806
		   "dest_mode 0x%x, short_hand 0x%x\n",
E
Eddie Dong 已提交
807 808
		   target, source, dest, dest_mode, short_hand);

Z
Zachary Amsden 已提交
809
	ASSERT(target);
E
Eddie Dong 已提交
810 811
	switch (short_hand) {
	case APIC_DEST_NOSHORT:
812
		if (dest_mode == APIC_DEST_PHYSICAL)
813
			return kvm_apic_match_physical_addr(target, mda);
814
		else
815
			return kvm_apic_match_logical_addr(target, mda);
E
Eddie Dong 已提交
816
	case APIC_DEST_SELF:
817
		return target == source;
E
Eddie Dong 已提交
818
	case APIC_DEST_ALLINC:
819
		return true;
E
Eddie Dong 已提交
820
	case APIC_DEST_ALLBUT:
821
		return target != source;
E
Eddie Dong 已提交
822
	default:
823 824
		apic_debug("kvm: apic: Bad dest shorthand value %x\n",
			   short_hand);
825
		return false;
E
Eddie Dong 已提交
826 827
	}
}
828
EXPORT_SYMBOL_GPL(kvm_apic_match_dest);
E
Eddie Dong 已提交
829

830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845
int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
		       const unsigned long *bitmap, u32 bitmap_size)
{
	u32 mod;
	int i, idx = -1;

	mod = vector % dest_vcpus;

	for (i = 0; i <= mod; i++) {
		idx = find_next_bit(bitmap, bitmap_size, idx + 1);
		BUG_ON(idx == bitmap_size);
	}

	return idx;
}

846 847 848 849 850 851 852 853 854
static void kvm_apic_disabled_lapic_found(struct kvm *kvm)
{
	if (!kvm->arch.disabled_lapic_found) {
		kvm->arch.disabled_lapic_found = true;
		printk(KERN_INFO
		       "Disabled LAPIC found during irq injection\n");
	}
}

855 856
static bool kvm_apic_is_broadcast_dest(struct kvm *kvm, struct kvm_lapic **src,
		struct kvm_lapic_irq *irq, struct kvm_apic_map *map)
857
{
858 859 860 861 862 863 864 865 866 867 868 869
	if (kvm->arch.x2apic_broadcast_quirk_disabled) {
		if ((irq->dest_id == APIC_BROADCAST &&
				map->mode != KVM_APIC_MODE_X2APIC))
			return true;
		if (irq->dest_id == X2APIC_BROADCAST)
			return true;
	} else {
		bool x2apic_ipi = src && *src && apic_x2apic_mode(*src);
		if (irq->dest_id == (x2apic_ipi ?
		                     X2APIC_BROADCAST : APIC_BROADCAST))
			return true;
	}
870

871 872
	return false;
}
873

874 875 876 877 878 879 880 881 882 883 884 885 886
/* Return true if the interrupt can be handled by using *bitmap as index mask
 * for valid destinations in *dst array.
 * Return false if kvm_apic_map_get_dest_lapic did nothing useful.
 * Note: we may have zero kvm_lapic destinations when we return true, which
 * means that the interrupt should be dropped.  In this case, *bitmap would be
 * zero and *dst undefined.
 */
static inline bool kvm_apic_map_get_dest_lapic(struct kvm *kvm,
		struct kvm_lapic **src, struct kvm_lapic_irq *irq,
		struct kvm_apic_map *map, struct kvm_lapic ***dst,
		unsigned long *bitmap)
{
	int i, lowest;
887

888 889 890 891 892
	if (irq->shorthand == APIC_DEST_SELF && src) {
		*dst = src;
		*bitmap = 1;
		return true;
	} else if (irq->shorthand)
893 894
		return false;

895
	if (!map || kvm_apic_is_broadcast_dest(kvm, src, irq, map))
896 897
		return false;

898
	if (irq->dest_mode == APIC_DEST_PHYSICAL) {
R
Radim Krčmář 已提交
899
		if (irq->dest_id > map->max_apic_id) {
900 901
			*bitmap = 0;
		} else {
P
Paolo Bonzini 已提交
902 903
			u32 dest_id = array_index_nospec(irq->dest_id, map->max_apic_id + 1);
			*dst = &map->phys_map[dest_id];
904 905
			*bitmap = 1;
		}
906
		return true;
907
	}
908

909 910 911
	*bitmap = 0;
	if (!kvm_apic_map_get_logical_dest(map, irq->dest_id, dst,
				(u16 *)bitmap))
912
		return false;
913

914 915
	if (!kvm_lowest_prio_delivery(irq))
		return true;
916

917 918 919 920 921 922 923 924 925 926
	if (!kvm_vector_hashing_enabled()) {
		lowest = -1;
		for_each_set_bit(i, bitmap, 16) {
			if (!(*dst)[i])
				continue;
			if (lowest < 0)
				lowest = i;
			else if (kvm_apic_compare_prio((*dst)[i]->vcpu,
						(*dst)[lowest]->vcpu) < 0)
				lowest = i;
927
		}
928 929 930
	} else {
		if (!*bitmap)
			return true;
931

932 933
		lowest = kvm_vector_to_index(irq->vector, hweight16(*bitmap),
				bitmap, 16);
934

935 936 937 938 939 940
		if (!(*dst)[lowest]) {
			kvm_apic_disabled_lapic_found(kvm);
			*bitmap = 0;
			return true;
		}
	}
941

942
	*bitmap = (lowest >= 0) ? 1 << lowest : 0;
943

944 945
	return true;
}
946

947 948 949 950 951 952 953 954
bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
		struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map)
{
	struct kvm_apic_map *map;
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
	int i;
	bool ret;
955

956
	*r = -1;
957

958 959 960 961
	if (irq->shorthand == APIC_DEST_SELF) {
		*r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
		return true;
	}
962

963 964
	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);
965

966
	ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dst, &bitmap);
967 968
	if (ret) {
		*r = 0;
969 970 971 972
		for_each_set_bit(i, &bitmap, 16) {
			if (!dst[i])
				continue;
			*r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
973
		}
974
	}
975 976 977 978 979

	rcu_read_unlock();
	return ret;
}

980 981 982 983 984 985 986 987 988 989 990 991 992 993
/*
 * This routine tries to handler interrupts in posted mode, here is how
 * it deals with different cases:
 * - For single-destination interrupts, handle it in posted mode
 * - Else if vector hashing is enabled and it is a lowest-priority
 *   interrupt, handle it in posted mode and use the following mechanism
 *   to find the destinaiton vCPU.
 *	1. For lowest-priority interrupts, store all the possible
 *	   destination vCPUs in an array.
 *	2. Use "guest vector % max number of destination vCPUs" to find
 *	   the right destination vCPU in the array for the lowest-priority
 *	   interrupt.
 * - Otherwise, use remapped mode to inject the interrupt.
 */
994 995 996 997
bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
			struct kvm_vcpu **dest_vcpu)
{
	struct kvm_apic_map *map;
998 999
	unsigned long bitmap;
	struct kvm_lapic **dst = NULL;
1000 1001 1002 1003 1004 1005 1006 1007
	bool ret = false;

	if (irq->shorthand)
		return false;

	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

1008 1009 1010
	if (kvm_apic_map_get_dest_lapic(kvm, NULL, irq, map, &dst, &bitmap) &&
			hweight16(bitmap) == 1) {
		unsigned long i = find_first_bit(&bitmap, 16);
1011

1012 1013 1014
		if (dst[i]) {
			*dest_vcpu = dst[i]->vcpu;
			ret = true;
1015
		}
1016 1017 1018 1019 1020 1021
	}

	rcu_read_unlock();
	return ret;
}

E
Eddie Dong 已提交
1022 1023 1024 1025 1026
/*
 * Add a pending IRQ into lapic.
 * Return 1 if successfully added and 0 if discarded.
 */
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
1027
			     int vector, int level, int trig_mode,
1028
			     struct dest_map *dest_map)
E
Eddie Dong 已提交
1029
{
1030
	int result = 0;
1031
	struct kvm_vcpu *vcpu = apic->vcpu;
E
Eddie Dong 已提交
1032

1033 1034
	trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
				  trig_mode, vector);
E
Eddie Dong 已提交
1035 1036
	switch (delivery_mode) {
	case APIC_DM_LOWEST:
1037
		vcpu->arch.apic_arb_prio++;
1038
		/* fall through */
1039
	case APIC_DM_FIXED:
1040 1041 1042
		if (unlikely(trig_mode && !level))
			break;

E
Eddie Dong 已提交
1043 1044 1045 1046
		/* FIXME add logic for vcpu on reset */
		if (unlikely(!apic_enabled(apic)))
			break;

1047 1048
		result = 1;

1049
		if (dest_map) {
1050
			__set_bit(vcpu->vcpu_id, dest_map->map);
1051 1052
			dest_map->vectors[vcpu->vcpu_id] = vector;
		}
1053

1054 1055
		if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
			if (trig_mode)
1056
				kvm_lapic_set_vector(vector, apic->regs + APIC_TMR);
1057 1058 1059 1060
			else
				apic_clear_vector(vector, apic->regs + APIC_TMR);
		}

1061
		if (vcpu->arch.apicv_active)
1062
			kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
1063
		else {
1064
			kvm_lapic_set_irr(vector, apic);
1065 1066 1067 1068

			kvm_make_request(KVM_REQ_EVENT, vcpu);
			kvm_vcpu_kick(vcpu);
		}
E
Eddie Dong 已提交
1069 1070 1071
		break;

	case APIC_DM_REMRD:
1072 1073 1074 1075
		result = 1;
		vcpu->arch.pv.pv_unhalted = 1;
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1076 1077 1078
		break;

	case APIC_DM_SMI:
P
Paolo Bonzini 已提交
1079 1080 1081
		result = 1;
		kvm_make_request(KVM_REQ_SMI, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1082
		break;
1083

E
Eddie Dong 已提交
1084
	case APIC_DM_NMI:
1085
		result = 1;
1086
		kvm_inject_nmi(vcpu);
J
Jan Kiszka 已提交
1087
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1088 1089 1090
		break;

	case APIC_DM_INIT:
1091
		if (!trig_mode || level) {
1092
			result = 1;
1093 1094 1095 1096 1097
			/* assumes that there are only KVM_APIC_INIT/SIPI */
			apic->pending_events = (1UL << KVM_APIC_INIT);
			/* make sure pending_events is visible before sending
			 * the request */
			smp_wmb();
1098
			kvm_make_request(KVM_REQ_EVENT, vcpu);
1099 1100
			kvm_vcpu_kick(vcpu);
		} else {
1101 1102
			apic_debug("Ignoring de-assert INIT to vcpu %d\n",
				   vcpu->vcpu_id);
1103
		}
E
Eddie Dong 已提交
1104 1105 1106
		break;

	case APIC_DM_STARTUP:
1107 1108
		apic_debug("SIPI to vcpu %d vector 0x%02x\n",
			   vcpu->vcpu_id, vector);
1109 1110 1111 1112 1113 1114 1115
		result = 1;
		apic->sipi_vector = vector;
		/* make sure sipi_vector is visible for the receiver */
		smp_wmb();
		set_bit(KVM_APIC_SIPI, &apic->pending_events);
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
1116 1117
		break;

1118 1119 1120 1121 1122 1123 1124 1125
	case APIC_DM_EXTINT:
		/*
		 * Should only be called by kvm_apic_local_deliver() with LVT0,
		 * before NMI watchdog was enabled. Already handled by
		 * kvm_apic_accept_pic_intr().
		 */
		break;

E
Eddie Dong 已提交
1126 1127 1128 1129 1130 1131 1132 1133
	default:
		printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
		       delivery_mode);
		break;
	}
	return result;
}

1134
int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
1135
{
1136
	return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
1137 1138
}

1139 1140
static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
{
1141
	return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors);
1142 1143
}

1144 1145
static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
{
1146 1147 1148 1149 1150
	int trigger_mode;

	/* Eoi the ioapic only if the ioapic doesn't own the vector. */
	if (!kvm_ioapic_handles_vector(apic, vector))
		return;
1151

1152 1153 1154 1155 1156
	/* Request a KVM exit to inform the userspace IOAPIC. */
	if (irqchip_split(apic->vcpu->kvm)) {
		apic->vcpu->arch.pending_ioapic_eoi = vector;
		kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
		return;
1157
	}
1158 1159 1160 1161 1162 1163 1164

	if (apic_test_vector(vector, apic->regs + APIC_TMR))
		trigger_mode = IOAPIC_LEVEL_TRIG;
	else
		trigger_mode = IOAPIC_EDGE_TRIG;

	kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
1165 1166
}

1167
static int apic_set_eoi(struct kvm_lapic *apic)
E
Eddie Dong 已提交
1168 1169
{
	int vector = apic_find_highest_isr(apic);
1170 1171 1172

	trace_kvm_eoi(apic, vector);

E
Eddie Dong 已提交
1173 1174 1175 1176 1177
	/*
	 * Not every write EOI will has corresponding ISR,
	 * one example is when Kernel check timer on setup_IO_APIC
	 */
	if (vector == -1)
1178
		return vector;
E
Eddie Dong 已提交
1179

M
Michael S. Tsirkin 已提交
1180
	apic_clear_isr(vector, apic);
E
Eddie Dong 已提交
1181 1182
	apic_update_ppr(apic);

1183 1184 1185
	if (test_bit(vector, vcpu_to_synic(apic->vcpu)->vec_bitmap))
		kvm_hv_synic_send_eoi(apic->vcpu, vector);

1186
	kvm_ioapic_send_eoi(apic, vector);
1187
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
1188
	return vector;
E
Eddie Dong 已提交
1189 1190
}

1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205
/*
 * this interface assumes a trap-like exit, which has already finished
 * desired side effect including vISR and vPPR update.
 */
void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	trace_kvm_eoi(apic, vector);

	kvm_ioapic_send_eoi(apic, vector);
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
}
EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);

E
Eddie Dong 已提交
1206 1207
static void apic_send_ipi(struct kvm_lapic *apic)
{
1208 1209
	u32 icr_low = kvm_lapic_get_reg(apic, APIC_ICR);
	u32 icr_high = kvm_lapic_get_reg(apic, APIC_ICR2);
1210
	struct kvm_lapic_irq irq;
E
Eddie Dong 已提交
1211

1212 1213 1214
	irq.vector = icr_low & APIC_VECTOR_MASK;
	irq.delivery_mode = icr_low & APIC_MODE_MASK;
	irq.dest_mode = icr_low & APIC_DEST_MASK;
1215
	irq.level = (icr_low & APIC_INT_ASSERT) != 0;
1216 1217
	irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
	irq.shorthand = icr_low & APIC_SHORT_MASK;
1218
	irq.msi_redir_hint = false;
G
Gleb Natapov 已提交
1219 1220 1221 1222
	if (apic_x2apic_mode(apic))
		irq.dest_id = icr_high;
	else
		irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
E
Eddie Dong 已提交
1223

1224 1225
	trace_kvm_apic_ipi(icr_low, irq.dest_id);

E
Eddie Dong 已提交
1226 1227
	apic_debug("icr_high 0x%x, icr_low 0x%x, "
		   "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
1228 1229
		   "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x, "
		   "msi_redir_hint 0x%x\n",
G
Glauber Costa 已提交
1230
		   icr_high, icr_low, irq.shorthand, irq.dest_id,
1231
		   irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
1232
		   irq.vector, irq.msi_redir_hint);
1233

1234
	kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
E
Eddie Dong 已提交
1235 1236 1237 1238
}

static u32 apic_get_tmcct(struct kvm_lapic *apic)
{
1239
	ktime_t remaining, now;
1240
	s64 ns;
1241
	u32 tmcct;
E
Eddie Dong 已提交
1242 1243 1244

	ASSERT(apic != NULL);

1245
	/* if initial count is 0, current count should also be 0 */
1246
	if (kvm_lapic_get_reg(apic, APIC_TMICT) == 0 ||
1247
		apic->lapic_timer.period == 0)
1248 1249
		return 0;

1250
	now = ktime_get();
1251
	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
1252
	if (ktime_to_ns(remaining) < 0)
T
Thomas Gleixner 已提交
1253
		remaining = 0;
1254

1255 1256 1257
	ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
	tmcct = div64_u64(ns,
			 (APIC_BUS_CYCLE_NS * apic->divide_count));
E
Eddie Dong 已提交
1258 1259 1260 1261

	return tmcct;
}

1262 1263 1264 1265 1266
static void __report_tpr_access(struct kvm_lapic *apic, bool write)
{
	struct kvm_vcpu *vcpu = apic->vcpu;
	struct kvm_run *run = vcpu->run;

1267
	kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
1268
	run->tpr_access.rip = kvm_rip_read(vcpu);
1269 1270 1271 1272 1273 1274 1275 1276 1277
	run->tpr_access.is_write = write;
}

static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
{
	if (apic->vcpu->arch.tpr_access_reporting)
		__report_tpr_access(apic, write);
}

E
Eddie Dong 已提交
1278 1279 1280 1281 1282 1283 1284 1285 1286
static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
{
	u32 val = 0;

	if (offset >= LAPIC_MMIO_LENGTH)
		return 0;

	switch (offset) {
	case APIC_ARBPRI:
1287
		apic_debug("Access APIC ARBPRI register which is for P6\n");
E
Eddie Dong 已提交
1288 1289 1290
		break;

	case APIC_TMCCT:	/* Timer CCR */
1291 1292 1293
		if (apic_lvtt_tscdeadline(apic))
			return 0;

E
Eddie Dong 已提交
1294 1295
		val = apic_get_tmcct(apic);
		break;
1296 1297
	case APIC_PROCPRI:
		apic_update_ppr(apic);
1298
		val = kvm_lapic_get_reg(apic, offset);
1299
		break;
1300 1301 1302
	case APIC_TASKPRI:
		report_tpr_access(apic, false);
		/* fall thru */
E
Eddie Dong 已提交
1303
	default:
1304
		val = kvm_lapic_get_reg(apic, offset);
E
Eddie Dong 已提交
1305 1306 1307 1308 1309 1310
		break;
	}

	return val;
}

G
Gregory Haskins 已提交
1311 1312 1313 1314 1315
static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
{
	return container_of(dev, struct kvm_lapic, dev);
}

1316
int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
G
Gleb Natapov 已提交
1317
		void *data)
E
Eddie Dong 已提交
1318 1319 1320
{
	unsigned char alignment = offset & 0xf;
	u32 result;
G
Guo Chao 已提交
1321
	/* this bitmask has a bit cleared for each reserved register */
G
Gleb Natapov 已提交
1322
	static const u64 rmask = 0x43ff01ffffffe70cULL;
E
Eddie Dong 已提交
1323 1324

	if ((alignment + len) > 4) {
1325 1326
		apic_debug("KVM_APIC_READ: alignment error %x %d\n",
			   offset, len);
G
Gleb Natapov 已提交
1327
		return 1;
E
Eddie Dong 已提交
1328
	}
G
Gleb Natapov 已提交
1329 1330

	if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
1331 1332
		apic_debug("KVM_APIC_READ: read reserved register %x\n",
			   offset);
G
Gleb Natapov 已提交
1333 1334 1335
		return 1;
	}

E
Eddie Dong 已提交
1336 1337
	result = __apic_read(apic, offset & ~0xf);

1338 1339
	trace_kvm_apic_read(offset, result);

E
Eddie Dong 已提交
1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350
	switch (len) {
	case 1:
	case 2:
	case 4:
		memcpy(data, (char *)&result + alignment, len);
		break;
	default:
		printk(KERN_ERR "Local APIC read with len = %x, "
		       "should be 1,2, or 4 instead\n", len);
		break;
	}
1351
	return 0;
E
Eddie Dong 已提交
1352
}
1353
EXPORT_SYMBOL_GPL(kvm_lapic_reg_read);
E
Eddie Dong 已提交
1354

G
Gleb Natapov 已提交
1355 1356
static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
{
1357 1358
	return addr >= apic->base_address &&
		addr < apic->base_address + LAPIC_MMIO_LENGTH;
G
Gleb Natapov 已提交
1359 1360
}

1361
static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
1362 1363 1364 1365 1366 1367 1368 1369
			   gpa_t address, int len, void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	u32 offset = address - apic->base_address;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

1370 1371 1372 1373 1374 1375 1376 1377 1378
	if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
		if (!kvm_check_has_quirk(vcpu->kvm,
					 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
			return -EOPNOTSUPP;

		memset(data, 0xff, len);
		return 0;
	}

1379
	kvm_lapic_reg_read(apic, offset, len, data);
G
Gleb Natapov 已提交
1380 1381 1382 1383

	return 0;
}

E
Eddie Dong 已提交
1384 1385 1386 1387
static void update_divide_count(struct kvm_lapic *apic)
{
	u32 tmp1, tmp2, tdcr;

1388
	tdcr = kvm_lapic_get_reg(apic, APIC_TDCR);
E
Eddie Dong 已提交
1389 1390
	tmp1 = tdcr & 0xf;
	tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
1391
	apic->divide_count = 0x1 << (tmp2 & 0x7);
E
Eddie Dong 已提交
1392 1393

	apic_debug("timer divide count is 0x%x\n",
G
Glauber Costa 已提交
1394
				   apic->divide_count);
E
Eddie Dong 已提交
1395 1396
}

1397 1398 1399 1400 1401 1402 1403
static void limit_periodic_timer_frequency(struct kvm_lapic *apic)
{
	/*
	 * Do not allow the guest to program periodic timers with small
	 * interval, since the hrtimers are not throttled by the host
	 * scheduler.
	 */
1404
	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417
		s64 min_period = min_timer_period_us * 1000LL;

		if (apic->lapic_timer.period < min_period) {
			pr_info_ratelimited(
			    "kvm: vcpu %i: requested %lld ns "
			    "lapic timer period limited to %lld ns\n",
			    apic->vcpu->vcpu_id,
			    apic->lapic_timer.period, min_period);
			apic->lapic_timer.period = min_period;
		}
	}
}

1418 1419
static void apic_update_lvtt(struct kvm_lapic *apic)
{
1420
	u32 timer_mode = kvm_lapic_get_reg(apic, APIC_LVTT) &
1421 1422 1423
			apic->lapic_timer.timer_mode_mask;

	if (apic->lapic_timer.timer_mode != timer_mode) {
1424
		if (apic_lvtt_tscdeadline(apic) != (timer_mode ==
1425 1426
				APIC_LVT_TIMER_TSCDEADLINE)) {
			hrtimer_cancel(&apic->lapic_timer.timer);
1427 1428 1429
			kvm_lapic_set_reg(apic, APIC_TMICT, 0);
			apic->lapic_timer.period = 0;
			apic->lapic_timer.tscdeadline = 0;
1430
		}
1431
		apic->lapic_timer.timer_mode = timer_mode;
1432
		limit_periodic_timer_frequency(apic);
1433 1434 1435
	}
}

1436 1437 1438
static void apic_timer_expired(struct kvm_lapic *apic)
{
	struct kvm_vcpu *vcpu = apic->vcpu;
1439
	struct swait_queue_head *q = &vcpu->wq;
1440
	struct kvm_timer *ktimer = &apic->lapic_timer;
1441 1442 1443 1444 1445

	if (atomic_read(&apic->lapic_timer.pending))
		return;

	atomic_inc(&apic->lapic_timer.pending);
1446
	kvm_set_pending_timer(vcpu);
1447

1448 1449 1450 1451
	/*
	 * For x86, the atomic_inc() is serialized, thus
	 * using swait_active() is safe.
	 */
1452
	if (swait_active(q))
1453
		swake_up_one(q);
1454

1455
	if (apic_lvtt_tscdeadline(apic) || ktimer->hv_timer_in_use)
1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
		ktimer->expired_tscdeadline = ktimer->tscdeadline;
}

/*
 * On APICv, this test will cause a busy wait
 * during a higher-priority task.
 */

static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1467
	u32 reg = kvm_lapic_get_reg(apic, APIC_LVTT);
1468 1469 1470

	if (kvm_apic_hw_enabled(apic)) {
		int vec = reg & APIC_VECTOR_MASK;
1471
		void *bitmap = apic->regs + APIC_ISR;
1472

1473
		if (vcpu->arch.apicv_active)
1474 1475 1476 1477
			bitmap = apic->regs + APIC_IRR;

		if (apic_test_vector(vec, bitmap))
			return true;
1478 1479 1480 1481
	}
	return false;
}

1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501
static inline void __wait_lapic_expire(struct kvm_vcpu *vcpu, u64 guest_cycles)
{
	u64 timer_advance_ns = vcpu->arch.apic->lapic_timer.timer_advance_ns;

	/*
	 * If the guest TSC is running at a different ratio than the host, then
	 * convert the delay to nanoseconds to achieve an accurate delay.  Note
	 * that __delay() uses delay_tsc whenever the hardware has TSC, thus
	 * always for VMX enabled hardware.
	 */
	if (vcpu->arch.tsc_scaling_ratio == kvm_default_tsc_scaling_ratio) {
		__delay(min(guest_cycles,
			nsec_to_cycles(vcpu, timer_advance_ns)));
	} else {
		u64 delay_ns = guest_cycles * 1000000ULL;
		do_div(delay_ns, vcpu->arch.virtual_tsc_khz);
		ndelay(min_t(u32, delay_ns, timer_advance_ns));
	}
}

1502 1503 1504
void wait_lapic_expire(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1505
	u32 timer_advance_ns = apic->lapic_timer.timer_advance_ns;
1506
	u64 guest_tsc, tsc_deadline, ns;
1507 1508 1509 1510 1511 1512 1513 1514 1515

	if (apic->lapic_timer.expired_tscdeadline == 0)
		return;

	if (!lapic_timer_int_injected(vcpu))
		return;

	tsc_deadline = apic->lapic_timer.expired_tscdeadline;
	apic->lapic_timer.expired_tscdeadline = 0;
1516
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1517
	trace_kvm_wait_lapic_expire(vcpu->vcpu_id, guest_tsc - tsc_deadline);
1518 1519

	if (guest_tsc < tsc_deadline)
1520
		__wait_lapic_expire(vcpu, tsc_deadline - guest_tsc);
1521

1522
	if (!apic->lapic_timer.timer_advance_adjust_done) {
1523 1524 1525 1526
		/* too early */
		if (guest_tsc < tsc_deadline) {
			ns = (tsc_deadline - guest_tsc) * 1000000ULL;
			do_div(ns, vcpu->arch.virtual_tsc_khz);
1527 1528
			timer_advance_ns -= min((u32)ns,
				timer_advance_ns / LAPIC_TIMER_ADVANCE_ADJUST_STEP);
1529 1530 1531 1532
		} else {
		/* too late */
			ns = (guest_tsc - tsc_deadline) * 1000000ULL;
			do_div(ns, vcpu->arch.virtual_tsc_khz);
1533 1534
			timer_advance_ns += min((u32)ns,
				timer_advance_ns / LAPIC_TIMER_ADVANCE_ADJUST_STEP);
1535 1536
		}
		if (abs(guest_tsc - tsc_deadline) < LAPIC_TIMER_ADVANCE_ADJUST_DONE)
1537 1538 1539 1540
			apic->lapic_timer.timer_advance_adjust_done = true;
		if (unlikely(timer_advance_ns > 5000)) {
			timer_advance_ns = 0;
			apic->lapic_timer.timer_advance_adjust_done = true;
1541
		}
1542
		apic->lapic_timer.timer_advance_ns = timer_advance_ns;
1543
	}
1544 1545
}

1546 1547
static void start_sw_tscdeadline(struct kvm_lapic *apic)
{
1548 1549
	struct kvm_timer *ktimer = &apic->lapic_timer;
	u64 guest_tsc, tscdeadline = ktimer->tscdeadline;
1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561
	u64 ns = 0;
	ktime_t expire;
	struct kvm_vcpu *vcpu = apic->vcpu;
	unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
	unsigned long flags;
	ktime_t now;

	if (unlikely(!tscdeadline || !this_tsc_khz))
		return;

	local_irq_save(flags);

1562
	now = ktime_get();
1563
	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1564 1565 1566 1567 1568

	ns = (tscdeadline - guest_tsc) * 1000000ULL;
	do_div(ns, this_tsc_khz);

	if (likely(tscdeadline > guest_tsc) &&
1569
	    likely(ns > apic->lapic_timer.timer_advance_ns)) {
1570
		expire = ktime_add_ns(now, ns);
1571 1572
		expire = ktime_sub_ns(expire, ktimer->timer_advance_ns);
		hrtimer_start(&ktimer->timer, expire, HRTIMER_MODE_ABS_PINNED);
1573 1574 1575 1576 1577 1578
	} else
		apic_timer_expired(apic);

	local_irq_restore(flags);
}

1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602
static void update_target_expiration(struct kvm_lapic *apic, uint32_t old_divisor)
{
	ktime_t now, remaining;
	u64 ns_remaining_old, ns_remaining_new;

	apic->lapic_timer.period = (u64)kvm_lapic_get_reg(apic, APIC_TMICT)
		* APIC_BUS_CYCLE_NS * apic->divide_count;
	limit_periodic_timer_frequency(apic);

	now = ktime_get();
	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
	if (ktime_to_ns(remaining) < 0)
		remaining = 0;

	ns_remaining_old = ktime_to_ns(remaining);
	ns_remaining_new = mul_u64_u32_div(ns_remaining_old,
	                                   apic->divide_count, old_divisor);

	apic->lapic_timer.tscdeadline +=
		nsec_to_cycles(apic->vcpu, ns_remaining_new) -
		nsec_to_cycles(apic->vcpu, ns_remaining_old);
	apic->lapic_timer.target_expiration = ktime_add_ns(now, ns_remaining_new);
}

1603
static bool set_target_expiration(struct kvm_lapic *apic)
1604 1605
{
	ktime_t now;
1606
	u64 tscl = rdtsc();
1607

1608
	now = ktime_get();
1609
	apic->lapic_timer.period = (u64)kvm_lapic_get_reg(apic, APIC_TMICT)
1610
		* APIC_BUS_CYCLE_NS * apic->divide_count;
1611

1612 1613
	if (!apic->lapic_timer.period) {
		apic->lapic_timer.tscdeadline = 0;
1614
		return false;
1615 1616
	}

1617
	limit_periodic_timer_frequency(apic);
1618 1619 1620 1621 1622 1623 1624 1625 1626 1627

	apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
		   PRIx64 ", "
		   "timer initial count 0x%x, period %lldns, "
		   "expire @ 0x%016" PRIx64 ".\n", __func__,
		   APIC_BUS_CYCLE_NS, ktime_to_ns(now),
		   kvm_lapic_get_reg(apic, APIC_TMICT),
		   apic->lapic_timer.period,
		   ktime_to_ns(ktime_add_ns(now,
				apic->lapic_timer.period)));
1628 1629 1630 1631 1632 1633 1634 1635 1636 1637

	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
		nsec_to_cycles(apic->vcpu, apic->lapic_timer.period);
	apic->lapic_timer.target_expiration = ktime_add_ns(now, apic->lapic_timer.period);

	return true;
}

static void advance_periodic_target_expiration(struct kvm_lapic *apic)
{
1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648
	ktime_t now = ktime_get();
	u64 tscl = rdtsc();
	ktime_t delta;

	/*
	 * Synchronize both deadlines to the same time source or
	 * differences in the periods (caused by differences in the
	 * underlying clocks or numerical approximation errors) will
	 * cause the two to drift apart over time as the errors
	 * accumulate.
	 */
1649 1650 1651
	apic->lapic_timer.target_expiration =
		ktime_add_ns(apic->lapic_timer.target_expiration,
				apic->lapic_timer.period);
1652 1653 1654
	delta = ktime_sub(apic->lapic_timer.target_expiration, now);
	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
		nsec_to_cycles(apic->vcpu, delta);
1655 1656
}

1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676
static void start_sw_period(struct kvm_lapic *apic)
{
	if (!apic->lapic_timer.period)
		return;

	if (ktime_after(ktime_get(),
			apic->lapic_timer.target_expiration)) {
		apic_timer_expired(apic);

		if (apic_lvtt_oneshot(apic))
			return;

		advance_periodic_target_expiration(apic);
	}

	hrtimer_start(&apic->lapic_timer.timer,
		apic->lapic_timer.target_expiration,
		HRTIMER_MODE_ABS_PINNED);
}

1677 1678
bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu)
{
1679 1680 1681
	if (!lapic_in_kernel(vcpu))
		return false;

1682 1683 1684 1685
	return vcpu->arch.apic->lapic_timer.hv_timer_in_use;
}
EXPORT_SYMBOL_GPL(kvm_lapic_hv_timer_in_use);

1686
static void cancel_hv_timer(struct kvm_lapic *apic)
1687
{
1688
	WARN_ON(preemptible());
1689
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
1690 1691 1692 1693
	kvm_x86_ops->cancel_hv_timer(apic->vcpu);
	apic->lapic_timer.hv_timer_in_use = false;
}

1694
static bool start_hv_timer(struct kvm_lapic *apic)
1695
{
1696
	struct kvm_timer *ktimer = &apic->lapic_timer;
1697 1698
	struct kvm_vcpu *vcpu = apic->vcpu;
	bool expired;
1699

1700
	WARN_ON(preemptible());
1701 1702 1703
	if (!kvm_x86_ops->set_hv_timer)
		return false;

1704 1705 1706
	if (!ktimer->tscdeadline)
		return false;

1707
	if (kvm_x86_ops->set_hv_timer(vcpu, ktimer->tscdeadline, &expired))
1708 1709 1710 1711
		return false;

	ktimer->hv_timer_in_use = true;
	hrtimer_cancel(&ktimer->timer);
1712

1713
	/*
1714 1715 1716
	 * To simplify handling the periodic timer, leave the hv timer running
	 * even if the deadline timer has expired, i.e. rely on the resulting
	 * VM-Exit to recompute the periodic timer's target expiration.
1717
	 */
1718 1719 1720 1721 1722 1723 1724
	if (!apic_lvtt_period(apic)) {
		/*
		 * Cancel the hv timer if the sw timer fired while the hv timer
		 * was being programmed, or if the hv timer itself expired.
		 */
		if (atomic_read(&ktimer->pending)) {
			cancel_hv_timer(apic);
1725
		} else if (expired) {
1726
			apic_timer_expired(apic);
1727 1728
			cancel_hv_timer(apic);
		}
1729
	}
1730

1731
	trace_kvm_hv_timer_state(vcpu->vcpu_id, ktimer->hv_timer_in_use);
1732

1733 1734 1735
	return true;
}

1736
static void start_sw_timer(struct kvm_lapic *apic)
1737
{
1738
	struct kvm_timer *ktimer = &apic->lapic_timer;
1739 1740

	WARN_ON(preemptible());
1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751
	if (apic->lapic_timer.hv_timer_in_use)
		cancel_hv_timer(apic);
	if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
		return;

	if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
		start_sw_period(apic);
	else if (apic_lvtt_tscdeadline(apic))
		start_sw_tscdeadline(apic);
	trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, false);
}
1752

1753 1754
static void restart_apic_timer(struct kvm_lapic *apic)
{
1755
	preempt_disable();
1756 1757 1758 1759

	if (!apic_lvtt_period(apic) && atomic_read(&apic->lapic_timer.pending))
		goto out;

1760 1761
	if (!start_hv_timer(apic))
		start_sw_timer(apic);
1762
out:
1763
	preempt_enable();
1764 1765
}

1766 1767 1768 1769
void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1770 1771 1772 1773
	preempt_disable();
	/* If the preempt notifier has already run, it also called apic_timer_expired */
	if (!apic->lapic_timer.hv_timer_in_use)
		goto out;
1774 1775 1776 1777 1778 1779
	WARN_ON(swait_active(&vcpu->wq));
	cancel_hv_timer(apic);
	apic_timer_expired(apic);

	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
		advance_periodic_target_expiration(apic);
1780
		restart_apic_timer(apic);
1781
	}
1782 1783
out:
	preempt_enable();
1784 1785 1786
}
EXPORT_SYMBOL_GPL(kvm_lapic_expired_hv_timer);

1787 1788
void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu)
{
1789
	restart_apic_timer(vcpu->arch.apic);
1790 1791 1792 1793 1794 1795 1796
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_hv_timer);

void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1797
	preempt_disable();
1798
	/* Possibly the TSC deadline timer is not enabled yet */
1799 1800
	if (apic->lapic_timer.hv_timer_in_use)
		start_sw_timer(apic);
1801
	preempt_enable();
1802 1803
}
EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_sw_timer);
1804

1805 1806 1807
void kvm_lapic_restart_hv_timer(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
1808

1809 1810
	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
	restart_apic_timer(apic);
1811 1812
}

E
Eddie Dong 已提交
1813 1814
static void start_apic_timer(struct kvm_lapic *apic)
{
1815
	atomic_set(&apic->lapic_timer.pending, 0);
1816

1817 1818 1819 1820 1821
	if ((apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
	    && !set_target_expiration(apic))
		return;

	restart_apic_timer(apic);
E
Eddie Dong 已提交
1822 1823
}

1824 1825
static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
{
1826
	bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
1827

1828 1829 1830
	if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
		apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
		if (lvt0_in_nmi_mode) {
1831 1832
			apic_debug("Receive NMI setting on APIC_LVT0 "
				   "for cpu %d\n", apic->vcpu->vcpu_id);
1833
			atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1834 1835 1836
		} else
			atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
	}
1837 1838
}

1839
int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
E
Eddie Dong 已提交
1840
{
G
Gleb Natapov 已提交
1841
	int ret = 0;
E
Eddie Dong 已提交
1842

G
Gleb Natapov 已提交
1843
	trace_kvm_apic_write(reg, val);
E
Eddie Dong 已提交
1844

G
Gleb Natapov 已提交
1845
	switch (reg) {
E
Eddie Dong 已提交
1846
	case APIC_ID:		/* Local APIC ID */
G
Gleb Natapov 已提交
1847
		if (!apic_x2apic_mode(apic))
1848
			kvm_apic_set_xapic_id(apic, val >> 24);
G
Gleb Natapov 已提交
1849 1850
		else
			ret = 1;
E
Eddie Dong 已提交
1851 1852 1853
		break;

	case APIC_TASKPRI:
1854
		report_tpr_access(apic, true);
E
Eddie Dong 已提交
1855 1856 1857 1858 1859 1860 1861 1862
		apic_set_tpr(apic, val & 0xff);
		break;

	case APIC_EOI:
		apic_set_eoi(apic);
		break;

	case APIC_LDR:
G
Gleb Natapov 已提交
1863
		if (!apic_x2apic_mode(apic))
1864
			kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
G
Gleb Natapov 已提交
1865 1866
		else
			ret = 1;
E
Eddie Dong 已提交
1867 1868 1869
		break;

	case APIC_DFR:
1870
		if (!apic_x2apic_mode(apic)) {
1871
			kvm_lapic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
1872 1873
			recalculate_apic_map(apic->vcpu->kvm);
		} else
G
Gleb Natapov 已提交
1874
			ret = 1;
E
Eddie Dong 已提交
1875 1876
		break;

1877 1878
	case APIC_SPIV: {
		u32 mask = 0x3ff;
1879
		if (kvm_lapic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
1880
			mask |= APIC_SPIV_DIRECTED_EOI;
1881
		apic_set_spiv(apic, val & mask);
E
Eddie Dong 已提交
1882 1883 1884 1885
		if (!(val & APIC_SPIV_APIC_ENABLED)) {
			int i;
			u32 lvt_val;

1886
			for (i = 0; i < KVM_APIC_LVT_NUM; i++) {
1887
				lvt_val = kvm_lapic_get_reg(apic,
E
Eddie Dong 已提交
1888
						       APIC_LVTT + 0x10 * i);
1889
				kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i,
E
Eddie Dong 已提交
1890 1891
					     lvt_val | APIC_LVT_MASKED);
			}
1892
			apic_update_lvtt(apic);
1893
			atomic_set(&apic->lapic_timer.pending, 0);
E
Eddie Dong 已提交
1894 1895 1896

		}
		break;
1897
	}
E
Eddie Dong 已提交
1898 1899
	case APIC_ICR:
		/* No delay here, so we always clear the pending bit */
1900
		kvm_lapic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
E
Eddie Dong 已提交
1901 1902 1903 1904
		apic_send_ipi(apic);
		break;

	case APIC_ICR2:
G
Gleb Natapov 已提交
1905 1906
		if (!apic_x2apic_mode(apic))
			val &= 0xff000000;
1907
		kvm_lapic_set_reg(apic, APIC_ICR2, val);
E
Eddie Dong 已提交
1908 1909
		break;

1910
	case APIC_LVT0:
1911
		apic_manage_nmi_watchdog(apic, val);
1912
		/* fall through */
E
Eddie Dong 已提交
1913 1914 1915 1916 1917
	case APIC_LVTTHMR:
	case APIC_LVTPC:
	case APIC_LVT1:
	case APIC_LVTERR:
		/* TODO: Check vector */
1918
		if (!kvm_apic_sw_enabled(apic))
E
Eddie Dong 已提交
1919 1920
			val |= APIC_LVT_MASKED;

G
Gleb Natapov 已提交
1921
		val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1922
		kvm_lapic_set_reg(apic, reg, val);
E
Eddie Dong 已提交
1923 1924 1925

		break;

1926
	case APIC_LVTT:
1927
		if (!kvm_apic_sw_enabled(apic))
1928 1929
			val |= APIC_LVT_MASKED;
		val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1930
		kvm_lapic_set_reg(apic, APIC_LVTT, val);
1931
		apic_update_lvtt(apic);
1932 1933
		break;

E
Eddie Dong 已提交
1934
	case APIC_TMICT:
1935 1936 1937
		if (apic_lvtt_tscdeadline(apic))
			break;

1938
		hrtimer_cancel(&apic->lapic_timer.timer);
1939
		kvm_lapic_set_reg(apic, APIC_TMICT, val);
E
Eddie Dong 已提交
1940
		start_apic_timer(apic);
G
Gleb Natapov 已提交
1941
		break;
E
Eddie Dong 已提交
1942

1943 1944 1945
	case APIC_TDCR: {
		uint32_t old_divisor = apic->divide_count;

E
Eddie Dong 已提交
1946
		if (val & 4)
1947
			apic_debug("KVM_WRITE:TDCR %x\n", val);
1948
		kvm_lapic_set_reg(apic, APIC_TDCR, val);
E
Eddie Dong 已提交
1949
		update_divide_count(apic);
1950 1951 1952 1953 1954 1955
		if (apic->divide_count != old_divisor &&
				apic->lapic_timer.period) {
			hrtimer_cancel(&apic->lapic_timer.timer);
			update_target_expiration(apic, old_divisor);
			restart_apic_timer(apic);
		}
E
Eddie Dong 已提交
1956
		break;
1957
	}
G
Gleb Natapov 已提交
1958 1959
	case APIC_ESR:
		if (apic_x2apic_mode(apic) && val != 0) {
1960
			apic_debug("KVM_WRITE:ESR not zero %x\n", val);
G
Gleb Natapov 已提交
1961 1962 1963 1964 1965 1966
			ret = 1;
		}
		break;

	case APIC_SELF_IPI:
		if (apic_x2apic_mode(apic)) {
1967
			kvm_lapic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
G
Gleb Natapov 已提交
1968 1969 1970
		} else
			ret = 1;
		break;
E
Eddie Dong 已提交
1971
	default:
G
Gleb Natapov 已提交
1972
		ret = 1;
E
Eddie Dong 已提交
1973 1974
		break;
	}
G
Gleb Natapov 已提交
1975 1976 1977 1978
	if (ret)
		apic_debug("Local APIC Write to read-only register %x\n", reg);
	return ret;
}
1979
EXPORT_SYMBOL_GPL(kvm_lapic_reg_write);
G
Gleb Natapov 已提交
1980

1981
static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
1982 1983 1984 1985 1986 1987 1988 1989 1990
			    gpa_t address, int len, const void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	unsigned int offset = address - apic->base_address;
	u32 val;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

1991 1992 1993 1994 1995 1996 1997 1998
	if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
		if (!kvm_check_has_quirk(vcpu->kvm,
					 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
			return -EOPNOTSUPP;

		return 0;
	}

G
Gleb Natapov 已提交
1999 2000 2001 2002 2003 2004 2005 2006
	/*
	 * APIC register must be aligned on 128-bits boundary.
	 * 32/64/128 bits registers must be accessed thru 32 bits.
	 * Refer SDM 8.4.1
	 */
	if (len != 4 || (offset & 0xf)) {
		/* Don't shout loud, $infamous_os would cause only noise. */
		apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
2007
		return 0;
G
Gleb Natapov 已提交
2008 2009 2010 2011 2012 2013 2014 2015 2016
	}

	val = *(u32*)data;

	/* too common printing */
	if (offset != APIC_EOI)
		apic_debug("%s: offset 0x%x with length 0x%x, and value is "
			   "0x%x\n", __func__, offset, len, val);

2017
	kvm_lapic_reg_write(apic, offset & 0xff0, val);
G
Gleb Natapov 已提交
2018

2019
	return 0;
E
Eddie Dong 已提交
2020 2021
}

2022 2023
void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
{
2024
	kvm_lapic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
2025 2026 2027
}
EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);

2028 2029 2030 2031 2032 2033 2034 2035
/* emulate APIC access in a trap manner */
void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
{
	u32 val = 0;

	/* hw has done the conditional check and inst decode */
	offset &= 0xff0;

2036
	kvm_lapic_reg_read(vcpu->arch.apic, offset, 4, &val);
2037 2038

	/* TODO: optimize to just emulate side effect w/o one more write */
2039
	kvm_lapic_reg_write(vcpu->arch.apic, offset, val);
2040 2041 2042
}
EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);

2043
void kvm_free_lapic(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
2044
{
2045 2046
	struct kvm_lapic *apic = vcpu->arch.apic;

2047
	if (!vcpu->arch.apic)
E
Eddie Dong 已提交
2048 2049
		return;

2050
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
2051

2052 2053 2054
	if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
		static_key_slow_dec_deferred(&apic_hw_disabled);

2055
	if (!apic->sw_enabled)
2056
		static_key_slow_dec_deferred(&apic_sw_disabled);
E
Eddie Dong 已提交
2057

2058 2059 2060 2061
	if (apic->regs)
		free_page((unsigned long)apic->regs);

	kfree(apic);
E
Eddie Dong 已提交
2062 2063 2064 2065 2066 2067 2068
}

/*
 *----------------------------------------------------------------------
 * LAPIC interface
 *----------------------------------------------------------------------
 */
2069 2070 2071 2072
u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2073 2074
	if (!lapic_in_kernel(vcpu) ||
		!apic_lvtt_tscdeadline(apic))
2075 2076 2077 2078 2079 2080 2081 2082 2083
		return 0;

	return apic->lapic_timer.tscdeadline;
}

void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2084
	if (!lapic_in_kernel(vcpu) || apic_lvtt_oneshot(apic) ||
2085
			apic_lvtt_period(apic))
2086 2087 2088 2089 2090 2091 2092
		return;

	hrtimer_cancel(&apic->lapic_timer.timer);
	apic->lapic_timer.tscdeadline = data;
	start_apic_timer(apic);
}

E
Eddie Dong 已提交
2093 2094
void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
{
2095
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2096

A
Avi Kivity 已提交
2097
	apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
2098
		     | (kvm_lapic_get_reg(apic, APIC_TASKPRI) & 4));
E
Eddie Dong 已提交
2099 2100 2101 2102 2103 2104
}

u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
{
	u64 tpr;

2105
	tpr = (u64) kvm_lapic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
E
Eddie Dong 已提交
2106 2107 2108 2109 2110 2111

	return (tpr & 0xf0) >> 4;
}

void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
{
2112
	u64 old_value = vcpu->arch.apic_base;
2113
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2114

2115
	if (!apic)
E
Eddie Dong 已提交
2116
		value |= MSR_IA32_APICBASE_BSP;
2117

2118 2119
	vcpu->arch.apic_base = value;

2120 2121 2122 2123 2124 2125
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE)
		kvm_update_cpuid(vcpu);

	if (!apic)
		return;

2126
	/* update jump label if enable bit changes */
2127
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
2128 2129
		if (value & MSR_IA32_APICBASE_ENABLE) {
			kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
2130
			static_key_slow_dec_deferred(&apic_hw_disabled);
2131
		} else {
2132
			static_key_slow_inc(&apic_hw_disabled.key);
2133 2134
			recalculate_apic_map(vcpu->kvm);
		}
2135 2136
	}

2137 2138 2139 2140 2141
	if (((old_value ^ value) & X2APIC_ENABLE) && (value & X2APIC_ENABLE))
		kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);

	if ((old_value ^ value) & (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE))
		kvm_x86_ops->set_virtual_apic_mode(vcpu);
2142

2143
	apic->base_address = apic->vcpu->arch.apic_base &
E
Eddie Dong 已提交
2144 2145
			     MSR_IA32_APICBASE_BASE;

2146 2147 2148 2149
	if ((value & MSR_IA32_APICBASE_ENABLE) &&
	     apic->base_address != APIC_DEFAULT_PHYS_BASE)
		pr_warn_once("APIC base relocation is unsupported by KVM");

E
Eddie Dong 已提交
2150 2151
	/* with FSB delivery interrupt, we can restart APIC functionality */
	apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
2152
		   "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
E
Eddie Dong 已提交
2153 2154 2155

}

2156
void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
E
Eddie Dong 已提交
2157
{
2158
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
2159 2160
	int i;

2161 2162
	if (!apic)
		return;
E
Eddie Dong 已提交
2163

2164
	apic_debug("%s\n", __func__);
E
Eddie Dong 已提交
2165 2166

	/* Stop the timer in case it's a reset to an active apic */
2167
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
2168

2169 2170 2171
	if (!init_event) {
		kvm_lapic_set_base(vcpu, APIC_DEFAULT_PHYS_BASE |
		                         MSR_IA32_APICBASE_ENABLE);
2172
		kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
2173
	}
2174
	kvm_apic_set_version(apic->vcpu);
E
Eddie Dong 已提交
2175

2176 2177
	for (i = 0; i < KVM_APIC_LVT_NUM; i++)
		kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
2178
	apic_update_lvtt(apic);
2179 2180
	if (kvm_vcpu_is_reset_bsp(vcpu) &&
	    kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
2181
		kvm_lapic_set_reg(apic, APIC_LVT0,
2182
			     SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
2183
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
E
Eddie Dong 已提交
2184

2185
	kvm_lapic_set_reg(apic, APIC_DFR, 0xffffffffU);
2186
	apic_set_spiv(apic, 0xff);
2187
	kvm_lapic_set_reg(apic, APIC_TASKPRI, 0);
2188 2189
	if (!apic_x2apic_mode(apic))
		kvm_apic_set_ldr(apic, 0);
2190 2191 2192 2193 2194
	kvm_lapic_set_reg(apic, APIC_ESR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR, 0);
	kvm_lapic_set_reg(apic, APIC_ICR2, 0);
	kvm_lapic_set_reg(apic, APIC_TDCR, 0);
	kvm_lapic_set_reg(apic, APIC_TMICT, 0);
E
Eddie Dong 已提交
2195
	for (i = 0; i < 8; i++) {
2196 2197 2198
		kvm_lapic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
		kvm_lapic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
E
Eddie Dong 已提交
2199
	}
2200 2201
	apic->irr_pending = vcpu->arch.apicv_active;
	apic->isr_count = vcpu->arch.apicv_active ? 1 : 0;
M
Michael S. Tsirkin 已提交
2202
	apic->highest_isr_cache = -1;
2203
	update_divide_count(apic);
2204
	atomic_set(&apic->lapic_timer.pending, 0);
2205
	if (kvm_vcpu_is_bsp(vcpu))
2206 2207
		kvm_lapic_set_base(vcpu,
				vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
2208
	vcpu->arch.pv_eoi.msr_val = 0;
E
Eddie Dong 已提交
2209
	apic_update_ppr(apic);
2210 2211 2212 2213 2214
	if (vcpu->arch.apicv_active) {
		kvm_x86_ops->apicv_post_state_restore(vcpu);
		kvm_x86_ops->hwapic_irr_update(vcpu, -1);
		kvm_x86_ops->hwapic_isr_update(vcpu, -1);
	}
E
Eddie Dong 已提交
2215

2216
	vcpu->arch.apic_arb_prio = 0;
2217
	vcpu->arch.apic_attention = 0;
2218

2219
	apic_debug("%s: vcpu=%p, id=0x%x, base_msr="
2220
		   "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
2221
		   vcpu, kvm_lapic_get_reg(apic, APIC_ID),
2222
		   vcpu->arch.apic_base, apic->base_address);
E
Eddie Dong 已提交
2223 2224 2225 2226 2227 2228 2229
}

/*
 *----------------------------------------------------------------------
 * timer interface
 *----------------------------------------------------------------------
 */
2230

A
Avi Kivity 已提交
2231
static bool lapic_is_periodic(struct kvm_lapic *apic)
E
Eddie Dong 已提交
2232
{
2233
	return apic_lvtt_period(apic);
E
Eddie Dong 已提交
2234 2235
}

2236 2237
int apic_has_pending_timer(struct kvm_vcpu *vcpu)
{
2238
	struct kvm_lapic *apic = vcpu->arch.apic;
2239

2240
	if (apic_enabled(apic) && apic_lvt_enabled(apic, APIC_LVTT))
2241
		return atomic_read(&apic->lapic_timer.pending);
2242 2243 2244 2245

	return 0;
}

A
Avi Kivity 已提交
2246
int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
2247
{
2248
	u32 reg = kvm_lapic_get_reg(apic, lvt_type);
2249 2250
	int vector, mode, trig_mode;

2251
	if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
2252 2253 2254
		vector = reg & APIC_VECTOR_MASK;
		mode = reg & APIC_MODE_MASK;
		trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
2255 2256
		return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
					NULL);
2257 2258 2259
	}
	return 0;
}
2260

2261
void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
2262
{
2263 2264 2265 2266
	struct kvm_lapic *apic = vcpu->arch.apic;

	if (apic)
		kvm_apic_local_deliver(apic, APIC_LVT0);
2267 2268
}

G
Gregory Haskins 已提交
2269 2270 2271 2272 2273
static const struct kvm_io_device_ops apic_mmio_ops = {
	.read     = apic_mmio_read,
	.write    = apic_mmio_write,
};

2274 2275 2276
static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
{
	struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
A
Avi Kivity 已提交
2277
	struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
2278

2279
	apic_timer_expired(apic);
2280

A
Avi Kivity 已提交
2281
	if (lapic_is_periodic(apic)) {
2282
		advance_periodic_target_expiration(apic);
2283 2284 2285 2286 2287 2288
		hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
		return HRTIMER_RESTART;
	} else
		return HRTIMER_NORESTART;
}

2289
int kvm_create_lapic(struct kvm_vcpu *vcpu, int timer_advance_ns)
E
Eddie Dong 已提交
2290 2291 2292 2293 2294 2295
{
	struct kvm_lapic *apic;

	ASSERT(vcpu != NULL);
	apic_debug("apic_init %d\n", vcpu->vcpu_id);

2296
	apic = kzalloc(sizeof(*apic), GFP_KERNEL_ACCOUNT);
E
Eddie Dong 已提交
2297 2298 2299
	if (!apic)
		goto nomem;

2300
	vcpu->arch.apic = apic;
E
Eddie Dong 已提交
2301

2302
	apic->regs = (void *)get_zeroed_page(GFP_KERNEL_ACCOUNT);
2303
	if (!apic->regs) {
E
Eddie Dong 已提交
2304 2305
		printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
		       vcpu->vcpu_id);
2306
		goto nomem_free_apic;
E
Eddie Dong 已提交
2307 2308 2309
	}
	apic->vcpu = vcpu;

2310
	hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
2311
		     HRTIMER_MODE_ABS_PINNED);
2312
	apic->lapic_timer.timer.function = apic_timer_fn;
2313 2314 2315 2316 2317 2318 2319 2320
	if (timer_advance_ns == -1) {
		apic->lapic_timer.timer_advance_ns = 1000;
		apic->lapic_timer.timer_advance_adjust_done = false;
	} else {
		apic->lapic_timer.timer_advance_ns = timer_advance_ns;
		apic->lapic_timer.timer_advance_adjust_done = true;
	}

2321

2322 2323 2324 2325 2326
	/*
	 * APIC is created enabled. This will prevent kvm_lapic_set_base from
	 * thinking that APIC satet has changed.
	 */
	vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
2327
	static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
G
Gregory Haskins 已提交
2328
	kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
E
Eddie Dong 已提交
2329 2330

	return 0;
2331 2332
nomem_free_apic:
	kfree(apic);
E
Eddie Dong 已提交
2333 2334 2335 2336 2337 2338
nomem:
	return -ENOMEM;
}

int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
{
2339
	struct kvm_lapic *apic = vcpu->arch.apic;
2340
	u32 ppr;
E
Eddie Dong 已提交
2341

2342
	if (!apic_enabled(apic))
E
Eddie Dong 已提交
2343 2344
		return -1;

2345 2346
	__apic_update_ppr(apic, &ppr);
	return apic_has_interrupt_for_ppr(apic, ppr);
E
Eddie Dong 已提交
2347 2348
}

Q
Qing He 已提交
2349 2350
int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
{
2351
	u32 lvt0 = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LVT0);
Q
Qing He 已提交
2352 2353
	int r = 0;

2354
	if (!kvm_apic_hw_enabled(vcpu->arch.apic))
2355 2356 2357 2358
		r = 1;
	if ((lvt0 & APIC_LVT_MASKED) == 0 &&
	    GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
		r = 1;
Q
Qing He 已提交
2359 2360 2361
	return r;
}

2362 2363
void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
{
2364
	struct kvm_lapic *apic = vcpu->arch.apic;
2365

2366
	if (atomic_read(&apic->lapic_timer.pending) > 0) {
2367
		kvm_apic_local_deliver(apic, APIC_LVTT);
2368 2369
		if (apic_lvtt_tscdeadline(apic))
			apic->lapic_timer.tscdeadline = 0;
2370 2371
		if (apic_lvtt_oneshot(apic)) {
			apic->lapic_timer.tscdeadline = 0;
T
Thomas Gleixner 已提交
2372
			apic->lapic_timer.target_expiration = 0;
2373
		}
2374
		atomic_set(&apic->lapic_timer.pending, 0);
2375 2376 2377
	}
}

E
Eddie Dong 已提交
2378 2379 2380
int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
{
	int vector = kvm_apic_has_interrupt(vcpu);
2381
	struct kvm_lapic *apic = vcpu->arch.apic;
2382
	u32 ppr;
E
Eddie Dong 已提交
2383 2384 2385 2386

	if (vector == -1)
		return -1;

2387 2388 2389 2390 2391 2392 2393
	/*
	 * We get here even with APIC virtualization enabled, if doing
	 * nested virtualization and L1 runs with the "acknowledge interrupt
	 * on exit" mode.  Then we cannot inject the interrupt via RVI,
	 * because the process would deliver it through the IDT.
	 */

E
Eddie Dong 已提交
2394
	apic_clear_irr(vector, apic);
2395
	if (test_bit(vector, vcpu_to_synic(vcpu)->auto_eoi_bitmap)) {
2396 2397 2398 2399 2400
		/*
		 * For auto-EOI interrupts, there might be another pending
		 * interrupt above PPR, so check whether to raise another
		 * KVM_REQ_EVENT.
		 */
2401
		apic_update_ppr(apic);
2402 2403 2404 2405 2406 2407 2408 2409 2410
	} else {
		/*
		 * For normal interrupts, PPR has been raised and there cannot
		 * be a higher-priority pending interrupt---except if there was
		 * a concurrent interrupt injection, but that would have
		 * triggered KVM_REQ_EVENT already.
		 */
		apic_set_isr(vector, apic);
		__apic_update_ppr(apic, &ppr);
2411 2412
	}

E
Eddie Dong 已提交
2413 2414
	return vector;
}
2415

2416 2417 2418 2419 2420
static int kvm_apic_state_fixup(struct kvm_vcpu *vcpu,
		struct kvm_lapic_state *s, bool set)
{
	if (apic_x2apic_mode(vcpu->arch.apic)) {
		u32 *id = (u32 *)(s->regs + APIC_ID);
2421
		u32 *ldr = (u32 *)(s->regs + APIC_LDR);
2422

2423 2424 2425 2426 2427 2428 2429 2430 2431
		if (vcpu->kvm->arch.x2apic_format) {
			if (*id != vcpu->vcpu_id)
				return -EINVAL;
		} else {
			if (set)
				*id >>= 24;
			else
				*id <<= 24;
		}
2432 2433 2434 2435

		/* In x2APIC mode, the LDR is fixed and based on the id */
		if (set)
			*ldr = kvm_apic_calc_x2apic_ldr(*id);
2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447
	}

	return 0;
}

int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
{
	memcpy(s->regs, vcpu->arch.apic->regs, sizeof(*s));
	return kvm_apic_state_fixup(vcpu, s, false);
}

int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
2448
{
2449
	struct kvm_lapic *apic = vcpu->arch.apic;
2450 2451
	int r;

2452

2453
	kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
2454 2455
	/* set SPIV separately to get count of SW disabled APICs right */
	apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
2456 2457 2458 2459

	r = kvm_apic_state_fixup(vcpu, s, true);
	if (r)
		return r;
2460
	memcpy(vcpu->arch.apic->regs, s->regs, sizeof(*s));
2461 2462

	recalculate_apic_map(vcpu->kvm);
2463 2464
	kvm_apic_set_version(vcpu);

2465
	apic_update_ppr(apic);
2466
	hrtimer_cancel(&apic->lapic_timer.timer);
2467
	apic_update_lvtt(apic);
2468
	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
2469 2470
	update_divide_count(apic);
	start_apic_timer(apic);
2471
	apic->irr_pending = true;
2472
	apic->isr_count = vcpu->arch.apicv_active ?
2473
				1 : count_vectors(apic->regs + APIC_ISR);
M
Michael S. Tsirkin 已提交
2474
	apic->highest_isr_cache = -1;
2475
	if (vcpu->arch.apicv_active) {
2476
		kvm_x86_ops->apicv_post_state_restore(vcpu);
W
Wei Wang 已提交
2477 2478
		kvm_x86_ops->hwapic_irr_update(vcpu,
				apic_find_highest_irr(apic));
2479
		kvm_x86_ops->hwapic_isr_update(vcpu,
2480
				apic_find_highest_isr(apic));
2481
	}
2482
	kvm_make_request(KVM_REQ_EVENT, vcpu);
2483 2484
	if (ioapic_in_kernel(vcpu->kvm))
		kvm_rtc_eoi_tracking_restore_one(vcpu);
2485 2486

	vcpu->arch.apic_arb_prio = 0;
2487 2488

	return 0;
2489
}
2490

2491
void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
2492 2493 2494
{
	struct hrtimer *timer;

2495
	if (!lapic_in_kernel(vcpu))
2496 2497
		return;

2498
	timer = &vcpu->arch.apic->lapic_timer.timer;
2499
	if (hrtimer_cancel(timer))
2500
		hrtimer_start_expires(timer, HRTIMER_MODE_ABS_PINNED);
2501
}
A
Avi Kivity 已提交
2502

2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539
/*
 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
 *
 * Detect whether guest triggered PV EOI since the
 * last entry. If yes, set EOI on guests's behalf.
 * Clear PV EOI in guest memory in any case.
 */
static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	bool pending;
	int vector;
	/*
	 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
	 * and KVM_PV_EOI_ENABLED in guest memory as follows:
	 *
	 * KVM_APIC_PV_EOI_PENDING is unset:
	 * 	-> host disabled PV EOI.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
	 * 	-> host enabled PV EOI, guest did not execute EOI yet.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
	 * 	-> host enabled PV EOI, guest executed EOI.
	 */
	BUG_ON(!pv_eoi_enabled(vcpu));
	pending = pv_eoi_get_pending(vcpu);
	/*
	 * Clear pending bit in any case: it will be set again on vmentry.
	 * While this might not be ideal from performance point of view,
	 * this makes sure pv eoi is only enabled when we know it's safe.
	 */
	pv_eoi_clr_pending(vcpu);
	if (pending)
		return;
	vector = apic_set_eoi(apic);
	trace_kvm_pv_eoi(apic, vector);
}

A
Avi Kivity 已提交
2540 2541 2542 2543
void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
{
	u32 data;

2544 2545 2546
	if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
		apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);

2547
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2548 2549
		return;

2550 2551
	if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				  sizeof(u32)))
2552
		return;
A
Avi Kivity 已提交
2553 2554 2555 2556

	apic_set_tpr(vcpu->arch.apic, data & 0xff);
}

2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571
/*
 * apic_sync_pv_eoi_to_guest - called before vmentry
 *
 * Detect whether it's safe to enable PV EOI and
 * if yes do so.
 */
static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	if (!pv_eoi_enabled(vcpu) ||
	    /* IRR set or many bits in ISR: could be nested. */
	    apic->irr_pending ||
	    /* Cache not set: could be safe but we don't bother. */
	    apic->highest_isr_cache == -1 ||
	    /* Need EOI to update ioapic. */
2572
	    kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
2573 2574 2575 2576 2577 2578 2579 2580 2581 2582
		/*
		 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
		 * so we need not do anything here.
		 */
		return;
	}

	pv_eoi_set_pending(apic->vcpu);
}

A
Avi Kivity 已提交
2583 2584 2585 2586
void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
{
	u32 data, tpr;
	int max_irr, max_isr;
2587
	struct kvm_lapic *apic = vcpu->arch.apic;
A
Avi Kivity 已提交
2588

2589 2590
	apic_sync_pv_eoi_to_guest(vcpu, apic);

2591
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
2592 2593
		return;

2594
	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI) & 0xff;
A
Avi Kivity 已提交
2595 2596 2597 2598 2599 2600 2601 2602
	max_irr = apic_find_highest_irr(apic);
	if (max_irr < 0)
		max_irr = 0;
	max_isr = apic_find_highest_isr(apic);
	if (max_isr < 0)
		max_isr = 0;
	data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);

2603 2604
	kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				sizeof(u32));
A
Avi Kivity 已提交
2605 2606
}

2607
int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
A
Avi Kivity 已提交
2608
{
2609
	if (vapic_addr) {
2610
		if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
2611 2612 2613
					&vcpu->arch.apic->vapic_cache,
					vapic_addr, sizeof(u32)))
			return -EINVAL;
2614
		__set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2615
	} else {
2616
		__clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2617 2618 2619 2620
	}

	vcpu->arch.apic->vapic_addr = vapic_addr;
	return 0;
A
Avi Kivity 已提交
2621
}
G
Gleb Natapov 已提交
2622 2623 2624 2625 2626 2627

int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4;

2628
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2629 2630
		return 1;

2631 2632 2633
	if (reg == APIC_ICR2)
		return 1;

G
Gleb Natapov 已提交
2634
	/* if this is ICR write vector before command */
2635
	if (reg == APIC_ICR)
2636 2637
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2638 2639 2640 2641 2642 2643 2644
}

int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;

2645
	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
G
Gleb Natapov 已提交
2646 2647
		return 1;

2648 2649 2650 2651 2652 2653
	if (reg == APIC_DFR || reg == APIC_ICR2) {
		apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
			   reg);
		return 1;
	}

2654
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2655
		return 1;
2656
	if (reg == APIC_ICR)
2657
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2658 2659 2660 2661 2662

	*data = (((u64)high) << 32) | low;

	return 0;
}
G
Gleb Natapov 已提交
2663 2664 2665 2666 2667

int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2668
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2669 2670 2671 2672
		return 1;

	/* if this is ICR write vector before command */
	if (reg == APIC_ICR)
2673 2674
		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return kvm_lapic_reg_write(apic, reg, (u32)data);
G
Gleb Natapov 已提交
2675 2676 2677 2678 2679 2680 2681
}

int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 low, high = 0;

2682
	if (!lapic_in_kernel(vcpu))
G
Gleb Natapov 已提交
2683 2684
		return 1;

2685
	if (kvm_lapic_reg_read(apic, reg, 4, &low))
G
Gleb Natapov 已提交
2686 2687
		return 1;
	if (reg == APIC_ICR)
2688
		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
G
Gleb Natapov 已提交
2689 2690 2691 2692 2693

	*data = (((u64)high) << 32) | low;

	return 0;
}
2694

2695
int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data, unsigned long len)
2696 2697
{
	u64 addr = data & ~KVM_MSR_ENABLED;
2698 2699 2700
	struct gfn_to_hva_cache *ghc = &vcpu->arch.pv_eoi.data;
	unsigned long new_len;

2701 2702 2703 2704 2705 2706
	if (!IS_ALIGNED(addr, 4))
		return 1;

	vcpu->arch.pv_eoi.msr_val = data;
	if (!pv_eoi_enabled(vcpu))
		return 0;
2707 2708 2709 2710 2711 2712 2713

	if (addr == ghc->gpa && len <= ghc->len)
		new_len = ghc->len;
	else
		new_len = len;

	return kvm_gfn_to_hva_cache_init(vcpu->kvm, ghc, addr, new_len);
2714
}
2715

2716 2717 2718
void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
2719
	u8 sipi_vector;
2720
	unsigned long pe;
2721

2722
	if (!lapic_in_kernel(vcpu) || !apic->pending_events)
2723 2724
		return;

2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735
	/*
	 * INITs are latched while in SMM.  Because an SMM CPU cannot
	 * be in KVM_MP_STATE_INIT_RECEIVED state, just eat SIPIs
	 * and delay processing of INIT until the next RSM.
	 */
	if (is_smm(vcpu)) {
		WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
		if (test_bit(KVM_APIC_SIPI, &apic->pending_events))
			clear_bit(KVM_APIC_SIPI, &apic->pending_events);
		return;
	}
2736

2737
	pe = xchg(&apic->pending_events, 0);
2738
	if (test_bit(KVM_APIC_INIT, &pe)) {
2739
		kvm_vcpu_reset(vcpu, true);
2740 2741 2742 2743 2744
		if (kvm_vcpu_is_bsp(apic->vcpu))
			vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
		else
			vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
	}
2745
	if (test_bit(KVM_APIC_SIPI, &pe) &&
2746 2747 2748 2749
	    vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
		/* evaluate pending_events before reading the vector */
		smp_rmb();
		sipi_vector = apic->sipi_vector;
N
Nadav Amit 已提交
2750
		apic_debug("vcpu %d received sipi with vector # %x\n",
2751 2752 2753 2754 2755 2756
			 vcpu->vcpu_id, sipi_vector);
		kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
		vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
	}
}

2757 2758 2759 2760
void kvm_lapic_init(void)
{
	/* do not patch jump label more than once per second */
	jump_label_rate_limit(&apic_hw_disabled, HZ);
2761
	jump_label_rate_limit(&apic_sw_disabled, HZ);
2762
}
2763 2764 2765 2766 2767 2768

void kvm_lapic_exit(void)
{
	static_key_deferred_flush(&apic_hw_disabled);
	static_key_deferred_flush(&apic_sw_disabled);
}