hda_intel.c 109.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 *
3 4
 *  hda_intel.c - Implementation of primary alsa driver code base
 *                for Intel HD Audio.
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 *  Copyright(c) 2004 Intel Corporation. All rights reserved.
 *
 *  Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
 *                     PeiSen Hou <pshou@realtek.com.tw>
 *
 *  This program is free software; you can redistribute it and/or modify it
 *  under the terms of the GNU General Public License as published by the Free
 *  Software Foundation; either version 2 of the License, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful, but WITHOUT
 *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 *  more details.
 *
 *  You should have received a copy of the GNU General Public License along with
 *  this program; if not, write to the Free Software Foundation, Inc., 59
 *  Temple Place - Suite 330, Boston, MA  02111-1307, USA.
 *
 *  CONTACTS:
 *
 *  Matt Jared		matt.jared@intel.com
 *  Andy Kopp		andy.kopp@intel.com
 *  Dan Kogan		dan.d.kogan@intel.com
 *
 *  CHANGES:
 *
 *  2004.12.01	Major rewrite by tiwai, merged the work of pshou
 * 
 */

#include <linux/delay.h>
#include <linux/interrupt.h>
39
#include <linux/kernel.h>
L
Linus Torvalds 已提交
40
#include <linux/module.h>
41
#include <linux/dma-mapping.h>
L
Linus Torvalds 已提交
42 43 44 45
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/slab.h>
#include <linux/pci.h>
46
#include <linux/mutex.h>
T
Takashi Iwai 已提交
47
#include <linux/reboot.h>
T
Takashi Iwai 已提交
48
#include <linux/io.h>
49
#include <linux/pm_runtime.h>
50 51
#include <linux/clocksource.h>
#include <linux/time.h>
52
#include <linux/completion.h>
53

T
Takashi Iwai 已提交
54 55 56 57 58
#ifdef CONFIG_X86
/* for snoop control */
#include <asm/pgtable.h>
#include <asm/cacheflush.h>
#endif
L
Linus Torvalds 已提交
59 60
#include <sound/core.h>
#include <sound/initval.h>
61
#include <linux/vgaarb.h>
62
#include <linux/vga_switcheroo.h>
63
#include <linux/firmware.h>
L
Linus Torvalds 已提交
64 65 66
#include "hda_codec.h"


67 68
static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
69
static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
70
static char *model[SNDRV_CARDS];
71
static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
72
static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
73
static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
T
Takashi Iwai 已提交
74
static int probe_only[SNDRV_CARDS];
75
static int jackpoll_ms[SNDRV_CARDS];
76
static bool single_cmd;
T
Takashi Iwai 已提交
77
static int enable_msi = -1;
78 79 80
#ifdef CONFIG_SND_HDA_PATCH_LOADER
static char *patch[SNDRV_CARDS];
#endif
81
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
82
static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
83 84
					CONFIG_SND_HDA_INPUT_BEEP_MODE};
#endif
L
Linus Torvalds 已提交
85

86
module_param_array(index, int, NULL, 0444);
L
Linus Torvalds 已提交
87
MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
88
module_param_array(id, charp, NULL, 0444);
L
Linus Torvalds 已提交
89
MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
90 91 92
module_param_array(enable, bool, NULL, 0444);
MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
module_param_array(model, charp, NULL, 0444);
L
Linus Torvalds 已提交
93
MODULE_PARM_DESC(model, "Use the given board model.");
94
module_param_array(position_fix, int, NULL, 0444);
95
MODULE_PARM_DESC(position_fix, "DMA pointer read method."
96
		 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
97 98
module_param_array(bdl_pos_adj, int, NULL, 0644);
MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
99
module_param_array(probe_mask, int, NULL, 0444);
100
MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
101
module_param_array(probe_only, int, NULL, 0444);
T
Takashi Iwai 已提交
102
MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
103 104
module_param_array(jackpoll_ms, int, NULL, 0444);
MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
105
module_param(single_cmd, bool, 0444);
106 107
MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
		 "(for debugging only).");
108
module_param(enable_msi, bint, 0444);
109
MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
110 111 112 113
#ifdef CONFIG_SND_HDA_PATCH_LOADER
module_param_array(patch, charp, NULL, 0444);
MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
#endif
114
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
115
module_param_array(beep_mode, bool, NULL, 0444);
116
MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
T
Takashi Iwai 已提交
117
			    "(0=off, 1=on) (default=1).");
118
#endif
119

120
#ifdef CONFIG_PM
121 122 123 124 125 126 127
static int param_set_xint(const char *val, const struct kernel_param *kp);
static struct kernel_param_ops param_ops_xint = {
	.set = param_set_xint,
	.get = param_get_int,
};
#define param_check_xint param_check_int

128
static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
129
module_param(power_save, xint, 0644);
130 131
MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
		 "(in second, 0 = disable).");
L
Linus Torvalds 已提交
132

133 134 135 136
/* reset the HD-audio controller in power save mode.
 * this may give more power-saving, but will take longer time to
 * wake up.
 */
137 138
static bool power_save_controller = 1;
module_param(power_save_controller, bool, 0644);
139
MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
140
#endif /* CONFIG_PM */
141

142 143
static int align_buffer_size = -1;
module_param(align_buffer_size, bint, 0644);
144 145 146
MODULE_PARM_DESC(align_buffer_size,
		"Force buffer and period sizes to be multiple of 128 bytes.");

T
Takashi Iwai 已提交
147 148 149 150 151 152 153 154 155 156 157
#ifdef CONFIG_X86
static bool hda_snoop = true;
module_param_named(snoop, hda_snoop, bool, 0444);
MODULE_PARM_DESC(snoop, "Enable/disable snooping");
#define azx_snoop(chip)		(chip)->snoop
#else
#define hda_snoop		true
#define azx_snoop(chip)		true
#endif


L
Linus Torvalds 已提交
158 159 160
MODULE_LICENSE("GPL");
MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
			 "{Intel, ICH6M},"
161
			 "{Intel, ICH7},"
162
			 "{Intel, ESB2},"
163
			 "{Intel, ICH8},"
164
			 "{Intel, ICH9},"
165
			 "{Intel, ICH10},"
166
			 "{Intel, PCH},"
167
			 "{Intel, CPT},"
168
			 "{Intel, PPT},"
169
			 "{Intel, LPT},"
170
			 "{Intel, LPT_LP},"
171
			 "{Intel, HPT},"
172
			 "{Intel, PBG},"
173
			 "{Intel, SCH},"
174
			 "{ATI, SB450},"
175
			 "{ATI, SB600},"
176
			 "{ATI, RS600},"
177
			 "{ATI, RS690},"
178 179
			 "{ATI, RS780},"
			 "{ATI, R600},"
180 181
			 "{ATI, RV630},"
			 "{ATI, RV610},"
182 183 184 185
			 "{ATI, RV670},"
			 "{ATI, RV635},"
			 "{ATI, RV620},"
			 "{ATI, RV770},"
186
			 "{VIA, VT8251},"
187
			 "{VIA, VT8237A},"
188 189
			 "{SiS, SIS966},"
			 "{ULI, M5461}}");
L
Linus Torvalds 已提交
190 191
MODULE_DESCRIPTION("Intel HDA driver");

192 193 194
#ifdef CONFIG_SND_VERBOSE_PRINTK
#define SFX	/* nop */
#else
195
#define SFX	"hda-intel "
196
#endif
197

198 199 200 201 202 203 204
#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
#ifdef CONFIG_SND_HDA_CODEC_HDMI
#define SUPPORT_VGA_SWITCHEROO
#endif
#endif


L
Linus Torvalds 已提交
205 206 207 208
/*
 * registers
 */
#define ICH6_REG_GCAP			0x00
209 210 211 212 213
#define   ICH6_GCAP_64OK	(1 << 0)   /* 64bit address support */
#define   ICH6_GCAP_NSDO	(3 << 1)   /* # of serial data out signals */
#define   ICH6_GCAP_BSS		(31 << 3)  /* # of bidirectional streams */
#define   ICH6_GCAP_ISS		(15 << 8)  /* # of input streams */
#define   ICH6_GCAP_OSS		(15 << 12) /* # of output streams */
L
Linus Torvalds 已提交
214 215 216 217 218
#define ICH6_REG_VMIN			0x02
#define ICH6_REG_VMAJ			0x03
#define ICH6_REG_OUTPAY			0x04
#define ICH6_REG_INPAY			0x06
#define ICH6_REG_GCTL			0x08
219
#define   ICH6_GCTL_RESET	(1 << 0)   /* controller reset */
220 221
#define   ICH6_GCTL_FCNTRL	(1 << 1)   /* flush control */
#define   ICH6_GCTL_UNSOL	(1 << 8)   /* accept unsol. response enable */
L
Linus Torvalds 已提交
222 223 224
#define ICH6_REG_WAKEEN			0x0c
#define ICH6_REG_STATESTS		0x0e
#define ICH6_REG_GSTS			0x10
225
#define   ICH6_GSTS_FSTS	(1 << 1)   /* flush status */
L
Linus Torvalds 已提交
226 227
#define ICH6_REG_INTCTL			0x20
#define ICH6_REG_INTSTS			0x24
228
#define ICH6_REG_WALLCLK		0x30	/* 24Mhz source */
229 230
#define ICH6_REG_OLD_SSYNC		0x34	/* SSYNC for old ICH */
#define ICH6_REG_SSYNC			0x38
L
Linus Torvalds 已提交
231 232 233
#define ICH6_REG_CORBLBASE		0x40
#define ICH6_REG_CORBUBASE		0x44
#define ICH6_REG_CORBWP			0x48
234 235
#define ICH6_REG_CORBRP			0x4a
#define   ICH6_CORBRP_RST	(1 << 15)  /* read pointer reset */
L
Linus Torvalds 已提交
236
#define ICH6_REG_CORBCTL		0x4c
237 238
#define   ICH6_CORBCTL_RUN	(1 << 1)   /* enable DMA */
#define   ICH6_CORBCTL_CMEIE	(1 << 0)   /* enable memory error irq */
L
Linus Torvalds 已提交
239
#define ICH6_REG_CORBSTS		0x4d
240
#define   ICH6_CORBSTS_CMEI	(1 << 0)   /* memory error indication */
L
Linus Torvalds 已提交
241 242 243 244 245
#define ICH6_REG_CORBSIZE		0x4e

#define ICH6_REG_RIRBLBASE		0x50
#define ICH6_REG_RIRBUBASE		0x54
#define ICH6_REG_RIRBWP			0x58
246
#define   ICH6_RIRBWP_RST	(1 << 15)  /* write pointer reset */
L
Linus Torvalds 已提交
247 248
#define ICH6_REG_RINTCNT		0x5a
#define ICH6_REG_RIRBCTL		0x5c
249 250 251
#define   ICH6_RBCTL_IRQ_EN	(1 << 0)   /* enable IRQ */
#define   ICH6_RBCTL_DMA_EN	(1 << 1)   /* enable DMA */
#define   ICH6_RBCTL_OVERRUN_EN	(1 << 2)   /* enable overrun irq */
L
Linus Torvalds 已提交
252
#define ICH6_REG_RIRBSTS		0x5d
253 254
#define   ICH6_RBSTS_IRQ	(1 << 0)   /* response irq */
#define   ICH6_RBSTS_OVERRUN	(1 << 2)   /* overrun irq */
L
Linus Torvalds 已提交
255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289
#define ICH6_REG_RIRBSIZE		0x5e

#define ICH6_REG_IC			0x60
#define ICH6_REG_IR			0x64
#define ICH6_REG_IRS			0x68
#define   ICH6_IRS_VALID	(1<<1)
#define   ICH6_IRS_BUSY		(1<<0)

#define ICH6_REG_DPLBASE		0x70
#define ICH6_REG_DPUBASE		0x74
#define   ICH6_DPLBASE_ENABLE	0x1	/* Enable position buffer */

/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };

/* stream register offsets from stream base */
#define ICH6_REG_SD_CTL			0x00
#define ICH6_REG_SD_STS			0x03
#define ICH6_REG_SD_LPIB		0x04
#define ICH6_REG_SD_CBL			0x08
#define ICH6_REG_SD_LVI			0x0c
#define ICH6_REG_SD_FIFOW		0x0e
#define ICH6_REG_SD_FIFOSIZE		0x10
#define ICH6_REG_SD_FORMAT		0x12
#define ICH6_REG_SD_BDLPL		0x18
#define ICH6_REG_SD_BDLPU		0x1c

/* PCI space */
#define ICH6_PCIREG_TCSEL	0x44

/*
 * other constants
 */

/* max number of SDs */
290 291 292 293 294 295 296 297
/* ICH, ATI and VIA have 4 playback and 4 capture */
#define ICH6_NUM_CAPTURE	4
#define ICH6_NUM_PLAYBACK	4

/* ULI has 6 playback and 5 capture */
#define ULI_NUM_CAPTURE		5
#define ULI_NUM_PLAYBACK	6

298 299 300 301
/* ATI HDMI has 1 playback and 0 capture */
#define ATIHDMI_NUM_CAPTURE	0
#define ATIHDMI_NUM_PLAYBACK	1

302 303 304 305
/* TERA has 4 playback and 3 capture */
#define TERA_NUM_CAPTURE	3
#define TERA_NUM_PLAYBACK	4

306 307 308
/* this number is statically defined for simplicity */
#define MAX_AZX_DEV		16

L
Linus Torvalds 已提交
309
/* max number of fragments - we may use more if allocating more pages for BDL */
T
Takashi Iwai 已提交
310 311 312
#define BDL_SIZE		4096
#define AZX_MAX_BDL_ENTRIES	(BDL_SIZE / 16)
#define AZX_MAX_FRAG		32
L
Linus Torvalds 已提交
313 314 315 316 317 318 319 320
/* max buffer size - no h/w limit, you can increase as you like */
#define AZX_MAX_BUF_SIZE	(1024*1024*1024)

/* RIRB int mask: overrun[2], response[0] */
#define RIRB_INT_RESPONSE	0x01
#define RIRB_INT_OVERRUN	0x04
#define RIRB_INT_MASK		0x05

321
/* STATESTS int mask: S3,SD2,SD1,SD0 */
322 323
#define AZX_MAX_CODECS		8
#define AZX_DEFAULT_CODECS	4
324
#define STATESTS_INT_MASK	((1 << AZX_MAX_CODECS) - 1)
L
Linus Torvalds 已提交
325 326 327 328

/* SD_CTL bits */
#define SD_CTL_STREAM_RESET	0x01	/* stream reset bit */
#define SD_CTL_DMA_START	0x02	/* stream DMA start bit */
329 330 331
#define SD_CTL_STRIPE		(3 << 16)	/* stripe control */
#define SD_CTL_TRAFFIC_PRIO	(1 << 18)	/* traffic priority */
#define SD_CTL_DIR		(1 << 19)	/* bi-directional stream */
L
Linus Torvalds 已提交
332 333 334 335 336 337 338
#define SD_CTL_STREAM_TAG_MASK	(0xf << 20)
#define SD_CTL_STREAM_TAG_SHIFT	20

/* SD_CTL and SD_STS */
#define SD_INT_DESC_ERR		0x10	/* descriptor error interrupt */
#define SD_INT_FIFO_ERR		0x08	/* FIFO error interrupt */
#define SD_INT_COMPLETE		0x04	/* completion interrupt */
339 340
#define SD_INT_MASK		(SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
				 SD_INT_COMPLETE)
L
Linus Torvalds 已提交
341 342 343 344 345

/* SD_STS */
#define SD_STS_FIFO_READY	0x20	/* FIFO ready */

/* INTCTL and INTSTS */
346 347 348
#define ICH6_INT_ALL_STREAM	0xff	   /* all stream interrupts */
#define ICH6_INT_CTRL_EN	0x40000000 /* controller interrupt enable bit */
#define ICH6_INT_GLOBAL_EN	0x80000000 /* global interrupt enable bit */
L
Linus Torvalds 已提交
349 350 351 352 353

/* below are so far hardcoded - should read registers in future */
#define ICH6_MAX_CORB_ENTRIES	256
#define ICH6_MAX_RIRB_ENTRIES	256

354 355
/* position fix mode */
enum {
356
	POS_FIX_AUTO,
T
Takashi Iwai 已提交
357
	POS_FIX_LPIB,
358
	POS_FIX_POSBUF,
359
	POS_FIX_VIACOMBO,
360
	POS_FIX_COMBO,
361
};
L
Linus Torvalds 已提交
362

363 364 365 366
/* Defines for ATI HD Audio support in SB450 south bridge */
#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR   0x42
#define ATI_SB450_HDAUDIO_ENABLE_SNOOP      0x02

V
Vinod G 已提交
367 368 369
/* Defines for Nvidia HDA support */
#define NVIDIA_HDA_TRANSREG_ADDR      0x4e
#define NVIDIA_HDA_ENABLE_COHBITS     0x0f
370 371 372
#define NVIDIA_HDA_ISTRM_COH          0x4d
#define NVIDIA_HDA_OSTRM_COH          0x4c
#define NVIDIA_HDA_ENABLE_COHBIT      0x01
373

T
Takashi Iwai 已提交
374 375 376 377
/* Defines for Intel SCH HDA snoop control */
#define INTEL_SCH_HDA_DEVC      0x78
#define INTEL_SCH_HDA_DEVC_NOSNOOP       (0x1<<11)

378 379 380 381 382
/* Define IN stream 0 FIFO size offset in VIA controller */
#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET	0x90
/* Define VIA HD Audio Device ID*/
#define VIA_HDAC_DEVICE_ID		0x3288

383 384
/* HD Audio class code */
#define PCI_CLASS_MULTIMEDIA_HD_AUDIO	0x0403
T
Takashi Iwai 已提交
385

L
Linus Torvalds 已提交
386 387 388
/*
 */

389
struct azx_dev {
T
Takashi Iwai 已提交
390
	struct snd_dma_buffer bdl; /* BDL buffer */
391
	u32 *posbuf;		/* position buffer pointer */
L
Linus Torvalds 已提交
392

393
	unsigned int bufsize;	/* size of the play buffer in bytes */
394
	unsigned int period_bytes; /* size of the period in bytes */
395 396
	unsigned int frags;	/* number for period in the play buffer */
	unsigned int fifo_size;	/* FIFO size */
397 398
	unsigned long start_wallclk;	/* start + minimum wallclk */
	unsigned long period_wallclk;	/* wallclk for period */
L
Linus Torvalds 已提交
399

400
	void __iomem *sd_addr;	/* stream descriptor pointer */
L
Linus Torvalds 已提交
401

402
	u32 sd_int_sta_mask;	/* stream int status mask */
L
Linus Torvalds 已提交
403 404

	/* pcm support */
405 406 407 408 409 410
	struct snd_pcm_substream *substream;	/* assigned substream,
						 * set in PCM open
						 */
	unsigned int format_val;	/* format value to be set in the
					 * controller and the codec
					 */
L
Linus Torvalds 已提交
411 412
	unsigned char stream_tag;	/* assigned stream */
	unsigned char index;		/* stream index */
413
	int assigned_key;		/* last device# key assigned to */
L
Linus Torvalds 已提交
414

415 416
	unsigned int opened :1;
	unsigned int running :1;
417
	unsigned int irq_pending :1;
418 419
	unsigned int prepared:1;
	unsigned int locked:1;
420 421 422 423 424 425
	/*
	 * For VIA:
	 *  A flag to ensure DMA position is 0
	 *  when link position is not greater than FIFO size
	 */
	unsigned int insufficient :1;
T
Takashi Iwai 已提交
426
	unsigned int wc_marked:1;
427
	unsigned int no_period_wakeup:1;
428 429 430

	struct timecounter  azx_tc;
	struct cyclecounter azx_cc;
431 432 433 434

#ifdef CONFIG_SND_HDA_DSP_LOADER
	struct mutex dsp_mutex;
#endif
L
Linus Torvalds 已提交
435 436
};

437 438 439 440 441 442 443 444 445 446 447 448 449
/* DSP lock helpers */
#ifdef CONFIG_SND_HDA_DSP_LOADER
#define dsp_lock_init(dev)	mutex_init(&(dev)->dsp_mutex)
#define dsp_lock(dev)		mutex_lock(&(dev)->dsp_mutex)
#define dsp_unlock(dev)		mutex_unlock(&(dev)->dsp_mutex)
#define dsp_is_locked(dev)	((dev)->locked)
#else
#define dsp_lock_init(dev)	do {} while (0)
#define dsp_lock(dev)		do {} while (0)
#define dsp_unlock(dev)		do {} while (0)
#define dsp_is_locked(dev)	0
#endif

L
Linus Torvalds 已提交
450
/* CORB/RIRB */
451
struct azx_rb {
L
Linus Torvalds 已提交
452 453 454 455 456 457
	u32 *buf;		/* CORB/RIRB buffer
				 * Each CORB entry is 4byte, RIRB is 8byte
				 */
	dma_addr_t addr;	/* physical address of CORB/RIRB buffer */
	/* for RIRB */
	unsigned short rp, wp;	/* read/write pointers */
458 459
	int cmds[AZX_MAX_CODECS];	/* number of pending requests */
	u32 res[AZX_MAX_CODECS];	/* last read value */
L
Linus Torvalds 已提交
460 461
};

462 463 464 465 466 467 468 469
struct azx_pcm {
	struct azx *chip;
	struct snd_pcm *pcm;
	struct hda_codec *codec;
	struct hda_pcm_stream *hinfo[2];
	struct list_head list;
};

470 471
struct azx {
	struct snd_card *card;
L
Linus Torvalds 已提交
472
	struct pci_dev *pci;
473
	int dev_index;
L
Linus Torvalds 已提交
474

475 476
	/* chip type specific */
	int driver_type;
477
	unsigned int driver_caps;
478 479 480 481 482 483
	int playback_streams;
	int playback_index_offset;
	int capture_streams;
	int capture_index_offset;
	int num_streams;

L
Linus Torvalds 已提交
484 485 486 487 488 489 490
	/* pci resources */
	unsigned long addr;
	void __iomem *remap_addr;
	int irq;

	/* locks */
	spinlock_t reg_lock;
491
	struct mutex open_mutex;
492
	struct completion probe_wait;
L
Linus Torvalds 已提交
493

494
	/* streams (x num_streams) */
495
	struct azx_dev *azx_dev;
L
Linus Torvalds 已提交
496 497

	/* PCM */
498
	struct list_head pcm_list; /* azx_pcm list */
L
Linus Torvalds 已提交
499 500 501

	/* HD codec */
	unsigned short codec_mask;
502
	int  codec_probe_mask; /* copied from probe_mask option */
L
Linus Torvalds 已提交
503
	struct hda_bus *bus;
504
	unsigned int beep_mode;
L
Linus Torvalds 已提交
505 506

	/* CORB/RIRB */
507 508
	struct azx_rb corb;
	struct azx_rb rirb;
L
Linus Torvalds 已提交
509

T
Takashi Iwai 已提交
510
	/* CORB/RIRB and position buffers */
L
Linus Torvalds 已提交
511 512
	struct snd_dma_buffer rb;
	struct snd_dma_buffer posbuf;
513

514 515 516 517
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	const struct firmware *fw;
#endif

518
	/* flags */
519
	int position_fix[2]; /* for both playback/capture streams */
520
	int poll_count;
521
	unsigned int running :1;
522 523 524
	unsigned int initialized :1;
	unsigned int single_cmd :1;
	unsigned int polling_mode :1;
525
	unsigned int msi :1;
526
	unsigned int irq_pending_warned :1;
527
	unsigned int probing :1; /* codec probing phase */
T
Takashi Iwai 已提交
528
	unsigned int snoop:1;
529
	unsigned int align_buffer_size:1;
530 531 532 533
	unsigned int region_requested:1;

	/* VGA-switcheroo setup */
	unsigned int use_vga_switcheroo:1;
534
	unsigned int vga_switcheroo_registered:1;
535 536
	unsigned int init_failed:1; /* delayed init failed */
	unsigned int disabled:1; /* disabled by VGA-switcher */
537 538

	/* for debugging */
539
	unsigned int last_cmd[AZX_MAX_CODECS];
540 541 542

	/* for pending irqs */
	struct work_struct irq_pending_work;
T
Takashi Iwai 已提交
543 544 545

	/* reboot notifier (for mysterious hangup problem at power-down) */
	struct notifier_block reboot_notifier;
546 547 548

	/* card list (for power_save trigger) */
	struct list_head list;
549 550 551 552

#ifdef CONFIG_SND_HDA_DSP_LOADER
	struct azx_dev saved_azx_dev;
#endif
L
Linus Torvalds 已提交
553 554
};

555 556 557
#define CREATE_TRACE_POINTS
#include "hda_intel_trace.h"

558 559 560
/* driver types */
enum {
	AZX_DRIVER_ICH,
561
	AZX_DRIVER_PCH,
562
	AZX_DRIVER_SCH,
563
	AZX_DRIVER_ATI,
564
	AZX_DRIVER_ATIHDMI,
565
	AZX_DRIVER_ATIHDMI_NS,
566 567 568
	AZX_DRIVER_VIA,
	AZX_DRIVER_SIS,
	AZX_DRIVER_ULI,
V
Vinod G 已提交
569
	AZX_DRIVER_NVIDIA,
570
	AZX_DRIVER_TERA,
571
	AZX_DRIVER_CTX,
572
	AZX_DRIVER_CTHDA,
573
	AZX_DRIVER_GENERIC,
574
	AZX_NUM_DRIVERS, /* keep this as last entry */
575 576
};

577 578 579 580 581 582 583 584 585 586 587 588 589 590
/* driver quirks (capabilities) */
/* bits 0-7 are used for indicating driver type */
#define AZX_DCAPS_NO_TCSEL	(1 << 8)	/* No Intel TCSEL bit */
#define AZX_DCAPS_NO_MSI	(1 << 9)	/* No MSI support */
#define AZX_DCAPS_ATI_SNOOP	(1 << 10)	/* ATI snoop enable */
#define AZX_DCAPS_NVIDIA_SNOOP	(1 << 11)	/* Nvidia snoop enable */
#define AZX_DCAPS_SCH_SNOOP	(1 << 12)	/* SCH/PCH snoop enable */
#define AZX_DCAPS_RIRB_DELAY	(1 << 13)	/* Long delay in read loop */
#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14)	/* Put a delay before read */
#define AZX_DCAPS_CTX_WORKAROUND (1 << 15)	/* X-Fi workaround */
#define AZX_DCAPS_POSFIX_LPIB	(1 << 16)	/* Use LPIB as default */
#define AZX_DCAPS_POSFIX_VIA	(1 << 17)	/* Use VIACOMBO as default */
#define AZX_DCAPS_NO_64BIT	(1 << 18)	/* No 64bit address */
#define AZX_DCAPS_SYNC_WRITE	(1 << 19)	/* sync each cmd write */
591
#define AZX_DCAPS_OLD_SSYNC	(1 << 20)	/* Old SSYNC reg for ICH */
592
#define AZX_DCAPS_BUFSIZE	(1 << 21)	/* no buffer size alignment */
593
#define AZX_DCAPS_ALIGN_BUFSIZE	(1 << 22)	/* buffer size alignment */
594
#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23)	/* BDLE in 4k boundary */
595
#define AZX_DCAPS_COUNT_LPIB_DELAY  (1 << 25)	/* Take LPIB as delay */
596 597 598
#define AZX_DCAPS_PM_RUNTIME	(1 << 26)	/* runtime PM support */

/* quirks for Intel PCH */
599
#define AZX_DCAPS_INTEL_PCH_NOPM \
600
	(AZX_DCAPS_SCH_SNOOP | AZX_DCAPS_BUFSIZE | \
601 602 603 604
	 AZX_DCAPS_COUNT_LPIB_DELAY)

#define AZX_DCAPS_INTEL_PCH \
	(AZX_DCAPS_INTEL_PCH_NOPM | AZX_DCAPS_PM_RUNTIME)
605 606 607 608 609 610 611 612 613 614 615 616

/* quirks for ATI SB / AMD Hudson */
#define AZX_DCAPS_PRESET_ATI_SB \
	(AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
	 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)

/* quirks for ATI/AMD HDMI */
#define AZX_DCAPS_PRESET_ATI_HDMI \
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)

/* quirks for Nvidia */
#define AZX_DCAPS_PRESET_NVIDIA \
617
	(AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
618
	 AZX_DCAPS_ALIGN_BUFSIZE | AZX_DCAPS_NO_64BIT)
619

620 621 622
#define AZX_DCAPS_PRESET_CTHDA \
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)

623 624 625 626
/*
 * VGA-switcher support
 */
#ifdef SUPPORT_VGA_SWITCHEROO
627 628 629 630 631
#define use_vga_switcheroo(chip)	((chip)->use_vga_switcheroo)
#else
#define use_vga_switcheroo(chip)	0
#endif

632
static char *driver_short_names[] = {
633
	[AZX_DRIVER_ICH] = "HDA Intel",
634
	[AZX_DRIVER_PCH] = "HDA Intel PCH",
635
	[AZX_DRIVER_SCH] = "HDA Intel MID",
636
	[AZX_DRIVER_ATI] = "HDA ATI SB",
637
	[AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
638
	[AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
639 640
	[AZX_DRIVER_VIA] = "HDA VIA VT82xx",
	[AZX_DRIVER_SIS] = "HDA SIS966",
V
Vinod G 已提交
641 642
	[AZX_DRIVER_ULI] = "HDA ULI M5461",
	[AZX_DRIVER_NVIDIA] = "HDA NVidia",
643
	[AZX_DRIVER_TERA] = "HDA Teradici", 
644
	[AZX_DRIVER_CTX] = "HDA Creative", 
645
	[AZX_DRIVER_CTHDA] = "HDA Creative",
646
	[AZX_DRIVER_GENERIC] = "HD-Audio Generic",
647 648
};

L
Linus Torvalds 已提交
649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678
/*
 * macros for easy use
 */
#define azx_writel(chip,reg,value) \
	writel(value, (chip)->remap_addr + ICH6_REG_##reg)
#define azx_readl(chip,reg) \
	readl((chip)->remap_addr + ICH6_REG_##reg)
#define azx_writew(chip,reg,value) \
	writew(value, (chip)->remap_addr + ICH6_REG_##reg)
#define azx_readw(chip,reg) \
	readw((chip)->remap_addr + ICH6_REG_##reg)
#define azx_writeb(chip,reg,value) \
	writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
#define azx_readb(chip,reg) \
	readb((chip)->remap_addr + ICH6_REG_##reg)

#define azx_sd_writel(dev,reg,value) \
	writel(value, (dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_readl(dev,reg) \
	readl((dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_writew(dev,reg,value) \
	writew(value, (dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_readw(dev,reg) \
	readw((dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_writeb(dev,reg,value) \
	writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_readb(dev,reg) \
	readb((dev)->sd_addr + ICH6_REG_##reg)

/* for pcm support */
679
#define get_azx_dev(substream) (substream->runtime->private_data)
L
Linus Torvalds 已提交
680

T
Takashi Iwai 已提交
681
#ifdef CONFIG_X86
682
static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on)
T
Takashi Iwai 已提交
683
{
684 685
	int pages;

T
Takashi Iwai 已提交
686 687
	if (azx_snoop(chip))
		return;
688 689 690 691 692 693
	if (!dmab || !dmab->area || !dmab->bytes)
		return;

#ifdef CONFIG_SND_DMA_SGBUF
	if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) {
		struct snd_sg_buf *sgbuf = dmab->private_data;
T
Takashi Iwai 已提交
694
		if (on)
695
			set_pages_array_wc(sgbuf->page_table, sgbuf->pages);
T
Takashi Iwai 已提交
696
		else
697 698
			set_pages_array_wb(sgbuf->page_table, sgbuf->pages);
		return;
T
Takashi Iwai 已提交
699
	}
700 701 702 703 704 705 706
#endif

	pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT;
	if (on)
		set_memory_wc((unsigned long)dmab->area, pages);
	else
		set_memory_wb((unsigned long)dmab->area, pages);
T
Takashi Iwai 已提交
707 708 709 710 711
}

static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
712
	__mark_pages_wc(chip, buf, on);
T
Takashi Iwai 已提交
713 714
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
715
				   struct snd_pcm_substream *substream, bool on)
T
Takashi Iwai 已提交
716 717
{
	if (azx_dev->wc_marked != on) {
718
		__mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on);
T
Takashi Iwai 已提交
719 720 721 722 723 724 725 726 727 728
		azx_dev->wc_marked = on;
	}
}
#else
/* NOP for other archs */
static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
729
				   struct snd_pcm_substream *substream, bool on)
T
Takashi Iwai 已提交
730 731 732 733
{
}
#endif

734
static int azx_acquire_irq(struct azx *chip, int do_disconnect);
735
static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
L
Linus Torvalds 已提交
736 737 738 739 740 741 742
/*
 * Interface for HD codec
 */

/*
 * CORB / RIRB interface
 */
743
static int azx_alloc_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
744 745 746 747
{
	int err;

	/* single page (at least 4096 bytes) must suffice for both ringbuffes */
748 749
	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
				  snd_dma_pci_data(chip->pci),
L
Linus Torvalds 已提交
750 751
				  PAGE_SIZE, &chip->rb);
	if (err < 0) {
752
		snd_printk(KERN_ERR SFX "%s: cannot allocate CORB/RIRB\n", pci_name(chip->pci));
L
Linus Torvalds 已提交
753 754
		return err;
	}
T
Takashi Iwai 已提交
755
	mark_pages_wc(chip, &chip->rb, true);
L
Linus Torvalds 已提交
756 757 758
	return 0;
}

759
static void azx_init_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
760
{
761
	spin_lock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
762 763 764 765
	/* CORB set up */
	chip->corb.addr = chip->rb.addr;
	chip->corb.buf = (u32 *)chip->rb.area;
	azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
T
Takashi Iwai 已提交
766
	azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
L
Linus Torvalds 已提交
767

768 769
	/* set the corb size to 256 entries (ULI requires explicitly) */
	azx_writeb(chip, CORBSIZE, 0x02);
L
Linus Torvalds 已提交
770 771 772
	/* set the corb write pointer to 0 */
	azx_writew(chip, CORBWP, 0);
	/* reset the corb hw read pointer */
773
	azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
L
Linus Torvalds 已提交
774
	/* enable corb dma */
775
	azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
L
Linus Torvalds 已提交
776 777 778 779

	/* RIRB set up */
	chip->rirb.addr = chip->rb.addr + 2048;
	chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
780 781
	chip->rirb.wp = chip->rirb.rp = 0;
	memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
L
Linus Torvalds 已提交
782
	azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
T
Takashi Iwai 已提交
783
	azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
L
Linus Torvalds 已提交
784

785 786
	/* set the rirb size to 256 entries (ULI requires explicitly) */
	azx_writeb(chip, RIRBSIZE, 0x02);
L
Linus Torvalds 已提交
787
	/* reset the rirb hw write pointer */
788
	azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
L
Linus Torvalds 已提交
789
	/* set N=1, get RIRB response interrupt for new entry */
790
	if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
791 792 793
		azx_writew(chip, RINTCNT, 0xc0);
	else
		azx_writew(chip, RINTCNT, 1);
L
Linus Torvalds 已提交
794 795
	/* enable rirb dma and response irq */
	azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
796
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
797 798
}

799
static void azx_free_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
800
{
801
	spin_lock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
802 803 804
	/* disable ringbuffer DMAs */
	azx_writeb(chip, RIRBCTL, 0);
	azx_writeb(chip, CORBCTL, 0);
805
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
806 807
}

808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829
static unsigned int azx_command_addr(u32 cmd)
{
	unsigned int addr = cmd >> 28;

	if (addr >= AZX_MAX_CODECS) {
		snd_BUG();
		addr = 0;
	}

	return addr;
}

static unsigned int azx_response_addr(u32 res)
{
	unsigned int addr = res & 0xf;

	if (addr >= AZX_MAX_CODECS) {
		snd_BUG();
		addr = 0;
	}

	return addr;
L
Linus Torvalds 已提交
830 831 832
}

/* send a command */
833
static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
L
Linus Torvalds 已提交
834
{
835
	struct azx *chip = bus->private_data;
836
	unsigned int addr = azx_command_addr(val);
T
Takashi Iwai 已提交
837
	unsigned int wp, rp;
L
Linus Torvalds 已提交
838

839 840
	spin_lock_irq(&chip->reg_lock);

L
Linus Torvalds 已提交
841
	/* add command to corb */
842 843 844 845
	wp = azx_readw(chip, CORBWP);
	if (wp == 0xffff) {
		/* something wrong, controller likely turned to D3 */
		spin_unlock_irq(&chip->reg_lock);
T
Takashi Iwai 已提交
846
		return -EIO;
847
	}
L
Linus Torvalds 已提交
848 849 850
	wp++;
	wp %= ICH6_MAX_CORB_ENTRIES;

T
Takashi Iwai 已提交
851 852 853 854 855 856 857
	rp = azx_readw(chip, CORBRP);
	if (wp == rp) {
		/* oops, it's full */
		spin_unlock_irq(&chip->reg_lock);
		return -EAGAIN;
	}

858
	chip->rirb.cmds[addr]++;
L
Linus Torvalds 已提交
859 860
	chip->corb.buf[wp] = cpu_to_le32(val);
	azx_writel(chip, CORBWP, wp);
861

L
Linus Torvalds 已提交
862 863 864 865 866 867 868 869
	spin_unlock_irq(&chip->reg_lock);

	return 0;
}

#define ICH6_RIRB_EX_UNSOL_EV	(1<<4)

/* retrieve RIRB entry - called from interrupt handler */
870
static void azx_update_rirb(struct azx *chip)
L
Linus Torvalds 已提交
871 872
{
	unsigned int rp, wp;
873
	unsigned int addr;
L
Linus Torvalds 已提交
874 875
	u32 res, res_ex;

876 877 878 879 880 881
	wp = azx_readw(chip, RIRBWP);
	if (wp == 0xffff) {
		/* something wrong, controller likely turned to D3 */
		return;
	}

L
Linus Torvalds 已提交
882 883 884
	if (wp == chip->rirb.wp)
		return;
	chip->rirb.wp = wp;
885

L
Linus Torvalds 已提交
886 887 888 889 890 891 892
	while (chip->rirb.rp != wp) {
		chip->rirb.rp++;
		chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;

		rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
		res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
		res = le32_to_cpu(chip->rirb.buf[rp]);
893
		addr = azx_response_addr(res_ex);
L
Linus Torvalds 已提交
894 895
		if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
			snd_hda_queue_unsol_event(chip->bus, res, res_ex);
896 897
		else if (chip->rirb.cmds[addr]) {
			chip->rirb.res[addr] = res;
T
Takashi Iwai 已提交
898
			smp_wmb();
899
			chip->rirb.cmds[addr]--;
900
		} else
901
			snd_printk(KERN_ERR SFX "%s: spurious response %#x:%#x, "
902
				   "last cmd=%#08x\n",
903
				   pci_name(chip->pci),
904 905
				   res, res_ex,
				   chip->last_cmd[addr]);
L
Linus Torvalds 已提交
906 907 908 909
	}
}

/* receive a response */
910 911
static unsigned int azx_rirb_get_response(struct hda_bus *bus,
					  unsigned int addr)
L
Linus Torvalds 已提交
912
{
913
	struct azx *chip = bus->private_data;
914
	unsigned long timeout;
915
	unsigned long loopcounter;
916
	int do_poll = 0;
L
Linus Torvalds 已提交
917

918 919
 again:
	timeout = jiffies + msecs_to_jiffies(1000);
920 921

	for (loopcounter = 0;; loopcounter++) {
922
		if (chip->polling_mode || do_poll) {
923 924 925 926
			spin_lock_irq(&chip->reg_lock);
			azx_update_rirb(chip);
			spin_unlock_irq(&chip->reg_lock);
		}
927
		if (!chip->rirb.cmds[addr]) {
T
Takashi Iwai 已提交
928
			smp_rmb();
929
			bus->rirb_error = 0;
930 931 932

			if (!do_poll)
				chip->poll_count = 0;
933
			return chip->rirb.res[addr]; /* the last value */
T
Takashi Iwai 已提交
934
		}
935 936
		if (time_after(jiffies, timeout))
			break;
937
		if (bus->needs_damn_long_delay || loopcounter > 3000)
938 939 940 941 942
			msleep(2); /* temporary workaround */
		else {
			udelay(10);
			cond_resched();
		}
943
	}
944

945 946 947
	if (!bus->no_response_fallback)
		return -1;

948
	if (!chip->polling_mode && chip->poll_count < 2) {
949
		snd_printdd(SFX "%s: azx_get_response timeout, "
950
			   "polling the codec once: last cmd=0x%08x\n",
951
			   pci_name(chip->pci), chip->last_cmd[addr]);
952 953 954 955 956 957
		do_poll = 1;
		chip->poll_count++;
		goto again;
	}


958
	if (!chip->polling_mode) {
959
		snd_printk(KERN_WARNING SFX "%s: azx_get_response timeout, "
960
			   "switching to polling mode: last cmd=0x%08x\n",
961
			   pci_name(chip->pci), chip->last_cmd[addr]);
962 963 964 965
		chip->polling_mode = 1;
		goto again;
	}

966
	if (chip->msi) {
967
		snd_printk(KERN_WARNING SFX "%s: No response from codec, "
968
			   "disabling MSI: last cmd=0x%08x\n",
969
			   pci_name(chip->pci), chip->last_cmd[addr]);
970 971 972 973
		free_irq(chip->irq, chip);
		chip->irq = -1;
		pci_disable_msi(chip->pci);
		chip->msi = 0;
974 975
		if (azx_acquire_irq(chip, 1) < 0) {
			bus->rirb_error = 1;
976
			return -1;
977
		}
978 979 980
		goto again;
	}

981 982 983 984 985 986 987 988
	if (chip->probing) {
		/* If this critical timeout happens during the codec probing
		 * phase, this is likely an access to a non-existing codec
		 * slot.  Better to return an error and reset the system.
		 */
		return -1;
	}

989 990 991
	/* a fatal communication error; need either to reset or to fallback
	 * to the single_cmd mode
	 */
992
	bus->rirb_error = 1;
993
	if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
994 995 996 997 998 999
		bus->response_reset = 1;
		return -1; /* give a chance to retry */
	}

	snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
		   "switching to single_cmd mode: last cmd=0x%08x\n",
1000
		   chip->last_cmd[addr]);
1001 1002
	chip->single_cmd = 1;
	bus->response_reset = 0;
1003
	/* release CORB/RIRB */
1004
	azx_free_cmd_io(chip);
1005 1006
	/* disable unsolicited responses */
	azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
1007
	return -1;
L
Linus Torvalds 已提交
1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019
}

/*
 * Use the single immediate command instead of CORB/RIRB for simplicity
 *
 * Note: according to Intel, this is not preferred use.  The command was
 *       intended for the BIOS only, and may get confused with unsolicited
 *       responses.  So, we shouldn't use it for normal operation from the
 *       driver.
 *       I left the codes, however, for debugging/testing purposes.
 */

1020
/* receive a response */
1021
static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
1022 1023 1024 1025 1026 1027 1028
{
	int timeout = 50;

	while (timeout--) {
		/* check IRV busy bit */
		if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
			/* reuse rirb.res as the response return value */
1029
			chip->rirb.res[addr] = azx_readl(chip, IR);
1030 1031 1032 1033 1034
			return 0;
		}
		udelay(1);
	}
	if (printk_ratelimit())
1035 1036
		snd_printd(SFX "%s: get_response timeout: IRS=0x%x\n",
			   pci_name(chip->pci), azx_readw(chip, IRS));
1037
	chip->rirb.res[addr] = -1;
1038 1039 1040
	return -EIO;
}

L
Linus Torvalds 已提交
1041
/* send a command */
1042
static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
L
Linus Torvalds 已提交
1043
{
1044
	struct azx *chip = bus->private_data;
1045
	unsigned int addr = azx_command_addr(val);
L
Linus Torvalds 已提交
1046 1047
	int timeout = 50;

1048
	bus->rirb_error = 0;
L
Linus Torvalds 已提交
1049 1050
	while (timeout--) {
		/* check ICB busy bit */
1051
		if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
L
Linus Torvalds 已提交
1052
			/* Clear IRV valid bit */
1053 1054
			azx_writew(chip, IRS, azx_readw(chip, IRS) |
				   ICH6_IRS_VALID);
L
Linus Torvalds 已提交
1055
			azx_writel(chip, IC, val);
1056 1057
			azx_writew(chip, IRS, azx_readw(chip, IRS) |
				   ICH6_IRS_BUSY);
1058
			return azx_single_wait_for_response(chip, addr);
L
Linus Torvalds 已提交
1059 1060 1061
		}
		udelay(1);
	}
1062
	if (printk_ratelimit())
1063 1064
		snd_printd(SFX "%s: send_cmd timeout: IRS=0x%x, val=0x%x\n",
			   pci_name(chip->pci), azx_readw(chip, IRS), val);
L
Linus Torvalds 已提交
1065 1066 1067 1068
	return -EIO;
}

/* receive a response */
1069 1070
static unsigned int azx_single_get_response(struct hda_bus *bus,
					    unsigned int addr)
L
Linus Torvalds 已提交
1071
{
1072
	struct azx *chip = bus->private_data;
1073
	return chip->rirb.res[addr];
L
Linus Torvalds 已提交
1074 1075
}

1076 1077 1078 1079 1080 1081 1082 1083
/*
 * The below are the main callbacks from hda_codec.
 *
 * They are just the skeleton to call sub-callbacks according to the
 * current setting of chip->single_cmd.
 */

/* send a command */
1084
static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
1085
{
1086
	struct azx *chip = bus->private_data;
1087

1088 1089
	if (chip->disabled)
		return 0;
1090
	chip->last_cmd[azx_command_addr(val)] = val;
1091
	if (chip->single_cmd)
1092
		return azx_single_send_cmd(bus, val);
1093
	else
1094
		return azx_corb_send_cmd(bus, val);
1095 1096 1097
}

/* get a response */
1098 1099
static unsigned int azx_get_response(struct hda_bus *bus,
				     unsigned int addr)
1100
{
1101
	struct azx *chip = bus->private_data;
1102 1103
	if (chip->disabled)
		return 0;
1104
	if (chip->single_cmd)
1105
		return azx_single_get_response(bus, addr);
1106
	else
1107
		return azx_rirb_get_response(bus, addr);
1108 1109
}

1110
#ifdef CONFIG_PM
1111
static void azx_power_notify(struct hda_bus *bus, bool power_up);
1112
#endif
1113

1114 1115 1116 1117 1118 1119 1120 1121 1122
#ifdef CONFIG_SND_HDA_DSP_LOADER
static int azx_load_dsp_prepare(struct hda_bus *bus, unsigned int format,
				unsigned int byte_size,
				struct snd_dma_buffer *bufp);
static void azx_load_dsp_trigger(struct hda_bus *bus, bool start);
static void azx_load_dsp_cleanup(struct hda_bus *bus,
				 struct snd_dma_buffer *dmab);
#endif

1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136
/* enter link reset */
static void azx_reset_link(struct azx *chip)
{
	unsigned long timeout;

	/* reset controller */
	azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);

	timeout = jiffies + msecs_to_jiffies(100);
	while ((azx_readb(chip, GCTL) & ICH6_GCTL_RESET) &&
			time_before(jiffies, timeout))
		usleep_range(500, 1000);
}

L
Linus Torvalds 已提交
1137
/* reset codec link */
1138
static int azx_reset(struct azx *chip, int full_reset)
L
Linus Torvalds 已提交
1139
{
1140
	unsigned long timeout;
L
Linus Torvalds 已提交
1141

1142 1143 1144
	if (!full_reset)
		goto __skip;

1145 1146 1147
	/* clear STATESTS */
	azx_writeb(chip, STATESTS, STATESTS_INT_MASK);

L
Linus Torvalds 已提交
1148 1149 1150
	/* reset controller */
	azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);

1151 1152 1153 1154
	timeout = jiffies + msecs_to_jiffies(100);
	while (azx_readb(chip, GCTL) &&
			time_before(jiffies, timeout))
		usleep_range(500, 1000);
L
Linus Torvalds 已提交
1155 1156 1157 1158

	/* delay for >= 100us for codec PLL to settle per spec
	 * Rev 0.9 section 5.5.1
	 */
1159
	usleep_range(500, 1000);
L
Linus Torvalds 已提交
1160 1161 1162 1163

	/* Bring controller out of reset */
	azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);

1164 1165 1166 1167
	timeout = jiffies + msecs_to_jiffies(100);
	while (!azx_readb(chip, GCTL) &&
			time_before(jiffies, timeout))
		usleep_range(500, 1000);
L
Linus Torvalds 已提交
1168

1169
	/* Brent Chartrand said to wait >= 540us for codecs to initialize */
1170
	usleep_range(1000, 1200);
L
Linus Torvalds 已提交
1171

1172
      __skip:
L
Linus Torvalds 已提交
1173
	/* check to see if controller is ready */
1174
	if (!azx_readb(chip, GCTL)) {
1175
		snd_printd(SFX "%s: azx_reset: controller not ready!\n", pci_name(chip->pci));
L
Linus Torvalds 已提交
1176 1177 1178
		return -EBUSY;
	}

M
Matt 已提交
1179
	/* Accept unsolicited responses */
1180 1181 1182
	if (!chip->single_cmd)
		azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
			   ICH6_GCTL_UNSOL);
M
Matt 已提交
1183

L
Linus Torvalds 已提交
1184
	/* detect codecs */
1185
	if (!chip->codec_mask) {
L
Linus Torvalds 已提交
1186
		chip->codec_mask = azx_readw(chip, STATESTS);
1187
		snd_printdd(SFX "%s: codec_mask = 0x%x\n", pci_name(chip->pci), chip->codec_mask);
L
Linus Torvalds 已提交
1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
	}

	return 0;
}


/*
 * Lowlevel interface
 */  

/* enable interrupts */
1199
static void azx_int_enable(struct azx *chip)
L
Linus Torvalds 已提交
1200 1201 1202 1203 1204 1205 1206
{
	/* enable controller CIE and GIE */
	azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
		   ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
}

/* disable interrupts */
1207
static void azx_int_disable(struct azx *chip)
L
Linus Torvalds 已提交
1208 1209 1210 1211
{
	int i;

	/* disable interrupts in stream descriptor */
1212
	for (i = 0; i < chip->num_streams; i++) {
1213
		struct azx_dev *azx_dev = &chip->azx_dev[i];
L
Linus Torvalds 已提交
1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
		azx_sd_writeb(azx_dev, SD_CTL,
			      azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
	}

	/* disable SIE for all streams */
	azx_writeb(chip, INTCTL, 0);

	/* disable controller CIE and GIE */
	azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
		   ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
}

/* clear interrupts */
1227
static void azx_int_clear(struct azx *chip)
L
Linus Torvalds 已提交
1228 1229 1230 1231
{
	int i;

	/* clear stream status */
1232
	for (i = 0; i < chip->num_streams; i++) {
1233
		struct azx_dev *azx_dev = &chip->azx_dev[i];
L
Linus Torvalds 已提交
1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247
		azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
	}

	/* clear STATESTS */
	azx_writeb(chip, STATESTS, STATESTS_INT_MASK);

	/* clear rirb status */
	azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);

	/* clear int status */
	azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
}

/* start a stream */
1248
static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1249
{
1250 1251 1252 1253 1254
	/*
	 * Before stream start, initialize parameter
	 */
	azx_dev->insufficient = 1;

L
Linus Torvalds 已提交
1255
	/* enable SIE */
1256 1257
	azx_writel(chip, INTCTL,
		   azx_readl(chip, INTCTL) | (1 << azx_dev->index));
L
Linus Torvalds 已提交
1258 1259 1260 1261 1262
	/* set DMA start and interrupt mask */
	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
		      SD_CTL_DMA_START | SD_INT_MASK);
}

1263 1264
/* stop DMA */
static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1265 1266 1267 1268
{
	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
		      ~(SD_CTL_DMA_START | SD_INT_MASK));
	azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
1269 1270 1271 1272 1273 1274
}

/* stop a stream */
static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
{
	azx_stream_clear(chip, azx_dev);
L
Linus Torvalds 已提交
1275
	/* disable SIE */
1276 1277
	azx_writel(chip, INTCTL,
		   azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
L
Linus Torvalds 已提交
1278 1279 1280 1281
}


/*
1282
 * reset and start the controller registers
L
Linus Torvalds 已提交
1283
 */
1284
static void azx_init_chip(struct azx *chip, int full_reset)
L
Linus Torvalds 已提交
1285
{
1286 1287
	if (chip->initialized)
		return;
L
Linus Torvalds 已提交
1288 1289

	/* reset controller */
1290
	azx_reset(chip, full_reset);
L
Linus Torvalds 已提交
1291 1292 1293 1294 1295 1296

	/* initialize interrupts */
	azx_int_clear(chip);
	azx_int_enable(chip);

	/* initialize the codec command I/O */
1297 1298
	if (!chip->single_cmd)
		azx_init_cmd_io(chip);
L
Linus Torvalds 已提交
1299

1300 1301
	/* program the position buffer */
	azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
T
Takashi Iwai 已提交
1302
	azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
1303

1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
	chip->initialized = 1;
}

/*
 * initialize the PCI registers
 */
/* update bits in a PCI register byte */
static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
			    unsigned char mask, unsigned char val)
{
	unsigned char data;

	pci_read_config_byte(pci, reg, &data);
	data &= ~mask;
	data |= (val & mask);
	pci_write_config_byte(pci, reg, data);
}

static void azx_init_pci(struct azx *chip)
{
	/* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
	 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
	 * Ensuring these bits are 0 clears playback static on some HD Audio
1327 1328
	 * codecs.
	 * The PCI register TCSEL is defined in the Intel manuals.
1329
	 */
1330
	if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
1331
		snd_printdd(SFX "%s: Clearing TCSEL\n", pci_name(chip->pci));
1332
		update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
1333
	}
1334

1335 1336 1337 1338
	/* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
	 * we need to enable snoop.
	 */
	if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
1339
		snd_printdd(SFX "%s: Setting ATI snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
1340
		update_pci_byte(chip->pci,
T
Takashi Iwai 已提交
1341 1342
				ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
				azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
1343 1344 1345 1346
	}

	/* For NVIDIA HDA, enable snoop */
	if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
1347
		snd_printdd(SFX "%s: Setting Nvidia snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
1348 1349 1350
		update_pci_byte(chip->pci,
				NVIDIA_HDA_TRANSREG_ADDR,
				0x0f, NVIDIA_HDA_ENABLE_COHBITS);
1351 1352 1353 1354 1355 1356
		update_pci_byte(chip->pci,
				NVIDIA_HDA_ISTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
		update_pci_byte(chip->pci,
				NVIDIA_HDA_OSTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
1357 1358 1359 1360
	}

	/* Enable SCH/PCH snoop if needed */
	if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
T
Takashi Iwai 已提交
1361
		unsigned short snoop;
T
Takashi Iwai 已提交
1362
		pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
T
Takashi Iwai 已提交
1363 1364 1365 1366 1367 1368
		if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
		    (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
			snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
			if (!azx_snoop(chip))
				snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
			pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
T
Takashi Iwai 已提交
1369 1370 1371
			pci_read_config_word(chip->pci,
				INTEL_SCH_HDA_DEVC, &snoop);
		}
1372 1373
		snd_printdd(SFX "%s: SCH snoop: %s\n",
				pci_name(chip->pci), (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
T
Takashi Iwai 已提交
1374
				? "Disabled" : "Enabled");
V
Vinod G 已提交
1375
        }
L
Linus Torvalds 已提交
1376 1377 1378
}


1379 1380
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);

L
Linus Torvalds 已提交
1381 1382 1383
/*
 * interrupt handler
 */
1384
static irqreturn_t azx_interrupt(int irq, void *dev_id)
L
Linus Torvalds 已提交
1385
{
1386 1387
	struct azx *chip = dev_id;
	struct azx_dev *azx_dev;
L
Linus Torvalds 已提交
1388
	u32 status;
1389
	u8 sd_status;
1390
	int i, ok;
L
Linus Torvalds 已提交
1391

1392 1393 1394 1395 1396
#ifdef CONFIG_PM_RUNTIME
	if (chip->pci->dev.power.runtime_status != RPM_ACTIVE)
		return IRQ_NONE;
#endif

L
Linus Torvalds 已提交
1397 1398
	spin_lock(&chip->reg_lock);

1399 1400
	if (chip->disabled) {
		spin_unlock(&chip->reg_lock);
1401
		return IRQ_NONE;
1402
	}
1403

L
Linus Torvalds 已提交
1404 1405 1406 1407 1408 1409
	status = azx_readl(chip, INTSTS);
	if (status == 0) {
		spin_unlock(&chip->reg_lock);
		return IRQ_NONE;
	}
	
1410
	for (i = 0; i < chip->num_streams; i++) {
L
Linus Torvalds 已提交
1411 1412
		azx_dev = &chip->azx_dev[i];
		if (status & azx_dev->sd_int_sta_mask) {
1413
			sd_status = azx_sd_readb(azx_dev, SD_STS);
L
Linus Torvalds 已提交
1414
			azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1415 1416
			if (!azx_dev->substream || !azx_dev->running ||
			    !(sd_status & SD_INT_COMPLETE))
1417 1418
				continue;
			/* check whether this IRQ is really acceptable */
1419 1420
			ok = azx_position_ok(chip, azx_dev);
			if (ok == 1) {
1421
				azx_dev->irq_pending = 0;
L
Linus Torvalds 已提交
1422 1423 1424
				spin_unlock(&chip->reg_lock);
				snd_pcm_period_elapsed(azx_dev->substream);
				spin_lock(&chip->reg_lock);
1425
			} else if (ok == 0 && chip->bus && chip->bus->workq) {
1426 1427
				/* bogus IRQ, process it later */
				azx_dev->irq_pending = 1;
T
Takashi Iwai 已提交
1428 1429
				queue_work(chip->bus->workq,
					   &chip->irq_pending_work);
L
Linus Torvalds 已提交
1430 1431 1432 1433 1434 1435 1436
			}
		}
	}

	/* clear rirb int */
	status = azx_readb(chip, RIRBSTS);
	if (status & RIRB_INT_MASK) {
1437
		if (status & RIRB_INT_RESPONSE) {
1438
			if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
1439
				udelay(80);
L
Linus Torvalds 已提交
1440
			azx_update_rirb(chip);
1441
		}
L
Linus Torvalds 已提交
1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455
		azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
	}

#if 0
	/* clear state status int */
	if (azx_readb(chip, STATESTS) & 0x04)
		azx_writeb(chip, STATESTS, 0x04);
#endif
	spin_unlock(&chip->reg_lock);
	
	return IRQ_HANDLED;
}


1456 1457 1458
/*
 * set up a BDL entry
 */
1459
static int setup_bdle(struct azx *chip,
1460
		      struct snd_dma_buffer *dmab,
1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472
		      struct azx_dev *azx_dev, u32 **bdlp,
		      int ofs, int size, int with_ioc)
{
	u32 *bdl = *bdlp;

	while (size > 0) {
		dma_addr_t addr;
		int chunk;

		if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
			return -EINVAL;

1473
		addr = snd_sgbuf_get_addr(dmab, ofs);
1474 1475
		/* program the address field of the BDL entry */
		bdl[0] = cpu_to_le32((u32)addr);
T
Takashi Iwai 已提交
1476
		bdl[1] = cpu_to_le32(upper_32_bits(addr));
1477
		/* program the size field of the BDL entry */
1478
		chunk = snd_sgbuf_get_chunk_size(dmab, ofs, size);
1479 1480 1481 1482 1483 1484
		/* one BDLE cannot cross 4K boundary on CTHDA chips */
		if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
			u32 remain = 0x1000 - (ofs & 0xfff);
			if (chunk > remain)
				chunk = remain;
		}
1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498
		bdl[2] = cpu_to_le32(chunk);
		/* program the IOC to enable interrupt
		 * only when the whole fragment is processed
		 */
		size -= chunk;
		bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
		bdl += 4;
		azx_dev->frags++;
		ofs += chunk;
	}
	*bdlp = bdl;
	return ofs;
}

L
Linus Torvalds 已提交
1499 1500 1501
/*
 * set up BDL entries
 */
1502 1503
static int azx_setup_periods(struct azx *chip,
			     struct snd_pcm_substream *substream,
T
Takashi Iwai 已提交
1504
			     struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1505
{
T
Takashi Iwai 已提交
1506 1507
	u32 *bdl;
	int i, ofs, periods, period_bytes;
1508
	int pos_adj;
L
Linus Torvalds 已提交
1509 1510 1511 1512 1513

	/* reset BDL address */
	azx_sd_writel(azx_dev, SD_BDLPL, 0);
	azx_sd_writel(azx_dev, SD_BDLPU, 0);

1514
	period_bytes = azx_dev->period_bytes;
T
Takashi Iwai 已提交
1515 1516
	periods = azx_dev->bufsize / period_bytes;

L
Linus Torvalds 已提交
1517
	/* program the initial BDL entries */
T
Takashi Iwai 已提交
1518 1519 1520
	bdl = (u32 *)azx_dev->bdl.area;
	ofs = 0;
	azx_dev->frags = 0;
1521
	pos_adj = bdl_pos_adj[chip->dev_index];
1522
	if (!azx_dev->no_period_wakeup && pos_adj > 0) {
1523
		struct snd_pcm_runtime *runtime = substream->runtime;
1524
		int pos_align = pos_adj;
1525
		pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
1526
		if (!pos_adj)
1527 1528 1529 1530
			pos_adj = pos_align;
		else
			pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
				pos_align;
1531 1532
		pos_adj = frames_to_bytes(runtime, pos_adj);
		if (pos_adj >= period_bytes) {
1533 1534
			snd_printk(KERN_WARNING SFX "%s: Too big adjustment %d\n",
				   pci_name(chip->pci), bdl_pos_adj[chip->dev_index]);
1535 1536
			pos_adj = 0;
		} else {
1537 1538
			ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
					 azx_dev,
1539
					 &bdl, ofs, pos_adj, true);
1540 1541
			if (ofs < 0)
				goto error;
T
Takashi Iwai 已提交
1542
		}
1543 1544
	} else
		pos_adj = 0;
1545 1546
	for (i = 0; i < periods; i++) {
		if (i == periods - 1 && pos_adj)
1547 1548
			ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
					 azx_dev, &bdl, ofs,
1549 1550
					 period_bytes - pos_adj, 0);
		else
1551 1552
			ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream),
					 azx_dev, &bdl, ofs,
1553
					 period_bytes,
1554
					 !azx_dev->no_period_wakeup);
1555 1556
		if (ofs < 0)
			goto error;
L
Linus Torvalds 已提交
1557
	}
T
Takashi Iwai 已提交
1558
	return 0;
1559 1560

 error:
1561 1562
	snd_printk(KERN_ERR SFX "%s: Too many BDL entries: buffer=%d, period=%d\n",
		   pci_name(chip->pci), azx_dev->bufsize, period_bytes);
1563
	return -EINVAL;
L
Linus Torvalds 已提交
1564 1565
}

1566 1567
/* reset stream */
static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1568 1569 1570 1571
{
	unsigned char val;
	int timeout;

1572 1573
	azx_stream_clear(chip, azx_dev);

1574 1575
	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
		      SD_CTL_STREAM_RESET);
L
Linus Torvalds 已提交
1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589
	udelay(3);
	timeout = 300;
	while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
	       --timeout)
		;
	val &= ~SD_CTL_STREAM_RESET;
	azx_sd_writeb(azx_dev, SD_CTL, val);
	udelay(3);

	timeout = 300;
	/* waiting for hardware to report that the stream is out of reset */
	while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
	       --timeout)
		;
1590 1591 1592

	/* reset first position - may not be synced with hw at this time */
	*azx_dev->posbuf = 0;
1593
}
L
Linus Torvalds 已提交
1594

1595 1596 1597 1598 1599
/*
 * set up the SD for streaming
 */
static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
{
T
Takashi Iwai 已提交
1600
	unsigned int val;
1601 1602
	/* make sure the run bit is zero for SD */
	azx_stream_clear(chip, azx_dev);
L
Linus Torvalds 已提交
1603
	/* program the stream_tag */
T
Takashi Iwai 已提交
1604 1605 1606 1607 1608 1609
	val = azx_sd_readl(azx_dev, SD_CTL);
	val = (val & ~SD_CTL_STREAM_TAG_MASK) |
		(azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
	if (!azx_snoop(chip))
		val |= SD_CTL_TRAFFIC_PRIO;
	azx_sd_writel(azx_dev, SD_CTL, val);
L
Linus Torvalds 已提交
1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622

	/* program the length of samples in cyclic buffer */
	azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);

	/* program the stream format */
	/* this value needs to be the same as the one programmed */
	azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);

	/* program the stream LVI (last valid index) of the BDL */
	azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);

	/* program the BDL address */
	/* lower BDL address */
T
Takashi Iwai 已提交
1623
	azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
L
Linus Torvalds 已提交
1624
	/* upper BDL address */
T
Takashi Iwai 已提交
1625
	azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
L
Linus Torvalds 已提交
1626

1627
	/* enable the position buffer */
1628 1629
	if (chip->position_fix[0] != POS_FIX_LPIB ||
	    chip->position_fix[1] != POS_FIX_LPIB) {
1630 1631 1632 1633
		if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
			azx_writel(chip, DPLBASE,
				(u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
	}
1634

L
Linus Torvalds 已提交
1635
	/* set the interrupt enable bits in the descriptor control register */
1636 1637
	azx_sd_writel(azx_dev, SD_CTL,
		      azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
L
Linus Torvalds 已提交
1638 1639 1640 1641

	return 0;
}

1642 1643 1644 1645 1646 1647 1648 1649 1650
/*
 * Probe the given codec address
 */
static int probe_codec(struct azx *chip, int addr)
{
	unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
		(AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
	unsigned int res;

1651
	mutex_lock(&chip->bus->cmd_mutex);
1652 1653
	chip->probing = 1;
	azx_send_cmd(chip->bus, cmd);
1654
	res = azx_get_response(chip->bus, addr);
1655
	chip->probing = 0;
1656
	mutex_unlock(&chip->bus->cmd_mutex);
1657 1658
	if (res == -1)
		return -EIO;
1659
	snd_printdd(SFX "%s: codec #%d probed OK\n", pci_name(chip->pci), addr);
1660 1661 1662
	return 0;
}

1663 1664
static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
				 struct hda_pcm *cpcm);
1665
static void azx_stop_chip(struct azx *chip);
L
Linus Torvalds 已提交
1666

1667 1668 1669 1670 1671 1672
static void azx_bus_reset(struct hda_bus *bus)
{
	struct azx *chip = bus->private_data;

	bus->in_reset = 1;
	azx_stop_chip(chip);
1673
	azx_init_chip(chip, 1);
1674
#ifdef CONFIG_PM
1675
	if (chip->initialized) {
1676 1677 1678
		struct azx_pcm *p;
		list_for_each_entry(p, &chip->pcm_list, list)
			snd_pcm_suspend_all(p->pcm);
1679 1680 1681
		snd_hda_suspend(chip->bus);
		snd_hda_resume(chip->bus);
	}
1682
#endif
1683 1684 1685
	bus->in_reset = 0;
}

1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701
static int get_jackpoll_interval(struct azx *chip)
{
	int i = jackpoll_ms[chip->dev_index];
	unsigned int j;
	if (i == 0)
		return 0;
	if (i < 50 || i > 60000)
		j = 0;
	else
		j = msecs_to_jiffies(i);
	if (j == 0)
		snd_printk(KERN_WARNING SFX
			   "jackpoll_ms value out of range: %d\n", i);
	return j;
}

L
Linus Torvalds 已提交
1702 1703 1704 1705
/*
 * Codec initialization
 */

1706
/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1707
static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
1708
	[AZX_DRIVER_NVIDIA] = 8,
1709
	[AZX_DRIVER_TERA] = 1,
1710 1711
};

1712
static int azx_codec_create(struct azx *chip, const char *model)
L
Linus Torvalds 已提交
1713 1714
{
	struct hda_bus_template bus_temp;
1715 1716
	int c, codecs, err;
	int max_slots;
L
Linus Torvalds 已提交
1717 1718 1719 1720 1721

	memset(&bus_temp, 0, sizeof(bus_temp));
	bus_temp.private_data = chip;
	bus_temp.modelname = model;
	bus_temp.pci = chip->pci;
1722 1723
	bus_temp.ops.command = azx_send_cmd;
	bus_temp.ops.get_response = azx_get_response;
1724
	bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
1725
	bus_temp.ops.bus_reset = azx_bus_reset;
1726
#ifdef CONFIG_PM
1727
	bus_temp.power_save = &power_save;
1728 1729
	bus_temp.ops.pm_notify = azx_power_notify;
#endif
1730 1731 1732 1733 1734
#ifdef CONFIG_SND_HDA_DSP_LOADER
	bus_temp.ops.load_dsp_prepare = azx_load_dsp_prepare;
	bus_temp.ops.load_dsp_trigger = azx_load_dsp_trigger;
	bus_temp.ops.load_dsp_cleanup = azx_load_dsp_cleanup;
#endif
L
Linus Torvalds 已提交
1735

1736 1737
	err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
	if (err < 0)
L
Linus Torvalds 已提交
1738 1739
		return err;

1740
	if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1741
		snd_printd(SFX "%s: Enable delay in RIRB handling\n", pci_name(chip->pci));
1742
		chip->bus->needs_damn_long_delay = 1;
1743
	}
1744

1745
	codecs = 0;
1746 1747
	max_slots = azx_max_codecs[chip->driver_type];
	if (!max_slots)
1748
		max_slots = AZX_DEFAULT_CODECS;
1749 1750 1751

	/* First try to probe all given codec slots */
	for (c = 0; c < max_slots; c++) {
1752
		if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
1753 1754 1755 1756
			if (probe_codec(chip, c) < 0) {
				/* Some BIOSen give you wrong codec addresses
				 * that don't exist
				 */
1757
				snd_printk(KERN_WARNING SFX
1758 1759
					   "%s: Codec #%d probe error; "
					   "disabling it...\n", pci_name(chip->pci), c);
1760 1761 1762
				chip->codec_mask &= ~(1 << c);
				/* More badly, accessing to a non-existing
				 * codec often screws up the controller chip,
P
Paul Menzel 已提交
1763
				 * and disturbs the further communications.
1764 1765 1766 1767 1768
				 * Thus if an error occurs during probing,
				 * better to reset the controller chip to
				 * get back to the sanity state.
				 */
				azx_stop_chip(chip);
1769
				azx_init_chip(chip, 1);
1770 1771 1772 1773
			}
		}
	}

1774 1775 1776 1777
	/* AMD chipsets often cause the communication stalls upon certain
	 * sequence like the pin-detection.  It seems that forcing the synced
	 * access works around the stall.  Grrr...
	 */
1778
	if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1779 1780
		snd_printd(SFX "%s: Enable sync_write for stable communication\n",
			pci_name(chip->pci));
1781 1782 1783 1784
		chip->bus->sync_write = 1;
		chip->bus->allow_bus_reset = 1;
	}

1785
	/* Then create codec instances */
1786
	for (c = 0; c < max_slots; c++) {
1787
		if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
1788
			struct hda_codec *codec;
1789
			err = snd_hda_codec_new(chip->bus, c, &codec);
L
Linus Torvalds 已提交
1790 1791
			if (err < 0)
				continue;
1792
			codec->jackpoll_interval = get_jackpoll_interval(chip);
1793
			codec->beep_mode = chip->beep_mode;
L
Linus Torvalds 已提交
1794
			codecs++;
1795 1796 1797
		}
	}
	if (!codecs) {
1798
		snd_printk(KERN_ERR SFX "%s: no codecs initialized\n", pci_name(chip->pci));
L
Linus Torvalds 已提交
1799 1800
		return -ENXIO;
	}
1801 1802
	return 0;
}
L
Linus Torvalds 已提交
1803

1804
/* configure each codec instance */
1805
static int azx_codec_configure(struct azx *chip)
1806 1807 1808 1809 1810
{
	struct hda_codec *codec;
	list_for_each_entry(codec, &chip->bus->codec_list, list) {
		snd_hda_codec_configure(codec);
	}
L
Linus Torvalds 已提交
1811 1812 1813 1814 1815 1816 1817 1818 1819
	return 0;
}


/*
 * PCM support
 */

/* assign a stream for the PCM */
1820 1821
static inline struct azx_dev *
azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1822
{
1823
	int dev, i, nums;
1824
	struct azx_dev *res = NULL;
1825 1826 1827
	/* make a non-zero unique key for the substream */
	int key = (substream->pcm->device << 16) | (substream->number << 2) |
		(substream->stream + 1);
1828 1829

	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
1830 1831 1832 1833 1834 1835
		dev = chip->playback_index_offset;
		nums = chip->playback_streams;
	} else {
		dev = chip->capture_index_offset;
		nums = chip->capture_streams;
	}
1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846
	for (i = 0; i < nums; i++, dev++) {
		struct azx_dev *azx_dev = &chip->azx_dev[dev];
		dsp_lock(azx_dev);
		if (!azx_dev->opened && !dsp_is_locked(azx_dev)) {
			res = azx_dev;
			if (res->assigned_key == key) {
				res->opened = 1;
				res->assigned_key = key;
				dsp_unlock(azx_dev);
				return azx_dev;
			}
L
Linus Torvalds 已提交
1847
		}
1848 1849
		dsp_unlock(azx_dev);
	}
1850
	if (res) {
1851
		dsp_lock(res);
1852
		res->opened = 1;
1853
		res->assigned_key = key;
1854
		dsp_unlock(res);
1855 1856
	}
	return res;
L
Linus Torvalds 已提交
1857 1858 1859
}

/* release the assigned stream */
1860
static inline void azx_release_device(struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1861 1862 1863 1864
{
	azx_dev->opened = 0;
}

1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908
static cycle_t azx_cc_read(const struct cyclecounter *cc)
{
	struct azx_dev *azx_dev = container_of(cc, struct azx_dev, azx_cc);
	struct snd_pcm_substream *substream = azx_dev->substream;
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;

	return azx_readl(chip, WALLCLK);
}

static void azx_timecounter_init(struct snd_pcm_substream *substream,
				bool force, cycle_t last)
{
	struct azx_dev *azx_dev = get_azx_dev(substream);
	struct timecounter *tc = &azx_dev->azx_tc;
	struct cyclecounter *cc = &azx_dev->azx_cc;
	u64 nsec;

	cc->read = azx_cc_read;
	cc->mask = CLOCKSOURCE_MASK(32);

	/*
	 * Converting from 24 MHz to ns means applying a 125/3 factor.
	 * To avoid any saturation issues in intermediate operations,
	 * the 125 factor is applied first. The division is applied
	 * last after reading the timecounter value.
	 * Applying the 1/3 factor as part of the multiplication
	 * requires at least 20 bits for a decent precision, however
	 * overflows occur after about 4 hours or less, not a option.
	 */

	cc->mult = 125; /* saturation after 195 years */
	cc->shift = 0;

	nsec = 0; /* audio time is elapsed time since trigger */
	timecounter_init(tc, cc, nsec);
	if (force)
		/*
		 * force timecounter to use predefined value,
		 * used for synchronized starts
		 */
		tc->cycle_last = last;
}

1909
static u64 azx_adjust_codec_delay(struct snd_pcm_substream *substream,
1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922
				u64 nsec)
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
	u64 codec_frames, codec_nsecs;

	if (!hinfo->ops.get_delay)
		return nsec;

	codec_frames = hinfo->ops.get_delay(hinfo, apcm->codec, substream);
	codec_nsecs = div_u64(codec_frames * 1000000000LL,
			      substream->runtime->rate);

1923 1924 1925
	if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
		return nsec + codec_nsecs;

1926 1927 1928
	return (nsec > codec_nsecs) ? nsec - codec_nsecs : 0;
}

1929 1930 1931 1932 1933 1934 1935 1936
static int azx_get_wallclock_tstamp(struct snd_pcm_substream *substream,
				struct timespec *ts)
{
	struct azx_dev *azx_dev = get_azx_dev(substream);
	u64 nsec;

	nsec = timecounter_read(&azx_dev->azx_tc);
	nsec = div_u64(nsec, 3); /* can be optimized */
1937
	nsec = azx_adjust_codec_delay(substream, nsec);
1938 1939 1940 1941 1942 1943

	*ts = ns_to_timespec(nsec);

	return 0;
}

1944
static struct snd_pcm_hardware azx_pcm_hw = {
1945 1946
	.info =			(SNDRV_PCM_INFO_MMAP |
				 SNDRV_PCM_INFO_INTERLEAVED |
L
Linus Torvalds 已提交
1947 1948
				 SNDRV_PCM_INFO_BLOCK_TRANSFER |
				 SNDRV_PCM_INFO_MMAP_VALID |
1949 1950
				 /* No full-resume yet implemented */
				 /* SNDRV_PCM_INFO_RESUME |*/
1951
				 SNDRV_PCM_INFO_PAUSE |
1952
				 SNDRV_PCM_INFO_SYNC_START |
1953
				 SNDRV_PCM_INFO_HAS_WALL_CLOCK |
1954
				 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
L
Linus Torvalds 已提交
1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968
	.formats =		SNDRV_PCM_FMTBIT_S16_LE,
	.rates =		SNDRV_PCM_RATE_48000,
	.rate_min =		48000,
	.rate_max =		48000,
	.channels_min =		2,
	.channels_max =		2,
	.buffer_bytes_max =	AZX_MAX_BUF_SIZE,
	.period_bytes_min =	128,
	.period_bytes_max =	AZX_MAX_BUF_SIZE / 2,
	.periods_min =		2,
	.periods_max =		AZX_MAX_FRAG,
	.fifo_size =		0,
};

1969
static int azx_pcm_open(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1970 1971 1972
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1973 1974 1975
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev;
	struct snd_pcm_runtime *runtime = substream->runtime;
L
Linus Torvalds 已提交
1976 1977
	unsigned long flags;
	int err;
1978
	int buff_step;
L
Linus Torvalds 已提交
1979

1980
	mutex_lock(&chip->open_mutex);
1981
	azx_dev = azx_assign_device(chip, substream);
L
Linus Torvalds 已提交
1982
	if (azx_dev == NULL) {
1983
		mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
1984 1985 1986 1987 1988 1989 1990 1991 1992
		return -EBUSY;
	}
	runtime->hw = azx_pcm_hw;
	runtime->hw.channels_min = hinfo->channels_min;
	runtime->hw.channels_max = hinfo->channels_max;
	runtime->hw.formats = hinfo->formats;
	runtime->hw.rates = hinfo->rates;
	snd_pcm_limit_hw_rates(runtime);
	snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
1993 1994 1995 1996 1997 1998

	/* avoid wrap-around with wall-clock */
	snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_TIME,
				20,
				178000000);

1999
	if (chip->align_buffer_size)
2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013
		/* constrain buffer sizes to be multiple of 128
		   bytes. This is more efficient in terms of memory
		   access but isn't required by the HDA spec and
		   prevents users from specifying exact period/buffer
		   sizes. For example for 44.1kHz, a period size set
		   to 20ms will be rounded to 19.59ms. */
		buff_step = 128;
	else
		/* Don't enforce steps on buffer sizes, still need to
		   be multiple of 4 bytes (HDA spec). Tested on Intel
		   HDA controllers, may not work on all devices where
		   option needs to be disabled */
		buff_step = 4;

2014
	snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
2015
				   buff_step);
2016
	snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
2017
				   buff_step);
2018
	snd_hda_power_up_d3wait(apcm->codec);
2019 2020
	err = hinfo->ops.open(hinfo, apcm->codec, substream);
	if (err < 0) {
L
Linus Torvalds 已提交
2021
		azx_release_device(azx_dev);
2022
		snd_hda_power_down(apcm->codec);
2023
		mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
2024 2025
		return err;
	}
2026
	snd_pcm_limit_hw_rates(runtime);
2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037
	/* sanity check */
	if (snd_BUG_ON(!runtime->hw.channels_min) ||
	    snd_BUG_ON(!runtime->hw.channels_max) ||
	    snd_BUG_ON(!runtime->hw.formats) ||
	    snd_BUG_ON(!runtime->hw.rates)) {
		azx_release_device(azx_dev);
		hinfo->ops.close(hinfo, apcm->codec, substream);
		snd_hda_power_down(apcm->codec);
		mutex_unlock(&chip->open_mutex);
		return -EINVAL;
	}
2038 2039 2040 2041 2042 2043

	/* disable WALLCLOCK timestamps for capture streams
	   until we figure out how to handle digital inputs */
	if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
		runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_WALL_CLOCK;

L
Linus Torvalds 已提交
2044 2045 2046 2047 2048 2049
	spin_lock_irqsave(&chip->reg_lock, flags);
	azx_dev->substream = substream;
	azx_dev->running = 0;
	spin_unlock_irqrestore(&chip->reg_lock, flags);

	runtime->private_data = azx_dev;
2050
	snd_pcm_set_sync(substream);
2051
	mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
2052 2053 2054
	return 0;
}

2055
static int azx_pcm_close(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
2056 2057 2058
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
2059 2060
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
L
Linus Torvalds 已提交
2061 2062
	unsigned long flags;

2063
	mutex_lock(&chip->open_mutex);
L
Linus Torvalds 已提交
2064 2065 2066 2067 2068 2069
	spin_lock_irqsave(&chip->reg_lock, flags);
	azx_dev->substream = NULL;
	azx_dev->running = 0;
	spin_unlock_irqrestore(&chip->reg_lock, flags);
	azx_release_device(azx_dev);
	hinfo->ops.close(hinfo, apcm->codec, substream);
2070
	snd_hda_power_down(apcm->codec);
2071
	mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
2072 2073 2074
	return 0;
}

2075 2076
static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
			     struct snd_pcm_hw_params *hw_params)
L
Linus Torvalds 已提交
2077
{
T
Takashi Iwai 已提交
2078 2079
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
2080
	struct azx_dev *azx_dev = get_azx_dev(substream);
T
Takashi Iwai 已提交
2081
	int ret;
2082

2083 2084 2085 2086 2087 2088
	dsp_lock(azx_dev);
	if (dsp_is_locked(azx_dev)) {
		ret = -EBUSY;
		goto unlock;
	}

2089
	mark_runtime_wc(chip, azx_dev, substream, false);
2090 2091 2092
	azx_dev->bufsize = 0;
	azx_dev->period_bytes = 0;
	azx_dev->format_val = 0;
T
Takashi Iwai 已提交
2093
	ret = snd_pcm_lib_malloc_pages(substream,
2094
					params_buffer_bytes(hw_params));
T
Takashi Iwai 已提交
2095
	if (ret < 0)
2096
		goto unlock;
2097
	mark_runtime_wc(chip, azx_dev, substream, true);
2098 2099
 unlock:
	dsp_unlock(azx_dev);
T
Takashi Iwai 已提交
2100
	return ret;
L
Linus Torvalds 已提交
2101 2102
}

2103
static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
2104 2105
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2106
	struct azx_dev *azx_dev = get_azx_dev(substream);
T
Takashi Iwai 已提交
2107
	struct azx *chip = apcm->chip;
L
Linus Torvalds 已提交
2108 2109 2110
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];

	/* reset BDL address */
2111 2112 2113 2114 2115 2116 2117 2118 2119
	dsp_lock(azx_dev);
	if (!dsp_is_locked(azx_dev)) {
		azx_sd_writel(azx_dev, SD_BDLPL, 0);
		azx_sd_writel(azx_dev, SD_BDLPU, 0);
		azx_sd_writel(azx_dev, SD_CTL, 0);
		azx_dev->bufsize = 0;
		azx_dev->period_bytes = 0;
		azx_dev->format_val = 0;
	}
L
Linus Torvalds 已提交
2120

2121
	snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
L
Linus Torvalds 已提交
2122

2123
	mark_runtime_wc(chip, azx_dev, substream, false);
2124 2125
	azx_dev->prepared = 0;
	dsp_unlock(azx_dev);
L
Linus Torvalds 已提交
2126 2127 2128
	return snd_pcm_lib_free_pages(substream);
}

2129
static int azx_pcm_prepare(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
2130 2131
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2132 2133
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
L
Linus Torvalds 已提交
2134
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
2135
	struct snd_pcm_runtime *runtime = substream->runtime;
2136
	unsigned int bufsize, period_bytes, format_val, stream_tag;
2137
	int err;
2138 2139 2140
	struct hda_spdif_out *spdif =
		snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
	unsigned short ctls = spdif ? spdif->ctls : 0;
L
Linus Torvalds 已提交
2141

2142 2143 2144 2145 2146 2147
	dsp_lock(azx_dev);
	if (dsp_is_locked(azx_dev)) {
		err = -EBUSY;
		goto unlock;
	}

2148
	azx_stream_reset(chip, azx_dev);
2149 2150 2151
	format_val = snd_hda_calc_stream_format(runtime->rate,
						runtime->channels,
						runtime->format,
2152
						hinfo->maxbps,
2153
						ctls);
2154
	if (!format_val) {
2155
		snd_printk(KERN_ERR SFX
2156 2157
			   "%s: invalid format_val, rate=%d, ch=%d, format=%d\n",
			   pci_name(chip->pci), runtime->rate, runtime->channels, runtime->format);
2158 2159
		err = -EINVAL;
		goto unlock;
L
Linus Torvalds 已提交
2160 2161
	}

2162 2163 2164
	bufsize = snd_pcm_lib_buffer_bytes(substream);
	period_bytes = snd_pcm_lib_period_bytes(substream);

2165 2166
	snd_printdd(SFX "%s: azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
		    pci_name(chip->pci), bufsize, format_val);
2167 2168 2169

	if (bufsize != azx_dev->bufsize ||
	    period_bytes != azx_dev->period_bytes ||
2170 2171
	    format_val != azx_dev->format_val ||
	    runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
2172 2173 2174
		azx_dev->bufsize = bufsize;
		azx_dev->period_bytes = period_bytes;
		azx_dev->format_val = format_val;
2175
		azx_dev->no_period_wakeup = runtime->no_period_wakeup;
2176 2177
		err = azx_setup_periods(chip, substream, azx_dev);
		if (err < 0)
2178
			goto unlock;
2179 2180
	}

2181 2182 2183
	/* wallclk has 24Mhz clock source */
	azx_dev->period_wallclk = (((runtime->period_size * 24000) /
						runtime->rate) * 1000);
L
Linus Torvalds 已提交
2184 2185 2186 2187 2188 2189
	azx_setup_controller(chip, azx_dev);
	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
		azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
	else
		azx_dev->fifo_size = 0;

2190 2191
	stream_tag = azx_dev->stream_tag;
	/* CA-IBG chips need the playback stream starting from 1 */
2192
	if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
2193 2194
	    stream_tag > chip->capture_streams)
		stream_tag -= chip->capture_streams;
2195
	err = snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
2196
				     azx_dev->format_val, substream);
2197 2198 2199 2200 2201 2202

 unlock:
	if (!err)
		azx_dev->prepared = 1;
	dsp_unlock(azx_dev);
	return err;
L
Linus Torvalds 已提交
2203 2204
}

2205
static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
L
Linus Torvalds 已提交
2206 2207
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2208
	struct azx *chip = apcm->chip;
2209 2210
	struct azx_dev *azx_dev;
	struct snd_pcm_substream *s;
2211
	int rstart = 0, start, nsync = 0, sbits = 0;
2212
	int nwait, timeout;
L
Linus Torvalds 已提交
2213

2214 2215 2216
	azx_dev = get_azx_dev(substream);
	trace_azx_pcm_trigger(chip, azx_dev, cmd);

2217 2218 2219
	if (dsp_is_locked(azx_dev) || !azx_dev->prepared)
		return -EPIPE;

L
Linus Torvalds 已提交
2220
	switch (cmd) {
2221 2222
	case SNDRV_PCM_TRIGGER_START:
		rstart = 1;
L
Linus Torvalds 已提交
2223 2224
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
	case SNDRV_PCM_TRIGGER_RESUME:
2225
		start = 1;
L
Linus Torvalds 已提交
2226 2227
		break;
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
2228
	case SNDRV_PCM_TRIGGER_SUSPEND:
L
Linus Torvalds 已提交
2229
	case SNDRV_PCM_TRIGGER_STOP:
2230
		start = 0;
L
Linus Torvalds 已提交
2231 2232
		break;
	default:
2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245
		return -EINVAL;
	}

	snd_pcm_group_for_each_entry(s, substream) {
		if (s->pcm->card != substream->pcm->card)
			continue;
		azx_dev = get_azx_dev(s);
		sbits |= 1 << azx_dev->index;
		nsync++;
		snd_pcm_trigger_done(s, substream);
	}

	spin_lock(&chip->reg_lock);
2246 2247 2248 2249 2250 2251 2252 2253

	/* first, set SYNC bits of corresponding streams */
	if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
		azx_writel(chip, OLD_SSYNC,
			azx_readl(chip, OLD_SSYNC) | sbits);
	else
		azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);

2254 2255 2256 2257
	snd_pcm_group_for_each_entry(s, substream) {
		if (s->pcm->card != substream->pcm->card)
			continue;
		azx_dev = get_azx_dev(s);
2258 2259 2260 2261 2262
		if (start) {
			azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
			if (!rstart)
				azx_dev->start_wallclk -=
						azx_dev->period_wallclk;
2263
			azx_stream_start(chip, azx_dev);
2264
		} else {
2265
			azx_stream_stop(chip, azx_dev);
2266
		}
2267
		azx_dev->running = start;
L
Linus Torvalds 已提交
2268 2269
	}
	spin_unlock(&chip->reg_lock);
2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301
	if (start) {
		/* wait until all FIFOs get ready */
		for (timeout = 5000; timeout; timeout--) {
			nwait = 0;
			snd_pcm_group_for_each_entry(s, substream) {
				if (s->pcm->card != substream->pcm->card)
					continue;
				azx_dev = get_azx_dev(s);
				if (!(azx_sd_readb(azx_dev, SD_STS) &
				      SD_STS_FIFO_READY))
					nwait++;
			}
			if (!nwait)
				break;
			cpu_relax();
		}
	} else {
		/* wait until all RUN bits are cleared */
		for (timeout = 5000; timeout; timeout--) {
			nwait = 0;
			snd_pcm_group_for_each_entry(s, substream) {
				if (s->pcm->card != substream->pcm->card)
					continue;
				azx_dev = get_azx_dev(s);
				if (azx_sd_readb(azx_dev, SD_CTL) &
				    SD_CTL_DMA_START)
					nwait++;
			}
			if (!nwait)
				break;
			cpu_relax();
		}
L
Linus Torvalds 已提交
2302
	}
2303 2304 2305 2306 2307 2308 2309
	spin_lock(&chip->reg_lock);
	/* reset SYNC bits */
	if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
		azx_writel(chip, OLD_SSYNC,
			azx_readl(chip, OLD_SSYNC) & ~sbits);
	else
		azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325
	if (start) {
		azx_timecounter_init(substream, 0, 0);
		if (nsync > 1) {
			cycle_t cycle_last;

			/* same start cycle for master and group */
			azx_dev = get_azx_dev(substream);
			cycle_last = azx_dev->azx_tc.cycle_last;

			snd_pcm_group_for_each_entry(s, substream) {
				if (s->pcm->card != substream->pcm->card)
					continue;
				azx_timecounter_init(s, 1, cycle_last);
			}
		}
	}
2326
	spin_unlock(&chip->reg_lock);
2327
	return 0;
L
Linus Torvalds 已提交
2328 2329
}

2330 2331 2332 2333 2334 2335 2336 2337 2338
/* get the current DMA position with correction on VIA chips */
static unsigned int azx_via_get_position(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	unsigned int link_pos, mini_pos, bound_pos;
	unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
	unsigned int fifo_size;

	link_pos = azx_sd_readl(azx_dev, SD_LPIB);
2339
	if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385
		/* Playback, no problem using link position */
		return link_pos;
	}

	/* Capture */
	/* For new chipset,
	 * use mod to get the DMA position just like old chipset
	 */
	mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
	mod_dma_pos %= azx_dev->period_bytes;

	/* azx_dev->fifo_size can't get FIFO size of in stream.
	 * Get from base address + offset.
	 */
	fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);

	if (azx_dev->insufficient) {
		/* Link position never gather than FIFO size */
		if (link_pos <= fifo_size)
			return 0;

		azx_dev->insufficient = 0;
	}

	if (link_pos <= fifo_size)
		mini_pos = azx_dev->bufsize + link_pos - fifo_size;
	else
		mini_pos = link_pos - fifo_size;

	/* Find nearest previous boudary */
	mod_mini_pos = mini_pos % azx_dev->period_bytes;
	mod_link_pos = link_pos % azx_dev->period_bytes;
	if (mod_link_pos >= fifo_size)
		bound_pos = link_pos - mod_link_pos;
	else if (mod_dma_pos >= mod_mini_pos)
		bound_pos = mini_pos - mod_mini_pos;
	else {
		bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
		if (bound_pos >= azx_dev->bufsize)
			bound_pos = 0;
	}

	/* Calculate real DMA position we want */
	return bound_pos + mod_dma_pos;
}

2386
static unsigned int azx_get_position(struct azx *chip,
2387 2388
				     struct azx_dev *azx_dev,
				     bool with_check)
L
Linus Torvalds 已提交
2389
{
2390 2391
	struct snd_pcm_substream *substream = azx_dev->substream;
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
L
Linus Torvalds 已提交
2392
	unsigned int pos;
2393 2394
	int stream = substream->stream;
	struct hda_pcm_stream *hinfo = apcm->hinfo[stream];
2395
	int delay = 0;
L
Linus Torvalds 已提交
2396

2397 2398 2399 2400 2401 2402
	switch (chip->position_fix[stream]) {
	case POS_FIX_LPIB:
		/* read LPIB */
		pos = azx_sd_readl(azx_dev, SD_LPIB);
		break;
	case POS_FIX_VIACOMBO:
2403
		pos = azx_via_get_position(chip, azx_dev);
2404 2405 2406 2407
		break;
	default:
		/* use the position buffer */
		pos = le32_to_cpu(*azx_dev->posbuf);
2408
		if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
2409 2410 2411 2412 2413 2414 2415 2416 2417 2418
			if (!pos || pos == (u32)-1) {
				printk(KERN_WARNING
				       "hda-intel: Invalid position buffer, "
				       "using LPIB read method instead.\n");
				chip->position_fix[stream] = POS_FIX_LPIB;
				pos = azx_sd_readl(azx_dev, SD_LPIB);
			} else
				chip->position_fix[stream] = POS_FIX_POSBUF;
		}
		break;
2419
	}
2420

L
Linus Torvalds 已提交
2421 2422
	if (pos >= azx_dev->bufsize)
		pos = 0;
2423 2424

	/* calculate runtime delay from LPIB */
2425
	if (substream->runtime &&
2426 2427 2428 2429 2430 2431 2432 2433 2434 2435
	    chip->position_fix[stream] == POS_FIX_POSBUF &&
	    (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
		unsigned int lpib_pos = azx_sd_readl(azx_dev, SD_LPIB);
		if (stream == SNDRV_PCM_STREAM_PLAYBACK)
			delay = pos - lpib_pos;
		else
			delay = lpib_pos - pos;
		if (delay < 0)
			delay += azx_dev->bufsize;
		if (delay >= azx_dev->period_bytes) {
2436
			snd_printk(KERN_WARNING SFX
2437
				   "%s: Unstable LPIB (%d >= %d); "
2438
				   "disabling LPIB delay counting\n",
2439
				   pci_name(chip->pci), delay, azx_dev->period_bytes);
2440 2441
			delay = 0;
			chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
2442
		}
2443
		delay = bytes_to_frames(substream->runtime, delay);
2444
	}
2445 2446 2447 2448 2449 2450 2451 2452

	if (substream->runtime) {
		if (hinfo->ops.get_delay)
			delay += hinfo->ops.get_delay(hinfo, apcm->codec,
						      substream);
		substream->runtime->delay = delay;
	}

2453
	trace_azx_get_position(chip, azx_dev, pos, delay);
2454 2455 2456 2457 2458 2459 2460 2461 2462
	return pos;
}

static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
	return bytes_to_frames(substream->runtime,
2463
			       azx_get_position(chip, azx_dev, false));
2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476
}

/*
 * Check whether the current DMA position is acceptable for updating
 * periods.  Returns non-zero if it's OK.
 *
 * Many HD-audio controllers appear pretty inaccurate about
 * the update-IRQ timing.  The IRQ is issued before actually the
 * data is processed.  So, we need to process it afterwords in a
 * workqueue.
 */
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
{
2477
	u32 wallclk;
2478 2479
	unsigned int pos;

2480 2481
	wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
	if (wallclk < (azx_dev->period_wallclk * 2) / 3)
2482 2483
		return -1;	/* bogus (too early) interrupt */

2484
	pos = azx_get_position(chip, azx_dev, true);
2485

2486 2487
	if (WARN_ONCE(!azx_dev->period_bytes,
		      "hda-intel: zero azx_dev->period_bytes"))
2488
		return -1; /* this shouldn't happen! */
2489
	if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
2490 2491 2492
	    pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
		/* NG - it's below the first next period boundary */
		return bdl_pos_adj[chip->dev_index] ? 0 : -1;
2493
	azx_dev->start_wallclk += wallclk;
2494 2495 2496 2497 2498 2499 2500 2501 2502
	return 1; /* OK, it's fine */
}

/*
 * The work for pending PCM period updates.
 */
static void azx_irq_pending_work(struct work_struct *work)
{
	struct azx *chip = container_of(work, struct azx, irq_pending_work);
2503
	int i, pending, ok;
2504

2505 2506 2507 2508 2509 2510 2511 2512
	if (!chip->irq_pending_warned) {
		printk(KERN_WARNING
		       "hda-intel: IRQ timing workaround is activated "
		       "for card #%d. Suggest a bigger bdl_pos_adj.\n",
		       chip->card->number);
		chip->irq_pending_warned = 1;
	}

2513 2514 2515 2516 2517 2518 2519 2520 2521
	for (;;) {
		pending = 0;
		spin_lock_irq(&chip->reg_lock);
		for (i = 0; i < chip->num_streams; i++) {
			struct azx_dev *azx_dev = &chip->azx_dev[i];
			if (!azx_dev->irq_pending ||
			    !azx_dev->substream ||
			    !azx_dev->running)
				continue;
2522 2523
			ok = azx_position_ok(chip, azx_dev);
			if (ok > 0) {
2524 2525 2526 2527
				azx_dev->irq_pending = 0;
				spin_unlock(&chip->reg_lock);
				snd_pcm_period_elapsed(azx_dev->substream);
				spin_lock(&chip->reg_lock);
2528 2529
			} else if (ok < 0) {
				pending = 0;	/* too early */
2530 2531 2532 2533 2534 2535
			} else
				pending++;
		}
		spin_unlock_irq(&chip->reg_lock);
		if (!pending)
			return;
2536
		msleep(1);
2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548
	}
}

/* clear irq_pending flags and assure no on-going workq */
static void azx_clear_irq_pending(struct azx *chip)
{
	int i;

	spin_lock_irq(&chip->reg_lock);
	for (i = 0; i < chip->num_streams; i++)
		chip->azx_dev[i].irq_pending = 0;
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
2549 2550
}

T
Takashi Iwai 已提交
2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564
#ifdef CONFIG_X86
static int azx_pcm_mmap(struct snd_pcm_substream *substream,
			struct vm_area_struct *area)
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
	if (!azx_snoop(chip))
		area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
	return snd_pcm_lib_default_mmap(substream, area);
}
#else
#define azx_pcm_mmap	NULL
#endif

2565
static struct snd_pcm_ops azx_pcm_ops = {
L
Linus Torvalds 已提交
2566 2567 2568 2569 2570 2571 2572 2573
	.open = azx_pcm_open,
	.close = azx_pcm_close,
	.ioctl = snd_pcm_lib_ioctl,
	.hw_params = azx_pcm_hw_params,
	.hw_free = azx_pcm_hw_free,
	.prepare = azx_pcm_prepare,
	.trigger = azx_pcm_trigger,
	.pointer = azx_pcm_pointer,
2574
	.wall_clock =  azx_get_wallclock_tstamp,
T
Takashi Iwai 已提交
2575
	.mmap = azx_pcm_mmap,
T
Takashi Iwai 已提交
2576
	.page = snd_pcm_sgbuf_ops_page,
L
Linus Torvalds 已提交
2577 2578
};

2579
static void azx_pcm_free(struct snd_pcm *pcm)
L
Linus Torvalds 已提交
2580
{
2581 2582
	struct azx_pcm *apcm = pcm->private_data;
	if (apcm) {
2583
		list_del(&apcm->list);
2584 2585
		kfree(apcm);
	}
L
Linus Torvalds 已提交
2586 2587
}

2588 2589
#define MAX_PREALLOC_SIZE	(32 * 1024 * 1024)

2590
static int
2591 2592
azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
		      struct hda_pcm *cpcm)
L
Linus Torvalds 已提交
2593
{
2594
	struct azx *chip = bus->private_data;
2595
	struct snd_pcm *pcm;
L
Linus Torvalds 已提交
2596
	struct azx_pcm *apcm;
2597
	int pcm_dev = cpcm->device;
2598
	unsigned int size;
2599
	int s, err;
L
Linus Torvalds 已提交
2600

2601 2602
	list_for_each_entry(apcm, &chip->pcm_list, list) {
		if (apcm->pcm->device == pcm_dev) {
2603 2604
			snd_printk(KERN_ERR SFX "%s: PCM %d already exists\n",
				   pci_name(chip->pci), pcm_dev);
2605 2606
			return -EBUSY;
		}
2607 2608 2609 2610
	}
	err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
			  cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
			  cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
L
Linus Torvalds 已提交
2611 2612 2613
			  &pcm);
	if (err < 0)
		return err;
T
Takashi Iwai 已提交
2614
	strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
2615
	apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
L
Linus Torvalds 已提交
2616 2617 2618
	if (apcm == NULL)
		return -ENOMEM;
	apcm->chip = chip;
2619
	apcm->pcm = pcm;
L
Linus Torvalds 已提交
2620 2621 2622
	apcm->codec = codec;
	pcm->private_data = apcm;
	pcm->private_free = azx_pcm_free;
2623 2624
	if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
		pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
2625
	list_add_tail(&apcm->list, &chip->pcm_list);
2626 2627 2628 2629 2630 2631 2632
	cpcm->pcm = pcm;
	for (s = 0; s < 2; s++) {
		apcm->hinfo[s] = &cpcm->stream[s];
		if (cpcm->stream[s].substreams)
			snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
	}
	/* buffer pre-allocation */
2633 2634 2635
	size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
	if (size > MAX_PREALLOC_SIZE)
		size = MAX_PREALLOC_SIZE;
T
Takashi Iwai 已提交
2636
	snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
L
Linus Torvalds 已提交
2637
					      snd_dma_pci_data(chip->pci),
2638
					      size, MAX_PREALLOC_SIZE);
L
Linus Torvalds 已提交
2639 2640 2641 2642 2643 2644
	return 0;
}

/*
 * mixer creation - all stuff is implemented in hda module
 */
2645
static int azx_mixer_create(struct azx *chip)
L
Linus Torvalds 已提交
2646 2647 2648 2649 2650 2651 2652 2653
{
	return snd_hda_build_controls(chip->bus);
}


/*
 * initialize SD streams
 */
2654
static int azx_init_stream(struct azx *chip)
L
Linus Torvalds 已提交
2655 2656 2657 2658
{
	int i;

	/* initialize each stream (aka device)
2659 2660
	 * assign the starting bdl address to each stream (device)
	 * and initialize
L
Linus Torvalds 已提交
2661
	 */
2662
	for (i = 0; i < chip->num_streams; i++) {
2663
		struct azx_dev *azx_dev = &chip->azx_dev[i];
2664
		azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
L
Linus Torvalds 已提交
2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676
		/* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
		azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
		/* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
		azx_dev->sd_int_sta_mask = 1 << i;
		/* stream tag: must be non-zero and unique */
		azx_dev->index = i;
		azx_dev->stream_tag = i + 1;
	}

	return 0;
}

2677 2678
static int azx_acquire_irq(struct azx *chip, int do_disconnect)
{
2679 2680
	if (request_irq(chip->pci->irq, azx_interrupt,
			chip->msi ? 0 : IRQF_SHARED,
2681
			KBUILD_MODNAME, chip)) {
2682 2683 2684 2685 2686 2687 2688
		printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
		       "disabling device\n", chip->pci->irq);
		if (do_disconnect)
			snd_card_disconnect(chip->card);
		return -1;
	}
	chip->irq = chip->pci->irq;
2689
	pci_intx(chip->pci, !chip->msi);
2690 2691 2692
	return 0;
}

L
Linus Torvalds 已提交
2693

2694 2695
static void azx_stop_chip(struct azx *chip)
{
2696
	if (!chip->initialized)
2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712
		return;

	/* disable interrupts */
	azx_int_disable(chip);
	azx_int_clear(chip);

	/* disable CORB/RIRB */
	azx_free_cmd_io(chip);

	/* disable position buffer */
	azx_writel(chip, DPLBASE, 0);
	azx_writel(chip, DPUBASE, 0);

	chip->initialized = 0;
}

2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733
#ifdef CONFIG_SND_HDA_DSP_LOADER
/*
 * DSP loading code (e.g. for CA0132)
 */

/* use the first stream for loading DSP */
static struct azx_dev *
azx_get_dsp_loader_dev(struct azx *chip)
{
	return &chip->azx_dev[chip->playback_index_offset];
}

static int azx_load_dsp_prepare(struct hda_bus *bus, unsigned int format,
				unsigned int byte_size,
				struct snd_dma_buffer *bufp)
{
	u32 *bdl;
	struct azx *chip = bus->private_data;
	struct azx_dev *azx_dev;
	int err;

2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746
	azx_dev = azx_get_dsp_loader_dev(chip);

	dsp_lock(azx_dev);
	spin_lock_irq(&chip->reg_lock);
	if (azx_dev->running || azx_dev->locked) {
		spin_unlock_irq(&chip->reg_lock);
		err = -EBUSY;
		goto unlock;
	}
	azx_dev->prepared = 0;
	chip->saved_azx_dev = *azx_dev;
	azx_dev->locked = 1;
	spin_unlock_irq(&chip->reg_lock);
2747 2748 2749 2750 2751

	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV_SG,
				  snd_dma_pci_data(chip->pci),
				  byte_size, bufp);
	if (err < 0)
2752
		goto err_alloc;
2753

2754
	mark_pages_wc(chip, bufp, true);
2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771
	azx_dev->bufsize = byte_size;
	azx_dev->period_bytes = byte_size;
	azx_dev->format_val = format;

	azx_stream_reset(chip, azx_dev);

	/* reset BDL address */
	azx_sd_writel(azx_dev, SD_BDLPL, 0);
	azx_sd_writel(azx_dev, SD_BDLPU, 0);

	azx_dev->frags = 0;
	bdl = (u32 *)azx_dev->bdl.area;
	err = setup_bdle(chip, bufp, azx_dev, &bdl, 0, byte_size, 0);
	if (err < 0)
		goto error;

	azx_setup_controller(chip, azx_dev);
2772
	dsp_unlock(azx_dev);
2773 2774 2775
	return azx_dev->stream_tag;

 error:
2776 2777
	mark_pages_wc(chip, bufp, false);
	snd_dma_free_pages(bufp);
2778 2779 2780 2781 2782 2783 2784 2785
 err_alloc:
	spin_lock_irq(&chip->reg_lock);
	if (azx_dev->opened)
		*azx_dev = chip->saved_azx_dev;
	azx_dev->locked = 0;
	spin_unlock_irq(&chip->reg_lock);
 unlock:
	dsp_unlock(azx_dev);
2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806
	return err;
}

static void azx_load_dsp_trigger(struct hda_bus *bus, bool start)
{
	struct azx *chip = bus->private_data;
	struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);

	if (start)
		azx_stream_start(chip, azx_dev);
	else
		azx_stream_stop(chip, azx_dev);
	azx_dev->running = start;
}

static void azx_load_dsp_cleanup(struct hda_bus *bus,
				 struct snd_dma_buffer *dmab)
{
	struct azx *chip = bus->private_data;
	struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);

2807
	if (!dmab->area || !azx_dev->locked)
2808 2809
		return;

2810
	dsp_lock(azx_dev);
2811 2812 2813 2814 2815 2816 2817 2818
	/* reset BDL address */
	azx_sd_writel(azx_dev, SD_BDLPL, 0);
	azx_sd_writel(azx_dev, SD_BDLPU, 0);
	azx_sd_writel(azx_dev, SD_CTL, 0);
	azx_dev->bufsize = 0;
	azx_dev->period_bytes = 0;
	azx_dev->format_val = 0;

2819
	mark_pages_wc(chip, dmab, false);
2820
	snd_dma_free_pages(dmab);
2821
	dmab->area = NULL;
2822

2823 2824 2825 2826 2827 2828
	spin_lock_irq(&chip->reg_lock);
	if (azx_dev->opened)
		*azx_dev = chip->saved_azx_dev;
	azx_dev->locked = 0;
	spin_unlock_irq(&chip->reg_lock);
	dsp_unlock(azx_dev);
2829 2830 2831
}
#endif /* CONFIG_SND_HDA_DSP_LOADER */

2832
#ifdef CONFIG_PM
2833
/* power-up/down the controller */
2834
static void azx_power_notify(struct hda_bus *bus, bool power_up)
2835
{
2836
	struct azx *chip = bus->private_data;
2837

2838 2839 2840
	if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
		return;

2841
	if (power_up)
2842 2843 2844
		pm_runtime_get_sync(&chip->pci->dev);
	else
		pm_runtime_put_sync(&chip->pci->dev);
2845
}
2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887

static DEFINE_MUTEX(card_list_lock);
static LIST_HEAD(card_list);

static void azx_add_card_list(struct azx *chip)
{
	mutex_lock(&card_list_lock);
	list_add(&chip->list, &card_list);
	mutex_unlock(&card_list_lock);
}

static void azx_del_card_list(struct azx *chip)
{
	mutex_lock(&card_list_lock);
	list_del_init(&chip->list);
	mutex_unlock(&card_list_lock);
}

/* trigger power-save check at writing parameter */
static int param_set_xint(const char *val, const struct kernel_param *kp)
{
	struct azx *chip;
	struct hda_codec *c;
	int prev = power_save;
	int ret = param_set_int(val, kp);

	if (ret || prev == power_save)
		return ret;

	mutex_lock(&card_list_lock);
	list_for_each_entry(chip, &card_list, list) {
		if (!chip->bus || chip->disabled)
			continue;
		list_for_each_entry(c, &chip->bus->codec_list, list)
			snd_hda_power_sync(c);
	}
	mutex_unlock(&card_list_lock);
	return 0;
}
#else
#define azx_add_card_list(chip) /* NOP */
#define azx_del_card_list(chip) /* NOP */
2888
#endif /* CONFIG_PM */
2889

2890
#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
2891 2892 2893
/*
 * power management
 */
2894
static int azx_suspend(struct device *dev)
L
Linus Torvalds 已提交
2895
{
2896 2897
	struct pci_dev *pci = to_pci_dev(dev);
	struct snd_card *card = dev_get_drvdata(dev);
T
Takashi Iwai 已提交
2898
	struct azx *chip = card->private_data;
2899
	struct azx_pcm *p;
L
Linus Torvalds 已提交
2900

2901 2902 2903
	if (chip->disabled)
		return 0;

T
Takashi Iwai 已提交
2904
	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
2905
	azx_clear_irq_pending(chip);
2906 2907
	list_for_each_entry(p, &chip->pcm_list, list)
		snd_pcm_suspend_all(p->pcm);
2908
	if (chip->initialized)
2909
		snd_hda_suspend(chip->bus);
2910
	azx_stop_chip(chip);
2911
	azx_reset_link(chip);
2912
	if (chip->irq >= 0) {
2913
		free_irq(chip->irq, chip);
2914 2915
		chip->irq = -1;
	}
2916
	if (chip->msi)
2917
		pci_disable_msi(chip->pci);
T
Takashi Iwai 已提交
2918 2919
	pci_disable_device(pci);
	pci_save_state(pci);
2920
	pci_set_power_state(pci, PCI_D3hot);
L
Linus Torvalds 已提交
2921 2922 2923
	return 0;
}

2924
static int azx_resume(struct device *dev)
L
Linus Torvalds 已提交
2925
{
2926 2927
	struct pci_dev *pci = to_pci_dev(dev);
	struct snd_card *card = dev_get_drvdata(dev);
T
Takashi Iwai 已提交
2928
	struct azx *chip = card->private_data;
L
Linus Torvalds 已提交
2929

2930 2931 2932
	if (chip->disabled)
		return 0;

2933 2934
	pci_set_power_state(pci, PCI_D0);
	pci_restore_state(pci);
2935 2936 2937 2938 2939 2940 2941
	if (pci_enable_device(pci) < 0) {
		printk(KERN_ERR "hda-intel: pci_enable_device failed, "
		       "disabling device\n");
		snd_card_disconnect(card);
		return -EIO;
	}
	pci_set_master(pci);
2942 2943 2944 2945
	if (chip->msi)
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
	if (azx_acquire_irq(chip, 1) < 0)
2946
		return -EIO;
2947
	azx_init_pci(chip);
2948

2949
	azx_init_chip(chip, 1);
2950

L
Linus Torvalds 已提交
2951
	snd_hda_resume(chip->bus);
T
Takashi Iwai 已提交
2952
	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
L
Linus Torvalds 已提交
2953 2954
	return 0;
}
2955 2956 2957 2958 2959 2960 2961 2962 2963
#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */

#ifdef CONFIG_PM_RUNTIME
static int azx_runtime_suspend(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;

	azx_stop_chip(chip);
2964
	azx_reset_link(chip);
2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977
	azx_clear_irq_pending(chip);
	return 0;
}

static int azx_runtime_resume(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;

	azx_init_pci(chip);
	azx_init_chip(chip, 1);
	return 0;
}
2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990

static int azx_runtime_idle(struct device *dev)
{
	struct snd_card *card = dev_get_drvdata(dev);
	struct azx *chip = card->private_data;

	if (!power_save_controller ||
	    !(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
		return -EBUSY;

	return 0;
}

2991 2992 2993 2994 2995
#endif /* CONFIG_PM_RUNTIME */

#ifdef CONFIG_PM
static const struct dev_pm_ops azx_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
2996
	SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
2997 2998
};

2999 3000 3001
#define AZX_PM_OPS	&azx_pm
#else
#define AZX_PM_OPS	NULL
3002
#endif /* CONFIG_PM */
L
Linus Torvalds 已提交
3003 3004


T
Takashi Iwai 已提交
3005 3006 3007 3008 3009 3010
/*
 * reboot notifier for hang-up problem at power-down
 */
static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
{
	struct azx *chip = container_of(nb, struct azx, reboot_notifier);
3011
	snd_hda_bus_reboot_notify(chip->bus);
T
Takashi Iwai 已提交
3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027
	azx_stop_chip(chip);
	return NOTIFY_OK;
}

static void azx_notifier_register(struct azx *chip)
{
	chip->reboot_notifier.notifier_call = azx_halt;
	register_reboot_notifier(&chip->reboot_notifier);
}

static void azx_notifier_unregister(struct azx *chip)
{
	if (chip->reboot_notifier.notifier_call)
		unregister_reboot_notifier(&chip->reboot_notifier);
}

3028 3029
static int azx_first_init(struct azx *chip);
static int azx_probe_continue(struct azx *chip);
3030

3031
#ifdef SUPPORT_VGA_SWITCHEROO
3032
static struct pci_dev *get_bound_vga(struct pci_dev *pci);
3033 3034 3035 3036 3037 3038 3039 3040

static void azx_vs_set_state(struct pci_dev *pci,
			     enum vga_switcheroo_state state)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
	bool disabled;

3041
	wait_for_completion(&chip->probe_wait);
3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064
	if (chip->init_failed)
		return;

	disabled = (state == VGA_SWITCHEROO_OFF);
	if (chip->disabled == disabled)
		return;

	if (!chip->bus) {
		chip->disabled = disabled;
		if (!disabled) {
			snd_printk(KERN_INFO SFX
				   "%s: Start delayed initialization\n",
				   pci_name(chip->pci));
			if (azx_first_init(chip) < 0 ||
			    azx_probe_continue(chip) < 0) {
				snd_printk(KERN_ERR SFX
					   "%s: initialization error\n",
					   pci_name(chip->pci));
				chip->init_failed = true;
			}
		}
	} else {
		snd_printk(KERN_INFO SFX
3065 3066
			   "%s: %s via VGA-switcheroo\n", pci_name(chip->pci),
			   disabled ? "Disabling" : "Enabling");
3067
		if (disabled) {
3068
			azx_suspend(&pci->dev);
3069
			chip->disabled = true;
3070
			if (snd_hda_lock_devices(chip->bus))
3071 3072
				snd_printk(KERN_WARNING SFX "%s: Cannot lock devices!\n",
					   pci_name(chip->pci));
3073 3074 3075
		} else {
			snd_hda_unlock_devices(chip->bus);
			chip->disabled = false;
3076
			azx_resume(&pci->dev);
3077 3078 3079 3080 3081 3082 3083 3084 3085
		}
	}
}

static bool azx_vs_can_switch(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;

3086
	wait_for_completion(&chip->probe_wait);
3087 3088 3089 3090 3091 3092 3093 3094 3095 3096
	if (chip->init_failed)
		return false;
	if (chip->disabled || !chip->bus)
		return true;
	if (snd_hda_lock_devices(chip->bus))
		return false;
	snd_hda_unlock_devices(chip->bus);
	return true;
}

3097
static void init_vga_switcheroo(struct azx *chip)
3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113
{
	struct pci_dev *p = get_bound_vga(chip->pci);
	if (p) {
		snd_printk(KERN_INFO SFX
			   "%s: Handle VGA-switcheroo audio client\n",
			   pci_name(chip->pci));
		chip->use_vga_switcheroo = 1;
		pci_dev_put(p);
	}
}

static const struct vga_switcheroo_client_ops azx_vs_ops = {
	.set_gpu_state = azx_vs_set_state,
	.can_switch = azx_vs_can_switch,
};

3114
static int register_vga_switcheroo(struct azx *chip)
3115
{
3116 3117
	int err;

3118 3119 3120 3121 3122
	if (!chip->use_vga_switcheroo)
		return 0;
	/* FIXME: currently only handling DIS controller
	 * is there any machine with two switchable HDMI audio controllers?
	 */
3123
	err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
3124 3125
						    VGA_SWITCHEROO_DIS,
						    chip->bus != NULL);
3126 3127 3128 3129
	if (err < 0)
		return err;
	chip->vga_switcheroo_registered = 1;
	return 0;
3130 3131 3132 3133
}
#else
#define init_vga_switcheroo(chip)		/* NOP */
#define register_vga_switcheroo(chip)		0
3134
#define check_hdmi_disabled(pci)	false
3135 3136
#endif /* SUPPORT_VGA_SWITCHER */

L
Linus Torvalds 已提交
3137 3138 3139
/*
 * destructor
 */
3140
static int azx_free(struct azx *chip)
L
Linus Torvalds 已提交
3141
{
T
Takashi Iwai 已提交
3142 3143
	int i;

3144 3145
	azx_del_card_list(chip);

T
Takashi Iwai 已提交
3146 3147
	azx_notifier_unregister(chip);

3148
	chip->init_failed = 1; /* to be sure */
3149
	complete_all(&chip->probe_wait);
3150

3151 3152 3153
	if (use_vga_switcheroo(chip)) {
		if (chip->disabled && chip->bus)
			snd_hda_unlock_devices(chip->bus);
3154 3155
		if (chip->vga_switcheroo_registered)
			vga_switcheroo_unregister_client(chip->pci);
3156 3157
	}

3158
	if (chip->initialized) {
3159
		azx_clear_irq_pending(chip);
3160
		for (i = 0; i < chip->num_streams; i++)
L
Linus Torvalds 已提交
3161
			azx_stream_stop(chip, &chip->azx_dev[i]);
3162
		azx_stop_chip(chip);
L
Linus Torvalds 已提交
3163 3164
	}

3165
	if (chip->irq >= 0)
L
Linus Torvalds 已提交
3166
		free_irq(chip->irq, (void*)chip);
3167
	if (chip->msi)
3168
		pci_disable_msi(chip->pci);
3169 3170
	if (chip->remap_addr)
		iounmap(chip->remap_addr);
L
Linus Torvalds 已提交
3171

T
Takashi Iwai 已提交
3172 3173
	if (chip->azx_dev) {
		for (i = 0; i < chip->num_streams; i++)
T
Takashi Iwai 已提交
3174 3175
			if (chip->azx_dev[i].bdl.area) {
				mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
T
Takashi Iwai 已提交
3176
				snd_dma_free_pages(&chip->azx_dev[i].bdl);
T
Takashi Iwai 已提交
3177
			}
T
Takashi Iwai 已提交
3178
	}
T
Takashi Iwai 已提交
3179 3180
	if (chip->rb.area) {
		mark_pages_wc(chip, &chip->rb, false);
L
Linus Torvalds 已提交
3181
		snd_dma_free_pages(&chip->rb);
T
Takashi Iwai 已提交
3182 3183 3184
	}
	if (chip->posbuf.area) {
		mark_pages_wc(chip, &chip->posbuf, false);
L
Linus Torvalds 已提交
3185
		snd_dma_free_pages(&chip->posbuf);
T
Takashi Iwai 已提交
3186
	}
3187 3188
	if (chip->region_requested)
		pci_release_regions(chip->pci);
L
Linus Torvalds 已提交
3189
	pci_disable_device(chip->pci);
3190
	kfree(chip->azx_dev);
3191 3192 3193 3194
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (chip->fw)
		release_firmware(chip->fw);
#endif
L
Linus Torvalds 已提交
3195 3196 3197 3198 3199
	kfree(chip);

	return 0;
}

3200
static int azx_dev_free(struct snd_device *device)
L
Linus Torvalds 已提交
3201 3202 3203 3204
{
	return azx_free(device->device_data);
}

3205
#ifdef SUPPORT_VGA_SWITCHEROO
3206 3207 3208
/*
 * Check of disabled HDMI controller by vga-switcheroo
 */
3209
static struct pci_dev *get_bound_vga(struct pci_dev *pci)
3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231
{
	struct pci_dev *p;

	/* check only discrete GPU */
	switch (pci->vendor) {
	case PCI_VENDOR_ID_ATI:
	case PCI_VENDOR_ID_AMD:
	case PCI_VENDOR_ID_NVIDIA:
		if (pci->devfn == 1) {
			p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
							pci->bus->number, 0);
			if (p) {
				if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
					return p;
				pci_dev_put(p);
			}
		}
		break;
	}
	return NULL;
}

3232
static bool check_hdmi_disabled(struct pci_dev *pci)
3233 3234 3235 3236 3237
{
	bool vga_inactive = false;
	struct pci_dev *p = get_bound_vga(pci);

	if (p) {
3238
		if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
3239 3240 3241 3242 3243
			vga_inactive = true;
		pci_dev_put(p);
	}
	return vga_inactive;
}
3244
#endif /* SUPPORT_VGA_SWITCHEROO */
3245

3246 3247 3248
/*
 * white/black-listing for position_fix
 */
3249
static struct snd_pci_quirk position_fix_list[] = {
T
Takashi Iwai 已提交
3250 3251
	SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
	SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
3252
	SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
T
Takashi Iwai 已提交
3253
	SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
3254
	SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
D
Daniel T Chen 已提交
3255
	SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
3256
	SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
3257
	SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
3258
	SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
3259
	SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
3260
	SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
3261
	SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
3262
	SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
3263
	SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
3264 3265 3266
	{}
};

3267
static int check_position_fix(struct azx *chip, int fix)
3268 3269 3270
{
	const struct snd_pci_quirk *q;

3271
	switch (fix) {
3272
	case POS_FIX_AUTO:
3273 3274
	case POS_FIX_LPIB:
	case POS_FIX_POSBUF:
3275
	case POS_FIX_VIACOMBO:
3276
	case POS_FIX_COMBO:
3277 3278 3279 3280 3281 3282 3283 3284 3285 3286
		return fix;
	}

	q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
	if (q) {
		printk(KERN_INFO
		       "hda_intel: position_fix set to %d "
		       "for device %04x:%04x\n",
		       q->value, q->subvendor, q->subdevice);
		return q->value;
3287
	}
3288 3289

	/* Check VIA/ATI HD Audio Controller exist */
3290
	if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
3291
		snd_printd(SFX "%s: Using VIACOMBO position fix\n", pci_name(chip->pci));
3292
		return POS_FIX_VIACOMBO;
3293 3294
	}
	if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
3295
		snd_printd(SFX "%s: Using LPIB position fix\n", pci_name(chip->pci));
3296
		return POS_FIX_LPIB;
3297
	}
3298
	return POS_FIX_AUTO;
3299 3300
}

3301 3302 3303
/*
 * black-lists for probe_mask
 */
3304
static struct snd_pci_quirk probe_mask_list[] = {
3305 3306 3307 3308 3309 3310
	/* Thinkpad often breaks the controller communication when accessing
	 * to the non-working (or non-existing) modem codec slot.
	 */
	SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
3311 3312
	/* broken BIOS */
	SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
3313 3314
	/* including bogus ALC268 in slot#2 that conflicts with ALC888 */
	SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
3315
	/* forced codec slots */
3316
	SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
3317
	SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
3318 3319
	/* WinFast VP200 H (Teradici) user reported broken communication */
	SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
3320 3321 3322
	{}
};

3323 3324
#define AZX_FORCE_CODEC_MASK	0x100

3325
static void check_probe_mask(struct azx *chip, int dev)
3326 3327 3328
{
	const struct snd_pci_quirk *q;

3329 3330
	chip->codec_probe_mask = probe_mask[dev];
	if (chip->codec_probe_mask == -1) {
3331 3332 3333 3334 3335 3336
		q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
		if (q) {
			printk(KERN_INFO
			       "hda_intel: probe_mask set to 0x%x "
			       "for device %04x:%04x\n",
			       q->value, q->subvendor, q->subdevice);
3337
			chip->codec_probe_mask = q->value;
3338 3339
		}
	}
3340 3341 3342 3343 3344 3345 3346 3347

	/* check forced option */
	if (chip->codec_probe_mask != -1 &&
	    (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
		chip->codec_mask = chip->codec_probe_mask & 0xff;
		printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
		       chip->codec_mask);
	}
3348 3349
}

3350
/*
T
Takashi Iwai 已提交
3351
 * white/black-list for enable_msi
3352
 */
3353
static struct snd_pci_quirk msi_black_list[] = {
T
Takashi Iwai 已提交
3354
	SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
3355
	SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
3356
	SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
3357
	SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
3358
	SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
3359 3360 3361
	{}
};

3362
static void check_msi(struct azx *chip)
3363 3364 3365
{
	const struct snd_pci_quirk *q;

T
Takashi Iwai 已提交
3366 3367
	if (enable_msi >= 0) {
		chip->msi = !!enable_msi;
3368
		return;
T
Takashi Iwai 已提交
3369 3370 3371
	}
	chip->msi = 1;	/* enable MSI as default */
	q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
3372 3373 3374 3375 3376
	if (q) {
		printk(KERN_INFO
		       "hda_intel: msi for device %04x:%04x set to %d\n",
		       q->subvendor, q->subdevice, q->value);
		chip->msi = q->value;
3377 3378 3379 3380
		return;
	}

	/* NVidia chipsets seem to cause troubles with MSI */
3381 3382
	if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
		printk(KERN_INFO "hda_intel: Disabling MSI\n");
3383
		chip->msi = 0;
3384 3385 3386
	}
}

3387
/* check the snoop mode availability */
3388
static void azx_check_snoop_available(struct azx *chip)
3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407
{
	bool snoop = chip->snoop;

	switch (chip->driver_type) {
	case AZX_DRIVER_VIA:
		/* force to non-snoop mode for a new VIA controller
		 * when BIOS is set
		 */
		if (snoop) {
			u8 val;
			pci_read_config_byte(chip->pci, 0x42, &val);
			if (!(val & 0x80) && chip->pci->revision == 0x30)
				snoop = false;
		}
		break;
	case AZX_DRIVER_ATIHDMI_NS:
		/* new ATI HDMI requires non-snoop */
		snoop = false;
		break;
3408 3409 3410
	case AZX_DRIVER_CTHDA:
		snoop = false;
		break;
3411 3412 3413
	}

	if (snoop != chip->snoop) {
3414 3415
		snd_printk(KERN_INFO SFX "%s: Force to %s mode\n",
			   pci_name(chip->pci), snoop ? "snoop" : "non-snoop");
3416 3417 3418
		chip->snoop = snoop;
	}
}
3419

L
Linus Torvalds 已提交
3420 3421 3422
/*
 * constructor
 */
3423 3424 3425
static int azx_create(struct snd_card *card, struct pci_dev *pci,
		      int dev, unsigned int driver_caps,
		      struct azx **rchip)
L
Linus Torvalds 已提交
3426
{
3427
	static struct snd_device_ops ops = {
L
Linus Torvalds 已提交
3428 3429
		.dev_free = azx_dev_free,
	};
3430 3431
	struct azx *chip;
	int err;
L
Linus Torvalds 已提交
3432 3433

	*rchip = NULL;
3434

3435 3436
	err = pci_enable_device(pci);
	if (err < 0)
L
Linus Torvalds 已提交
3437 3438
		return err;

3439
	chip = kzalloc(sizeof(*chip), GFP_KERNEL);
3440
	if (!chip) {
3441
		snd_printk(KERN_ERR SFX "%s: Cannot allocate chip\n", pci_name(pci));
L
Linus Torvalds 已提交
3442 3443 3444 3445 3446
		pci_disable_device(pci);
		return -ENOMEM;
	}

	spin_lock_init(&chip->reg_lock);
3447
	mutex_init(&chip->open_mutex);
L
Linus Torvalds 已提交
3448 3449 3450
	chip->card = card;
	chip->pci = pci;
	chip->irq = -1;
3451 3452
	chip->driver_caps = driver_caps;
	chip->driver_type = driver_caps & 0xff;
3453
	check_msi(chip);
3454
	chip->dev_index = dev;
3455
	INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
3456
	INIT_LIST_HEAD(&chip->pcm_list);
3457
	INIT_LIST_HEAD(&chip->list);
3458
	init_vga_switcheroo(chip);
3459
	init_completion(&chip->probe_wait);
L
Linus Torvalds 已提交
3460

3461 3462
	chip->position_fix[0] = chip->position_fix[1] =
		check_position_fix(chip, position_fix[dev]);
3463 3464 3465 3466 3467 3468
	/* combo mode uses LPIB for playback */
	if (chip->position_fix[0] == POS_FIX_COMBO) {
		chip->position_fix[0] = POS_FIX_LPIB;
		chip->position_fix[1] = POS_FIX_AUTO;
	}

3469
	check_probe_mask(chip, dev);
3470

3471
	chip->single_cmd = single_cmd;
T
Takashi Iwai 已提交
3472
	chip->snoop = hda_snoop;
3473
	azx_check_snoop_available(chip);
3474

3475 3476
	if (bdl_pos_adj[dev] < 0) {
		switch (chip->driver_type) {
3477
		case AZX_DRIVER_ICH:
3478
		case AZX_DRIVER_PCH:
3479
			bdl_pos_adj[dev] = 1;
3480 3481
			break;
		default:
3482
			bdl_pos_adj[dev] = 32;
3483 3484 3485 3486
			break;
		}
	}

3487 3488
	err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
	if (err < 0) {
3489 3490
		snd_printk(KERN_ERR SFX "%s: Error creating device [card]!\n",
		   pci_name(chip->pci));
3491 3492 3493 3494 3495 3496 3497 3498
		azx_free(chip);
		return err;
	}

	*rchip = chip;
	return 0;
}

3499
static int azx_first_init(struct azx *chip)
3500 3501 3502 3503 3504 3505 3506
{
	int dev = chip->dev_index;
	struct pci_dev *pci = chip->pci;
	struct snd_card *card = chip->card;
	int i, err;
	unsigned short gcap;

3507 3508 3509 3510 3511 3512 3513 3514 3515 3516
#if BITS_PER_LONG != 64
	/* Fix up base address on ULI M5461 */
	if (chip->driver_type == AZX_DRIVER_ULI) {
		u16 tmp3;
		pci_read_config_word(pci, 0x40, &tmp3);
		pci_write_config_word(pci, 0x40, tmp3 | 0x10);
		pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
	}
#endif

3517
	err = pci_request_regions(pci, "ICH HD audio");
3518
	if (err < 0)
L
Linus Torvalds 已提交
3519
		return err;
3520
	chip->region_requested = 1;
L
Linus Torvalds 已提交
3521

3522
	chip->addr = pci_resource_start(pci, 0);
3523
	chip->remap_addr = pci_ioremap_bar(pci, 0);
L
Linus Torvalds 已提交
3524
	if (chip->remap_addr == NULL) {
3525
		snd_printk(KERN_ERR SFX "%s: ioremap error\n", pci_name(chip->pci));
3526
		return -ENXIO;
L
Linus Torvalds 已提交
3527 3528
	}

3529 3530 3531
	if (chip->msi)
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
3532

3533 3534
	if (azx_acquire_irq(chip, 0) < 0)
		return -EBUSY;
L
Linus Torvalds 已提交
3535 3536 3537 3538

	pci_set_master(pci);
	synchronize_irq(chip->irq);

3539
	gcap = azx_readw(chip, GCAP);
3540
	snd_printdd(SFX "%s: chipset global capabilities = 0x%x\n", pci_name(chip->pci), gcap);
3541

3542
	/* disable SB600 64bit support for safety */
3543
	if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
3544 3545 3546 3547 3548 3549 3550 3551 3552 3553
		struct pci_dev *p_smbus;
		p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
					 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
					 NULL);
		if (p_smbus) {
			if (p_smbus->revision < 0x30)
				gcap &= ~ICH6_GCAP_64OK;
			pci_dev_put(p_smbus);
		}
	}
3554

3555 3556
	/* disable 64bit DMA address on some devices */
	if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
3557
		snd_printd(SFX "%s: Disabling 64bit DMA\n", pci_name(chip->pci));
3558
		gcap &= ~ICH6_GCAP_64OK;
3559
	}
3560

3561
	/* disable buffer size rounding to 128-byte multiples if supported */
3562 3563 3564 3565 3566 3567 3568 3569 3570 3571
	if (align_buffer_size >= 0)
		chip->align_buffer_size = !!align_buffer_size;
	else {
		if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
			chip->align_buffer_size = 0;
		else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
			chip->align_buffer_size = 1;
		else
			chip->align_buffer_size = 1;
	}
3572

3573
	/* allow 64bit DMA address if supported by H/W */
3574
	if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
3575
		pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
3576
	else {
3577 3578
		pci_set_dma_mask(pci, DMA_BIT_MASK(32));
		pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
3579
	}
3580

3581 3582 3583 3584 3585 3586
	/* read number of streams from GCAP register instead of using
	 * hardcoded value
	 */
	chip->capture_streams = (gcap >> 8) & 0x0f;
	chip->playback_streams = (gcap >> 12) & 0x0f;
	if (!chip->playback_streams && !chip->capture_streams) {
3587 3588 3589 3590 3591 3592 3593 3594
		/* gcap didn't give any info, switching to old method */

		switch (chip->driver_type) {
		case AZX_DRIVER_ULI:
			chip->playback_streams = ULI_NUM_PLAYBACK;
			chip->capture_streams = ULI_NUM_CAPTURE;
			break;
		case AZX_DRIVER_ATIHDMI:
3595
		case AZX_DRIVER_ATIHDMI_NS:
3596 3597 3598
			chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
			chip->capture_streams = ATIHDMI_NUM_CAPTURE;
			break;
3599
		case AZX_DRIVER_GENERIC:
3600 3601 3602 3603 3604
		default:
			chip->playback_streams = ICH6_NUM_PLAYBACK;
			chip->capture_streams = ICH6_NUM_CAPTURE;
			break;
		}
3605
	}
3606 3607
	chip->capture_index_offset = 0;
	chip->playback_index_offset = chip->capture_streams;
3608
	chip->num_streams = chip->playback_streams + chip->capture_streams;
3609 3610
	chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
				GFP_KERNEL);
3611
	if (!chip->azx_dev) {
3612
		snd_printk(KERN_ERR SFX "%s: cannot malloc azx_dev\n", pci_name(chip->pci));
3613
		return -ENOMEM;
3614 3615
	}

T
Takashi Iwai 已提交
3616
	for (i = 0; i < chip->num_streams; i++) {
3617
		dsp_lock_init(&chip->azx_dev[i]);
T
Takashi Iwai 已提交
3618 3619 3620 3621 3622
		/* allocate memory for the BDL for each stream */
		err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
					  snd_dma_pci_data(chip->pci),
					  BDL_SIZE, &chip->azx_dev[i].bdl);
		if (err < 0) {
3623
			snd_printk(KERN_ERR SFX "%s: cannot allocate BDL\n", pci_name(chip->pci));
3624
			return -ENOMEM;
T
Takashi Iwai 已提交
3625
		}
T
Takashi Iwai 已提交
3626
		mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
L
Linus Torvalds 已提交
3627
	}
3628
	/* allocate memory for the position buffer */
3629 3630 3631 3632
	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
				  snd_dma_pci_data(chip->pci),
				  chip->num_streams * 8, &chip->posbuf);
	if (err < 0) {
3633
		snd_printk(KERN_ERR SFX "%s: cannot allocate posbuf\n", pci_name(chip->pci));
3634
		return -ENOMEM;
L
Linus Torvalds 已提交
3635
	}
T
Takashi Iwai 已提交
3636
	mark_pages_wc(chip, &chip->posbuf, true);
L
Linus Torvalds 已提交
3637
	/* allocate CORB/RIRB */
3638 3639
	err = azx_alloc_cmd_io(chip);
	if (err < 0)
3640
		return err;
L
Linus Torvalds 已提交
3641 3642 3643 3644 3645

	/* initialize streams */
	azx_init_stream(chip);

	/* initialize chip */
3646
	azx_init_pci(chip);
3647
	azx_init_chip(chip, (probe_only[dev] & 2) == 0);
L
Linus Torvalds 已提交
3648 3649

	/* codec detection */
3650
	if (!chip->codec_mask) {
3651
		snd_printk(KERN_ERR SFX "%s: no codecs found!\n", pci_name(chip->pci));
3652
		return -ENODEV;
L
Linus Torvalds 已提交
3653 3654
	}

3655
	strcpy(card->driver, "HDA-Intel");
T
Takashi Iwai 已提交
3656 3657 3658 3659 3660
	strlcpy(card->shortname, driver_short_names[chip->driver_type],
		sizeof(card->shortname));
	snprintf(card->longname, sizeof(card->longname),
		 "%s at 0x%lx irq %i",
		 card->shortname, chip->addr, chip->irq);
3661

L
Linus Torvalds 已提交
3662 3663 3664
	return 0;
}

3665 3666
static void power_down_all_codecs(struct azx *chip)
{
3667
#ifdef CONFIG_PM
3668 3669 3670 3671 3672 3673 3674 3675 3676 3677
	/* The codecs were powered up in snd_hda_codec_new().
	 * Now all initialization done, so turn them down if possible
	 */
	struct hda_codec *codec;
	list_for_each_entry(codec, &chip->bus->codec_list, list) {
		snd_hda_power_down(codec);
	}
#endif
}

3678
#ifdef CONFIG_SND_HDA_PATCH_LOADER
3679 3680 3681 3682 3683 3684 3685 3686
/* callback from request_firmware_nowait() */
static void azx_firmware_cb(const struct firmware *fw, void *context)
{
	struct snd_card *card = context;
	struct azx *chip = card->private_data;
	struct pci_dev *pci = chip->pci;

	if (!fw) {
3687 3688
		snd_printk(KERN_ERR SFX "%s: Cannot load firmware, aborting\n",
			   pci_name(chip->pci));
3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703
		goto error;
	}

	chip->fw = fw;
	if (!chip->disabled) {
		/* continue probing */
		if (azx_probe_continue(chip))
			goto error;
	}
	return; /* OK */

 error:
	snd_card_free(card);
	pci_set_drvdata(pci, NULL);
}
3704
#endif
3705

3706 3707
static int azx_probe(struct pci_dev *pci,
		     const struct pci_device_id *pci_id)
L
Linus Torvalds 已提交
3708
{
3709
	static int dev;
3710 3711
	struct snd_card *card;
	struct azx *chip;
3712
	bool probe_now;
3713
	int err;
L
Linus Torvalds 已提交
3714

3715 3716 3717 3718 3719 3720 3721
	if (dev >= SNDRV_CARDS)
		return -ENODEV;
	if (!enable[dev]) {
		dev++;
		return -ENOENT;
	}

3722 3723
	err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
	if (err < 0) {
3724
		snd_printk(KERN_ERR "hda-intel: Error creating card!\n");
3725
		return err;
L
Linus Torvalds 已提交
3726 3727
	}

3728 3729
	snd_card_set_dev(card, &pci->dev);

3730
	err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
W
Wu Fengguang 已提交
3731 3732
	if (err < 0)
		goto out_free;
T
Takashi Iwai 已提交
3733
	card->private_data = chip;
3734 3735 3736 3737 3738 3739

	pci_set_drvdata(pci, card);

	err = register_vga_switcheroo(chip);
	if (err < 0) {
		snd_printk(KERN_ERR SFX
3740
			   "%s: Error registering VGA-switcheroo client\n", pci_name(pci));
3741 3742 3743 3744
		goto out_free;
	}

	if (check_hdmi_disabled(pci)) {
3745
		snd_printk(KERN_INFO SFX "%s: VGA controller is disabled\n",
3746
			   pci_name(pci));
3747
		snd_printk(KERN_INFO SFX "%s: Delaying initialization\n", pci_name(pci));
3748 3749 3750
		chip->disabled = true;
	}

3751
	probe_now = !chip->disabled;
3752 3753 3754 3755 3756
	if (probe_now) {
		err = azx_first_init(chip);
		if (err < 0)
			goto out_free;
	}
L
Linus Torvalds 已提交
3757

3758 3759
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (patch[dev] && *patch[dev]) {
3760 3761
		snd_printk(KERN_ERR SFX "%s: Applying patch firmware '%s'\n",
			   pci_name(pci), patch[dev]);
3762 3763 3764
		err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
					      &pci->dev, GFP_KERNEL, card,
					      azx_firmware_cb);
3765 3766
		if (err < 0)
			goto out_free;
3767
		probe_now = false; /* continued in azx_firmware_cb() */
3768 3769 3770
	}
#endif /* CONFIG_SND_HDA_PATCH_LOADER */

3771
	if (probe_now) {
3772 3773 3774 3775 3776
		err = azx_probe_continue(chip);
		if (err < 0)
			goto out_free;
	}

3777 3778 3779
	if (pci_dev_run_wake(pci))
		pm_runtime_put_noidle(&pci->dev);

3780
	dev++;
3781
	complete_all(&chip->probe_wait);
3782 3783 3784 3785 3786 3787 3788
	return 0;

out_free:
	snd_card_free(card);
	return err;
}

3789
static int azx_probe_continue(struct azx *chip)
3790 3791 3792 3793
{
	int dev = chip->dev_index;
	int err;

3794 3795 3796 3797
#ifdef CONFIG_SND_HDA_INPUT_BEEP
	chip->beep_mode = beep_mode[dev];
#endif

L
Linus Torvalds 已提交
3798
	/* create codec instances */
3799
	err = azx_codec_create(chip, model[dev]);
W
Wu Fengguang 已提交
3800 3801
	if (err < 0)
		goto out_free;
3802
#ifdef CONFIG_SND_HDA_PATCH_LOADER
3803 3804 3805
	if (chip->fw) {
		err = snd_hda_load_patch(chip->bus, chip->fw->size,
					 chip->fw->data);
3806 3807
		if (err < 0)
			goto out_free;
3808
#ifndef CONFIG_PM
3809 3810
		release_firmware(chip->fw); /* no longer needed */
		chip->fw = NULL;
3811
#endif
3812 3813
	}
#endif
3814
	if ((probe_only[dev] & 1) == 0) {
3815 3816 3817 3818
		err = azx_codec_configure(chip);
		if (err < 0)
			goto out_free;
	}
L
Linus Torvalds 已提交
3819 3820

	/* create PCM streams */
3821
	err = snd_hda_build_pcms(chip->bus);
W
Wu Fengguang 已提交
3822 3823
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3824 3825

	/* create mixer controls */
3826
	err = azx_mixer_create(chip);
W
Wu Fengguang 已提交
3827 3828
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3829

3830
	err = snd_card_register(chip->card);
W
Wu Fengguang 已提交
3831 3832
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3833

3834 3835
	chip->running = 1;
	power_down_all_codecs(chip);
T
Takashi Iwai 已提交
3836
	azx_notifier_register(chip);
3837
	azx_add_card_list(chip);
L
Linus Torvalds 已提交
3838

3839 3840
	return 0;

W
Wu Fengguang 已提交
3841
out_free:
3842
	chip->init_failed = 1;
W
Wu Fengguang 已提交
3843
	return err;
L
Linus Torvalds 已提交
3844 3845
}

3846
static void azx_remove(struct pci_dev *pci)
L
Linus Torvalds 已提交
3847
{
3848
	struct snd_card *card = pci_get_drvdata(pci);
3849 3850 3851 3852

	if (pci_dev_run_wake(pci))
		pm_runtime_get_noresume(&pci->dev);

3853 3854
	if (card)
		snd_card_free(card);
L
Linus Torvalds 已提交
3855 3856 3857
}

/* PCI IDs */
3858
static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
3859
	/* CPT */
3860
	{ PCI_DEVICE(0x8086, 0x1c20),
3861
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
3862
	/* PBG */
3863
	{ PCI_DEVICE(0x8086, 0x1d20),
3864
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
3865
	/* Panther Point */
3866
	{ PCI_DEVICE(0x8086, 0x1e20),
3867
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
3868 3869
	/* Lynx Point */
	{ PCI_DEVICE(0x8086, 0x8c20),
3870
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3871 3872 3873 3874 3875
	/* Wellsburg */
	{ PCI_DEVICE(0x8086, 0x8d20),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
	{ PCI_DEVICE(0x8086, 0x8d21),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3876 3877
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c20),
3878
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3879 3880
	/* Lynx Point-LP */
	{ PCI_DEVICE(0x8086, 0x9c21),
3881
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
3882
	/* Haswell */
3883 3884
	{ PCI_DEVICE(0x8086, 0x0a0c),
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
3885
	{ PCI_DEVICE(0x8086, 0x0c0c),
3886
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
3887
	{ PCI_DEVICE(0x8086, 0x0d0c),
3888
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
3889 3890
	/* 5 Series/3400 */
	{ PCI_DEVICE(0x8086, 0x3b56),
3891
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
3892
	/* Poulsbo */
3893
	{ PCI_DEVICE(0x8086, 0x811b),
3894 3895
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
	/* Oaktrail */
3896
	{ PCI_DEVICE(0x8086, 0x080a),
3897
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
3898 3899 3900
	/* BayTrail */
	{ PCI_DEVICE(0x8086, 0x0f04),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
3901
	/* ICH */
3902
	{ PCI_DEVICE(0x8086, 0x2668),
3903 3904
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH6 */
3905
	{ PCI_DEVICE(0x8086, 0x27d8),
3906 3907
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH7 */
3908
	{ PCI_DEVICE(0x8086, 0x269a),
3909 3910
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ESB2 */
3911
	{ PCI_DEVICE(0x8086, 0x284b),
3912 3913
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH8 */
3914
	{ PCI_DEVICE(0x8086, 0x293e),
3915 3916
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH9 */
3917
	{ PCI_DEVICE(0x8086, 0x293f),
3918 3919
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH9 */
3920
	{ PCI_DEVICE(0x8086, 0x3a3e),
3921 3922
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH10 */
3923
	{ PCI_DEVICE(0x8086, 0x3a6e),
3924 3925
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH10 */
3926 3927 3928 3929
	/* Generic Intel */
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3930
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
3931 3932 3933 3934 3935 3936 3937 3938
	/* ATI SB 450/600/700/800/900 */
	{ PCI_DEVICE(0x1002, 0x437b),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	{ PCI_DEVICE(0x1002, 0x4383),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	/* AMD Hudson */
	{ PCI_DEVICE(0x1022, 0x780d),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
3939
	/* ATI HDMI */
3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967
	{ PCI_DEVICE(0x1002, 0x793b),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x7919),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x960f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x970f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa00),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa08),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa10),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa18),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa20),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa28),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa30),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa38),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa40),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa48),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3968 3969 3970 3971 3972 3973 3974 3975
	{ PCI_DEVICE(0x1002, 0x9902),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaaa0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaaa8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaab0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3976
	/* VIA VT8251/VT8237A */
3977 3978
	{ PCI_DEVICE(0x1106, 0x3288),
	  .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
3979 3980 3981 3982
	/* VIA GFX VT7122/VX900 */
	{ PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
	/* VIA GFX VT6122/VX11 */
	{ PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
3983 3984 3985 3986 3987
	/* SIS966 */
	{ PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
	/* ULI M5461 */
	{ PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
	/* NVIDIA MCP */
3988 3989 3990
	{ PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3991
	  .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
3992
	/* Teradici */
3993 3994
	{ PCI_DEVICE(0x6549, 0x1200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
3995 3996
	{ PCI_DEVICE(0x6549, 0x2200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
3997
	/* Creative X-Fi (CA0110-IBG) */
3998 3999 4000 4001 4002
	/* CTHDA chips */
	{ PCI_DEVICE(0x1102, 0x0010),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
	{ PCI_DEVICE(0x1102, 0x0012),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
4003 4004 4005 4006 4007
#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
	/* the following entry conflicts with snd-ctxfi driver,
	 * as ctxfi driver mutates from HD-audio to native mode with
	 * a special command sequence.
	 */
4008 4009 4010
	{ PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
4011
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
4012
	  AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
4013 4014
#else
	/* this entry seems still valid -- i.e. without emu20kx chip */
4015 4016
	{ PCI_DEVICE(0x1102, 0x0009),
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
4017
	  AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
4018
#endif
4019 4020
	/* Vortex86MX */
	{ PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
4021 4022
	/* VMware HDAudio */
	{ PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
4023
	/* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
4024 4025 4026
	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
4027
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
4028 4029 4030
	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
4031
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
L
Linus Torvalds 已提交
4032 4033 4034 4035 4036
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, azx_ids);

/* pci_driver definition */
4037
static struct pci_driver azx_driver = {
4038
	.name = KBUILD_MODNAME,
L
Linus Torvalds 已提交
4039 4040
	.id_table = azx_ids,
	.probe = azx_probe,
4041
	.remove = azx_remove,
4042 4043 4044
	.driver = {
		.pm = AZX_PM_OPS,
	},
L
Linus Torvalds 已提交
4045 4046
};

4047
module_pci_driver(azx_driver);