hda_intel.c 94.2 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 *
3 4
 *  hda_intel.c - Implementation of primary alsa driver code base
 *                for Intel HD Audio.
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 *  Copyright(c) 2004 Intel Corporation. All rights reserved.
 *
 *  Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
 *                     PeiSen Hou <pshou@realtek.com.tw>
 *
 *  This program is free software; you can redistribute it and/or modify it
 *  under the terms of the GNU General Public License as published by the Free
 *  Software Foundation; either version 2 of the License, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful, but WITHOUT
 *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 *  more details.
 *
 *  You should have received a copy of the GNU General Public License along with
 *  this program; if not, write to the Free Software Foundation, Inc., 59
 *  Temple Place - Suite 330, Boston, MA  02111-1307, USA.
 *
 *  CONTACTS:
 *
 *  Matt Jared		matt.jared@intel.com
 *  Andy Kopp		andy.kopp@intel.com
 *  Dan Kogan		dan.d.kogan@intel.com
 *
 *  CHANGES:
 *
 *  2004.12.01	Major rewrite by tiwai, merged the work of pshou
 * 
 */

#include <linux/delay.h>
#include <linux/interrupt.h>
39
#include <linux/kernel.h>
L
Linus Torvalds 已提交
40
#include <linux/module.h>
41
#include <linux/dma-mapping.h>
L
Linus Torvalds 已提交
42 43 44 45
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/slab.h>
#include <linux/pci.h>
46
#include <linux/mutex.h>
T
Takashi Iwai 已提交
47
#include <linux/reboot.h>
T
Takashi Iwai 已提交
48 49 50 51 52 53
#include <linux/io.h>
#ifdef CONFIG_X86
/* for snoop control */
#include <asm/pgtable.h>
#include <asm/cacheflush.h>
#endif
L
Linus Torvalds 已提交
54 55
#include <sound/core.h>
#include <sound/initval.h>
56
#include <linux/vgaarb.h>
57
#include <linux/vga_switcheroo.h>
58
#include <linux/firmware.h>
L
Linus Torvalds 已提交
59 60 61
#include "hda_codec.h"


62 63
static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
64
static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
65 66
static char *model[SNDRV_CARDS];
static int position_fix[SNDRV_CARDS];
67
static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
68
static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
T
Takashi Iwai 已提交
69
static int probe_only[SNDRV_CARDS];
70
static bool single_cmd;
T
Takashi Iwai 已提交
71
static int enable_msi = -1;
72 73 74
#ifdef CONFIG_SND_HDA_PATCH_LOADER
static char *patch[SNDRV_CARDS];
#endif
75
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
76
static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
77 78
					CONFIG_SND_HDA_INPUT_BEEP_MODE};
#endif
L
Linus Torvalds 已提交
79

80
module_param_array(index, int, NULL, 0444);
L
Linus Torvalds 已提交
81
MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
82
module_param_array(id, charp, NULL, 0444);
L
Linus Torvalds 已提交
83
MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
84 85 86
module_param_array(enable, bool, NULL, 0444);
MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
module_param_array(model, charp, NULL, 0444);
L
Linus Torvalds 已提交
87
MODULE_PARM_DESC(model, "Use the given board model.");
88
module_param_array(position_fix, int, NULL, 0444);
89
MODULE_PARM_DESC(position_fix, "DMA pointer read method."
90
		 "(0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
91 92
module_param_array(bdl_pos_adj, int, NULL, 0644);
MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
93
module_param_array(probe_mask, int, NULL, 0444);
94
MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
95
module_param_array(probe_only, int, NULL, 0444);
T
Takashi Iwai 已提交
96
MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
97
module_param(single_cmd, bool, 0444);
98 99
MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
		 "(for debugging only).");
100
module_param(enable_msi, bint, 0444);
101
MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
102 103 104 105
#ifdef CONFIG_SND_HDA_PATCH_LOADER
module_param_array(patch, charp, NULL, 0444);
MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
#endif
106
#ifdef CONFIG_SND_HDA_INPUT_BEEP
T
Takashi Iwai 已提交
107
module_param_array(beep_mode, bool, NULL, 0444);
108
MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
T
Takashi Iwai 已提交
109
			    "(0=off, 1=on) (default=1).");
110
#endif
111

112
#ifdef CONFIG_SND_HDA_POWER_SAVE
113 114 115 116
static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
module_param(power_save, int, 0644);
MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
		 "(in second, 0 = disable).");
L
Linus Torvalds 已提交
117

118 119 120 121
/* reset the HD-audio controller in power save mode.
 * this may give more power-saving, but will take longer time to
 * wake up.
 */
122
static bool power_save_controller = 1;
123 124 125 126
module_param(power_save_controller, bool, 0644);
MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
#endif

127 128
static int align_buffer_size = -1;
module_param(align_buffer_size, bint, 0644);
129 130 131
MODULE_PARM_DESC(align_buffer_size,
		"Force buffer and period sizes to be multiple of 128 bytes.");

T
Takashi Iwai 已提交
132 133 134 135 136 137 138 139 140 141 142
#ifdef CONFIG_X86
static bool hda_snoop = true;
module_param_named(snoop, hda_snoop, bool, 0444);
MODULE_PARM_DESC(snoop, "Enable/disable snooping");
#define azx_snoop(chip)		(chip)->snoop
#else
#define hda_snoop		true
#define azx_snoop(chip)		true
#endif


L
Linus Torvalds 已提交
143 144 145
MODULE_LICENSE("GPL");
MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
			 "{Intel, ICH6M},"
146
			 "{Intel, ICH7},"
147
			 "{Intel, ESB2},"
148
			 "{Intel, ICH8},"
149
			 "{Intel, ICH9},"
150
			 "{Intel, ICH10},"
151
			 "{Intel, PCH},"
152
			 "{Intel, CPT},"
153
			 "{Intel, PPT},"
154
			 "{Intel, LPT},"
155
			 "{Intel, HPT},"
156
			 "{Intel, PBG},"
157
			 "{Intel, SCH},"
158
			 "{ATI, SB450},"
159
			 "{ATI, SB600},"
160
			 "{ATI, RS600},"
161
			 "{ATI, RS690},"
162 163
			 "{ATI, RS780},"
			 "{ATI, R600},"
164 165
			 "{ATI, RV630},"
			 "{ATI, RV610},"
166 167 168 169
			 "{ATI, RV670},"
			 "{ATI, RV635},"
			 "{ATI, RV620},"
			 "{ATI, RV770},"
170
			 "{VIA, VT8251},"
171
			 "{VIA, VT8237A},"
172 173
			 "{SiS, SIS966},"
			 "{ULI, M5461}}");
L
Linus Torvalds 已提交
174 175
MODULE_DESCRIPTION("Intel HDA driver");

176 177 178
#ifdef CONFIG_SND_VERBOSE_PRINTK
#define SFX	/* nop */
#else
L
Linus Torvalds 已提交
179
#define SFX	"hda-intel: "
180
#endif
181

182 183 184 185 186 187 188
#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
#ifdef CONFIG_SND_HDA_CODEC_HDMI
#define SUPPORT_VGA_SWITCHEROO
#endif
#endif


L
Linus Torvalds 已提交
189 190 191 192
/*
 * registers
 */
#define ICH6_REG_GCAP			0x00
193 194 195 196 197
#define   ICH6_GCAP_64OK	(1 << 0)   /* 64bit address support */
#define   ICH6_GCAP_NSDO	(3 << 1)   /* # of serial data out signals */
#define   ICH6_GCAP_BSS		(31 << 3)  /* # of bidirectional streams */
#define   ICH6_GCAP_ISS		(15 << 8)  /* # of input streams */
#define   ICH6_GCAP_OSS		(15 << 12) /* # of output streams */
L
Linus Torvalds 已提交
198 199 200 201 202
#define ICH6_REG_VMIN			0x02
#define ICH6_REG_VMAJ			0x03
#define ICH6_REG_OUTPAY			0x04
#define ICH6_REG_INPAY			0x06
#define ICH6_REG_GCTL			0x08
203
#define   ICH6_GCTL_RESET	(1 << 0)   /* controller reset */
204 205
#define   ICH6_GCTL_FCNTRL	(1 << 1)   /* flush control */
#define   ICH6_GCTL_UNSOL	(1 << 8)   /* accept unsol. response enable */
L
Linus Torvalds 已提交
206 207 208
#define ICH6_REG_WAKEEN			0x0c
#define ICH6_REG_STATESTS		0x0e
#define ICH6_REG_GSTS			0x10
209
#define   ICH6_GSTS_FSTS	(1 << 1)   /* flush status */
L
Linus Torvalds 已提交
210 211
#define ICH6_REG_INTCTL			0x20
#define ICH6_REG_INTSTS			0x24
212
#define ICH6_REG_WALLCLK		0x30	/* 24Mhz source */
213 214
#define ICH6_REG_OLD_SSYNC		0x34	/* SSYNC for old ICH */
#define ICH6_REG_SSYNC			0x38
L
Linus Torvalds 已提交
215 216 217
#define ICH6_REG_CORBLBASE		0x40
#define ICH6_REG_CORBUBASE		0x44
#define ICH6_REG_CORBWP			0x48
218 219
#define ICH6_REG_CORBRP			0x4a
#define   ICH6_CORBRP_RST	(1 << 15)  /* read pointer reset */
L
Linus Torvalds 已提交
220
#define ICH6_REG_CORBCTL		0x4c
221 222
#define   ICH6_CORBCTL_RUN	(1 << 1)   /* enable DMA */
#define   ICH6_CORBCTL_CMEIE	(1 << 0)   /* enable memory error irq */
L
Linus Torvalds 已提交
223
#define ICH6_REG_CORBSTS		0x4d
224
#define   ICH6_CORBSTS_CMEI	(1 << 0)   /* memory error indication */
L
Linus Torvalds 已提交
225 226 227 228 229
#define ICH6_REG_CORBSIZE		0x4e

#define ICH6_REG_RIRBLBASE		0x50
#define ICH6_REG_RIRBUBASE		0x54
#define ICH6_REG_RIRBWP			0x58
230
#define   ICH6_RIRBWP_RST	(1 << 15)  /* write pointer reset */
L
Linus Torvalds 已提交
231 232
#define ICH6_REG_RINTCNT		0x5a
#define ICH6_REG_RIRBCTL		0x5c
233 234 235
#define   ICH6_RBCTL_IRQ_EN	(1 << 0)   /* enable IRQ */
#define   ICH6_RBCTL_DMA_EN	(1 << 1)   /* enable DMA */
#define   ICH6_RBCTL_OVERRUN_EN	(1 << 2)   /* enable overrun irq */
L
Linus Torvalds 已提交
236
#define ICH6_REG_RIRBSTS		0x5d
237 238
#define   ICH6_RBSTS_IRQ	(1 << 0)   /* response irq */
#define   ICH6_RBSTS_OVERRUN	(1 << 2)   /* overrun irq */
L
Linus Torvalds 已提交
239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273
#define ICH6_REG_RIRBSIZE		0x5e

#define ICH6_REG_IC			0x60
#define ICH6_REG_IR			0x64
#define ICH6_REG_IRS			0x68
#define   ICH6_IRS_VALID	(1<<1)
#define   ICH6_IRS_BUSY		(1<<0)

#define ICH6_REG_DPLBASE		0x70
#define ICH6_REG_DPUBASE		0x74
#define   ICH6_DPLBASE_ENABLE	0x1	/* Enable position buffer */

/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };

/* stream register offsets from stream base */
#define ICH6_REG_SD_CTL			0x00
#define ICH6_REG_SD_STS			0x03
#define ICH6_REG_SD_LPIB		0x04
#define ICH6_REG_SD_CBL			0x08
#define ICH6_REG_SD_LVI			0x0c
#define ICH6_REG_SD_FIFOW		0x0e
#define ICH6_REG_SD_FIFOSIZE		0x10
#define ICH6_REG_SD_FORMAT		0x12
#define ICH6_REG_SD_BDLPL		0x18
#define ICH6_REG_SD_BDLPU		0x1c

/* PCI space */
#define ICH6_PCIREG_TCSEL	0x44

/*
 * other constants
 */

/* max number of SDs */
274 275 276 277 278 279 280 281
/* ICH, ATI and VIA have 4 playback and 4 capture */
#define ICH6_NUM_CAPTURE	4
#define ICH6_NUM_PLAYBACK	4

/* ULI has 6 playback and 5 capture */
#define ULI_NUM_CAPTURE		5
#define ULI_NUM_PLAYBACK	6

282 283 284 285
/* ATI HDMI has 1 playback and 0 capture */
#define ATIHDMI_NUM_CAPTURE	0
#define ATIHDMI_NUM_PLAYBACK	1

286 287 288 289
/* TERA has 4 playback and 3 capture */
#define TERA_NUM_CAPTURE	3
#define TERA_NUM_PLAYBACK	4

290 291 292
/* this number is statically defined for simplicity */
#define MAX_AZX_DEV		16

L
Linus Torvalds 已提交
293
/* max number of fragments - we may use more if allocating more pages for BDL */
T
Takashi Iwai 已提交
294 295 296
#define BDL_SIZE		4096
#define AZX_MAX_BDL_ENTRIES	(BDL_SIZE / 16)
#define AZX_MAX_FRAG		32
L
Linus Torvalds 已提交
297 298 299 300 301 302 303 304
/* max buffer size - no h/w limit, you can increase as you like */
#define AZX_MAX_BUF_SIZE	(1024*1024*1024)

/* RIRB int mask: overrun[2], response[0] */
#define RIRB_INT_RESPONSE	0x01
#define RIRB_INT_OVERRUN	0x04
#define RIRB_INT_MASK		0x05

305
/* STATESTS int mask: S3,SD2,SD1,SD0 */
306 307
#define AZX_MAX_CODECS		8
#define AZX_DEFAULT_CODECS	4
308
#define STATESTS_INT_MASK	((1 << AZX_MAX_CODECS) - 1)
L
Linus Torvalds 已提交
309 310 311 312

/* SD_CTL bits */
#define SD_CTL_STREAM_RESET	0x01	/* stream reset bit */
#define SD_CTL_DMA_START	0x02	/* stream DMA start bit */
313 314 315
#define SD_CTL_STRIPE		(3 << 16)	/* stripe control */
#define SD_CTL_TRAFFIC_PRIO	(1 << 18)	/* traffic priority */
#define SD_CTL_DIR		(1 << 19)	/* bi-directional stream */
L
Linus Torvalds 已提交
316 317 318 319 320 321 322
#define SD_CTL_STREAM_TAG_MASK	(0xf << 20)
#define SD_CTL_STREAM_TAG_SHIFT	20

/* SD_CTL and SD_STS */
#define SD_INT_DESC_ERR		0x10	/* descriptor error interrupt */
#define SD_INT_FIFO_ERR		0x08	/* FIFO error interrupt */
#define SD_INT_COMPLETE		0x04	/* completion interrupt */
323 324
#define SD_INT_MASK		(SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
				 SD_INT_COMPLETE)
L
Linus Torvalds 已提交
325 326 327 328 329

/* SD_STS */
#define SD_STS_FIFO_READY	0x20	/* FIFO ready */

/* INTCTL and INTSTS */
330 331 332
#define ICH6_INT_ALL_STREAM	0xff	   /* all stream interrupts */
#define ICH6_INT_CTRL_EN	0x40000000 /* controller interrupt enable bit */
#define ICH6_INT_GLOBAL_EN	0x80000000 /* global interrupt enable bit */
L
Linus Torvalds 已提交
333 334 335 336 337

/* below are so far hardcoded - should read registers in future */
#define ICH6_MAX_CORB_ENTRIES	256
#define ICH6_MAX_RIRB_ENTRIES	256

338 339
/* position fix mode */
enum {
340
	POS_FIX_AUTO,
T
Takashi Iwai 已提交
341
	POS_FIX_LPIB,
342
	POS_FIX_POSBUF,
343
	POS_FIX_VIACOMBO,
344
	POS_FIX_COMBO,
345
};
L
Linus Torvalds 已提交
346

347 348 349 350
/* Defines for ATI HD Audio support in SB450 south bridge */
#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR   0x42
#define ATI_SB450_HDAUDIO_ENABLE_SNOOP      0x02

V
Vinod G 已提交
351 352 353
/* Defines for Nvidia HDA support */
#define NVIDIA_HDA_TRANSREG_ADDR      0x4e
#define NVIDIA_HDA_ENABLE_COHBITS     0x0f
354 355 356
#define NVIDIA_HDA_ISTRM_COH          0x4d
#define NVIDIA_HDA_OSTRM_COH          0x4c
#define NVIDIA_HDA_ENABLE_COHBIT      0x01
357

T
Takashi Iwai 已提交
358 359 360 361
/* Defines for Intel SCH HDA snoop control */
#define INTEL_SCH_HDA_DEVC      0x78
#define INTEL_SCH_HDA_DEVC_NOSNOOP       (0x1<<11)

362 363 364 365 366
/* Define IN stream 0 FIFO size offset in VIA controller */
#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET	0x90
/* Define VIA HD Audio Device ID*/
#define VIA_HDAC_DEVICE_ID		0x3288

367 368
/* HD Audio class code */
#define PCI_CLASS_MULTIMEDIA_HD_AUDIO	0x0403
T
Takashi Iwai 已提交
369

L
Linus Torvalds 已提交
370 371 372
/*
 */

373
struct azx_dev {
T
Takashi Iwai 已提交
374
	struct snd_dma_buffer bdl; /* BDL buffer */
375
	u32 *posbuf;		/* position buffer pointer */
L
Linus Torvalds 已提交
376

377
	unsigned int bufsize;	/* size of the play buffer in bytes */
378
	unsigned int period_bytes; /* size of the period in bytes */
379 380
	unsigned int frags;	/* number for period in the play buffer */
	unsigned int fifo_size;	/* FIFO size */
381 382
	unsigned long start_wallclk;	/* start + minimum wallclk */
	unsigned long period_wallclk;	/* wallclk for period */
L
Linus Torvalds 已提交
383

384
	void __iomem *sd_addr;	/* stream descriptor pointer */
L
Linus Torvalds 已提交
385

386
	u32 sd_int_sta_mask;	/* stream int status mask */
L
Linus Torvalds 已提交
387 388

	/* pcm support */
389 390 391 392 393 394
	struct snd_pcm_substream *substream;	/* assigned substream,
						 * set in PCM open
						 */
	unsigned int format_val;	/* format value to be set in the
					 * controller and the codec
					 */
L
Linus Torvalds 已提交
395 396
	unsigned char stream_tag;	/* assigned stream */
	unsigned char index;		/* stream index */
397
	int assigned_key;		/* last device# key assigned to */
L
Linus Torvalds 已提交
398

399 400
	unsigned int opened :1;
	unsigned int running :1;
401
	unsigned int irq_pending :1;
402 403 404 405 406 407
	/*
	 * For VIA:
	 *  A flag to ensure DMA position is 0
	 *  when link position is not greater than FIFO size
	 */
	unsigned int insufficient :1;
T
Takashi Iwai 已提交
408
	unsigned int wc_marked:1;
L
Linus Torvalds 已提交
409 410 411
};

/* CORB/RIRB */
412
struct azx_rb {
L
Linus Torvalds 已提交
413 414 415 416 417 418
	u32 *buf;		/* CORB/RIRB buffer
				 * Each CORB entry is 4byte, RIRB is 8byte
				 */
	dma_addr_t addr;	/* physical address of CORB/RIRB buffer */
	/* for RIRB */
	unsigned short rp, wp;	/* read/write pointers */
419 420
	int cmds[AZX_MAX_CODECS];	/* number of pending requests */
	u32 res[AZX_MAX_CODECS];	/* last read value */
L
Linus Torvalds 已提交
421 422
};

423 424 425 426 427 428 429 430
struct azx_pcm {
	struct azx *chip;
	struct snd_pcm *pcm;
	struct hda_codec *codec;
	struct hda_pcm_stream *hinfo[2];
	struct list_head list;
};

431 432
struct azx {
	struct snd_card *card;
L
Linus Torvalds 已提交
433
	struct pci_dev *pci;
434
	int dev_index;
L
Linus Torvalds 已提交
435

436 437
	/* chip type specific */
	int driver_type;
438
	unsigned int driver_caps;
439 440 441 442 443 444
	int playback_streams;
	int playback_index_offset;
	int capture_streams;
	int capture_index_offset;
	int num_streams;

L
Linus Torvalds 已提交
445 446 447 448 449 450 451
	/* pci resources */
	unsigned long addr;
	void __iomem *remap_addr;
	int irq;

	/* locks */
	spinlock_t reg_lock;
452
	struct mutex open_mutex;
L
Linus Torvalds 已提交
453

454
	/* streams (x num_streams) */
455
	struct azx_dev *azx_dev;
L
Linus Torvalds 已提交
456 457

	/* PCM */
458
	struct list_head pcm_list; /* azx_pcm list */
L
Linus Torvalds 已提交
459 460 461

	/* HD codec */
	unsigned short codec_mask;
462
	int  codec_probe_mask; /* copied from probe_mask option */
L
Linus Torvalds 已提交
463
	struct hda_bus *bus;
464
	unsigned int beep_mode;
L
Linus Torvalds 已提交
465 466

	/* CORB/RIRB */
467 468
	struct azx_rb corb;
	struct azx_rb rirb;
L
Linus Torvalds 已提交
469

T
Takashi Iwai 已提交
470
	/* CORB/RIRB and position buffers */
L
Linus Torvalds 已提交
471 472
	struct snd_dma_buffer rb;
	struct snd_dma_buffer posbuf;
473

474 475 476 477
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	const struct firmware *fw;
#endif

478
	/* flags */
479
	int position_fix[2]; /* for both playback/capture streams */
480
	int poll_count;
481
	unsigned int running :1;
482 483 484
	unsigned int initialized :1;
	unsigned int single_cmd :1;
	unsigned int polling_mode :1;
485
	unsigned int msi :1;
486
	unsigned int irq_pending_warned :1;
487
	unsigned int probing :1; /* codec probing phase */
T
Takashi Iwai 已提交
488
	unsigned int snoop:1;
489
	unsigned int align_buffer_size:1;
490 491 492 493 494 495
	unsigned int region_requested:1;

	/* VGA-switcheroo setup */
	unsigned int use_vga_switcheroo:1;
	unsigned int init_failed:1; /* delayed init failed */
	unsigned int disabled:1; /* disabled by VGA-switcher */
496 497

	/* for debugging */
498
	unsigned int last_cmd[AZX_MAX_CODECS];
499 500 501

	/* for pending irqs */
	struct work_struct irq_pending_work;
T
Takashi Iwai 已提交
502 503 504

	/* reboot notifier (for mysterious hangup problem at power-down) */
	struct notifier_block reboot_notifier;
L
Linus Torvalds 已提交
505 506
};

507 508 509
/* driver types */
enum {
	AZX_DRIVER_ICH,
510
	AZX_DRIVER_PCH,
511
	AZX_DRIVER_SCH,
512
	AZX_DRIVER_ATI,
513
	AZX_DRIVER_ATIHDMI,
514
	AZX_DRIVER_ATIHDMI_NS,
515 516 517
	AZX_DRIVER_VIA,
	AZX_DRIVER_SIS,
	AZX_DRIVER_ULI,
V
Vinod G 已提交
518
	AZX_DRIVER_NVIDIA,
519
	AZX_DRIVER_TERA,
520
	AZX_DRIVER_CTX,
521
	AZX_DRIVER_CTHDA,
522
	AZX_DRIVER_GENERIC,
523
	AZX_NUM_DRIVERS, /* keep this as last entry */
524 525
};

526 527 528 529 530 531 532 533 534 535 536 537 538 539
/* driver quirks (capabilities) */
/* bits 0-7 are used for indicating driver type */
#define AZX_DCAPS_NO_TCSEL	(1 << 8)	/* No Intel TCSEL bit */
#define AZX_DCAPS_NO_MSI	(1 << 9)	/* No MSI support */
#define AZX_DCAPS_ATI_SNOOP	(1 << 10)	/* ATI snoop enable */
#define AZX_DCAPS_NVIDIA_SNOOP	(1 << 11)	/* Nvidia snoop enable */
#define AZX_DCAPS_SCH_SNOOP	(1 << 12)	/* SCH/PCH snoop enable */
#define AZX_DCAPS_RIRB_DELAY	(1 << 13)	/* Long delay in read loop */
#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14)	/* Put a delay before read */
#define AZX_DCAPS_CTX_WORKAROUND (1 << 15)	/* X-Fi workaround */
#define AZX_DCAPS_POSFIX_LPIB	(1 << 16)	/* Use LPIB as default */
#define AZX_DCAPS_POSFIX_VIA	(1 << 17)	/* Use VIACOMBO as default */
#define AZX_DCAPS_NO_64BIT	(1 << 18)	/* No 64bit address */
#define AZX_DCAPS_SYNC_WRITE	(1 << 19)	/* sync each cmd write */
540
#define AZX_DCAPS_OLD_SSYNC	(1 << 20)	/* Old SSYNC reg for ICH */
541
#define AZX_DCAPS_BUFSIZE	(1 << 21)	/* no buffer size alignment */
542
#define AZX_DCAPS_ALIGN_BUFSIZE	(1 << 22)	/* buffer size alignment */
543
#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23)	/* BDLE in 4k boundary */
544
#define AZX_DCAPS_POSFIX_COMBO  (1 << 24)	/* Use COMBO as default */
545 546 547 548 549 550 551 552 553 554 555 556

/* quirks for ATI SB / AMD Hudson */
#define AZX_DCAPS_PRESET_ATI_SB \
	(AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
	 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)

/* quirks for ATI/AMD HDMI */
#define AZX_DCAPS_PRESET_ATI_HDMI \
	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)

/* quirks for Nvidia */
#define AZX_DCAPS_PRESET_NVIDIA \
557 558
	(AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
	 AZX_DCAPS_ALIGN_BUFSIZE)
559

560 561 562
#define AZX_DCAPS_PRESET_CTHDA \
	(AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)

563 564 565 566
/*
 * VGA-switcher support
 */
#ifdef SUPPORT_VGA_SWITCHEROO
567 568 569 570 571 572
#define use_vga_switcheroo(chip)	((chip)->use_vga_switcheroo)
#else
#define use_vga_switcheroo(chip)	0
#endif

#if defined(SUPPORT_VGA_SWITCHEROO) || defined(CONFIG_SND_HDA_PATCH_LOADER)
573 574 575 576 577 578 579 580
#define DELAYED_INIT_MARK
#define DELAYED_INITDATA_MARK
#else
#define DELAYED_INIT_MARK	__devinit
#define DELAYED_INITDATA_MARK	__devinitdata
#endif

static char *driver_short_names[] DELAYED_INITDATA_MARK = {
581
	[AZX_DRIVER_ICH] = "HDA Intel",
582
	[AZX_DRIVER_PCH] = "HDA Intel PCH",
583
	[AZX_DRIVER_SCH] = "HDA Intel MID",
584
	[AZX_DRIVER_ATI] = "HDA ATI SB",
585
	[AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
586
	[AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
587 588
	[AZX_DRIVER_VIA] = "HDA VIA VT82xx",
	[AZX_DRIVER_SIS] = "HDA SIS966",
V
Vinod G 已提交
589 590
	[AZX_DRIVER_ULI] = "HDA ULI M5461",
	[AZX_DRIVER_NVIDIA] = "HDA NVidia",
591
	[AZX_DRIVER_TERA] = "HDA Teradici", 
592
	[AZX_DRIVER_CTX] = "HDA Creative", 
593
	[AZX_DRIVER_CTHDA] = "HDA Creative",
594
	[AZX_DRIVER_GENERIC] = "HD-Audio Generic",
595 596
};

L
Linus Torvalds 已提交
597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626
/*
 * macros for easy use
 */
#define azx_writel(chip,reg,value) \
	writel(value, (chip)->remap_addr + ICH6_REG_##reg)
#define azx_readl(chip,reg) \
	readl((chip)->remap_addr + ICH6_REG_##reg)
#define azx_writew(chip,reg,value) \
	writew(value, (chip)->remap_addr + ICH6_REG_##reg)
#define azx_readw(chip,reg) \
	readw((chip)->remap_addr + ICH6_REG_##reg)
#define azx_writeb(chip,reg,value) \
	writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
#define azx_readb(chip,reg) \
	readb((chip)->remap_addr + ICH6_REG_##reg)

#define azx_sd_writel(dev,reg,value) \
	writel(value, (dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_readl(dev,reg) \
	readl((dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_writew(dev,reg,value) \
	writew(value, (dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_readw(dev,reg) \
	readw((dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_writeb(dev,reg,value) \
	writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
#define azx_sd_readb(dev,reg) \
	readb((dev)->sd_addr + ICH6_REG_##reg)

/* for pcm support */
627
#define get_azx_dev(substream) (substream->runtime->private_data)
L
Linus Torvalds 已提交
628

T
Takashi Iwai 已提交
629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667
#ifdef CONFIG_X86
static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
{
	if (azx_snoop(chip))
		return;
	if (addr && size) {
		int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
		if (on)
			set_memory_wc((unsigned long)addr, pages);
		else
			set_memory_wb((unsigned long)addr, pages);
	}
}

static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
	__mark_pages_wc(chip, buf->area, buf->bytes, on);
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
				   struct snd_pcm_runtime *runtime, bool on)
{
	if (azx_dev->wc_marked != on) {
		__mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
		azx_dev->wc_marked = on;
	}
}
#else
/* NOP for other archs */
static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
				 bool on)
{
}
static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
				   struct snd_pcm_runtime *runtime, bool on)
{
}
#endif

668
static int azx_acquire_irq(struct azx *chip, int do_disconnect);
669
static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
L
Linus Torvalds 已提交
670 671 672 673 674 675 676
/*
 * Interface for HD codec
 */

/*
 * CORB / RIRB interface
 */
677
static int azx_alloc_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
678 679 680 681
{
	int err;

	/* single page (at least 4096 bytes) must suffice for both ringbuffes */
682 683
	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
				  snd_dma_pci_data(chip->pci),
L
Linus Torvalds 已提交
684 685 686 687 688
				  PAGE_SIZE, &chip->rb);
	if (err < 0) {
		snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
		return err;
	}
T
Takashi Iwai 已提交
689
	mark_pages_wc(chip, &chip->rb, true);
L
Linus Torvalds 已提交
690 691 692
	return 0;
}

693
static void azx_init_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
694
{
695
	spin_lock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
696 697 698 699
	/* CORB set up */
	chip->corb.addr = chip->rb.addr;
	chip->corb.buf = (u32 *)chip->rb.area;
	azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
T
Takashi Iwai 已提交
700
	azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
L
Linus Torvalds 已提交
701

702 703
	/* set the corb size to 256 entries (ULI requires explicitly) */
	azx_writeb(chip, CORBSIZE, 0x02);
L
Linus Torvalds 已提交
704 705 706
	/* set the corb write pointer to 0 */
	azx_writew(chip, CORBWP, 0);
	/* reset the corb hw read pointer */
707
	azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
L
Linus Torvalds 已提交
708
	/* enable corb dma */
709
	azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
L
Linus Torvalds 已提交
710 711 712 713

	/* RIRB set up */
	chip->rirb.addr = chip->rb.addr + 2048;
	chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
714 715
	chip->rirb.wp = chip->rirb.rp = 0;
	memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
L
Linus Torvalds 已提交
716
	azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
T
Takashi Iwai 已提交
717
	azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
L
Linus Torvalds 已提交
718

719 720
	/* set the rirb size to 256 entries (ULI requires explicitly) */
	azx_writeb(chip, RIRBSIZE, 0x02);
L
Linus Torvalds 已提交
721
	/* reset the rirb hw write pointer */
722
	azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
L
Linus Torvalds 已提交
723
	/* set N=1, get RIRB response interrupt for new entry */
724
	if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
725 726 727
		azx_writew(chip, RINTCNT, 0xc0);
	else
		azx_writew(chip, RINTCNT, 1);
L
Linus Torvalds 已提交
728 729
	/* enable rirb dma and response irq */
	azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
730
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
731 732
}

733
static void azx_free_cmd_io(struct azx *chip)
L
Linus Torvalds 已提交
734
{
735
	spin_lock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
736 737 738
	/* disable ringbuffer DMAs */
	azx_writeb(chip, RIRBCTL, 0);
	azx_writeb(chip, CORBCTL, 0);
739
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
740 741
}

742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763
static unsigned int azx_command_addr(u32 cmd)
{
	unsigned int addr = cmd >> 28;

	if (addr >= AZX_MAX_CODECS) {
		snd_BUG();
		addr = 0;
	}

	return addr;
}

static unsigned int azx_response_addr(u32 res)
{
	unsigned int addr = res & 0xf;

	if (addr >= AZX_MAX_CODECS) {
		snd_BUG();
		addr = 0;
	}

	return addr;
L
Linus Torvalds 已提交
764 765 766
}

/* send a command */
767
static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
L
Linus Torvalds 已提交
768
{
769
	struct azx *chip = bus->private_data;
770
	unsigned int addr = azx_command_addr(val);
L
Linus Torvalds 已提交
771 772
	unsigned int wp;

773 774
	spin_lock_irq(&chip->reg_lock);

L
Linus Torvalds 已提交
775 776 777 778 779
	/* add command to corb */
	wp = azx_readb(chip, CORBWP);
	wp++;
	wp %= ICH6_MAX_CORB_ENTRIES;

780
	chip->rirb.cmds[addr]++;
L
Linus Torvalds 已提交
781 782
	chip->corb.buf[wp] = cpu_to_le32(val);
	azx_writel(chip, CORBWP, wp);
783

L
Linus Torvalds 已提交
784 785 786 787 788 789 790 791
	spin_unlock_irq(&chip->reg_lock);

	return 0;
}

#define ICH6_RIRB_EX_UNSOL_EV	(1<<4)

/* retrieve RIRB entry - called from interrupt handler */
792
static void azx_update_rirb(struct azx *chip)
L
Linus Torvalds 已提交
793 794
{
	unsigned int rp, wp;
795
	unsigned int addr;
L
Linus Torvalds 已提交
796 797 798 799 800 801
	u32 res, res_ex;

	wp = azx_readb(chip, RIRBWP);
	if (wp == chip->rirb.wp)
		return;
	chip->rirb.wp = wp;
802

L
Linus Torvalds 已提交
803 804 805 806 807 808 809
	while (chip->rirb.rp != wp) {
		chip->rirb.rp++;
		chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;

		rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
		res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
		res = le32_to_cpu(chip->rirb.buf[rp]);
810
		addr = azx_response_addr(res_ex);
L
Linus Torvalds 已提交
811 812
		if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
			snd_hda_queue_unsol_event(chip->bus, res, res_ex);
813 814
		else if (chip->rirb.cmds[addr]) {
			chip->rirb.res[addr] = res;
T
Takashi Iwai 已提交
815
			smp_wmb();
816
			chip->rirb.cmds[addr]--;
817 818 819 820 821
		} else
			snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
				   "last cmd=%#08x\n",
				   res, res_ex,
				   chip->last_cmd[addr]);
L
Linus Torvalds 已提交
822 823 824 825
	}
}

/* receive a response */
826 827
static unsigned int azx_rirb_get_response(struct hda_bus *bus,
					  unsigned int addr)
L
Linus Torvalds 已提交
828
{
829
	struct azx *chip = bus->private_data;
830
	unsigned long timeout;
831
	unsigned long loopcounter;
832
	int do_poll = 0;
L
Linus Torvalds 已提交
833

834 835
 again:
	timeout = jiffies + msecs_to_jiffies(1000);
836 837

	for (loopcounter = 0;; loopcounter++) {
838
		if (chip->polling_mode || do_poll) {
839 840 841 842
			spin_lock_irq(&chip->reg_lock);
			azx_update_rirb(chip);
			spin_unlock_irq(&chip->reg_lock);
		}
843
		if (!chip->rirb.cmds[addr]) {
T
Takashi Iwai 已提交
844
			smp_rmb();
845
			bus->rirb_error = 0;
846 847 848

			if (!do_poll)
				chip->poll_count = 0;
849
			return chip->rirb.res[addr]; /* the last value */
T
Takashi Iwai 已提交
850
		}
851 852
		if (time_after(jiffies, timeout))
			break;
853
		if (bus->needs_damn_long_delay || loopcounter > 3000)
854 855 856 857 858
			msleep(2); /* temporary workaround */
		else {
			udelay(10);
			cond_resched();
		}
859
	}
860

861 862 863 864 865 866 867 868 869 870
	if (!chip->polling_mode && chip->poll_count < 2) {
		snd_printdd(SFX "azx_get_response timeout, "
			   "polling the codec once: last cmd=0x%08x\n",
			   chip->last_cmd[addr]);
		do_poll = 1;
		chip->poll_count++;
		goto again;
	}


871 872 873 874 875 876 877 878
	if (!chip->polling_mode) {
		snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
			   "switching to polling mode: last cmd=0x%08x\n",
			   chip->last_cmd[addr]);
		chip->polling_mode = 1;
		goto again;
	}

879
	if (chip->msi) {
880
		snd_printk(KERN_WARNING SFX "No response from codec, "
881 882
			   "disabling MSI: last cmd=0x%08x\n",
			   chip->last_cmd[addr]);
883 884 885 886
		free_irq(chip->irq, chip);
		chip->irq = -1;
		pci_disable_msi(chip->pci);
		chip->msi = 0;
887 888
		if (azx_acquire_irq(chip, 1) < 0) {
			bus->rirb_error = 1;
889
			return -1;
890
		}
891 892 893
		goto again;
	}

894 895 896 897 898 899 900 901
	if (chip->probing) {
		/* If this critical timeout happens during the codec probing
		 * phase, this is likely an access to a non-existing codec
		 * slot.  Better to return an error and reset the system.
		 */
		return -1;
	}

902 903 904
	/* a fatal communication error; need either to reset or to fallback
	 * to the single_cmd mode
	 */
905
	bus->rirb_error = 1;
906
	if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
907 908 909 910 911 912
		bus->response_reset = 1;
		return -1; /* give a chance to retry */
	}

	snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
		   "switching to single_cmd mode: last cmd=0x%08x\n",
913
		   chip->last_cmd[addr]);
914 915
	chip->single_cmd = 1;
	bus->response_reset = 0;
916
	/* release CORB/RIRB */
917
	azx_free_cmd_io(chip);
918 919
	/* disable unsolicited responses */
	azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
920
	return -1;
L
Linus Torvalds 已提交
921 922 923 924 925 926 927 928 929 930 931 932
}

/*
 * Use the single immediate command instead of CORB/RIRB for simplicity
 *
 * Note: according to Intel, this is not preferred use.  The command was
 *       intended for the BIOS only, and may get confused with unsolicited
 *       responses.  So, we shouldn't use it for normal operation from the
 *       driver.
 *       I left the codes, however, for debugging/testing purposes.
 */

933
/* receive a response */
934
static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
935 936 937 938 939 940 941
{
	int timeout = 50;

	while (timeout--) {
		/* check IRV busy bit */
		if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
			/* reuse rirb.res as the response return value */
942
			chip->rirb.res[addr] = azx_readl(chip, IR);
943 944 945 946 947 948 949
			return 0;
		}
		udelay(1);
	}
	if (printk_ratelimit())
		snd_printd(SFX "get_response timeout: IRS=0x%x\n",
			   azx_readw(chip, IRS));
950
	chip->rirb.res[addr] = -1;
951 952 953
	return -EIO;
}

L
Linus Torvalds 已提交
954
/* send a command */
955
static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
L
Linus Torvalds 已提交
956
{
957
	struct azx *chip = bus->private_data;
958
	unsigned int addr = azx_command_addr(val);
L
Linus Torvalds 已提交
959 960
	int timeout = 50;

961
	bus->rirb_error = 0;
L
Linus Torvalds 已提交
962 963
	while (timeout--) {
		/* check ICB busy bit */
964
		if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
L
Linus Torvalds 已提交
965
			/* Clear IRV valid bit */
966 967
			azx_writew(chip, IRS, azx_readw(chip, IRS) |
				   ICH6_IRS_VALID);
L
Linus Torvalds 已提交
968
			azx_writel(chip, IC, val);
969 970
			azx_writew(chip, IRS, azx_readw(chip, IRS) |
				   ICH6_IRS_BUSY);
971
			return azx_single_wait_for_response(chip, addr);
L
Linus Torvalds 已提交
972 973 974
		}
		udelay(1);
	}
975 976 977
	if (printk_ratelimit())
		snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
			   azx_readw(chip, IRS), val);
L
Linus Torvalds 已提交
978 979 980 981
	return -EIO;
}

/* receive a response */
982 983
static unsigned int azx_single_get_response(struct hda_bus *bus,
					    unsigned int addr)
L
Linus Torvalds 已提交
984
{
985
	struct azx *chip = bus->private_data;
986
	return chip->rirb.res[addr];
L
Linus Torvalds 已提交
987 988
}

989 990 991 992 993 994 995 996
/*
 * The below are the main callbacks from hda_codec.
 *
 * They are just the skeleton to call sub-callbacks according to the
 * current setting of chip->single_cmd.
 */

/* send a command */
997
static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
998
{
999
	struct azx *chip = bus->private_data;
1000

1001 1002
	if (chip->disabled)
		return 0;
1003
	chip->last_cmd[azx_command_addr(val)] = val;
1004
	if (chip->single_cmd)
1005
		return azx_single_send_cmd(bus, val);
1006
	else
1007
		return azx_corb_send_cmd(bus, val);
1008 1009 1010
}

/* get a response */
1011 1012
static unsigned int azx_get_response(struct hda_bus *bus,
				     unsigned int addr)
1013
{
1014
	struct azx *chip = bus->private_data;
1015 1016
	if (chip->disabled)
		return 0;
1017
	if (chip->single_cmd)
1018
		return azx_single_get_response(bus, addr);
1019
	else
1020
		return azx_rirb_get_response(bus, addr);
1021 1022
}

1023
#ifdef CONFIG_SND_HDA_POWER_SAVE
1024
static void azx_power_notify(struct hda_bus *bus);
1025
#endif
1026

L
Linus Torvalds 已提交
1027
/* reset codec link */
1028
static int azx_reset(struct azx *chip, int full_reset)
L
Linus Torvalds 已提交
1029 1030 1031
{
	int count;

1032 1033 1034
	if (!full_reset)
		goto __skip;

1035 1036 1037
	/* clear STATESTS */
	azx_writeb(chip, STATESTS, STATESTS_INT_MASK);

L
Linus Torvalds 已提交
1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
	/* reset controller */
	azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);

	count = 50;
	while (azx_readb(chip, GCTL) && --count)
		msleep(1);

	/* delay for >= 100us for codec PLL to settle per spec
	 * Rev 0.9 section 5.5.1
	 */
	msleep(1);

	/* Bring controller out of reset */
	azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);

	count = 50;
1054
	while (!azx_readb(chip, GCTL) && --count)
L
Linus Torvalds 已提交
1055 1056
		msleep(1);

1057
	/* Brent Chartrand said to wait >= 540us for codecs to initialize */
L
Linus Torvalds 已提交
1058 1059
	msleep(1);

1060
      __skip:
L
Linus Torvalds 已提交
1061
	/* check to see if controller is ready */
1062
	if (!azx_readb(chip, GCTL)) {
1063
		snd_printd(SFX "azx_reset: controller not ready!\n");
L
Linus Torvalds 已提交
1064 1065 1066
		return -EBUSY;
	}

M
Matt 已提交
1067
	/* Accept unsolicited responses */
1068 1069 1070
	if (!chip->single_cmd)
		azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
			   ICH6_GCTL_UNSOL);
M
Matt 已提交
1071

L
Linus Torvalds 已提交
1072
	/* detect codecs */
1073
	if (!chip->codec_mask) {
L
Linus Torvalds 已提交
1074
		chip->codec_mask = azx_readw(chip, STATESTS);
1075
		snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
L
Linus Torvalds 已提交
1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
	}

	return 0;
}


/*
 * Lowlevel interface
 */  

/* enable interrupts */
1087
static void azx_int_enable(struct azx *chip)
L
Linus Torvalds 已提交
1088 1089 1090 1091 1092 1093 1094
{
	/* enable controller CIE and GIE */
	azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
		   ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
}

/* disable interrupts */
1095
static void azx_int_disable(struct azx *chip)
L
Linus Torvalds 已提交
1096 1097 1098 1099
{
	int i;

	/* disable interrupts in stream descriptor */
1100
	for (i = 0; i < chip->num_streams; i++) {
1101
		struct azx_dev *azx_dev = &chip->azx_dev[i];
L
Linus Torvalds 已提交
1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
		azx_sd_writeb(azx_dev, SD_CTL,
			      azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
	}

	/* disable SIE for all streams */
	azx_writeb(chip, INTCTL, 0);

	/* disable controller CIE and GIE */
	azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
		   ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
}

/* clear interrupts */
1115
static void azx_int_clear(struct azx *chip)
L
Linus Torvalds 已提交
1116 1117 1118 1119
{
	int i;

	/* clear stream status */
1120
	for (i = 0; i < chip->num_streams; i++) {
1121
		struct azx_dev *azx_dev = &chip->azx_dev[i];
L
Linus Torvalds 已提交
1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
		azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
	}

	/* clear STATESTS */
	azx_writeb(chip, STATESTS, STATESTS_INT_MASK);

	/* clear rirb status */
	azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);

	/* clear int status */
	azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
}

/* start a stream */
1136
static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1137
{
1138 1139 1140 1141 1142
	/*
	 * Before stream start, initialize parameter
	 */
	azx_dev->insufficient = 1;

L
Linus Torvalds 已提交
1143
	/* enable SIE */
1144 1145
	azx_writel(chip, INTCTL,
		   azx_readl(chip, INTCTL) | (1 << azx_dev->index));
L
Linus Torvalds 已提交
1146 1147 1148 1149 1150
	/* set DMA start and interrupt mask */
	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
		      SD_CTL_DMA_START | SD_INT_MASK);
}

1151 1152
/* stop DMA */
static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1153 1154 1155 1156
{
	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
		      ~(SD_CTL_DMA_START | SD_INT_MASK));
	azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
1157 1158 1159 1160 1161 1162
}

/* stop a stream */
static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
{
	azx_stream_clear(chip, azx_dev);
L
Linus Torvalds 已提交
1163
	/* disable SIE */
1164 1165
	azx_writel(chip, INTCTL,
		   azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
L
Linus Torvalds 已提交
1166 1167 1168 1169
}


/*
1170
 * reset and start the controller registers
L
Linus Torvalds 已提交
1171
 */
1172
static void azx_init_chip(struct azx *chip, int full_reset)
L
Linus Torvalds 已提交
1173
{
1174 1175
	if (chip->initialized)
		return;
L
Linus Torvalds 已提交
1176 1177

	/* reset controller */
1178
	azx_reset(chip, full_reset);
L
Linus Torvalds 已提交
1179 1180 1181 1182 1183 1184

	/* initialize interrupts */
	azx_int_clear(chip);
	azx_int_enable(chip);

	/* initialize the codec command I/O */
1185 1186
	if (!chip->single_cmd)
		azx_init_cmd_io(chip);
L
Linus Torvalds 已提交
1187

1188 1189
	/* program the position buffer */
	azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
T
Takashi Iwai 已提交
1190
	azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
1191

1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214
	chip->initialized = 1;
}

/*
 * initialize the PCI registers
 */
/* update bits in a PCI register byte */
static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
			    unsigned char mask, unsigned char val)
{
	unsigned char data;

	pci_read_config_byte(pci, reg, &data);
	data &= ~mask;
	data |= (val & mask);
	pci_write_config_byte(pci, reg, data);
}

static void azx_init_pci(struct azx *chip)
{
	/* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
	 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
	 * Ensuring these bits are 0 clears playback static on some HD Audio
1215 1216
	 * codecs.
	 * The PCI register TCSEL is defined in the Intel manuals.
1217
	 */
1218
	if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
1219
		snd_printdd(SFX "Clearing TCSEL\n");
1220
		update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
1221
	}
1222

1223 1224 1225 1226
	/* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
	 * we need to enable snoop.
	 */
	if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
T
Takashi Iwai 已提交
1227
		snd_printdd(SFX "Setting ATI snoop: %d\n", azx_snoop(chip));
1228
		update_pci_byte(chip->pci,
T
Takashi Iwai 已提交
1229 1230
				ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
				azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
1231 1232 1233 1234
	}

	/* For NVIDIA HDA, enable snoop */
	if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
T
Takashi Iwai 已提交
1235
		snd_printdd(SFX "Setting Nvidia snoop: %d\n", azx_snoop(chip));
1236 1237 1238
		update_pci_byte(chip->pci,
				NVIDIA_HDA_TRANSREG_ADDR,
				0x0f, NVIDIA_HDA_ENABLE_COHBITS);
1239 1240 1241 1242 1243 1244
		update_pci_byte(chip->pci,
				NVIDIA_HDA_ISTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
		update_pci_byte(chip->pci,
				NVIDIA_HDA_OSTRM_COH,
				0x01, NVIDIA_HDA_ENABLE_COHBIT);
1245 1246 1247 1248
	}

	/* Enable SCH/PCH snoop if needed */
	if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
T
Takashi Iwai 已提交
1249
		unsigned short snoop;
T
Takashi Iwai 已提交
1250
		pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
T
Takashi Iwai 已提交
1251 1252 1253 1254 1255 1256
		if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
		    (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
			snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
			if (!azx_snoop(chip))
				snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
			pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
T
Takashi Iwai 已提交
1257 1258 1259
			pci_read_config_word(chip->pci,
				INTEL_SCH_HDA_DEVC, &snoop);
		}
T
Takashi Iwai 已提交
1260 1261 1262
		snd_printdd(SFX "SCH snoop: %s\n",
				(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
				? "Disabled" : "Enabled");
V
Vinod G 已提交
1263
        }
L
Linus Torvalds 已提交
1264 1265 1266
}


1267 1268
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);

L
Linus Torvalds 已提交
1269 1270 1271
/*
 * interrupt handler
 */
1272
static irqreturn_t azx_interrupt(int irq, void *dev_id)
L
Linus Torvalds 已提交
1273
{
1274 1275
	struct azx *chip = dev_id;
	struct azx_dev *azx_dev;
L
Linus Torvalds 已提交
1276
	u32 status;
1277
	u8 sd_status;
1278
	int i, ok;
L
Linus Torvalds 已提交
1279 1280 1281

	spin_lock(&chip->reg_lock);

1282 1283
	if (chip->disabled) {
		spin_unlock(&chip->reg_lock);
1284
		return IRQ_NONE;
1285
	}
1286

L
Linus Torvalds 已提交
1287 1288 1289 1290 1291 1292
	status = azx_readl(chip, INTSTS);
	if (status == 0) {
		spin_unlock(&chip->reg_lock);
		return IRQ_NONE;
	}
	
1293
	for (i = 0; i < chip->num_streams; i++) {
L
Linus Torvalds 已提交
1294 1295
		azx_dev = &chip->azx_dev[i];
		if (status & azx_dev->sd_int_sta_mask) {
1296
			sd_status = azx_sd_readb(azx_dev, SD_STS);
L
Linus Torvalds 已提交
1297
			azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1298 1299
			if (!azx_dev->substream || !azx_dev->running ||
			    !(sd_status & SD_INT_COMPLETE))
1300 1301
				continue;
			/* check whether this IRQ is really acceptable */
1302 1303
			ok = azx_position_ok(chip, azx_dev);
			if (ok == 1) {
1304
				azx_dev->irq_pending = 0;
L
Linus Torvalds 已提交
1305 1306 1307
				spin_unlock(&chip->reg_lock);
				snd_pcm_period_elapsed(azx_dev->substream);
				spin_lock(&chip->reg_lock);
1308
			} else if (ok == 0 && chip->bus && chip->bus->workq) {
1309 1310
				/* bogus IRQ, process it later */
				azx_dev->irq_pending = 1;
T
Takashi Iwai 已提交
1311 1312
				queue_work(chip->bus->workq,
					   &chip->irq_pending_work);
L
Linus Torvalds 已提交
1313 1314 1315 1316 1317 1318 1319
			}
		}
	}

	/* clear rirb int */
	status = azx_readb(chip, RIRBSTS);
	if (status & RIRB_INT_MASK) {
1320
		if (status & RIRB_INT_RESPONSE) {
1321
			if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
1322
				udelay(80);
L
Linus Torvalds 已提交
1323
			azx_update_rirb(chip);
1324
		}
L
Linus Torvalds 已提交
1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338
		azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
	}

#if 0
	/* clear state status int */
	if (azx_readb(chip, STATESTS) & 0x04)
		azx_writeb(chip, STATESTS, 0x04);
#endif
	spin_unlock(&chip->reg_lock);
	
	return IRQ_HANDLED;
}


1339 1340 1341
/*
 * set up a BDL entry
 */
1342 1343
static int setup_bdle(struct azx *chip,
		      struct snd_pcm_substream *substream,
1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355
		      struct azx_dev *azx_dev, u32 **bdlp,
		      int ofs, int size, int with_ioc)
{
	u32 *bdl = *bdlp;

	while (size > 0) {
		dma_addr_t addr;
		int chunk;

		if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
			return -EINVAL;

1356
		addr = snd_pcm_sgbuf_get_addr(substream, ofs);
1357 1358
		/* program the address field of the BDL entry */
		bdl[0] = cpu_to_le32((u32)addr);
T
Takashi Iwai 已提交
1359
		bdl[1] = cpu_to_le32(upper_32_bits(addr));
1360
		/* program the size field of the BDL entry */
T
Takashi Iwai 已提交
1361
		chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
1362 1363 1364 1365 1366 1367
		/* one BDLE cannot cross 4K boundary on CTHDA chips */
		if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
			u32 remain = 0x1000 - (ofs & 0xfff);
			if (chunk > remain)
				chunk = remain;
		}
1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381
		bdl[2] = cpu_to_le32(chunk);
		/* program the IOC to enable interrupt
		 * only when the whole fragment is processed
		 */
		size -= chunk;
		bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
		bdl += 4;
		azx_dev->frags++;
		ofs += chunk;
	}
	*bdlp = bdl;
	return ofs;
}

L
Linus Torvalds 已提交
1382 1383 1384
/*
 * set up BDL entries
 */
1385 1386
static int azx_setup_periods(struct azx *chip,
			     struct snd_pcm_substream *substream,
T
Takashi Iwai 已提交
1387
			     struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1388
{
T
Takashi Iwai 已提交
1389 1390
	u32 *bdl;
	int i, ofs, periods, period_bytes;
1391
	int pos_adj;
L
Linus Torvalds 已提交
1392 1393 1394 1395 1396

	/* reset BDL address */
	azx_sd_writel(azx_dev, SD_BDLPL, 0);
	azx_sd_writel(azx_dev, SD_BDLPU, 0);

1397
	period_bytes = azx_dev->period_bytes;
T
Takashi Iwai 已提交
1398 1399
	periods = azx_dev->bufsize / period_bytes;

L
Linus Torvalds 已提交
1400
	/* program the initial BDL entries */
T
Takashi Iwai 已提交
1401 1402 1403
	bdl = (u32 *)azx_dev->bdl.area;
	ofs = 0;
	azx_dev->frags = 0;
1404 1405
	pos_adj = bdl_pos_adj[chip->dev_index];
	if (pos_adj > 0) {
1406
		struct snd_pcm_runtime *runtime = substream->runtime;
1407
		int pos_align = pos_adj;
1408
		pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
1409
		if (!pos_adj)
1410 1411 1412 1413
			pos_adj = pos_align;
		else
			pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
				pos_align;
1414 1415
		pos_adj = frames_to_bytes(runtime, pos_adj);
		if (pos_adj >= period_bytes) {
1416
			snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
1417
				   bdl_pos_adj[chip->dev_index]);
1418 1419
			pos_adj = 0;
		} else {
1420
			ofs = setup_bdle(chip, substream, azx_dev,
1421 1422
					 &bdl, ofs, pos_adj,
					 !substream->runtime->no_period_wakeup);
1423 1424
			if (ofs < 0)
				goto error;
T
Takashi Iwai 已提交
1425
		}
1426 1427
	} else
		pos_adj = 0;
1428 1429
	for (i = 0; i < periods; i++) {
		if (i == periods - 1 && pos_adj)
1430
			ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
1431 1432
					 period_bytes - pos_adj, 0);
		else
1433
			ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
1434 1435
					 period_bytes,
					 !substream->runtime->no_period_wakeup);
1436 1437
		if (ofs < 0)
			goto error;
L
Linus Torvalds 已提交
1438
	}
T
Takashi Iwai 已提交
1439
	return 0;
1440 1441

 error:
1442
	snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
1443 1444
		   azx_dev->bufsize, period_bytes);
	return -EINVAL;
L
Linus Torvalds 已提交
1445 1446
}

1447 1448
/* reset stream */
static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1449 1450 1451 1452
{
	unsigned char val;
	int timeout;

1453 1454
	azx_stream_clear(chip, azx_dev);

1455 1456
	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
		      SD_CTL_STREAM_RESET);
L
Linus Torvalds 已提交
1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470
	udelay(3);
	timeout = 300;
	while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
	       --timeout)
		;
	val &= ~SD_CTL_STREAM_RESET;
	azx_sd_writeb(azx_dev, SD_CTL, val);
	udelay(3);

	timeout = 300;
	/* waiting for hardware to report that the stream is out of reset */
	while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
	       --timeout)
		;
1471 1472 1473

	/* reset first position - may not be synced with hw at this time */
	*azx_dev->posbuf = 0;
1474
}
L
Linus Torvalds 已提交
1475

1476 1477 1478 1479 1480
/*
 * set up the SD for streaming
 */
static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
{
T
Takashi Iwai 已提交
1481
	unsigned int val;
1482 1483
	/* make sure the run bit is zero for SD */
	azx_stream_clear(chip, azx_dev);
L
Linus Torvalds 已提交
1484
	/* program the stream_tag */
T
Takashi Iwai 已提交
1485 1486 1487 1488 1489 1490
	val = azx_sd_readl(azx_dev, SD_CTL);
	val = (val & ~SD_CTL_STREAM_TAG_MASK) |
		(azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
	if (!azx_snoop(chip))
		val |= SD_CTL_TRAFFIC_PRIO;
	azx_sd_writel(azx_dev, SD_CTL, val);
L
Linus Torvalds 已提交
1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503

	/* program the length of samples in cyclic buffer */
	azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);

	/* program the stream format */
	/* this value needs to be the same as the one programmed */
	azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);

	/* program the stream LVI (last valid index) of the BDL */
	azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);

	/* program the BDL address */
	/* lower BDL address */
T
Takashi Iwai 已提交
1504
	azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
L
Linus Torvalds 已提交
1505
	/* upper BDL address */
T
Takashi Iwai 已提交
1506
	azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
L
Linus Torvalds 已提交
1507

1508
	/* enable the position buffer */
1509 1510
	if (chip->position_fix[0] != POS_FIX_LPIB ||
	    chip->position_fix[1] != POS_FIX_LPIB) {
1511 1512 1513 1514
		if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
			azx_writel(chip, DPLBASE,
				(u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
	}
1515

L
Linus Torvalds 已提交
1516
	/* set the interrupt enable bits in the descriptor control register */
1517 1518
	azx_sd_writel(azx_dev, SD_CTL,
		      azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
L
Linus Torvalds 已提交
1519 1520 1521 1522

	return 0;
}

1523 1524 1525 1526 1527 1528 1529 1530 1531
/*
 * Probe the given codec address
 */
static int probe_codec(struct azx *chip, int addr)
{
	unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
		(AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
	unsigned int res;

1532
	mutex_lock(&chip->bus->cmd_mutex);
1533 1534
	chip->probing = 1;
	azx_send_cmd(chip->bus, cmd);
1535
	res = azx_get_response(chip->bus, addr);
1536
	chip->probing = 0;
1537
	mutex_unlock(&chip->bus->cmd_mutex);
1538 1539
	if (res == -1)
		return -EIO;
1540
	snd_printdd(SFX "codec #%d probed OK\n", addr);
1541 1542 1543
	return 0;
}

1544 1545
static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
				 struct hda_pcm *cpcm);
1546
static void azx_stop_chip(struct azx *chip);
L
Linus Torvalds 已提交
1547

1548 1549 1550 1551 1552 1553
static void azx_bus_reset(struct hda_bus *bus)
{
	struct azx *chip = bus->private_data;

	bus->in_reset = 1;
	azx_stop_chip(chip);
1554
	azx_init_chip(chip, 1);
1555
#ifdef CONFIG_PM
1556
	if (chip->initialized) {
1557 1558 1559
		struct azx_pcm *p;
		list_for_each_entry(p, &chip->pcm_list, list)
			snd_pcm_suspend_all(p->pcm);
1560 1561 1562
		snd_hda_suspend(chip->bus);
		snd_hda_resume(chip->bus);
	}
1563
#endif
1564 1565 1566
	bus->in_reset = 0;
}

L
Linus Torvalds 已提交
1567 1568 1569 1570
/*
 * Codec initialization
 */

1571
/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1572
static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] DELAYED_INITDATA_MARK = {
1573
	[AZX_DRIVER_NVIDIA] = 8,
1574
	[AZX_DRIVER_TERA] = 1,
1575 1576
};

1577
static int DELAYED_INIT_MARK azx_codec_create(struct azx *chip, const char *model)
L
Linus Torvalds 已提交
1578 1579
{
	struct hda_bus_template bus_temp;
1580 1581
	int c, codecs, err;
	int max_slots;
L
Linus Torvalds 已提交
1582 1583 1584 1585 1586

	memset(&bus_temp, 0, sizeof(bus_temp));
	bus_temp.private_data = chip;
	bus_temp.modelname = model;
	bus_temp.pci = chip->pci;
1587 1588
	bus_temp.ops.command = azx_send_cmd;
	bus_temp.ops.get_response = azx_get_response;
1589
	bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
1590
	bus_temp.ops.bus_reset = azx_bus_reset;
1591
#ifdef CONFIG_SND_HDA_POWER_SAVE
1592
	bus_temp.power_save = &power_save;
1593 1594
	bus_temp.ops.pm_notify = azx_power_notify;
#endif
L
Linus Torvalds 已提交
1595

1596 1597
	err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
	if (err < 0)
L
Linus Torvalds 已提交
1598 1599
		return err;

1600 1601
	if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
		snd_printd(SFX "Enable delay in RIRB handling\n");
1602
		chip->bus->needs_damn_long_delay = 1;
1603
	}
1604

1605
	codecs = 0;
1606 1607
	max_slots = azx_max_codecs[chip->driver_type];
	if (!max_slots)
1608
		max_slots = AZX_DEFAULT_CODECS;
1609 1610 1611

	/* First try to probe all given codec slots */
	for (c = 0; c < max_slots; c++) {
1612
		if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
1613 1614 1615 1616
			if (probe_codec(chip, c) < 0) {
				/* Some BIOSen give you wrong codec addresses
				 * that don't exist
				 */
1617 1618
				snd_printk(KERN_WARNING SFX
					   "Codec #%d probe error; "
1619 1620 1621 1622
					   "disabling it...\n", c);
				chip->codec_mask &= ~(1 << c);
				/* More badly, accessing to a non-existing
				 * codec often screws up the controller chip,
P
Paul Menzel 已提交
1623
				 * and disturbs the further communications.
1624 1625 1626 1627 1628
				 * Thus if an error occurs during probing,
				 * better to reset the controller chip to
				 * get back to the sanity state.
				 */
				azx_stop_chip(chip);
1629
				azx_init_chip(chip, 1);
1630 1631 1632 1633
			}
		}
	}

1634 1635 1636 1637
	/* AMD chipsets often cause the communication stalls upon certain
	 * sequence like the pin-detection.  It seems that forcing the synced
	 * access works around the stall.  Grrr...
	 */
1638 1639
	if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
		snd_printd(SFX "Enable sync_write for stable communication\n");
1640 1641 1642 1643
		chip->bus->sync_write = 1;
		chip->bus->allow_bus_reset = 1;
	}

1644
	/* Then create codec instances */
1645
	for (c = 0; c < max_slots; c++) {
1646
		if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
1647
			struct hda_codec *codec;
1648
			err = snd_hda_codec_new(chip->bus, c, &codec);
L
Linus Torvalds 已提交
1649 1650
			if (err < 0)
				continue;
1651
			codec->beep_mode = chip->beep_mode;
L
Linus Torvalds 已提交
1652
			codecs++;
1653 1654 1655
		}
	}
	if (!codecs) {
L
Linus Torvalds 已提交
1656 1657 1658
		snd_printk(KERN_ERR SFX "no codecs initialized\n");
		return -ENXIO;
	}
1659 1660
	return 0;
}
L
Linus Torvalds 已提交
1661

1662 1663 1664 1665 1666 1667 1668
/* configure each codec instance */
static int __devinit azx_codec_configure(struct azx *chip)
{
	struct hda_codec *codec;
	list_for_each_entry(codec, &chip->bus->codec_list, list) {
		snd_hda_codec_configure(codec);
	}
L
Linus Torvalds 已提交
1669 1670 1671 1672 1673 1674 1675 1676 1677
	return 0;
}


/*
 * PCM support
 */

/* assign a stream for the PCM */
1678 1679
static inline struct azx_dev *
azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1680
{
1681
	int dev, i, nums;
1682
	struct azx_dev *res = NULL;
1683 1684 1685
	/* make a non-zero unique key for the substream */
	int key = (substream->pcm->device << 16) | (substream->number << 2) |
		(substream->stream + 1);
1686 1687

	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
1688 1689 1690 1691 1692 1693 1694
		dev = chip->playback_index_offset;
		nums = chip->playback_streams;
	} else {
		dev = chip->capture_index_offset;
		nums = chip->capture_streams;
	}
	for (i = 0; i < nums; i++, dev++)
1695
		if (!chip->azx_dev[dev].opened) {
1696
			res = &chip->azx_dev[dev];
1697
			if (res->assigned_key == key)
1698
				break;
L
Linus Torvalds 已提交
1699
		}
1700 1701
	if (res) {
		res->opened = 1;
1702
		res->assigned_key = key;
1703 1704
	}
	return res;
L
Linus Torvalds 已提交
1705 1706 1707
}

/* release the assigned stream */
1708
static inline void azx_release_device(struct azx_dev *azx_dev)
L
Linus Torvalds 已提交
1709 1710 1711 1712
{
	azx_dev->opened = 0;
}

1713
static struct snd_pcm_hardware azx_pcm_hw = {
1714 1715
	.info =			(SNDRV_PCM_INFO_MMAP |
				 SNDRV_PCM_INFO_INTERLEAVED |
L
Linus Torvalds 已提交
1716 1717
				 SNDRV_PCM_INFO_BLOCK_TRANSFER |
				 SNDRV_PCM_INFO_MMAP_VALID |
1718 1719
				 /* No full-resume yet implemented */
				 /* SNDRV_PCM_INFO_RESUME |*/
1720
				 SNDRV_PCM_INFO_PAUSE |
1721 1722
				 SNDRV_PCM_INFO_SYNC_START |
				 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
L
Linus Torvalds 已提交
1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736
	.formats =		SNDRV_PCM_FMTBIT_S16_LE,
	.rates =		SNDRV_PCM_RATE_48000,
	.rate_min =		48000,
	.rate_max =		48000,
	.channels_min =		2,
	.channels_max =		2,
	.buffer_bytes_max =	AZX_MAX_BUF_SIZE,
	.period_bytes_min =	128,
	.period_bytes_max =	AZX_MAX_BUF_SIZE / 2,
	.periods_min =		2,
	.periods_max =		AZX_MAX_FRAG,
	.fifo_size =		0,
};

1737
static int azx_pcm_open(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1738 1739 1740
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1741 1742 1743
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev;
	struct snd_pcm_runtime *runtime = substream->runtime;
L
Linus Torvalds 已提交
1744 1745
	unsigned long flags;
	int err;
1746
	int buff_step;
L
Linus Torvalds 已提交
1747

1748
	mutex_lock(&chip->open_mutex);
1749
	azx_dev = azx_assign_device(chip, substream);
L
Linus Torvalds 已提交
1750
	if (azx_dev == NULL) {
1751
		mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
1752 1753 1754 1755 1756 1757 1758 1759 1760
		return -EBUSY;
	}
	runtime->hw = azx_pcm_hw;
	runtime->hw.channels_min = hinfo->channels_min;
	runtime->hw.channels_max = hinfo->channels_max;
	runtime->hw.formats = hinfo->formats;
	runtime->hw.rates = hinfo->rates;
	snd_pcm_limit_hw_rates(runtime);
	snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
1761
	if (chip->align_buffer_size)
1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775
		/* constrain buffer sizes to be multiple of 128
		   bytes. This is more efficient in terms of memory
		   access but isn't required by the HDA spec and
		   prevents users from specifying exact period/buffer
		   sizes. For example for 44.1kHz, a period size set
		   to 20ms will be rounded to 19.59ms. */
		buff_step = 128;
	else
		/* Don't enforce steps on buffer sizes, still need to
		   be multiple of 4 bytes (HDA spec). Tested on Intel
		   HDA controllers, may not work on all devices where
		   option needs to be disabled */
		buff_step = 4;

1776
	snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1777
				   buff_step);
1778
	snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1779
				   buff_step);
1780
	snd_hda_power_up_d3wait(apcm->codec);
1781 1782
	err = hinfo->ops.open(hinfo, apcm->codec, substream);
	if (err < 0) {
L
Linus Torvalds 已提交
1783
		azx_release_device(azx_dev);
1784
		snd_hda_power_down(apcm->codec);
1785
		mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
1786 1787
		return err;
	}
1788
	snd_pcm_limit_hw_rates(runtime);
1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799
	/* sanity check */
	if (snd_BUG_ON(!runtime->hw.channels_min) ||
	    snd_BUG_ON(!runtime->hw.channels_max) ||
	    snd_BUG_ON(!runtime->hw.formats) ||
	    snd_BUG_ON(!runtime->hw.rates)) {
		azx_release_device(azx_dev);
		hinfo->ops.close(hinfo, apcm->codec, substream);
		snd_hda_power_down(apcm->codec);
		mutex_unlock(&chip->open_mutex);
		return -EINVAL;
	}
L
Linus Torvalds 已提交
1800 1801 1802 1803 1804 1805
	spin_lock_irqsave(&chip->reg_lock, flags);
	azx_dev->substream = substream;
	azx_dev->running = 0;
	spin_unlock_irqrestore(&chip->reg_lock, flags);

	runtime->private_data = azx_dev;
1806
	snd_pcm_set_sync(substream);
1807
	mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
1808 1809 1810
	return 0;
}

1811
static int azx_pcm_close(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1812 1813 1814
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1815 1816
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
L
Linus Torvalds 已提交
1817 1818
	unsigned long flags;

1819
	mutex_lock(&chip->open_mutex);
L
Linus Torvalds 已提交
1820 1821 1822 1823 1824 1825
	spin_lock_irqsave(&chip->reg_lock, flags);
	azx_dev->substream = NULL;
	azx_dev->running = 0;
	spin_unlock_irqrestore(&chip->reg_lock, flags);
	azx_release_device(azx_dev);
	hinfo->ops.close(hinfo, apcm->codec, substream);
1826
	snd_hda_power_down(apcm->codec);
1827
	mutex_unlock(&chip->open_mutex);
L
Linus Torvalds 已提交
1828 1829 1830
	return 0;
}

1831 1832
static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
			     struct snd_pcm_hw_params *hw_params)
L
Linus Torvalds 已提交
1833
{
T
Takashi Iwai 已提交
1834 1835 1836
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
	struct snd_pcm_runtime *runtime = substream->runtime;
1837
	struct azx_dev *azx_dev = get_azx_dev(substream);
T
Takashi Iwai 已提交
1838
	int ret;
1839

T
Takashi Iwai 已提交
1840
	mark_runtime_wc(chip, azx_dev, runtime, false);
1841 1842 1843
	azx_dev->bufsize = 0;
	azx_dev->period_bytes = 0;
	azx_dev->format_val = 0;
T
Takashi Iwai 已提交
1844
	ret = snd_pcm_lib_malloc_pages(substream,
1845
					params_buffer_bytes(hw_params));
T
Takashi Iwai 已提交
1846 1847 1848 1849
	if (ret < 0)
		return ret;
	mark_runtime_wc(chip, azx_dev, runtime, true);
	return ret;
L
Linus Torvalds 已提交
1850 1851
}

1852
static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1853 1854
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1855
	struct azx_dev *azx_dev = get_azx_dev(substream);
T
Takashi Iwai 已提交
1856 1857
	struct azx *chip = apcm->chip;
	struct snd_pcm_runtime *runtime = substream->runtime;
L
Linus Torvalds 已提交
1858 1859 1860 1861 1862 1863
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];

	/* reset BDL address */
	azx_sd_writel(azx_dev, SD_BDLPL, 0);
	azx_sd_writel(azx_dev, SD_BDLPU, 0);
	azx_sd_writel(azx_dev, SD_CTL, 0);
1864 1865 1866
	azx_dev->bufsize = 0;
	azx_dev->period_bytes = 0;
	azx_dev->format_val = 0;
L
Linus Torvalds 已提交
1867

1868
	snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
L
Linus Torvalds 已提交
1869

T
Takashi Iwai 已提交
1870
	mark_runtime_wc(chip, azx_dev, runtime, false);
L
Linus Torvalds 已提交
1871 1872 1873
	return snd_pcm_lib_free_pages(substream);
}

1874
static int azx_pcm_prepare(struct snd_pcm_substream *substream)
L
Linus Torvalds 已提交
1875 1876
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1877 1878
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
L
Linus Torvalds 已提交
1879
	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1880
	struct snd_pcm_runtime *runtime = substream->runtime;
1881
	unsigned int bufsize, period_bytes, format_val, stream_tag;
1882
	int err;
1883 1884 1885
	struct hda_spdif_out *spdif =
		snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
	unsigned short ctls = spdif ? spdif->ctls : 0;
L
Linus Torvalds 已提交
1886

1887
	azx_stream_reset(chip, azx_dev);
1888 1889 1890
	format_val = snd_hda_calc_stream_format(runtime->rate,
						runtime->channels,
						runtime->format,
1891
						hinfo->maxbps,
1892
						ctls);
1893
	if (!format_val) {
1894 1895
		snd_printk(KERN_ERR SFX
			   "invalid format_val, rate=%d, ch=%d, format=%d\n",
L
Linus Torvalds 已提交
1896 1897 1898 1899
			   runtime->rate, runtime->channels, runtime->format);
		return -EINVAL;
	}

1900 1901 1902
	bufsize = snd_pcm_lib_buffer_bytes(substream);
	period_bytes = snd_pcm_lib_period_bytes(substream);

1903
	snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916
		    bufsize, format_val);

	if (bufsize != azx_dev->bufsize ||
	    period_bytes != azx_dev->period_bytes ||
	    format_val != azx_dev->format_val) {
		azx_dev->bufsize = bufsize;
		azx_dev->period_bytes = period_bytes;
		azx_dev->format_val = format_val;
		err = azx_setup_periods(chip, substream, azx_dev);
		if (err < 0)
			return err;
	}

1917 1918 1919
	/* wallclk has 24Mhz clock source */
	azx_dev->period_wallclk = (((runtime->period_size * 24000) /
						runtime->rate) * 1000);
L
Linus Torvalds 已提交
1920 1921 1922 1923 1924 1925
	azx_setup_controller(chip, azx_dev);
	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
		azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
	else
		azx_dev->fifo_size = 0;

1926 1927
	stream_tag = azx_dev->stream_tag;
	/* CA-IBG chips need the playback stream starting from 1 */
1928
	if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
1929 1930 1931
	    stream_tag > chip->capture_streams)
		stream_tag -= chip->capture_streams;
	return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
1932
				     azx_dev->format_val, substream);
L
Linus Torvalds 已提交
1933 1934
}

1935
static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
L
Linus Torvalds 已提交
1936 1937
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1938
	struct azx *chip = apcm->chip;
1939 1940
	struct azx_dev *azx_dev;
	struct snd_pcm_substream *s;
1941
	int rstart = 0, start, nsync = 0, sbits = 0;
1942
	int nwait, timeout;
L
Linus Torvalds 已提交
1943 1944

	switch (cmd) {
1945 1946
	case SNDRV_PCM_TRIGGER_START:
		rstart = 1;
L
Linus Torvalds 已提交
1947 1948
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
	case SNDRV_PCM_TRIGGER_RESUME:
1949
		start = 1;
L
Linus Torvalds 已提交
1950 1951
		break;
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
1952
	case SNDRV_PCM_TRIGGER_SUSPEND:
L
Linus Torvalds 已提交
1953
	case SNDRV_PCM_TRIGGER_STOP:
1954
		start = 0;
L
Linus Torvalds 已提交
1955 1956
		break;
	default:
1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971
		return -EINVAL;
	}

	snd_pcm_group_for_each_entry(s, substream) {
		if (s->pcm->card != substream->pcm->card)
			continue;
		azx_dev = get_azx_dev(s);
		sbits |= 1 << azx_dev->index;
		nsync++;
		snd_pcm_trigger_done(s, substream);
	}

	spin_lock(&chip->reg_lock);
	if (nsync > 1) {
		/* first, set SYNC bits of corresponding streams */
1972 1973 1974 1975 1976
		if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
			azx_writel(chip, OLD_SSYNC,
				   azx_readl(chip, OLD_SSYNC) | sbits);
		else
			azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
1977 1978 1979 1980 1981
	}
	snd_pcm_group_for_each_entry(s, substream) {
		if (s->pcm->card != substream->pcm->card)
			continue;
		azx_dev = get_azx_dev(s);
1982 1983 1984 1985 1986
		if (start) {
			azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
			if (!rstart)
				azx_dev->start_wallclk -=
						azx_dev->period_wallclk;
1987
			azx_stream_start(chip, azx_dev);
1988
		} else {
1989
			azx_stream_stop(chip, azx_dev);
1990
		}
1991
		azx_dev->running = start;
L
Linus Torvalds 已提交
1992 1993
	}
	spin_unlock(&chip->reg_lock);
1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027
	if (start) {
		if (nsync == 1)
			return 0;
		/* wait until all FIFOs get ready */
		for (timeout = 5000; timeout; timeout--) {
			nwait = 0;
			snd_pcm_group_for_each_entry(s, substream) {
				if (s->pcm->card != substream->pcm->card)
					continue;
				azx_dev = get_azx_dev(s);
				if (!(azx_sd_readb(azx_dev, SD_STS) &
				      SD_STS_FIFO_READY))
					nwait++;
			}
			if (!nwait)
				break;
			cpu_relax();
		}
	} else {
		/* wait until all RUN bits are cleared */
		for (timeout = 5000; timeout; timeout--) {
			nwait = 0;
			snd_pcm_group_for_each_entry(s, substream) {
				if (s->pcm->card != substream->pcm->card)
					continue;
				azx_dev = get_azx_dev(s);
				if (azx_sd_readb(azx_dev, SD_CTL) &
				    SD_CTL_DMA_START)
					nwait++;
			}
			if (!nwait)
				break;
			cpu_relax();
		}
L
Linus Torvalds 已提交
2028
	}
2029 2030 2031
	if (nsync > 1) {
		spin_lock(&chip->reg_lock);
		/* reset SYNC bits */
2032 2033 2034 2035 2036
		if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
			azx_writel(chip, OLD_SSYNC,
				   azx_readl(chip, OLD_SSYNC) & ~sbits);
		else
			azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
2037 2038 2039
		spin_unlock(&chip->reg_lock);
	}
	return 0;
L
Linus Torvalds 已提交
2040 2041
}

2042 2043 2044 2045 2046 2047 2048 2049 2050
/* get the current DMA position with correction on VIA chips */
static unsigned int azx_via_get_position(struct azx *chip,
					 struct azx_dev *azx_dev)
{
	unsigned int link_pos, mini_pos, bound_pos;
	unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
	unsigned int fifo_size;

	link_pos = azx_sd_readl(azx_dev, SD_LPIB);
2051
	if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097
		/* Playback, no problem using link position */
		return link_pos;
	}

	/* Capture */
	/* For new chipset,
	 * use mod to get the DMA position just like old chipset
	 */
	mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
	mod_dma_pos %= azx_dev->period_bytes;

	/* azx_dev->fifo_size can't get FIFO size of in stream.
	 * Get from base address + offset.
	 */
	fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);

	if (azx_dev->insufficient) {
		/* Link position never gather than FIFO size */
		if (link_pos <= fifo_size)
			return 0;

		azx_dev->insufficient = 0;
	}

	if (link_pos <= fifo_size)
		mini_pos = azx_dev->bufsize + link_pos - fifo_size;
	else
		mini_pos = link_pos - fifo_size;

	/* Find nearest previous boudary */
	mod_mini_pos = mini_pos % azx_dev->period_bytes;
	mod_link_pos = link_pos % azx_dev->period_bytes;
	if (mod_link_pos >= fifo_size)
		bound_pos = link_pos - mod_link_pos;
	else if (mod_dma_pos >= mod_mini_pos)
		bound_pos = mini_pos - mod_mini_pos;
	else {
		bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
		if (bound_pos >= azx_dev->bufsize)
			bound_pos = 0;
	}

	/* Calculate real DMA position we want */
	return bound_pos + mod_dma_pos;
}

2098
static unsigned int azx_get_position(struct azx *chip,
2099 2100
				     struct azx_dev *azx_dev,
				     bool with_check)
L
Linus Torvalds 已提交
2101 2102
{
	unsigned int pos;
2103
	int stream = azx_dev->substream->stream;
L
Linus Torvalds 已提交
2104

2105 2106 2107 2108 2109 2110
	switch (chip->position_fix[stream]) {
	case POS_FIX_LPIB:
		/* read LPIB */
		pos = azx_sd_readl(azx_dev, SD_LPIB);
		break;
	case POS_FIX_VIACOMBO:
2111
		pos = azx_via_get_position(chip, azx_dev);
2112 2113 2114 2115
		break;
	default:
		/* use the position buffer */
		pos = le32_to_cpu(*azx_dev->posbuf);
2116
		if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
2117 2118 2119 2120 2121 2122 2123 2124 2125 2126
			if (!pos || pos == (u32)-1) {
				printk(KERN_WARNING
				       "hda-intel: Invalid position buffer, "
				       "using LPIB read method instead.\n");
				chip->position_fix[stream] = POS_FIX_LPIB;
				pos = azx_sd_readl(azx_dev, SD_LPIB);
			} else
				chip->position_fix[stream] = POS_FIX_POSBUF;
		}
		break;
2127
	}
2128

L
Linus Torvalds 已提交
2129 2130
	if (pos >= azx_dev->bufsize)
		pos = 0;
2131 2132 2133 2134 2135 2136 2137 2138 2139
	return pos;
}

static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
	struct azx_dev *azx_dev = get_azx_dev(substream);
	return bytes_to_frames(substream->runtime,
2140
			       azx_get_position(chip, azx_dev, false));
2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153
}

/*
 * Check whether the current DMA position is acceptable for updating
 * periods.  Returns non-zero if it's OK.
 *
 * Many HD-audio controllers appear pretty inaccurate about
 * the update-IRQ timing.  The IRQ is issued before actually the
 * data is processed.  So, we need to process it afterwords in a
 * workqueue.
 */
static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
{
2154
	u32 wallclk;
2155
	unsigned int pos;
2156
	int stream;
2157

2158 2159
	wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
	if (wallclk < (azx_dev->period_wallclk * 2) / 3)
2160 2161
		return -1;	/* bogus (too early) interrupt */

2162
	stream = azx_dev->substream->stream;
2163
	pos = azx_get_position(chip, azx_dev, true);
2164

2165 2166
	if (WARN_ONCE(!azx_dev->period_bytes,
		      "hda-intel: zero azx_dev->period_bytes"))
2167
		return -1; /* this shouldn't happen! */
2168
	if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
2169 2170 2171
	    pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
		/* NG - it's below the first next period boundary */
		return bdl_pos_adj[chip->dev_index] ? 0 : -1;
2172
	azx_dev->start_wallclk += wallclk;
2173 2174 2175 2176 2177 2178 2179 2180 2181
	return 1; /* OK, it's fine */
}

/*
 * The work for pending PCM period updates.
 */
static void azx_irq_pending_work(struct work_struct *work)
{
	struct azx *chip = container_of(work, struct azx, irq_pending_work);
2182
	int i, pending, ok;
2183

2184 2185 2186 2187 2188 2189 2190 2191
	if (!chip->irq_pending_warned) {
		printk(KERN_WARNING
		       "hda-intel: IRQ timing workaround is activated "
		       "for card #%d. Suggest a bigger bdl_pos_adj.\n",
		       chip->card->number);
		chip->irq_pending_warned = 1;
	}

2192 2193 2194 2195 2196 2197 2198 2199 2200
	for (;;) {
		pending = 0;
		spin_lock_irq(&chip->reg_lock);
		for (i = 0; i < chip->num_streams; i++) {
			struct azx_dev *azx_dev = &chip->azx_dev[i];
			if (!azx_dev->irq_pending ||
			    !azx_dev->substream ||
			    !azx_dev->running)
				continue;
2201 2202
			ok = azx_position_ok(chip, azx_dev);
			if (ok > 0) {
2203 2204 2205 2206
				azx_dev->irq_pending = 0;
				spin_unlock(&chip->reg_lock);
				snd_pcm_period_elapsed(azx_dev->substream);
				spin_lock(&chip->reg_lock);
2207 2208
			} else if (ok < 0) {
				pending = 0;	/* too early */
2209 2210 2211 2212 2213 2214
			} else
				pending++;
		}
		spin_unlock_irq(&chip->reg_lock);
		if (!pending)
			return;
2215
		msleep(1);
2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227
	}
}

/* clear irq_pending flags and assure no on-going workq */
static void azx_clear_irq_pending(struct azx *chip)
{
	int i;

	spin_lock_irq(&chip->reg_lock);
	for (i = 0; i < chip->num_streams; i++)
		chip->azx_dev[i].irq_pending = 0;
	spin_unlock_irq(&chip->reg_lock);
L
Linus Torvalds 已提交
2228 2229
}

T
Takashi Iwai 已提交
2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243
#ifdef CONFIG_X86
static int azx_pcm_mmap(struct snd_pcm_substream *substream,
			struct vm_area_struct *area)
{
	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
	struct azx *chip = apcm->chip;
	if (!azx_snoop(chip))
		area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
	return snd_pcm_lib_default_mmap(substream, area);
}
#else
#define azx_pcm_mmap	NULL
#endif

2244
static struct snd_pcm_ops azx_pcm_ops = {
L
Linus Torvalds 已提交
2245 2246 2247 2248 2249 2250 2251 2252
	.open = azx_pcm_open,
	.close = azx_pcm_close,
	.ioctl = snd_pcm_lib_ioctl,
	.hw_params = azx_pcm_hw_params,
	.hw_free = azx_pcm_hw_free,
	.prepare = azx_pcm_prepare,
	.trigger = azx_pcm_trigger,
	.pointer = azx_pcm_pointer,
T
Takashi Iwai 已提交
2253
	.mmap = azx_pcm_mmap,
T
Takashi Iwai 已提交
2254
	.page = snd_pcm_sgbuf_ops_page,
L
Linus Torvalds 已提交
2255 2256
};

2257
static void azx_pcm_free(struct snd_pcm *pcm)
L
Linus Torvalds 已提交
2258
{
2259 2260
	struct azx_pcm *apcm = pcm->private_data;
	if (apcm) {
2261
		list_del(&apcm->list);
2262 2263
		kfree(apcm);
	}
L
Linus Torvalds 已提交
2264 2265
}

2266 2267
#define MAX_PREALLOC_SIZE	(32 * 1024 * 1024)

2268
static int
2269 2270
azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
		      struct hda_pcm *cpcm)
L
Linus Torvalds 已提交
2271
{
2272
	struct azx *chip = bus->private_data;
2273
	struct snd_pcm *pcm;
L
Linus Torvalds 已提交
2274
	struct azx_pcm *apcm;
2275
	int pcm_dev = cpcm->device;
2276
	unsigned int size;
2277
	int s, err;
L
Linus Torvalds 已提交
2278

2279 2280 2281 2282 2283
	list_for_each_entry(apcm, &chip->pcm_list, list) {
		if (apcm->pcm->device == pcm_dev) {
			snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
			return -EBUSY;
		}
2284 2285 2286 2287
	}
	err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
			  cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
			  cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
L
Linus Torvalds 已提交
2288 2289 2290
			  &pcm);
	if (err < 0)
		return err;
T
Takashi Iwai 已提交
2291
	strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
2292
	apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
L
Linus Torvalds 已提交
2293 2294 2295
	if (apcm == NULL)
		return -ENOMEM;
	apcm->chip = chip;
2296
	apcm->pcm = pcm;
L
Linus Torvalds 已提交
2297 2298 2299
	apcm->codec = codec;
	pcm->private_data = apcm;
	pcm->private_free = azx_pcm_free;
2300 2301
	if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
		pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
2302
	list_add_tail(&apcm->list, &chip->pcm_list);
2303 2304 2305 2306 2307 2308 2309
	cpcm->pcm = pcm;
	for (s = 0; s < 2; s++) {
		apcm->hinfo[s] = &cpcm->stream[s];
		if (cpcm->stream[s].substreams)
			snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
	}
	/* buffer pre-allocation */
2310 2311 2312
	size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
	if (size > MAX_PREALLOC_SIZE)
		size = MAX_PREALLOC_SIZE;
T
Takashi Iwai 已提交
2313
	snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
L
Linus Torvalds 已提交
2314
					      snd_dma_pci_data(chip->pci),
2315
					      size, MAX_PREALLOC_SIZE);
L
Linus Torvalds 已提交
2316 2317 2318 2319 2320 2321
	return 0;
}

/*
 * mixer creation - all stuff is implemented in hda module
 */
2322
static int __devinit azx_mixer_create(struct azx *chip)
L
Linus Torvalds 已提交
2323 2324 2325 2326 2327 2328 2329 2330
{
	return snd_hda_build_controls(chip->bus);
}


/*
 * initialize SD streams
 */
2331
static int __devinit azx_init_stream(struct azx *chip)
L
Linus Torvalds 已提交
2332 2333 2334 2335
{
	int i;

	/* initialize each stream (aka device)
2336 2337
	 * assign the starting bdl address to each stream (device)
	 * and initialize
L
Linus Torvalds 已提交
2338
	 */
2339
	for (i = 0; i < chip->num_streams; i++) {
2340
		struct azx_dev *azx_dev = &chip->azx_dev[i];
2341
		azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
L
Linus Torvalds 已提交
2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353
		/* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
		azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
		/* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
		azx_dev->sd_int_sta_mask = 1 << i;
		/* stream tag: must be non-zero and unique */
		azx_dev->index = i;
		azx_dev->stream_tag = i + 1;
	}

	return 0;
}

2354 2355
static int azx_acquire_irq(struct azx *chip, int do_disconnect)
{
2356 2357
	if (request_irq(chip->pci->irq, azx_interrupt,
			chip->msi ? 0 : IRQF_SHARED,
2358
			KBUILD_MODNAME, chip)) {
2359 2360 2361 2362 2363 2364 2365
		printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
		       "disabling device\n", chip->pci->irq);
		if (do_disconnect)
			snd_card_disconnect(chip->card);
		return -1;
	}
	chip->irq = chip->pci->irq;
2366
	pci_intx(chip->pci, !chip->msi);
2367 2368 2369
	return 0;
}

L
Linus Torvalds 已提交
2370

2371 2372
static void azx_stop_chip(struct azx *chip)
{
2373
	if (!chip->initialized)
2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391
		return;

	/* disable interrupts */
	azx_int_disable(chip);
	azx_int_clear(chip);

	/* disable CORB/RIRB */
	azx_free_cmd_io(chip);

	/* disable position buffer */
	azx_writel(chip, DPLBASE, 0);
	azx_writel(chip, DPUBASE, 0);

	chip->initialized = 0;
}

#ifdef CONFIG_SND_HDA_POWER_SAVE
/* power-up/down the controller */
2392
static void azx_power_notify(struct hda_bus *bus)
2393
{
2394
	struct azx *chip = bus->private_data;
2395 2396 2397
	struct hda_codec *c;
	int power_on = 0;

2398
	list_for_each_entry(c, &bus->codec_list, list) {
2399 2400 2401 2402 2403 2404
		if (c->power_on) {
			power_on = 1;
			break;
		}
	}
	if (power_on)
2405
		azx_init_chip(chip, 1);
W
Wu Fengguang 已提交
2406 2407
	else if (chip->running && power_save_controller &&
		 !bus->power_keep_link_on)
2408 2409
		azx_stop_chip(chip);
}
2410 2411 2412 2413 2414 2415
#endif /* CONFIG_SND_HDA_POWER_SAVE */

#ifdef CONFIG_PM
/*
 * power management
 */
2416

2417
static int azx_suspend(struct device *dev)
L
Linus Torvalds 已提交
2418
{
2419 2420
	struct pci_dev *pci = to_pci_dev(dev);
	struct snd_card *card = dev_get_drvdata(dev);
T
Takashi Iwai 已提交
2421
	struct azx *chip = card->private_data;
2422
	struct azx_pcm *p;
L
Linus Torvalds 已提交
2423

T
Takashi Iwai 已提交
2424
	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
2425
	azx_clear_irq_pending(chip);
2426 2427
	list_for_each_entry(p, &chip->pcm_list, list)
		snd_pcm_suspend_all(p->pcm);
2428
	if (chip->initialized)
2429
		snd_hda_suspend(chip->bus);
2430
	azx_stop_chip(chip);
2431
	if (chip->irq >= 0) {
2432
		free_irq(chip->irq, chip);
2433 2434
		chip->irq = -1;
	}
2435
	if (chip->msi)
2436
		pci_disable_msi(chip->pci);
T
Takashi Iwai 已提交
2437 2438
	pci_disable_device(pci);
	pci_save_state(pci);
2439
	pci_set_power_state(pci, PCI_D3hot);
L
Linus Torvalds 已提交
2440 2441 2442
	return 0;
}

2443
static int azx_resume(struct device *dev)
L
Linus Torvalds 已提交
2444
{
2445 2446
	struct pci_dev *pci = to_pci_dev(dev);
	struct snd_card *card = dev_get_drvdata(dev);
T
Takashi Iwai 已提交
2447
	struct azx *chip = card->private_data;
L
Linus Torvalds 已提交
2448

2449 2450
	pci_set_power_state(pci, PCI_D0);
	pci_restore_state(pci);
2451 2452 2453 2454 2455 2456 2457
	if (pci_enable_device(pci) < 0) {
		printk(KERN_ERR "hda-intel: pci_enable_device failed, "
		       "disabling device\n");
		snd_card_disconnect(card);
		return -EIO;
	}
	pci_set_master(pci);
2458 2459 2460 2461
	if (chip->msi)
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
	if (azx_acquire_irq(chip, 1) < 0)
2462
		return -EIO;
2463
	azx_init_pci(chip);
2464

2465
	azx_init_chip(chip, 1);
2466

L
Linus Torvalds 已提交
2467
	snd_hda_resume(chip->bus);
T
Takashi Iwai 已提交
2468
	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
L
Linus Torvalds 已提交
2469 2470
	return 0;
}
2471 2472 2473 2474 2475 2476
static SIMPLE_DEV_PM_OPS(azx_pm, azx_suspend, azx_resume);
#define AZX_PM_OPS	&azx_pm
#else
#define azx_suspend(dev)
#define azx_resume(dev)
#define AZX_PM_OPS	NULL
L
Linus Torvalds 已提交
2477 2478 2479
#endif /* CONFIG_PM */


T
Takashi Iwai 已提交
2480 2481 2482 2483 2484 2485
/*
 * reboot notifier for hang-up problem at power-down
 */
static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
{
	struct azx *chip = container_of(nb, struct azx, reboot_notifier);
2486
	snd_hda_bus_reboot_notify(chip->bus);
T
Takashi Iwai 已提交
2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502
	azx_stop_chip(chip);
	return NOTIFY_OK;
}

static void azx_notifier_register(struct azx *chip)
{
	chip->reboot_notifier.notifier_call = azx_halt;
	register_reboot_notifier(&chip->reboot_notifier);
}

static void azx_notifier_unregister(struct azx *chip)
{
	if (chip->reboot_notifier.notifier_call)
		unregister_reboot_notifier(&chip->reboot_notifier);
}

2503 2504 2505
static int DELAYED_INIT_MARK azx_first_init(struct azx *chip);
static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip);

2506
#ifdef SUPPORT_VGA_SWITCHEROO
2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542
static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci);

static void azx_vs_set_state(struct pci_dev *pci,
			     enum vga_switcheroo_state state)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;
	bool disabled;

	if (chip->init_failed)
		return;

	disabled = (state == VGA_SWITCHEROO_OFF);
	if (chip->disabled == disabled)
		return;

	if (!chip->bus) {
		chip->disabled = disabled;
		if (!disabled) {
			snd_printk(KERN_INFO SFX
				   "%s: Start delayed initialization\n",
				   pci_name(chip->pci));
			if (azx_first_init(chip) < 0 ||
			    azx_probe_continue(chip) < 0) {
				snd_printk(KERN_ERR SFX
					   "%s: initialization error\n",
					   pci_name(chip->pci));
				chip->init_failed = true;
			}
		}
	} else {
		snd_printk(KERN_INFO SFX
			   "%s %s via VGA-switcheroo\n",
			   disabled ? "Disabling" : "Enabling",
			   pci_name(chip->pci));
		if (disabled) {
2543
			azx_suspend(&pci->dev);
2544 2545 2546 2547 2548
			chip->disabled = true;
			snd_hda_lock_devices(chip->bus);
		} else {
			snd_hda_unlock_devices(chip->bus);
			chip->disabled = false;
2549
			azx_resume(&pci->dev);
2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599
		}
	}
}

static bool azx_vs_can_switch(struct pci_dev *pci)
{
	struct snd_card *card = pci_get_drvdata(pci);
	struct azx *chip = card->private_data;

	if (chip->init_failed)
		return false;
	if (chip->disabled || !chip->bus)
		return true;
	if (snd_hda_lock_devices(chip->bus))
		return false;
	snd_hda_unlock_devices(chip->bus);
	return true;
}

static void __devinit init_vga_switcheroo(struct azx *chip)
{
	struct pci_dev *p = get_bound_vga(chip->pci);
	if (p) {
		snd_printk(KERN_INFO SFX
			   "%s: Handle VGA-switcheroo audio client\n",
			   pci_name(chip->pci));
		chip->use_vga_switcheroo = 1;
		pci_dev_put(p);
	}
}

static const struct vga_switcheroo_client_ops azx_vs_ops = {
	.set_gpu_state = azx_vs_set_state,
	.can_switch = azx_vs_can_switch,
};

static int __devinit register_vga_switcheroo(struct azx *chip)
{
	if (!chip->use_vga_switcheroo)
		return 0;
	/* FIXME: currently only handling DIS controller
	 * is there any machine with two switchable HDMI audio controllers?
	 */
	return vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
						    VGA_SWITCHEROO_DIS,
						    chip->bus != NULL);
}
#else
#define init_vga_switcheroo(chip)		/* NOP */
#define register_vga_switcheroo(chip)		0
2600
#define check_hdmi_disabled(pci)	false
2601 2602
#endif /* SUPPORT_VGA_SWITCHER */

L
Linus Torvalds 已提交
2603 2604 2605
/*
 * destructor
 */
2606
static int azx_free(struct azx *chip)
L
Linus Torvalds 已提交
2607
{
T
Takashi Iwai 已提交
2608 2609
	int i;

T
Takashi Iwai 已提交
2610 2611
	azx_notifier_unregister(chip);

2612 2613 2614 2615 2616 2617
	if (use_vga_switcheroo(chip)) {
		if (chip->disabled && chip->bus)
			snd_hda_unlock_devices(chip->bus);
		vga_switcheroo_unregister_client(chip->pci);
	}

2618
	if (chip->initialized) {
2619
		azx_clear_irq_pending(chip);
2620
		for (i = 0; i < chip->num_streams; i++)
L
Linus Torvalds 已提交
2621
			azx_stream_stop(chip, &chip->azx_dev[i]);
2622
		azx_stop_chip(chip);
L
Linus Torvalds 已提交
2623 2624
	}

2625
	if (chip->irq >= 0)
L
Linus Torvalds 已提交
2626
		free_irq(chip->irq, (void*)chip);
2627
	if (chip->msi)
2628
		pci_disable_msi(chip->pci);
2629 2630
	if (chip->remap_addr)
		iounmap(chip->remap_addr);
L
Linus Torvalds 已提交
2631

T
Takashi Iwai 已提交
2632 2633
	if (chip->azx_dev) {
		for (i = 0; i < chip->num_streams; i++)
T
Takashi Iwai 已提交
2634 2635
			if (chip->azx_dev[i].bdl.area) {
				mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
T
Takashi Iwai 已提交
2636
				snd_dma_free_pages(&chip->azx_dev[i].bdl);
T
Takashi Iwai 已提交
2637
			}
T
Takashi Iwai 已提交
2638
	}
T
Takashi Iwai 已提交
2639 2640
	if (chip->rb.area) {
		mark_pages_wc(chip, &chip->rb, false);
L
Linus Torvalds 已提交
2641
		snd_dma_free_pages(&chip->rb);
T
Takashi Iwai 已提交
2642 2643 2644
	}
	if (chip->posbuf.area) {
		mark_pages_wc(chip, &chip->posbuf, false);
L
Linus Torvalds 已提交
2645
		snd_dma_free_pages(&chip->posbuf);
T
Takashi Iwai 已提交
2646
	}
2647 2648
	if (chip->region_requested)
		pci_release_regions(chip->pci);
L
Linus Torvalds 已提交
2649
	pci_disable_device(chip->pci);
2650
	kfree(chip->azx_dev);
2651 2652 2653 2654
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (chip->fw)
		release_firmware(chip->fw);
#endif
L
Linus Torvalds 已提交
2655 2656 2657 2658 2659
	kfree(chip);

	return 0;
}

2660
static int azx_dev_free(struct snd_device *device)
L
Linus Torvalds 已提交
2661 2662 2663 2664
{
	return azx_free(device->device_data);
}

2665
#ifdef SUPPORT_VGA_SWITCHEROO
2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697
/*
 * Check of disabled HDMI controller by vga-switcheroo
 */
static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci)
{
	struct pci_dev *p;

	/* check only discrete GPU */
	switch (pci->vendor) {
	case PCI_VENDOR_ID_ATI:
	case PCI_VENDOR_ID_AMD:
	case PCI_VENDOR_ID_NVIDIA:
		if (pci->devfn == 1) {
			p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
							pci->bus->number, 0);
			if (p) {
				if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
					return p;
				pci_dev_put(p);
			}
		}
		break;
	}
	return NULL;
}

static bool __devinit check_hdmi_disabled(struct pci_dev *pci)
{
	bool vga_inactive = false;
	struct pci_dev *p = get_bound_vga(pci);

	if (p) {
2698
		if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
2699 2700 2701 2702 2703
			vga_inactive = true;
		pci_dev_put(p);
	}
	return vga_inactive;
}
2704
#endif /* SUPPORT_VGA_SWITCHEROO */
2705

2706 2707 2708
/*
 * white/black-listing for position_fix
 */
R
Ralf Baechle 已提交
2709
static struct snd_pci_quirk position_fix_list[] __devinitdata = {
T
Takashi Iwai 已提交
2710 2711
	SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
	SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
2712
	SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
T
Takashi Iwai 已提交
2713
	SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
2714
	SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
D
Daniel T Chen 已提交
2715
	SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
2716
	SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
2717
	SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
2718
	SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
2719
	SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
2720
	SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
2721
	SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
2722
	SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
2723
	SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
2724 2725 2726 2727 2728 2729 2730
	{}
};

static int __devinit check_position_fix(struct azx *chip, int fix)
{
	const struct snd_pci_quirk *q;

2731 2732 2733
	switch (fix) {
	case POS_FIX_LPIB:
	case POS_FIX_POSBUF:
2734
	case POS_FIX_VIACOMBO:
2735
	case POS_FIX_COMBO:
2736 2737 2738 2739 2740 2741 2742 2743 2744 2745
		return fix;
	}

	q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
	if (q) {
		printk(KERN_INFO
		       "hda_intel: position_fix set to %d "
		       "for device %04x:%04x\n",
		       q->value, q->subvendor, q->subdevice);
		return q->value;
2746
	}
2747 2748

	/* Check VIA/ATI HD Audio Controller exist */
2749 2750
	if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
		snd_printd(SFX "Using VIACOMBO position fix\n");
2751
		return POS_FIX_VIACOMBO;
2752 2753 2754
	}
	if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
		snd_printd(SFX "Using LPIB position fix\n");
2755
		return POS_FIX_LPIB;
2756
	}
2757 2758 2759 2760
	if (chip->driver_caps & AZX_DCAPS_POSFIX_COMBO) {
		snd_printd(SFX "Using COMBO position fix\n");
		return POS_FIX_COMBO;
	}
2761
	return POS_FIX_AUTO;
2762 2763
}

2764 2765 2766 2767 2768 2769 2770 2771 2772 2773
/*
 * black-lists for probe_mask
 */
static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
	/* Thinkpad often breaks the controller communication when accessing
	 * to the non-working (or non-existing) modem codec slot.
	 */
	SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
	SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
2774 2775
	/* broken BIOS */
	SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
2776 2777
	/* including bogus ALC268 in slot#2 that conflicts with ALC888 */
	SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
2778
	/* forced codec slots */
2779
	SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
2780
	SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
2781 2782
	/* WinFast VP200 H (Teradici) user reported broken communication */
	SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
2783 2784 2785
	{}
};

2786 2787
#define AZX_FORCE_CODEC_MASK	0x100

2788
static void __devinit check_probe_mask(struct azx *chip, int dev)
2789 2790 2791
{
	const struct snd_pci_quirk *q;

2792 2793
	chip->codec_probe_mask = probe_mask[dev];
	if (chip->codec_probe_mask == -1) {
2794 2795 2796 2797 2798 2799
		q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
		if (q) {
			printk(KERN_INFO
			       "hda_intel: probe_mask set to 0x%x "
			       "for device %04x:%04x\n",
			       q->value, q->subvendor, q->subdevice);
2800
			chip->codec_probe_mask = q->value;
2801 2802
		}
	}
2803 2804 2805 2806 2807 2808 2809 2810

	/* check forced option */
	if (chip->codec_probe_mask != -1 &&
	    (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
		chip->codec_mask = chip->codec_probe_mask & 0xff;
		printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
		       chip->codec_mask);
	}
2811 2812
}

2813
/*
T
Takashi Iwai 已提交
2814
 * white/black-list for enable_msi
2815
 */
T
Takashi Iwai 已提交
2816
static struct snd_pci_quirk msi_black_list[] __devinitdata = {
T
Takashi Iwai 已提交
2817
	SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
2818
	SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
2819
	SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
2820
	SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
2821
	SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
2822 2823 2824 2825 2826 2827 2828
	{}
};

static void __devinit check_msi(struct azx *chip)
{
	const struct snd_pci_quirk *q;

T
Takashi Iwai 已提交
2829 2830
	if (enable_msi >= 0) {
		chip->msi = !!enable_msi;
2831
		return;
T
Takashi Iwai 已提交
2832 2833 2834
	}
	chip->msi = 1;	/* enable MSI as default */
	q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
2835 2836 2837 2838 2839
	if (q) {
		printk(KERN_INFO
		       "hda_intel: msi for device %04x:%04x set to %d\n",
		       q->subvendor, q->subdevice, q->value);
		chip->msi = q->value;
2840 2841 2842 2843
		return;
	}

	/* NVidia chipsets seem to cause troubles with MSI */
2844 2845
	if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
		printk(KERN_INFO "hda_intel: Disabling MSI\n");
2846
		chip->msi = 0;
2847 2848 2849
	}
}

2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878
/* check the snoop mode availability */
static void __devinit azx_check_snoop_available(struct azx *chip)
{
	bool snoop = chip->snoop;

	switch (chip->driver_type) {
	case AZX_DRIVER_VIA:
		/* force to non-snoop mode for a new VIA controller
		 * when BIOS is set
		 */
		if (snoop) {
			u8 val;
			pci_read_config_byte(chip->pci, 0x42, &val);
			if (!(val & 0x80) && chip->pci->revision == 0x30)
				snoop = false;
		}
		break;
	case AZX_DRIVER_ATIHDMI_NS:
		/* new ATI HDMI requires non-snoop */
		snoop = false;
		break;
	}

	if (snoop != chip->snoop) {
		snd_printk(KERN_INFO SFX "Force to %s mode\n",
			   snoop ? "snoop" : "non-snoop");
		chip->snoop = snoop;
	}
}
2879

L
Linus Torvalds 已提交
2880 2881 2882
/*
 * constructor
 */
2883
static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
2884
				int dev, unsigned int driver_caps,
2885
				struct azx **rchip)
L
Linus Torvalds 已提交
2886
{
2887
	static struct snd_device_ops ops = {
L
Linus Torvalds 已提交
2888 2889
		.dev_free = azx_dev_free,
	};
2890 2891
	struct azx *chip;
	int err;
L
Linus Torvalds 已提交
2892 2893

	*rchip = NULL;
2894

2895 2896
	err = pci_enable_device(pci);
	if (err < 0)
L
Linus Torvalds 已提交
2897 2898
		return err;

2899
	chip = kzalloc(sizeof(*chip), GFP_KERNEL);
2900
	if (!chip) {
L
Linus Torvalds 已提交
2901 2902 2903 2904 2905 2906
		snd_printk(KERN_ERR SFX "cannot allocate chip\n");
		pci_disable_device(pci);
		return -ENOMEM;
	}

	spin_lock_init(&chip->reg_lock);
2907
	mutex_init(&chip->open_mutex);
L
Linus Torvalds 已提交
2908 2909 2910
	chip->card = card;
	chip->pci = pci;
	chip->irq = -1;
2911 2912
	chip->driver_caps = driver_caps;
	chip->driver_type = driver_caps & 0xff;
2913
	check_msi(chip);
2914
	chip->dev_index = dev;
2915
	INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
2916
	INIT_LIST_HEAD(&chip->pcm_list);
2917
	init_vga_switcheroo(chip);
L
Linus Torvalds 已提交
2918

2919 2920
	chip->position_fix[0] = chip->position_fix[1] =
		check_position_fix(chip, position_fix[dev]);
2921 2922 2923 2924 2925 2926
	/* combo mode uses LPIB for playback */
	if (chip->position_fix[0] == POS_FIX_COMBO) {
		chip->position_fix[0] = POS_FIX_LPIB;
		chip->position_fix[1] = POS_FIX_AUTO;
	}

2927
	check_probe_mask(chip, dev);
2928

2929
	chip->single_cmd = single_cmd;
T
Takashi Iwai 已提交
2930
	chip->snoop = hda_snoop;
2931
	azx_check_snoop_available(chip);
2932

2933 2934
	if (bdl_pos_adj[dev] < 0) {
		switch (chip->driver_type) {
2935
		case AZX_DRIVER_ICH:
2936
		case AZX_DRIVER_PCH:
2937
			bdl_pos_adj[dev] = 1;
2938 2939
			break;
		default:
2940
			bdl_pos_adj[dev] = 32;
2941 2942 2943 2944
			break;
		}
	}

2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991
	if (check_hdmi_disabled(pci)) {
		snd_printk(KERN_INFO SFX "VGA controller for %s is disabled\n",
			   pci_name(pci));
		if (use_vga_switcheroo(chip)) {
			snd_printk(KERN_INFO SFX "Delaying initialization\n");
			chip->disabled = true;
			goto ok;
		}
		kfree(chip);
		pci_disable_device(pci);
		return -ENXIO;
	}

	err = azx_first_init(chip);
	if (err < 0) {
		azx_free(chip);
		return err;
	}

 ok:
	err = register_vga_switcheroo(chip);
	if (err < 0) {
		snd_printk(KERN_ERR SFX
			   "Error registering VGA-switcheroo client\n");
		azx_free(chip);
		return err;
	}

	err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
	if (err < 0) {
		snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
		azx_free(chip);
		return err;
	}

	*rchip = chip;
	return 0;
}

static int DELAYED_INIT_MARK azx_first_init(struct azx *chip)
{
	int dev = chip->dev_index;
	struct pci_dev *pci = chip->pci;
	struct snd_card *card = chip->card;
	int i, err;
	unsigned short gcap;

2992 2993 2994 2995 2996 2997 2998 2999 3000 3001
#if BITS_PER_LONG != 64
	/* Fix up base address on ULI M5461 */
	if (chip->driver_type == AZX_DRIVER_ULI) {
		u16 tmp3;
		pci_read_config_word(pci, 0x40, &tmp3);
		pci_write_config_word(pci, 0x40, tmp3 | 0x10);
		pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
	}
#endif

3002
	err = pci_request_regions(pci, "ICH HD audio");
3003
	if (err < 0)
L
Linus Torvalds 已提交
3004
		return err;
3005
	chip->region_requested = 1;
L
Linus Torvalds 已提交
3006

3007
	chip->addr = pci_resource_start(pci, 0);
3008
	chip->remap_addr = pci_ioremap_bar(pci, 0);
L
Linus Torvalds 已提交
3009 3010
	if (chip->remap_addr == NULL) {
		snd_printk(KERN_ERR SFX "ioremap error\n");
3011
		return -ENXIO;
L
Linus Torvalds 已提交
3012 3013
	}

3014 3015 3016
	if (chip->msi)
		if (pci_enable_msi(pci) < 0)
			chip->msi = 0;
3017

3018 3019
	if (azx_acquire_irq(chip, 0) < 0)
		return -EBUSY;
L
Linus Torvalds 已提交
3020 3021 3022 3023

	pci_set_master(pci);
	synchronize_irq(chip->irq);

3024
	gcap = azx_readw(chip, GCAP);
3025
	snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
3026

3027
	/* disable SB600 64bit support for safety */
3028
	if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
3029 3030 3031 3032 3033 3034 3035 3036 3037 3038
		struct pci_dev *p_smbus;
		p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
					 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
					 NULL);
		if (p_smbus) {
			if (p_smbus->revision < 0x30)
				gcap &= ~ICH6_GCAP_64OK;
			pci_dev_put(p_smbus);
		}
	}
3039

3040 3041 3042
	/* disable 64bit DMA address on some devices */
	if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
		snd_printd(SFX "Disabling 64bit DMA\n");
3043
		gcap &= ~ICH6_GCAP_64OK;
3044
	}
3045

3046
	/* disable buffer size rounding to 128-byte multiples if supported */
3047 3048 3049 3050 3051 3052 3053 3054 3055 3056
	if (align_buffer_size >= 0)
		chip->align_buffer_size = !!align_buffer_size;
	else {
		if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
			chip->align_buffer_size = 0;
		else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
			chip->align_buffer_size = 1;
		else
			chip->align_buffer_size = 1;
	}
3057

3058
	/* allow 64bit DMA address if supported by H/W */
3059
	if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
3060
		pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
3061
	else {
3062 3063
		pci_set_dma_mask(pci, DMA_BIT_MASK(32));
		pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
3064
	}
3065

3066 3067 3068 3069 3070 3071
	/* read number of streams from GCAP register instead of using
	 * hardcoded value
	 */
	chip->capture_streams = (gcap >> 8) & 0x0f;
	chip->playback_streams = (gcap >> 12) & 0x0f;
	if (!chip->playback_streams && !chip->capture_streams) {
3072 3073 3074 3075 3076 3077 3078 3079
		/* gcap didn't give any info, switching to old method */

		switch (chip->driver_type) {
		case AZX_DRIVER_ULI:
			chip->playback_streams = ULI_NUM_PLAYBACK;
			chip->capture_streams = ULI_NUM_CAPTURE;
			break;
		case AZX_DRIVER_ATIHDMI:
3080
		case AZX_DRIVER_ATIHDMI_NS:
3081 3082 3083
			chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
			chip->capture_streams = ATIHDMI_NUM_CAPTURE;
			break;
3084
		case AZX_DRIVER_GENERIC:
3085 3086 3087 3088 3089
		default:
			chip->playback_streams = ICH6_NUM_PLAYBACK;
			chip->capture_streams = ICH6_NUM_CAPTURE;
			break;
		}
3090
	}
3091 3092
	chip->capture_index_offset = 0;
	chip->playback_index_offset = chip->capture_streams;
3093
	chip->num_streams = chip->playback_streams + chip->capture_streams;
3094 3095
	chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
				GFP_KERNEL);
3096
	if (!chip->azx_dev) {
3097
		snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
3098
		return -ENOMEM;
3099 3100
	}

T
Takashi Iwai 已提交
3101 3102 3103 3104 3105 3106 3107
	for (i = 0; i < chip->num_streams; i++) {
		/* allocate memory for the BDL for each stream */
		err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
					  snd_dma_pci_data(chip->pci),
					  BDL_SIZE, &chip->azx_dev[i].bdl);
		if (err < 0) {
			snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
3108
			return -ENOMEM;
T
Takashi Iwai 已提交
3109
		}
T
Takashi Iwai 已提交
3110
		mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
L
Linus Torvalds 已提交
3111
	}
3112
	/* allocate memory for the position buffer */
3113 3114 3115 3116
	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
				  snd_dma_pci_data(chip->pci),
				  chip->num_streams * 8, &chip->posbuf);
	if (err < 0) {
3117
		snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
3118
		return -ENOMEM;
L
Linus Torvalds 已提交
3119
	}
T
Takashi Iwai 已提交
3120
	mark_pages_wc(chip, &chip->posbuf, true);
L
Linus Torvalds 已提交
3121
	/* allocate CORB/RIRB */
3122 3123
	err = azx_alloc_cmd_io(chip);
	if (err < 0)
3124
		return err;
L
Linus Torvalds 已提交
3125 3126 3127 3128 3129

	/* initialize streams */
	azx_init_stream(chip);

	/* initialize chip */
3130
	azx_init_pci(chip);
3131
	azx_init_chip(chip, (probe_only[dev] & 2) == 0);
L
Linus Torvalds 已提交
3132 3133

	/* codec detection */
3134
	if (!chip->codec_mask) {
L
Linus Torvalds 已提交
3135
		snd_printk(KERN_ERR SFX "no codecs found!\n");
3136
		return -ENODEV;
L
Linus Torvalds 已提交
3137 3138
	}

3139
	strcpy(card->driver, "HDA-Intel");
T
Takashi Iwai 已提交
3140 3141 3142 3143 3144
	strlcpy(card->shortname, driver_short_names[chip->driver_type],
		sizeof(card->shortname));
	snprintf(card->longname, sizeof(card->longname),
		 "%s at 0x%lx irq %i",
		 card->shortname, chip->addr, chip->irq);
3145

L
Linus Torvalds 已提交
3146 3147 3148
	return 0;
}

3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161
static void power_down_all_codecs(struct azx *chip)
{
#ifdef CONFIG_SND_HDA_POWER_SAVE
	/* The codecs were powered up in snd_hda_codec_new().
	 * Now all initialization done, so turn them down if possible
	 */
	struct hda_codec *codec;
	list_for_each_entry(codec, &chip->bus->codec_list, list) {
		snd_hda_power_down(codec);
	}
#endif
}

3162
#ifdef CONFIG_SND_HDA_PATCH_LOADER
3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186
/* callback from request_firmware_nowait() */
static void azx_firmware_cb(const struct firmware *fw, void *context)
{
	struct snd_card *card = context;
	struct azx *chip = card->private_data;
	struct pci_dev *pci = chip->pci;

	if (!fw) {
		snd_printk(KERN_ERR SFX "Cannot load firmware, aborting\n");
		goto error;
	}

	chip->fw = fw;
	if (!chip->disabled) {
		/* continue probing */
		if (azx_probe_continue(chip))
			goto error;
	}
	return; /* OK */

 error:
	snd_card_free(card);
	pci_set_drvdata(pci, NULL);
}
3187
#endif
3188

3189 3190
static int __devinit azx_probe(struct pci_dev *pci,
			       const struct pci_device_id *pci_id)
L
Linus Torvalds 已提交
3191
{
3192
	static int dev;
3193 3194
	struct snd_card *card;
	struct azx *chip;
3195
	bool probe_now;
3196
	int err;
L
Linus Torvalds 已提交
3197

3198 3199 3200 3201 3202 3203 3204
	if (dev >= SNDRV_CARDS)
		return -ENODEV;
	if (!enable[dev]) {
		dev++;
		return -ENOENT;
	}

3205 3206
	err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
	if (err < 0) {
L
Linus Torvalds 已提交
3207
		snd_printk(KERN_ERR SFX "Error creating card!\n");
3208
		return err;
L
Linus Torvalds 已提交
3209 3210
	}

3211 3212
	snd_card_set_dev(card, &pci->dev);

3213
	err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
W
Wu Fengguang 已提交
3214 3215
	if (err < 0)
		goto out_free;
T
Takashi Iwai 已提交
3216
	card->private_data = chip;
3217
	probe_now = !chip->disabled;
L
Linus Torvalds 已提交
3218

3219 3220 3221 3222
#ifdef CONFIG_SND_HDA_PATCH_LOADER
	if (patch[dev] && *patch[dev]) {
		snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
			   patch[dev]);
3223 3224 3225
		err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
					      &pci->dev, GFP_KERNEL, card,
					      azx_firmware_cb);
3226 3227
		if (err < 0)
			goto out_free;
3228
		probe_now = false; /* continued in azx_firmware_cb() */
3229 3230 3231
	}
#endif /* CONFIG_SND_HDA_PATCH_LOADER */

3232
	if (probe_now) {
3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252
		err = azx_probe_continue(chip);
		if (err < 0)
			goto out_free;
	}

	pci_set_drvdata(pci, card);

	dev++;
	return 0;

out_free:
	snd_card_free(card);
	return err;
}

static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip)
{
	int dev = chip->dev_index;
	int err;

3253 3254 3255 3256
#ifdef CONFIG_SND_HDA_INPUT_BEEP
	chip->beep_mode = beep_mode[dev];
#endif

L
Linus Torvalds 已提交
3257
	/* create codec instances */
3258
	err = azx_codec_create(chip, model[dev]);
W
Wu Fengguang 已提交
3259 3260
	if (err < 0)
		goto out_free;
3261
#ifdef CONFIG_SND_HDA_PATCH_LOADER
3262 3263 3264
	if (chip->fw) {
		err = snd_hda_load_patch(chip->bus, chip->fw->size,
					 chip->fw->data);
3265 3266
		if (err < 0)
			goto out_free;
3267 3268
		release_firmware(chip->fw); /* no longer needed */
		chip->fw = NULL;
3269 3270
	}
#endif
3271
	if ((probe_only[dev] & 1) == 0) {
3272 3273 3274 3275
		err = azx_codec_configure(chip);
		if (err < 0)
			goto out_free;
	}
L
Linus Torvalds 已提交
3276 3277

	/* create PCM streams */
3278
	err = snd_hda_build_pcms(chip->bus);
W
Wu Fengguang 已提交
3279 3280
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3281 3282

	/* create mixer controls */
3283
	err = azx_mixer_create(chip);
W
Wu Fengguang 已提交
3284 3285
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3286

3287
	err = snd_card_register(chip->card);
W
Wu Fengguang 已提交
3288 3289
	if (err < 0)
		goto out_free;
L
Linus Torvalds 已提交
3290

3291 3292
	chip->running = 1;
	power_down_all_codecs(chip);
T
Takashi Iwai 已提交
3293
	azx_notifier_register(chip);
L
Linus Torvalds 已提交
3294

3295 3296
	return 0;

W
Wu Fengguang 已提交
3297
out_free:
3298
	chip->init_failed = 1;
W
Wu Fengguang 已提交
3299
	return err;
L
Linus Torvalds 已提交
3300 3301 3302 3303
}

static void __devexit azx_remove(struct pci_dev *pci)
{
3304 3305 3306
	struct snd_card *card = pci_get_drvdata(pci);
	if (card)
		snd_card_free(card);
L
Linus Torvalds 已提交
3307 3308 3309 3310
	pci_set_drvdata(pci, NULL);
}

/* PCI IDs */
3311
static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
3312
	/* CPT */
3313
	{ PCI_DEVICE(0x8086, 0x1c20),
3314
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3315
	  AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
3316
	/* PBG */
3317
	{ PCI_DEVICE(0x8086, 0x1d20),
3318 3319
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
	  AZX_DCAPS_BUFSIZE},
3320
	/* Panther Point */
3321
	{ PCI_DEVICE(0x8086, 0x1e20),
3322
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3323
	  AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
3324 3325 3326
	/* Lynx Point */
	{ PCI_DEVICE(0x8086, 0x8c20),
	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3327
	  AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
3328 3329
	/* Haswell */
	{ PCI_DEVICE(0x8086, 0x0c0c),
3330
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
3331
	  AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
3332
	/* SCH */
3333
	{ PCI_DEVICE(0x8086, 0x811b),
3334
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
3335
	  AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
3336 3337
	{ PCI_DEVICE(0x8086, 0x080a),
	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
3338
	  AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
3339
	/* ICH */
3340
	{ PCI_DEVICE(0x8086, 0x2668),
3341 3342
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH6 */
3343
	{ PCI_DEVICE(0x8086, 0x27d8),
3344 3345
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH7 */
3346
	{ PCI_DEVICE(0x8086, 0x269a),
3347 3348
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ESB2 */
3349
	{ PCI_DEVICE(0x8086, 0x284b),
3350 3351
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH8 */
3352
	{ PCI_DEVICE(0x8086, 0x293e),
3353 3354
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH9 */
3355
	{ PCI_DEVICE(0x8086, 0x293f),
3356 3357
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH9 */
3358
	{ PCI_DEVICE(0x8086, 0x3a3e),
3359 3360
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH10 */
3361
	{ PCI_DEVICE(0x8086, 0x3a6e),
3362 3363
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
	  AZX_DCAPS_BUFSIZE },  /* ICH10 */
3364 3365 3366 3367
	/* Generic Intel */
	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3368
	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
3369 3370 3371 3372 3373 3374 3375 3376
	/* ATI SB 450/600/700/800/900 */
	{ PCI_DEVICE(0x1002, 0x437b),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	{ PCI_DEVICE(0x1002, 0x4383),
	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
	/* AMD Hudson */
	{ PCI_DEVICE(0x1022, 0x780d),
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
3377
	/* ATI HDMI */
3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405
	{ PCI_DEVICE(0x1002, 0x793b),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x7919),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x960f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0x970f),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa00),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa08),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa10),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa18),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa20),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa28),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa30),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa38),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa40),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaa48),
	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3406 3407 3408 3409 3410 3411 3412 3413
	{ PCI_DEVICE(0x1002, 0x9902),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaaa0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaaa8),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
	{ PCI_DEVICE(0x1002, 0xaab0),
	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3414
	/* VIA VT8251/VT8237A */
3415 3416
	{ PCI_DEVICE(0x1106, 0x3288),
	  .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
3417 3418 3419 3420
	/* VIA GFX VT7122/VX900 */
	{ PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
	/* VIA GFX VT6122/VX11 */
	{ PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
3421 3422 3423 3424 3425
	/* SIS966 */
	{ PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
	/* ULI M5461 */
	{ PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
	/* NVIDIA MCP */
3426 3427 3428
	{ PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3429
	  .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
3430
	/* Teradici */
3431 3432
	{ PCI_DEVICE(0x6549, 0x1200),
	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
3433
	/* Creative X-Fi (CA0110-IBG) */
3434 3435 3436 3437 3438
	/* CTHDA chips */
	{ PCI_DEVICE(0x1102, 0x0010),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
	{ PCI_DEVICE(0x1102, 0x0012),
	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
3439 3440 3441 3442 3443
#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
	/* the following entry conflicts with snd-ctxfi driver,
	 * as ctxfi driver mutates from HD-audio to native mode with
	 * a special command sequence.
	 */
3444 3445 3446
	{ PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3447
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
3448
	  AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
3449 3450
#else
	/* this entry seems still valid -- i.e. without emu20kx chip */
3451 3452
	{ PCI_DEVICE(0x1102, 0x0009),
	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
3453
	  AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
3454
#endif
3455 3456
	/* Vortex86MX */
	{ PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
3457 3458
	/* VMware HDAudio */
	{ PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
3459
	/* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
3460 3461 3462
	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3463
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
3464 3465 3466
	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
	  .class_mask = 0xffffff,
3467
	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
L
Linus Torvalds 已提交
3468 3469 3470 3471 3472
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, azx_ids);

/* pci_driver definition */
3473
static struct pci_driver azx_driver = {
3474
	.name = KBUILD_MODNAME,
L
Linus Torvalds 已提交
3475 3476 3477
	.id_table = azx_ids,
	.probe = azx_probe,
	.remove = __devexit_p(azx_remove),
3478 3479 3480
	.driver = {
		.pm = AZX_PM_OPS,
	},
L
Linus Torvalds 已提交
3481 3482
};

3483
module_pci_driver(azx_driver);