intel_psr.c 65.3 KB
Newer Older
R
Rodrigo Vivi 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

24 25
#include <drm/drm_atomic_helper.h>

26 27
#include "display/intel_dp.h"

28
#include "i915_drv.h"
29
#include "intel_atomic.h"
30
#include "intel_de.h"
31
#include "intel_display_types.h"
32 33
#include "intel_dp_aux.h"
#include "intel_hdmi.h"
34
#include "intel_psr.h"
35
#include "intel_sprite.h"
36
#include "skl_universal_plane.h"
37

R
Rodrigo Vivi 已提交
38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65
/**
 * DOC: Panel Self Refresh (PSR/SRD)
 *
 * Since Haswell Display controller supports Panel Self-Refresh on display
 * panels witch have a remote frame buffer (RFB) implemented according to PSR
 * spec in eDP1.3. PSR feature allows the display to go to lower standby states
 * when system is idle but display is on as it eliminates display refresh
 * request to DDR memory completely as long as the frame buffer for that
 * display is unchanged.
 *
 * Panel Self Refresh must be supported by both Hardware (source) and
 * Panel (sink).
 *
 * PSR saves power by caching the framebuffer in the panel RFB, which allows us
 * to power down the link and memory controller. For DSI panels the same idea
 * is called "manual mode".
 *
 * The implementation uses the hardware-based PSR support which automatically
 * enters/exits self-refresh mode. The hardware takes care of sending the
 * required DP aux message and could even retrain the link (that part isn't
 * enabled yet though). The hardware also keeps track of any frontbuffer
 * changes to know when to exit self-refresh mode again. Unfortunately that
 * part doesn't work too well, hence why the i915 PSR support uses the
 * software frontbuffer tracking to make sure it doesn't miss a screen
 * update. For this integration intel_psr_invalidate() and intel_psr_flush()
 * get called by the frontbuffer tracking code. Note that because of locking
 * issues the self-refresh re-enable code is done from a work queue, which
 * must be correctly synchronized/cancelled when shutting down the pipe."
66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
 *
 * DC3CO (DC3 clock off)
 *
 * On top of PSR2, GEN12 adds a intermediate power savings state that turns
 * clock off automatically during PSR2 idle state.
 * The smaller overhead of DC3co entry/exit vs. the overhead of PSR2 deep sleep
 * entry/exit allows the HW to enter a low-power state even when page flipping
 * periodically (for instance a 30fps video playback scenario).
 *
 * Every time a flips occurs PSR2 will get out of deep sleep state(if it was),
 * so DC3CO is enabled and tgl_dc3co_disable_work is schedule to run after 6
 * frames, if no other flip occurs and the function above is executed, DC3CO is
 * disabled and PSR2 is configured to enter deep sleep, resetting again in case
 * of another flip.
 * Front buffer modifications do not trigger DC3CO activation on purpose as it
 * would bring a lot of complexity and most of the moderns systems will only
 * use page flips.
R
Rodrigo Vivi 已提交
83 84
 */

85
static bool psr_global_enabled(struct intel_dp *intel_dp)
86
{
87 88 89
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	switch (intel_dp->psr.debug & I915_PSR_DEBUG_MODE_MASK) {
90
	case I915_PSR_DEBUG_DEFAULT:
91
		return i915->params.enable_psr;
92 93 94 95 96 97 98
	case I915_PSR_DEBUG_DISABLE:
		return false;
	default:
		return true;
	}
}

99
static bool psr2_global_enabled(struct intel_dp *intel_dp)
100
{
101
	switch (intel_dp->psr.debug & I915_PSR_DEBUG_MODE_MASK) {
102
	case I915_PSR_DEBUG_DISABLE:
103 104 105
	case I915_PSR_DEBUG_FORCE_PSR1:
		return false;
	default:
106
		return true;
107 108 109
	}
}

110
static void psr_irq_control(struct intel_dp *intel_dp)
111
{
112
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
113 114
	enum transcoder trans_shift;
	i915_reg_t imr_reg;
115
	u32 mask, val;
116

117 118 119 120 121
	/*
	 * gen12+ has registers relative to transcoder and one per transcoder
	 * using the same bit definition: handle it as TRANSCODER_EDP to force
	 * 0 shift in bit definition
	 */
122
	if (DISPLAY_VER(dev_priv) >= 12) {
123
		trans_shift = 0;
124
		imr_reg = TRANS_PSR_IMR(intel_dp->psr.transcoder);
125
	} else {
126
		trans_shift = intel_dp->psr.transcoder;
127 128 129 130
		imr_reg = EDP_PSR_IMR;
	}

	mask = EDP_PSR_ERROR(trans_shift);
131
	if (intel_dp->psr.debug & I915_PSR_DEBUG_IRQ)
132 133
		mask |= EDP_PSR_POST_EXIT(trans_shift) |
			EDP_PSR_PRE_ENTRY(trans_shift);
134 135

	/* Warning: it is masking/setting reserved bits too */
136
	val = intel_de_read(dev_priv, imr_reg);
137
	val &= ~EDP_PSR_TRANS_MASK(trans_shift);
138
	val |= ~mask;
139
	intel_de_write(dev_priv, imr_reg, val);
140 141
}

142 143
static void psr_event_print(struct drm_i915_private *i915,
			    u32 val, bool psr2_enabled)
144
{
145
	drm_dbg_kms(&i915->drm, "PSR exit events: 0x%x\n", val);
146
	if (val & PSR_EVENT_PSR2_WD_TIMER_EXPIRE)
147
		drm_dbg_kms(&i915->drm, "\tPSR2 watchdog timer expired\n");
148
	if ((val & PSR_EVENT_PSR2_DISABLED) && psr2_enabled)
149
		drm_dbg_kms(&i915->drm, "\tPSR2 disabled\n");
150
	if (val & PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN)
151
		drm_dbg_kms(&i915->drm, "\tSU dirty FIFO underrun\n");
152
	if (val & PSR_EVENT_SU_CRC_FIFO_UNDERRUN)
153
		drm_dbg_kms(&i915->drm, "\tSU CRC FIFO underrun\n");
154
	if (val & PSR_EVENT_GRAPHICS_RESET)
155
		drm_dbg_kms(&i915->drm, "\tGraphics reset\n");
156
	if (val & PSR_EVENT_PCH_INTERRUPT)
157
		drm_dbg_kms(&i915->drm, "\tPCH interrupt\n");
158
	if (val & PSR_EVENT_MEMORY_UP)
159
		drm_dbg_kms(&i915->drm, "\tMemory up\n");
160
	if (val & PSR_EVENT_FRONT_BUFFER_MODIFY)
161
		drm_dbg_kms(&i915->drm, "\tFront buffer modification\n");
162
	if (val & PSR_EVENT_WD_TIMER_EXPIRE)
163
		drm_dbg_kms(&i915->drm, "\tPSR watchdog timer expired\n");
164
	if (val & PSR_EVENT_PIPE_REGISTERS_UPDATE)
165
		drm_dbg_kms(&i915->drm, "\tPIPE registers updated\n");
166
	if (val & PSR_EVENT_REGISTER_UPDATE)
167
		drm_dbg_kms(&i915->drm, "\tRegister updated\n");
168
	if (val & PSR_EVENT_HDCP_ENABLE)
169
		drm_dbg_kms(&i915->drm, "\tHDCP enabled\n");
170
	if (val & PSR_EVENT_KVMR_SESSION_ENABLE)
171
		drm_dbg_kms(&i915->drm, "\tKVMR session enabled\n");
172
	if (val & PSR_EVENT_VBI_ENABLE)
173
		drm_dbg_kms(&i915->drm, "\tVBI enabled\n");
174
	if (val & PSR_EVENT_LPSP_MODE_EXIT)
175
		drm_dbg_kms(&i915->drm, "\tLPSP mode exited\n");
176
	if ((val & PSR_EVENT_PSR_DISABLE) && !psr2_enabled)
177
		drm_dbg_kms(&i915->drm, "\tPSR disabled\n");
178 179
}

180
void intel_psr_irq_handler(struct intel_dp *intel_dp, u32 psr_iir)
181
{
182 183 184
	enum transcoder cpu_transcoder = intel_dp->psr.transcoder;
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	ktime_t time_ns =  ktime_get();
185 186
	enum transcoder trans_shift;
	i915_reg_t imr_reg;
187

188
	if (DISPLAY_VER(dev_priv) >= 12) {
189
		trans_shift = 0;
190
		imr_reg = TRANS_PSR_IMR(intel_dp->psr.transcoder);
191
	} else {
192
		trans_shift = intel_dp->psr.transcoder;
193 194 195 196
		imr_reg = EDP_PSR_IMR;
	}

	if (psr_iir & EDP_PSR_PRE_ENTRY(trans_shift)) {
197
		intel_dp->psr.last_entry_attempt = time_ns;
198 199 200
		drm_dbg_kms(&dev_priv->drm,
			    "[transcoder %s] PSR entry attempt in 2 vblanks\n",
			    transcoder_name(cpu_transcoder));
201
	}
202

203
	if (psr_iir & EDP_PSR_POST_EXIT(trans_shift)) {
204
		intel_dp->psr.last_exit = time_ns;
205 206 207
		drm_dbg_kms(&dev_priv->drm,
			    "[transcoder %s] PSR exit completed\n",
			    transcoder_name(cpu_transcoder));
208

209
		if (DISPLAY_VER(dev_priv) >= 9) {
210 211
			u32 val = intel_de_read(dev_priv,
						PSR_EVENT(cpu_transcoder));
212
			bool psr2_enabled = intel_dp->psr.psr2_enabled;
213

214 215
			intel_de_write(dev_priv, PSR_EVENT(cpu_transcoder),
				       val);
216
			psr_event_print(dev_priv, val, psr2_enabled);
217
		}
218
	}
219

220
	if (psr_iir & EDP_PSR_ERROR(trans_shift)) {
221
		u32 val;
222

223
		drm_warn(&dev_priv->drm, "[transcoder %s] PSR aux error\n",
224
			 transcoder_name(cpu_transcoder));
225

226
		intel_dp->psr.irq_aux_error = true;
227

228 229 230 231 232 233 234 235
		/*
		 * If this interruption is not masked it will keep
		 * interrupting so fast that it prevents the scheduled
		 * work to run.
		 * Also after a PSR error, we don't want to arm PSR
		 * again so we don't care about unmask the interruption
		 * or unset irq_aux_error.
		 */
236
		val = intel_de_read(dev_priv, imr_reg);
237
		val |= EDP_PSR_ERROR(trans_shift);
238
		intel_de_write(dev_priv, imr_reg, val);
239

240
		schedule_work(&intel_dp->psr.work);
241
	}
242 243
}

244 245
static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
{
246
	u8 alpm_caps = 0;
247 248 249 250 251 252 253

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
			      &alpm_caps) != 1)
		return false;
	return alpm_caps & DP_ALPM_CAP;
}

254 255
static u8 intel_dp_get_sink_sync_latency(struct intel_dp *intel_dp)
{
256
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
257
	u8 val = 8; /* assume the worst if we can't read the value */
258 259 260 261 262

	if (drm_dp_dpcd_readb(&intel_dp->aux,
			      DP_SYNCHRONIZATION_LATENCY_IN_SINK, &val) == 1)
		val &= DP_MAX_RESYNC_FRAME_COUNT_MASK;
	else
263 264
		drm_dbg_kms(&i915->drm,
			    "Unable to get sink synchronization latency, assuming 8 frames\n");
265 266 267
	return val;
}

268
static void intel_dp_get_su_granularity(struct intel_dp *intel_dp)
269
{
270
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
271
	ssize_t r;
272 273 274 275 276 277 278 279 280 281
	u16 w;
	u8 y;

	/* If sink don't have specific granularity requirements set legacy ones */
	if (!(intel_dp->psr_dpcd[1] & DP_PSR2_SU_GRANULARITY_REQUIRED)) {
		/* As PSR2 HW sends full lines, we do not care about x granularity */
		w = 4;
		y = 4;
		goto exit;
	}
282

283
	r = drm_dp_dpcd_read(&intel_dp->aux, DP_PSR2_SU_X_GRANULARITY, &w, 2);
284
	if (r != 2)
285 286
		drm_dbg_kms(&i915->drm,
			    "Unable to read DP_PSR2_SU_X_GRANULARITY\n");
287 288 289 290
	/*
	 * Spec says that if the value read is 0 the default granularity should
	 * be used instead.
	 */
291 292
	if (r != 2 || w == 0)
		w = 4;
293

294 295 296 297 298 299 300 301 302 303 304 305
	r = drm_dp_dpcd_read(&intel_dp->aux, DP_PSR2_SU_Y_GRANULARITY, &y, 1);
	if (r != 1) {
		drm_dbg_kms(&i915->drm,
			    "Unable to read DP_PSR2_SU_Y_GRANULARITY\n");
		y = 4;
	}
	if (y == 0)
		y = 1;

exit:
	intel_dp->psr.su_w_granularity = w;
	intel_dp->psr.su_y_granularity = y;
306 307
}

308 309 310 311 312 313 314 315
void intel_psr_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);

	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT, intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));

316 317
	if (!intel_dp->psr_dpcd[0])
		return;
318 319
	drm_dbg_kms(&dev_priv->drm, "eDP panel supports PSR version %x\n",
		    intel_dp->psr_dpcd[0]);
320

321
	if (drm_dp_has_quirk(&intel_dp->desc, DP_DPCD_QUIRK_NO_PSR)) {
322 323
		drm_dbg_kms(&dev_priv->drm,
			    "PSR support not currently available for this panel\n");
324 325 326
		return;
	}

327
	if (!(intel_dp->edp_dpcd[1] & DP_EDP_SET_POWER_CAP)) {
328 329
		drm_dbg_kms(&dev_priv->drm,
			    "Panel lacks power state control, PSR cannot be enabled\n");
330 331
		return;
	}
332

333 334
	intel_dp->psr.sink_support = true;
	intel_dp->psr.sink_sync_latency =
335
		intel_dp_get_sink_sync_latency(intel_dp);
336

337
	if (DISPLAY_VER(dev_priv) >= 9 &&
338
	    (intel_dp->psr_dpcd[0] == DP_PSR2_WITH_Y_COORD_IS_SUPPORTED)) {
339 340 341 342
		bool y_req = intel_dp->psr_dpcd[1] &
			     DP_PSR2_SU_Y_COORDINATE_REQUIRED;
		bool alpm = intel_dp_get_alpm_status(intel_dp);

343 344 345 346 347 348 349 350 351 352 353
		/*
		 * All panels that supports PSR version 03h (PSR2 +
		 * Y-coordinate) can handle Y-coordinates in VSC but we are
		 * only sure that it is going to be used when required by the
		 * panel. This way panel is capable to do selective update
		 * without a aux frame sync.
		 *
		 * To support PSR version 02h and PSR version 03h without
		 * Y-coordinate requirement panels we would need to enable
		 * GTC first.
		 */
354
		intel_dp->psr.sink_psr2_support = y_req && alpm;
355
		drm_dbg_kms(&dev_priv->drm, "PSR2 %ssupported\n",
356
			    intel_dp->psr.sink_psr2_support ? "" : "not ");
357

358 359
		if (intel_dp->psr.sink_psr2_support) {
			intel_dp->psr.colorimetry_support =
360
				intel_dp_get_colorimetry_status(intel_dp);
361
			intel_dp_get_su_granularity(intel_dp);
362 363 364 365
		}
	}
}

366
static void hsw_psr_setup_aux(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
367
{
368
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
369 370
	u32 aux_clock_divider, aux_ctl;
	int i;
371
	static const u8 aux_msg[] = {
R
Rodrigo Vivi 已提交
372 373 374 375 376 377
		[0] = DP_AUX_NATIVE_WRITE << 4,
		[1] = DP_SET_POWER >> 8,
		[2] = DP_SET_POWER & 0xff,
		[3] = 1 - 1,
		[4] = DP_SET_POWER_D0,
	};
378 379 380 381
	u32 psr_aux_mask = EDP_PSR_AUX_CTL_TIME_OUT_MASK |
			   EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK |
			   EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK |
			   EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK;
R
Rodrigo Vivi 已提交
382 383

	BUILD_BUG_ON(sizeof(aux_msg) > 20);
384
	for (i = 0; i < sizeof(aux_msg); i += 4)
385
		intel_de_write(dev_priv,
386
			       EDP_PSR_AUX_DATA(intel_dp->psr.transcoder, i >> 2),
387
			       intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));
388

389 390 391
	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

	/* Start with bits set for DDI_AUX_CTL register */
392
	aux_ctl = intel_dp->get_aux_send_ctl(intel_dp, sizeof(aux_msg),
393
					     aux_clock_divider);
394 395 396

	/* Select only valid bits for SRD_AUX_CTL */
	aux_ctl &= psr_aux_mask;
397
	intel_de_write(dev_priv, EDP_PSR_AUX_CTL(intel_dp->psr.transcoder),
398
		       aux_ctl);
399 400
}

401
static void intel_psr_enable_sink(struct intel_dp *intel_dp)
402
{
403
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
404
	u8 dpcd_val = DP_PSR_ENABLE;
405

406
	/* Enable ALPM at sink for psr2 */
407
	if (intel_dp->psr.psr2_enabled) {
408
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_RECEIVER_ALPM_CONFIG,
409 410 411
				   DP_ALPM_ENABLE |
				   DP_ALPM_LOCK_ERROR_IRQ_HPD_ENABLE);

412
		dpcd_val |= DP_PSR_ENABLE_PSR2 | DP_PSR_IRQ_HPD_WITH_CRC_ERRORS;
413
	} else {
414
		if (intel_dp->psr.link_standby)
415
			dpcd_val |= DP_PSR_MAIN_LINK_ACTIVE;
416

417
		if (DISPLAY_VER(dev_priv) >= 8)
418
			dpcd_val |= DP_PSR_CRC_VERIFICATION;
419 420
	}

421
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, dpcd_val);
422

423
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
R
Rodrigo Vivi 已提交
424 425
}

426
static u32 intel_psr1_get_tp_time(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
427
{
428
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
429
	u32 val = 0;
430

431
	if (DISPLAY_VER(dev_priv) >= 11)
432 433
		val |= EDP_PSR_TP4_TIME_0US;

434
	if (dev_priv->params.psr_safest_params) {
435 436 437 438 439
		val |= EDP_PSR_TP1_TIME_2500us;
		val |= EDP_PSR_TP2_TP3_TIME_2500us;
		goto check_tp3_sel;
	}

440
	if (dev_priv->vbt.psr.tp1_wakeup_time_us == 0)
441
		val |= EDP_PSR_TP1_TIME_0us;
442
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 100)
443
		val |= EDP_PSR_TP1_TIME_100us;
444 445
	else if (dev_priv->vbt.psr.tp1_wakeup_time_us <= 500)
		val |= EDP_PSR_TP1_TIME_500us;
446
	else
447
		val |= EDP_PSR_TP1_TIME_2500us;
448

449
	if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us == 0)
450
		val |= EDP_PSR_TP2_TP3_TIME_0us;
451
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 100)
452
		val |= EDP_PSR_TP2_TP3_TIME_100us;
453 454
	else if (dev_priv->vbt.psr.tp2_tp3_wakeup_time_us <= 500)
		val |= EDP_PSR_TP2_TP3_TIME_500us;
455
	else
456
		val |= EDP_PSR_TP2_TP3_TIME_2500us;
457

458
check_tp3_sel:
459 460 461 462 463 464
	if (intel_dp_source_supports_hbr2(intel_dp) &&
	    drm_dp_tps3_supported(intel_dp->dpcd))
		val |= EDP_PSR_TP1_TP3_SEL;
	else
		val |= EDP_PSR_TP1_TP2_SEL;

465 466 467
	return val;
}

468
static u8 psr_compute_idle_frames(struct intel_dp *intel_dp)
469 470
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
471
	int idle_frames;
472 473 474 475

	/* Let's use 6 as the minimum to cover all known cases including the
	 * off-by-one issue that HW has in some cases.
	 */
476
	idle_frames = max(6, dev_priv->vbt.psr.idle_frames);
477
	idle_frames = max(idle_frames, intel_dp->psr.sink_sync_latency + 1);
478

479
	if (drm_WARN_ON(&dev_priv->drm, idle_frames > 0xf))
480 481 482 483 484 485 486 487 488 489 490 491
		idle_frames = 0xf;

	return idle_frames;
}

static void hsw_activate_psr1(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 max_sleep_time = 0x1f;
	u32 val = EDP_PSR_ENABLE;

	val |= psr_compute_idle_frames(intel_dp) << EDP_PSR_IDLE_FRAME_SHIFT;
492 493 494 495 496

	val |= max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT;
	if (IS_HASWELL(dev_priv))
		val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;

497
	if (intel_dp->psr.link_standby)
498 499 500 501
		val |= EDP_PSR_LINK_STANDBY;

	val |= intel_psr1_get_tp_time(intel_dp);

502
	if (DISPLAY_VER(dev_priv) >= 8)
503 504
		val |= EDP_PSR_CRC_ENABLE;

505
	val |= (intel_de_read(dev_priv, EDP_PSR_CTL(intel_dp->psr.transcoder)) &
506
		EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK);
507
	intel_de_write(dev_priv, EDP_PSR_CTL(intel_dp->psr.transcoder), val);
508
}
509

510
static u32 intel_psr2_get_tp_time(struct intel_dp *intel_dp)
511
{
512
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
513
	u32 val = 0;
514

515
	if (dev_priv->params.psr_safest_params)
516
		return EDP_PSR2_TP2_TIME_2500us;
517

518 519
	if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us >= 0 &&
	    dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 50)
520
		val |= EDP_PSR2_TP2_TIME_50us;
521
	else if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 100)
522
		val |= EDP_PSR2_TP2_TIME_100us;
523
	else if (dev_priv->vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 500)
524
		val |= EDP_PSR2_TP2_TIME_500us;
525
	else
526
		val |= EDP_PSR2_TP2_TIME_2500us;
527

528 529 530 531 532 533 534 535 536 537 538
	return val;
}

static void hsw_activate_psr2(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 val;

	val = psr_compute_idle_frames(intel_dp) << EDP_PSR2_IDLE_FRAME_SHIFT;

	val |= EDP_PSR2_ENABLE | EDP_SU_TRACK_ENABLE;
539
	if (DISPLAY_VER(dev_priv) >= 10 && DISPLAY_VER(dev_priv) <= 12)
540 541
		val |= EDP_Y_COORDINATE_ENABLE;

542
	val |= EDP_PSR2_FRAME_BEFORE_SU(intel_dp->psr.sink_sync_latency + 1);
543 544
	val |= intel_psr2_get_tp_time(intel_dp);

545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572
	/* Wa_22012278275:adlp */
	if (IS_ADLP_DISPLAY_STEP(dev_priv, STEP_A0, STEP_D1)) {
		static const u8 map[] = {
			2, /* 5 lines */
			1, /* 6 lines */
			0, /* 7 lines */
			3, /* 8 lines */
			6, /* 9 lines */
			5, /* 10 lines */
			4, /* 11 lines */
			7, /* 12 lines */
		};
		/*
		 * Still using the default IO_BUFFER_WAKE and FAST_WAKE, see
		 * comments bellow for more information
		 */
		u32 tmp, lines = 7;

		val |= TGL_EDP_PSR2_BLOCK_COUNT_NUM_2;

		tmp = map[lines - TGL_EDP_PSR2_IO_BUFFER_WAKE_MIN_LINES];
		tmp = tmp << TGL_EDP_PSR2_IO_BUFFER_WAKE_SHIFT;
		val |= tmp;

		tmp = map[lines - TGL_EDP_PSR2_FAST_WAKE_MIN_LINES];
		tmp = tmp << TGL_EDP_PSR2_FAST_WAKE_MIN_SHIFT;
		val |= tmp;
	} else if (DISPLAY_VER(dev_priv) >= 12) {
573 574 575 576 577 578 579 580 581 582
		/*
		 * TODO: 7 lines of IO_BUFFER_WAKE and FAST_WAKE are default
		 * values from BSpec. In order to setting an optimal power
		 * consumption, lower than 4k resoluition mode needs to decrese
		 * IO_BUFFER_WAKE and FAST_WAKE. And higher than 4K resolution
		 * mode needs to increase IO_BUFFER_WAKE and FAST_WAKE.
		 */
		val |= TGL_EDP_PSR2_BLOCK_COUNT_NUM_2;
		val |= TGL_EDP_PSR2_IO_BUFFER_WAKE(7);
		val |= TGL_EDP_PSR2_FAST_WAKE(7);
583
	} else if (DISPLAY_VER(dev_priv) >= 9) {
584 585 586 587
		val |= EDP_PSR2_IO_BUFFER_WAKE(7);
		val |= EDP_PSR2_FAST_WAKE(7);
	}

588
	if (intel_dp->psr.psr2_sel_fetch_enabled) {
589
		/* WA 1408330847 */
590
		if (IS_TGL_DISPLAY_STEP(dev_priv, STEP_A0, STEP_A0) ||
591 592 593 594 595
		    IS_RKL_REVID(dev_priv, RKL_REVID_A0, RKL_REVID_A0))
			intel_de_rmw(dev_priv, CHICKEN_PAR1_1,
				     DIS_RAM_BYPASS_PSR2_MAN_TRACK,
				     DIS_RAM_BYPASS_PSR2_MAN_TRACK);

596
		intel_de_write(dev_priv,
597
			       PSR2_MAN_TRK_CTL(intel_dp->psr.transcoder),
598
			       PSR2_MAN_TRK_CTL_ENABLE);
599
	} else if (HAS_PSR2_SEL_FETCH(dev_priv)) {
600
		intel_de_write(dev_priv,
601
			       PSR2_MAN_TRK_CTL(intel_dp->psr.transcoder), 0);
602
	}
603

604
	/*
605 606
	 * PSR2 HW is incorrectly using EDP_PSR_TP1_TP3_SEL and BSpec is
	 * recommending keep this bit unset while PSR2 is enabled.
607
	 */
608
	intel_de_write(dev_priv, EDP_PSR_CTL(intel_dp->psr.transcoder), 0);
609

610
	intel_de_write(dev_priv, EDP_PSR2_CTL(intel_dp->psr.transcoder), val);
R
Rodrigo Vivi 已提交
611 612
}

613 614 615
static bool
transcoder_has_psr2(struct drm_i915_private *dev_priv, enum transcoder trans)
{
616
	if (DISPLAY_VER(dev_priv) < 9)
617
		return false;
618
	else if (DISPLAY_VER(dev_priv) >= 12)
619 620 621 622 623
		return trans == TRANSCODER_A;
	else
		return trans == TRANSCODER_EDP;
}

624 625
static u32 intel_get_frame_time_us(const struct intel_crtc_state *cstate)
{
626
	if (!cstate || !cstate->hw.active)
627 628 629
		return 0;

	return DIV_ROUND_UP(1000 * 1000,
630
			    drm_mode_vrefresh(&cstate->hw.adjusted_mode));
631 632
}

633
static void psr2_program_idle_frames(struct intel_dp *intel_dp,
634 635
				     u32 idle_frames)
{
636
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
637 638 639
	u32 val;

	idle_frames <<=  EDP_PSR2_IDLE_FRAME_SHIFT;
640
	val = intel_de_read(dev_priv, EDP_PSR2_CTL(intel_dp->psr.transcoder));
641 642
	val &= ~EDP_PSR2_IDLE_FRAME_MASK;
	val |= idle_frames;
643
	intel_de_write(dev_priv, EDP_PSR2_CTL(intel_dp->psr.transcoder), val);
644 645
}

646
static void tgl_psr2_enable_dc3co(struct intel_dp *intel_dp)
647
{
648 649 650
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	psr2_program_idle_frames(intel_dp, 0);
651 652 653
	intel_display_power_set_target_dc_state(dev_priv, DC_STATE_EN_DC3CO);
}

654
static void tgl_psr2_disable_dc3co(struct intel_dp *intel_dp)
655
{
656
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
657 658

	intel_display_power_set_target_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
659
	psr2_program_idle_frames(intel_dp, psr_compute_idle_frames(intel_dp));
660 661
}

662
static void tgl_dc3co_disable_work(struct work_struct *work)
663
{
664 665
	struct intel_dp *intel_dp =
		container_of(work, typeof(*intel_dp), psr.dc3co_work.work);
666

667
	mutex_lock(&intel_dp->psr.lock);
668
	/* If delayed work is pending, it is not idle */
669
	if (delayed_work_pending(&intel_dp->psr.dc3co_work))
670 671
		goto unlock;

672
	tgl_psr2_disable_dc3co(intel_dp);
673
unlock:
674
	mutex_unlock(&intel_dp->psr.lock);
675 676
}

677
static void tgl_disallow_dc3co_on_psr2_exit(struct intel_dp *intel_dp)
678
{
679
	if (!intel_dp->psr.dc3co_exitline)
680 681
		return;

682
	cancel_delayed_work(&intel_dp->psr.dc3co_work);
683
	/* Before PSR2 exit disallow dc3co*/
684
	tgl_psr2_disable_dc3co(intel_dp);
685 686
}

687 688 689 690 691 692 693 694 695 696 697 698 699 700 701
static bool
dc3co_is_pipe_port_compatible(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum pipe pipe = to_intel_crtc(crtc_state->uapi.crtc)->pipe;
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	enum port port = dig_port->base.port;

	if (IS_ALDERLAKE_P(dev_priv))
		return pipe <= PIPE_B && port <= PORT_B;
	else
		return pipe == PIPE_A && port == PORT_A;
}

702 703 704 705 706 707 708 709
static void
tgl_dc3co_exitline_compute_config(struct intel_dp *intel_dp,
				  struct intel_crtc_state *crtc_state)
{
	const u32 crtc_vdisplay = crtc_state->uapi.adjusted_mode.crtc_vdisplay;
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 exit_scanlines;

710 711 712 713 714 715 716
	/*
	 * FIXME: Due to the changed sequence of activating/deactivating DC3CO,
	 * disable DC3CO until the changed dc3co activating/deactivating sequence
	 * is applied. B.Specs:49196
	 */
	return;

717 718 719 720 721 722 723
	/*
	 * DMC's DC3CO exit mechanism has an issue with Selective Fecth
	 * TODO: when the issue is addressed, this restriction should be removed.
	 */
	if (crtc_state->enable_psr2_sel_fetch)
		return;

724
	if (!(dev_priv->dmc.allowed_dc_mask & DC_STATE_EN_DC3CO))
725 726
		return;

727
	if (!dc3co_is_pipe_port_compatible(intel_dp, crtc_state))
728 729 730 731 732 733 734 735 736
		return;

	/*
	 * DC3CO Exit time 200us B.Spec 49196
	 * PSR2 transcoder Early Exit scanlines = ROUNDUP(200 / line time) + 1
	 */
	exit_scanlines =
		intel_usecs_to_scanlines(&crtc_state->uapi.adjusted_mode, 200) + 1;

737
	if (drm_WARN_ON(&dev_priv->drm, exit_scanlines > crtc_vdisplay))
738 739 740 741 742
		return;

	crtc_state->dc3co_exitline = crtc_vdisplay - exit_scanlines;
}

743 744 745 746 747 748 749 750 751
static bool intel_psr2_sel_fetch_config_valid(struct intel_dp *intel_dp,
					      struct intel_crtc_state *crtc_state)
{
	struct intel_atomic_state *state = to_intel_atomic_state(crtc_state->uapi.state);
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct intel_plane_state *plane_state;
	struct intel_plane *plane;
	int i;

752 753
	if (!dev_priv->params.enable_psr2_sel_fetch &&
	    intel_dp->psr.debug != I915_PSR_DEBUG_ENABLE_SEL_FETCH) {
754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 sel fetch not enabled, disabled by parameter\n");
		return false;
	}

	if (crtc_state->uapi.async_flip) {
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 sel fetch not enabled, async flip enabled\n");
		return false;
	}

	for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
		if (plane_state->uapi.rotation != DRM_MODE_ROTATE_0) {
			drm_dbg_kms(&dev_priv->drm,
				    "PSR2 sel fetch not enabled, plane rotated\n");
			return false;
		}
	}

773 774 775 776 777 778 779
	/* Wa_14010254185 Wa_14010103792 */
	if (IS_TGL_DISPLAY_STEP(dev_priv, STEP_A0, STEP_B1)) {
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 sel fetch not enabled, missing the implementation of WAs\n");
		return false;
	}

780 781 782
	return crtc_state->enable_psr2_sel_fetch = true;
}

783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816
static bool psr2_granularity_check(struct intel_dp *intel_dp,
				   struct intel_crtc_state *crtc_state)
{
	const int crtc_hdisplay = crtc_state->hw.adjusted_mode.crtc_hdisplay;
	const int crtc_vdisplay = crtc_state->hw.adjusted_mode.crtc_vdisplay;
	u16 y_granularity = 0;

	/* PSR2 HW only send full lines so we only need to validate the width */
	if (crtc_hdisplay % intel_dp->psr.su_w_granularity)
		return false;

	if (crtc_vdisplay % intel_dp->psr.su_y_granularity)
		return false;

	/* HW tracking is only aligned to 4 lines */
	if (!crtc_state->enable_psr2_sel_fetch)
		return intel_dp->psr.su_y_granularity == 4;

	/*
	 * For SW tracking we can adjust the y to match sink requirement if
	 * multiple of 4
	 */
	if (intel_dp->psr.su_y_granularity <= 2)
		y_granularity = 4;
	else if ((intel_dp->psr.su_y_granularity % 4) == 0)
		y_granularity = intel_dp->psr.su_y_granularity;

	if (y_granularity == 0 || crtc_vdisplay % y_granularity)
		return false;

	crtc_state->su_y_granularity = y_granularity;
	return true;
}

817 818 819
static bool intel_psr2_config_valid(struct intel_dp *intel_dp,
				    struct intel_crtc_state *crtc_state)
{
820
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
821 822
	int crtc_hdisplay = crtc_state->hw.adjusted_mode.crtc_hdisplay;
	int crtc_vdisplay = crtc_state->hw.adjusted_mode.crtc_vdisplay;
823
	int psr_max_h = 0, psr_max_v = 0, max_bpp = 0;
824

825
	if (!intel_dp->psr.sink_psr2_support)
826 827
		return false;

828 829 830 831 832 833
	/* JSL and EHL only supports eDP 1.3 */
	if (IS_JSL_EHL(dev_priv)) {
		drm_dbg_kms(&dev_priv->drm, "PSR2 not supported by phy\n");
		return false;
	}

834 835 836 837 838 839
	/* Wa_16011181250 */
	if (IS_ROCKETLAKE(dev_priv) || IS_ALDERLAKE_S(dev_priv)) {
		drm_dbg_kms(&dev_priv->drm, "PSR2 is defeatured for this platform\n");
		return false;
	}

840 841 842 843 844 845 846 847 848
	/*
	 * We are missing the implementation of some workarounds to enabled PSR2
	 * in Alderlake_P, until ready PSR2 should be kept disabled.
	 */
	if (IS_ALDERLAKE_P(dev_priv)) {
		drm_dbg_kms(&dev_priv->drm, "PSR2 is missing the implementation of workarounds\n");
		return false;
	}

849
	if (!transcoder_has_psr2(dev_priv, crtc_state->cpu_transcoder)) {
850 851 852
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not supported in transcoder %s\n",
			    transcoder_name(crtc_state->cpu_transcoder));
853 854 855
		return false;
	}

856
	if (!psr2_global_enabled(intel_dp)) {
857 858 859 860
		drm_dbg_kms(&dev_priv->drm, "PSR2 disabled by flag\n");
		return false;
	}

861 862 863 864 865
	/*
	 * DSC and PSR2 cannot be enabled simultaneously. If a requested
	 * resolution requires DSC to be enabled, priority is given to DSC
	 * over PSR2.
	 */
866
	if (crtc_state->dsc.compression_enable) {
867 868
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 cannot be enabled since DSC is enabled\n");
869 870 871
		return false;
	}

872 873 874 875 876 877
	if (crtc_state->crc_enabled) {
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled because it would inhibit pipe CRC calculation\n");
		return false;
	}

878
	if (DISPLAY_VER(dev_priv) >= 12) {
879 880
		psr_max_h = 5120;
		psr_max_v = 3200;
881
		max_bpp = 30;
882
	} else if (DISPLAY_VER(dev_priv) >= 10) {
883 884
		psr_max_h = 4096;
		psr_max_v = 2304;
885
		max_bpp = 24;
886
	} else if (DISPLAY_VER(dev_priv) == 9) {
887 888
		psr_max_h = 3640;
		psr_max_v = 2304;
889
		max_bpp = 24;
890 891
	}

892
	if (crtc_state->pipe_bpp > max_bpp) {
893 894 895
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled, pipe bpp %d > max supported %d\n",
			    crtc_state->pipe_bpp, max_bpp);
896 897 898
		return false;
	}

899 900 901 902 903 904 905
	if (HAS_PSR2_SEL_FETCH(dev_priv)) {
		if (!intel_psr2_sel_fetch_config_valid(intel_dp, crtc_state) &&
		    !HAS_PSR_HW_TRACKING(dev_priv)) {
			drm_dbg_kms(&dev_priv->drm,
				    "PSR2 not enabled, selective fetch not valid and no HW tracking available\n");
			return false;
		}
906 907
	}

908 909 910 911 912 913 914
	/* Wa_2209313811 */
	if (!crtc_state->enable_psr2_sel_fetch &&
	    IS_TGL_DISPLAY_STEP(dev_priv, STEP_A0, STEP_B1)) {
		drm_dbg_kms(&dev_priv->drm, "PSR2 HW tracking is not supported this Display stepping\n");
		return false;
	}

915 916 917 918 919
	if (!psr2_granularity_check(intel_dp, crtc_state)) {
		drm_dbg_kms(&dev_priv->drm, "PSR2 not enabled, SU granularity not compatible\n");
		return false;
	}

920 921
	if (!crtc_state->enable_psr2_sel_fetch &&
	    (crtc_hdisplay > psr_max_h || crtc_vdisplay > psr_max_v)) {
922 923 924 925
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled, resolution %dx%d > max supported %dx%d\n",
			    crtc_hdisplay, crtc_vdisplay,
			    psr_max_h, psr_max_v);
926 927 928
		return false;
	}

929
	tgl_dc3co_exitline_compute_config(intel_dp, crtc_state);
930 931 932
	return true;
}

933 934
void intel_psr_compute_config(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state)
R
Rodrigo Vivi 已提交
935
{
936
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
937
	const struct drm_display_mode *adjusted_mode =
938
		&crtc_state->hw.adjusted_mode;
939
	int psr_setup_time;
R
Rodrigo Vivi 已提交
940

941 942 943 944 945 946 947
	/*
	 * Current PSR panels dont work reliably with VRR enabled
	 * So if VRR is enabled, do not enable PSR.
	 */
	if (crtc_state->vrr.enable)
		return;

948
	if (!CAN_PSR(intel_dp))
949 950
		return;

951
	if (!psr_global_enabled(intel_dp)) {
952
		drm_dbg_kms(&dev_priv->drm, "PSR disabled by flag\n");
953
		return;
954 955
	}

956
	if (intel_dp->psr.sink_not_reliable) {
957 958
		drm_dbg_kms(&dev_priv->drm,
			    "PSR sink implementation is not reliable\n");
959 960 961
		return;
	}

962
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
963 964
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: Interlaced mode enabled\n");
965
		return;
R
Rodrigo Vivi 已提交
966 967
	}

968 969
	psr_setup_time = drm_dp_psr_setup_time(intel_dp->psr_dpcd);
	if (psr_setup_time < 0) {
970 971 972
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: Invalid PSR setup time (0x%02x)\n",
			    intel_dp->psr_dpcd[1]);
973
		return;
974 975 976 977
	}

	if (intel_usecs_to_scanlines(adjusted_mode, psr_setup_time) >
	    adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vdisplay - 1) {
978 979 980
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: PSR setup time (%d us) too long\n",
			    psr_setup_time);
981 982 983 984
		return;
	}

	crtc_state->has_psr = true;
985
	crtc_state->has_psr2 = intel_psr2_config_valid(intel_dp, crtc_state);
986
	crtc_state->infoframes.enable |= intel_hdmi_infoframe_enable(DP_SDP_VSC);
R
Rodrigo Vivi 已提交
987 988
}

989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
void intel_psr_get_config(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp;
	u32 val;

	if (!dig_port)
		return;

	intel_dp = &dig_port->dp;
	if (!CAN_PSR(intel_dp))
		return;

	mutex_lock(&intel_dp->psr.lock);
	if (!intel_dp->psr.enabled)
		goto unlock;

	/*
	 * Not possible to read EDP_PSR/PSR2_CTL registers as it is
	 * enabled/disabled because of frontbuffer tracking and others.
	 */
	pipe_config->has_psr = true;
	pipe_config->has_psr2 = intel_dp->psr.psr2_enabled;
	pipe_config->infoframes.enable |= intel_hdmi_infoframe_enable(DP_SDP_VSC);

	if (!intel_dp->psr.psr2_enabled)
		goto unlock;

	if (HAS_PSR2_SEL_FETCH(dev_priv)) {
		val = intel_de_read(dev_priv, PSR2_MAN_TRK_CTL(intel_dp->psr.transcoder));
		if (val & PSR2_MAN_TRK_CTL_ENABLE)
			pipe_config->enable_psr2_sel_fetch = true;
	}

	if (DISPLAY_VER(dev_priv) >= 12) {
		val = intel_de_read(dev_priv, EXITLINE(intel_dp->psr.transcoder));
		val &= EXITLINE_MASK;
		pipe_config->dc3co_exitline = val;
	}
unlock:
	mutex_unlock(&intel_dp->psr.lock);
}

1034
static void intel_psr_activate(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
1035
{
1036
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1037
	enum transcoder transcoder = intel_dp->psr.transcoder;
R
Rodrigo Vivi 已提交
1038

1039
	if (transcoder_has_psr2(dev_priv, transcoder))
1040
		drm_WARN_ON(&dev_priv->drm,
1041
			    intel_de_read(dev_priv, EDP_PSR2_CTL(transcoder)) & EDP_PSR2_ENABLE);
1042

1043
	drm_WARN_ON(&dev_priv->drm,
1044 1045 1046
		    intel_de_read(dev_priv, EDP_PSR_CTL(transcoder)) & EDP_PSR_ENABLE);
	drm_WARN_ON(&dev_priv->drm, intel_dp->psr.active);
	lockdep_assert_held(&intel_dp->psr.lock);
R
Rodrigo Vivi 已提交
1047

1048
	/* psr1 and psr2 are mutually exclusive.*/
1049
	if (intel_dp->psr.psr2_enabled)
1050 1051 1052 1053
		hsw_activate_psr2(intel_dp);
	else
		hsw_activate_psr1(intel_dp);

1054
	intel_dp->psr.active = true;
R
Rodrigo Vivi 已提交
1055 1056
}

1057
static void intel_psr_enable_source(struct intel_dp *intel_dp)
1058
{
1059
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1060
	enum transcoder cpu_transcoder = intel_dp->psr.transcoder;
1061
	u32 mask;
1062

1063 1064 1065 1066 1067 1068
	/* Only HSW and BDW have PSR AUX registers that need to be setup. SKL+
	 * use hardcoded values PSR AUX transactions
	 */
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
		hsw_psr_setup_aux(intel_dp);

1069
	if (intel_dp->psr.psr2_enabled && DISPLAY_VER(dev_priv) == 9) {
1070
		i915_reg_t reg = CHICKEN_TRANS(cpu_transcoder);
1071
		u32 chicken = intel_de_read(dev_priv, reg);
1072

1073 1074
		chicken |= PSR2_VSC_ENABLE_PROG_HEADER |
			   PSR2_ADD_VERTICAL_LINE_COUNT;
1075
		intel_de_write(dev_priv, reg, chicken);
1076
	}
1077 1078 1079 1080 1081 1082 1083

	/*
	 * Per Spec: Avoid continuous PSR exit by masking MEMUP and HPD also
	 * mask LPSP to avoid dependency on other drivers that might block
	 * runtime_pm besides preventing  other hw tracking issues now we
	 * can rely on frontbuffer tracking.
	 */
1084 1085 1086 1087 1088
	mask = EDP_PSR_DEBUG_MASK_MEMUP |
	       EDP_PSR_DEBUG_MASK_HPD |
	       EDP_PSR_DEBUG_MASK_LPSP |
	       EDP_PSR_DEBUG_MASK_MAX_SLEEP;

1089
	if (DISPLAY_VER(dev_priv) < 11)
1090 1091
		mask |= EDP_PSR_DEBUG_MASK_DISP_REG_WRITE;

1092
	intel_de_write(dev_priv, EDP_PSR_DEBUG(intel_dp->psr.transcoder),
1093
		       mask);
1094

1095
	psr_irq_control(intel_dp);
1096

1097
	if (intel_dp->psr.dc3co_exitline) {
1098 1099 1100 1101 1102 1103
		u32 val;

		/*
		 * TODO: if future platforms supports DC3CO in more than one
		 * transcoder, EXITLINE will need to be unset when disabling PSR
		 */
1104
		val = intel_de_read(dev_priv, EXITLINE(cpu_transcoder));
1105
		val &= ~EXITLINE_MASK;
1106
		val |= intel_dp->psr.dc3co_exitline << EXITLINE_SHIFT;
1107
		val |= EXITLINE_ENABLE;
1108
		intel_de_write(dev_priv, EXITLINE(cpu_transcoder), val);
1109
	}
1110

1111
	if (HAS_PSR_HW_TRACKING(dev_priv) && HAS_PSR2_SEL_FETCH(dev_priv))
1112
		intel_de_rmw(dev_priv, CHICKEN_PAR1_1, IGNORE_PSR2_HW_TRACKING,
1113
			     intel_dp->psr.psr2_sel_fetch_enabled ?
1114
			     IGNORE_PSR2_HW_TRACKING : 0);
1115 1116
}

1117
static bool psr_interrupt_error_check(struct intel_dp *intel_dp)
1118
{
1119
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1120
	u32 val;
1121

1122 1123 1124 1125 1126 1127 1128 1129
	/*
	 * If a PSR error happened and the driver is reloaded, the EDP_PSR_IIR
	 * will still keep the error set even after the reset done in the
	 * irq_preinstall and irq_uninstall hooks.
	 * And enabling in this situation cause the screen to freeze in the
	 * first time that PSR HW tries to activate so lets keep PSR disabled
	 * to avoid any rendering problems.
	 */
1130
	if (DISPLAY_VER(dev_priv) >= 12) {
1131
		val = intel_de_read(dev_priv,
1132
				    TRANS_PSR_IIR(intel_dp->psr.transcoder));
1133 1134
		val &= EDP_PSR_ERROR(0);
	} else {
1135
		val = intel_de_read(dev_priv, EDP_PSR_IIR);
1136
		val &= EDP_PSR_ERROR(intel_dp->psr.transcoder);
1137
	}
1138
	if (val) {
1139
		intel_dp->psr.sink_not_reliable = true;
1140 1141
		drm_dbg_kms(&dev_priv->drm,
			    "PSR interruption error set, not enabling PSR\n");
1142
		return false;
1143
	}
1144

1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
	return true;
}

static void intel_psr_enable_locked(struct intel_dp *intel_dp,
				    const struct intel_crtc_state *crtc_state,
				    const struct drm_connector_state *conn_state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct intel_encoder *encoder = &dig_port->base;
	u32 val;

	drm_WARN_ON(&dev_priv->drm, intel_dp->psr.enabled);

	intel_dp->psr.psr2_enabled = crtc_state->has_psr2;
	intel_dp->psr.busy_frontbuffer_bits = 0;
	intel_dp->psr.pipe = to_intel_crtc(crtc_state->uapi.crtc)->pipe;
	intel_dp->psr.transcoder = crtc_state->cpu_transcoder;
	/* DC5/DC6 requires at least 6 idle frames */
	val = usecs_to_jiffies(intel_get_frame_time_us(crtc_state) * 6);
	intel_dp->psr.dc3co_exit_delay = val;
	intel_dp->psr.dc3co_exitline = crtc_state->dc3co_exitline;
	intel_dp->psr.psr2_sel_fetch_enabled = crtc_state->enable_psr2_sel_fetch;

	if (!psr_interrupt_error_check(intel_dp))
		return;

1172
	drm_dbg_kms(&dev_priv->drm, "Enabling PSR%s\n",
1173
		    intel_dp->psr.psr2_enabled ? "2" : "1");
1174
	intel_dp_compute_psr_vsc_sdp(intel_dp, crtc_state, conn_state,
1175 1176
				     &intel_dp->psr.vsc);
	intel_write_dp_vsc_sdp(encoder, crtc_state, &intel_dp->psr.vsc);
1177
	intel_psr_enable_sink(intel_dp);
1178
	intel_psr_enable_source(intel_dp);
1179
	intel_dp->psr.enabled = true;
1180
	intel_dp->psr.paused = false;
1181 1182 1183 1184

	intel_psr_activate(intel_dp);
}

R
Rodrigo Vivi 已提交
1185 1186 1187
/**
 * intel_psr_enable - Enable PSR
 * @intel_dp: Intel DP
1188
 * @crtc_state: new CRTC state
1189
 * @conn_state: new CONNECTOR state
R
Rodrigo Vivi 已提交
1190 1191 1192
 *
 * This function can only be called after the pipe is fully trained and enabled.
 */
1193
void intel_psr_enable(struct intel_dp *intel_dp,
1194 1195
		      const struct intel_crtc_state *crtc_state,
		      const struct drm_connector_state *conn_state)
R
Rodrigo Vivi 已提交
1196
{
1197
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
R
Rodrigo Vivi 已提交
1198

1199
	if (!CAN_PSR(intel_dp))
R
Rodrigo Vivi 已提交
1200 1201
		return;

1202
	if (!crtc_state->has_psr)
1203 1204
		return;

1205
	drm_WARN_ON(&dev_priv->drm, dev_priv->drrs.dp);
1206

1207 1208 1209
	mutex_lock(&intel_dp->psr.lock);
	intel_psr_enable_locked(intel_dp, crtc_state, conn_state);
	mutex_unlock(&intel_dp->psr.lock);
R
Rodrigo Vivi 已提交
1210 1211
}

1212
static void intel_psr_exit(struct intel_dp *intel_dp)
1213
{
1214
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1215 1216
	u32 val;

1217 1218
	if (!intel_dp->psr.active) {
		if (transcoder_has_psr2(dev_priv, intel_dp->psr.transcoder)) {
1219
			val = intel_de_read(dev_priv,
1220
					    EDP_PSR2_CTL(intel_dp->psr.transcoder));
1221
			drm_WARN_ON(&dev_priv->drm, val & EDP_PSR2_ENABLE);
1222 1223
		}

1224
		val = intel_de_read(dev_priv,
1225
				    EDP_PSR_CTL(intel_dp->psr.transcoder));
1226
		drm_WARN_ON(&dev_priv->drm, val & EDP_PSR_ENABLE);
1227

1228
		return;
1229
	}
1230

1231 1232
	if (intel_dp->psr.psr2_enabled) {
		tgl_disallow_dc3co_on_psr2_exit(intel_dp);
1233
		val = intel_de_read(dev_priv,
1234
				    EDP_PSR2_CTL(intel_dp->psr.transcoder));
1235
		drm_WARN_ON(&dev_priv->drm, !(val & EDP_PSR2_ENABLE));
1236
		val &= ~EDP_PSR2_ENABLE;
1237
		intel_de_write(dev_priv,
1238
			       EDP_PSR2_CTL(intel_dp->psr.transcoder), val);
1239
	} else {
1240
		val = intel_de_read(dev_priv,
1241
				    EDP_PSR_CTL(intel_dp->psr.transcoder));
1242
		drm_WARN_ON(&dev_priv->drm, !(val & EDP_PSR_ENABLE));
1243
		val &= ~EDP_PSR_ENABLE;
1244
		intel_de_write(dev_priv,
1245
			       EDP_PSR_CTL(intel_dp->psr.transcoder), val);
1246
	}
1247
	intel_dp->psr.active = false;
1248 1249
}

1250
static void intel_psr_wait_exit_locked(struct intel_dp *intel_dp)
1251
{
1252
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1253 1254
	i915_reg_t psr_status;
	u32 psr_status_mask;
R
Rodrigo Vivi 已提交
1255

1256 1257
	if (intel_dp->psr.psr2_enabled) {
		psr_status = EDP_PSR2_STATUS(intel_dp->psr.transcoder);
1258
		psr_status_mask = EDP_PSR2_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
1259
	} else {
1260
		psr_status = EDP_PSR_STATUS(intel_dp->psr.transcoder);
1261
		psr_status_mask = EDP_PSR_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
1262
	}
1263 1264

	/* Wait till PSR is idle */
1265 1266
	if (intel_de_wait_for_clear(dev_priv, psr_status,
				    psr_status_mask, 2000))
1267
		drm_err(&dev_priv->drm, "Timed out waiting PSR idle state\n");
1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
}

static void intel_psr_disable_locked(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	lockdep_assert_held(&intel_dp->psr.lock);

	if (!intel_dp->psr.enabled)
		return;

	drm_dbg_kms(&dev_priv->drm, "Disabling PSR%s\n",
		    intel_dp->psr.psr2_enabled ? "2" : "1");

	intel_psr_exit(intel_dp);
	intel_psr_wait_exit_locked(intel_dp);
1284

1285
	/* WA 1408330847 */
1286
	if (intel_dp->psr.psr2_sel_fetch_enabled &&
1287
	    (IS_TGL_DISPLAY_STEP(dev_priv, STEP_A0, STEP_A0) ||
1288 1289 1290 1291
	     IS_RKL_REVID(dev_priv, RKL_REVID_A0, RKL_REVID_A0)))
		intel_de_rmw(dev_priv, CHICKEN_PAR1_1,
			     DIS_RAM_BYPASS_PSR2_MAN_TRACK, 0);

1292 1293 1294
	/* Disable PSR on Sink */
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);

1295
	if (intel_dp->psr.psr2_enabled)
1296 1297
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_RECEIVER_ALPM_CONFIG, 0);

1298
	intel_dp->psr.enabled = false;
1299 1300
}

1301 1302 1303
/**
 * intel_psr_disable - Disable PSR
 * @intel_dp: Intel DP
1304
 * @old_crtc_state: old CRTC state
1305 1306 1307
 *
 * This function needs to be called before disabling pipe.
 */
1308 1309
void intel_psr_disable(struct intel_dp *intel_dp,
		       const struct intel_crtc_state *old_crtc_state)
1310
{
1311
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1312

1313
	if (!old_crtc_state->has_psr)
1314 1315
		return;

1316
	if (drm_WARN_ON(&dev_priv->drm, !CAN_PSR(intel_dp)))
1317 1318
		return;

1319
	mutex_lock(&intel_dp->psr.lock);
1320

1321
	intel_psr_disable_locked(intel_dp);
1322

1323 1324 1325
	mutex_unlock(&intel_dp->psr.lock);
	cancel_work_sync(&intel_dp->psr.work);
	cancel_delayed_work_sync(&intel_dp->psr.dc3co_work);
R
Rodrigo Vivi 已提交
1326 1327
}

1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
/**
 * intel_psr_pause - Pause PSR
 * @intel_dp: Intel DP
 *
 * This function need to be called after enabling psr.
 */
void intel_psr_pause(struct intel_dp *intel_dp)
{
	struct intel_psr *psr = &intel_dp->psr;

	if (!CAN_PSR(intel_dp))
		return;

	mutex_lock(&psr->lock);

	if (!psr->enabled) {
		mutex_unlock(&psr->lock);
		return;
	}

	intel_psr_exit(intel_dp);
	intel_psr_wait_exit_locked(intel_dp);
	psr->paused = true;

	mutex_unlock(&psr->lock);

	cancel_work_sync(&psr->work);
	cancel_delayed_work_sync(&psr->dc3co_work);
}

/**
 * intel_psr_resume - Resume PSR
 * @intel_dp: Intel DP
 *
 * This function need to be called after pausing psr.
 */
void intel_psr_resume(struct intel_dp *intel_dp)
{
	struct intel_psr *psr = &intel_dp->psr;

	if (!CAN_PSR(intel_dp))
		return;

	mutex_lock(&psr->lock);

	if (!psr->paused)
		goto unlock;

	psr->paused = false;
	intel_psr_activate(intel_dp);

unlock:
	mutex_unlock(&psr->lock);
}

1383
static void psr_force_hw_tracking_exit(struct intel_dp *intel_dp)
1384
{
1385 1386
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

1387
	if (DISPLAY_VER(dev_priv) >= 9)
1388 1389 1390 1391 1392 1393 1394 1395 1396
		/*
		 * Display WA #0884: skl+
		 * This documented WA for bxt can be safely applied
		 * broadly so we can force HW tracking to exit PSR
		 * instead of disabling and re-enabling.
		 * Workaround tells us to write 0 to CUR_SURFLIVE_A,
		 * but it makes more sense write to the current active
		 * pipe.
		 */
1397
		intel_de_write(dev_priv, CURSURFLIVE(intel_dp->psr.pipe), 0);
1398 1399 1400 1401 1402
	else
		/*
		 * A write to CURSURFLIVE do not cause HW tracking to exit PSR
		 * on older gens so doing the manual exit instead.
		 */
1403
		intel_psr_exit(intel_dp);
1404 1405
}

1406 1407 1408 1409 1410 1411 1412
void intel_psr2_program_plane_sel_fetch(struct intel_plane *plane,
					const struct intel_crtc_state *crtc_state,
					const struct intel_plane_state *plane_state,
					int color_plane)
{
	struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
	enum pipe pipe = plane->pipe;
1413
	const struct drm_rect *clip;
1414 1415
	u32 val, offset;
	int ret, x, y;
1416 1417 1418 1419 1420 1421 1422 1423 1424 1425

	if (!crtc_state->enable_psr2_sel_fetch)
		return;

	val = plane_state ? plane_state->ctl : 0;
	val &= plane->id == PLANE_CURSOR ? val : PLANE_SEL_FETCH_CTL_ENABLE;
	intel_de_write_fw(dev_priv, PLANE_SEL_FETCH_CTL(pipe, plane->id), val);
	if (!val || plane->id == PLANE_CURSOR)
		return;

1426 1427 1428 1429
	clip = &plane_state->psr2_sel_fetch_area;

	val = (clip->y1 + plane_state->uapi.dst.y1) << 16;
	val |= plane_state->uapi.dst.x1;
1430 1431
	intel_de_write_fw(dev_priv, PLANE_SEL_FETCH_POS(pipe, plane->id), val);

1432 1433 1434 1435 1436 1437 1438 1439
	/* TODO: consider auxiliary surfaces */
	x = plane_state->uapi.src.x1 >> 16;
	y = (plane_state->uapi.src.y1 >> 16) + clip->y1;
	ret = skl_calc_main_surface_offset(plane_state, &x, &y, &offset);
	if (ret)
		drm_warn_once(&dev_priv->drm, "skl_calc_main_surface_offset() returned %i\n",
			      ret);
	val = y << 16 | x;
1440 1441 1442 1443
	intel_de_write_fw(dev_priv, PLANE_SEL_FETCH_OFFSET(pipe, plane->id),
			  val);

	/* Sizes are 0 based */
1444
	val = (drm_rect_height(clip) - 1) << 16;
1445 1446 1447 1448
	val |= (drm_rect_width(&plane_state->uapi.src) >> 16) - 1;
	intel_de_write_fw(dev_priv, PLANE_SEL_FETCH_SIZE(pipe, plane->id), val);
}

1449 1450
void intel_psr2_program_trans_man_trk_ctl(const struct intel_crtc_state *crtc_state)
{
1451
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
1452 1453 1454 1455 1456

	if (!HAS_PSR2_SEL_FETCH(dev_priv) ||
	    !crtc_state->enable_psr2_sel_fetch)
		return;

1457 1458
	intel_de_write(dev_priv, PSR2_MAN_TRK_CTL(crtc_state->cpu_transcoder),
		       crtc_state->psr2_man_track_ctl);
1459 1460
}

1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473
static void psr2_man_trk_ctl_calc(struct intel_crtc_state *crtc_state,
				  struct drm_rect *clip, bool full_update)
{
	u32 val = PSR2_MAN_TRK_CTL_ENABLE;

	if (full_update) {
		val |= PSR2_MAN_TRK_CTL_SF_SINGLE_FULL_FRAME;
		goto exit;
	}

	if (clip->y1 == -1)
		goto exit;

1474 1475
	drm_WARN_ON(crtc_state->uapi.crtc->dev, clip->y1 % 4 || clip->y2 % 4);

1476 1477
	val |= PSR2_MAN_TRK_CTL_SF_PARTIAL_FRAME_UPDATE;
	val |= PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR(clip->y1 / 4 + 1);
1478
	val |= PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR(clip->y2 / 4 + 1);
1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498
exit:
	crtc_state->psr2_man_track_ctl = val;
}

static void clip_area_update(struct drm_rect *overlap_damage_area,
			     struct drm_rect *damage_area)
{
	if (overlap_damage_area->y1 == -1) {
		overlap_damage_area->y1 = damage_area->y1;
		overlap_damage_area->y2 = damage_area->y2;
		return;
	}

	if (damage_area->y1 < overlap_damage_area->y1)
		overlap_damage_area->y1 = damage_area->y1;

	if (damage_area->y2 > overlap_damage_area->y2)
		overlap_damage_area->y2 = damage_area->y2;
}

1499 1500 1501 1502 1503 1504 1505 1506 1507 1508
static void intel_psr2_sel_fetch_pipe_alignment(const struct intel_crtc_state *crtc_state,
						struct drm_rect *pipe_clip)
{
	const u16 y_alignment = crtc_state->su_y_granularity;

	pipe_clip->y1 -= pipe_clip->y1 % y_alignment;
	if (pipe_clip->y2 % y_alignment)
		pipe_clip->y2 = ((pipe_clip->y2 / y_alignment) + 1) * y_alignment;
}

1509 1510
int intel_psr2_sel_fetch_update(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
1511 1512
{
	struct intel_crtc_state *crtc_state = intel_atomic_get_new_crtc_state(state, crtc);
1513
	struct drm_rect pipe_clip = { .x1 = 0, .y1 = -1, .x2 = INT_MAX, .y2 = -1 };
1514 1515 1516 1517
	struct intel_plane_state *new_plane_state, *old_plane_state;
	struct intel_plane *plane;
	bool full_update = false;
	int i, ret;
1518 1519

	if (!crtc_state->enable_psr2_sel_fetch)
1520 1521 1522 1523 1524 1525
		return 0;

	ret = drm_atomic_add_affected_planes(&state->base, &crtc->base);
	if (ret)
		return ret;

1526 1527 1528 1529 1530 1531
	/*
	 * Calculate minimal selective fetch area of each plane and calculate
	 * the pipe damaged area.
	 * In the next loop the plane selective fetch area will actually be set
	 * using whole pipe damaged area.
	 */
1532 1533
	for_each_oldnew_intel_plane_in_state(state, plane, old_plane_state,
					     new_plane_state, i) {
1534 1535 1536
		struct drm_rect src, damaged_area = { .y1 = -1 };
		struct drm_mode_rect *damaged_clips;
		u32 num_clips, j;
1537 1538 1539 1540

		if (new_plane_state->uapi.crtc != crtc_state->uapi.crtc)
			continue;

1541 1542 1543 1544
		if (!new_plane_state->uapi.visible &&
		    !old_plane_state->uapi.visible)
			continue;

1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555
		/*
		 * TODO: Not clear how to handle planes with negative position,
		 * also planes are not updated if they have a negative X
		 * position so for now doing a full update in this cases
		 */
		if (new_plane_state->uapi.dst.y1 < 0 ||
		    new_plane_state->uapi.dst.x1 < 0) {
			full_update = true;
			break;
		}

1556
		num_clips = drm_plane_get_damage_clips_count(&new_plane_state->uapi);
1557 1558

		/*
1559 1560 1561
		 * If visibility or plane moved, mark the whole plane area as
		 * damaged as it needs to be complete redraw in the new and old
		 * position.
1562
		 */
1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615
		if (new_plane_state->uapi.visible != old_plane_state->uapi.visible ||
		    !drm_rect_equals(&new_plane_state->uapi.dst,
				     &old_plane_state->uapi.dst)) {
			if (old_plane_state->uapi.visible) {
				damaged_area.y1 = old_plane_state->uapi.dst.y1;
				damaged_area.y2 = old_plane_state->uapi.dst.y2;
				clip_area_update(&pipe_clip, &damaged_area);
			}

			if (new_plane_state->uapi.visible) {
				damaged_area.y1 = new_plane_state->uapi.dst.y1;
				damaged_area.y2 = new_plane_state->uapi.dst.y2;
				clip_area_update(&pipe_clip, &damaged_area);
			}
			continue;
		} else if (new_plane_state->uapi.alpha != old_plane_state->uapi.alpha ||
			   (!num_clips &&
			    new_plane_state->uapi.fb != old_plane_state->uapi.fb)) {
			/*
			 * If the plane don't have damaged areas but the
			 * framebuffer changed or alpha changed, mark the whole
			 * plane area as damaged.
			 */
			damaged_area.y1 = new_plane_state->uapi.dst.y1;
			damaged_area.y2 = new_plane_state->uapi.dst.y2;
			clip_area_update(&pipe_clip, &damaged_area);
			continue;
		}

		drm_rect_fp_to_int(&src, &new_plane_state->uapi.src);
		damaged_clips = drm_plane_get_damage_clips(&new_plane_state->uapi);

		for (j = 0; j < num_clips; j++) {
			struct drm_rect clip;

			clip.x1 = damaged_clips[j].x1;
			clip.y1 = damaged_clips[j].y1;
			clip.x2 = damaged_clips[j].x2;
			clip.y2 = damaged_clips[j].y2;
			if (drm_rect_intersect(&clip, &src))
				clip_area_update(&damaged_area, &clip);
		}

		if (damaged_area.y1 == -1)
			continue;

		damaged_area.y1 += new_plane_state->uapi.dst.y1 - src.y1;
		damaged_area.y2 += new_plane_state->uapi.dst.y1 - src.y1;
		clip_area_update(&pipe_clip, &damaged_area);
	}

	if (full_update)
		goto skip_sel_fetch_set_loop;
1616

1617
	intel_psr2_sel_fetch_pipe_alignment(crtc_state, &pipe_clip);
1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637

	/*
	 * Now that we have the pipe damaged area check if it intersect with
	 * every plane, if it does set the plane selective fetch area.
	 */
	for_each_oldnew_intel_plane_in_state(state, plane, old_plane_state,
					     new_plane_state, i) {
		struct drm_rect *sel_fetch_area, inter;

		if (new_plane_state->uapi.crtc != crtc_state->uapi.crtc ||
		    !new_plane_state->uapi.visible)
			continue;

		inter = pipe_clip;
		if (!drm_rect_intersect(&inter, &new_plane_state->uapi.dst))
			continue;

		sel_fetch_area = &new_plane_state->psr2_sel_fetch_area;
		sel_fetch_area->y1 = inter.y1 - new_plane_state->uapi.dst.y1;
		sel_fetch_area->y2 = inter.y2 - new_plane_state->uapi.dst.y1;
1638
	}
1639

1640
skip_sel_fetch_set_loop:
1641 1642
	psr2_man_trk_ctl_calc(crtc_state, &pipe_clip, full_update);
	return 0;
1643 1644
}

1645 1646 1647 1648
/**
 * intel_psr_update - Update PSR state
 * @intel_dp: Intel DP
 * @crtc_state: new CRTC state
1649
 * @conn_state: new CONNECTOR state
1650 1651 1652 1653 1654 1655
 *
 * This functions will update PSR states, disabling, enabling or switching PSR
 * version when executing fastsets. For full modeset, intel_psr_disable() and
 * intel_psr_enable() should be called instead.
 */
void intel_psr_update(struct intel_dp *intel_dp,
1656 1657
		      const struct intel_crtc_state *crtc_state,
		      const struct drm_connector_state *conn_state)
1658 1659
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1660
	struct intel_psr *psr = &intel_dp->psr;
1661 1662
	bool enable, psr2_enable;

1663
	if (!CAN_PSR(intel_dp))
1664 1665
		return;

1666
	mutex_lock(&intel_dp->psr.lock);
1667

1668 1669
	enable = crtc_state->has_psr;
	psr2_enable = crtc_state->has_psr2;
1670

1671 1672
	if (enable == psr->enabled && psr2_enable == psr->psr2_enabled &&
	    crtc_state->enable_psr2_sel_fetch == psr->psr2_sel_fetch_enabled) {
1673 1674
		/* Force a PSR exit when enabling CRC to avoid CRC timeouts */
		if (crtc_state->crc_enabled && psr->enabled)
1675
			psr_force_hw_tracking_exit(intel_dp);
1676
		else if (DISPLAY_VER(dev_priv) < 9 && psr->enabled) {
1677 1678 1679 1680
			/*
			 * Activate PSR again after a force exit when enabling
			 * CRC in older gens
			 */
1681 1682 1683
			if (!intel_dp->psr.active &&
			    !intel_dp->psr.busy_frontbuffer_bits)
				schedule_work(&intel_dp->psr.work);
1684
		}
1685

1686
		goto unlock;
1687
	}
1688

1689 1690
	if (psr->enabled)
		intel_psr_disable_locked(intel_dp);
1691

1692
	if (enable)
1693
		intel_psr_enable_locked(intel_dp, crtc_state, conn_state);
1694 1695

unlock:
1696
	mutex_unlock(&intel_dp->psr.lock);
1697 1698
}

1699
/**
1700 1701
 * psr_wait_for_idle - wait for PSR1 to idle
 * @intel_dp: Intel DP
1702 1703 1704
 * @out_value: PSR status in case of failure
 *
 * Returns: 0 on success or -ETIMEOUT if PSR status does not idle.
1705
 *
1706
 */
1707
static int psr_wait_for_idle(struct intel_dp *intel_dp, u32 *out_value)
1708
{
1709
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1710 1711

	/*
1712 1713 1714 1715
	 * From bspec: Panel Self Refresh (BDW+)
	 * Max. time for PSR to idle = Inverse of the refresh rate + 6 ms of
	 * exit training time + 1.5 ms of aux channel handshake. 50 ms is
	 * defensive enough to cover everything.
1716
	 */
1717
	return __intel_wait_for_register(&dev_priv->uncore,
1718
					 EDP_PSR_STATUS(intel_dp->psr.transcoder),
1719
					 EDP_PSR_STATUS_STATE_MASK,
1720 1721
					 EDP_PSR_STATUS_STATE_IDLE, 2, 50,
					 out_value);
1722 1723
}

1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738
/**
 * intel_psr_wait_for_idle - wait for PSR1 to idle
 * @new_crtc_state: new CRTC state
 *
 * This function is expected to be called from pipe_update_start() where it is
 * not expected to race with PSR enable or disable.
 */
void intel_psr_wait_for_idle(const struct intel_crtc_state *new_crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(new_crtc_state->uapi.crtc->dev);
	struct intel_encoder *encoder;

	if (!new_crtc_state->has_psr)
		return;

1739 1740
	for_each_intel_encoder_mask_with_psr(&dev_priv->drm, encoder,
					     new_crtc_state->uapi.encoder_mask) {
1741 1742 1743 1744
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
		u32 psr_status;

		mutex_lock(&intel_dp->psr.lock);
1745
		if (!intel_dp->psr.enabled || intel_dp->psr.psr2_enabled) {
1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759
			mutex_unlock(&intel_dp->psr.lock);
			continue;
		}

		/* when the PSR1 is enabled */
		if (psr_wait_for_idle(intel_dp, &psr_status))
			drm_err(&dev_priv->drm,
				"PSR idle timed out 0x%x, atomic update may fail\n",
				psr_status);
		mutex_unlock(&intel_dp->psr.lock);
	}
}

static bool __psr_wait_for_idle_locked(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
1760
{
1761
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1762 1763 1764 1765
	i915_reg_t reg;
	u32 mask;
	int err;

1766
	if (!intel_dp->psr.enabled)
1767
		return false;
R
Rodrigo Vivi 已提交
1768

1769 1770
	if (intel_dp->psr.psr2_enabled) {
		reg = EDP_PSR2_STATUS(intel_dp->psr.transcoder);
1771
		mask = EDP_PSR2_STATUS_STATE_MASK;
1772
	} else {
1773
		reg = EDP_PSR_STATUS(intel_dp->psr.transcoder);
1774
		mask = EDP_PSR_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
1775
	}
1776

1777
	mutex_unlock(&intel_dp->psr.lock);
1778

1779
	err = intel_de_wait_for_clear(dev_priv, reg, mask, 50);
1780
	if (err)
1781 1782
		drm_err(&dev_priv->drm,
			"Timed out waiting for PSR Idle for re-enable\n");
1783 1784

	/* After the unlocked wait, verify that PSR is still wanted! */
1785 1786
	mutex_lock(&intel_dp->psr.lock);
	return err == 0 && intel_dp->psr.enabled;
1787
}
R
Rodrigo Vivi 已提交
1788

1789
static int intel_psr_fastset_force(struct drm_i915_private *dev_priv)
1790
{
1791
	struct drm_connector_list_iter conn_iter;
1792 1793 1794
	struct drm_device *dev = &dev_priv->drm;
	struct drm_modeset_acquire_ctx ctx;
	struct drm_atomic_state *state;
1795 1796
	struct drm_connector *conn;
	int err = 0;
1797

1798 1799 1800
	state = drm_atomic_state_alloc(dev);
	if (!state)
		return -ENOMEM;
1801

1802 1803 1804 1805 1806
	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);
	state->acquire_ctx = &ctx;

retry:

1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(conn, &conn_iter) {
		struct drm_connector_state *conn_state;
		struct drm_crtc_state *crtc_state;

		if (conn->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		conn_state = drm_atomic_get_connector_state(state, conn);
		if (IS_ERR(conn_state)) {
			err = PTR_ERR(conn_state);
			break;
1819 1820
		}

1821 1822 1823 1824 1825 1826
		if (!conn_state->crtc)
			continue;

		crtc_state = drm_atomic_get_crtc_state(state, conn_state->crtc);
		if (IS_ERR(crtc_state)) {
			err = PTR_ERR(crtc_state);
1827 1828
			break;
		}
1829 1830 1831

		/* Mark mode as changed to trigger a pipe->update() */
		crtc_state->mode_changed = true;
1832
	}
1833
	drm_connector_list_iter_end(&conn_iter);
1834

1835 1836
	if (err == 0)
		err = drm_atomic_commit(state);
1837

1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849
	if (err == -EDEADLK) {
		drm_atomic_state_clear(state);
		err = drm_modeset_backoff(&ctx);
		if (!err)
			goto retry;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
	drm_atomic_state_put(state);

	return err;
1850 1851
}

1852
int intel_psr_debug_set(struct intel_dp *intel_dp, u64 val)
1853
{
1854
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1855 1856
	const u32 mode = val & I915_PSR_DEBUG_MODE_MASK;
	u32 old_mode;
1857 1858 1859
	int ret;

	if (val & ~(I915_PSR_DEBUG_IRQ | I915_PSR_DEBUG_MODE_MASK) ||
1860
	    mode > I915_PSR_DEBUG_ENABLE_SEL_FETCH) {
1861
		drm_dbg_kms(&dev_priv->drm, "Invalid debug mask %llx\n", val);
1862 1863 1864
		return -EINVAL;
	}

1865
	ret = mutex_lock_interruptible(&intel_dp->psr.lock);
1866 1867 1868
	if (ret)
		return ret;

1869 1870
	old_mode = intel_dp->psr.debug & I915_PSR_DEBUG_MODE_MASK;
	intel_dp->psr.debug = val;
1871 1872 1873 1874 1875

	/*
	 * Do it right away if it's already enabled, otherwise it will be done
	 * when enabling the source.
	 */
1876 1877
	if (intel_dp->psr.enabled)
		psr_irq_control(intel_dp);
1878

1879
	mutex_unlock(&intel_dp->psr.lock);
1880 1881 1882 1883

	if (old_mode != mode)
		ret = intel_psr_fastset_force(dev_priv);

1884 1885 1886
	return ret;
}

1887
static void intel_psr_handle_irq(struct intel_dp *intel_dp)
1888
{
1889
	struct intel_psr *psr = &intel_dp->psr;
1890

1891
	intel_psr_disable_locked(intel_dp);
1892 1893
	psr->sink_not_reliable = true;
	/* let's make sure that sink is awaken */
1894
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
1895 1896
}

1897 1898
static void intel_psr_work(struct work_struct *work)
{
1899 1900
	struct intel_dp *intel_dp =
		container_of(work, typeof(*intel_dp), psr.work);
1901

1902
	mutex_lock(&intel_dp->psr.lock);
1903

1904
	if (!intel_dp->psr.enabled)
1905 1906
		goto unlock;

1907 1908
	if (READ_ONCE(intel_dp->psr.irq_aux_error))
		intel_psr_handle_irq(intel_dp);
1909

1910 1911 1912 1913 1914 1915
	/*
	 * We have to make sure PSR is ready for re-enable
	 * otherwise it keeps disabled until next full enable/disable cycle.
	 * PSR might take some time to get fully disabled
	 * and be ready for re-enable.
	 */
1916
	if (!__psr_wait_for_idle_locked(intel_dp))
R
Rodrigo Vivi 已提交
1917 1918 1919 1920 1921 1922 1923
		goto unlock;

	/*
	 * The delayed work can race with an invalidate hence we need to
	 * recheck. Since psr_flush first clears this and then reschedules we
	 * won't ever miss a flush when bailing out here.
	 */
1924
	if (intel_dp->psr.busy_frontbuffer_bits || intel_dp->psr.active)
R
Rodrigo Vivi 已提交
1925 1926
		goto unlock;

1927
	intel_psr_activate(intel_dp);
R
Rodrigo Vivi 已提交
1928
unlock:
1929
	mutex_unlock(&intel_dp->psr.lock);
R
Rodrigo Vivi 已提交
1930 1931
}

R
Rodrigo Vivi 已提交
1932 1933
/**
 * intel_psr_invalidate - Invalidade PSR
1934
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
1935
 * @frontbuffer_bits: frontbuffer plane tracking bits
1936
 * @origin: which operation caused the invalidate
R
Rodrigo Vivi 已提交
1937 1938 1939 1940 1941 1942 1943 1944
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
 * disabled if the frontbuffer mask contains a buffer relevant to PSR.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
 */
1945
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
1946
			  unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
1947
{
1948
	struct intel_encoder *encoder;
1949

1950
	if (origin == ORIGIN_FLIP)
1951 1952
		return;

1953
	for_each_intel_encoder_with_psr(&dev_priv->drm, encoder) {
1954 1955
		unsigned int pipe_frontbuffer_bits = frontbuffer_bits;
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
R
Rodrigo Vivi 已提交
1956

1957 1958 1959 1960 1961
		mutex_lock(&intel_dp->psr.lock);
		if (!intel_dp->psr.enabled) {
			mutex_unlock(&intel_dp->psr.lock);
			continue;
		}
1962

1963 1964 1965
		pipe_frontbuffer_bits &=
			INTEL_FRONTBUFFER_ALL_MASK(intel_dp->psr.pipe);
		intel_dp->psr.busy_frontbuffer_bits |= pipe_frontbuffer_bits;
1966

1967 1968
		if (pipe_frontbuffer_bits)
			intel_psr_exit(intel_dp);
R
Rodrigo Vivi 已提交
1969

1970 1971 1972
		mutex_unlock(&intel_dp->psr.lock);
	}
}
1973 1974 1975 1976
/*
 * When we will be completely rely on PSR2 S/W tracking in future,
 * intel_psr_flush() will invalidate and flush the PSR for ORIGIN_FLIP
 * event also therefore tgl_dc3co_flush() require to be changed
1977
 * accordingly in future.
1978 1979
 */
static void
1980 1981
tgl_dc3co_flush(struct intel_dp *intel_dp, unsigned int frontbuffer_bits,
		enum fb_op_origin origin)
1982
{
1983
	mutex_lock(&intel_dp->psr.lock);
1984

1985
	if (!intel_dp->psr.dc3co_exitline)
1986 1987
		goto unlock;

1988
	if (!intel_dp->psr.psr2_enabled || !intel_dp->psr.active)
1989 1990 1991 1992 1993 1994 1995
		goto unlock;

	/*
	 * At every frontbuffer flush flip event modified delay of delayed work,
	 * when delayed work schedules that means display has been idle.
	 */
	if (!(frontbuffer_bits &
1996
	    INTEL_FRONTBUFFER_ALL_MASK(intel_dp->psr.pipe)))
1997 1998
		goto unlock;

1999 2000 2001
	tgl_psr2_enable_dc3co(intel_dp);
	mod_delayed_work(system_wq, &intel_dp->psr.dc3co_work,
			 intel_dp->psr.dc3co_exit_delay);
2002 2003

unlock:
2004
	mutex_unlock(&intel_dp->psr.lock);
2005 2006
}

R
Rodrigo Vivi 已提交
2007 2008
/**
 * intel_psr_flush - Flush PSR
2009
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
2010
 * @frontbuffer_bits: frontbuffer plane tracking bits
2011
 * @origin: which operation caused the flush
R
Rodrigo Vivi 已提交
2012 2013 2014 2015 2016 2017 2018 2019
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering has completed and flushed out to memory. PSR
 * can be enabled again if no other frontbuffer relevant to PSR is dirty.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
 */
2020
void intel_psr_flush(struct drm_i915_private *dev_priv,
2021
		     unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
2022
{
2023
	struct intel_encoder *encoder;
2024

2025
	for_each_intel_encoder_with_psr(&dev_priv->drm, encoder) {
2026 2027
		unsigned int pipe_frontbuffer_bits = frontbuffer_bits;
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2028

2029 2030 2031 2032 2033 2034 2035 2036 2037 2038
		if (origin == ORIGIN_FLIP) {
			tgl_dc3co_flush(intel_dp, frontbuffer_bits, origin);
			continue;
		}

		mutex_lock(&intel_dp->psr.lock);
		if (!intel_dp->psr.enabled) {
			mutex_unlock(&intel_dp->psr.lock);
			continue;
		}
R
Rodrigo Vivi 已提交
2039

2040 2041 2042
		pipe_frontbuffer_bits &=
			INTEL_FRONTBUFFER_ALL_MASK(intel_dp->psr.pipe);
		intel_dp->psr.busy_frontbuffer_bits &= ~pipe_frontbuffer_bits;
R
Rodrigo Vivi 已提交
2043

2044 2045 2046 2047 2048 2049 2050 2051 2052 2053
		/*
		 * If the PSR is paused by an explicit intel_psr_paused() call,
		 * we have to ensure that the PSR is not activated until
		 * intel_psr_resume() is called.
		 */
		if (intel_dp->psr.paused) {
			mutex_unlock(&intel_dp->psr.lock);
			continue;
		}

2054 2055 2056
		/* By definition flush = invalidate + flush */
		if (pipe_frontbuffer_bits)
			psr_force_hw_tracking_exit(intel_dp);
2057

2058 2059 2060 2061
		if (!intel_dp->psr.active && !intel_dp->psr.busy_frontbuffer_bits)
			schedule_work(&intel_dp->psr.work);
		mutex_unlock(&intel_dp->psr.lock);
	}
R
Rodrigo Vivi 已提交
2062 2063
}

R
Rodrigo Vivi 已提交
2064 2065
/**
 * intel_psr_init - Init basic PSR work and mutex.
2066
 * @intel_dp: Intel DP
R
Rodrigo Vivi 已提交
2067
 *
2068 2069 2070
 * This function is called after the initializing connector.
 * (the initializing of connector treats the handling of connector capabilities)
 * And it initializes basic PSR stuff for each DP Encoder.
R
Rodrigo Vivi 已提交
2071
 */
2072
void intel_psr_init(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
2073
{
2074 2075 2076
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

2077 2078 2079
	if (!HAS_PSR(dev_priv))
		return;

2080 2081 2082 2083 2084 2085 2086 2087 2088
	/*
	 * HSW spec explicitly says PSR is tied to port A.
	 * BDW+ platforms have a instance of PSR registers per transcoder but
	 * BDW, GEN9 and GEN11 are not validated by HW team in other transcoder
	 * than eDP one.
	 * For now it only supports one instance of PSR for BDW, GEN9 and GEN11.
	 * So lets keep it hardcoded to PORT_A for BDW, GEN9 and GEN11.
	 * But GEN12 supports a instance of PSR registers per transcoder.
	 */
2089
	if (DISPLAY_VER(dev_priv) < 12 && dig_port->base.port != PORT_A) {
2090 2091 2092 2093 2094 2095 2096
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: Port not supported\n");
		return;
	}

	intel_dp->psr.source_support = true;

2097 2098 2099 2100 2101 2102 2103 2104
	if (IS_HASWELL(dev_priv))
		/*
		 * HSW don't have PSR registers on the same space as transcoder
		 * so set this to a value that when subtract to the register
		 * in transcoder space results in the right offset for HSW
		 */
		dev_priv->hsw_psr_mmio_adjust = _SRD_CTL_EDP - _HSW_EDP_PSR_BASE;

2105
	if (dev_priv->params.enable_psr == -1)
2106
		if (DISPLAY_VER(dev_priv) < 9 || !dev_priv->vbt.psr.enable)
2107
			dev_priv->params.enable_psr = 0;
2108

2109
	/* Set link_standby x link_off defaults */
2110
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
2111
		/* HSW and BDW require workarounds that we don't implement. */
2112
		intel_dp->psr.link_standby = false;
2113
	else if (DISPLAY_VER(dev_priv) < 12)
2114
		/* For new platforms up to TGL let's respect VBT back again */
2115
		intel_dp->psr.link_standby = dev_priv->vbt.psr.full_link;
2116

2117 2118 2119
	INIT_WORK(&intel_dp->psr.work, intel_psr_work);
	INIT_DELAYED_WORK(&intel_dp->psr.dc3co_work, tgl_dc3co_disable_work);
	mutex_init(&intel_dp->psr.lock);
R
Rodrigo Vivi 已提交
2120
}
2121

2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140
static int psr_get_status_and_error_status(struct intel_dp *intel_dp,
					   u8 *status, u8 *error_status)
{
	struct drm_dp_aux *aux = &intel_dp->aux;
	int ret;

	ret = drm_dp_dpcd_readb(aux, DP_PSR_STATUS, status);
	if (ret != 1)
		return ret;

	ret = drm_dp_dpcd_readb(aux, DP_PSR_ERROR_STATUS, error_status);
	if (ret != 1)
		return ret;

	*status = *status & DP_PSR_SINK_STATE_MASK;

	return 0;
}

2141 2142 2143 2144
static void psr_alpm_check(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct drm_dp_aux *aux = &intel_dp->aux;
2145
	struct intel_psr *psr = &intel_dp->psr;
2146 2147 2148 2149 2150 2151 2152 2153
	u8 val;
	int r;

	if (!psr->psr2_enabled)
		return;

	r = drm_dp_dpcd_readb(aux, DP_RECEIVER_ALPM_STATUS, &val);
	if (r != 1) {
2154
		drm_err(&dev_priv->drm, "Error reading ALPM status\n");
2155 2156 2157 2158 2159 2160
		return;
	}

	if (val & DP_ALPM_LOCK_TIMEOUT_ERROR) {
		intel_psr_disable_locked(intel_dp);
		psr->sink_not_reliable = true;
2161 2162
		drm_dbg_kms(&dev_priv->drm,
			    "ALPM lock timeout error, disabling PSR\n");
2163 2164 2165 2166 2167 2168

		/* Clearing error */
		drm_dp_dpcd_writeb(aux, DP_RECEIVER_ALPM_STATUS, val);
	}
}

2169 2170 2171
static void psr_capability_changed_check(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2172
	struct intel_psr *psr = &intel_dp->psr;
2173 2174 2175 2176 2177
	u8 val;
	int r;

	r = drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_ESI, &val);
	if (r != 1) {
2178
		drm_err(&dev_priv->drm, "Error reading DP_PSR_ESI\n");
2179 2180 2181 2182 2183 2184
		return;
	}

	if (val & DP_PSR_CAPS_CHANGE) {
		intel_psr_disable_locked(intel_dp);
		psr->sink_not_reliable = true;
2185 2186
		drm_dbg_kms(&dev_priv->drm,
			    "Sink PSR capability changed, disabling PSR\n");
2187 2188 2189 2190 2191 2192

		/* Clearing it */
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_ESI, val);
	}
}

2193 2194
void intel_psr_short_pulse(struct intel_dp *intel_dp)
{
2195
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2196
	struct intel_psr *psr = &intel_dp->psr;
2197
	u8 status, error_status;
2198
	const u8 errors = DP_PSR_RFB_STORAGE_ERROR |
2199 2200
			  DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR |
			  DP_PSR_LINK_CRC_ERROR;
2201

2202
	if (!CAN_PSR(intel_dp))
2203 2204 2205 2206
		return;

	mutex_lock(&psr->lock);

2207
	if (!psr->enabled)
2208 2209
		goto exit;

2210
	if (psr_get_status_and_error_status(intel_dp, &status, &error_status)) {
2211 2212
		drm_err(&dev_priv->drm,
			"Error reading PSR status or error status\n");
2213 2214 2215
		goto exit;
	}

2216
	if (status == DP_PSR_SINK_INTERNAL_ERROR || (error_status & errors)) {
2217
		intel_psr_disable_locked(intel_dp);
2218
		psr->sink_not_reliable = true;
2219 2220
	}

2221
	if (status == DP_PSR_SINK_INTERNAL_ERROR && !error_status)
2222 2223
		drm_dbg_kms(&dev_priv->drm,
			    "PSR sink internal error, disabling PSR\n");
2224
	if (error_status & DP_PSR_RFB_STORAGE_ERROR)
2225 2226
		drm_dbg_kms(&dev_priv->drm,
			    "PSR RFB storage error, disabling PSR\n");
2227
	if (error_status & DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR)
2228 2229
		drm_dbg_kms(&dev_priv->drm,
			    "PSR VSC SDP uncorrectable error, disabling PSR\n");
2230
	if (error_status & DP_PSR_LINK_CRC_ERROR)
2231 2232
		drm_dbg_kms(&dev_priv->drm,
			    "PSR Link CRC error, disabling PSR\n");
2233

2234
	if (error_status & ~errors)
2235 2236 2237
		drm_err(&dev_priv->drm,
			"PSR_ERROR_STATUS unhandled errors %x\n",
			error_status & ~errors);
2238
	/* clear status register */
2239
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_ERROR_STATUS, error_status);
2240 2241

	psr_alpm_check(intel_dp);
2242
	psr_capability_changed_check(intel_dp);
2243

2244 2245 2246
exit:
	mutex_unlock(&psr->lock);
}
2247 2248 2249 2250 2251

bool intel_psr_enabled(struct intel_dp *intel_dp)
{
	bool ret;

2252
	if (!CAN_PSR(intel_dp))
2253 2254
		return false;

2255 2256 2257
	mutex_lock(&intel_dp->psr.lock);
	ret = intel_dp->psr.enabled;
	mutex_unlock(&intel_dp->psr.lock);
2258 2259 2260

	return ret;
}