intel_display.c 270.5 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright © 2006-2007 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 */

27
#include <linux/dmi.h>
28 29
#include <linux/module.h>
#include <linux/input.h>
J
Jesse Barnes 已提交
30
#include <linux/i2c.h>
31
#include <linux/kernel.h>
32
#include <linux/slab.h>
33
#include <linux/vgaarb.h>
34
#include <drm/drm_edid.h>
35
#include <drm/drmP.h>
J
Jesse Barnes 已提交
36
#include "intel_drv.h"
37
#include <drm/i915_drm.h>
J
Jesse Barnes 已提交
38
#include "i915_drv.h"
39
#include "i915_trace.h"
40 41
#include <drm/drm_dp_helper.h>
#include <drm/drm_crtc_helper.h>
42
#include <linux/dma_remapping.h>
J
Jesse Barnes 已提交
43

44
bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
45
static void intel_increase_pllclock(struct drm_crtc *crtc);
46
static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
J
Jesse Barnes 已提交
47 48

typedef struct {
49
	int	min, max;
J
Jesse Barnes 已提交
50 51 52
} intel_range_t;

typedef struct {
53 54
	int	dot_limit;
	int	p2_slow, p2_fast;
J
Jesse Barnes 已提交
55 56 57
} intel_p2_t;

#define INTEL_P2_NUM		      2
58 59
typedef struct intel_limit intel_limit_t;
struct intel_limit {
60 61
	intel_range_t   dot, vco, n, m, m1, m2, p, p1;
	intel_p2_t	    p2;
62
};
J
Jesse Barnes 已提交
63

J
Jesse Barnes 已提交
64 65 66
/* FDI */
#define IRONLAKE_FDI_FREQ		2700000 /* in kHz for mode->clock */

67 68 69 70 71 72 73 74 75 76
int
intel_pch_rawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(!HAS_PCH_SPLIT(dev));

	return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
}

77 78 79
static inline u32 /* units of 100MHz */
intel_fdi_link_freq(struct drm_device *dev)
{
80 81 82 83 84
	if (IS_GEN5(dev)) {
		struct drm_i915_private *dev_priv = dev->dev_private;
		return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
	} else
		return 27;
85 86
}

87
static const intel_limit_t intel_limits_i8xx_dvo = {
88 89 90 91 92 93 94 95
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 2, .max = 33 },
96 97
	.p2 = { .dot_limit = 165000,
		.p2_slow = 4, .p2_fast = 2 },
98 99 100
};

static const intel_limit_t intel_limits_i8xx_lvds = {
101 102 103 104 105 106 107 108
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 1, .max = 6 },
109 110
	.p2 = { .dot_limit = 165000,
		.p2_slow = 14, .p2_fast = 7 },
111
};
112

113
static const intel_limit_t intel_limits_i9xx_sdvo = {
114 115 116 117
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
118 119
	.m1 = { .min = 8, .max = 18 },
	.m2 = { .min = 3, .max = 7 },
120 121
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
122 123
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
124 125 126
};

static const intel_limit_t intel_limits_i9xx_lvds = {
127 128 129 130
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
131 132
	.m1 = { .min = 8, .max = 18 },
	.m2 = { .min = 3, .max = 7 },
133 134
	.p = { .min = 7, .max = 98 },
	.p1 = { .min = 1, .max = 8 },
135 136
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 7 },
137 138
};

139

140
static const intel_limit_t intel_limits_g4x_sdvo = {
141 142 143 144 145 146 147 148 149 150 151
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 1, .max = 3},
	.p2 = { .dot_limit = 270000,
		.p2_slow = 10,
		.p2_fast = 10
152
	},
153 154 155
};

static const intel_limit_t intel_limits_g4x_hdmi = {
156 157 158 159 160 161 162 163 164 165
	.dot = { .min = 22000, .max = 400000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 16, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8},
	.p2 = { .dot_limit = 165000,
		.p2_slow = 10, .p2_fast = 5 },
166 167 168
};

static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
169 170 171 172 173 174 175 176 177 178
	.dot = { .min = 20000, .max = 115000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 14, .p2_fast = 14
179
	},
180 181 182
};

static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
183 184 185 186 187 188 189 190 191 192
	.dot = { .min = 80000, .max = 224000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 14, .max = 42 },
	.p1 = { .min = 2, .max = 6 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 7, .p2_fast = 7
193
	},
194 195
};

196
static const intel_limit_t intel_limits_pineview_sdvo = {
197 198
	.dot = { .min = 20000, .max = 400000},
	.vco = { .min = 1700000, .max = 3500000 },
199
	/* Pineview's Ncounter is a ring counter */
200 201
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
202
	/* Pineview only has one combined m divider, which we treat as m2. */
203 204 205 206
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
207 208
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
209 210
};

211
static const intel_limit_t intel_limits_pineview_lvds = {
212 213 214 215 216 217 218 219
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1700000, .max = 3500000 },
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 7, .max = 112 },
	.p1 = { .min = 1, .max = 8 },
220 221
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 14 },
222 223
};

224 225 226 227 228
/* Ironlake / Sandybridge
 *
 * We calculate clock using (register_value + 2) for N/M1/M2, so here
 * the range value for them is (actual_value - 2).
 */
229
static const intel_limit_t intel_limits_ironlake_dac = {
230 231 232 233 234 235 236 237 238 239
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 5 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 10, .p2_fast = 5 },
240 241
};

242
static const intel_limit_t intel_limits_ironlake_single_lvds = {
243 244 245 246 247 248 249 250 251 252
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 118 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
253 254 255
};

static const intel_limit_t intel_limits_ironlake_dual_lvds = {
256 257 258 259 260 261 262 263 264 265
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 56 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
266 267
};

268
/* LVDS 100mhz refclk limits. */
269
static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
270 271 272 273 274 275 276
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 2 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
277
	.p1 = { .min = 2, .max = 8 },
278 279
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
280 281 282
};

static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
283 284 285 286 287 288 289
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 42 },
290
	.p1 = { .min = 2, .max = 6 },
291 292
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
293 294
};

295 296 297 298 299 300 301 302
static const intel_limit_t intel_limits_vlv_dac = {
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
	.n = { .min = 1, .max = 7 },
	.m = { .min = 22, .max = 450 }, /* guess */
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
D
Daniel Vetter 已提交
303
	.p1 = { .min = 1, .max = 3 },
304 305 306 307 308
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
};

static const intel_limit_t intel_limits_vlv_hdmi = {
D
Daniel Vetter 已提交
309 310
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
311 312 313 314 315 316 317 318 319 320 321
	.n = { .min = 1, .max = 7 },
	.m = { .min = 60, .max = 300 }, /* guess */
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 2, .max = 3 },
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
};

static const intel_limit_t intel_limits_vlv_dp = {
322 323
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
324
	.n = { .min = 1, .max = 7 },
325
	.m = { .min = 22, .max = 450 },
326 327 328
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
D
Daniel Vetter 已提交
329
	.p1 = { .min = 1, .max = 3 },
330 331 332 333
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
};

334 335
static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
						int refclk)
336
{
337
	struct drm_device *dev = crtc->dev;
338
	const intel_limit_t *limit;
339 340

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
341
		if (intel_is_dual_link_lvds(dev)) {
342
			if (refclk == 100000)
343 344 345 346
				limit = &intel_limits_ironlake_dual_lvds_100m;
			else
				limit = &intel_limits_ironlake_dual_lvds;
		} else {
347
			if (refclk == 100000)
348 349 350 351
				limit = &intel_limits_ironlake_single_lvds_100m;
			else
				limit = &intel_limits_ironlake_single_lvds;
		}
352
	} else
353
		limit = &intel_limits_ironlake_dac;
354 355 356 357

	return limit;
}

358 359 360 361 362 363
static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
364
		if (intel_is_dual_link_lvds(dev))
365
			limit = &intel_limits_g4x_dual_channel_lvds;
366
		else
367
			limit = &intel_limits_g4x_single_channel_lvds;
368 369
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
		   intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
370
		limit = &intel_limits_g4x_hdmi;
371
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
372
		limit = &intel_limits_g4x_sdvo;
373
	} else /* The option is for other outputs */
374
		limit = &intel_limits_i9xx_sdvo;
375 376 377 378

	return limit;
}

379
static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
J
Jesse Barnes 已提交
380 381 382 383
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

384
	if (HAS_PCH_SPLIT(dev))
385
		limit = intel_ironlake_limit(crtc, refclk);
386
	else if (IS_G4X(dev)) {
387
		limit = intel_g4x_limit(crtc);
388
	} else if (IS_PINEVIEW(dev)) {
389
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
390
			limit = &intel_limits_pineview_lvds;
391
		else
392
			limit = &intel_limits_pineview_sdvo;
393 394 395 396 397 398 399
	} else if (IS_VALLEYVIEW(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
			limit = &intel_limits_vlv_dac;
		else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
			limit = &intel_limits_vlv_hdmi;
		else
			limit = &intel_limits_vlv_dp;
400 401 402 403 404
	} else if (!IS_GEN2(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
			limit = &intel_limits_i9xx_lvds;
		else
			limit = &intel_limits_i9xx_sdvo;
J
Jesse Barnes 已提交
405 406
	} else {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
407
			limit = &intel_limits_i8xx_lvds;
J
Jesse Barnes 已提交
408
		else
409
			limit = &intel_limits_i8xx_dvo;
J
Jesse Barnes 已提交
410 411 412 413
	}
	return limit;
}

414 415
/* m1 is reserved as 0 in Pineview, n is a ring counter */
static void pineview_clock(int refclk, intel_clock_t *clock)
J
Jesse Barnes 已提交
416
{
417 418 419 420 421 422
	clock->m = clock->m2 + 2;
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / clock->n;
	clock->dot = clock->vco / clock->p;
}

423 424 425 426 427
static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
{
	return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
}

428
static void i9xx_clock(int refclk, intel_clock_t *clock)
429
{
430
	clock->m = i9xx_dpll_compute_m(clock);
J
Jesse Barnes 已提交
431 432 433 434 435 436 437 438
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / (clock->n + 2);
	clock->dot = clock->vco / clock->p;
}

/**
 * Returns whether any output on the specified pipe is of the specified type
 */
439
bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
J
Jesse Barnes 已提交
440
{
441 442 443
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;

444 445
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->type == type)
446 447 448
			return true;

	return false;
J
Jesse Barnes 已提交
449 450
}

451
#define INTELPllInvalid(s)   do { /* DRM_DEBUG(s); */ return false; } while (0)
J
Jesse Barnes 已提交
452 453 454 455 456
/**
 * Returns whether the given set of divisors are valid for a given refclk with
 * the given connectors.
 */

457 458 459
static bool intel_PLL_is_valid(struct drm_device *dev,
			       const intel_limit_t *limit,
			       const intel_clock_t *clock)
J
Jesse Barnes 已提交
460 461
{
	if (clock->p1  < limit->p1.min  || limit->p1.max  < clock->p1)
462
		INTELPllInvalid("p1 out of range\n");
J
Jesse Barnes 已提交
463
	if (clock->p   < limit->p.min   || limit->p.max   < clock->p)
464
		INTELPllInvalid("p out of range\n");
J
Jesse Barnes 已提交
465
	if (clock->m2  < limit->m2.min  || limit->m2.max  < clock->m2)
466
		INTELPllInvalid("m2 out of range\n");
J
Jesse Barnes 已提交
467
	if (clock->m1  < limit->m1.min  || limit->m1.max  < clock->m1)
468
		INTELPllInvalid("m1 out of range\n");
469
	if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
470
		INTELPllInvalid("m1 <= m2\n");
J
Jesse Barnes 已提交
471
	if (clock->m   < limit->m.min   || limit->m.max   < clock->m)
472
		INTELPllInvalid("m out of range\n");
J
Jesse Barnes 已提交
473
	if (clock->n   < limit->n.min   || limit->n.max   < clock->n)
474
		INTELPllInvalid("n out of range\n");
J
Jesse Barnes 已提交
475
	if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
476
		INTELPllInvalid("vco out of range\n");
J
Jesse Barnes 已提交
477 478 479 480
	/* XXX: We may need to be checking "Dot clock" depending on the multiplier,
	 * connector, etc., rather than just a single range.
	 */
	if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
481
		INTELPllInvalid("dot out of range\n");
J
Jesse Barnes 已提交
482 483 484 485

	return true;
}

486
static bool
487
i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
488 489
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock)
490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int err = target;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		/*
		 * For LVDS just rely on its current settings for dual-channel.
		 * We haven't figured out how to reliably set up different
		 * single/dual channel state, if we even can.
		 */
		if (intel_is_dual_link_lvds(dev))
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset(best_clock, 0, sizeof(*best_clock));

	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
518
			if (clock.m2 >= clock.m1)
519 520 521 522 523 524
				break;
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
					int this_err;
525

526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547
					i9xx_clock(refclk, &clock);
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
						continue;
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

static bool
548 549 550
pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
J
Jesse Barnes 已提交
551 552 553 554 555
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int err = target;

556
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
J
Jesse Barnes 已提交
557
		/*
558 559 560
		 * For LVDS just rely on its current settings for dual-channel.
		 * We haven't figured out how to reliably set up different
		 * single/dual channel state, if we even can.
J
Jesse Barnes 已提交
561
		 */
562
		if (intel_is_dual_link_lvds(dev))
J
Jesse Barnes 已提交
563 564 565 566 567 568 569 570 571 572
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

573
	memset(best_clock, 0, sizeof(*best_clock));
J
Jesse Barnes 已提交
574

575 576 577 578 579 580 581 582
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
583 584
					int this_err;

585
					pineview_clock(refclk, &clock);
586 587
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
J
Jesse Barnes 已提交
588
						continue;
589 590 591
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;
J
Jesse Barnes 已提交
592 593 594 595 596 597 598 599 600 601 602 603 604 605

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

606
static bool
607 608 609
g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
610 611 612 613 614
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int max_n;
	bool found;
615 616
	/* approximately equals target * 0.00585 */
	int err_most = (target >> 8) + (target >> 9);
617 618 619
	found = false;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
620
		if (intel_is_dual_link_lvds(dev))
621 622 623 624 625 626 627 628 629 630 631 632
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset(best_clock, 0, sizeof(*best_clock));
	max_n = limit->n.max;
633
	/* based on hardware requirement, prefer smaller n to precision */
634
	for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
635
		/* based on hardware requirement, prefere larger m1,m2 */
636 637 638 639 640 641 642 643
		for (clock.m1 = limit->m1.max;
		     clock.m1 >= limit->m1.min; clock.m1--) {
			for (clock.m2 = limit->m2.max;
			     clock.m2 >= limit->m2.min; clock.m2--) {
				for (clock.p1 = limit->p1.max;
				     clock.p1 >= limit->p1.min; clock.p1--) {
					int this_err;

644
					i9xx_clock(refclk, &clock);
645 646
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
647
						continue;
648 649

					this_err = abs(clock.dot - target);
650 651 652 653 654 655 656 657 658 659
					if (this_err < err_most) {
						*best_clock = clock;
						err_most = this_err;
						max_n = clock.n;
						found = true;
					}
				}
			}
		}
	}
660 661 662
	return found;
}

663
static bool
664 665 666
vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
667 668 669 670 671 672 673
{
	u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
	u32 m, n, fastclk;
	u32 updrate, minupdate, fracbits, p;
	unsigned long bestppm, ppm, absppm;
	int dotclk, flag;

674
	flag = 0;
675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730
	dotclk = target * 1000;
	bestppm = 1000000;
	ppm = absppm = 0;
	fastclk = dotclk / (2*100);
	updrate = 0;
	minupdate = 19200;
	fracbits = 1;
	n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
	bestm1 = bestm2 = bestp1 = bestp2 = 0;

	/* based on hardware requirement, prefer smaller n to precision */
	for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
		updrate = refclk / n;
		for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
			for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
				if (p2 > 10)
					p2 = p2 - 1;
				p = p1 * p2;
				/* based on hardware requirement, prefer bigger m1,m2 values */
				for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
					m2 = (((2*(fastclk * p * n / m1 )) +
					       refclk) / (2*refclk));
					m = m1 * m2;
					vco = updrate * m;
					if (vco >= limit->vco.min && vco < limit->vco.max) {
						ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
						absppm = (ppm > 0) ? ppm : (-ppm);
						if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
							bestppm = 0;
							flag = 1;
						}
						if (absppm < bestppm - 10) {
							bestppm = absppm;
							flag = 1;
						}
						if (flag) {
							bestn = n;
							bestm1 = m1;
							bestm2 = m2;
							bestp1 = p1;
							bestp2 = p2;
							flag = 0;
						}
					}
				}
			}
		}
	}
	best_clock->n = bestn;
	best_clock->m1 = bestm1;
	best_clock->m2 = bestm2;
	best_clock->p1 = bestp1;
	best_clock->p2 = bestp2;

	return true;
}
731

P
Paulo Zanoni 已提交
732 733 734 735 736 737
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe)
{
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

738
	return intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
739 740
}

741 742 743 744 745 746 747 748 749 750 751
static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 frame, frame_reg = PIPEFRAME(pipe);

	frame = I915_READ(frame_reg);

	if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

752 753 754 755 756 757 758 759 760
/**
 * intel_wait_for_vblank - wait for vblank on a given pipe
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * Wait for vblank to occur on a given pipe.  Needed for various bits of
 * mode setting code.
 */
void intel_wait_for_vblank(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
761
{
762
	struct drm_i915_private *dev_priv = dev->dev_private;
763
	int pipestat_reg = PIPESTAT(pipe);
764

765 766 767 768 769
	if (INTEL_INFO(dev)->gen >= 5) {
		ironlake_wait_for_vblank(dev, pipe);
		return;
	}

770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785
	/* Clear existing vblank status. Note this will clear any other
	 * sticky status fields as well.
	 *
	 * This races with i915_driver_irq_handler() with the result
	 * that either function could miss a vblank event.  Here it is not
	 * fatal, as we will either wait upon the next vblank interrupt or
	 * timeout.  Generally speaking intel_wait_for_vblank() is only
	 * called during modeset at which time the GPU should be idle and
	 * should *not* be performing page flips and thus not waiting on
	 * vblanks...
	 * Currently, the result of us stealing a vblank from the irq
	 * handler is that a single frame will be skipped during swapbuffers.
	 */
	I915_WRITE(pipestat_reg,
		   I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);

786
	/* Wait for vblank interrupt bit to set */
787 788 789
	if (wait_for(I915_READ(pipestat_reg) &
		     PIPE_VBLANK_INTERRUPT_STATUS,
		     50))
790 791 792
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

793 794
/*
 * intel_wait_for_pipe_off - wait for pipe to turn off
795 796 797 798 799 800 801
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * After disabling a pipe, we can't wait for vblank in the usual way,
 * spinning on the vblank interrupt status bit, since we won't actually
 * see an interrupt when the pipe is disabled.
 *
802 803 804 805 806 807
 * On Gen4 and above:
 *   wait for the pipe register state bit to turn off
 *
 * Otherwise:
 *   wait for the display line value to settle (it usually
 *   ends up stopping at the start of the next frame).
808
 *
809
 */
810
void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
811 812
{
	struct drm_i915_private *dev_priv = dev->dev_private;
813 814
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
815 816

	if (INTEL_INFO(dev)->gen >= 4) {
817
		int reg = PIPECONF(cpu_transcoder);
818 819

		/* Wait for the Pipe State to go off */
820 821
		if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
			     100))
822
			WARN(1, "pipe_off wait timed out\n");
823
	} else {
824
		u32 last_line, line_mask;
825
		int reg = PIPEDSL(pipe);
826 827
		unsigned long timeout = jiffies + msecs_to_jiffies(100);

828 829 830 831 832
		if (IS_GEN2(dev))
			line_mask = DSL_LINEMASK_GEN2;
		else
			line_mask = DSL_LINEMASK_GEN3;

833 834
		/* Wait for the display line to settle */
		do {
835
			last_line = I915_READ(reg) & line_mask;
836
			mdelay(5);
837
		} while (((I915_READ(reg) & line_mask) != last_line) &&
838 839
			 time_after(timeout, jiffies));
		if (time_after(jiffies, timeout))
840
			WARN(1, "pipe_off wait timed out\n");
841
	}
J
Jesse Barnes 已提交
842 843
}

844 845 846 847 848 849 850 851 852 853 854 855
/*
 * ibx_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Returns true if @port is connected, false otherwise.
 */
bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				struct intel_digital_port *port)
{
	u32 bit;

856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883
	if (HAS_PCH_IBX(dev_priv->dev)) {
		switch(port->port) {
		case PORT_B:
			bit = SDE_PORTB_HOTPLUG;
			break;
		case PORT_C:
			bit = SDE_PORTC_HOTPLUG;
			break;
		case PORT_D:
			bit = SDE_PORTD_HOTPLUG;
			break;
		default:
			return true;
		}
	} else {
		switch(port->port) {
		case PORT_B:
			bit = SDE_PORTB_HOTPLUG_CPT;
			break;
		case PORT_C:
			bit = SDE_PORTC_HOTPLUG_CPT;
			break;
		case PORT_D:
			bit = SDE_PORTD_HOTPLUG_CPT;
			break;
		default:
			return true;
		}
884 885 886 887 888
	}

	return I915_READ(SDEISR) & bit;
}

889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911
static const char *state_string(bool enabled)
{
	return enabled ? "on" : "off";
}

/* Only for pre-ILK configs */
static void assert_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

	reg = DPLL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)

912 913 914 915 916
static struct intel_shared_dpll *
intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

917
	if (crtc->config.shared_dpll < 0)
918 919
		return NULL;

920
	return &dev_priv->shared_dplls[crtc->config.shared_dpll];
921 922
}

923
/* For ILK+ */
D
Daniel Vetter 已提交
924 925 926
static void assert_shared_dpll(struct drm_i915_private *dev_priv,
			       struct intel_shared_dpll *pll,
			       bool state)
927 928 929 930
{
	u32 val;
	bool cur_state;

E
Eugeni Dodonov 已提交
931 932 933 934 935
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
		return;
	}

936
	if (WARN (!pll,
937
		  "asserting DPLL %s with no DPLL\n", state_string(state)))
938 939
		return;

940
	val = I915_READ(PCH_DPLL(pll->id));
941 942
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
943 944
	     "%s assertion failure (expected %s, current %s), val=%08x\n",
	     pll->name, state_string(state), state_string(cur_state), val);
945
}
946 947
#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
948 949 950 951 952 953 954

static void assert_fdi_tx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;
955 956
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
957

P
Paulo Zanoni 已提交
958 959
	if (HAS_DDI(dev_priv->dev)) {
		/* DDI does not have a specific FDI_TX register */
960
		reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
961
		val = I915_READ(reg);
962
		cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
963 964 965 966 967
	} else {
		reg = FDI_TX_CTL(pipe);
		val = I915_READ(reg);
		cur_state = !!(val & FDI_TX_ENABLE);
	}
968 969 970 971 972 973 974 975 976 977 978 979 980 981
	WARN(cur_state != state,
	     "FDI TX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)

static void assert_fdi_rx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

982 983 984
	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & FDI_RX_ENABLE);
985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001
	WARN(cur_state != state,
	     "FDI RX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)

static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	/* ILK FDI PLL is always enabled */
	if (dev_priv->info->gen == 5)
		return;

1002
	/* On Haswell, DDI ports are responsible for the FDI PLL setup */
P
Paulo Zanoni 已提交
1003
	if (HAS_DDI(dev_priv->dev))
1004 1005
		return;

1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021
	reg = FDI_TX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
}

static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
}

1022 1023 1024 1025 1026 1027
static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
				  enum pipe pipe)
{
	int pp_reg, lvds_reg;
	u32 val;
	enum pipe panel_pipe = PIPE_A;
1028
	bool locked = true;
1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047

	if (HAS_PCH_SPLIT(dev_priv->dev)) {
		pp_reg = PCH_PP_CONTROL;
		lvds_reg = PCH_LVDS;
	} else {
		pp_reg = PP_CONTROL;
		lvds_reg = LVDS;
	}

	val = I915_READ(pp_reg);
	if (!(val & PANEL_POWER_ON) ||
	    ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
		locked = false;

	if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
		panel_pipe = PIPE_B;

	WARN(panel_pipe == pipe && locked,
	     "panel assertion failure, pipe %c regs locked\n",
1048
	     pipe_name(pipe));
1049 1050
}

1051 1052
void assert_pipe(struct drm_i915_private *dev_priv,
		 enum pipe pipe, bool state)
1053 1054 1055
{
	int reg;
	u32 val;
1056
	bool cur_state;
1057 1058
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1059

1060 1061 1062 1063
	/* if we need the pipe A quirk it must be always on */
	if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
		state = true;

1064 1065
	if (!intel_display_power_enabled(dev_priv->dev,
				POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
1066 1067 1068 1069 1070 1071 1072
		cur_state = false;
	} else {
		reg = PIPECONF(cpu_transcoder);
		val = I915_READ(reg);
		cur_state = !!(val & PIPECONF_ENABLE);
	}

1073 1074
	WARN(cur_state != state,
	     "pipe %c assertion failure (expected %s, current %s)\n",
1075
	     pipe_name(pipe), state_string(state), state_string(cur_state));
1076 1077
}

1078 1079
static void assert_plane(struct drm_i915_private *dev_priv,
			 enum plane plane, bool state)
1080 1081 1082
{
	int reg;
	u32 val;
1083
	bool cur_state;
1084 1085 1086

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1087 1088 1089 1090
	cur_state = !!(val & DISPLAY_PLANE_ENABLE);
	WARN(cur_state != state,
	     "plane %c assertion failure (expected %s, current %s)\n",
	     plane_name(plane), state_string(state), state_string(cur_state));
1091 1092
}

1093 1094 1095
#define assert_plane_enabled(d, p) assert_plane(d, p, true)
#define assert_plane_disabled(d, p) assert_plane(d, p, false)

1096 1097 1098
static void assert_planes_disabled(struct drm_i915_private *dev_priv,
				   enum pipe pipe)
{
1099
	struct drm_device *dev = dev_priv->dev;
1100 1101 1102 1103
	int reg, i;
	u32 val;
	int cur_pipe;

1104 1105
	/* Primary planes are fixed to pipes on gen4+ */
	if (INTEL_INFO(dev)->gen >= 4) {
1106 1107 1108 1109 1110
		reg = DSPCNTR(pipe);
		val = I915_READ(reg);
		WARN((val & DISPLAY_PLANE_ENABLE),
		     "plane %c assertion failure, should be disabled but not\n",
		     plane_name(pipe));
1111
		return;
1112
	}
1113

1114
	/* Need to check both planes against the pipe */
1115
	for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
1116 1117 1118 1119 1120
		reg = DSPCNTR(i);
		val = I915_READ(reg);
		cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
			DISPPLANE_SEL_PIPE_SHIFT;
		WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1121 1122
		     "plane %c assertion failure, should be off on pipe %c but is still active\n",
		     plane_name(i), pipe_name(pipe));
1123 1124 1125
	}
}

1126 1127 1128
static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe)
{
1129
	struct drm_device *dev = dev_priv->dev;
1130 1131 1132
	int reg, i;
	u32 val;

1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148
	if (IS_VALLEYVIEW(dev)) {
		for (i = 0; i < dev_priv->num_plane; i++) {
			reg = SPCNTR(pipe, i);
			val = I915_READ(reg);
			WARN((val & SP_ENABLE),
			     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
			     sprite_name(pipe, i), pipe_name(pipe));
		}
	} else if (INTEL_INFO(dev)->gen >= 7) {
		reg = SPRCTL(pipe);
		val = I915_READ(reg);
		WARN((val & SPRITE_ENABLE),
		     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
		     plane_name(pipe), pipe_name(pipe));
	} else if (INTEL_INFO(dev)->gen >= 5) {
		reg = DVSCNTR(pipe);
1149
		val = I915_READ(reg);
1150
		WARN((val & DVS_ENABLE),
1151
		     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1152
		     plane_name(pipe), pipe_name(pipe));
1153 1154 1155
	}
}

1156 1157 1158 1159 1160
static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
{
	u32 val;
	bool enabled;

E
Eugeni Dodonov 已提交
1161 1162 1163 1164 1165
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
		return;
	}

1166 1167 1168 1169 1170 1171
	val = I915_READ(PCH_DREF_CONTROL);
	enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
			    DREF_SUPERSPREAD_SOURCE_MASK));
	WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
}

1172 1173
static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
					   enum pipe pipe)
1174 1175 1176 1177 1178
{
	int reg;
	u32 val;
	bool enabled;

1179
	reg = PCH_TRANSCONF(pipe);
1180 1181
	val = I915_READ(reg);
	enabled = !!(val & TRANS_ENABLE);
1182 1183 1184
	WARN(enabled,
	     "transcoder assertion failed, should be off on pipe %c but is still active\n",
	     pipe_name(pipe));
1185 1186
}

1187 1188
static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
			    enum pipe pipe, u32 port_sel, u32 val)
1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204
{
	if ((val & DP_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		u32	trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
		u32	trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
		if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
			return false;
	} else {
		if ((val & DP_PIPE_MASK) != (pipe << 30))
			return false;
	}
	return true;
}

1205 1206 1207
static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
1208
	if ((val & SDVO_ENABLE) == 0)
1209 1210 1211
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
1212
		if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1213 1214
			return false;
	} else {
1215
		if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
			return false;
	}
	return true;
}

static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & LVDS_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
			return false;
	}
	return true;
}

static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & ADPA_DAC_ENABLE) == 0)
		return false;
	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
			return false;
	}
	return true;
}

1252
static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1253
				   enum pipe pipe, int reg, u32 port_sel)
1254
{
1255
	u32 val = I915_READ(reg);
1256
	WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
1257
	     "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
1258
	     reg, pipe_name(pipe));
1259

1260 1261
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
	     && (val & DP_PIPEB_SELECT),
1262
	     "IBX PCH dp port still using transcoder B\n");
1263 1264 1265 1266 1267
}

static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
				     enum pipe pipe, int reg)
{
1268
	u32 val = I915_READ(reg);
1269
	WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
1270
	     "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
1271
	     reg, pipe_name(pipe));
1272

1273
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
1274
	     && (val & SDVO_PIPE_B_SELECT),
1275
	     "IBX PCH hdmi port still using transcoder B\n");
1276 1277 1278 1279 1280 1281 1282 1283
}

static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

1284 1285 1286
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
1287 1288 1289

	reg = PCH_ADPA;
	val = I915_READ(reg);
1290
	WARN(adpa_pipe_enabled(dev_priv, pipe, val),
1291
	     "PCH VGA enabled on transcoder %c, should be disabled\n",
1292
	     pipe_name(pipe));
1293 1294 1295

	reg = PCH_LVDS;
	val = I915_READ(reg);
1296
	WARN(lvds_pipe_enabled(dev_priv, pipe, val),
1297
	     "PCH LVDS enabled on transcoder %c, should be disabled\n",
1298
	     pipe_name(pipe));
1299

1300 1301 1302
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
1303 1304
}

1305 1306 1307 1308 1309 1310 1311 1312 1313 1314
/**
 * intel_enable_pll - enable a PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * Enable @pipe's PLL so we can start pumping pixels from a plane.  Check to
 * make sure the PLL reg is writable first though, since the panel write
 * protect mechanism may be enabled.
 *
 * Note!  This is for pre-ILK only.
1315 1316
 *
 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
1317 1318 1319 1320 1321 1322
 */
static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	int reg;
	u32 val;

1323 1324
	assert_pipe_disabled(dev_priv, pipe);

1325
	/* No really, not for ILK+ */
1326
	BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375

	/* PLL is protected by panel, make sure we can write it */
	if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
		assert_panel_unlocked(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val |= DPLL_VCO_ENABLE;

	/* We do this three times for luck */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
}

/**
 * intel_disable_pll - disable a PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to disable
 *
 * Disable the PLL for @pipe, making sure the pipe is off first.
 *
 * Note!  This is for pre-ILK only.
 */
static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	int reg;
	u32 val;

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

	/* Make sure the pipe isn't still relying on us */
	assert_pipe_disabled(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val &= ~DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
}

1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
{
	u32 port_mask;

	if (!port)
		port_mask = DPLL_PORTB_READY_MASK;
	else
		port_mask = DPLL_PORTC_READY_MASK;

	if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
		WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
		     'B' + port, I915_READ(DPLL(0)));
}

1390
/**
D
Daniel Vetter 已提交
1391
 * ironlake_enable_shared_dpll - enable PCH PLL
1392 1393 1394 1395 1396 1397
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * The PCH PLL needs to be enabled before the PCH transcoder, since it
 * drives the transcoder clock.
 */
1398
static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
1399
{
1400 1401
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1402

1403
	/* PCH PLLs only available on ILK, SNB and IVB */
1404
	BUG_ON(dev_priv->info->gen < 5);
1405 1406 1407 1408 1409
	if (pll == NULL)
		return;

	if (WARN_ON(pll->refcount == 0))
		return;
1410

1411 1412
	DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
		      pll->name, pll->active, pll->on,
1413
		      crtc->base.base.id);
1414

1415 1416
	if (pll->active++) {
		WARN_ON(!pll->on);
1417
		assert_shared_dpll_enabled(dev_priv, pll);
1418 1419
		return;
	}
1420
	WARN_ON(pll->on);
1421

1422
	DRM_DEBUG_KMS("enabling %s\n", pll->name);
1423
	pll->enable(dev_priv, pll);
1424
	pll->on = true;
1425 1426
}

1427
static void intel_disable_shared_dpll(struct intel_crtc *crtc)
1428
{
1429 1430
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1431

1432 1433
	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);
1434 1435
	if (pll == NULL)
	       return;
1436

1437 1438
	if (WARN_ON(pll->refcount == 0))
		return;
1439

1440 1441
	DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
		      pll->name, pll->active, pll->on,
1442
		      crtc->base.base.id);
1443

1444
	if (WARN_ON(pll->active == 0)) {
1445
		assert_shared_dpll_disabled(dev_priv, pll);
1446 1447 1448
		return;
	}

1449
	assert_shared_dpll_enabled(dev_priv, pll);
1450
	WARN_ON(!pll->on);
1451
	if (--pll->active)
1452
		return;
1453

1454
	DRM_DEBUG_KMS("disabling %s\n", pll->name);
1455
	pll->disable(dev_priv, pll);
1456
	pll->on = false;
1457 1458
}

1459 1460
static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
					   enum pipe pipe)
1461
{
1462
	struct drm_device *dev = dev_priv->dev;
1463
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1464
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1465
	uint32_t reg, val, pipeconf_val;
1466 1467 1468 1469 1470

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* Make sure PCH DPLL is enabled */
D
Daniel Vetter 已提交
1471
	assert_shared_dpll_enabled(dev_priv,
1472
				   intel_crtc_to_shared_dpll(intel_crtc));
1473 1474 1475 1476 1477

	/* FDI must be feeding us bits for PCH ports */
	assert_fdi_tx_enabled(dev_priv, pipe);
	assert_fdi_rx_enabled(dev_priv, pipe);

1478 1479 1480 1481 1482 1483 1484
	if (HAS_PCH_CPT(dev)) {
		/* Workaround: Set the timing override bit before enabling the
		 * pch transcoder. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
1485
	}
1486

1487
	reg = PCH_TRANSCONF(pipe);
1488
	val = I915_READ(reg);
1489
	pipeconf_val = I915_READ(PIPECONF(pipe));
1490 1491 1492 1493 1494 1495

	if (HAS_PCH_IBX(dev_priv->dev)) {
		/*
		 * make the BPC in transcoder be consistent with
		 * that in pipeconf reg.
		 */
1496 1497
		val &= ~PIPECONF_BPC_MASK;
		val |= pipeconf_val & PIPECONF_BPC_MASK;
1498
	}
1499 1500 1501

	val &= ~TRANS_INTERLACE_MASK;
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
1502 1503 1504 1505 1506
		if (HAS_PCH_IBX(dev_priv->dev) &&
		    intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
			val |= TRANS_LEGACY_INTERLACED_ILK;
		else
			val |= TRANS_INTERLACED;
1507 1508 1509
	else
		val |= TRANS_PROGRESSIVE;

1510 1511
	I915_WRITE(reg, val | TRANS_ENABLE);
	if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1512
		DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
1513 1514
}

1515
static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1516
				      enum transcoder cpu_transcoder)
1517
{
1518 1519 1520 1521 1522 1523
	u32 val, pipeconf_val;

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* FDI must be feeding us bits for PCH ports */
D
Daniel Vetter 已提交
1524
	assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
1525
	assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
1526

1527 1528
	/* Workaround: set timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1529
	val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1530 1531
	I915_WRITE(_TRANSA_CHICKEN2, val);

1532
	val = TRANS_ENABLE;
1533
	pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
1534

1535 1536
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
	    PIPECONF_INTERLACED_ILK)
1537
		val |= TRANS_INTERLACED;
1538 1539 1540
	else
		val |= TRANS_PROGRESSIVE;

1541 1542
	I915_WRITE(LPT_TRANSCONF, val);
	if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
1543
		DRM_ERROR("Failed to enable PCH transcoder\n");
1544 1545
}

1546 1547
static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
					    enum pipe pipe)
1548
{
1549 1550
	struct drm_device *dev = dev_priv->dev;
	uint32_t reg, val;
1551 1552 1553 1554 1555

	/* FDI relies on the transcoder */
	assert_fdi_tx_disabled(dev_priv, pipe);
	assert_fdi_rx_disabled(dev_priv, pipe);

1556 1557 1558
	/* Ports must be off as well */
	assert_pch_ports_disabled(dev_priv, pipe);

1559
	reg = PCH_TRANSCONF(pipe);
1560 1561 1562 1563 1564
	val = I915_READ(reg);
	val &= ~TRANS_ENABLE;
	I915_WRITE(reg, val);
	/* wait for PCH transcoder off, transcoder state */
	if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1565
		DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
1566 1567 1568 1569 1570 1571 1572 1573

	if (!HAS_PCH_IBX(dev)) {
		/* Workaround: Clear the timing override chicken bit again. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
	}
1574 1575
}

1576
static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
1577 1578 1579
{
	u32 val;

1580
	val = I915_READ(LPT_TRANSCONF);
1581
	val &= ~TRANS_ENABLE;
1582
	I915_WRITE(LPT_TRANSCONF, val);
1583
	/* wait for PCH transcoder off, transcoder state */
1584
	if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
1585
		DRM_ERROR("Failed to disable PCH transcoder\n");
1586 1587 1588

	/* Workaround: clear timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1589
	val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1590
	I915_WRITE(_TRANSA_CHICKEN2, val);
1591 1592
}

1593
/**
1594
 * intel_enable_pipe - enable a pipe, asserting requirements
1595 1596
 * @dev_priv: i915 private structure
 * @pipe: pipe to enable
1597
 * @pch_port: on ILK+, is this pipe driving a PCH port or not
1598 1599 1600 1601 1602 1603 1604 1605 1606
 *
 * Enable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe is actually running (i.e. first vblank) before
 * returning.
 */
1607 1608
static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
			      bool pch_port)
1609
{
1610 1611
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
D
Daniel Vetter 已提交
1612
	enum pipe pch_transcoder;
1613 1614 1615
	int reg;
	u32 val;

1616 1617 1618
	assert_planes_disabled(dev_priv, pipe);
	assert_sprites_disabled(dev_priv, pipe);

1619
	if (HAS_PCH_LPT(dev_priv->dev))
1620 1621 1622 1623
		pch_transcoder = TRANSCODER_A;
	else
		pch_transcoder = pipe;

1624 1625 1626 1627 1628 1629 1630
	/*
	 * A pipe without a PLL won't actually be able to drive bits from
	 * a plane.  On ILK+ the pipe PLLs are integrated, so we don't
	 * need the check.
	 */
	if (!HAS_PCH_SPLIT(dev_priv->dev))
		assert_pll_enabled(dev_priv, pipe);
1631 1632 1633
	else {
		if (pch_port) {
			/* if driving the PCH, we need FDI enabled */
1634
			assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
D
Daniel Vetter 已提交
1635 1636
			assert_fdi_tx_pll_enabled(dev_priv,
						  (enum pipe) cpu_transcoder);
1637 1638 1639
		}
		/* FIXME: assert CPU port conditions for SNB+ */
	}
1640

1641
	reg = PIPECONF(cpu_transcoder);
1642
	val = I915_READ(reg);
1643 1644 1645 1646
	if (val & PIPECONF_ENABLE)
		return;

	I915_WRITE(reg, val | PIPECONF_ENABLE);
1647 1648 1649 1650
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
1651
 * intel_disable_pipe - disable a pipe, asserting requirements
1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664
 * @dev_priv: i915 private structure
 * @pipe: pipe to disable
 *
 * Disable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe has shut down before returning.
 */
static void intel_disable_pipe(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
1665 1666
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1667 1668 1669 1670 1671 1672 1673 1674
	int reg;
	u32 val;

	/*
	 * Make sure planes won't keep trying to pump pixels to us,
	 * or we might hang the display.
	 */
	assert_planes_disabled(dev_priv, pipe);
1675
	assert_sprites_disabled(dev_priv, pipe);
1676 1677 1678 1679 1680

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

1681
	reg = PIPECONF(cpu_transcoder);
1682
	val = I915_READ(reg);
1683 1684 1685 1686
	if ((val & PIPECONF_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~PIPECONF_ENABLE);
1687 1688 1689
	intel_wait_for_pipe_off(dev_priv->dev, pipe);
}

1690 1691 1692 1693
/*
 * Plane regs are double buffered, going from enabled->disabled needs a
 * trigger in order to latch.  The display address reg provides this.
 */
1694
void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1695 1696
				      enum plane plane)
{
1697 1698 1699 1700
	if (dev_priv->info->gen >= 4)
		I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
	else
		I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1701 1702
}

1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721
/**
 * intel_enable_plane - enable a display plane on a given pipe
 * @dev_priv: i915 private structure
 * @plane: plane to enable
 * @pipe: pipe being fed
 *
 * Enable @plane on @pipe, making sure that @pipe is running first.
 */
static void intel_enable_plane(struct drm_i915_private *dev_priv,
			       enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	/* If the pipe isn't enabled, we can't pump pixels and may hang */
	assert_pipe_enabled(dev_priv, pipe);

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1722 1723 1724 1725
	if (val & DISPLAY_PLANE_ENABLE)
		return;

	I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1726
	intel_flush_display_plane(dev_priv, plane);
1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
 * intel_disable_plane - disable a display plane
 * @dev_priv: i915 private structure
 * @plane: plane to disable
 * @pipe: pipe consuming the data
 *
 * Disable @plane; should be an independent operation.
 */
static void intel_disable_plane(struct drm_i915_private *dev_priv,
				enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1746 1747 1748 1749
	if ((val & DISPLAY_PLANE_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1750 1751 1752 1753
	intel_flush_display_plane(dev_priv, plane);
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

1754 1755 1756 1757 1758 1759 1760 1761 1762
static bool need_vtd_wa(struct drm_device *dev)
{
#ifdef CONFIG_INTEL_IOMMU
	if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

1763
int
1764
intel_pin_and_fence_fb_obj(struct drm_device *dev,
1765
			   struct drm_i915_gem_object *obj,
1766
			   struct intel_ring_buffer *pipelined)
1767
{
1768
	struct drm_i915_private *dev_priv = dev->dev_private;
1769 1770 1771
	u32 alignment;
	int ret;

1772
	switch (obj->tiling_mode) {
1773
	case I915_TILING_NONE:
1774 1775
		if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
			alignment = 128 * 1024;
1776
		else if (INTEL_INFO(dev)->gen >= 4)
1777 1778 1779
			alignment = 4 * 1024;
		else
			alignment = 64 * 1024;
1780 1781 1782 1783 1784 1785
		break;
	case I915_TILING_X:
		/* pin() will align the object as required by fence */
		alignment = 0;
		break;
	case I915_TILING_Y:
1786 1787 1788 1789
		/* Despite that we check this in framebuffer_init userspace can
		 * screw us over and change the tiling after the fact. Only
		 * pinned buffers can't change their tiling. */
		DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
1790 1791 1792 1793 1794
		return -EINVAL;
	default:
		BUG();
	}

1795 1796 1797 1798 1799 1800 1801 1802
	/* Note that the w/a also requires 64 PTE of padding following the
	 * bo. We currently fill all unused PTE with the shadow page and so
	 * we should always have valid PTE following the scanout preventing
	 * the VT-d warning.
	 */
	if (need_vtd_wa(dev) && alignment < 256 * 1024)
		alignment = 256 * 1024;

1803
	dev_priv->mm.interruptible = false;
1804
	ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
1805
	if (ret)
1806
		goto err_interruptible;
1807 1808 1809 1810 1811 1812

	/* Install a fence for tiled scan-out. Pre-i965 always needs a
	 * fence, whereas 965+ only requires a fence if using
	 * framebuffer compression.  For simplicity, we always install
	 * a fence as the cost is not that onerous.
	 */
1813
	ret = i915_gem_object_get_fence(obj);
1814 1815
	if (ret)
		goto err_unpin;
1816

1817
	i915_gem_object_pin_fence(obj);
1818

1819
	dev_priv->mm.interruptible = true;
1820
	return 0;
1821 1822 1823

err_unpin:
	i915_gem_object_unpin(obj);
1824 1825
err_interruptible:
	dev_priv->mm.interruptible = true;
1826
	return ret;
1827 1828
}

1829 1830 1831 1832 1833 1834
void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_fence(obj);
	i915_gem_object_unpin(obj);
}

1835 1836
/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
 * is assumed to be a power-of-two. */
1837 1838 1839 1840
unsigned long intel_gen4_compute_page_offset(int *x, int *y,
					     unsigned int tiling_mode,
					     unsigned int cpp,
					     unsigned int pitch)
1841
{
1842 1843
	if (tiling_mode != I915_TILING_NONE) {
		unsigned int tile_rows, tiles;
1844

1845 1846
		tile_rows = *y / 8;
		*y %= 8;
1847

1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859
		tiles = *x / (512/cpp);
		*x %= 512/cpp;

		return tile_rows * pitch * 8 + tiles * 4096;
	} else {
		unsigned int offset;

		offset = *y * pitch + *x * cpp;
		*y = 0;
		*x = (offset & 4095) / cpp;
		return offset & -4096;
	}
1860 1861
}

1862 1863
static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			     int x, int y)
J
Jesse Barnes 已提交
1864 1865 1866 1867 1868
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
1869
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
1870
	int plane = intel_crtc->plane;
1871
	unsigned long linear_offset;
J
Jesse Barnes 已提交
1872
	u32 dspcntr;
1873
	u32 reg;
J
Jesse Barnes 已提交
1874 1875 1876 1877 1878 1879

	switch (plane) {
	case 0:
	case 1:
		break;
	default:
1880
		DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
J
Jesse Barnes 已提交
1881 1882 1883 1884 1885 1886
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

1887 1888
	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
J
Jesse Barnes 已提交
1889 1890
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1891 1892
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
J
Jesse Barnes 已提交
1893 1894
		dspcntr |= DISPPLANE_8BPP;
		break;
1895 1896 1897
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
		dspcntr |= DISPPLANE_BGRX555;
J
Jesse Barnes 已提交
1898
		break;
1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
		break;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
J
Jesse Barnes 已提交
1917 1918
		break;
	default:
1919
		BUG();
J
Jesse Barnes 已提交
1920
	}
1921

1922
	if (INTEL_INFO(dev)->gen >= 4) {
1923
		if (obj->tiling_mode != I915_TILING_NONE)
J
Jesse Barnes 已提交
1924 1925 1926 1927 1928
			dspcntr |= DISPPLANE_TILED;
		else
			dspcntr &= ~DISPPLANE_TILED;
	}

1929 1930 1931
	if (IS_G4X(dev))
		dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;

1932
	I915_WRITE(reg, dspcntr);
J
Jesse Barnes 已提交
1933

1934
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
J
Jesse Barnes 已提交
1935

1936 1937
	if (INTEL_INFO(dev)->gen >= 4) {
		intel_crtc->dspaddr_offset =
1938 1939 1940
			intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
						       fb->bits_per_pixel / 8,
						       fb->pitches[0]);
1941 1942
		linear_offset -= intel_crtc->dspaddr_offset;
	} else {
1943
		intel_crtc->dspaddr_offset = linear_offset;
1944
	}
1945 1946 1947

	DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
		      obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
1948
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
1949
	if (INTEL_INFO(dev)->gen >= 4) {
1950 1951
		I915_MODIFY_DISPBASE(DSPSURF(plane),
				     obj->gtt_offset + intel_crtc->dspaddr_offset);
1952
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1953
		I915_WRITE(DSPLINOFF(plane), linear_offset);
1954
	} else
1955
		I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
1956
	POSTING_READ(reg);
J
Jesse Barnes 已提交
1957

1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969
	return 0;
}

static int ironlake_update_plane(struct drm_crtc *crtc,
				 struct drm_framebuffer *fb, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
	struct drm_i915_gem_object *obj;
	int plane = intel_crtc->plane;
1970
	unsigned long linear_offset;
1971 1972 1973 1974 1975 1976
	u32 dspcntr;
	u32 reg;

	switch (plane) {
	case 0:
	case 1:
J
Jesse Barnes 已提交
1977
	case 2:
1978 1979
		break;
	default:
1980
		DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
1981 1982 1983 1984 1985 1986 1987 1988 1989 1990
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1991 1992
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
1993 1994
		dspcntr |= DISPPLANE_8BPP;
		break;
1995 1996
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
1997
		break;
1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
2013 2014
		break;
	default:
2015
		BUG();
2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027
	}

	if (obj->tiling_mode != I915_TILING_NONE)
		dspcntr |= DISPPLANE_TILED;
	else
		dspcntr &= ~DISPPLANE_TILED;

	/* must disable */
	dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;

	I915_WRITE(reg, dspcntr);

2028
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
2029
	intel_crtc->dspaddr_offset =
2030 2031 2032
		intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
					       fb->bits_per_pixel / 8,
					       fb->pitches[0]);
2033
	linear_offset -= intel_crtc->dspaddr_offset;
2034

2035 2036
	DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
		      obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
2037
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2038 2039
	I915_MODIFY_DISPBASE(DSPSURF(plane),
			     obj->gtt_offset + intel_crtc->dspaddr_offset);
2040 2041 2042 2043 2044 2045
	if (IS_HASWELL(dev)) {
		I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
	} else {
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
		I915_WRITE(DSPLINOFF(plane), linear_offset);
	}
2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058
	POSTING_READ(reg);

	return 0;
}

/* Assume fb object is pinned & idle & fenced and just update base pointers */
static int
intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			   int x, int y, enum mode_set_atomic state)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2059 2060
	if (dev_priv->display.disable_fbc)
		dev_priv->display.disable_fbc(dev);
2061
	intel_increase_pllclock(crtc);
J
Jesse Barnes 已提交
2062

2063
	return dev_priv->display.update_plane(crtc, fb, x, y);
J
Jesse Barnes 已提交
2064 2065
}

2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103
void intel_display_handle_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;

	/*
	 * Flips in the rings have been nuked by the reset,
	 * so complete all pending flips so that user space
	 * will get its events and not get stuck.
	 *
	 * Also update the base address of all primary
	 * planes to the the last fb to make sure we're
	 * showing the correct fb after a reset.
	 *
	 * Need to make two loops over the crtcs so that we
	 * don't try to grab a crtc mutex before the
	 * pending_flip_queue really got woken up.
	 */

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
		enum plane plane = intel_crtc->plane;

		intel_prepare_page_flip(dev, plane);
		intel_finish_page_flip_plane(dev, plane);
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

		mutex_lock(&crtc->mutex);
		if (intel_crtc->active)
			dev_priv->display.update_plane(crtc, crtc->fb,
						       crtc->x, crtc->y);
		mutex_unlock(&crtc->mutex);
	}
}

2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126
static int
intel_finish_fb(struct drm_framebuffer *old_fb)
{
	struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	bool was_interruptible = dev_priv->mm.interruptible;
	int ret;

	/* Big Hammer, we also need to ensure that any pending
	 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
	 * current scanout is retired before unpinning the old
	 * framebuffer.
	 *
	 * This should only fail upon a hung GPU, in which case we
	 * can safely continue.
	 */
	dev_priv->mm.interruptible = false;
	ret = i915_gem_object_finish_gpu(obj);
	dev_priv->mm.interruptible = was_interruptible;

	return ret;
}

2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153
static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	switch (intel_crtc->pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_x = x;
		master_priv->sarea_priv->pipeA_y = y;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_x = x;
		master_priv->sarea_priv->pipeB_y = y;
		break;
	default:
		break;
	}
}

2154
static int
2155
intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2156
		    struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
2157 2158
{
	struct drm_device *dev = crtc->dev;
2159
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2160
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2161
	struct drm_framebuffer *old_fb;
2162
	int ret;
J
Jesse Barnes 已提交
2163 2164

	/* no fb bound */
2165
	if (!fb) {
2166
		DRM_ERROR("No FB bound\n");
2167 2168 2169
		return 0;
	}

2170
	if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
2171 2172 2173
		DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
			  plane_name(intel_crtc->plane),
			  INTEL_INFO(dev)->num_pipes);
2174
		return -EINVAL;
J
Jesse Barnes 已提交
2175 2176
	}

2177
	mutex_lock(&dev->struct_mutex);
2178
	ret = intel_pin_and_fence_fb_obj(dev,
2179
					 to_intel_framebuffer(fb)->obj,
2180
					 NULL);
2181 2182
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
2183
		DRM_ERROR("pin & fence failed\n");
2184 2185
		return ret;
	}
J
Jesse Barnes 已提交
2186

2187
	ret = dev_priv->display.update_plane(crtc, fb, x, y);
2188
	if (ret) {
2189
		intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
2190
		mutex_unlock(&dev->struct_mutex);
2191
		DRM_ERROR("failed to update base address\n");
2192
		return ret;
J
Jesse Barnes 已提交
2193
	}
2194

2195 2196
	old_fb = crtc->fb;
	crtc->fb = fb;
2197 2198
	crtc->x = x;
	crtc->y = y;
2199

2200
	if (old_fb) {
2201 2202
		if (intel_crtc->active && old_fb != fb)
			intel_wait_for_vblank(dev, intel_crtc->pipe);
2203
		intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
2204
	}
2205

2206
	intel_update_fbc(dev);
2207
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
2208

2209
	intel_crtc_update_sarea_pos(crtc, x, y);
2210 2211

	return 0;
J
Jesse Barnes 已提交
2212 2213
}

2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224
static void intel_fdi_normal_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* enable normal train */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2225
	if (IS_IVYBRIDGE(dev)) {
2226 2227
		temp &= ~FDI_LINK_TRAIN_NONE_IVB;
		temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
2228 2229 2230
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2231
	}
2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_NORMAL_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE;
	}
	I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);

	/* wait one idle pattern time */
	POSTING_READ(reg);
	udelay(1000);
2248 2249 2250 2251 2252

	/* IVB wants error correction enabled */
	if (IS_IVYBRIDGE(dev))
		I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
			   FDI_FE_ERRC_ENABLE);
2253 2254
}

2255 2256 2257 2258 2259
static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
{
	return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
}

2260 2261 2262 2263 2264 2265 2266 2267 2268
static void ivb_modeset_global_resources(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
	struct intel_crtc *pipe_C_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
	uint32_t temp;

2269 2270 2271 2272 2273 2274 2275
	/*
	 * When everything is off disable fdi C so that we could enable fdi B
	 * with all lanes. Note that we don't care about enabled pipes without
	 * an enabled pch encoder.
	 */
	if (!pipe_has_enabled_pch(pipe_B_crtc) &&
	    !pipe_has_enabled_pch(pipe_C_crtc)) {
2276 2277 2278 2279 2280 2281 2282 2283 2284 2285
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

		temp = I915_READ(SOUTH_CHICKEN1);
		temp &= ~FDI_BC_BIFURCATION_SELECT;
		DRM_DEBUG_KMS("disabling fdi C rx\n");
		I915_WRITE(SOUTH_CHICKEN1, temp);
	}
}

2286 2287 2288 2289 2290 2291 2292
/* The FDI link training functions for ILK/Ibexpeak. */
static void ironlake_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2293
	int plane = intel_crtc->plane;
2294
	u32 reg, temp, tries;
2295

2296 2297 2298 2299
	/* FDI needs bits from pipe & plane first */
	assert_pipe_enabled(dev_priv, pipe);
	assert_plane_enabled(dev_priv, plane);

2300 2301
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2302 2303
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2304 2305
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2306 2307
	I915_WRITE(reg, temp);
	I915_READ(reg);
2308 2309
	udelay(150);

2310
	/* enable CPU FDI TX and PCH FDI RX */
2311 2312
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2313 2314
	temp &= ~FDI_DP_PORT_WIDTH_MASK;
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2315 2316
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2317
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2318

2319 2320
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2321 2322
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2323 2324 2325
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2326 2327
	udelay(150);

2328
	/* Ironlake workaround, enable clock pointer after FDI enable*/
2329 2330 2331
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
		   FDI_RX_PHASE_SYNC_POINTER_EN);
2332

2333
	reg = FDI_RX_IIR(pipe);
2334
	for (tries = 0; tries < 5; tries++) {
2335
		temp = I915_READ(reg);
2336 2337 2338 2339
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if ((temp & FDI_RX_BIT_LOCK)) {
			DRM_DEBUG_KMS("FDI train 1 done.\n");
2340
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2341 2342 2343
			break;
		}
	}
2344
	if (tries == 5)
2345
		DRM_ERROR("FDI train 1 fail!\n");
2346 2347

	/* Train 2 */
2348 2349
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2350 2351
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2352
	I915_WRITE(reg, temp);
2353

2354 2355
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2356 2357
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2358
	I915_WRITE(reg, temp);
2359

2360 2361
	POSTING_READ(reg);
	udelay(150);
2362

2363
	reg = FDI_RX_IIR(pipe);
2364
	for (tries = 0; tries < 5; tries++) {
2365
		temp = I915_READ(reg);
2366 2367 2368
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
2369
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2370 2371 2372 2373
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
2374
	if (tries == 5)
2375
		DRM_ERROR("FDI train 2 fail!\n");
2376 2377

	DRM_DEBUG_KMS("FDI train done\n");
2378

2379 2380
}

2381
static const int snb_b_fdi_train_param[] = {
2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394
	FDI_LINK_TRAIN_400MV_0DB_SNB_B,
	FDI_LINK_TRAIN_400MV_6DB_SNB_B,
	FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
	FDI_LINK_TRAIN_800MV_0DB_SNB_B,
};

/* The FDI link training functions for SNB/Cougarpoint. */
static void gen6_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2395
	u32 reg, temp, i, retry;
2396

2397 2398
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2399 2400
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2401 2402
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2403 2404 2405
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2406 2407
	udelay(150);

2408
	/* enable CPU FDI TX and PCH FDI RX */
2409 2410
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2411 2412
	temp &= ~FDI_DP_PORT_WIDTH_MASK;
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2413 2414 2415 2416 2417
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	/* SNB-B */
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2418
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2419

2420 2421 2422
	I915_WRITE(FDI_RX_MISC(pipe),
		   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

2423 2424
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2425 2426 2427 2428 2429 2430 2431
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
2432 2433 2434
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2435 2436
	udelay(150);

2437
	for (i = 0; i < 4; i++) {
2438 2439
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2440 2441
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2442 2443 2444
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2445 2446
		udelay(500);

2447 2448 2449 2450 2451 2452 2453 2454 2455 2456
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_BIT_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
				DRM_DEBUG_KMS("FDI train 1 done.\n");
				break;
			}
			udelay(50);
2457
		}
2458 2459
		if (retry < 5)
			break;
2460 2461
	}
	if (i == 4)
2462
		DRM_ERROR("FDI train 1 fail!\n");
2463 2464

	/* Train 2 */
2465 2466
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2467 2468 2469 2470 2471 2472 2473
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
	if (IS_GEN6(dev)) {
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		/* SNB-B */
		temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	}
2474
	I915_WRITE(reg, temp);
2475

2476 2477
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2478 2479 2480 2481 2482 2483 2484
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_2;
	}
2485 2486 2487
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2488 2489
	udelay(150);

2490
	for (i = 0; i < 4; i++) {
2491 2492
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2493 2494
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2495 2496 2497
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2498 2499
		udelay(500);

2500 2501 2502 2503 2504 2505 2506 2507 2508 2509
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_SYMBOL_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
				DRM_DEBUG_KMS("FDI train 2 done.\n");
				break;
			}
			udelay(50);
2510
		}
2511 2512
		if (retry < 5)
			break;
2513 2514
	}
	if (i == 4)
2515
		DRM_ERROR("FDI train 2 fail!\n");
2516 2517 2518 2519

	DRM_DEBUG_KMS("FDI train done.\n");
}

2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539
/* Manual link training for Ivy Bridge A0 parts */
static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp, i;

	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

2540 2541 2542
	DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
		      I915_READ(FDI_RX_IIR(pipe)));

2543 2544 2545
	/* enable CPU FDI TX and PCH FDI RX */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2546 2547
	temp &= ~FDI_DP_PORT_WIDTH_MASK;
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2548 2549 2550 2551
	temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
	temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2552
	temp |= FDI_COMPOSITE_SYNC;
2553 2554
	I915_WRITE(reg, temp | FDI_TX_ENABLE);

2555 2556 2557
	I915_WRITE(FDI_RX_MISC(pipe),
		   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

2558 2559 2560 2561 2562
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_AUTO;
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2563
	temp |= FDI_COMPOSITE_SYNC;
2564 2565 2566 2567 2568
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(150);

2569
	for (i = 0; i < 4; i++) {
2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_BIT_LOCK ||
		    (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2586
			DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 1 fail!\n");

	/* Train 2 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE_IVB;
	temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

2611
	for (i = 0; i < 4; i++) {
2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2627
			DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
2628 2629 2630 2631 2632 2633 2634 2635 2636
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 2 fail!\n");

	DRM_DEBUG_KMS("FDI train done.\n");
}

2637
static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2638
{
2639
	struct drm_device *dev = intel_crtc->base.dev;
2640 2641
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
2642
	u32 reg, temp;
J
Jesse Barnes 已提交
2643

2644

2645
	/* enable PCH FDI RX PLL, wait warmup plus DMI latency */
2646 2647
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2648 2649
	temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2650
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2651 2652 2653
	I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);

	POSTING_READ(reg);
2654 2655 2656
	udelay(200);

	/* Switch from Rawclk to PCDclk */
2657 2658 2659 2660
	temp = I915_READ(reg);
	I915_WRITE(reg, temp | FDI_PCDCLK);

	POSTING_READ(reg);
2661 2662
	udelay(200);

2663 2664 2665 2666 2667
	/* Enable CPU FDI TX PLL, always on for Ironlake */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	if ((temp & FDI_TX_PLL_ENABLE) == 0) {
		I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2668

2669 2670
		POSTING_READ(reg);
		udelay(100);
2671
	}
2672 2673
}

2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702
static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* Switch from PCDclk to Rawclk */
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_PCDCLK);

	/* Disable CPU FDI TX PLL */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);

	/* Wait for the clocks to turn off. */
	POSTING_READ(reg);
	udelay(100);
}

2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719
static void ironlake_fdi_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* disable CPU FDI tx and PCH FDI rx */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
	POSTING_READ(reg);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(0x7 << 16);
2720
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2721 2722 2723 2724 2725 2726
	I915_WRITE(reg, temp & ~FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	/* Ironlake workaround, disable clock pointer after downing FDI */
2727 2728 2729
	if (HAS_PCH_IBX(dev)) {
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
	}
2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748

	/* still set train pattern 1 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
	/* BPC in FDI rx is consistent with that in PIPECONF */
	temp &= ~(0x07 << 16);
2749
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2750 2751 2752 2753 2754 2755
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(100);
}

2756 2757 2758 2759
static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2760
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2761 2762 2763
	unsigned long flags;
	bool pending;

2764 2765
	if (i915_reset_in_progress(&dev_priv->gpu_error) ||
	    intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2766 2767 2768 2769 2770 2771 2772 2773 2774
		return false;

	spin_lock_irqsave(&dev->event_lock, flags);
	pending = to_intel_crtc(crtc)->unpin_work != NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	return pending;
}

2775 2776
static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
{
2777
	struct drm_device *dev = crtc->dev;
2778
	struct drm_i915_private *dev_priv = dev->dev_private;
2779 2780 2781 2782

	if (crtc->fb == NULL)
		return;

2783 2784
	WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));

2785 2786 2787
	wait_event(dev_priv->pending_flip_queue,
		   !intel_crtc_has_pending_flip(crtc));

2788 2789 2790
	mutex_lock(&dev->struct_mutex);
	intel_finish_fb(crtc->fb);
	mutex_unlock(&dev->struct_mutex);
2791 2792
}

2793 2794 2795 2796 2797 2798 2799 2800
/* Program iCLKIP clock to the desired frequency */
static void lpt_program_iclkip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 divsel, phaseinc, auxdiv, phasedir = 0;
	u32 temp;

2801 2802
	mutex_lock(&dev_priv->dpio_lock);

2803 2804 2805 2806 2807 2808 2809
	/* It is necessary to ungate the pixclk gate prior to programming
	 * the divisors, and gate it back when it is done.
	 */
	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);

	/* Disable SSCCTL */
	intel_sbi_write(dev_priv, SBI_SSCCTL6,
2810 2811 2812
			intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
				SBI_SSCCTL_DISABLE,
			SBI_ICLK);
2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852

	/* 20MHz is a corner case which is out of range for the 7-bit divisor */
	if (crtc->mode.clock == 20000) {
		auxdiv = 1;
		divsel = 0x41;
		phaseinc = 0x20;
	} else {
		/* The iCLK virtual clock root frequency is in MHz,
		 * but the crtc->mode.clock in in KHz. To get the divisors,
		 * it is necessary to divide one by another, so we
		 * convert the virtual clock precision to KHz here for higher
		 * precision.
		 */
		u32 iclk_virtual_root_freq = 172800 * 1000;
		u32 iclk_pi_range = 64;
		u32 desired_divisor, msb_divisor_value, pi_value;

		desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
		msb_divisor_value = desired_divisor / iclk_pi_range;
		pi_value = desired_divisor % iclk_pi_range;

		auxdiv = 0;
		divsel = msb_divisor_value - 2;
		phaseinc = pi_value;
	}

	/* This should not happen with any sane values */
	WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
		~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
	WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
		~SBI_SSCDIVINTPHASE_INCVAL_MASK);

	DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
			crtc->mode.clock,
			auxdiv,
			divsel,
			phasedir,
			phaseinc);

	/* Program SSCDIVINTPHASE6 */
2853
	temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
2854 2855 2856 2857 2858 2859
	temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
	temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
	temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
	temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
	temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
	temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
2860
	intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
2861 2862

	/* Program SSCAUXDIV */
2863
	temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
2864 2865
	temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
	temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
2866
	intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
2867 2868

	/* Enable modulator and associated divider */
2869
	temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
2870
	temp &= ~SBI_SSCCTL_DISABLE;
2871
	intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
2872 2873 2874 2875 2876

	/* Wait for initialization time */
	udelay(24);

	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
2877 2878

	mutex_unlock(&dev_priv->dpio_lock);
2879 2880
}

2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904
static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
						enum pipe pch_transcoder)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;

	I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
		   I915_READ(HTOTAL(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
		   I915_READ(HBLANK(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
		   I915_READ(HSYNC(cpu_transcoder)));

	I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
		   I915_READ(VTOTAL(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
		   I915_READ(VBLANK(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
		   I915_READ(VSYNC(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
		   I915_READ(VSYNCSHIFT(cpu_transcoder)));
}

2905 2906 2907 2908 2909 2910 2911 2912 2913
/*
 * Enable PCH resources required for PCH ports:
 *   - PCH PLLs
 *   - FDI training & RX/TX
 *   - update transcoder timings
 *   - DP transcoding bits
 *   - transcoder
 */
static void ironlake_pch_enable(struct drm_crtc *crtc)
2914 2915 2916 2917 2918
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2919
	u32 reg, temp;
2920

2921
	assert_pch_transcoder_disabled(dev_priv, pipe);
2922

2923 2924 2925 2926 2927
	/* Write the TU size bits before fdi link training, so that error
	 * detection works. */
	I915_WRITE(FDI_RX_TUSIZE1(pipe),
		   I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);

2928
	/* For PCH output, training FDI link */
2929
	dev_priv->display.fdi_link_train(crtc);
2930

2931 2932 2933 2934
	/* XXX: pch pll's can be enabled any time before we enable the PCH
	 * transcoder, and we actually should do this to not upset any PCH
	 * transcoder that already use the clock when we share it.
	 *
D
Daniel Vetter 已提交
2935 2936 2937 2938
	 * Note that enable_shared_dpll tries to do the right thing, but
	 * get_shared_dpll unconditionally resets the pll - we need that to have
	 * the right LVDS enable sequence. */
	ironlake_enable_shared_dpll(intel_crtc);
2939

2940
	if (HAS_PCH_CPT(dev)) {
2941
		u32 sel;
2942

2943
		temp = I915_READ(PCH_DPLL_SEL);
2944 2945
		temp |= TRANS_DPLL_ENABLE(pipe);
		sel = TRANS_DPLLB_SEL(pipe);
2946
		if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
2947 2948 2949
			temp |= sel;
		else
			temp &= ~sel;
2950 2951
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
2952

2953 2954
	/* set transcoder timing, panel must allow it */
	assert_panel_unlocked(dev_priv, pipe);
2955
	ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
2956

2957
	intel_fdi_normal_train(crtc);
2958

2959 2960
	/* For PCH DP, enable TRANS_DP_CTL */
	if (HAS_PCH_CPT(dev) &&
2961 2962
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
	     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2963
		u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
2964 2965 2966
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_PORT_SEL_MASK |
2967 2968
			  TRANS_DP_SYNC_MASK |
			  TRANS_DP_BPC_MASK);
2969 2970
		temp |= (TRANS_DP_OUTPUT_ENABLE |
			 TRANS_DP_ENH_FRAMING);
2971
		temp |= bpc << 9; /* same format but at 11:9 */
2972 2973

		if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
2974
			temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
2975
		if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
2976
			temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
2977 2978 2979

		switch (intel_trans_dp_port_sel(crtc)) {
		case PCH_DP_B:
2980
			temp |= TRANS_DP_PORT_SEL_B;
2981 2982
			break;
		case PCH_DP_C:
2983
			temp |= TRANS_DP_PORT_SEL_C;
2984 2985
			break;
		case PCH_DP_D:
2986
			temp |= TRANS_DP_PORT_SEL_D;
2987 2988
			break;
		default:
2989
			BUG();
2990
		}
2991

2992
		I915_WRITE(reg, temp);
2993
	}
2994

2995
	ironlake_enable_pch_transcoder(dev_priv, pipe);
2996 2997
}

P
Paulo Zanoni 已提交
2998 2999 3000 3001 3002
static void lpt_pch_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3003
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
3004

3005
	assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
P
Paulo Zanoni 已提交
3006

3007
	lpt_program_iclkip(crtc);
P
Paulo Zanoni 已提交
3008

3009
	/* Set transcoder timing. */
3010
	ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
P
Paulo Zanoni 已提交
3011

3012
	lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
3013 3014
}

3015
static void intel_put_shared_dpll(struct intel_crtc *crtc)
3016
{
3017
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3018 3019 3020 3021 3022

	if (pll == NULL)
		return;

	if (pll->refcount == 0) {
3023
		WARN(1, "bad %s refcount\n", pll->name);
3024 3025 3026
		return;
	}

3027 3028 3029 3030 3031
	if (--pll->refcount == 0) {
		WARN_ON(pll->on);
		WARN_ON(pll->active);
	}

3032
	crtc->config.shared_dpll = DPLL_ID_PRIVATE;
3033 3034
}

3035
static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc, u32 dpll, u32 fp)
3036
{
3037 3038 3039
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
	enum intel_dpll_id i;
3040 3041

	if (pll) {
3042 3043
		DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
			      crtc->base.base.id, pll->name);
3044
		intel_put_shared_dpll(crtc);
3045 3046
	}

3047 3048
	if (HAS_PCH_IBX(dev_priv->dev)) {
		/* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3049
		i = crtc->pipe;
D
Daniel Vetter 已提交
3050
		pll = &dev_priv->shared_dplls[i];
3051

3052 3053
		DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
			      crtc->base.base.id, pll->name);
3054 3055 3056 3057

		goto found;
	}

D
Daniel Vetter 已提交
3058 3059
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		pll = &dev_priv->shared_dplls[i];
3060 3061 3062 3063 3064

		/* Only want to check enabled timings first */
		if (pll->refcount == 0)
			continue;

3065 3066
		if (dpll == (I915_READ(PCH_DPLL(pll->id)) & 0x7fffffff) &&
		    fp == I915_READ(PCH_FP0(pll->id))) {
3067
			DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
3068
				      crtc->base.base.id,
3069
				      pll->name, pll->refcount, pll->active);
3070 3071 3072 3073 3074 3075

			goto found;
		}
	}

	/* Ok no matching timings, maybe there's a free one? */
D
Daniel Vetter 已提交
3076 3077
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		pll = &dev_priv->shared_dplls[i];
3078
		if (pll->refcount == 0) {
3079 3080
			DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
				      crtc->base.base.id, pll->name);
3081 3082 3083 3084 3085 3086 3087
			goto found;
		}
	}

	return NULL;

found:
3088
	crtc->config.shared_dpll = i;
3089 3090
	DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
			 pipe_name(crtc->pipe));
3091
	if (pll->active == 0) {
3092
		DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
3093
		WARN_ON(pll->on);
3094
		assert_shared_dpll_disabled(dev_priv, pll);
3095

3096
		/* Wait for the clocks to stabilize before rewriting the regs */
3097 3098
		I915_WRITE(PCH_DPLL(pll->id), dpll & ~DPLL_VCO_ENABLE);
		POSTING_READ(PCH_DPLL(pll->id));
3099 3100
		udelay(150);

3101 3102
		I915_WRITE(PCH_FP0(pll->id), fp);
		I915_WRITE(PCH_DPLL(pll->id), dpll & ~DPLL_VCO_ENABLE);
3103 3104
	}
	pll->refcount++;
3105

3106 3107 3108
	return pll;
}

3109
static void cpt_verify_modeset(struct drm_device *dev, int pipe)
3110 3111
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3112
	int dslreg = PIPEDSL(pipe);
3113 3114 3115 3116 3117 3118
	u32 temp;

	temp = I915_READ(dslreg);
	udelay(500);
	if (wait_for(I915_READ(dslreg) != temp, 5)) {
		if (wait_for(I915_READ(dslreg) != temp, 5))
3119
			DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
3120 3121 3122
	}
}

3123 3124 3125 3126 3127 3128
static void ironlake_pfit_enable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

3129
	if (crtc->config.pch_pfit.size) {
3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143
		/* Force use of hard-coded filter coefficients
		 * as some pre-programmed values are broken,
		 * e.g. x201.
		 */
		if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
			I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
						 PF_PIPE_SEL_IVB(pipe));
		else
			I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
		I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
		I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
	}
}

3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165
static void intel_enable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
	struct intel_plane *intel_plane;

	list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
		if (intel_plane->pipe == pipe)
			intel_plane_restore(&intel_plane->base);
}

static void intel_disable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
	struct intel_plane *intel_plane;

	list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
		if (intel_plane->pipe == pipe)
			intel_plane_disable(&intel_plane->base);
}

3166 3167 3168 3169 3170
static void ironlake_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3171
	struct intel_encoder *encoder;
3172 3173 3174 3175
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	u32 temp;

3176 3177
	WARN_ON(!crtc->enabled);

3178 3179 3180 3181
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3182 3183 3184 3185

	intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
	intel_set_pch_fifo_underrun_reporting(dev, pipe, true);

3186 3187 3188 3189 3190 3191 3192 3193 3194
	intel_update_watermarks(dev);

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		temp = I915_READ(PCH_LVDS);
		if ((temp & LVDS_PORT_EN) == 0)
			I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
	}


3195
	if (intel_crtc->config.has_pch_encoder) {
3196 3197 3198
		/* Note: FDI PLL enabling _must_ be done before we enable the
		 * cpu pipes, hence this is separate from all the other fdi/pch
		 * enabling. */
3199
		ironlake_fdi_pll_enable(intel_crtc);
3200 3201 3202 3203
	} else {
		assert_fdi_tx_disabled(dev_priv, pipe);
		assert_fdi_rx_disabled(dev_priv, pipe);
	}
3204

3205 3206 3207
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);
3208 3209

	/* Enable panel fitting for LVDS */
3210
	ironlake_pfit_enable(intel_crtc);
3211

3212 3213 3214 3215 3216 3217
	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3218 3219
	intel_enable_pipe(dev_priv, pipe,
			  intel_crtc->config.has_pch_encoder);
3220
	intel_enable_plane(dev_priv, plane, pipe);
3221
	intel_enable_planes(crtc);
3222
	intel_crtc_update_cursor(crtc, true);
3223

3224
	if (intel_crtc->config.has_pch_encoder)
3225
		ironlake_pch_enable(crtc);
3226

3227
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3228
	intel_update_fbc(dev);
3229 3230
	mutex_unlock(&dev->struct_mutex);

3231 3232
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3233 3234

	if (HAS_PCH_CPT(dev))
3235
		cpt_verify_modeset(dev, intel_crtc->pipe);
3236 3237 3238 3239 3240 3241 3242 3243 3244 3245

	/*
	 * There seems to be a race in PCH platform hw (at least on some
	 * outputs) where an enabled pipe still completes any pageflip right
	 * away (as if the pipe is off) instead of waiting for vblank. As soon
	 * as the first vblank happend, everything works as expected. Hence just
	 * wait for one vblank before returning to avoid strange things
	 * happening.
	 */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
3246 3247
}

P
Paulo Zanoni 已提交
3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283
/* IPS only exists on ULT machines and is tied to pipe A. */
static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
{
	return IS_ULT(crtc->base.dev) && crtc->pipe == PIPE_A;
}

static void hsw_enable_ips(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

	if (!crtc->config.ips_enabled)
		return;

	/* We can only enable IPS after we enable a plane and wait for a vblank.
	 * We guarantee that the plane is enabled by calling intel_enable_ips
	 * only after intel_enable_plane. And intel_enable_plane already waits
	 * for a vblank, so all we need to do here is to enable the IPS bit. */
	assert_plane_enabled(dev_priv, crtc->plane);
	I915_WRITE(IPS_CTL, IPS_ENABLE);
}

static void hsw_disable_ips(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!crtc->config.ips_enabled)
		return;

	assert_plane_enabled(dev_priv, crtc->plane);
	I915_WRITE(IPS_CTL, 0);

	/* We need to wait for a vblank before we can disable the plane. */
	intel_wait_for_vblank(dev, crtc->pipe);
}

3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298
static void haswell_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

	WARN_ON(!crtc->enabled);

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3299 3300 3301 3302 3303

	intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);

3304 3305
	intel_update_watermarks(dev);

3306
	if (intel_crtc->config.has_pch_encoder)
3307
		dev_priv->display.fdi_link_train(crtc);
3308 3309 3310 3311 3312

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

3313
	intel_ddi_enable_pipe_clock(intel_crtc);
3314

3315
	/* Enable panel fitting for eDP */
3316
	ironlake_pfit_enable(intel_crtc);
3317 3318 3319 3320 3321 3322 3323

	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3324
	intel_ddi_set_pipe_settings(crtc);
3325
	intel_ddi_enable_transcoder_func(crtc);
3326

3327 3328
	intel_enable_pipe(dev_priv, pipe,
			  intel_crtc->config.has_pch_encoder);
3329
	intel_enable_plane(dev_priv, plane, pipe);
3330
	intel_enable_planes(crtc);
3331
	intel_crtc_update_cursor(crtc, true);
3332

P
Paulo Zanoni 已提交
3333 3334
	hsw_enable_ips(intel_crtc);

3335
	if (intel_crtc->config.has_pch_encoder)
P
Paulo Zanoni 已提交
3336
		lpt_pch_enable(crtc);
3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);

	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);

	/*
	 * There seems to be a race in PCH platform hw (at least on some
	 * outputs) where an enabled pipe still completes any pageflip right
	 * away (as if the pipe is off) instead of waiting for vblank. As soon
	 * as the first vblank happend, everything works as expected. Hence just
	 * wait for one vblank before returning to avoid strange things
	 * happening.
	 */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
}

3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370
static void ironlake_pfit_disable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

	/* To avoid upsetting the power well on haswell only disable the pfit if
	 * it's in use. The hw state code will make sure we get this right. */
	if (crtc->config.pch_pfit.size) {
		I915_WRITE(PF_CTL(pipe), 0);
		I915_WRITE(PF_WIN_POS(pipe), 0);
		I915_WRITE(PF_WIN_SZ(pipe), 0);
	}
}

3371 3372 3373 3374 3375
static void ironlake_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3376
	struct intel_encoder *encoder;
3377 3378
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3379
	u32 reg, temp;
3380

3381

3382 3383 3384
	if (!intel_crtc->active)
		return;

3385 3386 3387
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

3388
	intel_crtc_wait_for_pending_flips(crtc);
3389
	drm_vblank_off(dev, pipe);
3390

3391 3392
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);
3393

3394
	intel_crtc_update_cursor(crtc, false);
3395
	intel_disable_planes(crtc);
3396 3397
	intel_disable_plane(dev_priv, plane, pipe);

3398 3399 3400
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, pipe, false);

3401
	intel_disable_pipe(dev_priv, pipe);
3402

3403
	ironlake_pfit_disable(intel_crtc);
3404

3405 3406 3407
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);
3408

3409 3410
	if (intel_crtc->config.has_pch_encoder) {
		ironlake_fdi_disable(crtc);
3411

3412 3413
		ironlake_disable_pch_transcoder(dev_priv, pipe);
		intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3414

3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425
		if (HAS_PCH_CPT(dev)) {
			/* disable TRANS_DP_CTL */
			reg = TRANS_DP_CTL(pipe);
			temp = I915_READ(reg);
			temp &= ~(TRANS_DP_OUTPUT_ENABLE |
				  TRANS_DP_PORT_SEL_MASK);
			temp |= TRANS_DP_PORT_SEL_NONE;
			I915_WRITE(reg, temp);

			/* disable DPLL_SEL */
			temp = I915_READ(PCH_DPLL_SEL);
3426
			temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
3427
			I915_WRITE(PCH_DPLL_SEL, temp);
3428
		}
3429

3430
		/* disable PCH DPLL */
D
Daniel Vetter 已提交
3431
		intel_disable_shared_dpll(intel_crtc);
3432

3433 3434
		ironlake_fdi_pll_disable(intel_crtc);
	}
3435

3436
	intel_crtc->active = false;
3437
	intel_update_watermarks(dev);
3438 3439

	mutex_lock(&dev->struct_mutex);
3440
	intel_update_fbc(dev);
3441
	mutex_unlock(&dev->struct_mutex);
3442
}
3443

3444
static void haswell_crtc_disable(struct drm_crtc *crtc)
3445
{
3446 3447
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3448
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3449 3450 3451
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3452
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
3453

3454 3455 3456 3457 3458 3459 3460 3461 3462
	if (!intel_crtc->active)
		return;

	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);

R
Rodrigo Vivi 已提交
3463
	/* FBC must be disabled before disabling the plane on HSW. */
3464 3465 3466
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);

P
Paulo Zanoni 已提交
3467 3468
	hsw_disable_ips(intel_crtc);

3469
	intel_crtc_update_cursor(crtc, false);
3470
	intel_disable_planes(crtc);
R
Rodrigo Vivi 已提交
3471 3472
	intel_disable_plane(dev_priv, plane, pipe);

3473 3474
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
3475 3476
	intel_disable_pipe(dev_priv, pipe);

3477
	intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
3478

3479
	ironlake_pfit_disable(intel_crtc);
3480

3481
	intel_ddi_disable_pipe_clock(intel_crtc);
3482 3483 3484 3485 3486

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);

3487
	if (intel_crtc->config.has_pch_encoder) {
3488
		lpt_disable_pch_transcoder(dev_priv);
3489
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3490
		intel_ddi_fdi_disable(crtc);
3491
	}
3492 3493 3494 3495 3496 3497 3498 3499 3500

	intel_crtc->active = false;
	intel_update_watermarks(dev);

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);
}

3501 3502 3503
static void ironlake_crtc_off(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
D
Daniel Vetter 已提交
3504
	intel_put_shared_dpll(intel_crtc);
3505 3506
}

3507 3508 3509 3510 3511
static void haswell_crtc_off(struct drm_crtc *crtc)
{
	intel_ddi_put_crtc_pll(crtc);
}

3512 3513 3514
static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
{
	if (!enable && intel_crtc->overlay) {
3515
		struct drm_device *dev = intel_crtc->base.dev;
3516
		struct drm_i915_private *dev_priv = dev->dev_private;
3517

3518
		mutex_lock(&dev->struct_mutex);
3519 3520 3521
		dev_priv->mm.interruptible = false;
		(void) intel_overlay_switch_off(intel_crtc->overlay);
		dev_priv->mm.interruptible = true;
3522
		mutex_unlock(&dev->struct_mutex);
3523 3524
	}

3525 3526 3527
	/* Let userspace switch the overlay on again. In most cases userspace
	 * has to recompute where to put it anyway.
	 */
3528 3529
}

3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553
/**
 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
 * cursor plane briefly if not already running after enabling the display
 * plane.
 * This workaround avoids occasional blank screens when self refresh is
 * enabled.
 */
static void
g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	u32 cntl = I915_READ(CURCNTR(pipe));

	if ((cntl & CURSOR_MODE) == 0) {
		u32 fw_bcl_self = I915_READ(FW_BLC_SELF);

		I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
		I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
		intel_wait_for_vblank(dev_priv->dev, pipe);
		I915_WRITE(CURCNTR(pipe), cntl);
		I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
		I915_WRITE(FW_BLC_SELF, fw_bcl_self);
	}
}

3554 3555 3556 3557 3558 3559
static void i9xx_pfit_enable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc_config *pipe_config = &crtc->config;

3560
	if (!crtc->config.gmch_pfit.control)
3561 3562 3563
		return;

	/*
3564 3565
	 * The panel fitter should only be adjusted whilst the pipe is disabled,
	 * according to register description and PRM.
3566
	 */
3567 3568
	WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
	assert_pipe_disabled(dev_priv, crtc->pipe);
3569

3570 3571
	I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
	I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
3572 3573 3574 3575

	/* Border color in case we don't scale up to the full screen. Black by
	 * default, change to something else for debugging. */
	I915_WRITE(BCLRPAT(crtc->pipe), 0);
3576 3577
}

3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610
static void valleyview_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

	WARN_ON(!crtc->enabled);

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
	intel_update_watermarks(dev);

	mutex_lock(&dev_priv->dpio_lock);

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);

	intel_enable_pll(dev_priv, pipe);

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

	/* VLV wants encoder enabling _before_ the pipe is up. */
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);

3611 3612 3613
	/* Enable panel fitting for eDP */
	i9xx_pfit_enable(intel_crtc);

3614 3615
	intel_crtc_load_lut(crtc);

3616 3617
	intel_enable_pipe(dev_priv, pipe, false);
	intel_enable_plane(dev_priv, plane, pipe);
3618
	intel_enable_planes(crtc);
3619
	intel_crtc_update_cursor(crtc, true);
3620

3621 3622
	intel_update_fbc(dev);

3623 3624 3625
	mutex_unlock(&dev_priv->dpio_lock);
}

3626
static void i9xx_crtc_enable(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
3627 3628 3629 3630
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3631
	struct intel_encoder *encoder;
J
Jesse Barnes 已提交
3632
	int pipe = intel_crtc->pipe;
3633
	int plane = intel_crtc->plane;
J
Jesse Barnes 已提交
3634

3635 3636
	WARN_ON(!crtc->enabled);

3637 3638 3639 3640
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3641 3642
	intel_update_watermarks(dev);

3643
	intel_enable_pll(dev_priv, pipe);
3644 3645 3646 3647 3648

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

3649 3650 3651
	/* Enable panel fitting for LVDS */
	i9xx_pfit_enable(intel_crtc);

3652 3653
	intel_crtc_load_lut(crtc);

3654
	intel_enable_pipe(dev_priv, pipe, false);
3655
	intel_enable_plane(dev_priv, plane, pipe);
3656
	intel_enable_planes(crtc);
3657
	/* The fixup needs to happen before cursor is enabled */
3658 3659
	if (IS_G4X(dev))
		g4x_fixup_plane(dev_priv, pipe);
3660
	intel_crtc_update_cursor(crtc, true);
J
Jesse Barnes 已提交
3661

3662 3663
	/* Give the overlay scaler a chance to enable if it's on this pipe */
	intel_crtc_dpms_overlay(intel_crtc, true);
3664

3665 3666
	intel_update_fbc(dev);

3667 3668
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3669
}
J
Jesse Barnes 已提交
3670

3671 3672 3673 3674 3675
static void i9xx_pfit_disable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

3676 3677
	if (!crtc->config.gmch_pfit.control)
		return;
3678

3679
	assert_pipe_disabled(dev_priv, crtc->pipe);
3680

3681 3682 3683
	DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
			 I915_READ(PFIT_CONTROL));
	I915_WRITE(PFIT_CONTROL, 0);
3684 3685
}

3686 3687 3688 3689 3690
static void i9xx_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3691
	struct intel_encoder *encoder;
3692 3693
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3694

3695 3696 3697
	if (!intel_crtc->active)
		return;

3698 3699 3700
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

3701
	/* Give the overlay scaler a chance to disable if it's on this pipe */
3702 3703
	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);
3704

3705 3706
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);
J
Jesse Barnes 已提交
3707

3708 3709
	intel_crtc_dpms_overlay(intel_crtc, false);
	intel_crtc_update_cursor(crtc, false);
3710
	intel_disable_planes(crtc);
3711
	intel_disable_plane(dev_priv, plane, pipe);
3712

3713
	intel_disable_pipe(dev_priv, pipe);
3714

3715
	i9xx_pfit_disable(intel_crtc);
3716

3717 3718 3719 3720
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);

3721
	intel_disable_pll(dev_priv, pipe);
3722

3723
	intel_crtc->active = false;
3724 3725
	intel_update_fbc(dev);
	intel_update_watermarks(dev);
3726 3727
}

3728 3729 3730 3731
static void i9xx_crtc_off(struct drm_crtc *crtc)
{
}

3732 3733
static void intel_crtc_update_sarea(struct drm_crtc *crtc,
				    bool enabled)
3734 3735 3736 3737 3738
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
J
Jesse Barnes 已提交
3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	switch (pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	default:
3757
		DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
J
Jesse Barnes 已提交
3758 3759 3760 3761
		break;
	}
}

3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782
/**
 * Sets the power management mode of the pipe and plane.
 */
void intel_crtc_update_dpms(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	bool enable = false;

	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		enable |= intel_encoder->connectors_active;

	if (enable)
		dev_priv->display.crtc_enable(crtc);
	else
		dev_priv->display.crtc_disable(crtc);

	intel_crtc_update_sarea(crtc, enable);
}

3783 3784 3785
static void intel_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
3786
	struct drm_connector *connector;
3787
	struct drm_i915_private *dev_priv = dev->dev_private;
3788
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3789

3790 3791 3792 3793
	/* crtc should still be enabled when we disable it. */
	WARN_ON(!crtc->enabled);

	dev_priv->display.crtc_disable(crtc);
3794
	intel_crtc->eld_vld = false;
3795
	intel_crtc_update_sarea(crtc, false);
3796 3797
	dev_priv->display.off(crtc);

3798 3799
	assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
	assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
3800 3801 3802

	if (crtc->fb) {
		mutex_lock(&dev->struct_mutex);
3803
		intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
3804
		mutex_unlock(&dev->struct_mutex);
3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817
		crtc->fb = NULL;
	}

	/* Update computed state. */
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		if (connector->encoder->crtc != crtc)
			continue;

		connector->dpms = DRM_MODE_DPMS_OFF;
		to_intel_encoder(connector->encoder)->connectors_active = false;
3818 3819 3820
	}
}

3821
void intel_modeset_disable(struct drm_device *dev)
J
Jesse Barnes 已提交
3822
{
3823 3824 3825 3826 3827 3828
	struct drm_crtc *crtc;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (crtc->enabled)
			intel_crtc_disable(crtc);
	}
J
Jesse Barnes 已提交
3829 3830
}

C
Chris Wilson 已提交
3831
void intel_encoder_destroy(struct drm_encoder *encoder)
3832
{
3833
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
C
Chris Wilson 已提交
3834 3835 3836

	drm_encoder_cleanup(encoder);
	kfree(intel_encoder);
3837 3838
}

3839 3840 3841 3842
/* Simple dpms helper for encodres with just one connector, no cloning and only
 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
 * state of the entire output pipe. */
void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3843
{
3844 3845 3846
	if (mode == DRM_MODE_DPMS_ON) {
		encoder->connectors_active = true;

3847
		intel_crtc_update_dpms(encoder->base.crtc);
3848 3849 3850
	} else {
		encoder->connectors_active = false;

3851
		intel_crtc_update_dpms(encoder->base.crtc);
3852
	}
J
Jesse Barnes 已提交
3853 3854
}

3855 3856
/* Cross check the actual hw state with our own modeset state tracking (and it's
 * internal consistency). */
3857
static void intel_connector_check_state(struct intel_connector *connector)
J
Jesse Barnes 已提交
3858
{
3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887
	if (connector->get_hw_state(connector)) {
		struct intel_encoder *encoder = connector->encoder;
		struct drm_crtc *crtc;
		bool encoder_enabled;
		enum pipe pipe;

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base));

		WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
		     "wrong connector dpms state\n");
		WARN(connector->base.encoder != &encoder->base,
		     "active connector not linked to encoder\n");
		WARN(!encoder->connectors_active,
		     "encoder->connectors_active not set\n");

		encoder_enabled = encoder->get_hw_state(encoder, &pipe);
		WARN(!encoder_enabled, "encoder not enabled\n");
		if (WARN_ON(!encoder->base.crtc))
			return;

		crtc = encoder->base.crtc;

		WARN(!crtc->enabled, "crtc not enabled\n");
		WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
		WARN(pipe != to_intel_crtc(crtc)->pipe,
		     "encoder active on the wrong pipe\n");
	}
J
Jesse Barnes 已提交
3888 3889
}

3890 3891 3892
/* Even simpler default implementation, if there's really no special case to
 * consider. */
void intel_connector_dpms(struct drm_connector *connector, int mode)
J
Jesse Barnes 已提交
3893
{
3894
	struct intel_encoder *encoder = intel_attached_encoder(connector);
3895

3896 3897 3898
	/* All the simple cases only support two dpms states. */
	if (mode != DRM_MODE_DPMS_ON)
		mode = DRM_MODE_DPMS_OFF;
3899

3900 3901 3902 3903 3904 3905 3906 3907 3908
	if (mode == connector->dpms)
		return;

	connector->dpms = mode;

	/* Only need to change hw state when actually enabled */
	if (encoder->base.crtc)
		intel_encoder_dpms(encoder, mode);
	else
3909
		WARN_ON(encoder->connectors_active != false);
3910

3911
	intel_modeset_check_state(connector->dev);
J
Jesse Barnes 已提交
3912 3913
}

3914 3915 3916 3917
/* Simple connector->get_hw_state implementation for encoders that support only
 * one connector and no cloning and hence the encoder state determines the state
 * of the connector. */
bool intel_connector_get_hw_state(struct intel_connector *connector)
C
Chris Wilson 已提交
3918
{
3919
	enum pipe pipe = 0;
3920
	struct intel_encoder *encoder = connector->encoder;
C
Chris Wilson 已提交
3921

3922
	return encoder->get_hw_state(encoder, &pipe);
C
Chris Wilson 已提交
3923 3924
}

3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965
static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);

	DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
		      pipe_name(pipe), pipe_config->fdi_lanes);
	if (pipe_config->fdi_lanes > 4) {
		DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
			      pipe_name(pipe), pipe_config->fdi_lanes);
		return false;
	}

	if (IS_HASWELL(dev)) {
		if (pipe_config->fdi_lanes > 2) {
			DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
				      pipe_config->fdi_lanes);
			return false;
		} else {
			return true;
		}
	}

	if (INTEL_INFO(dev)->num_pipes == 2)
		return true;

	/* Ivybridge 3 pipe is really complicated */
	switch (pipe) {
	case PIPE_A:
		return true;
	case PIPE_B:
		if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
		    pipe_config->fdi_lanes > 2) {
			DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
				      pipe_name(pipe), pipe_config->fdi_lanes);
			return false;
		}
		return true;
	case PIPE_C:
3966
		if (!pipe_has_enabled_pch(pipe_B_crtc) ||
3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982
		    pipe_B_crtc->config.fdi_lanes <= 2) {
			if (pipe_config->fdi_lanes > 2) {
				DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
					      pipe_name(pipe), pipe_config->fdi_lanes);
				return false;
			}
		} else {
			DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
			return false;
		}
		return true;
	default:
		BUG();
	}
}

3983 3984 3985
#define RETRY 1
static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
				       struct intel_crtc_config *pipe_config)
3986
{
3987
	struct drm_device *dev = intel_crtc->base.dev;
3988
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
3989
	int lane, link_bw, fdi_dotclock;
3990
	bool setup_ok, needs_recompute = false;
3991

3992
retry:
3993 3994 3995 3996 3997 3998 3999 4000 4001
	/* FDI is a binary signal running at ~2.7GHz, encoding
	 * each output octet as 10 bits. The actual frequency
	 * is stored as a divider into a 100MHz clock, and the
	 * mode pixel clock is stored in units of 1KHz.
	 * Hence the bw of each lane in terms of the mode signal
	 * is:
	 */
	link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;

4002
	fdi_dotclock = adjusted_mode->clock;
4003
	fdi_dotclock /= pipe_config->pixel_multiplier;
4004 4005

	lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
4006 4007 4008 4009
					   pipe_config->pipe_bpp);

	pipe_config->fdi_lanes = lane;

4010
	intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
4011
			       link_bw, &pipe_config->fdi_m_n);
4012

4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028
	setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
					    intel_crtc->pipe, pipe_config);
	if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
		pipe_config->pipe_bpp -= 2*3;
		DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
			      pipe_config->pipe_bpp);
		needs_recompute = true;
		pipe_config->bw_constrained = true;

		goto retry;
	}

	if (needs_recompute)
		return RETRY;

	return setup_ok ? 0 : -EINVAL;
4029 4030
}

P
Paulo Zanoni 已提交
4031 4032 4033
static void hsw_compute_ips_config(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config)
{
4034 4035
	pipe_config->ips_enabled = i915_enable_ips &&
				   hsw_crtc_supports_ips(crtc) &&
P
Paulo Zanoni 已提交
4036 4037 4038
				   pipe_config->pipe_bpp == 24;
}

4039
static int intel_crtc_compute_config(struct intel_crtc *crtc,
4040
				     struct intel_crtc_config *pipe_config)
J
Jesse Barnes 已提交
4041
{
4042
	struct drm_device *dev = crtc->base.dev;
4043
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
4044

4045
	if (HAS_PCH_SPLIT(dev)) {
4046
		/* FDI link clock is fixed at 2.7G */
4047 4048
		if (pipe_config->requested_mode.clock * 3
		    > IRONLAKE_FDI_FREQ * 4)
4049
			return -EINVAL;
4050
	}
4051

4052 4053 4054
	/* All interlaced capable intel hw wants timings in frames. Note though
	 * that intel_lvds_mode_fixup does some funny tricks with the crtc
	 * timings, so we need to be careful not to clobber these.*/
4055
	if (!pipe_config->timings_set)
4056
		drm_mode_set_crtcinfo(adjusted_mode, 0);
4057

4058 4059
	/* Cantiga+ cannot handle modes with a hsync front porch of 0.
	 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
4060 4061 4062
	 */
	if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
		adjusted_mode->hsync_start == adjusted_mode->hdisplay)
4063
		return -EINVAL;
4064

4065
	if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
4066
		pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
4067
	} else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
4068 4069 4070 4071 4072
		/* only a 8bpc pipe, with 6bpc dither through the panel fitter
		 * for lvds. */
		pipe_config->pipe_bpp = 8*3;
	}

P
Paulo Zanoni 已提交
4073
	if (IS_HASWELL(dev))
4074 4075 4076 4077 4078 4079
		hsw_compute_ips_config(crtc, pipe_config);

	/* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
	 * clock survives for now. */
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		pipe_config->shared_dpll = crtc->config.shared_dpll;
P
Paulo Zanoni 已提交
4080

4081
	if (pipe_config->has_pch_encoder)
4082
		return ironlake_fdi_compute_config(crtc, pipe_config);
4083

4084
	return 0;
J
Jesse Barnes 已提交
4085 4086
}

J
Jesse Barnes 已提交
4087 4088 4089 4090 4091
static int valleyview_get_display_clock_speed(struct drm_device *dev)
{
	return 400000; /* FIXME */
}

4092 4093 4094 4095
static int i945_get_display_clock_speed(struct drm_device *dev)
{
	return 400000;
}
J
Jesse Barnes 已提交
4096

4097
static int i915_get_display_clock_speed(struct drm_device *dev)
J
Jesse Barnes 已提交
4098
{
4099 4100
	return 333000;
}
J
Jesse Barnes 已提交
4101

4102 4103 4104 4105
static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
{
	return 200000;
}
J
Jesse Barnes 已提交
4106

4107 4108 4109
static int i915gm_get_display_clock_speed(struct drm_device *dev)
{
	u16 gcfgc = 0;
J
Jesse Barnes 已提交
4110

4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121
	pci_read_config_word(dev->pdev, GCFGC, &gcfgc);

	if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
		return 133000;
	else {
		switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
		case GC_DISPLAY_CLOCK_333_MHZ:
			return 333000;
		default:
		case GC_DISPLAY_CLOCK_190_200_MHZ:
			return 190000;
J
Jesse Barnes 已提交
4122
		}
4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143
	}
}

static int i865_get_display_clock_speed(struct drm_device *dev)
{
	return 266000;
}

static int i855_get_display_clock_speed(struct drm_device *dev)
{
	u16 hpllcc = 0;
	/* Assume that the hardware is in the high speed state.  This
	 * should be the default.
	 */
	switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
	case GC_CLOCK_133_200:
	case GC_CLOCK_100_200:
		return 200000;
	case GC_CLOCK_166_250:
		return 250000;
	case GC_CLOCK_100_133:
J
Jesse Barnes 已提交
4144
		return 133000;
4145
	}
J
Jesse Barnes 已提交
4146

4147 4148 4149
	/* Shouldn't happen */
	return 0;
}
J
Jesse Barnes 已提交
4150

4151 4152 4153
static int i830_get_display_clock_speed(struct drm_device *dev)
{
	return 133000;
J
Jesse Barnes 已提交
4154 4155
}

4156
static void
4157
intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
4158
{
4159 4160
	while (*num > DATA_LINK_M_N_MASK ||
	       *den > DATA_LINK_M_N_MASK) {
4161 4162 4163 4164 4165
		*num >>= 1;
		*den >>= 1;
	}
}

4166 4167 4168 4169 4170 4171 4172 4173
static void compute_m_n(unsigned int m, unsigned int n,
			uint32_t *ret_m, uint32_t *ret_n)
{
	*ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
	*ret_m = div_u64((uint64_t) m * *ret_n, n);
	intel_reduce_m_n_ratio(ret_m, ret_n);
}

4174 4175 4176 4177
void
intel_link_compute_m_n(int bits_per_pixel, int nlanes,
		       int pixel_clock, int link_clock,
		       struct intel_link_m_n *m_n)
4178
{
4179
	m_n->tu = 64;
4180 4181 4182 4183 4184 4185 4186

	compute_m_n(bits_per_pixel * pixel_clock,
		    link_clock * nlanes * 8,
		    &m_n->gmch_m, &m_n->gmch_n);

	compute_m_n(pixel_clock, link_clock,
		    &m_n->link_m, &m_n->link_n);
4187 4188
}

4189 4190
static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
{
4191 4192
	if (i915_panel_use_ssc >= 0)
		return i915_panel_use_ssc != 0;
4193
	return dev_priv->vbt.lvds_use_ssc
4194
		&& !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
4195 4196
}

4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218
static int vlv_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk = 27000; /* for DP & HDMI */

	return 100000; /* only one validated so far */

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
		refclk = 96000;
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		if (intel_panel_use_ssc(dev_priv))
			refclk = 100000;
		else
			refclk = 96000;
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
		refclk = 100000;
	}

	return refclk;
}

4219 4220 4221 4222 4223 4224
static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk;

4225 4226 4227
	if (IS_VALLEYVIEW(dev)) {
		refclk = vlv_get_refclk(crtc);
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4228
	    intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4229
		refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
			      refclk / 1000);
	} else if (!IS_GEN2(dev)) {
		refclk = 96000;
	} else {
		refclk = 48000;
	}

	return refclk;
}

4241 4242 4243 4244 4245 4246 4247 4248 4249 4250
static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
{
	return (1 << dpll->n) << 16 | dpll->m1 << 8 | dpll->m2;
}

static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
{
	return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
}

4251
static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
4252 4253
				     intel_clock_t *reduced_clock)
{
4254
	struct drm_device *dev = crtc->base.dev;
4255
	struct drm_i915_private *dev_priv = dev->dev_private;
4256
	int pipe = crtc->pipe;
4257 4258 4259
	u32 fp, fp2 = 0;

	if (IS_PINEVIEW(dev)) {
4260
		fp = pnv_dpll_compute_fp(&crtc->config.dpll);
4261
		if (reduced_clock)
4262
			fp2 = pnv_dpll_compute_fp(reduced_clock);
4263
	} else {
4264
		fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
4265
		if (reduced_clock)
4266
			fp2 = i9xx_dpll_compute_fp(reduced_clock);
4267 4268 4269 4270
	}

	I915_WRITE(FP0(pipe), fp);

4271 4272
	crtc->lowfreq_avail = false;
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4273 4274
	    reduced_clock && i915_powersave) {
		I915_WRITE(FP1(pipe), fp2);
4275
		crtc->lowfreq_avail = true;
4276 4277 4278 4279 4280
	} else {
		I915_WRITE(FP1(pipe), fp);
	}
}

4281 4282 4283 4284 4285 4286 4287 4288
static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
{
	u32 reg_val;

	/*
	 * PLLB opamp always calibrates to max value of 0x3f, force enable it
	 * and set it to a reasonable value instead.
	 */
4289
	reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
4290 4291
	reg_val &= 0xffffff00;
	reg_val |= 0x00000030;
4292
	vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
4293

4294
	reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
4295 4296
	reg_val &= 0x8cffffff;
	reg_val = 0x8c000000;
4297
	vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
4298

4299
	reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
4300
	reg_val &= 0xffffff00;
4301
	vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
4302

4303
	reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
4304 4305
	reg_val &= 0x00ffffff;
	reg_val |= 0xb0000000;
4306
	vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
4307 4308
}

4309 4310 4311 4312 4313 4314 4315
static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
					 struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

4316 4317 4318 4319
	I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
	I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
	I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
	I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335
}

static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
					 struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;
	enum transcoder transcoder = crtc->config.cpu_transcoder;

	if (INTEL_INFO(dev)->gen >= 5) {
		I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
		I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
		I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
		I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
	} else {
4336 4337 4338 4339
		I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
		I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
		I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
		I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
4340 4341 4342
	}
}

4343 4344 4345 4346 4347 4348 4349 4350
static void intel_dp_set_m_n(struct intel_crtc *crtc)
{
	if (crtc->config.has_pch_encoder)
		intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
	else
		intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
}

4351
static void vlv_update_pll(struct intel_crtc *crtc)
4352
{
4353
	struct drm_device *dev = crtc->base.dev;
4354
	struct drm_i915_private *dev_priv = dev->dev_private;
4355
	struct intel_encoder *encoder;
4356
	int pipe = crtc->pipe;
4357
	u32 dpll, mdiv;
4358
	u32 bestn, bestm1, bestm2, bestp1, bestp2;
4359
	bool is_hdmi;
4360
	u32 coreclk, reg_val, dpll_md;
4361

4362 4363
	mutex_lock(&dev_priv->dpio_lock);

4364
	is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
4365

4366 4367 4368 4369 4370
	bestn = crtc->config.dpll.n;
	bestm1 = crtc->config.dpll.m1;
	bestm2 = crtc->config.dpll.m2;
	bestp1 = crtc->config.dpll.p1;
	bestp2 = crtc->config.dpll.p2;
4371

4372 4373 4374 4375 4376 4377 4378
	/* See eDP HDMI DPIO driver vbios notes doc */

	/* PLL B needs special handling */
	if (pipe)
		vlv_pllb_recal_opamp(dev_priv);

	/* Set up Tx target for periodic Rcomp update */
4379
	vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
4380 4381

	/* Disable target IRef on PLL */
4382
	reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
4383
	reg_val &= 0x00ffffff;
4384
	vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
4385 4386

	/* Disable fast lock */
4387
	vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
4388 4389

	/* Set idtafcrecal before PLL is enabled */
4390 4391 4392 4393
	mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
	mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
	mdiv |= ((bestn << DPIO_N_SHIFT));
	mdiv |= (1 << DPIO_K_SHIFT);
4394 4395 4396 4397 4398 4399 4400

	/*
	 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
	 * but we don't support that).
	 * Note: don't use the DAC post divider as it seems unstable.
	 */
	mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
4401
	vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4402

4403
	mdiv |= DPIO_ENABLE_CALIBRATION;
4404
	vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4405

4406
	/* Set HBR and RBR LPF coefficients */
4407
	if (crtc->config.port_clock == 162000 ||
4408
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
4409
		vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
4410 4411
				 0x005f0021);
	else
4412
		vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
4413 4414 4415 4416 4417 4418
				 0x00d0000f);

	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
		/* Use SSC source */
		if (!pipe)
4419
			vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4420 4421
					 0x0df40000);
		else
4422
			vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4423 4424 4425 4426
					 0x0df70000);
	} else { /* HDMI or VGA */
		/* Use bend source */
		if (!pipe)
4427
			vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4428 4429
					 0x0df70000);
		else
4430
			vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4431 4432
					 0x0df40000);
	}
4433

4434
	coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
4435 4436 4437 4438
	coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
		coreclk |= 0x01000000;
4439
	vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
4440

4441
	vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
4442

4443 4444 4445
	for_each_encoder_on_crtc(dev, &crtc->base, encoder)
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);
4446

4447 4448 4449 4450 4451
	/* Enable DPIO clock input */
	dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
		DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
	if (pipe)
		dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
4452

4453
	dpll |= DPLL_VCO_ENABLE;
4454 4455 4456
	I915_WRITE(DPLL(pipe), dpll);
	POSTING_READ(DPLL(pipe));
	udelay(150);
4457

4458 4459 4460
	if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
		DRM_ERROR("DPLL %d failed to lock\n", pipe);

4461 4462
	dpll_md = (crtc->config.pixel_multiplier - 1)
		<< DPLL_MD_UDI_MULTIPLIER_SHIFT;
4463 4464
	I915_WRITE(DPLL_MD(pipe), dpll_md);
	POSTING_READ(DPLL_MD(pipe));
4465

4466 4467
	if (crtc->config.has_dp_encoder)
		intel_dp_set_m_n(crtc);
4468 4469

	mutex_unlock(&dev_priv->dpio_lock);
4470 4471
}

4472 4473
static void i9xx_update_pll(struct intel_crtc *crtc,
			    intel_clock_t *reduced_clock,
4474 4475
			    int num_connectors)
{
4476
	struct drm_device *dev = crtc->base.dev;
4477
	struct drm_i915_private *dev_priv = dev->dev_private;
4478
	struct intel_encoder *encoder;
4479
	int pipe = crtc->pipe;
4480 4481
	u32 dpll;
	bool is_sdvo;
4482
	struct dpll *clock = &crtc->config.dpll;
4483

4484
	i9xx_update_pll_dividers(crtc, reduced_clock);
4485

4486 4487
	is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
		intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
4488 4489 4490

	dpll = DPLL_VGA_MODE_DIS;

4491
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
4492 4493 4494
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
4495

4496
	if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
4497 4498
		dpll |= (crtc->config.pixel_multiplier - 1)
			<< SDVO_MULTIPLIER_SHIFT_HIRES;
4499
	}
4500 4501 4502 4503

	if (is_sdvo)
		dpll |= DPLL_DVO_HIGH_SPEED;

4504
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531
		dpll |= DPLL_DVO_HIGH_SPEED;

	/* compute bitmask from p1 value */
	if (IS_PINEVIEW(dev))
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
	else {
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (IS_G4X(dev) && reduced_clock)
			dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
	}
	switch (clock->p2) {
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
	}
	if (INTEL_INFO(dev)->gen >= 4)
		dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);

4532
	if (crtc->config.sdvo_tv_clock)
4533
		dpll |= PLL_REF_INPUT_TVCLKINBC;
4534
	else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4535 4536 4537 4538 4539 4540 4541 4542 4543 4544
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
	I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
	POSTING_READ(DPLL(pipe));
	udelay(150);

4545
	for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4546 4547
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);
4548

4549 4550
	if (crtc->config.has_dp_encoder)
		intel_dp_set_m_n(crtc);
4551 4552 4553 4554 4555 4556 4557 4558

	I915_WRITE(DPLL(pipe), dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(DPLL(pipe));
	udelay(150);

	if (INTEL_INFO(dev)->gen >= 4) {
4559 4560
		u32 dpll_md = (crtc->config.pixel_multiplier - 1)
			<< DPLL_MD_UDI_MULTIPLIER_SHIFT;
4561
		I915_WRITE(DPLL_MD(pipe), dpll_md);
4562 4563 4564 4565 4566 4567 4568 4569 4570 4571
	} else {
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
		I915_WRITE(DPLL(pipe), dpll);
	}
}

4572 4573
static void i8xx_update_pll(struct intel_crtc *crtc,
			    intel_clock_t *reduced_clock,
4574 4575
			    int num_connectors)
{
4576
	struct drm_device *dev = crtc->base.dev;
4577
	struct drm_i915_private *dev_priv = dev->dev_private;
4578
	struct intel_encoder *encoder;
4579
	int pipe = crtc->pipe;
4580
	u32 dpll;
4581
	struct dpll *clock = &crtc->config.dpll;
4582

4583
	i9xx_update_pll_dividers(crtc, reduced_clock);
4584

4585 4586
	dpll = DPLL_VGA_MODE_DIS;

4587
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
4588 4589 4590 4591 4592 4593 4594 4595 4596 4597
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
	} else {
		if (clock->p1 == 2)
			dpll |= PLL_P1_DIVIDE_BY_TWO;
		else
			dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (clock->p2 == 4)
			dpll |= PLL_P2_DIVIDE_BY_4;
	}

4598
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4599 4600 4601 4602 4603 4604 4605 4606 4607 4608
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
	I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
	POSTING_READ(DPLL(pipe));
	udelay(150);

4609
	for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4610 4611
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);
4612

4613 4614 4615 4616 4617 4618
	I915_WRITE(DPLL(pipe), dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(DPLL(pipe));
	udelay(150);

4619 4620 4621 4622 4623 4624 4625 4626
	/* The pixel multiplier can only be updated once the
	 * DPLL is enabled and the clocks are stable.
	 *
	 * So write it again.
	 */
	I915_WRITE(DPLL(pipe), dpll);
}

4627
static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
4628 4629 4630 4631
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_crtc->pipe;
4632
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
4633 4634 4635
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
4636 4637 4638 4639 4640 4641
	uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;

	/* We need to be careful not to changed the adjusted mode, for otherwise
	 * the hw state checker will get angry at the mismatch. */
	crtc_vtotal = adjusted_mode->crtc_vtotal;
	crtc_vblank_end = adjusted_mode->crtc_vblank_end;
4642 4643 4644

	if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
		/* the chip adds 2 halflines automatically */
4645 4646
		crtc_vtotal -= 1;
		crtc_vblank_end -= 1;
4647 4648 4649 4650 4651 4652 4653
		vsyncshift = adjusted_mode->crtc_hsync_start
			     - adjusted_mode->crtc_htotal / 2;
	} else {
		vsyncshift = 0;
	}

	if (INTEL_INFO(dev)->gen > 3)
4654
		I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
4655

4656
	I915_WRITE(HTOTAL(cpu_transcoder),
4657 4658
		   (adjusted_mode->crtc_hdisplay - 1) |
		   ((adjusted_mode->crtc_htotal - 1) << 16));
4659
	I915_WRITE(HBLANK(cpu_transcoder),
4660 4661
		   (adjusted_mode->crtc_hblank_start - 1) |
		   ((adjusted_mode->crtc_hblank_end - 1) << 16));
4662
	I915_WRITE(HSYNC(cpu_transcoder),
4663 4664 4665
		   (adjusted_mode->crtc_hsync_start - 1) |
		   ((adjusted_mode->crtc_hsync_end - 1) << 16));

4666
	I915_WRITE(VTOTAL(cpu_transcoder),
4667
		   (adjusted_mode->crtc_vdisplay - 1) |
4668
		   ((crtc_vtotal - 1) << 16));
4669
	I915_WRITE(VBLANK(cpu_transcoder),
4670
		   (adjusted_mode->crtc_vblank_start - 1) |
4671
		   ((crtc_vblank_end - 1) << 16));
4672
	I915_WRITE(VSYNC(cpu_transcoder),
4673 4674 4675
		   (adjusted_mode->crtc_vsync_start - 1) |
		   ((adjusted_mode->crtc_vsync_end - 1) << 16));

4676 4677 4678 4679 4680 4681 4682 4683
	/* Workaround: when the EDP input selection is B, the VTOTAL_B must be
	 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
	 * documented on the DDI_FUNC_CTL register description, EDP Input Select
	 * bits. */
	if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
	    (pipe == PIPE_B || pipe == PIPE_C))
		I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));

4684 4685 4686 4687 4688 4689 4690
	/* pipesrc controls the size that is scaled from, which should
	 * always be the user's requested size.
	 */
	I915_WRITE(PIPESRC(pipe),
		   ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
}

4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729
static void intel_get_pipe_timings(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
	uint32_t tmp;

	tmp = I915_READ(HTOTAL(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(HBLANK(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(HSYNC(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;

	tmp = I915_READ(VTOTAL(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(VBLANK(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(VSYNC(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;

	if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
		pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
		pipe_config->adjusted_mode.crtc_vtotal += 1;
		pipe_config->adjusted_mode.crtc_vblank_end += 1;
	}

	tmp = I915_READ(PIPESRC(crtc->pipe));
	pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
	pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
}

4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751
static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t pipeconf;

	pipeconf = I915_READ(PIPECONF(intel_crtc->pipe));

	if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
		/* Enable pixel doubling when the dot clock is > 90% of the (display)
		 * core speed.
		 *
		 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
		 * pipe == 0 check?
		 */
		if (intel_crtc->config.requested_mode.clock >
		    dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
			pipeconf |= PIPECONF_DOUBLE_WIDE;
		else
			pipeconf &= ~PIPECONF_DOUBLE_WIDE;
	}

4752 4753 4754 4755 4756 4757 4758 4759
	/* only g4x and later have fancy bpc/dither controls */
	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
		pipeconf &= ~(PIPECONF_BPC_MASK |
			      PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);

		/* Bspec claims that we can't use dithering for 30bpp pipes. */
		if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
			pipeconf |= PIPECONF_DITHER_EN |
4760 4761
				    PIPECONF_DITHER_TYPE_SP;

4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774
		switch (intel_crtc->config.pipe_bpp) {
		case 18:
			pipeconf |= PIPECONF_6BPC;
			break;
		case 24:
			pipeconf |= PIPECONF_8BPC;
			break;
		case 30:
			pipeconf |= PIPECONF_10BPC;
			break;
		default:
			/* Case prevented by intel_choose_pipe_bpp_dither. */
			BUG();
4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794
		}
	}

	if (HAS_PIPE_CXSR(dev)) {
		if (intel_crtc->lowfreq_avail) {
			DRM_DEBUG_KMS("enabling CxSR downclocking\n");
			pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
		} else {
			DRM_DEBUG_KMS("disabling CxSR downclocking\n");
			pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
		}
	}

	pipeconf &= ~PIPECONF_INTERLACE_MASK;
	if (!IS_GEN2(dev) &&
	    intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
		pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
	else
		pipeconf |= PIPECONF_PROGRESSIVE;

4795 4796 4797 4798 4799 4800 4801
	if (IS_VALLEYVIEW(dev)) {
		if (intel_crtc->config.limited_color_range)
			pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
		else
			pipeconf &= ~PIPECONF_COLOR_RANGE_SELECT;
	}

4802 4803 4804 4805
	I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
	POSTING_READ(PIPECONF(intel_crtc->pipe));
}

4806 4807
static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
			      int x, int y,
4808
			      struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
4809 4810 4811 4812
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4813
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
J
Jesse Barnes 已提交
4814
	int pipe = intel_crtc->pipe;
4815
	int plane = intel_crtc->plane;
4816
	int refclk, num_connectors = 0;
4817
	intel_clock_t clock, reduced_clock;
4818
	u32 dspcntr;
4819 4820
	bool ok, has_reduced_clock = false;
	bool is_lvds = false;
4821
	struct intel_encoder *encoder;
4822
	const intel_limit_t *limit;
4823
	int ret;
J
Jesse Barnes 已提交
4824

4825
	for_each_encoder_on_crtc(dev, crtc, encoder) {
4826
		switch (encoder->type) {
J
Jesse Barnes 已提交
4827 4828 4829 4830
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}
4831

4832
		num_connectors++;
J
Jesse Barnes 已提交
4833 4834
	}

4835
	refclk = i9xx_get_refclk(crtc, num_connectors);
J
Jesse Barnes 已提交
4836

4837 4838 4839 4840 4841
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
4842
	limit = intel_limit(crtc, refclk);
4843 4844
	ok = dev_priv->display.find_dpll(limit, crtc,
					 intel_crtc->config.port_clock,
4845 4846
					 refclk, NULL, &clock);
	if (!ok && !intel_crtc->config.clock_set) {
J
Jesse Barnes 已提交
4847
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
4848
		return -EINVAL;
J
Jesse Barnes 已提交
4849 4850
	}

4851
	/* Ensure that the cursor is valid for the new mode before changing... */
4852
	intel_crtc_update_cursor(crtc, true);
4853

4854
	if (is_lvds && dev_priv->lvds_downclock_avail) {
4855 4856 4857 4858 4859 4860
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
4861 4862
		has_reduced_clock =
			dev_priv->display.find_dpll(limit, crtc,
4863
						    dev_priv->lvds_downclock,
4864
						    refclk, &clock,
4865
						    &reduced_clock);
Z
Zhenyu Wang 已提交
4866
	}
4867 4868 4869 4870 4871 4872 4873 4874
	/* Compat-code for transition, will disappear. */
	if (!intel_crtc->config.clock_set) {
		intel_crtc->config.dpll.n = clock.n;
		intel_crtc->config.dpll.m1 = clock.m1;
		intel_crtc->config.dpll.m2 = clock.m2;
		intel_crtc->config.dpll.p1 = clock.p1;
		intel_crtc->config.dpll.p2 = clock.p2;
	}
Z
Zhenyu Wang 已提交
4875

4876
	if (IS_GEN2(dev))
4877
		i8xx_update_pll(intel_crtc,
4878 4879
				has_reduced_clock ? &reduced_clock : NULL,
				num_connectors);
4880
	else if (IS_VALLEYVIEW(dev))
4881
		vlv_update_pll(intel_crtc);
J
Jesse Barnes 已提交
4882
	else
4883
		i9xx_update_pll(intel_crtc,
4884
				has_reduced_clock ? &reduced_clock : NULL,
4885
                                num_connectors);
J
Jesse Barnes 已提交
4886 4887 4888 4889

	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

4890 4891 4892 4893 4894 4895
	if (!IS_VALLEYVIEW(dev)) {
		if (pipe == 0)
			dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
		else
			dspcntr |= DISPPLANE_SEL_PIPE_B;
	}
J
Jesse Barnes 已提交
4896

4897
	intel_set_pipe_timings(intel_crtc);
4898 4899 4900

	/* pipesrc and dspsize control the size that is scaled from,
	 * which should always be the user's requested size.
J
Jesse Barnes 已提交
4901
	 */
4902 4903 4904 4905
	I915_WRITE(DSPSIZE(plane),
		   ((mode->vdisplay - 1) << 16) |
		   (mode->hdisplay - 1));
	I915_WRITE(DSPPOS(plane), 0);
4906

4907 4908
	i9xx_set_pipeconf(intel_crtc);

4909 4910 4911
	I915_WRITE(DSPCNTR(plane), dspcntr);
	POSTING_READ(DSPCNTR(plane));

4912
	ret = intel_pipe_set_base(crtc, x, y, fb);
4913 4914 4915 4916 4917 4918

	intel_update_watermarks(dev);

	return ret;
}

4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948
static void i9xx_get_pfit_config(struct intel_crtc *crtc,
				 struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

	tmp = I915_READ(PFIT_CONTROL);

	if (INTEL_INFO(dev)->gen < 4) {
		if (crtc->pipe != PIPE_B)
			return;

		/* gen2/3 store dither state in pfit control, needs to match */
		pipe_config->gmch_pfit.control = tmp & PANEL_8TO6_DITHER_ENABLE;
	} else {
		if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
			return;
	}

	if (!(tmp & PFIT_ENABLE))
		return;

	pipe_config->gmch_pfit.control = I915_READ(PFIT_CONTROL);
	pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
	if (INTEL_INFO(dev)->gen < 5)
		pipe_config->gmch_pfit.lvds_border_bits =
			I915_READ(LVDS) & LVDS_BORDER_ENABLE;
}

4949 4950 4951 4952 4953 4954 4955
static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
				 struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

4956
	pipe_config->cpu_transcoder = crtc->pipe;
4957
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;
4958

4959 4960 4961 4962
	tmp = I915_READ(PIPECONF(crtc->pipe));
	if (!(tmp & PIPECONF_ENABLE))
		return false;

4963 4964
	intel_get_pipe_timings(crtc, pipe_config);

4965 4966
	i9xx_get_pfit_config(crtc, pipe_config);

4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983
	if (INTEL_INFO(dev)->gen >= 4) {
		tmp = I915_READ(DPLL_MD(crtc->pipe));
		pipe_config->pixel_multiplier =
			((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
			 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
	} else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
		tmp = I915_READ(DPLL(crtc->pipe));
		pipe_config->pixel_multiplier =
			((tmp & SDVO_MULTIPLIER_MASK)
			 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
	} else {
		/* Note that on i915G/GM the pixel multiplier is in the sdvo
		 * port and will be fixed up in the encoder->get_config
		 * function. */
		pipe_config->pixel_multiplier = 1;
	}

4984 4985 4986
	return true;
}

P
Paulo Zanoni 已提交
4987
static void ironlake_init_pch_refclk(struct drm_device *dev)
4988 4989 4990 4991
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
4992
	u32 val, final;
4993
	bool has_lvds = false;
4994 4995
	bool has_cpu_edp = false;
	bool has_panel = false;
4996 4997
	bool has_ck505 = false;
	bool can_ssc = false;
4998 4999

	/* We need to take the global config into account */
5000 5001 5002 5003 5004 5005 5006 5007 5008
	list_for_each_entry(encoder, &mode_config->encoder_list,
			    base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			has_panel = true;
			has_lvds = true;
			break;
		case INTEL_OUTPUT_EDP:
			has_panel = true;
5009
			if (enc_to_dig_port(&encoder->base)->port == PORT_A)
5010 5011
				has_cpu_edp = true;
			break;
5012 5013 5014
		}
	}

5015
	if (HAS_PCH_IBX(dev)) {
5016
		has_ck505 = dev_priv->vbt.display_clock_mode;
5017 5018 5019 5020 5021 5022
		can_ssc = has_ck505;
	} else {
		has_ck505 = false;
		can_ssc = true;
	}

5023 5024
	DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
		      has_panel, has_lvds, has_ck505);
5025 5026 5027 5028 5029 5030

	/* Ironlake: try to setup display ref clock before DPLL
	 * enabling. This is only under driver's control after
	 * PCH B stepping, previous chipset stepping should be
	 * ignoring this setting.
	 */
5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068
	val = I915_READ(PCH_DREF_CONTROL);

	/* As we must carefully and slowly disable/enable each source in turn,
	 * compute the final state we want first and check if we need to
	 * make any changes at all.
	 */
	final = val;
	final &= ~DREF_NONSPREAD_SOURCE_MASK;
	if (has_ck505)
		final |= DREF_NONSPREAD_CK505_ENABLE;
	else
		final |= DREF_NONSPREAD_SOURCE_ENABLE;

	final &= ~DREF_SSC_SOURCE_MASK;
	final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
	final &= ~DREF_SSC1_ENABLE;

	if (has_panel) {
		final |= DREF_SSC_SOURCE_ENABLE;

		if (intel_panel_use_ssc(dev_priv) && can_ssc)
			final |= DREF_SSC1_ENABLE;

		if (has_cpu_edp) {
			if (intel_panel_use_ssc(dev_priv) && can_ssc)
				final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
			else
				final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
		} else
			final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
	} else {
		final |= DREF_SSC_SOURCE_DISABLE;
		final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
	}

	if (final == val)
		return;

5069
	/* Always enable nonspread source */
5070
	val &= ~DREF_NONSPREAD_SOURCE_MASK;
5071

5072
	if (has_ck505)
5073
		val |= DREF_NONSPREAD_CK505_ENABLE;
5074
	else
5075
		val |= DREF_NONSPREAD_SOURCE_ENABLE;
5076

5077
	if (has_panel) {
5078 5079
		val &= ~DREF_SSC_SOURCE_MASK;
		val |= DREF_SSC_SOURCE_ENABLE;
5080

5081
		/* SSC must be turned on before enabling the CPU output  */
5082
		if (intel_panel_use_ssc(dev_priv) && can_ssc) {
5083
			DRM_DEBUG_KMS("Using SSC on panel\n");
5084
			val |= DREF_SSC1_ENABLE;
5085
		} else
5086
			val &= ~DREF_SSC1_ENABLE;
5087 5088

		/* Get SSC going before enabling the outputs */
5089
		I915_WRITE(PCH_DREF_CONTROL, val);
5090 5091 5092
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

5093
		val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5094 5095

		/* Enable CPU source on CPU attached eDP */
5096
		if (has_cpu_edp) {
5097
			if (intel_panel_use_ssc(dev_priv) && can_ssc) {
5098
				DRM_DEBUG_KMS("Using SSC on eDP\n");
5099
				val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5100
			}
5101
			else
5102
				val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5103
		} else
5104
			val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5105

5106
		I915_WRITE(PCH_DREF_CONTROL, val);
5107 5108 5109 5110 5111
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	} else {
		DRM_DEBUG_KMS("Disabling SSC entirely\n");

5112
		val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5113 5114

		/* Turn off CPU output */
5115
		val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5116

5117
		I915_WRITE(PCH_DREF_CONTROL, val);
5118 5119 5120 5121
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

		/* Turn off the SSC source */
5122 5123
		val &= ~DREF_SSC_SOURCE_MASK;
		val |= DREF_SSC_SOURCE_DISABLE;
5124 5125

		/* Turn off SSC1 */
5126
		val &= ~DREF_SSC1_ENABLE;
5127

5128
		I915_WRITE(PCH_DREF_CONTROL, val);
5129 5130 5131
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	}
5132 5133

	BUG_ON(val != final);
5134 5135
}

P
Paulo Zanoni 已提交
5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156
/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
static void lpt_init_pch_refclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
	bool has_vga = false;
	bool is_sdv = false;
	u32 tmp;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_ANALOG:
			has_vga = true;
			break;
		}
	}

	if (!has_vga)
		return;

5157 5158
	mutex_lock(&dev_priv->dpio_lock);

P
Paulo Zanoni 已提交
5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293
	/* XXX: Rip out SDV support once Haswell ships for real. */
	if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
		is_sdv = true;

	tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
	tmp &= ~SBI_SSCCTL_DISABLE;
	tmp |= SBI_SSCCTL_PATHALT;
	intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);

	udelay(24);

	tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
	tmp &= ~SBI_SSCCTL_PATHALT;
	intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);

	if (!is_sdv) {
		tmp = I915_READ(SOUTH_CHICKEN2);
		tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
		I915_WRITE(SOUTH_CHICKEN2, tmp);

		if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
				       FDI_MPHY_IOSFSB_RESET_STATUS, 100))
			DRM_ERROR("FDI mPHY reset assert timeout\n");

		tmp = I915_READ(SOUTH_CHICKEN2);
		tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
		I915_WRITE(SOUTH_CHICKEN2, tmp);

		if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
				        FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
				       100))
			DRM_ERROR("FDI mPHY reset de-assert timeout\n");
	}

	tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
	tmp &= ~(0xFF << 24);
	tmp |= (0x12 << 24);
	intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);

	if (is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
		tmp |= 0x7FFF;
		intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
	}

	tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
	tmp |= (1 << 11);
	intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
	tmp |= (1 << 11);
	intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);

	if (is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
		tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
		intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
		tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
		intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
		tmp |= (0x3F << 8);
		intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
		tmp |= (0x3F << 8);
		intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
	}

	tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
	tmp |= (1 << 24) | (1 << 21) | (1 << 18);
	intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
	tmp |= (1 << 24) | (1 << 21) | (1 << 18);
	intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);

	if (!is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
		tmp &= ~(7 << 13);
		tmp |= (5 << 13);
		intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
		tmp &= ~(7 << 13);
		tmp |= (5 << 13);
		intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
	}

	tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
	tmp &= ~0xFF;
	tmp |= 0x1C;
	intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
	tmp &= ~0xFF;
	tmp |= 0x1C;
	intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
	tmp &= ~(0xFF << 16);
	tmp |= (0x1C << 16);
	intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
	tmp &= ~(0xFF << 16);
	tmp |= (0x1C << 16);
	intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);

	if (!is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
		tmp |= (1 << 27);
		intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
		tmp |= (1 << 27);
		intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
		tmp &= ~(0xF << 28);
		tmp |= (4 << 28);
		intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
		tmp &= ~(0xF << 28);
		tmp |= (4 << 28);
		intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
	}

	/* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
	tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
	tmp |= SBI_DBUFF0_ENABLE;
	intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
5294 5295

	mutex_unlock(&dev_priv->dpio_lock);
P
Paulo Zanoni 已提交
5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307 5308
}

/*
 * Initialize reference clocks when the driver loads
 */
void intel_init_pch_refclk(struct drm_device *dev)
{
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		ironlake_init_pch_refclk(dev);
	else if (HAS_PCH_LPT(dev))
		lpt_init_pch_refclk(dev);
}

5309 5310 5311 5312 5313 5314 5315 5316
static int ironlake_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	int num_connectors = 0;
	bool is_lvds = false;

5317
	for_each_encoder_on_crtc(dev, crtc, encoder) {
5318 5319 5320 5321 5322 5323 5324 5325 5326 5327
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}
		num_connectors++;
	}

	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5328 5329
			      dev_priv->vbt.lvds_ssc_freq);
		return dev_priv->vbt.lvds_ssc_freq * 1000;
5330 5331 5332 5333 5334
	}

	return 120000;
}

5335
static void ironlake_set_pipeconf(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
5336
{
5337
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;
J
Jesse Barnes 已提交
5338 5339
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5340 5341 5342 5343
	uint32_t val;

	val = I915_READ(PIPECONF(pipe));

5344
	val &= ~PIPECONF_BPC_MASK;
5345
	switch (intel_crtc->config.pipe_bpp) {
5346
	case 18:
5347
		val |= PIPECONF_6BPC;
5348 5349
		break;
	case 24:
5350
		val |= PIPECONF_8BPC;
5351 5352
		break;
	case 30:
5353
		val |= PIPECONF_10BPC;
5354 5355
		break;
	case 36:
5356
		val |= PIPECONF_12BPC;
5357 5358
		break;
	default:
5359 5360
		/* Case prevented by intel_choose_pipe_bpp_dither. */
		BUG();
5361 5362 5363
	}

	val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5364
	if (intel_crtc->config.dither)
5365 5366 5367
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

	val &= ~PIPECONF_INTERLACE_MASK;
5368
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5369 5370 5371 5372
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

5373
	if (intel_crtc->config.limited_color_range)
5374 5375 5376 5377
		val |= PIPECONF_COLOR_RANGE_SELECT;
	else
		val &= ~PIPECONF_COLOR_RANGE_SELECT;

5378 5379 5380 5381
	I915_WRITE(PIPECONF(pipe), val);
	POSTING_READ(PIPECONF(pipe));
}

5382 5383 5384 5385 5386 5387 5388
/*
 * Set up the pipe CSC unit.
 *
 * Currently only full range RGB to limited range RGB conversion
 * is supported, but eventually this should handle various
 * RGB<->YCbCr scenarios as well.
 */
5389
static void intel_set_pipe_csc(struct drm_crtc *crtc)
5390 5391 5392 5393 5394 5395 5396 5397 5398 5399 5400 5401 5402 5403
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	uint16_t coeff = 0x7800; /* 1.0 */

	/*
	 * TODO: Check what kind of values actually come out of the pipe
	 * with these coeff/postoff values and adjust to get the best
	 * accuracy. Perhaps we even need to take the bpc value into
	 * consideration.
	 */

5404
	if (intel_crtc->config.limited_color_range)
5405 5406 5407 5408 5409 5410 5411 5412 5413 5414 5415 5416 5417 5418 5419 5420 5421 5422 5423 5424 5425 5426 5427
		coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */

	/*
	 * GY/GU and RY/RU should be the other way around according
	 * to BSpec, but reality doesn't agree. Just set them up in
	 * a way that results in the correct picture.
	 */
	I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
	I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);

	I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
	I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);

	I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
	I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);

	I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
	I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
	I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);

	if (INTEL_INFO(dev)->gen > 6) {
		uint16_t postoff = 0;

5428
		if (intel_crtc->config.limited_color_range)
5429 5430 5431 5432 5433 5434 5435 5436 5437 5438
			postoff = (16 * (1 << 13) / 255) & 0x1fff;

		I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
		I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
		I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);

		I915_WRITE(PIPE_CSC_MODE(pipe), 0);
	} else {
		uint32_t mode = CSC_MODE_YUV_TO_RGB;

5439
		if (intel_crtc->config.limited_color_range)
5440 5441 5442 5443 5444 5445
			mode |= CSC_BLACK_SCREEN_OFFSET;

		I915_WRITE(PIPE_CSC_MODE(pipe), mode);
	}
}

5446
static void haswell_set_pipeconf(struct drm_crtc *crtc)
P
Paulo Zanoni 已提交
5447 5448 5449
{
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5450
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
5451 5452
	uint32_t val;

5453
	val = I915_READ(PIPECONF(cpu_transcoder));
P
Paulo Zanoni 已提交
5454 5455

	val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5456
	if (intel_crtc->config.dither)
P
Paulo Zanoni 已提交
5457 5458 5459
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

	val &= ~PIPECONF_INTERLACE_MASK_HSW;
5460
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
P
Paulo Zanoni 已提交
5461 5462 5463 5464
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

5465 5466
	I915_WRITE(PIPECONF(cpu_transcoder), val);
	POSTING_READ(PIPECONF(cpu_transcoder));
P
Paulo Zanoni 已提交
5467 5468
}

5469 5470 5471 5472 5473 5474 5475 5476 5477
static bool ironlake_compute_clocks(struct drm_crtc *crtc,
				    intel_clock_t *clock,
				    bool *has_reduced_clock,
				    intel_clock_t *reduced_clock)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	int refclk;
5478
	const intel_limit_t *limit;
5479
	bool ret, is_lvds = false;
J
Jesse Barnes 已提交
5480

5481 5482
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
J
Jesse Barnes 已提交
5483 5484 5485 5486 5487 5488
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}
	}

5489
	refclk = ironlake_get_refclk(crtc);
J
Jesse Barnes 已提交
5490

5491 5492 5493 5494 5495
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
5496
	limit = intel_limit(crtc, refclk);
5497 5498
	ret = dev_priv->display.find_dpll(limit, crtc,
					  to_intel_crtc(crtc)->config.port_clock,
5499
					  refclk, NULL, clock);
5500 5501
	if (!ret)
		return false;
5502

5503
	if (is_lvds && dev_priv->lvds_downclock_avail) {
5504 5505 5506 5507 5508 5509
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
5510 5511 5512 5513 5514
		*has_reduced_clock =
			dev_priv->display.find_dpll(limit, crtc,
						    dev_priv->lvds_downclock,
						    refclk, clock,
						    reduced_clock);
5515
	}
5516

5517 5518 5519
	return true;
}

5520 5521 5522 5523 5524 5525 5526 5527 5528 5529 5530 5531 5532 5533 5534 5535 5536 5537
static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t temp;

	temp = I915_READ(SOUTH_CHICKEN1);
	if (temp & FDI_BC_BIFURCATION_SELECT)
		return;

	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

	temp |= FDI_BC_BIFURCATION_SELECT;
	DRM_DEBUG_KMS("enabling fdi C rx\n");
	I915_WRITE(SOUTH_CHICKEN1, temp);
	POSTING_READ(SOUTH_CHICKEN1);
}

5538 5539 5540 5541 5542 5543 5544 5545 5546 5547 5548 5549 5550 5551 5552 5553
static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	switch (intel_crtc->pipe) {
	case PIPE_A:
		break;
	case PIPE_B:
		if (intel_crtc->config.fdi_lanes > 2)
			WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
		else
			cpt_enable_fdi_bc_bifurcation(dev);

		break;
	case PIPE_C:
5554 5555
		cpt_enable_fdi_bc_bifurcation(dev);

5556
		break;
5557 5558 5559 5560 5561
	default:
		BUG();
	}
}

5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
{
	/*
	 * Account for spread spectrum to avoid
	 * oversubscribing the link. Max center spread
	 * is 2.5%; use 5% for safety's sake.
	 */
	u32 bps = target_clock * bpp * 21 / 20;
	return bps / (link_bw * 8) + 1;
}

5573 5574 5575 5576 5577
static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
{
	return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
}

5578
static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
5579
				      u32 *fp,
5580
				      intel_clock_t *reduced_clock, u32 *fp2)
J
Jesse Barnes 已提交
5581
{
5582
	struct drm_crtc *crtc = &intel_crtc->base;
J
Jesse Barnes 已提交
5583 5584
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
5585 5586
	struct intel_encoder *intel_encoder;
	uint32_t dpll;
5587
	int factor, num_connectors = 0;
5588
	bool is_lvds = false, is_sdvo = false;
J
Jesse Barnes 已提交
5589

5590 5591
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
J
Jesse Barnes 已提交
5592 5593 5594 5595
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
5596
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
5597 5598 5599
			is_sdvo = true;
			break;
		}
5600

5601
		num_connectors++;
J
Jesse Barnes 已提交
5602 5603
	}

5604
	/* Enable autotuning of the PLL clock (if permissible) */
5605 5606 5607
	factor = 21;
	if (is_lvds) {
		if ((intel_panel_use_ssc(dev_priv) &&
5608
		     dev_priv->vbt.lvds_ssc_freq == 100) ||
5609
		    (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
5610
			factor = 25;
5611
	} else if (intel_crtc->config.sdvo_tv_clock)
5612
		factor = 20;
5613

5614
	if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
5615
		*fp |= FP_CB_TUNE;
5616

5617 5618 5619
	if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
		*fp2 |= FP_CB_TUNE;

5620
	dpll = 0;
5621

5622 5623 5624 5625
	if (is_lvds)
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
5626

5627 5628
	dpll |= (intel_crtc->config.pixel_multiplier - 1)
		<< PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
5629 5630 5631

	if (is_sdvo)
		dpll |= DPLL_DVO_HIGH_SPEED;
5632
	if (intel_crtc->config.has_dp_encoder)
5633
		dpll |= DPLL_DVO_HIGH_SPEED;
J
Jesse Barnes 已提交
5634

5635
	/* compute bitmask from p1 value */
5636
	dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5637
	/* also FPA1 */
5638
	dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5639

5640
	switch (intel_crtc->config.dpll.p2) {
5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651 5652
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
J
Jesse Barnes 已提交
5653 5654
	}

5655
	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5656
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
J
Jesse Barnes 已提交
5657 5658 5659
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

5660 5661 5662 5663 5664 5665 5666 5667 5668 5669 5670 5671 5672 5673
	return dpll;
}

static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
				  int x, int y,
				  struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	int num_connectors = 0;
	intel_clock_t clock, reduced_clock;
5674
	u32 dpll = 0, fp = 0, fp2 = 0;
5675
	bool ok, has_reduced_clock = false;
5676
	bool is_lvds = false;
5677
	struct intel_encoder *encoder;
5678
	struct intel_shared_dpll *pll;
5679 5680 5681 5682 5683 5684 5685 5686 5687 5688
	int ret;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}

		num_connectors++;
5689
	}
J
Jesse Barnes 已提交
5690

5691 5692
	WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
	     "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5693

5694
	ok = ironlake_compute_clocks(crtc, &clock,
5695
				     &has_reduced_clock, &reduced_clock);
5696
	if (!ok && !intel_crtc->config.clock_set) {
5697 5698
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
		return -EINVAL;
J
Jesse Barnes 已提交
5699
	}
5700 5701 5702 5703 5704 5705 5706 5707
	/* Compat-code for transition, will disappear. */
	if (!intel_crtc->config.clock_set) {
		intel_crtc->config.dpll.n = clock.n;
		intel_crtc->config.dpll.m1 = clock.m1;
		intel_crtc->config.dpll.m2 = clock.m2;
		intel_crtc->config.dpll.p1 = clock.p1;
		intel_crtc->config.dpll.p2 = clock.p2;
	}
J
Jesse Barnes 已提交
5708

5709 5710 5711
	/* Ensure that the cursor is valid for the new mode before changing... */
	intel_crtc_update_cursor(crtc, true);

5712
	/* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
5713
	if (intel_crtc->config.has_pch_encoder) {
5714
		fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
5715
		if (has_reduced_clock)
5716
			fp2 = i9xx_dpll_compute_fp(&reduced_clock);
5717

5718
		dpll = ironlake_compute_dpll(intel_crtc,
5719 5720 5721
					     &fp, &reduced_clock,
					     has_reduced_clock ? &fp2 : NULL);

D
Daniel Vetter 已提交
5722
		pll = intel_get_shared_dpll(intel_crtc, dpll, fp);
5723
		if (pll == NULL) {
5724 5725
			DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
					 pipe_name(pipe));
5726 5727
			return -EINVAL;
		}
5728
	} else
D
Daniel Vetter 已提交
5729
		intel_put_shared_dpll(intel_crtc);
J
Jesse Barnes 已提交
5730

5731 5732
	if (intel_crtc->config.has_dp_encoder)
		intel_dp_set_m_n(intel_crtc);
J
Jesse Barnes 已提交
5733

5734 5735 5736
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);
J
Jesse Barnes 已提交
5737

5738 5739 5740 5741 5742
	intel_crtc->lowfreq_avail = false;

	if (intel_crtc->config.has_pch_encoder) {
		pll = intel_crtc_to_shared_dpll(intel_crtc);

5743
		I915_WRITE(PCH_DPLL(pll->id), dpll);
5744

5745
		/* Wait for the clocks to stabilize. */
5746
		POSTING_READ(PCH_DPLL(pll->id));
5747 5748
		udelay(150);

5749 5750 5751 5752 5753
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
5754
		I915_WRITE(PCH_DPLL(pll->id), dpll);
J
Jesse Barnes 已提交
5755

5756
		if (is_lvds && has_reduced_clock && i915_powersave) {
5757
			I915_WRITE(PCH_FP1(pll->id), fp2);
5758 5759
			intel_crtc->lowfreq_avail = true;
		} else {
5760
			I915_WRITE(PCH_FP1(pll->id), fp);
5761 5762 5763
		}
	}

5764
	intel_set_pipe_timings(intel_crtc);
5765

5766 5767 5768 5769
	if (intel_crtc->config.has_pch_encoder) {
		intel_cpu_transcoder_set_m_n(intel_crtc,
					     &intel_crtc->config.fdi_m_n);
	}
5770

5771 5772
	if (IS_IVYBRIDGE(dev))
		ivybridge_update_fdi_bc_bifurcation(intel_crtc);
5773

5774
	ironlake_set_pipeconf(crtc);
J
Jesse Barnes 已提交
5775

5776 5777
	/* Set up the display plane register */
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
5778
	POSTING_READ(DSPCNTR(plane));
J
Jesse Barnes 已提交
5779

5780
	ret = intel_pipe_set_base(crtc, x, y, fb);
5781 5782 5783

	intel_update_watermarks(dev);

5784
	return ret;
J
Jesse Barnes 已提交
5785 5786
}

5787 5788 5789 5790 5791 5792 5793 5794 5795 5796 5797 5798 5799 5800 5801 5802
static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
					struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder transcoder = pipe_config->cpu_transcoder;

	pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
	pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
	pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
					& ~TU_SIZE_MASK;
	pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
	pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
				   & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
}

5803 5804 5805 5806 5807 5808 5809 5810 5811 5812 5813 5814
static void ironlake_get_pfit_config(struct intel_crtc *crtc,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

	tmp = I915_READ(PF_CTL(crtc->pipe));

	if (tmp & PF_ENABLE) {
		pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
		pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
5815 5816 5817 5818 5819 5820 5821 5822

		/* We currently do not free assignements of panel fitters on
		 * ivb/hsw (since we don't use the higher upscaling modes which
		 * differentiates them) so just WARN about this case for now. */
		if (IS_GEN7(dev)) {
			WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
				PF_PIPE_SEL_IVB(crtc->pipe));
		}
5823 5824 5825
	}
}

5826 5827 5828 5829 5830 5831 5832
static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

5833
	pipe_config->cpu_transcoder = crtc->pipe;
5834
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;
5835

5836 5837 5838 5839
	tmp = I915_READ(PIPECONF(crtc->pipe));
	if (!(tmp & PIPECONF_ENABLE))
		return false;

5840
	if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
5841 5842
		pipe_config->has_pch_encoder = true;

5843 5844 5845
		tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
		pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
					  FDI_DP_PORT_WIDTH_SHIFT) + 1;
5846 5847

		ironlake_get_fdi_m_n_config(crtc, pipe_config);
5848 5849 5850 5851

		/* XXX: Can't properly read out the pch dpll pixel multiplier
		 * since we don't have state tracking for pch clocks yet. */
		pipe_config->pixel_multiplier = 1;
5852 5853 5854 5855 5856 5857 5858 5859 5860 5861

		if (HAS_PCH_IBX(dev_priv->dev)) {
			pipe_config->shared_dpll = crtc->pipe;
		} else {
			tmp = I915_READ(PCH_DPLL_SEL);
			if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
				pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
			else
				pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
		}
5862 5863
	} else {
		pipe_config->pixel_multiplier = 1;
5864 5865
	}

5866 5867
	intel_get_pipe_timings(crtc, pipe_config);

5868 5869
	ironlake_get_pfit_config(crtc, pipe_config);

5870 5871 5872
	return true;
}

5873 5874 5875 5876 5877 5878
static void haswell_modeset_global_resources(struct drm_device *dev)
{
	bool enable = false;
	struct intel_crtc *crtc;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
5879 5880
		if (!crtc->base.enabled)
			continue;
5881

5882 5883
		if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
		    crtc->config.cpu_transcoder != TRANSCODER_EDP)
5884 5885 5886 5887 5888 5889
			enable = true;
	}

	intel_set_power_well(dev, enable);
}

P
Paulo Zanoni 已提交
5890 5891 5892 5893 5894 5895 5896 5897 5898 5899
static int haswell_crtc_mode_set(struct drm_crtc *crtc,
				 int x, int y,
				 struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int plane = intel_crtc->plane;
	int ret;

5900
	if (!intel_ddi_pll_mode_set(crtc))
5901 5902
		return -EINVAL;

P
Paulo Zanoni 已提交
5903 5904 5905
	/* Ensure that the cursor is valid for the new mode before changing... */
	intel_crtc_update_cursor(crtc, true);

5906 5907
	if (intel_crtc->config.has_dp_encoder)
		intel_dp_set_m_n(intel_crtc);
P
Paulo Zanoni 已提交
5908 5909 5910

	intel_crtc->lowfreq_avail = false;

5911
	intel_set_pipe_timings(intel_crtc);
P
Paulo Zanoni 已提交
5912

5913 5914 5915 5916
	if (intel_crtc->config.has_pch_encoder) {
		intel_cpu_transcoder_set_m_n(intel_crtc,
					     &intel_crtc->config.fdi_m_n);
	}
P
Paulo Zanoni 已提交
5917

5918
	haswell_set_pipeconf(crtc);
P
Paulo Zanoni 已提交
5919

5920
	intel_set_pipe_csc(crtc);
5921

P
Paulo Zanoni 已提交
5922
	/* Set up the display plane register */
5923
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
P
Paulo Zanoni 已提交
5924 5925 5926 5927 5928 5929
	POSTING_READ(DSPCNTR(plane));

	ret = intel_pipe_set_base(crtc, x, y, fb);

	intel_update_watermarks(dev);

5930
	return ret;
J
Jesse Barnes 已提交
5931 5932
}

5933 5934 5935 5936 5937
static bool haswell_get_pipe_config(struct intel_crtc *crtc,
				    struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
5938
	enum intel_display_power_domain pfit_domain;
5939 5940
	uint32_t tmp;

5941
	pipe_config->cpu_transcoder = crtc->pipe;
5942 5943
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;

5944 5945 5946 5947 5948 5949 5950 5951 5952 5953 5954 5955 5956 5957 5958 5959 5960 5961 5962 5963 5964 5965
	tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
	if (tmp & TRANS_DDI_FUNC_ENABLE) {
		enum pipe trans_edp_pipe;
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
		default:
			WARN(1, "unknown pipe linked to edp transcoder\n");
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
		case TRANS_DDI_EDP_INPUT_A_ON:
			trans_edp_pipe = PIPE_A;
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
			trans_edp_pipe = PIPE_B;
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
			trans_edp_pipe = PIPE_C;
			break;
		}

		if (trans_edp_pipe == crtc->pipe)
			pipe_config->cpu_transcoder = TRANSCODER_EDP;
	}

5966
	if (!intel_display_power_enabled(dev,
5967
			POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
5968 5969
		return false;

5970
	tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
5971 5972 5973
	if (!(tmp & PIPECONF_ENABLE))
		return false;

5974
	/*
5975
	 * Haswell has only FDI/PCH transcoder A. It is which is connected to
5976 5977 5978
	 * DDI E. So just check whether this pipe is wired to DDI E and whether
	 * the PCH transcoder is on.
	 */
5979
	tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
5980
	if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
5981
	    I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
5982 5983
		pipe_config->has_pch_encoder = true;

5984 5985 5986
		tmp = I915_READ(FDI_RX_CTL(PIPE_A));
		pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
					  FDI_DP_PORT_WIDTH_SHIFT) + 1;
5987 5988

		ironlake_get_fdi_m_n_config(crtc, pipe_config);
5989 5990
	}

5991 5992
	intel_get_pipe_timings(crtc, pipe_config);

5993 5994 5995 5996
	pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
	if (intel_display_power_enabled(dev, pfit_domain))
		ironlake_get_pfit_config(crtc, pipe_config);

P
Paulo Zanoni 已提交
5997 5998 5999
	pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
				   (I915_READ(IPS_CTL) & IPS_ENABLE);

6000 6001
	pipe_config->pixel_multiplier = 1;

6002 6003 6004
	return true;
}

6005 6006
static int intel_crtc_mode_set(struct drm_crtc *crtc,
			       int x, int y,
6007
			       struct drm_framebuffer *fb)
6008 6009 6010
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
6011 6012
	struct drm_encoder_helper_funcs *encoder_funcs;
	struct intel_encoder *encoder;
6013
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6014 6015 6016
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
6017
	int pipe = intel_crtc->pipe;
6018 6019
	int ret;

6020
	drm_vblank_pre_modeset(dev, pipe);
6021

6022 6023
	ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);

J
Jesse Barnes 已提交
6024
	drm_vblank_post_modeset(dev, pipe);
6025

6026 6027 6028 6029 6030 6031 6032 6033
	if (ret != 0)
		return ret;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
			encoder->base.base.id,
			drm_get_encoder_name(&encoder->base),
			mode->base.id, mode->name);
6034 6035 6036 6037 6038 6039
		if (encoder->mode_set) {
			encoder->mode_set(encoder);
		} else {
			encoder_funcs = encoder->base.helper_private;
			encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
		}
6040 6041 6042
	}

	return 0;
J
Jesse Barnes 已提交
6043 6044
}

6045 6046 6047 6048 6049 6050 6051 6052 6053 6054 6055 6056 6057 6058 6059 6060 6061 6062 6063 6064 6065 6066 6067 6068 6069 6070 6071 6072 6073
static bool intel_eld_uptodate(struct drm_connector *connector,
			       int reg_eldv, uint32_t bits_eldv,
			       int reg_elda, uint32_t bits_elda,
			       int reg_edid)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t i;

	i = I915_READ(reg_eldv);
	i &= bits_eldv;

	if (!eld[0])
		return !i;

	if (!i)
		return false;

	i = I915_READ(reg_elda);
	i &= ~bits_elda;
	I915_WRITE(reg_elda, i);

	for (i = 0; i < eld[2]; i++)
		if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
			return false;

	return true;
}

6074 6075 6076 6077 6078 6079 6080 6081 6082 6083 6084 6085 6086 6087 6088 6089
static void g4x_write_eld(struct drm_connector *connector,
			  struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t len;
	uint32_t i;

	i = I915_READ(G4X_AUD_VID_DID);

	if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
		eldv = G4X_ELDV_DEVCL_DEVBLC;
	else
		eldv = G4X_ELDV_DEVCTG;

6090 6091 6092 6093 6094 6095
	if (intel_eld_uptodate(connector,
			       G4X_AUD_CNTL_ST, eldv,
			       G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
			       G4X_HDMIW_HDMIEDID))
		return;

6096 6097 6098 6099 6100 6101 6102 6103 6104 6105 6106 6107 6108 6109 6110 6111 6112 6113
	i = I915_READ(G4X_AUD_CNTL_ST);
	i &= ~(eldv | G4X_ELD_ADDR);
	len = (i >> 9) & 0x1f;		/* ELD buffer size */
	I915_WRITE(G4X_AUD_CNTL_ST, i);

	if (!eld[0])
		return;

	len = min_t(uint8_t, eld[2], len);
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));

	i = I915_READ(G4X_AUD_CNTL_ST);
	i |= eldv;
	I915_WRITE(G4X_AUD_CNTL_ST, i);
}

6114 6115 6116 6117 6118 6119
static void haswell_write_eld(struct drm_connector *connector,
				     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	struct drm_device *dev = crtc->dev;
6120
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6121 6122 6123 6124 6125 6126 6127 6128 6129 6130 6131 6132 6133 6134 6135 6136 6137 6138 6139 6140 6141 6142 6143 6144 6145 6146 6147 6148 6149 6150 6151 6152 6153 6154 6155 6156 6157 6158 6159 6160 6161
	uint32_t eldv;
	uint32_t i;
	int len;
	int pipe = to_intel_crtc(crtc)->pipe;
	int tmp;

	int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
	int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
	int aud_config = HSW_AUD_CFG(pipe);
	int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;


	DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");

	/* Audio output enable */
	DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
	tmp = I915_READ(aud_cntrl_st2);
	tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);

	/* Wait for 1 vertical blank */
	intel_wait_for_vblank(dev, pipe);

	/* Set ELD valid state */
	tmp = I915_READ(aud_cntrl_st2);
	DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
	tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);
	tmp = I915_READ(aud_cntrl_st2);
	DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);

	/* Enable HDMI mode */
	tmp = I915_READ(aud_config);
	DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
	/* clear N_programing_enable and N_value_index */
	tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
	I915_WRITE(aud_config, tmp);

	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));

	eldv = AUDIO_ELD_VALID_A << (pipe * 4);
6162
	intel_crtc->eld_vld = true;
6163 6164 6165 6166 6167 6168 6169 6170 6171 6172 6173 6174 6175 6176 6177 6178 6179 6180 6181 6182 6183 6184 6185 6186 6187 6188 6189 6190 6191 6192 6193 6194 6195 6196 6197 6198 6199 6200

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
	} else
		I915_WRITE(aud_config, 0);

	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
	i &= ~IBX_ELD_ADDRESS;
	I915_WRITE(aud_cntl_st, i);
	i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */
	DRM_DEBUG_DRIVER("port num:%d\n", i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);

}

6201 6202 6203 6204 6205 6206 6207 6208 6209
static void ironlake_write_eld(struct drm_connector *connector,
				     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t i;
	int len;
	int hdmiw_hdmiedid;
6210
	int aud_config;
6211 6212
	int aud_cntl_st;
	int aud_cntrl_st2;
6213
	int pipe = to_intel_crtc(crtc)->pipe;
6214

6215
	if (HAS_PCH_IBX(connector->dev)) {
6216 6217 6218
		hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
		aud_config = IBX_AUD_CFG(pipe);
		aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
6219
		aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
6220
	} else {
6221 6222 6223
		hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
		aud_config = CPT_AUD_CFG(pipe);
		aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
6224
		aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
6225 6226
	}

6227
	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6228 6229

	i = I915_READ(aud_cntl_st);
6230
	i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */
6231 6232 6233
	if (!i) {
		DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
		/* operate blindly on all ports */
6234 6235 6236
		eldv = IBX_ELD_VALIDB;
		eldv |= IBX_ELD_VALIDB << 4;
		eldv |= IBX_ELD_VALIDB << 8;
6237
	} else {
6238
		DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
6239
		eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
6240 6241
	}

6242 6243 6244
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
6245 6246 6247
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
	} else
		I915_WRITE(aud_config, 0);
6248

6249 6250 6251 6252 6253 6254
	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

6255 6256 6257 6258 6259 6260 6261 6262
	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
6263
	i &= ~IBX_ELD_ADDRESS;
6264 6265 6266 6267 6268 6269 6270 6271 6272 6273 6274 6275 6276 6277 6278 6279 6280 6281 6282 6283 6284 6285 6286 6287 6288 6289 6290 6291 6292 6293 6294 6295 6296 6297 6298 6299
	I915_WRITE(aud_cntl_st, i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);
}

void intel_write_eld(struct drm_encoder *encoder,
		     struct drm_display_mode *mode)
{
	struct drm_crtc *crtc = encoder->crtc;
	struct drm_connector *connector;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	connector = drm_select_eld(encoder, mode);
	if (!connector)
		return;

	DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
			 connector->base.id,
			 drm_get_connector_name(connector),
			 connector->encoder->base.id,
			 drm_get_encoder_name(connector->encoder));

	connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;

	if (dev_priv->display.write_eld)
		dev_priv->display.write_eld(connector, crtc);
}

J
Jesse Barnes 已提交
6300 6301 6302 6303 6304 6305
/** Loads the palette/gamma unit for the CRTC with the prepared values */
void intel_crtc_load_lut(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
P
Paulo Zanoni 已提交
6306 6307
	enum pipe pipe = intel_crtc->pipe;
	int palreg = PALETTE(pipe);
J
Jesse Barnes 已提交
6308
	int i;
P
Paulo Zanoni 已提交
6309
	bool reenable_ips = false;
J
Jesse Barnes 已提交
6310 6311

	/* The clocks have to be on to load the palette. */
6312
	if (!crtc->enabled || !intel_crtc->active)
J
Jesse Barnes 已提交
6313 6314
		return;

6315 6316 6317
	if (!HAS_PCH_SPLIT(dev_priv->dev))
		assert_pll_enabled(dev_priv, pipe);

6318
	/* use legacy palette for Ironlake */
6319
	if (HAS_PCH_SPLIT(dev))
P
Paulo Zanoni 已提交
6320 6321 6322 6323 6324 6325 6326 6327 6328 6329 6330
		palreg = LGC_PALETTE(pipe);

	/* Workaround : Do not read or write the pipe palette/gamma data while
	 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
	 */
	if (intel_crtc->config.ips_enabled &&
	    ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
	     GAMMA_MODE_MODE_SPLIT)) {
		hsw_disable_ips(intel_crtc);
		reenable_ips = true;
	}
6331

J
Jesse Barnes 已提交
6332 6333 6334 6335 6336 6337
	for (i = 0; i < 256; i++) {
		I915_WRITE(palreg + 4 * i,
			   (intel_crtc->lut_r[i] << 16) |
			   (intel_crtc->lut_g[i] << 8) |
			   intel_crtc->lut_b[i]);
	}
P
Paulo Zanoni 已提交
6338 6339 6340

	if (reenable_ips)
		hsw_enable_ips(intel_crtc);
J
Jesse Barnes 已提交
6341 6342
}

6343 6344 6345 6346 6347 6348 6349 6350 6351 6352 6353
static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	bool visible = base != 0;
	u32 cntl;

	if (intel_crtc->cursor_visible == visible)
		return;

6354
	cntl = I915_READ(_CURACNTR);
6355 6356 6357 6358
	if (visible) {
		/* On these chipsets we can only modify the base whilst
		 * the cursor is disabled.
		 */
6359
		I915_WRITE(_CURABASE, base);
6360 6361 6362 6363 6364 6365 6366 6367

		cntl &= ~(CURSOR_FORMAT_MASK);
		/* XXX width must be 64, stride 256 => 0x00 << 28 */
		cntl |= CURSOR_ENABLE |
			CURSOR_GAMMA_ENABLE |
			CURSOR_FORMAT_ARGB;
	} else
		cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
6368
	I915_WRITE(_CURACNTR, cntl);
6369 6370 6371 6372 6373 6374 6375 6376 6377 6378 6379 6380 6381

	intel_crtc->cursor_visible = visible;
}

static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
6382
		uint32_t cntl = I915_READ(CURCNTR(pipe));
6383 6384 6385 6386 6387 6388 6389 6390
		if (base) {
			cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
			cntl |= pipe << 28; /* Connect to correct pipe */
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
6391
		I915_WRITE(CURCNTR(pipe), cntl);
6392 6393 6394 6395

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
6396
	I915_WRITE(CURBASE(pipe), base);
6397 6398
}

J
Jesse Barnes 已提交
6399 6400 6401 6402 6403 6404 6405 6406 6407 6408 6409 6410 6411 6412 6413 6414 6415
static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
		uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
		if (base) {
			cntl &= ~CURSOR_MODE;
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
6416 6417
		if (IS_HASWELL(dev))
			cntl |= CURSOR_PIPE_CSC_ENABLE;
J
Jesse Barnes 已提交
6418 6419 6420 6421 6422 6423 6424 6425
		I915_WRITE(CURCNTR_IVB(pipe), cntl);

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
	I915_WRITE(CURBASE_IVB(pipe), base);
}

6426
/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6427 6428
static void intel_crtc_update_cursor(struct drm_crtc *crtc,
				     bool on)
6429 6430 6431 6432 6433 6434 6435
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int x = intel_crtc->cursor_x;
	int y = intel_crtc->cursor_y;
6436
	u32 base, pos;
6437 6438 6439 6440
	bool visible;

	pos = 0;

6441
	if (on && crtc->enabled && crtc->fb) {
6442 6443 6444 6445 6446 6447 6448 6449 6450 6451 6452 6453 6454 6455 6456 6457 6458 6459 6460 6461 6462 6463 6464 6465 6466 6467 6468 6469
		base = intel_crtc->cursor_addr;
		if (x > (int) crtc->fb->width)
			base = 0;

		if (y > (int) crtc->fb->height)
			base = 0;
	} else
		base = 0;

	if (x < 0) {
		if (x + intel_crtc->cursor_width < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
		x = -x;
	}
	pos |= x << CURSOR_X_SHIFT;

	if (y < 0) {
		if (y + intel_crtc->cursor_height < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
		y = -y;
	}
	pos |= y << CURSOR_Y_SHIFT;

	visible = base != 0;
6470
	if (!visible && !intel_crtc->cursor_visible)
6471 6472
		return;

6473
	if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
J
Jesse Barnes 已提交
6474 6475 6476 6477 6478 6479 6480 6481 6482
		I915_WRITE(CURPOS_IVB(pipe), pos);
		ivb_update_cursor(crtc, base);
	} else {
		I915_WRITE(CURPOS(pipe), pos);
		if (IS_845G(dev) || IS_I865G(dev))
			i845_update_cursor(crtc, base);
		else
			i9xx_update_cursor(crtc, base);
	}
6483 6484
}

J
Jesse Barnes 已提交
6485
static int intel_crtc_cursor_set(struct drm_crtc *crtc,
6486
				 struct drm_file *file,
J
Jesse Barnes 已提交
6487 6488 6489 6490 6491 6492
				 uint32_t handle,
				 uint32_t width, uint32_t height)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6493
	struct drm_i915_gem_object *obj;
6494
	uint32_t addr;
6495
	int ret;
J
Jesse Barnes 已提交
6496 6497 6498

	/* if we want to turn off the cursor ignore width and height */
	if (!handle) {
6499
		DRM_DEBUG_KMS("cursor off\n");
6500
		addr = 0;
6501
		obj = NULL;
6502
		mutex_lock(&dev->struct_mutex);
6503
		goto finish;
J
Jesse Barnes 已提交
6504 6505 6506 6507 6508 6509 6510 6511
	}

	/* Currently we only support 64x64 cursors */
	if (width != 64 || height != 64) {
		DRM_ERROR("we currently only support 64x64 cursors\n");
		return -EINVAL;
	}

6512
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
6513
	if (&obj->base == NULL)
J
Jesse Barnes 已提交
6514 6515
		return -ENOENT;

6516
	if (obj->base.size < width * height * 4) {
J
Jesse Barnes 已提交
6517
		DRM_ERROR("buffer is to small\n");
6518 6519
		ret = -ENOMEM;
		goto fail;
J
Jesse Barnes 已提交
6520 6521
	}

6522
	/* we only need to pin inside GTT if cursor is non-phy */
6523
	mutex_lock(&dev->struct_mutex);
6524
	if (!dev_priv->info->cursor_needs_physical) {
6525 6526
		unsigned alignment;

6527 6528 6529 6530 6531 6532
		if (obj->tiling_mode) {
			DRM_ERROR("cursor cannot be tiled\n");
			ret = -EINVAL;
			goto fail_locked;
		}

6533 6534 6535 6536 6537 6538 6539 6540 6541 6542
		/* Note that the w/a also requires 2 PTE of padding following
		 * the bo. We currently fill all unused PTE with the shadow
		 * page and so we should always have valid PTE following the
		 * cursor preventing the VT-d warning.
		 */
		alignment = 0;
		if (need_vtd_wa(dev))
			alignment = 64*1024;

		ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
6543 6544
		if (ret) {
			DRM_ERROR("failed to move cursor bo into the GTT\n");
6545
			goto fail_locked;
6546 6547
		}

6548 6549
		ret = i915_gem_object_put_fence(obj);
		if (ret) {
6550
			DRM_ERROR("failed to release fence for cursor");
6551 6552 6553
			goto fail_unpin;
		}

6554
		addr = obj->gtt_offset;
6555
	} else {
6556
		int align = IS_I830(dev) ? 16 * 1024 : 256;
6557
		ret = i915_gem_attach_phys_object(dev, obj,
6558 6559
						  (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
						  align);
6560 6561
		if (ret) {
			DRM_ERROR("failed to attach phys object\n");
6562
			goto fail_locked;
6563
		}
6564
		addr = obj->phys_obj->handle->busaddr;
6565 6566
	}

6567
	if (IS_GEN2(dev))
J
Jesse Barnes 已提交
6568 6569
		I915_WRITE(CURSIZE, (height << 12) | width);

6570 6571
 finish:
	if (intel_crtc->cursor_bo) {
6572
		if (dev_priv->info->cursor_needs_physical) {
6573
			if (intel_crtc->cursor_bo != obj)
6574 6575 6576
				i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
		} else
			i915_gem_object_unpin(intel_crtc->cursor_bo);
6577
		drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
6578
	}
6579

6580
	mutex_unlock(&dev->struct_mutex);
6581 6582

	intel_crtc->cursor_addr = addr;
6583
	intel_crtc->cursor_bo = obj;
6584 6585 6586
	intel_crtc->cursor_width = width;
	intel_crtc->cursor_height = height;

6587
	intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
6588

J
Jesse Barnes 已提交
6589
	return 0;
6590
fail_unpin:
6591
	i915_gem_object_unpin(obj);
6592
fail_locked:
6593
	mutex_unlock(&dev->struct_mutex);
6594
fail:
6595
	drm_gem_object_unreference_unlocked(&obj->base);
6596
	return ret;
J
Jesse Barnes 已提交
6597 6598 6599 6600 6601 6602
}

static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

6603 6604
	intel_crtc->cursor_x = x;
	intel_crtc->cursor_y = y;
6605

6606
	intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
J
Jesse Barnes 已提交
6607 6608 6609 6610 6611 6612 6613 6614 6615 6616 6617 6618 6619 6620 6621

	return 0;
}

/** Sets the color ramps on behalf of RandR */
void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
				 u16 blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	intel_crtc->lut_r[regno] = red >> 8;
	intel_crtc->lut_g[regno] = green >> 8;
	intel_crtc->lut_b[regno] = blue >> 8;
}

6622 6623 6624 6625 6626 6627 6628 6629 6630 6631
void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
			     u16 *blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	*red = intel_crtc->lut_r[regno] << 8;
	*green = intel_crtc->lut_g[regno] << 8;
	*blue = intel_crtc->lut_b[regno] << 8;
}

J
Jesse Barnes 已提交
6632
static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
J
James Simmons 已提交
6633
				 u16 *blue, uint32_t start, uint32_t size)
J
Jesse Barnes 已提交
6634
{
J
James Simmons 已提交
6635
	int end = (start + size > 256) ? 256 : start + size, i;
J
Jesse Barnes 已提交
6636 6637
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

J
James Simmons 已提交
6638
	for (i = start; i < end; i++) {
J
Jesse Barnes 已提交
6639 6640 6641 6642 6643 6644 6645 6646 6647 6648 6649 6650 6651 6652
		intel_crtc->lut_r[i] = red[i] >> 8;
		intel_crtc->lut_g[i] = green[i] >> 8;
		intel_crtc->lut_b[i] = blue[i] >> 8;
	}

	intel_crtc_load_lut(crtc);
}

/* VESA 640x480x72Hz mode to set on the pipe */
static struct drm_display_mode load_detect_mode = {
	DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
		 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
};

6653 6654
static struct drm_framebuffer *
intel_framebuffer_create(struct drm_device *dev,
6655
			 struct drm_mode_fb_cmd2 *mode_cmd,
6656 6657 6658 6659 6660 6661 6662 6663 6664 6665 6666 6667 6668 6669 6670 6671 6672 6673 6674 6675 6676 6677 6678 6679 6680 6681 6682 6683 6684 6685 6686 6687 6688 6689 6690 6691 6692 6693 6694 6695 6696
			 struct drm_i915_gem_object *obj)
{
	struct intel_framebuffer *intel_fb;
	int ret;

	intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
	if (!intel_fb) {
		drm_gem_object_unreference_unlocked(&obj->base);
		return ERR_PTR(-ENOMEM);
	}

	ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
	if (ret) {
		drm_gem_object_unreference_unlocked(&obj->base);
		kfree(intel_fb);
		return ERR_PTR(ret);
	}

	return &intel_fb->base;
}

static u32
intel_framebuffer_pitch_for_width(int width, int bpp)
{
	u32 pitch = DIV_ROUND_UP(width * bpp, 8);
	return ALIGN(pitch, 64);
}

static u32
intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
{
	u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
	return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
}

static struct drm_framebuffer *
intel_framebuffer_create_for_mode(struct drm_device *dev,
				  struct drm_display_mode *mode,
				  int depth, int bpp)
{
	struct drm_i915_gem_object *obj;
6697
	struct drm_mode_fb_cmd2 mode_cmd = { 0 };
6698 6699 6700 6701 6702 6703 6704 6705

	obj = i915_gem_alloc_object(dev,
				    intel_framebuffer_size_for_mode(mode, bpp));
	if (obj == NULL)
		return ERR_PTR(-ENOMEM);

	mode_cmd.width = mode->hdisplay;
	mode_cmd.height = mode->vdisplay;
6706 6707
	mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
								bpp);
6708
	mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
6709 6710 6711 6712 6713 6714 6715 6716 6717 6718 6719 6720 6721 6722 6723 6724 6725 6726 6727 6728

	return intel_framebuffer_create(dev, &mode_cmd, obj);
}

static struct drm_framebuffer *
mode_fits_in_fbdev(struct drm_device *dev,
		   struct drm_display_mode *mode)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	struct drm_framebuffer *fb;

	if (dev_priv->fbdev == NULL)
		return NULL;

	obj = dev_priv->fbdev->ifb.obj;
	if (obj == NULL)
		return NULL;

	fb = &dev_priv->fbdev->ifb.base;
6729 6730
	if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
							       fb->bits_per_pixel))
6731 6732
		return NULL;

6733
	if (obj->base.size < mode->vdisplay * fb->pitches[0])
6734 6735 6736 6737 6738
		return NULL;

	return fb;
}

6739
bool intel_get_load_detect_pipe(struct drm_connector *connector,
6740
				struct drm_display_mode *mode,
6741
				struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
6742 6743
{
	struct intel_crtc *intel_crtc;
6744 6745
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
J
Jesse Barnes 已提交
6746
	struct drm_crtc *possible_crtc;
6747
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
6748 6749
	struct drm_crtc *crtc = NULL;
	struct drm_device *dev = encoder->dev;
6750
	struct drm_framebuffer *fb;
J
Jesse Barnes 已提交
6751 6752
	int i = -1;

6753 6754 6755 6756
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

J
Jesse Barnes 已提交
6757 6758
	/*
	 * Algorithm gets a little messy:
6759
	 *
J
Jesse Barnes 已提交
6760 6761
	 *   - if the connector already has an assigned crtc, use it (but make
	 *     sure it's on first)
6762
	 *
J
Jesse Barnes 已提交
6763 6764 6765 6766 6767 6768 6769
	 *   - try to find the first unused crtc that can drive this connector,
	 *     and use that if we find one
	 */

	/* See if we already have a CRTC for this connector */
	if (encoder->crtc) {
		crtc = encoder->crtc;
6770

6771 6772
		mutex_lock(&crtc->mutex);

6773
		old->dpms_mode = connector->dpms;
6774 6775 6776
		old->load_detect_temp = false;

		/* Make sure the crtc and connector are running */
6777 6778
		if (connector->dpms != DRM_MODE_DPMS_ON)
			connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
6779

6780
		return true;
J
Jesse Barnes 已提交
6781 6782 6783 6784 6785 6786 6787 6788 6789 6790 6791 6792 6793 6794 6795 6796 6797
	}

	/* Find an unused one (if possible) */
	list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
		i++;
		if (!(encoder->possible_crtcs & (1 << i)))
			continue;
		if (!possible_crtc->enabled) {
			crtc = possible_crtc;
			break;
		}
	}

	/*
	 * If we didn't find an unused CRTC, don't use any.
	 */
	if (!crtc) {
6798 6799
		DRM_DEBUG_KMS("no pipe available for load-detect\n");
		return false;
J
Jesse Barnes 已提交
6800 6801
	}

6802
	mutex_lock(&crtc->mutex);
6803 6804
	intel_encoder->new_crtc = to_intel_crtc(crtc);
	to_intel_connector(connector)->new_encoder = intel_encoder;
J
Jesse Barnes 已提交
6805 6806

	intel_crtc = to_intel_crtc(crtc);
6807
	old->dpms_mode = connector->dpms;
6808
	old->load_detect_temp = true;
6809
	old->release_fb = NULL;
J
Jesse Barnes 已提交
6810

6811 6812
	if (!mode)
		mode = &load_detect_mode;
J
Jesse Barnes 已提交
6813

6814 6815 6816 6817 6818 6819 6820
	/* We need a framebuffer large enough to accommodate all accesses
	 * that the plane may generate whilst we perform load detection.
	 * We can not rely on the fbcon either being present (we get called
	 * during its initialisation to detect all boot displays, or it may
	 * not even exist) or that it is large enough to satisfy the
	 * requested mode.
	 */
6821 6822
	fb = mode_fits_in_fbdev(dev, mode);
	if (fb == NULL) {
6823
		DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
6824 6825
		fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
		old->release_fb = fb;
6826 6827
	} else
		DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
6828
	if (IS_ERR(fb)) {
6829
		DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
6830
		mutex_unlock(&crtc->mutex);
6831
		return false;
J
Jesse Barnes 已提交
6832 6833
	}

6834
	if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6835
		DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
6836 6837
		if (old->release_fb)
			old->release_fb->funcs->destroy(old->release_fb);
6838
		mutex_unlock(&crtc->mutex);
6839
		return false;
J
Jesse Barnes 已提交
6840
	}
6841

J
Jesse Barnes 已提交
6842
	/* let the connector get through one full cycle before testing */
6843
	intel_wait_for_vblank(dev, intel_crtc->pipe);
6844
	return true;
J
Jesse Barnes 已提交
6845 6846
}

6847
void intel_release_load_detect_pipe(struct drm_connector *connector,
6848
				    struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
6849
{
6850 6851
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
6852
	struct drm_encoder *encoder = &intel_encoder->base;
6853
	struct drm_crtc *crtc = encoder->crtc;
J
Jesse Barnes 已提交
6854

6855 6856 6857 6858
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

6859
	if (old->load_detect_temp) {
6860 6861 6862
		to_intel_connector(connector)->new_encoder = NULL;
		intel_encoder->new_crtc = NULL;
		intel_set_mode(crtc, NULL, 0, 0, NULL);
6863

6864 6865 6866 6867
		if (old->release_fb) {
			drm_framebuffer_unregister_private(old->release_fb);
			drm_framebuffer_unreference(old->release_fb);
		}
6868

6869
		mutex_unlock(&crtc->mutex);
6870
		return;
J
Jesse Barnes 已提交
6871 6872
	}

6873
	/* Switch crtc and encoder back off if necessary */
6874 6875
	if (old->dpms_mode != DRM_MODE_DPMS_ON)
		connector->funcs->dpms(connector, old->dpms_mode);
6876 6877

	mutex_unlock(&crtc->mutex);
J
Jesse Barnes 已提交
6878 6879 6880 6881 6882 6883 6884 6885
}

/* Returns the clock of the currently programmed mode of the given pipe. */
static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
6886
	u32 dpll = I915_READ(DPLL(pipe));
J
Jesse Barnes 已提交
6887 6888 6889 6890
	u32 fp;
	intel_clock_t clock;

	if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
6891
		fp = I915_READ(FP0(pipe));
J
Jesse Barnes 已提交
6892
	else
6893
		fp = I915_READ(FP1(pipe));
J
Jesse Barnes 已提交
6894 6895

	clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
6896 6897 6898
	if (IS_PINEVIEW(dev)) {
		clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
		clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
6899 6900 6901 6902 6903
	} else {
		clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
		clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
	}

6904
	if (!IS_GEN2(dev)) {
6905 6906 6907
		if (IS_PINEVIEW(dev))
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
				DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
6908 6909
		else
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
J
Jesse Barnes 已提交
6910 6911 6912 6913 6914 6915 6916 6917 6918 6919 6920 6921
			       DPLL_FPA01_P1_POST_DIV_SHIFT);

		switch (dpll & DPLL_MODE_MASK) {
		case DPLLB_MODE_DAC_SERIAL:
			clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
				5 : 10;
			break;
		case DPLLB_MODE_LVDS:
			clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
				7 : 14;
			break;
		default:
6922
			DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
J
Jesse Barnes 已提交
6923 6924 6925 6926
				  "mode\n", (int)(dpll & DPLL_MODE_MASK));
			return 0;
		}

6927 6928 6929 6930
		if (IS_PINEVIEW(dev))
			pineview_clock(96000, &clock);
		else
			i9xx_clock(96000, &clock);
J
Jesse Barnes 已提交
6931 6932 6933 6934 6935 6936 6937 6938 6939 6940 6941
	} else {
		bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);

		if (is_lvds) {
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
				       DPLL_FPA01_P1_POST_DIV_SHIFT);
			clock.p2 = 14;

			if ((dpll & PLL_REF_INPUT_MASK) ==
			    PLLB_REF_INPUT_SPREADSPECTRUMIN) {
				/* XXX: might not be 66MHz */
6942
				i9xx_clock(66000, &clock);
J
Jesse Barnes 已提交
6943
			} else
6944
				i9xx_clock(48000, &clock);
J
Jesse Barnes 已提交
6945 6946 6947 6948 6949 6950 6951 6952 6953 6954 6955 6956
		} else {
			if (dpll & PLL_P1_DIVIDE_BY_TWO)
				clock.p1 = 2;
			else {
				clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
					    DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
			}
			if (dpll & PLL_P2_DIVIDE_BY_4)
				clock.p2 = 4;
			else
				clock.p2 = 2;

6957
			i9xx_clock(48000, &clock);
J
Jesse Barnes 已提交
6958 6959 6960 6961 6962 6963 6964 6965 6966 6967 6968 6969 6970 6971 6972
		}
	}

	/* XXX: It would be nice to validate the clocks, but we can't reuse
	 * i830PllIsValid() because it relies on the xf86_config connector
	 * configuration being accurate, which it isn't necessarily.
	 */

	return clock.dot;
}

/** Returns the currently programmed mode of the given pipe. */
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc)
{
6973
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
6974
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6975
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
J
Jesse Barnes 已提交
6976
	struct drm_display_mode *mode;
6977 6978 6979 6980
	int htot = I915_READ(HTOTAL(cpu_transcoder));
	int hsync = I915_READ(HSYNC(cpu_transcoder));
	int vtot = I915_READ(VTOTAL(cpu_transcoder));
	int vsync = I915_READ(VSYNC(cpu_transcoder));
J
Jesse Barnes 已提交
6981 6982 6983 6984 6985 6986 6987 6988 6989 6990 6991 6992 6993 6994 6995 6996 6997 6998 6999 7000

	mode = kzalloc(sizeof(*mode), GFP_KERNEL);
	if (!mode)
		return NULL;

	mode->clock = intel_crtc_clock_get(dev, crtc);
	mode->hdisplay = (htot & 0xffff) + 1;
	mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
	mode->hsync_start = (hsync & 0xffff) + 1;
	mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
	mode->vdisplay = (vtot & 0xffff) + 1;
	mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
	mode->vsync_start = (vsync & 0xffff) + 1;
	mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;

	drm_mode_set_name(mode);

	return mode;
}

7001
static void intel_increase_pllclock(struct drm_crtc *crtc)
7002 7003 7004 7005 7006
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
7007 7008
	int dpll_reg = DPLL(pipe);
	int dpll;
7009

7010
	if (HAS_PCH_SPLIT(dev))
7011 7012 7013 7014 7015
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

7016
	dpll = I915_READ(dpll_reg);
7017
	if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
7018
		DRM_DEBUG_DRIVER("upclocking LVDS\n");
7019

7020
		assert_panel_unlocked(dev_priv, pipe);
7021 7022 7023

		dpll &= ~DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
7024
		intel_wait_for_vblank(dev, pipe);
7025

7026 7027
		dpll = I915_READ(dpll_reg);
		if (dpll & DISPLAY_RATE_SELECT_FPA1)
7028
			DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
7029 7030 7031 7032 7033 7034 7035 7036 7037
	}
}

static void intel_decrease_pllclock(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

7038
	if (HAS_PCH_SPLIT(dev))
7039 7040 7041 7042 7043 7044 7045 7046 7047 7048
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

	/*
	 * Since this is called by a timer, we should never get here in
	 * the manual case.
	 */
	if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
7049 7050 7051
		int pipe = intel_crtc->pipe;
		int dpll_reg = DPLL(pipe);
		int dpll;
7052

7053
		DRM_DEBUG_DRIVER("downclocking LVDS\n");
7054

7055
		assert_panel_unlocked(dev_priv, pipe);
7056

7057
		dpll = I915_READ(dpll_reg);
7058 7059
		dpll |= DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
7060
		intel_wait_for_vblank(dev, pipe);
7061 7062
		dpll = I915_READ(dpll_reg);
		if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
7063
			DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
7064 7065 7066 7067
	}

}

7068 7069 7070 7071 7072 7073
void intel_mark_busy(struct drm_device *dev)
{
	i915_update_gfx_val(dev->dev_private);
}

void intel_mark_idle(struct drm_device *dev)
7074 7075 7076 7077 7078 7079 7080 7081 7082 7083
{
	struct drm_crtc *crtc;

	if (!i915_powersave)
		return;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

7084
		intel_decrease_pllclock(crtc);
7085 7086 7087
	}
}

7088 7089
void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
			struct intel_ring_buffer *ring)
7090
{
7091 7092
	struct drm_device *dev = obj->base.dev;
	struct drm_crtc *crtc;
7093

7094
	if (!i915_powersave)
7095 7096
		return;

7097 7098 7099 7100
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

7101 7102 7103 7104 7105 7106
		if (to_intel_framebuffer(crtc->fb)->obj != obj)
			continue;

		intel_increase_pllclock(crtc);
		if (ring && intel_fbc_enabled(dev))
			ring->fbc_dirty = true;
7107 7108 7109
	}
}

J
Jesse Barnes 已提交
7110 7111 7112
static void intel_crtc_destroy(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7113 7114 7115 7116 7117 7118 7119 7120 7121 7122 7123 7124 7125
	struct drm_device *dev = crtc->dev;
	struct intel_unpin_work *work;
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (work) {
		cancel_work_sync(&work->work);
		kfree(work);
	}
J
Jesse Barnes 已提交
7126

7127 7128
	intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);

J
Jesse Barnes 已提交
7129
	drm_crtc_cleanup(crtc);
7130

J
Jesse Barnes 已提交
7131 7132 7133
	kfree(intel_crtc);
}

7134 7135 7136 7137
static void intel_unpin_work_fn(struct work_struct *__work)
{
	struct intel_unpin_work *work =
		container_of(__work, struct intel_unpin_work, work);
7138
	struct drm_device *dev = work->crtc->dev;
7139

7140
	mutex_lock(&dev->struct_mutex);
7141
	intel_unpin_fb_obj(work->old_fb_obj);
7142 7143
	drm_gem_object_unreference(&work->pending_flip_obj->base);
	drm_gem_object_unreference(&work->old_fb_obj->base);
7144

7145 7146 7147 7148 7149 7150
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);

	BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
	atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);

7151 7152 7153
	kfree(work);
}

7154
static void do_intel_finish_page_flip(struct drm_device *dev,
7155
				      struct drm_crtc *crtc)
7156 7157 7158 7159 7160 7161 7162 7163 7164 7165 7166 7167
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
	unsigned long flags;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
7168 7169 7170 7171 7172

	/* Ensure we don't miss a work->pending update ... */
	smp_rmb();

	if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
7173 7174 7175 7176
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

7177 7178 7179
	/* and that the unpin work is consistent wrt ->pending. */
	smp_rmb();

7180 7181
	intel_crtc->unpin_work = NULL;

7182 7183
	if (work->event)
		drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
7184

7185 7186
	drm_vblank_put(dev, intel_crtc->pipe);

7187 7188
	spin_unlock_irqrestore(&dev->event_lock, flags);

7189
	wake_up_all(&dev_priv->pending_flip_queue);
7190 7191

	queue_work(dev_priv->wq, &work->work);
7192 7193

	trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
7194 7195
}

7196 7197 7198 7199 7200
void intel_finish_page_flip(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];

7201
	do_intel_finish_page_flip(dev, crtc);
7202 7203 7204 7205 7206 7207 7208
}

void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];

7209
	do_intel_finish_page_flip(dev, crtc);
7210 7211
}

7212 7213 7214 7215 7216 7217 7218
void intel_prepare_page_flip(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
	unsigned long flags;

7219 7220 7221 7222
	/* NB: An MMIO update of the plane base pointer will also
	 * generate a page-flip completion irq, i.e. every modeset
	 * is also accompanied by a spurious intel_prepare_page_flip().
	 */
7223
	spin_lock_irqsave(&dev->event_lock, flags);
7224 7225
	if (intel_crtc->unpin_work)
		atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
7226 7227 7228
	spin_unlock_irqrestore(&dev->event_lock, flags);
}

7229 7230 7231 7232 7233 7234 7235 7236 7237
inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
{
	/* Ensure that the work item is consistent when activating it ... */
	smp_wmb();
	atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
	/* and that it is marked active as soon as the irq could fire. */
	smp_wmb();
}

7238 7239 7240 7241 7242 7243 7244 7245
static int intel_gen2_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
7246
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7247 7248
	int ret;

7249
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7250
	if (ret)
7251
		goto err;
7252

7253
	ret = intel_ring_begin(ring, 6);
7254
	if (ret)
7255
		goto err_unpin;
7256 7257 7258 7259 7260 7261 7262 7263

	/* Can't queue multiple flips, so wait for the previous
	 * one to finish before executing the next.
	 */
	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7264 7265 7266 7267 7268
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7269
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7270
	intel_ring_emit(ring, 0); /* aux display base address, unused */
7271 7272

	intel_mark_page_flip_active(intel_crtc);
7273
	intel_ring_advance(ring);
7274 7275 7276 7277 7278
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7279 7280 7281 7282 7283 7284 7285 7286 7287 7288 7289
	return ret;
}

static int intel_gen3_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
7290
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7291 7292
	int ret;

7293
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7294
	if (ret)
7295
		goto err;
7296

7297
	ret = intel_ring_begin(ring, 6);
7298
	if (ret)
7299
		goto err_unpin;
7300 7301 7302 7303 7304

	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7305 7306 7307 7308 7309
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7310
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7311 7312
	intel_ring_emit(ring, MI_NOOP);

7313
	intel_mark_page_flip_active(intel_crtc);
7314
	intel_ring_advance(ring);
7315 7316 7317 7318 7319
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7320 7321 7322 7323 7324 7325 7326 7327 7328 7329 7330
	return ret;
}

static int intel_gen4_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	uint32_t pf, pipesrc;
7331
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7332 7333
	int ret;

7334
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7335
	if (ret)
7336
		goto err;
7337

7338
	ret = intel_ring_begin(ring, 4);
7339
	if (ret)
7340
		goto err_unpin;
7341 7342 7343 7344 7345

	/* i965+ uses the linear or tiled offsets from the
	 * Display Registers (which do not change across a page-flip)
	 * so we need only reprogram the base address.
	 */
7346 7347 7348
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7349 7350 7351
	intel_ring_emit(ring,
			(obj->gtt_offset + intel_crtc->dspaddr_offset) |
			obj->tiling_mode);
7352 7353 7354 7355 7356 7357 7358

	/* XXX Enabling the panel-fitter across page-flip is so far
	 * untested on non-native modes, so ignore it for now.
	 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
	 */
	pf = 0;
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7359
	intel_ring_emit(ring, pf | pipesrc);
7360 7361

	intel_mark_page_flip_active(intel_crtc);
7362
	intel_ring_advance(ring);
7363 7364 7365 7366 7367
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7368 7369 7370 7371 7372 7373 7374 7375 7376 7377
	return ret;
}

static int intel_gen6_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7378
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7379 7380 7381
	uint32_t pf, pipesrc;
	int ret;

7382
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7383
	if (ret)
7384
		goto err;
7385

7386
	ret = intel_ring_begin(ring, 4);
7387
	if (ret)
7388
		goto err_unpin;
7389

7390 7391 7392
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
7393
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7394

7395 7396 7397 7398 7399 7400 7401
	/* Contrary to the suggestions in the documentation,
	 * "Enable Panel Fitter" does not seem to be required when page
	 * flipping with a non-native mode, and worse causes a normal
	 * modeset to fail.
	 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
	 */
	pf = 0;
7402
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7403
	intel_ring_emit(ring, pf | pipesrc);
7404 7405

	intel_mark_page_flip_active(intel_crtc);
7406
	intel_ring_advance(ring);
7407 7408 7409 7410 7411
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7412 7413 7414
	return ret;
}

7415 7416 7417 7418 7419 7420 7421 7422 7423 7424 7425 7426 7427 7428
/*
 * On gen7 we currently use the blit ring because (in early silicon at least)
 * the render ring doesn't give us interrpts for page flip completion, which
 * means clients will hang after the first flip is queued.  Fortunately the
 * blit ring generates interrupts properly, so use it instead.
 */
static int intel_gen7_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
7429
	uint32_t plane_bit = 0;
7430 7431 7432 7433
	int ret;

	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
	if (ret)
7434
		goto err;
7435

7436 7437 7438 7439 7440 7441 7442 7443 7444 7445 7446 7447 7448
	switch(intel_crtc->plane) {
	case PLANE_A:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
		break;
	case PLANE_B:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
		break;
	case PLANE_C:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
		break;
	default:
		WARN_ONCE(1, "unknown plane in flip command\n");
		ret = -ENODEV;
7449
		goto err_unpin;
7450 7451
	}

7452 7453
	ret = intel_ring_begin(ring, 4);
	if (ret)
7454
		goto err_unpin;
7455

7456
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
7457
	intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
7458
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7459
	intel_ring_emit(ring, (MI_NOOP));
7460 7461

	intel_mark_page_flip_active(intel_crtc);
7462
	intel_ring_advance(ring);
7463 7464 7465 7466 7467
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7468 7469 7470
	return ret;
}

7471 7472 7473 7474 7475 7476 7477 7478
static int intel_default_queue_flip(struct drm_device *dev,
				    struct drm_crtc *crtc,
				    struct drm_framebuffer *fb,
				    struct drm_i915_gem_object *obj)
{
	return -ENODEV;
}

7479 7480 7481 7482 7483 7484
static int intel_crtc_page_flip(struct drm_crtc *crtc,
				struct drm_framebuffer *fb,
				struct drm_pending_vblank_event *event)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
7485 7486
	struct drm_framebuffer *old_fb = crtc->fb;
	struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
7487 7488
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
7489
	unsigned long flags;
7490
	int ret;
7491

7492 7493 7494 7495 7496 7497 7498 7499 7500 7501 7502 7503 7504
	/* Can't change pixel format via MI display flips. */
	if (fb->pixel_format != crtc->fb->pixel_format)
		return -EINVAL;

	/*
	 * TILEOFF/LINOFF registers can't be changed via MI display flips.
	 * Note that pitch changes could also affect these register.
	 */
	if (INTEL_INFO(dev)->gen > 3 &&
	    (fb->offsets[0] != crtc->fb->offsets[0] ||
	     fb->pitches[0] != crtc->fb->pitches[0]))
		return -EINVAL;

7505 7506 7507 7508 7509
	work = kzalloc(sizeof *work, GFP_KERNEL);
	if (work == NULL)
		return -ENOMEM;

	work->event = event;
7510
	work->crtc = crtc;
7511
	work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
7512 7513
	INIT_WORK(&work->work, intel_unpin_work_fn);

7514 7515 7516 7517
	ret = drm_vblank_get(dev, intel_crtc->pipe);
	if (ret)
		goto free_work;

7518 7519 7520 7521 7522
	/* We borrow the event spin lock for protecting unpin_work */
	spin_lock_irqsave(&dev->event_lock, flags);
	if (intel_crtc->unpin_work) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		kfree(work);
7523
		drm_vblank_put(dev, intel_crtc->pipe);
7524 7525

		DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
7526 7527 7528 7529 7530
		return -EBUSY;
	}
	intel_crtc->unpin_work = work;
	spin_unlock_irqrestore(&dev->event_lock, flags);

7531 7532 7533
	if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
		flush_workqueue(dev_priv->wq);

7534 7535 7536
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto cleanup;
7537

7538
	/* Reference the objects for the scheduled work. */
7539 7540
	drm_gem_object_reference(&work->old_fb_obj->base);
	drm_gem_object_reference(&obj->base);
7541 7542

	crtc->fb = fb;
7543

7544 7545
	work->pending_flip_obj = obj;

7546 7547
	work->enable_stall_check = true;

7548
	atomic_inc(&intel_crtc->unpin_work_count);
7549
	intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
7550

7551 7552 7553
	ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
	if (ret)
		goto cleanup_pending;
7554

7555
	intel_disable_fbc(dev);
7556
	intel_mark_fb_busy(obj, NULL);
7557 7558
	mutex_unlock(&dev->struct_mutex);

7559 7560
	trace_i915_flip_request(intel_crtc->plane, obj);

7561
	return 0;
7562

7563
cleanup_pending:
7564
	atomic_dec(&intel_crtc->unpin_work_count);
7565
	crtc->fb = old_fb;
7566 7567
	drm_gem_object_unreference(&work->old_fb_obj->base);
	drm_gem_object_unreference(&obj->base);
7568 7569
	mutex_unlock(&dev->struct_mutex);

7570
cleanup:
7571 7572 7573 7574
	spin_lock_irqsave(&dev->event_lock, flags);
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

7575 7576
	drm_vblank_put(dev, intel_crtc->pipe);
free_work:
7577 7578 7579
	kfree(work);

	return ret;
7580 7581
}

7582 7583 7584 7585 7586
static struct drm_crtc_helper_funcs intel_helper_funcs = {
	.mode_set_base_atomic = intel_pipe_set_base_atomic,
	.load_lut = intel_crtc_load_lut,
};

7587 7588 7589 7590 7591 7592
static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
				  struct drm_crtc *crtc)
{
	struct drm_device *dev;
	struct drm_crtc *tmp;
	int crtc_mask = 1;
7593

7594
	WARN(!crtc, "checking null crtc?\n");
7595

7596
	dev = crtc->dev;
7597

7598 7599 7600 7601 7602
	list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
		if (tmp == crtc)
			break;
		crtc_mask <<= 1;
	}
7603

7604 7605 7606
	if (encoder->possible_crtcs & crtc_mask)
		return true;
	return false;
7607
}
J
Jesse Barnes 已提交
7608

7609 7610 7611 7612 7613 7614 7615
/**
 * intel_modeset_update_staged_output_state
 *
 * Updates the staged output configuration state, e.g. after we've read out the
 * current hw state.
 */
static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7616
{
7617 7618
	struct intel_encoder *encoder;
	struct intel_connector *connector;
7619

7620 7621 7622 7623 7624
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->new_encoder =
			to_intel_encoder(connector->base.encoder);
	}
7625

7626 7627 7628 7629 7630
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->new_crtc =
			to_intel_crtc(encoder->base.crtc);
	}
7631 7632
}

7633 7634 7635 7636 7637 7638 7639 7640 7641
/**
 * intel_modeset_commit_output_state
 *
 * This function copies the stage display pipe configuration to the real one.
 */
static void intel_modeset_commit_output_state(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_connector *connector;
7642

7643 7644 7645 7646
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->base.encoder = &connector->new_encoder->base;
	}
7647

7648 7649 7650 7651 7652 7653
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->base.crtc = &encoder->new_crtc->base;
	}
}

7654 7655 7656 7657 7658 7659 7660 7661 7662 7663 7664 7665 7666 7667 7668 7669 7670 7671 7672 7673 7674 7675 7676 7677 7678 7679
static void
connected_sink_compute_bpp(struct intel_connector * connector,
			   struct intel_crtc_config *pipe_config)
{
	int bpp = pipe_config->pipe_bpp;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
		connector->base.base.id,
		drm_get_connector_name(&connector->base));

	/* Don't use an invalid EDID bpc value */
	if (connector->base.display_info.bpc &&
	    connector->base.display_info.bpc * 3 < bpp) {
		DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
			      bpp, connector->base.display_info.bpc*3);
		pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
	}

	/* Clamp bpp to 8 on screens without EDID 1.4 */
	if (connector->base.display_info.bpc == 0 && bpp > 24) {
		DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
			      bpp);
		pipe_config->pipe_bpp = 24;
	}
}

7680
static int
7681 7682 7683
compute_baseline_pipe_bpp(struct intel_crtc *crtc,
			  struct drm_framebuffer *fb,
			  struct intel_crtc_config *pipe_config)
7684
{
7685 7686
	struct drm_device *dev = crtc->base.dev;
	struct intel_connector *connector;
7687 7688
	int bpp;

7689 7690
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
7691 7692
		bpp = 8*3; /* since we go through a colormap */
		break;
7693 7694 7695 7696 7697 7698
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen > 3))
			return -EINVAL;
	case DRM_FORMAT_RGB565:
7699 7700
		bpp = 6*3; /* min is 18bpp */
		break;
7701 7702 7703 7704 7705 7706 7707
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen < 4))
			return -EINVAL;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
7708 7709
		bpp = 8*3;
		break;
7710 7711 7712 7713 7714 7715
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7716
			return -EINVAL;
7717 7718
		bpp = 10*3;
		break;
7719
	/* TODO: gen4+ supports 16 bpc floating point, too. */
7720 7721 7722 7723 7724 7725 7726 7727 7728
	default:
		DRM_DEBUG_KMS("unsupported depth\n");
		return -EINVAL;
	}

	pipe_config->pipe_bpp = bpp;

	/* Clamp display bpp to EDID value */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
7729
			    base.head) {
7730 7731
		if (!connector->new_encoder ||
		    connector->new_encoder->new_crtc != crtc)
7732 7733
			continue;

7734
		connected_sink_compute_bpp(connector, pipe_config);
7735 7736 7737 7738 7739
	}

	return bpp;
}

7740 7741 7742 7743 7744 7745 7746 7747 7748 7749 7750 7751 7752 7753 7754 7755 7756 7757 7758 7759 7760 7761 7762 7763 7764 7765 7766
static void intel_dump_pipe_config(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config,
				   const char *context)
{
	DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
		      context, pipe_name(crtc->pipe));

	DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
	DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
		      pipe_config->pipe_bpp, pipe_config->dither);
	DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
		      pipe_config->has_pch_encoder,
		      pipe_config->fdi_lanes,
		      pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
		      pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
		      pipe_config->fdi_m_n.tu);
	DRM_DEBUG_KMS("requested mode:\n");
	drm_mode_debug_printmodeline(&pipe_config->requested_mode);
	DRM_DEBUG_KMS("adjusted mode:\n");
	drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
	DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
		      pipe_config->gmch_pfit.control,
		      pipe_config->gmch_pfit.pgm_ratios,
		      pipe_config->gmch_pfit.lvds_border_bits);
	DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
		      pipe_config->pch_pfit.pos,
		      pipe_config->pch_pfit.size);
P
Paulo Zanoni 已提交
7767
	DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
7768 7769
}

7770 7771 7772 7773 7774 7775 7776 7777 7778 7779 7780 7781 7782 7783 7784 7785 7786 7787 7788
static bool check_encoder_cloning(struct drm_crtc *crtc)
{
	int num_encoders = 0;
	bool uncloneable_encoders = false;
	struct intel_encoder *encoder;

	list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
			    base.head) {
		if (&encoder->new_crtc->base != crtc)
			continue;

		num_encoders++;
		if (!encoder->cloneable)
			uncloneable_encoders = true;
	}

	return !(num_encoders > 1 && uncloneable_encoders);
}

7789 7790
static struct intel_crtc_config *
intel_modeset_pipe_config(struct drm_crtc *crtc,
7791
			  struct drm_framebuffer *fb,
7792
			  struct drm_display_mode *mode)
7793
{
7794 7795 7796
	struct drm_device *dev = crtc->dev;
	struct drm_encoder_helper_funcs *encoder_funcs;
	struct intel_encoder *encoder;
7797
	struct intel_crtc_config *pipe_config;
7798 7799
	int plane_bpp, ret = -EINVAL;
	bool retry = true;
7800

7801 7802 7803 7804 7805
	if (!check_encoder_cloning(crtc)) {
		DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
		return ERR_PTR(-EINVAL);
	}

7806 7807
	pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
	if (!pipe_config)
7808 7809
		return ERR_PTR(-ENOMEM);

7810 7811
	drm_mode_copy(&pipe_config->adjusted_mode, mode);
	drm_mode_copy(&pipe_config->requested_mode, mode);
7812
	pipe_config->cpu_transcoder = to_intel_crtc(crtc)->pipe;
7813
	pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7814

7815 7816 7817 7818 7819 7820
	/* Compute a starting value for pipe_config->pipe_bpp taking the source
	 * plane pixel format and any sink constraints into account. Returns the
	 * source plane bpp so that dithering can be selected on mismatches
	 * after encoders and crtc also have had their say. */
	plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
					      fb, pipe_config);
7821 7822 7823
	if (plane_bpp < 0)
		goto fail;

7824
encoder_retry:
7825
	/* Ensure the port clock defaults are reset when retrying. */
7826
	pipe_config->port_clock = 0;
7827
	pipe_config->pixel_multiplier = 1;
7828

7829 7830 7831
	/* Pass our mode to the connectors and the CRTC to give them a chance to
	 * adjust it according to limitations or connector properties, and also
	 * a chance to reject the mode entirely.
7832
	 */
7833 7834
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
7835

7836 7837
		if (&encoder->new_crtc->base != crtc)
			continue;
7838 7839 7840 7841 7842 7843 7844 7845 7846 7847

		if (encoder->compute_config) {
			if (!(encoder->compute_config(encoder, pipe_config))) {
				DRM_DEBUG_KMS("Encoder config failure\n");
				goto fail;
			}

			continue;
		}

7848
		encoder_funcs = encoder->base.helper_private;
7849 7850 7851
		if (!(encoder_funcs->mode_fixup(&encoder->base,
						&pipe_config->requested_mode,
						&pipe_config->adjusted_mode))) {
7852 7853 7854
			DRM_DEBUG_KMS("Encoder fixup failed\n");
			goto fail;
		}
7855
	}
7856

7857 7858 7859 7860 7861
	/* Set default port clock if not overwritten by the encoder. Needs to be
	 * done afterwards in case the encoder adjusts the mode. */
	if (!pipe_config->port_clock)
		pipe_config->port_clock = pipe_config->adjusted_mode.clock;

7862
	ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
7863
	if (ret < 0) {
7864 7865
		DRM_DEBUG_KMS("CRTC fixup failed\n");
		goto fail;
7866
	}
7867 7868 7869 7870 7871 7872 7873 7874 7875 7876 7877 7878

	if (ret == RETRY) {
		if (WARN(!retry, "loop in pipe configuration computation\n")) {
			ret = -EINVAL;
			goto fail;
		}

		DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
		retry = false;
		goto encoder_retry;
	}

7879 7880 7881 7882
	pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
	DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
		      plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);

7883
	return pipe_config;
7884
fail:
7885
	kfree(pipe_config);
7886
	return ERR_PTR(ret);
7887
}
7888

7889 7890 7891 7892 7893
/* Computes which crtcs are affected and sets the relevant bits in the mask. For
 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
static void
intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
			     unsigned *prepare_pipes, unsigned *disable_pipes)
J
Jesse Barnes 已提交
7894 7895
{
	struct intel_crtc *intel_crtc;
7896 7897 7898 7899
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct drm_crtc *tmp_crtc;
J
Jesse Barnes 已提交
7900

7901
	*disable_pipes = *modeset_pipes = *prepare_pipes = 0;
J
Jesse Barnes 已提交
7902

7903 7904 7905 7906 7907 7908 7909 7910
	/* Check which crtcs have changed outputs connected to them, these need
	 * to be part of the prepare_pipes mask. We don't (yet) support global
	 * modeset across multiple crtcs, so modeset_pipes will only have one
	 * bit set at most. */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->base.encoder == &connector->new_encoder->base)
			continue;
J
Jesse Barnes 已提交
7911

7912 7913 7914 7915 7916 7917 7918 7919 7920
		if (connector->base.encoder) {
			tmp_crtc = connector->base.encoder->crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (connector->new_encoder)
			*prepare_pipes |=
				1 << connector->new_encoder->new_crtc->pipe;
J
Jesse Barnes 已提交
7921 7922
	}

7923 7924 7925 7926 7927 7928 7929 7930 7931 7932 7933 7934 7935
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (encoder->base.crtc == &encoder->new_crtc->base)
			continue;

		if (encoder->base.crtc) {
			tmp_crtc = encoder->base.crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (encoder->new_crtc)
			*prepare_pipes |= 1 << encoder->new_crtc->pipe;
7936 7937
	}

7938 7939 7940 7941
	/* Check for any pipes that will be fully disabled ... */
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool used = false;
J
Jesse Barnes 已提交
7942

7943 7944 7945
		/* Don't try to disable disabled crtcs. */
		if (!intel_crtc->base.enabled)
			continue;
7946

7947 7948 7949 7950 7951 7952 7953 7954
		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->new_crtc == intel_crtc)
				used = true;
		}

		if (!used)
			*disable_pipes |= 1 << intel_crtc->pipe;
7955 7956
	}

7957 7958 7959 7960 7961 7962

	/* set_mode is also used to update properties on life display pipes. */
	intel_crtc = to_intel_crtc(crtc);
	if (crtc->enabled)
		*prepare_pipes |= 1 << intel_crtc->pipe;

7963 7964 7965 7966 7967
	/*
	 * For simplicity do a full modeset on any pipe where the output routing
	 * changed. We could be more clever, but that would require us to be
	 * more careful with calling the relevant encoder->mode_set functions.
	 */
7968 7969 7970 7971 7972 7973
	if (*prepare_pipes)
		*modeset_pipes = *prepare_pipes;

	/* ... and mask these out. */
	*modeset_pipes &= ~(*disable_pipes);
	*prepare_pipes &= ~(*disable_pipes);
7974 7975 7976 7977 7978 7979 7980 7981

	/*
	 * HACK: We don't (yet) fully support global modesets. intel_set_config
	 * obies this rule, but the modeset restore mode of
	 * intel_modeset_setup_hw_state does not.
	 */
	*modeset_pipes &= 1 << intel_crtc->pipe;
	*prepare_pipes &= 1 << intel_crtc->pipe;
7982 7983 7984

	DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
		      *modeset_pipes, *prepare_pipes, *disable_pipes);
7985
}
J
Jesse Barnes 已提交
7986

7987
static bool intel_crtc_in_use(struct drm_crtc *crtc)
7988
{
7989
	struct drm_encoder *encoder;
7990 7991
	struct drm_device *dev = crtc->dev;

7992 7993 7994 7995 7996 7997 7998 7999 8000 8001 8002 8003 8004 8005 8006 8007 8008 8009 8010 8011 8012 8013 8014 8015 8016 8017 8018 8019 8020 8021 8022 8023 8024 8025 8026 8027 8028 8029 8030 8031
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
		if (encoder->crtc == crtc)
			return true;

	return false;
}

static void
intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
{
	struct intel_encoder *intel_encoder;
	struct intel_crtc *intel_crtc;
	struct drm_connector *connector;

	list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (!intel_encoder->base.crtc)
			continue;

		intel_crtc = to_intel_crtc(intel_encoder->base.crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe))
			intel_encoder->connectors_active = false;
	}

	intel_modeset_commit_output_state(dev);

	/* Update computed state. */
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		intel_crtc = to_intel_crtc(connector->encoder->crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe)) {
8032 8033 8034
			struct drm_property *dpms_property =
				dev->mode_config.dpms_property;

8035
			connector->dpms = DRM_MODE_DPMS_ON;
8036
			drm_object_property_set_value(&connector->base,
8037 8038
							 dpms_property,
							 DRM_MODE_DPMS_ON);
8039 8040 8041 8042 8043 8044 8045 8046

			intel_encoder = to_intel_encoder(connector->encoder);
			intel_encoder->connectors_active = true;
		}
	}

}

8047 8048 8049 8050
#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
	list_for_each_entry((intel_crtc), \
			    &(dev)->mode_config.crtc_list, \
			    base.head) \
8051
		if (mask & (1 <<(intel_crtc)->pipe))
8052

8053
static bool
8054 8055
intel_pipe_config_compare(struct drm_device *dev,
			  struct intel_crtc_config *current_config,
8056 8057
			  struct intel_crtc_config *pipe_config)
{
8058 8059 8060 8061 8062 8063 8064
#define PIPE_CONF_CHECK_I(name)	\
	if (current_config->name != pipe_config->name) { \
		DRM_ERROR("mismatch in " #name " " \
			  "(expected %i, found %i)\n", \
			  current_config->name, \
			  pipe_config->name); \
		return false; \
8065 8066
	}

8067 8068 8069 8070 8071 8072 8073 8074 8075
#define PIPE_CONF_CHECK_FLAGS(name, mask)	\
	if ((current_config->name ^ pipe_config->name) & (mask)) { \
		DRM_ERROR("mismatch in " #name " " \
			  "(expected %i, found %i)\n", \
			  current_config->name & (mask), \
			  pipe_config->name & (mask)); \
		return false; \
	}

8076 8077 8078
#define PIPE_CONF_QUIRK(quirk)	\
	((current_config->quirks | pipe_config->quirks) & (quirk))

8079 8080
	PIPE_CONF_CHECK_I(cpu_transcoder);

8081 8082
	PIPE_CONF_CHECK_I(has_pch_encoder);
	PIPE_CONF_CHECK_I(fdi_lanes);
8083 8084 8085 8086 8087
	PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
	PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
	PIPE_CONF_CHECK_I(fdi_m_n.link_m);
	PIPE_CONF_CHECK_I(fdi_m_n.link_n);
	PIPE_CONF_CHECK_I(fdi_m_n.tu);
8088

8089 8090 8091 8092 8093 8094 8095 8096 8097 8098 8099 8100 8101 8102
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);

	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);

8103 8104 8105
	if (!HAS_PCH_SPLIT(dev))
		PIPE_CONF_CHECK_I(pixel_multiplier);

8106 8107 8108
	PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
			      DRM_MODE_FLAG_INTERLACE);

8109 8110 8111 8112 8113 8114 8115 8116 8117 8118
	if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_PHSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_NHSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_PVSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_NVSYNC);
	}
8119

8120 8121 8122
	PIPE_CONF_CHECK_I(requested_mode.hdisplay);
	PIPE_CONF_CHECK_I(requested_mode.vdisplay);

8123 8124 8125 8126 8127 8128 8129 8130
	PIPE_CONF_CHECK_I(gmch_pfit.control);
	/* pfit ratios are autocomputed by the hw on gen4+ */
	if (INTEL_INFO(dev)->gen < 4)
		PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
	PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
	PIPE_CONF_CHECK_I(pch_pfit.pos);
	PIPE_CONF_CHECK_I(pch_pfit.size);

P
Paulo Zanoni 已提交
8131 8132
	PIPE_CONF_CHECK_I(ips_enabled);

8133 8134
	PIPE_CONF_CHECK_I(shared_dpll);

8135
#undef PIPE_CONF_CHECK_I
8136
#undef PIPE_CONF_CHECK_FLAGS
8137
#undef PIPE_CONF_QUIRK
8138

8139 8140 8141
	return true;
}

8142
void
8143 8144
intel_modeset_check_state(struct drm_device *dev)
{
8145
	drm_i915_private_t *dev_priv = dev->dev_private;
8146 8147 8148
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
8149
	struct intel_crtc_config pipe_config;
8150 8151 8152 8153 8154 8155 8156 8157 8158 8159 8160 8161 8162 8163 8164 8165 8166 8167 8168 8169 8170 8171 8172 8173 8174 8175 8176 8177 8178 8179 8180 8181 8182 8183 8184 8185 8186 8187 8188 8189 8190 8191 8192 8193 8194 8195 8196 8197 8198 8199 8200 8201 8202 8203 8204 8205 8206 8207 8208 8209 8210 8211 8212 8213 8214 8215 8216

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* This also checks the encoder/connector hw state with the
		 * ->get_hw_state callbacks. */
		intel_connector_check_state(connector);

		WARN(&connector->new_encoder->base != connector->base.encoder,
		     "connector's staged encoder doesn't match current encoder\n");
	}

	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		bool enabled = false;
		bool active = false;
		enum pipe pipe, tracked_pipe;

		DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		WARN(&encoder->new_crtc->base != encoder->base.crtc,
		     "encoder's stage crtc doesn't match current crtc\n");
		WARN(encoder->connectors_active && !encoder->base.crtc,
		     "encoder's active_connectors set, but no crtc\n");

		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->base.encoder != &encoder->base)
				continue;
			enabled = true;
			if (connector->base.dpms != DRM_MODE_DPMS_OFF)
				active = true;
		}
		WARN(!!encoder->base.crtc != enabled,
		     "encoder's enabled state mismatch "
		     "(expected %i, found %i)\n",
		     !!encoder->base.crtc, enabled);
		WARN(active && !encoder->base.crtc,
		     "active encoder with no crtc\n");

		WARN(encoder->connectors_active != active,
		     "encoder's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, encoder->connectors_active);

		active = encoder->get_hw_state(encoder, &pipe);
		WARN(active != encoder->connectors_active,
		     "encoder's hw state doesn't match sw tracking "
		     "(expected %i, found %i)\n",
		     encoder->connectors_active, active);

		if (!encoder->base.crtc)
			continue;

		tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
		WARN(active && pipe != tracked_pipe,
		     "active encoder's pipe doesn't match"
		     "(expected %i, found %i)\n",
		     tracked_pipe, pipe);

	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool enabled = false;
		bool active = false;

8217 8218
		memset(&pipe_config, 0, sizeof(pipe_config));

8219 8220 8221 8222 8223 8224 8225 8226 8227 8228 8229 8230 8231 8232
		DRM_DEBUG_KMS("[CRTC:%d]\n",
			      crtc->base.base.id);

		WARN(crtc->active && !crtc->base.enabled,
		     "active crtc, but not enabled in sw tracking\n");

		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->base.crtc != &crtc->base)
				continue;
			enabled = true;
			if (encoder->connectors_active)
				active = true;
		}
8233

8234 8235 8236 8237 8238 8239 8240
		WARN(active != crtc->active,
		     "crtc's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, crtc->active);
		WARN(enabled != crtc->base.enabled,
		     "crtc's computed enabled state doesn't match tracked enabled state "
		     "(expected %i, found %i)\n", enabled, crtc->base.enabled);

8241 8242
		active = dev_priv->display.get_pipe_config(crtc,
							   &pipe_config);
8243 8244 8245 8246 8247 8248 8249 8250
		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->base.crtc != &crtc->base)
				continue;
			if (encoder->get_config)
				encoder->get_config(encoder, &pipe_config);
		}

8251 8252 8253 8254
		WARN(crtc->active != active,
		     "crtc active state doesn't match with hw state "
		     "(expected %i, found %i)\n", crtc->active, active);

8255 8256 8257 8258 8259 8260 8261 8262
		if (active &&
		    !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
			WARN(1, "pipe state doesn't match!\n");
			intel_dump_pipe_config(crtc, &pipe_config,
					       "[hw state]");
			intel_dump_pipe_config(crtc, &crtc->config,
					       "[sw state]");
		}
8263 8264 8265
	}
}

8266 8267 8268
static int __intel_set_mode(struct drm_crtc *crtc,
			    struct drm_display_mode *mode,
			    int x, int y, struct drm_framebuffer *fb)
8269 8270
{
	struct drm_device *dev = crtc->dev;
8271
	drm_i915_private_t *dev_priv = dev->dev_private;
8272 8273
	struct drm_display_mode *saved_mode, *saved_hwmode;
	struct intel_crtc_config *pipe_config = NULL;
8274 8275
	struct intel_crtc *intel_crtc;
	unsigned disable_pipes, prepare_pipes, modeset_pipes;
8276
	int ret = 0;
8277

8278
	saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
8279 8280
	if (!saved_mode)
		return -ENOMEM;
8281
	saved_hwmode = saved_mode + 1;
8282

8283
	intel_modeset_affected_pipes(crtc, &modeset_pipes,
8284 8285
				     &prepare_pipes, &disable_pipes);

8286 8287
	*saved_hwmode = crtc->hwmode;
	*saved_mode = crtc->mode;
8288

8289 8290 8291 8292 8293 8294
	/* Hack: Because we don't (yet) support global modeset on multiple
	 * crtcs, we don't keep track of the new mode for more than one crtc.
	 * Hence simply check whether any bit is set in modeset_pipes in all the
	 * pieces of code that are not yet converted to deal with mutliple crtcs
	 * changing their mode at the same time. */
	if (modeset_pipes) {
8295
		pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
8296 8297 8298 8299
		if (IS_ERR(pipe_config)) {
			ret = PTR_ERR(pipe_config);
			pipe_config = NULL;

8300
			goto out;
8301
		}
8302 8303
		intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
				       "[modeset]");
8304
	}
8305

8306 8307 8308
	for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
		intel_crtc_disable(&intel_crtc->base);

8309 8310 8311 8312
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
		if (intel_crtc->base.enabled)
			dev_priv->display.crtc_disable(&intel_crtc->base);
	}
8313

8314 8315
	/* crtc->mode is already used by the ->mode_set callbacks, hence we need
	 * to set it here already despite that we pass it down the callchain.
8316
	 */
8317
	if (modeset_pipes) {
8318
		crtc->mode = *mode;
8319 8320 8321 8322
		/* mode_set/enable/disable functions rely on a correct pipe
		 * config. */
		to_intel_crtc(crtc)->config = *pipe_config;
	}
8323

8324 8325 8326
	/* Only after disabling all output pipelines that will be changed can we
	 * update the the output configuration. */
	intel_modeset_update_state(dev, prepare_pipes);
8327

8328 8329 8330
	if (dev_priv->display.modeset_global_resources)
		dev_priv->display.modeset_global_resources(dev);

8331 8332
	/* Set up the DPLL and any encoders state that needs to adjust or depend
	 * on the DPLL.
8333
	 */
8334
	for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
8335 8336 8337 8338
		ret = intel_crtc_mode_set(&intel_crtc->base,
					  x, y, fb);
		if (ret)
			goto done;
8339 8340 8341
	}

	/* Now enable the clocks, plane, pipe, and connectors that we set up. */
8342 8343
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
		dev_priv->display.crtc_enable(&intel_crtc->base);
8344

8345 8346
	if (modeset_pipes) {
		/* Store real post-adjustment hardware mode. */
8347
		crtc->hwmode = pipe_config->adjusted_mode;
8348

8349 8350 8351 8352 8353 8354
		/* Calculate and store various constants which
		 * are later needed by vblank and swap-completion
		 * timestamping. They are derived from true hwmode.
		 */
		drm_calc_timestamping_constants(crtc);
	}
8355 8356 8357

	/* FIXME: add subpixel order */
done:
8358
	if (ret && crtc->enabled) {
8359 8360
		crtc->hwmode = *saved_hwmode;
		crtc->mode = *saved_mode;
8361 8362
	}

8363
out:
8364
	kfree(pipe_config);
8365
	kfree(saved_mode);
8366
	return ret;
8367 8368
}

8369 8370 8371 8372 8373 8374 8375 8376 8377 8378 8379 8380 8381 8382
int intel_set_mode(struct drm_crtc *crtc,
		     struct drm_display_mode *mode,
		     int x, int y, struct drm_framebuffer *fb)
{
	int ret;

	ret = __intel_set_mode(crtc, mode, x, y, fb);

	if (ret == 0)
		intel_modeset_check_state(crtc->dev);

	return ret;
}

8383 8384 8385 8386 8387
void intel_crtc_restore_mode(struct drm_crtc *crtc)
{
	intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
}

8388 8389
#undef for_each_intel_crtc_masked

8390 8391 8392 8393 8394
static void intel_set_config_free(struct intel_set_config *config)
{
	if (!config)
		return;

8395 8396
	kfree(config->save_connector_encoders);
	kfree(config->save_encoder_crtcs);
8397 8398 8399
	kfree(config);
}

8400 8401 8402 8403 8404 8405 8406
static int intel_set_config_save_state(struct drm_device *dev,
				       struct intel_set_config *config)
{
	struct drm_encoder *encoder;
	struct drm_connector *connector;
	int count;

8407 8408 8409 8410
	config->save_encoder_crtcs =
		kcalloc(dev->mode_config.num_encoder,
			sizeof(struct drm_crtc *), GFP_KERNEL);
	if (!config->save_encoder_crtcs)
8411 8412
		return -ENOMEM;

8413 8414 8415 8416
	config->save_connector_encoders =
		kcalloc(dev->mode_config.num_connector,
			sizeof(struct drm_encoder *), GFP_KERNEL);
	if (!config->save_connector_encoders)
8417 8418 8419 8420 8421 8422 8423 8424
		return -ENOMEM;

	/* Copy data. Note that driver private data is not affected.
	 * Should anything bad happen only the expected state is
	 * restored, not the drivers personal bookkeeping.
	 */
	count = 0;
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
8425
		config->save_encoder_crtcs[count++] = encoder->crtc;
8426 8427 8428 8429
	}

	count = 0;
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8430
		config->save_connector_encoders[count++] = connector->encoder;
8431 8432 8433 8434 8435 8436 8437 8438
	}

	return 0;
}

static void intel_set_config_restore_state(struct drm_device *dev,
					   struct intel_set_config *config)
{
8439 8440
	struct intel_encoder *encoder;
	struct intel_connector *connector;
8441 8442 8443
	int count;

	count = 0;
8444 8445 8446
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->new_crtc =
			to_intel_crtc(config->save_encoder_crtcs[count++]);
8447 8448 8449
	}

	count = 0;
8450 8451 8452
	list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
		connector->new_encoder =
			to_intel_encoder(config->save_connector_encoders[count++]);
8453 8454 8455
	}
}

8456 8457 8458 8459 8460 8461 8462 8463 8464 8465 8466 8467 8468 8469
static void
intel_set_config_compute_mode_changes(struct drm_mode_set *set,
				      struct intel_set_config *config)
{

	/* We should be able to check here if the fb has the same properties
	 * and then just flip_or_move it */
	if (set->crtc->fb != set->fb) {
		/* If we have no fb then treat it as a full mode set */
		if (set->crtc->fb == NULL) {
			DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
			config->mode_changed = true;
		} else if (set->fb == NULL) {
			config->mode_changed = true;
8470 8471
		} else if (set->fb->pixel_format !=
			   set->crtc->fb->pixel_format) {
8472 8473 8474 8475 8476
			config->mode_changed = true;
		} else
			config->fb_changed = true;
	}

8477
	if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
8478 8479 8480 8481 8482 8483 8484 8485 8486 8487
		config->fb_changed = true;

	if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
		DRM_DEBUG_KMS("modes are different, full mode set\n");
		drm_mode_debug_printmodeline(&set->crtc->mode);
		drm_mode_debug_printmodeline(set->mode);
		config->mode_changed = true;
	}
}

8488
static int
8489 8490 8491
intel_modeset_stage_output_state(struct drm_device *dev,
				 struct drm_mode_set *set,
				 struct intel_set_config *config)
8492
{
8493
	struct drm_crtc *new_crtc;
8494 8495
	struct intel_connector *connector;
	struct intel_encoder *encoder;
8496
	int count, ro;
8497

8498
	/* The upper layers ensure that we either disable a crtc or have a list
8499 8500 8501 8502
	 * of connectors. For paranoia, double-check this. */
	WARN_ON(!set->fb && (set->num_connectors != 0));
	WARN_ON(set->fb && (set->num_connectors == 0));

8503
	count = 0;
8504 8505 8506 8507
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* Otherwise traverse passed in connector list and get encoders
		 * for them. */
8508
		for (ro = 0; ro < set->num_connectors; ro++) {
8509 8510
			if (set->connectors[ro] == &connector->base) {
				connector->new_encoder = connector->encoder;
8511 8512 8513 8514
				break;
			}
		}

8515 8516 8517 8518 8519 8520 8521 8522 8523 8524 8525 8526 8527 8528 8529
		/* If we disable the crtc, disable all its connectors. Also, if
		 * the connector is on the changing crtc but not on the new
		 * connector list, disable it. */
		if ((!set->fb || ro == set->num_connectors) &&
		    connector->base.encoder &&
		    connector->base.encoder->crtc == set->crtc) {
			connector->new_encoder = NULL;

			DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
				connector->base.base.id,
				drm_get_connector_name(&connector->base));
		}


		if (&connector->new_encoder->base != connector->base.encoder) {
8530
			DRM_DEBUG_KMS("encoder changed, full mode switch\n");
8531
			config->mode_changed = true;
8532 8533
		}
	}
8534
	/* connector->new_encoder is now updated for all connectors. */
8535

8536
	/* Update crtc of enabled connectors. */
8537
	count = 0;
8538 8539 8540
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (!connector->new_encoder)
8541 8542
			continue;

8543
		new_crtc = connector->new_encoder->base.crtc;
8544 8545

		for (ro = 0; ro < set->num_connectors; ro++) {
8546
			if (set->connectors[ro] == &connector->base)
8547 8548 8549 8550
				new_crtc = set->crtc;
		}

		/* Make sure the new CRTC will work with the encoder */
8551 8552
		if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
					   new_crtc)) {
8553
			return -EINVAL;
8554
		}
8555 8556 8557 8558 8559 8560 8561 8562 8563 8564 8565 8566 8567 8568 8569 8570 8571 8572 8573 8574 8575 8576 8577 8578 8579
		connector->encoder->new_crtc = to_intel_crtc(new_crtc);

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
			connector->base.base.id,
			drm_get_connector_name(&connector->base),
			new_crtc->base.id);
	}

	/* Check for any encoders that needs to be disabled. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->new_encoder == encoder) {
				WARN_ON(!connector->new_encoder->new_crtc);

				goto next_encoder;
			}
		}
		encoder->new_crtc = NULL;
next_encoder:
		/* Only now check for crtc changes so we don't miss encoders
		 * that will be disabled. */
		if (&encoder->new_crtc->base != encoder->base.crtc) {
8580
			DRM_DEBUG_KMS("crtc changed, full mode switch\n");
8581
			config->mode_changed = true;
8582 8583
		}
	}
8584
	/* Now we've also updated encoder->new_crtc for all encoders. */
8585

8586 8587 8588 8589 8590 8591 8592 8593 8594 8595
	return 0;
}

static int intel_crtc_set_config(struct drm_mode_set *set)
{
	struct drm_device *dev;
	struct drm_mode_set save_set;
	struct intel_set_config *config;
	int ret;

8596 8597 8598
	BUG_ON(!set);
	BUG_ON(!set->crtc);
	BUG_ON(!set->crtc->helper_private);
8599

8600 8601 8602
	/* Enforce sane interface api - has been abused by the fb helper. */
	BUG_ON(!set->mode && set->fb);
	BUG_ON(set->fb && set->num_connectors == 0);
8603

8604 8605 8606 8607 8608 8609 8610 8611 8612 8613 8614 8615 8616 8617 8618 8619 8620 8621 8622 8623 8624 8625 8626 8627 8628 8629 8630 8631 8632 8633 8634
	if (set->fb) {
		DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
				set->crtc->base.id, set->fb->base.id,
				(int)set->num_connectors, set->x, set->y);
	} else {
		DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
	}

	dev = set->crtc->dev;

	ret = -ENOMEM;
	config = kzalloc(sizeof(*config), GFP_KERNEL);
	if (!config)
		goto out_config;

	ret = intel_set_config_save_state(dev, config);
	if (ret)
		goto out_config;

	save_set.crtc = set->crtc;
	save_set.mode = &set->crtc->mode;
	save_set.x = set->crtc->x;
	save_set.y = set->crtc->y;
	save_set.fb = set->crtc->fb;

	/* Compute whether we need a full modeset, only an fb base update or no
	 * change at all. In the future we might also check whether only the
	 * mode changed, e.g. for LVDS where we only change the panel fitter in
	 * such cases. */
	intel_set_config_compute_mode_changes(set, config);

8635
	ret = intel_modeset_stage_output_state(dev, set, config);
8636 8637 8638
	if (ret)
		goto fail;

8639
	if (config->mode_changed) {
8640 8641 8642 8643 8644
		ret = intel_set_mode(set->crtc, set->mode,
				     set->x, set->y, set->fb);
		if (ret) {
			DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
				  set->crtc->base.id, ret);
8645 8646
			goto fail;
		}
8647
	} else if (config->fb_changed) {
8648 8649
		intel_crtc_wait_for_pending_flips(set->crtc);

D
Daniel Vetter 已提交
8650
		ret = intel_pipe_set_base(set->crtc,
8651
					  set->x, set->y, set->fb);
8652 8653
	}

8654 8655
	intel_set_config_free(config);

8656 8657 8658
	return 0;

fail:
8659
	intel_set_config_restore_state(dev, config);
8660 8661

	/* Try to restore the config */
8662
	if (config->mode_changed &&
8663 8664
	    intel_set_mode(save_set.crtc, save_set.mode,
			   save_set.x, save_set.y, save_set.fb))
8665 8666
		DRM_ERROR("failed to restore config after modeset failure\n");

8667 8668
out_config:
	intel_set_config_free(config);
8669 8670
	return ret;
}
8671 8672 8673 8674 8675

static const struct drm_crtc_funcs intel_crtc_funcs = {
	.cursor_set = intel_crtc_cursor_set,
	.cursor_move = intel_crtc_cursor_move,
	.gamma_set = intel_crtc_gamma_set,
8676
	.set_config = intel_crtc_set_config,
8677 8678 8679 8680
	.destroy = intel_crtc_destroy,
	.page_flip = intel_crtc_page_flip,
};

P
Paulo Zanoni 已提交
8681 8682
static void intel_cpu_pll_init(struct drm_device *dev)
{
P
Paulo Zanoni 已提交
8683
	if (HAS_DDI(dev))
P
Paulo Zanoni 已提交
8684 8685 8686
		intel_ddi_pll_init(dev);
}

8687 8688 8689 8690 8691 8692 8693 8694 8695 8696 8697 8698 8699 8700 8701 8702 8703 8704 8705 8706 8707 8708 8709 8710 8711 8712 8713 8714 8715 8716 8717 8718 8719 8720 8721 8722 8723
static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
				struct intel_shared_dpll *pll)
{
	uint32_t reg, val;

	/* PCH refclock must be enabled first */
	assert_pch_refclk_enabled(dev_priv);

	reg = PCH_DPLL(pll->id);
	val = I915_READ(reg);
	val |= DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(200);
}

static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
				 struct intel_shared_dpll *pll)
{
	struct drm_device *dev = dev_priv->dev;
	struct intel_crtc *crtc;
	uint32_t reg, val;

	/* Make sure no transcoder isn't still depending on us. */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
		if (intel_crtc_to_shared_dpll(crtc) == pll)
			assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
	}

	reg = PCH_DPLL(pll->id);
	val = I915_READ(reg);
	val &= ~DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(200);
}

8724 8725 8726 8727 8728
static char *ibx_pch_dpll_names[] = {
	"PCH DPLL A",
	"PCH DPLL B",
};

8729
static void ibx_pch_dpll_init(struct drm_device *dev)
8730
{
8731
	struct drm_i915_private *dev_priv = dev->dev_private;
8732 8733
	int i;

8734
	dev_priv->num_shared_dpll = 2;
8735

D
Daniel Vetter 已提交
8736
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8737 8738
		dev_priv->shared_dplls[i].id = i;
		dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
8739 8740
		dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
		dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
8741 8742 8743
	}
}

8744 8745
static void intel_shared_dpll_init(struct drm_device *dev)
{
8746
	struct drm_i915_private *dev_priv = dev->dev_private;
8747 8748 8749 8750 8751 8752 8753 8754 8755 8756 8757

	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		ibx_pch_dpll_init(dev);
	else
		dev_priv->num_shared_dpll = 0;

	BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
	DRM_DEBUG_KMS("%i shared PLLs initialized\n",
		      dev_priv->num_shared_dpll);
}

8758
static void intel_crtc_init(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
8759
{
J
Jesse Barnes 已提交
8760
	drm_i915_private_t *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
8761 8762 8763 8764 8765 8766 8767 8768 8769 8770 8771 8772 8773 8774 8775 8776
	struct intel_crtc *intel_crtc;
	int i;

	intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
	if (intel_crtc == NULL)
		return;

	drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);

	drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
	for (i = 0; i < 256; i++) {
		intel_crtc->lut_r[i] = i;
		intel_crtc->lut_g[i] = i;
		intel_crtc->lut_b[i] = i;
	}

8777 8778 8779
	/* Swap pipes & planes for FBC on pre-965 */
	intel_crtc->pipe = pipe;
	intel_crtc->plane = pipe;
8780
	if (IS_MOBILE(dev) && IS_GEN3(dev)) {
8781
		DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
8782
		intel_crtc->plane = !pipe;
8783 8784
	}

J
Jesse Barnes 已提交
8785 8786 8787 8788 8789
	BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
	       dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
	dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
	dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;

J
Jesse Barnes 已提交
8790 8791 8792
	drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
}

8793
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
8794
				struct drm_file *file)
8795 8796
{
	struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
8797 8798
	struct drm_mode_object *drmmode_obj;
	struct intel_crtc *crtc;
8799

8800 8801
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;
8802

8803 8804
	drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
			DRM_MODE_OBJECT_CRTC);
8805

8806
	if (!drmmode_obj) {
8807 8808 8809 8810
		DRM_ERROR("no such CRTC id\n");
		return -EINVAL;
	}

8811 8812
	crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
	pipe_from_crtc_id->pipe = crtc->pipe;
8813

8814
	return 0;
8815 8816
}

8817
static int intel_encoder_clones(struct intel_encoder *encoder)
J
Jesse Barnes 已提交
8818
{
8819 8820
	struct drm_device *dev = encoder->base.dev;
	struct intel_encoder *source_encoder;
J
Jesse Barnes 已提交
8821 8822 8823
	int index_mask = 0;
	int entry = 0;

8824 8825 8826 8827
	list_for_each_entry(source_encoder,
			    &dev->mode_config.encoder_list, base.head) {

		if (encoder == source_encoder)
J
Jesse Barnes 已提交
8828
			index_mask |= (1 << entry);
8829 8830 8831 8832 8833

		/* Intel hw has only one MUX where enocoders could be cloned. */
		if (encoder->cloneable && source_encoder->cloneable)
			index_mask |= (1 << entry);

J
Jesse Barnes 已提交
8834 8835
		entry++;
	}
8836

J
Jesse Barnes 已提交
8837 8838 8839
	return index_mask;
}

8840 8841 8842 8843 8844 8845 8846 8847 8848 8849 8850 8851 8852 8853 8854 8855 8856
static bool has_edp_a(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_MOBILE(dev))
		return false;

	if ((I915_READ(DP_A) & DP_DETECTED) == 0)
		return false;

	if (IS_GEN5(dev) &&
	    (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
		return false;

	return true;
}

J
Jesse Barnes 已提交
8857 8858
static void intel_setup_outputs(struct drm_device *dev)
{
8859
	struct drm_i915_private *dev_priv = dev->dev_private;
8860
	struct intel_encoder *encoder;
8861
	bool dpd_is_edp = false;
8862
	bool has_lvds;
J
Jesse Barnes 已提交
8863

8864
	has_lvds = intel_lvds_init(dev);
8865 8866 8867 8868
	if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
		/* disable the panel fitter on everything but LVDS */
		I915_WRITE(PFIT_CONTROL, 0);
	}
J
Jesse Barnes 已提交
8869

8870
	if (!IS_ULT(dev))
8871
		intel_crt_init(dev);
8872

P
Paulo Zanoni 已提交
8873
	if (HAS_DDI(dev)) {
8874 8875 8876 8877 8878 8879 8880 8881 8882 8883 8884 8885 8886 8887 8888 8889 8890 8891 8892
		int found;

		/* Haswell uses DDI functions to detect digital outputs */
		found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
		/* DDI A only supports eDP */
		if (found)
			intel_ddi_init(dev, PORT_A);

		/* DDI B, C and D detection is indicated by the SFUSE_STRAP
		 * register */
		found = I915_READ(SFUSE_STRAP);

		if (found & SFUSE_STRAP_DDIB_DETECTED)
			intel_ddi_init(dev, PORT_B);
		if (found & SFUSE_STRAP_DDIC_DETECTED)
			intel_ddi_init(dev, PORT_C);
		if (found & SFUSE_STRAP_DDID_DETECTED)
			intel_ddi_init(dev, PORT_D);
	} else if (HAS_PCH_SPLIT(dev)) {
8893
		int found;
8894 8895 8896 8897
		dpd_is_edp = intel_dpd_is_edp(dev);

		if (has_edp_a(dev))
			intel_dp_init(dev, DP_A, PORT_A);
8898

8899
		if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
8900
			/* PCH SDVOB multiplex with HDMIB */
8901
			found = intel_sdvo_init(dev, PCH_SDVOB, true);
8902
			if (!found)
8903
				intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
8904
			if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
8905
				intel_dp_init(dev, PCH_DP_B, PORT_B);
8906 8907
		}

8908
		if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
8909
			intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
8910

8911
		if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
8912
			intel_hdmi_init(dev, PCH_HDMID, PORT_D);
8913

8914
		if (I915_READ(PCH_DP_C) & DP_DETECTED)
8915
			intel_dp_init(dev, PCH_DP_C, PORT_C);
8916

8917
		if (I915_READ(PCH_DP_D) & DP_DETECTED)
8918
			intel_dp_init(dev, PCH_DP_D, PORT_D);
8919
	} else if (IS_VALLEYVIEW(dev)) {
8920
		/* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
8921 8922
		if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
			intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
8923

8924
		if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
8925 8926
			intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
					PORT_B);
8927 8928
			if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
				intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
8929
		}
8930
	} else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
8931
		bool found = false;
8932

8933
		if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
8934
			DRM_DEBUG_KMS("probing SDVOB\n");
8935
			found = intel_sdvo_init(dev, GEN3_SDVOB, true);
8936 8937
			if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
8938
				intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
8939
			}
8940

8941
			if (!found && SUPPORTS_INTEGRATED_DP(dev))
8942
				intel_dp_init(dev, DP_B, PORT_B);
8943
		}
8944 8945 8946

		/* Before G4X SDVOC doesn't have its own detect register */

8947
		if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
8948
			DRM_DEBUG_KMS("probing SDVOC\n");
8949
			found = intel_sdvo_init(dev, GEN3_SDVOC, false);
8950
		}
8951

8952
		if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
8953

8954 8955
			if (SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
8956
				intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
8957
			}
8958
			if (SUPPORTS_INTEGRATED_DP(dev))
8959
				intel_dp_init(dev, DP_C, PORT_C);
8960
		}
8961

8962
		if (SUPPORTS_INTEGRATED_DP(dev) &&
8963
		    (I915_READ(DP_D) & DP_DETECTED))
8964
			intel_dp_init(dev, DP_D, PORT_D);
8965
	} else if (IS_GEN2(dev))
J
Jesse Barnes 已提交
8966 8967
		intel_dvo_init(dev);

8968
	if (SUPPORTS_TV(dev))
J
Jesse Barnes 已提交
8969 8970
		intel_tv_init(dev);

8971 8972 8973
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->base.possible_crtcs = encoder->crtc_mask;
		encoder->base.possible_clones =
8974
			intel_encoder_clones(encoder);
J
Jesse Barnes 已提交
8975
	}
8976

P
Paulo Zanoni 已提交
8977
	intel_init_pch_refclk(dev);
8978 8979

	drm_helper_move_panel_connectors_to_head(dev);
J
Jesse Barnes 已提交
8980 8981 8982 8983 8984 8985 8986
}

static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);

	drm_framebuffer_cleanup(fb);
8987
	drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
J
Jesse Barnes 已提交
8988 8989 8990 8991 8992

	kfree(intel_fb);
}

static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
8993
						struct drm_file *file,
J
Jesse Barnes 已提交
8994 8995 8996
						unsigned int *handle)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
8997
	struct drm_i915_gem_object *obj = intel_fb->obj;
J
Jesse Barnes 已提交
8998

8999
	return drm_gem_handle_create(file, &obj->base, handle);
J
Jesse Barnes 已提交
9000 9001 9002 9003 9004 9005 9006
}

static const struct drm_framebuffer_funcs intel_fb_funcs = {
	.destroy = intel_user_framebuffer_destroy,
	.create_handle = intel_user_framebuffer_create_handle,
};

9007 9008
int intel_framebuffer_init(struct drm_device *dev,
			   struct intel_framebuffer *intel_fb,
9009
			   struct drm_mode_fb_cmd2 *mode_cmd,
9010
			   struct drm_i915_gem_object *obj)
J
Jesse Barnes 已提交
9011 9012 9013
{
	int ret;

9014 9015
	if (obj->tiling_mode == I915_TILING_Y) {
		DRM_DEBUG("hardware does not support tiling Y\n");
9016
		return -EINVAL;
9017
	}
9018

9019 9020 9021
	if (mode_cmd->pitches[0] & 63) {
		DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
			  mode_cmd->pitches[0]);
9022
		return -EINVAL;
9023
	}
9024

9025
	/* FIXME <= Gen4 stride limits are bit unclear */
9026 9027 9028
	if (mode_cmd->pitches[0] > 32768) {
		DRM_DEBUG("pitch (%d) must be at less than 32768\n",
			  mode_cmd->pitches[0]);
9029
		return -EINVAL;
9030
	}
9031 9032

	if (obj->tiling_mode != I915_TILING_NONE &&
9033 9034 9035
	    mode_cmd->pitches[0] != obj->stride) {
		DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
			  mode_cmd->pitches[0], obj->stride);
9036
		return -EINVAL;
9037
	}
9038

9039
	/* Reject formats not supported by any plane early. */
9040
	switch (mode_cmd->pixel_format) {
9041
	case DRM_FORMAT_C8:
V
Ville Syrjälä 已提交
9042 9043 9044
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
9045 9046 9047
		break;
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
9048 9049
		if (INTEL_INFO(dev)->gen > 3) {
			DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
9050
			return -EINVAL;
9051
		}
9052 9053 9054
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
V
Ville Syrjälä 已提交
9055 9056
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
9057 9058
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
9059 9060
		if (INTEL_INFO(dev)->gen < 4) {
			DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
9061
			return -EINVAL;
9062
		}
9063
		break;
V
Ville Syrjälä 已提交
9064 9065 9066 9067
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_YVYU:
	case DRM_FORMAT_VYUY:
9068 9069
		if (INTEL_INFO(dev)->gen < 5) {
			DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
9070
			return -EINVAL;
9071
		}
9072 9073
		break;
	default:
9074
		DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
9075 9076 9077
		return -EINVAL;
	}

9078 9079 9080 9081
	/* FIXME need to adjust LINOFF/TILEOFF accordingly. */
	if (mode_cmd->offsets[0] != 0)
		return -EINVAL;

9082 9083 9084
	drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
	intel_fb->obj = obj;

J
Jesse Barnes 已提交
9085 9086 9087 9088 9089 9090 9091 9092 9093 9094 9095 9096
	ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
	if (ret) {
		DRM_ERROR("framebuffer init failed %d\n", ret);
		return ret;
	}

	return 0;
}

static struct drm_framebuffer *
intel_user_framebuffer_create(struct drm_device *dev,
			      struct drm_file *filp,
9097
			      struct drm_mode_fb_cmd2 *mode_cmd)
J
Jesse Barnes 已提交
9098
{
9099
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
9100

9101 9102
	obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
						mode_cmd->handles[0]));
9103
	if (&obj->base == NULL)
9104
		return ERR_PTR(-ENOENT);
J
Jesse Barnes 已提交
9105

9106
	return intel_framebuffer_create(dev, mode_cmd, obj);
J
Jesse Barnes 已提交
9107 9108 9109 9110
}

static const struct drm_mode_config_funcs intel_mode_funcs = {
	.fb_create = intel_user_framebuffer_create,
9111
	.output_poll_changed = intel_fb_output_poll_changed,
J
Jesse Barnes 已提交
9112 9113
};

9114 9115 9116 9117 9118
/* Set up chip specific display functions */
static void intel_init_display(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

9119 9120 9121 9122 9123 9124 9125 9126 9127
	if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
		dev_priv->display.find_dpll = g4x_find_best_dpll;
	else if (IS_VALLEYVIEW(dev))
		dev_priv->display.find_dpll = vlv_find_best_dpll;
	else if (IS_PINEVIEW(dev))
		dev_priv->display.find_dpll = pnv_find_best_dpll;
	else
		dev_priv->display.find_dpll = i9xx_find_best_dpll;

P
Paulo Zanoni 已提交
9128
	if (HAS_DDI(dev)) {
9129
		dev_priv->display.get_pipe_config = haswell_get_pipe_config;
P
Paulo Zanoni 已提交
9130
		dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
9131 9132
		dev_priv->display.crtc_enable = haswell_crtc_enable;
		dev_priv->display.crtc_disable = haswell_crtc_disable;
9133
		dev_priv->display.off = haswell_crtc_off;
P
Paulo Zanoni 已提交
9134 9135
		dev_priv->display.update_plane = ironlake_update_plane;
	} else if (HAS_PCH_SPLIT(dev)) {
9136
		dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
9137
		dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
9138 9139
		dev_priv->display.crtc_enable = ironlake_crtc_enable;
		dev_priv->display.crtc_disable = ironlake_crtc_disable;
9140
		dev_priv->display.off = ironlake_crtc_off;
9141
		dev_priv->display.update_plane = ironlake_update_plane;
9142 9143 9144 9145 9146 9147 9148
	} else if (IS_VALLEYVIEW(dev)) {
		dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
		dev_priv->display.crtc_enable = valleyview_crtc_enable;
		dev_priv->display.crtc_disable = i9xx_crtc_disable;
		dev_priv->display.off = i9xx_crtc_off;
		dev_priv->display.update_plane = i9xx_update_plane;
9149
	} else {
9150
		dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
9151
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9152 9153
		dev_priv->display.crtc_enable = i9xx_crtc_enable;
		dev_priv->display.crtc_disable = i9xx_crtc_disable;
9154
		dev_priv->display.off = i9xx_crtc_off;
9155
		dev_priv->display.update_plane = i9xx_update_plane;
9156
	}
9157 9158

	/* Returns the core display clock speed */
J
Jesse Barnes 已提交
9159 9160 9161 9162
	if (IS_VALLEYVIEW(dev))
		dev_priv->display.get_display_clock_speed =
			valleyview_get_display_clock_speed;
	else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
9163 9164 9165 9166 9167
		dev_priv->display.get_display_clock_speed =
			i945_get_display_clock_speed;
	else if (IS_I915G(dev))
		dev_priv->display.get_display_clock_speed =
			i915_get_display_clock_speed;
9168
	else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
9169 9170 9171 9172 9173 9174 9175 9176
		dev_priv->display.get_display_clock_speed =
			i9xx_misc_get_display_clock_speed;
	else if (IS_I915GM(dev))
		dev_priv->display.get_display_clock_speed =
			i915gm_get_display_clock_speed;
	else if (IS_I865G(dev))
		dev_priv->display.get_display_clock_speed =
			i865_get_display_clock_speed;
9177
	else if (IS_I85X(dev))
9178 9179 9180 9181 9182 9183
		dev_priv->display.get_display_clock_speed =
			i855_get_display_clock_speed;
	else /* 852, 830 */
		dev_priv->display.get_display_clock_speed =
			i830_get_display_clock_speed;

9184
	if (HAS_PCH_SPLIT(dev)) {
9185
		if (IS_GEN5(dev)) {
9186
			dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
9187
			dev_priv->display.write_eld = ironlake_write_eld;
9188
		} else if (IS_GEN6(dev)) {
9189
			dev_priv->display.fdi_link_train = gen6_fdi_link_train;
9190
			dev_priv->display.write_eld = ironlake_write_eld;
9191 9192 9193
		} else if (IS_IVYBRIDGE(dev)) {
			/* FIXME: detect B0+ stepping and use auto training */
			dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
9194
			dev_priv->display.write_eld = ironlake_write_eld;
9195 9196
			dev_priv->display.modeset_global_resources =
				ivb_modeset_global_resources;
9197 9198
		} else if (IS_HASWELL(dev)) {
			dev_priv->display.fdi_link_train = hsw_fdi_link_train;
9199
			dev_priv->display.write_eld = haswell_write_eld;
9200 9201
			dev_priv->display.modeset_global_resources =
				haswell_modeset_global_resources;
9202
		}
9203
	} else if (IS_G4X(dev)) {
9204
		dev_priv->display.write_eld = g4x_write_eld;
9205
	}
9206 9207 9208 9209 9210 9211 9212 9213 9214 9215 9216 9217 9218 9219 9220 9221 9222 9223 9224 9225 9226

	/* Default just returns -ENODEV to indicate unsupported */
	dev_priv->display.queue_flip = intel_default_queue_flip;

	switch (INTEL_INFO(dev)->gen) {
	case 2:
		dev_priv->display.queue_flip = intel_gen2_queue_flip;
		break;

	case 3:
		dev_priv->display.queue_flip = intel_gen3_queue_flip;
		break;

	case 4:
	case 5:
		dev_priv->display.queue_flip = intel_gen4_queue_flip;
		break;

	case 6:
		dev_priv->display.queue_flip = intel_gen6_queue_flip;
		break;
9227 9228 9229
	case 7:
		dev_priv->display.queue_flip = intel_gen7_queue_flip;
		break;
9230
	}
9231 9232
}

9233 9234 9235 9236 9237
/*
 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
 * resume, or other times.  This quirk makes sure that's the case for
 * affected systems.
 */
9238
static void quirk_pipea_force(struct drm_device *dev)
9239 9240 9241 9242
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	dev_priv->quirks |= QUIRK_PIPEA_FORCE;
9243
	DRM_INFO("applying pipe a force quirk\n");
9244 9245
}

9246 9247 9248 9249 9250 9251 9252
/*
 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
 */
static void quirk_ssc_force_disable(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
9253
	DRM_INFO("applying lvds SSC disable quirk\n");
9254 9255
}

9256
/*
9257 9258
 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
 * brightness value
9259 9260 9261 9262 9263
 */
static void quirk_invert_brightness(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
9264
	DRM_INFO("applying inverted panel brightness quirk\n");
9265 9266
}

9267 9268 9269 9270 9271 9272 9273
struct intel_quirk {
	int device;
	int subsystem_vendor;
	int subsystem_device;
	void (*hook)(struct drm_device *dev);
};

9274 9275 9276 9277 9278 9279 9280 9281 9282 9283 9284 9285 9286 9287 9288 9289 9290 9291 9292 9293 9294 9295 9296 9297 9298 9299 9300 9301
/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
struct intel_dmi_quirk {
	void (*hook)(struct drm_device *dev);
	const struct dmi_system_id (*dmi_id_list)[];
};

static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
{
	DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
	return 1;
}

static const struct intel_dmi_quirk intel_dmi_quirks[] = {
	{
		.dmi_id_list = &(const struct dmi_system_id[]) {
			{
				.callback = intel_dmi_reverse_brightness,
				.ident = "NCR Corporation",
				.matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
					    DMI_MATCH(DMI_PRODUCT_NAME, ""),
				},
			},
			{ }  /* terminating entry */
		},
		.hook = quirk_invert_brightness,
	},
};

9302
static struct intel_quirk intel_quirks[] = {
9303
	/* HP Mini needs pipe A force quirk (LP: #322104) */
9304
	{ 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
9305 9306 9307 9308 9309 9310 9311

	/* Toshiba Protege R-205, S-209 needs pipe A force quirk */
	{ 0x2592, 0x1179, 0x0001, quirk_pipea_force },

	/* ThinkPad T60 needs pipe A force quirk (bug #16494) */
	{ 0x2782, 0x17aa, 0x201a, quirk_pipea_force },

9312
	/* 830/845 need to leave pipe A & dpll A up */
9313
	{ 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
9314
	{ 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
9315 9316 9317

	/* Lenovo U160 cannot use SSC on LVDS */
	{ 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
9318 9319 9320

	/* Sony Vaio Y cannot use SSC on LVDS */
	{ 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
9321 9322 9323

	/* Acer Aspire 5734Z must invert backlight brightness */
	{ 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
9324 9325 9326

	/* Acer/eMachines G725 */
	{ 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
9327 9328 9329

	/* Acer/eMachines e725 */
	{ 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
9330 9331 9332

	/* Acer/Packard Bell NCL20 */
	{ 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
9333 9334 9335

	/* Acer Aspire 4736Z */
	{ 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
9336 9337 9338 9339 9340 9341 9342 9343 9344 9345 9346 9347 9348 9349 9350 9351 9352
};

static void intel_init_quirks(struct drm_device *dev)
{
	struct pci_dev *d = dev->pdev;
	int i;

	for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
		struct intel_quirk *q = &intel_quirks[i];

		if (d->device == q->device &&
		    (d->subsystem_vendor == q->subsystem_vendor ||
		     q->subsystem_vendor == PCI_ANY_ID) &&
		    (d->subsystem_device == q->subsystem_device ||
		     q->subsystem_device == PCI_ANY_ID))
			q->hook(dev);
	}
9353 9354 9355 9356
	for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
		if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
			intel_dmi_quirks[i].hook(dev);
	}
9357 9358
}

9359 9360 9361 9362 9363
/* Disable the VGA plane that we never use */
static void i915_disable_vga(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 sr1;
9364
	u32 vga_reg = i915_vgacntrl_reg(dev);
9365 9366

	vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
9367
	outb(SR01, VGA_SR_INDEX);
9368 9369 9370 9371 9372 9373 9374 9375 9376
	sr1 = inb(VGA_SR_DATA);
	outb(sr1 | 1<<5, VGA_SR_DATA);
	vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
	udelay(300);

	I915_WRITE(vga_reg, VGA_DISP_DISABLE);
	POSTING_READ(vga_reg);
}

9377 9378
void intel_modeset_init_hw(struct drm_device *dev)
{
9379
	intel_init_power_well(dev);
9380

9381 9382
	intel_prepare_ddi(dev);

9383 9384
	intel_init_clock_gating(dev);

9385
	mutex_lock(&dev->struct_mutex);
9386
	intel_enable_gt_powersave(dev);
9387
	mutex_unlock(&dev->struct_mutex);
9388 9389
}

9390 9391 9392 9393 9394
void intel_modeset_suspend_hw(struct drm_device *dev)
{
	intel_suspend_hw(dev);
}

J
Jesse Barnes 已提交
9395 9396
void intel_modeset_init(struct drm_device *dev)
{
9397
	struct drm_i915_private *dev_priv = dev->dev_private;
9398
	int i, j, ret;
J
Jesse Barnes 已提交
9399 9400 9401 9402 9403 9404

	drm_mode_config_init(dev);

	dev->mode_config.min_width = 0;
	dev->mode_config.min_height = 0;

9405 9406 9407
	dev->mode_config.preferred_depth = 24;
	dev->mode_config.prefer_shadow = 1;

9408
	dev->mode_config.funcs = &intel_mode_funcs;
J
Jesse Barnes 已提交
9409

9410 9411
	intel_init_quirks(dev);

9412 9413
	intel_init_pm(dev);

B
Ben Widawsky 已提交
9414 9415 9416
	if (INTEL_INFO(dev)->num_pipes == 0)
		return;

9417 9418
	intel_init_display(dev);

9419 9420 9421 9422
	if (IS_GEN2(dev)) {
		dev->mode_config.max_width = 2048;
		dev->mode_config.max_height = 2048;
	} else if (IS_GEN3(dev)) {
9423 9424
		dev->mode_config.max_width = 4096;
		dev->mode_config.max_height = 4096;
J
Jesse Barnes 已提交
9425
	} else {
9426 9427
		dev->mode_config.max_width = 8192;
		dev->mode_config.max_height = 8192;
J
Jesse Barnes 已提交
9428
	}
B
Ben Widawsky 已提交
9429
	dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
J
Jesse Barnes 已提交
9430

9431
	DRM_DEBUG_KMS("%d display pipe%s available.\n",
9432 9433
		      INTEL_INFO(dev)->num_pipes,
		      INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
J
Jesse Barnes 已提交
9434

9435
	for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
J
Jesse Barnes 已提交
9436
		intel_crtc_init(dev, i);
9437 9438 9439
		for (j = 0; j < dev_priv->num_plane; j++) {
			ret = intel_plane_init(dev, i, j);
			if (ret)
9440 9441
				DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
					      pipe_name(i), sprite_name(i, j), ret);
9442
		}
J
Jesse Barnes 已提交
9443 9444
	}

P
Paulo Zanoni 已提交
9445
	intel_cpu_pll_init(dev);
D
Daniel Vetter 已提交
9446
	intel_shared_dpll_init(dev);
9447

9448 9449
	/* Just disable it once at startup */
	i915_disable_vga(dev);
J
Jesse Barnes 已提交
9450
	intel_setup_outputs(dev);
9451 9452 9453

	/* Just in case the BIOS is doing something questionable. */
	intel_disable_fbc(dev);
9454 9455
}

9456 9457 9458 9459 9460 9461 9462 9463 9464
static void
intel_connector_break_all_links(struct intel_connector *connector)
{
	connector->base.dpms = DRM_MODE_DPMS_OFF;
	connector->base.encoder = NULL;
	connector->encoder->connectors_active = false;
	connector->encoder->base.crtc = NULL;
}

9465 9466 9467 9468 9469 9470 9471 9472 9473 9474 9475 9476 9477 9478 9479 9480 9481 9482 9483 9484 9485 9486 9487 9488
static void intel_enable_pipe_a(struct drm_device *dev)
{
	struct intel_connector *connector;
	struct drm_connector *crt = NULL;
	struct intel_load_detect_pipe load_detect_temp;

	/* We can't just switch on the pipe A, we need to set things up with a
	 * proper mode and output configuration. As a gross hack, enable pipe A
	 * by enabling the load detect pipe once. */
	list_for_each_entry(connector,
			    &dev->mode_config.connector_list,
			    base.head) {
		if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
			crt = &connector->base;
			break;
		}
	}

	if (!crt)
		return;

	if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
		intel_release_load_detect_pipe(crt, &load_detect_temp);

9489

9490 9491
}

9492 9493 9494
static bool
intel_check_plane_mapping(struct intel_crtc *crtc)
{
9495 9496
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
9497 9498
	u32 reg, val;

9499
	if (INTEL_INFO(dev)->num_pipes == 1)
9500 9501 9502 9503 9504 9505 9506 9507 9508 9509 9510 9511
		return true;

	reg = DSPCNTR(!crtc->plane);
	val = I915_READ(reg);

	if ((val & DISPLAY_PLANE_ENABLE) &&
	    (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
		return false;

	return true;
}

9512 9513 9514 9515
static void intel_sanitize_crtc(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
9516
	u32 reg;
9517 9518

	/* Clear any frame start delays used for debugging left by the BIOS */
9519
	reg = PIPECONF(crtc->config.cpu_transcoder);
9520 9521 9522
	I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);

	/* We need to sanitize the plane -> pipe mapping first because this will
9523 9524 9525
	 * disable the crtc (and hence change the state) if it is wrong. Note
	 * that gen4+ has a fixed plane -> pipe mapping.  */
	if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
9526 9527 9528 9529 9530 9531 9532 9533 9534 9535 9536 9537 9538 9539 9540 9541 9542 9543 9544 9545 9546 9547 9548 9549 9550 9551 9552
		struct intel_connector *connector;
		bool plane;

		DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
			      crtc->base.base.id);

		/* Pipe has the wrong plane attached and the plane is active.
		 * Temporarily change the plane mapping and disable everything
		 * ...  */
		plane = crtc->plane;
		crtc->plane = !plane;
		dev_priv->display.crtc_disable(&crtc->base);
		crtc->plane = plane;

		/* ... and break all links. */
		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder->base.crtc != &crtc->base)
				continue;

			intel_connector_break_all_links(connector);
		}

		WARN_ON(crtc->active);
		crtc->base.enabled = false;
	}

9553 9554 9555 9556 9557 9558 9559 9560 9561
	if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
	    crtc->pipe == PIPE_A && !crtc->active) {
		/* BIOS forgot to enable pipe A, this mostly happens after
		 * resume. Force-enable the pipe to fix this, the update_dpms
		 * call below we restore the pipe to the right state, but leave
		 * the required bits on. */
		intel_enable_pipe_a(dev);
	}

9562 9563 9564 9565 9566 9567 9568 9569 9570 9571 9572 9573 9574 9575 9576 9577 9578 9579 9580 9581 9582 9583 9584 9585 9586 9587 9588 9589 9590 9591 9592 9593 9594 9595 9596 9597 9598 9599 9600 9601 9602 9603 9604 9605 9606 9607 9608 9609 9610 9611 9612 9613 9614 9615 9616 9617 9618 9619 9620 9621 9622 9623 9624 9625 9626 9627 9628 9629 9630 9631 9632 9633 9634 9635
	/* Adjust the state of the output pipe according to whether we
	 * have active connectors/encoders. */
	intel_crtc_update_dpms(&crtc->base);

	if (crtc->active != crtc->base.enabled) {
		struct intel_encoder *encoder;

		/* This can happen either due to bugs in the get_hw_state
		 * functions or because the pipe is force-enabled due to the
		 * pipe A quirk. */
		DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
			      crtc->base.base.id,
			      crtc->base.enabled ? "enabled" : "disabled",
			      crtc->active ? "enabled" : "disabled");

		crtc->base.enabled = crtc->active;

		/* Because we only establish the connector -> encoder ->
		 * crtc links if something is active, this means the
		 * crtc is now deactivated. Break the links. connector
		 * -> encoder links are only establish when things are
		 *  actually up, hence no need to break them. */
		WARN_ON(crtc->active);

		for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
			WARN_ON(encoder->connectors_active);
			encoder->base.crtc = NULL;
		}
	}
}

static void intel_sanitize_encoder(struct intel_encoder *encoder)
{
	struct intel_connector *connector;
	struct drm_device *dev = encoder->base.dev;

	/* We need to check both for a crtc link (meaning that the
	 * encoder is active and trying to read from a pipe) and the
	 * pipe itself being active. */
	bool has_active_crtc = encoder->base.crtc &&
		to_intel_crtc(encoder->base.crtc)->active;

	if (encoder->connectors_active && !has_active_crtc) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		/* Connector is active, but has no active pipe. This is
		 * fallout from our resume register restoring. Disable
		 * the encoder manually again. */
		if (encoder->base.crtc) {
			DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
				      encoder->base.base.id,
				      drm_get_encoder_name(&encoder->base));
			encoder->disable(encoder);
		}

		/* Inconsistent output/port/pipe state happens presumably due to
		 * a bug in one of the get_hw_state functions. Or someplace else
		 * in our code, like the register restore mess on resume. Clamp
		 * things to off as a safer default. */
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder != encoder)
				continue;

			intel_connector_break_all_links(connector);
		}
	}
	/* Enabled encoders without active connectors will be fixed in
	 * the crtc fixup. */
}

9636
void i915_redisable_vga(struct drm_device *dev)
9637 9638
{
	struct drm_i915_private *dev_priv = dev->dev_private;
9639
	u32 vga_reg = i915_vgacntrl_reg(dev);
9640 9641 9642

	if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
		DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
9643
		i915_disable_vga(dev);
9644 9645 9646
	}
}

9647 9648
/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
 * and i915 state tracking structures. */
9649 9650
void intel_modeset_setup_hw_state(struct drm_device *dev,
				  bool force_restore)
9651 9652 9653
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
9654
	struct drm_plane *plane;
9655 9656 9657 9658
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_connector *connector;

9659 9660
	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
9661
		memset(&crtc->config, 0, sizeof(crtc->config));
9662

9663 9664
		crtc->active = dev_priv->display.get_pipe_config(crtc,
								 &crtc->config);
9665 9666 9667 9668 9669 9670 9671 9672

		crtc->base.enabled = crtc->active;

		DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
			      crtc->base.base.id,
			      crtc->active ? "enabled" : "disabled");
	}

P
Paulo Zanoni 已提交
9673
	if (HAS_DDI(dev))
9674 9675
		intel_ddi_setup_hw_pll_state(dev);

9676 9677 9678 9679 9680
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		pipe = 0;

		if (encoder->get_hw_state(encoder, &pipe)) {
9681 9682 9683 9684
			crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
			encoder->base.crtc = &crtc->base;
			if (encoder->get_config)
				encoder->get_config(encoder, &crtc->config);
9685 9686 9687 9688 9689 9690 9691 9692 9693 9694 9695 9696 9697 9698 9699 9700 9701 9702 9703 9704 9705 9706 9707 9708 9709 9710 9711 9712 9713 9714 9715 9716 9717 9718 9719 9720 9721
		} else {
			encoder->base.crtc = NULL;
		}

		encoder->connectors_active = false;
		DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base),
			      encoder->base.crtc ? "enabled" : "disabled",
			      pipe);
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->get_hw_state(connector)) {
			connector->base.dpms = DRM_MODE_DPMS_ON;
			connector->encoder->connectors_active = true;
			connector->base.encoder = &connector->encoder->base;
		} else {
			connector->base.dpms = DRM_MODE_DPMS_OFF;
			connector->base.encoder = NULL;
		}
		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base),
			      connector->base.encoder ? "enabled" : "disabled");
	}

	/* HW state is read out, now we need to sanitize this mess. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		intel_sanitize_encoder(encoder);
	}

	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		intel_sanitize_crtc(crtc);
9722
		intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
9723
	}
9724

9725
	if (force_restore) {
9726 9727 9728 9729
		/*
		 * We need to use raw interfaces for restoring state to avoid
		 * checking (bogus) intermediate states.
		 */
9730
		for_each_pipe(pipe) {
9731 9732
			struct drm_crtc *crtc =
				dev_priv->pipe_to_crtc_mapping[pipe];
9733 9734 9735

			__intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
					 crtc->fb);
9736
		}
9737 9738
		list_for_each_entry(plane, &dev->mode_config.plane_list, head)
			intel_plane_restore(plane);
9739 9740

		i915_redisable_vga(dev);
9741 9742 9743
	} else {
		intel_modeset_update_staged_output_state(dev);
	}
9744 9745

	intel_modeset_check_state(dev);
9746 9747

	drm_mode_config_reset(dev);
9748 9749 9750 9751
}

void intel_modeset_gem_init(struct drm_device *dev)
{
9752
	intel_modeset_init_hw(dev);
9753 9754

	intel_setup_overlay(dev);
9755

9756
	intel_modeset_setup_hw_state(dev, false);
J
Jesse Barnes 已提交
9757 9758 9759 9760
}

void intel_modeset_cleanup(struct drm_device *dev)
{
9761 9762 9763 9764
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	struct intel_crtc *intel_crtc;

9765 9766 9767 9768 9769 9770 9771 9772 9773 9774 9775
	/*
	 * Interrupts and polling as the first thing to avoid creating havoc.
	 * Too much stuff here (turning of rps, connectors, ...) would
	 * experience fancy races otherwise.
	 */
	drm_irq_uninstall(dev);
	cancel_work_sync(&dev_priv->hotplug_work);
	/*
	 * Due to the hpd irq storm handling the hotplug work can re-arm the
	 * poll handlers. Hence disable polling after hpd handling is shut down.
	 */
9776
	drm_kms_helper_poll_fini(dev);
9777

9778 9779
	mutex_lock(&dev->struct_mutex);

J
Jesse Barnes 已提交
9780 9781
	intel_unregister_dsm_handler();

9782 9783 9784 9785 9786 9787
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

		intel_crtc = to_intel_crtc(crtc);
9788
		intel_increase_pllclock(crtc);
9789 9790
	}

9791
	intel_disable_fbc(dev);
9792

9793
	intel_disable_gt_powersave(dev);
9794

9795 9796
	ironlake_teardown_rc6(dev);

9797 9798
	mutex_unlock(&dev->struct_mutex);

9799 9800 9801
	/* flush any delayed tasks or pending work */
	flush_scheduled_work();

9802 9803 9804
	/* destroy backlight, if any, before the connectors */
	intel_panel_destroy_backlight(dev);

J
Jesse Barnes 已提交
9805
	drm_mode_config_cleanup(dev);
9806 9807

	intel_cleanup_overlay(dev);
J
Jesse Barnes 已提交
9808 9809
}

9810 9811 9812
/*
 * Return which encoder is currently attached for connector.
 */
9813
struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
J
Jesse Barnes 已提交
9814
{
9815 9816
	return &intel_attached_encoder(connector)->base;
}
9817

9818 9819 9820 9821 9822 9823
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder)
{
	connector->encoder = encoder;
	drm_mode_connector_attach_encoder(&connector->base,
					  &encoder->base);
J
Jesse Barnes 已提交
9824
}
9825 9826 9827 9828 9829 9830 9831 9832 9833 9834 9835 9836 9837 9838 9839 9840 9841

/*
 * set vga decode state - true == enable VGA decode
 */
int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u16 gmch_ctrl;

	pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
	if (state)
		gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
	else
		gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
	pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
	return 0;
}
9842 9843 9844 9845 9846

#ifdef CONFIG_DEBUG_FS
#include <linux/seq_file.h>

struct intel_display_error_state {
9847 9848 9849

	u32 power_well_driver;

9850 9851 9852 9853 9854
	struct intel_cursor_error_state {
		u32 control;
		u32 position;
		u32 base;
		u32 size;
9855
	} cursor[I915_MAX_PIPES];
9856 9857

	struct intel_pipe_error_state {
9858
		enum transcoder cpu_transcoder;
9859 9860 9861 9862 9863 9864 9865 9866 9867
		u32 conf;
		u32 source;

		u32 htotal;
		u32 hblank;
		u32 hsync;
		u32 vtotal;
		u32 vblank;
		u32 vsync;
9868
	} pipe[I915_MAX_PIPES];
9869 9870 9871 9872 9873 9874 9875 9876 9877

	struct intel_plane_error_state {
		u32 control;
		u32 stride;
		u32 size;
		u32 pos;
		u32 addr;
		u32 surface;
		u32 tile_offset;
9878
	} plane[I915_MAX_PIPES];
9879 9880 9881 9882 9883
};

struct intel_display_error_state *
intel_display_capture_error_state(struct drm_device *dev)
{
9884
	drm_i915_private_t *dev_priv = dev->dev_private;
9885
	struct intel_display_error_state *error;
9886
	enum transcoder cpu_transcoder;
9887 9888 9889 9890 9891 9892
	int i;

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (error == NULL)
		return NULL;

9893 9894 9895
	if (HAS_POWER_WELL(dev))
		error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);

9896
	for_each_pipe(i) {
9897
		cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
9898
		error->pipe[i].cpu_transcoder = cpu_transcoder;
9899

9900 9901 9902 9903 9904 9905 9906 9907 9908
		if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
			error->cursor[i].control = I915_READ(CURCNTR(i));
			error->cursor[i].position = I915_READ(CURPOS(i));
			error->cursor[i].base = I915_READ(CURBASE(i));
		} else {
			error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
			error->cursor[i].position = I915_READ(CURPOS_IVB(i));
			error->cursor[i].base = I915_READ(CURBASE_IVB(i));
		}
9909 9910 9911

		error->plane[i].control = I915_READ(DSPCNTR(i));
		error->plane[i].stride = I915_READ(DSPSTRIDE(i));
9912
		if (INTEL_INFO(dev)->gen <= 3) {
9913
			error->plane[i].size = I915_READ(DSPSIZE(i));
9914 9915
			error->plane[i].pos = I915_READ(DSPPOS(i));
		}
9916 9917
		if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
			error->plane[i].addr = I915_READ(DSPADDR(i));
9918 9919 9920 9921 9922
		if (INTEL_INFO(dev)->gen >= 4) {
			error->plane[i].surface = I915_READ(DSPSURF(i));
			error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
		}

9923
		error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
9924
		error->pipe[i].source = I915_READ(PIPESRC(i));
9925 9926 9927 9928 9929 9930
		error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
		error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
		error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
		error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
		error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
		error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
9931 9932
	}

9933 9934 9935 9936 9937 9938 9939
	/* In the code above we read the registers without checking if the power
	 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
	 * prevent the next I915_WRITE from detecting it and printing an error
	 * message. */
	if (HAS_POWER_WELL(dev))
		I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);

9940 9941 9942
	return error;
}

9943 9944
#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)

9945
void
9946
intel_display_print_error_state(struct drm_i915_error_state_buf *m,
9947 9948 9949 9950 9951
				struct drm_device *dev,
				struct intel_display_error_state *error)
{
	int i;

9952
	err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
9953
	if (HAS_POWER_WELL(dev))
9954
		err_printf(m, "PWR_WELL_CTL2: %08x\n",
9955
			   error->power_well_driver);
9956
	for_each_pipe(i) {
9957 9958
		err_printf(m, "Pipe [%d]:\n", i);
		err_printf(m, "  CPU transcoder: %c\n",
9959
			   transcoder_name(error->pipe[i].cpu_transcoder));
9960 9961 9962 9963 9964 9965 9966 9967 9968 9969 9970 9971
		err_printf(m, "  CONF: %08x\n", error->pipe[i].conf);
		err_printf(m, "  SRC: %08x\n", error->pipe[i].source);
		err_printf(m, "  HTOTAL: %08x\n", error->pipe[i].htotal);
		err_printf(m, "  HBLANK: %08x\n", error->pipe[i].hblank);
		err_printf(m, "  HSYNC: %08x\n", error->pipe[i].hsync);
		err_printf(m, "  VTOTAL: %08x\n", error->pipe[i].vtotal);
		err_printf(m, "  VBLANK: %08x\n", error->pipe[i].vblank);
		err_printf(m, "  VSYNC: %08x\n", error->pipe[i].vsync);

		err_printf(m, "Plane [%d]:\n", i);
		err_printf(m, "  CNTR: %08x\n", error->plane[i].control);
		err_printf(m, "  STRIDE: %08x\n", error->plane[i].stride);
9972
		if (INTEL_INFO(dev)->gen <= 3) {
9973 9974
			err_printf(m, "  SIZE: %08x\n", error->plane[i].size);
			err_printf(m, "  POS: %08x\n", error->plane[i].pos);
9975
		}
P
Paulo Zanoni 已提交
9976
		if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
9977
			err_printf(m, "  ADDR: %08x\n", error->plane[i].addr);
9978
		if (INTEL_INFO(dev)->gen >= 4) {
9979 9980
			err_printf(m, "  SURF: %08x\n", error->plane[i].surface);
			err_printf(m, "  TILEOFF: %08x\n", error->plane[i].tile_offset);
9981 9982
		}

9983 9984 9985 9986
		err_printf(m, "Cursor [%d]:\n", i);
		err_printf(m, "  CNTR: %08x\n", error->cursor[i].control);
		err_printf(m, "  POS: %08x\n", error->cursor[i].position);
		err_printf(m, "  BASE: %08x\n", error->cursor[i].base);
9987 9988 9989
	}
}
#endif