intel_display.c 270.4 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright © 2006-2007 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 */

27
#include <linux/dmi.h>
28 29
#include <linux/module.h>
#include <linux/input.h>
J
Jesse Barnes 已提交
30
#include <linux/i2c.h>
31
#include <linux/kernel.h>
32
#include <linux/slab.h>
33
#include <linux/vgaarb.h>
34
#include <drm/drm_edid.h>
35
#include <drm/drmP.h>
J
Jesse Barnes 已提交
36
#include "intel_drv.h"
37
#include <drm/i915_drm.h>
J
Jesse Barnes 已提交
38
#include "i915_drv.h"
39
#include "i915_trace.h"
40 41
#include <drm/drm_dp_helper.h>
#include <drm/drm_crtc_helper.h>
42
#include <linux/dma_remapping.h>
J
Jesse Barnes 已提交
43

44
bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
45
static void intel_increase_pllclock(struct drm_crtc *crtc);
46
static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
J
Jesse Barnes 已提交
47 48

typedef struct {
49
	int	min, max;
J
Jesse Barnes 已提交
50 51 52
} intel_range_t;

typedef struct {
53 54
	int	dot_limit;
	int	p2_slow, p2_fast;
J
Jesse Barnes 已提交
55 56 57
} intel_p2_t;

#define INTEL_P2_NUM		      2
58 59
typedef struct intel_limit intel_limit_t;
struct intel_limit {
60 61
	intel_range_t   dot, vco, n, m, m1, m2, p, p1;
	intel_p2_t	    p2;
62
};
J
Jesse Barnes 已提交
63

J
Jesse Barnes 已提交
64 65 66
/* FDI */
#define IRONLAKE_FDI_FREQ		2700000 /* in kHz for mode->clock */

67 68 69 70 71 72 73 74 75 76
int
intel_pch_rawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(!HAS_PCH_SPLIT(dev));

	return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
}

77 78 79
static inline u32 /* units of 100MHz */
intel_fdi_link_freq(struct drm_device *dev)
{
80 81 82 83 84
	if (IS_GEN5(dev)) {
		struct drm_i915_private *dev_priv = dev->dev_private;
		return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
	} else
		return 27;
85 86
}

87
static const intel_limit_t intel_limits_i8xx_dvo = {
88 89 90 91 92 93 94 95
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 2, .max = 33 },
96 97
	.p2 = { .dot_limit = 165000,
		.p2_slow = 4, .p2_fast = 2 },
98 99 100
};

static const intel_limit_t intel_limits_i8xx_lvds = {
101 102 103 104 105 106 107 108
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 1, .max = 6 },
109 110
	.p2 = { .dot_limit = 165000,
		.p2_slow = 14, .p2_fast = 7 },
111
};
112

113
static const intel_limit_t intel_limits_i9xx_sdvo = {
114 115 116 117
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
118 119
	.m1 = { .min = 8, .max = 18 },
	.m2 = { .min = 3, .max = 7 },
120 121
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
122 123
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
124 125 126
};

static const intel_limit_t intel_limits_i9xx_lvds = {
127 128 129 130
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
131 132
	.m1 = { .min = 8, .max = 18 },
	.m2 = { .min = 3, .max = 7 },
133 134
	.p = { .min = 7, .max = 98 },
	.p1 = { .min = 1, .max = 8 },
135 136
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 7 },
137 138
};

139

140
static const intel_limit_t intel_limits_g4x_sdvo = {
141 142 143 144 145 146 147 148 149 150 151
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 1, .max = 3},
	.p2 = { .dot_limit = 270000,
		.p2_slow = 10,
		.p2_fast = 10
152
	},
153 154 155
};

static const intel_limit_t intel_limits_g4x_hdmi = {
156 157 158 159 160 161 162 163 164 165
	.dot = { .min = 22000, .max = 400000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 16, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8},
	.p2 = { .dot_limit = 165000,
		.p2_slow = 10, .p2_fast = 5 },
166 167 168
};

static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
169 170 171 172 173 174 175 176 177 178
	.dot = { .min = 20000, .max = 115000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 14, .p2_fast = 14
179
	},
180 181 182
};

static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
183 184 185 186 187 188 189 190 191 192
	.dot = { .min = 80000, .max = 224000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 14, .max = 42 },
	.p1 = { .min = 2, .max = 6 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 7, .p2_fast = 7
193
	},
194 195
};

196
static const intel_limit_t intel_limits_pineview_sdvo = {
197 198
	.dot = { .min = 20000, .max = 400000},
	.vco = { .min = 1700000, .max = 3500000 },
199
	/* Pineview's Ncounter is a ring counter */
200 201
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
202
	/* Pineview only has one combined m divider, which we treat as m2. */
203 204 205 206
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
207 208
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
209 210
};

211
static const intel_limit_t intel_limits_pineview_lvds = {
212 213 214 215 216 217 218 219
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1700000, .max = 3500000 },
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 7, .max = 112 },
	.p1 = { .min = 1, .max = 8 },
220 221
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 14 },
222 223
};

224 225 226 227 228
/* Ironlake / Sandybridge
 *
 * We calculate clock using (register_value + 2) for N/M1/M2, so here
 * the range value for them is (actual_value - 2).
 */
229
static const intel_limit_t intel_limits_ironlake_dac = {
230 231 232 233 234 235 236 237 238 239
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 5 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 10, .p2_fast = 5 },
240 241
};

242
static const intel_limit_t intel_limits_ironlake_single_lvds = {
243 244 245 246 247 248 249 250 251 252
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 118 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
253 254 255
};

static const intel_limit_t intel_limits_ironlake_dual_lvds = {
256 257 258 259 260 261 262 263 264 265
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 56 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
266 267
};

268
/* LVDS 100mhz refclk limits. */
269
static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
270 271 272 273 274 275 276
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 2 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
277
	.p1 = { .min = 2, .max = 8 },
278 279
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
280 281 282
};

static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
283 284 285 286 287 288 289
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 42 },
290
	.p1 = { .min = 2, .max = 6 },
291 292
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
293 294
};

295 296 297 298 299 300 301 302
static const intel_limit_t intel_limits_vlv_dac = {
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
	.n = { .min = 1, .max = 7 },
	.m = { .min = 22, .max = 450 }, /* guess */
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
D
Daniel Vetter 已提交
303
	.p1 = { .min = 1, .max = 3 },
304 305 306 307 308
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
};

static const intel_limit_t intel_limits_vlv_hdmi = {
D
Daniel Vetter 已提交
309 310
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
311 312 313 314 315 316 317 318 319 320 321
	.n = { .min = 1, .max = 7 },
	.m = { .min = 60, .max = 300 }, /* guess */
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 2, .max = 3 },
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
};

static const intel_limit_t intel_limits_vlv_dp = {
322 323
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
324
	.n = { .min = 1, .max = 7 },
325
	.m = { .min = 22, .max = 450 },
326 327 328
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
D
Daniel Vetter 已提交
329
	.p1 = { .min = 1, .max = 3 },
330 331 332 333
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
};

334 335
static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
						int refclk)
336
{
337
	struct drm_device *dev = crtc->dev;
338
	const intel_limit_t *limit;
339 340

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
341
		if (intel_is_dual_link_lvds(dev)) {
342
			if (refclk == 100000)
343 344 345 346
				limit = &intel_limits_ironlake_dual_lvds_100m;
			else
				limit = &intel_limits_ironlake_dual_lvds;
		} else {
347
			if (refclk == 100000)
348 349 350 351
				limit = &intel_limits_ironlake_single_lvds_100m;
			else
				limit = &intel_limits_ironlake_single_lvds;
		}
352
	} else
353
		limit = &intel_limits_ironlake_dac;
354 355 356 357

	return limit;
}

358 359 360 361 362 363
static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
364
		if (intel_is_dual_link_lvds(dev))
365
			limit = &intel_limits_g4x_dual_channel_lvds;
366
		else
367
			limit = &intel_limits_g4x_single_channel_lvds;
368 369
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
		   intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
370
		limit = &intel_limits_g4x_hdmi;
371
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
372
		limit = &intel_limits_g4x_sdvo;
373
	} else /* The option is for other outputs */
374
		limit = &intel_limits_i9xx_sdvo;
375 376 377 378

	return limit;
}

379
static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
J
Jesse Barnes 已提交
380 381 382 383
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

384
	if (HAS_PCH_SPLIT(dev))
385
		limit = intel_ironlake_limit(crtc, refclk);
386
	else if (IS_G4X(dev)) {
387
		limit = intel_g4x_limit(crtc);
388
	} else if (IS_PINEVIEW(dev)) {
389
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
390
			limit = &intel_limits_pineview_lvds;
391
		else
392
			limit = &intel_limits_pineview_sdvo;
393 394 395 396 397 398 399
	} else if (IS_VALLEYVIEW(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
			limit = &intel_limits_vlv_dac;
		else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
			limit = &intel_limits_vlv_hdmi;
		else
			limit = &intel_limits_vlv_dp;
400 401 402 403 404
	} else if (!IS_GEN2(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
			limit = &intel_limits_i9xx_lvds;
		else
			limit = &intel_limits_i9xx_sdvo;
J
Jesse Barnes 已提交
405 406
	} else {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
407
			limit = &intel_limits_i8xx_lvds;
J
Jesse Barnes 已提交
408
		else
409
			limit = &intel_limits_i8xx_dvo;
J
Jesse Barnes 已提交
410 411 412 413
	}
	return limit;
}

414 415
/* m1 is reserved as 0 in Pineview, n is a ring counter */
static void pineview_clock(int refclk, intel_clock_t *clock)
J
Jesse Barnes 已提交
416
{
417 418 419 420 421 422
	clock->m = clock->m2 + 2;
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / clock->n;
	clock->dot = clock->vco / clock->p;
}

423 424 425 426 427
static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
{
	return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
}

428
static void i9xx_clock(int refclk, intel_clock_t *clock)
429
{
430
	clock->m = i9xx_dpll_compute_m(clock);
J
Jesse Barnes 已提交
431 432 433 434 435 436 437 438
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / (clock->n + 2);
	clock->dot = clock->vco / clock->p;
}

/**
 * Returns whether any output on the specified pipe is of the specified type
 */
439
bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
J
Jesse Barnes 已提交
440
{
441 442 443
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;

444 445
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->type == type)
446 447 448
			return true;

	return false;
J
Jesse Barnes 已提交
449 450
}

451
#define INTELPllInvalid(s)   do { /* DRM_DEBUG(s); */ return false; } while (0)
J
Jesse Barnes 已提交
452 453 454 455 456
/**
 * Returns whether the given set of divisors are valid for a given refclk with
 * the given connectors.
 */

457 458 459
static bool intel_PLL_is_valid(struct drm_device *dev,
			       const intel_limit_t *limit,
			       const intel_clock_t *clock)
J
Jesse Barnes 已提交
460 461
{
	if (clock->p1  < limit->p1.min  || limit->p1.max  < clock->p1)
462
		INTELPllInvalid("p1 out of range\n");
J
Jesse Barnes 已提交
463
	if (clock->p   < limit->p.min   || limit->p.max   < clock->p)
464
		INTELPllInvalid("p out of range\n");
J
Jesse Barnes 已提交
465
	if (clock->m2  < limit->m2.min  || limit->m2.max  < clock->m2)
466
		INTELPllInvalid("m2 out of range\n");
J
Jesse Barnes 已提交
467
	if (clock->m1  < limit->m1.min  || limit->m1.max  < clock->m1)
468
		INTELPllInvalid("m1 out of range\n");
469
	if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
470
		INTELPllInvalid("m1 <= m2\n");
J
Jesse Barnes 已提交
471
	if (clock->m   < limit->m.min   || limit->m.max   < clock->m)
472
		INTELPllInvalid("m out of range\n");
J
Jesse Barnes 已提交
473
	if (clock->n   < limit->n.min   || limit->n.max   < clock->n)
474
		INTELPllInvalid("n out of range\n");
J
Jesse Barnes 已提交
475
	if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
476
		INTELPllInvalid("vco out of range\n");
J
Jesse Barnes 已提交
477 478 479 480
	/* XXX: We may need to be checking "Dot clock" depending on the multiplier,
	 * connector, etc., rather than just a single range.
	 */
	if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
481
		INTELPllInvalid("dot out of range\n");
J
Jesse Barnes 已提交
482 483 484 485

	return true;
}

486
static bool
487
i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
488 489
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock)
490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int err = target;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		/*
		 * For LVDS just rely on its current settings for dual-channel.
		 * We haven't figured out how to reliably set up different
		 * single/dual channel state, if we even can.
		 */
		if (intel_is_dual_link_lvds(dev))
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset(best_clock, 0, sizeof(*best_clock));

	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
518
			if (clock.m2 >= clock.m1)
519 520 521 522 523 524
				break;
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
					int this_err;
525

526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547
					i9xx_clock(refclk, &clock);
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
						continue;
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

static bool
548 549 550
pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
J
Jesse Barnes 已提交
551 552 553 554 555
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int err = target;

556
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
J
Jesse Barnes 已提交
557
		/*
558 559 560
		 * For LVDS just rely on its current settings for dual-channel.
		 * We haven't figured out how to reliably set up different
		 * single/dual channel state, if we even can.
J
Jesse Barnes 已提交
561
		 */
562
		if (intel_is_dual_link_lvds(dev))
J
Jesse Barnes 已提交
563 564 565 566 567 568 569 570 571 572
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

573
	memset(best_clock, 0, sizeof(*best_clock));
J
Jesse Barnes 已提交
574

575 576 577 578 579 580 581 582
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
583 584
					int this_err;

585
					pineview_clock(refclk, &clock);
586 587
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
J
Jesse Barnes 已提交
588
						continue;
589 590 591
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;
J
Jesse Barnes 已提交
592 593 594 595 596 597 598 599 600 601 602 603 604 605

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

606
static bool
607 608 609
g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
610 611 612 613 614
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
	int max_n;
	bool found;
615 616
	/* approximately equals target * 0.00585 */
	int err_most = (target >> 8) + (target >> 9);
617 618 619
	found = false;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
620
		if (intel_is_dual_link_lvds(dev))
621 622 623 624 625 626 627 628 629 630 631 632
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset(best_clock, 0, sizeof(*best_clock));
	max_n = limit->n.max;
633
	/* based on hardware requirement, prefer smaller n to precision */
634
	for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
635
		/* based on hardware requirement, prefere larger m1,m2 */
636 637 638 639 640 641 642 643
		for (clock.m1 = limit->m1.max;
		     clock.m1 >= limit->m1.min; clock.m1--) {
			for (clock.m2 = limit->m2.max;
			     clock.m2 >= limit->m2.min; clock.m2--) {
				for (clock.p1 = limit->p1.max;
				     clock.p1 >= limit->p1.min; clock.p1--) {
					int this_err;

644
					i9xx_clock(refclk, &clock);
645 646
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
647
						continue;
648 649

					this_err = abs(clock.dot - target);
650 651 652 653 654 655 656 657 658 659
					if (this_err < err_most) {
						*best_clock = clock;
						err_most = this_err;
						max_n = clock.n;
						found = true;
					}
				}
			}
		}
	}
660 661 662
	return found;
}

663
static bool
664 665 666
vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
		   int target, int refclk, intel_clock_t *match_clock,
		   intel_clock_t *best_clock)
667 668 669 670 671 672 673
{
	u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
	u32 m, n, fastclk;
	u32 updrate, minupdate, fracbits, p;
	unsigned long bestppm, ppm, absppm;
	int dotclk, flag;

674
	flag = 0;
675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730
	dotclk = target * 1000;
	bestppm = 1000000;
	ppm = absppm = 0;
	fastclk = dotclk / (2*100);
	updrate = 0;
	minupdate = 19200;
	fracbits = 1;
	n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
	bestm1 = bestm2 = bestp1 = bestp2 = 0;

	/* based on hardware requirement, prefer smaller n to precision */
	for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
		updrate = refclk / n;
		for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
			for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
				if (p2 > 10)
					p2 = p2 - 1;
				p = p1 * p2;
				/* based on hardware requirement, prefer bigger m1,m2 values */
				for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
					m2 = (((2*(fastclk * p * n / m1 )) +
					       refclk) / (2*refclk));
					m = m1 * m2;
					vco = updrate * m;
					if (vco >= limit->vco.min && vco < limit->vco.max) {
						ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
						absppm = (ppm > 0) ? ppm : (-ppm);
						if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
							bestppm = 0;
							flag = 1;
						}
						if (absppm < bestppm - 10) {
							bestppm = absppm;
							flag = 1;
						}
						if (flag) {
							bestn = n;
							bestm1 = m1;
							bestm2 = m2;
							bestp1 = p1;
							bestp2 = p2;
							flag = 0;
						}
					}
				}
			}
		}
	}
	best_clock->n = bestn;
	best_clock->m1 = bestm1;
	best_clock->m2 = bestm2;
	best_clock->p1 = bestp1;
	best_clock->p2 = bestp2;

	return true;
}
731

P
Paulo Zanoni 已提交
732 733 734 735 736 737
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe)
{
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

738
	return intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
739 740
}

741 742 743 744 745 746 747 748 749 750 751
static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 frame, frame_reg = PIPEFRAME(pipe);

	frame = I915_READ(frame_reg);

	if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

752 753 754 755 756 757 758 759 760
/**
 * intel_wait_for_vblank - wait for vblank on a given pipe
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * Wait for vblank to occur on a given pipe.  Needed for various bits of
 * mode setting code.
 */
void intel_wait_for_vblank(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
761
{
762
	struct drm_i915_private *dev_priv = dev->dev_private;
763
	int pipestat_reg = PIPESTAT(pipe);
764

765 766 767 768 769
	if (INTEL_INFO(dev)->gen >= 5) {
		ironlake_wait_for_vblank(dev, pipe);
		return;
	}

770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785
	/* Clear existing vblank status. Note this will clear any other
	 * sticky status fields as well.
	 *
	 * This races with i915_driver_irq_handler() with the result
	 * that either function could miss a vblank event.  Here it is not
	 * fatal, as we will either wait upon the next vblank interrupt or
	 * timeout.  Generally speaking intel_wait_for_vblank() is only
	 * called during modeset at which time the GPU should be idle and
	 * should *not* be performing page flips and thus not waiting on
	 * vblanks...
	 * Currently, the result of us stealing a vblank from the irq
	 * handler is that a single frame will be skipped during swapbuffers.
	 */
	I915_WRITE(pipestat_reg,
		   I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);

786
	/* Wait for vblank interrupt bit to set */
787 788 789
	if (wait_for(I915_READ(pipestat_reg) &
		     PIPE_VBLANK_INTERRUPT_STATUS,
		     50))
790 791 792
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

793 794
/*
 * intel_wait_for_pipe_off - wait for pipe to turn off
795 796 797 798 799 800 801
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * After disabling a pipe, we can't wait for vblank in the usual way,
 * spinning on the vblank interrupt status bit, since we won't actually
 * see an interrupt when the pipe is disabled.
 *
802 803 804 805 806 807
 * On Gen4 and above:
 *   wait for the pipe register state bit to turn off
 *
 * Otherwise:
 *   wait for the display line value to settle (it usually
 *   ends up stopping at the start of the next frame).
808
 *
809
 */
810
void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
811 812
{
	struct drm_i915_private *dev_priv = dev->dev_private;
813 814
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
815 816

	if (INTEL_INFO(dev)->gen >= 4) {
817
		int reg = PIPECONF(cpu_transcoder);
818 819

		/* Wait for the Pipe State to go off */
820 821
		if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
			     100))
822
			WARN(1, "pipe_off wait timed out\n");
823
	} else {
824
		u32 last_line, line_mask;
825
		int reg = PIPEDSL(pipe);
826 827
		unsigned long timeout = jiffies + msecs_to_jiffies(100);

828 829 830 831 832
		if (IS_GEN2(dev))
			line_mask = DSL_LINEMASK_GEN2;
		else
			line_mask = DSL_LINEMASK_GEN3;

833 834
		/* Wait for the display line to settle */
		do {
835
			last_line = I915_READ(reg) & line_mask;
836
			mdelay(5);
837
		} while (((I915_READ(reg) & line_mask) != last_line) &&
838 839
			 time_after(timeout, jiffies));
		if (time_after(jiffies, timeout))
840
			WARN(1, "pipe_off wait timed out\n");
841
	}
J
Jesse Barnes 已提交
842 843
}

844 845 846 847 848 849 850 851 852 853 854 855
/*
 * ibx_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Returns true if @port is connected, false otherwise.
 */
bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				struct intel_digital_port *port)
{
	u32 bit;

856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883
	if (HAS_PCH_IBX(dev_priv->dev)) {
		switch(port->port) {
		case PORT_B:
			bit = SDE_PORTB_HOTPLUG;
			break;
		case PORT_C:
			bit = SDE_PORTC_HOTPLUG;
			break;
		case PORT_D:
			bit = SDE_PORTD_HOTPLUG;
			break;
		default:
			return true;
		}
	} else {
		switch(port->port) {
		case PORT_B:
			bit = SDE_PORTB_HOTPLUG_CPT;
			break;
		case PORT_C:
			bit = SDE_PORTC_HOTPLUG_CPT;
			break;
		case PORT_D:
			bit = SDE_PORTD_HOTPLUG_CPT;
			break;
		default:
			return true;
		}
884 885 886 887 888
	}

	return I915_READ(SDEISR) & bit;
}

889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911
static const char *state_string(bool enabled)
{
	return enabled ? "on" : "off";
}

/* Only for pre-ILK configs */
static void assert_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

	reg = DPLL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)

912 913 914 915 916
static struct intel_shared_dpll *
intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

917
	if (crtc->config.shared_dpll < 0)
918 919
		return NULL;

920
	return &dev_priv->shared_dplls[crtc->config.shared_dpll];
921 922
}

923
/* For ILK+ */
D
Daniel Vetter 已提交
924 925 926 927
static void assert_shared_dpll(struct drm_i915_private *dev_priv,
			       struct intel_shared_dpll *pll,
			       struct intel_crtc *crtc,
			       bool state)
928 929 930 931
{
	u32 val;
	bool cur_state;

E
Eugeni Dodonov 已提交
932 933 934 935 936
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
		return;
	}

937 938
	if (WARN (!pll,
		  "asserting PCH PLL %s with no PLL\n", state_string(state)))
939 940
		return;

941 942 943 944 945 946 947 948
	val = I915_READ(pll->pll_reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
	     pll->pll_reg, state_string(state), state_string(cur_state), val);

	/* Make sure the selected PLL is correctly attached to the transcoder */
	if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
949 950 951
		u32 pch_dpll;

		pch_dpll = I915_READ(PCH_DPLL_SEL);
952 953
		cur_state = pll->pll_reg == _PCH_DPLL_B;
		if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
954 955
			  "PLL[%d] not attached to this transcoder %c: %08x\n",
			  cur_state, pipe_name(crtc->pipe), pch_dpll)) {
956 957
			cur_state = !!(val >> (4*crtc->pipe + 3));
			WARN(cur_state != state,
958
			     "PLL[%d] not %s on this transcoder %c: %08x\n",
959 960
			     pll->pll_reg == _PCH_DPLL_B,
			     state_string(state),
961
			     pipe_name(crtc->pipe),
962 963
			     val);
		}
964
	}
965
}
D
Daniel Vetter 已提交
966 967
#define assert_shared_dpll_enabled(d, p, c) assert_shared_dpll(d, p, c, true)
#define assert_shared_dpll_disabled(d, p, c) assert_shared_dpll(d, p, c, false)
968 969 970 971 972 973 974

static void assert_fdi_tx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;
975 976
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
977

P
Paulo Zanoni 已提交
978 979
	if (HAS_DDI(dev_priv->dev)) {
		/* DDI does not have a specific FDI_TX register */
980
		reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
981
		val = I915_READ(reg);
982
		cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
983 984 985 986 987
	} else {
		reg = FDI_TX_CTL(pipe);
		val = I915_READ(reg);
		cur_state = !!(val & FDI_TX_ENABLE);
	}
988 989 990 991 992 993 994 995 996 997 998 999 1000 1001
	WARN(cur_state != state,
	     "FDI TX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)

static void assert_fdi_rx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

1002 1003 1004
	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & FDI_RX_ENABLE);
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021
	WARN(cur_state != state,
	     "FDI RX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)

static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	/* ILK FDI PLL is always enabled */
	if (dev_priv->info->gen == 5)
		return;

1022
	/* On Haswell, DDI ports are responsible for the FDI PLL setup */
P
Paulo Zanoni 已提交
1023
	if (HAS_DDI(dev_priv->dev))
1024 1025
		return;

1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
	reg = FDI_TX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
}

static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
}

1042 1043 1044 1045 1046 1047
static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
				  enum pipe pipe)
{
	int pp_reg, lvds_reg;
	u32 val;
	enum pipe panel_pipe = PIPE_A;
1048
	bool locked = true;
1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067

	if (HAS_PCH_SPLIT(dev_priv->dev)) {
		pp_reg = PCH_PP_CONTROL;
		lvds_reg = PCH_LVDS;
	} else {
		pp_reg = PP_CONTROL;
		lvds_reg = LVDS;
	}

	val = I915_READ(pp_reg);
	if (!(val & PANEL_POWER_ON) ||
	    ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
		locked = false;

	if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
		panel_pipe = PIPE_B;

	WARN(panel_pipe == pipe && locked,
	     "panel assertion failure, pipe %c regs locked\n",
1068
	     pipe_name(pipe));
1069 1070
}

1071 1072
void assert_pipe(struct drm_i915_private *dev_priv,
		 enum pipe pipe, bool state)
1073 1074 1075
{
	int reg;
	u32 val;
1076
	bool cur_state;
1077 1078
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1079

1080 1081 1082 1083
	/* if we need the pipe A quirk it must be always on */
	if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
		state = true;

1084 1085
	if (!intel_display_power_enabled(dev_priv->dev,
				POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
1086 1087 1088 1089 1090 1091 1092
		cur_state = false;
	} else {
		reg = PIPECONF(cpu_transcoder);
		val = I915_READ(reg);
		cur_state = !!(val & PIPECONF_ENABLE);
	}

1093 1094
	WARN(cur_state != state,
	     "pipe %c assertion failure (expected %s, current %s)\n",
1095
	     pipe_name(pipe), state_string(state), state_string(cur_state));
1096 1097
}

1098 1099
static void assert_plane(struct drm_i915_private *dev_priv,
			 enum plane plane, bool state)
1100 1101 1102
{
	int reg;
	u32 val;
1103
	bool cur_state;
1104 1105 1106

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1107 1108 1109 1110
	cur_state = !!(val & DISPLAY_PLANE_ENABLE);
	WARN(cur_state != state,
	     "plane %c assertion failure (expected %s, current %s)\n",
	     plane_name(plane), state_string(state), state_string(cur_state));
1111 1112
}

1113 1114 1115
#define assert_plane_enabled(d, p) assert_plane(d, p, true)
#define assert_plane_disabled(d, p) assert_plane(d, p, false)

1116 1117 1118
static void assert_planes_disabled(struct drm_i915_private *dev_priv,
				   enum pipe pipe)
{
1119
	struct drm_device *dev = dev_priv->dev;
1120 1121 1122 1123
	int reg, i;
	u32 val;
	int cur_pipe;

1124 1125
	/* Primary planes are fixed to pipes on gen4+ */
	if (INTEL_INFO(dev)->gen >= 4) {
1126 1127 1128 1129 1130
		reg = DSPCNTR(pipe);
		val = I915_READ(reg);
		WARN((val & DISPLAY_PLANE_ENABLE),
		     "plane %c assertion failure, should be disabled but not\n",
		     plane_name(pipe));
1131
		return;
1132
	}
1133

1134
	/* Need to check both planes against the pipe */
1135
	for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
1136 1137 1138 1139 1140
		reg = DSPCNTR(i);
		val = I915_READ(reg);
		cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
			DISPPLANE_SEL_PIPE_SHIFT;
		WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1141 1142
		     "plane %c assertion failure, should be off on pipe %c but is still active\n",
		     plane_name(i), pipe_name(pipe));
1143 1144 1145
	}
}

1146 1147 1148
static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe)
{
1149
	struct drm_device *dev = dev_priv->dev;
1150 1151 1152
	int reg, i;
	u32 val;

1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
	if (IS_VALLEYVIEW(dev)) {
		for (i = 0; i < dev_priv->num_plane; i++) {
			reg = SPCNTR(pipe, i);
			val = I915_READ(reg);
			WARN((val & SP_ENABLE),
			     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
			     sprite_name(pipe, i), pipe_name(pipe));
		}
	} else if (INTEL_INFO(dev)->gen >= 7) {
		reg = SPRCTL(pipe);
		val = I915_READ(reg);
		WARN((val & SPRITE_ENABLE),
		     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
		     plane_name(pipe), pipe_name(pipe));
	} else if (INTEL_INFO(dev)->gen >= 5) {
		reg = DVSCNTR(pipe);
1169
		val = I915_READ(reg);
1170
		WARN((val & DVS_ENABLE),
1171
		     "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1172
		     plane_name(pipe), pipe_name(pipe));
1173 1174 1175
	}
}

1176 1177 1178 1179 1180
static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
{
	u32 val;
	bool enabled;

E
Eugeni Dodonov 已提交
1181 1182 1183 1184 1185
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
		return;
	}

1186 1187 1188 1189 1190 1191
	val = I915_READ(PCH_DREF_CONTROL);
	enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
			    DREF_SUPERSPREAD_SOURCE_MASK));
	WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
}

1192 1193
static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
					   enum pipe pipe)
1194 1195 1196 1197 1198
{
	int reg;
	u32 val;
	bool enabled;

1199
	reg = PCH_TRANSCONF(pipe);
1200 1201
	val = I915_READ(reg);
	enabled = !!(val & TRANS_ENABLE);
1202 1203 1204
	WARN(enabled,
	     "transcoder assertion failed, should be off on pipe %c but is still active\n",
	     pipe_name(pipe));
1205 1206
}

1207 1208
static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
			    enum pipe pipe, u32 port_sel, u32 val)
1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224
{
	if ((val & DP_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		u32	trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
		u32	trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
		if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
			return false;
	} else {
		if ((val & DP_PIPE_MASK) != (pipe << 30))
			return false;
	}
	return true;
}

1225 1226 1227
static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
1228
	if ((val & SDVO_ENABLE) == 0)
1229 1230 1231
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
1232
		if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1233 1234
			return false;
	} else {
1235
		if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271
			return false;
	}
	return true;
}

static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & LVDS_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
			return false;
	}
	return true;
}

static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & ADPA_DAC_ENABLE) == 0)
		return false;
	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
			return false;
	}
	return true;
}

1272
static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1273
				   enum pipe pipe, int reg, u32 port_sel)
1274
{
1275
	u32 val = I915_READ(reg);
1276
	WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
1277
	     "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
1278
	     reg, pipe_name(pipe));
1279

1280 1281
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
	     && (val & DP_PIPEB_SELECT),
1282
	     "IBX PCH dp port still using transcoder B\n");
1283 1284 1285 1286 1287
}

static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
				     enum pipe pipe, int reg)
{
1288
	u32 val = I915_READ(reg);
1289
	WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
1290
	     "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
1291
	     reg, pipe_name(pipe));
1292

1293
	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
1294
	     && (val & SDVO_PIPE_B_SELECT),
1295
	     "IBX PCH hdmi port still using transcoder B\n");
1296 1297 1298 1299 1300 1301 1302 1303
}

static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

1304 1305 1306
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
1307 1308 1309

	reg = PCH_ADPA;
	val = I915_READ(reg);
1310
	WARN(adpa_pipe_enabled(dev_priv, pipe, val),
1311
	     "PCH VGA enabled on transcoder %c, should be disabled\n",
1312
	     pipe_name(pipe));
1313 1314 1315

	reg = PCH_LVDS;
	val = I915_READ(reg);
1316
	WARN(lvds_pipe_enabled(dev_priv, pipe, val),
1317
	     "PCH LVDS enabled on transcoder %c, should be disabled\n",
1318
	     pipe_name(pipe));
1319

1320 1321 1322
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
	assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
1323 1324
}

1325 1326 1327 1328 1329 1330 1331 1332 1333 1334
/**
 * intel_enable_pll - enable a PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * Enable @pipe's PLL so we can start pumping pixels from a plane.  Check to
 * make sure the PLL reg is writable first though, since the panel write
 * protect mechanism may be enabled.
 *
 * Note!  This is for pre-ILK only.
1335 1336
 *
 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
1337 1338 1339 1340 1341 1342
 */
static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	int reg;
	u32 val;

1343 1344
	assert_pipe_disabled(dev_priv, pipe);

1345
	/* No really, not for ILK+ */
1346
	BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395

	/* PLL is protected by panel, make sure we can write it */
	if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
		assert_panel_unlocked(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val |= DPLL_VCO_ENABLE;

	/* We do this three times for luck */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
}

/**
 * intel_disable_pll - disable a PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to disable
 *
 * Disable the PLL for @pipe, making sure the pipe is off first.
 *
 * Note!  This is for pre-ILK only.
 */
static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	int reg;
	u32 val;

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

	/* Make sure the pipe isn't still relying on us */
	assert_pipe_disabled(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val &= ~DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
}

1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409
void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
{
	u32 port_mask;

	if (!port)
		port_mask = DPLL_PORTB_READY_MASK;
	else
		port_mask = DPLL_PORTC_READY_MASK;

	if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
		WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
		     'B' + port, I915_READ(DPLL(0)));
}

1410
/**
D
Daniel Vetter 已提交
1411
 * ironlake_enable_shared_dpll - enable PCH PLL
1412 1413 1414 1415 1416 1417
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * The PCH PLL needs to be enabled before the PCH transcoder, since it
 * drives the transcoder clock.
 */
1418
static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
1419
{
1420 1421
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1422 1423 1424
	int reg;
	u32 val;

1425
	/* PCH PLLs only available on ILK, SNB and IVB */
1426
	BUG_ON(dev_priv->info->gen < 5);
1427 1428 1429 1430 1431
	if (pll == NULL)
		return;

	if (WARN_ON(pll->refcount == 0))
		return;
1432 1433 1434

	DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
		      pll->pll_reg, pll->active, pll->on,
1435
		      crtc->base.base.id);
1436 1437 1438 1439

	/* PCH refclock must be enabled first */
	assert_pch_refclk_enabled(dev_priv);

1440 1441
	if (pll->active++) {
		WARN_ON(!pll->on);
D
Daniel Vetter 已提交
1442
		assert_shared_dpll_enabled(dev_priv, pll, NULL);
1443 1444
		return;
	}
1445
	WARN_ON(pll->on);
1446 1447 1448 1449

	DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);

	reg = pll->pll_reg;
1450 1451 1452 1453 1454
	val = I915_READ(reg);
	val |= DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(200);
1455 1456

	pll->on = true;
1457 1458
}

1459
static void intel_disable_shared_dpll(struct intel_crtc *crtc)
1460
{
1461 1462
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1463
	int reg;
1464
	u32 val;
1465

1466 1467
	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);
1468 1469
	if (pll == NULL)
	       return;
1470

1471 1472
	if (WARN_ON(pll->refcount == 0))
		return;
1473

1474 1475
	DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
		      pll->pll_reg, pll->active, pll->on,
1476
		      crtc->base.base.id);
1477

1478
	if (WARN_ON(pll->active == 0)) {
D
Daniel Vetter 已提交
1479
		assert_shared_dpll_disabled(dev_priv, pll, NULL);
1480 1481 1482
		return;
	}

D
Daniel Vetter 已提交
1483
	assert_shared_dpll_enabled(dev_priv, pll, NULL);
1484
	WARN_ON(!pll->on);
1485
	if (--pll->active)
1486
		return;
1487 1488 1489 1490

	DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);

	/* Make sure transcoder isn't still depending on us */
1491
	assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
1492

1493
	reg = pll->pll_reg;
1494 1495 1496 1497 1498
	val = I915_READ(reg);
	val &= ~DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(200);
1499 1500

	pll->on = false;
1501 1502
}

1503 1504
static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
					   enum pipe pipe)
1505
{
1506
	struct drm_device *dev = dev_priv->dev;
1507
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1508
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1509
	uint32_t reg, val, pipeconf_val;
1510 1511 1512 1513 1514

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* Make sure PCH DPLL is enabled */
D
Daniel Vetter 已提交
1515
	assert_shared_dpll_enabled(dev_priv,
1516 1517
				   intel_crtc_to_shared_dpll(intel_crtc),
				   intel_crtc);
1518 1519 1520 1521 1522

	/* FDI must be feeding us bits for PCH ports */
	assert_fdi_tx_enabled(dev_priv, pipe);
	assert_fdi_rx_enabled(dev_priv, pipe);

1523 1524 1525 1526 1527 1528 1529
	if (HAS_PCH_CPT(dev)) {
		/* Workaround: Set the timing override bit before enabling the
		 * pch transcoder. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
1530
	}
1531

1532
	reg = PCH_TRANSCONF(pipe);
1533
	val = I915_READ(reg);
1534
	pipeconf_val = I915_READ(PIPECONF(pipe));
1535 1536 1537 1538 1539 1540

	if (HAS_PCH_IBX(dev_priv->dev)) {
		/*
		 * make the BPC in transcoder be consistent with
		 * that in pipeconf reg.
		 */
1541 1542
		val &= ~PIPECONF_BPC_MASK;
		val |= pipeconf_val & PIPECONF_BPC_MASK;
1543
	}
1544 1545 1546

	val &= ~TRANS_INTERLACE_MASK;
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
1547 1548 1549 1550 1551
		if (HAS_PCH_IBX(dev_priv->dev) &&
		    intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
			val |= TRANS_LEGACY_INTERLACED_ILK;
		else
			val |= TRANS_INTERLACED;
1552 1553 1554
	else
		val |= TRANS_PROGRESSIVE;

1555 1556
	I915_WRITE(reg, val | TRANS_ENABLE);
	if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1557
		DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
1558 1559
}

1560
static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1561
				      enum transcoder cpu_transcoder)
1562
{
1563 1564 1565 1566 1567 1568
	u32 val, pipeconf_val;

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* FDI must be feeding us bits for PCH ports */
D
Daniel Vetter 已提交
1569
	assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
1570
	assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
1571

1572 1573
	/* Workaround: set timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1574
	val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1575 1576
	I915_WRITE(_TRANSA_CHICKEN2, val);

1577
	val = TRANS_ENABLE;
1578
	pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
1579

1580 1581
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
	    PIPECONF_INTERLACED_ILK)
1582
		val |= TRANS_INTERLACED;
1583 1584 1585
	else
		val |= TRANS_PROGRESSIVE;

1586 1587
	I915_WRITE(LPT_TRANSCONF, val);
	if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
1588
		DRM_ERROR("Failed to enable PCH transcoder\n");
1589 1590
}

1591 1592
static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
					    enum pipe pipe)
1593
{
1594 1595
	struct drm_device *dev = dev_priv->dev;
	uint32_t reg, val;
1596 1597 1598 1599 1600

	/* FDI relies on the transcoder */
	assert_fdi_tx_disabled(dev_priv, pipe);
	assert_fdi_rx_disabled(dev_priv, pipe);

1601 1602 1603
	/* Ports must be off as well */
	assert_pch_ports_disabled(dev_priv, pipe);

1604
	reg = PCH_TRANSCONF(pipe);
1605 1606 1607 1608 1609
	val = I915_READ(reg);
	val &= ~TRANS_ENABLE;
	I915_WRITE(reg, val);
	/* wait for PCH transcoder off, transcoder state */
	if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1610
		DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
1611 1612 1613 1614 1615 1616 1617 1618

	if (!HAS_PCH_IBX(dev)) {
		/* Workaround: Clear the timing override chicken bit again. */
		reg = TRANS_CHICKEN2(pipe);
		val = I915_READ(reg);
		val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
		I915_WRITE(reg, val);
	}
1619 1620
}

1621
static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
1622 1623 1624
{
	u32 val;

1625
	val = I915_READ(LPT_TRANSCONF);
1626
	val &= ~TRANS_ENABLE;
1627
	I915_WRITE(LPT_TRANSCONF, val);
1628
	/* wait for PCH transcoder off, transcoder state */
1629
	if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
1630
		DRM_ERROR("Failed to disable PCH transcoder\n");
1631 1632 1633

	/* Workaround: clear timing override bit. */
	val = I915_READ(_TRANSA_CHICKEN2);
1634
	val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1635
	I915_WRITE(_TRANSA_CHICKEN2, val);
1636 1637
}

1638
/**
1639
 * intel_enable_pipe - enable a pipe, asserting requirements
1640 1641
 * @dev_priv: i915 private structure
 * @pipe: pipe to enable
1642
 * @pch_port: on ILK+, is this pipe driving a PCH port or not
1643 1644 1645 1646 1647 1648 1649 1650 1651
 *
 * Enable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe is actually running (i.e. first vblank) before
 * returning.
 */
1652 1653
static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
			      bool pch_port)
1654
{
1655 1656
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
D
Daniel Vetter 已提交
1657
	enum pipe pch_transcoder;
1658 1659 1660
	int reg;
	u32 val;

1661 1662 1663
	assert_planes_disabled(dev_priv, pipe);
	assert_sprites_disabled(dev_priv, pipe);

1664
	if (HAS_PCH_LPT(dev_priv->dev))
1665 1666 1667 1668
		pch_transcoder = TRANSCODER_A;
	else
		pch_transcoder = pipe;

1669 1670 1671 1672 1673 1674 1675
	/*
	 * A pipe without a PLL won't actually be able to drive bits from
	 * a plane.  On ILK+ the pipe PLLs are integrated, so we don't
	 * need the check.
	 */
	if (!HAS_PCH_SPLIT(dev_priv->dev))
		assert_pll_enabled(dev_priv, pipe);
1676 1677 1678
	else {
		if (pch_port) {
			/* if driving the PCH, we need FDI enabled */
1679
			assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
D
Daniel Vetter 已提交
1680 1681
			assert_fdi_tx_pll_enabled(dev_priv,
						  (enum pipe) cpu_transcoder);
1682 1683 1684
		}
		/* FIXME: assert CPU port conditions for SNB+ */
	}
1685

1686
	reg = PIPECONF(cpu_transcoder);
1687
	val = I915_READ(reg);
1688 1689 1690 1691
	if (val & PIPECONF_ENABLE)
		return;

	I915_WRITE(reg, val | PIPECONF_ENABLE);
1692 1693 1694 1695
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
1696
 * intel_disable_pipe - disable a pipe, asserting requirements
1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709
 * @dev_priv: i915 private structure
 * @pipe: pipe to disable
 *
 * Disable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe has shut down before returning.
 */
static void intel_disable_pipe(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
1710 1711
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
1712 1713 1714 1715 1716 1717 1718 1719
	int reg;
	u32 val;

	/*
	 * Make sure planes won't keep trying to pump pixels to us,
	 * or we might hang the display.
	 */
	assert_planes_disabled(dev_priv, pipe);
1720
	assert_sprites_disabled(dev_priv, pipe);
1721 1722 1723 1724 1725

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

1726
	reg = PIPECONF(cpu_transcoder);
1727
	val = I915_READ(reg);
1728 1729 1730 1731
	if ((val & PIPECONF_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~PIPECONF_ENABLE);
1732 1733 1734
	intel_wait_for_pipe_off(dev_priv->dev, pipe);
}

1735 1736 1737 1738
/*
 * Plane regs are double buffered, going from enabled->disabled needs a
 * trigger in order to latch.  The display address reg provides this.
 */
1739
void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1740 1741
				      enum plane plane)
{
1742 1743 1744 1745
	if (dev_priv->info->gen >= 4)
		I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
	else
		I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1746 1747
}

1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766
/**
 * intel_enable_plane - enable a display plane on a given pipe
 * @dev_priv: i915 private structure
 * @plane: plane to enable
 * @pipe: pipe being fed
 *
 * Enable @plane on @pipe, making sure that @pipe is running first.
 */
static void intel_enable_plane(struct drm_i915_private *dev_priv,
			       enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	/* If the pipe isn't enabled, we can't pump pixels and may hang */
	assert_pipe_enabled(dev_priv, pipe);

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1767 1768 1769 1770
	if (val & DISPLAY_PLANE_ENABLE)
		return;

	I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1771
	intel_flush_display_plane(dev_priv, plane);
1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
 * intel_disable_plane - disable a display plane
 * @dev_priv: i915 private structure
 * @plane: plane to disable
 * @pipe: pipe consuming the data
 *
 * Disable @plane; should be an independent operation.
 */
static void intel_disable_plane(struct drm_i915_private *dev_priv,
				enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1791 1792 1793 1794
	if ((val & DISPLAY_PLANE_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1795 1796 1797 1798
	intel_flush_display_plane(dev_priv, plane);
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

1799 1800 1801 1802 1803 1804 1805 1806 1807
static bool need_vtd_wa(struct drm_device *dev)
{
#ifdef CONFIG_INTEL_IOMMU
	if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

1808
int
1809
intel_pin_and_fence_fb_obj(struct drm_device *dev,
1810
			   struct drm_i915_gem_object *obj,
1811
			   struct intel_ring_buffer *pipelined)
1812
{
1813
	struct drm_i915_private *dev_priv = dev->dev_private;
1814 1815 1816
	u32 alignment;
	int ret;

1817
	switch (obj->tiling_mode) {
1818
	case I915_TILING_NONE:
1819 1820
		if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
			alignment = 128 * 1024;
1821
		else if (INTEL_INFO(dev)->gen >= 4)
1822 1823 1824
			alignment = 4 * 1024;
		else
			alignment = 64 * 1024;
1825 1826 1827 1828 1829 1830
		break;
	case I915_TILING_X:
		/* pin() will align the object as required by fence */
		alignment = 0;
		break;
	case I915_TILING_Y:
1831 1832 1833 1834
		/* Despite that we check this in framebuffer_init userspace can
		 * screw us over and change the tiling after the fact. Only
		 * pinned buffers can't change their tiling. */
		DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
1835 1836 1837 1838 1839
		return -EINVAL;
	default:
		BUG();
	}

1840 1841 1842 1843 1844 1845 1846 1847
	/* Note that the w/a also requires 64 PTE of padding following the
	 * bo. We currently fill all unused PTE with the shadow page and so
	 * we should always have valid PTE following the scanout preventing
	 * the VT-d warning.
	 */
	if (need_vtd_wa(dev) && alignment < 256 * 1024)
		alignment = 256 * 1024;

1848
	dev_priv->mm.interruptible = false;
1849
	ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
1850
	if (ret)
1851
		goto err_interruptible;
1852 1853 1854 1855 1856 1857

	/* Install a fence for tiled scan-out. Pre-i965 always needs a
	 * fence, whereas 965+ only requires a fence if using
	 * framebuffer compression.  For simplicity, we always install
	 * a fence as the cost is not that onerous.
	 */
1858
	ret = i915_gem_object_get_fence(obj);
1859 1860
	if (ret)
		goto err_unpin;
1861

1862
	i915_gem_object_pin_fence(obj);
1863

1864
	dev_priv->mm.interruptible = true;
1865
	return 0;
1866 1867 1868

err_unpin:
	i915_gem_object_unpin(obj);
1869 1870
err_interruptible:
	dev_priv->mm.interruptible = true;
1871
	return ret;
1872 1873
}

1874 1875 1876 1877 1878 1879
void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_fence(obj);
	i915_gem_object_unpin(obj);
}

1880 1881
/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
 * is assumed to be a power-of-two. */
1882 1883 1884 1885
unsigned long intel_gen4_compute_page_offset(int *x, int *y,
					     unsigned int tiling_mode,
					     unsigned int cpp,
					     unsigned int pitch)
1886
{
1887 1888
	if (tiling_mode != I915_TILING_NONE) {
		unsigned int tile_rows, tiles;
1889

1890 1891
		tile_rows = *y / 8;
		*y %= 8;
1892

1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904
		tiles = *x / (512/cpp);
		*x %= 512/cpp;

		return tile_rows * pitch * 8 + tiles * 4096;
	} else {
		unsigned int offset;

		offset = *y * pitch + *x * cpp;
		*y = 0;
		*x = (offset & 4095) / cpp;
		return offset & -4096;
	}
1905 1906
}

1907 1908
static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			     int x, int y)
J
Jesse Barnes 已提交
1909 1910 1911 1912 1913
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
1914
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
1915
	int plane = intel_crtc->plane;
1916
	unsigned long linear_offset;
J
Jesse Barnes 已提交
1917
	u32 dspcntr;
1918
	u32 reg;
J
Jesse Barnes 已提交
1919 1920 1921 1922 1923 1924

	switch (plane) {
	case 0:
	case 1:
		break;
	default:
1925
		DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
J
Jesse Barnes 已提交
1926 1927 1928 1929 1930 1931
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

1932 1933
	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
J
Jesse Barnes 已提交
1934 1935
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1936 1937
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
J
Jesse Barnes 已提交
1938 1939
		dspcntr |= DISPPLANE_8BPP;
		break;
1940 1941 1942
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
		dspcntr |= DISPPLANE_BGRX555;
J
Jesse Barnes 已提交
1943
		break;
1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
		break;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
J
Jesse Barnes 已提交
1962 1963
		break;
	default:
1964
		BUG();
J
Jesse Barnes 已提交
1965
	}
1966

1967
	if (INTEL_INFO(dev)->gen >= 4) {
1968
		if (obj->tiling_mode != I915_TILING_NONE)
J
Jesse Barnes 已提交
1969 1970 1971 1972 1973
			dspcntr |= DISPPLANE_TILED;
		else
			dspcntr &= ~DISPPLANE_TILED;
	}

1974 1975 1976
	if (IS_G4X(dev))
		dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;

1977
	I915_WRITE(reg, dspcntr);
J
Jesse Barnes 已提交
1978

1979
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
J
Jesse Barnes 已提交
1980

1981 1982
	if (INTEL_INFO(dev)->gen >= 4) {
		intel_crtc->dspaddr_offset =
1983 1984 1985
			intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
						       fb->bits_per_pixel / 8,
						       fb->pitches[0]);
1986 1987
		linear_offset -= intel_crtc->dspaddr_offset;
	} else {
1988
		intel_crtc->dspaddr_offset = linear_offset;
1989
	}
1990 1991 1992

	DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
		      obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
1993
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
1994
	if (INTEL_INFO(dev)->gen >= 4) {
1995 1996
		I915_MODIFY_DISPBASE(DSPSURF(plane),
				     obj->gtt_offset + intel_crtc->dspaddr_offset);
1997
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1998
		I915_WRITE(DSPLINOFF(plane), linear_offset);
1999
	} else
2000
		I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
2001
	POSTING_READ(reg);
J
Jesse Barnes 已提交
2002

2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014
	return 0;
}

static int ironlake_update_plane(struct drm_crtc *crtc,
				 struct drm_framebuffer *fb, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
	struct drm_i915_gem_object *obj;
	int plane = intel_crtc->plane;
2015
	unsigned long linear_offset;
2016 2017 2018 2019 2020 2021
	u32 dspcntr;
	u32 reg;

	switch (plane) {
	case 0:
	case 1:
J
Jesse Barnes 已提交
2022
	case 2:
2023 2024
		break;
	default:
2025
		DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
2026 2027 2028 2029 2030 2031 2032 2033 2034 2035
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2036 2037
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
2038 2039
		dspcntr |= DISPPLANE_8BPP;
		break;
2040 2041
	case DRM_FORMAT_RGB565:
		dspcntr |= DISPPLANE_BGRX565;
2042
		break;
2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
		dspcntr |= DISPPLANE_BGRX888;
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		dspcntr |= DISPPLANE_RGBX888;
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
		dspcntr |= DISPPLANE_BGRX101010;
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		dspcntr |= DISPPLANE_RGBX101010;
2058 2059
		break;
	default:
2060
		BUG();
2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072
	}

	if (obj->tiling_mode != I915_TILING_NONE)
		dspcntr |= DISPPLANE_TILED;
	else
		dspcntr &= ~DISPPLANE_TILED;

	/* must disable */
	dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;

	I915_WRITE(reg, dspcntr);

2073
	linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
2074
	intel_crtc->dspaddr_offset =
2075 2076 2077
		intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
					       fb->bits_per_pixel / 8,
					       fb->pitches[0]);
2078
	linear_offset -= intel_crtc->dspaddr_offset;
2079

2080 2081
	DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
		      obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
2082
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2083 2084
	I915_MODIFY_DISPBASE(DSPSURF(plane),
			     obj->gtt_offset + intel_crtc->dspaddr_offset);
2085 2086 2087 2088 2089 2090
	if (IS_HASWELL(dev)) {
		I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
	} else {
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
		I915_WRITE(DSPLINOFF(plane), linear_offset);
	}
2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103
	POSTING_READ(reg);

	return 0;
}

/* Assume fb object is pinned & idle & fenced and just update base pointers */
static int
intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			   int x, int y, enum mode_set_atomic state)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2104 2105
	if (dev_priv->display.disable_fbc)
		dev_priv->display.disable_fbc(dev);
2106
	intel_increase_pllclock(crtc);
J
Jesse Barnes 已提交
2107

2108
	return dev_priv->display.update_plane(crtc, fb, x, y);
J
Jesse Barnes 已提交
2109 2110
}

2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148
void intel_display_handle_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;

	/*
	 * Flips in the rings have been nuked by the reset,
	 * so complete all pending flips so that user space
	 * will get its events and not get stuck.
	 *
	 * Also update the base address of all primary
	 * planes to the the last fb to make sure we're
	 * showing the correct fb after a reset.
	 *
	 * Need to make two loops over the crtcs so that we
	 * don't try to grab a crtc mutex before the
	 * pending_flip_queue really got woken up.
	 */

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
		enum plane plane = intel_crtc->plane;

		intel_prepare_page_flip(dev, plane);
		intel_finish_page_flip_plane(dev, plane);
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

		mutex_lock(&crtc->mutex);
		if (intel_crtc->active)
			dev_priv->display.update_plane(crtc, crtc->fb,
						       crtc->x, crtc->y);
		mutex_unlock(&crtc->mutex);
	}
}

2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171
static int
intel_finish_fb(struct drm_framebuffer *old_fb)
{
	struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	bool was_interruptible = dev_priv->mm.interruptible;
	int ret;

	/* Big Hammer, we also need to ensure that any pending
	 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
	 * current scanout is retired before unpinning the old
	 * framebuffer.
	 *
	 * This should only fail upon a hung GPU, in which case we
	 * can safely continue.
	 */
	dev_priv->mm.interruptible = false;
	ret = i915_gem_object_finish_gpu(obj);
	dev_priv->mm.interruptible = was_interruptible;

	return ret;
}

2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198
static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	switch (intel_crtc->pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_x = x;
		master_priv->sarea_priv->pipeA_y = y;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_x = x;
		master_priv->sarea_priv->pipeB_y = y;
		break;
	default:
		break;
	}
}

2199
static int
2200
intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2201
		    struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
2202 2203
{
	struct drm_device *dev = crtc->dev;
2204
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2205
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2206
	struct drm_framebuffer *old_fb;
2207
	int ret;
J
Jesse Barnes 已提交
2208 2209

	/* no fb bound */
2210
	if (!fb) {
2211
		DRM_ERROR("No FB bound\n");
2212 2213 2214
		return 0;
	}

2215
	if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
2216 2217 2218
		DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
			  plane_name(intel_crtc->plane),
			  INTEL_INFO(dev)->num_pipes);
2219
		return -EINVAL;
J
Jesse Barnes 已提交
2220 2221
	}

2222
	mutex_lock(&dev->struct_mutex);
2223
	ret = intel_pin_and_fence_fb_obj(dev,
2224
					 to_intel_framebuffer(fb)->obj,
2225
					 NULL);
2226 2227
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
2228
		DRM_ERROR("pin & fence failed\n");
2229 2230
		return ret;
	}
J
Jesse Barnes 已提交
2231

2232
	ret = dev_priv->display.update_plane(crtc, fb, x, y);
2233
	if (ret) {
2234
		intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
2235
		mutex_unlock(&dev->struct_mutex);
2236
		DRM_ERROR("failed to update base address\n");
2237
		return ret;
J
Jesse Barnes 已提交
2238
	}
2239

2240 2241
	old_fb = crtc->fb;
	crtc->fb = fb;
2242 2243
	crtc->x = x;
	crtc->y = y;
2244

2245
	if (old_fb) {
2246 2247
		if (intel_crtc->active && old_fb != fb)
			intel_wait_for_vblank(dev, intel_crtc->pipe);
2248
		intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
2249
	}
2250

2251
	intel_update_fbc(dev);
2252
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
2253

2254
	intel_crtc_update_sarea_pos(crtc, x, y);
2255 2256

	return 0;
J
Jesse Barnes 已提交
2257 2258
}

2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269
static void intel_fdi_normal_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* enable normal train */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2270
	if (IS_IVYBRIDGE(dev)) {
2271 2272
		temp &= ~FDI_LINK_TRAIN_NONE_IVB;
		temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
2273 2274 2275
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2276
	}
2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_NORMAL_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE;
	}
	I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);

	/* wait one idle pattern time */
	POSTING_READ(reg);
	udelay(1000);
2293 2294 2295 2296 2297

	/* IVB wants error correction enabled */
	if (IS_IVYBRIDGE(dev))
		I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
			   FDI_FE_ERRC_ENABLE);
2298 2299
}

2300 2301 2302 2303 2304
static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
{
	return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
}

2305 2306 2307 2308 2309 2310 2311 2312 2313
static void ivb_modeset_global_resources(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
	struct intel_crtc *pipe_C_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
	uint32_t temp;

2314 2315 2316 2317 2318 2319 2320
	/*
	 * When everything is off disable fdi C so that we could enable fdi B
	 * with all lanes. Note that we don't care about enabled pipes without
	 * an enabled pch encoder.
	 */
	if (!pipe_has_enabled_pch(pipe_B_crtc) &&
	    !pipe_has_enabled_pch(pipe_C_crtc)) {
2321 2322 2323 2324 2325 2326 2327 2328 2329 2330
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
		WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

		temp = I915_READ(SOUTH_CHICKEN1);
		temp &= ~FDI_BC_BIFURCATION_SELECT;
		DRM_DEBUG_KMS("disabling fdi C rx\n");
		I915_WRITE(SOUTH_CHICKEN1, temp);
	}
}

2331 2332 2333 2334 2335 2336 2337
/* The FDI link training functions for ILK/Ibexpeak. */
static void ironlake_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2338
	int plane = intel_crtc->plane;
2339
	u32 reg, temp, tries;
2340

2341 2342 2343 2344
	/* FDI needs bits from pipe & plane first */
	assert_pipe_enabled(dev_priv, pipe);
	assert_plane_enabled(dev_priv, plane);

2345 2346
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2347 2348
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2349 2350
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2351 2352
	I915_WRITE(reg, temp);
	I915_READ(reg);
2353 2354
	udelay(150);

2355
	/* enable CPU FDI TX and PCH FDI RX */
2356 2357
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2358 2359
	temp &= ~FDI_DP_PORT_WIDTH_MASK;
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2360 2361
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2362
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2363

2364 2365
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2366 2367
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2368 2369 2370
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2371 2372
	udelay(150);

2373
	/* Ironlake workaround, enable clock pointer after FDI enable*/
2374 2375 2376
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
		   FDI_RX_PHASE_SYNC_POINTER_EN);
2377

2378
	reg = FDI_RX_IIR(pipe);
2379
	for (tries = 0; tries < 5; tries++) {
2380
		temp = I915_READ(reg);
2381 2382 2383 2384
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if ((temp & FDI_RX_BIT_LOCK)) {
			DRM_DEBUG_KMS("FDI train 1 done.\n");
2385
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2386 2387 2388
			break;
		}
	}
2389
	if (tries == 5)
2390
		DRM_ERROR("FDI train 1 fail!\n");
2391 2392

	/* Train 2 */
2393 2394
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2395 2396
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2397
	I915_WRITE(reg, temp);
2398

2399 2400
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2401 2402
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2403
	I915_WRITE(reg, temp);
2404

2405 2406
	POSTING_READ(reg);
	udelay(150);
2407

2408
	reg = FDI_RX_IIR(pipe);
2409
	for (tries = 0; tries < 5; tries++) {
2410
		temp = I915_READ(reg);
2411 2412 2413
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
2414
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2415 2416 2417 2418
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
2419
	if (tries == 5)
2420
		DRM_ERROR("FDI train 2 fail!\n");
2421 2422

	DRM_DEBUG_KMS("FDI train done\n");
2423

2424 2425
}

2426
static const int snb_b_fdi_train_param[] = {
2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439
	FDI_LINK_TRAIN_400MV_0DB_SNB_B,
	FDI_LINK_TRAIN_400MV_6DB_SNB_B,
	FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
	FDI_LINK_TRAIN_800MV_0DB_SNB_B,
};

/* The FDI link training functions for SNB/Cougarpoint. */
static void gen6_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2440
	u32 reg, temp, i, retry;
2441

2442 2443
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2444 2445
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2446 2447
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2448 2449 2450
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2451 2452
	udelay(150);

2453
	/* enable CPU FDI TX and PCH FDI RX */
2454 2455
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2456 2457
	temp &= ~FDI_DP_PORT_WIDTH_MASK;
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2458 2459 2460 2461 2462
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	/* SNB-B */
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2463
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2464

2465 2466 2467
	I915_WRITE(FDI_RX_MISC(pipe),
		   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

2468 2469
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2470 2471 2472 2473 2474 2475 2476
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
2477 2478 2479
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2480 2481
	udelay(150);

2482
	for (i = 0; i < 4; i++) {
2483 2484
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2485 2486
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2487 2488 2489
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2490 2491
		udelay(500);

2492 2493 2494 2495 2496 2497 2498 2499 2500 2501
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_BIT_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
				DRM_DEBUG_KMS("FDI train 1 done.\n");
				break;
			}
			udelay(50);
2502
		}
2503 2504
		if (retry < 5)
			break;
2505 2506
	}
	if (i == 4)
2507
		DRM_ERROR("FDI train 1 fail!\n");
2508 2509

	/* Train 2 */
2510 2511
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2512 2513 2514 2515 2516 2517 2518
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
	if (IS_GEN6(dev)) {
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		/* SNB-B */
		temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	}
2519
	I915_WRITE(reg, temp);
2520

2521 2522
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2523 2524 2525 2526 2527 2528 2529
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_2;
	}
2530 2531 2532
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2533 2534
	udelay(150);

2535
	for (i = 0; i < 4; i++) {
2536 2537
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2538 2539
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2540 2541 2542
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2543 2544
		udelay(500);

2545 2546 2547 2548 2549 2550 2551 2552 2553 2554
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_SYMBOL_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
				DRM_DEBUG_KMS("FDI train 2 done.\n");
				break;
			}
			udelay(50);
2555
		}
2556 2557
		if (retry < 5)
			break;
2558 2559
	}
	if (i == 4)
2560
		DRM_ERROR("FDI train 2 fail!\n");
2561 2562 2563 2564

	DRM_DEBUG_KMS("FDI train done.\n");
}

2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584
/* Manual link training for Ivy Bridge A0 parts */
static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp, i;

	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

2585 2586 2587
	DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
		      I915_READ(FDI_RX_IIR(pipe)));

2588 2589 2590
	/* enable CPU FDI TX and PCH FDI RX */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2591 2592
	temp &= ~FDI_DP_PORT_WIDTH_MASK;
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2593 2594 2595 2596
	temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
	temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2597
	temp |= FDI_COMPOSITE_SYNC;
2598 2599
	I915_WRITE(reg, temp | FDI_TX_ENABLE);

2600 2601 2602
	I915_WRITE(FDI_RX_MISC(pipe),
		   FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);

2603 2604 2605 2606 2607
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_AUTO;
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2608
	temp |= FDI_COMPOSITE_SYNC;
2609 2610 2611 2612 2613
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(150);

2614
	for (i = 0; i < 4; i++) {
2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_BIT_LOCK ||
		    (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2631
			DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 1 fail!\n");

	/* Train 2 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE_IVB;
	temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

2656
	for (i = 0; i < 4; i++) {
2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2672
			DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
2673 2674 2675 2676 2677 2678 2679 2680 2681
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 2 fail!\n");

	DRM_DEBUG_KMS("FDI train done.\n");
}

2682
static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2683
{
2684
	struct drm_device *dev = intel_crtc->base.dev;
2685 2686
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
2687
	u32 reg, temp;
J
Jesse Barnes 已提交
2688

2689

2690
	/* enable PCH FDI RX PLL, wait warmup plus DMI latency */
2691 2692
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2693 2694
	temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
	temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2695
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2696 2697 2698
	I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);

	POSTING_READ(reg);
2699 2700 2701
	udelay(200);

	/* Switch from Rawclk to PCDclk */
2702 2703 2704 2705
	temp = I915_READ(reg);
	I915_WRITE(reg, temp | FDI_PCDCLK);

	POSTING_READ(reg);
2706 2707
	udelay(200);

2708 2709 2710 2711 2712
	/* Enable CPU FDI TX PLL, always on for Ironlake */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	if ((temp & FDI_TX_PLL_ENABLE) == 0) {
		I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2713

2714 2715
		POSTING_READ(reg);
		udelay(100);
2716
	}
2717 2718
}

2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747
static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* Switch from PCDclk to Rawclk */
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_PCDCLK);

	/* Disable CPU FDI TX PLL */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);

	/* Wait for the clocks to turn off. */
	POSTING_READ(reg);
	udelay(100);
}

2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764
static void ironlake_fdi_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* disable CPU FDI tx and PCH FDI rx */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
	POSTING_READ(reg);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(0x7 << 16);
2765
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2766 2767 2768 2769 2770 2771
	I915_WRITE(reg, temp & ~FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	/* Ironlake workaround, disable clock pointer after downing FDI */
2772 2773 2774
	if (HAS_PCH_IBX(dev)) {
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
	}
2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793

	/* still set train pattern 1 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
	/* BPC in FDI rx is consistent with that in PIPECONF */
	temp &= ~(0x07 << 16);
2794
	temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
2795 2796 2797 2798 2799 2800
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(100);
}

2801 2802 2803 2804
static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2805
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2806 2807 2808
	unsigned long flags;
	bool pending;

2809 2810
	if (i915_reset_in_progress(&dev_priv->gpu_error) ||
	    intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2811 2812 2813 2814 2815 2816 2817 2818 2819
		return false;

	spin_lock_irqsave(&dev->event_lock, flags);
	pending = to_intel_crtc(crtc)->unpin_work != NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	return pending;
}

2820 2821
static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
{
2822
	struct drm_device *dev = crtc->dev;
2823
	struct drm_i915_private *dev_priv = dev->dev_private;
2824 2825 2826 2827

	if (crtc->fb == NULL)
		return;

2828 2829
	WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));

2830 2831 2832
	wait_event(dev_priv->pending_flip_queue,
		   !intel_crtc_has_pending_flip(crtc));

2833 2834 2835
	mutex_lock(&dev->struct_mutex);
	intel_finish_fb(crtc->fb);
	mutex_unlock(&dev->struct_mutex);
2836 2837
}

2838 2839 2840 2841 2842 2843 2844 2845
/* Program iCLKIP clock to the desired frequency */
static void lpt_program_iclkip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 divsel, phaseinc, auxdiv, phasedir = 0;
	u32 temp;

2846 2847
	mutex_lock(&dev_priv->dpio_lock);

2848 2849 2850 2851 2852 2853 2854
	/* It is necessary to ungate the pixclk gate prior to programming
	 * the divisors, and gate it back when it is done.
	 */
	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);

	/* Disable SSCCTL */
	intel_sbi_write(dev_priv, SBI_SSCCTL6,
2855 2856 2857
			intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
				SBI_SSCCTL_DISABLE,
			SBI_ICLK);
2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897

	/* 20MHz is a corner case which is out of range for the 7-bit divisor */
	if (crtc->mode.clock == 20000) {
		auxdiv = 1;
		divsel = 0x41;
		phaseinc = 0x20;
	} else {
		/* The iCLK virtual clock root frequency is in MHz,
		 * but the crtc->mode.clock in in KHz. To get the divisors,
		 * it is necessary to divide one by another, so we
		 * convert the virtual clock precision to KHz here for higher
		 * precision.
		 */
		u32 iclk_virtual_root_freq = 172800 * 1000;
		u32 iclk_pi_range = 64;
		u32 desired_divisor, msb_divisor_value, pi_value;

		desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
		msb_divisor_value = desired_divisor / iclk_pi_range;
		pi_value = desired_divisor % iclk_pi_range;

		auxdiv = 0;
		divsel = msb_divisor_value - 2;
		phaseinc = pi_value;
	}

	/* This should not happen with any sane values */
	WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
		~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
	WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
		~SBI_SSCDIVINTPHASE_INCVAL_MASK);

	DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
			crtc->mode.clock,
			auxdiv,
			divsel,
			phasedir,
			phaseinc);

	/* Program SSCDIVINTPHASE6 */
2898
	temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
2899 2900 2901 2902 2903 2904
	temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
	temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
	temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
	temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
	temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
	temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
2905
	intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
2906 2907

	/* Program SSCAUXDIV */
2908
	temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
2909 2910
	temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
	temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
2911
	intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
2912 2913

	/* Enable modulator and associated divider */
2914
	temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
2915
	temp &= ~SBI_SSCCTL_DISABLE;
2916
	intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
2917 2918 2919 2920 2921

	/* Wait for initialization time */
	udelay(24);

	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
2922 2923

	mutex_unlock(&dev_priv->dpio_lock);
2924 2925
}

2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949
static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
						enum pipe pch_transcoder)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;

	I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
		   I915_READ(HTOTAL(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
		   I915_READ(HBLANK(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
		   I915_READ(HSYNC(cpu_transcoder)));

	I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
		   I915_READ(VTOTAL(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
		   I915_READ(VBLANK(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
		   I915_READ(VSYNC(cpu_transcoder)));
	I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
		   I915_READ(VSYNCSHIFT(cpu_transcoder)));
}

2950 2951 2952 2953 2954 2955 2956 2957 2958
/*
 * Enable PCH resources required for PCH ports:
 *   - PCH PLLs
 *   - FDI training & RX/TX
 *   - update transcoder timings
 *   - DP transcoding bits
 *   - transcoder
 */
static void ironlake_pch_enable(struct drm_crtc *crtc)
2959 2960 2961 2962 2963
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2964
	u32 reg, temp;
2965

2966
	assert_pch_transcoder_disabled(dev_priv, pipe);
2967

2968 2969 2970 2971 2972
	/* Write the TU size bits before fdi link training, so that error
	 * detection works. */
	I915_WRITE(FDI_RX_TUSIZE1(pipe),
		   I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);

2973
	/* For PCH output, training FDI link */
2974
	dev_priv->display.fdi_link_train(crtc);
2975

2976 2977 2978 2979
	/* XXX: pch pll's can be enabled any time before we enable the PCH
	 * transcoder, and we actually should do this to not upset any PCH
	 * transcoder that already use the clock when we share it.
	 *
D
Daniel Vetter 已提交
2980 2981 2982 2983
	 * Note that enable_shared_dpll tries to do the right thing, but
	 * get_shared_dpll unconditionally resets the pll - we need that to have
	 * the right LVDS enable sequence. */
	ironlake_enable_shared_dpll(intel_crtc);
2984

2985
	if (HAS_PCH_CPT(dev)) {
2986
		u32 sel;
2987

2988
		temp = I915_READ(PCH_DPLL_SEL);
2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002
		switch (pipe) {
		default:
		case 0:
			temp |= TRANSA_DPLL_ENABLE;
			sel = TRANSA_DPLLB_SEL;
			break;
		case 1:
			temp |= TRANSB_DPLL_ENABLE;
			sel = TRANSB_DPLLB_SEL;
			break;
		case 2:
			temp |= TRANSC_DPLL_ENABLE;
			sel = TRANSC_DPLLB_SEL;
			break;
3003
		}
3004
		if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
3005 3006 3007
			temp |= sel;
		else
			temp &= ~sel;
3008 3009
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
3010

3011 3012
	/* set transcoder timing, panel must allow it */
	assert_panel_unlocked(dev_priv, pipe);
3013
	ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
3014

3015
	intel_fdi_normal_train(crtc);
3016

3017 3018
	/* For PCH DP, enable TRANS_DP_CTL */
	if (HAS_PCH_CPT(dev) &&
3019 3020
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
	     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
3021
		u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
3022 3023 3024
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_PORT_SEL_MASK |
3025 3026
			  TRANS_DP_SYNC_MASK |
			  TRANS_DP_BPC_MASK);
3027 3028
		temp |= (TRANS_DP_OUTPUT_ENABLE |
			 TRANS_DP_ENH_FRAMING);
3029
		temp |= bpc << 9; /* same format but at 11:9 */
3030 3031

		if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
3032
			temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
3033
		if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
3034
			temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
3035 3036 3037

		switch (intel_trans_dp_port_sel(crtc)) {
		case PCH_DP_B:
3038
			temp |= TRANS_DP_PORT_SEL_B;
3039 3040
			break;
		case PCH_DP_C:
3041
			temp |= TRANS_DP_PORT_SEL_C;
3042 3043
			break;
		case PCH_DP_D:
3044
			temp |= TRANS_DP_PORT_SEL_D;
3045 3046
			break;
		default:
3047
			BUG();
3048
		}
3049

3050
		I915_WRITE(reg, temp);
3051
	}
3052

3053
	ironlake_enable_pch_transcoder(dev_priv, pipe);
3054 3055
}

P
Paulo Zanoni 已提交
3056 3057 3058 3059 3060
static void lpt_pch_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3061
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
3062

3063
	assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
P
Paulo Zanoni 已提交
3064

3065
	lpt_program_iclkip(crtc);
P
Paulo Zanoni 已提交
3066

3067
	/* Set transcoder timing. */
3068
	ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
P
Paulo Zanoni 已提交
3069

3070
	lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
3071 3072
}

3073
static void intel_put_shared_dpll(struct intel_crtc *crtc)
3074
{
3075
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3076 3077 3078 3079 3080 3081 3082 3083 3084

	if (pll == NULL)
		return;

	if (pll->refcount == 0) {
		WARN(1, "bad PCH PLL refcount\n");
		return;
	}

3085 3086 3087 3088 3089
	if (--pll->refcount == 0) {
		WARN_ON(pll->on);
		WARN_ON(pll->active);
	}

3090
	crtc->config.shared_dpll = DPLL_ID_PRIVATE;
3091 3092
}

3093
static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc, u32 dpll, u32 fp)
3094
{
3095 3096 3097
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
	enum intel_dpll_id i;
3098 3099

	if (pll) {
3100
		DRM_DEBUG_KMS("CRTC:%d dropping existing PCH PLL %x\n",
3101 3102
			      crtc->base.base.id, pll->pll_reg);
		intel_put_shared_dpll(crtc);
3103 3104
	}

3105 3106
	if (HAS_PCH_IBX(dev_priv->dev)) {
		/* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3107
		i = crtc->pipe;
D
Daniel Vetter 已提交
3108
		pll = &dev_priv->shared_dplls[i];
3109 3110

		DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3111
			      crtc->base.base.id, pll->pll_reg);
3112 3113 3114 3115

		goto found;
	}

D
Daniel Vetter 已提交
3116 3117
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		pll = &dev_priv->shared_dplls[i];
3118 3119 3120 3121 3122 3123 3124 3125

		/* Only want to check enabled timings first */
		if (pll->refcount == 0)
			continue;

		if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
		    fp == I915_READ(pll->fp0_reg)) {
			DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3126
				      crtc->base.base.id,
3127 3128 3129 3130 3131 3132 3133
				      pll->pll_reg, pll->refcount, pll->active);

			goto found;
		}
	}

	/* Ok no matching timings, maybe there's a free one? */
D
Daniel Vetter 已提交
3134 3135
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		pll = &dev_priv->shared_dplls[i];
3136 3137
		if (pll->refcount == 0) {
			DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3138
				      crtc->base.base.id, pll->pll_reg);
3139 3140 3141 3142 3143 3144 3145
			goto found;
		}
	}

	return NULL;

found:
3146
	crtc->config.shared_dpll = i;
3147
	DRM_DEBUG_DRIVER("using pll %d for pipe %c\n", i, pipe_name(crtc->pipe));
3148 3149 3150
	if (pll->active == 0) {
		DRM_DEBUG_DRIVER("setting up pll %d\n", i);
		WARN_ON(pll->on);
D
Daniel Vetter 已提交
3151
		assert_shared_dpll_disabled(dev_priv, pll, NULL);
3152

3153 3154 3155 3156 3157 3158 3159 3160 3161
		/* Wait for the clocks to stabilize before rewriting the regs */
		I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
		POSTING_READ(pll->pll_reg);
		udelay(150);

		I915_WRITE(pll->fp0_reg, fp);
		I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
	}
	pll->refcount++;
3162

3163 3164 3165
	return pll;
}

3166
static void cpt_verify_modeset(struct drm_device *dev, int pipe)
3167 3168
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3169
	int dslreg = PIPEDSL(pipe);
3170 3171 3172 3173 3174 3175
	u32 temp;

	temp = I915_READ(dslreg);
	udelay(500);
	if (wait_for(I915_READ(dslreg) != temp, 5)) {
		if (wait_for(I915_READ(dslreg) != temp, 5))
3176
			DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
3177 3178 3179
	}
}

3180 3181 3182 3183 3184 3185
static void ironlake_pfit_enable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

3186
	if (crtc->config.pch_pfit.size) {
3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200
		/* Force use of hard-coded filter coefficients
		 * as some pre-programmed values are broken,
		 * e.g. x201.
		 */
		if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
			I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
						 PF_PIPE_SEL_IVB(pipe));
		else
			I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
		I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
		I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
	}
}

3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222
static void intel_enable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
	struct intel_plane *intel_plane;

	list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
		if (intel_plane->pipe == pipe)
			intel_plane_restore(&intel_plane->base);
}

static void intel_disable_planes(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
	struct intel_plane *intel_plane;

	list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
		if (intel_plane->pipe == pipe)
			intel_plane_disable(&intel_plane->base);
}

3223 3224 3225 3226 3227
static void ironlake_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3228
	struct intel_encoder *encoder;
3229 3230 3231 3232
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	u32 temp;

3233 3234
	WARN_ON(!crtc->enabled);

3235 3236 3237 3238
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3239 3240 3241 3242

	intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
	intel_set_pch_fifo_underrun_reporting(dev, pipe, true);

3243 3244 3245 3246 3247 3248 3249 3250 3251
	intel_update_watermarks(dev);

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		temp = I915_READ(PCH_LVDS);
		if ((temp & LVDS_PORT_EN) == 0)
			I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
	}


3252
	if (intel_crtc->config.has_pch_encoder) {
3253 3254 3255
		/* Note: FDI PLL enabling _must_ be done before we enable the
		 * cpu pipes, hence this is separate from all the other fdi/pch
		 * enabling. */
3256
		ironlake_fdi_pll_enable(intel_crtc);
3257 3258 3259 3260
	} else {
		assert_fdi_tx_disabled(dev_priv, pipe);
		assert_fdi_rx_disabled(dev_priv, pipe);
	}
3261

3262 3263 3264
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);
3265 3266

	/* Enable panel fitting for LVDS */
3267
	ironlake_pfit_enable(intel_crtc);
3268

3269 3270 3271 3272 3273 3274
	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3275 3276
	intel_enable_pipe(dev_priv, pipe,
			  intel_crtc->config.has_pch_encoder);
3277
	intel_enable_plane(dev_priv, plane, pipe);
3278
	intel_enable_planes(crtc);
3279
	intel_crtc_update_cursor(crtc, true);
3280

3281
	if (intel_crtc->config.has_pch_encoder)
3282
		ironlake_pch_enable(crtc);
3283

3284
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3285
	intel_update_fbc(dev);
3286 3287
	mutex_unlock(&dev->struct_mutex);

3288 3289
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3290 3291

	if (HAS_PCH_CPT(dev))
3292
		cpt_verify_modeset(dev, intel_crtc->pipe);
3293 3294 3295 3296 3297 3298 3299 3300 3301 3302

	/*
	 * There seems to be a race in PCH platform hw (at least on some
	 * outputs) where an enabled pipe still completes any pageflip right
	 * away (as if the pipe is off) instead of waiting for vblank. As soon
	 * as the first vblank happend, everything works as expected. Hence just
	 * wait for one vblank before returning to avoid strange things
	 * happening.
	 */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
3303 3304
}

P
Paulo Zanoni 已提交
3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340
/* IPS only exists on ULT machines and is tied to pipe A. */
static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
{
	return IS_ULT(crtc->base.dev) && crtc->pipe == PIPE_A;
}

static void hsw_enable_ips(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;

	if (!crtc->config.ips_enabled)
		return;

	/* We can only enable IPS after we enable a plane and wait for a vblank.
	 * We guarantee that the plane is enabled by calling intel_enable_ips
	 * only after intel_enable_plane. And intel_enable_plane already waits
	 * for a vblank, so all we need to do here is to enable the IPS bit. */
	assert_plane_enabled(dev_priv, crtc->plane);
	I915_WRITE(IPS_CTL, IPS_ENABLE);
}

static void hsw_disable_ips(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!crtc->config.ips_enabled)
		return;

	assert_plane_enabled(dev_priv, crtc->plane);
	I915_WRITE(IPS_CTL, 0);

	/* We need to wait for a vblank before we can disable the plane. */
	intel_wait_for_vblank(dev, crtc->pipe);
}

3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355
static void haswell_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

	WARN_ON(!crtc->enabled);

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3356 3357 3358 3359 3360

	intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);

3361 3362
	intel_update_watermarks(dev);

3363
	if (intel_crtc->config.has_pch_encoder)
3364
		dev_priv->display.fdi_link_train(crtc);
3365 3366 3367 3368 3369

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

3370
	intel_ddi_enable_pipe_clock(intel_crtc);
3371

3372
	/* Enable panel fitting for eDP */
3373
	ironlake_pfit_enable(intel_crtc);
3374 3375 3376 3377 3378 3379 3380

	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3381
	intel_ddi_set_pipe_settings(crtc);
3382
	intel_ddi_enable_transcoder_func(crtc);
3383

3384 3385
	intel_enable_pipe(dev_priv, pipe,
			  intel_crtc->config.has_pch_encoder);
3386
	intel_enable_plane(dev_priv, plane, pipe);
3387
	intel_enable_planes(crtc);
3388
	intel_crtc_update_cursor(crtc, true);
3389

P
Paulo Zanoni 已提交
3390 3391
	hsw_enable_ips(intel_crtc);

3392
	if (intel_crtc->config.has_pch_encoder)
P
Paulo Zanoni 已提交
3393
		lpt_pch_enable(crtc);
3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);

	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);

	/*
	 * There seems to be a race in PCH platform hw (at least on some
	 * outputs) where an enabled pipe still completes any pageflip right
	 * away (as if the pipe is off) instead of waiting for vblank. As soon
	 * as the first vblank happend, everything works as expected. Hence just
	 * wait for one vblank before returning to avoid strange things
	 * happening.
	 */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
}

3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427
static void ironlake_pfit_disable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

	/* To avoid upsetting the power well on haswell only disable the pfit if
	 * it's in use. The hw state code will make sure we get this right. */
	if (crtc->config.pch_pfit.size) {
		I915_WRITE(PF_CTL(pipe), 0);
		I915_WRITE(PF_WIN_POS(pipe), 0);
		I915_WRITE(PF_WIN_SZ(pipe), 0);
	}
}

3428 3429 3430 3431 3432
static void ironlake_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3433
	struct intel_encoder *encoder;
3434 3435
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3436
	u32 reg, temp;
3437

3438

3439 3440 3441
	if (!intel_crtc->active)
		return;

3442 3443 3444
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

3445
	intel_crtc_wait_for_pending_flips(crtc);
3446
	drm_vblank_off(dev, pipe);
3447

3448 3449
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);
3450

3451
	intel_crtc_update_cursor(crtc, false);
3452
	intel_disable_planes(crtc);
3453 3454
	intel_disable_plane(dev_priv, plane, pipe);

3455 3456 3457
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, pipe, false);

3458
	intel_disable_pipe(dev_priv, pipe);
3459

3460
	ironlake_pfit_disable(intel_crtc);
3461

3462 3463 3464
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);
3465

3466 3467
	if (intel_crtc->config.has_pch_encoder) {
		ironlake_fdi_disable(crtc);
3468

3469 3470
		ironlake_disable_pch_transcoder(dev_priv, pipe);
		intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3471

3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497
		if (HAS_PCH_CPT(dev)) {
			/* disable TRANS_DP_CTL */
			reg = TRANS_DP_CTL(pipe);
			temp = I915_READ(reg);
			temp &= ~(TRANS_DP_OUTPUT_ENABLE |
				  TRANS_DP_PORT_SEL_MASK);
			temp |= TRANS_DP_PORT_SEL_NONE;
			I915_WRITE(reg, temp);

			/* disable DPLL_SEL */
			temp = I915_READ(PCH_DPLL_SEL);
			switch (pipe) {
			case 0:
				temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
				break;
			case 1:
				temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
				break;
			case 2:
				/* C shares PLL A or B */
				temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
				break;
			default:
				BUG(); /* wtf */
			}
			I915_WRITE(PCH_DPLL_SEL, temp);
3498
		}
3499

3500
		/* disable PCH DPLL */
D
Daniel Vetter 已提交
3501
		intel_disable_shared_dpll(intel_crtc);
3502

3503 3504
		ironlake_fdi_pll_disable(intel_crtc);
	}
3505

3506
	intel_crtc->active = false;
3507
	intel_update_watermarks(dev);
3508 3509

	mutex_lock(&dev->struct_mutex);
3510
	intel_update_fbc(dev);
3511
	mutex_unlock(&dev->struct_mutex);
3512
}
3513

3514
static void haswell_crtc_disable(struct drm_crtc *crtc)
3515
{
3516 3517
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
3518
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3519 3520 3521
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3522
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
3523

3524 3525 3526 3527 3528 3529 3530 3531 3532
	if (!intel_crtc->active)
		return;

	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);

R
Rodrigo Vivi 已提交
3533
	/* FBC must be disabled before disabling the plane on HSW. */
3534 3535 3536
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);

P
Paulo Zanoni 已提交
3537 3538
	hsw_disable_ips(intel_crtc);

3539
	intel_crtc_update_cursor(crtc, false);
3540
	intel_disable_planes(crtc);
R
Rodrigo Vivi 已提交
3541 3542
	intel_disable_plane(dev_priv, plane, pipe);

3543 3544
	if (intel_crtc->config.has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
3545 3546
	intel_disable_pipe(dev_priv, pipe);

3547
	intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
3548

3549
	ironlake_pfit_disable(intel_crtc);
3550

3551
	intel_ddi_disable_pipe_clock(intel_crtc);
3552 3553 3554 3555 3556

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);

3557
	if (intel_crtc->config.has_pch_encoder) {
3558
		lpt_disable_pch_transcoder(dev_priv);
3559
		intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3560
		intel_ddi_fdi_disable(crtc);
3561
	}
3562 3563 3564 3565 3566 3567 3568 3569 3570

	intel_crtc->active = false;
	intel_update_watermarks(dev);

	mutex_lock(&dev->struct_mutex);
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);
}

3571 3572 3573
static void ironlake_crtc_off(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
D
Daniel Vetter 已提交
3574
	intel_put_shared_dpll(intel_crtc);
3575 3576
}

3577 3578 3579 3580 3581
static void haswell_crtc_off(struct drm_crtc *crtc)
{
	intel_ddi_put_crtc_pll(crtc);
}

3582 3583 3584
static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
{
	if (!enable && intel_crtc->overlay) {
3585
		struct drm_device *dev = intel_crtc->base.dev;
3586
		struct drm_i915_private *dev_priv = dev->dev_private;
3587

3588
		mutex_lock(&dev->struct_mutex);
3589 3590 3591
		dev_priv->mm.interruptible = false;
		(void) intel_overlay_switch_off(intel_crtc->overlay);
		dev_priv->mm.interruptible = true;
3592
		mutex_unlock(&dev->struct_mutex);
3593 3594
	}

3595 3596 3597
	/* Let userspace switch the overlay on again. In most cases userspace
	 * has to recompute where to put it anyway.
	 */
3598 3599
}

3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623
/**
 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
 * cursor plane briefly if not already running after enabling the display
 * plane.
 * This workaround avoids occasional blank screens when self refresh is
 * enabled.
 */
static void
g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	u32 cntl = I915_READ(CURCNTR(pipe));

	if ((cntl & CURSOR_MODE) == 0) {
		u32 fw_bcl_self = I915_READ(FW_BLC_SELF);

		I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
		I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
		intel_wait_for_vblank(dev_priv->dev, pipe);
		I915_WRITE(CURCNTR(pipe), cntl);
		I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
		I915_WRITE(FW_BLC_SELF, fw_bcl_self);
	}
}

3624 3625 3626 3627 3628 3629
static void i9xx_pfit_enable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc_config *pipe_config = &crtc->config;

3630
	if (!crtc->config.gmch_pfit.control)
3631 3632 3633
		return;

	/*
3634 3635
	 * The panel fitter should only be adjusted whilst the pipe is disabled,
	 * according to register description and PRM.
3636
	 */
3637 3638
	WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
	assert_pipe_disabled(dev_priv, crtc->pipe);
3639

3640 3641
	I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
	I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
3642 3643 3644 3645

	/* Border color in case we don't scale up to the full screen. Black by
	 * default, change to something else for debugging. */
	I915_WRITE(BCLRPAT(crtc->pipe), 0);
3646 3647
}

3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680
static void valleyview_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_encoder *encoder;
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;

	WARN_ON(!crtc->enabled);

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
	intel_update_watermarks(dev);

	mutex_lock(&dev_priv->dpio_lock);

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);

	intel_enable_pll(dev_priv, pipe);

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

	/* VLV wants encoder enabling _before_ the pipe is up. */
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);

3681 3682 3683
	/* Enable panel fitting for eDP */
	i9xx_pfit_enable(intel_crtc);

3684 3685
	intel_crtc_load_lut(crtc);

3686 3687
	intel_enable_pipe(dev_priv, pipe, false);
	intel_enable_plane(dev_priv, plane, pipe);
3688
	intel_enable_planes(crtc);
3689
	intel_crtc_update_cursor(crtc, true);
3690

3691 3692
	intel_update_fbc(dev);

3693 3694 3695
	mutex_unlock(&dev_priv->dpio_lock);
}

3696
static void i9xx_crtc_enable(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
3697 3698 3699 3700
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3701
	struct intel_encoder *encoder;
J
Jesse Barnes 已提交
3702
	int pipe = intel_crtc->pipe;
3703
	int plane = intel_crtc->plane;
J
Jesse Barnes 已提交
3704

3705 3706
	WARN_ON(!crtc->enabled);

3707 3708 3709 3710
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3711 3712
	intel_update_watermarks(dev);

3713
	intel_enable_pll(dev_priv, pipe);
3714 3715 3716 3717 3718

	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_enable)
			encoder->pre_enable(encoder);

3719 3720 3721
	/* Enable panel fitting for LVDS */
	i9xx_pfit_enable(intel_crtc);

3722 3723
	intel_crtc_load_lut(crtc);

3724
	intel_enable_pipe(dev_priv, pipe, false);
3725
	intel_enable_plane(dev_priv, plane, pipe);
3726
	intel_enable_planes(crtc);
3727
	/* The fixup needs to happen before cursor is enabled */
3728 3729
	if (IS_G4X(dev))
		g4x_fixup_plane(dev_priv, pipe);
3730
	intel_crtc_update_cursor(crtc, true);
J
Jesse Barnes 已提交
3731

3732 3733
	/* Give the overlay scaler a chance to enable if it's on this pipe */
	intel_crtc_dpms_overlay(intel_crtc, true);
3734

3735 3736
	intel_update_fbc(dev);

3737 3738
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->enable(encoder);
3739
}
J
Jesse Barnes 已提交
3740

3741 3742 3743 3744 3745
static void i9xx_pfit_disable(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

3746 3747
	if (!crtc->config.gmch_pfit.control)
		return;
3748

3749
	assert_pipe_disabled(dev_priv, crtc->pipe);
3750

3751 3752 3753
	DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
			 I915_READ(PFIT_CONTROL));
	I915_WRITE(PFIT_CONTROL, 0);
3754 3755
}

3756 3757 3758 3759 3760
static void i9xx_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3761
	struct intel_encoder *encoder;
3762 3763
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3764

3765 3766 3767
	if (!intel_crtc->active)
		return;

3768 3769 3770
	for_each_encoder_on_crtc(dev, crtc, encoder)
		encoder->disable(encoder);

3771
	/* Give the overlay scaler a chance to disable if it's on this pipe */
3772 3773
	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);
3774

3775 3776
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);
J
Jesse Barnes 已提交
3777

3778 3779
	intel_crtc_dpms_overlay(intel_crtc, false);
	intel_crtc_update_cursor(crtc, false);
3780
	intel_disable_planes(crtc);
3781
	intel_disable_plane(dev_priv, plane, pipe);
3782

3783
	intel_disable_pipe(dev_priv, pipe);
3784

3785
	i9xx_pfit_disable(intel_crtc);
3786

3787 3788 3789 3790
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->post_disable)
			encoder->post_disable(encoder);

3791
	intel_disable_pll(dev_priv, pipe);
3792

3793
	intel_crtc->active = false;
3794 3795
	intel_update_fbc(dev);
	intel_update_watermarks(dev);
3796 3797
}

3798 3799 3800 3801
static void i9xx_crtc_off(struct drm_crtc *crtc)
{
}

3802 3803
static void intel_crtc_update_sarea(struct drm_crtc *crtc,
				    bool enabled)
3804 3805 3806 3807 3808
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
J
Jesse Barnes 已提交
3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	switch (pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	default:
3827
		DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
J
Jesse Barnes 已提交
3828 3829 3830 3831
		break;
	}
}

3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852
/**
 * Sets the power management mode of the pipe and plane.
 */
void intel_crtc_update_dpms(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	bool enable = false;

	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		enable |= intel_encoder->connectors_active;

	if (enable)
		dev_priv->display.crtc_enable(crtc);
	else
		dev_priv->display.crtc_disable(crtc);

	intel_crtc_update_sarea(crtc, enable);
}

3853 3854 3855
static void intel_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
3856
	struct drm_connector *connector;
3857
	struct drm_i915_private *dev_priv = dev->dev_private;
3858
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3859

3860 3861 3862 3863
	/* crtc should still be enabled when we disable it. */
	WARN_ON(!crtc->enabled);

	dev_priv->display.crtc_disable(crtc);
3864
	intel_crtc->eld_vld = false;
3865
	intel_crtc_update_sarea(crtc, false);
3866 3867
	dev_priv->display.off(crtc);

3868 3869
	assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
	assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
3870 3871 3872

	if (crtc->fb) {
		mutex_lock(&dev->struct_mutex);
3873
		intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
3874
		mutex_unlock(&dev->struct_mutex);
3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887
		crtc->fb = NULL;
	}

	/* Update computed state. */
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		if (connector->encoder->crtc != crtc)
			continue;

		connector->dpms = DRM_MODE_DPMS_OFF;
		to_intel_encoder(connector->encoder)->connectors_active = false;
3888 3889 3890
	}
}

3891
void intel_modeset_disable(struct drm_device *dev)
J
Jesse Barnes 已提交
3892
{
3893 3894 3895 3896 3897 3898
	struct drm_crtc *crtc;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (crtc->enabled)
			intel_crtc_disable(crtc);
	}
J
Jesse Barnes 已提交
3899 3900
}

C
Chris Wilson 已提交
3901
void intel_encoder_destroy(struct drm_encoder *encoder)
3902
{
3903
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
C
Chris Wilson 已提交
3904 3905 3906

	drm_encoder_cleanup(encoder);
	kfree(intel_encoder);
3907 3908
}

3909 3910 3911 3912
/* Simple dpms helper for encodres with just one connector, no cloning and only
 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
 * state of the entire output pipe. */
void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3913
{
3914 3915 3916
	if (mode == DRM_MODE_DPMS_ON) {
		encoder->connectors_active = true;

3917
		intel_crtc_update_dpms(encoder->base.crtc);
3918 3919 3920
	} else {
		encoder->connectors_active = false;

3921
		intel_crtc_update_dpms(encoder->base.crtc);
3922
	}
J
Jesse Barnes 已提交
3923 3924
}

3925 3926
/* Cross check the actual hw state with our own modeset state tracking (and it's
 * internal consistency). */
3927
static void intel_connector_check_state(struct intel_connector *connector)
J
Jesse Barnes 已提交
3928
{
3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957
	if (connector->get_hw_state(connector)) {
		struct intel_encoder *encoder = connector->encoder;
		struct drm_crtc *crtc;
		bool encoder_enabled;
		enum pipe pipe;

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base));

		WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
		     "wrong connector dpms state\n");
		WARN(connector->base.encoder != &encoder->base,
		     "active connector not linked to encoder\n");
		WARN(!encoder->connectors_active,
		     "encoder->connectors_active not set\n");

		encoder_enabled = encoder->get_hw_state(encoder, &pipe);
		WARN(!encoder_enabled, "encoder not enabled\n");
		if (WARN_ON(!encoder->base.crtc))
			return;

		crtc = encoder->base.crtc;

		WARN(!crtc->enabled, "crtc not enabled\n");
		WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
		WARN(pipe != to_intel_crtc(crtc)->pipe,
		     "encoder active on the wrong pipe\n");
	}
J
Jesse Barnes 已提交
3958 3959
}

3960 3961 3962
/* Even simpler default implementation, if there's really no special case to
 * consider. */
void intel_connector_dpms(struct drm_connector *connector, int mode)
J
Jesse Barnes 已提交
3963
{
3964
	struct intel_encoder *encoder = intel_attached_encoder(connector);
3965

3966 3967 3968
	/* All the simple cases only support two dpms states. */
	if (mode != DRM_MODE_DPMS_ON)
		mode = DRM_MODE_DPMS_OFF;
3969

3970 3971 3972 3973 3974 3975 3976 3977 3978
	if (mode == connector->dpms)
		return;

	connector->dpms = mode;

	/* Only need to change hw state when actually enabled */
	if (encoder->base.crtc)
		intel_encoder_dpms(encoder, mode);
	else
3979
		WARN_ON(encoder->connectors_active != false);
3980

3981
	intel_modeset_check_state(connector->dev);
J
Jesse Barnes 已提交
3982 3983
}

3984 3985 3986 3987
/* Simple connector->get_hw_state implementation for encoders that support only
 * one connector and no cloning and hence the encoder state determines the state
 * of the connector. */
bool intel_connector_get_hw_state(struct intel_connector *connector)
C
Chris Wilson 已提交
3988
{
3989
	enum pipe pipe = 0;
3990
	struct intel_encoder *encoder = connector->encoder;
C
Chris Wilson 已提交
3991

3992
	return encoder->get_hw_state(encoder, &pipe);
C
Chris Wilson 已提交
3993 3994
}

3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035
static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *pipe_B_crtc =
		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);

	DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
		      pipe_name(pipe), pipe_config->fdi_lanes);
	if (pipe_config->fdi_lanes > 4) {
		DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
			      pipe_name(pipe), pipe_config->fdi_lanes);
		return false;
	}

	if (IS_HASWELL(dev)) {
		if (pipe_config->fdi_lanes > 2) {
			DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
				      pipe_config->fdi_lanes);
			return false;
		} else {
			return true;
		}
	}

	if (INTEL_INFO(dev)->num_pipes == 2)
		return true;

	/* Ivybridge 3 pipe is really complicated */
	switch (pipe) {
	case PIPE_A:
		return true;
	case PIPE_B:
		if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
		    pipe_config->fdi_lanes > 2) {
			DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
				      pipe_name(pipe), pipe_config->fdi_lanes);
			return false;
		}
		return true;
	case PIPE_C:
4036
		if (!pipe_has_enabled_pch(pipe_B_crtc) ||
4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052
		    pipe_B_crtc->config.fdi_lanes <= 2) {
			if (pipe_config->fdi_lanes > 2) {
				DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
					      pipe_name(pipe), pipe_config->fdi_lanes);
				return false;
			}
		} else {
			DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
			return false;
		}
		return true;
	default:
		BUG();
	}
}

4053 4054 4055
#define RETRY 1
static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
				       struct intel_crtc_config *pipe_config)
4056
{
4057
	struct drm_device *dev = intel_crtc->base.dev;
4058
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
4059
	int lane, link_bw, fdi_dotclock;
4060
	bool setup_ok, needs_recompute = false;
4061

4062
retry:
4063 4064 4065 4066 4067 4068 4069 4070 4071
	/* FDI is a binary signal running at ~2.7GHz, encoding
	 * each output octet as 10 bits. The actual frequency
	 * is stored as a divider into a 100MHz clock, and the
	 * mode pixel clock is stored in units of 1KHz.
	 * Hence the bw of each lane in terms of the mode signal
	 * is:
	 */
	link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;

4072
	fdi_dotclock = adjusted_mode->clock;
4073
	fdi_dotclock /= pipe_config->pixel_multiplier;
4074 4075

	lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
4076 4077 4078 4079
					   pipe_config->pipe_bpp);

	pipe_config->fdi_lanes = lane;

4080
	intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
4081
			       link_bw, &pipe_config->fdi_m_n);
4082

4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098
	setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
					    intel_crtc->pipe, pipe_config);
	if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
		pipe_config->pipe_bpp -= 2*3;
		DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
			      pipe_config->pipe_bpp);
		needs_recompute = true;
		pipe_config->bw_constrained = true;

		goto retry;
	}

	if (needs_recompute)
		return RETRY;

	return setup_ok ? 0 : -EINVAL;
4099 4100
}

P
Paulo Zanoni 已提交
4101 4102 4103
static void hsw_compute_ips_config(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config)
{
4104 4105
	pipe_config->ips_enabled = i915_enable_ips &&
				   hsw_crtc_supports_ips(crtc) &&
P
Paulo Zanoni 已提交
4106 4107 4108
				   pipe_config->pipe_bpp == 24;
}

4109
static int intel_crtc_compute_config(struct intel_crtc *crtc,
4110
				     struct intel_crtc_config *pipe_config)
J
Jesse Barnes 已提交
4111
{
4112
	struct drm_device *dev = crtc->base.dev;
4113
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
4114

4115
	if (HAS_PCH_SPLIT(dev)) {
4116
		/* FDI link clock is fixed at 2.7G */
4117 4118
		if (pipe_config->requested_mode.clock * 3
		    > IRONLAKE_FDI_FREQ * 4)
4119
			return -EINVAL;
4120
	}
4121

4122 4123 4124
	/* All interlaced capable intel hw wants timings in frames. Note though
	 * that intel_lvds_mode_fixup does some funny tricks with the crtc
	 * timings, so we need to be careful not to clobber these.*/
4125
	if (!pipe_config->timings_set)
4126
		drm_mode_set_crtcinfo(adjusted_mode, 0);
4127

4128 4129
	/* Cantiga+ cannot handle modes with a hsync front porch of 0.
	 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
4130 4131 4132
	 */
	if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
		adjusted_mode->hsync_start == adjusted_mode->hdisplay)
4133
		return -EINVAL;
4134

4135
	if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
4136
		pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
4137
	} else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
4138 4139 4140 4141 4142
		/* only a 8bpc pipe, with 6bpc dither through the panel fitter
		 * for lvds. */
		pipe_config->pipe_bpp = 8*3;
	}

P
Paulo Zanoni 已提交
4143
	if (IS_HASWELL(dev))
4144 4145 4146 4147 4148 4149
		hsw_compute_ips_config(crtc, pipe_config);

	/* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
	 * clock survives for now. */
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		pipe_config->shared_dpll = crtc->config.shared_dpll;
P
Paulo Zanoni 已提交
4150

4151
	if (pipe_config->has_pch_encoder)
4152
		return ironlake_fdi_compute_config(crtc, pipe_config);
4153

4154
	return 0;
J
Jesse Barnes 已提交
4155 4156
}

J
Jesse Barnes 已提交
4157 4158 4159 4160 4161
static int valleyview_get_display_clock_speed(struct drm_device *dev)
{
	return 400000; /* FIXME */
}

4162 4163 4164 4165
static int i945_get_display_clock_speed(struct drm_device *dev)
{
	return 400000;
}
J
Jesse Barnes 已提交
4166

4167
static int i915_get_display_clock_speed(struct drm_device *dev)
J
Jesse Barnes 已提交
4168
{
4169 4170
	return 333000;
}
J
Jesse Barnes 已提交
4171

4172 4173 4174 4175
static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
{
	return 200000;
}
J
Jesse Barnes 已提交
4176

4177 4178 4179
static int i915gm_get_display_clock_speed(struct drm_device *dev)
{
	u16 gcfgc = 0;
J
Jesse Barnes 已提交
4180

4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191
	pci_read_config_word(dev->pdev, GCFGC, &gcfgc);

	if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
		return 133000;
	else {
		switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
		case GC_DISPLAY_CLOCK_333_MHZ:
			return 333000;
		default:
		case GC_DISPLAY_CLOCK_190_200_MHZ:
			return 190000;
J
Jesse Barnes 已提交
4192
		}
4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213
	}
}

static int i865_get_display_clock_speed(struct drm_device *dev)
{
	return 266000;
}

static int i855_get_display_clock_speed(struct drm_device *dev)
{
	u16 hpllcc = 0;
	/* Assume that the hardware is in the high speed state.  This
	 * should be the default.
	 */
	switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
	case GC_CLOCK_133_200:
	case GC_CLOCK_100_200:
		return 200000;
	case GC_CLOCK_166_250:
		return 250000;
	case GC_CLOCK_100_133:
J
Jesse Barnes 已提交
4214
		return 133000;
4215
	}
J
Jesse Barnes 已提交
4216

4217 4218 4219
	/* Shouldn't happen */
	return 0;
}
J
Jesse Barnes 已提交
4220

4221 4222 4223
static int i830_get_display_clock_speed(struct drm_device *dev)
{
	return 133000;
J
Jesse Barnes 已提交
4224 4225
}

4226
static void
4227
intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
4228
{
4229 4230
	while (*num > DATA_LINK_M_N_MASK ||
	       *den > DATA_LINK_M_N_MASK) {
4231 4232 4233 4234 4235
		*num >>= 1;
		*den >>= 1;
	}
}

4236 4237 4238 4239 4240 4241 4242 4243
static void compute_m_n(unsigned int m, unsigned int n,
			uint32_t *ret_m, uint32_t *ret_n)
{
	*ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
	*ret_m = div_u64((uint64_t) m * *ret_n, n);
	intel_reduce_m_n_ratio(ret_m, ret_n);
}

4244 4245 4246 4247
void
intel_link_compute_m_n(int bits_per_pixel, int nlanes,
		       int pixel_clock, int link_clock,
		       struct intel_link_m_n *m_n)
4248
{
4249
	m_n->tu = 64;
4250 4251 4252 4253 4254 4255 4256

	compute_m_n(bits_per_pixel * pixel_clock,
		    link_clock * nlanes * 8,
		    &m_n->gmch_m, &m_n->gmch_n);

	compute_m_n(pixel_clock, link_clock,
		    &m_n->link_m, &m_n->link_n);
4257 4258
}

4259 4260
static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
{
4261 4262
	if (i915_panel_use_ssc >= 0)
		return i915_panel_use_ssc != 0;
4263
	return dev_priv->vbt.lvds_use_ssc
4264
		&& !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
4265 4266
}

4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288
static int vlv_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk = 27000; /* for DP & HDMI */

	return 100000; /* only one validated so far */

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
		refclk = 96000;
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		if (intel_panel_use_ssc(dev_priv))
			refclk = 100000;
		else
			refclk = 96000;
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
		refclk = 100000;
	}

	return refclk;
}

4289 4290 4291 4292 4293 4294
static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk;

4295 4296 4297
	if (IS_VALLEYVIEW(dev)) {
		refclk = vlv_get_refclk(crtc);
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4298
	    intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4299
		refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
			      refclk / 1000);
	} else if (!IS_GEN2(dev)) {
		refclk = 96000;
	} else {
		refclk = 48000;
	}

	return refclk;
}

4311 4312 4313 4314 4315 4316 4317 4318 4319 4320
static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
{
	return (1 << dpll->n) << 16 | dpll->m1 << 8 | dpll->m2;
}

static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
{
	return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
}

4321
static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
4322 4323
				     intel_clock_t *reduced_clock)
{
4324
	struct drm_device *dev = crtc->base.dev;
4325
	struct drm_i915_private *dev_priv = dev->dev_private;
4326
	int pipe = crtc->pipe;
4327 4328 4329
	u32 fp, fp2 = 0;

	if (IS_PINEVIEW(dev)) {
4330
		fp = pnv_dpll_compute_fp(&crtc->config.dpll);
4331
		if (reduced_clock)
4332
			fp2 = pnv_dpll_compute_fp(reduced_clock);
4333
	} else {
4334
		fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
4335
		if (reduced_clock)
4336
			fp2 = i9xx_dpll_compute_fp(reduced_clock);
4337 4338 4339 4340
	}

	I915_WRITE(FP0(pipe), fp);

4341 4342
	crtc->lowfreq_avail = false;
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4343 4344
	    reduced_clock && i915_powersave) {
		I915_WRITE(FP1(pipe), fp2);
4345
		crtc->lowfreq_avail = true;
4346 4347 4348 4349 4350
	} else {
		I915_WRITE(FP1(pipe), fp);
	}
}

4351 4352 4353 4354 4355 4356 4357 4358
static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
{
	u32 reg_val;

	/*
	 * PLLB opamp always calibrates to max value of 0x3f, force enable it
	 * and set it to a reasonable value instead.
	 */
4359
	reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
4360 4361
	reg_val &= 0xffffff00;
	reg_val |= 0x00000030;
4362
	vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
4363

4364
	reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
4365 4366
	reg_val &= 0x8cffffff;
	reg_val = 0x8c000000;
4367
	vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
4368

4369
	reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
4370
	reg_val &= 0xffffff00;
4371
	vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
4372

4373
	reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
4374 4375
	reg_val &= 0x00ffffff;
	reg_val |= 0xb0000000;
4376
	vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
4377 4378
}

4379 4380 4381 4382 4383 4384 4385
static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
					 struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;

4386 4387 4388 4389
	I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
	I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
	I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
	I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405
}

static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
					 struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe = crtc->pipe;
	enum transcoder transcoder = crtc->config.cpu_transcoder;

	if (INTEL_INFO(dev)->gen >= 5) {
		I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
		I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
		I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
		I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
	} else {
4406 4407 4408 4409
		I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
		I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
		I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
		I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
4410 4411 4412
	}
}

4413 4414 4415 4416 4417 4418 4419 4420
static void intel_dp_set_m_n(struct intel_crtc *crtc)
{
	if (crtc->config.has_pch_encoder)
		intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
	else
		intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
}

4421
static void vlv_update_pll(struct intel_crtc *crtc)
4422
{
4423
	struct drm_device *dev = crtc->base.dev;
4424
	struct drm_i915_private *dev_priv = dev->dev_private;
4425
	struct intel_encoder *encoder;
4426
	int pipe = crtc->pipe;
4427
	u32 dpll, mdiv;
4428
	u32 bestn, bestm1, bestm2, bestp1, bestp2;
4429
	bool is_hdmi;
4430
	u32 coreclk, reg_val, dpll_md;
4431

4432 4433
	mutex_lock(&dev_priv->dpio_lock);

4434
	is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
4435

4436 4437 4438 4439 4440
	bestn = crtc->config.dpll.n;
	bestm1 = crtc->config.dpll.m1;
	bestm2 = crtc->config.dpll.m2;
	bestp1 = crtc->config.dpll.p1;
	bestp2 = crtc->config.dpll.p2;
4441

4442 4443 4444 4445 4446 4447 4448
	/* See eDP HDMI DPIO driver vbios notes doc */

	/* PLL B needs special handling */
	if (pipe)
		vlv_pllb_recal_opamp(dev_priv);

	/* Set up Tx target for periodic Rcomp update */
4449
	vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
4450 4451

	/* Disable target IRef on PLL */
4452
	reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
4453
	reg_val &= 0x00ffffff;
4454
	vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
4455 4456

	/* Disable fast lock */
4457
	vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
4458 4459

	/* Set idtafcrecal before PLL is enabled */
4460 4461 4462 4463
	mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
	mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
	mdiv |= ((bestn << DPIO_N_SHIFT));
	mdiv |= (1 << DPIO_K_SHIFT);
4464 4465 4466 4467 4468 4469 4470

	/*
	 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
	 * but we don't support that).
	 * Note: don't use the DAC post divider as it seems unstable.
	 */
	mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
4471
	vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4472

4473
	mdiv |= DPIO_ENABLE_CALIBRATION;
4474
	vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4475

4476
	/* Set HBR and RBR LPF coefficients */
4477
	if (crtc->config.port_clock == 162000 ||
4478
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
4479
		vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
4480 4481
				 0x005f0021);
	else
4482
		vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
4483 4484 4485 4486 4487 4488
				 0x00d0000f);

	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
		/* Use SSC source */
		if (!pipe)
4489
			vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4490 4491
					 0x0df40000);
		else
4492
			vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4493 4494 4495 4496
					 0x0df70000);
	} else { /* HDMI or VGA */
		/* Use bend source */
		if (!pipe)
4497
			vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4498 4499
					 0x0df70000);
		else
4500
			vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4501 4502
					 0x0df40000);
	}
4503

4504
	coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
4505 4506 4507 4508
	coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
	    intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
		coreclk |= 0x01000000;
4509
	vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
4510

4511
	vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
4512

4513 4514 4515
	for_each_encoder_on_crtc(dev, &crtc->base, encoder)
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);
4516

4517 4518 4519 4520 4521
	/* Enable DPIO clock input */
	dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
		DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
	if (pipe)
		dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
4522

4523
	dpll |= DPLL_VCO_ENABLE;
4524 4525 4526
	I915_WRITE(DPLL(pipe), dpll);
	POSTING_READ(DPLL(pipe));
	udelay(150);
4527

4528 4529 4530
	if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
		DRM_ERROR("DPLL %d failed to lock\n", pipe);

4531 4532
	dpll_md = (crtc->config.pixel_multiplier - 1)
		<< DPLL_MD_UDI_MULTIPLIER_SHIFT;
4533 4534
	I915_WRITE(DPLL_MD(pipe), dpll_md);
	POSTING_READ(DPLL_MD(pipe));
4535

4536 4537
	if (crtc->config.has_dp_encoder)
		intel_dp_set_m_n(crtc);
4538 4539

	mutex_unlock(&dev_priv->dpio_lock);
4540 4541
}

4542 4543
static void i9xx_update_pll(struct intel_crtc *crtc,
			    intel_clock_t *reduced_clock,
4544 4545
			    int num_connectors)
{
4546
	struct drm_device *dev = crtc->base.dev;
4547
	struct drm_i915_private *dev_priv = dev->dev_private;
4548
	struct intel_encoder *encoder;
4549
	int pipe = crtc->pipe;
4550 4551
	u32 dpll;
	bool is_sdvo;
4552
	struct dpll *clock = &crtc->config.dpll;
4553

4554
	i9xx_update_pll_dividers(crtc, reduced_clock);
4555

4556 4557
	is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
		intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
4558 4559 4560

	dpll = DPLL_VGA_MODE_DIS;

4561
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
4562 4563 4564
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
4565

4566
	if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
4567 4568
		dpll |= (crtc->config.pixel_multiplier - 1)
			<< SDVO_MULTIPLIER_SHIFT_HIRES;
4569
	}
4570 4571 4572 4573

	if (is_sdvo)
		dpll |= DPLL_DVO_HIGH_SPEED;

4574
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601
		dpll |= DPLL_DVO_HIGH_SPEED;

	/* compute bitmask from p1 value */
	if (IS_PINEVIEW(dev))
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
	else {
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (IS_G4X(dev) && reduced_clock)
			dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
	}
	switch (clock->p2) {
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
	}
	if (INTEL_INFO(dev)->gen >= 4)
		dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);

4602
	if (crtc->config.sdvo_tv_clock)
4603
		dpll |= PLL_REF_INPUT_TVCLKINBC;
4604
	else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4605 4606 4607 4608 4609 4610 4611 4612 4613 4614
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
	I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
	POSTING_READ(DPLL(pipe));
	udelay(150);

4615
	for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4616 4617
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);
4618

4619 4620
	if (crtc->config.has_dp_encoder)
		intel_dp_set_m_n(crtc);
4621 4622 4623 4624 4625 4626 4627 4628

	I915_WRITE(DPLL(pipe), dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(DPLL(pipe));
	udelay(150);

	if (INTEL_INFO(dev)->gen >= 4) {
4629 4630
		u32 dpll_md = (crtc->config.pixel_multiplier - 1)
			<< DPLL_MD_UDI_MULTIPLIER_SHIFT;
4631
		I915_WRITE(DPLL_MD(pipe), dpll_md);
4632 4633 4634 4635 4636 4637 4638 4639 4640 4641
	} else {
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
		I915_WRITE(DPLL(pipe), dpll);
	}
}

4642 4643
static void i8xx_update_pll(struct intel_crtc *crtc,
			    intel_clock_t *reduced_clock,
4644 4645
			    int num_connectors)
{
4646
	struct drm_device *dev = crtc->base.dev;
4647
	struct drm_i915_private *dev_priv = dev->dev_private;
4648
	struct intel_encoder *encoder;
4649
	int pipe = crtc->pipe;
4650
	u32 dpll;
4651
	struct dpll *clock = &crtc->config.dpll;
4652

4653
	i9xx_update_pll_dividers(crtc, reduced_clock);
4654

4655 4656
	dpll = DPLL_VGA_MODE_DIS;

4657
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
4658 4659 4660 4661 4662 4663 4664 4665 4666 4667
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
	} else {
		if (clock->p1 == 2)
			dpll |= PLL_P1_DIVIDE_BY_TWO;
		else
			dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (clock->p2 == 4)
			dpll |= PLL_P2_DIVIDE_BY_4;
	}

4668
	if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4669 4670 4671 4672 4673 4674 4675 4676 4677 4678
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
	I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
	POSTING_READ(DPLL(pipe));
	udelay(150);

4679
	for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4680 4681
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);
4682

4683 4684 4685 4686 4687 4688
	I915_WRITE(DPLL(pipe), dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(DPLL(pipe));
	udelay(150);

4689 4690 4691 4692 4693 4694 4695 4696
	/* The pixel multiplier can only be updated once the
	 * DPLL is enabled and the clocks are stable.
	 *
	 * So write it again.
	 */
	I915_WRITE(DPLL(pipe), dpll);
}

4697
static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
4698 4699 4700 4701
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe = intel_crtc->pipe;
4702
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
4703 4704 4705
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
4706 4707 4708 4709 4710 4711
	uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;

	/* We need to be careful not to changed the adjusted mode, for otherwise
	 * the hw state checker will get angry at the mismatch. */
	crtc_vtotal = adjusted_mode->crtc_vtotal;
	crtc_vblank_end = adjusted_mode->crtc_vblank_end;
4712 4713 4714

	if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
		/* the chip adds 2 halflines automatically */
4715 4716
		crtc_vtotal -= 1;
		crtc_vblank_end -= 1;
4717 4718 4719 4720 4721 4722 4723
		vsyncshift = adjusted_mode->crtc_hsync_start
			     - adjusted_mode->crtc_htotal / 2;
	} else {
		vsyncshift = 0;
	}

	if (INTEL_INFO(dev)->gen > 3)
4724
		I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
4725

4726
	I915_WRITE(HTOTAL(cpu_transcoder),
4727 4728
		   (adjusted_mode->crtc_hdisplay - 1) |
		   ((adjusted_mode->crtc_htotal - 1) << 16));
4729
	I915_WRITE(HBLANK(cpu_transcoder),
4730 4731
		   (adjusted_mode->crtc_hblank_start - 1) |
		   ((adjusted_mode->crtc_hblank_end - 1) << 16));
4732
	I915_WRITE(HSYNC(cpu_transcoder),
4733 4734 4735
		   (adjusted_mode->crtc_hsync_start - 1) |
		   ((adjusted_mode->crtc_hsync_end - 1) << 16));

4736
	I915_WRITE(VTOTAL(cpu_transcoder),
4737
		   (adjusted_mode->crtc_vdisplay - 1) |
4738
		   ((crtc_vtotal - 1) << 16));
4739
	I915_WRITE(VBLANK(cpu_transcoder),
4740
		   (adjusted_mode->crtc_vblank_start - 1) |
4741
		   ((crtc_vblank_end - 1) << 16));
4742
	I915_WRITE(VSYNC(cpu_transcoder),
4743 4744 4745
		   (adjusted_mode->crtc_vsync_start - 1) |
		   ((adjusted_mode->crtc_vsync_end - 1) << 16));

4746 4747 4748 4749 4750 4751 4752 4753
	/* Workaround: when the EDP input selection is B, the VTOTAL_B must be
	 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
	 * documented on the DDI_FUNC_CTL register description, EDP Input Select
	 * bits. */
	if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
	    (pipe == PIPE_B || pipe == PIPE_C))
		I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));

4754 4755 4756 4757 4758 4759 4760
	/* pipesrc controls the size that is scaled from, which should
	 * always be the user's requested size.
	 */
	I915_WRITE(PIPESRC(pipe),
		   ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
}

4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799
static void intel_get_pipe_timings(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
	uint32_t tmp;

	tmp = I915_READ(HTOTAL(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(HBLANK(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(HSYNC(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;

	tmp = I915_READ(VTOTAL(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(VBLANK(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
	tmp = I915_READ(VSYNC(cpu_transcoder));
	pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
	pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;

	if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
		pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
		pipe_config->adjusted_mode.crtc_vtotal += 1;
		pipe_config->adjusted_mode.crtc_vblank_end += 1;
	}

	tmp = I915_READ(PIPESRC(crtc->pipe));
	pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
	pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
}

4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821
static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t pipeconf;

	pipeconf = I915_READ(PIPECONF(intel_crtc->pipe));

	if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
		/* Enable pixel doubling when the dot clock is > 90% of the (display)
		 * core speed.
		 *
		 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
		 * pipe == 0 check?
		 */
		if (intel_crtc->config.requested_mode.clock >
		    dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
			pipeconf |= PIPECONF_DOUBLE_WIDE;
		else
			pipeconf &= ~PIPECONF_DOUBLE_WIDE;
	}

4822 4823 4824 4825 4826 4827 4828 4829
	/* only g4x and later have fancy bpc/dither controls */
	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
		pipeconf &= ~(PIPECONF_BPC_MASK |
			      PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);

		/* Bspec claims that we can't use dithering for 30bpp pipes. */
		if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
			pipeconf |= PIPECONF_DITHER_EN |
4830 4831
				    PIPECONF_DITHER_TYPE_SP;

4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844
		switch (intel_crtc->config.pipe_bpp) {
		case 18:
			pipeconf |= PIPECONF_6BPC;
			break;
		case 24:
			pipeconf |= PIPECONF_8BPC;
			break;
		case 30:
			pipeconf |= PIPECONF_10BPC;
			break;
		default:
			/* Case prevented by intel_choose_pipe_bpp_dither. */
			BUG();
4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864
		}
	}

	if (HAS_PIPE_CXSR(dev)) {
		if (intel_crtc->lowfreq_avail) {
			DRM_DEBUG_KMS("enabling CxSR downclocking\n");
			pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
		} else {
			DRM_DEBUG_KMS("disabling CxSR downclocking\n");
			pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
		}
	}

	pipeconf &= ~PIPECONF_INTERLACE_MASK;
	if (!IS_GEN2(dev) &&
	    intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
		pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
	else
		pipeconf |= PIPECONF_PROGRESSIVE;

4865 4866 4867 4868 4869 4870 4871
	if (IS_VALLEYVIEW(dev)) {
		if (intel_crtc->config.limited_color_range)
			pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
		else
			pipeconf &= ~PIPECONF_COLOR_RANGE_SELECT;
	}

4872 4873 4874 4875
	I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
	POSTING_READ(PIPECONF(intel_crtc->pipe));
}

4876 4877
static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
			      int x, int y,
4878
			      struct drm_framebuffer *fb)
J
Jesse Barnes 已提交
4879 4880 4881 4882
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4883
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
J
Jesse Barnes 已提交
4884
	int pipe = intel_crtc->pipe;
4885
	int plane = intel_crtc->plane;
4886
	int refclk, num_connectors = 0;
4887
	intel_clock_t clock, reduced_clock;
4888
	u32 dspcntr;
4889 4890
	bool ok, has_reduced_clock = false;
	bool is_lvds = false;
4891
	struct intel_encoder *encoder;
4892
	const intel_limit_t *limit;
4893
	int ret;
J
Jesse Barnes 已提交
4894

4895
	for_each_encoder_on_crtc(dev, crtc, encoder) {
4896
		switch (encoder->type) {
J
Jesse Barnes 已提交
4897 4898 4899 4900
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}
4901

4902
		num_connectors++;
J
Jesse Barnes 已提交
4903 4904
	}

4905
	refclk = i9xx_get_refclk(crtc, num_connectors);
J
Jesse Barnes 已提交
4906

4907 4908 4909 4910 4911
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
4912
	limit = intel_limit(crtc, refclk);
4913 4914
	ok = dev_priv->display.find_dpll(limit, crtc,
					 intel_crtc->config.port_clock,
4915 4916
					 refclk, NULL, &clock);
	if (!ok && !intel_crtc->config.clock_set) {
J
Jesse Barnes 已提交
4917
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
4918
		return -EINVAL;
J
Jesse Barnes 已提交
4919 4920
	}

4921
	/* Ensure that the cursor is valid for the new mode before changing... */
4922
	intel_crtc_update_cursor(crtc, true);
4923

4924
	if (is_lvds && dev_priv->lvds_downclock_avail) {
4925 4926 4927 4928 4929 4930
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
4931 4932
		has_reduced_clock =
			dev_priv->display.find_dpll(limit, crtc,
4933
						    dev_priv->lvds_downclock,
4934
						    refclk, &clock,
4935
						    &reduced_clock);
Z
Zhenyu Wang 已提交
4936
	}
4937 4938 4939 4940 4941 4942 4943 4944
	/* Compat-code for transition, will disappear. */
	if (!intel_crtc->config.clock_set) {
		intel_crtc->config.dpll.n = clock.n;
		intel_crtc->config.dpll.m1 = clock.m1;
		intel_crtc->config.dpll.m2 = clock.m2;
		intel_crtc->config.dpll.p1 = clock.p1;
		intel_crtc->config.dpll.p2 = clock.p2;
	}
Z
Zhenyu Wang 已提交
4945

4946
	if (IS_GEN2(dev))
4947
		i8xx_update_pll(intel_crtc,
4948 4949
				has_reduced_clock ? &reduced_clock : NULL,
				num_connectors);
4950
	else if (IS_VALLEYVIEW(dev))
4951
		vlv_update_pll(intel_crtc);
J
Jesse Barnes 已提交
4952
	else
4953
		i9xx_update_pll(intel_crtc,
4954
				has_reduced_clock ? &reduced_clock : NULL,
4955
                                num_connectors);
J
Jesse Barnes 已提交
4956 4957 4958 4959

	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

4960 4961 4962 4963 4964 4965
	if (!IS_VALLEYVIEW(dev)) {
		if (pipe == 0)
			dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
		else
			dspcntr |= DISPPLANE_SEL_PIPE_B;
	}
J
Jesse Barnes 已提交
4966

4967
	intel_set_pipe_timings(intel_crtc);
4968 4969 4970

	/* pipesrc and dspsize control the size that is scaled from,
	 * which should always be the user's requested size.
J
Jesse Barnes 已提交
4971
	 */
4972 4973 4974 4975
	I915_WRITE(DSPSIZE(plane),
		   ((mode->vdisplay - 1) << 16) |
		   (mode->hdisplay - 1));
	I915_WRITE(DSPPOS(plane), 0);
4976

4977 4978
	i9xx_set_pipeconf(intel_crtc);

4979 4980 4981
	I915_WRITE(DSPCNTR(plane), dspcntr);
	POSTING_READ(DSPCNTR(plane));

4982
	ret = intel_pipe_set_base(crtc, x, y, fb);
4983 4984 4985 4986 4987 4988

	intel_update_watermarks(dev);

	return ret;
}

4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018
static void i9xx_get_pfit_config(struct intel_crtc *crtc,
				 struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

	tmp = I915_READ(PFIT_CONTROL);

	if (INTEL_INFO(dev)->gen < 4) {
		if (crtc->pipe != PIPE_B)
			return;

		/* gen2/3 store dither state in pfit control, needs to match */
		pipe_config->gmch_pfit.control = tmp & PANEL_8TO6_DITHER_ENABLE;
	} else {
		if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
			return;
	}

	if (!(tmp & PFIT_ENABLE))
		return;

	pipe_config->gmch_pfit.control = I915_READ(PFIT_CONTROL);
	pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
	if (INTEL_INFO(dev)->gen < 5)
		pipe_config->gmch_pfit.lvds_border_bits =
			I915_READ(LVDS) & LVDS_BORDER_ENABLE;
}

5019 5020 5021 5022 5023 5024 5025
static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
				 struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

5026 5027
	pipe_config->cpu_transcoder = crtc->pipe;

5028 5029 5030 5031
	tmp = I915_READ(PIPECONF(crtc->pipe));
	if (!(tmp & PIPECONF_ENABLE))
		return false;

5032 5033
	intel_get_pipe_timings(crtc, pipe_config);

5034 5035
	i9xx_get_pfit_config(crtc, pipe_config);

5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052
	if (INTEL_INFO(dev)->gen >= 4) {
		tmp = I915_READ(DPLL_MD(crtc->pipe));
		pipe_config->pixel_multiplier =
			((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
			 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
	} else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
		tmp = I915_READ(DPLL(crtc->pipe));
		pipe_config->pixel_multiplier =
			((tmp & SDVO_MULTIPLIER_MASK)
			 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
	} else {
		/* Note that on i915G/GM the pixel multiplier is in the sdvo
		 * port and will be fixed up in the encoder->get_config
		 * function. */
		pipe_config->pixel_multiplier = 1;
	}

5053 5054 5055
	return true;
}

P
Paulo Zanoni 已提交
5056
static void ironlake_init_pch_refclk(struct drm_device *dev)
5057 5058 5059 5060
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
5061
	u32 val, final;
5062
	bool has_lvds = false;
5063 5064
	bool has_cpu_edp = false;
	bool has_panel = false;
5065 5066
	bool has_ck505 = false;
	bool can_ssc = false;
5067 5068

	/* We need to take the global config into account */
5069 5070 5071 5072 5073 5074 5075 5076 5077
	list_for_each_entry(encoder, &mode_config->encoder_list,
			    base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			has_panel = true;
			has_lvds = true;
			break;
		case INTEL_OUTPUT_EDP:
			has_panel = true;
5078
			if (enc_to_dig_port(&encoder->base)->port == PORT_A)
5079 5080
				has_cpu_edp = true;
			break;
5081 5082 5083
		}
	}

5084
	if (HAS_PCH_IBX(dev)) {
5085
		has_ck505 = dev_priv->vbt.display_clock_mode;
5086 5087 5088 5089 5090 5091
		can_ssc = has_ck505;
	} else {
		has_ck505 = false;
		can_ssc = true;
	}

5092 5093
	DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
		      has_panel, has_lvds, has_ck505);
5094 5095 5096 5097 5098 5099

	/* Ironlake: try to setup display ref clock before DPLL
	 * enabling. This is only under driver's control after
	 * PCH B stepping, previous chipset stepping should be
	 * ignoring this setting.
	 */
5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137
	val = I915_READ(PCH_DREF_CONTROL);

	/* As we must carefully and slowly disable/enable each source in turn,
	 * compute the final state we want first and check if we need to
	 * make any changes at all.
	 */
	final = val;
	final &= ~DREF_NONSPREAD_SOURCE_MASK;
	if (has_ck505)
		final |= DREF_NONSPREAD_CK505_ENABLE;
	else
		final |= DREF_NONSPREAD_SOURCE_ENABLE;

	final &= ~DREF_SSC_SOURCE_MASK;
	final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
	final &= ~DREF_SSC1_ENABLE;

	if (has_panel) {
		final |= DREF_SSC_SOURCE_ENABLE;

		if (intel_panel_use_ssc(dev_priv) && can_ssc)
			final |= DREF_SSC1_ENABLE;

		if (has_cpu_edp) {
			if (intel_panel_use_ssc(dev_priv) && can_ssc)
				final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
			else
				final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
		} else
			final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
	} else {
		final |= DREF_SSC_SOURCE_DISABLE;
		final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
	}

	if (final == val)
		return;

5138
	/* Always enable nonspread source */
5139
	val &= ~DREF_NONSPREAD_SOURCE_MASK;
5140

5141
	if (has_ck505)
5142
		val |= DREF_NONSPREAD_CK505_ENABLE;
5143
	else
5144
		val |= DREF_NONSPREAD_SOURCE_ENABLE;
5145

5146
	if (has_panel) {
5147 5148
		val &= ~DREF_SSC_SOURCE_MASK;
		val |= DREF_SSC_SOURCE_ENABLE;
5149

5150
		/* SSC must be turned on before enabling the CPU output  */
5151
		if (intel_panel_use_ssc(dev_priv) && can_ssc) {
5152
			DRM_DEBUG_KMS("Using SSC on panel\n");
5153
			val |= DREF_SSC1_ENABLE;
5154
		} else
5155
			val &= ~DREF_SSC1_ENABLE;
5156 5157

		/* Get SSC going before enabling the outputs */
5158
		I915_WRITE(PCH_DREF_CONTROL, val);
5159 5160 5161
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

5162
		val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5163 5164

		/* Enable CPU source on CPU attached eDP */
5165
		if (has_cpu_edp) {
5166
			if (intel_panel_use_ssc(dev_priv) && can_ssc) {
5167
				DRM_DEBUG_KMS("Using SSC on eDP\n");
5168
				val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5169
			}
5170
			else
5171
				val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5172
		} else
5173
			val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5174

5175
		I915_WRITE(PCH_DREF_CONTROL, val);
5176 5177 5178 5179 5180
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	} else {
		DRM_DEBUG_KMS("Disabling SSC entirely\n");

5181
		val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5182 5183

		/* Turn off CPU output */
5184
		val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5185

5186
		I915_WRITE(PCH_DREF_CONTROL, val);
5187 5188 5189 5190
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

		/* Turn off the SSC source */
5191 5192
		val &= ~DREF_SSC_SOURCE_MASK;
		val |= DREF_SSC_SOURCE_DISABLE;
5193 5194

		/* Turn off SSC1 */
5195
		val &= ~DREF_SSC1_ENABLE;
5196

5197
		I915_WRITE(PCH_DREF_CONTROL, val);
5198 5199 5200
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	}
5201 5202

	BUG_ON(val != final);
5203 5204
}

P
Paulo Zanoni 已提交
5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225
/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
static void lpt_init_pch_refclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
	bool has_vga = false;
	bool is_sdv = false;
	u32 tmp;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_ANALOG:
			has_vga = true;
			break;
		}
	}

	if (!has_vga)
		return;

5226 5227
	mutex_lock(&dev_priv->dpio_lock);

P
Paulo Zanoni 已提交
5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362
	/* XXX: Rip out SDV support once Haswell ships for real. */
	if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
		is_sdv = true;

	tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
	tmp &= ~SBI_SSCCTL_DISABLE;
	tmp |= SBI_SSCCTL_PATHALT;
	intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);

	udelay(24);

	tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
	tmp &= ~SBI_SSCCTL_PATHALT;
	intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);

	if (!is_sdv) {
		tmp = I915_READ(SOUTH_CHICKEN2);
		tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
		I915_WRITE(SOUTH_CHICKEN2, tmp);

		if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
				       FDI_MPHY_IOSFSB_RESET_STATUS, 100))
			DRM_ERROR("FDI mPHY reset assert timeout\n");

		tmp = I915_READ(SOUTH_CHICKEN2);
		tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
		I915_WRITE(SOUTH_CHICKEN2, tmp);

		if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
				        FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
				       100))
			DRM_ERROR("FDI mPHY reset de-assert timeout\n");
	}

	tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
	tmp &= ~(0xFF << 24);
	tmp |= (0x12 << 24);
	intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);

	if (is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
		tmp |= 0x7FFF;
		intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
	}

	tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
	tmp |= (1 << 11);
	intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
	tmp |= (1 << 11);
	intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);

	if (is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
		tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
		intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
		tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
		intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
		tmp |= (0x3F << 8);
		intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
		tmp |= (0x3F << 8);
		intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
	}

	tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
	tmp |= (1 << 24) | (1 << 21) | (1 << 18);
	intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
	tmp |= (1 << 24) | (1 << 21) | (1 << 18);
	intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);

	if (!is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
		tmp &= ~(7 << 13);
		tmp |= (5 << 13);
		intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
		tmp &= ~(7 << 13);
		tmp |= (5 << 13);
		intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
	}

	tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
	tmp &= ~0xFF;
	tmp |= 0x1C;
	intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
	tmp &= ~0xFF;
	tmp |= 0x1C;
	intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
	tmp &= ~(0xFF << 16);
	tmp |= (0x1C << 16);
	intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);

	tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
	tmp &= ~(0xFF << 16);
	tmp |= (0x1C << 16);
	intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);

	if (!is_sdv) {
		tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
		tmp |= (1 << 27);
		intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
		tmp |= (1 << 27);
		intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
		tmp &= ~(0xF << 28);
		tmp |= (4 << 28);
		intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);

		tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
		tmp &= ~(0xF << 28);
		tmp |= (4 << 28);
		intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
	}

	/* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
	tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
	tmp |= SBI_DBUFF0_ENABLE;
	intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
5363 5364

	mutex_unlock(&dev_priv->dpio_lock);
P
Paulo Zanoni 已提交
5365 5366 5367 5368 5369 5370 5371 5372 5373 5374 5375 5376 5377
}

/*
 * Initialize reference clocks when the driver loads
 */
void intel_init_pch_refclk(struct drm_device *dev)
{
	if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
		ironlake_init_pch_refclk(dev);
	else if (HAS_PCH_LPT(dev))
		lpt_init_pch_refclk(dev);
}

5378 5379 5380 5381 5382 5383 5384 5385
static int ironlake_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	int num_connectors = 0;
	bool is_lvds = false;

5386
	for_each_encoder_on_crtc(dev, crtc, encoder) {
5387 5388 5389 5390 5391 5392 5393 5394 5395 5396
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}
		num_connectors++;
	}

	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5397 5398
			      dev_priv->vbt.lvds_ssc_freq);
		return dev_priv->vbt.lvds_ssc_freq * 1000;
5399 5400 5401 5402 5403
	}

	return 120000;
}

5404
static void ironlake_set_pipeconf(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
5405
{
5406
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;
J
Jesse Barnes 已提交
5407 5408
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5409 5410 5411 5412
	uint32_t val;

	val = I915_READ(PIPECONF(pipe));

5413
	val &= ~PIPECONF_BPC_MASK;
5414
	switch (intel_crtc->config.pipe_bpp) {
5415
	case 18:
5416
		val |= PIPECONF_6BPC;
5417 5418
		break;
	case 24:
5419
		val |= PIPECONF_8BPC;
5420 5421
		break;
	case 30:
5422
		val |= PIPECONF_10BPC;
5423 5424
		break;
	case 36:
5425
		val |= PIPECONF_12BPC;
5426 5427
		break;
	default:
5428 5429
		/* Case prevented by intel_choose_pipe_bpp_dither. */
		BUG();
5430 5431 5432
	}

	val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5433
	if (intel_crtc->config.dither)
5434 5435 5436
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

	val &= ~PIPECONF_INTERLACE_MASK;
5437
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5438 5439 5440 5441
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

5442
	if (intel_crtc->config.limited_color_range)
5443 5444 5445 5446
		val |= PIPECONF_COLOR_RANGE_SELECT;
	else
		val &= ~PIPECONF_COLOR_RANGE_SELECT;

5447 5448 5449 5450
	I915_WRITE(PIPECONF(pipe), val);
	POSTING_READ(PIPECONF(pipe));
}

5451 5452 5453 5454 5455 5456 5457
/*
 * Set up the pipe CSC unit.
 *
 * Currently only full range RGB to limited range RGB conversion
 * is supported, but eventually this should handle various
 * RGB<->YCbCr scenarios as well.
 */
5458
static void intel_set_pipe_csc(struct drm_crtc *crtc)
5459 5460 5461 5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	uint16_t coeff = 0x7800; /* 1.0 */

	/*
	 * TODO: Check what kind of values actually come out of the pipe
	 * with these coeff/postoff values and adjust to get the best
	 * accuracy. Perhaps we even need to take the bpc value into
	 * consideration.
	 */

5473
	if (intel_crtc->config.limited_color_range)
5474 5475 5476 5477 5478 5479 5480 5481 5482 5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495 5496
		coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */

	/*
	 * GY/GU and RY/RU should be the other way around according
	 * to BSpec, but reality doesn't agree. Just set them up in
	 * a way that results in the correct picture.
	 */
	I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
	I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);

	I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
	I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);

	I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
	I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);

	I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
	I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
	I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);

	if (INTEL_INFO(dev)->gen > 6) {
		uint16_t postoff = 0;

5497
		if (intel_crtc->config.limited_color_range)
5498 5499 5500 5501 5502 5503 5504 5505 5506 5507
			postoff = (16 * (1 << 13) / 255) & 0x1fff;

		I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
		I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
		I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);

		I915_WRITE(PIPE_CSC_MODE(pipe), 0);
	} else {
		uint32_t mode = CSC_MODE_YUV_TO_RGB;

5508
		if (intel_crtc->config.limited_color_range)
5509 5510 5511 5512 5513 5514
			mode |= CSC_BLACK_SCREEN_OFFSET;

		I915_WRITE(PIPE_CSC_MODE(pipe), mode);
	}
}

5515
static void haswell_set_pipeconf(struct drm_crtc *crtc)
P
Paulo Zanoni 已提交
5516 5517 5518
{
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5519
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
P
Paulo Zanoni 已提交
5520 5521
	uint32_t val;

5522
	val = I915_READ(PIPECONF(cpu_transcoder));
P
Paulo Zanoni 已提交
5523 5524

	val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5525
	if (intel_crtc->config.dither)
P
Paulo Zanoni 已提交
5526 5527 5528
		val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);

	val &= ~PIPECONF_INTERLACE_MASK_HSW;
5529
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
P
Paulo Zanoni 已提交
5530 5531 5532 5533
		val |= PIPECONF_INTERLACED_ILK;
	else
		val |= PIPECONF_PROGRESSIVE;

5534 5535
	I915_WRITE(PIPECONF(cpu_transcoder), val);
	POSTING_READ(PIPECONF(cpu_transcoder));
P
Paulo Zanoni 已提交
5536 5537
}

5538 5539 5540 5541 5542 5543 5544 5545 5546
static bool ironlake_compute_clocks(struct drm_crtc *crtc,
				    intel_clock_t *clock,
				    bool *has_reduced_clock,
				    intel_clock_t *reduced_clock)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *intel_encoder;
	int refclk;
5547
	const intel_limit_t *limit;
5548
	bool ret, is_lvds = false;
J
Jesse Barnes 已提交
5549

5550 5551
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
J
Jesse Barnes 已提交
5552 5553 5554 5555 5556 5557
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}
	}

5558
	refclk = ironlake_get_refclk(crtc);
J
Jesse Barnes 已提交
5559

5560 5561 5562 5563 5564
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
5565
	limit = intel_limit(crtc, refclk);
5566 5567
	ret = dev_priv->display.find_dpll(limit, crtc,
					  to_intel_crtc(crtc)->config.port_clock,
5568
					  refclk, NULL, clock);
5569 5570
	if (!ret)
		return false;
5571

5572
	if (is_lvds && dev_priv->lvds_downclock_avail) {
5573 5574 5575 5576 5577 5578
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
5579 5580 5581 5582 5583
		*has_reduced_clock =
			dev_priv->display.find_dpll(limit, crtc,
						    dev_priv->lvds_downclock,
						    refclk, clock,
						    reduced_clock);
5584
	}
5585

5586 5587 5588
	return true;
}

5589 5590 5591 5592 5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606
static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t temp;

	temp = I915_READ(SOUTH_CHICKEN1);
	if (temp & FDI_BC_BIFURCATION_SELECT)
		return;

	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
	WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);

	temp |= FDI_BC_BIFURCATION_SELECT;
	DRM_DEBUG_KMS("enabling fdi C rx\n");
	I915_WRITE(SOUTH_CHICKEN1, temp);
	POSTING_READ(SOUTH_CHICKEN1);
}

5607 5608 5609 5610 5611 5612 5613 5614 5615 5616 5617 5618 5619 5620 5621 5622
static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
{
	struct drm_device *dev = intel_crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	switch (intel_crtc->pipe) {
	case PIPE_A:
		break;
	case PIPE_B:
		if (intel_crtc->config.fdi_lanes > 2)
			WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
		else
			cpt_enable_fdi_bc_bifurcation(dev);

		break;
	case PIPE_C:
5623 5624
		cpt_enable_fdi_bc_bifurcation(dev);

5625
		break;
5626 5627 5628 5629 5630
	default:
		BUG();
	}
}

5631 5632 5633 5634 5635 5636 5637 5638 5639 5640 5641
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
{
	/*
	 * Account for spread spectrum to avoid
	 * oversubscribing the link. Max center spread
	 * is 2.5%; use 5% for safety's sake.
	 */
	u32 bps = target_clock * bpp * 21 / 20;
	return bps / (link_bw * 8) + 1;
}

5642 5643 5644 5645 5646
static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
{
	return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
}

5647
static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
5648
				      u32 *fp,
5649
				      intel_clock_t *reduced_clock, u32 *fp2)
J
Jesse Barnes 已提交
5650
{
5651
	struct drm_crtc *crtc = &intel_crtc->base;
J
Jesse Barnes 已提交
5652 5653
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
5654 5655
	struct intel_encoder *intel_encoder;
	uint32_t dpll;
5656
	int factor, num_connectors = 0;
5657
	bool is_lvds = false, is_sdvo = false;
J
Jesse Barnes 已提交
5658

5659 5660
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		switch (intel_encoder->type) {
J
Jesse Barnes 已提交
5661 5662 5663 5664
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
5665
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
5666 5667 5668
			is_sdvo = true;
			break;
		}
5669

5670
		num_connectors++;
J
Jesse Barnes 已提交
5671 5672
	}

5673
	/* Enable autotuning of the PLL clock (if permissible) */
5674 5675 5676
	factor = 21;
	if (is_lvds) {
		if ((intel_panel_use_ssc(dev_priv) &&
5677
		     dev_priv->vbt.lvds_ssc_freq == 100) ||
5678
		    (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
5679
			factor = 25;
5680
	} else if (intel_crtc->config.sdvo_tv_clock)
5681
		factor = 20;
5682

5683
	if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
5684
		*fp |= FP_CB_TUNE;
5685

5686 5687 5688
	if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
		*fp2 |= FP_CB_TUNE;

5689
	dpll = 0;
5690

5691 5692 5693 5694
	if (is_lvds)
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
5695

5696 5697
	dpll |= (intel_crtc->config.pixel_multiplier - 1)
		<< PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
5698 5699 5700

	if (is_sdvo)
		dpll |= DPLL_DVO_HIGH_SPEED;
5701
	if (intel_crtc->config.has_dp_encoder)
5702
		dpll |= DPLL_DVO_HIGH_SPEED;
J
Jesse Barnes 已提交
5703

5704
	/* compute bitmask from p1 value */
5705
	dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5706
	/* also FPA1 */
5707
	dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5708

5709
	switch (intel_crtc->config.dpll.p2) {
5710 5711 5712 5713 5714 5715 5716 5717 5718 5719 5720 5721
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
J
Jesse Barnes 已提交
5722 5723
	}

5724
	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5725
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
J
Jesse Barnes 已提交
5726 5727 5728
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

5729 5730 5731 5732 5733 5734 5735 5736 5737 5738 5739 5740 5741 5742
	return dpll;
}

static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
				  int x, int y,
				  struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	int num_connectors = 0;
	intel_clock_t clock, reduced_clock;
5743
	u32 dpll = 0, fp = 0, fp2 = 0;
5744
	bool ok, has_reduced_clock = false;
5745
	bool is_lvds = false;
5746
	struct intel_encoder *encoder;
5747
	struct intel_shared_dpll *pll;
5748 5749 5750 5751 5752 5753 5754 5755 5756 5757
	int ret;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		}

		num_connectors++;
5758
	}
J
Jesse Barnes 已提交
5759

5760 5761
	WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
	     "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5762

5763
	ok = ironlake_compute_clocks(crtc, &clock,
5764
				     &has_reduced_clock, &reduced_clock);
5765
	if (!ok && !intel_crtc->config.clock_set) {
5766 5767
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
		return -EINVAL;
J
Jesse Barnes 已提交
5768
	}
5769 5770 5771 5772 5773 5774 5775 5776
	/* Compat-code for transition, will disappear. */
	if (!intel_crtc->config.clock_set) {
		intel_crtc->config.dpll.n = clock.n;
		intel_crtc->config.dpll.m1 = clock.m1;
		intel_crtc->config.dpll.m2 = clock.m2;
		intel_crtc->config.dpll.p1 = clock.p1;
		intel_crtc->config.dpll.p2 = clock.p2;
	}
J
Jesse Barnes 已提交
5777

5778 5779 5780
	/* Ensure that the cursor is valid for the new mode before changing... */
	intel_crtc_update_cursor(crtc, true);

5781
	/* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
5782
	if (intel_crtc->config.has_pch_encoder) {
5783
		fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
5784
		if (has_reduced_clock)
5785
			fp2 = i9xx_dpll_compute_fp(&reduced_clock);
5786

5787
		dpll = ironlake_compute_dpll(intel_crtc,
5788 5789 5790
					     &fp, &reduced_clock,
					     has_reduced_clock ? &fp2 : NULL);

D
Daniel Vetter 已提交
5791
		pll = intel_get_shared_dpll(intel_crtc, dpll, fp);
5792
		if (pll == NULL) {
5793 5794
			DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
					 pipe_name(pipe));
5795 5796
			return -EINVAL;
		}
5797
	} else
D
Daniel Vetter 已提交
5798
		intel_put_shared_dpll(intel_crtc);
J
Jesse Barnes 已提交
5799

5800 5801
	if (intel_crtc->config.has_dp_encoder)
		intel_dp_set_m_n(intel_crtc);
J
Jesse Barnes 已提交
5802

5803 5804 5805
	for_each_encoder_on_crtc(dev, crtc, encoder)
		if (encoder->pre_pll_enable)
			encoder->pre_pll_enable(encoder);
J
Jesse Barnes 已提交
5806

5807 5808 5809 5810 5811 5812
	intel_crtc->lowfreq_avail = false;

	if (intel_crtc->config.has_pch_encoder) {
		pll = intel_crtc_to_shared_dpll(intel_crtc);

		I915_WRITE(pll->pll_reg, dpll);
5813

5814
		/* Wait for the clocks to stabilize. */
5815
		POSTING_READ(pll->pll_reg);
5816 5817
		udelay(150);

5818 5819 5820 5821 5822
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
5823
		I915_WRITE(pll->pll_reg, dpll);
J
Jesse Barnes 已提交
5824

5825
		if (is_lvds && has_reduced_clock && i915_powersave) {
5826
			I915_WRITE(pll->fp1_reg, fp2);
5827 5828
			intel_crtc->lowfreq_avail = true;
		} else {
5829
			I915_WRITE(pll->fp1_reg, fp);
5830 5831 5832
		}
	}

5833
	intel_set_pipe_timings(intel_crtc);
5834

5835 5836 5837 5838
	if (intel_crtc->config.has_pch_encoder) {
		intel_cpu_transcoder_set_m_n(intel_crtc,
					     &intel_crtc->config.fdi_m_n);
	}
5839

5840 5841
	if (IS_IVYBRIDGE(dev))
		ivybridge_update_fdi_bc_bifurcation(intel_crtc);
5842

5843
	ironlake_set_pipeconf(crtc);
J
Jesse Barnes 已提交
5844

5845 5846
	/* Set up the display plane register */
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
5847
	POSTING_READ(DSPCNTR(plane));
J
Jesse Barnes 已提交
5848

5849
	ret = intel_pipe_set_base(crtc, x, y, fb);
5850 5851 5852

	intel_update_watermarks(dev);

5853
	return ret;
J
Jesse Barnes 已提交
5854 5855
}

5856 5857 5858 5859 5860 5861 5862 5863 5864 5865 5866 5867 5868 5869 5870 5871
static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
					struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder transcoder = pipe_config->cpu_transcoder;

	pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
	pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
	pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
					& ~TU_SIZE_MASK;
	pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
	pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
				   & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
}

5872 5873 5874 5875 5876 5877 5878 5879 5880 5881 5882 5883
static void ironlake_get_pfit_config(struct intel_crtc *crtc,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

	tmp = I915_READ(PF_CTL(crtc->pipe));

	if (tmp & PF_ENABLE) {
		pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
		pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
5884 5885 5886 5887 5888 5889 5890 5891

		/* We currently do not free assignements of panel fitters on
		 * ivb/hsw (since we don't use the higher upscaling modes which
		 * differentiates them) so just WARN about this case for now. */
		if (IS_GEN7(dev)) {
			WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
				PF_PIPE_SEL_IVB(crtc->pipe));
		}
5892 5893 5894
	}
}

5895 5896 5897 5898 5899 5900 5901
static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
				     struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp;

5902 5903
	pipe_config->cpu_transcoder = crtc->pipe;

5904 5905 5906 5907
	tmp = I915_READ(PIPECONF(crtc->pipe));
	if (!(tmp & PIPECONF_ENABLE))
		return false;

5908
	if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
5909 5910
		pipe_config->has_pch_encoder = true;

5911 5912 5913
		tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
		pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
					  FDI_DP_PORT_WIDTH_SHIFT) + 1;
5914 5915

		ironlake_get_fdi_m_n_config(crtc, pipe_config);
5916 5917 5918 5919 5920 5921

		/* XXX: Can't properly read out the pch dpll pixel multiplier
		 * since we don't have state tracking for pch clocks yet. */
		pipe_config->pixel_multiplier = 1;
	} else {
		pipe_config->pixel_multiplier = 1;
5922 5923
	}

5924 5925
	intel_get_pipe_timings(crtc, pipe_config);

5926 5927
	ironlake_get_pfit_config(crtc, pipe_config);

5928 5929 5930
	return true;
}

5931 5932 5933 5934 5935 5936
static void haswell_modeset_global_resources(struct drm_device *dev)
{
	bool enable = false;
	struct intel_crtc *crtc;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
5937 5938
		if (!crtc->base.enabled)
			continue;
5939

5940 5941
		if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
		    crtc->config.cpu_transcoder != TRANSCODER_EDP)
5942 5943 5944 5945 5946 5947
			enable = true;
	}

	intel_set_power_well(dev, enable);
}

P
Paulo Zanoni 已提交
5948 5949 5950 5951 5952 5953 5954 5955 5956 5957
static int haswell_crtc_mode_set(struct drm_crtc *crtc,
				 int x, int y,
				 struct drm_framebuffer *fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int plane = intel_crtc->plane;
	int ret;

5958
	if (!intel_ddi_pll_mode_set(crtc))
5959 5960
		return -EINVAL;

P
Paulo Zanoni 已提交
5961 5962 5963
	/* Ensure that the cursor is valid for the new mode before changing... */
	intel_crtc_update_cursor(crtc, true);

5964 5965
	if (intel_crtc->config.has_dp_encoder)
		intel_dp_set_m_n(intel_crtc);
P
Paulo Zanoni 已提交
5966 5967 5968

	intel_crtc->lowfreq_avail = false;

5969
	intel_set_pipe_timings(intel_crtc);
P
Paulo Zanoni 已提交
5970

5971 5972 5973 5974
	if (intel_crtc->config.has_pch_encoder) {
		intel_cpu_transcoder_set_m_n(intel_crtc,
					     &intel_crtc->config.fdi_m_n);
	}
P
Paulo Zanoni 已提交
5975

5976
	haswell_set_pipeconf(crtc);
P
Paulo Zanoni 已提交
5977

5978
	intel_set_pipe_csc(crtc);
5979

P
Paulo Zanoni 已提交
5980
	/* Set up the display plane register */
5981
	I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
P
Paulo Zanoni 已提交
5982 5983 5984 5985 5986 5987
	POSTING_READ(DSPCNTR(plane));

	ret = intel_pipe_set_base(crtc, x, y, fb);

	intel_update_watermarks(dev);

5988
	return ret;
J
Jesse Barnes 已提交
5989 5990
}

5991 5992 5993 5994 5995
static bool haswell_get_pipe_config(struct intel_crtc *crtc,
				    struct intel_crtc_config *pipe_config)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
5996
	enum intel_display_power_domain pfit_domain;
5997 5998
	uint32_t tmp;

5999 6000 6001 6002 6003 6004 6005 6006 6007 6008 6009 6010 6011 6012 6013 6014 6015 6016 6017 6018 6019 6020 6021
	pipe_config->cpu_transcoder = crtc->pipe;
	tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
	if (tmp & TRANS_DDI_FUNC_ENABLE) {
		enum pipe trans_edp_pipe;
		switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
		default:
			WARN(1, "unknown pipe linked to edp transcoder\n");
		case TRANS_DDI_EDP_INPUT_A_ONOFF:
		case TRANS_DDI_EDP_INPUT_A_ON:
			trans_edp_pipe = PIPE_A;
			break;
		case TRANS_DDI_EDP_INPUT_B_ONOFF:
			trans_edp_pipe = PIPE_B;
			break;
		case TRANS_DDI_EDP_INPUT_C_ONOFF:
			trans_edp_pipe = PIPE_C;
			break;
		}

		if (trans_edp_pipe == crtc->pipe)
			pipe_config->cpu_transcoder = TRANSCODER_EDP;
	}

6022
	if (!intel_display_power_enabled(dev,
6023
			POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
6024 6025
		return false;

6026
	tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
6027 6028 6029
	if (!(tmp & PIPECONF_ENABLE))
		return false;

6030
	/*
6031
	 * Haswell has only FDI/PCH transcoder A. It is which is connected to
6032 6033 6034
	 * DDI E. So just check whether this pipe is wired to DDI E and whether
	 * the PCH transcoder is on.
	 */
6035
	tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
6036
	if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
6037
	    I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
6038 6039
		pipe_config->has_pch_encoder = true;

6040 6041 6042
		tmp = I915_READ(FDI_RX_CTL(PIPE_A));
		pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
					  FDI_DP_PORT_WIDTH_SHIFT) + 1;
6043 6044

		ironlake_get_fdi_m_n_config(crtc, pipe_config);
6045 6046
	}

6047 6048
	intel_get_pipe_timings(crtc, pipe_config);

6049 6050 6051 6052
	pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
	if (intel_display_power_enabled(dev, pfit_domain))
		ironlake_get_pfit_config(crtc, pipe_config);

P
Paulo Zanoni 已提交
6053 6054 6055
	pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
				   (I915_READ(IPS_CTL) & IPS_ENABLE);

6056 6057
	pipe_config->pixel_multiplier = 1;

6058 6059 6060
	return true;
}

6061 6062
static int intel_crtc_mode_set(struct drm_crtc *crtc,
			       int x, int y,
6063
			       struct drm_framebuffer *fb)
6064 6065 6066
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
6067 6068
	struct drm_encoder_helper_funcs *encoder_funcs;
	struct intel_encoder *encoder;
6069
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6070 6071 6072
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
	struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
6073
	int pipe = intel_crtc->pipe;
6074 6075
	int ret;

6076
	drm_vblank_pre_modeset(dev, pipe);
6077

6078 6079
	ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);

J
Jesse Barnes 已提交
6080
	drm_vblank_post_modeset(dev, pipe);
6081

6082 6083 6084 6085 6086 6087 6088 6089
	if (ret != 0)
		return ret;

	for_each_encoder_on_crtc(dev, crtc, encoder) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
			encoder->base.base.id,
			drm_get_encoder_name(&encoder->base),
			mode->base.id, mode->name);
6090 6091 6092 6093 6094 6095
		if (encoder->mode_set) {
			encoder->mode_set(encoder);
		} else {
			encoder_funcs = encoder->base.helper_private;
			encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
		}
6096 6097 6098
	}

	return 0;
J
Jesse Barnes 已提交
6099 6100
}

6101 6102 6103 6104 6105 6106 6107 6108 6109 6110 6111 6112 6113 6114 6115 6116 6117 6118 6119 6120 6121 6122 6123 6124 6125 6126 6127 6128 6129
static bool intel_eld_uptodate(struct drm_connector *connector,
			       int reg_eldv, uint32_t bits_eldv,
			       int reg_elda, uint32_t bits_elda,
			       int reg_edid)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t i;

	i = I915_READ(reg_eldv);
	i &= bits_eldv;

	if (!eld[0])
		return !i;

	if (!i)
		return false;

	i = I915_READ(reg_elda);
	i &= ~bits_elda;
	I915_WRITE(reg_elda, i);

	for (i = 0; i < eld[2]; i++)
		if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
			return false;

	return true;
}

6130 6131 6132 6133 6134 6135 6136 6137 6138 6139 6140 6141 6142 6143 6144 6145
static void g4x_write_eld(struct drm_connector *connector,
			  struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t len;
	uint32_t i;

	i = I915_READ(G4X_AUD_VID_DID);

	if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
		eldv = G4X_ELDV_DEVCL_DEVBLC;
	else
		eldv = G4X_ELDV_DEVCTG;

6146 6147 6148 6149 6150 6151
	if (intel_eld_uptodate(connector,
			       G4X_AUD_CNTL_ST, eldv,
			       G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
			       G4X_HDMIW_HDMIEDID))
		return;

6152 6153 6154 6155 6156 6157 6158 6159 6160 6161 6162 6163 6164 6165 6166 6167 6168 6169
	i = I915_READ(G4X_AUD_CNTL_ST);
	i &= ~(eldv | G4X_ELD_ADDR);
	len = (i >> 9) & 0x1f;		/* ELD buffer size */
	I915_WRITE(G4X_AUD_CNTL_ST, i);

	if (!eld[0])
		return;

	len = min_t(uint8_t, eld[2], len);
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));

	i = I915_READ(G4X_AUD_CNTL_ST);
	i |= eldv;
	I915_WRITE(G4X_AUD_CNTL_ST, i);
}

6170 6171 6172 6173 6174 6175
static void haswell_write_eld(struct drm_connector *connector,
				     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	struct drm_device *dev = crtc->dev;
6176
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6177 6178 6179 6180 6181 6182 6183 6184 6185 6186 6187 6188 6189 6190 6191 6192 6193 6194 6195 6196 6197 6198 6199 6200 6201 6202 6203 6204 6205 6206 6207 6208 6209 6210 6211 6212 6213 6214 6215 6216 6217
	uint32_t eldv;
	uint32_t i;
	int len;
	int pipe = to_intel_crtc(crtc)->pipe;
	int tmp;

	int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
	int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
	int aud_config = HSW_AUD_CFG(pipe);
	int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;


	DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");

	/* Audio output enable */
	DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
	tmp = I915_READ(aud_cntrl_st2);
	tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);

	/* Wait for 1 vertical blank */
	intel_wait_for_vblank(dev, pipe);

	/* Set ELD valid state */
	tmp = I915_READ(aud_cntrl_st2);
	DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
	tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
	I915_WRITE(aud_cntrl_st2, tmp);
	tmp = I915_READ(aud_cntrl_st2);
	DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);

	/* Enable HDMI mode */
	tmp = I915_READ(aud_config);
	DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
	/* clear N_programing_enable and N_value_index */
	tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
	I915_WRITE(aud_config, tmp);

	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));

	eldv = AUDIO_ELD_VALID_A << (pipe * 4);
6218
	intel_crtc->eld_vld = true;
6219 6220 6221 6222 6223 6224 6225 6226 6227 6228 6229 6230 6231 6232 6233 6234 6235 6236 6237 6238 6239 6240 6241 6242 6243 6244 6245 6246 6247 6248 6249 6250 6251 6252 6253 6254 6255 6256

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
	} else
		I915_WRITE(aud_config, 0);

	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
	i &= ~IBX_ELD_ADDRESS;
	I915_WRITE(aud_cntl_st, i);
	i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */
	DRM_DEBUG_DRIVER("port num:%d\n", i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);

}

6257 6258 6259 6260 6261 6262 6263 6264 6265
static void ironlake_write_eld(struct drm_connector *connector,
				     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t i;
	int len;
	int hdmiw_hdmiedid;
6266
	int aud_config;
6267 6268
	int aud_cntl_st;
	int aud_cntrl_st2;
6269
	int pipe = to_intel_crtc(crtc)->pipe;
6270

6271
	if (HAS_PCH_IBX(connector->dev)) {
6272 6273 6274
		hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
		aud_config = IBX_AUD_CFG(pipe);
		aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
6275
		aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
6276
	} else {
6277 6278 6279
		hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
		aud_config = CPT_AUD_CFG(pipe);
		aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
6280
		aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
6281 6282
	}

6283
	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6284 6285

	i = I915_READ(aud_cntl_st);
6286
	i = (i >> 29) & DIP_PORT_SEL_MASK;		/* DIP_Port_Select, 0x1 = PortB */
6287 6288 6289
	if (!i) {
		DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
		/* operate blindly on all ports */
6290 6291 6292
		eldv = IBX_ELD_VALIDB;
		eldv |= IBX_ELD_VALIDB << 4;
		eldv |= IBX_ELD_VALIDB << 8;
6293
	} else {
6294
		DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
6295
		eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
6296 6297
	}

6298 6299 6300
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
6301 6302 6303
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
	} else
		I915_WRITE(aud_config, 0);
6304

6305 6306 6307 6308 6309 6310
	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

6311 6312 6313 6314 6315 6316 6317 6318
	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
6319
	i &= ~IBX_ELD_ADDRESS;
6320 6321 6322 6323 6324 6325 6326 6327 6328 6329 6330 6331 6332 6333 6334 6335 6336 6337 6338 6339 6340 6341 6342 6343 6344 6345 6346 6347 6348 6349 6350 6351 6352 6353 6354 6355
	I915_WRITE(aud_cntl_st, i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);
}

void intel_write_eld(struct drm_encoder *encoder,
		     struct drm_display_mode *mode)
{
	struct drm_crtc *crtc = encoder->crtc;
	struct drm_connector *connector;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	connector = drm_select_eld(encoder, mode);
	if (!connector)
		return;

	DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
			 connector->base.id,
			 drm_get_connector_name(connector),
			 connector->encoder->base.id,
			 drm_get_encoder_name(connector->encoder));

	connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;

	if (dev_priv->display.write_eld)
		dev_priv->display.write_eld(connector, crtc);
}

J
Jesse Barnes 已提交
6356 6357 6358 6359 6360 6361
/** Loads the palette/gamma unit for the CRTC with the prepared values */
void intel_crtc_load_lut(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
P
Paulo Zanoni 已提交
6362 6363
	enum pipe pipe = intel_crtc->pipe;
	int palreg = PALETTE(pipe);
J
Jesse Barnes 已提交
6364
	int i;
P
Paulo Zanoni 已提交
6365
	bool reenable_ips = false;
J
Jesse Barnes 已提交
6366 6367

	/* The clocks have to be on to load the palette. */
6368
	if (!crtc->enabled || !intel_crtc->active)
J
Jesse Barnes 已提交
6369 6370
		return;

6371 6372 6373
	if (!HAS_PCH_SPLIT(dev_priv->dev))
		assert_pll_enabled(dev_priv, pipe);

6374
	/* use legacy palette for Ironlake */
6375
	if (HAS_PCH_SPLIT(dev))
P
Paulo Zanoni 已提交
6376 6377 6378 6379 6380 6381 6382 6383 6384 6385 6386
		palreg = LGC_PALETTE(pipe);

	/* Workaround : Do not read or write the pipe palette/gamma data while
	 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
	 */
	if (intel_crtc->config.ips_enabled &&
	    ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
	     GAMMA_MODE_MODE_SPLIT)) {
		hsw_disable_ips(intel_crtc);
		reenable_ips = true;
	}
6387

J
Jesse Barnes 已提交
6388 6389 6390 6391 6392 6393
	for (i = 0; i < 256; i++) {
		I915_WRITE(palreg + 4 * i,
			   (intel_crtc->lut_r[i] << 16) |
			   (intel_crtc->lut_g[i] << 8) |
			   intel_crtc->lut_b[i]);
	}
P
Paulo Zanoni 已提交
6394 6395 6396

	if (reenable_ips)
		hsw_enable_ips(intel_crtc);
J
Jesse Barnes 已提交
6397 6398
}

6399 6400 6401 6402 6403 6404 6405 6406 6407 6408 6409
static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	bool visible = base != 0;
	u32 cntl;

	if (intel_crtc->cursor_visible == visible)
		return;

6410
	cntl = I915_READ(_CURACNTR);
6411 6412 6413 6414
	if (visible) {
		/* On these chipsets we can only modify the base whilst
		 * the cursor is disabled.
		 */
6415
		I915_WRITE(_CURABASE, base);
6416 6417 6418 6419 6420 6421 6422 6423

		cntl &= ~(CURSOR_FORMAT_MASK);
		/* XXX width must be 64, stride 256 => 0x00 << 28 */
		cntl |= CURSOR_ENABLE |
			CURSOR_GAMMA_ENABLE |
			CURSOR_FORMAT_ARGB;
	} else
		cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
6424
	I915_WRITE(_CURACNTR, cntl);
6425 6426 6427 6428 6429 6430 6431 6432 6433 6434 6435 6436 6437

	intel_crtc->cursor_visible = visible;
}

static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
6438
		uint32_t cntl = I915_READ(CURCNTR(pipe));
6439 6440 6441 6442 6443 6444 6445 6446
		if (base) {
			cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
			cntl |= pipe << 28; /* Connect to correct pipe */
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
6447
		I915_WRITE(CURCNTR(pipe), cntl);
6448 6449 6450 6451

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
6452
	I915_WRITE(CURBASE(pipe), base);
6453 6454
}

J
Jesse Barnes 已提交
6455 6456 6457 6458 6459 6460 6461 6462 6463 6464 6465 6466 6467 6468 6469 6470 6471
static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
		uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
		if (base) {
			cntl &= ~CURSOR_MODE;
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
6472 6473
		if (IS_HASWELL(dev))
			cntl |= CURSOR_PIPE_CSC_ENABLE;
J
Jesse Barnes 已提交
6474 6475 6476 6477 6478 6479 6480 6481
		I915_WRITE(CURCNTR_IVB(pipe), cntl);

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
	I915_WRITE(CURBASE_IVB(pipe), base);
}

6482
/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6483 6484
static void intel_crtc_update_cursor(struct drm_crtc *crtc,
				     bool on)
6485 6486 6487 6488 6489 6490 6491
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int x = intel_crtc->cursor_x;
	int y = intel_crtc->cursor_y;
6492
	u32 base, pos;
6493 6494 6495 6496
	bool visible;

	pos = 0;

6497
	if (on && crtc->enabled && crtc->fb) {
6498 6499 6500 6501 6502 6503 6504 6505 6506 6507 6508 6509 6510 6511 6512 6513 6514 6515 6516 6517 6518 6519 6520 6521 6522 6523 6524 6525
		base = intel_crtc->cursor_addr;
		if (x > (int) crtc->fb->width)
			base = 0;

		if (y > (int) crtc->fb->height)
			base = 0;
	} else
		base = 0;

	if (x < 0) {
		if (x + intel_crtc->cursor_width < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
		x = -x;
	}
	pos |= x << CURSOR_X_SHIFT;

	if (y < 0) {
		if (y + intel_crtc->cursor_height < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
		y = -y;
	}
	pos |= y << CURSOR_Y_SHIFT;

	visible = base != 0;
6526
	if (!visible && !intel_crtc->cursor_visible)
6527 6528
		return;

6529
	if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
J
Jesse Barnes 已提交
6530 6531 6532 6533 6534 6535 6536 6537 6538
		I915_WRITE(CURPOS_IVB(pipe), pos);
		ivb_update_cursor(crtc, base);
	} else {
		I915_WRITE(CURPOS(pipe), pos);
		if (IS_845G(dev) || IS_I865G(dev))
			i845_update_cursor(crtc, base);
		else
			i9xx_update_cursor(crtc, base);
	}
6539 6540
}

J
Jesse Barnes 已提交
6541
static int intel_crtc_cursor_set(struct drm_crtc *crtc,
6542
				 struct drm_file *file,
J
Jesse Barnes 已提交
6543 6544 6545 6546 6547 6548
				 uint32_t handle,
				 uint32_t width, uint32_t height)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6549
	struct drm_i915_gem_object *obj;
6550
	uint32_t addr;
6551
	int ret;
J
Jesse Barnes 已提交
6552 6553 6554

	/* if we want to turn off the cursor ignore width and height */
	if (!handle) {
6555
		DRM_DEBUG_KMS("cursor off\n");
6556
		addr = 0;
6557
		obj = NULL;
6558
		mutex_lock(&dev->struct_mutex);
6559
		goto finish;
J
Jesse Barnes 已提交
6560 6561 6562 6563 6564 6565 6566 6567
	}

	/* Currently we only support 64x64 cursors */
	if (width != 64 || height != 64) {
		DRM_ERROR("we currently only support 64x64 cursors\n");
		return -EINVAL;
	}

6568
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
6569
	if (&obj->base == NULL)
J
Jesse Barnes 已提交
6570 6571
		return -ENOENT;

6572
	if (obj->base.size < width * height * 4) {
J
Jesse Barnes 已提交
6573
		DRM_ERROR("buffer is to small\n");
6574 6575
		ret = -ENOMEM;
		goto fail;
J
Jesse Barnes 已提交
6576 6577
	}

6578
	/* we only need to pin inside GTT if cursor is non-phy */
6579
	mutex_lock(&dev->struct_mutex);
6580
	if (!dev_priv->info->cursor_needs_physical) {
6581 6582
		unsigned alignment;

6583 6584 6585 6586 6587 6588
		if (obj->tiling_mode) {
			DRM_ERROR("cursor cannot be tiled\n");
			ret = -EINVAL;
			goto fail_locked;
		}

6589 6590 6591 6592 6593 6594 6595 6596 6597 6598
		/* Note that the w/a also requires 2 PTE of padding following
		 * the bo. We currently fill all unused PTE with the shadow
		 * page and so we should always have valid PTE following the
		 * cursor preventing the VT-d warning.
		 */
		alignment = 0;
		if (need_vtd_wa(dev))
			alignment = 64*1024;

		ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
6599 6600
		if (ret) {
			DRM_ERROR("failed to move cursor bo into the GTT\n");
6601
			goto fail_locked;
6602 6603
		}

6604 6605
		ret = i915_gem_object_put_fence(obj);
		if (ret) {
6606
			DRM_ERROR("failed to release fence for cursor");
6607 6608 6609
			goto fail_unpin;
		}

6610
		addr = obj->gtt_offset;
6611
	} else {
6612
		int align = IS_I830(dev) ? 16 * 1024 : 256;
6613
		ret = i915_gem_attach_phys_object(dev, obj,
6614 6615
						  (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
						  align);
6616 6617
		if (ret) {
			DRM_ERROR("failed to attach phys object\n");
6618
			goto fail_locked;
6619
		}
6620
		addr = obj->phys_obj->handle->busaddr;
6621 6622
	}

6623
	if (IS_GEN2(dev))
J
Jesse Barnes 已提交
6624 6625
		I915_WRITE(CURSIZE, (height << 12) | width);

6626 6627
 finish:
	if (intel_crtc->cursor_bo) {
6628
		if (dev_priv->info->cursor_needs_physical) {
6629
			if (intel_crtc->cursor_bo != obj)
6630 6631 6632
				i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
		} else
			i915_gem_object_unpin(intel_crtc->cursor_bo);
6633
		drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
6634
	}
6635

6636
	mutex_unlock(&dev->struct_mutex);
6637 6638

	intel_crtc->cursor_addr = addr;
6639
	intel_crtc->cursor_bo = obj;
6640 6641 6642
	intel_crtc->cursor_width = width;
	intel_crtc->cursor_height = height;

6643
	intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
6644

J
Jesse Barnes 已提交
6645
	return 0;
6646
fail_unpin:
6647
	i915_gem_object_unpin(obj);
6648
fail_locked:
6649
	mutex_unlock(&dev->struct_mutex);
6650
fail:
6651
	drm_gem_object_unreference_unlocked(&obj->base);
6652
	return ret;
J
Jesse Barnes 已提交
6653 6654 6655 6656 6657 6658
}

static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

6659 6660
	intel_crtc->cursor_x = x;
	intel_crtc->cursor_y = y;
6661

6662
	intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
J
Jesse Barnes 已提交
6663 6664 6665 6666 6667 6668 6669 6670 6671 6672 6673 6674 6675 6676 6677

	return 0;
}

/** Sets the color ramps on behalf of RandR */
void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
				 u16 blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	intel_crtc->lut_r[regno] = red >> 8;
	intel_crtc->lut_g[regno] = green >> 8;
	intel_crtc->lut_b[regno] = blue >> 8;
}

6678 6679 6680 6681 6682 6683 6684 6685 6686 6687
void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
			     u16 *blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	*red = intel_crtc->lut_r[regno] << 8;
	*green = intel_crtc->lut_g[regno] << 8;
	*blue = intel_crtc->lut_b[regno] << 8;
}

J
Jesse Barnes 已提交
6688
static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
J
James Simmons 已提交
6689
				 u16 *blue, uint32_t start, uint32_t size)
J
Jesse Barnes 已提交
6690
{
J
James Simmons 已提交
6691
	int end = (start + size > 256) ? 256 : start + size, i;
J
Jesse Barnes 已提交
6692 6693
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

J
James Simmons 已提交
6694
	for (i = start; i < end; i++) {
J
Jesse Barnes 已提交
6695 6696 6697 6698 6699 6700 6701 6702 6703 6704 6705 6706 6707 6708
		intel_crtc->lut_r[i] = red[i] >> 8;
		intel_crtc->lut_g[i] = green[i] >> 8;
		intel_crtc->lut_b[i] = blue[i] >> 8;
	}

	intel_crtc_load_lut(crtc);
}

/* VESA 640x480x72Hz mode to set on the pipe */
static struct drm_display_mode load_detect_mode = {
	DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
		 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
};

6709 6710
static struct drm_framebuffer *
intel_framebuffer_create(struct drm_device *dev,
6711
			 struct drm_mode_fb_cmd2 *mode_cmd,
6712 6713 6714 6715 6716 6717 6718 6719 6720 6721 6722 6723 6724 6725 6726 6727 6728 6729 6730 6731 6732 6733 6734 6735 6736 6737 6738 6739 6740 6741 6742 6743 6744 6745 6746 6747 6748 6749 6750 6751 6752
			 struct drm_i915_gem_object *obj)
{
	struct intel_framebuffer *intel_fb;
	int ret;

	intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
	if (!intel_fb) {
		drm_gem_object_unreference_unlocked(&obj->base);
		return ERR_PTR(-ENOMEM);
	}

	ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
	if (ret) {
		drm_gem_object_unreference_unlocked(&obj->base);
		kfree(intel_fb);
		return ERR_PTR(ret);
	}

	return &intel_fb->base;
}

static u32
intel_framebuffer_pitch_for_width(int width, int bpp)
{
	u32 pitch = DIV_ROUND_UP(width * bpp, 8);
	return ALIGN(pitch, 64);
}

static u32
intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
{
	u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
	return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
}

static struct drm_framebuffer *
intel_framebuffer_create_for_mode(struct drm_device *dev,
				  struct drm_display_mode *mode,
				  int depth, int bpp)
{
	struct drm_i915_gem_object *obj;
6753
	struct drm_mode_fb_cmd2 mode_cmd = { 0 };
6754 6755 6756 6757 6758 6759 6760 6761

	obj = i915_gem_alloc_object(dev,
				    intel_framebuffer_size_for_mode(mode, bpp));
	if (obj == NULL)
		return ERR_PTR(-ENOMEM);

	mode_cmd.width = mode->hdisplay;
	mode_cmd.height = mode->vdisplay;
6762 6763
	mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
								bpp);
6764
	mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
6765 6766 6767 6768 6769 6770 6771 6772 6773 6774 6775 6776 6777 6778 6779 6780 6781 6782 6783 6784

	return intel_framebuffer_create(dev, &mode_cmd, obj);
}

static struct drm_framebuffer *
mode_fits_in_fbdev(struct drm_device *dev,
		   struct drm_display_mode *mode)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	struct drm_framebuffer *fb;

	if (dev_priv->fbdev == NULL)
		return NULL;

	obj = dev_priv->fbdev->ifb.obj;
	if (obj == NULL)
		return NULL;

	fb = &dev_priv->fbdev->ifb.base;
6785 6786
	if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
							       fb->bits_per_pixel))
6787 6788
		return NULL;

6789
	if (obj->base.size < mode->vdisplay * fb->pitches[0])
6790 6791 6792 6793 6794
		return NULL;

	return fb;
}

6795
bool intel_get_load_detect_pipe(struct drm_connector *connector,
6796
				struct drm_display_mode *mode,
6797
				struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
6798 6799
{
	struct intel_crtc *intel_crtc;
6800 6801
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
J
Jesse Barnes 已提交
6802
	struct drm_crtc *possible_crtc;
6803
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
6804 6805
	struct drm_crtc *crtc = NULL;
	struct drm_device *dev = encoder->dev;
6806
	struct drm_framebuffer *fb;
J
Jesse Barnes 已提交
6807 6808
	int i = -1;

6809 6810 6811 6812
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

J
Jesse Barnes 已提交
6813 6814
	/*
	 * Algorithm gets a little messy:
6815
	 *
J
Jesse Barnes 已提交
6816 6817
	 *   - if the connector already has an assigned crtc, use it (but make
	 *     sure it's on first)
6818
	 *
J
Jesse Barnes 已提交
6819 6820 6821 6822 6823 6824 6825
	 *   - try to find the first unused crtc that can drive this connector,
	 *     and use that if we find one
	 */

	/* See if we already have a CRTC for this connector */
	if (encoder->crtc) {
		crtc = encoder->crtc;
6826

6827 6828
		mutex_lock(&crtc->mutex);

6829
		old->dpms_mode = connector->dpms;
6830 6831 6832
		old->load_detect_temp = false;

		/* Make sure the crtc and connector are running */
6833 6834
		if (connector->dpms != DRM_MODE_DPMS_ON)
			connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
6835

6836
		return true;
J
Jesse Barnes 已提交
6837 6838 6839 6840 6841 6842 6843 6844 6845 6846 6847 6848 6849 6850 6851 6852 6853
	}

	/* Find an unused one (if possible) */
	list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
		i++;
		if (!(encoder->possible_crtcs & (1 << i)))
			continue;
		if (!possible_crtc->enabled) {
			crtc = possible_crtc;
			break;
		}
	}

	/*
	 * If we didn't find an unused CRTC, don't use any.
	 */
	if (!crtc) {
6854 6855
		DRM_DEBUG_KMS("no pipe available for load-detect\n");
		return false;
J
Jesse Barnes 已提交
6856 6857
	}

6858
	mutex_lock(&crtc->mutex);
6859 6860
	intel_encoder->new_crtc = to_intel_crtc(crtc);
	to_intel_connector(connector)->new_encoder = intel_encoder;
J
Jesse Barnes 已提交
6861 6862

	intel_crtc = to_intel_crtc(crtc);
6863
	old->dpms_mode = connector->dpms;
6864
	old->load_detect_temp = true;
6865
	old->release_fb = NULL;
J
Jesse Barnes 已提交
6866

6867 6868
	if (!mode)
		mode = &load_detect_mode;
J
Jesse Barnes 已提交
6869

6870 6871 6872 6873 6874 6875 6876
	/* We need a framebuffer large enough to accommodate all accesses
	 * that the plane may generate whilst we perform load detection.
	 * We can not rely on the fbcon either being present (we get called
	 * during its initialisation to detect all boot displays, or it may
	 * not even exist) or that it is large enough to satisfy the
	 * requested mode.
	 */
6877 6878
	fb = mode_fits_in_fbdev(dev, mode);
	if (fb == NULL) {
6879
		DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
6880 6881
		fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
		old->release_fb = fb;
6882 6883
	} else
		DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
6884
	if (IS_ERR(fb)) {
6885
		DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
6886
		mutex_unlock(&crtc->mutex);
6887
		return false;
J
Jesse Barnes 已提交
6888 6889
	}

6890
	if (intel_set_mode(crtc, mode, 0, 0, fb)) {
6891
		DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
6892 6893
		if (old->release_fb)
			old->release_fb->funcs->destroy(old->release_fb);
6894
		mutex_unlock(&crtc->mutex);
6895
		return false;
J
Jesse Barnes 已提交
6896
	}
6897

J
Jesse Barnes 已提交
6898
	/* let the connector get through one full cycle before testing */
6899
	intel_wait_for_vblank(dev, intel_crtc->pipe);
6900
	return true;
J
Jesse Barnes 已提交
6901 6902
}

6903
void intel_release_load_detect_pipe(struct drm_connector *connector,
6904
				    struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
6905
{
6906 6907
	struct intel_encoder *intel_encoder =
		intel_attached_encoder(connector);
6908
	struct drm_encoder *encoder = &intel_encoder->base;
6909
	struct drm_crtc *crtc = encoder->crtc;
J
Jesse Barnes 已提交
6910

6911 6912 6913 6914
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

6915
	if (old->load_detect_temp) {
6916 6917 6918
		to_intel_connector(connector)->new_encoder = NULL;
		intel_encoder->new_crtc = NULL;
		intel_set_mode(crtc, NULL, 0, 0, NULL);
6919

6920 6921 6922 6923
		if (old->release_fb) {
			drm_framebuffer_unregister_private(old->release_fb);
			drm_framebuffer_unreference(old->release_fb);
		}
6924

6925
		mutex_unlock(&crtc->mutex);
6926
		return;
J
Jesse Barnes 已提交
6927 6928
	}

6929
	/* Switch crtc and encoder back off if necessary */
6930 6931
	if (old->dpms_mode != DRM_MODE_DPMS_ON)
		connector->funcs->dpms(connector, old->dpms_mode);
6932 6933

	mutex_unlock(&crtc->mutex);
J
Jesse Barnes 已提交
6934 6935 6936 6937 6938 6939 6940 6941
}

/* Returns the clock of the currently programmed mode of the given pipe. */
static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
6942
	u32 dpll = I915_READ(DPLL(pipe));
J
Jesse Barnes 已提交
6943 6944 6945 6946
	u32 fp;
	intel_clock_t clock;

	if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
6947
		fp = I915_READ(FP0(pipe));
J
Jesse Barnes 已提交
6948
	else
6949
		fp = I915_READ(FP1(pipe));
J
Jesse Barnes 已提交
6950 6951

	clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
6952 6953 6954
	if (IS_PINEVIEW(dev)) {
		clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
		clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
6955 6956 6957 6958 6959
	} else {
		clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
		clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
	}

6960
	if (!IS_GEN2(dev)) {
6961 6962 6963
		if (IS_PINEVIEW(dev))
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
				DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
6964 6965
		else
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
J
Jesse Barnes 已提交
6966 6967 6968 6969 6970 6971 6972 6973 6974 6975 6976 6977
			       DPLL_FPA01_P1_POST_DIV_SHIFT);

		switch (dpll & DPLL_MODE_MASK) {
		case DPLLB_MODE_DAC_SERIAL:
			clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
				5 : 10;
			break;
		case DPLLB_MODE_LVDS:
			clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
				7 : 14;
			break;
		default:
6978
			DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
J
Jesse Barnes 已提交
6979 6980 6981 6982
				  "mode\n", (int)(dpll & DPLL_MODE_MASK));
			return 0;
		}

6983 6984 6985 6986
		if (IS_PINEVIEW(dev))
			pineview_clock(96000, &clock);
		else
			i9xx_clock(96000, &clock);
J
Jesse Barnes 已提交
6987 6988 6989 6990 6991 6992 6993 6994 6995 6996 6997
	} else {
		bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);

		if (is_lvds) {
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
				       DPLL_FPA01_P1_POST_DIV_SHIFT);
			clock.p2 = 14;

			if ((dpll & PLL_REF_INPUT_MASK) ==
			    PLLB_REF_INPUT_SPREADSPECTRUMIN) {
				/* XXX: might not be 66MHz */
6998
				i9xx_clock(66000, &clock);
J
Jesse Barnes 已提交
6999
			} else
7000
				i9xx_clock(48000, &clock);
J
Jesse Barnes 已提交
7001 7002 7003 7004 7005 7006 7007 7008 7009 7010 7011 7012
		} else {
			if (dpll & PLL_P1_DIVIDE_BY_TWO)
				clock.p1 = 2;
			else {
				clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
					    DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
			}
			if (dpll & PLL_P2_DIVIDE_BY_4)
				clock.p2 = 4;
			else
				clock.p2 = 2;

7013
			i9xx_clock(48000, &clock);
J
Jesse Barnes 已提交
7014 7015 7016 7017 7018 7019 7020 7021 7022 7023 7024 7025 7026 7027 7028
		}
	}

	/* XXX: It would be nice to validate the clocks, but we can't reuse
	 * i830PllIsValid() because it relies on the xf86_config connector
	 * configuration being accurate, which it isn't necessarily.
	 */

	return clock.dot;
}

/** Returns the currently programmed mode of the given pipe. */
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc)
{
7029
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
7030
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7031
	enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
J
Jesse Barnes 已提交
7032
	struct drm_display_mode *mode;
7033 7034 7035 7036
	int htot = I915_READ(HTOTAL(cpu_transcoder));
	int hsync = I915_READ(HSYNC(cpu_transcoder));
	int vtot = I915_READ(VTOTAL(cpu_transcoder));
	int vsync = I915_READ(VSYNC(cpu_transcoder));
J
Jesse Barnes 已提交
7037 7038 7039 7040 7041 7042 7043 7044 7045 7046 7047 7048 7049 7050 7051 7052 7053 7054 7055 7056

	mode = kzalloc(sizeof(*mode), GFP_KERNEL);
	if (!mode)
		return NULL;

	mode->clock = intel_crtc_clock_get(dev, crtc);
	mode->hdisplay = (htot & 0xffff) + 1;
	mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
	mode->hsync_start = (hsync & 0xffff) + 1;
	mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
	mode->vdisplay = (vtot & 0xffff) + 1;
	mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
	mode->vsync_start = (vsync & 0xffff) + 1;
	mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;

	drm_mode_set_name(mode);

	return mode;
}

7057
static void intel_increase_pllclock(struct drm_crtc *crtc)
7058 7059 7060 7061 7062
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
7063 7064
	int dpll_reg = DPLL(pipe);
	int dpll;
7065

7066
	if (HAS_PCH_SPLIT(dev))
7067 7068 7069 7070 7071
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

7072
	dpll = I915_READ(dpll_reg);
7073
	if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
7074
		DRM_DEBUG_DRIVER("upclocking LVDS\n");
7075

7076
		assert_panel_unlocked(dev_priv, pipe);
7077 7078 7079

		dpll &= ~DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
7080
		intel_wait_for_vblank(dev, pipe);
7081

7082 7083
		dpll = I915_READ(dpll_reg);
		if (dpll & DISPLAY_RATE_SELECT_FPA1)
7084
			DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
7085 7086 7087 7088 7089 7090 7091 7092 7093
	}
}

static void intel_decrease_pllclock(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

7094
	if (HAS_PCH_SPLIT(dev))
7095 7096 7097 7098 7099 7100 7101 7102 7103 7104
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

	/*
	 * Since this is called by a timer, we should never get here in
	 * the manual case.
	 */
	if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
7105 7106 7107
		int pipe = intel_crtc->pipe;
		int dpll_reg = DPLL(pipe);
		int dpll;
7108

7109
		DRM_DEBUG_DRIVER("downclocking LVDS\n");
7110

7111
		assert_panel_unlocked(dev_priv, pipe);
7112

7113
		dpll = I915_READ(dpll_reg);
7114 7115
		dpll |= DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
7116
		intel_wait_for_vblank(dev, pipe);
7117 7118
		dpll = I915_READ(dpll_reg);
		if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
7119
			DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
7120 7121 7122 7123
	}

}

7124 7125 7126 7127 7128 7129
void intel_mark_busy(struct drm_device *dev)
{
	i915_update_gfx_val(dev->dev_private);
}

void intel_mark_idle(struct drm_device *dev)
7130 7131 7132 7133 7134 7135 7136 7137 7138 7139
{
	struct drm_crtc *crtc;

	if (!i915_powersave)
		return;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

7140
		intel_decrease_pllclock(crtc);
7141 7142 7143
	}
}

7144 7145
void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
			struct intel_ring_buffer *ring)
7146
{
7147 7148
	struct drm_device *dev = obj->base.dev;
	struct drm_crtc *crtc;
7149

7150
	if (!i915_powersave)
7151 7152
		return;

7153 7154 7155 7156
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

7157 7158 7159 7160 7161 7162
		if (to_intel_framebuffer(crtc->fb)->obj != obj)
			continue;

		intel_increase_pllclock(crtc);
		if (ring && intel_fbc_enabled(dev))
			ring->fbc_dirty = true;
7163 7164 7165
	}
}

J
Jesse Barnes 已提交
7166 7167 7168
static void intel_crtc_destroy(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7169 7170 7171 7172 7173 7174 7175 7176 7177 7178 7179 7180 7181
	struct drm_device *dev = crtc->dev;
	struct intel_unpin_work *work;
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (work) {
		cancel_work_sync(&work->work);
		kfree(work);
	}
J
Jesse Barnes 已提交
7182

7183 7184
	intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);

J
Jesse Barnes 已提交
7185
	drm_crtc_cleanup(crtc);
7186

J
Jesse Barnes 已提交
7187 7188 7189
	kfree(intel_crtc);
}

7190 7191 7192 7193
static void intel_unpin_work_fn(struct work_struct *__work)
{
	struct intel_unpin_work *work =
		container_of(__work, struct intel_unpin_work, work);
7194
	struct drm_device *dev = work->crtc->dev;
7195

7196
	mutex_lock(&dev->struct_mutex);
7197
	intel_unpin_fb_obj(work->old_fb_obj);
7198 7199
	drm_gem_object_unreference(&work->pending_flip_obj->base);
	drm_gem_object_unreference(&work->old_fb_obj->base);
7200

7201 7202 7203 7204 7205 7206
	intel_update_fbc(dev);
	mutex_unlock(&dev->struct_mutex);

	BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
	atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);

7207 7208 7209
	kfree(work);
}

7210
static void do_intel_finish_page_flip(struct drm_device *dev,
7211
				      struct drm_crtc *crtc)
7212 7213 7214 7215 7216 7217 7218 7219 7220 7221 7222 7223
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
	unsigned long flags;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
7224 7225 7226 7227 7228

	/* Ensure we don't miss a work->pending update ... */
	smp_rmb();

	if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
7229 7230 7231 7232
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

7233 7234 7235
	/* and that the unpin work is consistent wrt ->pending. */
	smp_rmb();

7236 7237
	intel_crtc->unpin_work = NULL;

7238 7239
	if (work->event)
		drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
7240

7241 7242
	drm_vblank_put(dev, intel_crtc->pipe);

7243 7244
	spin_unlock_irqrestore(&dev->event_lock, flags);

7245
	wake_up_all(&dev_priv->pending_flip_queue);
7246 7247

	queue_work(dev_priv->wq, &work->work);
7248 7249

	trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
7250 7251
}

7252 7253 7254 7255 7256
void intel_finish_page_flip(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];

7257
	do_intel_finish_page_flip(dev, crtc);
7258 7259 7260 7261 7262 7263 7264
}

void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];

7265
	do_intel_finish_page_flip(dev, crtc);
7266 7267
}

7268 7269 7270 7271 7272 7273 7274
void intel_prepare_page_flip(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
	unsigned long flags;

7275 7276 7277 7278
	/* NB: An MMIO update of the plane base pointer will also
	 * generate a page-flip completion irq, i.e. every modeset
	 * is also accompanied by a spurious intel_prepare_page_flip().
	 */
7279
	spin_lock_irqsave(&dev->event_lock, flags);
7280 7281
	if (intel_crtc->unpin_work)
		atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
7282 7283 7284
	spin_unlock_irqrestore(&dev->event_lock, flags);
}

7285 7286 7287 7288 7289 7290 7291 7292 7293
inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
{
	/* Ensure that the work item is consistent when activating it ... */
	smp_wmb();
	atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
	/* and that it is marked active as soon as the irq could fire. */
	smp_wmb();
}

7294 7295 7296 7297 7298 7299 7300 7301
static int intel_gen2_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
7302
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7303 7304
	int ret;

7305
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7306
	if (ret)
7307
		goto err;
7308

7309
	ret = intel_ring_begin(ring, 6);
7310
	if (ret)
7311
		goto err_unpin;
7312 7313 7314 7315 7316 7317 7318 7319

	/* Can't queue multiple flips, so wait for the previous
	 * one to finish before executing the next.
	 */
	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7320 7321 7322 7323 7324
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7325
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7326
	intel_ring_emit(ring, 0); /* aux display base address, unused */
7327 7328

	intel_mark_page_flip_active(intel_crtc);
7329
	intel_ring_advance(ring);
7330 7331 7332 7333 7334
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7335 7336 7337 7338 7339 7340 7341 7342 7343 7344 7345
	return ret;
}

static int intel_gen3_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	u32 flip_mask;
7346
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7347 7348
	int ret;

7349
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7350
	if (ret)
7351
		goto err;
7352

7353
	ret = intel_ring_begin(ring, 6);
7354
	if (ret)
7355
		goto err_unpin;
7356 7357 7358 7359 7360

	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7361 7362 7363 7364 7365
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7366
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7367 7368
	intel_ring_emit(ring, MI_NOOP);

7369
	intel_mark_page_flip_active(intel_crtc);
7370
	intel_ring_advance(ring);
7371 7372 7373 7374 7375
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7376 7377 7378 7379 7380 7381 7382 7383 7384 7385 7386
	return ret;
}

static int intel_gen4_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	uint32_t pf, pipesrc;
7387
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7388 7389
	int ret;

7390
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7391
	if (ret)
7392
		goto err;
7393

7394
	ret = intel_ring_begin(ring, 4);
7395
	if (ret)
7396
		goto err_unpin;
7397 7398 7399 7400 7401

	/* i965+ uses the linear or tiled offsets from the
	 * Display Registers (which do not change across a page-flip)
	 * so we need only reprogram the base address.
	 */
7402 7403 7404
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
7405 7406 7407
	intel_ring_emit(ring,
			(obj->gtt_offset + intel_crtc->dspaddr_offset) |
			obj->tiling_mode);
7408 7409 7410 7411 7412 7413 7414

	/* XXX Enabling the panel-fitter across page-flip is so far
	 * untested on non-native modes, so ignore it for now.
	 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
	 */
	pf = 0;
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7415
	intel_ring_emit(ring, pf | pipesrc);
7416 7417

	intel_mark_page_flip_active(intel_crtc);
7418
	intel_ring_advance(ring);
7419 7420 7421 7422 7423
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7424 7425 7426 7427 7428 7429 7430 7431 7432 7433
	return ret;
}

static int intel_gen6_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7434
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
7435 7436 7437
	uint32_t pf, pipesrc;
	int ret;

7438
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7439
	if (ret)
7440
		goto err;
7441

7442
	ret = intel_ring_begin(ring, 4);
7443
	if (ret)
7444
		goto err_unpin;
7445

7446 7447 7448
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
7449
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7450

7451 7452 7453 7454 7455 7456 7457
	/* Contrary to the suggestions in the documentation,
	 * "Enable Panel Fitter" does not seem to be required when page
	 * flipping with a non-native mode, and worse causes a normal
	 * modeset to fail.
	 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
	 */
	pf = 0;
7458
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7459
	intel_ring_emit(ring, pf | pipesrc);
7460 7461

	intel_mark_page_flip_active(intel_crtc);
7462
	intel_ring_advance(ring);
7463 7464 7465 7466 7467
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7468 7469 7470
	return ret;
}

7471 7472 7473 7474 7475 7476 7477 7478 7479 7480 7481 7482 7483 7484
/*
 * On gen7 we currently use the blit ring because (in early silicon at least)
 * the render ring doesn't give us interrpts for page flip completion, which
 * means clients will hang after the first flip is queued.  Fortunately the
 * blit ring generates interrupts properly, so use it instead.
 */
static int intel_gen7_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
7485
	uint32_t plane_bit = 0;
7486 7487 7488 7489
	int ret;

	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
	if (ret)
7490
		goto err;
7491

7492 7493 7494 7495 7496 7497 7498 7499 7500 7501 7502 7503 7504
	switch(intel_crtc->plane) {
	case PLANE_A:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
		break;
	case PLANE_B:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
		break;
	case PLANE_C:
		plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
		break;
	default:
		WARN_ONCE(1, "unknown plane in flip command\n");
		ret = -ENODEV;
7505
		goto err_unpin;
7506 7507
	}

7508 7509
	ret = intel_ring_begin(ring, 4);
	if (ret)
7510
		goto err_unpin;
7511

7512
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
7513
	intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
7514
	intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
7515
	intel_ring_emit(ring, (MI_NOOP));
7516 7517

	intel_mark_page_flip_active(intel_crtc);
7518
	intel_ring_advance(ring);
7519 7520 7521 7522 7523
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
7524 7525 7526
	return ret;
}

7527 7528 7529 7530 7531 7532 7533 7534
static int intel_default_queue_flip(struct drm_device *dev,
				    struct drm_crtc *crtc,
				    struct drm_framebuffer *fb,
				    struct drm_i915_gem_object *obj)
{
	return -ENODEV;
}

7535 7536 7537 7538 7539 7540
static int intel_crtc_page_flip(struct drm_crtc *crtc,
				struct drm_framebuffer *fb,
				struct drm_pending_vblank_event *event)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
7541 7542
	struct drm_framebuffer *old_fb = crtc->fb;
	struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
7543 7544
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
7545
	unsigned long flags;
7546
	int ret;
7547

7548 7549 7550 7551 7552 7553 7554 7555 7556 7557 7558 7559 7560
	/* Can't change pixel format via MI display flips. */
	if (fb->pixel_format != crtc->fb->pixel_format)
		return -EINVAL;

	/*
	 * TILEOFF/LINOFF registers can't be changed via MI display flips.
	 * Note that pitch changes could also affect these register.
	 */
	if (INTEL_INFO(dev)->gen > 3 &&
	    (fb->offsets[0] != crtc->fb->offsets[0] ||
	     fb->pitches[0] != crtc->fb->pitches[0]))
		return -EINVAL;

7561 7562 7563 7564 7565
	work = kzalloc(sizeof *work, GFP_KERNEL);
	if (work == NULL)
		return -ENOMEM;

	work->event = event;
7566
	work->crtc = crtc;
7567
	work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
7568 7569
	INIT_WORK(&work->work, intel_unpin_work_fn);

7570 7571 7572 7573
	ret = drm_vblank_get(dev, intel_crtc->pipe);
	if (ret)
		goto free_work;

7574 7575 7576 7577 7578
	/* We borrow the event spin lock for protecting unpin_work */
	spin_lock_irqsave(&dev->event_lock, flags);
	if (intel_crtc->unpin_work) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		kfree(work);
7579
		drm_vblank_put(dev, intel_crtc->pipe);
7580 7581

		DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
7582 7583 7584 7585 7586
		return -EBUSY;
	}
	intel_crtc->unpin_work = work;
	spin_unlock_irqrestore(&dev->event_lock, flags);

7587 7588 7589
	if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
		flush_workqueue(dev_priv->wq);

7590 7591 7592
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto cleanup;
7593

7594
	/* Reference the objects for the scheduled work. */
7595 7596
	drm_gem_object_reference(&work->old_fb_obj->base);
	drm_gem_object_reference(&obj->base);
7597 7598

	crtc->fb = fb;
7599

7600 7601
	work->pending_flip_obj = obj;

7602 7603
	work->enable_stall_check = true;

7604
	atomic_inc(&intel_crtc->unpin_work_count);
7605
	intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
7606

7607 7608 7609
	ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
	if (ret)
		goto cleanup_pending;
7610

7611
	intel_disable_fbc(dev);
7612
	intel_mark_fb_busy(obj, NULL);
7613 7614
	mutex_unlock(&dev->struct_mutex);

7615 7616
	trace_i915_flip_request(intel_crtc->plane, obj);

7617
	return 0;
7618

7619
cleanup_pending:
7620
	atomic_dec(&intel_crtc->unpin_work_count);
7621
	crtc->fb = old_fb;
7622 7623
	drm_gem_object_unreference(&work->old_fb_obj->base);
	drm_gem_object_unreference(&obj->base);
7624 7625
	mutex_unlock(&dev->struct_mutex);

7626
cleanup:
7627 7628 7629 7630
	spin_lock_irqsave(&dev->event_lock, flags);
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

7631 7632
	drm_vblank_put(dev, intel_crtc->pipe);
free_work:
7633 7634 7635
	kfree(work);

	return ret;
7636 7637
}

7638 7639 7640 7641 7642
static struct drm_crtc_helper_funcs intel_helper_funcs = {
	.mode_set_base_atomic = intel_pipe_set_base_atomic,
	.load_lut = intel_crtc_load_lut,
};

7643 7644 7645 7646 7647 7648
static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
				  struct drm_crtc *crtc)
{
	struct drm_device *dev;
	struct drm_crtc *tmp;
	int crtc_mask = 1;
7649

7650
	WARN(!crtc, "checking null crtc?\n");
7651

7652
	dev = crtc->dev;
7653

7654 7655 7656 7657 7658
	list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
		if (tmp == crtc)
			break;
		crtc_mask <<= 1;
	}
7659

7660 7661 7662
	if (encoder->possible_crtcs & crtc_mask)
		return true;
	return false;
7663
}
J
Jesse Barnes 已提交
7664

7665 7666 7667 7668 7669 7670 7671
/**
 * intel_modeset_update_staged_output_state
 *
 * Updates the staged output configuration state, e.g. after we've read out the
 * current hw state.
 */
static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7672
{
7673 7674
	struct intel_encoder *encoder;
	struct intel_connector *connector;
7675

7676 7677 7678 7679 7680
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->new_encoder =
			to_intel_encoder(connector->base.encoder);
	}
7681

7682 7683 7684 7685 7686
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->new_crtc =
			to_intel_crtc(encoder->base.crtc);
	}
7687 7688
}

7689 7690 7691 7692 7693 7694 7695 7696 7697
/**
 * intel_modeset_commit_output_state
 *
 * This function copies the stage display pipe configuration to the real one.
 */
static void intel_modeset_commit_output_state(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_connector *connector;
7698

7699 7700 7701 7702
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		connector->base.encoder = &connector->new_encoder->base;
	}
7703

7704 7705 7706 7707 7708 7709
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		encoder->base.crtc = &encoder->new_crtc->base;
	}
}

7710 7711 7712 7713 7714 7715 7716 7717 7718 7719 7720 7721 7722 7723 7724 7725 7726 7727 7728 7729 7730 7731 7732 7733 7734 7735
static void
connected_sink_compute_bpp(struct intel_connector * connector,
			   struct intel_crtc_config *pipe_config)
{
	int bpp = pipe_config->pipe_bpp;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
		connector->base.base.id,
		drm_get_connector_name(&connector->base));

	/* Don't use an invalid EDID bpc value */
	if (connector->base.display_info.bpc &&
	    connector->base.display_info.bpc * 3 < bpp) {
		DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
			      bpp, connector->base.display_info.bpc*3);
		pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
	}

	/* Clamp bpp to 8 on screens without EDID 1.4 */
	if (connector->base.display_info.bpc == 0 && bpp > 24) {
		DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
			      bpp);
		pipe_config->pipe_bpp = 24;
	}
}

7736
static int
7737 7738 7739
compute_baseline_pipe_bpp(struct intel_crtc *crtc,
			  struct drm_framebuffer *fb,
			  struct intel_crtc_config *pipe_config)
7740
{
7741 7742
	struct drm_device *dev = crtc->base.dev;
	struct intel_connector *connector;
7743 7744
	int bpp;

7745 7746
	switch (fb->pixel_format) {
	case DRM_FORMAT_C8:
7747 7748
		bpp = 8*3; /* since we go through a colormap */
		break;
7749 7750 7751 7752 7753 7754
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen > 3))
			return -EINVAL;
	case DRM_FORMAT_RGB565:
7755 7756
		bpp = 6*3; /* min is 18bpp */
		break;
7757 7758 7759 7760 7761 7762 7763
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen < 4))
			return -EINVAL;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
7764 7765
		bpp = 8*3;
		break;
7766 7767 7768 7769 7770 7771
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
		/* checked in intel_framebuffer_init already */
		if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7772
			return -EINVAL;
7773 7774
		bpp = 10*3;
		break;
7775
	/* TODO: gen4+ supports 16 bpc floating point, too. */
7776 7777 7778 7779 7780 7781 7782 7783 7784
	default:
		DRM_DEBUG_KMS("unsupported depth\n");
		return -EINVAL;
	}

	pipe_config->pipe_bpp = bpp;

	/* Clamp display bpp to EDID value */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
7785
			    base.head) {
7786 7787
		if (!connector->new_encoder ||
		    connector->new_encoder->new_crtc != crtc)
7788 7789
			continue;

7790
		connected_sink_compute_bpp(connector, pipe_config);
7791 7792 7793 7794 7795
	}

	return bpp;
}

7796 7797 7798 7799 7800 7801 7802 7803 7804 7805 7806 7807 7808 7809 7810 7811 7812 7813 7814 7815 7816 7817 7818 7819 7820 7821 7822
static void intel_dump_pipe_config(struct intel_crtc *crtc,
				   struct intel_crtc_config *pipe_config,
				   const char *context)
{
	DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
		      context, pipe_name(crtc->pipe));

	DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
	DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
		      pipe_config->pipe_bpp, pipe_config->dither);
	DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
		      pipe_config->has_pch_encoder,
		      pipe_config->fdi_lanes,
		      pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
		      pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
		      pipe_config->fdi_m_n.tu);
	DRM_DEBUG_KMS("requested mode:\n");
	drm_mode_debug_printmodeline(&pipe_config->requested_mode);
	DRM_DEBUG_KMS("adjusted mode:\n");
	drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
	DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
		      pipe_config->gmch_pfit.control,
		      pipe_config->gmch_pfit.pgm_ratios,
		      pipe_config->gmch_pfit.lvds_border_bits);
	DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
		      pipe_config->pch_pfit.pos,
		      pipe_config->pch_pfit.size);
P
Paulo Zanoni 已提交
7823
	DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
7824 7825
}

7826 7827 7828 7829 7830 7831 7832 7833 7834 7835 7836 7837 7838 7839 7840 7841 7842 7843 7844
static bool check_encoder_cloning(struct drm_crtc *crtc)
{
	int num_encoders = 0;
	bool uncloneable_encoders = false;
	struct intel_encoder *encoder;

	list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
			    base.head) {
		if (&encoder->new_crtc->base != crtc)
			continue;

		num_encoders++;
		if (!encoder->cloneable)
			uncloneable_encoders = true;
	}

	return !(num_encoders > 1 && uncloneable_encoders);
}

7845 7846
static struct intel_crtc_config *
intel_modeset_pipe_config(struct drm_crtc *crtc,
7847
			  struct drm_framebuffer *fb,
7848
			  struct drm_display_mode *mode)
7849
{
7850 7851 7852
	struct drm_device *dev = crtc->dev;
	struct drm_encoder_helper_funcs *encoder_funcs;
	struct intel_encoder *encoder;
7853
	struct intel_crtc_config *pipe_config;
7854 7855
	int plane_bpp, ret = -EINVAL;
	bool retry = true;
7856

7857 7858 7859 7860 7861
	if (!check_encoder_cloning(crtc)) {
		DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
		return ERR_PTR(-EINVAL);
	}

7862 7863
	pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
	if (!pipe_config)
7864 7865
		return ERR_PTR(-ENOMEM);

7866 7867
	drm_mode_copy(&pipe_config->adjusted_mode, mode);
	drm_mode_copy(&pipe_config->requested_mode, mode);
7868
	pipe_config->cpu_transcoder = to_intel_crtc(crtc)->pipe;
7869

7870 7871 7872 7873 7874 7875
	/* Compute a starting value for pipe_config->pipe_bpp taking the source
	 * plane pixel format and any sink constraints into account. Returns the
	 * source plane bpp so that dithering can be selected on mismatches
	 * after encoders and crtc also have had their say. */
	plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
					      fb, pipe_config);
7876 7877 7878
	if (plane_bpp < 0)
		goto fail;

7879
encoder_retry:
7880
	/* Ensure the port clock defaults are reset when retrying. */
7881
	pipe_config->port_clock = 0;
7882
	pipe_config->pixel_multiplier = 1;
7883

7884 7885 7886
	/* Pass our mode to the connectors and the CRTC to give them a chance to
	 * adjust it according to limitations or connector properties, and also
	 * a chance to reject the mode entirely.
7887
	 */
7888 7889
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
7890

7891 7892
		if (&encoder->new_crtc->base != crtc)
			continue;
7893 7894 7895 7896 7897 7898 7899 7900 7901 7902

		if (encoder->compute_config) {
			if (!(encoder->compute_config(encoder, pipe_config))) {
				DRM_DEBUG_KMS("Encoder config failure\n");
				goto fail;
			}

			continue;
		}

7903
		encoder_funcs = encoder->base.helper_private;
7904 7905 7906
		if (!(encoder_funcs->mode_fixup(&encoder->base,
						&pipe_config->requested_mode,
						&pipe_config->adjusted_mode))) {
7907 7908 7909
			DRM_DEBUG_KMS("Encoder fixup failed\n");
			goto fail;
		}
7910
	}
7911

7912 7913 7914 7915 7916
	/* Set default port clock if not overwritten by the encoder. Needs to be
	 * done afterwards in case the encoder adjusts the mode. */
	if (!pipe_config->port_clock)
		pipe_config->port_clock = pipe_config->adjusted_mode.clock;

7917
	ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
7918
	if (ret < 0) {
7919 7920
		DRM_DEBUG_KMS("CRTC fixup failed\n");
		goto fail;
7921
	}
7922 7923 7924 7925 7926 7927 7928 7929 7930 7931 7932 7933

	if (ret == RETRY) {
		if (WARN(!retry, "loop in pipe configuration computation\n")) {
			ret = -EINVAL;
			goto fail;
		}

		DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
		retry = false;
		goto encoder_retry;
	}

7934 7935 7936 7937
	pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
	DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
		      plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);

7938
	return pipe_config;
7939
fail:
7940
	kfree(pipe_config);
7941
	return ERR_PTR(ret);
7942
}
7943

7944 7945 7946 7947 7948
/* Computes which crtcs are affected and sets the relevant bits in the mask. For
 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
static void
intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
			     unsigned *prepare_pipes, unsigned *disable_pipes)
J
Jesse Barnes 已提交
7949 7950
{
	struct intel_crtc *intel_crtc;
7951 7952 7953 7954
	struct drm_device *dev = crtc->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct drm_crtc *tmp_crtc;
J
Jesse Barnes 已提交
7955

7956
	*disable_pipes = *modeset_pipes = *prepare_pipes = 0;
J
Jesse Barnes 已提交
7957

7958 7959 7960 7961 7962 7963 7964 7965
	/* Check which crtcs have changed outputs connected to them, these need
	 * to be part of the prepare_pipes mask. We don't (yet) support global
	 * modeset across multiple crtcs, so modeset_pipes will only have one
	 * bit set at most. */
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->base.encoder == &connector->new_encoder->base)
			continue;
J
Jesse Barnes 已提交
7966

7967 7968 7969 7970 7971 7972 7973 7974 7975
		if (connector->base.encoder) {
			tmp_crtc = connector->base.encoder->crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (connector->new_encoder)
			*prepare_pipes |=
				1 << connector->new_encoder->new_crtc->pipe;
J
Jesse Barnes 已提交
7976 7977
	}

7978 7979 7980 7981 7982 7983 7984 7985 7986 7987 7988 7989 7990
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (encoder->base.crtc == &encoder->new_crtc->base)
			continue;

		if (encoder->base.crtc) {
			tmp_crtc = encoder->base.crtc;

			*prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
		}

		if (encoder->new_crtc)
			*prepare_pipes |= 1 << encoder->new_crtc->pipe;
7991 7992
	}

7993 7994 7995 7996
	/* Check for any pipes that will be fully disabled ... */
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool used = false;
J
Jesse Barnes 已提交
7997

7998 7999 8000
		/* Don't try to disable disabled crtcs. */
		if (!intel_crtc->base.enabled)
			continue;
8001

8002 8003 8004 8005 8006 8007 8008 8009
		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->new_crtc == intel_crtc)
				used = true;
		}

		if (!used)
			*disable_pipes |= 1 << intel_crtc->pipe;
8010 8011
	}

8012 8013 8014 8015 8016 8017

	/* set_mode is also used to update properties on life display pipes. */
	intel_crtc = to_intel_crtc(crtc);
	if (crtc->enabled)
		*prepare_pipes |= 1 << intel_crtc->pipe;

8018 8019 8020 8021 8022
	/*
	 * For simplicity do a full modeset on any pipe where the output routing
	 * changed. We could be more clever, but that would require us to be
	 * more careful with calling the relevant encoder->mode_set functions.
	 */
8023 8024 8025 8026 8027 8028
	if (*prepare_pipes)
		*modeset_pipes = *prepare_pipes;

	/* ... and mask these out. */
	*modeset_pipes &= ~(*disable_pipes);
	*prepare_pipes &= ~(*disable_pipes);
8029 8030 8031 8032 8033 8034 8035 8036

	/*
	 * HACK: We don't (yet) fully support global modesets. intel_set_config
	 * obies this rule, but the modeset restore mode of
	 * intel_modeset_setup_hw_state does not.
	 */
	*modeset_pipes &= 1 << intel_crtc->pipe;
	*prepare_pipes &= 1 << intel_crtc->pipe;
8037 8038 8039

	DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
		      *modeset_pipes, *prepare_pipes, *disable_pipes);
8040
}
J
Jesse Barnes 已提交
8041

8042
static bool intel_crtc_in_use(struct drm_crtc *crtc)
8043
{
8044
	struct drm_encoder *encoder;
8045 8046
	struct drm_device *dev = crtc->dev;

8047 8048 8049 8050 8051 8052 8053 8054 8055 8056 8057 8058 8059 8060 8061 8062 8063 8064 8065 8066 8067 8068 8069 8070 8071 8072 8073 8074 8075 8076 8077 8078 8079 8080 8081 8082 8083 8084 8085 8086
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
		if (encoder->crtc == crtc)
			return true;

	return false;
}

static void
intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
{
	struct intel_encoder *intel_encoder;
	struct intel_crtc *intel_crtc;
	struct drm_connector *connector;

	list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (!intel_encoder->base.crtc)
			continue;

		intel_crtc = to_intel_crtc(intel_encoder->base.crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe))
			intel_encoder->connectors_active = false;
	}

	intel_modeset_commit_output_state(dev);

	/* Update computed state. */
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
			    base.head) {
		intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		if (!connector->encoder || !connector->encoder->crtc)
			continue;

		intel_crtc = to_intel_crtc(connector->encoder->crtc);

		if (prepare_pipes & (1 << intel_crtc->pipe)) {
8087 8088 8089
			struct drm_property *dpms_property =
				dev->mode_config.dpms_property;

8090
			connector->dpms = DRM_MODE_DPMS_ON;
8091
			drm_object_property_set_value(&connector->base,
8092 8093
							 dpms_property,
							 DRM_MODE_DPMS_ON);
8094 8095 8096 8097 8098 8099 8100 8101

			intel_encoder = to_intel_encoder(connector->encoder);
			intel_encoder->connectors_active = true;
		}
	}

}

8102 8103 8104 8105
#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
	list_for_each_entry((intel_crtc), \
			    &(dev)->mode_config.crtc_list, \
			    base.head) \
8106
		if (mask & (1 <<(intel_crtc)->pipe))
8107

8108
static bool
8109 8110
intel_pipe_config_compare(struct drm_device *dev,
			  struct intel_crtc_config *current_config,
8111 8112
			  struct intel_crtc_config *pipe_config)
{
8113 8114 8115 8116 8117 8118 8119
#define PIPE_CONF_CHECK_I(name)	\
	if (current_config->name != pipe_config->name) { \
		DRM_ERROR("mismatch in " #name " " \
			  "(expected %i, found %i)\n", \
			  current_config->name, \
			  pipe_config->name); \
		return false; \
8120 8121
	}

8122 8123 8124 8125 8126 8127 8128 8129 8130
#define PIPE_CONF_CHECK_FLAGS(name, mask)	\
	if ((current_config->name ^ pipe_config->name) & (mask)) { \
		DRM_ERROR("mismatch in " #name " " \
			  "(expected %i, found %i)\n", \
			  current_config->name & (mask), \
			  pipe_config->name & (mask)); \
		return false; \
	}

8131 8132 8133
#define PIPE_CONF_QUIRK(quirk)	\
	((current_config->quirks | pipe_config->quirks) & (quirk))

8134 8135
	PIPE_CONF_CHECK_I(cpu_transcoder);

8136 8137
	PIPE_CONF_CHECK_I(has_pch_encoder);
	PIPE_CONF_CHECK_I(fdi_lanes);
8138 8139 8140 8141 8142
	PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
	PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
	PIPE_CONF_CHECK_I(fdi_m_n.link_m);
	PIPE_CONF_CHECK_I(fdi_m_n.link_n);
	PIPE_CONF_CHECK_I(fdi_m_n.tu);
8143

8144 8145 8146 8147 8148 8149 8150 8151 8152 8153 8154 8155 8156 8157
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);

	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
	PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);

8158 8159 8160
	if (!HAS_PCH_SPLIT(dev))
		PIPE_CONF_CHECK_I(pixel_multiplier);

8161 8162 8163
	PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
			      DRM_MODE_FLAG_INTERLACE);

8164 8165 8166 8167 8168 8169 8170 8171 8172 8173
	if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_PHSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_NHSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_PVSYNC);
		PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
				      DRM_MODE_FLAG_NVSYNC);
	}
8174

8175 8176 8177
	PIPE_CONF_CHECK_I(requested_mode.hdisplay);
	PIPE_CONF_CHECK_I(requested_mode.vdisplay);

8178 8179 8180 8181 8182 8183 8184 8185
	PIPE_CONF_CHECK_I(gmch_pfit.control);
	/* pfit ratios are autocomputed by the hw on gen4+ */
	if (INTEL_INFO(dev)->gen < 4)
		PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
	PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
	PIPE_CONF_CHECK_I(pch_pfit.pos);
	PIPE_CONF_CHECK_I(pch_pfit.size);

P
Paulo Zanoni 已提交
8186 8187
	PIPE_CONF_CHECK_I(ips_enabled);

8188
#undef PIPE_CONF_CHECK_I
8189
#undef PIPE_CONF_CHECK_FLAGS
8190
#undef PIPE_CONF_QUIRK
8191

8192 8193 8194
	return true;
}

8195
void
8196 8197
intel_modeset_check_state(struct drm_device *dev)
{
8198
	drm_i915_private_t *dev_priv = dev->dev_private;
8199 8200 8201
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
8202
	struct intel_crtc_config pipe_config;
8203 8204 8205 8206 8207 8208 8209 8210 8211 8212 8213 8214 8215 8216 8217 8218 8219 8220 8221 8222 8223 8224 8225 8226 8227 8228 8229 8230 8231 8232 8233 8234 8235 8236 8237 8238 8239 8240 8241 8242 8243 8244 8245 8246 8247 8248 8249 8250 8251 8252 8253 8254 8255 8256 8257 8258 8259 8260 8261 8262 8263 8264 8265 8266 8267 8268 8269

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* This also checks the encoder/connector hw state with the
		 * ->get_hw_state callbacks. */
		intel_connector_check_state(connector);

		WARN(&connector->new_encoder->base != connector->base.encoder,
		     "connector's staged encoder doesn't match current encoder\n");
	}

	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		bool enabled = false;
		bool active = false;
		enum pipe pipe, tracked_pipe;

		DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		WARN(&encoder->new_crtc->base != encoder->base.crtc,
		     "encoder's stage crtc doesn't match current crtc\n");
		WARN(encoder->connectors_active && !encoder->base.crtc,
		     "encoder's active_connectors set, but no crtc\n");

		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->base.encoder != &encoder->base)
				continue;
			enabled = true;
			if (connector->base.dpms != DRM_MODE_DPMS_OFF)
				active = true;
		}
		WARN(!!encoder->base.crtc != enabled,
		     "encoder's enabled state mismatch "
		     "(expected %i, found %i)\n",
		     !!encoder->base.crtc, enabled);
		WARN(active && !encoder->base.crtc,
		     "active encoder with no crtc\n");

		WARN(encoder->connectors_active != active,
		     "encoder's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, encoder->connectors_active);

		active = encoder->get_hw_state(encoder, &pipe);
		WARN(active != encoder->connectors_active,
		     "encoder's hw state doesn't match sw tracking "
		     "(expected %i, found %i)\n",
		     encoder->connectors_active, active);

		if (!encoder->base.crtc)
			continue;

		tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
		WARN(active && pipe != tracked_pipe,
		     "active encoder's pipe doesn't match"
		     "(expected %i, found %i)\n",
		     tracked_pipe, pipe);

	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
		bool enabled = false;
		bool active = false;

8270 8271
		memset(&pipe_config, 0, sizeof(pipe_config));

8272 8273 8274 8275 8276 8277 8278 8279 8280 8281 8282 8283 8284 8285
		DRM_DEBUG_KMS("[CRTC:%d]\n",
			      crtc->base.base.id);

		WARN(crtc->active && !crtc->base.enabled,
		     "active crtc, but not enabled in sw tracking\n");

		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->base.crtc != &crtc->base)
				continue;
			enabled = true;
			if (encoder->connectors_active)
				active = true;
		}
8286

8287 8288 8289 8290 8291 8292 8293
		WARN(active != crtc->active,
		     "crtc's computed active state doesn't match tracked active state "
		     "(expected %i, found %i)\n", active, crtc->active);
		WARN(enabled != crtc->base.enabled,
		     "crtc's computed enabled state doesn't match tracked enabled state "
		     "(expected %i, found %i)\n", enabled, crtc->base.enabled);

8294 8295
		active = dev_priv->display.get_pipe_config(crtc,
							   &pipe_config);
8296 8297 8298 8299 8300 8301 8302 8303
		list_for_each_entry(encoder, &dev->mode_config.encoder_list,
				    base.head) {
			if (encoder->base.crtc != &crtc->base)
				continue;
			if (encoder->get_config)
				encoder->get_config(encoder, &pipe_config);
		}

8304 8305 8306 8307
		WARN(crtc->active != active,
		     "crtc active state doesn't match with hw state "
		     "(expected %i, found %i)\n", crtc->active, active);

8308 8309 8310 8311 8312 8313 8314 8315
		if (active &&
		    !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
			WARN(1, "pipe state doesn't match!\n");
			intel_dump_pipe_config(crtc, &pipe_config,
					       "[hw state]");
			intel_dump_pipe_config(crtc, &crtc->config,
					       "[sw state]");
		}
8316 8317 8318
	}
}

8319 8320 8321
static int __intel_set_mode(struct drm_crtc *crtc,
			    struct drm_display_mode *mode,
			    int x, int y, struct drm_framebuffer *fb)
8322 8323
{
	struct drm_device *dev = crtc->dev;
8324
	drm_i915_private_t *dev_priv = dev->dev_private;
8325 8326
	struct drm_display_mode *saved_mode, *saved_hwmode;
	struct intel_crtc_config *pipe_config = NULL;
8327 8328
	struct intel_crtc *intel_crtc;
	unsigned disable_pipes, prepare_pipes, modeset_pipes;
8329
	int ret = 0;
8330

8331
	saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
8332 8333
	if (!saved_mode)
		return -ENOMEM;
8334
	saved_hwmode = saved_mode + 1;
8335

8336
	intel_modeset_affected_pipes(crtc, &modeset_pipes,
8337 8338
				     &prepare_pipes, &disable_pipes);

8339 8340
	*saved_hwmode = crtc->hwmode;
	*saved_mode = crtc->mode;
8341

8342 8343 8344 8345 8346 8347
	/* Hack: Because we don't (yet) support global modeset on multiple
	 * crtcs, we don't keep track of the new mode for more than one crtc.
	 * Hence simply check whether any bit is set in modeset_pipes in all the
	 * pieces of code that are not yet converted to deal with mutliple crtcs
	 * changing their mode at the same time. */
	if (modeset_pipes) {
8348
		pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
8349 8350 8351 8352
		if (IS_ERR(pipe_config)) {
			ret = PTR_ERR(pipe_config);
			pipe_config = NULL;

8353
			goto out;
8354
		}
8355 8356
		intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
				       "[modeset]");
8357
	}
8358

8359 8360 8361
	for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
		intel_crtc_disable(&intel_crtc->base);

8362 8363 8364 8365
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
		if (intel_crtc->base.enabled)
			dev_priv->display.crtc_disable(&intel_crtc->base);
	}
8366

8367 8368
	/* crtc->mode is already used by the ->mode_set callbacks, hence we need
	 * to set it here already despite that we pass it down the callchain.
8369
	 */
8370
	if (modeset_pipes) {
8371
		crtc->mode = *mode;
8372 8373 8374 8375
		/* mode_set/enable/disable functions rely on a correct pipe
		 * config. */
		to_intel_crtc(crtc)->config = *pipe_config;
	}
8376

8377 8378 8379
	/* Only after disabling all output pipelines that will be changed can we
	 * update the the output configuration. */
	intel_modeset_update_state(dev, prepare_pipes);
8380

8381 8382 8383
	if (dev_priv->display.modeset_global_resources)
		dev_priv->display.modeset_global_resources(dev);

8384 8385
	/* Set up the DPLL and any encoders state that needs to adjust or depend
	 * on the DPLL.
8386
	 */
8387
	for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
8388 8389 8390 8391
		ret = intel_crtc_mode_set(&intel_crtc->base,
					  x, y, fb);
		if (ret)
			goto done;
8392 8393 8394
	}

	/* Now enable the clocks, plane, pipe, and connectors that we set up. */
8395 8396
	for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
		dev_priv->display.crtc_enable(&intel_crtc->base);
8397

8398 8399
	if (modeset_pipes) {
		/* Store real post-adjustment hardware mode. */
8400
		crtc->hwmode = pipe_config->adjusted_mode;
8401

8402 8403 8404 8405 8406 8407
		/* Calculate and store various constants which
		 * are later needed by vblank and swap-completion
		 * timestamping. They are derived from true hwmode.
		 */
		drm_calc_timestamping_constants(crtc);
	}
8408 8409 8410

	/* FIXME: add subpixel order */
done:
8411
	if (ret && crtc->enabled) {
8412 8413
		crtc->hwmode = *saved_hwmode;
		crtc->mode = *saved_mode;
8414 8415
	}

8416
out:
8417
	kfree(pipe_config);
8418
	kfree(saved_mode);
8419
	return ret;
8420 8421
}

8422 8423 8424 8425 8426 8427 8428 8429 8430 8431 8432 8433 8434 8435
int intel_set_mode(struct drm_crtc *crtc,
		     struct drm_display_mode *mode,
		     int x, int y, struct drm_framebuffer *fb)
{
	int ret;

	ret = __intel_set_mode(crtc, mode, x, y, fb);

	if (ret == 0)
		intel_modeset_check_state(crtc->dev);

	return ret;
}

8436 8437 8438 8439 8440
void intel_crtc_restore_mode(struct drm_crtc *crtc)
{
	intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
}

8441 8442
#undef for_each_intel_crtc_masked

8443 8444 8445 8446 8447
static void intel_set_config_free(struct intel_set_config *config)
{
	if (!config)
		return;

8448 8449
	kfree(config->save_connector_encoders);
	kfree(config->save_encoder_crtcs);
8450 8451 8452
	kfree(config);
}

8453 8454 8455 8456 8457 8458 8459
static int intel_set_config_save_state(struct drm_device *dev,
				       struct intel_set_config *config)
{
	struct drm_encoder *encoder;
	struct drm_connector *connector;
	int count;

8460 8461 8462 8463
	config->save_encoder_crtcs =
		kcalloc(dev->mode_config.num_encoder,
			sizeof(struct drm_crtc *), GFP_KERNEL);
	if (!config->save_encoder_crtcs)
8464 8465
		return -ENOMEM;

8466 8467 8468 8469
	config->save_connector_encoders =
		kcalloc(dev->mode_config.num_connector,
			sizeof(struct drm_encoder *), GFP_KERNEL);
	if (!config->save_connector_encoders)
8470 8471 8472 8473 8474 8475 8476 8477
		return -ENOMEM;

	/* Copy data. Note that driver private data is not affected.
	 * Should anything bad happen only the expected state is
	 * restored, not the drivers personal bookkeeping.
	 */
	count = 0;
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
8478
		config->save_encoder_crtcs[count++] = encoder->crtc;
8479 8480 8481 8482
	}

	count = 0;
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8483
		config->save_connector_encoders[count++] = connector->encoder;
8484 8485 8486 8487 8488 8489 8490 8491
	}

	return 0;
}

static void intel_set_config_restore_state(struct drm_device *dev,
					   struct intel_set_config *config)
{
8492 8493
	struct intel_encoder *encoder;
	struct intel_connector *connector;
8494 8495 8496
	int count;

	count = 0;
8497 8498 8499
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->new_crtc =
			to_intel_crtc(config->save_encoder_crtcs[count++]);
8500 8501 8502
	}

	count = 0;
8503 8504 8505
	list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
		connector->new_encoder =
			to_intel_encoder(config->save_connector_encoders[count++]);
8506 8507 8508
	}
}

8509 8510 8511 8512 8513 8514 8515 8516 8517 8518 8519 8520 8521 8522
static void
intel_set_config_compute_mode_changes(struct drm_mode_set *set,
				      struct intel_set_config *config)
{

	/* We should be able to check here if the fb has the same properties
	 * and then just flip_or_move it */
	if (set->crtc->fb != set->fb) {
		/* If we have no fb then treat it as a full mode set */
		if (set->crtc->fb == NULL) {
			DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
			config->mode_changed = true;
		} else if (set->fb == NULL) {
			config->mode_changed = true;
8523 8524
		} else if (set->fb->pixel_format !=
			   set->crtc->fb->pixel_format) {
8525 8526 8527 8528 8529
			config->mode_changed = true;
		} else
			config->fb_changed = true;
	}

8530
	if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
8531 8532 8533 8534 8535 8536 8537 8538 8539 8540
		config->fb_changed = true;

	if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
		DRM_DEBUG_KMS("modes are different, full mode set\n");
		drm_mode_debug_printmodeline(&set->crtc->mode);
		drm_mode_debug_printmodeline(set->mode);
		config->mode_changed = true;
	}
}

8541
static int
8542 8543 8544
intel_modeset_stage_output_state(struct drm_device *dev,
				 struct drm_mode_set *set,
				 struct intel_set_config *config)
8545
{
8546
	struct drm_crtc *new_crtc;
8547 8548
	struct intel_connector *connector;
	struct intel_encoder *encoder;
8549
	int count, ro;
8550

8551
	/* The upper layers ensure that we either disable a crtc or have a list
8552 8553 8554 8555
	 * of connectors. For paranoia, double-check this. */
	WARN_ON(!set->fb && (set->num_connectors != 0));
	WARN_ON(set->fb && (set->num_connectors == 0));

8556
	count = 0;
8557 8558 8559 8560
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		/* Otherwise traverse passed in connector list and get encoders
		 * for them. */
8561
		for (ro = 0; ro < set->num_connectors; ro++) {
8562 8563
			if (set->connectors[ro] == &connector->base) {
				connector->new_encoder = connector->encoder;
8564 8565 8566 8567
				break;
			}
		}

8568 8569 8570 8571 8572 8573 8574 8575 8576 8577 8578 8579 8580 8581 8582
		/* If we disable the crtc, disable all its connectors. Also, if
		 * the connector is on the changing crtc but not on the new
		 * connector list, disable it. */
		if ((!set->fb || ro == set->num_connectors) &&
		    connector->base.encoder &&
		    connector->base.encoder->crtc == set->crtc) {
			connector->new_encoder = NULL;

			DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
				connector->base.base.id,
				drm_get_connector_name(&connector->base));
		}


		if (&connector->new_encoder->base != connector->base.encoder) {
8583
			DRM_DEBUG_KMS("encoder changed, full mode switch\n");
8584
			config->mode_changed = true;
8585 8586
		}
	}
8587
	/* connector->new_encoder is now updated for all connectors. */
8588

8589
	/* Update crtc of enabled connectors. */
8590
	count = 0;
8591 8592 8593
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (!connector->new_encoder)
8594 8595
			continue;

8596
		new_crtc = connector->new_encoder->base.crtc;
8597 8598

		for (ro = 0; ro < set->num_connectors; ro++) {
8599
			if (set->connectors[ro] == &connector->base)
8600 8601 8602 8603
				new_crtc = set->crtc;
		}

		/* Make sure the new CRTC will work with the encoder */
8604 8605
		if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
					   new_crtc)) {
8606
			return -EINVAL;
8607
		}
8608 8609 8610 8611 8612 8613 8614 8615 8616 8617 8618 8619 8620 8621 8622 8623 8624 8625 8626 8627 8628 8629 8630 8631 8632
		connector->encoder->new_crtc = to_intel_crtc(new_crtc);

		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
			connector->base.base.id,
			drm_get_connector_name(&connector->base),
			new_crtc->base.id);
	}

	/* Check for any encoders that needs to be disabled. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->new_encoder == encoder) {
				WARN_ON(!connector->new_encoder->new_crtc);

				goto next_encoder;
			}
		}
		encoder->new_crtc = NULL;
next_encoder:
		/* Only now check for crtc changes so we don't miss encoders
		 * that will be disabled. */
		if (&encoder->new_crtc->base != encoder->base.crtc) {
8633
			DRM_DEBUG_KMS("crtc changed, full mode switch\n");
8634
			config->mode_changed = true;
8635 8636
		}
	}
8637
	/* Now we've also updated encoder->new_crtc for all encoders. */
8638

8639 8640 8641 8642 8643 8644 8645 8646 8647 8648
	return 0;
}

static int intel_crtc_set_config(struct drm_mode_set *set)
{
	struct drm_device *dev;
	struct drm_mode_set save_set;
	struct intel_set_config *config;
	int ret;

8649 8650 8651
	BUG_ON(!set);
	BUG_ON(!set->crtc);
	BUG_ON(!set->crtc->helper_private);
8652

8653 8654 8655
	/* Enforce sane interface api - has been abused by the fb helper. */
	BUG_ON(!set->mode && set->fb);
	BUG_ON(set->fb && set->num_connectors == 0);
8656

8657 8658 8659 8660 8661 8662 8663 8664 8665 8666 8667 8668 8669 8670 8671 8672 8673 8674 8675 8676 8677 8678 8679 8680 8681 8682 8683 8684 8685 8686 8687
	if (set->fb) {
		DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
				set->crtc->base.id, set->fb->base.id,
				(int)set->num_connectors, set->x, set->y);
	} else {
		DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
	}

	dev = set->crtc->dev;

	ret = -ENOMEM;
	config = kzalloc(sizeof(*config), GFP_KERNEL);
	if (!config)
		goto out_config;

	ret = intel_set_config_save_state(dev, config);
	if (ret)
		goto out_config;

	save_set.crtc = set->crtc;
	save_set.mode = &set->crtc->mode;
	save_set.x = set->crtc->x;
	save_set.y = set->crtc->y;
	save_set.fb = set->crtc->fb;

	/* Compute whether we need a full modeset, only an fb base update or no
	 * change at all. In the future we might also check whether only the
	 * mode changed, e.g. for LVDS where we only change the panel fitter in
	 * such cases. */
	intel_set_config_compute_mode_changes(set, config);

8688
	ret = intel_modeset_stage_output_state(dev, set, config);
8689 8690 8691
	if (ret)
		goto fail;

8692
	if (config->mode_changed) {
8693 8694 8695 8696 8697
		ret = intel_set_mode(set->crtc, set->mode,
				     set->x, set->y, set->fb);
		if (ret) {
			DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
				  set->crtc->base.id, ret);
8698 8699
			goto fail;
		}
8700
	} else if (config->fb_changed) {
8701 8702
		intel_crtc_wait_for_pending_flips(set->crtc);

D
Daniel Vetter 已提交
8703
		ret = intel_pipe_set_base(set->crtc,
8704
					  set->x, set->y, set->fb);
8705 8706
	}

8707 8708
	intel_set_config_free(config);

8709 8710 8711
	return 0;

fail:
8712
	intel_set_config_restore_state(dev, config);
8713 8714

	/* Try to restore the config */
8715
	if (config->mode_changed &&
8716 8717
	    intel_set_mode(save_set.crtc, save_set.mode,
			   save_set.x, save_set.y, save_set.fb))
8718 8719
		DRM_ERROR("failed to restore config after modeset failure\n");

8720 8721
out_config:
	intel_set_config_free(config);
8722 8723
	return ret;
}
8724 8725 8726 8727 8728

static const struct drm_crtc_funcs intel_crtc_funcs = {
	.cursor_set = intel_crtc_cursor_set,
	.cursor_move = intel_crtc_cursor_move,
	.gamma_set = intel_crtc_gamma_set,
8729
	.set_config = intel_crtc_set_config,
8730 8731 8732 8733
	.destroy = intel_crtc_destroy,
	.page_flip = intel_crtc_page_flip,
};

P
Paulo Zanoni 已提交
8734 8735
static void intel_cpu_pll_init(struct drm_device *dev)
{
P
Paulo Zanoni 已提交
8736
	if (HAS_DDI(dev))
P
Paulo Zanoni 已提交
8737 8738 8739
		intel_ddi_pll_init(dev);
}

D
Daniel Vetter 已提交
8740
static void intel_shared_dpll_init(struct drm_device *dev)
8741 8742 8743 8744
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int i;

D
Daniel Vetter 已提交
8745
	if (dev_priv->num_shared_dpll == 0) {
8746 8747 8748 8749
		DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
		return;
	}

D
Daniel Vetter 已提交
8750 8751 8752 8753
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		dev_priv->shared_dplls[i].pll_reg = _PCH_DPLL(i);
		dev_priv->shared_dplls[i].fp0_reg = _PCH_FP0(i);
		dev_priv->shared_dplls[i].fp1_reg = _PCH_FP1(i);
8754 8755 8756
	}
}

8757
static void intel_crtc_init(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
8758
{
J
Jesse Barnes 已提交
8759
	drm_i915_private_t *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
8760 8761 8762 8763 8764 8765 8766 8767 8768 8769 8770 8771 8772 8773 8774 8775
	struct intel_crtc *intel_crtc;
	int i;

	intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
	if (intel_crtc == NULL)
		return;

	drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);

	drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
	for (i = 0; i < 256; i++) {
		intel_crtc->lut_r[i] = i;
		intel_crtc->lut_g[i] = i;
		intel_crtc->lut_b[i] = i;
	}

8776 8777 8778
	/* Swap pipes & planes for FBC on pre-965 */
	intel_crtc->pipe = pipe;
	intel_crtc->plane = pipe;
8779
	if (IS_MOBILE(dev) && IS_GEN3(dev)) {
8780
		DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
8781
		intel_crtc->plane = !pipe;
8782 8783
	}

J
Jesse Barnes 已提交
8784 8785 8786 8787 8788
	BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
	       dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
	dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
	dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;

J
Jesse Barnes 已提交
8789 8790 8791
	drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
}

8792
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
8793
				struct drm_file *file)
8794 8795
{
	struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
8796 8797
	struct drm_mode_object *drmmode_obj;
	struct intel_crtc *crtc;
8798

8799 8800
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;
8801

8802 8803
	drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
			DRM_MODE_OBJECT_CRTC);
8804

8805
	if (!drmmode_obj) {
8806 8807 8808 8809
		DRM_ERROR("no such CRTC id\n");
		return -EINVAL;
	}

8810 8811
	crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
	pipe_from_crtc_id->pipe = crtc->pipe;
8812

8813
	return 0;
8814 8815
}

8816
static int intel_encoder_clones(struct intel_encoder *encoder)
J
Jesse Barnes 已提交
8817
{
8818 8819
	struct drm_device *dev = encoder->base.dev;
	struct intel_encoder *source_encoder;
J
Jesse Barnes 已提交
8820 8821 8822
	int index_mask = 0;
	int entry = 0;

8823 8824 8825 8826
	list_for_each_entry(source_encoder,
			    &dev->mode_config.encoder_list, base.head) {

		if (encoder == source_encoder)
J
Jesse Barnes 已提交
8827
			index_mask |= (1 << entry);
8828 8829 8830 8831 8832

		/* Intel hw has only one MUX where enocoders could be cloned. */
		if (encoder->cloneable && source_encoder->cloneable)
			index_mask |= (1 << entry);

J
Jesse Barnes 已提交
8833 8834
		entry++;
	}
8835

J
Jesse Barnes 已提交
8836 8837 8838
	return index_mask;
}

8839 8840 8841 8842 8843 8844 8845 8846 8847 8848 8849 8850 8851 8852 8853 8854 8855
static bool has_edp_a(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_MOBILE(dev))
		return false;

	if ((I915_READ(DP_A) & DP_DETECTED) == 0)
		return false;

	if (IS_GEN5(dev) &&
	    (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
		return false;

	return true;
}

J
Jesse Barnes 已提交
8856 8857
static void intel_setup_outputs(struct drm_device *dev)
{
8858
	struct drm_i915_private *dev_priv = dev->dev_private;
8859
	struct intel_encoder *encoder;
8860
	bool dpd_is_edp = false;
8861
	bool has_lvds;
J
Jesse Barnes 已提交
8862

8863
	has_lvds = intel_lvds_init(dev);
8864 8865 8866 8867
	if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
		/* disable the panel fitter on everything but LVDS */
		I915_WRITE(PFIT_CONTROL, 0);
	}
J
Jesse Barnes 已提交
8868

8869
	if (!IS_ULT(dev))
8870
		intel_crt_init(dev);
8871

P
Paulo Zanoni 已提交
8872
	if (HAS_DDI(dev)) {
8873 8874 8875 8876 8877 8878 8879 8880 8881 8882 8883 8884 8885 8886 8887 8888 8889 8890 8891
		int found;

		/* Haswell uses DDI functions to detect digital outputs */
		found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
		/* DDI A only supports eDP */
		if (found)
			intel_ddi_init(dev, PORT_A);

		/* DDI B, C and D detection is indicated by the SFUSE_STRAP
		 * register */
		found = I915_READ(SFUSE_STRAP);

		if (found & SFUSE_STRAP_DDIB_DETECTED)
			intel_ddi_init(dev, PORT_B);
		if (found & SFUSE_STRAP_DDIC_DETECTED)
			intel_ddi_init(dev, PORT_C);
		if (found & SFUSE_STRAP_DDID_DETECTED)
			intel_ddi_init(dev, PORT_D);
	} else if (HAS_PCH_SPLIT(dev)) {
8892
		int found;
8893 8894 8895 8896
		dpd_is_edp = intel_dpd_is_edp(dev);

		if (has_edp_a(dev))
			intel_dp_init(dev, DP_A, PORT_A);
8897

8898
		if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
8899
			/* PCH SDVOB multiplex with HDMIB */
8900
			found = intel_sdvo_init(dev, PCH_SDVOB, true);
8901
			if (!found)
8902
				intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
8903
			if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
8904
				intel_dp_init(dev, PCH_DP_B, PORT_B);
8905 8906
		}

8907
		if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
8908
			intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
8909

8910
		if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
8911
			intel_hdmi_init(dev, PCH_HDMID, PORT_D);
8912

8913
		if (I915_READ(PCH_DP_C) & DP_DETECTED)
8914
			intel_dp_init(dev, PCH_DP_C, PORT_C);
8915

8916
		if (I915_READ(PCH_DP_D) & DP_DETECTED)
8917
			intel_dp_init(dev, PCH_DP_D, PORT_D);
8918
	} else if (IS_VALLEYVIEW(dev)) {
8919
		/* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
8920 8921
		if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
			intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
8922

8923
		if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
8924 8925
			intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
					PORT_B);
8926 8927
			if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
				intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
8928
		}
8929
	} else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
8930
		bool found = false;
8931

8932
		if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
8933
			DRM_DEBUG_KMS("probing SDVOB\n");
8934
			found = intel_sdvo_init(dev, GEN3_SDVOB, true);
8935 8936
			if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
8937
				intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
8938
			}
8939

8940
			if (!found && SUPPORTS_INTEGRATED_DP(dev))
8941
				intel_dp_init(dev, DP_B, PORT_B);
8942
		}
8943 8944 8945

		/* Before G4X SDVOC doesn't have its own detect register */

8946
		if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
8947
			DRM_DEBUG_KMS("probing SDVOC\n");
8948
			found = intel_sdvo_init(dev, GEN3_SDVOC, false);
8949
		}
8950

8951
		if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
8952

8953 8954
			if (SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
8955
				intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
8956
			}
8957
			if (SUPPORTS_INTEGRATED_DP(dev))
8958
				intel_dp_init(dev, DP_C, PORT_C);
8959
		}
8960

8961
		if (SUPPORTS_INTEGRATED_DP(dev) &&
8962
		    (I915_READ(DP_D) & DP_DETECTED))
8963
			intel_dp_init(dev, DP_D, PORT_D);
8964
	} else if (IS_GEN2(dev))
J
Jesse Barnes 已提交
8965 8966
		intel_dvo_init(dev);

8967
	if (SUPPORTS_TV(dev))
J
Jesse Barnes 已提交
8968 8969
		intel_tv_init(dev);

8970 8971 8972
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->base.possible_crtcs = encoder->crtc_mask;
		encoder->base.possible_clones =
8973
			intel_encoder_clones(encoder);
J
Jesse Barnes 已提交
8974
	}
8975

P
Paulo Zanoni 已提交
8976
	intel_init_pch_refclk(dev);
8977 8978

	drm_helper_move_panel_connectors_to_head(dev);
J
Jesse Barnes 已提交
8979 8980 8981 8982 8983 8984 8985
}

static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);

	drm_framebuffer_cleanup(fb);
8986
	drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
J
Jesse Barnes 已提交
8987 8988 8989 8990 8991

	kfree(intel_fb);
}

static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
8992
						struct drm_file *file,
J
Jesse Barnes 已提交
8993 8994 8995
						unsigned int *handle)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
8996
	struct drm_i915_gem_object *obj = intel_fb->obj;
J
Jesse Barnes 已提交
8997

8998
	return drm_gem_handle_create(file, &obj->base, handle);
J
Jesse Barnes 已提交
8999 9000 9001 9002 9003 9004 9005
}

static const struct drm_framebuffer_funcs intel_fb_funcs = {
	.destroy = intel_user_framebuffer_destroy,
	.create_handle = intel_user_framebuffer_create_handle,
};

9006 9007
int intel_framebuffer_init(struct drm_device *dev,
			   struct intel_framebuffer *intel_fb,
9008
			   struct drm_mode_fb_cmd2 *mode_cmd,
9009
			   struct drm_i915_gem_object *obj)
J
Jesse Barnes 已提交
9010 9011 9012
{
	int ret;

9013 9014
	if (obj->tiling_mode == I915_TILING_Y) {
		DRM_DEBUG("hardware does not support tiling Y\n");
9015
		return -EINVAL;
9016
	}
9017

9018 9019 9020
	if (mode_cmd->pitches[0] & 63) {
		DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
			  mode_cmd->pitches[0]);
9021
		return -EINVAL;
9022
	}
9023

9024
	/* FIXME <= Gen4 stride limits are bit unclear */
9025 9026 9027
	if (mode_cmd->pitches[0] > 32768) {
		DRM_DEBUG("pitch (%d) must be at less than 32768\n",
			  mode_cmd->pitches[0]);
9028
		return -EINVAL;
9029
	}
9030 9031

	if (obj->tiling_mode != I915_TILING_NONE &&
9032 9033 9034
	    mode_cmd->pitches[0] != obj->stride) {
		DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
			  mode_cmd->pitches[0], obj->stride);
9035
		return -EINVAL;
9036
	}
9037

9038
	/* Reject formats not supported by any plane early. */
9039
	switch (mode_cmd->pixel_format) {
9040
	case DRM_FORMAT_C8:
V
Ville Syrjälä 已提交
9041 9042 9043
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
9044 9045 9046
		break;
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_ARGB1555:
9047 9048
		if (INTEL_INFO(dev)->gen > 3) {
			DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
9049
			return -EINVAL;
9050
		}
9051 9052 9053
		break;
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
V
Ville Syrjälä 已提交
9054 9055
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
9056 9057
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
9058 9059
		if (INTEL_INFO(dev)->gen < 4) {
			DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
9060
			return -EINVAL;
9061
		}
9062
		break;
V
Ville Syrjälä 已提交
9063 9064 9065 9066
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_YVYU:
	case DRM_FORMAT_VYUY:
9067 9068
		if (INTEL_INFO(dev)->gen < 5) {
			DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
9069
			return -EINVAL;
9070
		}
9071 9072
		break;
	default:
9073
		DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
9074 9075 9076
		return -EINVAL;
	}

9077 9078 9079 9080
	/* FIXME need to adjust LINOFF/TILEOFF accordingly. */
	if (mode_cmd->offsets[0] != 0)
		return -EINVAL;

9081 9082 9083
	drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
	intel_fb->obj = obj;

J
Jesse Barnes 已提交
9084 9085 9086 9087 9088 9089 9090 9091 9092 9093 9094 9095
	ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
	if (ret) {
		DRM_ERROR("framebuffer init failed %d\n", ret);
		return ret;
	}

	return 0;
}

static struct drm_framebuffer *
intel_user_framebuffer_create(struct drm_device *dev,
			      struct drm_file *filp,
9096
			      struct drm_mode_fb_cmd2 *mode_cmd)
J
Jesse Barnes 已提交
9097
{
9098
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
9099

9100 9101
	obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
						mode_cmd->handles[0]));
9102
	if (&obj->base == NULL)
9103
		return ERR_PTR(-ENOENT);
J
Jesse Barnes 已提交
9104

9105
	return intel_framebuffer_create(dev, mode_cmd, obj);
J
Jesse Barnes 已提交
9106 9107 9108 9109
}

static const struct drm_mode_config_funcs intel_mode_funcs = {
	.fb_create = intel_user_framebuffer_create,
9110
	.output_poll_changed = intel_fb_output_poll_changed,
J
Jesse Barnes 已提交
9111 9112
};

9113 9114 9115 9116 9117
/* Set up chip specific display functions */
static void intel_init_display(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

9118 9119 9120 9121 9122 9123 9124 9125 9126
	if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
		dev_priv->display.find_dpll = g4x_find_best_dpll;
	else if (IS_VALLEYVIEW(dev))
		dev_priv->display.find_dpll = vlv_find_best_dpll;
	else if (IS_PINEVIEW(dev))
		dev_priv->display.find_dpll = pnv_find_best_dpll;
	else
		dev_priv->display.find_dpll = i9xx_find_best_dpll;

P
Paulo Zanoni 已提交
9127
	if (HAS_DDI(dev)) {
9128
		dev_priv->display.get_pipe_config = haswell_get_pipe_config;
P
Paulo Zanoni 已提交
9129
		dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
9130 9131
		dev_priv->display.crtc_enable = haswell_crtc_enable;
		dev_priv->display.crtc_disable = haswell_crtc_disable;
9132
		dev_priv->display.off = haswell_crtc_off;
P
Paulo Zanoni 已提交
9133 9134
		dev_priv->display.update_plane = ironlake_update_plane;
	} else if (HAS_PCH_SPLIT(dev)) {
9135
		dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
9136
		dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
9137 9138
		dev_priv->display.crtc_enable = ironlake_crtc_enable;
		dev_priv->display.crtc_disable = ironlake_crtc_disable;
9139
		dev_priv->display.off = ironlake_crtc_off;
9140
		dev_priv->display.update_plane = ironlake_update_plane;
9141 9142 9143 9144 9145 9146 9147
	} else if (IS_VALLEYVIEW(dev)) {
		dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
		dev_priv->display.crtc_enable = valleyview_crtc_enable;
		dev_priv->display.crtc_disable = i9xx_crtc_disable;
		dev_priv->display.off = i9xx_crtc_off;
		dev_priv->display.update_plane = i9xx_update_plane;
9148
	} else {
9149
		dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
9150
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9151 9152
		dev_priv->display.crtc_enable = i9xx_crtc_enable;
		dev_priv->display.crtc_disable = i9xx_crtc_disable;
9153
		dev_priv->display.off = i9xx_crtc_off;
9154
		dev_priv->display.update_plane = i9xx_update_plane;
9155
	}
9156 9157

	/* Returns the core display clock speed */
J
Jesse Barnes 已提交
9158 9159 9160 9161
	if (IS_VALLEYVIEW(dev))
		dev_priv->display.get_display_clock_speed =
			valleyview_get_display_clock_speed;
	else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
9162 9163 9164 9165 9166
		dev_priv->display.get_display_clock_speed =
			i945_get_display_clock_speed;
	else if (IS_I915G(dev))
		dev_priv->display.get_display_clock_speed =
			i915_get_display_clock_speed;
9167
	else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
9168 9169 9170 9171 9172 9173 9174 9175
		dev_priv->display.get_display_clock_speed =
			i9xx_misc_get_display_clock_speed;
	else if (IS_I915GM(dev))
		dev_priv->display.get_display_clock_speed =
			i915gm_get_display_clock_speed;
	else if (IS_I865G(dev))
		dev_priv->display.get_display_clock_speed =
			i865_get_display_clock_speed;
9176
	else if (IS_I85X(dev))
9177 9178 9179 9180 9181 9182
		dev_priv->display.get_display_clock_speed =
			i855_get_display_clock_speed;
	else /* 852, 830 */
		dev_priv->display.get_display_clock_speed =
			i830_get_display_clock_speed;

9183
	if (HAS_PCH_SPLIT(dev)) {
9184
		if (IS_GEN5(dev)) {
9185
			dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
9186
			dev_priv->display.write_eld = ironlake_write_eld;
9187
		} else if (IS_GEN6(dev)) {
9188
			dev_priv->display.fdi_link_train = gen6_fdi_link_train;
9189
			dev_priv->display.write_eld = ironlake_write_eld;
9190 9191 9192
		} else if (IS_IVYBRIDGE(dev)) {
			/* FIXME: detect B0+ stepping and use auto training */
			dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
9193
			dev_priv->display.write_eld = ironlake_write_eld;
9194 9195
			dev_priv->display.modeset_global_resources =
				ivb_modeset_global_resources;
9196 9197
		} else if (IS_HASWELL(dev)) {
			dev_priv->display.fdi_link_train = hsw_fdi_link_train;
9198
			dev_priv->display.write_eld = haswell_write_eld;
9199 9200
			dev_priv->display.modeset_global_resources =
				haswell_modeset_global_resources;
9201
		}
9202
	} else if (IS_G4X(dev)) {
9203
		dev_priv->display.write_eld = g4x_write_eld;
9204
	}
9205 9206 9207 9208 9209 9210 9211 9212 9213 9214 9215 9216 9217 9218 9219 9220 9221 9222 9223 9224 9225

	/* Default just returns -ENODEV to indicate unsupported */
	dev_priv->display.queue_flip = intel_default_queue_flip;

	switch (INTEL_INFO(dev)->gen) {
	case 2:
		dev_priv->display.queue_flip = intel_gen2_queue_flip;
		break;

	case 3:
		dev_priv->display.queue_flip = intel_gen3_queue_flip;
		break;

	case 4:
	case 5:
		dev_priv->display.queue_flip = intel_gen4_queue_flip;
		break;

	case 6:
		dev_priv->display.queue_flip = intel_gen6_queue_flip;
		break;
9226 9227 9228
	case 7:
		dev_priv->display.queue_flip = intel_gen7_queue_flip;
		break;
9229
	}
9230 9231
}

9232 9233 9234 9235 9236
/*
 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
 * resume, or other times.  This quirk makes sure that's the case for
 * affected systems.
 */
9237
static void quirk_pipea_force(struct drm_device *dev)
9238 9239 9240 9241
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	dev_priv->quirks |= QUIRK_PIPEA_FORCE;
9242
	DRM_INFO("applying pipe a force quirk\n");
9243 9244
}

9245 9246 9247 9248 9249 9250 9251
/*
 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
 */
static void quirk_ssc_force_disable(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
9252
	DRM_INFO("applying lvds SSC disable quirk\n");
9253 9254
}

9255
/*
9256 9257
 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
 * brightness value
9258 9259 9260 9261 9262
 */
static void quirk_invert_brightness(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
9263
	DRM_INFO("applying inverted panel brightness quirk\n");
9264 9265
}

9266 9267 9268 9269 9270 9271 9272
struct intel_quirk {
	int device;
	int subsystem_vendor;
	int subsystem_device;
	void (*hook)(struct drm_device *dev);
};

9273 9274 9275 9276 9277 9278 9279 9280 9281 9282 9283 9284 9285 9286 9287 9288 9289 9290 9291 9292 9293 9294 9295 9296 9297 9298 9299 9300
/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
struct intel_dmi_quirk {
	void (*hook)(struct drm_device *dev);
	const struct dmi_system_id (*dmi_id_list)[];
};

static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
{
	DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
	return 1;
}

static const struct intel_dmi_quirk intel_dmi_quirks[] = {
	{
		.dmi_id_list = &(const struct dmi_system_id[]) {
			{
				.callback = intel_dmi_reverse_brightness,
				.ident = "NCR Corporation",
				.matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
					    DMI_MATCH(DMI_PRODUCT_NAME, ""),
				},
			},
			{ }  /* terminating entry */
		},
		.hook = quirk_invert_brightness,
	},
};

9301
static struct intel_quirk intel_quirks[] = {
9302
	/* HP Mini needs pipe A force quirk (LP: #322104) */
9303
	{ 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
9304 9305 9306 9307 9308 9309 9310

	/* Toshiba Protege R-205, S-209 needs pipe A force quirk */
	{ 0x2592, 0x1179, 0x0001, quirk_pipea_force },

	/* ThinkPad T60 needs pipe A force quirk (bug #16494) */
	{ 0x2782, 0x17aa, 0x201a, quirk_pipea_force },

9311
	/* 830/845 need to leave pipe A & dpll A up */
9312
	{ 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
9313
	{ 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
9314 9315 9316

	/* Lenovo U160 cannot use SSC on LVDS */
	{ 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
9317 9318 9319

	/* Sony Vaio Y cannot use SSC on LVDS */
	{ 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
9320 9321 9322

	/* Acer Aspire 5734Z must invert backlight brightness */
	{ 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
9323 9324 9325

	/* Acer/eMachines G725 */
	{ 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
9326 9327 9328

	/* Acer/eMachines e725 */
	{ 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
9329 9330 9331

	/* Acer/Packard Bell NCL20 */
	{ 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
9332 9333 9334

	/* Acer Aspire 4736Z */
	{ 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
9335 9336 9337 9338 9339 9340 9341 9342 9343 9344 9345 9346 9347 9348 9349 9350 9351
};

static void intel_init_quirks(struct drm_device *dev)
{
	struct pci_dev *d = dev->pdev;
	int i;

	for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
		struct intel_quirk *q = &intel_quirks[i];

		if (d->device == q->device &&
		    (d->subsystem_vendor == q->subsystem_vendor ||
		     q->subsystem_vendor == PCI_ANY_ID) &&
		    (d->subsystem_device == q->subsystem_device ||
		     q->subsystem_device == PCI_ANY_ID))
			q->hook(dev);
	}
9352 9353 9354 9355
	for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
		if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
			intel_dmi_quirks[i].hook(dev);
	}
9356 9357
}

9358 9359 9360 9361 9362
/* Disable the VGA plane that we never use */
static void i915_disable_vga(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 sr1;
9363
	u32 vga_reg = i915_vgacntrl_reg(dev);
9364 9365

	vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
9366
	outb(SR01, VGA_SR_INDEX);
9367 9368 9369 9370 9371 9372 9373 9374 9375
	sr1 = inb(VGA_SR_DATA);
	outb(sr1 | 1<<5, VGA_SR_DATA);
	vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
	udelay(300);

	I915_WRITE(vga_reg, VGA_DISP_DISABLE);
	POSTING_READ(vga_reg);
}

9376 9377
void intel_modeset_init_hw(struct drm_device *dev)
{
9378
	intel_init_power_well(dev);
9379

9380 9381
	intel_prepare_ddi(dev);

9382 9383
	intel_init_clock_gating(dev);

9384
	mutex_lock(&dev->struct_mutex);
9385
	intel_enable_gt_powersave(dev);
9386
	mutex_unlock(&dev->struct_mutex);
9387 9388
}

9389 9390 9391 9392 9393
void intel_modeset_suspend_hw(struct drm_device *dev)
{
	intel_suspend_hw(dev);
}

J
Jesse Barnes 已提交
9394 9395
void intel_modeset_init(struct drm_device *dev)
{
9396
	struct drm_i915_private *dev_priv = dev->dev_private;
9397
	int i, j, ret;
J
Jesse Barnes 已提交
9398 9399 9400 9401 9402 9403

	drm_mode_config_init(dev);

	dev->mode_config.min_width = 0;
	dev->mode_config.min_height = 0;

9404 9405 9406
	dev->mode_config.preferred_depth = 24;
	dev->mode_config.prefer_shadow = 1;

9407
	dev->mode_config.funcs = &intel_mode_funcs;
J
Jesse Barnes 已提交
9408

9409 9410
	intel_init_quirks(dev);

9411 9412
	intel_init_pm(dev);

B
Ben Widawsky 已提交
9413 9414 9415
	if (INTEL_INFO(dev)->num_pipes == 0)
		return;

9416 9417
	intel_init_display(dev);

9418 9419 9420 9421
	if (IS_GEN2(dev)) {
		dev->mode_config.max_width = 2048;
		dev->mode_config.max_height = 2048;
	} else if (IS_GEN3(dev)) {
9422 9423
		dev->mode_config.max_width = 4096;
		dev->mode_config.max_height = 4096;
J
Jesse Barnes 已提交
9424
	} else {
9425 9426
		dev->mode_config.max_width = 8192;
		dev->mode_config.max_height = 8192;
J
Jesse Barnes 已提交
9427
	}
B
Ben Widawsky 已提交
9428
	dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
J
Jesse Barnes 已提交
9429

9430
	DRM_DEBUG_KMS("%d display pipe%s available.\n",
9431 9432
		      INTEL_INFO(dev)->num_pipes,
		      INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
J
Jesse Barnes 已提交
9433

9434
	for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
J
Jesse Barnes 已提交
9435
		intel_crtc_init(dev, i);
9436 9437 9438
		for (j = 0; j < dev_priv->num_plane; j++) {
			ret = intel_plane_init(dev, i, j);
			if (ret)
9439 9440
				DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
					      pipe_name(i), sprite_name(i, j), ret);
9441
		}
J
Jesse Barnes 已提交
9442 9443
	}

P
Paulo Zanoni 已提交
9444
	intel_cpu_pll_init(dev);
D
Daniel Vetter 已提交
9445
	intel_shared_dpll_init(dev);
9446

9447 9448
	/* Just disable it once at startup */
	i915_disable_vga(dev);
J
Jesse Barnes 已提交
9449
	intel_setup_outputs(dev);
9450 9451 9452

	/* Just in case the BIOS is doing something questionable. */
	intel_disable_fbc(dev);
9453 9454
}

9455 9456 9457 9458 9459 9460 9461 9462 9463
static void
intel_connector_break_all_links(struct intel_connector *connector)
{
	connector->base.dpms = DRM_MODE_DPMS_OFF;
	connector->base.encoder = NULL;
	connector->encoder->connectors_active = false;
	connector->encoder->base.crtc = NULL;
}

9464 9465 9466 9467 9468 9469 9470 9471 9472 9473 9474 9475 9476 9477 9478 9479 9480 9481 9482 9483 9484 9485 9486 9487
static void intel_enable_pipe_a(struct drm_device *dev)
{
	struct intel_connector *connector;
	struct drm_connector *crt = NULL;
	struct intel_load_detect_pipe load_detect_temp;

	/* We can't just switch on the pipe A, we need to set things up with a
	 * proper mode and output configuration. As a gross hack, enable pipe A
	 * by enabling the load detect pipe once. */
	list_for_each_entry(connector,
			    &dev->mode_config.connector_list,
			    base.head) {
		if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
			crt = &connector->base;
			break;
		}
	}

	if (!crt)
		return;

	if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
		intel_release_load_detect_pipe(crt, &load_detect_temp);

9488

9489 9490
}

9491 9492 9493
static bool
intel_check_plane_mapping(struct intel_crtc *crtc)
{
9494 9495
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
9496 9497
	u32 reg, val;

9498
	if (INTEL_INFO(dev)->num_pipes == 1)
9499 9500 9501 9502 9503 9504 9505 9506 9507 9508 9509 9510
		return true;

	reg = DSPCNTR(!crtc->plane);
	val = I915_READ(reg);

	if ((val & DISPLAY_PLANE_ENABLE) &&
	    (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
		return false;

	return true;
}

9511 9512 9513 9514
static void intel_sanitize_crtc(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
9515
	u32 reg;
9516 9517

	/* Clear any frame start delays used for debugging left by the BIOS */
9518
	reg = PIPECONF(crtc->config.cpu_transcoder);
9519 9520 9521
	I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);

	/* We need to sanitize the plane -> pipe mapping first because this will
9522 9523 9524
	 * disable the crtc (and hence change the state) if it is wrong. Note
	 * that gen4+ has a fixed plane -> pipe mapping.  */
	if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
9525 9526 9527 9528 9529 9530 9531 9532 9533 9534 9535 9536 9537 9538 9539 9540 9541 9542 9543 9544 9545 9546 9547 9548 9549 9550 9551
		struct intel_connector *connector;
		bool plane;

		DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
			      crtc->base.base.id);

		/* Pipe has the wrong plane attached and the plane is active.
		 * Temporarily change the plane mapping and disable everything
		 * ...  */
		plane = crtc->plane;
		crtc->plane = !plane;
		dev_priv->display.crtc_disable(&crtc->base);
		crtc->plane = plane;

		/* ... and break all links. */
		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder->base.crtc != &crtc->base)
				continue;

			intel_connector_break_all_links(connector);
		}

		WARN_ON(crtc->active);
		crtc->base.enabled = false;
	}

9552 9553 9554 9555 9556 9557 9558 9559 9560
	if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
	    crtc->pipe == PIPE_A && !crtc->active) {
		/* BIOS forgot to enable pipe A, this mostly happens after
		 * resume. Force-enable the pipe to fix this, the update_dpms
		 * call below we restore the pipe to the right state, but leave
		 * the required bits on. */
		intel_enable_pipe_a(dev);
	}

9561 9562 9563 9564 9565 9566 9567 9568 9569 9570 9571 9572 9573 9574 9575 9576 9577 9578 9579 9580 9581 9582 9583 9584 9585 9586 9587 9588 9589 9590 9591 9592 9593 9594 9595 9596 9597 9598 9599 9600 9601 9602 9603 9604 9605 9606 9607 9608 9609 9610 9611 9612 9613 9614 9615 9616 9617 9618 9619 9620 9621 9622 9623 9624 9625 9626 9627 9628 9629 9630 9631 9632 9633 9634
	/* Adjust the state of the output pipe according to whether we
	 * have active connectors/encoders. */
	intel_crtc_update_dpms(&crtc->base);

	if (crtc->active != crtc->base.enabled) {
		struct intel_encoder *encoder;

		/* This can happen either due to bugs in the get_hw_state
		 * functions or because the pipe is force-enabled due to the
		 * pipe A quirk. */
		DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
			      crtc->base.base.id,
			      crtc->base.enabled ? "enabled" : "disabled",
			      crtc->active ? "enabled" : "disabled");

		crtc->base.enabled = crtc->active;

		/* Because we only establish the connector -> encoder ->
		 * crtc links if something is active, this means the
		 * crtc is now deactivated. Break the links. connector
		 * -> encoder links are only establish when things are
		 *  actually up, hence no need to break them. */
		WARN_ON(crtc->active);

		for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
			WARN_ON(encoder->connectors_active);
			encoder->base.crtc = NULL;
		}
	}
}

static void intel_sanitize_encoder(struct intel_encoder *encoder)
{
	struct intel_connector *connector;
	struct drm_device *dev = encoder->base.dev;

	/* We need to check both for a crtc link (meaning that the
	 * encoder is active and trying to read from a pipe) and the
	 * pipe itself being active. */
	bool has_active_crtc = encoder->base.crtc &&
		to_intel_crtc(encoder->base.crtc)->active;

	if (encoder->connectors_active && !has_active_crtc) {
		DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base));

		/* Connector is active, but has no active pipe. This is
		 * fallout from our resume register restoring. Disable
		 * the encoder manually again. */
		if (encoder->base.crtc) {
			DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
				      encoder->base.base.id,
				      drm_get_encoder_name(&encoder->base));
			encoder->disable(encoder);
		}

		/* Inconsistent output/port/pipe state happens presumably due to
		 * a bug in one of the get_hw_state functions. Or someplace else
		 * in our code, like the register restore mess on resume. Clamp
		 * things to off as a safer default. */
		list_for_each_entry(connector,
				    &dev->mode_config.connector_list,
				    base.head) {
			if (connector->encoder != encoder)
				continue;

			intel_connector_break_all_links(connector);
		}
	}
	/* Enabled encoders without active connectors will be fixed in
	 * the crtc fixup. */
}

9635
void i915_redisable_vga(struct drm_device *dev)
9636 9637
{
	struct drm_i915_private *dev_priv = dev->dev_private;
9638
	u32 vga_reg = i915_vgacntrl_reg(dev);
9639 9640 9641

	if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
		DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
9642
		i915_disable_vga(dev);
9643 9644 9645
	}
}

9646 9647
/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
 * and i915 state tracking structures. */
9648 9649
void intel_modeset_setup_hw_state(struct drm_device *dev,
				  bool force_restore)
9650 9651 9652
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
9653
	struct drm_plane *plane;
9654 9655 9656 9657
	struct intel_crtc *crtc;
	struct intel_encoder *encoder;
	struct intel_connector *connector;

9658 9659
	list_for_each_entry(crtc, &dev->mode_config.crtc_list,
			    base.head) {
9660
		memset(&crtc->config, 0, sizeof(crtc->config));
9661

9662 9663
		crtc->active = dev_priv->display.get_pipe_config(crtc,
								 &crtc->config);
9664 9665 9666 9667 9668 9669 9670 9671

		crtc->base.enabled = crtc->active;

		DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
			      crtc->base.base.id,
			      crtc->active ? "enabled" : "disabled");
	}

P
Paulo Zanoni 已提交
9672
	if (HAS_DDI(dev))
9673 9674
		intel_ddi_setup_hw_pll_state(dev);

9675 9676 9677 9678 9679
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		pipe = 0;

		if (encoder->get_hw_state(encoder, &pipe)) {
9680 9681 9682 9683
			crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
			encoder->base.crtc = &crtc->base;
			if (encoder->get_config)
				encoder->get_config(encoder, &crtc->config);
9684 9685 9686 9687 9688 9689 9690 9691 9692 9693 9694 9695 9696 9697 9698 9699 9700 9701 9702 9703 9704 9705 9706 9707 9708 9709 9710 9711 9712 9713 9714 9715 9716 9717 9718 9719 9720
		} else {
			encoder->base.crtc = NULL;
		}

		encoder->connectors_active = false;
		DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
			      encoder->base.base.id,
			      drm_get_encoder_name(&encoder->base),
			      encoder->base.crtc ? "enabled" : "disabled",
			      pipe);
	}

	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {
		if (connector->get_hw_state(connector)) {
			connector->base.dpms = DRM_MODE_DPMS_ON;
			connector->encoder->connectors_active = true;
			connector->base.encoder = &connector->encoder->base;
		} else {
			connector->base.dpms = DRM_MODE_DPMS_OFF;
			connector->base.encoder = NULL;
		}
		DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
			      connector->base.base.id,
			      drm_get_connector_name(&connector->base),
			      connector->base.encoder ? "enabled" : "disabled");
	}

	/* HW state is read out, now we need to sanitize this mess. */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		intel_sanitize_encoder(encoder);
	}

	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		intel_sanitize_crtc(crtc);
9721
		intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
9722
	}
9723

9724
	if (force_restore) {
9725 9726 9727 9728
		/*
		 * We need to use raw interfaces for restoring state to avoid
		 * checking (bogus) intermediate states.
		 */
9729
		for_each_pipe(pipe) {
9730 9731
			struct drm_crtc *crtc =
				dev_priv->pipe_to_crtc_mapping[pipe];
9732 9733 9734

			__intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
					 crtc->fb);
9735
		}
9736 9737
		list_for_each_entry(plane, &dev->mode_config.plane_list, head)
			intel_plane_restore(plane);
9738 9739

		i915_redisable_vga(dev);
9740 9741 9742
	} else {
		intel_modeset_update_staged_output_state(dev);
	}
9743 9744

	intel_modeset_check_state(dev);
9745 9746

	drm_mode_config_reset(dev);
9747 9748 9749 9750
}

void intel_modeset_gem_init(struct drm_device *dev)
{
9751
	intel_modeset_init_hw(dev);
9752 9753

	intel_setup_overlay(dev);
9754

9755
	intel_modeset_setup_hw_state(dev, false);
J
Jesse Barnes 已提交
9756 9757 9758 9759
}

void intel_modeset_cleanup(struct drm_device *dev)
{
9760 9761 9762 9763
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	struct intel_crtc *intel_crtc;

9764 9765 9766 9767 9768 9769 9770 9771 9772 9773 9774
	/*
	 * Interrupts and polling as the first thing to avoid creating havoc.
	 * Too much stuff here (turning of rps, connectors, ...) would
	 * experience fancy races otherwise.
	 */
	drm_irq_uninstall(dev);
	cancel_work_sync(&dev_priv->hotplug_work);
	/*
	 * Due to the hpd irq storm handling the hotplug work can re-arm the
	 * poll handlers. Hence disable polling after hpd handling is shut down.
	 */
9775
	drm_kms_helper_poll_fini(dev);
9776

9777 9778
	mutex_lock(&dev->struct_mutex);

J
Jesse Barnes 已提交
9779 9780
	intel_unregister_dsm_handler();

9781 9782 9783 9784 9785 9786
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

		intel_crtc = to_intel_crtc(crtc);
9787
		intel_increase_pllclock(crtc);
9788 9789
	}

9790
	intel_disable_fbc(dev);
9791

9792
	intel_disable_gt_powersave(dev);
9793

9794 9795
	ironlake_teardown_rc6(dev);

9796 9797
	mutex_unlock(&dev->struct_mutex);

9798 9799 9800
	/* flush any delayed tasks or pending work */
	flush_scheduled_work();

9801 9802 9803
	/* destroy backlight, if any, before the connectors */
	intel_panel_destroy_backlight(dev);

J
Jesse Barnes 已提交
9804
	drm_mode_config_cleanup(dev);
9805 9806

	intel_cleanup_overlay(dev);
J
Jesse Barnes 已提交
9807 9808
}

9809 9810 9811
/*
 * Return which encoder is currently attached for connector.
 */
9812
struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
J
Jesse Barnes 已提交
9813
{
9814 9815
	return &intel_attached_encoder(connector)->base;
}
9816

9817 9818 9819 9820 9821 9822
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder)
{
	connector->encoder = encoder;
	drm_mode_connector_attach_encoder(&connector->base,
					  &encoder->base);
J
Jesse Barnes 已提交
9823
}
9824 9825 9826 9827 9828 9829 9830 9831 9832 9833 9834 9835 9836 9837 9838 9839 9840

/*
 * set vga decode state - true == enable VGA decode
 */
int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u16 gmch_ctrl;

	pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
	if (state)
		gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
	else
		gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
	pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
	return 0;
}
9841 9842 9843 9844 9845

#ifdef CONFIG_DEBUG_FS
#include <linux/seq_file.h>

struct intel_display_error_state {
9846 9847 9848

	u32 power_well_driver;

9849 9850 9851 9852 9853
	struct intel_cursor_error_state {
		u32 control;
		u32 position;
		u32 base;
		u32 size;
9854
	} cursor[I915_MAX_PIPES];
9855 9856

	struct intel_pipe_error_state {
9857
		enum transcoder cpu_transcoder;
9858 9859 9860 9861 9862 9863 9864 9865 9866
		u32 conf;
		u32 source;

		u32 htotal;
		u32 hblank;
		u32 hsync;
		u32 vtotal;
		u32 vblank;
		u32 vsync;
9867
	} pipe[I915_MAX_PIPES];
9868 9869 9870 9871 9872 9873 9874 9875 9876

	struct intel_plane_error_state {
		u32 control;
		u32 stride;
		u32 size;
		u32 pos;
		u32 addr;
		u32 surface;
		u32 tile_offset;
9877
	} plane[I915_MAX_PIPES];
9878 9879 9880 9881 9882
};

struct intel_display_error_state *
intel_display_capture_error_state(struct drm_device *dev)
{
9883
	drm_i915_private_t *dev_priv = dev->dev_private;
9884
	struct intel_display_error_state *error;
9885
	enum transcoder cpu_transcoder;
9886 9887 9888 9889 9890 9891
	int i;

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (error == NULL)
		return NULL;

9892 9893 9894
	if (HAS_POWER_WELL(dev))
		error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);

9895
	for_each_pipe(i) {
9896
		cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
9897
		error->pipe[i].cpu_transcoder = cpu_transcoder;
9898

9899 9900 9901 9902 9903 9904 9905 9906 9907
		if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
			error->cursor[i].control = I915_READ(CURCNTR(i));
			error->cursor[i].position = I915_READ(CURPOS(i));
			error->cursor[i].base = I915_READ(CURBASE(i));
		} else {
			error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
			error->cursor[i].position = I915_READ(CURPOS_IVB(i));
			error->cursor[i].base = I915_READ(CURBASE_IVB(i));
		}
9908 9909 9910

		error->plane[i].control = I915_READ(DSPCNTR(i));
		error->plane[i].stride = I915_READ(DSPSTRIDE(i));
9911
		if (INTEL_INFO(dev)->gen <= 3) {
9912
			error->plane[i].size = I915_READ(DSPSIZE(i));
9913 9914
			error->plane[i].pos = I915_READ(DSPPOS(i));
		}
9915 9916
		if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
			error->plane[i].addr = I915_READ(DSPADDR(i));
9917 9918 9919 9920 9921
		if (INTEL_INFO(dev)->gen >= 4) {
			error->plane[i].surface = I915_READ(DSPSURF(i));
			error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
		}

9922
		error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
9923
		error->pipe[i].source = I915_READ(PIPESRC(i));
9924 9925 9926 9927 9928 9929
		error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
		error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
		error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
		error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
		error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
		error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
9930 9931
	}

9932 9933 9934 9935 9936 9937 9938
	/* In the code above we read the registers without checking if the power
	 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
	 * prevent the next I915_WRITE from detecting it and printing an error
	 * message. */
	if (HAS_POWER_WELL(dev))
		I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);

9939 9940 9941
	return error;
}

9942 9943
#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)

9944
void
9945
intel_display_print_error_state(struct drm_i915_error_state_buf *m,
9946 9947 9948 9949 9950
				struct drm_device *dev,
				struct intel_display_error_state *error)
{
	int i;

9951
	err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
9952
	if (HAS_POWER_WELL(dev))
9953
		err_printf(m, "PWR_WELL_CTL2: %08x\n",
9954
			   error->power_well_driver);
9955
	for_each_pipe(i) {
9956 9957
		err_printf(m, "Pipe [%d]:\n", i);
		err_printf(m, "  CPU transcoder: %c\n",
9958
			   transcoder_name(error->pipe[i].cpu_transcoder));
9959 9960 9961 9962 9963 9964 9965 9966 9967 9968 9969 9970
		err_printf(m, "  CONF: %08x\n", error->pipe[i].conf);
		err_printf(m, "  SRC: %08x\n", error->pipe[i].source);
		err_printf(m, "  HTOTAL: %08x\n", error->pipe[i].htotal);
		err_printf(m, "  HBLANK: %08x\n", error->pipe[i].hblank);
		err_printf(m, "  HSYNC: %08x\n", error->pipe[i].hsync);
		err_printf(m, "  VTOTAL: %08x\n", error->pipe[i].vtotal);
		err_printf(m, "  VBLANK: %08x\n", error->pipe[i].vblank);
		err_printf(m, "  VSYNC: %08x\n", error->pipe[i].vsync);

		err_printf(m, "Plane [%d]:\n", i);
		err_printf(m, "  CNTR: %08x\n", error->plane[i].control);
		err_printf(m, "  STRIDE: %08x\n", error->plane[i].stride);
9971
		if (INTEL_INFO(dev)->gen <= 3) {
9972 9973
			err_printf(m, "  SIZE: %08x\n", error->plane[i].size);
			err_printf(m, "  POS: %08x\n", error->plane[i].pos);
9974
		}
P
Paulo Zanoni 已提交
9975
		if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
9976
			err_printf(m, "  ADDR: %08x\n", error->plane[i].addr);
9977
		if (INTEL_INFO(dev)->gen >= 4) {
9978 9979
			err_printf(m, "  SURF: %08x\n", error->plane[i].surface);
			err_printf(m, "  TILEOFF: %08x\n", error->plane[i].tile_offset);
9980 9981
		}

9982 9983 9984 9985
		err_printf(m, "Cursor [%d]:\n", i);
		err_printf(m, "  CNTR: %08x\n", error->cursor[i].control);
		err_printf(m, "  POS: %08x\n", error->cursor[i].position);
		err_printf(m, "  BASE: %08x\n", error->cursor[i].base);
9986 9987 9988
	}
}
#endif