intel_display.c 254.4 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright © 2006-2007 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 */

27
#include <linux/cpufreq.h>
28 29
#include <linux/module.h>
#include <linux/input.h>
J
Jesse Barnes 已提交
30
#include <linux/i2c.h>
31
#include <linux/kernel.h>
32
#include <linux/slab.h>
33
#include <linux/vgaarb.h>
34
#include <drm/drm_edid.h>
J
Jesse Barnes 已提交
35 36 37 38
#include "drmP.h"
#include "intel_drv.h"
#include "i915_drm.h"
#include "i915_drv.h"
39
#include "i915_trace.h"
40
#include "drm_dp_helper.h"
J
Jesse Barnes 已提交
41
#include "drm_crtc_helper.h"
42
#include <linux/dma_remapping.h>
J
Jesse Barnes 已提交
43

44 45
#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))

46
bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
47
static void intel_update_watermarks(struct drm_device *dev);
48
static void intel_increase_pllclock(struct drm_crtc *crtc);
49
static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
J
Jesse Barnes 已提交
50 51

typedef struct {
52 53 54 55 56 57 58 59 60
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
J
Jesse Barnes 已提交
61 62 63
} intel_clock_t;

typedef struct {
64
	int	min, max;
J
Jesse Barnes 已提交
65 66 67
} intel_range_t;

typedef struct {
68 69
	int	dot_limit;
	int	p2_slow, p2_fast;
J
Jesse Barnes 已提交
70 71 72
} intel_p2_t;

#define INTEL_P2_NUM		      2
73 74
typedef struct intel_limit intel_limit_t;
struct intel_limit {
75 76 77
	intel_range_t   dot, vco, n, m, m1, m2, p, p1;
	intel_p2_t	    p2;
	bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
78
			int, int, intel_clock_t *, intel_clock_t *);
79
};
J
Jesse Barnes 已提交
80

J
Jesse Barnes 已提交
81 82 83
/* FDI */
#define IRONLAKE_FDI_FREQ		2700000 /* in kHz for mode->clock */

84 85
static bool
intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
86 87
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock);
88 89
static bool
intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
90 91
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock);
J
Jesse Barnes 已提交
92

93 94
static bool
intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
95 96
		      int target, int refclk, intel_clock_t *match_clock,
		      intel_clock_t *best_clock);
97
static bool
98
intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
99 100
			   int target, int refclk, intel_clock_t *match_clock,
			   intel_clock_t *best_clock);
101

102 103 104
static inline u32 /* units of 100MHz */
intel_fdi_link_freq(struct drm_device *dev)
{
105 106 107 108 109
	if (IS_GEN5(dev)) {
		struct drm_i915_private *dev_priv = dev->dev_private;
		return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
	} else
		return 27;
110 111
}

112
static const intel_limit_t intel_limits_i8xx_dvo = {
113 114 115 116 117 118 119 120
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 2, .max = 33 },
121 122
	.p2 = { .dot_limit = 165000,
		.p2_slow = 4, .p2_fast = 2 },
123
	.find_pll = intel_find_best_PLL,
124 125 126
};

static const intel_limit_t intel_limits_i8xx_lvds = {
127 128 129 130 131 132 133 134
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 1, .max = 6 },
135 136
	.p2 = { .dot_limit = 165000,
		.p2_slow = 14, .p2_fast = 7 },
137
	.find_pll = intel_find_best_PLL,
138
};
139

140
static const intel_limit_t intel_limits_i9xx_sdvo = {
141 142 143 144 145 146 147 148
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
	.m1 = { .min = 10, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
149 150
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
151
	.find_pll = intel_find_best_PLL,
152 153 154
};

static const intel_limit_t intel_limits_i9xx_lvds = {
155 156 157 158 159 160 161 162
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
	.m1 = { .min = 10, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 7, .max = 98 },
	.p1 = { .min = 1, .max = 8 },
163 164
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 7 },
165
	.find_pll = intel_find_best_PLL,
166 167
};

168

169
static const intel_limit_t intel_limits_g4x_sdvo = {
170 171 172 173 174 175 176 177 178 179 180
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 1, .max = 3},
	.p2 = { .dot_limit = 270000,
		.p2_slow = 10,
		.p2_fast = 10
181
	},
182
	.find_pll = intel_g4x_find_best_PLL,
183 184 185
};

static const intel_limit_t intel_limits_g4x_hdmi = {
186 187 188 189 190 191 192 193 194 195
	.dot = { .min = 22000, .max = 400000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 16, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8},
	.p2 = { .dot_limit = 165000,
		.p2_slow = 10, .p2_fast = 5 },
196
	.find_pll = intel_g4x_find_best_PLL,
197 198 199
};

static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
200 201 202 203 204 205 206 207 208 209
	.dot = { .min = 20000, .max = 115000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 14, .p2_fast = 14
210
	},
211
	.find_pll = intel_g4x_find_best_PLL,
212 213 214
};

static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
215 216 217 218 219 220 221 222 223 224
	.dot = { .min = 80000, .max = 224000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 14, .max = 42 },
	.p1 = { .min = 2, .max = 6 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 7, .p2_fast = 7
225
	},
226
	.find_pll = intel_g4x_find_best_PLL,
227 228 229
};

static const intel_limit_t intel_limits_g4x_display_port = {
230 231 232 233 234 235 236 237 238
	.dot = { .min = 161670, .max = 227000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 2 },
	.m = { .min = 97, .max = 108 },
	.m1 = { .min = 0x10, .max = 0x12 },
	.m2 = { .min = 0x05, .max = 0x06 },
	.p = { .min = 10, .max = 20 },
	.p1 = { .min = 1, .max = 2},
	.p2 = { .dot_limit = 0,
239
		.p2_slow = 10, .p2_fast = 10 },
240
	.find_pll = intel_find_pll_g4x_dp,
241 242
};

243
static const intel_limit_t intel_limits_pineview_sdvo = {
244 245
	.dot = { .min = 20000, .max = 400000},
	.vco = { .min = 1700000, .max = 3500000 },
246
	/* Pineview's Ncounter is a ring counter */
247 248
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
249
	/* Pineview only has one combined m divider, which we treat as m2. */
250 251 252 253
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
254 255
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
256
	.find_pll = intel_find_best_PLL,
257 258
};

259
static const intel_limit_t intel_limits_pineview_lvds = {
260 261 262 263 264 265 266 267
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1700000, .max = 3500000 },
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 7, .max = 112 },
	.p1 = { .min = 1, .max = 8 },
268 269
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 14 },
270
	.find_pll = intel_find_best_PLL,
271 272
};

273 274 275 276 277
/* Ironlake / Sandybridge
 *
 * We calculate clock using (register_value + 2) for N/M1/M2, so here
 * the range value for them is (actual_value - 2).
 */
278
static const intel_limit_t intel_limits_ironlake_dac = {
279 280 281 282 283 284 285 286 287 288
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 5 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 10, .p2_fast = 5 },
289
	.find_pll = intel_g4x_find_best_PLL,
290 291
};

292
static const intel_limit_t intel_limits_ironlake_single_lvds = {
293 294 295 296 297 298 299 300 301 302
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 118 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
303 304 305 306
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_dual_lvds = {
307 308 309 310 311 312 313 314 315 316
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 56 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
317 318 319
	.find_pll = intel_g4x_find_best_PLL,
};

320
/* LVDS 100mhz refclk limits. */
321
static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
322 323 324 325 326 327 328
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 2 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
329
	.p1 = { .min = 2, .max = 8 },
330 331
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
332 333 334 335
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
336 337 338 339 340 341 342
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 42 },
343
	.p1 = { .min = 2, .max = 6 },
344 345
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
346 347 348 349
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_display_port = {
350 351 352 353 354 355 356 357 358
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000},
	.n = { .min = 1, .max = 2 },
	.m = { .min = 81, .max = 90 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 10, .max = 20 },
	.p1 = { .min = 1, .max = 2},
	.p2 = { .dot_limit = 0,
359
		.p2_slow = 10, .p2_fast = 10 },
360
	.find_pll = intel_find_pll_ironlake_dp,
J
Jesse Barnes 已提交
361 362
};

363 364
static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
						int refclk)
365
{
366 367
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
368
	const intel_limit_t *limit;
369 370 371 372 373

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
		    LVDS_CLKB_POWER_UP) {
			/* LVDS dual channel */
374
			if (refclk == 100000)
375 376 377 378
				limit = &intel_limits_ironlake_dual_lvds_100m;
			else
				limit = &intel_limits_ironlake_dual_lvds;
		} else {
379
			if (refclk == 100000)
380 381 382 383 384
				limit = &intel_limits_ironlake_single_lvds_100m;
			else
				limit = &intel_limits_ironlake_single_lvds;
		}
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
385 386
			HAS_eDP)
		limit = &intel_limits_ironlake_display_port;
387
	else
388
		limit = &intel_limits_ironlake_dac;
389 390 391 392

	return limit;
}

393 394 395 396 397 398 399 400 401 402
static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	const intel_limit_t *limit;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
		    LVDS_CLKB_POWER_UP)
			/* LVDS with dual channel */
403
			limit = &intel_limits_g4x_dual_channel_lvds;
404 405
		else
			/* LVDS with dual channel */
406
			limit = &intel_limits_g4x_single_channel_lvds;
407 408
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
		   intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
409
		limit = &intel_limits_g4x_hdmi;
410
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
411
		limit = &intel_limits_g4x_sdvo;
412
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
413
		limit = &intel_limits_g4x_display_port;
414
	} else /* The option is for other outputs */
415
		limit = &intel_limits_i9xx_sdvo;
416 417 418 419

	return limit;
}

420
static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
J
Jesse Barnes 已提交
421 422 423 424
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

425
	if (HAS_PCH_SPLIT(dev))
426
		limit = intel_ironlake_limit(crtc, refclk);
427
	else if (IS_G4X(dev)) {
428
		limit = intel_g4x_limit(crtc);
429
	} else if (IS_PINEVIEW(dev)) {
430
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
431
			limit = &intel_limits_pineview_lvds;
432
		else
433
			limit = &intel_limits_pineview_sdvo;
434 435 436 437 438
	} else if (!IS_GEN2(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
			limit = &intel_limits_i9xx_lvds;
		else
			limit = &intel_limits_i9xx_sdvo;
J
Jesse Barnes 已提交
439 440
	} else {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
441
			limit = &intel_limits_i8xx_lvds;
J
Jesse Barnes 已提交
442
		else
443
			limit = &intel_limits_i8xx_dvo;
J
Jesse Barnes 已提交
444 445 446 447
	}
	return limit;
}

448 449
/* m1 is reserved as 0 in Pineview, n is a ring counter */
static void pineview_clock(int refclk, intel_clock_t *clock)
J
Jesse Barnes 已提交
450
{
451 452 453 454 455 456 457 458
	clock->m = clock->m2 + 2;
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / clock->n;
	clock->dot = clock->vco / clock->p;
}

static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
{
459 460
	if (IS_PINEVIEW(dev)) {
		pineview_clock(refclk, clock);
461 462
		return;
	}
J
Jesse Barnes 已提交
463 464 465 466 467 468 469 470 471
	clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / (clock->n + 2);
	clock->dot = clock->vco / clock->p;
}

/**
 * Returns whether any output on the specified pipe is of the specified type
 */
472
bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
J
Jesse Barnes 已提交
473
{
474 475 476 477 478 479 480 481 482
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
		if (encoder->base.crtc == crtc && encoder->type == type)
			return true;

	return false;
J
Jesse Barnes 已提交
483 484
}

485
#define INTELPllInvalid(s)   do { /* DRM_DEBUG(s); */ return false; } while (0)
J
Jesse Barnes 已提交
486 487 488 489 490
/**
 * Returns whether the given set of divisors are valid for a given refclk with
 * the given connectors.
 */

491 492 493
static bool intel_PLL_is_valid(struct drm_device *dev,
			       const intel_limit_t *limit,
			       const intel_clock_t *clock)
J
Jesse Barnes 已提交
494 495
{
	if (clock->p1  < limit->p1.min  || limit->p1.max  < clock->p1)
496
		INTELPllInvalid("p1 out of range\n");
J
Jesse Barnes 已提交
497
	if (clock->p   < limit->p.min   || limit->p.max   < clock->p)
498
		INTELPllInvalid("p out of range\n");
J
Jesse Barnes 已提交
499
	if (clock->m2  < limit->m2.min  || limit->m2.max  < clock->m2)
500
		INTELPllInvalid("m2 out of range\n");
J
Jesse Barnes 已提交
501
	if (clock->m1  < limit->m1.min  || limit->m1.max  < clock->m1)
502
		INTELPllInvalid("m1 out of range\n");
503
	if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
504
		INTELPllInvalid("m1 <= m2\n");
J
Jesse Barnes 已提交
505
	if (clock->m   < limit->m.min   || limit->m.max   < clock->m)
506
		INTELPllInvalid("m out of range\n");
J
Jesse Barnes 已提交
507
	if (clock->n   < limit->n.min   || limit->n.max   < clock->n)
508
		INTELPllInvalid("n out of range\n");
J
Jesse Barnes 已提交
509
	if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
510
		INTELPllInvalid("vco out of range\n");
J
Jesse Barnes 已提交
511 512 513 514
	/* XXX: We may need to be checking "Dot clock" depending on the multiplier,
	 * connector, etc., rather than just a single range.
	 */
	if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
515
		INTELPllInvalid("dot out of range\n");
J
Jesse Barnes 已提交
516 517 518 519

	return true;
}

520 521
static bool
intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
522 523
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock)
524

J
Jesse Barnes 已提交
525 526 527 528 529 530
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	intel_clock_t clock;
	int err = target;

531
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
532
	    (I915_READ(LVDS)) != 0) {
J
Jesse Barnes 已提交
533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550
		/*
		 * For LVDS, if the panel is on, just rely on its current
		 * settings for dual-channel.  We haven't figured out how to
		 * reliably set up different single/dual channel state, if we
		 * even can.
		 */
		if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
		    LVDS_CLKB_POWER_UP)
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

551
	memset(best_clock, 0, sizeof(*best_clock));
J
Jesse Barnes 已提交
552

553 554 555 556
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
557 558
			/* m1 is always 0 in Pineview */
			if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
559 560 561 562 563
				break;
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
564 565
					int this_err;

566
					intel_clock(dev, refclk, &clock);
567 568
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
J
Jesse Barnes 已提交
569
						continue;
570 571 572
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;
J
Jesse Barnes 已提交
573 574 575 576 577 578 579 580 581 582 583 584 585 586

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

587 588
static bool
intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
589 590
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock)
591 592 593 594 595 596
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	intel_clock_t clock;
	int max_n;
	bool found;
597 598
	/* approximately equals target * 0.00585 */
	int err_most = (target >> 8) + (target >> 9);
599 600 601
	found = false;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
602 603
		int lvds_reg;

604
		if (HAS_PCH_SPLIT(dev))
605 606 607 608
			lvds_reg = PCH_LVDS;
		else
			lvds_reg = LVDS;
		if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
609 610 611 612 613 614 615 616 617 618 619 620 621
		    LVDS_CLKB_POWER_UP)
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset(best_clock, 0, sizeof(*best_clock));
	max_n = limit->n.max;
622
	/* based on hardware requirement, prefer smaller n to precision */
623
	for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
624
		/* based on hardware requirement, prefere larger m1,m2 */
625 626 627 628 629 630 631 632
		for (clock.m1 = limit->m1.max;
		     clock.m1 >= limit->m1.min; clock.m1--) {
			for (clock.m2 = limit->m2.max;
			     clock.m2 >= limit->m2.min; clock.m2--) {
				for (clock.p1 = limit->p1.max;
				     clock.p1 >= limit->p1.min; clock.p1--) {
					int this_err;

633
					intel_clock(dev, refclk, &clock);
634 635
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
636
						continue;
637 638 639
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;
640 641

					this_err = abs(clock.dot - target);
642 643 644 645 646 647 648 649 650 651
					if (this_err < err_most) {
						*best_clock = clock;
						err_most = this_err;
						max_n = clock.n;
						found = true;
					}
				}
			}
		}
	}
652 653 654
	return found;
}

655
static bool
656
intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
657 658
			   int target, int refclk, intel_clock_t *match_clock,
			   intel_clock_t *best_clock)
659 660 661
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
662

663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680
	if (target < 200000) {
		clock.n = 1;
		clock.p1 = 2;
		clock.p2 = 10;
		clock.m1 = 12;
		clock.m2 = 9;
	} else {
		clock.n = 2;
		clock.p1 = 1;
		clock.p2 = 10;
		clock.m1 = 14;
		clock.m2 = 8;
	}
	intel_clock(dev, refclk, &clock);
	memcpy(best_clock, &clock, sizeof(intel_clock_t));
	return true;
}

681 682 683
/* DisplayPort has only two frequencies, 162MHz and 270MHz */
static bool
intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
684 685
		      int target, int refclk, intel_clock_t *match_clock,
		      intel_clock_t *best_clock)
686
{
687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706
	intel_clock_t clock;
	if (target < 200000) {
		clock.p1 = 2;
		clock.p2 = 10;
		clock.n = 2;
		clock.m1 = 23;
		clock.m2 = 8;
	} else {
		clock.p1 = 1;
		clock.p2 = 10;
		clock.n = 1;
		clock.m1 = 14;
		clock.m2 = 2;
	}
	clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
	clock.p = (clock.p1 * clock.p2);
	clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
	clock.vco = 0;
	memcpy(best_clock, &clock, sizeof(intel_clock_t));
	return true;
707 708
}

709 710 711 712 713 714 715 716 717
/**
 * intel_wait_for_vblank - wait for vblank on a given pipe
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * Wait for vblank to occur on a given pipe.  Needed for various bits of
 * mode setting code.
 */
void intel_wait_for_vblank(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
718
{
719
	struct drm_i915_private *dev_priv = dev->dev_private;
720
	int pipestat_reg = PIPESTAT(pipe);
721

722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737
	/* Clear existing vblank status. Note this will clear any other
	 * sticky status fields as well.
	 *
	 * This races with i915_driver_irq_handler() with the result
	 * that either function could miss a vblank event.  Here it is not
	 * fatal, as we will either wait upon the next vblank interrupt or
	 * timeout.  Generally speaking intel_wait_for_vblank() is only
	 * called during modeset at which time the GPU should be idle and
	 * should *not* be performing page flips and thus not waiting on
	 * vblanks...
	 * Currently, the result of us stealing a vblank from the irq
	 * handler is that a single frame will be skipped during swapbuffers.
	 */
	I915_WRITE(pipestat_reg,
		   I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);

738
	/* Wait for vblank interrupt bit to set */
739 740 741
	if (wait_for(I915_READ(pipestat_reg) &
		     PIPE_VBLANK_INTERRUPT_STATUS,
		     50))
742 743 744
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

745 746
/*
 * intel_wait_for_pipe_off - wait for pipe to turn off
747 748 749 750 751 752 753
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * After disabling a pipe, we can't wait for vblank in the usual way,
 * spinning on the vblank interrupt status bit, since we won't actually
 * see an interrupt when the pipe is disabled.
 *
754 755 756 757 758 759
 * On Gen4 and above:
 *   wait for the pipe register state bit to turn off
 *
 * Otherwise:
 *   wait for the display line value to settle (it usually
 *   ends up stopping at the start of the next frame).
760
 *
761
 */
762
void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
763 764
{
	struct drm_i915_private *dev_priv = dev->dev_private;
765 766

	if (INTEL_INFO(dev)->gen >= 4) {
767
		int reg = PIPECONF(pipe);
768 769

		/* Wait for the Pipe State to go off */
770 771
		if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
			     100))
772 773 774
			DRM_DEBUG_KMS("pipe_off wait timed out\n");
	} else {
		u32 last_line;
775
		int reg = PIPEDSL(pipe);
776 777 778 779
		unsigned long timeout = jiffies + msecs_to_jiffies(100);

		/* Wait for the display line to settle */
		do {
780
			last_line = I915_READ(reg) & DSL_LINEMASK;
781
			mdelay(5);
782
		} while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
783 784 785 786
			 time_after(timeout, jiffies));
		if (time_after(jiffies, timeout))
			DRM_DEBUG_KMS("pipe_off wait timed out\n");
	}
J
Jesse Barnes 已提交
787 788
}

789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811
static const char *state_string(bool enabled)
{
	return enabled ? "on" : "off";
}

/* Only for pre-ILK configs */
static void assert_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

	reg = DPLL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)

812 813 814 815 816 817 818 819
/* For ILK+ */
static void assert_pch_pll(struct drm_i915_private *dev_priv,
			   enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

820 821 822 823 824 825 826 827 828 829 830 831 832
	if (HAS_PCH_CPT(dev_priv->dev)) {
		u32 pch_dpll;

		pch_dpll = I915_READ(PCH_DPLL_SEL);

		/* Make sure the selected PLL is enabled to the transcoder */
		WARN(!((pch_dpll >> (4 * pipe)) & 8),
		     "transcoder %d PLL not enabled\n", pipe);

		/* Convert the transcoder pipe number to a pll pipe number */
		pipe = (pch_dpll >> (4 * pipe)) & 1;
	}

833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902
	reg = PCH_DPLL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PCH PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)

static void assert_fdi_tx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

	reg = FDI_TX_CTL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & FDI_TX_ENABLE);
	WARN(cur_state != state,
	     "FDI TX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)

static void assert_fdi_rx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & FDI_RX_ENABLE);
	WARN(cur_state != state,
	     "FDI RX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)

static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	/* ILK FDI PLL is always enabled */
	if (dev_priv->info->gen == 5)
		return;

	reg = FDI_TX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
}

static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
}

903 904 905 906 907 908
static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
				  enum pipe pipe)
{
	int pp_reg, lvds_reg;
	u32 val;
	enum pipe panel_pipe = PIPE_A;
909
	bool locked = true;
910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928

	if (HAS_PCH_SPLIT(dev_priv->dev)) {
		pp_reg = PCH_PP_CONTROL;
		lvds_reg = PCH_LVDS;
	} else {
		pp_reg = PP_CONTROL;
		lvds_reg = LVDS;
	}

	val = I915_READ(pp_reg);
	if (!(val & PANEL_POWER_ON) ||
	    ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
		locked = false;

	if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
		panel_pipe = PIPE_B;

	WARN(panel_pipe == pipe && locked,
	     "panel assertion failure, pipe %c regs locked\n",
929
	     pipe_name(pipe));
930 931
}

932 933
void assert_pipe(struct drm_i915_private *dev_priv,
		 enum pipe pipe, bool state)
934 935 936
{
	int reg;
	u32 val;
937
	bool cur_state;
938

939 940 941 942
	/* if we need the pipe A quirk it must be always on */
	if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
		state = true;

943 944
	reg = PIPECONF(pipe);
	val = I915_READ(reg);
945 946 947
	cur_state = !!(val & PIPECONF_ENABLE);
	WARN(cur_state != state,
	     "pipe %c assertion failure (expected %s, current %s)\n",
948
	     pipe_name(pipe), state_string(state), state_string(cur_state));
949 950
}

951 952
static void assert_plane(struct drm_i915_private *dev_priv,
			 enum plane plane, bool state)
953 954 955
{
	int reg;
	u32 val;
956
	bool cur_state;
957 958 959

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
960 961 962 963
	cur_state = !!(val & DISPLAY_PLANE_ENABLE);
	WARN(cur_state != state,
	     "plane %c assertion failure (expected %s, current %s)\n",
	     plane_name(plane), state_string(state), state_string(cur_state));
964 965
}

966 967 968
#define assert_plane_enabled(d, p) assert_plane(d, p, true)
#define assert_plane_disabled(d, p) assert_plane(d, p, false)

969 970 971 972 973 974 975
static void assert_planes_disabled(struct drm_i915_private *dev_priv,
				   enum pipe pipe)
{
	int reg, i;
	u32 val;
	int cur_pipe;

976
	/* Planes are fixed to pipes on ILK+ */
977 978 979 980 981 982
	if (HAS_PCH_SPLIT(dev_priv->dev)) {
		reg = DSPCNTR(pipe);
		val = I915_READ(reg);
		WARN((val & DISPLAY_PLANE_ENABLE),
		     "plane %c assertion failure, should be disabled but not\n",
		     plane_name(pipe));
983
		return;
984
	}
985

986 987 988 989 990 991 992
	/* Need to check both planes against the pipe */
	for (i = 0; i < 2; i++) {
		reg = DSPCNTR(i);
		val = I915_READ(reg);
		cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
			DISPPLANE_SEL_PIPE_SHIFT;
		WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
993 994
		     "plane %c assertion failure, should be off on pipe %c but is still active\n",
		     plane_name(i), pipe_name(pipe));
995 996 997
	}
}

998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018
static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
{
	u32 val;
	bool enabled;

	val = I915_READ(PCH_DREF_CONTROL);
	enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
			    DREF_SUPERSPREAD_SOURCE_MASK));
	WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
}

static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
				       enum pipe pipe)
{
	int reg;
	u32 val;
	bool enabled;

	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
	enabled = !!(val & TRANS_ENABLE);
1019 1020 1021
	WARN(enabled,
	     "transcoder assertion failed, should be off on pipe %c but is still active\n",
	     pipe_name(pipe));
1022 1023
}

1024 1025
static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
			    enum pipe pipe, u32 port_sel, u32 val)
1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
{
	if ((val & DP_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		u32	trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
		u32	trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
		if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
			return false;
	} else {
		if ((val & DP_PIPE_MASK) != (pipe << 30))
			return false;
	}
	return true;
}

1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088
static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & PORT_ENABLE) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
			return false;
	}
	return true;
}

static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & LVDS_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
			return false;
	}
	return true;
}

static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & ADPA_DAC_ENABLE) == 0)
		return false;
	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
			return false;
	}
	return true;
}

1089
static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1090
				   enum pipe pipe, int reg, u32 port_sel)
1091
{
1092
	u32 val = I915_READ(reg);
1093
	WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
1094
	     "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
1095
	     reg, pipe_name(pipe));
1096 1097 1098 1099 1100
}

static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
				     enum pipe pipe, int reg)
{
1101
	u32 val = I915_READ(reg);
1102
	WARN(hdmi_pipe_enabled(dev_priv, val, pipe),
1103
	     "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
1104
	     reg, pipe_name(pipe));
1105 1106 1107 1108 1109 1110 1111 1112
}

static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

1113 1114 1115
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
1116 1117 1118

	reg = PCH_ADPA;
	val = I915_READ(reg);
1119
	WARN(adpa_pipe_enabled(dev_priv, val, pipe),
1120
	     "PCH VGA enabled on transcoder %c, should be disabled\n",
1121
	     pipe_name(pipe));
1122 1123 1124

	reg = PCH_LVDS;
	val = I915_READ(reg);
1125
	WARN(lvds_pipe_enabled(dev_priv, val, pipe),
1126
	     "PCH LVDS enabled on transcoder %c, should be disabled\n",
1127
	     pipe_name(pipe));
1128 1129 1130 1131 1132 1133

	assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
	assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
	assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
}

1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200
/**
 * intel_enable_pll - enable a PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * Enable @pipe's PLL so we can start pumping pixels from a plane.  Check to
 * make sure the PLL reg is writable first though, since the panel write
 * protect mechanism may be enabled.
 *
 * Note!  This is for pre-ILK only.
 */
static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	int reg;
	u32 val;

	/* No really, not for ILK+ */
	BUG_ON(dev_priv->info->gen >= 5);

	/* PLL is protected by panel, make sure we can write it */
	if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
		assert_panel_unlocked(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val |= DPLL_VCO_ENABLE;

	/* We do this three times for luck */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
}

/**
 * intel_disable_pll - disable a PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to disable
 *
 * Disable the PLL for @pipe, making sure the pipe is off first.
 *
 * Note!  This is for pre-ILK only.
 */
static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	int reg;
	u32 val;

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

	/* Make sure the pipe isn't still relying on us */
	assert_pipe_disabled(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val &= ~DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
}

1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214
/**
 * intel_enable_pch_pll - enable PCH PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * The PCH PLL needs to be enabled before the PCH transcoder, since it
 * drives the transcoder clock.
 */
static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
				 enum pipe pipe)
{
	int reg;
	u32 val;

1215 1216 1217
	if (pipe > 1)
		return;

1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235
	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* PCH refclock must be enabled first */
	assert_pch_refclk_enabled(dev_priv);

	reg = PCH_DPLL(pipe);
	val = I915_READ(reg);
	val |= DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(200);
}

static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
				  enum pipe pipe)
{
	int reg;
1236 1237
	u32 val, pll_mask = TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL,
		pll_sel = TRANSC_DPLL_ENABLE;
1238

1239 1240 1241
	if (pipe > 1)
		return;

1242 1243 1244 1245 1246 1247
	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* Make sure transcoder isn't still depending on us */
	assert_transcoder_disabled(dev_priv, pipe);

1248 1249 1250 1251 1252 1253 1254 1255 1256
	if (pipe == 0)
		pll_sel |= TRANSC_DPLLA_SEL;
	else if (pipe == 1)
		pll_sel |= TRANSC_DPLLB_SEL;


	if ((I915_READ(PCH_DPLL_SEL) & pll_mask) == pll_sel)
		return;

1257 1258 1259 1260 1261 1262 1263 1264
	reg = PCH_DPLL(pipe);
	val = I915_READ(reg);
	val &= ~DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(200);
}

1265 1266 1267 1268
static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
				    enum pipe pipe)
{
	int reg;
1269
	u32 val, pipeconf_val;
1270
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* Make sure PCH DPLL is enabled */
	assert_pch_pll_enabled(dev_priv, pipe);

	/* FDI must be feeding us bits for PCH ports */
	assert_fdi_tx_enabled(dev_priv, pipe);
	assert_fdi_rx_enabled(dev_priv, pipe);

	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
1284
	pipeconf_val = I915_READ(PIPECONF(pipe));
1285 1286 1287 1288 1289 1290 1291

	if (HAS_PCH_IBX(dev_priv->dev)) {
		/*
		 * make the BPC in transcoder be consistent with
		 * that in pipeconf reg.
		 */
		val &= ~PIPE_BPC_MASK;
1292
		val |= pipeconf_val & PIPE_BPC_MASK;
1293
	}
1294 1295 1296

	val &= ~TRANS_INTERLACE_MASK;
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
1297 1298 1299 1300 1301
		if (HAS_PCH_IBX(dev_priv->dev) &&
		    intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
			val |= TRANS_LEGACY_INTERLACED_ILK;
		else
			val |= TRANS_INTERLACED;
1302 1303 1304
	else
		val |= TRANS_PROGRESSIVE;

1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319
	I915_WRITE(reg, val | TRANS_ENABLE);
	if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
		DRM_ERROR("failed to enable transcoder %d\n", pipe);
}

static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
{
	int reg;
	u32 val;

	/* FDI relies on the transcoder */
	assert_fdi_tx_disabled(dev_priv, pipe);
	assert_fdi_rx_disabled(dev_priv, pipe);

1320 1321 1322
	/* Ports must be off as well */
	assert_pch_ports_disabled(dev_priv, pipe);

1323 1324 1325 1326 1327 1328
	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
	val &= ~TRANS_ENABLE;
	I915_WRITE(reg, val);
	/* wait for PCH transcoder off, transcoder state */
	if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1329
		DRM_ERROR("failed to disable transcoder %d\n", pipe);
1330 1331
}

1332
/**
1333
 * intel_enable_pipe - enable a pipe, asserting requirements
1334 1335
 * @dev_priv: i915 private structure
 * @pipe: pipe to enable
1336
 * @pch_port: on ILK+, is this pipe driving a PCH port or not
1337 1338 1339 1340 1341 1342 1343 1344 1345
 *
 * Enable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe is actually running (i.e. first vblank) before
 * returning.
 */
1346 1347
static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
			      bool pch_port)
1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358
{
	int reg;
	u32 val;

	/*
	 * A pipe without a PLL won't actually be able to drive bits from
	 * a plane.  On ILK+ the pipe PLLs are integrated, so we don't
	 * need the check.
	 */
	if (!HAS_PCH_SPLIT(dev_priv->dev))
		assert_pll_enabled(dev_priv, pipe);
1359 1360 1361 1362 1363 1364 1365 1366
	else {
		if (pch_port) {
			/* if driving the PCH, we need FDI enabled */
			assert_fdi_rx_pll_enabled(dev_priv, pipe);
			assert_fdi_tx_pll_enabled(dev_priv, pipe);
		}
		/* FIXME: assert CPU port conditions for SNB+ */
	}
1367 1368 1369

	reg = PIPECONF(pipe);
	val = I915_READ(reg);
1370 1371 1372 1373
	if (val & PIPECONF_ENABLE)
		return;

	I915_WRITE(reg, val | PIPECONF_ENABLE);
1374 1375 1376 1377
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
1378
 * intel_disable_pipe - disable a pipe, asserting requirements
1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406
 * @dev_priv: i915 private structure
 * @pipe: pipe to disable
 *
 * Disable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe has shut down before returning.
 */
static void intel_disable_pipe(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
	int reg;
	u32 val;

	/*
	 * Make sure planes won't keep trying to pump pixels to us,
	 * or we might hang the display.
	 */
	assert_planes_disabled(dev_priv, pipe);

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

	reg = PIPECONF(pipe);
	val = I915_READ(reg);
1407 1408 1409 1410
	if ((val & PIPECONF_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~PIPECONF_ENABLE);
1411 1412 1413
	intel_wait_for_pipe_off(dev_priv->dev, pipe);
}

1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424
/*
 * Plane regs are double buffered, going from enabled->disabled needs a
 * trigger in order to latch.  The display address reg provides this.
 */
static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
				      enum plane plane)
{
	I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
	I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
}

1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443
/**
 * intel_enable_plane - enable a display plane on a given pipe
 * @dev_priv: i915 private structure
 * @plane: plane to enable
 * @pipe: pipe being fed
 *
 * Enable @plane on @pipe, making sure that @pipe is running first.
 */
static void intel_enable_plane(struct drm_i915_private *dev_priv,
			       enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	/* If the pipe isn't enabled, we can't pump pixels and may hang */
	assert_pipe_enabled(dev_priv, pipe);

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1444 1445 1446 1447
	if (val & DISPLAY_PLANE_ENABLE)
		return;

	I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1448
	intel_flush_display_plane(dev_priv, plane);
1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
 * intel_disable_plane - disable a display plane
 * @dev_priv: i915 private structure
 * @plane: plane to disable
 * @pipe: pipe consuming the data
 *
 * Disable @plane; should be an independent operation.
 */
static void intel_disable_plane(struct drm_i915_private *dev_priv,
				enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1468 1469 1470 1471
	if ((val & DISPLAY_PLANE_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1472 1473 1474 1475
	intel_flush_display_plane(dev_priv, plane);
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

1476
static void disable_pch_dp(struct drm_i915_private *dev_priv,
1477
			   enum pipe pipe, int reg, u32 port_sel)
1478 1479
{
	u32 val = I915_READ(reg);
1480
	if (dp_pipe_enabled(dev_priv, pipe, port_sel, val)) {
1481
		DRM_DEBUG_KMS("Disabling pch dp %x on pipe %d\n", reg, pipe);
1482
		I915_WRITE(reg, val & ~DP_PORT_EN);
1483
	}
1484 1485 1486 1487 1488 1489
}

static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
			     enum pipe pipe, int reg)
{
	u32 val = I915_READ(reg);
1490
	if (hdmi_pipe_enabled(dev_priv, val, pipe)) {
1491 1492
		DRM_DEBUG_KMS("Disabling pch HDMI %x on pipe %d\n",
			      reg, pipe);
1493
		I915_WRITE(reg, val & ~PORT_ENABLE);
1494
	}
1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505
}

/* Disable any ports connected to this transcoder */
static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
				    enum pipe pipe)
{
	u32 reg, val;

	val = I915_READ(PCH_PP_CONTROL);
	I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);

1506 1507 1508
	disable_pch_dp(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
	disable_pch_dp(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
	disable_pch_dp(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
1509 1510 1511

	reg = PCH_ADPA;
	val = I915_READ(reg);
1512
	if (adpa_pipe_enabled(dev_priv, val, pipe))
1513 1514 1515 1516
		I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);

	reg = PCH_LVDS;
	val = I915_READ(reg);
1517 1518
	if (lvds_pipe_enabled(dev_priv, val, pipe)) {
		DRM_DEBUG_KMS("disable lvds on pipe %d val 0x%08x\n", pipe, val);
1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
		I915_WRITE(reg, val & ~LVDS_PORT_EN);
		POSTING_READ(reg);
		udelay(100);
	}

	disable_pch_hdmi(dev_priv, pipe, HDMIB);
	disable_pch_hdmi(dev_priv, pipe, HDMIC);
	disable_pch_hdmi(dev_priv, pipe, HDMID);
}

1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550
static void i8xx_disable_fbc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 fbc_ctl;

	/* Disable compression */
	fbc_ctl = I915_READ(FBC_CONTROL);
	if ((fbc_ctl & FBC_CTL_EN) == 0)
		return;

	fbc_ctl &= ~FBC_CTL_EN;
	I915_WRITE(FBC_CONTROL, fbc_ctl);

	/* Wait for compressing bit to clear */
	if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
		DRM_DEBUG_KMS("FBC idle timed out\n");
		return;
	}

	DRM_DEBUG_KMS("disabled FBC\n");
}

1551 1552 1553 1554 1555 1556
static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_framebuffer *fb = crtc->fb;
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1557
	struct drm_i915_gem_object *obj = intel_fb->obj;
1558
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1559
	int cfb_pitch;
1560 1561 1562
	int plane, i;
	u32 fbc_ctl, fbc_ctl2;

1563
	cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1564 1565
	if (fb->pitches[0] < cfb_pitch)
		cfb_pitch = fb->pitches[0];
1566 1567

	/* FBC_CTL wants 64B units */
1568 1569
	cfb_pitch = (cfb_pitch / 64) - 1;
	plane = intel_crtc->plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1570 1571 1572 1573 1574 1575

	/* Clear old tags */
	for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
		I915_WRITE(FBC_TAG + (i * 4), 0);

	/* Set it up... */
1576 1577
	fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
	fbc_ctl2 |= plane;
1578 1579 1580 1581 1582
	I915_WRITE(FBC_CONTROL2, fbc_ctl2);
	I915_WRITE(FBC_FENCE_OFF, crtc->y);

	/* enable it... */
	fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
1583
	if (IS_I945GM(dev))
1584
		fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
1585
	fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1586
	fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
1587
	fbc_ctl |= obj->fence_reg;
1588 1589
	I915_WRITE(FBC_CONTROL, fbc_ctl);

1590 1591
	DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %d, ",
		      cfb_pitch, crtc->y, intel_crtc->plane);
1592 1593
}

1594
static bool i8xx_fbc_enabled(struct drm_device *dev)
1595 1596 1597 1598 1599 1600
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
}

1601 1602 1603 1604 1605 1606
static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_framebuffer *fb = crtc->fb;
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1607
	struct drm_i915_gem_object *obj = intel_fb->obj;
1608
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1609
	int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
1610 1611 1612 1613
	unsigned long stall_watermark = 200;
	u32 dpfc_ctl;

	dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
1614
	dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
1615
	I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1616 1617 1618 1619 1620 1621 1622 1623 1624

	I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
		   (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
		   (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
	I915_WRITE(DPFC_FENCE_YOFF, crtc->y);

	/* enable it... */
	I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);

1625
	DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1626 1627
}

1628
static void g4x_disable_fbc(struct drm_device *dev)
1629 1630 1631 1632 1633 1634
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpfc_ctl;

	/* Disable compression */
	dpfc_ctl = I915_READ(DPFC_CONTROL);
C
Chris Wilson 已提交
1635 1636 1637
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(DPFC_CONTROL, dpfc_ctl);
1638

C
Chris Wilson 已提交
1639 1640
		DRM_DEBUG_KMS("disabled FBC\n");
	}
1641 1642
}

1643
static bool g4x_fbc_enabled(struct drm_device *dev)
1644 1645 1646 1647 1648 1649
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
}

1650 1651 1652 1653 1654 1655
static void sandybridge_blit_fbc_update(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 blt_ecoskpd;

	/* Make sure blitter notifies FBC of writes */
1656
	gen6_gt_force_wake_get(dev_priv);
1657 1658 1659 1660 1661 1662 1663 1664 1665 1666
	blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
	blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
		GEN6_BLITTER_LOCK_SHIFT;
	I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
	blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
	I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
	blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
			 GEN6_BLITTER_LOCK_SHIFT);
	I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
	POSTING_READ(GEN6_BLITTER_ECOSKPD);
1667
	gen6_gt_force_wake_put(dev_priv);
1668 1669
}

1670 1671 1672 1673 1674 1675
static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_framebuffer *fb = crtc->fb;
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1676
	struct drm_i915_gem_object *obj = intel_fb->obj;
1677
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1678
	int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
1679 1680 1681
	unsigned long stall_watermark = 200;
	u32 dpfc_ctl;

C
Chris Wilson 已提交
1682
	dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1683 1684
	dpfc_ctl &= DPFC_RESERVED;
	dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
1685 1686
	/* Set persistent mode for front-buffer rendering, ala X. */
	dpfc_ctl |= DPFC_CTL_PERSISTENT_MODE;
1687
	dpfc_ctl |= (DPFC_CTL_FENCE_EN | obj->fence_reg);
1688
	I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1689 1690 1691 1692 1693

	I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
		   (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
		   (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
	I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
1694
	I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
1695
	/* enable it... */
C
Chris Wilson 已提交
1696
	I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
1697

1698 1699
	if (IS_GEN6(dev)) {
		I915_WRITE(SNB_DPFC_CTL_SA,
1700
			   SNB_CPU_FENCE_ENABLE | obj->fence_reg);
1701
		I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
1702
		sandybridge_blit_fbc_update(dev);
1703 1704
	}

1705 1706 1707
	DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
}

1708
static void ironlake_disable_fbc(struct drm_device *dev)
1709 1710 1711 1712 1713 1714
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpfc_ctl;

	/* Disable compression */
	dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
C
Chris Wilson 已提交
1715 1716 1717
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
1718

C
Chris Wilson 已提交
1719 1720
		DRM_DEBUG_KMS("disabled FBC\n");
	}
1721 1722 1723 1724 1725 1726 1727 1728 1729
}

static bool ironlake_fbc_enabled(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
}

1730 1731 1732 1733 1734 1735 1736 1737 1738 1739
bool intel_fbc_enabled(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv->display.fbc_enabled)
		return false;

	return dev_priv->display.fbc_enabled(dev);
}

1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752
static void intel_fbc_work_fn(struct work_struct *__work)
{
	struct intel_fbc_work *work =
		container_of(to_delayed_work(__work),
			     struct intel_fbc_work, work);
	struct drm_device *dev = work->crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	mutex_lock(&dev->struct_mutex);
	if (work == dev_priv->fbc_work) {
		/* Double check that we haven't switched fb without cancelling
		 * the prior work.
		 */
1753
		if (work->crtc->fb == work->fb) {
1754 1755 1756
			dev_priv->display.enable_fbc(work->crtc,
						     work->interval);

1757 1758 1759 1760 1761
			dev_priv->cfb_plane = to_intel_crtc(work->crtc)->plane;
			dev_priv->cfb_fb = work->crtc->fb->base.id;
			dev_priv->cfb_y = work->crtc->y;
		}

1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791
		dev_priv->fbc_work = NULL;
	}
	mutex_unlock(&dev->struct_mutex);

	kfree(work);
}

static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
{
	if (dev_priv->fbc_work == NULL)
		return;

	DRM_DEBUG_KMS("cancelling pending FBC enable\n");

	/* Synchronisation is provided by struct_mutex and checking of
	 * dev_priv->fbc_work, so we can perform the cancellation
	 * entirely asynchronously.
	 */
	if (cancel_delayed_work(&dev_priv->fbc_work->work))
		/* tasklet was killed before being run, clean up */
		kfree(dev_priv->fbc_work);

	/* Mark the work as no longer wanted so that if it does
	 * wake-up (because the work was already running and waiting
	 * for our mutex), it will discover that is no longer
	 * necessary to run.
	 */
	dev_priv->fbc_work = NULL;
}

1792
static void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1793
{
1794 1795 1796
	struct intel_fbc_work *work;
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1797 1798 1799 1800

	if (!dev_priv->display.enable_fbc)
		return;

1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818
	intel_cancel_fbc_work(dev_priv);

	work = kzalloc(sizeof *work, GFP_KERNEL);
	if (work == NULL) {
		dev_priv->display.enable_fbc(crtc, interval);
		return;
	}

	work->crtc = crtc;
	work->fb = crtc->fb;
	work->interval = interval;
	INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);

	dev_priv->fbc_work = work;

	DRM_DEBUG_KMS("scheduling delayed FBC enable\n");

	/* Delay the actual enabling to let pageflipping cease and the
1819 1820 1821 1822
	 * display to settle before starting the compression. Note that
	 * this delay also serves a second purpose: it allows for a
	 * vblank to pass after disabling the FBC before we attempt
	 * to modify the control registers.
1823 1824 1825 1826 1827 1828 1829
	 *
	 * A more complicated solution would involve tracking vblanks
	 * following the termination of the page-flipping sequence
	 * and indeed performing the enable as a co-routine and not
	 * waiting synchronously upon the vblank.
	 */
	schedule_delayed_work(&work->work, msecs_to_jiffies(50));
1830 1831 1832 1833 1834 1835
}

void intel_disable_fbc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1836 1837
	intel_cancel_fbc_work(dev_priv);

1838 1839 1840 1841
	if (!dev_priv->display.disable_fbc)
		return;

	dev_priv->display.disable_fbc(dev);
1842
	dev_priv->cfb_plane = -1;
1843 1844
}

1845 1846
/**
 * intel_update_fbc - enable/disable FBC as needed
C
Chris Wilson 已提交
1847
 * @dev: the drm_device
1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863
 *
 * Set up the framebuffer compression hardware at mode set time.  We
 * enable it if possible:
 *   - plane A only (on pre-965)
 *   - no pixel mulitply/line duplication
 *   - no alpha buffer discard
 *   - no dual wide
 *   - framebuffer <= 2048 in width, 1536 in height
 *
 * We can't assume that any compression will take place (worst case),
 * so the compressed buffer has to be the same size as the uncompressed
 * one.  It also must reside (along with the line length buffer) in
 * stolen memory.
 *
 * We need to enable/disable FBC on a global basis.
 */
C
Chris Wilson 已提交
1864
static void intel_update_fbc(struct drm_device *dev)
1865 1866
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
1867 1868 1869
	struct drm_crtc *crtc = NULL, *tmp_crtc;
	struct intel_crtc *intel_crtc;
	struct drm_framebuffer *fb;
1870
	struct intel_framebuffer *intel_fb;
1871
	struct drm_i915_gem_object *obj;
1872
	int enable_fbc;
1873 1874

	DRM_DEBUG_KMS("\n");
1875 1876 1877 1878

	if (!i915_powersave)
		return;

1879
	if (!I915_HAS_FBC(dev))
1880 1881
		return;

1882 1883 1884 1885
	/*
	 * If FBC is already on, we just have to verify that we can
	 * keep it that way...
	 * Need to disable if:
1886
	 *   - more than one pipe is active
1887 1888 1889 1890
	 *   - changing FBC params (stride, fence, mode)
	 *   - new fb is too large to fit in compressed buffer
	 *   - going to an unsupported config (interlace, pixel multiply, etc.)
	 */
1891
	list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
1892
		if (tmp_crtc->enabled && tmp_crtc->fb) {
C
Chris Wilson 已提交
1893 1894 1895 1896 1897 1898 1899
			if (crtc) {
				DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
				dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
				goto out_disable;
			}
			crtc = tmp_crtc;
		}
1900
	}
C
Chris Wilson 已提交
1901 1902 1903 1904

	if (!crtc || crtc->fb == NULL) {
		DRM_DEBUG_KMS("no output, disabling\n");
		dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
1905 1906
		goto out_disable;
	}
C
Chris Wilson 已提交
1907 1908 1909 1910

	intel_crtc = to_intel_crtc(crtc);
	fb = crtc->fb;
	intel_fb = to_intel_framebuffer(fb);
1911
	obj = intel_fb->obj;
C
Chris Wilson 已提交
1912

1913 1914 1915 1916
	enable_fbc = i915_enable_fbc;
	if (enable_fbc < 0) {
		DRM_DEBUG_KMS("fbc set to per-chip default\n");
		enable_fbc = 1;
1917
		if (INTEL_INFO(dev)->gen <= 6)
1918 1919 1920 1921
			enable_fbc = 0;
	}
	if (!enable_fbc) {
		DRM_DEBUG_KMS("fbc disabled per module param\n");
1922 1923 1924
		dev_priv->no_fbc_reason = FBC_MODULE_PARAM;
		goto out_disable;
	}
1925
	if (intel_fb->obj->base.size > dev_priv->cfb_size) {
1926
		DRM_DEBUG_KMS("framebuffer too large, disabling "
1927
			      "compression\n");
1928
		dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
1929 1930
		goto out_disable;
	}
C
Chris Wilson 已提交
1931 1932
	if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
	    (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
1933
		DRM_DEBUG_KMS("mode incompatible with compression, "
1934
			      "disabling\n");
1935
		dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
1936 1937
		goto out_disable;
	}
C
Chris Wilson 已提交
1938 1939
	if ((crtc->mode.hdisplay > 2048) ||
	    (crtc->mode.vdisplay > 1536)) {
1940
		DRM_DEBUG_KMS("mode too large for compression, disabling\n");
1941
		dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
1942 1943
		goto out_disable;
	}
C
Chris Wilson 已提交
1944
	if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
1945
		DRM_DEBUG_KMS("plane not 0, disabling compression\n");
1946
		dev_priv->no_fbc_reason = FBC_BAD_PLANE;
1947 1948
		goto out_disable;
	}
1949 1950 1951 1952 1953 1954 1955

	/* The use of a CPU fence is mandatory in order to detect writes
	 * by the CPU to the scanout and trigger updates to the FBC.
	 */
	if (obj->tiling_mode != I915_TILING_X ||
	    obj->fence_reg == I915_FENCE_REG_NONE) {
		DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
1956
		dev_priv->no_fbc_reason = FBC_NOT_TILED;
1957 1958 1959
		goto out_disable;
	}

1960 1961 1962 1963
	/* If the kernel debugger is active, always disable compression */
	if (in_dbg_master())
		goto out_disable;

1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001
	/* If the scanout has not changed, don't modify the FBC settings.
	 * Note that we make the fundamental assumption that the fb->obj
	 * cannot be unpinned (and have its GTT offset and fence revoked)
	 * without first being decoupled from the scanout and FBC disabled.
	 */
	if (dev_priv->cfb_plane == intel_crtc->plane &&
	    dev_priv->cfb_fb == fb->base.id &&
	    dev_priv->cfb_y == crtc->y)
		return;

	if (intel_fbc_enabled(dev)) {
		/* We update FBC along two paths, after changing fb/crtc
		 * configuration (modeswitching) and after page-flipping
		 * finishes. For the latter, we know that not only did
		 * we disable the FBC at the start of the page-flip
		 * sequence, but also more than one vblank has passed.
		 *
		 * For the former case of modeswitching, it is possible
		 * to switch between two FBC valid configurations
		 * instantaneously so we do need to disable the FBC
		 * before we can modify its control registers. We also
		 * have to wait for the next vblank for that to take
		 * effect. However, since we delay enabling FBC we can
		 * assume that a vblank has passed since disabling and
		 * that we can safely alter the registers in the deferred
		 * callback.
		 *
		 * In the scenario that we go from a valid to invalid
		 * and then back to valid FBC configuration we have
		 * no strict enforcement that a vblank occurred since
		 * disabling the FBC. However, along all current pipe
		 * disabling paths we do need to wait for a vblank at
		 * some point. And we wait before enabling FBC anyway.
		 */
		DRM_DEBUG_KMS("disabling active FBC for update\n");
		intel_disable_fbc(dev);
	}

C
Chris Wilson 已提交
2002
	intel_enable_fbc(crtc, 500);
2003 2004 2005 2006
	return;

out_disable:
	/* Multiple disables should be harmless */
2007 2008
	if (intel_fbc_enabled(dev)) {
		DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
2009
		intel_disable_fbc(dev);
2010
	}
2011 2012
}

2013
int
2014
intel_pin_and_fence_fb_obj(struct drm_device *dev,
2015
			   struct drm_i915_gem_object *obj,
2016
			   struct intel_ring_buffer *pipelined)
2017
{
2018
	struct drm_i915_private *dev_priv = dev->dev_private;
2019 2020 2021
	u32 alignment;
	int ret;

2022
	switch (obj->tiling_mode) {
2023
	case I915_TILING_NONE:
2024 2025
		if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
			alignment = 128 * 1024;
2026
		else if (INTEL_INFO(dev)->gen >= 4)
2027 2028 2029
			alignment = 4 * 1024;
		else
			alignment = 64 * 1024;
2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042
		break;
	case I915_TILING_X:
		/* pin() will align the object as required by fence */
		alignment = 0;
		break;
	case I915_TILING_Y:
		/* FIXME: Is this true? */
		DRM_ERROR("Y tiled not allowed for scan out buffers\n");
		return -EINVAL;
	default:
		BUG();
	}

2043
	dev_priv->mm.interruptible = false;
2044
	ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
2045
	if (ret)
2046
		goto err_interruptible;
2047 2048 2049 2050 2051 2052

	/* Install a fence for tiled scan-out. Pre-i965 always needs a
	 * fence, whereas 965+ only requires a fence if using
	 * framebuffer compression.  For simplicity, we always install
	 * a fence as the cost is not that onerous.
	 */
2053
	if (obj->tiling_mode != I915_TILING_NONE) {
2054
		ret = i915_gem_object_get_fence(obj, pipelined);
2055 2056
		if (ret)
			goto err_unpin;
2057 2058

		i915_gem_object_pin_fence(obj);
2059 2060
	}

2061
	dev_priv->mm.interruptible = true;
2062
	return 0;
2063 2064 2065

err_unpin:
	i915_gem_object_unpin(obj);
2066 2067
err_interruptible:
	dev_priv->mm.interruptible = true;
2068
	return ret;
2069 2070
}

2071 2072 2073 2074 2075 2076
void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_fence(obj);
	i915_gem_object_unpin(obj);
}

2077 2078
static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			     int x, int y)
J
Jesse Barnes 已提交
2079 2080 2081 2082 2083
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
2084
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
2085 2086 2087
	int plane = intel_crtc->plane;
	unsigned long Start, Offset;
	u32 dspcntr;
2088
	u32 reg;
J
Jesse Barnes 已提交
2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101

	switch (plane) {
	case 0:
	case 1:
		break;
	default:
		DRM_ERROR("Can't update plane %d in SAREA\n", plane);
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

2102 2103
	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
J
Jesse Barnes 已提交
2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
	switch (fb->bits_per_pixel) {
	case 8:
		dspcntr |= DISPPLANE_8BPP;
		break;
	case 16:
		if (fb->depth == 15)
			dspcntr |= DISPPLANE_15_16BPP;
		else
			dspcntr |= DISPPLANE_16BPP;
		break;
	case 24:
	case 32:
		dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
		break;
	default:
2121
		DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
J
Jesse Barnes 已提交
2122 2123
		return -EINVAL;
	}
2124
	if (INTEL_INFO(dev)->gen >= 4) {
2125
		if (obj->tiling_mode != I915_TILING_NONE)
J
Jesse Barnes 已提交
2126 2127 2128 2129 2130
			dspcntr |= DISPPLANE_TILED;
		else
			dspcntr &= ~DISPPLANE_TILED;
	}

2131
	I915_WRITE(reg, dspcntr);
J
Jesse Barnes 已提交
2132

2133
	Start = obj->gtt_offset;
2134
	Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
J
Jesse Barnes 已提交
2135

2136
	DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2137 2138
		      Start, Offset, x, y, fb->pitches[0]);
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2139
	if (INTEL_INFO(dev)->gen >= 4) {
2140 2141 2142 2143 2144 2145
		I915_WRITE(DSPSURF(plane), Start);
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
		I915_WRITE(DSPADDR(plane), Offset);
	} else
		I915_WRITE(DSPADDR(plane), Start + Offset);
	POSTING_READ(reg);
J
Jesse Barnes 已提交
2146

2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165
	return 0;
}

static int ironlake_update_plane(struct drm_crtc *crtc,
				 struct drm_framebuffer *fb, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
	struct drm_i915_gem_object *obj;
	int plane = intel_crtc->plane;
	unsigned long Start, Offset;
	u32 dspcntr;
	u32 reg;

	switch (plane) {
	case 0:
	case 1:
J
Jesse Barnes 已提交
2166
	case 2:
2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214
		break;
	default:
		DRM_ERROR("Can't update plane %d in SAREA\n", plane);
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
	switch (fb->bits_per_pixel) {
	case 8:
		dspcntr |= DISPPLANE_8BPP;
		break;
	case 16:
		if (fb->depth != 16)
			return -EINVAL;

		dspcntr |= DISPPLANE_16BPP;
		break;
	case 24:
	case 32:
		if (fb->depth == 24)
			dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
		else if (fb->depth == 30)
			dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
		else
			return -EINVAL;
		break;
	default:
		DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
		return -EINVAL;
	}

	if (obj->tiling_mode != I915_TILING_NONE)
		dspcntr |= DISPPLANE_TILED;
	else
		dspcntr &= ~DISPPLANE_TILED;

	/* must disable */
	dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;

	I915_WRITE(reg, dspcntr);

	Start = obj->gtt_offset;
2215
	Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
2216 2217

	DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2218 2219
		      Start, Offset, x, y, fb->pitches[0]);
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240
	I915_WRITE(DSPSURF(plane), Start);
	I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
	I915_WRITE(DSPADDR(plane), Offset);
	POSTING_READ(reg);

	return 0;
}

/* Assume fb object is pinned & idle & fenced and just update base pointers */
static int
intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			   int x, int y, enum mode_set_atomic state)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ret = dev_priv->display.update_plane(crtc, fb, x, y);
	if (ret)
		return ret;

C
Chris Wilson 已提交
2241
	intel_update_fbc(dev);
2242
	intel_increase_pllclock(crtc);
J
Jesse Barnes 已提交
2243 2244 2245 2246

	return 0;
}

2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273
static int
intel_finish_fb(struct drm_framebuffer *old_fb)
{
	struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	bool was_interruptible = dev_priv->mm.interruptible;
	int ret;

	wait_event(dev_priv->pending_flip_queue,
		   atomic_read(&dev_priv->mm.wedged) ||
		   atomic_read(&obj->pending_flip) == 0);

	/* Big Hammer, we also need to ensure that any pending
	 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
	 * current scanout is retired before unpinning the old
	 * framebuffer.
	 *
	 * This should only fail upon a hung GPU, in which case we
	 * can safely continue.
	 */
	dev_priv->mm.interruptible = false;
	ret = i915_gem_object_finish_gpu(obj);
	dev_priv->mm.interruptible = was_interruptible;

	return ret;
}

2274
static int
2275 2276
intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
		    struct drm_framebuffer *old_fb)
J
Jesse Barnes 已提交
2277 2278 2279 2280
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2281
	int ret;
J
Jesse Barnes 已提交
2282 2283 2284

	/* no fb bound */
	if (!crtc->fb) {
2285
		DRM_ERROR("No FB bound\n");
2286 2287 2288
		return 0;
	}

2289
	switch (intel_crtc->plane) {
2290 2291 2292
	case 0:
	case 1:
		break;
J
Jesse Barnes 已提交
2293 2294 2295 2296
	case 2:
		if (IS_IVYBRIDGE(dev))
			break;
		/* fall through otherwise */
2297
	default:
2298
		DRM_ERROR("no plane for crtc\n");
2299
		return -EINVAL;
J
Jesse Barnes 已提交
2300 2301
	}

2302
	mutex_lock(&dev->struct_mutex);
2303 2304
	ret = intel_pin_and_fence_fb_obj(dev,
					 to_intel_framebuffer(crtc->fb)->obj,
2305
					 NULL);
2306 2307
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
2308
		DRM_ERROR("pin & fence failed\n");
2309 2310
		return ret;
	}
J
Jesse Barnes 已提交
2311

2312 2313
	if (old_fb)
		intel_finish_fb(old_fb);
2314

2315 2316
	ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
					 LEAVE_ATOMIC_MODE_SET);
2317
	if (ret) {
2318
		intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
2319
		mutex_unlock(&dev->struct_mutex);
2320
		DRM_ERROR("failed to update base address\n");
2321
		return ret;
J
Jesse Barnes 已提交
2322
	}
2323

2324 2325
	if (old_fb) {
		intel_wait_for_vblank(dev, intel_crtc->pipe);
2326
		intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
2327
	}
2328

2329
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
2330 2331

	if (!dev->primary->master)
2332
		return 0;
J
Jesse Barnes 已提交
2333 2334 2335

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
2336
		return 0;
J
Jesse Barnes 已提交
2337

2338
	if (intel_crtc->pipe) {
J
Jesse Barnes 已提交
2339 2340
		master_priv->sarea_priv->pipeB_x = x;
		master_priv->sarea_priv->pipeB_y = y;
2341 2342 2343
	} else {
		master_priv->sarea_priv->pipeA_x = x;
		master_priv->sarea_priv->pipeA_y = y;
J
Jesse Barnes 已提交
2344
	}
2345 2346

	return 0;
J
Jesse Barnes 已提交
2347 2348
}

2349
static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
2350 2351 2352 2353 2354
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

2355
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

	if (clock < 200000) {
		u32 temp;
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
		/* workaround for 160Mhz:
		   1) program 0x4600c bits 15:0 = 0x8124
		   2) program 0x46010 bit 0 = 1
		   3) program 0x46034 bit 24 = 1
		   4) program 0x64000 bit 14 = 1
		   */
		temp = I915_READ(0x4600c);
		temp &= 0xffff0000;
		I915_WRITE(0x4600c, temp | 0x8124);

		temp = I915_READ(0x46010);
		I915_WRITE(0x46010, temp | 1);

		temp = I915_READ(0x46034);
		I915_WRITE(0x46034, temp | (1 << 24));
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
	}
	I915_WRITE(DP_A, dpa_ctl);

2382
	POSTING_READ(DP_A);
2383 2384 2385
	udelay(500);
}

2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396
static void intel_fdi_normal_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* enable normal train */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2397
	if (IS_IVYBRIDGE(dev)) {
2398 2399
		temp &= ~FDI_LINK_TRAIN_NONE_IVB;
		temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
2400 2401 2402
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2403
	}
2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_NORMAL_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE;
	}
	I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);

	/* wait one idle pattern time */
	POSTING_READ(reg);
	udelay(1000);
2420 2421 2422 2423 2424

	/* IVB wants error correction enabled */
	if (IS_IVYBRIDGE(dev))
		I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
			   FDI_FE_ERRC_ENABLE);
2425 2426
}

2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438
static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 flags = I915_READ(SOUTH_CHICKEN1);

	flags |= FDI_PHASE_SYNC_OVR(pipe);
	I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
	flags |= FDI_PHASE_SYNC_EN(pipe);
	I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
	POSTING_READ(SOUTH_CHICKEN1);
}

2439 2440 2441 2442 2443 2444 2445
/* The FDI link training functions for ILK/Ibexpeak. */
static void ironlake_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2446
	int plane = intel_crtc->plane;
2447
	u32 reg, temp, tries;
2448

2449 2450 2451 2452
	/* FDI needs bits from pipe & plane first */
	assert_pipe_enabled(dev_priv, pipe);
	assert_plane_enabled(dev_priv, plane);

2453 2454
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2455 2456
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2457 2458
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2459 2460
	I915_WRITE(reg, temp);
	I915_READ(reg);
2461 2462
	udelay(150);

2463
	/* enable CPU FDI TX and PCH FDI RX */
2464 2465
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2466 2467
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2468 2469
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2470
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2471

2472 2473
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2474 2475
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2476 2477 2478
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2479 2480
	udelay(150);

2481
	/* Ironlake workaround, enable clock pointer after FDI enable*/
2482 2483 2484 2485 2486
	if (HAS_PCH_IBX(dev)) {
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
			   FDI_RX_PHASE_SYNC_POINTER_EN);
	}
2487

2488
	reg = FDI_RX_IIR(pipe);
2489
	for (tries = 0; tries < 5; tries++) {
2490
		temp = I915_READ(reg);
2491 2492 2493 2494
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if ((temp & FDI_RX_BIT_LOCK)) {
			DRM_DEBUG_KMS("FDI train 1 done.\n");
2495
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2496 2497 2498
			break;
		}
	}
2499
	if (tries == 5)
2500
		DRM_ERROR("FDI train 1 fail!\n");
2501 2502

	/* Train 2 */
2503 2504
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2505 2506
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2507
	I915_WRITE(reg, temp);
2508

2509 2510
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2511 2512
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2513
	I915_WRITE(reg, temp);
2514

2515 2516
	POSTING_READ(reg);
	udelay(150);
2517

2518
	reg = FDI_RX_IIR(pipe);
2519
	for (tries = 0; tries < 5; tries++) {
2520
		temp = I915_READ(reg);
2521 2522 2523
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
2524
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2525 2526 2527 2528
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
2529
	if (tries == 5)
2530
		DRM_ERROR("FDI train 2 fail!\n");
2531 2532

	DRM_DEBUG_KMS("FDI train done\n");
2533

2534 2535
}

2536
static const int snb_b_fdi_train_param[] = {
2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549
	FDI_LINK_TRAIN_400MV_0DB_SNB_B,
	FDI_LINK_TRAIN_400MV_6DB_SNB_B,
	FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
	FDI_LINK_TRAIN_800MV_0DB_SNB_B,
};

/* The FDI link training functions for SNB/Cougarpoint. */
static void gen6_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2550
	u32 reg, temp, i;
2551

2552 2553
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2554 2555
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2556 2557
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2558 2559 2560
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2561 2562
	udelay(150);

2563
	/* enable CPU FDI TX and PCH FDI RX */
2564 2565
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2566 2567
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2568 2569 2570 2571 2572
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	/* SNB-B */
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2573
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2574

2575 2576
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2577 2578 2579 2580 2581 2582 2583
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
2584 2585 2586
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2587 2588
	udelay(150);

2589 2590 2591
	if (HAS_PCH_CPT(dev))
		cpt_phase_pointer_enable(dev, pipe);

2592
	for (i = 0; i < 4; i++) {
2593 2594
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2595 2596
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2597 2598 2599
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2600 2601
		udelay(500);

2602 2603
		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
2604 2605 2606
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_BIT_LOCK) {
2607
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2608 2609 2610 2611 2612
			DRM_DEBUG_KMS("FDI train 1 done.\n");
			break;
		}
	}
	if (i == 4)
2613
		DRM_ERROR("FDI train 1 fail!\n");
2614 2615

	/* Train 2 */
2616 2617
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2618 2619 2620 2621 2622 2623 2624
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
	if (IS_GEN6(dev)) {
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		/* SNB-B */
		temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	}
2625
	I915_WRITE(reg, temp);
2626

2627 2628
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2629 2630 2631 2632 2633 2634 2635
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_2;
	}
2636 2637 2638
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2639 2640
	udelay(150);

2641
	for (i = 0; i < 4; i++) {
2642 2643
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2644 2645
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2646 2647 2648
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2649 2650
		udelay(500);

2651 2652
		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
2653 2654 2655
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
2656
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2657 2658 2659 2660 2661
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
	if (i == 4)
2662
		DRM_ERROR("FDI train 2 fail!\n");
2663 2664 2665 2666

	DRM_DEBUG_KMS("FDI train done.\n");
}

2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695
/* Manual link training for Ivy Bridge A0 parts */
static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp, i;

	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

	/* enable CPU FDI TX and PCH FDI RX */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
	temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
	temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2696
	temp |= FDI_COMPOSITE_SYNC;
2697 2698 2699 2700 2701 2702 2703
	I915_WRITE(reg, temp | FDI_TX_ENABLE);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_AUTO;
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2704
	temp |= FDI_COMPOSITE_SYNC;
2705 2706 2707 2708 2709
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(150);

2710 2711 2712
	if (HAS_PCH_CPT(dev))
		cpt_phase_pointer_enable(dev, pipe);

2713
	for (i = 0; i < 4; i++) {
2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_BIT_LOCK ||
		    (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
			DRM_DEBUG_KMS("FDI train 1 done.\n");
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 1 fail!\n");

	/* Train 2 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE_IVB;
	temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

2755
	for (i = 0; i < 4; i++) {
2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 2 fail!\n");

	DRM_DEBUG_KMS("FDI train done.\n");
}

static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
2782 2783 2784 2785 2786
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2787
	u32 reg, temp;
J
Jesse Barnes 已提交
2788

2789
	/* Write the TU size bits so error detection works */
2790 2791
	I915_WRITE(FDI_RX_TUSIZE1(pipe),
		   I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
2792

2793
	/* enable PCH FDI RX PLL, wait warmup plus DMI latency */
2794 2795 2796
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~((0x7 << 19) | (0x7 << 16));
2797
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2798 2799 2800 2801
	temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
	I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);

	POSTING_READ(reg);
2802 2803 2804
	udelay(200);

	/* Switch from Rawclk to PCDclk */
2805 2806 2807 2808
	temp = I915_READ(reg);
	I915_WRITE(reg, temp | FDI_PCDCLK);

	POSTING_READ(reg);
2809 2810 2811
	udelay(200);

	/* Enable CPU FDI TX PLL, always on for Ironlake */
2812 2813
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2814
	if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2815 2816 2817
		I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);

		POSTING_READ(reg);
2818
		udelay(100);
2819
	}
2820 2821
}

2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832
static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 flags = I915_READ(SOUTH_CHICKEN1);

	flags &= ~(FDI_PHASE_SYNC_EN(pipe));
	I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
	flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
	I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
	POSTING_READ(SOUTH_CHICKEN1);
}
2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856
static void ironlake_fdi_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* disable CPU FDI tx and PCH FDI rx */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
	POSTING_READ(reg);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(0x7 << 16);
	temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
	I915_WRITE(reg, temp & ~FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	/* Ironlake workaround, disable clock pointer after downing FDI */
2857 2858
	if (HAS_PCH_IBX(dev)) {
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2859 2860
		I915_WRITE(FDI_RX_CHICKEN(pipe),
			   I915_READ(FDI_RX_CHICKEN(pipe) &
2861
				     ~FDI_RX_PHASE_SYNC_POINTER_EN));
2862 2863
	} else if (HAS_PCH_CPT(dev)) {
		cpt_phase_pointer_disable(dev, pipe);
2864
	}
2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890

	/* still set train pattern 1 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
	/* BPC in FDI rx is consistent with that in PIPECONF */
	temp &= ~(0x07 << 16);
	temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(100);
}

2891 2892 2893 2894 2895 2896 2897
/*
 * When we disable a pipe, we need to clear any pending scanline wait events
 * to avoid hanging the ring, which we assume we are waiting on.
 */
static void intel_clear_scanline_wait(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2898
	struct intel_ring_buffer *ring;
2899 2900 2901 2902 2903 2904
	u32 tmp;

	if (IS_GEN2(dev))
		/* Can't break the hang on i8xx */
		return;

2905
	ring = LP_RING(dev_priv);
2906 2907 2908
	tmp = I915_READ_CTL(ring);
	if (tmp & RING_WAIT)
		I915_WRITE_CTL(ring, tmp);
2909 2910
}

2911 2912
static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
{
2913
	struct drm_i915_gem_object *obj;
2914 2915 2916 2917 2918
	struct drm_i915_private *dev_priv;

	if (crtc->fb == NULL)
		return;

2919
	obj = to_intel_framebuffer(crtc->fb)->obj;
2920 2921
	dev_priv = crtc->dev->dev_private;
	wait_event(dev_priv->pending_flip_queue,
2922
		   atomic_read(&obj->pending_flip) == 0);
2923 2924
}

2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949
static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;

	/*
	 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
	 * must be driven by its own crtc; no sharing is possible.
	 */
	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		if (encoder->base.crtc != crtc)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_EDP:
			if (!intel_encoder_is_pch_edp(&encoder->base))
				return false;
			continue;
		}
	}

	return true;
}

2950 2951 2952 2953 2954 2955 2956 2957 2958
/*
 * Enable PCH resources required for PCH ports:
 *   - PCH PLLs
 *   - FDI training & RX/TX
 *   - update transcoder timings
 *   - DP transcoding bits
 *   - transcoder
 */
static void ironlake_pch_enable(struct drm_crtc *crtc)
2959 2960 2961 2962 2963
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2964
	u32 reg, temp, transc_sel;
2965

2966
	/* For PCH output, training FDI link */
2967
	dev_priv->display.fdi_link_train(crtc);
2968

2969
	intel_enable_pch_pll(dev_priv, pipe);
2970

2971
	if (HAS_PCH_CPT(dev)) {
2972 2973 2974
		transc_sel = intel_crtc->use_pll_a ? TRANSC_DPLLA_SEL :
			TRANSC_DPLLB_SEL;

2975 2976
		/* Be sure PCH DPLL SEL is set */
		temp = I915_READ(PCH_DPLL_SEL);
2977 2978
		if (pipe == 0) {
			temp &= ~(TRANSA_DPLLB_SEL);
2979
			temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
2980 2981
		} else if (pipe == 1) {
			temp &= ~(TRANSB_DPLLB_SEL);
2982
			temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2983 2984
		} else if (pipe == 2) {
			temp &= ~(TRANSC_DPLLB_SEL);
2985
			temp |= (TRANSC_DPLL_ENABLE | transc_sel);
2986
		}
2987 2988
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
2989

2990 2991
	/* set transcoder timing, panel must allow it */
	assert_panel_unlocked(dev_priv, pipe);
2992 2993 2994
	I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
	I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
	I915_WRITE(TRANS_HSYNC(pipe),  I915_READ(HSYNC(pipe)));
2995

2996 2997 2998
	I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
	I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
	I915_WRITE(TRANS_VSYNC(pipe),  I915_READ(VSYNC(pipe)));
2999
	I915_WRITE(TRANS_VSYNCSHIFT(pipe),  I915_READ(VSYNCSHIFT(pipe)));
3000

3001 3002
	intel_fdi_normal_train(crtc);

3003 3004
	/* For PCH DP, enable TRANS_DP_CTL */
	if (HAS_PCH_CPT(dev) &&
3005 3006
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
	     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
3007
		u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
3008 3009 3010
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_PORT_SEL_MASK |
3011 3012
			  TRANS_DP_SYNC_MASK |
			  TRANS_DP_BPC_MASK);
3013 3014
		temp |= (TRANS_DP_OUTPUT_ENABLE |
			 TRANS_DP_ENH_FRAMING);
3015
		temp |= bpc << 9; /* same format but at 11:9 */
3016 3017

		if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
3018
			temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
3019
		if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
3020
			temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
3021 3022 3023

		switch (intel_trans_dp_port_sel(crtc)) {
		case PCH_DP_B:
3024
			temp |= TRANS_DP_PORT_SEL_B;
3025 3026
			break;
		case PCH_DP_C:
3027
			temp |= TRANS_DP_PORT_SEL_C;
3028 3029
			break;
		case PCH_DP_D:
3030
			temp |= TRANS_DP_PORT_SEL_D;
3031 3032 3033
			break;
		default:
			DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
3034
			temp |= TRANS_DP_PORT_SEL_B;
3035
			break;
3036
		}
3037

3038
		I915_WRITE(reg, temp);
3039
	}
3040

3041
	intel_enable_transcoder(dev_priv, pipe);
3042 3043
}

3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061
void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
	u32 temp;

	temp = I915_READ(dslreg);
	udelay(500);
	if (wait_for(I915_READ(dslreg) != temp, 5)) {
		/* Without this, mode sets may fail silently on FDI */
		I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
		udelay(250);
		I915_WRITE(tc2reg, 0);
		if (wait_for(I915_READ(dslreg) != temp, 5))
			DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
	}
}

3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086
static void ironlake_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	u32 temp;
	bool is_pch_port;

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
	intel_update_watermarks(dev);

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		temp = I915_READ(PCH_LVDS);
		if ((temp & LVDS_PORT_EN) == 0)
			I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
	}

	is_pch_port = intel_crtc_driving_pch(crtc);

	if (is_pch_port)
3087
		ironlake_fdi_pll_enable(crtc);
3088 3089 3090 3091 3092 3093 3094 3095 3096 3097
	else
		ironlake_fdi_disable(crtc);

	/* Enable panel fitting for LVDS */
	if (dev_priv->pch_pf_size &&
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
		/* Force use of hard-coded filter coefficients
		 * as some pre-programmed values are broken,
		 * e.g. x201.
		 */
3098 3099 3100
		I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
		I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
		I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
3101 3102
	}

3103 3104 3105 3106 3107 3108
	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3109 3110 3111 3112 3113
	intel_enable_pipe(dev_priv, pipe, is_pch_port);
	intel_enable_plane(dev_priv, plane, pipe);

	if (is_pch_port)
		ironlake_pch_enable(crtc);
3114

3115
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3116
	intel_update_fbc(dev);
3117 3118
	mutex_unlock(&dev->struct_mutex);

3119
	intel_crtc_update_cursor(crtc, true);
3120 3121 3122 3123 3124 3125 3126 3127 3128
}

static void ironlake_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3129
	u32 reg, temp;
3130

3131 3132 3133
	if (!intel_crtc->active)
		return;

3134
	intel_crtc_wait_for_pending_flips(crtc);
3135
	drm_vblank_off(dev, pipe);
3136
	intel_crtc_update_cursor(crtc, false);
3137

3138
	intel_disable_plane(dev_priv, plane, pipe);
3139

3140 3141
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);
3142

3143
	intel_disable_pipe(dev_priv, pipe);
3144

3145
	/* Disable PF */
3146 3147
	I915_WRITE(PF_CTL(pipe), 0);
	I915_WRITE(PF_WIN_SZ(pipe), 0);
3148

3149
	ironlake_fdi_disable(crtc);
3150

3151 3152 3153 3154 3155 3156
	/* This is a horrible layering violation; we should be doing this in
	 * the connector/encoder ->prepare instead, but we don't always have
	 * enough information there about the config to know whether it will
	 * actually be necessary or just cause undesired flicker.
	 */
	intel_disable_pch_ports(dev_priv, pipe);
3157

3158
	intel_disable_transcoder(dev_priv, pipe);
3159

3160 3161
	if (HAS_PCH_CPT(dev)) {
		/* disable TRANS_DP_CTL */
3162 3163 3164
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
3165
		temp |= TRANS_DP_PORT_SEL_NONE;
3166
		I915_WRITE(reg, temp);
3167 3168 3169

		/* disable DPLL_SEL */
		temp = I915_READ(PCH_DPLL_SEL);
3170 3171
		switch (pipe) {
		case 0:
3172
			temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
3173 3174
			break;
		case 1:
3175
			temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
3176 3177
			break;
		case 2:
3178
			/* C shares PLL A or B */
3179
			temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
3180 3181 3182 3183
			break;
		default:
			BUG(); /* wtf */
		}
3184 3185
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
3186

3187
	/* disable PCH DPLL */
3188 3189
	if (!intel_crtc->no_pll)
		intel_disable_pch_pll(dev_priv, pipe);
3190

3191
	/* Switch from PCDclk to Rawclk */
3192 3193 3194
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_PCDCLK);
3195

3196
	/* Disable CPU FDI TX PLL */
3197 3198 3199 3200 3201
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);

	POSTING_READ(reg);
3202
	udelay(100);
3203

3204 3205 3206
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3207

3208
	/* Wait for the clocks to turn off. */
3209
	POSTING_READ(reg);
3210
	udelay(100);
3211

3212
	intel_crtc->active = false;
3213
	intel_update_watermarks(dev);
3214 3215

	mutex_lock(&dev->struct_mutex);
3216 3217
	intel_update_fbc(dev);
	intel_clear_scanline_wait(dev);
3218
	mutex_unlock(&dev->struct_mutex);
3219
}
3220

3221 3222 3223 3224 3225
static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3226

3227 3228 3229 3230 3231 3232 3233 3234 3235 3236
	/* XXX: When our outputs are all unaware of DPMS modes other than off
	 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
	 */
	switch (mode) {
	case DRM_MODE_DPMS_ON:
	case DRM_MODE_DPMS_STANDBY:
	case DRM_MODE_DPMS_SUSPEND:
		DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
		ironlake_crtc_enable(crtc);
		break;
3237

3238 3239 3240
	case DRM_MODE_DPMS_OFF:
		DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
		ironlake_crtc_disable(crtc);
3241 3242 3243 3244
		break;
	}
}

3245 3246 3247
static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
{
	if (!enable && intel_crtc->overlay) {
3248
		struct drm_device *dev = intel_crtc->base.dev;
3249
		struct drm_i915_private *dev_priv = dev->dev_private;
3250

3251
		mutex_lock(&dev->struct_mutex);
3252 3253 3254
		dev_priv->mm.interruptible = false;
		(void) intel_overlay_switch_off(intel_crtc->overlay);
		dev_priv->mm.interruptible = true;
3255
		mutex_unlock(&dev->struct_mutex);
3256 3257
	}

3258 3259 3260
	/* Let userspace switch the overlay on again. In most cases userspace
	 * has to recompute where to put it anyway.
	 */
3261 3262
}

3263
static void i9xx_crtc_enable(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
3264 3265 3266 3267 3268
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
3269
	int plane = intel_crtc->plane;
J
Jesse Barnes 已提交
3270

3271 3272 3273 3274
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3275 3276
	intel_update_watermarks(dev);

3277
	intel_enable_pll(dev_priv, pipe);
3278
	intel_enable_pipe(dev_priv, pipe, false);
3279
	intel_enable_plane(dev_priv, plane, pipe);
J
Jesse Barnes 已提交
3280

3281
	intel_crtc_load_lut(crtc);
C
Chris Wilson 已提交
3282
	intel_update_fbc(dev);
J
Jesse Barnes 已提交
3283

3284 3285
	/* Give the overlay scaler a chance to enable if it's on this pipe */
	intel_crtc_dpms_overlay(intel_crtc, true);
3286
	intel_crtc_update_cursor(crtc, true);
3287
}
J
Jesse Barnes 已提交
3288

3289 3290 3291 3292 3293 3294 3295
static void i9xx_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3296

3297 3298 3299
	if (!intel_crtc->active)
		return;

3300
	/* Give the overlay scaler a chance to disable if it's on this pipe */
3301 3302
	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);
3303
	intel_crtc_dpms_overlay(intel_crtc, false);
3304
	intel_crtc_update_cursor(crtc, false);
3305

3306 3307
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);
J
Jesse Barnes 已提交
3308

3309 3310
	intel_disable_plane(dev_priv, plane, pipe);
	intel_disable_pipe(dev_priv, pipe);
3311
	intel_disable_pll(dev_priv, pipe);
3312

3313
	intel_crtc->active = false;
3314 3315 3316
	intel_update_fbc(dev);
	intel_update_watermarks(dev);
	intel_clear_scanline_wait(dev);
3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331
}

static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
{
	/* XXX: When our outputs are all unaware of DPMS modes other than off
	 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
	 */
	switch (mode) {
	case DRM_MODE_DPMS_ON:
	case DRM_MODE_DPMS_STANDBY:
	case DRM_MODE_DPMS_SUSPEND:
		i9xx_crtc_enable(crtc);
		break;
	case DRM_MODE_DPMS_OFF:
		i9xx_crtc_disable(crtc);
J
Jesse Barnes 已提交
3332 3333
		break;
	}
3334 3335 3336 3337 3338 3339 3340 3341
}

/**
 * Sets the power management mode of the pipe and plane.
 */
static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
{
	struct drm_device *dev = crtc->dev;
3342
	struct drm_i915_private *dev_priv = dev->dev_private;
3343 3344 3345 3346 3347
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool enabled;

C
Chris Wilson 已提交
3348 3349 3350
	if (intel_crtc->dpms_mode == mode)
		return;

3351
	intel_crtc->dpms_mode = mode;
3352

3353
	dev_priv->display.dpms(crtc, mode);
J
Jesse Barnes 已提交
3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;

	switch (pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	default:
3374
		DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
J
Jesse Barnes 已提交
3375 3376 3377 3378
		break;
	}
}

3379 3380 3381 3382 3383
static void intel_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
	struct drm_device *dev = crtc->dev;

3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400
	/* Flush any pending WAITs before we disable the pipe. Note that
	 * we need to drop the struct_mutex in order to acquire it again
	 * during the lowlevel dpms routines around a couple of the
	 * operations. It does not look trivial nor desirable to move
	 * that locking higher. So instead we leave a window for the
	 * submission of further commands on the fb before we can actually
	 * disable it. This race with userspace exists anyway, and we can
	 * only rely on the pipe being disabled by userspace after it
	 * receives the hotplug notification and has flushed any pending
	 * batches.
	 */
	if (crtc->fb) {
		mutex_lock(&dev->struct_mutex);
		intel_finish_fb(crtc->fb);
		mutex_unlock(&dev->struct_mutex);
	}

3401
	crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
3402 3403
	assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
	assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
3404 3405 3406

	if (crtc->fb) {
		mutex_lock(&dev->struct_mutex);
3407
		intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
3408 3409 3410 3411
		mutex_unlock(&dev->struct_mutex);
	}
}

3412 3413 3414 3415 3416 3417 3418 3419 3420
/* Prepare for a mode set.
 *
 * Note we could be a lot smarter here.  We need to figure out which outputs
 * will be enabled, which disabled (in short, how the config will changes)
 * and perform the minimum necessary steps to accomplish that, e.g. updating
 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
 * panel fitting is in the proper state, etc.
 */
static void i9xx_crtc_prepare(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
3421
{
3422
	i9xx_crtc_disable(crtc);
J
Jesse Barnes 已提交
3423 3424
}

3425
static void i9xx_crtc_commit(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
3426
{
3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437
	i9xx_crtc_enable(crtc);
}

static void ironlake_crtc_prepare(struct drm_crtc *crtc)
{
	ironlake_crtc_disable(crtc);
}

static void ironlake_crtc_commit(struct drm_crtc *crtc)
{
	ironlake_crtc_enable(crtc);
J
Jesse Barnes 已提交
3438 3439
}

3440
void intel_encoder_prepare(struct drm_encoder *encoder)
J
Jesse Barnes 已提交
3441 3442 3443 3444 3445 3446
{
	struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
	/* lvds has its own version of prepare see intel_lvds_prepare */
	encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
}

3447
void intel_encoder_commit(struct drm_encoder *encoder)
J
Jesse Barnes 已提交
3448 3449
{
	struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3450 3451 3452 3453
	struct drm_device *dev = encoder->dev;
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
	struct intel_crtc *intel_crtc = to_intel_crtc(intel_encoder->base.crtc);

J
Jesse Barnes 已提交
3454 3455
	/* lvds has its own version of commit see intel_lvds_commit */
	encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
3456 3457 3458

	if (HAS_PCH_CPT(dev))
		intel_cpt_verify_modeset(dev, intel_crtc->pipe);
J
Jesse Barnes 已提交
3459 3460
}

C
Chris Wilson 已提交
3461 3462
void intel_encoder_destroy(struct drm_encoder *encoder)
{
3463
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
C
Chris Wilson 已提交
3464 3465 3466 3467 3468

	drm_encoder_cleanup(encoder);
	kfree(intel_encoder);
}

J
Jesse Barnes 已提交
3469 3470 3471 3472
static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
				  struct drm_display_mode *mode,
				  struct drm_display_mode *adjusted_mode)
{
3473
	struct drm_device *dev = crtc->dev;
3474

3475
	if (HAS_PCH_SPLIT(dev)) {
3476
		/* FDI link clock is fixed at 2.7G */
J
Jesse Barnes 已提交
3477 3478
		if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
			return false;
3479
	}
3480

3481 3482
	/* All interlaced capable intel hw wants timings in frames. */
	drm_mode_set_crtcinfo(adjusted_mode, 0);
3483

J
Jesse Barnes 已提交
3484 3485 3486
	return true;
}

3487 3488 3489 3490
static int i945_get_display_clock_speed(struct drm_device *dev)
{
	return 400000;
}
J
Jesse Barnes 已提交
3491

3492
static int i915_get_display_clock_speed(struct drm_device *dev)
J
Jesse Barnes 已提交
3493
{
3494 3495
	return 333000;
}
J
Jesse Barnes 已提交
3496

3497 3498 3499 3500
static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
{
	return 200000;
}
J
Jesse Barnes 已提交
3501

3502 3503 3504
static int i915gm_get_display_clock_speed(struct drm_device *dev)
{
	u16 gcfgc = 0;
J
Jesse Barnes 已提交
3505

3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516
	pci_read_config_word(dev->pdev, GCFGC, &gcfgc);

	if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
		return 133000;
	else {
		switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
		case GC_DISPLAY_CLOCK_333_MHZ:
			return 333000;
		default:
		case GC_DISPLAY_CLOCK_190_200_MHZ:
			return 190000;
J
Jesse Barnes 已提交
3517
		}
3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538
	}
}

static int i865_get_display_clock_speed(struct drm_device *dev)
{
	return 266000;
}

static int i855_get_display_clock_speed(struct drm_device *dev)
{
	u16 hpllcc = 0;
	/* Assume that the hardware is in the high speed state.  This
	 * should be the default.
	 */
	switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
	case GC_CLOCK_133_200:
	case GC_CLOCK_100_200:
		return 200000;
	case GC_CLOCK_166_250:
		return 250000;
	case GC_CLOCK_100_133:
J
Jesse Barnes 已提交
3539
		return 133000;
3540
	}
J
Jesse Barnes 已提交
3541

3542 3543 3544
	/* Shouldn't happen */
	return 0;
}
J
Jesse Barnes 已提交
3545

3546 3547 3548
static int i830_get_display_clock_speed(struct drm_device *dev)
{
	return 133000;
J
Jesse Barnes 已提交
3549 3550
}

3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568
struct fdi_m_n {
	u32        tu;
	u32        gmch_m;
	u32        gmch_n;
	u32        link_m;
	u32        link_n;
};

static void
fdi_reduce_ratio(u32 *num, u32 *den)
{
	while (*num > 0xffffff || *den > 0xffffff) {
		*num >>= 1;
		*den >>= 1;
	}
}

static void
3569 3570
ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
		     int link_clock, struct fdi_m_n *m_n)
3571 3572 3573
{
	m_n->tu = 64; /* default size */

3574 3575 3576
	/* BUG_ON(pixel_clock > INT_MAX / 36); */
	m_n->gmch_m = bits_per_pixel * pixel_clock;
	m_n->gmch_n = link_clock * nlanes * 8;
3577 3578
	fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);

3579 3580
	m_n->link_m = pixel_clock;
	m_n->link_n = link_clock;
3581 3582 3583 3584
	fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
}


3585 3586 3587 3588 3589 3590 3591 3592
struct intel_watermark_params {
	unsigned long fifo_size;
	unsigned long max_wm;
	unsigned long default_wm;
	unsigned long guard_size;
	unsigned long cacheline_size;
};

3593
/* Pineview has different values for various configs */
3594
static const struct intel_watermark_params pineview_display_wm = {
3595 3596 3597 3598 3599
	PINEVIEW_DISPLAY_FIFO,
	PINEVIEW_MAX_WM,
	PINEVIEW_DFT_WM,
	PINEVIEW_GUARD_WM,
	PINEVIEW_FIFO_LINE_SIZE
3600
};
3601
static const struct intel_watermark_params pineview_display_hplloff_wm = {
3602 3603 3604 3605 3606
	PINEVIEW_DISPLAY_FIFO,
	PINEVIEW_MAX_WM,
	PINEVIEW_DFT_HPLLOFF_WM,
	PINEVIEW_GUARD_WM,
	PINEVIEW_FIFO_LINE_SIZE
3607
};
3608
static const struct intel_watermark_params pineview_cursor_wm = {
3609 3610 3611 3612 3613
	PINEVIEW_CURSOR_FIFO,
	PINEVIEW_CURSOR_MAX_WM,
	PINEVIEW_CURSOR_DFT_WM,
	PINEVIEW_CURSOR_GUARD_WM,
	PINEVIEW_FIFO_LINE_SIZE,
3614
};
3615
static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
3616 3617 3618 3619 3620
	PINEVIEW_CURSOR_FIFO,
	PINEVIEW_CURSOR_MAX_WM,
	PINEVIEW_CURSOR_DFT_WM,
	PINEVIEW_CURSOR_GUARD_WM,
	PINEVIEW_FIFO_LINE_SIZE
3621
};
3622
static const struct intel_watermark_params g4x_wm_info = {
3623 3624 3625 3626 3627 3628
	G4X_FIFO_SIZE,
	G4X_MAX_WM,
	G4X_MAX_WM,
	2,
	G4X_FIFO_LINE_SIZE,
};
3629
static const struct intel_watermark_params g4x_cursor_wm_info = {
3630 3631 3632 3633 3634 3635
	I965_CURSOR_FIFO,
	I965_CURSOR_MAX_WM,
	I965_CURSOR_DFT_WM,
	2,
	G4X_FIFO_LINE_SIZE,
};
3636
static const struct intel_watermark_params i965_cursor_wm_info = {
3637 3638 3639 3640 3641 3642
	I965_CURSOR_FIFO,
	I965_CURSOR_MAX_WM,
	I965_CURSOR_DFT_WM,
	2,
	I915_FIFO_LINE_SIZE,
};
3643
static const struct intel_watermark_params i945_wm_info = {
3644
	I945_FIFO_SIZE,
3645 3646
	I915_MAX_WM,
	1,
3647 3648
	2,
	I915_FIFO_LINE_SIZE
3649
};
3650
static const struct intel_watermark_params i915_wm_info = {
3651
	I915_FIFO_SIZE,
3652 3653
	I915_MAX_WM,
	1,
3654
	2,
3655 3656
	I915_FIFO_LINE_SIZE
};
3657
static const struct intel_watermark_params i855_wm_info = {
3658 3659 3660
	I855GM_FIFO_SIZE,
	I915_MAX_WM,
	1,
3661
	2,
3662 3663
	I830_FIFO_LINE_SIZE
};
3664
static const struct intel_watermark_params i830_wm_info = {
3665 3666 3667
	I830_FIFO_SIZE,
	I915_MAX_WM,
	1,
3668
	2,
3669 3670 3671
	I830_FIFO_LINE_SIZE
};

3672
static const struct intel_watermark_params ironlake_display_wm_info = {
3673 3674 3675 3676 3677 3678
	ILK_DISPLAY_FIFO,
	ILK_DISPLAY_MAXWM,
	ILK_DISPLAY_DFTWM,
	2,
	ILK_FIFO_LINE_SIZE
};
3679
static const struct intel_watermark_params ironlake_cursor_wm_info = {
3680 3681 3682 3683 3684 3685
	ILK_CURSOR_FIFO,
	ILK_CURSOR_MAXWM,
	ILK_CURSOR_DFTWM,
	2,
	ILK_FIFO_LINE_SIZE
};
3686
static const struct intel_watermark_params ironlake_display_srwm_info = {
3687 3688 3689 3690 3691 3692
	ILK_DISPLAY_SR_FIFO,
	ILK_DISPLAY_MAX_SRWM,
	ILK_DISPLAY_DFT_SRWM,
	2,
	ILK_FIFO_LINE_SIZE
};
3693
static const struct intel_watermark_params ironlake_cursor_srwm_info = {
3694 3695 3696 3697 3698 3699 3700
	ILK_CURSOR_SR_FIFO,
	ILK_CURSOR_MAX_SRWM,
	ILK_CURSOR_DFT_SRWM,
	2,
	ILK_FIFO_LINE_SIZE
};

3701
static const struct intel_watermark_params sandybridge_display_wm_info = {
3702 3703 3704 3705 3706 3707
	SNB_DISPLAY_FIFO,
	SNB_DISPLAY_MAXWM,
	SNB_DISPLAY_DFTWM,
	2,
	SNB_FIFO_LINE_SIZE
};
3708
static const struct intel_watermark_params sandybridge_cursor_wm_info = {
3709 3710 3711 3712 3713 3714
	SNB_CURSOR_FIFO,
	SNB_CURSOR_MAXWM,
	SNB_CURSOR_DFTWM,
	2,
	SNB_FIFO_LINE_SIZE
};
3715
static const struct intel_watermark_params sandybridge_display_srwm_info = {
3716 3717 3718 3719 3720 3721
	SNB_DISPLAY_SR_FIFO,
	SNB_DISPLAY_MAX_SRWM,
	SNB_DISPLAY_DFT_SRWM,
	2,
	SNB_FIFO_LINE_SIZE
};
3722
static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
3723 3724 3725 3726 3727 3728 3729 3730
	SNB_CURSOR_SR_FIFO,
	SNB_CURSOR_MAX_SRWM,
	SNB_CURSOR_DFT_SRWM,
	2,
	SNB_FIFO_LINE_SIZE
};


3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748
/**
 * intel_calculate_wm - calculate watermark level
 * @clock_in_khz: pixel clock
 * @wm: chip FIFO params
 * @pixel_size: display pixel size
 * @latency_ns: memory latency for the platform
 *
 * Calculate the watermark level (the level at which the display plane will
 * start fetching from memory again).  Each chip has a different display
 * FIFO size and allocation, so the caller needs to figure that out and pass
 * in the correct intel_watermark_params structure.
 *
 * As the pixel clock runs, the FIFO will be drained at a rate that depends
 * on the pixel size.  When it reaches the watermark level, it'll start
 * fetching FIFO line sized based chunks from memory until the FIFO fills
 * past the watermark point.  If the FIFO drains completely, a FIFO underrun
 * will occur, and a display engine hang could result.
 */
3749
static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
3750 3751
					const struct intel_watermark_params *wm,
					int fifo_size,
3752 3753 3754
					int pixel_size,
					unsigned long latency_ns)
{
3755
	long entries_required, wm_size;
3756

3757 3758 3759 3760 3761 3762 3763 3764
	/*
	 * Note: we need to make sure we don't overflow for various clock &
	 * latency values.
	 * clocks go from a few thousand to several hundred thousand.
	 * latency is usually a few thousand
	 */
	entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
		1000;
3765
	entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
3766

3767
	DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
3768

3769
	wm_size = fifo_size - (entries_required + wm->guard_size);
3770

3771
	DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
3772

3773 3774
	/* Don't promote wm_size to unsigned... */
	if (wm_size > (long)wm->max_wm)
3775
		wm_size = wm->max_wm;
3776
	if (wm_size <= 0)
3777 3778 3779 3780 3781 3782
		wm_size = wm->default_wm;
	return wm_size;
}

struct cxsr_latency {
	int is_desktop;
3783
	int is_ddr3;
3784 3785 3786 3787 3788 3789 3790 3791
	unsigned long fsb_freq;
	unsigned long mem_freq;
	unsigned long display_sr;
	unsigned long display_hpll_disable;
	unsigned long cursor_sr;
	unsigned long cursor_hpll_disable;
};

3792
static const struct cxsr_latency cxsr_latency_table[] = {
3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827
	{1, 0, 800, 400, 3382, 33382, 3983, 33983},    /* DDR2-400 SC */
	{1, 0, 800, 667, 3354, 33354, 3807, 33807},    /* DDR2-667 SC */
	{1, 0, 800, 800, 3347, 33347, 3763, 33763},    /* DDR2-800 SC */
	{1, 1, 800, 667, 6420, 36420, 6873, 36873},    /* DDR3-667 SC */
	{1, 1, 800, 800, 5902, 35902, 6318, 36318},    /* DDR3-800 SC */

	{1, 0, 667, 400, 3400, 33400, 4021, 34021},    /* DDR2-400 SC */
	{1, 0, 667, 667, 3372, 33372, 3845, 33845},    /* DDR2-667 SC */
	{1, 0, 667, 800, 3386, 33386, 3822, 33822},    /* DDR2-800 SC */
	{1, 1, 667, 667, 6438, 36438, 6911, 36911},    /* DDR3-667 SC */
	{1, 1, 667, 800, 5941, 35941, 6377, 36377},    /* DDR3-800 SC */

	{1, 0, 400, 400, 3472, 33472, 4173, 34173},    /* DDR2-400 SC */
	{1, 0, 400, 667, 3443, 33443, 3996, 33996},    /* DDR2-667 SC */
	{1, 0, 400, 800, 3430, 33430, 3946, 33946},    /* DDR2-800 SC */
	{1, 1, 400, 667, 6509, 36509, 7062, 37062},    /* DDR3-667 SC */
	{1, 1, 400, 800, 5985, 35985, 6501, 36501},    /* DDR3-800 SC */

	{0, 0, 800, 400, 3438, 33438, 4065, 34065},    /* DDR2-400 SC */
	{0, 0, 800, 667, 3410, 33410, 3889, 33889},    /* DDR2-667 SC */
	{0, 0, 800, 800, 3403, 33403, 3845, 33845},    /* DDR2-800 SC */
	{0, 1, 800, 667, 6476, 36476, 6955, 36955},    /* DDR3-667 SC */
	{0, 1, 800, 800, 5958, 35958, 6400, 36400},    /* DDR3-800 SC */

	{0, 0, 667, 400, 3456, 33456, 4103, 34106},    /* DDR2-400 SC */
	{0, 0, 667, 667, 3428, 33428, 3927, 33927},    /* DDR2-667 SC */
	{0, 0, 667, 800, 3443, 33443, 3905, 33905},    /* DDR2-800 SC */
	{0, 1, 667, 667, 6494, 36494, 6993, 36993},    /* DDR3-667 SC */
	{0, 1, 667, 800, 5998, 35998, 6460, 36460},    /* DDR3-800 SC */

	{0, 0, 400, 400, 3528, 33528, 4255, 34255},    /* DDR2-400 SC */
	{0, 0, 400, 667, 3500, 33500, 4079, 34079},    /* DDR2-667 SC */
	{0, 0, 400, 800, 3487, 33487, 4029, 34029},    /* DDR2-800 SC */
	{0, 1, 400, 667, 6566, 36566, 7145, 37145},    /* DDR3-667 SC */
	{0, 1, 400, 800, 6042, 36042, 6584, 36584},    /* DDR3-800 SC */
3828 3829
};

3830 3831 3832 3833
static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
							 int is_ddr3,
							 int fsb,
							 int mem)
3834
{
3835
	const struct cxsr_latency *latency;
3836 3837 3838 3839 3840 3841 3842 3843
	int i;

	if (fsb == 0 || mem == 0)
		return NULL;

	for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
		latency = &cxsr_latency_table[i];
		if (is_desktop == latency->is_desktop &&
3844
		    is_ddr3 == latency->is_ddr3 &&
3845 3846
		    fsb == latency->fsb_freq && mem == latency->mem_freq)
			return latency;
3847
	}
3848

3849
	DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3850 3851

	return NULL;
3852 3853
}

3854
static void pineview_disable_cxsr(struct drm_device *dev)
3855 3856 3857 3858
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* deactivate cxsr */
3859
	I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
3860 3861
}

3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875
/*
 * Latency for FIFO fetches is dependent on several factors:
 *   - memory configuration (speed, channels)
 *   - chipset
 *   - current MCH state
 * It can be fairly high in some situations, so here we assume a fairly
 * pessimal value.  It's a tradeoff between extra memory fetches (if we
 * set this value too high, the FIFO will fetch frequently to stay full)
 * and power consumption (set it too low to save power and we might see
 * FIFO underruns and display "flicker").
 *
 * A value of 5us seems to be a good balance; safe for very low end
 * platforms but not overly aggressive on lower latency configs.
 */
3876
static const int latency_ns = 5000;
3877

3878
static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
3879 3880 3881 3882 3883
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dsparb = I915_READ(DSPARB);
	int size;

3884 3885 3886
	size = dsparb & 0x7f;
	if (plane)
		size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
3887

3888
	DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3889
		      plane ? "B" : "A", size);
3890 3891 3892

	return size;
}
3893

3894 3895 3896 3897 3898 3899
static int i85x_get_fifo_size(struct drm_device *dev, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dsparb = I915_READ(DSPARB);
	int size;

3900 3901 3902
	size = dsparb & 0x1ff;
	if (plane)
		size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
3903
	size >>= 1; /* Convert to cachelines */
3904

3905
	DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3906
		      plane ? "B" : "A", size);
3907 3908 3909

	return size;
}
3910

3911 3912 3913 3914 3915 3916 3917 3918 3919
static int i845_get_fifo_size(struct drm_device *dev, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dsparb = I915_READ(DSPARB);
	int size;

	size = dsparb & 0x7f;
	size >>= 2; /* Convert to cachelines */

3920
	DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3921 3922
		      plane ? "B" : "A",
		      size);
3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935

	return size;
}

static int i830_get_fifo_size(struct drm_device *dev, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dsparb = I915_READ(DSPARB);
	int size;

	size = dsparb & 0x7f;
	size >>= 1; /* Convert to cachelines */

3936
	DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3937
		      plane ? "B" : "A", size);
3938 3939 3940 3941

	return size;
}

3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957
static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
{
	struct drm_crtc *crtc, *enabled = NULL;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (crtc->enabled && crtc->fb) {
			if (enabled)
				return NULL;
			enabled = crtc;
		}
	}

	return enabled;
}

static void pineview_update_wm(struct drm_device *dev)
3958 3959
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3960
	struct drm_crtc *crtc;
3961
	const struct cxsr_latency *latency;
3962 3963 3964
	u32 reg;
	unsigned long wm;

3965
	latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
3966
					 dev_priv->fsb_freq, dev_priv->mem_freq);
3967 3968 3969 3970 3971 3972
	if (!latency) {
		DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
		pineview_disable_cxsr(dev);
		return;
	}

3973 3974 3975 3976
	crtc = single_enabled_crtc(dev);
	if (crtc) {
		int clock = crtc->mode.clock;
		int pixel_size = crtc->fb->bits_per_pixel / 8;
3977 3978

		/* Display SR */
3979 3980
		wm = intel_calculate_wm(clock, &pineview_display_wm,
					pineview_display_wm.fifo_size,
3981 3982 3983 3984 3985 3986 3987 3988
					pixel_size, latency->display_sr);
		reg = I915_READ(DSPFW1);
		reg &= ~DSPFW_SR_MASK;
		reg |= wm << DSPFW_SR_SHIFT;
		I915_WRITE(DSPFW1, reg);
		DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);

		/* cursor SR */
3989 3990
		wm = intel_calculate_wm(clock, &pineview_cursor_wm,
					pineview_display_wm.fifo_size,
3991 3992 3993 3994 3995 3996 3997
					pixel_size, latency->cursor_sr);
		reg = I915_READ(DSPFW3);
		reg &= ~DSPFW_CURSOR_SR_MASK;
		reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
		I915_WRITE(DSPFW3, reg);

		/* Display HPLL off SR */
3998 3999
		wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
					pineview_display_hplloff_wm.fifo_size,
4000 4001 4002 4003 4004 4005 4006
					pixel_size, latency->display_hpll_disable);
		reg = I915_READ(DSPFW3);
		reg &= ~DSPFW_HPLL_SR_MASK;
		reg |= wm & DSPFW_HPLL_SR_MASK;
		I915_WRITE(DSPFW3, reg);

		/* cursor HPLL off SR */
4007 4008
		wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
					pineview_display_hplloff_wm.fifo_size,
4009 4010 4011 4012 4013 4014 4015 4016
					pixel_size, latency->cursor_hpll_disable);
		reg = I915_READ(DSPFW3);
		reg &= ~DSPFW_HPLL_CURSOR_MASK;
		reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
		I915_WRITE(DSPFW3, reg);
		DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);

		/* activate cxsr */
4017 4018
		I915_WRITE(DSPFW3,
			   I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
4019 4020 4021 4022 4023 4024 4025
		DRM_DEBUG_KMS("Self-refresh is enabled\n");
	} else {
		pineview_disable_cxsr(dev);
		DRM_DEBUG_KMS("Self-refresh is disabled\n");
	}
}

4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040
static bool g4x_compute_wm0(struct drm_device *dev,
			    int plane,
			    const struct intel_watermark_params *display,
			    int display_latency_ns,
			    const struct intel_watermark_params *cursor,
			    int cursor_latency_ns,
			    int *plane_wm,
			    int *cursor_wm)
{
	struct drm_crtc *crtc;
	int htotal, hdisplay, clock, pixel_size;
	int line_time_us, line_count;
	int entries, tlb_miss;

	crtc = intel_get_crtc_for_plane(dev, plane);
4041 4042 4043
	if (crtc->fb == NULL || !crtc->enabled) {
		*cursor_wm = cursor->guard_size;
		*plane_wm = display->guard_size;
4044
		return false;
4045
	}
4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087

	htotal = crtc->mode.htotal;
	hdisplay = crtc->mode.hdisplay;
	clock = crtc->mode.clock;
	pixel_size = crtc->fb->bits_per_pixel / 8;

	/* Use the small buffer method to calculate plane watermark */
	entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
	tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
	if (tlb_miss > 0)
		entries += tlb_miss;
	entries = DIV_ROUND_UP(entries, display->cacheline_size);
	*plane_wm = entries + display->guard_size;
	if (*plane_wm > (int)display->max_wm)
		*plane_wm = display->max_wm;

	/* Use the large buffer method to calculate cursor watermark */
	line_time_us = ((htotal * 1000) / clock);
	line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
	entries = line_count * 64 * pixel_size;
	tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
	if (tlb_miss > 0)
		entries += tlb_miss;
	entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
	*cursor_wm = entries + cursor->guard_size;
	if (*cursor_wm > (int)cursor->max_wm)
		*cursor_wm = (int)cursor->max_wm;

	return true;
}

/*
 * Check the wm result.
 *
 * If any calculated watermark values is larger than the maximum value that
 * can be programmed into the associated watermark register, that watermark
 * must be disabled.
 */
static bool g4x_check_srwm(struct drm_device *dev,
			   int display_wm, int cursor_wm,
			   const struct intel_watermark_params *display,
			   const struct intel_watermark_params *cursor)
4088
{
4089 4090
	DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
		      display_wm, cursor_wm);
4091

4092
	if (display_wm > display->max_wm) {
4093
		DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
4094 4095 4096
			      display_wm, display->max_wm);
		return false;
	}
4097

4098
	if (cursor_wm > cursor->max_wm) {
4099
		DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
4100 4101 4102
			      cursor_wm, cursor->max_wm);
		return false;
	}
4103

4104 4105 4106 4107
	if (!(display_wm || cursor_wm)) {
		DRM_DEBUG_KMS("SR latency is 0, disabling\n");
		return false;
	}
4108

4109 4110
	return true;
}
4111

4112
static bool g4x_compute_srwm(struct drm_device *dev,
4113 4114
			     int plane,
			     int latency_ns,
4115 4116 4117 4118
			     const struct intel_watermark_params *display,
			     const struct intel_watermark_params *cursor,
			     int *display_wm, int *cursor_wm)
{
4119 4120
	struct drm_crtc *crtc;
	int hdisplay, htotal, pixel_size, clock;
4121 4122 4123 4124
	unsigned long line_time_us;
	int line_count, line_size;
	int small, large;
	int entries;
4125

4126 4127 4128 4129
	if (!latency_ns) {
		*display_wm = *cursor_wm = 0;
		return false;
	}
4130

4131 4132 4133 4134 4135 4136
	crtc = intel_get_crtc_for_plane(dev, plane);
	hdisplay = crtc->mode.hdisplay;
	htotal = crtc->mode.htotal;
	clock = crtc->mode.clock;
	pixel_size = crtc->fb->bits_per_pixel / 8;

4137 4138 4139
	line_time_us = (htotal * 1000) / clock;
	line_count = (latency_ns / line_time_us + 1000) / 1000;
	line_size = hdisplay * pixel_size;
4140

4141 4142 4143
	/* Use the minimum of the small and large buffer method for primary */
	small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
	large = line_count * line_size;
4144

4145 4146
	entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
	*display_wm = entries + display->guard_size;
4147

4148 4149 4150 4151
	/* calculate the self-refresh watermark for display cursor */
	entries = line_count * pixel_size * 64;
	entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
	*cursor_wm = entries + cursor->guard_size;
4152

4153 4154 4155 4156
	return g4x_check_srwm(dev,
			      *display_wm, *cursor_wm,
			      display, cursor);
}
4157

Y
Yuanhan Liu 已提交
4158
#define single_plane_enabled(mask) is_power_of_2(mask)
4159 4160

static void g4x_update_wm(struct drm_device *dev)
4161 4162 4163 4164
{
	static const int sr_latency_ns = 12000;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
4165 4166
	int plane_sr, cursor_sr;
	unsigned int enabled = 0;
4167 4168 4169 4170 4171

	if (g4x_compute_wm0(dev, 0,
			    &g4x_wm_info, latency_ns,
			    &g4x_cursor_wm_info, latency_ns,
			    &planea_wm, &cursora_wm))
4172
		enabled |= 1;
4173 4174 4175 4176 4177

	if (g4x_compute_wm0(dev, 1,
			    &g4x_wm_info, latency_ns,
			    &g4x_cursor_wm_info, latency_ns,
			    &planeb_wm, &cursorb_wm))
4178
		enabled |= 2;
4179 4180

	plane_sr = cursor_sr = 0;
4181 4182 4183
	if (single_plane_enabled(enabled) &&
	    g4x_compute_srwm(dev, ffs(enabled) - 1,
			     sr_latency_ns,
4184 4185 4186
			     &g4x_wm_info,
			     &g4x_cursor_wm_info,
			     &plane_sr, &cursor_sr))
4187
		I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
4188 4189 4190
	else
		I915_WRITE(FW_BLC_SELF,
			   I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
4191

4192 4193 4194 4195
	DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
		      planea_wm, cursora_wm,
		      planeb_wm, cursorb_wm,
		      plane_sr, cursor_sr);
4196

4197 4198
	I915_WRITE(DSPFW1,
		   (plane_sr << DSPFW_SR_SHIFT) |
4199
		   (cursorb_wm << DSPFW_CURSORB_SHIFT) |
4200 4201 4202 4203
		   (planeb_wm << DSPFW_PLANEB_SHIFT) |
		   planea_wm);
	I915_WRITE(DSPFW2,
		   (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
4204 4205
		   (cursora_wm << DSPFW_CURSORA_SHIFT));
	/* HPLL off in SR has some issues on G4x... disable it */
4206 4207
	I915_WRITE(DSPFW3,
		   (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
4208
		   (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
4209 4210
}

4211
static void i965_update_wm(struct drm_device *dev)
4212 4213
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4214 4215
	struct drm_crtc *crtc;
	int srwm = 1;
4216
	int cursor_sr = 16;
4217 4218

	/* Calc sr entries for one plane configs */
4219 4220
	crtc = single_enabled_crtc(dev);
	if (crtc) {
4221
		/* self-refresh has much higher latency */
4222
		static const int sr_latency_ns = 12000;
4223 4224 4225 4226 4227 4228
		int clock = crtc->mode.clock;
		int htotal = crtc->mode.htotal;
		int hdisplay = crtc->mode.hdisplay;
		int pixel_size = crtc->fb->bits_per_pixel / 8;
		unsigned long line_time_us;
		int entries;
4229

4230
		line_time_us = ((htotal * 1000) / clock);
4231 4232

		/* Use ns/us then divide to preserve precision */
4233 4234 4235 4236
		entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
			pixel_size * hdisplay;
		entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
		srwm = I965_FIFO_SIZE - entries;
4237 4238
		if (srwm < 0)
			srwm = 1;
4239
		srwm &= 0x1ff;
4240 4241
		DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
			      entries, srwm);
4242

4243
		entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4244
			pixel_size * 64;
4245
		entries = DIV_ROUND_UP(entries,
4246
					  i965_cursor_wm_info.cacheline_size);
4247
		cursor_sr = i965_cursor_wm_info.fifo_size -
4248
			(entries + i965_cursor_wm_info.guard_size);
4249 4250 4251 4252 4253 4254 4255

		if (cursor_sr > i965_cursor_wm_info.max_wm)
			cursor_sr = i965_cursor_wm_info.max_wm;

		DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
			      "cursor %d\n", srwm, cursor_sr);

4256
		if (IS_CRESTLINE(dev))
4257
			I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
4258 4259
	} else {
		/* Turn off self refresh if both pipes are enabled */
4260
		if (IS_CRESTLINE(dev))
4261 4262
			I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
				   & ~FW_BLC_SELF_EN);
4263
	}
4264

4265 4266
	DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
		      srwm);
4267 4268

	/* 965 has limitations... */
4269 4270
	I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
		   (8 << 16) | (8 << 8) | (8 << 0));
4271
	I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
4272 4273
	/* update cursor SR watermark */
	I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
4274 4275
}

4276
static void i9xx_update_wm(struct drm_device *dev)
4277 4278
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4279
	const struct intel_watermark_params *wm_info;
4280 4281
	uint32_t fwater_lo;
	uint32_t fwater_hi;
4282 4283
	int cwm, srwm = 1;
	int fifo_size;
4284
	int planea_wm, planeb_wm;
4285
	struct drm_crtc *crtc, *enabled = NULL;
4286

4287
	if (IS_I945GM(dev))
4288
		wm_info = &i945_wm_info;
4289
	else if (!IS_GEN2(dev))
4290
		wm_info = &i915_wm_info;
4291
	else
4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317
		wm_info = &i855_wm_info;

	fifo_size = dev_priv->display.get_fifo_size(dev, 0);
	crtc = intel_get_crtc_for_plane(dev, 0);
	if (crtc->enabled && crtc->fb) {
		planea_wm = intel_calculate_wm(crtc->mode.clock,
					       wm_info, fifo_size,
					       crtc->fb->bits_per_pixel / 8,
					       latency_ns);
		enabled = crtc;
	} else
		planea_wm = fifo_size - wm_info->guard_size;

	fifo_size = dev_priv->display.get_fifo_size(dev, 1);
	crtc = intel_get_crtc_for_plane(dev, 1);
	if (crtc->enabled && crtc->fb) {
		planeb_wm = intel_calculate_wm(crtc->mode.clock,
					       wm_info, fifo_size,
					       crtc->fb->bits_per_pixel / 8,
					       latency_ns);
		if (enabled == NULL)
			enabled = crtc;
		else
			enabled = NULL;
	} else
		planeb_wm = fifo_size - wm_info->guard_size;
4318

4319
	DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
4320 4321 4322 4323 4324 4325

	/*
	 * Overlay gets an aggressive default since video jitter is bad.
	 */
	cwm = 2;

4326 4327 4328 4329 4330 4331
	/* Play safe and disable self-refresh before adjusting watermarks. */
	if (IS_I945G(dev) || IS_I945GM(dev))
		I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
	else if (IS_I915GM(dev))
		I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);

4332
	/* Calc sr entries for one plane configs */
4333
	if (HAS_FW_BLC(dev) && enabled) {
4334
		/* self-refresh has much higher latency */
4335
		static const int sr_latency_ns = 6000;
4336 4337 4338 4339 4340 4341
		int clock = enabled->mode.clock;
		int htotal = enabled->mode.htotal;
		int hdisplay = enabled->mode.hdisplay;
		int pixel_size = enabled->fb->bits_per_pixel / 8;
		unsigned long line_time_us;
		int entries;
4342

4343
		line_time_us = (htotal * 1000) / clock;
4344 4345

		/* Use ns/us then divide to preserve precision */
4346 4347 4348 4349 4350
		entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
			pixel_size * hdisplay;
		entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
		DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
		srwm = wm_info->fifo_size - entries;
4351 4352
		if (srwm < 0)
			srwm = 1;
4353 4354

		if (IS_I945G(dev) || IS_I945GM(dev))
4355 4356 4357
			I915_WRITE(FW_BLC_SELF,
				   FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
		else if (IS_I915GM(dev))
4358
			I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
4359 4360
	}

4361
	DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
4362
		      planea_wm, planeb_wm, cwm, srwm);
4363

4364 4365 4366 4367 4368 4369
	fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
	fwater_hi = (cwm & 0x1f);

	/* Set request length to 8 cachelines per fetch */
	fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
	fwater_hi = fwater_hi | (1 << 8);
4370 4371 4372

	I915_WRITE(FW_BLC, fwater_lo);
	I915_WRITE(FW_BLC2, fwater_hi);
4373

4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384
	if (HAS_FW_BLC(dev)) {
		if (enabled) {
			if (IS_I945G(dev) || IS_I945GM(dev))
				I915_WRITE(FW_BLC_SELF,
					   FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
			else if (IS_I915GM(dev))
				I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
			DRM_DEBUG_KMS("memory self refresh enabled\n");
		} else
			DRM_DEBUG_KMS("memory self refresh disabled\n");
	}
4385 4386
}

4387
static void i830_update_wm(struct drm_device *dev)
4388 4389
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4390 4391
	struct drm_crtc *crtc;
	uint32_t fwater_lo;
4392
	int planea_wm;
4393

4394 4395 4396
	crtc = single_enabled_crtc(dev);
	if (crtc == NULL)
		return;
4397

4398 4399 4400 4401 4402
	planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
				       dev_priv->display.get_fifo_size(dev, 0),
				       crtc->fb->bits_per_pixel / 8,
				       latency_ns);
	fwater_lo = I915_READ(FW_BLC) & ~0xfff;
4403 4404
	fwater_lo |= (3<<8) | planea_wm;

4405
	DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
4406 4407 4408 4409

	I915_WRITE(FW_BLC, fwater_lo);
}

4410
#define ILK_LP0_PLANE_LATENCY		700
4411
#define ILK_LP0_CURSOR_LATENCY		1300
4412

4413 4414 4415 4416 4417 4418 4419
/*
 * Check the wm result.
 *
 * If any calculated watermark values is larger than the maximum value that
 * can be programmed into the associated watermark register, that watermark
 * must be disabled.
 */
4420 4421 4422 4423
static bool ironlake_check_srwm(struct drm_device *dev, int level,
				int fbc_wm, int display_wm, int cursor_wm,
				const struct intel_watermark_params *display,
				const struct intel_watermark_params *cursor)
4424 4425 4426 4427 4428 4429 4430 4431
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
		      " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);

	if (fbc_wm > SNB_FBC_MAX_SRWM) {
		DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
4432
			      fbc_wm, SNB_FBC_MAX_SRWM, level);
4433 4434 4435 4436 4437 4438 4439

		/* fbc has it's own way to disable FBC WM */
		I915_WRITE(DISP_ARB_CTL,
			   I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
		return false;
	}

4440
	if (display_wm > display->max_wm) {
4441
		DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
4442
			      display_wm, SNB_DISPLAY_MAX_SRWM, level);
4443 4444 4445
		return false;
	}

4446
	if (cursor_wm > cursor->max_wm) {
4447
		DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
4448
			      cursor_wm, SNB_CURSOR_MAX_SRWM, level);
4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462
		return false;
	}

	if (!(fbc_wm || display_wm || cursor_wm)) {
		DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
		return false;
	}

	return true;
}

/*
 * Compute watermark values of WM[1-3],
 */
4463 4464
static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
				  int latency_ns,
4465 4466 4467
				  const struct intel_watermark_params *display,
				  const struct intel_watermark_params *cursor,
				  int *fbc_wm, int *display_wm, int *cursor_wm)
4468
{
4469
	struct drm_crtc *crtc;
4470
	unsigned long line_time_us;
4471
	int hdisplay, htotal, pixel_size, clock;
4472
	int line_count, line_size;
4473 4474 4475 4476 4477 4478 4479 4480
	int small, large;
	int entries;

	if (!latency_ns) {
		*fbc_wm = *display_wm = *cursor_wm = 0;
		return false;
	}

4481 4482 4483 4484 4485 4486
	crtc = intel_get_crtc_for_plane(dev, plane);
	hdisplay = crtc->mode.hdisplay;
	htotal = crtc->mode.htotal;
	clock = crtc->mode.clock;
	pixel_size = crtc->fb->bits_per_pixel / 8;

4487 4488 4489 4490 4491 4492 4493 4494
	line_time_us = (htotal * 1000) / clock;
	line_count = (latency_ns / line_time_us + 1000) / 1000;
	line_size = hdisplay * pixel_size;

	/* Use the minimum of the small and large buffer method for primary */
	small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
	large = line_count * line_size;

4495 4496
	entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
	*display_wm = entries + display->guard_size;
4497 4498

	/*
4499
	 * Spec says:
4500 4501 4502 4503 4504 4505
	 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
	 */
	*fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;

	/* calculate the self-refresh watermark for display cursor */
	entries = line_count * pixel_size * 64;
4506 4507
	entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
	*cursor_wm = entries + cursor->guard_size;
4508

4509 4510 4511 4512 4513
	return ironlake_check_srwm(dev, level,
				   *fbc_wm, *display_wm, *cursor_wm,
				   display, cursor);
}

4514
static void ironlake_update_wm(struct drm_device *dev)
4515 4516
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4517 4518
	int fbc_wm, plane_wm, cursor_wm;
	unsigned int enabled;
4519 4520

	enabled = 0;
4521 4522 4523 4524 4525 4526
	if (g4x_compute_wm0(dev, 0,
			    &ironlake_display_wm_info,
			    ILK_LP0_PLANE_LATENCY,
			    &ironlake_cursor_wm_info,
			    ILK_LP0_CURSOR_LATENCY,
			    &plane_wm, &cursor_wm)) {
4527 4528 4529 4530 4531
		I915_WRITE(WM0_PIPEA_ILK,
			   (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
		DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
			      " plane %d, " "cursor: %d\n",
			      plane_wm, cursor_wm);
4532
		enabled |= 1;
4533 4534
	}

4535 4536 4537 4538 4539 4540
	if (g4x_compute_wm0(dev, 1,
			    &ironlake_display_wm_info,
			    ILK_LP0_PLANE_LATENCY,
			    &ironlake_cursor_wm_info,
			    ILK_LP0_CURSOR_LATENCY,
			    &plane_wm, &cursor_wm)) {
4541 4542 4543 4544 4545
		I915_WRITE(WM0_PIPEB_ILK,
			   (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
		DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
			      " plane %d, cursor: %d\n",
			      plane_wm, cursor_wm);
4546
		enabled |= 2;
4547 4548 4549 4550 4551 4552 4553 4554 4555 4556
	}

	/*
	 * Calculate and update the self-refresh watermark only when one
	 * display plane is used.
	 */
	I915_WRITE(WM3_LP_ILK, 0);
	I915_WRITE(WM2_LP_ILK, 0);
	I915_WRITE(WM1_LP_ILK, 0);

4557
	if (!single_plane_enabled(enabled))
4558
		return;
4559
	enabled = ffs(enabled) - 1;
4560 4561

	/* WM1 */
4562 4563
	if (!ironlake_compute_srwm(dev, 1, enabled,
				   ILK_READ_WM1_LATENCY() * 500,
4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576
				   &ironlake_display_srwm_info,
				   &ironlake_cursor_srwm_info,
				   &fbc_wm, &plane_wm, &cursor_wm))
		return;

	I915_WRITE(WM1_LP_ILK,
		   WM1_LP_SR_EN |
		   (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
		   (fbc_wm << WM1_LP_FBC_SHIFT) |
		   (plane_wm << WM1_LP_SR_SHIFT) |
		   cursor_wm);

	/* WM2 */
4577 4578
	if (!ironlake_compute_srwm(dev, 2, enabled,
				   ILK_READ_WM2_LATENCY() * 500,
4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594
				   &ironlake_display_srwm_info,
				   &ironlake_cursor_srwm_info,
				   &fbc_wm, &plane_wm, &cursor_wm))
		return;

	I915_WRITE(WM2_LP_ILK,
		   WM2_LP_EN |
		   (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
		   (fbc_wm << WM1_LP_FBC_SHIFT) |
		   (plane_wm << WM1_LP_SR_SHIFT) |
		   cursor_wm);

	/*
	 * WM3 is unsupported on ILK, probably because we don't have latency
	 * data for that power state
	 */
4595 4596
}

4597
void sandybridge_update_wm(struct drm_device *dev)
4598 4599
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4600
	int latency = SNB_READ_WM0_LATENCY() * 100;	/* In unit 0.1us */
4601
	u32 val;
4602 4603
	int fbc_wm, plane_wm, cursor_wm;
	unsigned int enabled;
4604 4605

	enabled = 0;
4606 4607 4608 4609
	if (g4x_compute_wm0(dev, 0,
			    &sandybridge_display_wm_info, latency,
			    &sandybridge_cursor_wm_info, latency,
			    &plane_wm, &cursor_wm)) {
4610 4611 4612 4613
		val = I915_READ(WM0_PIPEA_ILK);
		val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
		I915_WRITE(WM0_PIPEA_ILK, val |
			   ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
4614 4615 4616
		DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
			      " plane %d, " "cursor: %d\n",
			      plane_wm, cursor_wm);
4617
		enabled |= 1;
4618 4619
	}

4620 4621 4622 4623
	if (g4x_compute_wm0(dev, 1,
			    &sandybridge_display_wm_info, latency,
			    &sandybridge_cursor_wm_info, latency,
			    &plane_wm, &cursor_wm)) {
4624 4625 4626 4627
		val = I915_READ(WM0_PIPEB_ILK);
		val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
		I915_WRITE(WM0_PIPEB_ILK, val |
			   ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
4628 4629 4630
		DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
			      " plane %d, cursor: %d\n",
			      plane_wm, cursor_wm);
4631
		enabled |= 2;
4632 4633
	}

4634 4635 4636 4637 4638 4639
	/* IVB has 3 pipes */
	if (IS_IVYBRIDGE(dev) &&
	    g4x_compute_wm0(dev, 2,
			    &sandybridge_display_wm_info, latency,
			    &sandybridge_cursor_wm_info, latency,
			    &plane_wm, &cursor_wm)) {
4640 4641 4642 4643
		val = I915_READ(WM0_PIPEC_IVB);
		val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
		I915_WRITE(WM0_PIPEC_IVB, val |
			   ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
4644 4645 4646 4647 4648 4649
		DRM_DEBUG_KMS("FIFO watermarks For pipe C -"
			      " plane %d, cursor: %d\n",
			      plane_wm, cursor_wm);
		enabled |= 3;
	}

4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663
	/*
	 * Calculate and update the self-refresh watermark only when one
	 * display plane is used.
	 *
	 * SNB support 3 levels of watermark.
	 *
	 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
	 * and disabled in the descending order
	 *
	 */
	I915_WRITE(WM3_LP_ILK, 0);
	I915_WRITE(WM2_LP_ILK, 0);
	I915_WRITE(WM1_LP_ILK, 0);

4664 4665
	if (!single_plane_enabled(enabled) ||
	    dev_priv->sprite_scaling_enabled)
4666
		return;
4667
	enabled = ffs(enabled) - 1;
4668 4669

	/* WM1 */
4670 4671
	if (!ironlake_compute_srwm(dev, 1, enabled,
				   SNB_READ_WM1_LATENCY() * 500,
4672 4673 4674
				   &sandybridge_display_srwm_info,
				   &sandybridge_cursor_srwm_info,
				   &fbc_wm, &plane_wm, &cursor_wm))
4675 4676 4677 4678 4679 4680 4681 4682 4683 4684
		return;

	I915_WRITE(WM1_LP_ILK,
		   WM1_LP_SR_EN |
		   (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
		   (fbc_wm << WM1_LP_FBC_SHIFT) |
		   (plane_wm << WM1_LP_SR_SHIFT) |
		   cursor_wm);

	/* WM2 */
4685 4686
	if (!ironlake_compute_srwm(dev, 2, enabled,
				   SNB_READ_WM2_LATENCY() * 500,
4687 4688 4689
				   &sandybridge_display_srwm_info,
				   &sandybridge_cursor_srwm_info,
				   &fbc_wm, &plane_wm, &cursor_wm))
4690 4691 4692 4693 4694 4695 4696 4697 4698 4699
		return;

	I915_WRITE(WM2_LP_ILK,
		   WM2_LP_EN |
		   (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
		   (fbc_wm << WM1_LP_FBC_SHIFT) |
		   (plane_wm << WM1_LP_SR_SHIFT) |
		   cursor_wm);

	/* WM3 */
4700 4701
	if (!ironlake_compute_srwm(dev, 3, enabled,
				   SNB_READ_WM3_LATENCY() * 500,
4702 4703 4704
				   &sandybridge_display_srwm_info,
				   &sandybridge_cursor_srwm_info,
				   &fbc_wm, &plane_wm, &cursor_wm))
4705 4706 4707 4708 4709 4710 4711 4712 4713 4714
		return;

	I915_WRITE(WM3_LP_ILK,
		   WM3_LP_EN |
		   (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
		   (fbc_wm << WM1_LP_FBC_SHIFT) |
		   (plane_wm << WM1_LP_SR_SHIFT) |
		   cursor_wm);
}

4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766
static bool
sandybridge_compute_sprite_wm(struct drm_device *dev, int plane,
			      uint32_t sprite_width, int pixel_size,
			      const struct intel_watermark_params *display,
			      int display_latency_ns, int *sprite_wm)
{
	struct drm_crtc *crtc;
	int clock;
	int entries, tlb_miss;

	crtc = intel_get_crtc_for_plane(dev, plane);
	if (crtc->fb == NULL || !crtc->enabled) {
		*sprite_wm = display->guard_size;
		return false;
	}

	clock = crtc->mode.clock;

	/* Use the small buffer method to calculate the sprite watermark */
	entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
	tlb_miss = display->fifo_size*display->cacheline_size -
		sprite_width * 8;
	if (tlb_miss > 0)
		entries += tlb_miss;
	entries = DIV_ROUND_UP(entries, display->cacheline_size);
	*sprite_wm = entries + display->guard_size;
	if (*sprite_wm > (int)display->max_wm)
		*sprite_wm = display->max_wm;

	return true;
}

static bool
sandybridge_compute_sprite_srwm(struct drm_device *dev, int plane,
				uint32_t sprite_width, int pixel_size,
				const struct intel_watermark_params *display,
				int latency_ns, int *sprite_wm)
{
	struct drm_crtc *crtc;
	unsigned long line_time_us;
	int clock;
	int line_count, line_size;
	int small, large;
	int entries;

	if (!latency_ns) {
		*sprite_wm = 0;
		return false;
	}

	crtc = intel_get_crtc_for_plane(dev, plane);
	clock = crtc->mode.clock;
4767 4768 4769 4770
	if (!clock) {
		*sprite_wm = 0;
		return false;
	}
4771 4772

	line_time_us = (sprite_width * 1000) / clock;
4773 4774 4775 4776 4777
	if (!line_time_us) {
		*sprite_wm = 0;
		return false;
	}

4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795
	line_count = (latency_ns / line_time_us + 1000) / 1000;
	line_size = sprite_width * pixel_size;

	/* Use the minimum of the small and large buffer method for primary */
	small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
	large = line_count * line_size;

	entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
	*sprite_wm = entries + display->guard_size;

	return *sprite_wm > 0x3ff ? false : true;
}

static void sandybridge_update_sprite_wm(struct drm_device *dev, int pipe,
					 uint32_t sprite_width, int pixel_size)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int latency = SNB_READ_WM0_LATENCY() * 100;	/* In unit 0.1us */
4796
	u32 val;
4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822
	int sprite_wm, reg;
	int ret;

	switch (pipe) {
	case 0:
		reg = WM0_PIPEA_ILK;
		break;
	case 1:
		reg = WM0_PIPEB_ILK;
		break;
	case 2:
		reg = WM0_PIPEC_IVB;
		break;
	default:
		return; /* bad pipe */
	}

	ret = sandybridge_compute_sprite_wm(dev, pipe, sprite_width, pixel_size,
					    &sandybridge_display_wm_info,
					    latency, &sprite_wm);
	if (!ret) {
		DRM_DEBUG_KMS("failed to compute sprite wm for pipe %d\n",
			      pipe);
		return;
	}

4823 4824 4825
	val = I915_READ(reg);
	val &= ~WM0_PIPE_SPRITE_MASK;
	I915_WRITE(reg, val | (sprite_wm << WM0_PIPE_SPRITE_SHIFT));
4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869
	DRM_DEBUG_KMS("sprite watermarks For pipe %d - %d\n", pipe, sprite_wm);


	ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
					      pixel_size,
					      &sandybridge_display_srwm_info,
					      SNB_READ_WM1_LATENCY() * 500,
					      &sprite_wm);
	if (!ret) {
		DRM_DEBUG_KMS("failed to compute sprite lp1 wm on pipe %d\n",
			      pipe);
		return;
	}
	I915_WRITE(WM1S_LP_ILK, sprite_wm);

	/* Only IVB has two more LP watermarks for sprite */
	if (!IS_IVYBRIDGE(dev))
		return;

	ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
					      pixel_size,
					      &sandybridge_display_srwm_info,
					      SNB_READ_WM2_LATENCY() * 500,
					      &sprite_wm);
	if (!ret) {
		DRM_DEBUG_KMS("failed to compute sprite lp2 wm on pipe %d\n",
			      pipe);
		return;
	}
	I915_WRITE(WM2S_LP_IVB, sprite_wm);

	ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
					      pixel_size,
					      &sandybridge_display_srwm_info,
					      SNB_READ_WM3_LATENCY() * 500,
					      &sprite_wm);
	if (!ret) {
		DRM_DEBUG_KMS("failed to compute sprite lp3 wm on pipe %d\n",
			      pipe);
		return;
	}
	I915_WRITE(WM3S_LP_IVB, sprite_wm);
}

4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892
/**
 * intel_update_watermarks - update FIFO watermark values based on current modes
 *
 * Calculate watermark values for the various WM regs based on current mode
 * and plane configuration.
 *
 * There are several cases to deal with here:
 *   - normal (i.e. non-self-refresh)
 *   - self-refresh (SR) mode
 *   - lines are large relative to FIFO size (buffer can hold up to 2)
 *   - lines are small relative to FIFO size (buffer can hold more than 2
 *     lines), so need to account for TLB latency
 *
 *   The normal calculation is:
 *     watermark = dotclock * bytes per pixel * latency
 *   where latency is platform & configuration dependent (we assume pessimal
 *   values here).
 *
 *   The SR calculation is:
 *     watermark = (trunc(latency/line time)+1) * surface width *
 *       bytes per pixel
 *   where
 *     line time = htotal / dotclock
4893
 *     surface width = hdisplay for normal plane and 64 for cursor
4894 4895 4896 4897 4898 4899 4900
 *   and latency is assumed to be high, as above.
 *
 * The final value programmed to the register should always be rounded up,
 * and include an extra 2 entries to account for clock crossings.
 *
 * We don't use the sprite, so we can ignore that.  And on Crestline we have
 * to set the non-SR watermarks to 8.
4901
 */
4902 4903
static void intel_update_watermarks(struct drm_device *dev)
{
4904
	struct drm_i915_private *dev_priv = dev->dev_private;
4905

4906 4907
	if (dev_priv->display.update_wm)
		dev_priv->display.update_wm(dev);
4908 4909
}

4910 4911 4912 4913 4914 4915 4916 4917 4918 4919
void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
				    uint32_t sprite_width, int pixel_size)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->display.update_sprite_wm)
		dev_priv->display.update_sprite_wm(dev, pipe, sprite_width,
						   pixel_size);
}

4920 4921
static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
{
4922 4923 4924
	if (i915_panel_use_ssc >= 0)
		return i915_panel_use_ssc != 0;
	return dev_priv->lvds_use_ssc
4925
		&& !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
4926 4927
}

4928 4929 4930
/**
 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
 * @crtc: CRTC structure
4931
 * @mode: requested mode
4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942
 *
 * A pipe may be connected to one or more outputs.  Based on the depth of the
 * attached framebuffer, choose a good color depth to use on the pipe.
 *
 * If possible, match the pipe depth to the fb depth.  In some cases, this
 * isn't ideal, because the connected output supports a lesser or restricted
 * set of depths.  Resolve that here:
 *    LVDS typically supports only 6bpc, so clamp down in that case
 *    HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
 *    Displays may support a restricted set as well, check EDID and clamp as
 *      appropriate.
4943
 *    DP may want to dither down to 6bpc to fit larger modes
4944 4945 4946 4947 4948 4949
 *
 * RETURNS:
 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
 * true if they don't match).
 */
static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
4950 4951
					 unsigned int *pipe_bpp,
					 struct drm_display_mode *mode)
4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_encoder *encoder;
	struct drm_connector *connector;
	unsigned int display_bpc = UINT_MAX, bpc;

	/* Walk the encoders & connectors on this crtc, get min bpc */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
		struct intel_encoder *intel_encoder = to_intel_encoder(encoder);

		if (encoder->crtc != crtc)
			continue;

		if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
			unsigned int lvds_bpc;

			if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
			    LVDS_A3_POWER_UP)
				lvds_bpc = 8;
			else
				lvds_bpc = 6;

			if (lvds_bpc < display_bpc) {
4976
				DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
4977 4978 4979 4980 4981 4982 4983 4984 4985 4986
				display_bpc = lvds_bpc;
			}
			continue;
		}

		if (intel_encoder->type == INTEL_OUTPUT_EDP) {
			/* Use VBT settings if we have an eDP panel */
			unsigned int edp_bpc = dev_priv->edp.bpp / 3;

			if (edp_bpc < display_bpc) {
4987
				DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998
				display_bpc = edp_bpc;
			}
			continue;
		}

		/* Not one of the known troublemakers, check the EDID */
		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    head) {
			if (connector->encoder != encoder)
				continue;

4999 5000 5001
			/* Don't use an invalid EDID bpc value */
			if (connector->display_info.bpc &&
			    connector->display_info.bpc < display_bpc) {
5002
				DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
5003 5004 5005 5006 5007 5008 5009 5010 5011 5012
				display_bpc = connector->display_info.bpc;
			}
		}

		/*
		 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
		 * through, clamp it down.  (Note: >12bpc will be caught below.)
		 */
		if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
			if (display_bpc > 8 && display_bpc < 12) {
5013
				DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
5014 5015
				display_bpc = 12;
			} else {
5016
				DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
5017 5018 5019 5020 5021
				display_bpc = 8;
			}
		}
	}

5022 5023 5024 5025 5026
	if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
		DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
		display_bpc = 6;
	}

5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042
	/*
	 * We could just drive the pipe at the highest bpc all the time and
	 * enable dithering as needed, but that costs bandwidth.  So choose
	 * the minimum value that expresses the full color range of the fb but
	 * also stays within the max display bpc discovered above.
	 */

	switch (crtc->fb->depth) {
	case 8:
		bpc = 8; /* since we go through a colormap */
		break;
	case 15:
	case 16:
		bpc = 6; /* min is 18bpp */
		break;
	case 24:
5043
		bpc = 8;
5044 5045
		break;
	case 30:
5046
		bpc = 10;
5047 5048
		break;
	case 48:
5049
		bpc = 12;
5050 5051 5052 5053 5054 5055 5056
		break;
	default:
		DRM_DEBUG("unsupported depth, assuming 24 bits\n");
		bpc = min((unsigned int)8, display_bpc);
		break;
	}

5057 5058
	display_bpc = min(display_bpc, bpc);

5059 5060
	DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
		      bpc, display_bpc);
5061

5062
	*pipe_bpp = display_bpc * 3;
5063 5064 5065 5066

	return display_bpc != bpc;
}

5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108
static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
	    intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
		refclk = dev_priv->lvds_ssc_freq * 1000;
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
			      refclk / 1000);
	} else if (!IS_GEN2(dev)) {
		refclk = 96000;
	} else {
		refclk = 48000;
	}

	return refclk;
}

static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
				      intel_clock_t *clock)
{
	/* SDVO TV has fixed PLL values depend on its clock range,
	   this mirrors vbios setting. */
	if (adjusted_mode->clock >= 100000
	    && adjusted_mode->clock < 140500) {
		clock->p1 = 2;
		clock->p2 = 10;
		clock->n = 3;
		clock->m1 = 16;
		clock->m2 = 8;
	} else if (adjusted_mode->clock >= 140500
		   && adjusted_mode->clock <= 200000) {
		clock->p1 = 1;
		clock->p2 = 10;
		clock->n = 6;
		clock->m1 = 12;
		clock->m2 = 8;
	}
}

5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142
static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
				     intel_clock_t *clock,
				     intel_clock_t *reduced_clock)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 fp, fp2 = 0;

	if (IS_PINEVIEW(dev)) {
		fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
		if (reduced_clock)
			fp2 = (1 << reduced_clock->n) << 16 |
				reduced_clock->m1 << 8 | reduced_clock->m2;
	} else {
		fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
		if (reduced_clock)
			fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
				reduced_clock->m2;
	}

	I915_WRITE(FP0(pipe), fp);

	intel_crtc->lowfreq_avail = false;
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
	    reduced_clock && i915_powersave) {
		I915_WRITE(FP1(pipe), fp2);
		intel_crtc->lowfreq_avail = true;
	} else {
		I915_WRITE(FP1(pipe), fp);
	}
}

5143 5144 5145 5146 5147
static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
			      struct drm_display_mode *mode,
			      struct drm_display_mode *adjusted_mode,
			      int x, int y,
			      struct drm_framebuffer *old_fb)
J
Jesse Barnes 已提交
5148 5149 5150 5151 5152
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5153
	int plane = intel_crtc->plane;
5154
	int refclk, num_connectors = 0;
5155
	intel_clock_t clock, reduced_clock;
5156
	u32 dpll, dspcntr, pipeconf, vsyncshift;
5157
	bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
5158
	bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
J
Jesse Barnes 已提交
5159
	struct drm_mode_config *mode_config = &dev->mode_config;
5160
	struct intel_encoder *encoder;
5161
	const intel_limit_t *limit;
5162
	int ret;
5163
	u32 temp;
5164
	u32 lvds_sync = 0;
J
Jesse Barnes 已提交
5165

5166 5167
	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		if (encoder->base.crtc != crtc)
J
Jesse Barnes 已提交
5168 5169
			continue;

5170
		switch (encoder->type) {
J
Jesse Barnes 已提交
5171 5172 5173 5174
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
5175
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
5176
			is_sdvo = true;
5177
			if (encoder->needs_tv_clock)
5178
				is_tv = true;
J
Jesse Barnes 已提交
5179 5180 5181 5182 5183 5184 5185 5186 5187 5188
			break;
		case INTEL_OUTPUT_DVO:
			is_dvo = true;
			break;
		case INTEL_OUTPUT_TVOUT:
			is_tv = true;
			break;
		case INTEL_OUTPUT_ANALOG:
			is_crt = true;
			break;
5189 5190 5191
		case INTEL_OUTPUT_DISPLAYPORT:
			is_dp = true;
			break;
J
Jesse Barnes 已提交
5192
		}
5193

5194
		num_connectors++;
J
Jesse Barnes 已提交
5195 5196
	}

5197
	refclk = i9xx_get_refclk(crtc, num_connectors);
J
Jesse Barnes 已提交
5198

5199 5200 5201 5202 5203
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
5204
	limit = intel_limit(crtc, refclk);
5205 5206
	ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
			     &clock);
J
Jesse Barnes 已提交
5207 5208
	if (!ok) {
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
5209
		return -EINVAL;
J
Jesse Barnes 已提交
5210 5211
	}

5212
	/* Ensure that the cursor is valid for the new mode before changing... */
5213
	intel_crtc_update_cursor(crtc, true);
5214

5215
	if (is_lvds && dev_priv->lvds_downclock_avail) {
5216 5217 5218 5219 5220 5221
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
5222
		has_reduced_clock = limit->find_pll(limit, crtc,
5223 5224
						    dev_priv->lvds_downclock,
						    refclk,
5225
						    &clock,
5226
						    &reduced_clock);
Z
Zhenyu Wang 已提交
5227 5228
	}

5229 5230
	if (is_sdvo && is_tv)
		i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Z
Zhenyu Wang 已提交
5231

5232 5233
	i9xx_update_pll_dividers(crtc, &clock, has_reduced_clock ?
				 &reduced_clock : NULL);
J
Jesse Barnes 已提交
5234

5235
	dpll = DPLL_VGA_MODE_DIS;
5236

5237
	if (!IS_GEN2(dev)) {
J
Jesse Barnes 已提交
5238 5239 5240 5241 5242
		if (is_lvds)
			dpll |= DPLLB_MODE_LVDS;
		else
			dpll |= DPLLB_MODE_DAC_SERIAL;
		if (is_sdvo) {
5243 5244 5245 5246 5247
			int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
			if (pixel_multiplier > 1) {
				if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
					dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
			}
J
Jesse Barnes 已提交
5248 5249
			dpll |= DPLL_DVO_HIGH_SPEED;
		}
5250
		if (is_dp)
5251
			dpll |= DPLL_DVO_HIGH_SPEED;
J
Jesse Barnes 已提交
5252 5253

		/* compute bitmask from p1 value */
5254 5255
		if (IS_PINEVIEW(dev))
			dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5256
		else {
5257
			dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5258 5259
			if (IS_G4X(dev) && has_reduced_clock)
				dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5260
		}
J
Jesse Barnes 已提交
5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274
		switch (clock.p2) {
		case 5:
			dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
			break;
		case 7:
			dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
			break;
		case 10:
			dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
			break;
		case 14:
			dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
			break;
		}
5275
		if (INTEL_INFO(dev)->gen >= 4)
J
Jesse Barnes 已提交
5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289
			dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
	} else {
		if (is_lvds) {
			dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		} else {
			if (clock.p1 == 2)
				dpll |= PLL_P1_DIVIDE_BY_TWO;
			else
				dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
			if (clock.p2 == 4)
				dpll |= PLL_P2_DIVIDE_BY_4;
		}
	}

5290 5291 5292
	if (is_sdvo && is_tv)
		dpll |= PLL_REF_INPUT_TVCLKINBC;
	else if (is_tv)
J
Jesse Barnes 已提交
5293
		/* XXX: just matching BIOS for now */
5294
		/*	dpll |= PLL_REF_INPUT_TVCLKINBC; */
J
Jesse Barnes 已提交
5295
		dpll |= 3;
5296
	else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5297
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
J
Jesse Barnes 已提交
5298 5299 5300 5301
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	/* setup pipeconf */
5302
	pipeconf = I915_READ(PIPECONF(pipe));
J
Jesse Barnes 已提交
5303 5304 5305 5306

	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

5307 5308 5309 5310
	if (pipe == 0)
		dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
	else
		dspcntr |= DISPPLANE_SEL_PIPE_B;
J
Jesse Barnes 已提交
5311

5312
	if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
J
Jesse Barnes 已提交
5313 5314 5315 5316 5317 5318
		/* Enable pixel doubling when the dot clock is > 90% of the (display)
		 * core speed.
		 *
		 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
		 * pipe == 0 check?
		 */
5319 5320
		if (mode->clock >
		    dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
5321
			pipeconf |= PIPECONF_DOUBLE_WIDE;
J
Jesse Barnes 已提交
5322
		else
5323
			pipeconf &= ~PIPECONF_DOUBLE_WIDE;
J
Jesse Barnes 已提交
5324 5325
	}

5326 5327 5328 5329 5330 5331 5332 5333 5334 5335
	/* default to 8bpc */
	pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
	if (is_dp) {
		if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
			pipeconf |= PIPECONF_BPP_6 |
				    PIPECONF_DITHER_EN |
				    PIPECONF_DITHER_TYPE_SP;
		}
	}

5336
	dpll |= DPLL_VCO_ENABLE;
5337

5338
	DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
J
Jesse Barnes 已提交
5339 5340
	drm_mode_debug_printmodeline(mode);

5341
	I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
5342

5343
	POSTING_READ(DPLL(pipe));
5344
	udelay(150);
5345

J
Jesse Barnes 已提交
5346 5347 5348 5349 5350
	/* The LVDS pin pair needs to be on before the DPLLs are enabled.
	 * This is an exception to the general rule that mode_set doesn't turn
	 * things on.
	 */
	if (is_lvds) {
5351
		temp = I915_READ(LVDS);
5352
		temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
5353
		if (pipe == 1) {
5354
			temp |= LVDS_PIPEB_SELECT;
5355
		} else {
5356
			temp &= ~LVDS_PIPEB_SELECT;
5357
		}
5358
		/* set the corresponsding LVDS_BORDER bit */
5359
		temp |= dev_priv->lvds_border_bits;
J
Jesse Barnes 已提交
5360 5361 5362 5363
		/* Set the B0-B3 data pairs corresponding to whether we're going to
		 * set the DPLLs for dual-channel mode or not.
		 */
		if (clock.p2 == 7)
5364
			temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
J
Jesse Barnes 已提交
5365
		else
5366
			temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
J
Jesse Barnes 已提交
5367 5368 5369 5370 5371

		/* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
		 * appropriately here, but we need to look more thoroughly into how
		 * panels behave in the two modes.
		 */
5372 5373
		/* set the dithering flag on LVDS as needed */
		if (INTEL_INFO(dev)->gen >= 4) {
5374
			if (dev_priv->lvds_dither)
5375
				temp |= LVDS_ENABLE_DITHER;
5376
			else
5377
				temp &= ~LVDS_ENABLE_DITHER;
5378
		}
5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391 5392 5393 5394
		if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
			lvds_sync |= LVDS_HSYNC_POLARITY;
		if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
			lvds_sync |= LVDS_VSYNC_POLARITY;
		if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
		    != lvds_sync) {
			char flags[2] = "-+";
			DRM_INFO("Changing LVDS panel from "
				 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
				 flags[!(temp & LVDS_HSYNC_POLARITY)],
				 flags[!(temp & LVDS_VSYNC_POLARITY)],
				 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
				 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
			temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
			temp |= lvds_sync;
		}
5395
		I915_WRITE(LVDS, temp);
J
Jesse Barnes 已提交
5396
	}
5397

5398
	if (is_dp) {
5399
		intel_dp_set_m_n(crtc, mode, adjusted_mode);
5400 5401
	}

5402
	I915_WRITE(DPLL(pipe), dpll);
5403

5404
	/* Wait for the clocks to stabilize. */
5405
	POSTING_READ(DPLL(pipe));
5406
	udelay(150);
5407

5408 5409 5410 5411 5412 5413 5414 5415
	if (INTEL_INFO(dev)->gen >= 4) {
		temp = 0;
		if (is_sdvo) {
			temp = intel_mode_get_pixel_multiplier(adjusted_mode);
			if (temp > 1)
				temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
			else
				temp = 0;
5416
		}
5417 5418 5419 5420 5421 5422 5423
		I915_WRITE(DPLL_MD(pipe), temp);
	} else {
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
5424
		I915_WRITE(DPLL(pipe), dpll);
J
Jesse Barnes 已提交
5425 5426
	}

5427 5428
	if (HAS_PIPE_CXSR(dev)) {
		if (intel_crtc->lowfreq_avail) {
5429
			DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5430
			pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5431
		} else {
5432
			DRM_DEBUG_KMS("disabling CxSR downclocking\n");
5433 5434 5435 5436
			pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
		}
	}

5437
	pipeconf &= ~PIPECONF_INTERLACE_MASK;
5438 5439
	if (!IS_GEN2(dev) &&
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5440 5441 5442 5443
		pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
		/* the chip adds 2 halflines automatically */
		adjusted_mode->crtc_vtotal -= 1;
		adjusted_mode->crtc_vblank_end -= 1;
5444 5445 5446
		vsyncshift = adjusted_mode->crtc_hsync_start
			     - adjusted_mode->crtc_htotal/2;
	} else {
5447
		pipeconf |= PIPECONF_PROGRESSIVE;
5448 5449 5450 5451 5452
		vsyncshift = 0;
	}

	if (!IS_GEN3(dev))
		I915_WRITE(VSYNCSHIFT(pipe), vsyncshift);
5453

5454 5455
	I915_WRITE(HTOTAL(pipe),
		   (adjusted_mode->crtc_hdisplay - 1) |
J
Jesse Barnes 已提交
5456
		   ((adjusted_mode->crtc_htotal - 1) << 16));
5457 5458
	I915_WRITE(HBLANK(pipe),
		   (adjusted_mode->crtc_hblank_start - 1) |
J
Jesse Barnes 已提交
5459
		   ((adjusted_mode->crtc_hblank_end - 1) << 16));
5460 5461
	I915_WRITE(HSYNC(pipe),
		   (adjusted_mode->crtc_hsync_start - 1) |
J
Jesse Barnes 已提交
5462
		   ((adjusted_mode->crtc_hsync_end - 1) << 16));
5463 5464 5465

	I915_WRITE(VTOTAL(pipe),
		   (adjusted_mode->crtc_vdisplay - 1) |
J
Jesse Barnes 已提交
5466
		   ((adjusted_mode->crtc_vtotal - 1) << 16));
5467 5468
	I915_WRITE(VBLANK(pipe),
		   (adjusted_mode->crtc_vblank_start - 1) |
J
Jesse Barnes 已提交
5469
		   ((adjusted_mode->crtc_vblank_end - 1) << 16));
5470 5471
	I915_WRITE(VSYNC(pipe),
		   (adjusted_mode->crtc_vsync_start - 1) |
J
Jesse Barnes 已提交
5472
		   ((adjusted_mode->crtc_vsync_end - 1) << 16));
5473 5474 5475

	/* pipesrc and dspsize control the size that is scaled from,
	 * which should always be the user's requested size.
J
Jesse Barnes 已提交
5476
	 */
5477 5478 5479 5480
	I915_WRITE(DSPSIZE(plane),
		   ((mode->vdisplay - 1) << 16) |
		   (mode->hdisplay - 1));
	I915_WRITE(DSPPOS(plane), 0);
5481 5482
	I915_WRITE(PIPESRC(pipe),
		   ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
5483

5484 5485
	I915_WRITE(PIPECONF(pipe), pipeconf);
	POSTING_READ(PIPECONF(pipe));
5486
	intel_enable_pipe(dev_priv, pipe, false);
5487 5488 5489 5490 5491

	intel_wait_for_vblank(dev, pipe);

	I915_WRITE(DSPCNTR(plane), dspcntr);
	POSTING_READ(DSPCNTR(plane));
5492
	intel_enable_plane(dev_priv, plane, pipe);
5493 5494 5495 5496 5497 5498 5499 5500

	ret = intel_pipe_set_base(crtc, x, y, old_fb);

	intel_update_watermarks(dev);

	return ret;
}

5501 5502 5503 5504
/*
 * Initialize reference clocks when the driver loads
 */
void ironlake_init_pch_refclk(struct drm_device *dev)
5505 5506 5507 5508 5509 5510
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
	u32 temp;
	bool has_lvds = false;
5511 5512 5513
	bool has_cpu_edp = false;
	bool has_pch_edp = false;
	bool has_panel = false;
5514 5515
	bool has_ck505 = false;
	bool can_ssc = false;
5516 5517

	/* We need to take the global config into account */
5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528 5529 5530 5531
	list_for_each_entry(encoder, &mode_config->encoder_list,
			    base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			has_panel = true;
			has_lvds = true;
			break;
		case INTEL_OUTPUT_EDP:
			has_panel = true;
			if (intel_encoder_is_pch_edp(&encoder->base))
				has_pch_edp = true;
			else
				has_cpu_edp = true;
			break;
5532 5533 5534
		}
	}

5535 5536 5537 5538 5539 5540 5541 5542 5543 5544 5545
	if (HAS_PCH_IBX(dev)) {
		has_ck505 = dev_priv->display_clock_mode;
		can_ssc = has_ck505;
	} else {
		has_ck505 = false;
		can_ssc = true;
	}

	DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
		      has_panel, has_lvds, has_pch_edp, has_cpu_edp,
		      has_ck505);
5546 5547 5548 5549 5550 5551 5552 5553 5554 5555

	/* Ironlake: try to setup display ref clock before DPLL
	 * enabling. This is only under driver's control after
	 * PCH B stepping, previous chipset stepping should be
	 * ignoring this setting.
	 */
	temp = I915_READ(PCH_DREF_CONTROL);
	/* Always enable nonspread source */
	temp &= ~DREF_NONSPREAD_SOURCE_MASK;

5556 5557 5558 5559
	if (has_ck505)
		temp |= DREF_NONSPREAD_CK505_ENABLE;
	else
		temp |= DREF_NONSPREAD_SOURCE_ENABLE;
5560

5561 5562 5563
	if (has_panel) {
		temp &= ~DREF_SSC_SOURCE_MASK;
		temp |= DREF_SSC_SOURCE_ENABLE;
5564

5565
		/* SSC must be turned on before enabling the CPU output  */
5566
		if (intel_panel_use_ssc(dev_priv) && can_ssc) {
5567
			DRM_DEBUG_KMS("Using SSC on panel\n");
5568
			temp |= DREF_SSC1_ENABLE;
5569 5570
		} else
			temp &= ~DREF_SSC1_ENABLE;
5571 5572 5573 5574 5575 5576

		/* Get SSC going before enabling the outputs */
		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

5577 5578 5579
		temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;

		/* Enable CPU source on CPU attached eDP */
5580
		if (has_cpu_edp) {
5581
			if (intel_panel_use_ssc(dev_priv) && can_ssc) {
5582
				DRM_DEBUG_KMS("Using SSC on eDP\n");
5583
				temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5584
			}
5585 5586
			else
				temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606 5607 5608 5609 5610 5611
		} else
			temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;

		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	} else {
		DRM_DEBUG_KMS("Disabling SSC entirely\n");

		temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;

		/* Turn off CPU output */
		temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;

		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

		/* Turn off the SSC source */
		temp &= ~DREF_SSC_SOURCE_MASK;
		temp |= DREF_SSC_SOURCE_DISABLE;

		/* Turn off SSC1 */
		temp &= ~ DREF_SSC1_ENABLE;

5612 5613 5614 5615 5616 5617
		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	}
}

5618 5619 5620 5621 5622 5623 5624 5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651
static int ironlake_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *edp_encoder = NULL;
	int num_connectors = 0;
	bool is_lvds = false;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		if (encoder->base.crtc != crtc)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_EDP:
			edp_encoder = encoder;
			break;
		}
		num_connectors++;
	}

	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
			      dev_priv->lvds_ssc_freq);
		return dev_priv->lvds_ssc_freq * 1000;
	}

	return 120000;
}

5652 5653 5654 5655 5656
static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
				  struct drm_display_mode *mode,
				  struct drm_display_mode *adjusted_mode,
				  int x, int y,
				  struct drm_framebuffer *old_fb)
J
Jesse Barnes 已提交
5657 5658 5659 5660 5661
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5662
	int plane = intel_crtc->plane;
5663
	int refclk, num_connectors = 0;
5664
	intel_clock_t clock, reduced_clock;
5665
	u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
5666
	bool ok, has_reduced_clock = false, is_sdvo = false;
5667
	bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
5668
	struct intel_encoder *has_edp_encoder = NULL;
J
Jesse Barnes 已提交
5669
	struct drm_mode_config *mode_config = &dev->mode_config;
5670
	struct intel_encoder *encoder;
5671
	const intel_limit_t *limit;
5672
	int ret;
5673
	struct fdi_m_n m_n = {0};
5674
	u32 temp;
5675
	u32 lvds_sync = 0;
5676 5677 5678
	int target_clock, pixel_multiplier, lane, link_bw, factor;
	unsigned int pipe_bpp;
	bool dither;
J
Jesse Barnes 已提交
5679

5680 5681
	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		if (encoder->base.crtc != crtc)
J
Jesse Barnes 已提交
5682 5683
			continue;

5684
		switch (encoder->type) {
J
Jesse Barnes 已提交
5685 5686 5687 5688
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
5689
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
5690
			is_sdvo = true;
5691
			if (encoder->needs_tv_clock)
5692
				is_tv = true;
J
Jesse Barnes 已提交
5693 5694 5695 5696 5697 5698 5699
			break;
		case INTEL_OUTPUT_TVOUT:
			is_tv = true;
			break;
		case INTEL_OUTPUT_ANALOG:
			is_crt = true;
			break;
5700 5701 5702
		case INTEL_OUTPUT_DISPLAYPORT:
			is_dp = true;
			break;
5703
		case INTEL_OUTPUT_EDP:
5704
			has_edp_encoder = encoder;
5705
			break;
J
Jesse Barnes 已提交
5706
		}
5707

5708
		num_connectors++;
J
Jesse Barnes 已提交
5709 5710
	}

5711
	refclk = ironlake_get_refclk(crtc);
J
Jesse Barnes 已提交
5712

5713 5714 5715 5716 5717
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
5718
	limit = intel_limit(crtc, refclk);
5719 5720
	ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
			     &clock);
J
Jesse Barnes 已提交
5721 5722
	if (!ok) {
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
5723
		return -EINVAL;
J
Jesse Barnes 已提交
5724 5725
	}

5726
	/* Ensure that the cursor is valid for the new mode before changing... */
5727
	intel_crtc_update_cursor(crtc, true);
5728

5729
	if (is_lvds && dev_priv->lvds_downclock_avail) {
5730 5731 5732 5733 5734 5735
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
5736
		has_reduced_clock = limit->find_pll(limit, crtc,
5737 5738
						    dev_priv->lvds_downclock,
						    refclk,
5739
						    &clock,
5740
						    &reduced_clock);
5741
	}
Z
Zhenyu Wang 已提交
5742 5743 5744 5745
	/* SDVO TV has fixed PLL values depend on its clock range,
	   this mirrors vbios setting. */
	if (is_sdvo && is_tv) {
		if (adjusted_mode->clock >= 100000
5746
		    && adjusted_mode->clock < 140500) {
Z
Zhenyu Wang 已提交
5747 5748 5749 5750 5751 5752
			clock.p1 = 2;
			clock.p2 = 10;
			clock.n = 3;
			clock.m1 = 16;
			clock.m2 = 8;
		} else if (adjusted_mode->clock >= 140500
5753
			   && adjusted_mode->clock <= 200000) {
Z
Zhenyu Wang 已提交
5754 5755 5756 5757 5758 5759 5760 5761
			clock.p1 = 1;
			clock.p2 = 10;
			clock.n = 6;
			clock.m1 = 12;
			clock.m2 = 8;
		}
	}

5762
	/* FDI link */
5763 5764 5765 5766 5767 5768 5769 5770 5771 5772 5773 5774 5775
	pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
	lane = 0;
	/* CPU eDP doesn't require FDI link, so just set DP M/N
	   according to current link config */
	if (has_edp_encoder &&
	    !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
		target_clock = mode->clock;
		intel_edp_link_config(has_edp_encoder,
				      &lane, &link_bw);
	} else {
		/* [e]DP over FDI requires target mode clock
		   instead of link clock */
		if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
5776
			target_clock = mode->clock;
5777 5778 5779 5780 5781 5782 5783 5784 5785 5786 5787 5788
		else
			target_clock = adjusted_mode->clock;

		/* FDI is a binary signal running at ~2.7GHz, encoding
		 * each output octet as 10 bits. The actual frequency
		 * is stored as a divider into a 100MHz clock, and the
		 * mode pixel clock is stored in units of 1KHz.
		 * Hence the bw of each lane in terms of the mode signal
		 * is:
		 */
		link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
	}
5789

5790 5791 5792
	/* determine panel color depth */
	temp = I915_READ(PIPECONF(pipe));
	temp &= ~PIPE_BPC_MASK;
5793
	dither = intel_choose_pipe_bpp_dither(crtc, &pipe_bpp, mode);
5794 5795 5796
	switch (pipe_bpp) {
	case 18:
		temp |= PIPE_6BPC;
5797
		break;
5798 5799
	case 24:
		temp |= PIPE_8BPC;
5800
		break;
5801 5802
	case 30:
		temp |= PIPE_10BPC;
5803
		break;
5804 5805
	case 36:
		temp |= PIPE_12BPC;
5806 5807
		break;
	default:
5808 5809
		WARN(1, "intel_choose_pipe_bpp returned invalid value %d\n",
			pipe_bpp);
5810 5811 5812
		temp |= PIPE_8BPC;
		pipe_bpp = 24;
		break;
5813
	}
5814

5815 5816 5817
	intel_crtc->bpp = pipe_bpp;
	I915_WRITE(PIPECONF(pipe), temp);

5818 5819 5820 5821 5822 5823
	if (!lane) {
		/*
		 * Account for spread spectrum to avoid
		 * oversubscribing the link. Max center spread
		 * is 2.5%; use 5% for safety's sake.
		 */
5824
		u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
5825
		lane = bps / (link_bw * 8) + 1;
5826
	}
5827

5828 5829 5830 5831
	intel_crtc->fdi_lanes = lane;

	if (pixel_multiplier > 1)
		link_bw *= pixel_multiplier;
5832 5833
	ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
			     &m_n);
5834

5835 5836 5837 5838
	fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
	if (has_reduced_clock)
		fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
			reduced_clock.m2;
J
Jesse Barnes 已提交
5839

5840
	/* Enable autotuning of the PLL clock (if permissible) */
5841 5842 5843 5844 5845 5846 5847 5848
	factor = 21;
	if (is_lvds) {
		if ((intel_panel_use_ssc(dev_priv) &&
		     dev_priv->lvds_ssc_freq == 100) ||
		    (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
			factor = 25;
	} else if (is_sdvo && is_tv)
		factor = 20;
5849

5850
	if (clock.m < factor * clock.n)
5851
		fp |= FP_CB_TUNE;
5852

5853
	dpll = 0;
5854

5855 5856 5857 5858 5859 5860 5861 5862
	if (is_lvds)
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
	if (is_sdvo) {
		int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
		if (pixel_multiplier > 1) {
			dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
J
Jesse Barnes 已提交
5863
		}
5864 5865 5866 5867
		dpll |= DPLL_DVO_HIGH_SPEED;
	}
	if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
		dpll |= DPLL_DVO_HIGH_SPEED;
J
Jesse Barnes 已提交
5868

5869 5870 5871 5872 5873 5874 5875 5876 5877 5878 5879 5880 5881 5882 5883 5884 5885 5886
	/* compute bitmask from p1 value */
	dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
	/* also FPA1 */
	dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;

	switch (clock.p2) {
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
J
Jesse Barnes 已提交
5887 5888
	}

5889 5890 5891
	if (is_sdvo && is_tv)
		dpll |= PLL_REF_INPUT_TVCLKINBC;
	else if (is_tv)
J
Jesse Barnes 已提交
5892
		/* XXX: just matching BIOS for now */
5893
		/*	dpll |= PLL_REF_INPUT_TVCLKINBC; */
J
Jesse Barnes 已提交
5894
		dpll |= 3;
5895
	else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5896
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
J
Jesse Barnes 已提交
5897 5898 5899 5900
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	/* setup pipeconf */
5901
	pipeconf = I915_READ(PIPECONF(pipe));
J
Jesse Barnes 已提交
5902 5903 5904 5905

	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

5906
	DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
J
Jesse Barnes 已提交
5907 5908
	drm_mode_debug_printmodeline(mode);

5909
	/* PCH eDP needs FDI, but CPU eDP does not */
5910 5911 5912 5913 5914 5915 5916 5917 5918 5919 5920 5921 5922 5923 5924 5925 5926 5927 5928 5929 5930 5931
	if (!intel_crtc->no_pll) {
		if (!has_edp_encoder ||
		    intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
			I915_WRITE(PCH_FP0(pipe), fp);
			I915_WRITE(PCH_DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);

			POSTING_READ(PCH_DPLL(pipe));
			udelay(150);
		}
	} else {
		if (dpll == (I915_READ(PCH_DPLL(0)) & 0x7fffffff) &&
		    fp == I915_READ(PCH_FP0(0))) {
			intel_crtc->use_pll_a = true;
			DRM_DEBUG_KMS("using pipe a dpll\n");
		} else if (dpll == (I915_READ(PCH_DPLL(1)) & 0x7fffffff) &&
			   fp == I915_READ(PCH_FP0(1))) {
			intel_crtc->use_pll_a = false;
			DRM_DEBUG_KMS("using pipe b dpll\n");
		} else {
			DRM_DEBUG_KMS("no matching PLL configuration for pipe 2\n");
			return -EINVAL;
		}
J
Jesse Barnes 已提交
5932 5933 5934 5935 5936 5937 5938
	}

	/* The LVDS pin pair needs to be on before the DPLLs are enabled.
	 * This is an exception to the general rule that mode_set doesn't turn
	 * things on.
	 */
	if (is_lvds) {
5939
		temp = I915_READ(PCH_LVDS);
5940
		temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
5941 5942
		if (HAS_PCH_CPT(dev)) {
			temp &= ~PORT_TRANS_SEL_MASK;
5943
			temp |= PORT_TRANS_SEL_CPT(pipe);
5944 5945 5946 5947 5948 5949
		} else {
			if (pipe == 1)
				temp |= LVDS_PIPEB_SELECT;
			else
				temp &= ~LVDS_PIPEB_SELECT;
		}
5950

5951
		/* set the corresponsding LVDS_BORDER bit */
5952
		temp |= dev_priv->lvds_border_bits;
J
Jesse Barnes 已提交
5953 5954 5955 5956
		/* Set the B0-B3 data pairs corresponding to whether we're going to
		 * set the DPLLs for dual-channel mode or not.
		 */
		if (clock.p2 == 7)
5957
			temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
J
Jesse Barnes 已提交
5958
		else
5959
			temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
J
Jesse Barnes 已提交
5960 5961 5962 5963 5964

		/* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
		 * appropriately here, but we need to look more thoroughly into how
		 * panels behave in the two modes.
		 */
5965 5966 5967 5968 5969 5970 5971 5972 5973 5974 5975 5976 5977 5978 5979 5980
		if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
			lvds_sync |= LVDS_HSYNC_POLARITY;
		if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
			lvds_sync |= LVDS_VSYNC_POLARITY;
		if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
		    != lvds_sync) {
			char flags[2] = "-+";
			DRM_INFO("Changing LVDS panel from "
				 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
				 flags[!(temp & LVDS_HSYNC_POLARITY)],
				 flags[!(temp & LVDS_VSYNC_POLARITY)],
				 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
				 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
			temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
			temp |= lvds_sync;
		}
5981
		I915_WRITE(PCH_LVDS, temp);
J
Jesse Barnes 已提交
5982
	}
5983

5984 5985
	pipeconf &= ~PIPECONF_DITHER_EN;
	pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
5986
	if ((is_lvds && dev_priv->lvds_dither) || dither) {
5987
		pipeconf |= PIPECONF_DITHER_EN;
5988
		pipeconf |= PIPECONF_DITHER_TYPE_SP;
5989
	}
5990
	if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5991
		intel_dp_set_m_n(crtc, mode, adjusted_mode);
5992
	} else {
5993
		/* For non-DP output, clear any trans DP clock recovery setting.*/
5994 5995 5996 5997
		I915_WRITE(TRANSDATA_M1(pipe), 0);
		I915_WRITE(TRANSDATA_N1(pipe), 0);
		I915_WRITE(TRANSDPLINK_M1(pipe), 0);
		I915_WRITE(TRANSDPLINK_N1(pipe), 0);
5998
	}
J
Jesse Barnes 已提交
5999

6000 6001 6002
	if (!intel_crtc->no_pll &&
	    (!has_edp_encoder ||
	     intel_encoder_is_pch_edp(&has_edp_encoder->base))) {
6003
		I915_WRITE(PCH_DPLL(pipe), dpll);
6004

6005
		/* Wait for the clocks to stabilize. */
6006
		POSTING_READ(PCH_DPLL(pipe));
6007 6008
		udelay(150);

6009 6010 6011 6012 6013
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
6014
		I915_WRITE(PCH_DPLL(pipe), dpll);
J
Jesse Barnes 已提交
6015 6016
	}

6017
	intel_crtc->lowfreq_avail = false;
6018 6019 6020 6021 6022 6023 6024 6025 6026 6027 6028 6029 6030 6031
	if (!intel_crtc->no_pll) {
		if (is_lvds && has_reduced_clock && i915_powersave) {
			I915_WRITE(PCH_FP1(pipe), fp2);
			intel_crtc->lowfreq_avail = true;
			if (HAS_PIPE_CXSR(dev)) {
				DRM_DEBUG_KMS("enabling CxSR downclocking\n");
				pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
			}
		} else {
			I915_WRITE(PCH_FP1(pipe), fp);
			if (HAS_PIPE_CXSR(dev)) {
				DRM_DEBUG_KMS("disabling CxSR downclocking\n");
				pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
			}
6032 6033 6034
		}
	}

6035
	pipeconf &= ~PIPECONF_INTERLACE_MASK;
6036
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
6037
		pipeconf |= PIPECONF_INTERLACED_ILK;
6038 6039 6040
		/* the chip adds 2 halflines automatically */
		adjusted_mode->crtc_vtotal -= 1;
		adjusted_mode->crtc_vblank_end -= 1;
6041 6042 6043 6044
		I915_WRITE(VSYNCSHIFT(pipe),
			   adjusted_mode->crtc_hsync_start
			   - adjusted_mode->crtc_htotal/2);
	} else {
6045
		pipeconf |= PIPECONF_PROGRESSIVE;
6046 6047
		I915_WRITE(VSYNCSHIFT(pipe), 0);
	}
6048

6049 6050
	I915_WRITE(HTOTAL(pipe),
		   (adjusted_mode->crtc_hdisplay - 1) |
J
Jesse Barnes 已提交
6051
		   ((adjusted_mode->crtc_htotal - 1) << 16));
6052 6053
	I915_WRITE(HBLANK(pipe),
		   (adjusted_mode->crtc_hblank_start - 1) |
J
Jesse Barnes 已提交
6054
		   ((adjusted_mode->crtc_hblank_end - 1) << 16));
6055 6056
	I915_WRITE(HSYNC(pipe),
		   (adjusted_mode->crtc_hsync_start - 1) |
J
Jesse Barnes 已提交
6057
		   ((adjusted_mode->crtc_hsync_end - 1) << 16));
6058 6059 6060

	I915_WRITE(VTOTAL(pipe),
		   (adjusted_mode->crtc_vdisplay - 1) |
J
Jesse Barnes 已提交
6061
		   ((adjusted_mode->crtc_vtotal - 1) << 16));
6062 6063
	I915_WRITE(VBLANK(pipe),
		   (adjusted_mode->crtc_vblank_start - 1) |
J
Jesse Barnes 已提交
6064
		   ((adjusted_mode->crtc_vblank_end - 1) << 16));
6065 6066
	I915_WRITE(VSYNC(pipe),
		   (adjusted_mode->crtc_vsync_start - 1) |
J
Jesse Barnes 已提交
6067
		   ((adjusted_mode->crtc_vsync_end - 1) << 16));
6068

6069 6070
	/* pipesrc controls the size that is scaled from, which should
	 * always be the user's requested size.
J
Jesse Barnes 已提交
6071
	 */
6072 6073
	I915_WRITE(PIPESRC(pipe),
		   ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
6074

6075 6076 6077 6078
	I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
	I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
	I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
	I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
6079

6080 6081 6082
	if (has_edp_encoder &&
	    !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
		ironlake_set_pll_edp(crtc, adjusted_mode->clock);
6083 6084
	}

6085 6086
	I915_WRITE(PIPECONF(pipe), pipeconf);
	POSTING_READ(PIPECONF(pipe));
J
Jesse Barnes 已提交
6087

6088
	intel_wait_for_vblank(dev, pipe);
J
Jesse Barnes 已提交
6089

6090
	I915_WRITE(DSPCNTR(plane), dspcntr);
6091
	POSTING_READ(DSPCNTR(plane));
J
Jesse Barnes 已提交
6092

6093
	ret = intel_pipe_set_base(crtc, x, y, old_fb);
6094 6095 6096

	intel_update_watermarks(dev);

6097
	return ret;
J
Jesse Barnes 已提交
6098 6099
}

6100 6101 6102 6103 6104 6105 6106 6107
static int intel_crtc_mode_set(struct drm_crtc *crtc,
			       struct drm_display_mode *mode,
			       struct drm_display_mode *adjusted_mode,
			       int x, int y,
			       struct drm_framebuffer *old_fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
6108 6109
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
6110 6111
	int ret;

6112
	drm_vblank_pre_modeset(dev, pipe);
6113

6114 6115
	ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
					      x, y, old_fb);
J
Jesse Barnes 已提交
6116
	drm_vblank_post_modeset(dev, pipe);
6117

6118 6119 6120 6121
	if (ret)
		intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
	else
		intel_crtc->dpms_mode = DRM_MODE_DPMS_ON;
6122

6123
	return ret;
J
Jesse Barnes 已提交
6124 6125
}

6126 6127 6128 6129 6130 6131 6132 6133 6134 6135 6136 6137 6138 6139 6140 6141 6142 6143 6144 6145 6146 6147 6148 6149 6150 6151 6152 6153 6154
static bool intel_eld_uptodate(struct drm_connector *connector,
			       int reg_eldv, uint32_t bits_eldv,
			       int reg_elda, uint32_t bits_elda,
			       int reg_edid)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t i;

	i = I915_READ(reg_eldv);
	i &= bits_eldv;

	if (!eld[0])
		return !i;

	if (!i)
		return false;

	i = I915_READ(reg_elda);
	i &= ~bits_elda;
	I915_WRITE(reg_elda, i);

	for (i = 0; i < eld[2]; i++)
		if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
			return false;

	return true;
}

6155 6156 6157 6158 6159 6160 6161 6162 6163 6164 6165 6166 6167 6168 6169 6170
static void g4x_write_eld(struct drm_connector *connector,
			  struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t len;
	uint32_t i;

	i = I915_READ(G4X_AUD_VID_DID);

	if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
		eldv = G4X_ELDV_DEVCL_DEVBLC;
	else
		eldv = G4X_ELDV_DEVCTG;

6171 6172 6173 6174 6175 6176
	if (intel_eld_uptodate(connector,
			       G4X_AUD_CNTL_ST, eldv,
			       G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
			       G4X_HDMIW_HDMIEDID))
		return;

6177 6178 6179 6180 6181 6182 6183 6184 6185 6186 6187 6188 6189 6190 6191 6192 6193 6194 6195 6196 6197 6198 6199 6200 6201 6202 6203
	i = I915_READ(G4X_AUD_CNTL_ST);
	i &= ~(eldv | G4X_ELD_ADDR);
	len = (i >> 9) & 0x1f;		/* ELD buffer size */
	I915_WRITE(G4X_AUD_CNTL_ST, i);

	if (!eld[0])
		return;

	len = min_t(uint8_t, eld[2], len);
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));

	i = I915_READ(G4X_AUD_CNTL_ST);
	i |= eldv;
	I915_WRITE(G4X_AUD_CNTL_ST, i);
}

static void ironlake_write_eld(struct drm_connector *connector,
				     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t i;
	int len;
	int hdmiw_hdmiedid;
6204
	int aud_config;
6205 6206 6207
	int aud_cntl_st;
	int aud_cntrl_st2;

6208
	if (HAS_PCH_IBX(connector->dev)) {
6209
		hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID_A;
6210
		aud_config = IBX_AUD_CONFIG_A;
6211 6212
		aud_cntl_st = IBX_AUD_CNTL_ST_A;
		aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
6213
	} else {
6214
		hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID_A;
6215
		aud_config = CPT_AUD_CONFIG_A;
6216 6217
		aud_cntl_st = CPT_AUD_CNTL_ST_A;
		aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
6218 6219 6220 6221 6222
	}

	i = to_intel_crtc(crtc)->pipe;
	hdmiw_hdmiedid += i * 0x100;
	aud_cntl_st += i * 0x100;
6223
	aud_config += i * 0x100;
6224 6225 6226 6227 6228 6229 6230 6231

	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(i));

	i = I915_READ(aud_cntl_st);
	i = (i >> 29) & 0x3;		/* DIP_Port_Select, 0x1 = PortB */
	if (!i) {
		DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
		/* operate blindly on all ports */
6232 6233 6234
		eldv = IBX_ELD_VALIDB;
		eldv |= IBX_ELD_VALIDB << 4;
		eldv |= IBX_ELD_VALIDB << 8;
6235 6236
	} else {
		DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
6237
		eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
6238 6239
	}

6240 6241 6242
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
6243 6244 6245
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
	} else
		I915_WRITE(aud_config, 0);
6246

6247 6248 6249 6250 6251 6252
	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

6253 6254 6255 6256 6257 6258 6259 6260
	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
6261
	i &= ~IBX_ELD_ADDRESS;
6262 6263 6264 6265 6266 6267 6268 6269 6270 6271 6272 6273 6274 6275 6276 6277 6278 6279 6280 6281 6282 6283 6284 6285 6286 6287 6288 6289 6290 6291 6292 6293 6294 6295 6296 6297
	I915_WRITE(aud_cntl_st, i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);
}

void intel_write_eld(struct drm_encoder *encoder,
		     struct drm_display_mode *mode)
{
	struct drm_crtc *crtc = encoder->crtc;
	struct drm_connector *connector;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	connector = drm_select_eld(encoder, mode);
	if (!connector)
		return;

	DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
			 connector->base.id,
			 drm_get_connector_name(connector),
			 connector->encoder->base.id,
			 drm_get_encoder_name(connector->encoder));

	connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;

	if (dev_priv->display.write_eld)
		dev_priv->display.write_eld(connector, crtc);
}

J
Jesse Barnes 已提交
6298 6299 6300 6301 6302 6303
/** Loads the palette/gamma unit for the CRTC with the prepared values */
void intel_crtc_load_lut(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6304
	int palreg = PALETTE(intel_crtc->pipe);
J
Jesse Barnes 已提交
6305 6306 6307
	int i;

	/* The clocks have to be on to load the palette. */
6308
	if (!crtc->enabled || !intel_crtc->active)
J
Jesse Barnes 已提交
6309 6310
		return;

6311
	/* use legacy palette for Ironlake */
6312
	if (HAS_PCH_SPLIT(dev))
6313
		palreg = LGC_PALETTE(intel_crtc->pipe);
6314

J
Jesse Barnes 已提交
6315 6316 6317 6318 6319 6320 6321 6322
	for (i = 0; i < 256; i++) {
		I915_WRITE(palreg + 4 * i,
			   (intel_crtc->lut_r[i] << 16) |
			   (intel_crtc->lut_g[i] << 8) |
			   intel_crtc->lut_b[i]);
	}
}

6323 6324 6325 6326 6327 6328 6329 6330 6331 6332 6333
static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	bool visible = base != 0;
	u32 cntl;

	if (intel_crtc->cursor_visible == visible)
		return;

6334
	cntl = I915_READ(_CURACNTR);
6335 6336 6337 6338
	if (visible) {
		/* On these chipsets we can only modify the base whilst
		 * the cursor is disabled.
		 */
6339
		I915_WRITE(_CURABASE, base);
6340 6341 6342 6343 6344 6345 6346 6347

		cntl &= ~(CURSOR_FORMAT_MASK);
		/* XXX width must be 64, stride 256 => 0x00 << 28 */
		cntl |= CURSOR_ENABLE |
			CURSOR_GAMMA_ENABLE |
			CURSOR_FORMAT_ARGB;
	} else
		cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
6348
	I915_WRITE(_CURACNTR, cntl);
6349 6350 6351 6352 6353 6354 6355 6356 6357 6358 6359 6360 6361

	intel_crtc->cursor_visible = visible;
}

static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
6362
		uint32_t cntl = I915_READ(CURCNTR(pipe));
6363 6364 6365 6366 6367 6368 6369 6370
		if (base) {
			cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
			cntl |= pipe << 28; /* Connect to correct pipe */
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
6371
		I915_WRITE(CURCNTR(pipe), cntl);
6372 6373 6374 6375

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
6376
	I915_WRITE(CURBASE(pipe), base);
6377 6378
}

J
Jesse Barnes 已提交
6379 6380 6381 6382 6383 6384 6385 6386 6387 6388 6389 6390 6391 6392 6393 6394 6395 6396 6397 6398 6399 6400 6401 6402 6403
static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
		uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
		if (base) {
			cntl &= ~CURSOR_MODE;
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
		I915_WRITE(CURCNTR_IVB(pipe), cntl);

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
	I915_WRITE(CURBASE_IVB(pipe), base);
}

6404
/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6405 6406
static void intel_crtc_update_cursor(struct drm_crtc *crtc,
				     bool on)
6407 6408 6409 6410 6411 6412 6413
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int x = intel_crtc->cursor_x;
	int y = intel_crtc->cursor_y;
6414
	u32 base, pos;
6415 6416 6417 6418
	bool visible;

	pos = 0;

6419
	if (on && crtc->enabled && crtc->fb) {
6420 6421 6422 6423 6424 6425 6426 6427 6428 6429 6430 6431 6432 6433 6434 6435 6436 6437 6438 6439 6440 6441 6442 6443 6444 6445 6446 6447
		base = intel_crtc->cursor_addr;
		if (x > (int) crtc->fb->width)
			base = 0;

		if (y > (int) crtc->fb->height)
			base = 0;
	} else
		base = 0;

	if (x < 0) {
		if (x + intel_crtc->cursor_width < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
		x = -x;
	}
	pos |= x << CURSOR_X_SHIFT;

	if (y < 0) {
		if (y + intel_crtc->cursor_height < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
		y = -y;
	}
	pos |= y << CURSOR_Y_SHIFT;

	visible = base != 0;
6448
	if (!visible && !intel_crtc->cursor_visible)
6449 6450
		return;

J
Jesse Barnes 已提交
6451 6452 6453 6454 6455 6456 6457 6458 6459 6460
	if (IS_IVYBRIDGE(dev)) {
		I915_WRITE(CURPOS_IVB(pipe), pos);
		ivb_update_cursor(crtc, base);
	} else {
		I915_WRITE(CURPOS(pipe), pos);
		if (IS_845G(dev) || IS_I865G(dev))
			i845_update_cursor(crtc, base);
		else
			i9xx_update_cursor(crtc, base);
	}
6461 6462 6463 6464 6465

	if (visible)
		intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
}

J
Jesse Barnes 已提交
6466
static int intel_crtc_cursor_set(struct drm_crtc *crtc,
6467
				 struct drm_file *file,
J
Jesse Barnes 已提交
6468 6469 6470 6471 6472 6473
				 uint32_t handle,
				 uint32_t width, uint32_t height)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6474
	struct drm_i915_gem_object *obj;
6475
	uint32_t addr;
6476
	int ret;
J
Jesse Barnes 已提交
6477

6478
	DRM_DEBUG_KMS("\n");
J
Jesse Barnes 已提交
6479 6480 6481

	/* if we want to turn off the cursor ignore width and height */
	if (!handle) {
6482
		DRM_DEBUG_KMS("cursor off\n");
6483
		addr = 0;
6484
		obj = NULL;
6485
		mutex_lock(&dev->struct_mutex);
6486
		goto finish;
J
Jesse Barnes 已提交
6487 6488 6489 6490 6491 6492 6493 6494
	}

	/* Currently we only support 64x64 cursors */
	if (width != 64 || height != 64) {
		DRM_ERROR("we currently only support 64x64 cursors\n");
		return -EINVAL;
	}

6495
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
6496
	if (&obj->base == NULL)
J
Jesse Barnes 已提交
6497 6498
		return -ENOENT;

6499
	if (obj->base.size < width * height * 4) {
J
Jesse Barnes 已提交
6500
		DRM_ERROR("buffer is to small\n");
6501 6502
		ret = -ENOMEM;
		goto fail;
J
Jesse Barnes 已提交
6503 6504
	}

6505
	/* we only need to pin inside GTT if cursor is non-phy */
6506
	mutex_lock(&dev->struct_mutex);
6507
	if (!dev_priv->info->cursor_needs_physical) {
6508 6509 6510 6511 6512 6513
		if (obj->tiling_mode) {
			DRM_ERROR("cursor cannot be tiled\n");
			ret = -EINVAL;
			goto fail_locked;
		}

6514
		ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
6515 6516
		if (ret) {
			DRM_ERROR("failed to move cursor bo into the GTT\n");
6517
			goto fail_locked;
6518 6519
		}

6520 6521
		ret = i915_gem_object_put_fence(obj);
		if (ret) {
6522
			DRM_ERROR("failed to release fence for cursor");
6523 6524 6525
			goto fail_unpin;
		}

6526
		addr = obj->gtt_offset;
6527
	} else {
6528
		int align = IS_I830(dev) ? 16 * 1024 : 256;
6529
		ret = i915_gem_attach_phys_object(dev, obj,
6530 6531
						  (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
						  align);
6532 6533
		if (ret) {
			DRM_ERROR("failed to attach phys object\n");
6534
			goto fail_locked;
6535
		}
6536
		addr = obj->phys_obj->handle->busaddr;
6537 6538
	}

6539
	if (IS_GEN2(dev))
J
Jesse Barnes 已提交
6540 6541
		I915_WRITE(CURSIZE, (height << 12) | width);

6542 6543
 finish:
	if (intel_crtc->cursor_bo) {
6544
		if (dev_priv->info->cursor_needs_physical) {
6545
			if (intel_crtc->cursor_bo != obj)
6546 6547 6548
				i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
		} else
			i915_gem_object_unpin(intel_crtc->cursor_bo);
6549
		drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
6550
	}
6551

6552
	mutex_unlock(&dev->struct_mutex);
6553 6554

	intel_crtc->cursor_addr = addr;
6555
	intel_crtc->cursor_bo = obj;
6556 6557 6558
	intel_crtc->cursor_width = width;
	intel_crtc->cursor_height = height;

6559
	intel_crtc_update_cursor(crtc, true);
6560

J
Jesse Barnes 已提交
6561
	return 0;
6562
fail_unpin:
6563
	i915_gem_object_unpin(obj);
6564
fail_locked:
6565
	mutex_unlock(&dev->struct_mutex);
6566
fail:
6567
	drm_gem_object_unreference_unlocked(&obj->base);
6568
	return ret;
J
Jesse Barnes 已提交
6569 6570 6571 6572 6573 6574
}

static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

6575 6576
	intel_crtc->cursor_x = x;
	intel_crtc->cursor_y = y;
6577

6578
	intel_crtc_update_cursor(crtc, true);
J
Jesse Barnes 已提交
6579 6580 6581 6582 6583 6584 6585 6586 6587 6588 6589 6590 6591 6592 6593

	return 0;
}

/** Sets the color ramps on behalf of RandR */
void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
				 u16 blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	intel_crtc->lut_r[regno] = red >> 8;
	intel_crtc->lut_g[regno] = green >> 8;
	intel_crtc->lut_b[regno] = blue >> 8;
}

6594 6595 6596 6597 6598 6599 6600 6601 6602 6603
void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
			     u16 *blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	*red = intel_crtc->lut_r[regno] << 8;
	*green = intel_crtc->lut_g[regno] << 8;
	*blue = intel_crtc->lut_b[regno] << 8;
}

J
Jesse Barnes 已提交
6604
static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
J
James Simmons 已提交
6605
				 u16 *blue, uint32_t start, uint32_t size)
J
Jesse Barnes 已提交
6606
{
J
James Simmons 已提交
6607
	int end = (start + size > 256) ? 256 : start + size, i;
J
Jesse Barnes 已提交
6608 6609
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

J
James Simmons 已提交
6610
	for (i = start; i < end; i++) {
J
Jesse Barnes 已提交
6611 6612 6613 6614 6615 6616 6617 6618 6619 6620 6621 6622 6623
		intel_crtc->lut_r[i] = red[i] >> 8;
		intel_crtc->lut_g[i] = green[i] >> 8;
		intel_crtc->lut_b[i] = blue[i] >> 8;
	}

	intel_crtc_load_lut(crtc);
}

/**
 * Get a pipe with a simple mode set on it for doing load-based monitor
 * detection.
 *
 * It will be up to the load-detect code to adjust the pipe as appropriate for
6624
 * its requirements.  The pipe will be connected to no other encoders.
J
Jesse Barnes 已提交
6625
 *
6626
 * Currently this code will only succeed if there is a pipe with no encoders
J
Jesse Barnes 已提交
6627 6628 6629 6630 6631 6632 6633 6634 6635 6636 6637 6638
 * configured for it.  In the future, it could choose to temporarily disable
 * some outputs to free up a pipe for its use.
 *
 * \return crtc, or NULL if no pipes are available.
 */

/* VESA 640x480x72Hz mode to set on the pipe */
static struct drm_display_mode load_detect_mode = {
	DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
		 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
};

6639 6640
static struct drm_framebuffer *
intel_framebuffer_create(struct drm_device *dev,
6641
			 struct drm_mode_fb_cmd2 *mode_cmd,
6642 6643 6644 6645 6646 6647 6648 6649 6650 6651 6652 6653 6654 6655 6656 6657 6658 6659 6660 6661 6662 6663 6664 6665 6666 6667 6668 6669 6670 6671 6672 6673 6674 6675 6676 6677 6678 6679 6680 6681 6682
			 struct drm_i915_gem_object *obj)
{
	struct intel_framebuffer *intel_fb;
	int ret;

	intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
	if (!intel_fb) {
		drm_gem_object_unreference_unlocked(&obj->base);
		return ERR_PTR(-ENOMEM);
	}

	ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
	if (ret) {
		drm_gem_object_unreference_unlocked(&obj->base);
		kfree(intel_fb);
		return ERR_PTR(ret);
	}

	return &intel_fb->base;
}

static u32
intel_framebuffer_pitch_for_width(int width, int bpp)
{
	u32 pitch = DIV_ROUND_UP(width * bpp, 8);
	return ALIGN(pitch, 64);
}

static u32
intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
{
	u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
	return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
}

static struct drm_framebuffer *
intel_framebuffer_create_for_mode(struct drm_device *dev,
				  struct drm_display_mode *mode,
				  int depth, int bpp)
{
	struct drm_i915_gem_object *obj;
6683
	struct drm_mode_fb_cmd2 mode_cmd;
6684 6685 6686 6687 6688 6689 6690 6691

	obj = i915_gem_alloc_object(dev,
				    intel_framebuffer_size_for_mode(mode, bpp));
	if (obj == NULL)
		return ERR_PTR(-ENOMEM);

	mode_cmd.width = mode->hdisplay;
	mode_cmd.height = mode->vdisplay;
6692 6693
	mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
								bpp);
6694
	mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
6695 6696 6697 6698 6699 6700 6701 6702 6703 6704 6705 6706 6707 6708 6709 6710 6711 6712 6713 6714

	return intel_framebuffer_create(dev, &mode_cmd, obj);
}

static struct drm_framebuffer *
mode_fits_in_fbdev(struct drm_device *dev,
		   struct drm_display_mode *mode)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	struct drm_framebuffer *fb;

	if (dev_priv->fbdev == NULL)
		return NULL;

	obj = dev_priv->fbdev->ifb.obj;
	if (obj == NULL)
		return NULL;

	fb = &dev_priv->fbdev->ifb.base;
6715 6716
	if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
							       fb->bits_per_pixel))
6717 6718
		return NULL;

6719
	if (obj->base.size < mode->vdisplay * fb->pitches[0])
6720 6721 6722 6723 6724
		return NULL;

	return fb;
}

6725 6726 6727
bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
				struct drm_connector *connector,
				struct drm_display_mode *mode,
6728
				struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
6729 6730 6731
{
	struct intel_crtc *intel_crtc;
	struct drm_crtc *possible_crtc;
6732
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
6733 6734
	struct drm_crtc *crtc = NULL;
	struct drm_device *dev = encoder->dev;
6735
	struct drm_framebuffer *old_fb;
J
Jesse Barnes 已提交
6736 6737
	int i = -1;

6738 6739 6740 6741
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

J
Jesse Barnes 已提交
6742 6743
	/*
	 * Algorithm gets a little messy:
6744
	 *
J
Jesse Barnes 已提交
6745 6746
	 *   - if the connector already has an assigned crtc, use it (but make
	 *     sure it's on first)
6747
	 *
J
Jesse Barnes 已提交
6748 6749 6750 6751 6752 6753 6754
	 *   - try to find the first unused crtc that can drive this connector,
	 *     and use that if we find one
	 */

	/* See if we already have a CRTC for this connector */
	if (encoder->crtc) {
		crtc = encoder->crtc;
6755

J
Jesse Barnes 已提交
6756
		intel_crtc = to_intel_crtc(crtc);
6757 6758 6759 6760
		old->dpms_mode = intel_crtc->dpms_mode;
		old->load_detect_temp = false;

		/* Make sure the crtc and connector are running */
J
Jesse Barnes 已提交
6761
		if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
6762 6763 6764
			struct drm_encoder_helper_funcs *encoder_funcs;
			struct drm_crtc_helper_funcs *crtc_funcs;

J
Jesse Barnes 已提交
6765 6766
			crtc_funcs = crtc->helper_private;
			crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
6767 6768

			encoder_funcs = encoder->helper_private;
J
Jesse Barnes 已提交
6769 6770
			encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
		}
6771

6772
		return true;
J
Jesse Barnes 已提交
6773 6774 6775 6776 6777 6778 6779 6780 6781 6782 6783 6784 6785 6786 6787 6788 6789
	}

	/* Find an unused one (if possible) */
	list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
		i++;
		if (!(encoder->possible_crtcs & (1 << i)))
			continue;
		if (!possible_crtc->enabled) {
			crtc = possible_crtc;
			break;
		}
	}

	/*
	 * If we didn't find an unused CRTC, don't use any.
	 */
	if (!crtc) {
6790 6791
		DRM_DEBUG_KMS("no pipe available for load-detect\n");
		return false;
J
Jesse Barnes 已提交
6792 6793 6794
	}

	encoder->crtc = crtc;
6795
	connector->encoder = encoder;
J
Jesse Barnes 已提交
6796 6797

	intel_crtc = to_intel_crtc(crtc);
6798 6799
	old->dpms_mode = intel_crtc->dpms_mode;
	old->load_detect_temp = true;
6800
	old->release_fb = NULL;
J
Jesse Barnes 已提交
6801

6802 6803
	if (!mode)
		mode = &load_detect_mode;
J
Jesse Barnes 已提交
6804

6805 6806 6807 6808 6809 6810 6811 6812 6813 6814 6815 6816 6817 6818 6819 6820 6821 6822 6823 6824
	old_fb = crtc->fb;

	/* We need a framebuffer large enough to accommodate all accesses
	 * that the plane may generate whilst we perform load detection.
	 * We can not rely on the fbcon either being present (we get called
	 * during its initialisation to detect all boot displays, or it may
	 * not even exist) or that it is large enough to satisfy the
	 * requested mode.
	 */
	crtc->fb = mode_fits_in_fbdev(dev, mode);
	if (crtc->fb == NULL) {
		DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
		crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
		old->release_fb = crtc->fb;
	} else
		DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
	if (IS_ERR(crtc->fb)) {
		DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
		crtc->fb = old_fb;
		return false;
J
Jesse Barnes 已提交
6825 6826
	}

6827
	if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
6828
		DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
6829 6830 6831
		if (old->release_fb)
			old->release_fb->funcs->destroy(old->release_fb);
		crtc->fb = old_fb;
6832
		return false;
J
Jesse Barnes 已提交
6833
	}
6834

J
Jesse Barnes 已提交
6835
	/* let the connector get through one full cycle before testing */
6836
	intel_wait_for_vblank(dev, intel_crtc->pipe);
J
Jesse Barnes 已提交
6837

6838
	return true;
J
Jesse Barnes 已提交
6839 6840
}

6841
void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
6842 6843
				    struct drm_connector *connector,
				    struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
6844
{
6845
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
6846 6847 6848 6849 6850
	struct drm_device *dev = encoder->dev;
	struct drm_crtc *crtc = encoder->crtc;
	struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
	struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;

6851 6852 6853 6854
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

6855
	if (old->load_detect_temp) {
6856
		connector->encoder = NULL;
J
Jesse Barnes 已提交
6857
		drm_helper_disable_unused_functions(dev);
6858 6859 6860 6861

		if (old->release_fb)
			old->release_fb->funcs->destroy(old->release_fb);

6862
		return;
J
Jesse Barnes 已提交
6863 6864
	}

6865
	/* Switch crtc and encoder back off if necessary */
6866 6867
	if (old->dpms_mode != DRM_MODE_DPMS_ON) {
		encoder_funcs->dpms(encoder, old->dpms_mode);
6868
		crtc_funcs->dpms(crtc, old->dpms_mode);
J
Jesse Barnes 已提交
6869 6870 6871 6872 6873 6874 6875 6876 6877
	}
}

/* Returns the clock of the currently programmed mode of the given pipe. */
static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
6878
	u32 dpll = I915_READ(DPLL(pipe));
J
Jesse Barnes 已提交
6879 6880 6881 6882
	u32 fp;
	intel_clock_t clock;

	if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
6883
		fp = I915_READ(FP0(pipe));
J
Jesse Barnes 已提交
6884
	else
6885
		fp = I915_READ(FP1(pipe));
J
Jesse Barnes 已提交
6886 6887

	clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
6888 6889 6890
	if (IS_PINEVIEW(dev)) {
		clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
		clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
6891 6892 6893 6894 6895
	} else {
		clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
		clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
	}

6896
	if (!IS_GEN2(dev)) {
6897 6898 6899
		if (IS_PINEVIEW(dev))
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
				DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
6900 6901
		else
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
J
Jesse Barnes 已提交
6902 6903 6904 6905 6906 6907 6908 6909 6910 6911 6912 6913
			       DPLL_FPA01_P1_POST_DIV_SHIFT);

		switch (dpll & DPLL_MODE_MASK) {
		case DPLLB_MODE_DAC_SERIAL:
			clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
				5 : 10;
			break;
		case DPLLB_MODE_LVDS:
			clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
				7 : 14;
			break;
		default:
6914
			DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
J
Jesse Barnes 已提交
6915 6916 6917 6918 6919
				  "mode\n", (int)(dpll & DPLL_MODE_MASK));
			return 0;
		}

		/* XXX: Handle the 100Mhz refclk */
6920
		intel_clock(dev, 96000, &clock);
J
Jesse Barnes 已提交
6921 6922 6923 6924 6925 6926 6927 6928 6929 6930 6931
	} else {
		bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);

		if (is_lvds) {
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
				       DPLL_FPA01_P1_POST_DIV_SHIFT);
			clock.p2 = 14;

			if ((dpll & PLL_REF_INPUT_MASK) ==
			    PLLB_REF_INPUT_SPREADSPECTRUMIN) {
				/* XXX: might not be 66MHz */
6932
				intel_clock(dev, 66000, &clock);
J
Jesse Barnes 已提交
6933
			} else
6934
				intel_clock(dev, 48000, &clock);
J
Jesse Barnes 已提交
6935 6936 6937 6938 6939 6940 6941 6942 6943 6944 6945 6946
		} else {
			if (dpll & PLL_P1_DIVIDE_BY_TWO)
				clock.p1 = 2;
			else {
				clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
					    DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
			}
			if (dpll & PLL_P2_DIVIDE_BY_4)
				clock.p2 = 4;
			else
				clock.p2 = 2;

6947
			intel_clock(dev, 48000, &clock);
J
Jesse Barnes 已提交
6948 6949 6950 6951 6952 6953 6954 6955 6956 6957 6958 6959 6960 6961 6962
		}
	}

	/* XXX: It would be nice to validate the clocks, but we can't reuse
	 * i830PllIsValid() because it relies on the xf86_config connector
	 * configuration being accurate, which it isn't necessarily.
	 */

	return clock.dot;
}

/** Returns the currently programmed mode of the given pipe. */
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc)
{
6963
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
6964 6965 6966
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	struct drm_display_mode *mode;
6967 6968 6969 6970
	int htot = I915_READ(HTOTAL(pipe));
	int hsync = I915_READ(HSYNC(pipe));
	int vtot = I915_READ(VTOTAL(pipe));
	int vsync = I915_READ(VSYNC(pipe));
J
Jesse Barnes 已提交
6971 6972 6973 6974 6975 6976 6977 6978 6979 6980 6981 6982 6983 6984 6985 6986 6987 6988 6989 6990 6991

	mode = kzalloc(sizeof(*mode), GFP_KERNEL);
	if (!mode)
		return NULL;

	mode->clock = intel_crtc_clock_get(dev, crtc);
	mode->hdisplay = (htot & 0xffff) + 1;
	mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
	mode->hsync_start = (hsync & 0xffff) + 1;
	mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
	mode->vdisplay = (vtot & 0xffff) + 1;
	mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
	mode->vsync_start = (vsync & 0xffff) + 1;
	mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;

	drm_mode_set_name(mode);
	drm_mode_set_crtcinfo(mode, 0);

	return mode;
}

6992 6993 6994 6995 6996 6997 6998 6999
#define GPU_IDLE_TIMEOUT 500 /* ms */

/* When this timer fires, we've been idle for awhile */
static void intel_gpu_idle_timer(unsigned long arg)
{
	struct drm_device *dev = (struct drm_device *)arg;
	drm_i915_private_t *dev_priv = dev->dev_private;

7000 7001 7002 7003 7004 7005
	if (!list_empty(&dev_priv->mm.active_list)) {
		/* Still processing requests, so just re-arm the timer. */
		mod_timer(&dev_priv->idle_timer, jiffies +
			  msecs_to_jiffies(GPU_IDLE_TIMEOUT));
		return;
	}
7006

7007
	dev_priv->busy = false;
7008
	queue_work(dev_priv->wq, &dev_priv->idle_work);
7009 7010 7011 7012 7013 7014 7015 7016 7017
}

#define CRTC_IDLE_TIMEOUT 1000 /* ms */

static void intel_crtc_idle_timer(unsigned long arg)
{
	struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
	struct drm_crtc *crtc = &intel_crtc->base;
	drm_i915_private_t *dev_priv = crtc->dev->dev_private;
7018
	struct intel_framebuffer *intel_fb;
7019

7020 7021 7022 7023 7024 7025 7026
	intel_fb = to_intel_framebuffer(crtc->fb);
	if (intel_fb && intel_fb->obj->active) {
		/* The framebuffer is still being accessed by the GPU. */
		mod_timer(&intel_crtc->idle_timer, jiffies +
			  msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
		return;
	}
7027

7028
	intel_crtc->busy = false;
7029
	queue_work(dev_priv->wq, &dev_priv->idle_work);
7030 7031
}

7032
static void intel_increase_pllclock(struct drm_crtc *crtc)
7033 7034 7035 7036 7037
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
7038 7039
	int dpll_reg = DPLL(pipe);
	int dpll;
7040

7041
	if (HAS_PCH_SPLIT(dev))
7042 7043 7044 7045 7046
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

7047
	dpll = I915_READ(dpll_reg);
7048
	if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
7049
		DRM_DEBUG_DRIVER("upclocking LVDS\n");
7050

7051
		assert_panel_unlocked(dev_priv, pipe);
7052 7053 7054

		dpll &= ~DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
7055
		intel_wait_for_vblank(dev, pipe);
7056

7057 7058
		dpll = I915_READ(dpll_reg);
		if (dpll & DISPLAY_RATE_SELECT_FPA1)
7059
			DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
7060 7061 7062
	}

	/* Schedule downclock */
7063 7064
	mod_timer(&intel_crtc->idle_timer, jiffies +
		  msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
7065 7066 7067 7068 7069 7070 7071 7072
}

static void intel_decrease_pllclock(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
7073
	int dpll_reg = DPLL(pipe);
7074 7075
	int dpll = I915_READ(dpll_reg);

7076
	if (HAS_PCH_SPLIT(dev))
7077 7078 7079 7080 7081 7082 7083 7084 7085 7086
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

	/*
	 * Since this is called by a timer, we should never get here in
	 * the manual case.
	 */
	if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
7087
		DRM_DEBUG_DRIVER("downclocking LVDS\n");
7088

7089
		assert_panel_unlocked(dev_priv, pipe);
7090 7091 7092

		dpll |= DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
7093
		intel_wait_for_vblank(dev, pipe);
7094 7095
		dpll = I915_READ(dpll_reg);
		if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
7096
			DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
7097 7098 7099 7100 7101 7102 7103 7104 7105 7106 7107 7108 7109 7110 7111 7112 7113 7114 7115 7116 7117 7118 7119 7120
	}

}

/**
 * intel_idle_update - adjust clocks for idleness
 * @work: work struct
 *
 * Either the GPU or display (or both) went idle.  Check the busy status
 * here and adjust the CRTC and GPU clocks as necessary.
 */
static void intel_idle_update(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    idle_work);
	struct drm_device *dev = dev_priv->dev;
	struct drm_crtc *crtc;
	struct intel_crtc *intel_crtc;

	if (!i915_powersave)
		return;

	mutex_lock(&dev->struct_mutex);

7121 7122
	i915_update_gfx_val(dev_priv);

7123 7124 7125 7126 7127 7128 7129 7130 7131 7132
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

		intel_crtc = to_intel_crtc(crtc);
		if (!intel_crtc->busy)
			intel_decrease_pllclock(crtc);
	}

7133

7134 7135 7136 7137 7138 7139 7140 7141 7142 7143 7144 7145 7146
	mutex_unlock(&dev->struct_mutex);
}

/**
 * intel_mark_busy - mark the GPU and possibly the display busy
 * @dev: drm device
 * @obj: object we're operating on
 *
 * Callers can use this function to indicate that the GPU is busy processing
 * commands.  If @obj matches one of the CRTC objects (i.e. it's a scanout
 * buffer), we'll also mark the display as busy, so we know to increase its
 * clock frequency.
 */
7147
void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
7148 7149 7150 7151 7152 7153
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = NULL;
	struct intel_framebuffer *intel_fb;
	struct intel_crtc *intel_crtc;

7154 7155 7156
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		return;

7157
	if (!dev_priv->busy)
7158
		dev_priv->busy = true;
7159
	else
7160 7161
		mod_timer(&dev_priv->idle_timer, jiffies +
			  msecs_to_jiffies(GPU_IDLE_TIMEOUT));
7162 7163 7164 7165 7166 7167 7168 7169 7170 7171

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

		intel_crtc = to_intel_crtc(crtc);
		intel_fb = to_intel_framebuffer(crtc->fb);
		if (intel_fb->obj == obj) {
			if (!intel_crtc->busy) {
				/* Non-busy -> busy, upclock */
7172
				intel_increase_pllclock(crtc);
7173 7174 7175 7176 7177 7178 7179 7180 7181 7182
				intel_crtc->busy = true;
			} else {
				/* Busy -> busy, put off timer */
				mod_timer(&intel_crtc->idle_timer, jiffies +
					  msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
			}
		}
	}
}

J
Jesse Barnes 已提交
7183 7184 7185
static void intel_crtc_destroy(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7186 7187 7188 7189 7190 7191 7192 7193 7194 7195 7196 7197 7198
	struct drm_device *dev = crtc->dev;
	struct intel_unpin_work *work;
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (work) {
		cancel_work_sync(&work->work);
		kfree(work);
	}
J
Jesse Barnes 已提交
7199 7200

	drm_crtc_cleanup(crtc);
7201

J
Jesse Barnes 已提交
7202 7203 7204
	kfree(intel_crtc);
}

7205 7206 7207 7208 7209 7210
static void intel_unpin_work_fn(struct work_struct *__work)
{
	struct intel_unpin_work *work =
		container_of(__work, struct intel_unpin_work, work);

	mutex_lock(&work->dev->struct_mutex);
7211
	intel_unpin_fb_obj(work->old_fb_obj);
7212 7213
	drm_gem_object_unreference(&work->pending_flip_obj->base);
	drm_gem_object_unreference(&work->old_fb_obj->base);
7214

7215
	intel_update_fbc(work->dev);
7216 7217 7218 7219
	mutex_unlock(&work->dev->struct_mutex);
	kfree(work);
}

7220
static void do_intel_finish_page_flip(struct drm_device *dev,
7221
				      struct drm_crtc *crtc)
7222 7223 7224 7225
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
7226
	struct drm_i915_gem_object *obj;
7227
	struct drm_pending_vblank_event *e;
7228
	struct timeval tnow, tvbl;
7229 7230 7231 7232 7233 7234
	unsigned long flags;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

7235 7236
	do_gettimeofday(&tnow);

7237 7238 7239 7240 7241 7242 7243 7244 7245 7246 7247
	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	if (work == NULL || !work->pending) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

	intel_crtc->unpin_work = NULL;

	if (work->event) {
		e = work->event;
7248
		e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
7249 7250 7251 7252 7253

		/* Called before vblank count and timestamps have
		 * been updated for the vblank interval of flip
		 * completion? Need to increment vblank count and
		 * add one videorefresh duration to returned timestamp
7254 7255 7256 7257 7258 7259 7260
		 * to account for this. We assume this happened if we
		 * get called over 0.9 frame durations after the last
		 * timestamped vblank.
		 *
		 * This calculation can not be used with vrefresh rates
		 * below 5Hz (10Hz to be on the safe side) without
		 * promoting to 64 integers.
7261
		 */
7262 7263
		if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
		    9 * crtc->framedur_ns) {
7264
			e->event.sequence++;
7265 7266
			tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
					     crtc->framedur_ns);
7267 7268
		}

7269 7270
		e->event.tv_sec = tvbl.tv_sec;
		e->event.tv_usec = tvbl.tv_usec;
7271

7272 7273 7274 7275 7276
		list_add_tail(&e->base.link,
			      &e->base.file_priv->event_list);
		wake_up_interruptible(&e->base.file_priv->event_wait);
	}

7277 7278
	drm_vblank_put(dev, intel_crtc->pipe);

7279 7280
	spin_unlock_irqrestore(&dev->event_lock, flags);

7281
	obj = work->old_fb_obj;
7282

7283
	atomic_clear_mask(1 << intel_crtc->plane,
7284 7285
			  &obj->pending_flip.counter);
	if (atomic_read(&obj->pending_flip) == 0)
7286
		wake_up(&dev_priv->pending_flip_queue);
7287

7288
	schedule_work(&work->work);
7289 7290

	trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
7291 7292
}

7293 7294 7295 7296 7297
void intel_finish_page_flip(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];

7298
	do_intel_finish_page_flip(dev, crtc);
7299 7300 7301 7302 7303 7304 7305
}

void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];

7306
	do_intel_finish_page_flip(dev, crtc);
7307 7308
}

7309 7310 7311 7312 7313 7314 7315 7316
void intel_prepare_page_flip(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
7317
	if (intel_crtc->unpin_work) {
7318 7319
		if ((++intel_crtc->unpin_work->pending) > 1)
			DRM_ERROR("Prepared flip multiple times\n");
7320 7321 7322
	} else {
		DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
	}
7323 7324 7325
	spin_unlock_irqrestore(&dev->event_lock, flags);
}

7326 7327 7328 7329 7330 7331 7332 7333 7334 7335 7336 7337 7338 7339 7340 7341
static int intel_gen2_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	unsigned long offset;
	u32 flip_mask;
	int ret;

	ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
	if (ret)
		goto out;

	/* Offset into the new buffer for cases of shared fbs between CRTCs */
7342
	offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
7343 7344 7345 7346 7347 7348 7349 7350 7351 7352 7353 7354 7355 7356 7357 7358

	ret = BEGIN_LP_RING(6);
	if (ret)
		goto out;

	/* Can't queue multiple flips, so wait for the previous
	 * one to finish before executing the next.
	 */
	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
	OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
	OUT_RING(MI_NOOP);
	OUT_RING(MI_DISPLAY_FLIP |
		 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7359
	OUT_RING(fb->pitches[0]);
7360
	OUT_RING(obj->gtt_offset + offset);
7361
	OUT_RING(0); /* aux display base address, unused */
7362 7363 7364 7365 7366 7367 7368 7369 7370 7371 7372 7373 7374 7375 7376 7377 7378 7379 7380 7381 7382
	ADVANCE_LP_RING();
out:
	return ret;
}

static int intel_gen3_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	unsigned long offset;
	u32 flip_mask;
	int ret;

	ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
	if (ret)
		goto out;

	/* Offset into the new buffer for cases of shared fbs between CRTCs */
7383
	offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
7384 7385 7386 7387 7388 7389 7390 7391 7392 7393 7394 7395 7396

	ret = BEGIN_LP_RING(6);
	if (ret)
		goto out;

	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
	OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
	OUT_RING(MI_NOOP);
	OUT_RING(MI_DISPLAY_FLIP_I915 |
		 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7397
	OUT_RING(fb->pitches[0]);
7398 7399 7400 7401 7402 7403 7404 7405 7406 7407 7408 7409 7410 7411 7412 7413 7414 7415 7416 7417 7418 7419 7420 7421 7422 7423 7424 7425 7426 7427 7428 7429
	OUT_RING(obj->gtt_offset + offset);
	OUT_RING(MI_NOOP);

	ADVANCE_LP_RING();
out:
	return ret;
}

static int intel_gen4_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	uint32_t pf, pipesrc;
	int ret;

	ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
	if (ret)
		goto out;

	ret = BEGIN_LP_RING(4);
	if (ret)
		goto out;

	/* i965+ uses the linear or tiled offsets from the
	 * Display Registers (which do not change across a page-flip)
	 * so we need only reprogram the base address.
	 */
	OUT_RING(MI_DISPLAY_FLIP |
		 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7430
	OUT_RING(fb->pitches[0]);
7431 7432 7433 7434 7435 7436 7437 7438 7439 7440 7441 7442 7443 7444 7445 7446 7447 7448 7449 7450 7451 7452 7453 7454 7455 7456 7457 7458 7459 7460 7461 7462 7463 7464
	OUT_RING(obj->gtt_offset | obj->tiling_mode);

	/* XXX Enabling the panel-fitter across page-flip is so far
	 * untested on non-native modes, so ignore it for now.
	 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
	 */
	pf = 0;
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
	OUT_RING(pf | pipesrc);
	ADVANCE_LP_RING();
out:
	return ret;
}

static int intel_gen6_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	uint32_t pf, pipesrc;
	int ret;

	ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
	if (ret)
		goto out;

	ret = BEGIN_LP_RING(4);
	if (ret)
		goto out;

	OUT_RING(MI_DISPLAY_FLIP |
		 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7465
	OUT_RING(fb->pitches[0] | obj->tiling_mode);
7466 7467 7468 7469 7470 7471 7472 7473 7474 7475
	OUT_RING(obj->gtt_offset);

	pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
	OUT_RING(pf | pipesrc);
	ADVANCE_LP_RING();
out:
	return ret;
}

7476 7477 7478 7479 7480 7481 7482 7483 7484 7485 7486 7487 7488 7489 7490 7491 7492 7493 7494 7495 7496 7497 7498 7499 7500
/*
 * On gen7 we currently use the blit ring because (in early silicon at least)
 * the render ring doesn't give us interrpts for page flip completion, which
 * means clients will hang after the first flip is queued.  Fortunately the
 * blit ring generates interrupts properly, so use it instead.
 */
static int intel_gen7_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
	int ret;

	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
	if (ret)
		goto out;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		goto out;

	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | (intel_crtc->plane << 19));
7501
	intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
7502 7503 7504 7505 7506 7507 7508
	intel_ring_emit(ring, (obj->gtt_offset));
	intel_ring_emit(ring, (MI_NOOP));
	intel_ring_advance(ring);
out:
	return ret;
}

7509 7510 7511 7512 7513 7514 7515 7516
static int intel_default_queue_flip(struct drm_device *dev,
				    struct drm_crtc *crtc,
				    struct drm_framebuffer *fb,
				    struct drm_i915_gem_object *obj)
{
	return -ENODEV;
}

7517 7518 7519 7520 7521 7522 7523
static int intel_crtc_page_flip(struct drm_crtc *crtc,
				struct drm_framebuffer *fb,
				struct drm_pending_vblank_event *event)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_framebuffer *intel_fb;
7524
	struct drm_i915_gem_object *obj;
7525 7526
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
7527
	unsigned long flags;
7528
	int ret;
7529 7530 7531 7532 7533 7534 7535 7536

	work = kzalloc(sizeof *work, GFP_KERNEL);
	if (work == NULL)
		return -ENOMEM;

	work->event = event;
	work->dev = crtc->dev;
	intel_fb = to_intel_framebuffer(crtc->fb);
7537
	work->old_fb_obj = intel_fb->obj;
7538 7539
	INIT_WORK(&work->work, intel_unpin_work_fn);

7540 7541 7542 7543
	ret = drm_vblank_get(dev, intel_crtc->pipe);
	if (ret)
		goto free_work;

7544 7545 7546 7547 7548
	/* We borrow the event spin lock for protecting unpin_work */
	spin_lock_irqsave(&dev->event_lock, flags);
	if (intel_crtc->unpin_work) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		kfree(work);
7549
		drm_vblank_put(dev, intel_crtc->pipe);
7550 7551

		DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
7552 7553 7554 7555 7556 7557 7558 7559
		return -EBUSY;
	}
	intel_crtc->unpin_work = work;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

7560
	mutex_lock(&dev->struct_mutex);
7561

7562
	/* Reference the objects for the scheduled work. */
7563 7564
	drm_gem_object_reference(&work->old_fb_obj->base);
	drm_gem_object_reference(&obj->base);
7565 7566

	crtc->fb = fb;
7567

7568 7569
	work->pending_flip_obj = obj;

7570 7571
	work->enable_stall_check = true;

7572 7573 7574
	/* Block clients from rendering to the new back buffer until
	 * the flip occurs and the object is no longer visible.
	 */
7575
	atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
7576

7577 7578 7579
	ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
	if (ret)
		goto cleanup_pending;
7580

7581
	intel_disable_fbc(dev);
7582 7583
	mutex_unlock(&dev->struct_mutex);

7584 7585
	trace_i915_flip_request(intel_crtc->plane, obj);

7586
	return 0;
7587

7588 7589
cleanup_pending:
	atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
7590 7591
	drm_gem_object_unreference(&work->old_fb_obj->base);
	drm_gem_object_unreference(&obj->base);
7592 7593 7594 7595 7596 7597
	mutex_unlock(&dev->struct_mutex);

	spin_lock_irqsave(&dev->event_lock, flags);
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

7598 7599
	drm_vblank_put(dev, intel_crtc->pipe);
free_work:
7600 7601 7602
	kfree(work);

	return ret;
7603 7604
}

7605 7606 7607 7608 7609 7610
static void intel_sanitize_modesetting(struct drm_device *dev,
				       int pipe, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg, val;

7611 7612 7613 7614 7615 7616
	/* Clear any frame start delays used for debugging left by the BIOS */
	for_each_pipe(pipe) {
		reg = PIPECONF(pipe);
		I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
	}

7617 7618 7619 7620 7621 7622 7623 7624 7625 7626 7627 7628 7629 7630 7631 7632 7633 7634 7635 7636 7637 7638 7639 7640 7641 7642
	if (HAS_PCH_SPLIT(dev))
		return;

	/* Who knows what state these registers were left in by the BIOS or
	 * grub?
	 *
	 * If we leave the registers in a conflicting state (e.g. with the
	 * display plane reading from the other pipe than the one we intend
	 * to use) then when we attempt to teardown the active mode, we will
	 * not disable the pipes and planes in the correct order -- leaving
	 * a plane reading from a disabled pipe and possibly leading to
	 * undefined behaviour.
	 */

	reg = DSPCNTR(plane);
	val = I915_READ(reg);

	if ((val & DISPLAY_PLANE_ENABLE) == 0)
		return;
	if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
		return;

	/* This display plane is active and attached to the other CPU pipe. */
	pipe = !pipe;

	/* Disable the plane and wait for it to stop reading from the pipe. */
7643 7644
	intel_disable_plane(dev_priv, plane, pipe);
	intel_disable_pipe(dev_priv, pipe);
7645
}
J
Jesse Barnes 已提交
7646

7647 7648 7649 7650 7651 7652 7653 7654 7655 7656 7657 7658 7659 7660 7661 7662 7663 7664 7665 7666 7667 7668 7669 7670 7671 7672 7673 7674 7675 7676 7677 7678 7679 7680 7681 7682
static void intel_crtc_reset(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	/* Reset flags back to the 'unknown' status so that they
	 * will be correctly set on the initial modeset.
	 */
	intel_crtc->dpms_mode = -1;

	/* We need to fix up any BIOS configuration that conflicts with
	 * our expectations.
	 */
	intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
}

static struct drm_crtc_helper_funcs intel_helper_funcs = {
	.dpms = intel_crtc_dpms,
	.mode_fixup = intel_crtc_mode_fixup,
	.mode_set = intel_crtc_mode_set,
	.mode_set_base = intel_pipe_set_base,
	.mode_set_base_atomic = intel_pipe_set_base_atomic,
	.load_lut = intel_crtc_load_lut,
	.disable = intel_crtc_disable,
};

static const struct drm_crtc_funcs intel_crtc_funcs = {
	.reset = intel_crtc_reset,
	.cursor_set = intel_crtc_cursor_set,
	.cursor_move = intel_crtc_cursor_move,
	.gamma_set = intel_crtc_gamma_set,
	.set_config = drm_crtc_helper_set_config,
	.destroy = intel_crtc_destroy,
	.page_flip = intel_crtc_page_flip,
};

7683
static void intel_crtc_init(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
7684
{
J
Jesse Barnes 已提交
7685
	drm_i915_private_t *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
7686 7687 7688 7689 7690 7691 7692 7693 7694 7695 7696 7697 7698 7699 7700 7701
	struct intel_crtc *intel_crtc;
	int i;

	intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
	if (intel_crtc == NULL)
		return;

	drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);

	drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
	for (i = 0; i < 256; i++) {
		intel_crtc->lut_r[i] = i;
		intel_crtc->lut_g[i] = i;
		intel_crtc->lut_b[i] = i;
	}

7702 7703 7704
	/* Swap pipes & planes for FBC on pre-965 */
	intel_crtc->pipe = pipe;
	intel_crtc->plane = pipe;
7705
	if (IS_MOBILE(dev) && IS_GEN3(dev)) {
7706
		DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
7707
		intel_crtc->plane = !pipe;
7708 7709
	}

J
Jesse Barnes 已提交
7710 7711 7712 7713 7714
	BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
	       dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
	dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
	dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;

C
Chris Wilson 已提交
7715
	intel_crtc_reset(&intel_crtc->base);
7716
	intel_crtc->active = true; /* force the pipe off on setup_init_config */
7717
	intel_crtc->bpp = 24; /* default for pre-Ironlake */
7718 7719

	if (HAS_PCH_SPLIT(dev)) {
7720 7721
		if (pipe == 2 && IS_IVYBRIDGE(dev))
			intel_crtc->no_pll = true;
7722 7723 7724 7725 7726 7727 7728
		intel_helper_funcs.prepare = ironlake_crtc_prepare;
		intel_helper_funcs.commit = ironlake_crtc_commit;
	} else {
		intel_helper_funcs.prepare = i9xx_crtc_prepare;
		intel_helper_funcs.commit = i9xx_crtc_commit;
	}

J
Jesse Barnes 已提交
7729 7730
	drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);

7731 7732 7733 7734
	intel_crtc->busy = false;

	setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
		    (unsigned long)intel_crtc);
J
Jesse Barnes 已提交
7735 7736
}

7737
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
7738
				struct drm_file *file)
7739 7740 7741
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7742 7743
	struct drm_mode_object *drmmode_obj;
	struct intel_crtc *crtc;
7744 7745 7746 7747 7748 7749

	if (!dev_priv) {
		DRM_ERROR("called with no initialization\n");
		return -EINVAL;
	}

7750 7751
	drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
			DRM_MODE_OBJECT_CRTC);
7752

7753
	if (!drmmode_obj) {
7754 7755 7756 7757
		DRM_ERROR("no such CRTC id\n");
		return -EINVAL;
	}

7758 7759
	crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
	pipe_from_crtc_id->pipe = crtc->pipe;
7760

7761
	return 0;
7762 7763
}

7764
static int intel_encoder_clones(struct drm_device *dev, int type_mask)
J
Jesse Barnes 已提交
7765
{
7766
	struct intel_encoder *encoder;
J
Jesse Barnes 已提交
7767 7768 7769
	int index_mask = 0;
	int entry = 0;

7770 7771
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		if (type_mask & encoder->clone_mask)
J
Jesse Barnes 已提交
7772 7773 7774
			index_mask |= (1 << entry);
		entry++;
	}
7775

J
Jesse Barnes 已提交
7776 7777 7778
	return index_mask;
}

7779 7780 7781 7782 7783 7784 7785 7786 7787 7788 7789 7790 7791 7792 7793 7794 7795
static bool has_edp_a(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_MOBILE(dev))
		return false;

	if ((I915_READ(DP_A) & DP_DETECTED) == 0)
		return false;

	if (IS_GEN5(dev) &&
	    (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
		return false;

	return true;
}

J
Jesse Barnes 已提交
7796 7797
static void intel_setup_outputs(struct drm_device *dev)
{
7798
	struct drm_i915_private *dev_priv = dev->dev_private;
7799
	struct intel_encoder *encoder;
7800
	bool dpd_is_edp = false;
7801
	bool has_lvds;
J
Jesse Barnes 已提交
7802

7803
	has_lvds = intel_lvds_init(dev);
7804 7805 7806 7807
	if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
		/* disable the panel fitter on everything but LVDS */
		I915_WRITE(PFIT_CONTROL, 0);
	}
J
Jesse Barnes 已提交
7808

7809
	if (HAS_PCH_SPLIT(dev)) {
7810
		dpd_is_edp = intel_dpd_is_edp(dev);
7811

7812
		if (has_edp_a(dev))
7813 7814
			intel_dp_init(dev, DP_A);

7815 7816 7817 7818 7819 7820 7821 7822 7823
		if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
			intel_dp_init(dev, PCH_DP_D);
	}

	intel_crt_init(dev);

	if (HAS_PCH_SPLIT(dev)) {
		int found;

7824
		if (I915_READ(HDMIB) & PORT_DETECTED) {
7825 7826
			/* PCH SDVOB multiplex with HDMIB */
			found = intel_sdvo_init(dev, PCH_SDVOB);
7827 7828
			if (!found)
				intel_hdmi_init(dev, HDMIB);
7829 7830
			if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
				intel_dp_init(dev, PCH_DP_B);
7831 7832 7833 7834 7835 7836 7837 7838
		}

		if (I915_READ(HDMIC) & PORT_DETECTED)
			intel_hdmi_init(dev, HDMIC);

		if (I915_READ(HDMID) & PORT_DETECTED)
			intel_hdmi_init(dev, HDMID);

7839 7840 7841
		if (I915_READ(PCH_DP_C) & DP_DETECTED)
			intel_dp_init(dev, PCH_DP_C);

7842
		if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
7843 7844
			intel_dp_init(dev, PCH_DP_D);

7845
	} else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
7846
		bool found = false;
7847

7848
		if (I915_READ(SDVOB) & SDVO_DETECTED) {
7849
			DRM_DEBUG_KMS("probing SDVOB\n");
7850
			found = intel_sdvo_init(dev, SDVOB);
7851 7852
			if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
7853
				intel_hdmi_init(dev, SDVOB);
7854
			}
7855

7856 7857
			if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
				DRM_DEBUG_KMS("probing DP_B\n");
7858
				intel_dp_init(dev, DP_B);
7859
			}
7860
		}
7861 7862 7863

		/* Before G4X SDVOC doesn't have its own detect register */

7864 7865
		if (I915_READ(SDVOB) & SDVO_DETECTED) {
			DRM_DEBUG_KMS("probing SDVOC\n");
7866
			found = intel_sdvo_init(dev, SDVOC);
7867
		}
7868 7869 7870

		if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {

7871 7872
			if (SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
7873
				intel_hdmi_init(dev, SDVOC);
7874 7875 7876
			}
			if (SUPPORTS_INTEGRATED_DP(dev)) {
				DRM_DEBUG_KMS("probing DP_C\n");
7877
				intel_dp_init(dev, DP_C);
7878
			}
7879
		}
7880

7881 7882 7883
		if (SUPPORTS_INTEGRATED_DP(dev) &&
		    (I915_READ(DP_D) & DP_DETECTED)) {
			DRM_DEBUG_KMS("probing DP_D\n");
7884
			intel_dp_init(dev, DP_D);
7885
		}
7886
	} else if (IS_GEN2(dev))
J
Jesse Barnes 已提交
7887 7888
		intel_dvo_init(dev);

7889
	if (SUPPORTS_TV(dev))
J
Jesse Barnes 已提交
7890 7891
		intel_tv_init(dev);

7892 7893 7894 7895
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->base.possible_crtcs = encoder->crtc_mask;
		encoder->base.possible_clones =
			intel_encoder_clones(dev, encoder->clone_mask);
J
Jesse Barnes 已提交
7896
	}
7897

7898 7899
	/* disable all the possible outputs/crtcs before entering KMS mode */
	drm_helper_disable_unused_functions(dev);
7900 7901 7902

	if (HAS_PCH_SPLIT(dev))
		ironlake_init_pch_refclk(dev);
J
Jesse Barnes 已提交
7903 7904 7905 7906 7907 7908 7909
}

static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);

	drm_framebuffer_cleanup(fb);
7910
	drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
J
Jesse Barnes 已提交
7911 7912 7913 7914 7915

	kfree(intel_fb);
}

static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
7916
						struct drm_file *file,
J
Jesse Barnes 已提交
7917 7918 7919
						unsigned int *handle)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
7920
	struct drm_i915_gem_object *obj = intel_fb->obj;
J
Jesse Barnes 已提交
7921

7922
	return drm_gem_handle_create(file, &obj->base, handle);
J
Jesse Barnes 已提交
7923 7924 7925 7926 7927 7928 7929
}

static const struct drm_framebuffer_funcs intel_fb_funcs = {
	.destroy = intel_user_framebuffer_destroy,
	.create_handle = intel_user_framebuffer_create_handle,
};

7930 7931
int intel_framebuffer_init(struct drm_device *dev,
			   struct intel_framebuffer *intel_fb,
7932
			   struct drm_mode_fb_cmd2 *mode_cmd,
7933
			   struct drm_i915_gem_object *obj)
J
Jesse Barnes 已提交
7934 7935 7936
{
	int ret;

7937
	if (obj->tiling_mode == I915_TILING_Y)
7938 7939
		return -EINVAL;

7940
	if (mode_cmd->pitches[0] & 63)
7941 7942
		return -EINVAL;

7943
	switch (mode_cmd->pixel_format) {
V
Ville Syrjälä 已提交
7944 7945 7946
	case DRM_FORMAT_RGB332:
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_XRGB8888:
7947
	case DRM_FORMAT_XBGR8888:
V
Ville Syrjälä 已提交
7948 7949 7950
	case DRM_FORMAT_ARGB8888:
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
7951
		/* RGB formats are common across chipsets */
7952
		break;
V
Ville Syrjälä 已提交
7953 7954 7955 7956
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_YVYU:
	case DRM_FORMAT_VYUY:
7957 7958
		break;
	default:
7959 7960
		DRM_DEBUG_KMS("unsupported pixel format %u\n",
				mode_cmd->pixel_format);
7961 7962 7963
		return -EINVAL;
	}

J
Jesse Barnes 已提交
7964 7965 7966 7967 7968 7969 7970 7971 7972 7973 7974 7975 7976 7977
	ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
	if (ret) {
		DRM_ERROR("framebuffer init failed %d\n", ret);
		return ret;
	}

	drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
	intel_fb->obj = obj;
	return 0;
}

static struct drm_framebuffer *
intel_user_framebuffer_create(struct drm_device *dev,
			      struct drm_file *filp,
7978
			      struct drm_mode_fb_cmd2 *mode_cmd)
J
Jesse Barnes 已提交
7979
{
7980
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
7981

7982 7983
	obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
						mode_cmd->handles[0]));
7984
	if (&obj->base == NULL)
7985
		return ERR_PTR(-ENOENT);
J
Jesse Barnes 已提交
7986

7987
	return intel_framebuffer_create(dev, mode_cmd, obj);
J
Jesse Barnes 已提交
7988 7989 7990 7991
}

static const struct drm_mode_config_funcs intel_mode_funcs = {
	.fb_create = intel_user_framebuffer_create,
7992
	.output_poll_changed = intel_fb_output_poll_changed,
J
Jesse Barnes 已提交
7993 7994
};

7995
static struct drm_i915_gem_object *
7996
intel_alloc_context_page(struct drm_device *dev)
7997
{
7998
	struct drm_i915_gem_object *ctx;
7999 8000
	int ret;

8001 8002
	WARN_ON(!mutex_is_locked(&dev->struct_mutex));

8003 8004
	ctx = i915_gem_alloc_object(dev, 4096);
	if (!ctx) {
8005 8006 8007 8008
		DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
		return NULL;
	}

8009
	ret = i915_gem_object_pin(ctx, 4096, true);
8010 8011 8012 8013 8014
	if (ret) {
		DRM_ERROR("failed to pin power context: %d\n", ret);
		goto err_unref;
	}

8015
	ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
8016 8017 8018 8019 8020
	if (ret) {
		DRM_ERROR("failed to set-domain on power context: %d\n", ret);
		goto err_unpin;
	}

8021
	return ctx;
8022 8023

err_unpin:
8024
	i915_gem_object_unpin(ctx);
8025
err_unref:
8026
	drm_gem_object_unreference(&ctx->base);
8027 8028 8029 8030
	mutex_unlock(&dev->struct_mutex);
	return NULL;
}

8031 8032 8033 8034 8035 8036 8037 8038 8039 8040 8041 8042 8043 8044 8045 8046 8047 8048 8049 8050 8051 8052
bool ironlake_set_drps(struct drm_device *dev, u8 val)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u16 rgvswctl;

	rgvswctl = I915_READ16(MEMSWCTL);
	if (rgvswctl & MEMCTL_CMD_STS) {
		DRM_DEBUG("gpu busy, RCS change rejected\n");
		return false; /* still busy with another command */
	}

	rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
		(val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
	I915_WRITE16(MEMSWCTL, rgvswctl);
	POSTING_READ16(MEMSWCTL);

	rgvswctl |= MEMCTL_CMD_STS;
	I915_WRITE16(MEMSWCTL, rgvswctl);

	return true;
}

8053 8054 8055
void ironlake_enable_drps(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
8056
	u32 rgvmodectl = I915_READ(MEMMODECTL);
8057 8058
	u8 fmax, fmin, fstart, vstart;

8059 8060 8061 8062
	/* Enable temp reporting */
	I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
	I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);

8063 8064 8065 8066 8067 8068 8069 8070 8071 8072 8073 8074 8075 8076 8077
	/* 100ms RC evaluation intervals */
	I915_WRITE(RCUPEI, 100000);
	I915_WRITE(RCDNEI, 100000);

	/* Set max/min thresholds to 90ms and 80ms respectively */
	I915_WRITE(RCBMAXAVG, 90000);
	I915_WRITE(RCBMINAVG, 80000);

	I915_WRITE(MEMIHYST, 1);

	/* Set up min, max, and cur for interrupt handling */
	fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
	fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
	fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
		MEMMODE_FSTART_SHIFT;
8078

8079 8080 8081
	vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
		PXVFREQ_PX_SHIFT;

8082
	dev_priv->fmax = fmax; /* IPS callback will increase this */
8083 8084
	dev_priv->fstart = fstart;

8085
	dev_priv->max_delay = fstart;
8086 8087 8088
	dev_priv->min_delay = fmin;
	dev_priv->cur_delay = fstart;

8089 8090
	DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
			 fmax, fmin, fstart);
8091

8092 8093 8094 8095 8096 8097 8098 8099 8100 8101 8102 8103
	I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);

	/*
	 * Interrupts will be enabled in ironlake_irq_postinstall
	 */

	I915_WRITE(VIDSTART, vstart);
	POSTING_READ(VIDSTART);

	rgvmodectl |= MEMMODE_SWMODE_EN;
	I915_WRITE(MEMMODECTL, rgvmodectl);

8104
	if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
8105
		DRM_ERROR("stuck trying to change perf mode\n");
8106 8107
	msleep(1);

8108
	ironlake_set_drps(dev, fstart);
8109

8110 8111 8112 8113 8114
	dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
		I915_READ(0x112e0);
	dev_priv->last_time1 = jiffies_to_msecs(jiffies);
	dev_priv->last_count2 = I915_READ(0x112f4);
	getrawmonotonic(&dev_priv->last_time2);
8115 8116 8117 8118 8119
}

void ironlake_disable_drps(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
8120
	u16 rgvswctl = I915_READ16(MEMSWCTL);
8121 8122 8123 8124 8125 8126 8127 8128 8129

	/* Ack interrupts, disable EFC interrupt */
	I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
	I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
	I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
	I915_WRITE(DEIIR, DE_PCU_EVENT);
	I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);

	/* Go back to the starting frequency */
8130
	ironlake_set_drps(dev, dev_priv->fstart);
8131 8132 8133 8134 8135 8136 8137
	msleep(1);
	rgvswctl |= MEMCTL_CMD_STS;
	I915_WRITE(MEMSWCTL, rgvswctl);
	msleep(1);

}

8138 8139 8140 8141 8142 8143 8144 8145 8146 8147 8148 8149 8150 8151 8152 8153
void gen6_set_rps(struct drm_device *dev, u8 val)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 swreq;

	swreq = (val & 0x3ff) << 25;
	I915_WRITE(GEN6_RPNSWREQ, swreq);
}

void gen6_disable_rps(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
	I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
	I915_WRITE(GEN6_PMIER, 0);
8154 8155 8156 8157
	/* Complete PM interrupt masking here doesn't race with the rps work
	 * item again unmasking PM interrupts because that is using a different
	 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
	 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
8158 8159 8160 8161 8162

	spin_lock_irq(&dev_priv->rps_lock);
	dev_priv->pm_iir = 0;
	spin_unlock_irq(&dev_priv->rps_lock);

8163 8164 8165
	I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
}

8166 8167 8168 8169 8170 8171 8172 8173 8174 8175 8176 8177 8178 8179 8180 8181 8182 8183 8184 8185 8186 8187 8188 8189 8190 8191 8192 8193 8194 8195 8196 8197 8198 8199 8200 8201 8202 8203 8204 8205 8206 8207 8208 8209 8210 8211 8212 8213 8214 8215 8216 8217 8218 8219 8220 8221 8222 8223 8224 8225 8226 8227 8228 8229 8230 8231 8232 8233 8234 8235 8236 8237 8238 8239 8240 8241 8242 8243 8244 8245 8246 8247 8248 8249 8250 8251
static unsigned long intel_pxfreq(u32 vidfreq)
{
	unsigned long freq;
	int div = (vidfreq & 0x3f0000) >> 16;
	int post = (vidfreq & 0x3000) >> 12;
	int pre = (vidfreq & 0x7);

	if (!pre)
		return 0;

	freq = ((div * 133333) / ((1<<post) * pre));

	return freq;
}

void intel_init_emon(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 lcfuse;
	u8 pxw[16];
	int i;

	/* Disable to program */
	I915_WRITE(ECR, 0);
	POSTING_READ(ECR);

	/* Program energy weights for various events */
	I915_WRITE(SDEW, 0x15040d00);
	I915_WRITE(CSIEW0, 0x007f0000);
	I915_WRITE(CSIEW1, 0x1e220004);
	I915_WRITE(CSIEW2, 0x04000004);

	for (i = 0; i < 5; i++)
		I915_WRITE(PEW + (i * 4), 0);
	for (i = 0; i < 3; i++)
		I915_WRITE(DEW + (i * 4), 0);

	/* Program P-state weights to account for frequency power adjustment */
	for (i = 0; i < 16; i++) {
		u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
		unsigned long freq = intel_pxfreq(pxvidfreq);
		unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
			PXVFREQ_PX_SHIFT;
		unsigned long val;

		val = vid * vid;
		val *= (freq / 1000);
		val *= 255;
		val /= (127*127*900);
		if (val > 0xff)
			DRM_ERROR("bad pxval: %ld\n", val);
		pxw[i] = val;
	}
	/* Render standby states get 0 weight */
	pxw[14] = 0;
	pxw[15] = 0;

	for (i = 0; i < 4; i++) {
		u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
			(pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
		I915_WRITE(PXW + (i * 4), val);
	}

	/* Adjust magic regs to magic values (more experimental results) */
	I915_WRITE(OGW0, 0);
	I915_WRITE(OGW1, 0);
	I915_WRITE(EG0, 0x00007f00);
	I915_WRITE(EG1, 0x0000000e);
	I915_WRITE(EG2, 0x000e0000);
	I915_WRITE(EG3, 0x68000300);
	I915_WRITE(EG4, 0x42000000);
	I915_WRITE(EG5, 0x00140031);
	I915_WRITE(EG6, 0);
	I915_WRITE(EG7, 0);

	for (i = 0; i < 8; i++)
		I915_WRITE(PXWL + (i * 4), 0);

	/* Enable PMON + select events */
	I915_WRITE(ECR, 0x80000019);

	lcfuse = I915_READ(LCFUSE02);

	dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
}

8252
static int intel_enable_rc6(struct drm_device *dev)
8253 8254 8255 8256 8257 8258 8259 8260 8261 8262 8263 8264 8265 8266
{
	/*
	 * Respect the kernel parameter if it is set
	 */
	if (i915_enable_rc6 >= 0)
		return i915_enable_rc6;

	/*
	 * Disable RC6 on Ironlake
	 */
	if (INTEL_INFO(dev)->gen == 5)
		return 0;

	/*
8267
	 * Disable rc6 on Sandybridge
8268 8269
	 */
	if (INTEL_INFO(dev)->gen == 6) {
8270 8271
		DRM_DEBUG_DRIVER("Sandybridge: deep RC6 disabled\n");
		return INTEL_RC6_ENABLE;
8272
	}
8273 8274
	DRM_DEBUG_DRIVER("RC6 and deep RC6 enabled\n");
	return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
8275 8276
}

8277
void gen6_enable_rps(struct drm_i915_private *dev_priv)
8278
{
8279 8280
	u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
	u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
8281
	u32 pcu_mbox, rc6_mask = 0;
B
Ben Widawsky 已提交
8282
	u32 gtfifodbg;
8283
	int cur_freq, min_freq, max_freq;
8284
	int rc6_mode;
8285 8286 8287 8288 8289 8290 8291 8292 8293
	int i;

	/* Here begins a magic sequence of register writes to enable
	 * auto-downclocking.
	 *
	 * Perhaps there might be some value in exposing these to
	 * userspace...
	 */
	I915_WRITE(GEN6_RC_STATE, 0);
8294
	mutex_lock(&dev_priv->dev->struct_mutex);
B
Ben Widawsky 已提交
8295 8296 8297 8298 8299 8300 8301

	/* Clear the DBG now so we don't confuse earlier errors */
	if ((gtfifodbg = I915_READ(GTFIFODBG))) {
		DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
		I915_WRITE(GTFIFODBG, gtfifodbg);
	}

8302
	gen6_gt_force_wake_get(dev_priv);
8303

8304
	/* disable the counters and set deterministic thresholds */
8305 8306 8307 8308 8309 8310 8311 8312 8313 8314 8315 8316 8317 8318 8319 8320 8321
	I915_WRITE(GEN6_RC_CONTROL, 0);

	I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
	I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
	I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
	I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
	I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);

	for (i = 0; i < I915_NUM_RINGS; i++)
		I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);

	I915_WRITE(GEN6_RC_SLEEP, 0);
	I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
	I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
	I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
	I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */

8322 8323 8324 8325 8326 8327 8328 8329 8330 8331 8332 8333 8334 8335
	rc6_mode = intel_enable_rc6(dev_priv->dev);
	if (rc6_mode & INTEL_RC6_ENABLE)
		rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;

	if (rc6_mode & INTEL_RC6p_ENABLE)
		rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;

	if (rc6_mode & INTEL_RC6pp_ENABLE)
		rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;

	DRM_INFO("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
			(rc6_mode & INTEL_RC6_ENABLE) ? "on" : "off",
			(rc6_mode & INTEL_RC6p_ENABLE) ? "on" : "off",
			(rc6_mode & INTEL_RC6pp_ENABLE) ? "on" : "off");
8336

8337
	I915_WRITE(GEN6_RC_CONTROL,
8338
		   rc6_mask |
8339
		   GEN6_RC_CTL_EI_MODE(1) |
8340 8341
		   GEN6_RC_CTL_HW_ENABLE);

8342
	I915_WRITE(GEN6_RPNSWREQ,
8343 8344 8345 8346 8347 8348 8349 8350 8351 8352
		   GEN6_FREQUENCY(10) |
		   GEN6_OFFSET(0) |
		   GEN6_AGGRESSIVE_TURBO);
	I915_WRITE(GEN6_RC_VIDEO_FREQ,
		   GEN6_FREQUENCY(12));

	I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
	I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
		   18 << 24 |
		   6 << 16);
8353 8354
	I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
	I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
8355
	I915_WRITE(GEN6_RP_UP_EI, 100000);
8356
	I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
8357 8358 8359
	I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
	I915_WRITE(GEN6_RP_CONTROL,
		   GEN6_RP_MEDIA_TURBO |
8360
		   GEN6_RP_MEDIA_HW_MODE |
8361 8362
		   GEN6_RP_MEDIA_IS_GFX |
		   GEN6_RP_ENABLE |
8363 8364
		   GEN6_RP_UP_BUSY_AVG |
		   GEN6_RP_DOWN_IDLE_CONT);
8365 8366 8367 8368 8369 8370 8371 8372 8373 8374 8375 8376 8377

	if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
		     500))
		DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");

	I915_WRITE(GEN6_PCODE_DATA, 0);
	I915_WRITE(GEN6_PCODE_MAILBOX,
		   GEN6_PCODE_READY |
		   GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
	if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
		     500))
		DRM_ERROR("timeout waiting for pcode mailbox to finish\n");

8378 8379 8380 8381 8382 8383 8384 8385 8386 8387 8388 8389 8390 8391 8392
	min_freq = (rp_state_cap & 0xff0000) >> 16;
	max_freq = rp_state_cap & 0xff;
	cur_freq = (gt_perf_status & 0xff00) >> 8;

	/* Check for overclock support */
	if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
		     500))
		DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
	I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
	pcu_mbox = I915_READ(GEN6_PCODE_DATA);
	if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
		     500))
		DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
	if (pcu_mbox & (1<<31)) { /* OC supported */
		max_freq = pcu_mbox & 0xff;
8393
		DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 50);
8394 8395 8396 8397 8398 8399 8400
	}

	/* In units of 100MHz */
	dev_priv->max_delay = max_freq;
	dev_priv->min_delay = min_freq;
	dev_priv->cur_delay = cur_freq;

8401 8402 8403 8404 8405 8406 8407 8408 8409
	/* requires MSI enabled */
	I915_WRITE(GEN6_PMIER,
		   GEN6_PM_MBOX_EVENT |
		   GEN6_PM_THERMAL_EVENT |
		   GEN6_PM_RP_DOWN_TIMEOUT |
		   GEN6_PM_RP_UP_THRESHOLD |
		   GEN6_PM_RP_DOWN_THRESHOLD |
		   GEN6_PM_RP_UP_EI_EXPIRED |
		   GEN6_PM_RP_DOWN_EI_EXPIRED);
8410 8411
	spin_lock_irq(&dev_priv->rps_lock);
	WARN_ON(dev_priv->pm_iir != 0);
8412
	I915_WRITE(GEN6_PMIMR, 0);
8413
	spin_unlock_irq(&dev_priv->rps_lock);
8414 8415
	/* enable all PM interrupts */
	I915_WRITE(GEN6_PMINTRMSK, 0);
8416

8417
	gen6_gt_force_wake_put(dev_priv);
8418
	mutex_unlock(&dev_priv->dev->struct_mutex);
8419 8420
}

8421 8422 8423 8424 8425 8426 8427 8428 8429 8430 8431 8432 8433 8434 8435 8436 8437 8438 8439 8440 8441 8442 8443 8444 8445 8446 8447 8448 8449 8450 8451 8452 8453 8454 8455 8456 8457 8458 8459 8460 8461 8462 8463 8464 8465 8466 8467 8468 8469 8470 8471 8472 8473
void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
{
	int min_freq = 15;
	int gpu_freq, ia_freq, max_ia_freq;
	int scaling_factor = 180;

	max_ia_freq = cpufreq_quick_get_max(0);
	/*
	 * Default to measured freq if none found, PCU will ensure we don't go
	 * over
	 */
	if (!max_ia_freq)
		max_ia_freq = tsc_khz;

	/* Convert from kHz to MHz */
	max_ia_freq /= 1000;

	mutex_lock(&dev_priv->dev->struct_mutex);

	/*
	 * For each potential GPU frequency, load a ring frequency we'd like
	 * to use for memory access.  We do this by specifying the IA frequency
	 * the PCU should use as a reference to determine the ring frequency.
	 */
	for (gpu_freq = dev_priv->max_delay; gpu_freq >= dev_priv->min_delay;
	     gpu_freq--) {
		int diff = dev_priv->max_delay - gpu_freq;

		/*
		 * For GPU frequencies less than 750MHz, just use the lowest
		 * ring freq.
		 */
		if (gpu_freq < min_freq)
			ia_freq = 800;
		else
			ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
		ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);

		I915_WRITE(GEN6_PCODE_DATA,
			   (ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT) |
			   gpu_freq);
		I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
			   GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
		if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
			      GEN6_PCODE_READY) == 0, 10)) {
			DRM_ERROR("pcode write of freq table timed out\n");
			continue;
		}
	}

	mutex_unlock(&dev_priv->dev->struct_mutex);
}

8474 8475 8476 8477 8478 8479 8480 8481 8482 8483 8484 8485 8486 8487 8488 8489 8490 8491 8492 8493 8494 8495 8496 8497 8498 8499 8500 8501 8502 8503 8504 8505 8506 8507 8508 8509 8510 8511 8512 8513 8514 8515 8516 8517 8518 8519 8520 8521 8522 8523 8524 8525 8526 8527 8528 8529 8530 8531 8532 8533 8534 8535 8536 8537 8538 8539 8540
static void ironlake_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;

	/* Required for FBC */
	dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
		DPFCRUNIT_CLOCK_GATE_DISABLE |
		DPFDUNIT_CLOCK_GATE_DISABLE;
	/* Required for CxSR */
	dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;

	I915_WRITE(PCH_3DCGDIS0,
		   MARIUNIT_CLOCK_GATE_DISABLE |
		   SVSMUNIT_CLOCK_GATE_DISABLE);
	I915_WRITE(PCH_3DCGDIS1,
		   VFMUNIT_CLOCK_GATE_DISABLE);

	I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);

	/*
	 * According to the spec the following bits should be set in
	 * order to enable memory self-refresh
	 * The bit 22/21 of 0x42004
	 * The bit 5 of 0x42020
	 * The bit 15 of 0x45000
	 */
	I915_WRITE(ILK_DISPLAY_CHICKEN2,
		   (I915_READ(ILK_DISPLAY_CHICKEN2) |
		    ILK_DPARB_GATE | ILK_VSDPFD_FULL));
	I915_WRITE(ILK_DSPCLK_GATE,
		   (I915_READ(ILK_DSPCLK_GATE) |
		    ILK_DPARB_CLK_GATE));
	I915_WRITE(DISP_ARB_CTL,
		   (I915_READ(DISP_ARB_CTL) |
		    DISP_FBC_WM_DIS));
	I915_WRITE(WM3_LP_ILK, 0);
	I915_WRITE(WM2_LP_ILK, 0);
	I915_WRITE(WM1_LP_ILK, 0);

	/*
	 * Based on the document from hardware guys the following bits
	 * should be set unconditionally in order to enable FBC.
	 * The bit 22 of 0x42000
	 * The bit 22 of 0x42004
	 * The bit 7,8,9 of 0x42020.
	 */
	if (IS_IRONLAKE_M(dev)) {
		I915_WRITE(ILK_DISPLAY_CHICKEN1,
			   I915_READ(ILK_DISPLAY_CHICKEN1) |
			   ILK_FBCQ_DIS);
		I915_WRITE(ILK_DISPLAY_CHICKEN2,
			   I915_READ(ILK_DISPLAY_CHICKEN2) |
			   ILK_DPARB_GATE);
		I915_WRITE(ILK_DSPCLK_GATE,
			   I915_READ(ILK_DSPCLK_GATE) |
			   ILK_DPFC_DIS1 |
			   ILK_DPFC_DIS2 |
			   ILK_CLK_FBC);
	}

	I915_WRITE(ILK_DISPLAY_CHICKEN2,
		   I915_READ(ILK_DISPLAY_CHICKEN2) |
		   ILK_ELPIN_409_SELECT);
	I915_WRITE(_3D_CHICKEN2,
		   _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
		   _3D_CHICKEN2_WM_READ_PIPELINED);
8541 8542
}

8543
static void gen6_init_clock_gating(struct drm_device *dev)
8544 8545
{
	struct drm_i915_private *dev_priv = dev->dev_private;
8546
	int pipe;
8547 8548 8549
	uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;

	I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
8550

8551 8552 8553
	I915_WRITE(ILK_DISPLAY_CHICKEN2,
		   I915_READ(ILK_DISPLAY_CHICKEN2) |
		   ILK_ELPIN_409_SELECT);
8554

8555 8556 8557
	I915_WRITE(WM3_LP_ILK, 0);
	I915_WRITE(WM2_LP_ILK, 0);
	I915_WRITE(WM1_LP_ILK, 0);
8558

D
Daniel Vetter 已提交
8559 8560 8561 8562
	I915_WRITE(GEN6_UCGCTL1,
		   I915_READ(GEN6_UCGCTL1) |
		   GEN6_BLBUNIT_CLOCK_GATE_DISABLE);

8563 8564 8565 8566 8567 8568
	/* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
	 * gating disable must be set.  Failure to set it results in
	 * flickering pixels due to Z write ordering failures after
	 * some amount of runtime in the Mesa "fire" demo, and Unigine
	 * Sanctuary and Tropics, and apparently anything else with
	 * alpha test or pixel discard.
8569 8570 8571
	 *
	 * According to the spec, bit 11 (RCCUNIT) must also be set,
	 * but we didn't debug actual testcases to find it out.
8572
	 */
8573 8574 8575
	I915_WRITE(GEN6_UCGCTL2,
		   GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
		   GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
8576

8577
	/*
8578 8579 8580 8581 8582 8583 8584
	 * According to the spec the following bits should be
	 * set in order to enable memory self-refresh and fbc:
	 * The bit21 and bit22 of 0x42000
	 * The bit21 and bit22 of 0x42004
	 * The bit5 and bit7 of 0x42020
	 * The bit14 of 0x70180
	 * The bit14 of 0x71180
8585
	 */
8586 8587 8588 8589 8590 8591 8592 8593 8594 8595
	I915_WRITE(ILK_DISPLAY_CHICKEN1,
		   I915_READ(ILK_DISPLAY_CHICKEN1) |
		   ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
	I915_WRITE(ILK_DISPLAY_CHICKEN2,
		   I915_READ(ILK_DISPLAY_CHICKEN2) |
		   ILK_DPARB_GATE | ILK_VSDPFD_FULL);
	I915_WRITE(ILK_DSPCLK_GATE,
		   I915_READ(ILK_DSPCLK_GATE) |
		   ILK_DPARB_CLK_GATE  |
		   ILK_DPFD_CLK_GATE);
8596

8597
	for_each_pipe(pipe) {
8598 8599 8600
		I915_WRITE(DSPCNTR(pipe),
			   I915_READ(DSPCNTR(pipe)) |
			   DISPPLANE_TRICKLE_FEED_DISABLE);
8601 8602
		intel_flush_display_plane(dev_priv, pipe);
	}
8603
}
8604

8605 8606 8607 8608 8609
static void ivybridge_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;
	uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
8610

8611
	I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
8612

8613 8614 8615
	I915_WRITE(WM3_LP_ILK, 0);
	I915_WRITE(WM2_LP_ILK, 0);
	I915_WRITE(WM1_LP_ILK, 0);
8616

8617 8618 8619 8620 8621
	/* According to the spec, bit 13 (RCZUNIT) must be set on IVB.
	 * This implements the WaDisableRCZUnitClockGating workaround.
	 */
	I915_WRITE(GEN6_UCGCTL2, GEN6_RCZUNIT_CLOCK_GATE_DISABLE);

8622
	I915_WRITE(ILK_DSPCLK_GATE, IVB_VRHUNIT_CLK_GATE);
8623

8624 8625 8626 8627
	I915_WRITE(IVB_CHICKEN3,
		   CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
		   CHICKEN3_DGMG_DONE_FIX_DISABLE);

8628 8629 8630 8631
	/* Apply the WaDisableRHWOOptimizationForRenderHang workaround. */
	I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
		   GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);

8632 8633 8634 8635 8636 8637
	/* WaApplyL3ControlAndL3ChickenMode requires those two on Ivy Bridge */
	I915_WRITE(GEN7_L3CNTLREG1,
			GEN7_WA_FOR_GEN7_L3_CONTROL);
	I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
			GEN7_WA_L3_CHICKEN_MODE);

8638 8639 8640 8641 8642
	/* This is required by WaCatErrorRejectionIssue */
	I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
			I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
			GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);

8643
	for_each_pipe(pipe) {
8644 8645 8646
		I915_WRITE(DSPCNTR(pipe),
			   I915_READ(DSPCNTR(pipe)) |
			   DISPPLANE_TRICKLE_FEED_DISABLE);
8647 8648
		intel_flush_display_plane(dev_priv, pipe);
	}
8649 8650
}

8651 8652 8653 8654
static void g4x_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dspclk_gate;
8655

8656 8657 8658 8659 8660 8661 8662 8663 8664 8665 8666 8667
	I915_WRITE(RENCLK_GATE_D1, 0);
	I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
		   GS_UNIT_CLOCK_GATE_DISABLE |
		   CL_UNIT_CLOCK_GATE_DISABLE);
	I915_WRITE(RAMCLK_GATE_D, 0);
	dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
		OVRUNIT_CLOCK_GATE_DISABLE |
		OVCUNIT_CLOCK_GATE_DISABLE;
	if (IS_GM45(dev))
		dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
	I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
}
8668

8669 8670 8671
static void crestline_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
8672

8673 8674 8675 8676 8677 8678
	I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
	I915_WRITE(RENCLK_GATE_D2, 0);
	I915_WRITE(DSPCLK_GATE_D, 0);
	I915_WRITE(RAMCLK_GATE_D, 0);
	I915_WRITE16(DEUC, 0);
}
8679

8680 8681 8682 8683 8684 8685 8686 8687 8688 8689 8690 8691 8692 8693 8694 8695 8696 8697 8698 8699 8700 8701 8702 8703 8704 8705 8706 8707 8708 8709 8710 8711 8712 8713
static void broadwater_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
		   I965_RCC_CLOCK_GATE_DISABLE |
		   I965_RCPB_CLOCK_GATE_DISABLE |
		   I965_ISC_CLOCK_GATE_DISABLE |
		   I965_FBC_CLOCK_GATE_DISABLE);
	I915_WRITE(RENCLK_GATE_D2, 0);
}

static void gen3_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dstate = I915_READ(D_STATE);

	dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
		DSTATE_DOT_CLOCK_GATING;
	I915_WRITE(D_STATE, dstate);
}

static void i85x_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
}

static void i830_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
8714 8715
}

8716 8717 8718 8719 8720 8721 8722 8723 8724 8725 8726 8727 8728 8729 8730
static void ibx_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/*
	 * On Ibex Peak and Cougar Point, we need to disable clock
	 * gating for the panel power sequencer or it will fail to
	 * start up when no ports are active.
	 */
	I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
}

static void cpt_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
8731
	int pipe;
8732 8733 8734 8735 8736 8737 8738 8739 8740

	/*
	 * On Ibex Peak and Cougar Point, we need to disable clock
	 * gating for the panel power sequencer or it will fail to
	 * start up when no ports are active.
	 */
	I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
	I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
		   DPLS_EDP_PPS_FIX_DIS);
8741 8742 8743
	/* Without this, mode sets may fail silently on FDI */
	for_each_pipe(pipe)
		I915_WRITE(TRANS_CHICKEN2(pipe), TRANS_AUTOTRAIN_GEN_STALL_DIS);
8744 8745
}

C
Chris Wilson 已提交
8746
static void ironlake_teardown_rc6(struct drm_device *dev)
8747 8748 8749 8750
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->renderctx) {
C
Chris Wilson 已提交
8751 8752
		i915_gem_object_unpin(dev_priv->renderctx);
		drm_gem_object_unreference(&dev_priv->renderctx->base);
8753 8754 8755 8756
		dev_priv->renderctx = NULL;
	}

	if (dev_priv->pwrctx) {
C
Chris Wilson 已提交
8757 8758 8759 8760 8761 8762 8763 8764 8765 8766 8767 8768 8769 8770 8771
		i915_gem_object_unpin(dev_priv->pwrctx);
		drm_gem_object_unreference(&dev_priv->pwrctx->base);
		dev_priv->pwrctx = NULL;
	}
}

static void ironlake_disable_rc6(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (I915_READ(PWRCTXA)) {
		/* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
		I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
		wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
			 50);
8772 8773 8774 8775

		I915_WRITE(PWRCTXA, 0);
		POSTING_READ(PWRCTXA);

C
Chris Wilson 已提交
8776 8777
		I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
		POSTING_READ(RSTDBYCTL);
8778
	}
C
Chris Wilson 已提交
8779

8780
	ironlake_teardown_rc6(dev);
8781 8782
}

C
Chris Wilson 已提交
8783
static int ironlake_setup_rc6(struct drm_device *dev)
J
Jesse Barnes 已提交
8784 8785 8786
{
	struct drm_i915_private *dev_priv = dev->dev_private;

C
Chris Wilson 已提交
8787 8788 8789 8790 8791 8792 8793 8794 8795 8796 8797 8798 8799
	if (dev_priv->renderctx == NULL)
		dev_priv->renderctx = intel_alloc_context_page(dev);
	if (!dev_priv->renderctx)
		return -ENOMEM;

	if (dev_priv->pwrctx == NULL)
		dev_priv->pwrctx = intel_alloc_context_page(dev);
	if (!dev_priv->pwrctx) {
		ironlake_teardown_rc6(dev);
		return -ENOMEM;
	}

	return 0;
J
Jesse Barnes 已提交
8800 8801 8802 8803 8804 8805 8806
}

void ironlake_enable_rc6(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

C
Chris Wilson 已提交
8807 8808 8809
	/* rc6 disabled by default due to repeated reports of hanging during
	 * boot and resume.
	 */
8810
	if (!intel_enable_rc6(dev))
C
Chris Wilson 已提交
8811 8812
		return;

8813
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
8814
	ret = ironlake_setup_rc6(dev);
8815 8816
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
C
Chris Wilson 已提交
8817
		return;
8818
	}
C
Chris Wilson 已提交
8819

J
Jesse Barnes 已提交
8820 8821 8822 8823 8824 8825
	/*
	 * GPU can automatically power down the render unit if given a page
	 * to save state.
	 */
	ret = BEGIN_LP_RING(6);
	if (ret) {
C
Chris Wilson 已提交
8826
		ironlake_teardown_rc6(dev);
8827
		mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
8828 8829
		return;
	}
C
Chris Wilson 已提交
8830

J
Jesse Barnes 已提交
8831 8832 8833 8834 8835 8836 8837 8838 8839 8840 8841 8842
	OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
	OUT_RING(MI_SET_CONTEXT);
	OUT_RING(dev_priv->renderctx->gtt_offset |
		 MI_MM_SPACE_GTT |
		 MI_SAVE_EXT_STATE_EN |
		 MI_RESTORE_EXT_STATE_EN |
		 MI_RESTORE_INHIBIT);
	OUT_RING(MI_SUSPEND_FLUSH);
	OUT_RING(MI_NOOP);
	OUT_RING(MI_FLUSH);
	ADVANCE_LP_RING();

8843 8844 8845 8846 8847 8848 8849 8850 8851 8852 8853 8854 8855
	/*
	 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
	 * does an implicit flush, combined with MI_FLUSH above, it should be
	 * safe to assume that renderctx is valid
	 */
	ret = intel_wait_ring_idle(LP_RING(dev_priv));
	if (ret) {
		DRM_ERROR("failed to enable ironlake power power savings\n");
		ironlake_teardown_rc6(dev);
		mutex_unlock(&dev->struct_mutex);
		return;
	}

J
Jesse Barnes 已提交
8856 8857
	I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
	I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
8858
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
8859 8860
}

8861 8862 8863 8864 8865 8866 8867 8868 8869
void intel_init_clock_gating(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	dev_priv->display.init_clock_gating(dev);

	if (dev_priv->display.init_pch_clock_gating)
		dev_priv->display.init_pch_clock_gating(dev);
}
C
Chris Wilson 已提交
8870

8871 8872 8873 8874 8875 8876
/* Set up chip specific display functions */
static void intel_init_display(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* We always want a DPMS function */
8877
	if (HAS_PCH_SPLIT(dev)) {
8878
		dev_priv->display.dpms = ironlake_crtc_dpms;
8879
		dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
8880
		dev_priv->display.update_plane = ironlake_update_plane;
8881
	} else {
8882
		dev_priv->display.dpms = i9xx_crtc_dpms;
8883
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
8884
		dev_priv->display.update_plane = i9xx_update_plane;
8885
	}
8886

8887
	if (I915_HAS_FBC(dev)) {
8888
		if (HAS_PCH_SPLIT(dev)) {
8889 8890 8891 8892
			dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
			dev_priv->display.enable_fbc = ironlake_enable_fbc;
			dev_priv->display.disable_fbc = ironlake_disable_fbc;
		} else if (IS_GM45(dev)) {
8893 8894 8895
			dev_priv->display.fbc_enabled = g4x_fbc_enabled;
			dev_priv->display.enable_fbc = g4x_enable_fbc;
			dev_priv->display.disable_fbc = g4x_disable_fbc;
8896
		} else if (IS_CRESTLINE(dev)) {
8897 8898 8899 8900
			dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
			dev_priv->display.enable_fbc = i8xx_enable_fbc;
			dev_priv->display.disable_fbc = i8xx_disable_fbc;
		}
8901
		/* 855GM needs testing */
8902 8903 8904
	}

	/* Returns the core display clock speed */
8905
	if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
8906 8907 8908 8909 8910
		dev_priv->display.get_display_clock_speed =
			i945_get_display_clock_speed;
	else if (IS_I915G(dev))
		dev_priv->display.get_display_clock_speed =
			i915_get_display_clock_speed;
8911
	else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
8912 8913 8914 8915 8916 8917 8918 8919
		dev_priv->display.get_display_clock_speed =
			i9xx_misc_get_display_clock_speed;
	else if (IS_I915GM(dev))
		dev_priv->display.get_display_clock_speed =
			i915gm_get_display_clock_speed;
	else if (IS_I865G(dev))
		dev_priv->display.get_display_clock_speed =
			i865_get_display_clock_speed;
8920
	else if (IS_I85X(dev))
8921 8922 8923 8924 8925 8926 8927
		dev_priv->display.get_display_clock_speed =
			i855_get_display_clock_speed;
	else /* 852, 830 */
		dev_priv->display.get_display_clock_speed =
			i830_get_display_clock_speed;

	/* For FIFO watermark updates */
8928
	if (HAS_PCH_SPLIT(dev)) {
8929 8930 8931 8932 8933 8934 8935
		dev_priv->display.force_wake_get = __gen6_gt_force_wake_get;
		dev_priv->display.force_wake_put = __gen6_gt_force_wake_put;

		/* IVB configs may use multi-threaded forcewake */
		if (IS_IVYBRIDGE(dev)) {
			u32	ecobus;

8936 8937 8938 8939 8940 8941
			/* A small trick here - if the bios hasn't configured MT forcewake,
			 * and if the device is in RC6, then force_wake_mt_get will not wake
			 * the device and the ECOBUS read will return zero. Which will be
			 * (correctly) interpreted by the test below as MT forcewake being
			 * disabled.
			 */
8942 8943
			mutex_lock(&dev->struct_mutex);
			__gen6_gt_force_wake_mt_get(dev_priv);
8944
			ecobus = I915_READ_NOTRACE(ECOBUS);
8945 8946 8947 8948 8949 8950 8951 8952 8953 8954 8955 8956
			__gen6_gt_force_wake_mt_put(dev_priv);
			mutex_unlock(&dev->struct_mutex);

			if (ecobus & FORCEWAKE_MT_ENABLE) {
				DRM_DEBUG_KMS("Using MT version of forcewake\n");
				dev_priv->display.force_wake_get =
					__gen6_gt_force_wake_mt_get;
				dev_priv->display.force_wake_put =
					__gen6_gt_force_wake_mt_put;
			}
		}

8957 8958 8959 8960 8961
		if (HAS_PCH_IBX(dev))
			dev_priv->display.init_pch_clock_gating = ibx_init_clock_gating;
		else if (HAS_PCH_CPT(dev))
			dev_priv->display.init_pch_clock_gating = cpt_init_clock_gating;

8962
		if (IS_GEN5(dev)) {
8963 8964 8965 8966 8967 8968
			if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
				dev_priv->display.update_wm = ironlake_update_wm;
			else {
				DRM_DEBUG_KMS("Failed to get proper latency. "
					      "Disable CxSR\n");
				dev_priv->display.update_wm = NULL;
8969
			}
8970
			dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
8971
			dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
8972
			dev_priv->display.write_eld = ironlake_write_eld;
8973 8974 8975
		} else if (IS_GEN6(dev)) {
			if (SNB_READ_WM0_LATENCY()) {
				dev_priv->display.update_wm = sandybridge_update_wm;
8976
				dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
8977 8978 8979 8980
			} else {
				DRM_DEBUG_KMS("Failed to read display plane latency. "
					      "Disable CxSR\n");
				dev_priv->display.update_wm = NULL;
8981
			}
8982
			dev_priv->display.fdi_link_train = gen6_fdi_link_train;
8983
			dev_priv->display.init_clock_gating = gen6_init_clock_gating;
8984
			dev_priv->display.write_eld = ironlake_write_eld;
8985 8986 8987
		} else if (IS_IVYBRIDGE(dev)) {
			/* FIXME: detect B0+ stepping and use auto training */
			dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
8988 8989
			if (SNB_READ_WM0_LATENCY()) {
				dev_priv->display.update_wm = sandybridge_update_wm;
8990
				dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
8991 8992 8993 8994 8995
			} else {
				DRM_DEBUG_KMS("Failed to read display plane latency. "
					      "Disable CxSR\n");
				dev_priv->display.update_wm = NULL;
			}
8996
			dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
8997
			dev_priv->display.write_eld = ironlake_write_eld;
8998 8999 9000
		} else
			dev_priv->display.update_wm = NULL;
	} else if (IS_PINEVIEW(dev)) {
9001
		if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
9002
					    dev_priv->is_ddr3,
9003 9004 9005
					    dev_priv->fsb_freq,
					    dev_priv->mem_freq)) {
			DRM_INFO("failed to find known CxSR latency "
9006
				 "(found ddr%s fsb freq %d, mem freq %d), "
9007
				 "disabling CxSR\n",
9008
				 (dev_priv->is_ddr3 == 1) ? "3" : "2",
9009 9010 9011 9012 9013 9014
				 dev_priv->fsb_freq, dev_priv->mem_freq);
			/* Disable CxSR and never update its watermark again */
			pineview_disable_cxsr(dev);
			dev_priv->display.update_wm = NULL;
		} else
			dev_priv->display.update_wm = pineview_update_wm;
9015
		dev_priv->display.init_clock_gating = gen3_init_clock_gating;
9016
	} else if (IS_G4X(dev)) {
9017
		dev_priv->display.write_eld = g4x_write_eld;
9018
		dev_priv->display.update_wm = g4x_update_wm;
9019 9020
		dev_priv->display.init_clock_gating = g4x_init_clock_gating;
	} else if (IS_GEN4(dev)) {
9021
		dev_priv->display.update_wm = i965_update_wm;
9022 9023 9024 9025 9026
		if (IS_CRESTLINE(dev))
			dev_priv->display.init_clock_gating = crestline_init_clock_gating;
		else if (IS_BROADWATER(dev))
			dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
	} else if (IS_GEN3(dev)) {
9027 9028
		dev_priv->display.update_wm = i9xx_update_wm;
		dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
9029 9030 9031 9032 9033
		dev_priv->display.init_clock_gating = gen3_init_clock_gating;
	} else if (IS_I865G(dev)) {
		dev_priv->display.update_wm = i830_update_wm;
		dev_priv->display.init_clock_gating = i85x_init_clock_gating;
		dev_priv->display.get_fifo_size = i830_get_fifo_size;
9034 9035 9036
	} else if (IS_I85X(dev)) {
		dev_priv->display.update_wm = i9xx_update_wm;
		dev_priv->display.get_fifo_size = i85x_get_fifo_size;
9037
		dev_priv->display.init_clock_gating = i85x_init_clock_gating;
9038
	} else {
9039
		dev_priv->display.update_wm = i830_update_wm;
9040
		dev_priv->display.init_clock_gating = i830_init_clock_gating;
9041
		if (IS_845G(dev))
9042 9043 9044 9045
			dev_priv->display.get_fifo_size = i845_get_fifo_size;
		else
			dev_priv->display.get_fifo_size = i830_get_fifo_size;
	}
9046 9047 9048 9049 9050 9051 9052 9053 9054 9055 9056 9057 9058 9059 9060 9061 9062 9063 9064 9065 9066

	/* Default just returns -ENODEV to indicate unsupported */
	dev_priv->display.queue_flip = intel_default_queue_flip;

	switch (INTEL_INFO(dev)->gen) {
	case 2:
		dev_priv->display.queue_flip = intel_gen2_queue_flip;
		break;

	case 3:
		dev_priv->display.queue_flip = intel_gen3_queue_flip;
		break;

	case 4:
	case 5:
		dev_priv->display.queue_flip = intel_gen4_queue_flip;
		break;

	case 6:
		dev_priv->display.queue_flip = intel_gen6_queue_flip;
		break;
9067 9068 9069
	case 7:
		dev_priv->display.queue_flip = intel_gen7_queue_flip;
		break;
9070
	}
9071 9072
}

9073 9074 9075 9076 9077
/*
 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
 * resume, or other times.  This quirk makes sure that's the case for
 * affected systems.
 */
9078
static void quirk_pipea_force(struct drm_device *dev)
9079 9080 9081 9082 9083 9084 9085
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	dev_priv->quirks |= QUIRK_PIPEA_FORCE;
	DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
}

9086 9087 9088 9089 9090 9091 9092 9093 9094
/*
 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
 */
static void quirk_ssc_force_disable(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
}

9095 9096 9097 9098 9099 9100 9101 9102 9103
struct intel_quirk {
	int device;
	int subsystem_vendor;
	int subsystem_device;
	void (*hook)(struct drm_device *dev);
};

struct intel_quirk intel_quirks[] = {
	/* HP Mini needs pipe A force quirk (LP: #322104) */
9104
	{ 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
9105 9106 9107 9108 9109 9110 9111 9112 9113 9114 9115 9116 9117 9118 9119 9120

	/* Thinkpad R31 needs pipe A force quirk */
	{ 0x3577, 0x1014, 0x0505, quirk_pipea_force },
	/* Toshiba Protege R-205, S-209 needs pipe A force quirk */
	{ 0x2592, 0x1179, 0x0001, quirk_pipea_force },

	/* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
	{ 0x3577,  0x1014, 0x0513, quirk_pipea_force },
	/* ThinkPad X40 needs pipe A force quirk */

	/* ThinkPad T60 needs pipe A force quirk (bug #16494) */
	{ 0x2782, 0x17aa, 0x201a, quirk_pipea_force },

	/* 855 & before need to leave pipe A & dpll A up */
	{ 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
	{ 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
9121 9122 9123

	/* Lenovo U160 cannot use SSC on LVDS */
	{ 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
9124 9125 9126

	/* Sony Vaio Y cannot use SSC on LVDS */
	{ 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
9127 9128 9129 9130 9131 9132 9133 9134 9135 9136 9137 9138 9139 9140 9141 9142 9143 9144 9145
};

static void intel_init_quirks(struct drm_device *dev)
{
	struct pci_dev *d = dev->pdev;
	int i;

	for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
		struct intel_quirk *q = &intel_quirks[i];

		if (d->device == q->device &&
		    (d->subsystem_vendor == q->subsystem_vendor ||
		     q->subsystem_vendor == PCI_ANY_ID) &&
		    (d->subsystem_device == q->subsystem_device ||
		     q->subsystem_device == PCI_ANY_ID))
			q->hook(dev);
	}
}

9146 9147 9148 9149 9150 9151 9152 9153 9154 9155 9156 9157 9158 9159 9160 9161 9162 9163 9164 9165 9166 9167 9168
/* Disable the VGA plane that we never use */
static void i915_disable_vga(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 sr1;
	u32 vga_reg;

	if (HAS_PCH_SPLIT(dev))
		vga_reg = CPU_VGACNTRL;
	else
		vga_reg = VGACNTRL;

	vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
	outb(1, VGA_SR_INDEX);
	sr1 = inb(VGA_SR_DATA);
	outb(sr1 | 1<<5, VGA_SR_DATA);
	vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
	udelay(300);

	I915_WRITE(vga_reg, VGA_DISP_DISABLE);
	POSTING_READ(vga_reg);
}

J
Jesse Barnes 已提交
9169 9170
void intel_modeset_init(struct drm_device *dev)
{
9171
	struct drm_i915_private *dev_priv = dev->dev_private;
9172
	int i, ret;
J
Jesse Barnes 已提交
9173 9174 9175 9176 9177 9178

	drm_mode_config_init(dev);

	dev->mode_config.min_width = 0;
	dev->mode_config.min_height = 0;

9179 9180 9181
	dev->mode_config.preferred_depth = 24;
	dev->mode_config.prefer_shadow = 1;

J
Jesse Barnes 已提交
9182 9183
	dev->mode_config.funcs = (void *)&intel_mode_funcs;

9184 9185
	intel_init_quirks(dev);

9186 9187
	intel_init_display(dev);

9188 9189 9190 9191
	if (IS_GEN2(dev)) {
		dev->mode_config.max_width = 2048;
		dev->mode_config.max_height = 2048;
	} else if (IS_GEN3(dev)) {
9192 9193
		dev->mode_config.max_width = 4096;
		dev->mode_config.max_height = 4096;
J
Jesse Barnes 已提交
9194
	} else {
9195 9196
		dev->mode_config.max_width = 8192;
		dev->mode_config.max_height = 8192;
J
Jesse Barnes 已提交
9197
	}
9198
	dev->mode_config.fb_base = dev->agp->base;
J
Jesse Barnes 已提交
9199

9200
	DRM_DEBUG_KMS("%d display pipe%s available.\n",
9201
		      dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
J
Jesse Barnes 已提交
9202

9203
	for (i = 0; i < dev_priv->num_pipe; i++) {
J
Jesse Barnes 已提交
9204
		intel_crtc_init(dev, i);
9205 9206 9207
		ret = intel_plane_init(dev, i);
		if (ret)
			DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
J
Jesse Barnes 已提交
9208 9209
	}

9210 9211
	/* Just disable it once at startup */
	i915_disable_vga(dev);
J
Jesse Barnes 已提交
9212
	intel_setup_outputs(dev);
9213

9214
	intel_init_clock_gating(dev);
9215

9216
	if (IS_IRONLAKE_M(dev)) {
9217
		ironlake_enable_drps(dev);
9218 9219
		intel_init_emon(dev);
	}
9220

9221
	if (IS_GEN6(dev) || IS_GEN7(dev)) {
9222
		gen6_enable_rps(dev_priv);
9223 9224
		gen6_update_ring_freq(dev_priv);
	}
9225

9226 9227 9228
	INIT_WORK(&dev_priv->idle_work, intel_idle_update);
	setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
		    (unsigned long)dev);
9229 9230 9231 9232 9233 9234
}

void intel_modeset_gem_init(struct drm_device *dev)
{
	if (IS_IRONLAKE_M(dev))
		ironlake_enable_rc6(dev);
9235 9236

	intel_setup_overlay(dev);
J
Jesse Barnes 已提交
9237 9238 9239 9240
}

void intel_modeset_cleanup(struct drm_device *dev)
{
9241 9242 9243 9244
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	struct intel_crtc *intel_crtc;

9245
	drm_kms_helper_poll_fini(dev);
9246 9247
	mutex_lock(&dev->struct_mutex);

J
Jesse Barnes 已提交
9248 9249 9250
	intel_unregister_dsm_handler();


9251 9252 9253 9254 9255 9256
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

		intel_crtc = to_intel_crtc(crtc);
9257
		intel_increase_pllclock(crtc);
9258 9259
	}

9260
	intel_disable_fbc(dev);
9261

9262 9263
	if (IS_IRONLAKE_M(dev))
		ironlake_disable_drps(dev);
9264
	if (IS_GEN6(dev) || IS_GEN7(dev))
9265
		gen6_disable_rps(dev);
9266

J
Jesse Barnes 已提交
9267 9268
	if (IS_IRONLAKE_M(dev))
		ironlake_disable_rc6(dev);
9269

9270 9271
	mutex_unlock(&dev->struct_mutex);

9272 9273 9274 9275
	/* Disable the irq before mode object teardown, for the irq might
	 * enqueue unpin/hotplug work. */
	drm_irq_uninstall(dev);
	cancel_work_sync(&dev_priv->hotplug_work);
9276
	cancel_work_sync(&dev_priv->rps_work);
9277

9278 9279 9280
	/* flush any delayed tasks or pending work */
	flush_scheduled_work();

9281 9282 9283 9284 9285 9286 9287 9288
	/* Shut off idle work before the crtcs get freed. */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		intel_crtc = to_intel_crtc(crtc);
		del_timer_sync(&intel_crtc->idle_timer);
	}
	del_timer_sync(&dev_priv->idle_timer);
	cancel_work_sync(&dev_priv->idle_work);

J
Jesse Barnes 已提交
9289 9290 9291
	drm_mode_config_cleanup(dev);
}

9292 9293 9294
/*
 * Return which encoder is currently attached for connector.
 */
9295
struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
J
Jesse Barnes 已提交
9296
{
9297 9298
	return &intel_attached_encoder(connector)->base;
}
9299

9300 9301 9302 9303 9304 9305
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder)
{
	connector->encoder = encoder;
	drm_mode_connector_attach_encoder(&connector->base,
					  &encoder->base);
J
Jesse Barnes 已提交
9306
}
9307 9308 9309 9310 9311 9312 9313 9314 9315 9316 9317 9318 9319 9320 9321 9322 9323

/*
 * set vga decode state - true == enable VGA decode
 */
int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u16 gmch_ctrl;

	pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
	if (state)
		gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
	else
		gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
	pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
	return 0;
}
9324 9325 9326 9327 9328 9329 9330 9331 9332 9333 9334 9335 9336 9337 9338 9339 9340 9341 9342 9343 9344 9345 9346 9347 9348 9349 9350 9351 9352 9353 9354 9355 9356 9357 9358 9359 9360 9361

#ifdef CONFIG_DEBUG_FS
#include <linux/seq_file.h>

struct intel_display_error_state {
	struct intel_cursor_error_state {
		u32 control;
		u32 position;
		u32 base;
		u32 size;
	} cursor[2];

	struct intel_pipe_error_state {
		u32 conf;
		u32 source;

		u32 htotal;
		u32 hblank;
		u32 hsync;
		u32 vtotal;
		u32 vblank;
		u32 vsync;
	} pipe[2];

	struct intel_plane_error_state {
		u32 control;
		u32 stride;
		u32 size;
		u32 pos;
		u32 addr;
		u32 surface;
		u32 tile_offset;
	} plane[2];
};

struct intel_display_error_state *
intel_display_capture_error_state(struct drm_device *dev)
{
9362
	drm_i915_private_t *dev_priv = dev->dev_private;
9363 9364 9365 9366 9367 9368 9369 9370 9371 9372 9373 9374 9375 9376 9377
	struct intel_display_error_state *error;
	int i;

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (error == NULL)
		return NULL;

	for (i = 0; i < 2; i++) {
		error->cursor[i].control = I915_READ(CURCNTR(i));
		error->cursor[i].position = I915_READ(CURPOS(i));
		error->cursor[i].base = I915_READ(CURBASE(i));

		error->plane[i].control = I915_READ(DSPCNTR(i));
		error->plane[i].stride = I915_READ(DSPSTRIDE(i));
		error->plane[i].size = I915_READ(DSPSIZE(i));
9378
		error->plane[i].pos = I915_READ(DSPPOS(i));
9379 9380 9381 9382 9383 9384 9385 9386 9387 9388 9389 9390 9391 9392 9393 9394 9395 9396 9397 9398 9399 9400 9401 9402 9403 9404 9405 9406 9407 9408 9409 9410 9411 9412 9413 9414 9415 9416 9417 9418 9419 9420 9421 9422 9423 9424 9425 9426 9427 9428 9429 9430 9431 9432 9433
		error->plane[i].addr = I915_READ(DSPADDR(i));
		if (INTEL_INFO(dev)->gen >= 4) {
			error->plane[i].surface = I915_READ(DSPSURF(i));
			error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
		}

		error->pipe[i].conf = I915_READ(PIPECONF(i));
		error->pipe[i].source = I915_READ(PIPESRC(i));
		error->pipe[i].htotal = I915_READ(HTOTAL(i));
		error->pipe[i].hblank = I915_READ(HBLANK(i));
		error->pipe[i].hsync = I915_READ(HSYNC(i));
		error->pipe[i].vtotal = I915_READ(VTOTAL(i));
		error->pipe[i].vblank = I915_READ(VBLANK(i));
		error->pipe[i].vsync = I915_READ(VSYNC(i));
	}

	return error;
}

void
intel_display_print_error_state(struct seq_file *m,
				struct drm_device *dev,
				struct intel_display_error_state *error)
{
	int i;

	for (i = 0; i < 2; i++) {
		seq_printf(m, "Pipe [%d]:\n", i);
		seq_printf(m, "  CONF: %08x\n", error->pipe[i].conf);
		seq_printf(m, "  SRC: %08x\n", error->pipe[i].source);
		seq_printf(m, "  HTOTAL: %08x\n", error->pipe[i].htotal);
		seq_printf(m, "  HBLANK: %08x\n", error->pipe[i].hblank);
		seq_printf(m, "  HSYNC: %08x\n", error->pipe[i].hsync);
		seq_printf(m, "  VTOTAL: %08x\n", error->pipe[i].vtotal);
		seq_printf(m, "  VBLANK: %08x\n", error->pipe[i].vblank);
		seq_printf(m, "  VSYNC: %08x\n", error->pipe[i].vsync);

		seq_printf(m, "Plane [%d]:\n", i);
		seq_printf(m, "  CNTR: %08x\n", error->plane[i].control);
		seq_printf(m, "  STRIDE: %08x\n", error->plane[i].stride);
		seq_printf(m, "  SIZE: %08x\n", error->plane[i].size);
		seq_printf(m, "  POS: %08x\n", error->plane[i].pos);
		seq_printf(m, "  ADDR: %08x\n", error->plane[i].addr);
		if (INTEL_INFO(dev)->gen >= 4) {
			seq_printf(m, "  SURF: %08x\n", error->plane[i].surface);
			seq_printf(m, "  TILEOFF: %08x\n", error->plane[i].tile_offset);
		}

		seq_printf(m, "Cursor [%d]:\n", i);
		seq_printf(m, "  CNTR: %08x\n", error->cursor[i].control);
		seq_printf(m, "  POS: %08x\n", error->cursor[i].position);
		seq_printf(m, "  BASE: %08x\n", error->cursor[i].base);
	}
}
#endif