intel_display.c 181.5 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright © 2006-2007 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 */

27
#include <linux/dmi.h>
28 29
#include <linux/module.h>
#include <linux/input.h>
J
Jesse Barnes 已提交
30
#include <linux/i2c.h>
31
#include <linux/kernel.h>
32
#include <linux/slab.h>
33
#include <linux/vgaarb.h>
34
#include <drm/drm_edid.h>
J
Jesse Barnes 已提交
35 36 37 38
#include "drmP.h"
#include "intel_drv.h"
#include "i915_drm.h"
#include "i915_drv.h"
39
#include "i915_trace.h"
40
#include "drm_dp_helper.h"
J
Jesse Barnes 已提交
41
#include "drm_crtc_helper.h"
42
#include <linux/dma_remapping.h>
J
Jesse Barnes 已提交
43

44 45
#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))

46
bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
47
static void intel_increase_pllclock(struct drm_crtc *crtc);
48
static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
J
Jesse Barnes 已提交
49 50

typedef struct {
51 52 53 54 55 56 57 58 59
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
J
Jesse Barnes 已提交
60 61 62
} intel_clock_t;

typedef struct {
63
	int	min, max;
J
Jesse Barnes 已提交
64 65 66
} intel_range_t;

typedef struct {
67 68
	int	dot_limit;
	int	p2_slow, p2_fast;
J
Jesse Barnes 已提交
69 70 71
} intel_p2_t;

#define INTEL_P2_NUM		      2
72 73
typedef struct intel_limit intel_limit_t;
struct intel_limit {
74 75 76
	intel_range_t   dot, vco, n, m, m1, m2, p, p1;
	intel_p2_t	    p2;
	bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
77
			int, int, intel_clock_t *, intel_clock_t *);
78
};
J
Jesse Barnes 已提交
79

J
Jesse Barnes 已提交
80 81 82
/* FDI */
#define IRONLAKE_FDI_FREQ		2700000 /* in kHz for mode->clock */

83 84
static bool
intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
85 86
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock);
87 88
static bool
intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
89 90
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock);
J
Jesse Barnes 已提交
91

92 93
static bool
intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
94 95
		      int target, int refclk, intel_clock_t *match_clock,
		      intel_clock_t *best_clock);
96
static bool
97
intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
98 99
			   int target, int refclk, intel_clock_t *match_clock,
			   intel_clock_t *best_clock);
100

101 102 103
static inline u32 /* units of 100MHz */
intel_fdi_link_freq(struct drm_device *dev)
{
104 105 106 107 108
	if (IS_GEN5(dev)) {
		struct drm_i915_private *dev_priv = dev->dev_private;
		return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
	} else
		return 27;
109 110
}

111
static const intel_limit_t intel_limits_i8xx_dvo = {
112 113 114 115 116 117 118 119
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 2, .max = 33 },
120 121
	.p2 = { .dot_limit = 165000,
		.p2_slow = 4, .p2_fast = 2 },
122
	.find_pll = intel_find_best_PLL,
123 124 125
};

static const intel_limit_t intel_limits_i8xx_lvds = {
126 127 128 129 130 131 132 133
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 1, .max = 6 },
134 135
	.p2 = { .dot_limit = 165000,
		.p2_slow = 14, .p2_fast = 7 },
136
	.find_pll = intel_find_best_PLL,
137
};
138

139
static const intel_limit_t intel_limits_i9xx_sdvo = {
140 141 142 143 144 145 146 147
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
	.m1 = { .min = 10, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
148 149
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
150
	.find_pll = intel_find_best_PLL,
151 152 153
};

static const intel_limit_t intel_limits_i9xx_lvds = {
154 155 156 157 158 159 160 161
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
	.m1 = { .min = 10, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 7, .max = 98 },
	.p1 = { .min = 1, .max = 8 },
162 163
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 7 },
164
	.find_pll = intel_find_best_PLL,
165 166
};

167

168
static const intel_limit_t intel_limits_g4x_sdvo = {
169 170 171 172 173 174 175 176 177 178 179
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 1, .max = 3},
	.p2 = { .dot_limit = 270000,
		.p2_slow = 10,
		.p2_fast = 10
180
	},
181
	.find_pll = intel_g4x_find_best_PLL,
182 183 184
};

static const intel_limit_t intel_limits_g4x_hdmi = {
185 186 187 188 189 190 191 192 193 194
	.dot = { .min = 22000, .max = 400000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 16, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8},
	.p2 = { .dot_limit = 165000,
		.p2_slow = 10, .p2_fast = 5 },
195
	.find_pll = intel_g4x_find_best_PLL,
196 197 198
};

static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
199 200 201 202 203 204 205 206 207 208
	.dot = { .min = 20000, .max = 115000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 14, .p2_fast = 14
209
	},
210
	.find_pll = intel_g4x_find_best_PLL,
211 212 213
};

static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
214 215 216 217 218 219 220 221 222 223
	.dot = { .min = 80000, .max = 224000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 14, .max = 42 },
	.p1 = { .min = 2, .max = 6 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 7, .p2_fast = 7
224
	},
225
	.find_pll = intel_g4x_find_best_PLL,
226 227 228
};

static const intel_limit_t intel_limits_g4x_display_port = {
229 230 231 232 233 234 235 236 237
	.dot = { .min = 161670, .max = 227000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 2 },
	.m = { .min = 97, .max = 108 },
	.m1 = { .min = 0x10, .max = 0x12 },
	.m2 = { .min = 0x05, .max = 0x06 },
	.p = { .min = 10, .max = 20 },
	.p1 = { .min = 1, .max = 2},
	.p2 = { .dot_limit = 0,
238
		.p2_slow = 10, .p2_fast = 10 },
239
	.find_pll = intel_find_pll_g4x_dp,
240 241
};

242
static const intel_limit_t intel_limits_pineview_sdvo = {
243 244
	.dot = { .min = 20000, .max = 400000},
	.vco = { .min = 1700000, .max = 3500000 },
245
	/* Pineview's Ncounter is a ring counter */
246 247
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
248
	/* Pineview only has one combined m divider, which we treat as m2. */
249 250 251 252
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
253 254
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
255
	.find_pll = intel_find_best_PLL,
256 257
};

258
static const intel_limit_t intel_limits_pineview_lvds = {
259 260 261 262 263 264 265 266
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1700000, .max = 3500000 },
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 7, .max = 112 },
	.p1 = { .min = 1, .max = 8 },
267 268
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 14 },
269
	.find_pll = intel_find_best_PLL,
270 271
};

272 273 274 275 276
/* Ironlake / Sandybridge
 *
 * We calculate clock using (register_value + 2) for N/M1/M2, so here
 * the range value for them is (actual_value - 2).
 */
277
static const intel_limit_t intel_limits_ironlake_dac = {
278 279 280 281 282 283 284 285 286 287
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 5 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 10, .p2_fast = 5 },
288
	.find_pll = intel_g4x_find_best_PLL,
289 290
};

291
static const intel_limit_t intel_limits_ironlake_single_lvds = {
292 293 294 295 296 297 298 299 300 301
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 118 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
302 303 304 305
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_dual_lvds = {
306 307 308 309 310 311 312 313 314 315
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 56 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
316 317 318
	.find_pll = intel_g4x_find_best_PLL,
};

319
/* LVDS 100mhz refclk limits. */
320
static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
321 322 323 324 325 326 327
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 2 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
328
	.p1 = { .min = 2, .max = 8 },
329 330
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
331 332 333 334
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
335 336 337 338 339 340 341
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 42 },
342
	.p1 = { .min = 2, .max = 6 },
343 344
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
345 346 347 348
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_display_port = {
349 350 351 352 353 354 355 356 357
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000},
	.n = { .min = 1, .max = 2 },
	.m = { .min = 81, .max = 90 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 10, .max = 20 },
	.p1 = { .min = 1, .max = 2},
	.p2 = { .dot_limit = 0,
358
		.p2_slow = 10, .p2_fast = 10 },
359
	.find_pll = intel_find_pll_ironlake_dp,
J
Jesse Barnes 已提交
360 361
};

J
Jesse Barnes 已提交
362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397
u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
{
	unsigned long flags;
	u32 val = 0;

	spin_lock_irqsave(&dev_priv->dpio_lock, flags);
	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
		DRM_ERROR("DPIO idle wait timed out\n");
		goto out_unlock;
	}

	I915_WRITE(DPIO_REG, reg);
	I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
		   DPIO_BYTE);
	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
		DRM_ERROR("DPIO read wait timed out\n");
		goto out_unlock;
	}
	val = I915_READ(DPIO_DATA);

out_unlock:
	spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
	return val;
}

static void vlv_init_dpio(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Reset the DPIO config */
	I915_WRITE(DPIO_CTL, 0);
	POSTING_READ(DPIO_CTL);
	I915_WRITE(DPIO_CTL, 1);
	POSTING_READ(DPIO_CTL);
}

398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415
static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
{
	DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
	return 1;
}

static const struct dmi_system_id intel_dual_link_lvds[] = {
	{
		.callback = intel_dual_link_lvds_callback,
		.ident = "Apple MacBook Pro (Core i5/i7 Series)",
		.matches = {
			DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
			DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
		},
	},
	{ }	/* terminating entry */
};

416 417 418 419 420
static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
			      unsigned int reg)
{
	unsigned int val;

421 422 423 424
	/* use the module option value if specified */
	if (i915_lvds_channel_mode > 0)
		return i915_lvds_channel_mode == 2;

425 426 427
	if (dmi_check_system(intel_dual_link_lvds))
		return true;

428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443
	if (dev_priv->lvds_val)
		val = dev_priv->lvds_val;
	else {
		/* BIOS should set the proper LVDS register value at boot, but
		 * in reality, it doesn't set the value when the lid is closed;
		 * we need to check "the value to be set" in VBT when LVDS
		 * register is uninitialized.
		 */
		val = I915_READ(reg);
		if (!(val & ~LVDS_DETECTED))
			val = dev_priv->bios_lvds_val;
		dev_priv->lvds_val = val;
	}
	return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
}

444 445
static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
						int refclk)
446
{
447 448
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
449
	const intel_limit_t *limit;
450 451

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
452
		if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
453
			/* LVDS dual channel */
454
			if (refclk == 100000)
455 456 457 458
				limit = &intel_limits_ironlake_dual_lvds_100m;
			else
				limit = &intel_limits_ironlake_dual_lvds;
		} else {
459
			if (refclk == 100000)
460 461 462 463 464
				limit = &intel_limits_ironlake_single_lvds_100m;
			else
				limit = &intel_limits_ironlake_single_lvds;
		}
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
465 466
			HAS_eDP)
		limit = &intel_limits_ironlake_display_port;
467
	else
468
		limit = &intel_limits_ironlake_dac;
469 470 471 472

	return limit;
}

473 474 475 476 477 478 479
static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	const intel_limit_t *limit;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
480
		if (is_dual_link_lvds(dev_priv, LVDS))
481
			/* LVDS with dual channel */
482
			limit = &intel_limits_g4x_dual_channel_lvds;
483 484
		else
			/* LVDS with dual channel */
485
			limit = &intel_limits_g4x_single_channel_lvds;
486 487
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
		   intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
488
		limit = &intel_limits_g4x_hdmi;
489
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
490
		limit = &intel_limits_g4x_sdvo;
491
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
492
		limit = &intel_limits_g4x_display_port;
493
	} else /* The option is for other outputs */
494
		limit = &intel_limits_i9xx_sdvo;
495 496 497 498

	return limit;
}

499
static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
J
Jesse Barnes 已提交
500 501 502 503
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

504
	if (HAS_PCH_SPLIT(dev))
505
		limit = intel_ironlake_limit(crtc, refclk);
506
	else if (IS_G4X(dev)) {
507
		limit = intel_g4x_limit(crtc);
508
	} else if (IS_PINEVIEW(dev)) {
509
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
510
			limit = &intel_limits_pineview_lvds;
511
		else
512
			limit = &intel_limits_pineview_sdvo;
513 514 515 516 517
	} else if (!IS_GEN2(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
			limit = &intel_limits_i9xx_lvds;
		else
			limit = &intel_limits_i9xx_sdvo;
J
Jesse Barnes 已提交
518 519
	} else {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
520
			limit = &intel_limits_i8xx_lvds;
J
Jesse Barnes 已提交
521
		else
522
			limit = &intel_limits_i8xx_dvo;
J
Jesse Barnes 已提交
523 524 525 526
	}
	return limit;
}

527 528
/* m1 is reserved as 0 in Pineview, n is a ring counter */
static void pineview_clock(int refclk, intel_clock_t *clock)
J
Jesse Barnes 已提交
529
{
530 531 532 533 534 535 536 537
	clock->m = clock->m2 + 2;
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / clock->n;
	clock->dot = clock->vco / clock->p;
}

static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
{
538 539
	if (IS_PINEVIEW(dev)) {
		pineview_clock(refclk, clock);
540 541
		return;
	}
J
Jesse Barnes 已提交
542 543 544 545 546 547 548 549 550
	clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / (clock->n + 2);
	clock->dot = clock->vco / clock->p;
}

/**
 * Returns whether any output on the specified pipe is of the specified type
 */
551
bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
J
Jesse Barnes 已提交
552
{
553 554 555 556 557 558 559 560 561
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
		if (encoder->base.crtc == crtc && encoder->type == type)
			return true;

	return false;
J
Jesse Barnes 已提交
562 563
}

564
#define INTELPllInvalid(s)   do { /* DRM_DEBUG(s); */ return false; } while (0)
J
Jesse Barnes 已提交
565 566 567 568 569
/**
 * Returns whether the given set of divisors are valid for a given refclk with
 * the given connectors.
 */

570 571 572
static bool intel_PLL_is_valid(struct drm_device *dev,
			       const intel_limit_t *limit,
			       const intel_clock_t *clock)
J
Jesse Barnes 已提交
573 574
{
	if (clock->p1  < limit->p1.min  || limit->p1.max  < clock->p1)
575
		INTELPllInvalid("p1 out of range\n");
J
Jesse Barnes 已提交
576
	if (clock->p   < limit->p.min   || limit->p.max   < clock->p)
577
		INTELPllInvalid("p out of range\n");
J
Jesse Barnes 已提交
578
	if (clock->m2  < limit->m2.min  || limit->m2.max  < clock->m2)
579
		INTELPllInvalid("m2 out of range\n");
J
Jesse Barnes 已提交
580
	if (clock->m1  < limit->m1.min  || limit->m1.max  < clock->m1)
581
		INTELPllInvalid("m1 out of range\n");
582
	if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
583
		INTELPllInvalid("m1 <= m2\n");
J
Jesse Barnes 已提交
584
	if (clock->m   < limit->m.min   || limit->m.max   < clock->m)
585
		INTELPllInvalid("m out of range\n");
J
Jesse Barnes 已提交
586
	if (clock->n   < limit->n.min   || limit->n.max   < clock->n)
587
		INTELPllInvalid("n out of range\n");
J
Jesse Barnes 已提交
588
	if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
589
		INTELPllInvalid("vco out of range\n");
J
Jesse Barnes 已提交
590 591 592 593
	/* XXX: We may need to be checking "Dot clock" depending on the multiplier,
	 * connector, etc., rather than just a single range.
	 */
	if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
594
		INTELPllInvalid("dot out of range\n");
J
Jesse Barnes 已提交
595 596 597 598

	return true;
}

599 600
static bool
intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
601 602
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock)
603

J
Jesse Barnes 已提交
604 605 606 607 608 609
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	intel_clock_t clock;
	int err = target;

610
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
611
	    (I915_READ(LVDS)) != 0) {
J
Jesse Barnes 已提交
612 613 614 615 616 617
		/*
		 * For LVDS, if the panel is on, just rely on its current
		 * settings for dual-channel.  We haven't figured out how to
		 * reliably set up different single/dual channel state, if we
		 * even can.
		 */
618
		if (is_dual_link_lvds(dev_priv, LVDS))
J
Jesse Barnes 已提交
619 620 621 622 623 624 625 626 627 628
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

629
	memset(best_clock, 0, sizeof(*best_clock));
J
Jesse Barnes 已提交
630

631 632 633 634
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
635 636
			/* m1 is always 0 in Pineview */
			if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
637 638 639 640 641
				break;
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
642 643
					int this_err;

644
					intel_clock(dev, refclk, &clock);
645 646
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
J
Jesse Barnes 已提交
647
						continue;
648 649 650
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;
J
Jesse Barnes 已提交
651 652 653 654 655 656 657 658 659 660 661 662 663 664

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

665 666
static bool
intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
667 668
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock)
669 670 671 672 673 674
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	intel_clock_t clock;
	int max_n;
	bool found;
675 676
	/* approximately equals target * 0.00585 */
	int err_most = (target >> 8) + (target >> 9);
677 678 679
	found = false;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
680 681
		int lvds_reg;

682
		if (HAS_PCH_SPLIT(dev))
683 684 685 686
			lvds_reg = PCH_LVDS;
		else
			lvds_reg = LVDS;
		if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
687 688 689 690 691 692 693 694 695 696 697 698 699
		    LVDS_CLKB_POWER_UP)
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset(best_clock, 0, sizeof(*best_clock));
	max_n = limit->n.max;
700
	/* based on hardware requirement, prefer smaller n to precision */
701
	for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
702
		/* based on hardware requirement, prefere larger m1,m2 */
703 704 705 706 707 708 709 710
		for (clock.m1 = limit->m1.max;
		     clock.m1 >= limit->m1.min; clock.m1--) {
			for (clock.m2 = limit->m2.max;
			     clock.m2 >= limit->m2.min; clock.m2--) {
				for (clock.p1 = limit->p1.max;
				     clock.p1 >= limit->p1.min; clock.p1--) {
					int this_err;

711
					intel_clock(dev, refclk, &clock);
712 713
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
714
						continue;
715 716 717
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;
718 719

					this_err = abs(clock.dot - target);
720 721 722 723 724 725 726 727 728 729
					if (this_err < err_most) {
						*best_clock = clock;
						err_most = this_err;
						max_n = clock.n;
						found = true;
					}
				}
			}
		}
	}
730 731 732
	return found;
}

733
static bool
734
intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
735 736
			   int target, int refclk, intel_clock_t *match_clock,
			   intel_clock_t *best_clock)
737 738 739
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
740

741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758
	if (target < 200000) {
		clock.n = 1;
		clock.p1 = 2;
		clock.p2 = 10;
		clock.m1 = 12;
		clock.m2 = 9;
	} else {
		clock.n = 2;
		clock.p1 = 1;
		clock.p2 = 10;
		clock.m1 = 14;
		clock.m2 = 8;
	}
	intel_clock(dev, refclk, &clock);
	memcpy(best_clock, &clock, sizeof(intel_clock_t));
	return true;
}

759 760 761
/* DisplayPort has only two frequencies, 162MHz and 270MHz */
static bool
intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
762 763
		      int target, int refclk, intel_clock_t *match_clock,
		      intel_clock_t *best_clock)
764
{
765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784
	intel_clock_t clock;
	if (target < 200000) {
		clock.p1 = 2;
		clock.p2 = 10;
		clock.n = 2;
		clock.m1 = 23;
		clock.m2 = 8;
	} else {
		clock.p1 = 1;
		clock.p2 = 10;
		clock.n = 1;
		clock.m1 = 14;
		clock.m2 = 2;
	}
	clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
	clock.p = (clock.p1 * clock.p2);
	clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
	clock.vco = 0;
	memcpy(best_clock, &clock, sizeof(intel_clock_t));
	return true;
785 786
}

787 788 789 790 791 792 793 794 795
/**
 * intel_wait_for_vblank - wait for vblank on a given pipe
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * Wait for vblank to occur on a given pipe.  Needed for various bits of
 * mode setting code.
 */
void intel_wait_for_vblank(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
796
{
797
	struct drm_i915_private *dev_priv = dev->dev_private;
798
	int pipestat_reg = PIPESTAT(pipe);
799

800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815
	/* Clear existing vblank status. Note this will clear any other
	 * sticky status fields as well.
	 *
	 * This races with i915_driver_irq_handler() with the result
	 * that either function could miss a vblank event.  Here it is not
	 * fatal, as we will either wait upon the next vblank interrupt or
	 * timeout.  Generally speaking intel_wait_for_vblank() is only
	 * called during modeset at which time the GPU should be idle and
	 * should *not* be performing page flips and thus not waiting on
	 * vblanks...
	 * Currently, the result of us stealing a vblank from the irq
	 * handler is that a single frame will be skipped during swapbuffers.
	 */
	I915_WRITE(pipestat_reg,
		   I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);

816
	/* Wait for vblank interrupt bit to set */
817 818 819
	if (wait_for(I915_READ(pipestat_reg) &
		     PIPE_VBLANK_INTERRUPT_STATUS,
		     50))
820 821 822
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

823 824
/*
 * intel_wait_for_pipe_off - wait for pipe to turn off
825 826 827 828 829 830 831
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * After disabling a pipe, we can't wait for vblank in the usual way,
 * spinning on the vblank interrupt status bit, since we won't actually
 * see an interrupt when the pipe is disabled.
 *
832 833 834 835 836 837
 * On Gen4 and above:
 *   wait for the pipe register state bit to turn off
 *
 * Otherwise:
 *   wait for the display line value to settle (it usually
 *   ends up stopping at the start of the next frame).
838
 *
839
 */
840
void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
841 842
{
	struct drm_i915_private *dev_priv = dev->dev_private;
843 844

	if (INTEL_INFO(dev)->gen >= 4) {
845
		int reg = PIPECONF(pipe);
846 847

		/* Wait for the Pipe State to go off */
848 849
		if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
			     100))
850 851 852
			DRM_DEBUG_KMS("pipe_off wait timed out\n");
	} else {
		u32 last_line;
853
		int reg = PIPEDSL(pipe);
854 855 856 857
		unsigned long timeout = jiffies + msecs_to_jiffies(100);

		/* Wait for the display line to settle */
		do {
858
			last_line = I915_READ(reg) & DSL_LINEMASK;
859
			mdelay(5);
860
		} while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
861 862 863 864
			 time_after(timeout, jiffies));
		if (time_after(jiffies, timeout))
			DRM_DEBUG_KMS("pipe_off wait timed out\n");
	}
J
Jesse Barnes 已提交
865 866
}

867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889
static const char *state_string(bool enabled)
{
	return enabled ? "on" : "off";
}

/* Only for pre-ILK configs */
static void assert_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

	reg = DPLL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)

890 891
/* For ILK+ */
static void assert_pch_pll(struct drm_i915_private *dev_priv,
892
			   struct intel_crtc *intel_crtc, bool state)
893 894 895 896 897
{
	int reg;
	u32 val;
	bool cur_state;

898 899 900 901 902
	if (!intel_crtc->pch_pll) {
		WARN(1, "asserting PCH PLL enabled with no PLL\n");
		return;
	}

903 904 905 906 907 908
	if (HAS_PCH_CPT(dev_priv->dev)) {
		u32 pch_dpll;

		pch_dpll = I915_READ(PCH_DPLL_SEL);

		/* Make sure the selected PLL is enabled to the transcoder */
909 910
		WARN(!((pch_dpll >> (4 * intel_crtc->pipe)) & 8),
		     "transcoder %d PLL not enabled\n", intel_crtc->pipe);
911 912
	}

913
	reg = intel_crtc->pch_pll->pll_reg;
914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982
	val = I915_READ(reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PCH PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)

static void assert_fdi_tx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

	reg = FDI_TX_CTL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & FDI_TX_ENABLE);
	WARN(cur_state != state,
	     "FDI TX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)

static void assert_fdi_rx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & FDI_RX_ENABLE);
	WARN(cur_state != state,
	     "FDI RX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)

static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	/* ILK FDI PLL is always enabled */
	if (dev_priv->info->gen == 5)
		return;

	reg = FDI_TX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
}

static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
}

983 984 985 986 987 988
static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
				  enum pipe pipe)
{
	int pp_reg, lvds_reg;
	u32 val;
	enum pipe panel_pipe = PIPE_A;
989
	bool locked = true;
990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008

	if (HAS_PCH_SPLIT(dev_priv->dev)) {
		pp_reg = PCH_PP_CONTROL;
		lvds_reg = PCH_LVDS;
	} else {
		pp_reg = PP_CONTROL;
		lvds_reg = LVDS;
	}

	val = I915_READ(pp_reg);
	if (!(val & PANEL_POWER_ON) ||
	    ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
		locked = false;

	if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
		panel_pipe = PIPE_B;

	WARN(panel_pipe == pipe && locked,
	     "panel assertion failure, pipe %c regs locked\n",
1009
	     pipe_name(pipe));
1010 1011
}

1012 1013
void assert_pipe(struct drm_i915_private *dev_priv,
		 enum pipe pipe, bool state)
1014 1015 1016
{
	int reg;
	u32 val;
1017
	bool cur_state;
1018

1019 1020 1021 1022
	/* if we need the pipe A quirk it must be always on */
	if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
		state = true;

1023 1024
	reg = PIPECONF(pipe);
	val = I915_READ(reg);
1025 1026 1027
	cur_state = !!(val & PIPECONF_ENABLE);
	WARN(cur_state != state,
	     "pipe %c assertion failure (expected %s, current %s)\n",
1028
	     pipe_name(pipe), state_string(state), state_string(cur_state));
1029 1030
}

1031 1032
static void assert_plane(struct drm_i915_private *dev_priv,
			 enum plane plane, bool state)
1033 1034 1035
{
	int reg;
	u32 val;
1036
	bool cur_state;
1037 1038 1039

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1040 1041 1042 1043
	cur_state = !!(val & DISPLAY_PLANE_ENABLE);
	WARN(cur_state != state,
	     "plane %c assertion failure (expected %s, current %s)\n",
	     plane_name(plane), state_string(state), state_string(cur_state));
1044 1045
}

1046 1047 1048
#define assert_plane_enabled(d, p) assert_plane(d, p, true)
#define assert_plane_disabled(d, p) assert_plane(d, p, false)

1049 1050 1051 1052 1053 1054 1055
static void assert_planes_disabled(struct drm_i915_private *dev_priv,
				   enum pipe pipe)
{
	int reg, i;
	u32 val;
	int cur_pipe;

1056
	/* Planes are fixed to pipes on ILK+ */
1057 1058 1059 1060 1061 1062
	if (HAS_PCH_SPLIT(dev_priv->dev)) {
		reg = DSPCNTR(pipe);
		val = I915_READ(reg);
		WARN((val & DISPLAY_PLANE_ENABLE),
		     "plane %c assertion failure, should be disabled but not\n",
		     plane_name(pipe));
1063
		return;
1064
	}
1065

1066 1067 1068 1069 1070 1071 1072
	/* Need to check both planes against the pipe */
	for (i = 0; i < 2; i++) {
		reg = DSPCNTR(i);
		val = I915_READ(reg);
		cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
			DISPPLANE_SEL_PIPE_SHIFT;
		WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1073 1074
		     "plane %c assertion failure, should be off on pipe %c but is still active\n",
		     plane_name(i), pipe_name(pipe));
1075 1076 1077
	}
}

1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
{
	u32 val;
	bool enabled;

	val = I915_READ(PCH_DREF_CONTROL);
	enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
			    DREF_SUPERSPREAD_SOURCE_MASK));
	WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
}

static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
				       enum pipe pipe)
{
	int reg;
	u32 val;
	bool enabled;

	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
	enabled = !!(val & TRANS_ENABLE);
1099 1100 1101
	WARN(enabled,
	     "transcoder assertion failed, should be off on pipe %c but is still active\n",
	     pipe_name(pipe));
1102 1103
}

1104 1105
static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
			    enum pipe pipe, u32 port_sel, u32 val)
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121
{
	if ((val & DP_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		u32	trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
		u32	trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
		if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
			return false;
	} else {
		if ((val & DP_PIPE_MASK) != (pipe << 30))
			return false;
	}
	return true;
}

1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & PORT_ENABLE) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
			return false;
	}
	return true;
}

static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & LVDS_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
			return false;
	}
	return true;
}

static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & ADPA_DAC_ENABLE) == 0)
		return false;
	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
			return false;
	}
	return true;
}

1169
static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1170
				   enum pipe pipe, int reg, u32 port_sel)
1171
{
1172
	u32 val = I915_READ(reg);
1173
	WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
1174
	     "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
1175
	     reg, pipe_name(pipe));
1176 1177 1178 1179 1180
}

static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
				     enum pipe pipe, int reg)
{
1181
	u32 val = I915_READ(reg);
1182
	WARN(hdmi_pipe_enabled(dev_priv, val, pipe),
1183
	     "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
1184
	     reg, pipe_name(pipe));
1185 1186 1187 1188 1189 1190 1191 1192
}

static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

1193 1194 1195
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
1196 1197 1198

	reg = PCH_ADPA;
	val = I915_READ(reg);
1199
	WARN(adpa_pipe_enabled(dev_priv, val, pipe),
1200
	     "PCH VGA enabled on transcoder %c, should be disabled\n",
1201
	     pipe_name(pipe));
1202 1203 1204

	reg = PCH_LVDS;
	val = I915_READ(reg);
1205
	WARN(lvds_pipe_enabled(dev_priv, val, pipe),
1206
	     "PCH LVDS enabled on transcoder %c, should be disabled\n",
1207
	     pipe_name(pipe));
1208 1209 1210 1211 1212 1213

	assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
	assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
	assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
}

1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280
/**
 * intel_enable_pll - enable a PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * Enable @pipe's PLL so we can start pumping pixels from a plane.  Check to
 * make sure the PLL reg is writable first though, since the panel write
 * protect mechanism may be enabled.
 *
 * Note!  This is for pre-ILK only.
 */
static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	int reg;
	u32 val;

	/* No really, not for ILK+ */
	BUG_ON(dev_priv->info->gen >= 5);

	/* PLL is protected by panel, make sure we can write it */
	if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
		assert_panel_unlocked(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val |= DPLL_VCO_ENABLE;

	/* We do this three times for luck */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
}

/**
 * intel_disable_pll - disable a PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to disable
 *
 * Disable the PLL for @pipe, making sure the pipe is off first.
 *
 * Note!  This is for pre-ILK only.
 */
static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	int reg;
	u32 val;

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

	/* Make sure the pipe isn't still relying on us */
	assert_pipe_disabled(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val &= ~DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
}

1281 1282 1283 1284 1285 1286 1287 1288
/**
 * intel_enable_pch_pll - enable PCH PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * The PCH PLL needs to be enabled before the PCH transcoder, since it
 * drives the transcoder clock.
 */
1289
static void intel_enable_pch_pll(struct intel_crtc *intel_crtc)
1290
{
1291 1292
	struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
	struct intel_pch_pll *pll = intel_crtc->pch_pll;
1293 1294 1295 1296 1297
	int reg;
	u32 val;

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);
1298 1299 1300 1301 1302 1303
	BUG_ON(pll == NULL);
	BUG_ON(pll->refcount == 0);

	DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
		      pll->pll_reg, pll->active, pll->on,
		      intel_crtc->base.base.id);
1304 1305 1306 1307

	/* PCH refclock must be enabled first */
	assert_pch_refclk_enabled(dev_priv);

1308 1309 1310 1311 1312 1313 1314 1315
	if (pll->active++ && pll->on) {
		assert_pch_pll_enabled(dev_priv, intel_crtc);
		return;
	}

	DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);

	reg = pll->pll_reg;
1316 1317 1318 1319 1320
	val = I915_READ(reg);
	val |= DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(200);
1321 1322

	pll->on = true;
1323 1324
}

1325
static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
1326
{
1327 1328
	struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
	struct intel_pch_pll *pll = intel_crtc->pch_pll;
1329
	int reg;
1330
	u32 val;
1331

1332 1333
	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);
1334 1335
	if (pll == NULL)
	       return;
1336

1337
	BUG_ON(pll->refcount == 0);
1338

1339 1340 1341
	DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
		      pll->pll_reg, pll->active, pll->on,
		      intel_crtc->base.base.id);
1342

1343 1344 1345
	BUG_ON(pll->active == 0);
	if (--pll->active) {
		assert_pch_pll_enabled(dev_priv, intel_crtc);
1346
		return;
1347 1348 1349 1350 1351 1352
	}

	DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);

	/* Make sure transcoder isn't still depending on us */
	assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
1353

1354
	reg = pll->pll_reg;
1355 1356 1357 1358 1359
	val = I915_READ(reg);
	val &= ~DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(200);
1360 1361

	pll->on = false;
1362 1363
}

1364 1365 1366 1367
static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
				    enum pipe pipe)
{
	int reg;
1368
	u32 val, pipeconf_val;
1369
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1370 1371 1372 1373 1374

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* Make sure PCH DPLL is enabled */
1375
	assert_pch_pll_enabled(dev_priv, to_intel_crtc(crtc));
1376 1377 1378 1379 1380 1381 1382

	/* FDI must be feeding us bits for PCH ports */
	assert_fdi_tx_enabled(dev_priv, pipe);
	assert_fdi_rx_enabled(dev_priv, pipe);

	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
1383
	pipeconf_val = I915_READ(PIPECONF(pipe));
1384 1385 1386 1387 1388 1389 1390

	if (HAS_PCH_IBX(dev_priv->dev)) {
		/*
		 * make the BPC in transcoder be consistent with
		 * that in pipeconf reg.
		 */
		val &= ~PIPE_BPC_MASK;
1391
		val |= pipeconf_val & PIPE_BPC_MASK;
1392
	}
1393 1394 1395

	val &= ~TRANS_INTERLACE_MASK;
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
1396 1397 1398 1399 1400
		if (HAS_PCH_IBX(dev_priv->dev) &&
		    intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
			val |= TRANS_LEGACY_INTERLACED_ILK;
		else
			val |= TRANS_INTERLACED;
1401 1402 1403
	else
		val |= TRANS_PROGRESSIVE;

1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418
	I915_WRITE(reg, val | TRANS_ENABLE);
	if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
		DRM_ERROR("failed to enable transcoder %d\n", pipe);
}

static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
{
	int reg;
	u32 val;

	/* FDI relies on the transcoder */
	assert_fdi_tx_disabled(dev_priv, pipe);
	assert_fdi_rx_disabled(dev_priv, pipe);

1419 1420 1421
	/* Ports must be off as well */
	assert_pch_ports_disabled(dev_priv, pipe);

1422 1423 1424 1425 1426 1427
	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
	val &= ~TRANS_ENABLE;
	I915_WRITE(reg, val);
	/* wait for PCH transcoder off, transcoder state */
	if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1428
		DRM_ERROR("failed to disable transcoder %d\n", pipe);
1429 1430
}

1431
/**
1432
 * intel_enable_pipe - enable a pipe, asserting requirements
1433 1434
 * @dev_priv: i915 private structure
 * @pipe: pipe to enable
1435
 * @pch_port: on ILK+, is this pipe driving a PCH port or not
1436 1437 1438 1439 1440 1441 1442 1443 1444
 *
 * Enable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe is actually running (i.e. first vblank) before
 * returning.
 */
1445 1446
static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
			      bool pch_port)
1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457
{
	int reg;
	u32 val;

	/*
	 * A pipe without a PLL won't actually be able to drive bits from
	 * a plane.  On ILK+ the pipe PLLs are integrated, so we don't
	 * need the check.
	 */
	if (!HAS_PCH_SPLIT(dev_priv->dev))
		assert_pll_enabled(dev_priv, pipe);
1458 1459 1460 1461 1462 1463 1464 1465
	else {
		if (pch_port) {
			/* if driving the PCH, we need FDI enabled */
			assert_fdi_rx_pll_enabled(dev_priv, pipe);
			assert_fdi_tx_pll_enabled(dev_priv, pipe);
		}
		/* FIXME: assert CPU port conditions for SNB+ */
	}
1466 1467 1468

	reg = PIPECONF(pipe);
	val = I915_READ(reg);
1469 1470 1471 1472
	if (val & PIPECONF_ENABLE)
		return;

	I915_WRITE(reg, val | PIPECONF_ENABLE);
1473 1474 1475 1476
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
1477
 * intel_disable_pipe - disable a pipe, asserting requirements
1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505
 * @dev_priv: i915 private structure
 * @pipe: pipe to disable
 *
 * Disable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe has shut down before returning.
 */
static void intel_disable_pipe(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
	int reg;
	u32 val;

	/*
	 * Make sure planes won't keep trying to pump pixels to us,
	 * or we might hang the display.
	 */
	assert_planes_disabled(dev_priv, pipe);

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

	reg = PIPECONF(pipe);
	val = I915_READ(reg);
1506 1507 1508 1509
	if ((val & PIPECONF_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~PIPECONF_ENABLE);
1510 1511 1512
	intel_wait_for_pipe_off(dev_priv->dev, pipe);
}

1513 1514 1515 1516
/*
 * Plane regs are double buffered, going from enabled->disabled needs a
 * trigger in order to latch.  The display address reg provides this.
 */
1517
void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1518 1519 1520 1521 1522 1523
				      enum plane plane)
{
	I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
	I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
}

1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542
/**
 * intel_enable_plane - enable a display plane on a given pipe
 * @dev_priv: i915 private structure
 * @plane: plane to enable
 * @pipe: pipe being fed
 *
 * Enable @plane on @pipe, making sure that @pipe is running first.
 */
static void intel_enable_plane(struct drm_i915_private *dev_priv,
			       enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	/* If the pipe isn't enabled, we can't pump pixels and may hang */
	assert_pipe_enabled(dev_priv, pipe);

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1543 1544 1545 1546
	if (val & DISPLAY_PLANE_ENABLE)
		return;

	I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1547
	intel_flush_display_plane(dev_priv, plane);
1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
 * intel_disable_plane - disable a display plane
 * @dev_priv: i915 private structure
 * @plane: plane to disable
 * @pipe: pipe consuming the data
 *
 * Disable @plane; should be an independent operation.
 */
static void intel_disable_plane(struct drm_i915_private *dev_priv,
				enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1567 1568 1569 1570
	if ((val & DISPLAY_PLANE_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1571 1572 1573 1574
	intel_flush_display_plane(dev_priv, plane);
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

1575
static void disable_pch_dp(struct drm_i915_private *dev_priv,
1576
			   enum pipe pipe, int reg, u32 port_sel)
1577 1578
{
	u32 val = I915_READ(reg);
1579
	if (dp_pipe_enabled(dev_priv, pipe, port_sel, val)) {
1580
		DRM_DEBUG_KMS("Disabling pch dp %x on pipe %d\n", reg, pipe);
1581
		I915_WRITE(reg, val & ~DP_PORT_EN);
1582
	}
1583 1584 1585 1586 1587 1588
}

static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
			     enum pipe pipe, int reg)
{
	u32 val = I915_READ(reg);
1589
	if (hdmi_pipe_enabled(dev_priv, val, pipe)) {
1590 1591
		DRM_DEBUG_KMS("Disabling pch HDMI %x on pipe %d\n",
			      reg, pipe);
1592
		I915_WRITE(reg, val & ~PORT_ENABLE);
1593
	}
1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604
}

/* Disable any ports connected to this transcoder */
static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
				    enum pipe pipe)
{
	u32 reg, val;

	val = I915_READ(PCH_PP_CONTROL);
	I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);

1605 1606 1607
	disable_pch_dp(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
	disable_pch_dp(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
	disable_pch_dp(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
1608 1609 1610

	reg = PCH_ADPA;
	val = I915_READ(reg);
1611
	if (adpa_pipe_enabled(dev_priv, val, pipe))
1612 1613 1614 1615
		I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);

	reg = PCH_LVDS;
	val = I915_READ(reg);
1616 1617
	if (lvds_pipe_enabled(dev_priv, val, pipe)) {
		DRM_DEBUG_KMS("disable lvds on pipe %d val 0x%08x\n", pipe, val);
1618 1619 1620 1621 1622 1623 1624 1625 1626 1627
		I915_WRITE(reg, val & ~LVDS_PORT_EN);
		POSTING_READ(reg);
		udelay(100);
	}

	disable_pch_hdmi(dev_priv, pipe, HDMIB);
	disable_pch_hdmi(dev_priv, pipe, HDMIC);
	disable_pch_hdmi(dev_priv, pipe, HDMID);
}

1628
int
1629
intel_pin_and_fence_fb_obj(struct drm_device *dev,
1630
			   struct drm_i915_gem_object *obj,
1631
			   struct intel_ring_buffer *pipelined)
1632
{
1633
	struct drm_i915_private *dev_priv = dev->dev_private;
1634 1635 1636
	u32 alignment;
	int ret;

1637
	switch (obj->tiling_mode) {
1638
	case I915_TILING_NONE:
1639 1640
		if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
			alignment = 128 * 1024;
1641
		else if (INTEL_INFO(dev)->gen >= 4)
1642 1643 1644
			alignment = 4 * 1024;
		else
			alignment = 64 * 1024;
1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657
		break;
	case I915_TILING_X:
		/* pin() will align the object as required by fence */
		alignment = 0;
		break;
	case I915_TILING_Y:
		/* FIXME: Is this true? */
		DRM_ERROR("Y tiled not allowed for scan out buffers\n");
		return -EINVAL;
	default:
		BUG();
	}

1658
	dev_priv->mm.interruptible = false;
1659
	ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
1660
	if (ret)
1661
		goto err_interruptible;
1662 1663 1664 1665 1666 1667

	/* Install a fence for tiled scan-out. Pre-i965 always needs a
	 * fence, whereas 965+ only requires a fence if using
	 * framebuffer compression.  For simplicity, we always install
	 * a fence as the cost is not that onerous.
	 */
1668
	ret = i915_gem_object_get_fence(obj);
1669 1670
	if (ret)
		goto err_unpin;
1671

1672
	i915_gem_object_pin_fence(obj);
1673

1674
	dev_priv->mm.interruptible = true;
1675
	return 0;
1676 1677 1678

err_unpin:
	i915_gem_object_unpin(obj);
1679 1680
err_interruptible:
	dev_priv->mm.interruptible = true;
1681
	return ret;
1682 1683
}

1684 1685 1686 1687 1688 1689
void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_fence(obj);
	i915_gem_object_unpin(obj);
}

1690 1691
static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			     int x, int y)
J
Jesse Barnes 已提交
1692 1693 1694 1695 1696
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
1697
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
1698 1699 1700
	int plane = intel_crtc->plane;
	unsigned long Start, Offset;
	u32 dspcntr;
1701
	u32 reg;
J
Jesse Barnes 已提交
1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714

	switch (plane) {
	case 0:
	case 1:
		break;
	default:
		DRM_ERROR("Can't update plane %d in SAREA\n", plane);
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

1715 1716
	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
J
Jesse Barnes 已提交
1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
	switch (fb->bits_per_pixel) {
	case 8:
		dspcntr |= DISPPLANE_8BPP;
		break;
	case 16:
		if (fb->depth == 15)
			dspcntr |= DISPPLANE_15_16BPP;
		else
			dspcntr |= DISPPLANE_16BPP;
		break;
	case 24:
	case 32:
		dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
		break;
	default:
1734
		DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
J
Jesse Barnes 已提交
1735 1736
		return -EINVAL;
	}
1737
	if (INTEL_INFO(dev)->gen >= 4) {
1738
		if (obj->tiling_mode != I915_TILING_NONE)
J
Jesse Barnes 已提交
1739 1740 1741 1742 1743
			dspcntr |= DISPPLANE_TILED;
		else
			dspcntr &= ~DISPPLANE_TILED;
	}

1744
	I915_WRITE(reg, dspcntr);
J
Jesse Barnes 已提交
1745

1746
	Start = obj->gtt_offset;
1747
	Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
J
Jesse Barnes 已提交
1748

1749
	DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1750 1751
		      Start, Offset, x, y, fb->pitches[0]);
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
1752
	if (INTEL_INFO(dev)->gen >= 4) {
1753
		I915_MODIFY_DISPBASE(DSPSURF(plane), Start);
1754 1755 1756 1757 1758
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
		I915_WRITE(DSPADDR(plane), Offset);
	} else
		I915_WRITE(DSPADDR(plane), Start + Offset);
	POSTING_READ(reg);
J
Jesse Barnes 已提交
1759

1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778
	return 0;
}

static int ironlake_update_plane(struct drm_crtc *crtc,
				 struct drm_framebuffer *fb, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
	struct drm_i915_gem_object *obj;
	int plane = intel_crtc->plane;
	unsigned long Start, Offset;
	u32 dspcntr;
	u32 reg;

	switch (plane) {
	case 0:
	case 1:
J
Jesse Barnes 已提交
1779
	case 2:
1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827
		break;
	default:
		DRM_ERROR("Can't update plane %d in SAREA\n", plane);
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
	switch (fb->bits_per_pixel) {
	case 8:
		dspcntr |= DISPPLANE_8BPP;
		break;
	case 16:
		if (fb->depth != 16)
			return -EINVAL;

		dspcntr |= DISPPLANE_16BPP;
		break;
	case 24:
	case 32:
		if (fb->depth == 24)
			dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
		else if (fb->depth == 30)
			dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
		else
			return -EINVAL;
		break;
	default:
		DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
		return -EINVAL;
	}

	if (obj->tiling_mode != I915_TILING_NONE)
		dspcntr |= DISPPLANE_TILED;
	else
		dspcntr &= ~DISPPLANE_TILED;

	/* must disable */
	dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;

	I915_WRITE(reg, dspcntr);

	Start = obj->gtt_offset;
1828
	Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
1829 1830

	DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1831 1832
		      Start, Offset, x, y, fb->pitches[0]);
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
1833
	I915_MODIFY_DISPBASE(DSPSURF(plane), Start);
1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848
	I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
	I915_WRITE(DSPADDR(plane), Offset);
	POSTING_READ(reg);

	return 0;
}

/* Assume fb object is pinned & idle & fenced and just update base pointers */
static int
intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			   int x, int y, enum mode_set_atomic state)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1849 1850
	if (dev_priv->display.disable_fbc)
		dev_priv->display.disable_fbc(dev);
1851
	intel_increase_pllclock(crtc);
J
Jesse Barnes 已提交
1852

1853
	return dev_priv->display.update_plane(crtc, fb, x, y);
J
Jesse Barnes 已提交
1854 1855
}

1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882
static int
intel_finish_fb(struct drm_framebuffer *old_fb)
{
	struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	bool was_interruptible = dev_priv->mm.interruptible;
	int ret;

	wait_event(dev_priv->pending_flip_queue,
		   atomic_read(&dev_priv->mm.wedged) ||
		   atomic_read(&obj->pending_flip) == 0);

	/* Big Hammer, we also need to ensure that any pending
	 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
	 * current scanout is retired before unpinning the old
	 * framebuffer.
	 *
	 * This should only fail upon a hung GPU, in which case we
	 * can safely continue.
	 */
	dev_priv->mm.interruptible = false;
	ret = i915_gem_object_finish_gpu(obj);
	dev_priv->mm.interruptible = was_interruptible;

	return ret;
}

1883
static int
1884 1885
intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
		    struct drm_framebuffer *old_fb)
J
Jesse Barnes 已提交
1886 1887
{
	struct drm_device *dev = crtc->dev;
1888
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
1889 1890
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1891
	int ret;
J
Jesse Barnes 已提交
1892 1893 1894

	/* no fb bound */
	if (!crtc->fb) {
1895
		DRM_ERROR("No FB bound\n");
1896 1897 1898
		return 0;
	}

1899
	switch (intel_crtc->plane) {
1900 1901 1902
	case 0:
	case 1:
		break;
J
Jesse Barnes 已提交
1903 1904 1905 1906
	case 2:
		if (IS_IVYBRIDGE(dev))
			break;
		/* fall through otherwise */
1907
	default:
1908
		DRM_ERROR("no plane for crtc\n");
1909
		return -EINVAL;
J
Jesse Barnes 已提交
1910 1911
	}

1912
	mutex_lock(&dev->struct_mutex);
1913 1914
	ret = intel_pin_and_fence_fb_obj(dev,
					 to_intel_framebuffer(crtc->fb)->obj,
1915
					 NULL);
1916 1917
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
1918
		DRM_ERROR("pin & fence failed\n");
1919 1920
		return ret;
	}
J
Jesse Barnes 已提交
1921

1922 1923
	if (old_fb)
		intel_finish_fb(old_fb);
1924

1925
	ret = dev_priv->display.update_plane(crtc, crtc->fb, x, y);
1926
	if (ret) {
1927
		intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
1928
		mutex_unlock(&dev->struct_mutex);
1929
		DRM_ERROR("failed to update base address\n");
1930
		return ret;
J
Jesse Barnes 已提交
1931
	}
1932

1933 1934
	if (old_fb) {
		intel_wait_for_vblank(dev, intel_crtc->pipe);
1935
		intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
1936
	}
1937

1938
	intel_update_fbc(dev);
1939
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
1940 1941

	if (!dev->primary->master)
1942
		return 0;
J
Jesse Barnes 已提交
1943 1944 1945

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
1946
		return 0;
J
Jesse Barnes 已提交
1947

1948
	if (intel_crtc->pipe) {
J
Jesse Barnes 已提交
1949 1950
		master_priv->sarea_priv->pipeB_x = x;
		master_priv->sarea_priv->pipeB_y = y;
1951 1952 1953
	} else {
		master_priv->sarea_priv->pipeA_x = x;
		master_priv->sarea_priv->pipeA_y = y;
J
Jesse Barnes 已提交
1954
	}
1955 1956

	return 0;
J
Jesse Barnes 已提交
1957 1958
}

1959
static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
1960 1961 1962 1963 1964
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1965
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

	if (clock < 200000) {
		u32 temp;
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
		/* workaround for 160Mhz:
		   1) program 0x4600c bits 15:0 = 0x8124
		   2) program 0x46010 bit 0 = 1
		   3) program 0x46034 bit 24 = 1
		   4) program 0x64000 bit 14 = 1
		   */
		temp = I915_READ(0x4600c);
		temp &= 0xffff0000;
		I915_WRITE(0x4600c, temp | 0x8124);

		temp = I915_READ(0x46010);
		I915_WRITE(0x46010, temp | 1);

		temp = I915_READ(0x46034);
		I915_WRITE(0x46034, temp | (1 << 24));
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
	}
	I915_WRITE(DP_A, dpa_ctl);

1992
	POSTING_READ(DP_A);
1993 1994 1995
	udelay(500);
}

1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006
static void intel_fdi_normal_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* enable normal train */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2007
	if (IS_IVYBRIDGE(dev)) {
2008 2009
		temp &= ~FDI_LINK_TRAIN_NONE_IVB;
		temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
2010 2011 2012
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2013
	}
2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_NORMAL_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE;
	}
	I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);

	/* wait one idle pattern time */
	POSTING_READ(reg);
	udelay(1000);
2030 2031 2032 2033 2034

	/* IVB wants error correction enabled */
	if (IS_IVYBRIDGE(dev))
		I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
			   FDI_FE_ERRC_ENABLE);
2035 2036
}

2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048
static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 flags = I915_READ(SOUTH_CHICKEN1);

	flags |= FDI_PHASE_SYNC_OVR(pipe);
	I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
	flags |= FDI_PHASE_SYNC_EN(pipe);
	I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
	POSTING_READ(SOUTH_CHICKEN1);
}

2049 2050 2051 2052 2053 2054 2055
/* The FDI link training functions for ILK/Ibexpeak. */
static void ironlake_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2056
	int plane = intel_crtc->plane;
2057
	u32 reg, temp, tries;
2058

2059 2060 2061 2062
	/* FDI needs bits from pipe & plane first */
	assert_pipe_enabled(dev_priv, pipe);
	assert_plane_enabled(dev_priv, plane);

2063 2064
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2065 2066
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2067 2068
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2069 2070
	I915_WRITE(reg, temp);
	I915_READ(reg);
2071 2072
	udelay(150);

2073
	/* enable CPU FDI TX and PCH FDI RX */
2074 2075
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2076 2077
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2078 2079
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2080
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2081

2082 2083
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2084 2085
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2086 2087 2088
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2089 2090
	udelay(150);

2091
	/* Ironlake workaround, enable clock pointer after FDI enable*/
2092 2093 2094 2095 2096
	if (HAS_PCH_IBX(dev)) {
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
			   FDI_RX_PHASE_SYNC_POINTER_EN);
	}
2097

2098
	reg = FDI_RX_IIR(pipe);
2099
	for (tries = 0; tries < 5; tries++) {
2100
		temp = I915_READ(reg);
2101 2102 2103 2104
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if ((temp & FDI_RX_BIT_LOCK)) {
			DRM_DEBUG_KMS("FDI train 1 done.\n");
2105
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2106 2107 2108
			break;
		}
	}
2109
	if (tries == 5)
2110
		DRM_ERROR("FDI train 1 fail!\n");
2111 2112

	/* Train 2 */
2113 2114
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2115 2116
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2117
	I915_WRITE(reg, temp);
2118

2119 2120
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2121 2122
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2123
	I915_WRITE(reg, temp);
2124

2125 2126
	POSTING_READ(reg);
	udelay(150);
2127

2128
	reg = FDI_RX_IIR(pipe);
2129
	for (tries = 0; tries < 5; tries++) {
2130
		temp = I915_READ(reg);
2131 2132 2133
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
2134
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2135 2136 2137 2138
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
2139
	if (tries == 5)
2140
		DRM_ERROR("FDI train 2 fail!\n");
2141 2142

	DRM_DEBUG_KMS("FDI train done\n");
2143

2144 2145
}

2146
static const int snb_b_fdi_train_param[] = {
2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159
	FDI_LINK_TRAIN_400MV_0DB_SNB_B,
	FDI_LINK_TRAIN_400MV_6DB_SNB_B,
	FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
	FDI_LINK_TRAIN_800MV_0DB_SNB_B,
};

/* The FDI link training functions for SNB/Cougarpoint. */
static void gen6_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2160
	u32 reg, temp, i, retry;
2161

2162 2163
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2164 2165
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2166 2167
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2168 2169 2170
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2171 2172
	udelay(150);

2173
	/* enable CPU FDI TX and PCH FDI RX */
2174 2175
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2176 2177
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2178 2179 2180 2181 2182
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	/* SNB-B */
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2183
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2184

2185 2186
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2187 2188 2189 2190 2191 2192 2193
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
2194 2195 2196
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2197 2198
	udelay(150);

2199 2200 2201
	if (HAS_PCH_CPT(dev))
		cpt_phase_pointer_enable(dev, pipe);

2202
	for (i = 0; i < 4; i++) {
2203 2204
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2205 2206
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2207 2208 2209
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2210 2211
		udelay(500);

2212 2213 2214 2215 2216 2217 2218 2219 2220 2221
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_BIT_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
				DRM_DEBUG_KMS("FDI train 1 done.\n");
				break;
			}
			udelay(50);
2222
		}
2223 2224
		if (retry < 5)
			break;
2225 2226
	}
	if (i == 4)
2227
		DRM_ERROR("FDI train 1 fail!\n");
2228 2229

	/* Train 2 */
2230 2231
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2232 2233 2234 2235 2236 2237 2238
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
	if (IS_GEN6(dev)) {
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		/* SNB-B */
		temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	}
2239
	I915_WRITE(reg, temp);
2240

2241 2242
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2243 2244 2245 2246 2247 2248 2249
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_2;
	}
2250 2251 2252
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2253 2254
	udelay(150);

2255
	for (i = 0; i < 4; i++) {
2256 2257
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2258 2259
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2260 2261 2262
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2263 2264
		udelay(500);

2265 2266 2267 2268 2269 2270 2271 2272 2273 2274
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_SYMBOL_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
				DRM_DEBUG_KMS("FDI train 2 done.\n");
				break;
			}
			udelay(50);
2275
		}
2276 2277
		if (retry < 5)
			break;
2278 2279
	}
	if (i == 4)
2280
		DRM_ERROR("FDI train 2 fail!\n");
2281 2282 2283 2284

	DRM_DEBUG_KMS("FDI train done.\n");
}

2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313
/* Manual link training for Ivy Bridge A0 parts */
static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp, i;

	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

	/* enable CPU FDI TX and PCH FDI RX */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
	temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
	temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2314
	temp |= FDI_COMPOSITE_SYNC;
2315 2316 2317 2318 2319 2320 2321
	I915_WRITE(reg, temp | FDI_TX_ENABLE);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_AUTO;
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2322
	temp |= FDI_COMPOSITE_SYNC;
2323 2324 2325 2326 2327
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(150);

2328 2329 2330
	if (HAS_PCH_CPT(dev))
		cpt_phase_pointer_enable(dev, pipe);

2331
	for (i = 0; i < 4; i++) {
2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_BIT_LOCK ||
		    (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
			DRM_DEBUG_KMS("FDI train 1 done.\n");
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 1 fail!\n");

	/* Train 2 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE_IVB;
	temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

2373
	for (i = 0; i < 4; i++) {
2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 2 fail!\n");

	DRM_DEBUG_KMS("FDI train done.\n");
}

static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
2400 2401 2402 2403 2404
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2405
	u32 reg, temp;
J
Jesse Barnes 已提交
2406

2407
	/* Write the TU size bits so error detection works */
2408 2409
	I915_WRITE(FDI_RX_TUSIZE1(pipe),
		   I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
2410

2411
	/* enable PCH FDI RX PLL, wait warmup plus DMI latency */
2412 2413 2414
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~((0x7 << 19) | (0x7 << 16));
2415
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2416 2417 2418 2419
	temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
	I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);

	POSTING_READ(reg);
2420 2421 2422
	udelay(200);

	/* Switch from Rawclk to PCDclk */
2423 2424 2425 2426
	temp = I915_READ(reg);
	I915_WRITE(reg, temp | FDI_PCDCLK);

	POSTING_READ(reg);
2427 2428 2429
	udelay(200);

	/* Enable CPU FDI TX PLL, always on for Ironlake */
2430 2431
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2432
	if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2433 2434 2435
		I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);

		POSTING_READ(reg);
2436
		udelay(100);
2437
	}
2438 2439
}

2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450
static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 flags = I915_READ(SOUTH_CHICKEN1);

	flags &= ~(FDI_PHASE_SYNC_EN(pipe));
	I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
	flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
	I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
	POSTING_READ(SOUTH_CHICKEN1);
}
2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474
static void ironlake_fdi_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* disable CPU FDI tx and PCH FDI rx */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
	POSTING_READ(reg);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(0x7 << 16);
	temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
	I915_WRITE(reg, temp & ~FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	/* Ironlake workaround, disable clock pointer after downing FDI */
2475 2476
	if (HAS_PCH_IBX(dev)) {
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2477 2478
		I915_WRITE(FDI_RX_CHICKEN(pipe),
			   I915_READ(FDI_RX_CHICKEN(pipe) &
2479
				     ~FDI_RX_PHASE_SYNC_POINTER_EN));
2480 2481
	} else if (HAS_PCH_CPT(dev)) {
		cpt_phase_pointer_disable(dev, pipe);
2482
	}
2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508

	/* still set train pattern 1 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
	/* BPC in FDI rx is consistent with that in PIPECONF */
	temp &= ~(0x07 << 16);
	temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(100);
}

2509 2510
static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
{
2511
	struct drm_device *dev = crtc->dev;
2512 2513 2514 2515

	if (crtc->fb == NULL)
		return;

2516 2517 2518
	mutex_lock(&dev->struct_mutex);
	intel_finish_fb(crtc->fb);
	mutex_unlock(&dev->struct_mutex);
2519 2520
}

2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545
static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;

	/*
	 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
	 * must be driven by its own crtc; no sharing is possible.
	 */
	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		if (encoder->base.crtc != crtc)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_EDP:
			if (!intel_encoder_is_pch_edp(&encoder->base))
				return false;
			continue;
		}
	}

	return true;
}

2546 2547 2548 2549 2550 2551 2552 2553 2554
/*
 * Enable PCH resources required for PCH ports:
 *   - PCH PLLs
 *   - FDI training & RX/TX
 *   - update transcoder timings
 *   - DP transcoding bits
 *   - transcoder
 */
static void ironlake_pch_enable(struct drm_crtc *crtc)
2555 2556 2557 2558 2559
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2560
	u32 reg, temp;
2561

2562
	/* For PCH output, training FDI link */
2563
	dev_priv->display.fdi_link_train(crtc);
2564

2565
	intel_enable_pch_pll(intel_crtc);
2566

2567
	if (HAS_PCH_CPT(dev)) {
2568
		u32 sel;
2569

2570
		temp = I915_READ(PCH_DPLL_SEL);
2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584
		switch (pipe) {
		default:
		case 0:
			temp |= TRANSA_DPLL_ENABLE;
			sel = TRANSA_DPLLB_SEL;
			break;
		case 1:
			temp |= TRANSB_DPLL_ENABLE;
			sel = TRANSB_DPLLB_SEL;
			break;
		case 2:
			temp |= TRANSC_DPLL_ENABLE;
			sel = TRANSC_DPLLB_SEL;
			break;
2585
		}
2586 2587 2588 2589
		if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
			temp |= sel;
		else
			temp &= ~sel;
2590 2591
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
2592

2593 2594
	/* set transcoder timing, panel must allow it */
	assert_panel_unlocked(dev_priv, pipe);
2595 2596 2597
	I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
	I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
	I915_WRITE(TRANS_HSYNC(pipe),  I915_READ(HSYNC(pipe)));
2598

2599 2600 2601
	I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
	I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
	I915_WRITE(TRANS_VSYNC(pipe),  I915_READ(VSYNC(pipe)));
2602
	I915_WRITE(TRANS_VSYNCSHIFT(pipe),  I915_READ(VSYNCSHIFT(pipe)));
2603

2604 2605
	intel_fdi_normal_train(crtc);

2606 2607
	/* For PCH DP, enable TRANS_DP_CTL */
	if (HAS_PCH_CPT(dev) &&
2608 2609
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
	     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2610
		u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
2611 2612 2613
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_PORT_SEL_MASK |
2614 2615
			  TRANS_DP_SYNC_MASK |
			  TRANS_DP_BPC_MASK);
2616 2617
		temp |= (TRANS_DP_OUTPUT_ENABLE |
			 TRANS_DP_ENH_FRAMING);
2618
		temp |= bpc << 9; /* same format but at 11:9 */
2619 2620

		if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
2621
			temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
2622
		if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
2623
			temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
2624 2625 2626

		switch (intel_trans_dp_port_sel(crtc)) {
		case PCH_DP_B:
2627
			temp |= TRANS_DP_PORT_SEL_B;
2628 2629
			break;
		case PCH_DP_C:
2630
			temp |= TRANS_DP_PORT_SEL_C;
2631 2632
			break;
		case PCH_DP_D:
2633
			temp |= TRANS_DP_PORT_SEL_D;
2634 2635 2636
			break;
		default:
			DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
2637
			temp |= TRANS_DP_PORT_SEL_B;
2638
			break;
2639
		}
2640

2641
		I915_WRITE(reg, temp);
2642
	}
2643

2644
	intel_enable_transcoder(dev_priv, pipe);
2645 2646
}

2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719
static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
{
	struct intel_pch_pll *pll = intel_crtc->pch_pll;

	if (pll == NULL)
		return;

	if (pll->refcount == 0) {
		WARN(1, "bad PCH PLL refcount\n");
		return;
	}

	--pll->refcount;
	intel_crtc->pch_pll = NULL;
}

static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
{
	struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
	struct intel_pch_pll *pll;
	int i;

	pll = intel_crtc->pch_pll;
	if (pll) {
		DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
			      intel_crtc->base.base.id, pll->pll_reg);
		goto prepare;
	}

	for (i = 0; i < dev_priv->num_pch_pll; i++) {
		pll = &dev_priv->pch_plls[i];

		/* Only want to check enabled timings first */
		if (pll->refcount == 0)
			continue;

		if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
		    fp == I915_READ(pll->fp0_reg)) {
			DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
				      intel_crtc->base.base.id,
				      pll->pll_reg, pll->refcount, pll->active);

			goto found;
		}
	}

	/* Ok no matching timings, maybe there's a free one? */
	for (i = 0; i < dev_priv->num_pch_pll; i++) {
		pll = &dev_priv->pch_plls[i];
		if (pll->refcount == 0) {
			DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
				      intel_crtc->base.base.id, pll->pll_reg);
			goto found;
		}
	}

	return NULL;

found:
	intel_crtc->pch_pll = pll;
	pll->refcount++;
	DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
prepare: /* separate function? */
	DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
	I915_WRITE(pll->fp0_reg, fp);
	I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);

	POSTING_READ(pll->pll_reg);
	udelay(150);
	pll->on = false;
	return pll;
}

2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737
void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
	u32 temp;

	temp = I915_READ(dslreg);
	udelay(500);
	if (wait_for(I915_READ(dslreg) != temp, 5)) {
		/* Without this, mode sets may fail silently on FDI */
		I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
		udelay(250);
		I915_WRITE(tc2reg, 0);
		if (wait_for(I915_READ(dslreg) != temp, 5))
			DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
	}
}

2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762
static void ironlake_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	u32 temp;
	bool is_pch_port;

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
	intel_update_watermarks(dev);

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		temp = I915_READ(PCH_LVDS);
		if ((temp & LVDS_PORT_EN) == 0)
			I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
	}

	is_pch_port = intel_crtc_driving_pch(crtc);

	if (is_pch_port)
2763
		ironlake_fdi_pll_enable(crtc);
2764 2765 2766 2767 2768 2769 2770 2771 2772 2773
	else
		ironlake_fdi_disable(crtc);

	/* Enable panel fitting for LVDS */
	if (dev_priv->pch_pf_size &&
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
		/* Force use of hard-coded filter coefficients
		 * as some pre-programmed values are broken,
		 * e.g. x201.
		 */
2774 2775 2776
		I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
		I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
		I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
2777 2778
	}

2779 2780 2781 2782 2783 2784
	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

2785 2786 2787 2788 2789
	intel_enable_pipe(dev_priv, pipe, is_pch_port);
	intel_enable_plane(dev_priv, plane, pipe);

	if (is_pch_port)
		ironlake_pch_enable(crtc);
2790

2791
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
2792
	intel_update_fbc(dev);
2793 2794
	mutex_unlock(&dev->struct_mutex);

2795
	intel_crtc_update_cursor(crtc, true);
2796 2797 2798 2799 2800 2801 2802 2803 2804
}

static void ironlake_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
2805
	u32 reg, temp;
2806

2807 2808 2809
	if (!intel_crtc->active)
		return;

2810
	intel_crtc_wait_for_pending_flips(crtc);
2811
	drm_vblank_off(dev, pipe);
2812
	intel_crtc_update_cursor(crtc, false);
2813

2814
	intel_disable_plane(dev_priv, plane, pipe);
2815

2816 2817
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);
2818

2819
	intel_disable_pipe(dev_priv, pipe);
2820

2821
	/* Disable PF */
2822 2823
	I915_WRITE(PF_CTL(pipe), 0);
	I915_WRITE(PF_WIN_SZ(pipe), 0);
2824

2825
	ironlake_fdi_disable(crtc);
2826

2827 2828 2829 2830 2831 2832
	/* This is a horrible layering violation; we should be doing this in
	 * the connector/encoder ->prepare instead, but we don't always have
	 * enough information there about the config to know whether it will
	 * actually be necessary or just cause undesired flicker.
	 */
	intel_disable_pch_ports(dev_priv, pipe);
2833

2834
	intel_disable_transcoder(dev_priv, pipe);
2835

2836 2837
	if (HAS_PCH_CPT(dev)) {
		/* disable TRANS_DP_CTL */
2838 2839 2840
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2841
		temp |= TRANS_DP_PORT_SEL_NONE;
2842
		I915_WRITE(reg, temp);
2843 2844 2845

		/* disable DPLL_SEL */
		temp = I915_READ(PCH_DPLL_SEL);
2846 2847
		switch (pipe) {
		case 0:
2848
			temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2849 2850
			break;
		case 1:
2851
			temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2852 2853
			break;
		case 2:
2854
			/* C shares PLL A or B */
2855
			temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
2856 2857 2858 2859
			break;
		default:
			BUG(); /* wtf */
		}
2860 2861
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
2862

2863
	/* disable PCH DPLL */
2864
	intel_disable_pch_pll(intel_crtc);
2865

2866
	/* Switch from PCDclk to Rawclk */
2867 2868 2869
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_PCDCLK);
2870

2871
	/* Disable CPU FDI TX PLL */
2872 2873 2874 2875 2876
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);

	POSTING_READ(reg);
2877
	udelay(100);
2878

2879 2880 2881
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2882

2883
	/* Wait for the clocks to turn off. */
2884
	POSTING_READ(reg);
2885
	udelay(100);
2886

2887
	intel_crtc->active = false;
2888
	intel_update_watermarks(dev);
2889 2890

	mutex_lock(&dev->struct_mutex);
2891
	intel_update_fbc(dev);
2892
	mutex_unlock(&dev->struct_mutex);
2893
}
2894

2895 2896 2897 2898 2899
static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
2900

2901 2902 2903 2904 2905 2906 2907 2908 2909 2910
	/* XXX: When our outputs are all unaware of DPMS modes other than off
	 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
	 */
	switch (mode) {
	case DRM_MODE_DPMS_ON:
	case DRM_MODE_DPMS_STANDBY:
	case DRM_MODE_DPMS_SUSPEND:
		DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
		ironlake_crtc_enable(crtc);
		break;
2911

2912 2913 2914
	case DRM_MODE_DPMS_OFF:
		DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
		ironlake_crtc_disable(crtc);
2915 2916 2917 2918
		break;
	}
}

2919 2920 2921 2922 2923 2924
static void ironlake_crtc_off(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	intel_put_pch_pll(intel_crtc);
}

2925 2926 2927
static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
{
	if (!enable && intel_crtc->overlay) {
2928
		struct drm_device *dev = intel_crtc->base.dev;
2929
		struct drm_i915_private *dev_priv = dev->dev_private;
2930

2931
		mutex_lock(&dev->struct_mutex);
2932 2933 2934
		dev_priv->mm.interruptible = false;
		(void) intel_overlay_switch_off(intel_crtc->overlay);
		dev_priv->mm.interruptible = true;
2935
		mutex_unlock(&dev->struct_mutex);
2936 2937
	}

2938 2939 2940
	/* Let userspace switch the overlay on again. In most cases userspace
	 * has to recompute where to put it anyway.
	 */
2941 2942
}

2943
static void i9xx_crtc_enable(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
2944 2945 2946 2947 2948
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2949
	int plane = intel_crtc->plane;
J
Jesse Barnes 已提交
2950

2951 2952 2953 2954
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
2955 2956
	intel_update_watermarks(dev);

2957
	intel_enable_pll(dev_priv, pipe);
2958
	intel_enable_pipe(dev_priv, pipe, false);
2959
	intel_enable_plane(dev_priv, plane, pipe);
J
Jesse Barnes 已提交
2960

2961
	intel_crtc_load_lut(crtc);
C
Chris Wilson 已提交
2962
	intel_update_fbc(dev);
J
Jesse Barnes 已提交
2963

2964 2965
	/* Give the overlay scaler a chance to enable if it's on this pipe */
	intel_crtc_dpms_overlay(intel_crtc, true);
2966
	intel_crtc_update_cursor(crtc, true);
2967
}
J
Jesse Barnes 已提交
2968

2969 2970 2971 2972 2973 2974 2975
static void i9xx_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
2976

2977 2978 2979
	if (!intel_crtc->active)
		return;

2980
	/* Give the overlay scaler a chance to disable if it's on this pipe */
2981 2982
	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);
2983
	intel_crtc_dpms_overlay(intel_crtc, false);
2984
	intel_crtc_update_cursor(crtc, false);
2985

2986 2987
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);
J
Jesse Barnes 已提交
2988

2989 2990
	intel_disable_plane(dev_priv, plane, pipe);
	intel_disable_pipe(dev_priv, pipe);
2991
	intel_disable_pll(dev_priv, pipe);
2992

2993
	intel_crtc->active = false;
2994 2995
	intel_update_fbc(dev);
	intel_update_watermarks(dev);
2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010
}

static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
{
	/* XXX: When our outputs are all unaware of DPMS modes other than off
	 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
	 */
	switch (mode) {
	case DRM_MODE_DPMS_ON:
	case DRM_MODE_DPMS_STANDBY:
	case DRM_MODE_DPMS_SUSPEND:
		i9xx_crtc_enable(crtc);
		break;
	case DRM_MODE_DPMS_OFF:
		i9xx_crtc_disable(crtc);
J
Jesse Barnes 已提交
3011 3012
		break;
	}
3013 3014
}

3015 3016 3017 3018
static void i9xx_crtc_off(struct drm_crtc *crtc)
{
}

3019 3020 3021 3022 3023 3024
/**
 * Sets the power management mode of the pipe and plane.
 */
static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
{
	struct drm_device *dev = crtc->dev;
3025
	struct drm_i915_private *dev_priv = dev->dev_private;
3026 3027 3028 3029 3030
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool enabled;

C
Chris Wilson 已提交
3031 3032 3033
	if (intel_crtc->dpms_mode == mode)
		return;

3034
	intel_crtc->dpms_mode = mode;
3035

3036
	dev_priv->display.dpms(crtc, mode);
J
Jesse Barnes 已提交
3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;

	switch (pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	default:
3057
		DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
J
Jesse Barnes 已提交
3058 3059 3060 3061
		break;
	}
}

3062 3063 3064 3065
static void intel_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
	struct drm_device *dev = crtc->dev;
3066
	struct drm_i915_private *dev_priv = dev->dev_private;
3067 3068

	crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
3069 3070
	dev_priv->display.off(crtc);

3071 3072
	assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
	assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
3073 3074 3075

	if (crtc->fb) {
		mutex_lock(&dev->struct_mutex);
3076
		intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
3077 3078 3079 3080
		mutex_unlock(&dev->struct_mutex);
	}
}

3081 3082 3083 3084 3085 3086 3087 3088 3089
/* Prepare for a mode set.
 *
 * Note we could be a lot smarter here.  We need to figure out which outputs
 * will be enabled, which disabled (in short, how the config will changes)
 * and perform the minimum necessary steps to accomplish that, e.g. updating
 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
 * panel fitting is in the proper state, etc.
 */
static void i9xx_crtc_prepare(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
3090
{
3091
	i9xx_crtc_disable(crtc);
J
Jesse Barnes 已提交
3092 3093
}

3094
static void i9xx_crtc_commit(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
3095
{
3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106
	i9xx_crtc_enable(crtc);
}

static void ironlake_crtc_prepare(struct drm_crtc *crtc)
{
	ironlake_crtc_disable(crtc);
}

static void ironlake_crtc_commit(struct drm_crtc *crtc)
{
	ironlake_crtc_enable(crtc);
J
Jesse Barnes 已提交
3107 3108
}

3109
void intel_encoder_prepare(struct drm_encoder *encoder)
J
Jesse Barnes 已提交
3110 3111 3112 3113 3114 3115
{
	struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
	/* lvds has its own version of prepare see intel_lvds_prepare */
	encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
}

3116
void intel_encoder_commit(struct drm_encoder *encoder)
J
Jesse Barnes 已提交
3117 3118
{
	struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3119 3120 3121 3122
	struct drm_device *dev = encoder->dev;
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
	struct intel_crtc *intel_crtc = to_intel_crtc(intel_encoder->base.crtc);

J
Jesse Barnes 已提交
3123 3124
	/* lvds has its own version of commit see intel_lvds_commit */
	encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
3125 3126 3127

	if (HAS_PCH_CPT(dev))
		intel_cpt_verify_modeset(dev, intel_crtc->pipe);
J
Jesse Barnes 已提交
3128 3129
}

C
Chris Wilson 已提交
3130 3131
void intel_encoder_destroy(struct drm_encoder *encoder)
{
3132
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
C
Chris Wilson 已提交
3133 3134 3135 3136 3137

	drm_encoder_cleanup(encoder);
	kfree(intel_encoder);
}

J
Jesse Barnes 已提交
3138 3139 3140 3141
static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
				  struct drm_display_mode *mode,
				  struct drm_display_mode *adjusted_mode)
{
3142
	struct drm_device *dev = crtc->dev;
3143

3144
	if (HAS_PCH_SPLIT(dev)) {
3145
		/* FDI link clock is fixed at 2.7G */
J
Jesse Barnes 已提交
3146 3147
		if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
			return false;
3148
	}
3149

3150 3151
	/* All interlaced capable intel hw wants timings in frames. */
	drm_mode_set_crtcinfo(adjusted_mode, 0);
3152

J
Jesse Barnes 已提交
3153 3154 3155
	return true;
}

J
Jesse Barnes 已提交
3156 3157 3158 3159 3160
static int valleyview_get_display_clock_speed(struct drm_device *dev)
{
	return 400000; /* FIXME */
}

3161 3162 3163 3164
static int i945_get_display_clock_speed(struct drm_device *dev)
{
	return 400000;
}
J
Jesse Barnes 已提交
3165

3166
static int i915_get_display_clock_speed(struct drm_device *dev)
J
Jesse Barnes 已提交
3167
{
3168 3169
	return 333000;
}
J
Jesse Barnes 已提交
3170

3171 3172 3173 3174
static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
{
	return 200000;
}
J
Jesse Barnes 已提交
3175

3176 3177 3178
static int i915gm_get_display_clock_speed(struct drm_device *dev)
{
	u16 gcfgc = 0;
J
Jesse Barnes 已提交
3179

3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190
	pci_read_config_word(dev->pdev, GCFGC, &gcfgc);

	if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
		return 133000;
	else {
		switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
		case GC_DISPLAY_CLOCK_333_MHZ:
			return 333000;
		default:
		case GC_DISPLAY_CLOCK_190_200_MHZ:
			return 190000;
J
Jesse Barnes 已提交
3191
		}
3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212
	}
}

static int i865_get_display_clock_speed(struct drm_device *dev)
{
	return 266000;
}

static int i855_get_display_clock_speed(struct drm_device *dev)
{
	u16 hpllcc = 0;
	/* Assume that the hardware is in the high speed state.  This
	 * should be the default.
	 */
	switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
	case GC_CLOCK_133_200:
	case GC_CLOCK_100_200:
		return 200000;
	case GC_CLOCK_166_250:
		return 250000;
	case GC_CLOCK_100_133:
J
Jesse Barnes 已提交
3213
		return 133000;
3214
	}
J
Jesse Barnes 已提交
3215

3216 3217 3218
	/* Shouldn't happen */
	return 0;
}
J
Jesse Barnes 已提交
3219

3220 3221 3222
static int i830_get_display_clock_speed(struct drm_device *dev)
{
	return 133000;
J
Jesse Barnes 已提交
3223 3224
}

3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242
struct fdi_m_n {
	u32        tu;
	u32        gmch_m;
	u32        gmch_n;
	u32        link_m;
	u32        link_n;
};

static void
fdi_reduce_ratio(u32 *num, u32 *den)
{
	while (*num > 0xffffff || *den > 0xffffff) {
		*num >>= 1;
		*den >>= 1;
	}
}

static void
3243 3244
ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
		     int link_clock, struct fdi_m_n *m_n)
3245 3246 3247
{
	m_n->tu = 64; /* default size */

3248 3249 3250
	/* BUG_ON(pixel_clock > INT_MAX / 36); */
	m_n->gmch_m = bits_per_pixel * pixel_clock;
	m_n->gmch_n = link_clock * nlanes * 8;
3251 3252
	fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);

3253 3254
	m_n->link_m = pixel_clock;
	m_n->link_n = link_clock;
3255 3256 3257
	fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
}

3258 3259
static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
{
3260 3261 3262
	if (i915_panel_use_ssc >= 0)
		return i915_panel_use_ssc != 0;
	return dev_priv->lvds_use_ssc
3263
		&& !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
3264 3265
}

3266 3267 3268
/**
 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
 * @crtc: CRTC structure
3269
 * @mode: requested mode
3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280
 *
 * A pipe may be connected to one or more outputs.  Based on the depth of the
 * attached framebuffer, choose a good color depth to use on the pipe.
 *
 * If possible, match the pipe depth to the fb depth.  In some cases, this
 * isn't ideal, because the connected output supports a lesser or restricted
 * set of depths.  Resolve that here:
 *    LVDS typically supports only 6bpc, so clamp down in that case
 *    HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
 *    Displays may support a restricted set as well, check EDID and clamp as
 *      appropriate.
3281
 *    DP may want to dither down to 6bpc to fit larger modes
3282 3283 3284 3285 3286 3287
 *
 * RETURNS:
 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
 * true if they don't match).
 */
static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
3288 3289
					 unsigned int *pipe_bpp,
					 struct drm_display_mode *mode)
3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_encoder *encoder;
	struct drm_connector *connector;
	unsigned int display_bpc = UINT_MAX, bpc;

	/* Walk the encoders & connectors on this crtc, get min bpc */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
		struct intel_encoder *intel_encoder = to_intel_encoder(encoder);

		if (encoder->crtc != crtc)
			continue;

		if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
			unsigned int lvds_bpc;

			if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
			    LVDS_A3_POWER_UP)
				lvds_bpc = 8;
			else
				lvds_bpc = 6;

			if (lvds_bpc < display_bpc) {
3314
				DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
3315 3316 3317 3318 3319 3320 3321 3322 3323 3324
				display_bpc = lvds_bpc;
			}
			continue;
		}

		if (intel_encoder->type == INTEL_OUTPUT_EDP) {
			/* Use VBT settings if we have an eDP panel */
			unsigned int edp_bpc = dev_priv->edp.bpp / 3;

			if (edp_bpc < display_bpc) {
3325
				DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336
				display_bpc = edp_bpc;
			}
			continue;
		}

		/* Not one of the known troublemakers, check the EDID */
		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    head) {
			if (connector->encoder != encoder)
				continue;

3337 3338 3339
			/* Don't use an invalid EDID bpc value */
			if (connector->display_info.bpc &&
			    connector->display_info.bpc < display_bpc) {
3340
				DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
3341 3342 3343 3344 3345 3346 3347 3348 3349 3350
				display_bpc = connector->display_info.bpc;
			}
		}

		/*
		 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
		 * through, clamp it down.  (Note: >12bpc will be caught below.)
		 */
		if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
			if (display_bpc > 8 && display_bpc < 12) {
3351
				DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
3352 3353
				display_bpc = 12;
			} else {
3354
				DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
3355 3356 3357 3358 3359
				display_bpc = 8;
			}
		}
	}

3360 3361 3362 3363 3364
	if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
		DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
		display_bpc = 6;
	}

3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380
	/*
	 * We could just drive the pipe at the highest bpc all the time and
	 * enable dithering as needed, but that costs bandwidth.  So choose
	 * the minimum value that expresses the full color range of the fb but
	 * also stays within the max display bpc discovered above.
	 */

	switch (crtc->fb->depth) {
	case 8:
		bpc = 8; /* since we go through a colormap */
		break;
	case 15:
	case 16:
		bpc = 6; /* min is 18bpp */
		break;
	case 24:
3381
		bpc = 8;
3382 3383
		break;
	case 30:
3384
		bpc = 10;
3385 3386
		break;
	case 48:
3387
		bpc = 12;
3388 3389 3390 3391 3392 3393 3394
		break;
	default:
		DRM_DEBUG("unsupported depth, assuming 24 bits\n");
		bpc = min((unsigned int)8, display_bpc);
		break;
	}

3395 3396
	display_bpc = min(display_bpc, bpc);

3397 3398
	DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
		      bpc, display_bpc);
3399

3400
	*pipe_bpp = display_bpc * 3;
3401 3402 3403 3404

	return display_bpc != bpc;
}

3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446
static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
	    intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
		refclk = dev_priv->lvds_ssc_freq * 1000;
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
			      refclk / 1000);
	} else if (!IS_GEN2(dev)) {
		refclk = 96000;
	} else {
		refclk = 48000;
	}

	return refclk;
}

static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
				      intel_clock_t *clock)
{
	/* SDVO TV has fixed PLL values depend on its clock range,
	   this mirrors vbios setting. */
	if (adjusted_mode->clock >= 100000
	    && adjusted_mode->clock < 140500) {
		clock->p1 = 2;
		clock->p2 = 10;
		clock->n = 3;
		clock->m1 = 16;
		clock->m2 = 8;
	} else if (adjusted_mode->clock >= 140500
		   && adjusted_mode->clock <= 200000) {
		clock->p1 = 1;
		clock->p2 = 10;
		clock->n = 6;
		clock->m1 = 12;
		clock->m2 = 8;
	}
}

3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480
static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
				     intel_clock_t *clock,
				     intel_clock_t *reduced_clock)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 fp, fp2 = 0;

	if (IS_PINEVIEW(dev)) {
		fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
		if (reduced_clock)
			fp2 = (1 << reduced_clock->n) << 16 |
				reduced_clock->m1 << 8 | reduced_clock->m2;
	} else {
		fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
		if (reduced_clock)
			fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
				reduced_clock->m2;
	}

	I915_WRITE(FP0(pipe), fp);

	intel_crtc->lowfreq_avail = false;
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
	    reduced_clock && i915_powersave) {
		I915_WRITE(FP1(pipe), fp2);
		intel_crtc->lowfreq_avail = true;
	} else {
		I915_WRITE(FP1(pipe), fp);
	}
}

3481 3482 3483 3484 3485 3486 3487
static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
			      struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
3488
	u32 temp;
3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517

	temp = I915_READ(LVDS);
	temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
	if (pipe == 1) {
		temp |= LVDS_PIPEB_SELECT;
	} else {
		temp &= ~LVDS_PIPEB_SELECT;
	}
	/* set the corresponsding LVDS_BORDER bit */
	temp |= dev_priv->lvds_border_bits;
	/* Set the B0-B3 data pairs corresponding to whether we're going to
	 * set the DPLLs for dual-channel mode or not.
	 */
	if (clock->p2 == 7)
		temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
	else
		temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);

	/* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
	 * appropriately here, but we need to look more thoroughly into how
	 * panels behave in the two modes.
	 */
	/* set the dithering flag on LVDS as needed */
	if (INTEL_INFO(dev)->gen >= 4) {
		if (dev_priv->lvds_dither)
			temp |= LVDS_ENABLE_DITHER;
		else
			temp &= ~LVDS_ENABLE_DITHER;
	}
3518
	temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
3519
	if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
3520
		temp |= LVDS_HSYNC_POLARITY;
3521
	if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
3522
		temp |= LVDS_VSYNC_POLARITY;
3523 3524 3525
	I915_WRITE(LVDS, temp);
}

3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696
static void i9xx_update_pll(struct drm_crtc *crtc,
			    struct drm_display_mode *mode,
			    struct drm_display_mode *adjusted_mode,
			    intel_clock_t *clock, intel_clock_t *reduced_clock,
			    int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 dpll;
	bool is_sdvo;

	is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
		intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);

	dpll = DPLL_VGA_MODE_DIS;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
	if (is_sdvo) {
		int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
		if (pixel_multiplier > 1) {
			if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
				dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
		}
		dpll |= DPLL_DVO_HIGH_SPEED;
	}
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
		dpll |= DPLL_DVO_HIGH_SPEED;

	/* compute bitmask from p1 value */
	if (IS_PINEVIEW(dev))
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
	else {
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (IS_G4X(dev) && reduced_clock)
			dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
	}
	switch (clock->p2) {
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
	}
	if (INTEL_INFO(dev)->gen >= 4)
		dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);

	if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
		dpll |= PLL_REF_INPUT_TVCLKINBC;
	else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
		/* XXX: just matching BIOS for now */
		/*	dpll |= PLL_REF_INPUT_TVCLKINBC; */
		dpll |= 3;
	else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
	I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
	POSTING_READ(DPLL(pipe));
	udelay(150);

	/* The LVDS pin pair needs to be on before the DPLLs are enabled.
	 * This is an exception to the general rule that mode_set doesn't turn
	 * things on.
	 */
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
		intel_update_lvds(crtc, clock, adjusted_mode);

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
		intel_dp_set_m_n(crtc, mode, adjusted_mode);

	I915_WRITE(DPLL(pipe), dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(DPLL(pipe));
	udelay(150);

	if (INTEL_INFO(dev)->gen >= 4) {
		u32 temp = 0;
		if (is_sdvo) {
			temp = intel_mode_get_pixel_multiplier(adjusted_mode);
			if (temp > 1)
				temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
			else
				temp = 0;
		}
		I915_WRITE(DPLL_MD(pipe), temp);
	} else {
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
		I915_WRITE(DPLL(pipe), dpll);
	}
}

static void i8xx_update_pll(struct drm_crtc *crtc,
			    struct drm_display_mode *adjusted_mode,
			    intel_clock_t *clock,
			    int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 dpll;

	dpll = DPLL_VGA_MODE_DIS;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
	} else {
		if (clock->p1 == 2)
			dpll |= PLL_P1_DIVIDE_BY_TWO;
		else
			dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (clock->p2 == 4)
			dpll |= PLL_P2_DIVIDE_BY_4;
	}

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
		/* XXX: just matching BIOS for now */
		/*	dpll |= PLL_REF_INPUT_TVCLKINBC; */
		dpll |= 3;
	else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
	I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
	POSTING_READ(DPLL(pipe));
	udelay(150);

	I915_WRITE(DPLL(pipe), dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(DPLL(pipe));
	udelay(150);

	/* The LVDS pin pair needs to be on before the DPLLs are enabled.
	 * This is an exception to the general rule that mode_set doesn't turn
	 * things on.
	 */
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
		intel_update_lvds(crtc, clock, adjusted_mode);

	/* The pixel multiplier can only be updated once the
	 * DPLL is enabled and the clocks are stable.
	 *
	 * So write it again.
	 */
	I915_WRITE(DPLL(pipe), dpll);
}

3697 3698 3699 3700 3701
static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
			      struct drm_display_mode *mode,
			      struct drm_display_mode *adjusted_mode,
			      int x, int y,
			      struct drm_framebuffer *old_fb)
J
Jesse Barnes 已提交
3702 3703 3704 3705 3706
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
3707
	int plane = intel_crtc->plane;
3708
	int refclk, num_connectors = 0;
3709
	intel_clock_t clock, reduced_clock;
3710 3711 3712
	u32 dspcntr, pipeconf, vsyncshift;
	bool ok, has_reduced_clock = false, is_sdvo = false;
	bool is_lvds = false, is_tv = false, is_dp = false;
J
Jesse Barnes 已提交
3713
	struct drm_mode_config *mode_config = &dev->mode_config;
3714
	struct intel_encoder *encoder;
3715
	const intel_limit_t *limit;
3716
	int ret;
J
Jesse Barnes 已提交
3717

3718 3719
	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		if (encoder->base.crtc != crtc)
J
Jesse Barnes 已提交
3720 3721
			continue;

3722
		switch (encoder->type) {
J
Jesse Barnes 已提交
3723 3724 3725 3726
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
3727
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
3728
			is_sdvo = true;
3729
			if (encoder->needs_tv_clock)
3730
				is_tv = true;
J
Jesse Barnes 已提交
3731 3732 3733 3734
			break;
		case INTEL_OUTPUT_TVOUT:
			is_tv = true;
			break;
3735 3736 3737
		case INTEL_OUTPUT_DISPLAYPORT:
			is_dp = true;
			break;
J
Jesse Barnes 已提交
3738
		}
3739

3740
		num_connectors++;
J
Jesse Barnes 已提交
3741 3742
	}

3743
	refclk = i9xx_get_refclk(crtc, num_connectors);
J
Jesse Barnes 已提交
3744

3745 3746 3747 3748 3749
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
3750
	limit = intel_limit(crtc, refclk);
3751 3752
	ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
			     &clock);
J
Jesse Barnes 已提交
3753 3754
	if (!ok) {
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
3755
		return -EINVAL;
J
Jesse Barnes 已提交
3756 3757
	}

3758
	/* Ensure that the cursor is valid for the new mode before changing... */
3759
	intel_crtc_update_cursor(crtc, true);
3760

3761
	if (is_lvds && dev_priv->lvds_downclock_avail) {
3762 3763 3764 3765 3766 3767
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
3768
		has_reduced_clock = limit->find_pll(limit, crtc,
3769 3770
						    dev_priv->lvds_downclock,
						    refclk,
3771
						    &clock,
3772
						    &reduced_clock);
Z
Zhenyu Wang 已提交
3773 3774
	}

3775 3776
	if (is_sdvo && is_tv)
		i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Z
Zhenyu Wang 已提交
3777

3778 3779
	i9xx_update_pll_dividers(crtc, &clock, has_reduced_clock ?
				 &reduced_clock : NULL);
J
Jesse Barnes 已提交
3780

3781 3782
	if (IS_GEN2(dev))
		i8xx_update_pll(crtc, adjusted_mode, &clock, num_connectors);
J
Jesse Barnes 已提交
3783
	else
3784 3785 3786
		i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
				has_reduced_clock ? &reduced_clock : NULL,
				num_connectors);
J
Jesse Barnes 已提交
3787 3788

	/* setup pipeconf */
3789
	pipeconf = I915_READ(PIPECONF(pipe));
J
Jesse Barnes 已提交
3790 3791 3792 3793

	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

3794 3795 3796 3797
	if (pipe == 0)
		dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
	else
		dspcntr |= DISPPLANE_SEL_PIPE_B;
J
Jesse Barnes 已提交
3798

3799
	if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
J
Jesse Barnes 已提交
3800 3801 3802 3803 3804 3805
		/* Enable pixel doubling when the dot clock is > 90% of the (display)
		 * core speed.
		 *
		 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
		 * pipe == 0 check?
		 */
3806 3807
		if (mode->clock >
		    dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
3808
			pipeconf |= PIPECONF_DOUBLE_WIDE;
J
Jesse Barnes 已提交
3809
		else
3810
			pipeconf &= ~PIPECONF_DOUBLE_WIDE;
J
Jesse Barnes 已提交
3811 3812
	}

3813 3814 3815 3816 3817 3818 3819 3820 3821 3822
	/* default to 8bpc */
	pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
	if (is_dp) {
		if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
			pipeconf |= PIPECONF_BPP_6 |
				    PIPECONF_DITHER_EN |
				    PIPECONF_DITHER_TYPE_SP;
		}
	}

3823
	DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
J
Jesse Barnes 已提交
3824 3825
	drm_mode_debug_printmodeline(mode);

3826 3827
	if (HAS_PIPE_CXSR(dev)) {
		if (intel_crtc->lowfreq_avail) {
3828
			DRM_DEBUG_KMS("enabling CxSR downclocking\n");
3829
			pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
3830
		} else {
3831
			DRM_DEBUG_KMS("disabling CxSR downclocking\n");
3832 3833 3834 3835
			pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
		}
	}

3836
	pipeconf &= ~PIPECONF_INTERLACE_MASK;
3837 3838
	if (!IS_GEN2(dev) &&
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
3839 3840 3841 3842
		pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
		/* the chip adds 2 halflines automatically */
		adjusted_mode->crtc_vtotal -= 1;
		adjusted_mode->crtc_vblank_end -= 1;
3843 3844 3845
		vsyncshift = adjusted_mode->crtc_hsync_start
			     - adjusted_mode->crtc_htotal/2;
	} else {
3846
		pipeconf |= PIPECONF_PROGRESSIVE;
3847 3848 3849 3850 3851
		vsyncshift = 0;
	}

	if (!IS_GEN3(dev))
		I915_WRITE(VSYNCSHIFT(pipe), vsyncshift);
3852

3853 3854
	I915_WRITE(HTOTAL(pipe),
		   (adjusted_mode->crtc_hdisplay - 1) |
J
Jesse Barnes 已提交
3855
		   ((adjusted_mode->crtc_htotal - 1) << 16));
3856 3857
	I915_WRITE(HBLANK(pipe),
		   (adjusted_mode->crtc_hblank_start - 1) |
J
Jesse Barnes 已提交
3858
		   ((adjusted_mode->crtc_hblank_end - 1) << 16));
3859 3860
	I915_WRITE(HSYNC(pipe),
		   (adjusted_mode->crtc_hsync_start - 1) |
J
Jesse Barnes 已提交
3861
		   ((adjusted_mode->crtc_hsync_end - 1) << 16));
3862 3863 3864

	I915_WRITE(VTOTAL(pipe),
		   (adjusted_mode->crtc_vdisplay - 1) |
J
Jesse Barnes 已提交
3865
		   ((adjusted_mode->crtc_vtotal - 1) << 16));
3866 3867
	I915_WRITE(VBLANK(pipe),
		   (adjusted_mode->crtc_vblank_start - 1) |
J
Jesse Barnes 已提交
3868
		   ((adjusted_mode->crtc_vblank_end - 1) << 16));
3869 3870
	I915_WRITE(VSYNC(pipe),
		   (adjusted_mode->crtc_vsync_start - 1) |
J
Jesse Barnes 已提交
3871
		   ((adjusted_mode->crtc_vsync_end - 1) << 16));
3872 3873 3874

	/* pipesrc and dspsize control the size that is scaled from,
	 * which should always be the user's requested size.
J
Jesse Barnes 已提交
3875
	 */
3876 3877 3878 3879
	I915_WRITE(DSPSIZE(plane),
		   ((mode->vdisplay - 1) << 16) |
		   (mode->hdisplay - 1));
	I915_WRITE(DSPPOS(plane), 0);
3880 3881
	I915_WRITE(PIPESRC(pipe),
		   ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
3882

3883 3884
	I915_WRITE(PIPECONF(pipe), pipeconf);
	POSTING_READ(PIPECONF(pipe));
3885
	intel_enable_pipe(dev_priv, pipe, false);
3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898

	intel_wait_for_vblank(dev, pipe);

	I915_WRITE(DSPCNTR(plane), dspcntr);
	POSTING_READ(DSPCNTR(plane));

	ret = intel_pipe_set_base(crtc, x, y, old_fb);

	intel_update_watermarks(dev);

	return ret;
}

3899 3900 3901 3902
/*
 * Initialize reference clocks when the driver loads
 */
void ironlake_init_pch_refclk(struct drm_device *dev)
3903 3904 3905 3906 3907 3908
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
	u32 temp;
	bool has_lvds = false;
3909 3910 3911
	bool has_cpu_edp = false;
	bool has_pch_edp = false;
	bool has_panel = false;
3912 3913
	bool has_ck505 = false;
	bool can_ssc = false;
3914 3915

	/* We need to take the global config into account */
3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929
	list_for_each_entry(encoder, &mode_config->encoder_list,
			    base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			has_panel = true;
			has_lvds = true;
			break;
		case INTEL_OUTPUT_EDP:
			has_panel = true;
			if (intel_encoder_is_pch_edp(&encoder->base))
				has_pch_edp = true;
			else
				has_cpu_edp = true;
			break;
3930 3931 3932
		}
	}

3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943
	if (HAS_PCH_IBX(dev)) {
		has_ck505 = dev_priv->display_clock_mode;
		can_ssc = has_ck505;
	} else {
		has_ck505 = false;
		can_ssc = true;
	}

	DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
		      has_panel, has_lvds, has_pch_edp, has_cpu_edp,
		      has_ck505);
3944 3945 3946 3947 3948 3949 3950 3951 3952 3953

	/* Ironlake: try to setup display ref clock before DPLL
	 * enabling. This is only under driver's control after
	 * PCH B stepping, previous chipset stepping should be
	 * ignoring this setting.
	 */
	temp = I915_READ(PCH_DREF_CONTROL);
	/* Always enable nonspread source */
	temp &= ~DREF_NONSPREAD_SOURCE_MASK;

3954 3955 3956 3957
	if (has_ck505)
		temp |= DREF_NONSPREAD_CK505_ENABLE;
	else
		temp |= DREF_NONSPREAD_SOURCE_ENABLE;
3958

3959 3960 3961
	if (has_panel) {
		temp &= ~DREF_SSC_SOURCE_MASK;
		temp |= DREF_SSC_SOURCE_ENABLE;
3962

3963
		/* SSC must be turned on before enabling the CPU output  */
3964
		if (intel_panel_use_ssc(dev_priv) && can_ssc) {
3965
			DRM_DEBUG_KMS("Using SSC on panel\n");
3966
			temp |= DREF_SSC1_ENABLE;
3967 3968
		} else
			temp &= ~DREF_SSC1_ENABLE;
3969 3970 3971 3972 3973 3974

		/* Get SSC going before enabling the outputs */
		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

3975 3976 3977
		temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;

		/* Enable CPU source on CPU attached eDP */
3978
		if (has_cpu_edp) {
3979
			if (intel_panel_use_ssc(dev_priv) && can_ssc) {
3980
				DRM_DEBUG_KMS("Using SSC on eDP\n");
3981
				temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
3982
			}
3983 3984
			else
				temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009
		} else
			temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;

		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	} else {
		DRM_DEBUG_KMS("Disabling SSC entirely\n");

		temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;

		/* Turn off CPU output */
		temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;

		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

		/* Turn off the SSC source */
		temp &= ~DREF_SSC_SOURCE_MASK;
		temp |= DREF_SSC_SOURCE_DISABLE;

		/* Turn off SSC1 */
		temp &= ~ DREF_SSC1_ENABLE;

4010 4011 4012 4013 4014 4015
		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	}
}

4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049
static int ironlake_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *edp_encoder = NULL;
	int num_connectors = 0;
	bool is_lvds = false;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		if (encoder->base.crtc != crtc)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_EDP:
			edp_encoder = encoder;
			break;
		}
		num_connectors++;
	}

	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
			      dev_priv->lvds_ssc_freq);
		return dev_priv->lvds_ssc_freq * 1000;
	}

	return 120000;
}

4050 4051 4052 4053 4054
static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
				  struct drm_display_mode *mode,
				  struct drm_display_mode *adjusted_mode,
				  int x, int y,
				  struct drm_framebuffer *old_fb)
J
Jesse Barnes 已提交
4055 4056 4057 4058 4059
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
4060
	int plane = intel_crtc->plane;
4061
	int refclk, num_connectors = 0;
4062
	intel_clock_t clock, reduced_clock;
4063
	u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
4064
	bool ok, has_reduced_clock = false, is_sdvo = false;
4065
	bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
J
Jesse Barnes 已提交
4066
	struct drm_mode_config *mode_config = &dev->mode_config;
4067
	struct intel_encoder *encoder, *edp_encoder = NULL;
4068
	const intel_limit_t *limit;
4069
	int ret;
4070
	struct fdi_m_n m_n = {0};
4071
	u32 temp;
4072 4073 4074
	int target_clock, pixel_multiplier, lane, link_bw, factor;
	unsigned int pipe_bpp;
	bool dither;
4075
	bool is_cpu_edp = false, is_pch_edp = false;
J
Jesse Barnes 已提交
4076

4077 4078
	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		if (encoder->base.crtc != crtc)
J
Jesse Barnes 已提交
4079 4080
			continue;

4081
		switch (encoder->type) {
J
Jesse Barnes 已提交
4082 4083 4084 4085
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
4086
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
4087
			is_sdvo = true;
4088
			if (encoder->needs_tv_clock)
4089
				is_tv = true;
J
Jesse Barnes 已提交
4090 4091 4092 4093 4094 4095 4096
			break;
		case INTEL_OUTPUT_TVOUT:
			is_tv = true;
			break;
		case INTEL_OUTPUT_ANALOG:
			is_crt = true;
			break;
4097 4098 4099
		case INTEL_OUTPUT_DISPLAYPORT:
			is_dp = true;
			break;
4100
		case INTEL_OUTPUT_EDP:
4101 4102 4103 4104 4105 4106
			is_dp = true;
			if (intel_encoder_is_pch_edp(&encoder->base))
				is_pch_edp = true;
			else
				is_cpu_edp = true;
			edp_encoder = encoder;
4107
			break;
J
Jesse Barnes 已提交
4108
		}
4109

4110
		num_connectors++;
J
Jesse Barnes 已提交
4111 4112
	}

4113
	refclk = ironlake_get_refclk(crtc);
J
Jesse Barnes 已提交
4114

4115 4116 4117 4118 4119
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
4120
	limit = intel_limit(crtc, refclk);
4121 4122
	ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
			     &clock);
J
Jesse Barnes 已提交
4123 4124
	if (!ok) {
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
4125
		return -EINVAL;
J
Jesse Barnes 已提交
4126 4127
	}

4128
	/* Ensure that the cursor is valid for the new mode before changing... */
4129
	intel_crtc_update_cursor(crtc, true);
4130

4131
	if (is_lvds && dev_priv->lvds_downclock_avail) {
4132 4133 4134 4135 4136 4137
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
4138
		has_reduced_clock = limit->find_pll(limit, crtc,
4139 4140
						    dev_priv->lvds_downclock,
						    refclk,
4141
						    &clock,
4142
						    &reduced_clock);
4143
	}
Z
Zhenyu Wang 已提交
4144 4145 4146 4147
	/* SDVO TV has fixed PLL values depend on its clock range,
	   this mirrors vbios setting. */
	if (is_sdvo && is_tv) {
		if (adjusted_mode->clock >= 100000
4148
		    && adjusted_mode->clock < 140500) {
Z
Zhenyu Wang 已提交
4149 4150 4151 4152 4153 4154
			clock.p1 = 2;
			clock.p2 = 10;
			clock.n = 3;
			clock.m1 = 16;
			clock.m2 = 8;
		} else if (adjusted_mode->clock >= 140500
4155
			   && adjusted_mode->clock <= 200000) {
Z
Zhenyu Wang 已提交
4156 4157 4158 4159 4160 4161 4162 4163
			clock.p1 = 1;
			clock.p2 = 10;
			clock.n = 6;
			clock.m1 = 12;
			clock.m2 = 8;
		}
	}

4164
	/* FDI link */
4165 4166 4167 4168
	pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
	lane = 0;
	/* CPU eDP doesn't require FDI link, so just set DP M/N
	   according to current link config */
4169
	if (is_cpu_edp) {
4170
		target_clock = mode->clock;
4171
		intel_edp_link_config(edp_encoder, &lane, &link_bw);
4172 4173 4174
	} else {
		/* [e]DP over FDI requires target mode clock
		   instead of link clock */
4175
		if (is_dp)
4176
			target_clock = mode->clock;
4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188
		else
			target_clock = adjusted_mode->clock;

		/* FDI is a binary signal running at ~2.7GHz, encoding
		 * each output octet as 10 bits. The actual frequency
		 * is stored as a divider into a 100MHz clock, and the
		 * mode pixel clock is stored in units of 1KHz.
		 * Hence the bw of each lane in terms of the mode signal
		 * is:
		 */
		link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
	}
4189

4190 4191 4192
	/* determine panel color depth */
	temp = I915_READ(PIPECONF(pipe));
	temp &= ~PIPE_BPC_MASK;
4193
	dither = intel_choose_pipe_bpp_dither(crtc, &pipe_bpp, mode);
4194 4195 4196
	switch (pipe_bpp) {
	case 18:
		temp |= PIPE_6BPC;
4197
		break;
4198 4199
	case 24:
		temp |= PIPE_8BPC;
4200
		break;
4201 4202
	case 30:
		temp |= PIPE_10BPC;
4203
		break;
4204 4205
	case 36:
		temp |= PIPE_12BPC;
4206 4207
		break;
	default:
4208 4209
		WARN(1, "intel_choose_pipe_bpp returned invalid value %d\n",
			pipe_bpp);
4210 4211 4212
		temp |= PIPE_8BPC;
		pipe_bpp = 24;
		break;
4213
	}
4214

4215 4216 4217
	intel_crtc->bpp = pipe_bpp;
	I915_WRITE(PIPECONF(pipe), temp);

4218 4219 4220 4221 4222 4223
	if (!lane) {
		/*
		 * Account for spread spectrum to avoid
		 * oversubscribing the link. Max center spread
		 * is 2.5%; use 5% for safety's sake.
		 */
4224
		u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
4225
		lane = bps / (link_bw * 8) + 1;
4226
	}
4227

4228 4229 4230 4231
	intel_crtc->fdi_lanes = lane;

	if (pixel_multiplier > 1)
		link_bw *= pixel_multiplier;
4232 4233
	ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
			     &m_n);
4234

4235 4236 4237 4238
	fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
	if (has_reduced_clock)
		fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
			reduced_clock.m2;
J
Jesse Barnes 已提交
4239

4240
	/* Enable autotuning of the PLL clock (if permissible) */
4241 4242 4243 4244 4245 4246 4247 4248
	factor = 21;
	if (is_lvds) {
		if ((intel_panel_use_ssc(dev_priv) &&
		     dev_priv->lvds_ssc_freq == 100) ||
		    (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
			factor = 25;
	} else if (is_sdvo && is_tv)
		factor = 20;
4249

4250
	if (clock.m < factor * clock.n)
4251
		fp |= FP_CB_TUNE;
4252

4253
	dpll = 0;
4254

4255 4256 4257 4258 4259 4260 4261 4262
	if (is_lvds)
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
	if (is_sdvo) {
		int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
		if (pixel_multiplier > 1) {
			dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
J
Jesse Barnes 已提交
4263
		}
4264 4265
		dpll |= DPLL_DVO_HIGH_SPEED;
	}
4266
	if (is_dp && !is_cpu_edp)
4267
		dpll |= DPLL_DVO_HIGH_SPEED;
J
Jesse Barnes 已提交
4268

4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286
	/* compute bitmask from p1 value */
	dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
	/* also FPA1 */
	dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;

	switch (clock.p2) {
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
J
Jesse Barnes 已提交
4287 4288
	}

4289 4290 4291
	if (is_sdvo && is_tv)
		dpll |= PLL_REF_INPUT_TVCLKINBC;
	else if (is_tv)
J
Jesse Barnes 已提交
4292
		/* XXX: just matching BIOS for now */
4293
		/*	dpll |= PLL_REF_INPUT_TVCLKINBC; */
J
Jesse Barnes 已提交
4294
		dpll |= 3;
4295
	else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4296
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
J
Jesse Barnes 已提交
4297 4298 4299 4300
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	/* setup pipeconf */
4301
	pipeconf = I915_READ(PIPECONF(pipe));
J
Jesse Barnes 已提交
4302 4303 4304 4305

	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

4306
	DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
J
Jesse Barnes 已提交
4307 4308
	drm_mode_debug_printmodeline(mode);

4309 4310 4311
	/* CPU eDP is the only output that doesn't need a PCH PLL of its own */
	if (!is_cpu_edp) {
		struct intel_pch_pll *pll;
4312

4313 4314 4315 4316
		pll = intel_get_pch_pll(intel_crtc, dpll, fp);
		if (pll == NULL) {
			DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
					 pipe);
4317 4318
			return -EINVAL;
		}
4319 4320
	} else
		intel_put_pch_pll(intel_crtc);
J
Jesse Barnes 已提交
4321 4322 4323 4324 4325 4326

	/* The LVDS pin pair needs to be on before the DPLLs are enabled.
	 * This is an exception to the general rule that mode_set doesn't turn
	 * things on.
	 */
	if (is_lvds) {
4327
		temp = I915_READ(PCH_LVDS);
4328
		temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
4329 4330
		if (HAS_PCH_CPT(dev)) {
			temp &= ~PORT_TRANS_SEL_MASK;
4331
			temp |= PORT_TRANS_SEL_CPT(pipe);
4332 4333 4334 4335 4336 4337
		} else {
			if (pipe == 1)
				temp |= LVDS_PIPEB_SELECT;
			else
				temp &= ~LVDS_PIPEB_SELECT;
		}
4338

4339
		/* set the corresponsding LVDS_BORDER bit */
4340
		temp |= dev_priv->lvds_border_bits;
J
Jesse Barnes 已提交
4341 4342 4343 4344
		/* Set the B0-B3 data pairs corresponding to whether we're going to
		 * set the DPLLs for dual-channel mode or not.
		 */
		if (clock.p2 == 7)
4345
			temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
J
Jesse Barnes 已提交
4346
		else
4347
			temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
J
Jesse Barnes 已提交
4348 4349 4350 4351 4352

		/* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
		 * appropriately here, but we need to look more thoroughly into how
		 * panels behave in the two modes.
		 */
4353
		temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
4354
		if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
4355
			temp |= LVDS_HSYNC_POLARITY;
4356
		if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
4357
			temp |= LVDS_VSYNC_POLARITY;
4358
		I915_WRITE(PCH_LVDS, temp);
J
Jesse Barnes 已提交
4359
	}
4360

4361 4362
	pipeconf &= ~PIPECONF_DITHER_EN;
	pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
4363
	if ((is_lvds && dev_priv->lvds_dither) || dither) {
4364
		pipeconf |= PIPECONF_DITHER_EN;
4365
		pipeconf |= PIPECONF_DITHER_TYPE_SP;
4366
	}
4367
	if (is_dp && !is_cpu_edp) {
4368
		intel_dp_set_m_n(crtc, mode, adjusted_mode);
4369
	} else {
4370
		/* For non-DP output, clear any trans DP clock recovery setting.*/
4371 4372 4373 4374
		I915_WRITE(TRANSDATA_M1(pipe), 0);
		I915_WRITE(TRANSDATA_N1(pipe), 0);
		I915_WRITE(TRANSDPLINK_M1(pipe), 0);
		I915_WRITE(TRANSDPLINK_N1(pipe), 0);
4375
	}
J
Jesse Barnes 已提交
4376

4377 4378
	if (intel_crtc->pch_pll) {
		I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
4379

4380
		/* Wait for the clocks to stabilize. */
4381
		POSTING_READ(intel_crtc->pch_pll->pll_reg);
4382 4383
		udelay(150);

4384 4385 4386 4387 4388
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
4389
		I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
J
Jesse Barnes 已提交
4390 4391
	}

4392
	intel_crtc->lowfreq_avail = false;
4393
	if (intel_crtc->pch_pll) {
4394
		if (is_lvds && has_reduced_clock && i915_powersave) {
4395
			I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
4396 4397 4398 4399 4400 4401
			intel_crtc->lowfreq_avail = true;
			if (HAS_PIPE_CXSR(dev)) {
				DRM_DEBUG_KMS("enabling CxSR downclocking\n");
				pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
			}
		} else {
4402
			I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
4403 4404 4405 4406
			if (HAS_PIPE_CXSR(dev)) {
				DRM_DEBUG_KMS("disabling CxSR downclocking\n");
				pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
			}
4407 4408 4409
		}
	}

4410
	pipeconf &= ~PIPECONF_INTERLACE_MASK;
4411
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4412
		pipeconf |= PIPECONF_INTERLACED_ILK;
4413 4414 4415
		/* the chip adds 2 halflines automatically */
		adjusted_mode->crtc_vtotal -= 1;
		adjusted_mode->crtc_vblank_end -= 1;
4416 4417 4418 4419
		I915_WRITE(VSYNCSHIFT(pipe),
			   adjusted_mode->crtc_hsync_start
			   - adjusted_mode->crtc_htotal/2);
	} else {
4420
		pipeconf |= PIPECONF_PROGRESSIVE;
4421 4422
		I915_WRITE(VSYNCSHIFT(pipe), 0);
	}
4423

4424 4425
	I915_WRITE(HTOTAL(pipe),
		   (adjusted_mode->crtc_hdisplay - 1) |
J
Jesse Barnes 已提交
4426
		   ((adjusted_mode->crtc_htotal - 1) << 16));
4427 4428
	I915_WRITE(HBLANK(pipe),
		   (adjusted_mode->crtc_hblank_start - 1) |
J
Jesse Barnes 已提交
4429
		   ((adjusted_mode->crtc_hblank_end - 1) << 16));
4430 4431
	I915_WRITE(HSYNC(pipe),
		   (adjusted_mode->crtc_hsync_start - 1) |
J
Jesse Barnes 已提交
4432
		   ((adjusted_mode->crtc_hsync_end - 1) << 16));
4433 4434 4435

	I915_WRITE(VTOTAL(pipe),
		   (adjusted_mode->crtc_vdisplay - 1) |
J
Jesse Barnes 已提交
4436
		   ((adjusted_mode->crtc_vtotal - 1) << 16));
4437 4438
	I915_WRITE(VBLANK(pipe),
		   (adjusted_mode->crtc_vblank_start - 1) |
J
Jesse Barnes 已提交
4439
		   ((adjusted_mode->crtc_vblank_end - 1) << 16));
4440 4441
	I915_WRITE(VSYNC(pipe),
		   (adjusted_mode->crtc_vsync_start - 1) |
J
Jesse Barnes 已提交
4442
		   ((adjusted_mode->crtc_vsync_end - 1) << 16));
4443

4444 4445
	/* pipesrc controls the size that is scaled from, which should
	 * always be the user's requested size.
J
Jesse Barnes 已提交
4446
	 */
4447 4448
	I915_WRITE(PIPESRC(pipe),
		   ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4449

4450 4451 4452 4453
	I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
	I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
	I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
	I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
4454

4455
	if (is_cpu_edp)
4456
		ironlake_set_pll_edp(crtc, adjusted_mode->clock);
4457

4458 4459
	I915_WRITE(PIPECONF(pipe), pipeconf);
	POSTING_READ(PIPECONF(pipe));
J
Jesse Barnes 已提交
4460

4461
	intel_wait_for_vblank(dev, pipe);
J
Jesse Barnes 已提交
4462

4463
	I915_WRITE(DSPCNTR(plane), dspcntr);
4464
	POSTING_READ(DSPCNTR(plane));
J
Jesse Barnes 已提交
4465

4466
	ret = intel_pipe_set_base(crtc, x, y, old_fb);
4467 4468 4469

	intel_update_watermarks(dev);

4470
	return ret;
J
Jesse Barnes 已提交
4471 4472
}

4473 4474 4475 4476 4477 4478 4479 4480
static int intel_crtc_mode_set(struct drm_crtc *crtc,
			       struct drm_display_mode *mode,
			       struct drm_display_mode *adjusted_mode,
			       int x, int y,
			       struct drm_framebuffer *old_fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
4481 4482
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
4483 4484
	int ret;

4485
	drm_vblank_pre_modeset(dev, pipe);
4486

4487 4488
	ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
					      x, y, old_fb);
J
Jesse Barnes 已提交
4489
	drm_vblank_post_modeset(dev, pipe);
4490

4491 4492 4493 4494
	if (ret)
		intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
	else
		intel_crtc->dpms_mode = DRM_MODE_DPMS_ON;
4495

4496
	return ret;
J
Jesse Barnes 已提交
4497 4498
}

4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527
static bool intel_eld_uptodate(struct drm_connector *connector,
			       int reg_eldv, uint32_t bits_eldv,
			       int reg_elda, uint32_t bits_elda,
			       int reg_edid)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t i;

	i = I915_READ(reg_eldv);
	i &= bits_eldv;

	if (!eld[0])
		return !i;

	if (!i)
		return false;

	i = I915_READ(reg_elda);
	i &= ~bits_elda;
	I915_WRITE(reg_elda, i);

	for (i = 0; i < eld[2]; i++)
		if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
			return false;

	return true;
}

4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543
static void g4x_write_eld(struct drm_connector *connector,
			  struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t len;
	uint32_t i;

	i = I915_READ(G4X_AUD_VID_DID);

	if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
		eldv = G4X_ELDV_DEVCL_DEVBLC;
	else
		eldv = G4X_ELDV_DEVCTG;

4544 4545 4546 4547 4548 4549
	if (intel_eld_uptodate(connector,
			       G4X_AUD_CNTL_ST, eldv,
			       G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
			       G4X_HDMIW_HDMIEDID))
		return;

4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576
	i = I915_READ(G4X_AUD_CNTL_ST);
	i &= ~(eldv | G4X_ELD_ADDR);
	len = (i >> 9) & 0x1f;		/* ELD buffer size */
	I915_WRITE(G4X_AUD_CNTL_ST, i);

	if (!eld[0])
		return;

	len = min_t(uint8_t, eld[2], len);
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));

	i = I915_READ(G4X_AUD_CNTL_ST);
	i |= eldv;
	I915_WRITE(G4X_AUD_CNTL_ST, i);
}

static void ironlake_write_eld(struct drm_connector *connector,
				     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t i;
	int len;
	int hdmiw_hdmiedid;
4577
	int aud_config;
4578 4579 4580
	int aud_cntl_st;
	int aud_cntrl_st2;

4581
	if (HAS_PCH_IBX(connector->dev)) {
4582
		hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID_A;
4583
		aud_config = IBX_AUD_CONFIG_A;
4584 4585
		aud_cntl_st = IBX_AUD_CNTL_ST_A;
		aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
4586
	} else {
4587
		hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID_A;
4588
		aud_config = CPT_AUD_CONFIG_A;
4589 4590
		aud_cntl_st = CPT_AUD_CNTL_ST_A;
		aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
4591 4592 4593 4594 4595
	}

	i = to_intel_crtc(crtc)->pipe;
	hdmiw_hdmiedid += i * 0x100;
	aud_cntl_st += i * 0x100;
4596
	aud_config += i * 0x100;
4597 4598 4599 4600 4601 4602 4603 4604

	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(i));

	i = I915_READ(aud_cntl_st);
	i = (i >> 29) & 0x3;		/* DIP_Port_Select, 0x1 = PortB */
	if (!i) {
		DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
		/* operate blindly on all ports */
4605 4606 4607
		eldv = IBX_ELD_VALIDB;
		eldv |= IBX_ELD_VALIDB << 4;
		eldv |= IBX_ELD_VALIDB << 8;
4608 4609
	} else {
		DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
4610
		eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
4611 4612
	}

4613 4614 4615
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
4616 4617 4618
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
	} else
		I915_WRITE(aud_config, 0);
4619

4620 4621 4622 4623 4624 4625
	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

4626 4627 4628 4629 4630 4631 4632 4633
	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
4634
	i &= ~IBX_ELD_ADDRESS;
4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670
	I915_WRITE(aud_cntl_st, i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);
}

void intel_write_eld(struct drm_encoder *encoder,
		     struct drm_display_mode *mode)
{
	struct drm_crtc *crtc = encoder->crtc;
	struct drm_connector *connector;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	connector = drm_select_eld(encoder, mode);
	if (!connector)
		return;

	DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
			 connector->base.id,
			 drm_get_connector_name(connector),
			 connector->encoder->base.id,
			 drm_get_encoder_name(connector->encoder));

	connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;

	if (dev_priv->display.write_eld)
		dev_priv->display.write_eld(connector, crtc);
}

J
Jesse Barnes 已提交
4671 4672 4673 4674 4675 4676
/** Loads the palette/gamma unit for the CRTC with the prepared values */
void intel_crtc_load_lut(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4677
	int palreg = PALETTE(intel_crtc->pipe);
J
Jesse Barnes 已提交
4678 4679 4680
	int i;

	/* The clocks have to be on to load the palette. */
4681
	if (!crtc->enabled || !intel_crtc->active)
J
Jesse Barnes 已提交
4682 4683
		return;

4684
	/* use legacy palette for Ironlake */
4685
	if (HAS_PCH_SPLIT(dev))
4686
		palreg = LGC_PALETTE(intel_crtc->pipe);
4687

J
Jesse Barnes 已提交
4688 4689 4690 4691 4692 4693 4694 4695
	for (i = 0; i < 256; i++) {
		I915_WRITE(palreg + 4 * i,
			   (intel_crtc->lut_r[i] << 16) |
			   (intel_crtc->lut_g[i] << 8) |
			   intel_crtc->lut_b[i]);
	}
}

4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706
static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	bool visible = base != 0;
	u32 cntl;

	if (intel_crtc->cursor_visible == visible)
		return;

4707
	cntl = I915_READ(_CURACNTR);
4708 4709 4710 4711
	if (visible) {
		/* On these chipsets we can only modify the base whilst
		 * the cursor is disabled.
		 */
4712
		I915_WRITE(_CURABASE, base);
4713 4714 4715 4716 4717 4718 4719 4720

		cntl &= ~(CURSOR_FORMAT_MASK);
		/* XXX width must be 64, stride 256 => 0x00 << 28 */
		cntl |= CURSOR_ENABLE |
			CURSOR_GAMMA_ENABLE |
			CURSOR_FORMAT_ARGB;
	} else
		cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
4721
	I915_WRITE(_CURACNTR, cntl);
4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734

	intel_crtc->cursor_visible = visible;
}

static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
4735
		uint32_t cntl = I915_READ(CURCNTR(pipe));
4736 4737 4738 4739 4740 4741 4742 4743
		if (base) {
			cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
			cntl |= pipe << 28; /* Connect to correct pipe */
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
4744
		I915_WRITE(CURCNTR(pipe), cntl);
4745 4746 4747 4748

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
4749
	I915_WRITE(CURBASE(pipe), base);
4750 4751
}

J
Jesse Barnes 已提交
4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776
static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
		uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
		if (base) {
			cntl &= ~CURSOR_MODE;
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
		I915_WRITE(CURCNTR_IVB(pipe), cntl);

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
	I915_WRITE(CURBASE_IVB(pipe), base);
}

4777
/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
4778 4779
static void intel_crtc_update_cursor(struct drm_crtc *crtc,
				     bool on)
4780 4781 4782 4783 4784 4785 4786
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int x = intel_crtc->cursor_x;
	int y = intel_crtc->cursor_y;
4787
	u32 base, pos;
4788 4789 4790 4791
	bool visible;

	pos = 0;

4792
	if (on && crtc->enabled && crtc->fb) {
4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820
		base = intel_crtc->cursor_addr;
		if (x > (int) crtc->fb->width)
			base = 0;

		if (y > (int) crtc->fb->height)
			base = 0;
	} else
		base = 0;

	if (x < 0) {
		if (x + intel_crtc->cursor_width < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
		x = -x;
	}
	pos |= x << CURSOR_X_SHIFT;

	if (y < 0) {
		if (y + intel_crtc->cursor_height < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
		y = -y;
	}
	pos |= y << CURSOR_Y_SHIFT;

	visible = base != 0;
4821
	if (!visible && !intel_crtc->cursor_visible)
4822 4823
		return;

4824
	if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
J
Jesse Barnes 已提交
4825 4826 4827 4828 4829 4830 4831 4832 4833
		I915_WRITE(CURPOS_IVB(pipe), pos);
		ivb_update_cursor(crtc, base);
	} else {
		I915_WRITE(CURPOS(pipe), pos);
		if (IS_845G(dev) || IS_I865G(dev))
			i845_update_cursor(crtc, base);
		else
			i9xx_update_cursor(crtc, base);
	}
4834 4835 4836 4837 4838

	if (visible)
		intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
}

J
Jesse Barnes 已提交
4839
static int intel_crtc_cursor_set(struct drm_crtc *crtc,
4840
				 struct drm_file *file,
J
Jesse Barnes 已提交
4841 4842 4843 4844 4845 4846
				 uint32_t handle,
				 uint32_t width, uint32_t height)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4847
	struct drm_i915_gem_object *obj;
4848
	uint32_t addr;
4849
	int ret;
J
Jesse Barnes 已提交
4850

4851
	DRM_DEBUG_KMS("\n");
J
Jesse Barnes 已提交
4852 4853 4854

	/* if we want to turn off the cursor ignore width and height */
	if (!handle) {
4855
		DRM_DEBUG_KMS("cursor off\n");
4856
		addr = 0;
4857
		obj = NULL;
4858
		mutex_lock(&dev->struct_mutex);
4859
		goto finish;
J
Jesse Barnes 已提交
4860 4861 4862 4863 4864 4865 4866 4867
	}

	/* Currently we only support 64x64 cursors */
	if (width != 64 || height != 64) {
		DRM_ERROR("we currently only support 64x64 cursors\n");
		return -EINVAL;
	}

4868
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
4869
	if (&obj->base == NULL)
J
Jesse Barnes 已提交
4870 4871
		return -ENOENT;

4872
	if (obj->base.size < width * height * 4) {
J
Jesse Barnes 已提交
4873
		DRM_ERROR("buffer is to small\n");
4874 4875
		ret = -ENOMEM;
		goto fail;
J
Jesse Barnes 已提交
4876 4877
	}

4878
	/* we only need to pin inside GTT if cursor is non-phy */
4879
	mutex_lock(&dev->struct_mutex);
4880
	if (!dev_priv->info->cursor_needs_physical) {
4881 4882 4883 4884 4885 4886
		if (obj->tiling_mode) {
			DRM_ERROR("cursor cannot be tiled\n");
			ret = -EINVAL;
			goto fail_locked;
		}

4887
		ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
4888 4889
		if (ret) {
			DRM_ERROR("failed to move cursor bo into the GTT\n");
4890
			goto fail_locked;
4891 4892
		}

4893 4894
		ret = i915_gem_object_put_fence(obj);
		if (ret) {
4895
			DRM_ERROR("failed to release fence for cursor");
4896 4897 4898
			goto fail_unpin;
		}

4899
		addr = obj->gtt_offset;
4900
	} else {
4901
		int align = IS_I830(dev) ? 16 * 1024 : 256;
4902
		ret = i915_gem_attach_phys_object(dev, obj,
4903 4904
						  (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
						  align);
4905 4906
		if (ret) {
			DRM_ERROR("failed to attach phys object\n");
4907
			goto fail_locked;
4908
		}
4909
		addr = obj->phys_obj->handle->busaddr;
4910 4911
	}

4912
	if (IS_GEN2(dev))
J
Jesse Barnes 已提交
4913 4914
		I915_WRITE(CURSIZE, (height << 12) | width);

4915 4916
 finish:
	if (intel_crtc->cursor_bo) {
4917
		if (dev_priv->info->cursor_needs_physical) {
4918
			if (intel_crtc->cursor_bo != obj)
4919 4920 4921
				i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
		} else
			i915_gem_object_unpin(intel_crtc->cursor_bo);
4922
		drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
4923
	}
4924

4925
	mutex_unlock(&dev->struct_mutex);
4926 4927

	intel_crtc->cursor_addr = addr;
4928
	intel_crtc->cursor_bo = obj;
4929 4930 4931
	intel_crtc->cursor_width = width;
	intel_crtc->cursor_height = height;

4932
	intel_crtc_update_cursor(crtc, true);
4933

J
Jesse Barnes 已提交
4934
	return 0;
4935
fail_unpin:
4936
	i915_gem_object_unpin(obj);
4937
fail_locked:
4938
	mutex_unlock(&dev->struct_mutex);
4939
fail:
4940
	drm_gem_object_unreference_unlocked(&obj->base);
4941
	return ret;
J
Jesse Barnes 已提交
4942 4943 4944 4945 4946 4947
}

static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

4948 4949
	intel_crtc->cursor_x = x;
	intel_crtc->cursor_y = y;
4950

4951
	intel_crtc_update_cursor(crtc, true);
J
Jesse Barnes 已提交
4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966

	return 0;
}

/** Sets the color ramps on behalf of RandR */
void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
				 u16 blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	intel_crtc->lut_r[regno] = red >> 8;
	intel_crtc->lut_g[regno] = green >> 8;
	intel_crtc->lut_b[regno] = blue >> 8;
}

4967 4968 4969 4970 4971 4972 4973 4974 4975 4976
void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
			     u16 *blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	*red = intel_crtc->lut_r[regno] << 8;
	*green = intel_crtc->lut_g[regno] << 8;
	*blue = intel_crtc->lut_b[regno] << 8;
}

J
Jesse Barnes 已提交
4977
static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
J
James Simmons 已提交
4978
				 u16 *blue, uint32_t start, uint32_t size)
J
Jesse Barnes 已提交
4979
{
J
James Simmons 已提交
4980
	int end = (start + size > 256) ? 256 : start + size, i;
J
Jesse Barnes 已提交
4981 4982
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

J
James Simmons 已提交
4983
	for (i = start; i < end; i++) {
J
Jesse Barnes 已提交
4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996
		intel_crtc->lut_r[i] = red[i] >> 8;
		intel_crtc->lut_g[i] = green[i] >> 8;
		intel_crtc->lut_b[i] = blue[i] >> 8;
	}

	intel_crtc_load_lut(crtc);
}

/**
 * Get a pipe with a simple mode set on it for doing load-based monitor
 * detection.
 *
 * It will be up to the load-detect code to adjust the pipe as appropriate for
4997
 * its requirements.  The pipe will be connected to no other encoders.
J
Jesse Barnes 已提交
4998
 *
4999
 * Currently this code will only succeed if there is a pipe with no encoders
J
Jesse Barnes 已提交
5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011
 * configured for it.  In the future, it could choose to temporarily disable
 * some outputs to free up a pipe for its use.
 *
 * \return crtc, or NULL if no pipes are available.
 */

/* VESA 640x480x72Hz mode to set on the pipe */
static struct drm_display_mode load_detect_mode = {
	DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
		 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
};

5012 5013
static struct drm_framebuffer *
intel_framebuffer_create(struct drm_device *dev,
5014
			 struct drm_mode_fb_cmd2 *mode_cmd,
5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054 5055
			 struct drm_i915_gem_object *obj)
{
	struct intel_framebuffer *intel_fb;
	int ret;

	intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
	if (!intel_fb) {
		drm_gem_object_unreference_unlocked(&obj->base);
		return ERR_PTR(-ENOMEM);
	}

	ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
	if (ret) {
		drm_gem_object_unreference_unlocked(&obj->base);
		kfree(intel_fb);
		return ERR_PTR(ret);
	}

	return &intel_fb->base;
}

static u32
intel_framebuffer_pitch_for_width(int width, int bpp)
{
	u32 pitch = DIV_ROUND_UP(width * bpp, 8);
	return ALIGN(pitch, 64);
}

static u32
intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
{
	u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
	return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
}

static struct drm_framebuffer *
intel_framebuffer_create_for_mode(struct drm_device *dev,
				  struct drm_display_mode *mode,
				  int depth, int bpp)
{
	struct drm_i915_gem_object *obj;
5056
	struct drm_mode_fb_cmd2 mode_cmd;
5057 5058 5059 5060 5061 5062 5063 5064

	obj = i915_gem_alloc_object(dev,
				    intel_framebuffer_size_for_mode(mode, bpp));
	if (obj == NULL)
		return ERR_PTR(-ENOMEM);

	mode_cmd.width = mode->hdisplay;
	mode_cmd.height = mode->vdisplay;
5065 5066
	mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
								bpp);
5067
	mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087

	return intel_framebuffer_create(dev, &mode_cmd, obj);
}

static struct drm_framebuffer *
mode_fits_in_fbdev(struct drm_device *dev,
		   struct drm_display_mode *mode)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	struct drm_framebuffer *fb;

	if (dev_priv->fbdev == NULL)
		return NULL;

	obj = dev_priv->fbdev->ifb.obj;
	if (obj == NULL)
		return NULL;

	fb = &dev_priv->fbdev->ifb.base;
5088 5089
	if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
							       fb->bits_per_pixel))
5090 5091
		return NULL;

5092
	if (obj->base.size < mode->vdisplay * fb->pitches[0])
5093 5094 5095 5096 5097
		return NULL;

	return fb;
}

5098 5099 5100
bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
				struct drm_connector *connector,
				struct drm_display_mode *mode,
5101
				struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
5102 5103 5104
{
	struct intel_crtc *intel_crtc;
	struct drm_crtc *possible_crtc;
5105
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
5106 5107
	struct drm_crtc *crtc = NULL;
	struct drm_device *dev = encoder->dev;
5108
	struct drm_framebuffer *old_fb;
J
Jesse Barnes 已提交
5109 5110
	int i = -1;

5111 5112 5113 5114
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

J
Jesse Barnes 已提交
5115 5116
	/*
	 * Algorithm gets a little messy:
5117
	 *
J
Jesse Barnes 已提交
5118 5119
	 *   - if the connector already has an assigned crtc, use it (but make
	 *     sure it's on first)
5120
	 *
J
Jesse Barnes 已提交
5121 5122 5123 5124 5125 5126 5127
	 *   - try to find the first unused crtc that can drive this connector,
	 *     and use that if we find one
	 */

	/* See if we already have a CRTC for this connector */
	if (encoder->crtc) {
		crtc = encoder->crtc;
5128

J
Jesse Barnes 已提交
5129
		intel_crtc = to_intel_crtc(crtc);
5130 5131 5132 5133
		old->dpms_mode = intel_crtc->dpms_mode;
		old->load_detect_temp = false;

		/* Make sure the crtc and connector are running */
J
Jesse Barnes 已提交
5134
		if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
5135 5136 5137
			struct drm_encoder_helper_funcs *encoder_funcs;
			struct drm_crtc_helper_funcs *crtc_funcs;

J
Jesse Barnes 已提交
5138 5139
			crtc_funcs = crtc->helper_private;
			crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
5140 5141

			encoder_funcs = encoder->helper_private;
J
Jesse Barnes 已提交
5142 5143
			encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
		}
5144

5145
		return true;
J
Jesse Barnes 已提交
5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162
	}

	/* Find an unused one (if possible) */
	list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
		i++;
		if (!(encoder->possible_crtcs & (1 << i)))
			continue;
		if (!possible_crtc->enabled) {
			crtc = possible_crtc;
			break;
		}
	}

	/*
	 * If we didn't find an unused CRTC, don't use any.
	 */
	if (!crtc) {
5163 5164
		DRM_DEBUG_KMS("no pipe available for load-detect\n");
		return false;
J
Jesse Barnes 已提交
5165 5166 5167
	}

	encoder->crtc = crtc;
5168
	connector->encoder = encoder;
J
Jesse Barnes 已提交
5169 5170

	intel_crtc = to_intel_crtc(crtc);
5171 5172
	old->dpms_mode = intel_crtc->dpms_mode;
	old->load_detect_temp = true;
5173
	old->release_fb = NULL;
J
Jesse Barnes 已提交
5174

5175 5176
	if (!mode)
		mode = &load_detect_mode;
J
Jesse Barnes 已提交
5177

5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197
	old_fb = crtc->fb;

	/* We need a framebuffer large enough to accommodate all accesses
	 * that the plane may generate whilst we perform load detection.
	 * We can not rely on the fbcon either being present (we get called
	 * during its initialisation to detect all boot displays, or it may
	 * not even exist) or that it is large enough to satisfy the
	 * requested mode.
	 */
	crtc->fb = mode_fits_in_fbdev(dev, mode);
	if (crtc->fb == NULL) {
		DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
		crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
		old->release_fb = crtc->fb;
	} else
		DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
	if (IS_ERR(crtc->fb)) {
		DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
		crtc->fb = old_fb;
		return false;
J
Jesse Barnes 已提交
5198 5199
	}

5200
	if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
5201
		DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
5202 5203 5204
		if (old->release_fb)
			old->release_fb->funcs->destroy(old->release_fb);
		crtc->fb = old_fb;
5205
		return false;
J
Jesse Barnes 已提交
5206
	}
5207

J
Jesse Barnes 已提交
5208
	/* let the connector get through one full cycle before testing */
5209
	intel_wait_for_vblank(dev, intel_crtc->pipe);
J
Jesse Barnes 已提交
5210

5211
	return true;
J
Jesse Barnes 已提交
5212 5213
}

5214
void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
5215 5216
				    struct drm_connector *connector,
				    struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
5217
{
5218
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
5219 5220 5221 5222 5223
	struct drm_device *dev = encoder->dev;
	struct drm_crtc *crtc = encoder->crtc;
	struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
	struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;

5224 5225 5226 5227
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

5228
	if (old->load_detect_temp) {
5229
		connector->encoder = NULL;
J
Jesse Barnes 已提交
5230
		drm_helper_disable_unused_functions(dev);
5231 5232 5233 5234

		if (old->release_fb)
			old->release_fb->funcs->destroy(old->release_fb);

5235
		return;
J
Jesse Barnes 已提交
5236 5237
	}

5238
	/* Switch crtc and encoder back off if necessary */
5239 5240
	if (old->dpms_mode != DRM_MODE_DPMS_ON) {
		encoder_funcs->dpms(encoder, old->dpms_mode);
5241
		crtc_funcs->dpms(crtc, old->dpms_mode);
J
Jesse Barnes 已提交
5242 5243 5244 5245 5246 5247 5248 5249 5250
	}
}

/* Returns the clock of the currently programmed mode of the given pipe. */
static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5251
	u32 dpll = I915_READ(DPLL(pipe));
J
Jesse Barnes 已提交
5252 5253 5254 5255
	u32 fp;
	intel_clock_t clock;

	if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
5256
		fp = I915_READ(FP0(pipe));
J
Jesse Barnes 已提交
5257
	else
5258
		fp = I915_READ(FP1(pipe));
J
Jesse Barnes 已提交
5259 5260

	clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
5261 5262 5263
	if (IS_PINEVIEW(dev)) {
		clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
		clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
5264 5265 5266 5267 5268
	} else {
		clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
		clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
	}

5269
	if (!IS_GEN2(dev)) {
5270 5271 5272
		if (IS_PINEVIEW(dev))
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
				DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
5273 5274
		else
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
J
Jesse Barnes 已提交
5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286
			       DPLL_FPA01_P1_POST_DIV_SHIFT);

		switch (dpll & DPLL_MODE_MASK) {
		case DPLLB_MODE_DAC_SERIAL:
			clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
				5 : 10;
			break;
		case DPLLB_MODE_LVDS:
			clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
				7 : 14;
			break;
		default:
5287
			DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
J
Jesse Barnes 已提交
5288 5289 5290 5291 5292
				  "mode\n", (int)(dpll & DPLL_MODE_MASK));
			return 0;
		}

		/* XXX: Handle the 100Mhz refclk */
5293
		intel_clock(dev, 96000, &clock);
J
Jesse Barnes 已提交
5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304
	} else {
		bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);

		if (is_lvds) {
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
				       DPLL_FPA01_P1_POST_DIV_SHIFT);
			clock.p2 = 14;

			if ((dpll & PLL_REF_INPUT_MASK) ==
			    PLLB_REF_INPUT_SPREADSPECTRUMIN) {
				/* XXX: might not be 66MHz */
5305
				intel_clock(dev, 66000, &clock);
J
Jesse Barnes 已提交
5306
			} else
5307
				intel_clock(dev, 48000, &clock);
J
Jesse Barnes 已提交
5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319
		} else {
			if (dpll & PLL_P1_DIVIDE_BY_TWO)
				clock.p1 = 2;
			else {
				clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
					    DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
			}
			if (dpll & PLL_P2_DIVIDE_BY_4)
				clock.p2 = 4;
			else
				clock.p2 = 2;

5320
			intel_clock(dev, 48000, &clock);
J
Jesse Barnes 已提交
5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335
		}
	}

	/* XXX: It would be nice to validate the clocks, but we can't reuse
	 * i830PllIsValid() because it relies on the xf86_config connector
	 * configuration being accurate, which it isn't necessarily.
	 */

	return clock.dot;
}

/** Returns the currently programmed mode of the given pipe. */
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc)
{
5336
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
5337 5338 5339
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	struct drm_display_mode *mode;
5340 5341 5342 5343
	int htot = I915_READ(HTOTAL(pipe));
	int hsync = I915_READ(HSYNC(pipe));
	int vtot = I915_READ(VTOTAL(pipe));
	int vsync = I915_READ(VSYNC(pipe));
J
Jesse Barnes 已提交
5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364

	mode = kzalloc(sizeof(*mode), GFP_KERNEL);
	if (!mode)
		return NULL;

	mode->clock = intel_crtc_clock_get(dev, crtc);
	mode->hdisplay = (htot & 0xffff) + 1;
	mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
	mode->hsync_start = (hsync & 0xffff) + 1;
	mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
	mode->vdisplay = (vtot & 0xffff) + 1;
	mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
	mode->vsync_start = (vsync & 0xffff) + 1;
	mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;

	drm_mode_set_name(mode);
	drm_mode_set_crtcinfo(mode, 0);

	return mode;
}

5365 5366 5367 5368 5369 5370 5371 5372
#define GPU_IDLE_TIMEOUT 500 /* ms */

/* When this timer fires, we've been idle for awhile */
static void intel_gpu_idle_timer(unsigned long arg)
{
	struct drm_device *dev = (struct drm_device *)arg;
	drm_i915_private_t *dev_priv = dev->dev_private;

5373 5374 5375 5376 5377 5378
	if (!list_empty(&dev_priv->mm.active_list)) {
		/* Still processing requests, so just re-arm the timer. */
		mod_timer(&dev_priv->idle_timer, jiffies +
			  msecs_to_jiffies(GPU_IDLE_TIMEOUT));
		return;
	}
5379

5380
	dev_priv->busy = false;
5381
	queue_work(dev_priv->wq, &dev_priv->idle_work);
5382 5383 5384 5385 5386 5387 5388 5389 5390
}

#define CRTC_IDLE_TIMEOUT 1000 /* ms */

static void intel_crtc_idle_timer(unsigned long arg)
{
	struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
	struct drm_crtc *crtc = &intel_crtc->base;
	drm_i915_private_t *dev_priv = crtc->dev->dev_private;
5391
	struct intel_framebuffer *intel_fb;
5392

5393 5394 5395 5396 5397 5398 5399
	intel_fb = to_intel_framebuffer(crtc->fb);
	if (intel_fb && intel_fb->obj->active) {
		/* The framebuffer is still being accessed by the GPU. */
		mod_timer(&intel_crtc->idle_timer, jiffies +
			  msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
		return;
	}
5400

5401
	intel_crtc->busy = false;
5402
	queue_work(dev_priv->wq, &dev_priv->idle_work);
5403 5404
}

5405
static void intel_increase_pllclock(struct drm_crtc *crtc)
5406 5407 5408 5409 5410
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5411 5412
	int dpll_reg = DPLL(pipe);
	int dpll;
5413

5414
	if (HAS_PCH_SPLIT(dev))
5415 5416 5417 5418 5419
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

5420
	dpll = I915_READ(dpll_reg);
5421
	if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
5422
		DRM_DEBUG_DRIVER("upclocking LVDS\n");
5423

5424
		assert_panel_unlocked(dev_priv, pipe);
5425 5426 5427

		dpll &= ~DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
5428
		intel_wait_for_vblank(dev, pipe);
5429

5430 5431
		dpll = I915_READ(dpll_reg);
		if (dpll & DISPLAY_RATE_SELECT_FPA1)
5432
			DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
5433 5434 5435
	}

	/* Schedule downclock */
5436 5437
	mod_timer(&intel_crtc->idle_timer, jiffies +
		  msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5438 5439 5440 5441 5442 5443 5444 5445
}

static void intel_decrease_pllclock(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5446
	int dpll_reg = DPLL(pipe);
5447 5448
	int dpll = I915_READ(dpll_reg);

5449
	if (HAS_PCH_SPLIT(dev))
5450 5451 5452 5453 5454 5455 5456 5457 5458 5459
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

	/*
	 * Since this is called by a timer, we should never get here in
	 * the manual case.
	 */
	if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
5460
		DRM_DEBUG_DRIVER("downclocking LVDS\n");
5461

5462
		assert_panel_unlocked(dev_priv, pipe);
5463 5464 5465

		dpll |= DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
5466
		intel_wait_for_vblank(dev, pipe);
5467 5468
		dpll = I915_READ(dpll_reg);
		if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
5469
			DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
5470 5471 5472 5473 5474 5475 5476 5477 5478 5479 5480 5481 5482 5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493
	}

}

/**
 * intel_idle_update - adjust clocks for idleness
 * @work: work struct
 *
 * Either the GPU or display (or both) went idle.  Check the busy status
 * here and adjust the CRTC and GPU clocks as necessary.
 */
static void intel_idle_update(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    idle_work);
	struct drm_device *dev = dev_priv->dev;
	struct drm_crtc *crtc;
	struct intel_crtc *intel_crtc;

	if (!i915_powersave)
		return;

	mutex_lock(&dev->struct_mutex);

5494 5495
	i915_update_gfx_val(dev_priv);

5496 5497 5498 5499 5500 5501 5502 5503 5504 5505
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

		intel_crtc = to_intel_crtc(crtc);
		if (!intel_crtc->busy)
			intel_decrease_pllclock(crtc);
	}

5506

5507 5508 5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519
	mutex_unlock(&dev->struct_mutex);
}

/**
 * intel_mark_busy - mark the GPU and possibly the display busy
 * @dev: drm device
 * @obj: object we're operating on
 *
 * Callers can use this function to indicate that the GPU is busy processing
 * commands.  If @obj matches one of the CRTC objects (i.e. it's a scanout
 * buffer), we'll also mark the display as busy, so we know to increase its
 * clock frequency.
 */
5520
void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
5521 5522 5523 5524 5525 5526
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = NULL;
	struct intel_framebuffer *intel_fb;
	struct intel_crtc *intel_crtc;

5527 5528 5529
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		return;

5530
	if (!dev_priv->busy)
5531
		dev_priv->busy = true;
5532
	else
5533 5534
		mod_timer(&dev_priv->idle_timer, jiffies +
			  msecs_to_jiffies(GPU_IDLE_TIMEOUT));
5535 5536 5537 5538 5539 5540 5541 5542 5543 5544

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

		intel_crtc = to_intel_crtc(crtc);
		intel_fb = to_intel_framebuffer(crtc->fb);
		if (intel_fb->obj == obj) {
			if (!intel_crtc->busy) {
				/* Non-busy -> busy, upclock */
5545
				intel_increase_pllclock(crtc);
5546 5547 5548 5549 5550 5551 5552 5553 5554 5555
				intel_crtc->busy = true;
			} else {
				/* Busy -> busy, put off timer */
				mod_timer(&intel_crtc->idle_timer, jiffies +
					  msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
			}
		}
	}
}

J
Jesse Barnes 已提交
5556 5557 5558
static void intel_crtc_destroy(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5559 5560 5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571
	struct drm_device *dev = crtc->dev;
	struct intel_unpin_work *work;
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (work) {
		cancel_work_sync(&work->work);
		kfree(work);
	}
J
Jesse Barnes 已提交
5572 5573

	drm_crtc_cleanup(crtc);
5574

J
Jesse Barnes 已提交
5575 5576 5577
	kfree(intel_crtc);
}

5578 5579 5580 5581 5582 5583
static void intel_unpin_work_fn(struct work_struct *__work)
{
	struct intel_unpin_work *work =
		container_of(__work, struct intel_unpin_work, work);

	mutex_lock(&work->dev->struct_mutex);
5584
	intel_unpin_fb_obj(work->old_fb_obj);
5585 5586
	drm_gem_object_unreference(&work->pending_flip_obj->base);
	drm_gem_object_unreference(&work->old_fb_obj->base);
5587

5588
	intel_update_fbc(work->dev);
5589 5590 5591 5592
	mutex_unlock(&work->dev->struct_mutex);
	kfree(work);
}

5593
static void do_intel_finish_page_flip(struct drm_device *dev,
5594
				      struct drm_crtc *crtc)
5595 5596 5597 5598
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
5599
	struct drm_i915_gem_object *obj;
5600
	struct drm_pending_vblank_event *e;
5601
	struct timeval tnow, tvbl;
5602 5603 5604 5605 5606 5607
	unsigned long flags;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

5608 5609
	do_gettimeofday(&tnow);

5610 5611 5612 5613 5614 5615 5616 5617 5618 5619 5620
	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	if (work == NULL || !work->pending) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

	intel_crtc->unpin_work = NULL;

	if (work->event) {
		e = work->event;
5621
		e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
5622 5623 5624 5625 5626

		/* Called before vblank count and timestamps have
		 * been updated for the vblank interval of flip
		 * completion? Need to increment vblank count and
		 * add one videorefresh duration to returned timestamp
5627 5628 5629 5630 5631 5632 5633
		 * to account for this. We assume this happened if we
		 * get called over 0.9 frame durations after the last
		 * timestamped vblank.
		 *
		 * This calculation can not be used with vrefresh rates
		 * below 5Hz (10Hz to be on the safe side) without
		 * promoting to 64 integers.
5634
		 */
5635 5636
		if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
		    9 * crtc->framedur_ns) {
5637
			e->event.sequence++;
5638 5639
			tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
					     crtc->framedur_ns);
5640 5641
		}

5642 5643
		e->event.tv_sec = tvbl.tv_sec;
		e->event.tv_usec = tvbl.tv_usec;
5644

5645 5646 5647 5648 5649
		list_add_tail(&e->base.link,
			      &e->base.file_priv->event_list);
		wake_up_interruptible(&e->base.file_priv->event_wait);
	}

5650 5651
	drm_vblank_put(dev, intel_crtc->pipe);

5652 5653
	spin_unlock_irqrestore(&dev->event_lock, flags);

5654
	obj = work->old_fb_obj;
5655

5656
	atomic_clear_mask(1 << intel_crtc->plane,
5657 5658
			  &obj->pending_flip.counter);
	if (atomic_read(&obj->pending_flip) == 0)
5659
		wake_up(&dev_priv->pending_flip_queue);
5660

5661
	schedule_work(&work->work);
5662 5663

	trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
5664 5665
}

5666 5667 5668 5669 5670
void intel_finish_page_flip(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];

5671
	do_intel_finish_page_flip(dev, crtc);
5672 5673 5674 5675 5676 5677 5678
}

void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];

5679
	do_intel_finish_page_flip(dev, crtc);
5680 5681
}

5682 5683 5684 5685 5686 5687 5688 5689
void intel_prepare_page_flip(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
5690
	if (intel_crtc->unpin_work) {
5691 5692
		if ((++intel_crtc->unpin_work->pending) > 1)
			DRM_ERROR("Prepared flip multiple times\n");
5693 5694 5695
	} else {
		DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
	}
5696 5697 5698
	spin_unlock_irqrestore(&dev->event_lock, flags);
}

5699 5700 5701 5702 5703 5704 5705 5706 5707
static int intel_gen2_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	unsigned long offset;
	u32 flip_mask;
5708
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
5709 5710
	int ret;

5711
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
5712
	if (ret)
5713
		goto err;
5714 5715

	/* Offset into the new buffer for cases of shared fbs between CRTCs */
5716
	offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
5717

5718
	ret = intel_ring_begin(ring, 6);
5719
	if (ret)
5720
		goto err_unpin;
5721 5722 5723 5724 5725 5726 5727 5728

	/* Can't queue multiple flips, so wait for the previous
	 * one to finish before executing the next.
	 */
	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
5729 5730 5731 5732 5733 5734 5735 5736
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
	intel_ring_emit(ring, obj->gtt_offset + offset);
	intel_ring_emit(ring, 0); /* aux display base address, unused */
	intel_ring_advance(ring);
5737 5738 5739 5740 5741
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
5742 5743 5744 5745 5746 5747 5748 5749 5750 5751 5752 5753
	return ret;
}

static int intel_gen3_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	unsigned long offset;
	u32 flip_mask;
5754
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
5755 5756
	int ret;

5757
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
5758
	if (ret)
5759
		goto err;
5760 5761

	/* Offset into the new buffer for cases of shared fbs between CRTCs */
5762
	offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
5763

5764
	ret = intel_ring_begin(ring, 6);
5765
	if (ret)
5766
		goto err_unpin;
5767 5768 5769 5770 5771

	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
5772 5773 5774 5775 5776 5777 5778 5779 5780
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
	intel_ring_emit(ring, obj->gtt_offset + offset);
	intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);
5781 5782 5783 5784 5785
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
5786 5787 5788 5789 5790 5791 5792 5793 5794 5795 5796
	return ret;
}

static int intel_gen4_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	uint32_t pf, pipesrc;
5797
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
5798 5799
	int ret;

5800
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
5801
	if (ret)
5802
		goto err;
5803

5804
	ret = intel_ring_begin(ring, 4);
5805
	if (ret)
5806
		goto err_unpin;
5807 5808 5809 5810 5811

	/* i965+ uses the linear or tiled offsets from the
	 * Display Registers (which do not change across a page-flip)
	 * so we need only reprogram the base address.
	 */
5812 5813 5814 5815
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
	intel_ring_emit(ring, obj->gtt_offset | obj->tiling_mode);
5816 5817 5818 5819 5820 5821 5822

	/* XXX Enabling the panel-fitter across page-flip is so far
	 * untested on non-native modes, so ignore it for now.
	 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
	 */
	pf = 0;
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
5823 5824
	intel_ring_emit(ring, pf | pipesrc);
	intel_ring_advance(ring);
5825 5826 5827 5828 5829
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
5830 5831 5832 5833 5834 5835 5836 5837 5838 5839
	return ret;
}

static int intel_gen6_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5840
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
5841 5842 5843
	uint32_t pf, pipesrc;
	int ret;

5844
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
5845
	if (ret)
5846
		goto err;
5847

5848
	ret = intel_ring_begin(ring, 4);
5849
	if (ret)
5850
		goto err_unpin;
5851

5852 5853 5854 5855
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
	intel_ring_emit(ring, obj->gtt_offset);
5856 5857 5858

	pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
5859 5860
	intel_ring_emit(ring, pf | pipesrc);
	intel_ring_advance(ring);
5861 5862 5863 5864 5865
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
5866 5867 5868
	return ret;
}

5869 5870 5871 5872 5873 5874 5875 5876 5877 5878 5879 5880 5881 5882 5883 5884 5885 5886
/*
 * On gen7 we currently use the blit ring because (in early silicon at least)
 * the render ring doesn't give us interrpts for page flip completion, which
 * means clients will hang after the first flip is queued.  Fortunately the
 * blit ring generates interrupts properly, so use it instead.
 */
static int intel_gen7_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
	int ret;

	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
	if (ret)
5887
		goto err;
5888 5889 5890

	ret = intel_ring_begin(ring, 4);
	if (ret)
5891
		goto err_unpin;
5892 5893

	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | (intel_crtc->plane << 19));
5894
	intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
5895 5896 5897
	intel_ring_emit(ring, (obj->gtt_offset));
	intel_ring_emit(ring, (MI_NOOP));
	intel_ring_advance(ring);
5898 5899 5900 5901 5902
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
5903 5904 5905
	return ret;
}

5906 5907 5908 5909 5910 5911 5912 5913
static int intel_default_queue_flip(struct drm_device *dev,
				    struct drm_crtc *crtc,
				    struct drm_framebuffer *fb,
				    struct drm_i915_gem_object *obj)
{
	return -ENODEV;
}

5914 5915 5916 5917 5918 5919 5920
static int intel_crtc_page_flip(struct drm_crtc *crtc,
				struct drm_framebuffer *fb,
				struct drm_pending_vblank_event *event)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_framebuffer *intel_fb;
5921
	struct drm_i915_gem_object *obj;
5922 5923
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
5924
	unsigned long flags;
5925
	int ret;
5926 5927 5928 5929 5930 5931 5932 5933

	work = kzalloc(sizeof *work, GFP_KERNEL);
	if (work == NULL)
		return -ENOMEM;

	work->event = event;
	work->dev = crtc->dev;
	intel_fb = to_intel_framebuffer(crtc->fb);
5934
	work->old_fb_obj = intel_fb->obj;
5935 5936
	INIT_WORK(&work->work, intel_unpin_work_fn);

5937 5938 5939 5940
	ret = drm_vblank_get(dev, intel_crtc->pipe);
	if (ret)
		goto free_work;

5941 5942 5943 5944 5945
	/* We borrow the event spin lock for protecting unpin_work */
	spin_lock_irqsave(&dev->event_lock, flags);
	if (intel_crtc->unpin_work) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		kfree(work);
5946
		drm_vblank_put(dev, intel_crtc->pipe);
5947 5948

		DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5949 5950 5951 5952 5953 5954 5955 5956
		return -EBUSY;
	}
	intel_crtc->unpin_work = work;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

5957
	mutex_lock(&dev->struct_mutex);
5958

5959
	/* Reference the objects for the scheduled work. */
5960 5961
	drm_gem_object_reference(&work->old_fb_obj->base);
	drm_gem_object_reference(&obj->base);
5962 5963

	crtc->fb = fb;
5964

5965 5966
	work->pending_flip_obj = obj;

5967 5968
	work->enable_stall_check = true;

5969 5970 5971
	/* Block clients from rendering to the new back buffer until
	 * the flip occurs and the object is no longer visible.
	 */
5972
	atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
5973

5974 5975 5976
	ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
	if (ret)
		goto cleanup_pending;
5977

5978
	intel_disable_fbc(dev);
5979 5980
	mutex_unlock(&dev->struct_mutex);

5981 5982
	trace_i915_flip_request(intel_crtc->plane, obj);

5983
	return 0;
5984

5985 5986
cleanup_pending:
	atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
5987 5988
	drm_gem_object_unreference(&work->old_fb_obj->base);
	drm_gem_object_unreference(&obj->base);
5989 5990 5991 5992 5993 5994
	mutex_unlock(&dev->struct_mutex);

	spin_lock_irqsave(&dev->event_lock, flags);
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

5995 5996
	drm_vblank_put(dev, intel_crtc->pipe);
free_work:
5997 5998 5999
	kfree(work);

	return ret;
6000 6001
}

6002 6003 6004 6005 6006 6007
static void intel_sanitize_modesetting(struct drm_device *dev,
				       int pipe, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg, val;

6008 6009 6010 6011 6012 6013
	/* Clear any frame start delays used for debugging left by the BIOS */
	for_each_pipe(pipe) {
		reg = PIPECONF(pipe);
		I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
	}

6014 6015 6016 6017 6018 6019 6020 6021 6022 6023 6024 6025 6026 6027 6028 6029 6030 6031 6032 6033 6034 6035 6036 6037 6038 6039
	if (HAS_PCH_SPLIT(dev))
		return;

	/* Who knows what state these registers were left in by the BIOS or
	 * grub?
	 *
	 * If we leave the registers in a conflicting state (e.g. with the
	 * display plane reading from the other pipe than the one we intend
	 * to use) then when we attempt to teardown the active mode, we will
	 * not disable the pipes and planes in the correct order -- leaving
	 * a plane reading from a disabled pipe and possibly leading to
	 * undefined behaviour.
	 */

	reg = DSPCNTR(plane);
	val = I915_READ(reg);

	if ((val & DISPLAY_PLANE_ENABLE) == 0)
		return;
	if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
		return;

	/* This display plane is active and attached to the other CPU pipe. */
	pipe = !pipe;

	/* Disable the plane and wait for it to stop reading from the pipe. */
6040 6041
	intel_disable_plane(dev_priv, plane, pipe);
	intel_disable_pipe(dev_priv, pipe);
6042
}
J
Jesse Barnes 已提交
6043

6044 6045 6046 6047 6048 6049 6050 6051 6052 6053 6054 6055 6056 6057 6058 6059 6060 6061 6062 6063 6064 6065 6066 6067 6068 6069 6070 6071 6072 6073 6074 6075 6076 6077 6078 6079
static void intel_crtc_reset(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	/* Reset flags back to the 'unknown' status so that they
	 * will be correctly set on the initial modeset.
	 */
	intel_crtc->dpms_mode = -1;

	/* We need to fix up any BIOS configuration that conflicts with
	 * our expectations.
	 */
	intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
}

static struct drm_crtc_helper_funcs intel_helper_funcs = {
	.dpms = intel_crtc_dpms,
	.mode_fixup = intel_crtc_mode_fixup,
	.mode_set = intel_crtc_mode_set,
	.mode_set_base = intel_pipe_set_base,
	.mode_set_base_atomic = intel_pipe_set_base_atomic,
	.load_lut = intel_crtc_load_lut,
	.disable = intel_crtc_disable,
};

static const struct drm_crtc_funcs intel_crtc_funcs = {
	.reset = intel_crtc_reset,
	.cursor_set = intel_crtc_cursor_set,
	.cursor_move = intel_crtc_cursor_move,
	.gamma_set = intel_crtc_gamma_set,
	.set_config = drm_crtc_helper_set_config,
	.destroy = intel_crtc_destroy,
	.page_flip = intel_crtc_page_flip,
};

6080 6081 6082 6083 6084 6085 6086 6087 6088 6089 6090 6091 6092 6093 6094 6095 6096
static void intel_pch_pll_init(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int i;

	if (dev_priv->num_pch_pll == 0) {
		DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
		return;
	}

	for (i = 0; i < dev_priv->num_pch_pll; i++) {
		dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
		dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
		dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
	}
}

6097
static void intel_crtc_init(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
6098
{
J
Jesse Barnes 已提交
6099
	drm_i915_private_t *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
6100 6101 6102 6103 6104 6105 6106 6107 6108 6109 6110 6111 6112 6113 6114 6115
	struct intel_crtc *intel_crtc;
	int i;

	intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
	if (intel_crtc == NULL)
		return;

	drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);

	drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
	for (i = 0; i < 256; i++) {
		intel_crtc->lut_r[i] = i;
		intel_crtc->lut_g[i] = i;
		intel_crtc->lut_b[i] = i;
	}

6116 6117 6118
	/* Swap pipes & planes for FBC on pre-965 */
	intel_crtc->pipe = pipe;
	intel_crtc->plane = pipe;
6119
	if (IS_MOBILE(dev) && IS_GEN3(dev)) {
6120
		DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
6121
		intel_crtc->plane = !pipe;
6122 6123
	}

J
Jesse Barnes 已提交
6124 6125 6126 6127 6128
	BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
	       dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
	dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
	dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;

C
Chris Wilson 已提交
6129
	intel_crtc_reset(&intel_crtc->base);
6130
	intel_crtc->active = true; /* force the pipe off on setup_init_config */
6131
	intel_crtc->bpp = 24; /* default for pre-Ironlake */
6132 6133 6134 6135 6136 6137 6138 6139 6140

	if (HAS_PCH_SPLIT(dev)) {
		intel_helper_funcs.prepare = ironlake_crtc_prepare;
		intel_helper_funcs.commit = ironlake_crtc_commit;
	} else {
		intel_helper_funcs.prepare = i9xx_crtc_prepare;
		intel_helper_funcs.commit = i9xx_crtc_commit;
	}

J
Jesse Barnes 已提交
6141 6142
	drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);

6143 6144 6145 6146
	intel_crtc->busy = false;

	setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
		    (unsigned long)intel_crtc);
J
Jesse Barnes 已提交
6147 6148
}

6149
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
6150
				struct drm_file *file)
6151 6152
{
	struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
6153 6154
	struct drm_mode_object *drmmode_obj;
	struct intel_crtc *crtc;
6155

6156 6157
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;
6158

6159 6160
	drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
			DRM_MODE_OBJECT_CRTC);
6161

6162
	if (!drmmode_obj) {
6163 6164 6165 6166
		DRM_ERROR("no such CRTC id\n");
		return -EINVAL;
	}

6167 6168
	crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
	pipe_from_crtc_id->pipe = crtc->pipe;
6169

6170
	return 0;
6171 6172
}

6173
static int intel_encoder_clones(struct drm_device *dev, int type_mask)
J
Jesse Barnes 已提交
6174
{
6175
	struct intel_encoder *encoder;
J
Jesse Barnes 已提交
6176 6177 6178
	int index_mask = 0;
	int entry = 0;

6179 6180
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		if (type_mask & encoder->clone_mask)
J
Jesse Barnes 已提交
6181 6182 6183
			index_mask |= (1 << entry);
		entry++;
	}
6184

J
Jesse Barnes 已提交
6185 6186 6187
	return index_mask;
}

6188 6189 6190 6191 6192 6193 6194 6195 6196 6197 6198 6199 6200 6201 6202 6203 6204
static bool has_edp_a(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_MOBILE(dev))
		return false;

	if ((I915_READ(DP_A) & DP_DETECTED) == 0)
		return false;

	if (IS_GEN5(dev) &&
	    (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
		return false;

	return true;
}

J
Jesse Barnes 已提交
6205 6206
static void intel_setup_outputs(struct drm_device *dev)
{
6207
	struct drm_i915_private *dev_priv = dev->dev_private;
6208
	struct intel_encoder *encoder;
6209
	bool dpd_is_edp = false;
6210
	bool has_lvds;
J
Jesse Barnes 已提交
6211

6212
	has_lvds = intel_lvds_init(dev);
6213 6214 6215 6216
	if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
		/* disable the panel fitter on everything but LVDS */
		I915_WRITE(PFIT_CONTROL, 0);
	}
J
Jesse Barnes 已提交
6217

6218
	if (HAS_PCH_SPLIT(dev)) {
6219
		dpd_is_edp = intel_dpd_is_edp(dev);
6220

6221
		if (has_edp_a(dev))
6222 6223
			intel_dp_init(dev, DP_A);

6224 6225 6226 6227 6228 6229 6230 6231 6232
		if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
			intel_dp_init(dev, PCH_DP_D);
	}

	intel_crt_init(dev);

	if (HAS_PCH_SPLIT(dev)) {
		int found;

6233
		if (I915_READ(HDMIB) & PORT_DETECTED) {
6234
			/* PCH SDVOB multiplex with HDMIB */
6235
			found = intel_sdvo_init(dev, PCH_SDVOB, true);
6236 6237
			if (!found)
				intel_hdmi_init(dev, HDMIB);
6238 6239
			if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
				intel_dp_init(dev, PCH_DP_B);
6240 6241 6242 6243 6244 6245 6246 6247
		}

		if (I915_READ(HDMIC) & PORT_DETECTED)
			intel_hdmi_init(dev, HDMIC);

		if (I915_READ(HDMID) & PORT_DETECTED)
			intel_hdmi_init(dev, HDMID);

6248 6249 6250
		if (I915_READ(PCH_DP_C) & DP_DETECTED)
			intel_dp_init(dev, PCH_DP_C);

6251
		if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
6252 6253
			intel_dp_init(dev, PCH_DP_D);

6254
	} else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
6255
		bool found = false;
6256

6257
		if (I915_READ(SDVOB) & SDVO_DETECTED) {
6258
			DRM_DEBUG_KMS("probing SDVOB\n");
6259
			found = intel_sdvo_init(dev, SDVOB, true);
6260 6261
			if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
6262
				intel_hdmi_init(dev, SDVOB);
6263
			}
6264

6265 6266
			if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
				DRM_DEBUG_KMS("probing DP_B\n");
6267
				intel_dp_init(dev, DP_B);
6268
			}
6269
		}
6270 6271 6272

		/* Before G4X SDVOC doesn't have its own detect register */

6273 6274
		if (I915_READ(SDVOB) & SDVO_DETECTED) {
			DRM_DEBUG_KMS("probing SDVOC\n");
6275
			found = intel_sdvo_init(dev, SDVOC, false);
6276
		}
6277 6278 6279

		if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {

6280 6281
			if (SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
6282
				intel_hdmi_init(dev, SDVOC);
6283 6284 6285
			}
			if (SUPPORTS_INTEGRATED_DP(dev)) {
				DRM_DEBUG_KMS("probing DP_C\n");
6286
				intel_dp_init(dev, DP_C);
6287
			}
6288
		}
6289

6290 6291 6292
		if (SUPPORTS_INTEGRATED_DP(dev) &&
		    (I915_READ(DP_D) & DP_DETECTED)) {
			DRM_DEBUG_KMS("probing DP_D\n");
6293
			intel_dp_init(dev, DP_D);
6294
		}
6295
	} else if (IS_GEN2(dev))
J
Jesse Barnes 已提交
6296 6297
		intel_dvo_init(dev);

6298
	if (SUPPORTS_TV(dev))
J
Jesse Barnes 已提交
6299 6300
		intel_tv_init(dev);

6301 6302 6303 6304
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->base.possible_crtcs = encoder->crtc_mask;
		encoder->base.possible_clones =
			intel_encoder_clones(dev, encoder->clone_mask);
J
Jesse Barnes 已提交
6305
	}
6306

6307 6308
	/* disable all the possible outputs/crtcs before entering KMS mode */
	drm_helper_disable_unused_functions(dev);
6309 6310 6311

	if (HAS_PCH_SPLIT(dev))
		ironlake_init_pch_refclk(dev);
J
Jesse Barnes 已提交
6312 6313 6314 6315 6316 6317 6318
}

static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);

	drm_framebuffer_cleanup(fb);
6319
	drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
J
Jesse Barnes 已提交
6320 6321 6322 6323 6324

	kfree(intel_fb);
}

static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
6325
						struct drm_file *file,
J
Jesse Barnes 已提交
6326 6327 6328
						unsigned int *handle)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
6329
	struct drm_i915_gem_object *obj = intel_fb->obj;
J
Jesse Barnes 已提交
6330

6331
	return drm_gem_handle_create(file, &obj->base, handle);
J
Jesse Barnes 已提交
6332 6333 6334 6335 6336 6337 6338
}

static const struct drm_framebuffer_funcs intel_fb_funcs = {
	.destroy = intel_user_framebuffer_destroy,
	.create_handle = intel_user_framebuffer_create_handle,
};

6339 6340
int intel_framebuffer_init(struct drm_device *dev,
			   struct intel_framebuffer *intel_fb,
6341
			   struct drm_mode_fb_cmd2 *mode_cmd,
6342
			   struct drm_i915_gem_object *obj)
J
Jesse Barnes 已提交
6343 6344 6345
{
	int ret;

6346
	if (obj->tiling_mode == I915_TILING_Y)
6347 6348
		return -EINVAL;

6349
	if (mode_cmd->pitches[0] & 63)
6350 6351
		return -EINVAL;

6352
	switch (mode_cmd->pixel_format) {
V
Ville Syrjälä 已提交
6353 6354 6355
	case DRM_FORMAT_RGB332:
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_XRGB8888:
6356
	case DRM_FORMAT_XBGR8888:
V
Ville Syrjälä 已提交
6357 6358 6359
	case DRM_FORMAT_ARGB8888:
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
6360
		/* RGB formats are common across chipsets */
6361
		break;
V
Ville Syrjälä 已提交
6362 6363 6364 6365
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_YVYU:
	case DRM_FORMAT_VYUY:
6366 6367
		break;
	default:
6368 6369
		DRM_DEBUG_KMS("unsupported pixel format %u\n",
				mode_cmd->pixel_format);
6370 6371 6372
		return -EINVAL;
	}

J
Jesse Barnes 已提交
6373 6374 6375 6376 6377 6378 6379 6380 6381 6382 6383 6384 6385 6386
	ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
	if (ret) {
		DRM_ERROR("framebuffer init failed %d\n", ret);
		return ret;
	}

	drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
	intel_fb->obj = obj;
	return 0;
}

static struct drm_framebuffer *
intel_user_framebuffer_create(struct drm_device *dev,
			      struct drm_file *filp,
6387
			      struct drm_mode_fb_cmd2 *mode_cmd)
J
Jesse Barnes 已提交
6388
{
6389
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
6390

6391 6392
	obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
						mode_cmd->handles[0]));
6393
	if (&obj->base == NULL)
6394
		return ERR_PTR(-ENOENT);
J
Jesse Barnes 已提交
6395

6396
	return intel_framebuffer_create(dev, mode_cmd, obj);
J
Jesse Barnes 已提交
6397 6398 6399 6400
}

static const struct drm_mode_config_funcs intel_mode_funcs = {
	.fb_create = intel_user_framebuffer_create,
6401
	.output_poll_changed = intel_fb_output_poll_changed,
J
Jesse Barnes 已提交
6402 6403
};

6404 6405 6406 6407 6408 6409
/* Set up chip specific display functions */
static void intel_init_display(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* We always want a DPMS function */
6410
	if (HAS_PCH_SPLIT(dev)) {
6411
		dev_priv->display.dpms = ironlake_crtc_dpms;
6412
		dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
6413
		dev_priv->display.off = ironlake_crtc_off;
6414
		dev_priv->display.update_plane = ironlake_update_plane;
6415
	} else {
6416
		dev_priv->display.dpms = i9xx_crtc_dpms;
6417
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
6418
		dev_priv->display.off = i9xx_crtc_off;
6419
		dev_priv->display.update_plane = i9xx_update_plane;
6420
	}
6421 6422

	/* Returns the core display clock speed */
J
Jesse Barnes 已提交
6423 6424 6425 6426
	if (IS_VALLEYVIEW(dev))
		dev_priv->display.get_display_clock_speed =
			valleyview_get_display_clock_speed;
	else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
6427 6428 6429 6430 6431
		dev_priv->display.get_display_clock_speed =
			i945_get_display_clock_speed;
	else if (IS_I915G(dev))
		dev_priv->display.get_display_clock_speed =
			i915_get_display_clock_speed;
6432
	else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
6433 6434 6435 6436 6437 6438 6439 6440
		dev_priv->display.get_display_clock_speed =
			i9xx_misc_get_display_clock_speed;
	else if (IS_I915GM(dev))
		dev_priv->display.get_display_clock_speed =
			i915gm_get_display_clock_speed;
	else if (IS_I865G(dev))
		dev_priv->display.get_display_clock_speed =
			i865_get_display_clock_speed;
6441
	else if (IS_I85X(dev))
6442 6443 6444 6445 6446 6447
		dev_priv->display.get_display_clock_speed =
			i855_get_display_clock_speed;
	else /* 852, 830 */
		dev_priv->display.get_display_clock_speed =
			i830_get_display_clock_speed;

6448
	if (HAS_PCH_SPLIT(dev)) {
6449
		if (IS_GEN5(dev)) {
6450
			dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
6451
			dev_priv->display.write_eld = ironlake_write_eld;
6452
		} else if (IS_GEN6(dev)) {
6453
			dev_priv->display.fdi_link_train = gen6_fdi_link_train;
6454
			dev_priv->display.write_eld = ironlake_write_eld;
6455 6456 6457
		} else if (IS_IVYBRIDGE(dev)) {
			/* FIXME: detect B0+ stepping and use auto training */
			dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
6458
			dev_priv->display.write_eld = ironlake_write_eld;
6459 6460
		} else
			dev_priv->display.update_wm = NULL;
6461
	} else if (IS_VALLEYVIEW(dev)) {
6462 6463
		dev_priv->display.force_wake_get = vlv_force_wake_get;
		dev_priv->display.force_wake_put = vlv_force_wake_put;
6464
	} else if (IS_G4X(dev)) {
6465
		dev_priv->display.write_eld = g4x_write_eld;
6466
	}
6467 6468 6469 6470 6471 6472 6473 6474 6475 6476 6477 6478 6479 6480 6481 6482 6483 6484 6485 6486 6487

	/* Default just returns -ENODEV to indicate unsupported */
	dev_priv->display.queue_flip = intel_default_queue_flip;

	switch (INTEL_INFO(dev)->gen) {
	case 2:
		dev_priv->display.queue_flip = intel_gen2_queue_flip;
		break;

	case 3:
		dev_priv->display.queue_flip = intel_gen3_queue_flip;
		break;

	case 4:
	case 5:
		dev_priv->display.queue_flip = intel_gen4_queue_flip;
		break;

	case 6:
		dev_priv->display.queue_flip = intel_gen6_queue_flip;
		break;
6488 6489 6490
	case 7:
		dev_priv->display.queue_flip = intel_gen7_queue_flip;
		break;
6491
	}
6492 6493
}

6494 6495 6496 6497 6498
/*
 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
 * resume, or other times.  This quirk makes sure that's the case for
 * affected systems.
 */
6499
static void quirk_pipea_force(struct drm_device *dev)
6500 6501 6502 6503
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	dev_priv->quirks |= QUIRK_PIPEA_FORCE;
6504
	DRM_INFO("applying pipe a force quirk\n");
6505 6506
}

6507 6508 6509 6510 6511 6512 6513
/*
 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
 */
static void quirk_ssc_force_disable(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
6514
	DRM_INFO("applying lvds SSC disable quirk\n");
6515 6516
}

6517
/*
6518 6519
 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
 * brightness value
6520 6521 6522 6523 6524
 */
static void quirk_invert_brightness(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
6525
	DRM_INFO("applying inverted panel brightness quirk\n");
6526 6527
}

6528 6529 6530 6531 6532 6533 6534
struct intel_quirk {
	int device;
	int subsystem_vendor;
	int subsystem_device;
	void (*hook)(struct drm_device *dev);
};

6535
static struct intel_quirk intel_quirks[] = {
6536
	/* HP Mini needs pipe A force quirk (LP: #322104) */
6537
	{ 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
6538 6539 6540 6541 6542 6543 6544 6545 6546 6547 6548 6549 6550 6551 6552 6553

	/* Thinkpad R31 needs pipe A force quirk */
	{ 0x3577, 0x1014, 0x0505, quirk_pipea_force },
	/* Toshiba Protege R-205, S-209 needs pipe A force quirk */
	{ 0x2592, 0x1179, 0x0001, quirk_pipea_force },

	/* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
	{ 0x3577,  0x1014, 0x0513, quirk_pipea_force },
	/* ThinkPad X40 needs pipe A force quirk */

	/* ThinkPad T60 needs pipe A force quirk (bug #16494) */
	{ 0x2782, 0x17aa, 0x201a, quirk_pipea_force },

	/* 855 & before need to leave pipe A & dpll A up */
	{ 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
	{ 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6554 6555 6556

	/* Lenovo U160 cannot use SSC on LVDS */
	{ 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
6557 6558 6559

	/* Sony Vaio Y cannot use SSC on LVDS */
	{ 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
6560 6561 6562

	/* Acer Aspire 5734Z must invert backlight brightness */
	{ 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
6563 6564 6565 6566 6567 6568 6569 6570 6571 6572 6573 6574 6575 6576 6577 6578 6579 6580 6581
};

static void intel_init_quirks(struct drm_device *dev)
{
	struct pci_dev *d = dev->pdev;
	int i;

	for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
		struct intel_quirk *q = &intel_quirks[i];

		if (d->device == q->device &&
		    (d->subsystem_vendor == q->subsystem_vendor ||
		     q->subsystem_vendor == PCI_ANY_ID) &&
		    (d->subsystem_device == q->subsystem_device ||
		     q->subsystem_device == PCI_ANY_ID))
			q->hook(dev);
	}
}

6582 6583 6584 6585 6586 6587 6588 6589 6590 6591 6592 6593 6594
/* Disable the VGA plane that we never use */
static void i915_disable_vga(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 sr1;
	u32 vga_reg;

	if (HAS_PCH_SPLIT(dev))
		vga_reg = CPU_VGACNTRL;
	else
		vga_reg = VGACNTRL;

	vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
6595
	outb(SR01, VGA_SR_INDEX);
6596 6597 6598 6599 6600 6601 6602 6603 6604
	sr1 = inb(VGA_SR_DATA);
	outb(sr1 | 1<<5, VGA_SR_DATA);
	vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
	udelay(300);

	I915_WRITE(vga_reg, VGA_DISP_DISABLE);
	POSTING_READ(vga_reg);
}

6605 6606 6607 6608 6609 6610 6611 6612 6613 6614 6615 6616 6617
static void ivb_pch_pwm_override(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/*
	 * IVB has CPU eDP backlight regs too, set things up to let the
	 * PCH regs control the backlight
	 */
	I915_WRITE(BLC_PWM_CPU_CTL2, PWM_ENABLE);
	I915_WRITE(BLC_PWM_CPU_CTL, 0);
	I915_WRITE(BLC_PWM_PCH_CTL1, PWM_ENABLE | (1<<30));
}

6618 6619 6620 6621 6622 6623 6624 6625 6626 6627 6628
void intel_modeset_init_hw(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	intel_init_clock_gating(dev);

	if (IS_IRONLAKE_M(dev)) {
		ironlake_enable_drps(dev);
		intel_init_emon(dev);
	}

6629
	if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
6630 6631 6632
		gen6_enable_rps(dev_priv);
		gen6_update_ring_freq(dev_priv);
	}
6633 6634 6635

	if (IS_IVYBRIDGE(dev))
		ivb_pch_pwm_override(dev);
6636 6637
}

J
Jesse Barnes 已提交
6638 6639
void intel_modeset_init(struct drm_device *dev)
{
6640
	struct drm_i915_private *dev_priv = dev->dev_private;
6641
	int i, ret;
J
Jesse Barnes 已提交
6642 6643 6644 6645 6646 6647

	drm_mode_config_init(dev);

	dev->mode_config.min_width = 0;
	dev->mode_config.min_height = 0;

6648 6649 6650
	dev->mode_config.preferred_depth = 24;
	dev->mode_config.prefer_shadow = 1;

J
Jesse Barnes 已提交
6651 6652
	dev->mode_config.funcs = (void *)&intel_mode_funcs;

6653 6654
	intel_init_quirks(dev);

6655 6656
	intel_init_pm(dev);

6657 6658
	intel_init_display(dev);

6659 6660 6661 6662
	if (IS_GEN2(dev)) {
		dev->mode_config.max_width = 2048;
		dev->mode_config.max_height = 2048;
	} else if (IS_GEN3(dev)) {
6663 6664
		dev->mode_config.max_width = 4096;
		dev->mode_config.max_height = 4096;
J
Jesse Barnes 已提交
6665
	} else {
6666 6667
		dev->mode_config.max_width = 8192;
		dev->mode_config.max_height = 8192;
J
Jesse Barnes 已提交
6668
	}
6669
	dev->mode_config.fb_base = dev->agp->base;
J
Jesse Barnes 已提交
6670

6671
	DRM_DEBUG_KMS("%d display pipe%s available.\n",
6672
		      dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
J
Jesse Barnes 已提交
6673

6674
	for (i = 0; i < dev_priv->num_pipe; i++) {
J
Jesse Barnes 已提交
6675
		intel_crtc_init(dev, i);
6676 6677 6678
		ret = intel_plane_init(dev, i);
		if (ret)
			DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
J
Jesse Barnes 已提交
6679 6680
	}

6681 6682
	intel_pch_pll_init(dev);

6683 6684
	/* Just disable it once at startup */
	i915_disable_vga(dev);
J
Jesse Barnes 已提交
6685
	intel_setup_outputs(dev);
6686

6687
	intel_modeset_init_hw(dev);
6688

6689 6690 6691
	INIT_WORK(&dev_priv->idle_work, intel_idle_update);
	setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
		    (unsigned long)dev);
6692 6693 6694 6695 6696 6697
}

void intel_modeset_gem_init(struct drm_device *dev)
{
	if (IS_IRONLAKE_M(dev))
		ironlake_enable_rc6(dev);
6698 6699

	intel_setup_overlay(dev);
J
Jesse Barnes 已提交
6700 6701 6702 6703
}

void intel_modeset_cleanup(struct drm_device *dev)
{
6704 6705 6706 6707
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	struct intel_crtc *intel_crtc;

6708
	drm_kms_helper_poll_fini(dev);
6709 6710
	mutex_lock(&dev->struct_mutex);

J
Jesse Barnes 已提交
6711 6712 6713
	intel_unregister_dsm_handler();


6714 6715 6716 6717 6718 6719
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

		intel_crtc = to_intel_crtc(crtc);
6720
		intel_increase_pllclock(crtc);
6721 6722
	}

6723
	intel_disable_fbc(dev);
6724

6725 6726
	if (IS_IRONLAKE_M(dev))
		ironlake_disable_drps(dev);
6727
	if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev))
6728
		gen6_disable_rps(dev);
6729

J
Jesse Barnes 已提交
6730 6731
	if (IS_IRONLAKE_M(dev))
		ironlake_disable_rc6(dev);
6732

J
Jesse Barnes 已提交
6733 6734 6735
	if (IS_VALLEYVIEW(dev))
		vlv_init_dpio(dev);

6736 6737
	mutex_unlock(&dev->struct_mutex);

6738 6739 6740 6741
	/* Disable the irq before mode object teardown, for the irq might
	 * enqueue unpin/hotplug work. */
	drm_irq_uninstall(dev);
	cancel_work_sync(&dev_priv->hotplug_work);
6742
	cancel_work_sync(&dev_priv->rps_work);
6743

6744 6745 6746
	/* flush any delayed tasks or pending work */
	flush_scheduled_work();

6747 6748 6749 6750 6751 6752 6753 6754
	/* Shut off idle work before the crtcs get freed. */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		intel_crtc = to_intel_crtc(crtc);
		del_timer_sync(&intel_crtc->idle_timer);
	}
	del_timer_sync(&dev_priv->idle_timer);
	cancel_work_sync(&dev_priv->idle_work);

J
Jesse Barnes 已提交
6755 6756 6757
	drm_mode_config_cleanup(dev);
}

6758 6759 6760
/*
 * Return which encoder is currently attached for connector.
 */
6761
struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
J
Jesse Barnes 已提交
6762
{
6763 6764
	return &intel_attached_encoder(connector)->base;
}
6765

6766 6767 6768 6769 6770 6771
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder)
{
	connector->encoder = encoder;
	drm_mode_connector_attach_encoder(&connector->base,
					  &encoder->base);
J
Jesse Barnes 已提交
6772
}
6773 6774 6775 6776 6777 6778 6779 6780 6781 6782 6783 6784 6785 6786 6787 6788 6789

/*
 * set vga decode state - true == enable VGA decode
 */
int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u16 gmch_ctrl;

	pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
	if (state)
		gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
	else
		gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
	pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
	return 0;
}
6790 6791 6792 6793 6794 6795 6796 6797 6798 6799 6800 6801 6802 6803 6804 6805 6806 6807 6808 6809 6810 6811 6812 6813 6814 6815 6816 6817 6818 6819 6820 6821 6822 6823 6824 6825 6826 6827

#ifdef CONFIG_DEBUG_FS
#include <linux/seq_file.h>

struct intel_display_error_state {
	struct intel_cursor_error_state {
		u32 control;
		u32 position;
		u32 base;
		u32 size;
	} cursor[2];

	struct intel_pipe_error_state {
		u32 conf;
		u32 source;

		u32 htotal;
		u32 hblank;
		u32 hsync;
		u32 vtotal;
		u32 vblank;
		u32 vsync;
	} pipe[2];

	struct intel_plane_error_state {
		u32 control;
		u32 stride;
		u32 size;
		u32 pos;
		u32 addr;
		u32 surface;
		u32 tile_offset;
	} plane[2];
};

struct intel_display_error_state *
intel_display_capture_error_state(struct drm_device *dev)
{
6828
	drm_i915_private_t *dev_priv = dev->dev_private;
6829 6830 6831 6832 6833 6834 6835 6836 6837 6838 6839 6840 6841 6842 6843
	struct intel_display_error_state *error;
	int i;

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (error == NULL)
		return NULL;

	for (i = 0; i < 2; i++) {
		error->cursor[i].control = I915_READ(CURCNTR(i));
		error->cursor[i].position = I915_READ(CURPOS(i));
		error->cursor[i].base = I915_READ(CURBASE(i));

		error->plane[i].control = I915_READ(DSPCNTR(i));
		error->plane[i].stride = I915_READ(DSPSTRIDE(i));
		error->plane[i].size = I915_READ(DSPSIZE(i));
6844
		error->plane[i].pos = I915_READ(DSPPOS(i));
6845 6846 6847 6848 6849 6850 6851 6852 6853 6854 6855 6856 6857 6858 6859 6860 6861 6862 6863 6864 6865 6866 6867 6868 6869 6870 6871 6872 6873 6874 6875 6876 6877 6878 6879 6880 6881 6882 6883 6884 6885 6886 6887 6888 6889 6890 6891 6892 6893 6894 6895 6896 6897 6898 6899
		error->plane[i].addr = I915_READ(DSPADDR(i));
		if (INTEL_INFO(dev)->gen >= 4) {
			error->plane[i].surface = I915_READ(DSPSURF(i));
			error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
		}

		error->pipe[i].conf = I915_READ(PIPECONF(i));
		error->pipe[i].source = I915_READ(PIPESRC(i));
		error->pipe[i].htotal = I915_READ(HTOTAL(i));
		error->pipe[i].hblank = I915_READ(HBLANK(i));
		error->pipe[i].hsync = I915_READ(HSYNC(i));
		error->pipe[i].vtotal = I915_READ(VTOTAL(i));
		error->pipe[i].vblank = I915_READ(VBLANK(i));
		error->pipe[i].vsync = I915_READ(VSYNC(i));
	}

	return error;
}

void
intel_display_print_error_state(struct seq_file *m,
				struct drm_device *dev,
				struct intel_display_error_state *error)
{
	int i;

	for (i = 0; i < 2; i++) {
		seq_printf(m, "Pipe [%d]:\n", i);
		seq_printf(m, "  CONF: %08x\n", error->pipe[i].conf);
		seq_printf(m, "  SRC: %08x\n", error->pipe[i].source);
		seq_printf(m, "  HTOTAL: %08x\n", error->pipe[i].htotal);
		seq_printf(m, "  HBLANK: %08x\n", error->pipe[i].hblank);
		seq_printf(m, "  HSYNC: %08x\n", error->pipe[i].hsync);
		seq_printf(m, "  VTOTAL: %08x\n", error->pipe[i].vtotal);
		seq_printf(m, "  VBLANK: %08x\n", error->pipe[i].vblank);
		seq_printf(m, "  VSYNC: %08x\n", error->pipe[i].vsync);

		seq_printf(m, "Plane [%d]:\n", i);
		seq_printf(m, "  CNTR: %08x\n", error->plane[i].control);
		seq_printf(m, "  STRIDE: %08x\n", error->plane[i].stride);
		seq_printf(m, "  SIZE: %08x\n", error->plane[i].size);
		seq_printf(m, "  POS: %08x\n", error->plane[i].pos);
		seq_printf(m, "  ADDR: %08x\n", error->plane[i].addr);
		if (INTEL_INFO(dev)->gen >= 4) {
			seq_printf(m, "  SURF: %08x\n", error->plane[i].surface);
			seq_printf(m, "  TILEOFF: %08x\n", error->plane[i].tile_offset);
		}

		seq_printf(m, "Cursor [%d]:\n", i);
		seq_printf(m, "  CNTR: %08x\n", error->cursor[i].control);
		seq_printf(m, "  POS: %08x\n", error->cursor[i].position);
		seq_printf(m, "  BASE: %08x\n", error->cursor[i].base);
	}
}
#endif