fsi.c 48.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * Fifo-attached Serial Interface (FSI) support for SH7724
 *
 * Copyright (C) 2009 Renesas Solutions Corp.
 * Kuninori Morimoto <morimoto.kuninori@renesas.com>
 *
 * Based on ssi.c
 * Copyright (c) 2007 Manuel Lauss <mano@roarinelk.homelinux.net>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/delay.h>
16
#include <linux/dma-mapping.h>
17
#include <linux/pm_runtime.h>
18
#include <linux/io.h>
19 20
#include <linux/of.h>
#include <linux/of_device.h>
21 22
#include <linux/scatterlist.h>
#include <linux/sh_dma.h>
23
#include <linux/slab.h>
24
#include <linux/module.h>
25
#include <linux/workqueue.h>
26
#include <sound/soc.h>
27
#include <sound/pcm_params.h>
28 29
#include <sound/sh_fsi.h>

30 31 32 33 34 35 36 37 38 39 40 41
/* PortA/PortB register */
#define REG_DO_FMT	0x0000
#define REG_DOFF_CTL	0x0004
#define REG_DOFF_ST	0x0008
#define REG_DI_FMT	0x000C
#define REG_DIFF_CTL	0x0010
#define REG_DIFF_ST	0x0014
#define REG_CKG1	0x0018
#define REG_CKG2	0x001C
#define REG_DIDT	0x0020
#define REG_DODT	0x0024
#define REG_MUTE_ST	0x0028
42
#define REG_OUT_DMAC	0x002C
43
#define REG_OUT_SEL	0x0030
44
#define REG_IN_DMAC	0x0038
45

46 47 48 49 50 51
/* master register */
#define MST_CLK_RST	0x0210
#define MST_SOFT_RST	0x0214
#define MST_FIFO_SZ	0x0218

/* core register (depend on FSI version) */
52 53
#define A_MST_CTLR	0x0180
#define B_MST_CTLR	0x01A0
54 55 56
#define CPU_INT_ST	0x01F4
#define CPU_IEMSK	0x01F8
#define CPU_IMSK	0x01FC
57 58 59 60 61 62
#define INT_ST		0x0200
#define IEMSK		0x0204
#define IMSK		0x0208

/* DO_FMT */
/* DI_FMT */
63
#define CR_BWS_MASK	(0x3 << 20) /* FSI2 */
64 65 66 67 68 69 70 71
#define CR_BWS_24	(0x0 << 20) /* FSI2 */
#define CR_BWS_16	(0x1 << 20) /* FSI2 */
#define CR_BWS_20	(0x2 << 20) /* FSI2 */

#define CR_DTMD_PCM		(0x0 << 8) /* FSI2 */
#define CR_DTMD_SPDIF_PCM	(0x1 << 8) /* FSI2 */
#define CR_DTMD_SPDIF_STREAM	(0x2 << 8) /* FSI2 */

72 73 74 75 76 77
#define CR_MONO		(0x0 << 4)
#define CR_MONO_D	(0x1 << 4)
#define CR_PCM		(0x2 << 4)
#define CR_I2S		(0x3 << 4)
#define CR_TDM		(0x4 << 4)
#define CR_TDM_D	(0x5 << 4)
78

79 80 81 82 83 84 85 86 87
/* OUT_DMAC */
/* IN_DMAC */
#define VDMD_MASK	(0x3 << 4)
#define VDMD_FRONT	(0x0 << 4) /* Package in front */
#define VDMD_BACK	(0x1 << 4) /* Package in back */
#define VDMD_STREAM	(0x2 << 4) /* Stream mode(16bit * 2) */

#define DMA_ON		(0x1 << 0)

88 89 90 91 92 93 94 95
/* DOFF_CTL */
/* DIFF_CTL */
#define IRQ_HALF	0x00100000
#define FIFO_CLR	0x00000001

/* DOFF_ST */
#define ERR_OVER	0x00000010
#define ERR_UNDER	0x00000001
96
#define ST_ERR		(ERR_OVER | ERR_UNDER)
97

98 99 100
/* CKG1 */
#define ACKMD_MASK	0x00007000
#define BPFMD_MASK	0x00000700
101 102
#define DIMD		(1 << 4)
#define DOMD		(1 << 0)
103

104 105 106 107
/* A/B MST_CTLR */
#define BP	(1 << 4)	/* Fix the signal of Biphase output */
#define SE	(1 << 0)	/* Fix the master clock */

108
/* CLK_RST */
109 110
#define CRB	(1 << 4)
#define CRA	(1 << 0)
111

112 113 114 115 116 117
/* IO SHIFT / MACRO */
#define BI_SHIFT	12
#define BO_SHIFT	8
#define AI_SHIFT	4
#define AO_SHIFT	0
#define AB_IO(param, shift)	(param << shift)
118

119 120 121 122 123 124
/* SOFT_RST */
#define PBSR		(1 << 12) /* Port B Software Reset */
#define PASR		(1 <<  8) /* Port A Software Reset */
#define IR		(1 <<  4) /* Interrupt Reset */
#define FSISR		(1 <<  0) /* Software Reset */

125 126 127 128
/* OUT_SEL (FSI2) */
#define DMMD		(1 << 4) /* SPDIF output timing 0: Biphase only */
				 /*			1: Biphase and serial */

129
/* FIFO_SZ */
130
#define FIFO_SZ_MASK	0x7
131

132 133 134 135
#define FSI_RATES SNDRV_PCM_RATE_8000_96000

#define FSI_FMTS (SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S16_LE)

136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154
/*
 * bus options
 *
 * 0x000000BA
 *
 * A : sample widtht 16bit setting
 * B : sample widtht 24bit setting
 */

#define SHIFT_16DATA		0
#define SHIFT_24DATA		4

#define PACKAGE_24BITBUS_BACK		0
#define PACKAGE_24BITBUS_FRONT		1
#define PACKAGE_16BITBUS_STREAM		2

#define BUSOP_SET(s, a)	((a) << SHIFT_ ## s ## DATA)
#define BUSOP_GET(s, a)	(((a) >> SHIFT_ ## s ## DATA) & 0xF)

155 156 157 158
/*
 * FSI driver use below type name for variable
 *
 * xxx_num	: number of data
159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
 * xxx_pos	: position of data
 * xxx_capa	: capacity of data
 */

/*
 *	period/frame/sample image
 *
 * ex) PCM (2ch)
 *
 * period pos					   period pos
 *   [n]					     [n + 1]
 *   |<-------------------- period--------------------->|
 * ==|============================================ ... =|==
 *   |							|
 *   ||<-----  frame ----->|<------ frame ----->|  ...	|
 *   |+--------------------+--------------------+- ...	|
 *   ||[ sample ][ sample ]|[ sample ][ sample ]|  ...	|
 *   |+--------------------+--------------------+- ...	|
 * ==|============================================ ... =|==
 */

/*
 *	FSI FIFO image
 *
 *	|	     |
 *	|	     |
 *	| [ sample ] |
 *	| [ sample ] |
 *	| [ sample ] |
 *	| [ sample ] |
 *		--> go to codecs
190 191
 */

192 193 194 195 196 197 198 199
/*
 *	FSI clock
 *
 * FSIxCLK [CPG] (ick) ------->	|
 *				|-> FSI_DIV (div)-> FSI2
 * FSIxCK [external] (xck) --->	|
 */

200 201 202
/*
 *		struct
 */
203

204
struct fsi_stream_handler;
205
struct fsi_stream {
206

207 208 209 210
	/*
	 * these are initialized by fsi_stream_init()
	 */
	struct snd_pcm_substream *substream;
211 212 213 214 215
	int fifo_sample_capa;	/* sample capacity of FSI FIFO */
	int buff_sample_capa;	/* sample capacity of ALSA buffer */
	int buff_sample_pos;	/* sample position of ALSA buffer */
	int period_samples;	/* sample number / 1 period */
	int period_pos;		/* current period position */
216
	int sample_width;	/* sample width */
217 218
	int uerr_num;
	int oerr_num;
219

220 221 222 223 224
	/*
	 * bus options
	 */
	u32 bus_option;

225 226 227 228 229
	/*
	 * thse are initialized by fsi_handler_init()
	 */
	struct fsi_stream_handler *handler;
	struct fsi_priv		*priv;
230 231 232 233 234 235

	/*
	 * these are for DMAEngine
	 */
	struct dma_chan		*chan;
	struct sh_dmae_slave	slave; /* see fsi_handler_init() */
236
	struct work_struct	work;
237
	dma_addr_t		dma;
238 239
};

240 241 242 243 244 245 246
struct fsi_clk {
	/* see [FSI clock] */
	struct clk *own;
	struct clk *xck;
	struct clk *ick;
	struct clk *div;
	int (*set_rate)(struct device *dev,
247
			struct fsi_priv *fsi);
248 249 250 251 252

	unsigned long rate;
	unsigned int count;
};

253 254 255 256 257 258
struct fsi_priv {
	void __iomem *base;
	struct fsi_master *master;

	struct fsi_stream playback;
	struct fsi_stream capture;
259

260 261
	struct fsi_clk clock;

262
	u32 fmt;
263

264 265
	int chan_num:16;
	int clk_master:1;
266
	int clk_cpg:1;
267
	int spdif:1;
268
	int enable_stream:1;
269 270
	int bit_clk_inv:1;
	int lr_clk_inv:1;
271 272
};

273
struct fsi_stream_handler {
274 275
	int (*init)(struct fsi_priv *fsi, struct fsi_stream *io);
	int (*quit)(struct fsi_priv *fsi, struct fsi_stream *io);
276
	int (*probe)(struct fsi_priv *fsi, struct fsi_stream *io, struct device *dev);
277 278
	int (*transfer)(struct fsi_priv *fsi, struct fsi_stream *io);
	int (*remove)(struct fsi_priv *fsi, struct fsi_stream *io);
279 280
	void (*start_stop)(struct fsi_priv *fsi, struct fsi_stream *io,
			   int enable);
281 282 283 284 285 286
};
#define fsi_stream_handler_call(io, func, args...)	\
	(!(io) ? -ENODEV :				\
	 !((io)->handler->func) ? 0 :			\
	 (io)->handler->func(args))

287 288 289
struct fsi_core {
	int ver;

290 291 292
	u32 int_st;
	u32 iemsk;
	u32 imsk;
293 294
	u32 a_mclk;
	u32 b_mclk;
295 296
};

297 298 299 300 301
struct fsi_master {
	void __iomem *base;
	int irq;
	struct fsi_priv fsia;
	struct fsi_priv fsib;
302
	const struct fsi_core *core;
303
	spinlock_t lock;
304 305
};

306 307
static int fsi_stream_is_play(struct fsi_priv *fsi, struct fsi_stream *io);

308 309 310
/*
 *		basic read write function
 */
311

312
static void __fsi_reg_write(u32 __iomem *reg, u32 data)
313 314 315 316
{
	/* valid data area is 24bit */
	data &= 0x00ffffff;

317
	__raw_writel(data, reg);
318 319
}

320
static u32 __fsi_reg_read(u32 __iomem *reg)
321
{
322
	return __raw_readl(reg);
323 324
}

325
static void __fsi_reg_mask_set(u32 __iomem *reg, u32 mask, u32 data)
326 327 328 329 330 331
{
	u32 val = __fsi_reg_read(reg);

	val &= ~mask;
	val |= data & mask;

332
	__fsi_reg_write(reg, val);
333 334
}

335
#define fsi_reg_write(p, r, d)\
336
	__fsi_reg_write((p->base + REG_##r), d)
337

338
#define fsi_reg_read(p, r)\
339
	__fsi_reg_read((p->base + REG_##r))
340

341
#define fsi_reg_mask_set(p, r, m, d)\
342
	__fsi_reg_mask_set((p->base + REG_##r), m, d)
343

344 345 346
#define fsi_master_read(p, r) _fsi_master_read(p, MST_##r)
#define fsi_core_read(p, r)   _fsi_master_read(p, p->core->r)
static u32 _fsi_master_read(struct fsi_master *master, u32 reg)
347
{
348 349 350 351
	u32 ret;
	unsigned long flags;

	spin_lock_irqsave(&master->lock, flags);
352
	ret = __fsi_reg_read(master->base + reg);
353 354 355
	spin_unlock_irqrestore(&master->lock, flags);

	return ret;
356 357
}

358 359 360
#define fsi_master_mask_set(p, r, m, d) _fsi_master_mask_set(p, MST_##r, m, d)
#define fsi_core_mask_set(p, r, m, d)  _fsi_master_mask_set(p, p->core->r, m, d)
static void _fsi_master_mask_set(struct fsi_master *master,
361
			       u32 reg, u32 mask, u32 data)
362
{
363 364 365
	unsigned long flags;

	spin_lock_irqsave(&master->lock, flags);
366
	__fsi_reg_mask_set(master->base + reg, mask, data);
367
	spin_unlock_irqrestore(&master->lock, flags);
368 369
}

370 371 372
/*
 *		basic function
 */
373 374 375 376
static int fsi_version(struct fsi_master *master)
{
	return master->core->ver;
}
377

378
static struct fsi_master *fsi_get_master(struct fsi_priv *fsi)
379
{
380
	return fsi->master;
381 382
}

383 384 385 386 387
static int fsi_is_clk_master(struct fsi_priv *fsi)
{
	return fsi->clk_master;
}

388 389
static int fsi_is_port_a(struct fsi_priv *fsi)
{
390 391
	return fsi->master->base == fsi->base;
}
392

393 394 395 396 397
static int fsi_is_spdif(struct fsi_priv *fsi)
{
	return fsi->spdif;
}

398 399 400 401 402
static int fsi_is_enable_stream(struct fsi_priv *fsi)
{
	return fsi->enable_stream;
}

403 404 405 406 407
static int fsi_is_play(struct snd_pcm_substream *substream)
{
	return substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
}

408
static struct snd_soc_dai *fsi_get_dai(struct snd_pcm_substream *substream)
409 410
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
411

412
	return  rtd->cpu_dai;
413 414
}

415
static struct fsi_priv *fsi_get_priv_frm_dai(struct snd_soc_dai *dai)
416
{
417
	struct fsi_master *master = snd_soc_dai_get_drvdata(dai);
418

419 420 421 422
	if (dai->id == 0)
		return &master->fsia;
	else
		return &master->fsib;
423 424
}

425 426 427 428 429
static struct fsi_priv *fsi_get_priv(struct snd_pcm_substream *substream)
{
	return fsi_get_priv_frm_dai(fsi_get_dai(substream));
}

430
static u32 fsi_get_port_shift(struct fsi_priv *fsi, struct fsi_stream *io)
431
{
432
	int is_play = fsi_stream_is_play(fsi, io);
433
	int is_porta = fsi_is_port_a(fsi);
434
	u32 shift;
435 436

	if (is_porta)
437
		shift = is_play ? AO_SHIFT : AI_SHIFT;
438
	else
439
		shift = is_play ? BO_SHIFT : BI_SHIFT;
440

441
	return shift;
442 443
}

444 445 446 447 448 449 450 451 452 453
static int fsi_frame2sample(struct fsi_priv *fsi, int frames)
{
	return frames * fsi->chan_num;
}

static int fsi_sample2frame(struct fsi_priv *fsi, int samples)
{
	return samples / fsi->chan_num;
}

454 455
static int fsi_get_current_fifo_samples(struct fsi_priv *fsi,
					struct fsi_stream *io)
456
{
457
	int is_play = fsi_stream_is_play(fsi, io);
458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493
	u32 status;
	int frames;

	status = is_play ?
		fsi_reg_read(fsi, DOFF_ST) :
		fsi_reg_read(fsi, DIFF_ST);

	frames = 0x1ff & (status >> 8);

	return fsi_frame2sample(fsi, frames);
}

static void fsi_count_fifo_err(struct fsi_priv *fsi)
{
	u32 ostatus = fsi_reg_read(fsi, DOFF_ST);
	u32 istatus = fsi_reg_read(fsi, DIFF_ST);

	if (ostatus & ERR_OVER)
		fsi->playback.oerr_num++;

	if (ostatus & ERR_UNDER)
		fsi->playback.uerr_num++;

	if (istatus & ERR_OVER)
		fsi->capture.oerr_num++;

	if (istatus & ERR_UNDER)
		fsi->capture.uerr_num++;

	fsi_reg_write(fsi, DOFF_ST, 0);
	fsi_reg_write(fsi, DIFF_ST, 0);
}

/*
 *		fsi_stream_xx() function
 */
494 495
static inline int fsi_stream_is_play(struct fsi_priv *fsi,
				     struct fsi_stream *io)
496
{
497
	return &fsi->playback == io;
498 499 500
}

static inline struct fsi_stream *fsi_stream_get(struct fsi_priv *fsi,
501
					struct snd_pcm_substream *substream)
502
{
503
	return fsi_is_play(substream) ? &fsi->playback : &fsi->capture;
504 505
}

506
static int fsi_stream_is_working(struct fsi_priv *fsi,
507
				 struct fsi_stream *io)
508 509 510 511 512 513
{
	struct fsi_master *master = fsi_get_master(fsi);
	unsigned long flags;
	int ret;

	spin_lock_irqsave(&master->lock, flags);
514
	ret = !!(io->substream && io->substream->runtime);
515 516 517 518 519
	spin_unlock_irqrestore(&master->lock, flags);

	return ret;
}

520 521 522 523 524
static struct fsi_priv *fsi_stream_to_priv(struct fsi_stream *io)
{
	return io->priv;
}

525
static void fsi_stream_init(struct fsi_priv *fsi,
526
			    struct fsi_stream *io,
527
			    struct snd_pcm_substream *substream)
528
{
529
	struct snd_pcm_runtime *runtime = substream->runtime;
530 531
	struct fsi_master *master = fsi_get_master(fsi);
	unsigned long flags;
532

533
	spin_lock_irqsave(&master->lock, flags);
534
	io->substream	= substream;
535 536 537 538
	io->buff_sample_capa	= fsi_frame2sample(fsi, runtime->buffer_size);
	io->buff_sample_pos	= 0;
	io->period_samples	= fsi_frame2sample(fsi, runtime->period_size);
	io->period_pos		= 0;
539
	io->sample_width	= samples_to_bytes(runtime, 1);
540
	io->bus_option		= 0;
541 542
	io->oerr_num	= -1; /* ignore 1st err */
	io->uerr_num	= -1; /* ignore 1st err */
543
	fsi_stream_handler_call(io, init, fsi, io);
544
	spin_unlock_irqrestore(&master->lock, flags);
545 546
}

547
static void fsi_stream_quit(struct fsi_priv *fsi, struct fsi_stream *io)
548
{
549
	struct snd_soc_dai *dai = fsi_get_dai(io->substream);
550 551
	struct fsi_master *master = fsi_get_master(fsi);
	unsigned long flags;
552

553
	spin_lock_irqsave(&master->lock, flags);
554 555 556 557 558 559

	if (io->oerr_num > 0)
		dev_err(dai->dev, "over_run = %d\n", io->oerr_num);

	if (io->uerr_num > 0)
		dev_err(dai->dev, "under_run = %d\n", io->uerr_num);
560

561
	fsi_stream_handler_call(io, quit, fsi, io);
562
	io->substream	= NULL;
563 564 565 566
	io->buff_sample_capa	= 0;
	io->buff_sample_pos	= 0;
	io->period_samples	= 0;
	io->period_pos		= 0;
567
	io->sample_width	= 0;
568
	io->bus_option		= 0;
569 570
	io->oerr_num	= 0;
	io->uerr_num	= 0;
571
	spin_unlock_irqrestore(&master->lock, flags);
572 573
}

574 575 576 577 578 579 580 581 582
static int fsi_stream_transfer(struct fsi_stream *io)
{
	struct fsi_priv *fsi = fsi_stream_to_priv(io);
	if (!fsi)
		return -EIO;

	return fsi_stream_handler_call(io, transfer, fsi, io);
}

583 584 585 586 587 588
#define fsi_stream_start(fsi, io)\
	fsi_stream_handler_call(io, start_stop, fsi, io, 1)

#define fsi_stream_stop(fsi, io)\
	fsi_stream_handler_call(io, start_stop, fsi, io, 0)

589
static int fsi_stream_probe(struct fsi_priv *fsi, struct device *dev)
590 591 592 593 594
{
	struct fsi_stream *io;
	int ret1, ret2;

	io = &fsi->playback;
595
	ret1 = fsi_stream_handler_call(io, probe, fsi, io, dev);
596 597

	io = &fsi->capture;
598
	ret2 = fsi_stream_handler_call(io, probe, fsi, io, dev);
599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626

	if (ret1 < 0)
		return ret1;
	if (ret2 < 0)
		return ret2;

	return 0;
}

static int fsi_stream_remove(struct fsi_priv *fsi)
{
	struct fsi_stream *io;
	int ret1, ret2;

	io = &fsi->playback;
	ret1 = fsi_stream_handler_call(io, remove, fsi, io);

	io = &fsi->capture;
	ret2 = fsi_stream_handler_call(io, remove, fsi, io);

	if (ret1 < 0)
		return ret1;
	if (ret2 < 0)
		return ret2;

	return 0;
}

627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673
/*
 *	format/bus/dma setting
 */
static void fsi_format_bus_setup(struct fsi_priv *fsi, struct fsi_stream *io,
				 u32 bus, struct device *dev)
{
	struct fsi_master *master = fsi_get_master(fsi);
	int is_play = fsi_stream_is_play(fsi, io);
	u32 fmt = fsi->fmt;

	if (fsi_version(master) >= 2) {
		u32 dma = 0;

		/*
		 * FSI2 needs DMA/Bus setting
		 */
		switch (bus) {
		case PACKAGE_24BITBUS_FRONT:
			fmt |= CR_BWS_24;
			dma |= VDMD_FRONT;
			dev_dbg(dev, "24bit bus / package in front\n");
			break;
		case PACKAGE_16BITBUS_STREAM:
			fmt |= CR_BWS_16;
			dma |= VDMD_STREAM;
			dev_dbg(dev, "16bit bus / stream mode\n");
			break;
		case PACKAGE_24BITBUS_BACK:
		default:
			fmt |= CR_BWS_24;
			dma |= VDMD_BACK;
			dev_dbg(dev, "24bit bus / package in back\n");
			break;
		}

		if (is_play)
			fsi_reg_write(fsi, OUT_DMAC,	dma);
		else
			fsi_reg_write(fsi, IN_DMAC,	dma);
	}

	if (is_play)
		fsi_reg_write(fsi, DO_FMT, fmt);
	else
		fsi_reg_write(fsi, DI_FMT, fmt);
}

674 675 676
/*
 *		irq function
 */
677

678
static void fsi_irq_enable(struct fsi_priv *fsi, struct fsi_stream *io)
679
{
680
	u32 data = AB_IO(1, fsi_get_port_shift(fsi, io));
681
	struct fsi_master *master = fsi_get_master(fsi);
682

683 684
	fsi_core_mask_set(master, imsk,  data, data);
	fsi_core_mask_set(master, iemsk, data, data);
685 686
}

687
static void fsi_irq_disable(struct fsi_priv *fsi, struct fsi_stream *io)
688
{
689
	u32 data = AB_IO(1, fsi_get_port_shift(fsi, io));
690
	struct fsi_master *master = fsi_get_master(fsi);
691

692 693
	fsi_core_mask_set(master, imsk,  data, 0);
	fsi_core_mask_set(master, iemsk, data, 0);
694 695
}

696 697
static u32 fsi_irq_get_status(struct fsi_master *master)
{
698
	return fsi_core_read(master, int_st);
699 700 701 702 703 704 705
}

static void fsi_irq_clear_status(struct fsi_priv *fsi)
{
	u32 data = 0;
	struct fsi_master *master = fsi_get_master(fsi);

706 707
	data |= AB_IO(1, fsi_get_port_shift(fsi, &fsi->playback));
	data |= AB_IO(1, fsi_get_port_shift(fsi, &fsi->capture));
708 709

	/* clear interrupt factor */
710
	fsi_core_mask_set(master, int_st, data, 0);
711 712
}

713 714 715 716 717
/*
 *		SPDIF master clock function
 *
 * These functions are used later FSI2
 */
718 719 720
static void fsi_spdif_clk_ctrl(struct fsi_priv *fsi, int enable)
{
	struct fsi_master *master = fsi_get_master(fsi);
721
	u32 mask, val;
722

723 724 725 726
	mask = BP | SE;
	val = enable ? mask : 0;

	fsi_is_port_a(fsi) ?
727 728
		fsi_core_mask_set(master, a_mclk, mask, val) :
		fsi_core_mask_set(master, b_mclk, mask, val);
729 730
}

731
/*
732
 *		clock function
733
 */
734 735 736 737 738 739
static int fsi_clk_init(struct device *dev,
			struct fsi_priv *fsi,
			int xck,
			int ick,
			int div,
			int (*set_rate)(struct device *dev,
740
					struct fsi_priv *fsi))
741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810
{
	struct fsi_clk *clock = &fsi->clock;
	int is_porta = fsi_is_port_a(fsi);

	clock->xck	= NULL;
	clock->ick	= NULL;
	clock->div	= NULL;
	clock->rate	= 0;
	clock->count	= 0;
	clock->set_rate	= set_rate;

	clock->own = devm_clk_get(dev, NULL);
	if (IS_ERR(clock->own))
		return -EINVAL;

	/* external clock */
	if (xck) {
		clock->xck = devm_clk_get(dev, is_porta ? "xcka" : "xckb");
		if (IS_ERR(clock->xck)) {
			dev_err(dev, "can't get xck clock\n");
			return -EINVAL;
		}
		if (clock->xck == clock->own) {
			dev_err(dev, "cpu doesn't support xck clock\n");
			return -EINVAL;
		}
	}

	/* FSIACLK/FSIBCLK */
	if (ick) {
		clock->ick = devm_clk_get(dev,  is_porta ? "icka" : "ickb");
		if (IS_ERR(clock->ick)) {
			dev_err(dev, "can't get ick clock\n");
			return -EINVAL;
		}
		if (clock->ick == clock->own) {
			dev_err(dev, "cpu doesn't support ick clock\n");
			return -EINVAL;
		}
	}

	/* FSI-DIV */
	if (div) {
		clock->div = devm_clk_get(dev,  is_porta ? "diva" : "divb");
		if (IS_ERR(clock->div)) {
			dev_err(dev, "can't get div clock\n");
			return -EINVAL;
		}
		if (clock->div == clock->own) {
			dev_err(dev, "cpu doens't support div clock\n");
			return -EINVAL;
		}
	}

	return 0;
}

#define fsi_clk_invalid(fsi) fsi_clk_valid(fsi, 0)
static void fsi_clk_valid(struct fsi_priv *fsi, unsigned long rate)
{
	fsi->clock.rate = rate;
}

static int fsi_clk_is_valid(struct fsi_priv *fsi)
{
	return	fsi->clock.set_rate &&
		fsi->clock.rate;
}

static int fsi_clk_enable(struct device *dev,
811
			  struct fsi_priv *fsi)
812 813 814 815 816 817 818 819
{
	struct fsi_clk *clock = &fsi->clock;
	int ret = -EINVAL;

	if (!fsi_clk_is_valid(fsi))
		return ret;

	if (0 == clock->count) {
820
		ret = clock->set_rate(dev, fsi);
821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926
		if (ret < 0) {
			fsi_clk_invalid(fsi);
			return ret;
		}

		if (clock->xck)
			clk_enable(clock->xck);
		if (clock->ick)
			clk_enable(clock->ick);
		if (clock->div)
			clk_enable(clock->div);

		clock->count++;
	}

	return ret;
}

static int fsi_clk_disable(struct device *dev,
			    struct fsi_priv *fsi)
{
	struct fsi_clk *clock = &fsi->clock;

	if (!fsi_clk_is_valid(fsi))
		return -EINVAL;

	if (1 == clock->count--) {
		if (clock->xck)
			clk_disable(clock->xck);
		if (clock->ick)
			clk_disable(clock->ick);
		if (clock->div)
			clk_disable(clock->div);
	}

	return 0;
}

static int fsi_clk_set_ackbpf(struct device *dev,
			      struct fsi_priv *fsi,
			      int ackmd, int bpfmd)
{
	u32 data = 0;

	/* check ackmd/bpfmd relationship */
	if (bpfmd > ackmd) {
		dev_err(dev, "unsupported rate (%d/%d)\n", ackmd, bpfmd);
		return -EINVAL;
	}

	/*  ACKMD */
	switch (ackmd) {
	case 512:
		data |= (0x0 << 12);
		break;
	case 256:
		data |= (0x1 << 12);
		break;
	case 128:
		data |= (0x2 << 12);
		break;
	case 64:
		data |= (0x3 << 12);
		break;
	case 32:
		data |= (0x4 << 12);
		break;
	default:
		dev_err(dev, "unsupported ackmd (%d)\n", ackmd);
		return -EINVAL;
	}

	/* BPFMD */
	switch (bpfmd) {
	case 32:
		data |= (0x0 << 8);
		break;
	case 64:
		data |= (0x1 << 8);
		break;
	case 128:
		data |= (0x2 << 8);
		break;
	case 256:
		data |= (0x3 << 8);
		break;
	case 512:
		data |= (0x4 << 8);
		break;
	case 16:
		data |= (0x7 << 8);
		break;
	default:
		dev_err(dev, "unsupported bpfmd (%d)\n", bpfmd);
		return -EINVAL;
	}

	dev_dbg(dev, "ACKMD/BPFMD = %d/%d\n", ackmd, bpfmd);

	fsi_reg_mask_set(fsi, CKG1, (ACKMD_MASK | BPFMD_MASK) , data);
	udelay(10);

	return 0;
}

static int fsi_clk_set_rate_external(struct device *dev,
927
				     struct fsi_priv *fsi)
928 929 930
{
	struct clk *xck = fsi->clock.xck;
	struct clk *ick = fsi->clock.ick;
931
	unsigned long rate = fsi->clock.rate;
932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958
	unsigned long xrate;
	int ackmd, bpfmd;
	int ret = 0;

	/* check clock rate */
	xrate = clk_get_rate(xck);
	if (xrate % rate) {
		dev_err(dev, "unsupported clock rate\n");
		return -EINVAL;
	}

	clk_set_parent(ick, xck);
	clk_set_rate(ick, xrate);

	bpfmd = fsi->chan_num * 32;
	ackmd = xrate / rate;

	dev_dbg(dev, "external/rate = %ld/%ld\n", xrate, rate);

	ret = fsi_clk_set_ackbpf(dev, fsi, ackmd, bpfmd);
	if (ret < 0)
		dev_err(dev, "%s failed", __func__);

	return ret;
}

static int fsi_clk_set_rate_cpg(struct device *dev,
959
				struct fsi_priv *fsi)
960 961 962
{
	struct clk *ick = fsi->clock.ick;
	struct clk *div = fsi->clock.div;
963
	unsigned long rate = fsi->clock.rate;
964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
	unsigned long target = 0; /* 12288000 or 11289600 */
	unsigned long actual, cout;
	unsigned long diff, min;
	unsigned long best_cout, best_act;
	int adj;
	int ackmd, bpfmd;
	int ret = -EINVAL;

	if (!(12288000 % rate))
		target = 12288000;
	if (!(11289600 % rate))
		target = 11289600;
	if (!target) {
		dev_err(dev, "unsupported rate\n");
		return ret;
	}

	bpfmd = fsi->chan_num * 32;
	ackmd = target / rate;
	ret = fsi_clk_set_ackbpf(dev, fsi, ackmd, bpfmd);
	if (ret < 0) {
		dev_err(dev, "%s failed", __func__);
		return ret;
	}

	/*
	 * The clock flow is
	 *
	 * [CPG] = cout => [FSI_DIV] = audio => [FSI] => [codec]
	 *
	 * But, it needs to find best match of CPG and FSI_DIV
	 * combination, since it is difficult to generate correct
	 * frequency of audio clock from ick clock only.
	 * Because ick is created from its parent clock.
	 *
	 * target	= rate x [512/256/128/64]fs
	 * cout		= round(target x adjustment)
	 * actual	= cout / adjustment (by FSI-DIV) ~= target
	 * audio	= actual
	 */
	min = ~0;
	best_cout = 0;
	best_act = 0;
	for (adj = 1; adj < 0xffff; adj++) {

		cout = target * adj;
		if (cout > 100000000) /* max clock = 100MHz */
			break;

		/* cout/actual audio clock */
		cout	= clk_round_rate(ick, cout);
		actual	= cout / adj;

		/* find best frequency */
		diff = abs(actual - target);
		if (diff < min) {
			min		= diff;
			best_cout	= cout;
			best_act	= actual;
		}
	}

	ret = clk_set_rate(ick, best_cout);
	if (ret < 0) {
		dev_err(dev, "ick clock failed\n");
		return -EIO;
	}

	ret = clk_set_rate(div, clk_round_rate(div, best_act));
	if (ret < 0) {
		dev_err(dev, "div clock failed\n");
		return -EIO;
	}

	dev_dbg(dev, "ick/div = %ld/%ld\n",
		clk_get_rate(ick), clk_get_rate(div));

	return ret;
}

1044
/*
1045
 *		pio data transfer handler
1046
 */
1047 1048 1049 1050
static void fsi_pio_push16(struct fsi_priv *fsi, u8 *_buf, int samples)
{
	int i;

1051
	if (fsi_is_enable_stream(fsi)) {
1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
		/*
		 * stream mode
		 * see
		 *	fsi_pio_push_init()
		 */
		u32 *buf = (u32 *)_buf;

		for (i = 0; i < samples / 2; i++)
			fsi_reg_write(fsi, DODT, buf[i]);
	} else {
		/* normal mode */
		u16 *buf = (u16 *)_buf;

		for (i = 0; i < samples; i++)
			fsi_reg_write(fsi, DODT, ((u32)*(buf + i) << 8));
	}
1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
}

static void fsi_pio_pop16(struct fsi_priv *fsi, u8 *_buf, int samples)
{
	u16 *buf = (u16 *)_buf;
	int i;

	for (i = 0; i < samples; i++)
		*(buf + i) = (u16)(fsi_reg_read(fsi, DIDT) >> 8);
}

static void fsi_pio_push32(struct fsi_priv *fsi, u8 *_buf, int samples)
{
	u32 *buf = (u32 *)_buf;
	int i;

	for (i = 0; i < samples; i++)
		fsi_reg_write(fsi, DODT, *(buf + i));
}

static void fsi_pio_pop32(struct fsi_priv *fsi, u8 *_buf, int samples)
{
	u32 *buf = (u32 *)_buf;
	int i;

	for (i = 0; i < samples; i++)
		*(buf + i) = fsi_reg_read(fsi, DIDT);
}

static u8 *fsi_pio_get_area(struct fsi_priv *fsi, struct fsi_stream *io)
{
	struct snd_pcm_runtime *runtime = io->substream->runtime;

	return runtime->dma_area +
		samples_to_bytes(runtime, io->buff_sample_pos);
}

static int fsi_pio_transfer(struct fsi_priv *fsi, struct fsi_stream *io,
1106 1107 1108
		void (*run16)(struct fsi_priv *fsi, u8 *buf, int samples),
		void (*run32)(struct fsi_priv *fsi, u8 *buf, int samples),
		int samples)
1109 1110
{
	struct snd_pcm_runtime *runtime;
1111
	struct snd_pcm_substream *substream;
1112
	u8 *buf;
1113
	int over_period;
1114

1115
	if (!fsi_stream_is_working(fsi, io))
1116 1117
		return -EINVAL;

1118
	over_period	= 0;
1119
	substream	= io->substream;
1120
	runtime		= substream->runtime;
1121 1122 1123 1124

	/* FSI FIFO has limit.
	 * So, this driver can not send periods data at a time
	 */
1125 1126
	if (io->buff_sample_pos >=
	    io->period_samples * (io->period_pos + 1)) {
1127

1128
		over_period = 1;
1129
		io->period_pos = (io->period_pos + 1) % runtime->periods;
1130

1131 1132
		if (0 == io->period_pos)
			io->buff_sample_pos = 0;
1133 1134
	}

1135 1136
	buf = fsi_pio_get_area(fsi, io);

1137 1138
	switch (io->sample_width) {
	case 2:
1139
		run16(fsi, buf, samples);
1140 1141
		break;
	case 4:
1142
		run32(fsi, buf, samples);
1143 1144 1145
		break;
	default:
		return -EINVAL;
1146
	}
1147

1148 1149
	/* update buff_sample_pos */
	io->buff_sample_pos += samples;
1150

1151
	if (over_period)
1152 1153
		snd_pcm_period_elapsed(substream);

1154
	return 0;
1155 1156
}

1157
static int fsi_pio_pop(struct fsi_priv *fsi, struct fsi_stream *io)
1158
{
1159 1160 1161 1162
	int sample_residues;	/* samples in FSI fifo */
	int sample_space;	/* ALSA free samples space */
	int samples;

1163
	sample_residues	= fsi_get_current_fifo_samples(fsi, io);
1164 1165 1166 1167
	sample_space	= io->buff_sample_capa - io->buff_sample_pos;

	samples = min(sample_residues, sample_space);

1168
	return fsi_pio_transfer(fsi, io,
1169 1170
				  fsi_pio_pop16,
				  fsi_pio_pop32,
1171
				  samples);
1172
}
1173

1174
static int fsi_pio_push(struct fsi_priv *fsi, struct fsi_stream *io)
1175
{
1176 1177 1178 1179 1180 1181
	int sample_residues;	/* ALSA residue samples */
	int sample_space;	/* FSI fifo free samples space */
	int samples;

	sample_residues	= io->buff_sample_capa - io->buff_sample_pos;
	sample_space	= io->fifo_sample_capa -
1182
		fsi_get_current_fifo_samples(fsi, io);
1183 1184 1185

	samples = min(sample_residues, sample_space);

1186
	return fsi_pio_transfer(fsi, io,
1187 1188
				  fsi_pio_push16,
				  fsi_pio_push32,
1189
				  samples);
1190 1191
}

1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206
static void fsi_pio_start_stop(struct fsi_priv *fsi, struct fsi_stream *io,
			       int enable)
{
	struct fsi_master *master = fsi_get_master(fsi);
	u32 clk  = fsi_is_port_a(fsi) ? CRA  : CRB;

	if (enable)
		fsi_irq_enable(fsi, io);
	else
		fsi_irq_disable(fsi, io);

	if (fsi_is_clk_master(fsi))
		fsi_master_mask_set(master, CLK_RST, clk, (enable) ? clk : 0);
}

1207 1208 1209 1210 1211 1212 1213 1214 1215
static int fsi_pio_push_init(struct fsi_priv *fsi, struct fsi_stream *io)
{
	/*
	 * we can use 16bit stream mode
	 * when "playback" and "16bit data"
	 * and platform allows "stream mode"
	 * see
	 *	fsi_pio_push16()
	 */
1216
	if (fsi_is_enable_stream(fsi))
1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
		io->bus_option = BUSOP_SET(24, PACKAGE_24BITBUS_BACK) |
				 BUSOP_SET(16, PACKAGE_16BITBUS_STREAM);
	else
		io->bus_option = BUSOP_SET(24, PACKAGE_24BITBUS_BACK) |
				 BUSOP_SET(16, PACKAGE_24BITBUS_BACK);
	return 0;
}

static int fsi_pio_pop_init(struct fsi_priv *fsi, struct fsi_stream *io)
{
	/*
	 * always 24bit bus, package back when "capture"
	 */
	io->bus_option = BUSOP_SET(24, PACKAGE_24BITBUS_BACK) |
			 BUSOP_SET(16, PACKAGE_24BITBUS_BACK);
	return 0;
}

1235
static struct fsi_stream_handler fsi_pio_push_handler = {
1236
	.init		= fsi_pio_push_init,
1237
	.transfer	= fsi_pio_push,
1238
	.start_stop	= fsi_pio_start_stop,
1239 1240 1241
};

static struct fsi_stream_handler fsi_pio_pop_handler = {
1242
	.init		= fsi_pio_pop_init,
1243
	.transfer	= fsi_pio_pop,
1244
	.start_stop	= fsi_pio_start_stop,
1245 1246
};

1247 1248
static irqreturn_t fsi_interrupt(int irq, void *data)
{
1249
	struct fsi_master *master = data;
1250
	u32 int_st = fsi_irq_get_status(master);
1251 1252

	/* clear irq status */
1253 1254
	fsi_master_mask_set(master, SOFT_RST, IR, 0);
	fsi_master_mask_set(master, SOFT_RST, IR, IR);
1255

1256
	if (int_st & AB_IO(1, AO_SHIFT))
1257
		fsi_stream_transfer(&master->fsia.playback);
1258
	if (int_st & AB_IO(1, BO_SHIFT))
1259
		fsi_stream_transfer(&master->fsib.playback);
1260
	if (int_st & AB_IO(1, AI_SHIFT))
1261
		fsi_stream_transfer(&master->fsia.capture);
1262
	if (int_st & AB_IO(1, BI_SHIFT))
1263
		fsi_stream_transfer(&master->fsib.capture);
1264 1265 1266

	fsi_count_fifo_err(&master->fsia);
	fsi_count_fifo_err(&master->fsib);
1267

1268 1269
	fsi_irq_clear_status(&master->fsia);
	fsi_irq_clear_status(&master->fsib);
1270 1271 1272 1273

	return IRQ_HANDLED;
}

1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
/*
 *		dma data transfer handler
 */
static int fsi_dma_init(struct fsi_priv *fsi, struct fsi_stream *io)
{
	struct snd_pcm_runtime *runtime = io->substream->runtime;
	struct snd_soc_dai *dai = fsi_get_dai(io->substream);
	enum dma_data_direction dir = fsi_stream_is_play(fsi, io) ?
				DMA_TO_DEVICE : DMA_FROM_DEVICE;

1284 1285 1286 1287 1288 1289 1290
	/*
	 * 24bit data : 24bit bus / package in back
	 * 16bit data : 16bit bus / stream mode
	 */
	io->bus_option = BUSOP_SET(24, PACKAGE_24BITBUS_BACK) |
			 BUSOP_SET(16, PACKAGE_16BITBUS_STREAM);

1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306
	io->dma = dma_map_single(dai->dev, runtime->dma_area,
				 snd_pcm_lib_buffer_bytes(io->substream), dir);
	return 0;
}

static int fsi_dma_quit(struct fsi_priv *fsi, struct fsi_stream *io)
{
	struct snd_soc_dai *dai = fsi_get_dai(io->substream);
	enum dma_data_direction dir = fsi_stream_is_play(fsi, io) ?
		DMA_TO_DEVICE : DMA_FROM_DEVICE;

	dma_unmap_single(dai->dev, io->dma,
			 snd_pcm_lib_buffer_bytes(io->substream), dir);
	return 0;
}

1307 1308 1309 1310 1311 1312 1313
static dma_addr_t fsi_dma_get_area(struct fsi_stream *io)
{
	struct snd_pcm_runtime *runtime = io->substream->runtime;

	return io->dma + samples_to_bytes(runtime, io->buff_sample_pos);
}

1314 1315 1316 1317 1318 1319 1320 1321 1322
static void fsi_dma_complete(void *data)
{
	struct fsi_stream *io = (struct fsi_stream *)data;
	struct fsi_priv *fsi = fsi_stream_to_priv(io);
	struct snd_pcm_runtime *runtime = io->substream->runtime;
	struct snd_soc_dai *dai = fsi_get_dai(io->substream);
	enum dma_data_direction dir = fsi_stream_is_play(fsi, io) ?
		DMA_TO_DEVICE : DMA_FROM_DEVICE;

1323
	dma_sync_single_for_cpu(dai->dev, fsi_dma_get_area(io),
1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339
			samples_to_bytes(runtime, io->period_samples), dir);

	io->buff_sample_pos += io->period_samples;
	io->period_pos++;

	if (io->period_pos >= runtime->periods) {
		io->period_pos = 0;
		io->buff_sample_pos = 0;
	}

	fsi_count_fifo_err(fsi);
	fsi_stream_transfer(io);

	snd_pcm_period_elapsed(io->substream);
}

1340
static void fsi_dma_do_work(struct work_struct *work)
1341
{
1342
	struct fsi_stream *io = container_of(work, struct fsi_stream, work);
1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
	struct fsi_priv *fsi = fsi_stream_to_priv(io);
	struct snd_soc_dai *dai;
	struct dma_async_tx_descriptor *desc;
	struct snd_pcm_runtime *runtime;
	enum dma_data_direction dir;
	int is_play = fsi_stream_is_play(fsi, io);
	int len;
	dma_addr_t buf;

	if (!fsi_stream_is_working(fsi, io))
		return;

	dai	= fsi_get_dai(io->substream);
	runtime	= io->substream->runtime;
	dir	= is_play ? DMA_TO_DEVICE : DMA_FROM_DEVICE;
	len	= samples_to_bytes(runtime, io->period_samples);
	buf	= fsi_dma_get_area(io);

1361
	dma_sync_single_for_device(dai->dev, buf, len, dir);
1362

1363 1364
	desc = dmaengine_prep_slave_single(io->chan, buf, len, dir,
					   DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1365
	if (!desc) {
1366
		dev_err(dai->dev, "dmaengine_prep_slave_sg() fail\n");
1367 1368 1369 1370 1371 1372
		return;
	}

	desc->callback		= fsi_dma_complete;
	desc->callback_param	= io;

1373
	if (dmaengine_submit(desc) < 0) {
1374 1375 1376 1377
		dev_err(dai->dev, "tx_submit() fail\n");
		return;
	}

1378
	dma_async_issue_pending(io->chan);
1379 1380 1381 1382 1383

	/*
	 * FIXME
	 *
	 * In DMAEngine case, codec and FSI cannot be started simultaneously
1384
	 * since FSI is using the scheduler work queue.
1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407
	 * Therefore, in capture case, probably FSI FIFO will have got
	 * overflow error in this point.
	 * in that case, DMA cannot start transfer until error was cleared.
	 */
	if (!is_play) {
		if (ERR_OVER & fsi_reg_read(fsi, DIFF_ST)) {
			fsi_reg_mask_set(fsi, DIFF_CTL, FIFO_CLR, FIFO_CLR);
			fsi_reg_write(fsi, DIFF_ST, 0);
		}
	}
}

static bool fsi_dma_filter(struct dma_chan *chan, void *param)
{
	struct sh_dmae_slave *slave = param;

	chan->private = slave;

	return true;
}

static int fsi_dma_transfer(struct fsi_priv *fsi, struct fsi_stream *io)
{
1408
	schedule_work(&io->work);
1409 1410 1411 1412 1413 1414 1415

	return 0;
}

static void fsi_dma_push_start_stop(struct fsi_priv *fsi, struct fsi_stream *io,
				 int start)
{
1416 1417
	struct fsi_master *master = fsi_get_master(fsi);
	u32 clk  = fsi_is_port_a(fsi) ? CRA  : CRB;
1418
	u32 enable = start ? DMA_ON : 0;
1419

1420
	fsi_reg_mask_set(fsi, OUT_DMAC, DMA_ON, enable);
1421

1422 1423
	dmaengine_terminate_all(io->chan);

1424 1425
	if (fsi_is_clk_master(fsi))
		fsi_master_mask_set(master, CLK_RST, clk, (enable) ? clk : 0);
1426 1427
}

1428
static int fsi_dma_probe(struct fsi_priv *fsi, struct fsi_stream *io, struct device *dev)
1429 1430 1431 1432 1433 1434 1435
{
	dma_cap_mask_t mask;

	dma_cap_zero(mask);
	dma_cap_set(DMA_SLAVE, mask);

	io->chan = dma_request_channel(mask, fsi_dma_filter, &io->slave);
1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448
	if (!io->chan) {

		/* switch to PIO handler */
		if (fsi_stream_is_play(fsi, io))
			fsi->playback.handler	= &fsi_pio_push_handler;
		else
			fsi->capture.handler	= &fsi_pio_pop_handler;

		dev_info(dev, "switch handler (dma => pio)\n");

		/* probe again */
		return fsi_stream_probe(fsi, dev);
	}
1449

1450
	INIT_WORK(&io->work, fsi_dma_do_work);
1451 1452 1453 1454 1455 1456

	return 0;
}

static int fsi_dma_remove(struct fsi_priv *fsi, struct fsi_stream *io)
{
1457
	cancel_work_sync(&io->work);
1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476

	fsi_stream_stop(fsi, io);

	if (io->chan)
		dma_release_channel(io->chan);

	io->chan = NULL;
	return 0;
}

static struct fsi_stream_handler fsi_dma_push_handler = {
	.init		= fsi_dma_init,
	.quit		= fsi_dma_quit,
	.probe		= fsi_dma_probe,
	.transfer	= fsi_dma_transfer,
	.remove		= fsi_dma_remove,
	.start_stop	= fsi_dma_push_start_stop,
};

1477 1478 1479
/*
 *		dai ops
 */
1480
static void fsi_fifo_init(struct fsi_priv *fsi,
1481
			  struct fsi_stream *io,
1482 1483 1484
			  struct device *dev)
{
	struct fsi_master *master = fsi_get_master(fsi);
1485
	int is_play = fsi_stream_is_play(fsi, io);
1486 1487 1488 1489 1490
	u32 shift, i;
	int frame_capa;

	/* get on-chip RAM capacity */
	shift = fsi_master_read(master, FIFO_SZ);
1491
	shift >>= fsi_get_port_shift(fsi, io);
1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533
	shift &= FIFO_SZ_MASK;
	frame_capa = 256 << shift;
	dev_dbg(dev, "fifo = %d words\n", frame_capa);

	/*
	 * The maximum number of sample data varies depending
	 * on the number of channels selected for the format.
	 *
	 * FIFOs are used in 4-channel units in 3-channel mode
	 * and in 8-channel units in 5- to 7-channel mode
	 * meaning that more FIFOs than the required size of DPRAM
	 * are used.
	 *
	 * ex) if 256 words of DP-RAM is connected
	 * 1 channel:  256 (256 x 1 = 256)
	 * 2 channels: 128 (128 x 2 = 256)
	 * 3 channels:  64 ( 64 x 3 = 192)
	 * 4 channels:  64 ( 64 x 4 = 256)
	 * 5 channels:  32 ( 32 x 5 = 160)
	 * 6 channels:  32 ( 32 x 6 = 192)
	 * 7 channels:  32 ( 32 x 7 = 224)
	 * 8 channels:  32 ( 32 x 8 = 256)
	 */
	for (i = 1; i < fsi->chan_num; i <<= 1)
		frame_capa >>= 1;
	dev_dbg(dev, "%d channel %d store\n",
		fsi->chan_num, frame_capa);

	io->fifo_sample_capa = fsi_frame2sample(fsi, frame_capa);

	/*
	 * set interrupt generation factor
	 * clear FIFO
	 */
	if (is_play) {
		fsi_reg_write(fsi,	DOFF_CTL, IRQ_HALF);
		fsi_reg_mask_set(fsi,	DOFF_CTL, FIFO_CLR, FIFO_CLR);
	} else {
		fsi_reg_write(fsi,	DIFF_CTL, IRQ_HALF);
		fsi_reg_mask_set(fsi,	DIFF_CTL, FIFO_CLR, FIFO_CLR);
	}
}
1534

1535
static int fsi_hw_startup(struct fsi_priv *fsi,
1536
			  struct fsi_stream *io,
1537
			  struct device *dev)
1538
{
1539
	u32 data = 0;
1540

1541 1542 1543 1544 1545
	/* clock setting */
	if (fsi_is_clk_master(fsi))
		data = DIMD | DOMD;

	fsi_reg_mask_set(fsi, CKG1, (DIMD | DOMD), data);
1546 1547 1548

	/* clock inversion (CKG2) */
	data = 0;
1549 1550 1551 1552 1553 1554
	if (fsi->bit_clk_inv)
		data |= (1 << 0);
	if (fsi->lr_clk_inv)
		data |= (1 << 4);
	if (fsi_is_clk_master(fsi))
		data <<= 8;
1555 1556
	fsi_reg_write(fsi, CKG2, data);

1557 1558 1559 1560 1561 1562
	/* spdif ? */
	if (fsi_is_spdif(fsi)) {
		fsi_spdif_clk_ctrl(fsi, 1);
		fsi_reg_mask_set(fsi, OUT_SEL, DMMD, DMMD);
	}

1563
	/*
1564
	 * get bus settings
1565
	 */
1566 1567 1568 1569 1570 1571 1572 1573
	data = 0;
	switch (io->sample_width) {
	case 2:
		data = BUSOP_GET(16, io->bus_option);
		break;
	case 4:
		data = BUSOP_GET(24, io->bus_option);
		break;
1574
	}
1575
	fsi_format_bus_setup(fsi, io, data, dev);
1576

1577
	/* irq clear */
1578
	fsi_irq_disable(fsi, io);
1579 1580 1581
	fsi_irq_clear_status(fsi);

	/* fifo init */
1582
	fsi_fifo_init(fsi, io, dev);
1583

1584 1585
	/* start master clock */
	if (fsi_is_clk_master(fsi))
1586
		return fsi_clk_enable(dev, fsi);
1587

1588
	return 0;
1589 1590
}

1591
static int fsi_hw_shutdown(struct fsi_priv *fsi,
1592 1593
			    struct device *dev)
{
1594
	/* stop master clock */
1595
	if (fsi_is_clk_master(fsi))
1596
		return fsi_clk_disable(dev, fsi);
1597 1598

	return 0;
1599 1600 1601 1602 1603 1604 1605
}

static int fsi_dai_startup(struct snd_pcm_substream *substream,
			   struct snd_soc_dai *dai)
{
	struct fsi_priv *fsi = fsi_get_priv(substream);

1606
	fsi_clk_invalid(fsi);
1607 1608

	return 0;
1609 1610
}

1611 1612 1613
static void fsi_dai_shutdown(struct snd_pcm_substream *substream,
			     struct snd_soc_dai *dai)
{
1614
	struct fsi_priv *fsi = fsi_get_priv(substream);
1615

1616
	fsi_clk_invalid(fsi);
1617 1618 1619 1620 1621
}

static int fsi_dai_trigger(struct snd_pcm_substream *substream, int cmd,
			   struct snd_soc_dai *dai)
{
1622
	struct fsi_priv *fsi = fsi_get_priv(substream);
1623
	struct fsi_stream *io = fsi_stream_get(fsi, substream);
1624 1625 1626 1627
	int ret = 0;

	switch (cmd) {
	case SNDRV_PCM_TRIGGER_START:
1628
		fsi_stream_init(fsi, io, substream);
1629 1630 1631 1632 1633
		if (!ret)
			ret = fsi_hw_startup(fsi, io, dai->dev);
		if (!ret)
			ret = fsi_stream_transfer(io);
		if (!ret)
1634
			fsi_stream_start(fsi, io);
1635 1636
		break;
	case SNDRV_PCM_TRIGGER_STOP:
1637 1638
		if (!ret)
			ret = fsi_hw_shutdown(fsi, dai->dev);
1639
		fsi_stream_stop(fsi, io);
1640
		fsi_stream_quit(fsi, io);
1641 1642 1643 1644 1645 1646
		break;
	}

	return ret;
}

1647 1648 1649 1650
static int fsi_set_fmt_dai(struct fsi_priv *fsi, unsigned int fmt)
{
	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
	case SND_SOC_DAIFMT_I2S:
1651
		fsi->fmt = CR_I2S;
1652 1653 1654
		fsi->chan_num = 2;
		break;
	case SND_SOC_DAIFMT_LEFT_J:
1655
		fsi->fmt = CR_PCM;
1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668
		fsi->chan_num = 2;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

static int fsi_set_fmt_spdif(struct fsi_priv *fsi)
{
	struct fsi_master *master = fsi_get_master(fsi);

1669
	if (fsi_version(master) < 2)
1670 1671
		return -EINVAL;

1672
	fsi->fmt = CR_DTMD_SPDIF_PCM | CR_PCM;
1673 1674 1675 1676 1677
	fsi->chan_num = 2;

	return 0;
}

1678 1679 1680 1681 1682 1683 1684 1685
static int fsi_dai_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
{
	struct fsi_priv *fsi = fsi_get_priv_frm_dai(dai);
	int ret;

	/* set master/slave audio interface */
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBM_CFM:
1686
		fsi->clk_master = 1;
1687 1688 1689 1690
		break;
	case SND_SOC_DAIFMT_CBS_CFS:
		break;
	default:
1691
		return -EINVAL;
1692
	}
1693

1694 1695 1696 1697 1698
	/* set clock inversion */
	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
	case SND_SOC_DAIFMT_NB_IF:
		fsi->bit_clk_inv = 0;
		fsi->lr_clk_inv = 1;
1699
		break;
1700 1701 1702
	case SND_SOC_DAIFMT_IB_NF:
		fsi->bit_clk_inv = 1;
		fsi->lr_clk_inv = 0;
1703
		break;
1704 1705 1706 1707 1708
	case SND_SOC_DAIFMT_IB_IF:
		fsi->bit_clk_inv = 1;
		fsi->lr_clk_inv = 1;
		break;
	case SND_SOC_DAIFMT_NB_NF:
1709
	default:
1710 1711 1712 1713 1714
		fsi->bit_clk_inv = 0;
		fsi->lr_clk_inv = 0;
		break;
	}

1715
	if (fsi_is_clk_master(fsi)) {
1716
		if (fsi->clk_cpg)
1717 1718
			fsi_clk_init(dai->dev, fsi, 0, 1, 1,
				     fsi_clk_set_rate_cpg);
1719 1720 1721
		else
			fsi_clk_init(dai->dev, fsi, 1, 1, 0,
				     fsi_clk_set_rate_external);
1722
	}
1723

1724
	/* set format */
1725
	if (fsi_is_spdif(fsi))
1726
		ret = fsi_set_fmt_spdif(fsi);
1727 1728
	else
		ret = fsi_set_fmt_dai(fsi, fmt & SND_SOC_DAIFMT_FORMAT_MASK);
1729 1730 1731 1732

	return ret;
}

1733 1734 1735 1736 1737 1738
static int fsi_dai_hw_params(struct snd_pcm_substream *substream,
			     struct snd_pcm_hw_params *params,
			     struct snd_soc_dai *dai)
{
	struct fsi_priv *fsi = fsi_get_priv(substream);

1739 1740
	if (fsi_is_clk_master(fsi))
		fsi_clk_valid(fsi, params_rate(params));
1741

1742
	return 0;
1743 1744
}

1745
static const struct snd_soc_dai_ops fsi_dai_ops = {
1746 1747 1748
	.startup	= fsi_dai_startup,
	.shutdown	= fsi_dai_shutdown,
	.trigger	= fsi_dai_trigger,
1749
	.set_fmt	= fsi_dai_set_fmt,
1750
	.hw_params	= fsi_dai_hw_params,
1751 1752
};

1753 1754 1755
/*
 *		pcm ops
 */
1756 1757 1758 1759 1760 1761 1762 1763 1764 1765

static struct snd_pcm_hardware fsi_pcm_hardware = {
	.info =		SNDRV_PCM_INFO_INTERLEAVED	|
			SNDRV_PCM_INFO_MMAP		|
			SNDRV_PCM_INFO_MMAP_VALID	|
			SNDRV_PCM_INFO_PAUSE,
	.formats		= FSI_FMTS,
	.rates			= FSI_RATES,
	.rate_min		= 8000,
	.rate_max		= 192000,
1766
	.channels_min		= 2,
1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802
	.channels_max		= 2,
	.buffer_bytes_max	= 64 * 1024,
	.period_bytes_min	= 32,
	.period_bytes_max	= 8192,
	.periods_min		= 1,
	.periods_max		= 32,
	.fifo_size		= 256,
};

static int fsi_pcm_open(struct snd_pcm_substream *substream)
{
	struct snd_pcm_runtime *runtime = substream->runtime;
	int ret = 0;

	snd_soc_set_runtime_hwparams(substream, &fsi_pcm_hardware);

	ret = snd_pcm_hw_constraint_integer(runtime,
					    SNDRV_PCM_HW_PARAM_PERIODS);

	return ret;
}

static int fsi_hw_params(struct snd_pcm_substream *substream,
			 struct snd_pcm_hw_params *hw_params)
{
	return snd_pcm_lib_malloc_pages(substream,
					params_buffer_bytes(hw_params));
}

static int fsi_hw_free(struct snd_pcm_substream *substream)
{
	return snd_pcm_lib_free_pages(substream);
}

static snd_pcm_uframes_t fsi_pointer(struct snd_pcm_substream *substream)
{
1803
	struct fsi_priv *fsi = fsi_get_priv(substream);
1804
	struct fsi_stream *io = fsi_stream_get(fsi, substream);
1805

1806
	return fsi_sample2frame(fsi, io->buff_sample_pos);
1807 1808 1809 1810 1811 1812 1813 1814 1815 1816
}

static struct snd_pcm_ops fsi_pcm_ops = {
	.open		= fsi_pcm_open,
	.ioctl		= snd_pcm_lib_ioctl,
	.hw_params	= fsi_hw_params,
	.hw_free	= fsi_hw_free,
	.pointer	= fsi_pointer,
};

1817 1818 1819
/*
 *		snd_soc_platform
 */
1820 1821 1822 1823 1824 1825 1826 1827 1828

#define PREALLOC_BUFFER		(32 * 1024)
#define PREALLOC_BUFFER_MAX	(32 * 1024)

static void fsi_pcm_free(struct snd_pcm *pcm)
{
	snd_pcm_lib_preallocate_free_for_all(pcm);
}

1829
static int fsi_pcm_new(struct snd_soc_pcm_runtime *rtd)
1830
{
1831 1832
	struct snd_pcm *pcm = rtd->pcm;

1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843
	/*
	 * dont use SNDRV_DMA_TYPE_DEV, since it will oops the SH kernel
	 * in MMAP mode (i.e. aplay -M)
	 */
	return snd_pcm_lib_preallocate_pages_for_all(
		pcm,
		SNDRV_DMA_TYPE_CONTINUOUS,
		snd_dma_continuous_data(GFP_KERNEL),
		PREALLOC_BUFFER, PREALLOC_BUFFER_MAX);
}

1844 1845 1846
/*
 *		alsa struct
 */
1847

1848
static struct snd_soc_dai_driver fsi_soc_dai[] = {
1849
	{
1850
		.name			= "fsia-dai",
1851 1852 1853
		.playback = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
1854 1855
			.channels_min	= 2,
			.channels_max	= 2,
1856
		},
1857 1858 1859
		.capture = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
1860 1861
			.channels_min	= 2,
			.channels_max	= 2,
1862
		},
1863 1864 1865
		.ops = &fsi_dai_ops,
	},
	{
1866
		.name			= "fsib-dai",
1867 1868 1869
		.playback = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
1870 1871
			.channels_min	= 2,
			.channels_max	= 2,
1872
		},
1873 1874 1875
		.capture = {
			.rates		= FSI_RATES,
			.formats	= FSI_FMTS,
1876 1877
			.channels_min	= 2,
			.channels_max	= 2,
1878
		},
1879 1880 1881 1882
		.ops = &fsi_dai_ops,
	},
};

1883 1884
static struct snd_soc_platform_driver fsi_soc_platform = {
	.ops		= &fsi_pcm_ops,
1885 1886 1887 1888
	.pcm_new	= fsi_pcm_new,
	.pcm_free	= fsi_pcm_free,
};

1889 1890 1891 1892
static const struct snd_soc_component_driver fsi_soc_component = {
	.name		= "fsi",
};

1893 1894 1895
/*
 *		platform function
 */
1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922
static void fsi_of_parse(char *name,
			 struct device_node *np,
			 struct sh_fsi_port_info *info,
			 struct device *dev)
{
	int i;
	char prop[128];
	unsigned long flags = 0;
	struct {
		char *name;
		unsigned int val;
	} of_parse_property[] = {
		{ "spdif-connection",		SH_FSI_FMT_SPDIF },
		{ "stream-mode-support",	SH_FSI_ENABLE_STREAM_MODE },
		{ "use-internal-clock",		SH_FSI_CLK_CPG },
	};

	for (i = 0; i < ARRAY_SIZE(of_parse_property); i++) {
		sprintf(prop, "%s,%s", name, of_parse_property[i].name);
		if (of_get_property(np, prop, NULL))
			flags |= of_parse_property[i].val;
	}
	info->flags = flags;

	dev_dbg(dev, "%s flags : %lx\n", name, info->flags);
}

1923 1924 1925 1926 1927
static void fsi_port_info_init(struct fsi_priv *fsi,
			       struct sh_fsi_port_info *info)
{
	if (info->flags & SH_FSI_FMT_SPDIF)
		fsi->spdif = 1;
1928 1929 1930

	if (info->flags & SH_FSI_CLK_CPG)
		fsi->clk_cpg = 1;
1931 1932 1933

	if (info->flags & SH_FSI_ENABLE_STREAM_MODE)
		fsi->enable_stream = 1;
1934 1935
}

1936 1937
static void fsi_handler_init(struct fsi_priv *fsi,
			     struct sh_fsi_port_info *info)
1938 1939 1940 1941 1942
{
	fsi->playback.handler	= &fsi_pio_push_handler; /* default PIO */
	fsi->playback.priv	= fsi;
	fsi->capture.handler	= &fsi_pio_pop_handler;  /* default PIO */
	fsi->capture.priv	= fsi;
1943

1944 1945
	if (info->tx_id) {
		fsi->playback.slave.shdma_slave.slave_id = info->tx_id;
1946
		fsi->playback.handler = &fsi_dma_push_handler;
1947
	}
1948
}
1949

1950
static struct of_device_id fsi_of_match[];
1951 1952
static int fsi_probe(struct platform_device *pdev)
{
1953
	struct fsi_master *master;
1954
	struct device_node *np = pdev->dev.of_node;
1955
	struct sh_fsi_platform_info info;
1956
	const struct fsi_core *core;
1957
	struct fsi_priv *fsi;
1958 1959 1960 1961
	struct resource *res;
	unsigned int irq;
	int ret;

1962
	memset(&info, 0, sizeof(info));
1963

1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983
	core = NULL;
	if (np) {
		const struct of_device_id *of_id;

		of_id = of_match_device(fsi_of_match, &pdev->dev);
		if (of_id) {
			core = of_id->data;
			fsi_of_parse("fsia", np, &info.port_a, &pdev->dev);
			fsi_of_parse("fsib", np, &info.port_b, &pdev->dev);
		}
	} else {
		const struct platform_device_id	*id_entry = pdev->id_entry;
		if (id_entry)
			core = (struct fsi_core *)id_entry->driver_data;

		if (pdev->dev.platform_data)
			memcpy(&info, pdev->dev.platform_data, sizeof(info));
	}

	if (!core) {
1984 1985 1986 1987
		dev_err(&pdev->dev, "unknown fsi device\n");
		return -ENODEV;
	}

1988 1989
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	irq = platform_get_irq(pdev, 0);
1990
	if (!res || (int)irq <= 0) {
1991
		dev_err(&pdev->dev, "Not enough FSI platform resources.\n");
1992
		return -ENODEV;
1993 1994
	}

1995
	master = devm_kzalloc(&pdev->dev, sizeof(*master), GFP_KERNEL);
1996 1997
	if (!master) {
		dev_err(&pdev->dev, "Could not allocate master\n");
1998
		return -ENOMEM;
1999 2000
	}

2001 2002
	master->base = devm_ioremap_nocache(&pdev->dev,
					    res->start, resource_size(res));
2003 2004
	if (!master->base) {
		dev_err(&pdev->dev, "Unable to ioremap FSI registers.\n");
2005
		return -ENXIO;
2006 2007
	}

2008
	/* master setting */
2009
	master->irq		= irq;
2010
	master->core		= core;
2011 2012 2013
	spin_lock_init(&master->lock);

	/* FSI A setting */
2014 2015 2016
	fsi		= &master->fsia;
	fsi->base	= master->base;
	fsi->master	= master;
2017 2018
	fsi_port_info_init(fsi, &info.port_a);
	fsi_handler_init(fsi, &info.port_a);
2019
	ret = fsi_stream_probe(fsi, &pdev->dev);
2020 2021
	if (ret < 0) {
		dev_err(&pdev->dev, "FSIA stream probe failed\n");
2022
		return ret;
2023
	}
2024 2025

	/* FSI B setting */
2026 2027 2028
	fsi		= &master->fsib;
	fsi->base	= master->base + 0x40;
	fsi->master	= master;
2029 2030
	fsi_port_info_init(fsi, &info.port_b);
	fsi_handler_init(fsi, &info.port_b);
2031
	ret = fsi_stream_probe(fsi, &pdev->dev);
2032 2033 2034 2035
	if (ret < 0) {
		dev_err(&pdev->dev, "FSIB stream probe failed\n");
		goto exit_fsia;
	}
2036

2037
	pm_runtime_enable(&pdev->dev);
2038
	dev_set_drvdata(&pdev->dev, master);
2039

2040
	ret = devm_request_irq(&pdev->dev, irq, &fsi_interrupt, 0,
2041
			       dev_name(&pdev->dev), master);
2042 2043
	if (ret) {
		dev_err(&pdev->dev, "irq request err\n");
2044
		goto exit_fsib;
2045 2046
	}

2047
	ret = snd_soc_register_platform(&pdev->dev, &fsi_soc_platform);
2048 2049
	if (ret < 0) {
		dev_err(&pdev->dev, "cannot snd soc register\n");
2050
		goto exit_fsib;
2051 2052
	}

2053 2054
	ret = snd_soc_register_component(&pdev->dev, &fsi_soc_component,
				    fsi_soc_dai, ARRAY_SIZE(fsi_soc_dai));
2055
	if (ret < 0) {
2056
		dev_err(&pdev->dev, "cannot snd component register\n");
2057 2058
		goto exit_snd_soc;
	}
2059

2060 2061 2062 2063
	return ret;

exit_snd_soc:
	snd_soc_unregister_platform(&pdev->dev);
2064
exit_fsib:
2065
	pm_runtime_disable(&pdev->dev);
2066 2067 2068
	fsi_stream_remove(&master->fsib);
exit_fsia:
	fsi_stream_remove(&master->fsia);
2069

2070 2071 2072 2073 2074
	return ret;
}

static int fsi_remove(struct platform_device *pdev)
{
2075 2076
	struct fsi_master *master;

2077
	master = dev_get_drvdata(&pdev->dev);
2078

2079
	pm_runtime_disable(&pdev->dev);
2080

2081
	snd_soc_unregister_component(&pdev->dev);
2082
	snd_soc_unregister_platform(&pdev->dev);
2083

2084 2085 2086
	fsi_stream_remove(&master->fsia);
	fsi_stream_remove(&master->fsib);

2087 2088 2089
	return 0;
}

2090
static void __fsi_suspend(struct fsi_priv *fsi,
2091
			  struct fsi_stream *io,
2092
			  struct device *dev)
2093
{
2094
	if (!fsi_stream_is_working(fsi, io))
2095
		return;
2096

2097
	fsi_stream_stop(fsi, io);
2098
	fsi_hw_shutdown(fsi, dev);
2099 2100 2101
}

static void __fsi_resume(struct fsi_priv *fsi,
2102
			 struct fsi_stream *io,
2103
			 struct device *dev)
2104
{
2105
	if (!fsi_stream_is_working(fsi, io))
2106
		return;
2107

2108
	fsi_hw_startup(fsi, io, dev);
2109
	fsi_stream_start(fsi, io);
2110 2111 2112 2113 2114
}

static int fsi_suspend(struct device *dev)
{
	struct fsi_master *master = dev_get_drvdata(dev);
2115 2116
	struct fsi_priv *fsia = &master->fsia;
	struct fsi_priv *fsib = &master->fsib;
2117

2118 2119
	__fsi_suspend(fsia, &fsia->playback, dev);
	__fsi_suspend(fsia, &fsia->capture, dev);
2120

2121 2122
	__fsi_suspend(fsib, &fsib->playback, dev);
	__fsi_suspend(fsib, &fsib->capture, dev);
2123 2124 2125 2126 2127 2128 2129

	return 0;
}

static int fsi_resume(struct device *dev)
{
	struct fsi_master *master = dev_get_drvdata(dev);
2130 2131
	struct fsi_priv *fsia = &master->fsia;
	struct fsi_priv *fsib = &master->fsib;
2132

2133 2134
	__fsi_resume(fsia, &fsia->playback, dev);
	__fsi_resume(fsia, &fsia->capture, dev);
2135

2136 2137
	__fsi_resume(fsib, &fsib->playback, dev);
	__fsi_resume(fsib, &fsib->capture, dev);
2138 2139 2140 2141

	return 0;
}

2142
static struct dev_pm_ops fsi_pm_ops = {
2143 2144
	.suspend		= fsi_suspend,
	.resume			= fsi_resume,
2145 2146
};

2147 2148 2149 2150
static struct fsi_core fsi1_core = {
	.ver	= 1,

	/* Interrupt */
2151 2152 2153 2154 2155
	.int_st	= INT_ST,
	.iemsk	= IEMSK,
	.imsk	= IMSK,
};

2156 2157 2158 2159
static struct fsi_core fsi2_core = {
	.ver	= 2,

	/* Interrupt */
2160 2161 2162
	.int_st	= CPU_INT_ST,
	.iemsk	= CPU_IEMSK,
	.imsk	= CPU_IMSK,
2163 2164
	.a_mclk	= A_MST_CTLR,
	.b_mclk	= B_MST_CTLR,
2165 2166
};

2167
static struct of_device_id fsi_of_match[] = {
2168 2169 2170 2171 2172 2173
	{ .compatible = "renesas,sh_fsi",	.data = &fsi1_core},
	{ .compatible = "renesas,sh_fsi2",	.data = &fsi2_core},
	{},
};
MODULE_DEVICE_TABLE(of, fsi_of_match);

2174
static struct platform_device_id fsi_id_table[] = {
2175 2176
	{ "sh_fsi",	(kernel_ulong_t)&fsi1_core },
	{ "sh_fsi2",	(kernel_ulong_t)&fsi2_core },
2177
	{},
2178
};
2179
MODULE_DEVICE_TABLE(platform, fsi_id_table);
2180

2181 2182
static struct platform_driver fsi_driver = {
	.driver 	= {
2183
		.name	= "fsi-pcm-audio",
2184
		.pm	= &fsi_pm_ops,
2185
		.of_match_table = fsi_of_match,
2186 2187 2188
	},
	.probe		= fsi_probe,
	.remove		= fsi_remove,
2189
	.id_table	= fsi_id_table,
2190 2191
};

2192
module_platform_driver(fsi_driver);
2193 2194 2195 2196

MODULE_LICENSE("GPL");
MODULE_DESCRIPTION("SuperH onchip FSI audio driver");
MODULE_AUTHOR("Kuninori Morimoto <morimoto.kuninori@renesas.com>");
2197
MODULE_ALIAS("platform:fsi-pcm-audio");