i915_gem.c 119.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

28 29
#include <drm/drmP.h>
#include <drm/i915_drm.h>
30
#include "i915_drv.h"
C
Chris Wilson 已提交
31
#include "i915_trace.h"
32
#include "intel_drv.h"
33
#include <linux/shmem_fs.h>
34
#include <linux/slab.h>
35
#include <linux/swap.h>
J
Jesse Barnes 已提交
36
#include <linux/pci.h>
37
#include <linux/dma-buf.h>
38

39 40
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
41 42 43 44 45 46
static __must_check int
i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
			   struct i915_address_space *vm,
			   unsigned alignment,
			   bool map_and_fenceable,
			   bool nonblocking);
47 48
static int i915_gem_phys_pwrite(struct drm_device *dev,
				struct drm_i915_gem_object *obj,
49
				struct drm_i915_gem_pwrite *args,
50
				struct drm_file *file);
51

52 53 54 55 56 57
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj);
static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable);

58
static int i915_gem_inactive_shrink(struct shrinker *shrinker,
59
				    struct shrink_control *sc);
C
Chris Wilson 已提交
60 61
static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
62
static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
63

64 65 66 67 68 69 70 71
static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
{
	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

	/* As we do not have an associated fence register, we will force
	 * a tiling change if we ever need to acquire one.
	 */
72
	obj->fence_dirty = false;
73 74 75
	obj->fence_reg = I915_FENCE_REG_NONE;
}

76 77 78 79
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
80
	spin_lock(&dev_priv->mm.object_stat_lock);
81 82
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
83
	spin_unlock(&dev_priv->mm.object_stat_lock);
84 85 86 87 88
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
89
	spin_lock(&dev_priv->mm.object_stat_lock);
90 91
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
92
	spin_unlock(&dev_priv->mm.object_stat_lock);
93 94
}

95
static int
96
i915_gem_wait_for_error(struct i915_gpu_error *error)
97 98 99
{
	int ret;

100 101
#define EXIT_COND (!i915_reset_in_progress(error) || \
		   i915_terminally_wedged(error))
102
	if (EXIT_COND)
103 104
		return 0;

105 106 107 108 109
	/*
	 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
	 * userspace. If it takes that long something really bad is going on and
	 * we should simply try to bail out and fail as gracefully as possible.
	 */
110 111 112
	ret = wait_event_interruptible_timeout(error->reset_queue,
					       EXIT_COND,
					       10*HZ);
113 114 115 116
	if (ret == 0) {
		DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
		return -EIO;
	} else if (ret < 0) {
117
		return ret;
118
	}
119
#undef EXIT_COND
120

121
	return 0;
122 123
}

124
int i915_mutex_lock_interruptible(struct drm_device *dev)
125
{
126
	struct drm_i915_private *dev_priv = dev->dev_private;
127 128
	int ret;

129
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
130 131 132 133 134 135 136
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

137
	WARN_ON(i915_verify_lists(dev));
138 139
	return 0;
}
140

141
static inline bool
142
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
143
{
144
	return i915_gem_obj_ggtt_bound(obj) && !obj->active;
145 146
}

J
Jesse Barnes 已提交
147 148
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
149
		    struct drm_file *file)
J
Jesse Barnes 已提交
150
{
151
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
152
	struct drm_i915_gem_init *args = data;
153

154 155 156
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

157 158 159
	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
160

161 162 163 164
	/* GEM with user mode setting was never supported on ilk and later. */
	if (INTEL_INFO(dev)->gen >= 5)
		return -ENODEV;

J
Jesse Barnes 已提交
165
	mutex_lock(&dev->struct_mutex);
166 167
	i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
				  args->gtt_end);
168
	dev_priv->gtt.mappable_end = args->gtt_end;
169 170
	mutex_unlock(&dev->struct_mutex);

171
	return 0;
172 173
}

174 175
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
176
			    struct drm_file *file)
177
{
178
	struct drm_i915_private *dev_priv = dev->dev_private;
179
	struct drm_i915_gem_get_aperture *args = data;
180 181
	struct drm_i915_gem_object *obj;
	size_t pinned;
182

183
	pinned = 0;
184
	mutex_lock(&dev->struct_mutex);
185
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
186
		if (obj->pin_count)
187
			pinned += i915_gem_obj_ggtt_size(obj);
188
	mutex_unlock(&dev->struct_mutex);
189

190
	args->aper_size = dev_priv->gtt.base.total;
191
	args->aper_available_size = args->aper_size - pinned;
192

193 194 195
	return 0;
}

196 197 198 199 200 201 202 203 204 205 206 207
void *i915_gem_object_alloc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
}

void i915_gem_object_free(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	kmem_cache_free(dev_priv->slab, obj);
}

208 209 210 211 212
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
213
{
214
	struct drm_i915_gem_object *obj;
215 216
	int ret;
	u32 handle;
217

218
	size = roundup(size, PAGE_SIZE);
219 220
	if (size == 0)
		return -EINVAL;
221 222

	/* Allocate the new object */
223
	obj = i915_gem_alloc_object(dev, size);
224 225 226
	if (obj == NULL)
		return -ENOMEM;

227
	ret = drm_gem_handle_create(file, &obj->base, &handle);
228
	/* drop reference from allocate - handle holds it now */
229 230 231
	drm_gem_object_unreference_unlocked(&obj->base);
	if (ret)
		return ret;
232

233
	*handle_p = handle;
234 235 236
	return 0;
}

237 238 239 240 241 242
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
243
	args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

int i915_gem_dumb_destroy(struct drm_file *file,
			  struct drm_device *dev,
			  uint32_t handle)
{
	return drm_gem_handle_delete(file, handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
264

265 266 267 268
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

295
static inline int
296 297
__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
			  const char __user *cpu_vaddr,
298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

321 322 323
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
324
static int
325 326 327 328 329 330 331
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

332
	if (unlikely(page_do_bit17_swizzling))
333 334 335 336 337 338 339 340 341 342 343
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

344
	return ret ? -EFAULT : 0;
345 346
}

347 348 349 350
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
351
	if (unlikely(swizzled)) {
352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

369 370 371 372 373 374 375 376 377 378 379 380
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
381 382 383
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
384 385 386 387 388 389 390 391 392 393 394

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

395
	return ret ? - EFAULT : 0;
396 397
}

398
static int
399 400 401 402
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
403
{
404
	char __user *user_data;
405
	ssize_t remain;
406
	loff_t offset;
407
	int shmem_page_offset, page_length, ret = 0;
408
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
409
	int prefaulted = 0;
410
	int needs_clflush = 0;
411
	struct sg_page_iter sg_iter;
412

V
Ville Syrjälä 已提交
413
	user_data = to_user_ptr(args->data_ptr);
414 415
	remain = args->size;

416
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
417

418 419 420 421 422 423 424
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
		if (obj->cache_level == I915_CACHE_NONE)
			needs_clflush = 1;
425
		if (i915_gem_obj_ggtt_bound(obj)) {
C
Chris Wilson 已提交
426 427 428 429
			ret = i915_gem_object_set_to_gtt_domain(obj, false);
			if (ret)
				return ret;
		}
430
	}
431

432 433 434 435 436 437
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

438
	offset = args->offset;
439

440 441
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
442
		struct page *page = sg_page_iter_page(&sg_iter);
443 444 445 446

		if (remain <= 0)
			break;

447 448 449 450 451
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
452
		shmem_page_offset = offset_in_page(offset);
453 454 455 456
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

457 458 459
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

460 461 462 463 464
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
465 466 467

		mutex_unlock(&dev->struct_mutex);

468
		if (likely(!i915_prefault_disable) && !prefaulted) {
469
			ret = fault_in_multipages_writeable(user_data, remain);
470 471 472 473 474 475 476
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
477

478 479 480
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
481

482
		mutex_lock(&dev->struct_mutex);
483

484
next_page:
485 486
		mark_page_accessed(page);

487
		if (ret)
488 489
			goto out;

490
		remain -= page_length;
491
		user_data += page_length;
492 493 494
		offset += page_length;
	}

495
out:
496 497
	i915_gem_object_unpin_pages(obj);

498 499 500
	return ret;
}

501 502 503 504 505 506 507
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
508
		     struct drm_file *file)
509 510
{
	struct drm_i915_gem_pread *args = data;
511
	struct drm_i915_gem_object *obj;
512
	int ret = 0;
513

514 515 516 517
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
V
Ville Syrjälä 已提交
518
		       to_user_ptr(args->data_ptr),
519 520 521
		       args->size))
		return -EFAULT;

522
	ret = i915_mutex_lock_interruptible(dev);
523
	if (ret)
524
		return ret;
525

526
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
527
	if (&obj->base == NULL) {
528 529
		ret = -ENOENT;
		goto unlock;
530
	}
531

532
	/* Bounds check source.  */
533 534
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
535
		ret = -EINVAL;
536
		goto out;
C
Chris Wilson 已提交
537 538
	}

539 540 541 542 543 544 545 546
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
547 548
	trace_i915_gem_object_pread(obj, args->offset, args->size);

549
	ret = i915_gem_shmem_pread(dev, obj, args, file);
550

551
out:
552
	drm_gem_object_unreference(&obj->base);
553
unlock:
554
	mutex_unlock(&dev->struct_mutex);
555
	return ret;
556 557
}

558 559
/* This is the fast write path which cannot handle
 * page faults in the source data
560
 */
561 562 563 564 565 566

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
567
{
568 569
	void __iomem *vaddr_atomic;
	void *vaddr;
570
	unsigned long unwritten;
571

P
Peter Zijlstra 已提交
572
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
573 574 575
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force*)vaddr_atomic + page_offset;
	unwritten = __copy_from_user_inatomic_nocache(vaddr,
576
						      user_data, length);
P
Peter Zijlstra 已提交
577
	io_mapping_unmap_atomic(vaddr_atomic);
578
	return unwritten;
579 580
}

581 582 583 584
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
585
static int
586 587
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
588
			 struct drm_i915_gem_pwrite *args,
589
			 struct drm_file *file)
590
{
591
	drm_i915_private_t *dev_priv = dev->dev_private;
592
	ssize_t remain;
593
	loff_t offset, page_base;
594
	char __user *user_data;
D
Daniel Vetter 已提交
595 596
	int page_offset, page_length, ret;

B
Ben Widawsky 已提交
597
	ret = i915_gem_obj_ggtt_pin(obj, 0, true, true);
D
Daniel Vetter 已提交
598 599 600 601 602 603 604 605 606 607
	if (ret)
		goto out;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		goto out_unpin;
608

V
Ville Syrjälä 已提交
609
	user_data = to_user_ptr(args->data_ptr);
610 611
	remain = args->size;

612
	offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
613 614 615 616

	while (remain > 0) {
		/* Operation in this page
		 *
617 618 619
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
620
		 */
621 622
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
623 624 625 626 627
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
628 629
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
630
		 */
B
Ben Widawsky 已提交
631
		if (fast_user_write(dev_priv->gtt.mappable, page_base,
D
Daniel Vetter 已提交
632 633 634 635
				    page_offset, user_data, page_length)) {
			ret = -EFAULT;
			goto out_unpin;
		}
636

637 638 639
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
640 641
	}

D
Daniel Vetter 已提交
642 643 644
out_unpin:
	i915_gem_object_unpin(obj);
out:
645
	return ret;
646 647
}

648 649 650 651
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
652
static int
653 654 655 656 657
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
658
{
659
	char *vaddr;
660
	int ret;
661

662
	if (unlikely(page_do_bit17_swizzling))
663
		return -EINVAL;
664

665 666 667 668 669 670 671 672 673 674 675
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
						user_data,
						page_length);
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
676

677
	return ret ? -EFAULT : 0;
678 679
}

680 681
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
682
static int
683 684 685 686 687
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
688
{
689 690
	char *vaddr;
	int ret;
691

692
	vaddr = kmap(page);
693
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
694 695 696
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
697 698
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
699 700
						user_data,
						page_length);
701 702 703 704 705
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
706 707 708
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
709
	kunmap(page);
710

711
	return ret ? -EFAULT : 0;
712 713 714
}

static int
715 716 717 718
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
719 720
{
	ssize_t remain;
721 722
	loff_t offset;
	char __user *user_data;
723
	int shmem_page_offset, page_length, ret = 0;
724
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
725
	int hit_slowpath = 0;
726 727
	int needs_clflush_after = 0;
	int needs_clflush_before = 0;
728
	struct sg_page_iter sg_iter;
729

V
Ville Syrjälä 已提交
730
	user_data = to_user_ptr(args->data_ptr);
731 732
	remain = args->size;

733
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
734

735 736 737 738 739 740 741
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
		/* If we're not in the cpu write domain, set ourself into the gtt
		 * write domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will use the data
		 * right away and we therefore have to clflush anyway. */
		if (obj->cache_level == I915_CACHE_NONE)
			needs_clflush_after = 1;
742
		if (i915_gem_obj_ggtt_bound(obj)) {
C
Chris Wilson 已提交
743 744 745 746
			ret = i915_gem_object_set_to_gtt_domain(obj, true);
			if (ret)
				return ret;
		}
747 748 749 750 751 752 753
	}
	/* Same trick applies for invalidate partially written cachelines before
	 * writing.  */
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
	    && obj->cache_level == I915_CACHE_NONE)
		needs_clflush_before = 1;

754 755 756 757 758 759
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

760
	offset = args->offset;
761
	obj->dirty = 1;
762

763 764
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
			 offset >> PAGE_SHIFT) {
765
		struct page *page = sg_page_iter_page(&sg_iter);
766
		int partial_cacheline_write;
767

768 769 770
		if (remain <= 0)
			break;

771 772 773 774 775
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
776
		shmem_page_offset = offset_in_page(offset);
777 778 779 780 781

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

782 783 784 785 786 787 788
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
		partial_cacheline_write = needs_clflush_before &&
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

789 790 791
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

792 793 794 795 796 797
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
		if (ret == 0)
			goto next_page;
798 799 800

		hit_slowpath = 1;
		mutex_unlock(&dev->struct_mutex);
801 802 803 804
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
805

806
		mutex_lock(&dev->struct_mutex);
807

808
next_page:
809 810 811
		set_page_dirty(page);
		mark_page_accessed(page);

812
		if (ret)
813 814
			goto out;

815
		remain -= page_length;
816
		user_data += page_length;
817
		offset += page_length;
818 819
	}

820
out:
821 822
	i915_gem_object_unpin_pages(obj);

823
	if (hit_slowpath) {
824 825 826 827 828 829 830
		/*
		 * Fixup: Flush cpu caches in case we didn't flush the dirty
		 * cachelines in-line while writing and the object moved
		 * out of the cpu write domain while we've dropped the lock.
		 */
		if (!needs_clflush_after &&
		    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
831
			i915_gem_clflush_object(obj);
832
			i915_gem_chipset_flush(dev);
833
		}
834
	}
835

836
	if (needs_clflush_after)
837
		i915_gem_chipset_flush(dev);
838

839
	return ret;
840 841 842 843 844 845 846 847 848
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
849
		      struct drm_file *file)
850 851
{
	struct drm_i915_gem_pwrite *args = data;
852
	struct drm_i915_gem_object *obj;
853 854 855 856 857 858
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
V
Ville Syrjälä 已提交
859
		       to_user_ptr(args->data_ptr),
860 861 862
		       args->size))
		return -EFAULT;

863 864 865 866 867 868
	if (likely(!i915_prefault_disable)) {
		ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
						   args->size);
		if (ret)
			return -EFAULT;
	}
869

870
	ret = i915_mutex_lock_interruptible(dev);
871
	if (ret)
872
		return ret;
873

874
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
875
	if (&obj->base == NULL) {
876 877
		ret = -ENOENT;
		goto unlock;
878
	}
879

880
	/* Bounds check destination. */
881 882
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
883
		ret = -EINVAL;
884
		goto out;
C
Chris Wilson 已提交
885 886
	}

887 888 889 890 891 892 893 894
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
895 896
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

D
Daniel Vetter 已提交
897
	ret = -EFAULT;
898 899 900 901 902 903
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
904
	if (obj->phys_obj) {
905
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
906 907 908
		goto out;
	}

909
	if (obj->cache_level == I915_CACHE_NONE &&
910
	    obj->tiling_mode == I915_TILING_NONE &&
911
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
912
		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
D
Daniel Vetter 已提交
913 914 915
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
916
	}
917

918
	if (ret == -EFAULT || ret == -ENOSPC)
D
Daniel Vetter 已提交
919
		ret = i915_gem_shmem_pwrite(dev, obj, args, file);
920

921
out:
922
	drm_gem_object_unreference(&obj->base);
923
unlock:
924
	mutex_unlock(&dev->struct_mutex);
925 926 927
	return ret;
}

928
int
929
i915_gem_check_wedge(struct i915_gpu_error *error,
930 931
		     bool interruptible)
{
932
	if (i915_reset_in_progress(error)) {
933 934 935 936 937
		/* Non-interruptible callers can't handle -EAGAIN, hence return
		 * -EIO unconditionally for these. */
		if (!interruptible)
			return -EIO;

938 939
		/* Recovery complete, but the reset failed ... */
		if (i915_terminally_wedged(error))
940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960
			return -EIO;

		return -EAGAIN;
	}

	return 0;
}

/*
 * Compare seqno against outstanding lazy request. Emit a request if they are
 * equal.
 */
static int
i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

	BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));

	ret = 0;
	if (seqno == ring->outstanding_lazy_request)
961
		ret = i915_add_request(ring, NULL);
962 963 964 965 966 967 968 969

	return ret;
}

/**
 * __wait_seqno - wait until execution of seqno has finished
 * @ring: the ring expected to report seqno
 * @seqno: duh!
970
 * @reset_counter: reset sequence associated with the given seqno
971 972 973
 * @interruptible: do an interruptible wait (normally yes)
 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
 *
974 975 976 977 978 979 980
 * Note: It is of utmost importance that the passed in seqno and reset_counter
 * values have been read by the caller in an smp safe manner. Where read-side
 * locks are involved, it is sufficient to read the reset_counter before
 * unlocking the lock that protects the seqno. For lockless tricks, the
 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
 * inserted.
 *
981 982 983 984
 * Returns 0 if the seqno was found within the alloted time. Else returns the
 * errno with remaining time filled in timeout argument.
 */
static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
985
			unsigned reset_counter,
986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004
			bool interruptible, struct timespec *timeout)
{
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	struct timespec before, now, wait_time={1,0};
	unsigned long timeout_jiffies;
	long end;
	bool wait_forever = true;
	int ret;

	if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
		return 0;

	trace_i915_gem_request_wait_begin(ring, seqno);

	if (timeout != NULL) {
		wait_time = *timeout;
		wait_forever = false;
	}

1005
	timeout_jiffies = timespec_to_jiffies_timeout(&wait_time);
1006 1007 1008 1009 1010 1011 1012 1013 1014

	if (WARN_ON(!ring->irq_get(ring)))
		return -ENODEV;

	/* Record current time in case interrupted by signal, or wedged * */
	getrawmonotonic(&before);

#define EXIT_COND \
	(i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
1015 1016
	 i915_reset_in_progress(&dev_priv->gpu_error) || \
	 reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
1017 1018 1019 1020 1021 1022 1023 1024 1025
	do {
		if (interruptible)
			end = wait_event_interruptible_timeout(ring->irq_queue,
							       EXIT_COND,
							       timeout_jiffies);
		else
			end = wait_event_timeout(ring->irq_queue, EXIT_COND,
						 timeout_jiffies);

1026 1027 1028 1029 1030 1031 1032
		/* We need to check whether any gpu reset happened in between
		 * the caller grabbing the seqno and now ... */
		if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
			end = -EAGAIN;

		/* ... but upgrade the -EGAIN to an -EIO if the gpu is truely
		 * gone. */
1033
		ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
		if (ret)
			end = ret;
	} while (end == 0 && wait_forever);

	getrawmonotonic(&now);

	ring->irq_put(ring);
	trace_i915_gem_request_wait_end(ring, seqno);
#undef EXIT_COND

	if (timeout) {
		struct timespec sleep_time = timespec_sub(now, before);
		*timeout = timespec_sub(*timeout, sleep_time);
1047 1048
		if (!timespec_valid(timeout)) /* i.e. negative time remains */
			set_normalized_timespec(timeout, 0, 0);
1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078
	}

	switch (end) {
	case -EIO:
	case -EAGAIN: /* Wedged */
	case -ERESTARTSYS: /* Signal */
		return (int)end;
	case 0: /* Timeout */
		return -ETIME;
	default: /* Completed */
		WARN_ON(end < 0); /* We're not aware of other errors */
		return 0;
	}
}

/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
int
i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible = dev_priv->mm.interruptible;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(seqno == 0);

1079
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1080 1081 1082 1083 1084 1085 1086
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1087 1088 1089
	return __wait_seqno(ring, seqno,
			    atomic_read(&dev_priv->gpu_error.reset_counter),
			    interruptible, NULL);
1090 1091
}

1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110
static int
i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
				     struct intel_ring_buffer *ring)
{
	i915_gem_retire_requests_ring(ring);

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 *
	 * Note that the last_write_seqno is always the earlier of
	 * the two (read/write) seqno, so if we haved successfully waited,
	 * we know we have passed the last write.
	 */
	obj->last_write_seqno = 0;
	obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;

	return 0;
}

1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
static __must_check int
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly)
{
	struct intel_ring_buffer *ring = obj->ring;
	u32 seqno;
	int ret;

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_wait_seqno(ring, seqno);
	if (ret)
		return ret;

1131
	return i915_gem_object_wait_rendering__tail(obj, ring);
1132 1133
}

1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
/* A nonblocking variant of the above wait. This is a highly dangerous routine
 * as the object state may change during this call.
 */
static __must_check int
i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
					    bool readonly)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = obj->ring;
1144
	unsigned reset_counter;
1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
	u32 seqno;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(!dev_priv->mm.interruptible);

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

1155
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
1156 1157 1158 1159 1160 1161 1162
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1163
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
1164
	mutex_unlock(&dev->struct_mutex);
1165
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
1166
	mutex_lock(&dev->struct_mutex);
1167 1168
	if (ret)
		return ret;
1169

1170
	return i915_gem_object_wait_rendering__tail(obj, ring);
1171 1172
}

1173
/**
1174 1175
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
1176 1177 1178
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1179
			  struct drm_file *file)
1180 1181
{
	struct drm_i915_gem_set_domain *args = data;
1182
	struct drm_i915_gem_object *obj;
1183 1184
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
1185 1186
	int ret;

1187
	/* Only handle setting domains to types used by the CPU. */
1188
	if (write_domain & I915_GEM_GPU_DOMAINS)
1189 1190
		return -EINVAL;

1191
	if (read_domains & I915_GEM_GPU_DOMAINS)
1192 1193 1194 1195 1196 1197 1198 1199
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

1200
	ret = i915_mutex_lock_interruptible(dev);
1201
	if (ret)
1202
		return ret;
1203

1204
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1205
	if (&obj->base == NULL) {
1206 1207
		ret = -ENOENT;
		goto unlock;
1208
	}
1209

1210 1211 1212 1213 1214 1215 1216 1217
	/* Try to flush the object off the GPU without holding the lock.
	 * We will repeat the flush holding the lock in the normal manner
	 * to catch cases where we are gazumped.
	 */
	ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
	if (ret)
		goto unref;

1218 1219
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1220 1221 1222 1223 1224 1225 1226

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
1227
	} else {
1228
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1229 1230
	}

1231
unref:
1232
	drm_gem_object_unreference(&obj->base);
1233
unlock:
1234 1235 1236 1237 1238 1239 1240 1241 1242
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1243
			 struct drm_file *file)
1244 1245
{
	struct drm_i915_gem_sw_finish *args = data;
1246
	struct drm_i915_gem_object *obj;
1247 1248
	int ret = 0;

1249
	ret = i915_mutex_lock_interruptible(dev);
1250
	if (ret)
1251
		return ret;
1252

1253
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1254
	if (&obj->base == NULL) {
1255 1256
		ret = -ENOENT;
		goto unlock;
1257 1258 1259
	}

	/* Pinned buffers may be scanout, so flush the cache */
1260
	if (obj->pin_count)
1261 1262
		i915_gem_object_flush_cpu_write_domain(obj);

1263
	drm_gem_object_unreference(&obj->base);
1264
unlock:
1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1278
		    struct drm_file *file)
1279 1280 1281 1282 1283
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

1284
	obj = drm_gem_object_lookup(dev, file, args->handle);
1285
	if (obj == NULL)
1286
		return -ENOENT;
1287

1288 1289 1290 1291 1292 1293 1294 1295
	/* prime objects have no backing filp to GEM mmap
	 * pages from.
	 */
	if (!obj->filp) {
		drm_gem_object_unreference_unlocked(obj);
		return -EINVAL;
	}

1296
	addr = vm_mmap(obj->filp, 0, args->size,
1297 1298
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
1299
	drm_gem_object_unreference_unlocked(obj);
1300 1301 1302 1303 1304 1305 1306 1307
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1326 1327
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1328
	drm_i915_private_t *dev_priv = dev->dev_private;
1329 1330 1331
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1332
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1333 1334 1335 1336 1337

	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1338 1339 1340
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1341

C
Chris Wilson 已提交
1342 1343
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1344 1345 1346 1347 1348 1349
	/* Access to snoopable pages through the GTT is incoherent. */
	if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
		ret = -EINVAL;
		goto unlock;
	}

1350
	/* Now bind it into the GTT if needed */
B
Ben Widawsky 已提交
1351
	ret = i915_gem_obj_ggtt_pin(obj,  0, true, false);
1352 1353
	if (ret)
		goto unlock;
1354

1355 1356 1357
	ret = i915_gem_object_set_to_gtt_domain(obj, write);
	if (ret)
		goto unpin;
1358

1359
	ret = i915_gem_object_get_fence(obj);
1360
	if (ret)
1361
		goto unpin;
1362

1363 1364
	obj->fault_mappable = true;

1365 1366 1367
	pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
	pfn >>= PAGE_SHIFT;
	pfn += page_offset;
1368 1369 1370

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1371 1372
unpin:
	i915_gem_object_unpin(obj);
1373
unlock:
1374
	mutex_unlock(&dev->struct_mutex);
1375
out:
1376
	switch (ret) {
1377
	case -EIO:
1378 1379 1380
		/* If this -EIO is due to a gpu hang, give the reset code a
		 * chance to clean up the mess. Otherwise return the proper
		 * SIGBUS. */
1381
		if (i915_terminally_wedged(&dev_priv->gpu_error))
1382
			return VM_FAULT_SIGBUS;
1383
	case -EAGAIN:
1384 1385 1386 1387 1388 1389 1390
		/* Give the error handler a chance to run and move the
		 * objects off the GPU active list. Next time we service the
		 * fault, we should be able to transition the page into the
		 * GTT without touching the GPU (and so avoid further
		 * EIO/EGAIN). If the GPU is wedged, then there is no issue
		 * with coherency, just lost writes.
		 */
1391
		set_need_resched();
1392 1393
	case 0:
	case -ERESTARTSYS:
1394
	case -EINTR:
1395 1396 1397 1398 1399
	case -EBUSY:
		/*
		 * EBUSY is ok: this just means that another thread
		 * already did the job.
		 */
1400
		return VM_FAULT_NOPAGE;
1401 1402
	case -ENOMEM:
		return VM_FAULT_OOM;
1403 1404
	case -ENOSPC:
		return VM_FAULT_SIGBUS;
1405
	default:
1406
		WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
1407
		return VM_FAULT_SIGBUS;
1408 1409 1410
	}
}

1411 1412 1413 1414
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1415
 * Preserve the reservation of the mmapping with the DRM core code, but
1416 1417 1418 1419 1420 1421 1422 1423 1424
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1425
void
1426
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1427
{
1428 1429
	if (!obj->fault_mappable)
		return;
1430

1431 1432 1433 1434
	if (obj->base.dev->dev_mapping)
		unmap_mapping_range(obj->base.dev->dev_mapping,
				    (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
				    obj->base.size, 1);
1435

1436
	obj->fault_mappable = false;
1437 1438
}

1439
uint32_t
1440
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1441
{
1442
	uint32_t gtt_size;
1443 1444

	if (INTEL_INFO(dev)->gen >= 4 ||
1445 1446
	    tiling_mode == I915_TILING_NONE)
		return size;
1447 1448 1449

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1450
		gtt_size = 1024*1024;
1451
	else
1452
		gtt_size = 512*1024;
1453

1454 1455
	while (gtt_size < size)
		gtt_size <<= 1;
1456

1457
	return gtt_size;
1458 1459
}

1460 1461 1462 1463 1464
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1465
 * potential fence register mapping.
1466
 */
1467 1468 1469
uint32_t
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			   int tiling_mode, bool fenced)
1470 1471 1472 1473 1474
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1475
	if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
1476
	    tiling_mode == I915_TILING_NONE)
1477 1478
		return 4096;

1479 1480 1481 1482
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1483
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1484 1485
}

1486 1487 1488 1489 1490 1491 1492 1493
static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int ret;

	if (obj->base.map_list.map)
		return 0;

1494 1495
	dev_priv->mm.shrinker_no_lock_stealing = true;

1496 1497
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1498
		goto out;
1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509

	/* Badly fragmented mmap space? The only way we can recover
	 * space is by destroying unwanted objects. We can't randomly release
	 * mmap_offsets as userspace expects them to be persistent for the
	 * lifetime of the objects. The closest we can is to release the
	 * offsets on purgeable objects by truncating it and marking it purged,
	 * which prevents userspace from ever using that object again.
	 */
	i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1510
		goto out;
1511 1512

	i915_gem_shrink_all(dev_priv);
1513 1514 1515 1516 1517
	ret = drm_gem_create_mmap_offset(&obj->base);
out:
	dev_priv->mm.shrinker_no_lock_stealing = false;

	return ret;
1518 1519 1520 1521 1522 1523 1524 1525 1526 1527
}

static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
{
	if (!obj->base.map_list.map)
		return;

	drm_gem_free_mmap_offset(&obj->base);
}

1528
int
1529 1530 1531 1532
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1533
{
1534
	struct drm_i915_private *dev_priv = dev->dev_private;
1535
	struct drm_i915_gem_object *obj;
1536 1537
	int ret;

1538
	ret = i915_mutex_lock_interruptible(dev);
1539
	if (ret)
1540
		return ret;
1541

1542
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1543
	if (&obj->base == NULL) {
1544 1545 1546
		ret = -ENOENT;
		goto unlock;
	}
1547

B
Ben Widawsky 已提交
1548
	if (obj->base.size > dev_priv->gtt.mappable_end) {
1549
		ret = -E2BIG;
1550
		goto out;
1551 1552
	}

1553
	if (obj->madv != I915_MADV_WILLNEED) {
1554
		DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1555 1556
		ret = -EINVAL;
		goto out;
1557 1558
	}

1559 1560 1561
	ret = i915_gem_object_create_mmap_offset(obj);
	if (ret)
		goto out;
1562

1563
	*offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
1564

1565
out:
1566
	drm_gem_object_unreference(&obj->base);
1567
unlock:
1568
	mutex_unlock(&dev->struct_mutex);
1569
	return ret;
1570 1571
}

1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}

D
Daniel Vetter 已提交
1596 1597 1598
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1599 1600 1601
{
	struct inode *inode;

1602
	i915_gem_object_free_mmap_offset(obj);
1603

1604 1605
	if (obj->base.filp == NULL)
		return;
1606

D
Daniel Vetter 已提交
1607 1608 1609 1610 1611
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*.
	 */
A
Al Viro 已提交
1612
	inode = file_inode(obj->base.filp);
D
Daniel Vetter 已提交
1613
	shmem_truncate_range(inode, 0, (loff_t)-1);
1614

D
Daniel Vetter 已提交
1615 1616
	obj->madv = __I915_MADV_PURGED;
}
1617

D
Daniel Vetter 已提交
1618 1619 1620 1621
static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
{
	return obj->madv == I915_MADV_DONTNEED;
1622 1623
}

1624
static void
1625
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1626
{
1627 1628
	struct sg_page_iter sg_iter;
	int ret;
1629

1630
	BUG_ON(obj->madv == __I915_MADV_PURGED);
1631

C
Chris Wilson 已提交
1632 1633 1634 1635 1636 1637 1638 1639 1640 1641
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
	if (ret) {
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
		WARN_ON(ret != -EIO);
		i915_gem_clflush_object(obj);
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

1642
	if (i915_gem_object_needs_bit17_swizzle(obj))
1643 1644
		i915_gem_object_save_bit_17_swizzle(obj);

1645 1646
	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;
1647

1648
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
1649
		struct page *page = sg_page_iter_page(&sg_iter);
1650

1651
		if (obj->dirty)
1652
			set_page_dirty(page);
1653

1654
		if (obj->madv == I915_MADV_WILLNEED)
1655
			mark_page_accessed(page);
1656

1657
		page_cache_release(page);
1658
	}
1659
	obj->dirty = 0;
1660

1661 1662
	sg_free_table(obj->pages);
	kfree(obj->pages);
1663
}
C
Chris Wilson 已提交
1664

1665
int
1666 1667 1668 1669
i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
{
	const struct drm_i915_gem_object_ops *ops = obj->ops;

1670
	if (obj->pages == NULL)
1671 1672
		return 0;

1673 1674 1675
	if (obj->pages_pin_count)
		return -EBUSY;

B
Ben Widawsky 已提交
1676 1677
	BUG_ON(i915_gem_obj_ggtt_bound(obj));

1678 1679 1680
	/* ->put_pages might need to allocate memory for the bit17 swizzle
	 * array, hence protect them from being reaped by removing them from gtt
	 * lists early. */
1681
	list_del(&obj->global_list);
1682

1683
	ops->put_pages(obj);
1684
	obj->pages = NULL;
1685

C
Chris Wilson 已提交
1686 1687 1688 1689 1690 1691 1692
	if (i915_gem_object_is_purgeable(obj))
		i915_gem_object_truncate(obj);

	return 0;
}

static long
1693 1694
__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
		  bool purgeable_only)
C
Chris Wilson 已提交
1695 1696 1697 1698 1699 1700
{
	struct drm_i915_gem_object *obj, *next;
	long count = 0;

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.unbound_list,
1701
				 global_list) {
1702
		if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
1703
		    i915_gem_object_put_pages(obj) == 0) {
C
Chris Wilson 已提交
1704 1705 1706 1707 1708 1709
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

1710 1711 1712
	list_for_each_entry_safe(obj, next, &dev_priv->mm.bound_list,
				 global_list) {
		struct i915_vma *vma, *v;
1713 1714 1715 1716

		if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
			continue;

1717 1718 1719
		list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
			if (i915_vma_unbind(vma))
				break;
1720 1721

		if (!i915_gem_object_put_pages(obj)) {
C
Chris Wilson 已提交
1722 1723 1724 1725 1726 1727 1728 1729 1730
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

	return count;
}

1731 1732 1733 1734 1735 1736
static long
i915_gem_purge(struct drm_i915_private *dev_priv, long target)
{
	return __i915_gem_shrink(dev_priv, target, true);
}

C
Chris Wilson 已提交
1737 1738 1739 1740 1741 1742 1743
static void
i915_gem_shrink_all(struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj, *next;

	i915_gem_evict_everything(dev_priv->dev);

1744 1745
	list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
				 global_list)
1746
		i915_gem_object_put_pages(obj);
D
Daniel Vetter 已提交
1747 1748
}

1749
static int
C
Chris Wilson 已提交
1750
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
1751
{
C
Chris Wilson 已提交
1752
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1753 1754
	int page_count, i;
	struct address_space *mapping;
1755 1756
	struct sg_table *st;
	struct scatterlist *sg;
1757
	struct sg_page_iter sg_iter;
1758
	struct page *page;
1759
	unsigned long last_pfn = 0;	/* suppress gcc warning */
C
Chris Wilson 已提交
1760
	gfp_t gfp;
1761

C
Chris Wilson 已提交
1762 1763 1764 1765 1766 1767 1768
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);

1769 1770 1771 1772
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (st == NULL)
		return -ENOMEM;

1773
	page_count = obj->base.size / PAGE_SIZE;
1774 1775 1776
	if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
		sg_free_table(st);
		kfree(st);
1777
		return -ENOMEM;
1778
	}
1779

1780 1781 1782 1783 1784
	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 *
	 * Fail silently without starting the shrinker
	 */
A
Al Viro 已提交
1785
	mapping = file_inode(obj->base.filp)->i_mapping;
C
Chris Wilson 已提交
1786
	gfp = mapping_gfp_mask(mapping);
1787
	gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1788
	gfp &= ~(__GFP_IO | __GFP_WAIT);
1789 1790 1791
	sg = st->sgl;
	st->nents = 0;
	for (i = 0; i < page_count; i++) {
C
Chris Wilson 已提交
1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
		page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		if (IS_ERR(page)) {
			i915_gem_purge(dev_priv, page_count);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		}
		if (IS_ERR(page)) {
			/* We've tried hard to allocate the memory by reaping
			 * our own buffer, now let the real VM do its job and
			 * go down in flames if truly OOM.
			 */
1802
			gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
C
Chris Wilson 已提交
1803 1804 1805 1806 1807 1808 1809
			gfp |= __GFP_IO | __GFP_WAIT;

			i915_gem_shrink_all(dev_priv);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
			if (IS_ERR(page))
				goto err_pages;

1810
			gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1811 1812
			gfp &= ~(__GFP_IO | __GFP_WAIT);
		}
1813 1814 1815 1816 1817 1818 1819 1820
#ifdef CONFIG_SWIOTLB
		if (swiotlb_nr_tbl()) {
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
			sg = sg_next(sg);
			continue;
		}
#endif
1821 1822 1823 1824 1825 1826 1827 1828 1829
		if (!i || page_to_pfn(page) != last_pfn + 1) {
			if (i)
				sg = sg_next(sg);
			st->nents++;
			sg_set_page(sg, page, PAGE_SIZE, 0);
		} else {
			sg->length += PAGE_SIZE;
		}
		last_pfn = page_to_pfn(page);
1830
	}
1831 1832 1833 1834
#ifdef CONFIG_SWIOTLB
	if (!swiotlb_nr_tbl())
#endif
		sg_mark_end(sg);
1835 1836
	obj->pages = st;

1837
	if (i915_gem_object_needs_bit17_swizzle(obj))
1838 1839 1840 1841 1842
		i915_gem_object_do_bit_17_swizzle(obj);

	return 0;

err_pages:
1843 1844
	sg_mark_end(sg);
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
1845
		page_cache_release(sg_page_iter_page(&sg_iter));
1846 1847
	sg_free_table(st);
	kfree(st);
1848
	return PTR_ERR(page);
1849 1850
}

1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864
/* Ensure that the associated pages are gathered from the backing storage
 * and pinned into our object. i915_gem_object_get_pages() may be called
 * multiple times before they are released by a single call to
 * i915_gem_object_put_pages() - once the pages are no longer referenced
 * either as a result of memory pressure (reaping pages under the shrinker)
 * or as the object is itself released.
 */
int
i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	const struct drm_i915_gem_object_ops *ops = obj->ops;
	int ret;

1865
	if (obj->pages)
1866 1867
		return 0;

1868 1869 1870 1871 1872
	if (obj->madv != I915_MADV_WILLNEED) {
		DRM_ERROR("Attempting to obtain a purgeable object\n");
		return -EINVAL;
	}

1873 1874
	BUG_ON(obj->pages_pin_count);

1875 1876 1877 1878
	ret = ops->get_pages(obj);
	if (ret)
		return ret;

1879
	list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
1880
	return 0;
1881 1882
}

1883
void
1884
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1885
			       struct intel_ring_buffer *ring)
1886
{
1887
	struct drm_device *dev = obj->base.dev;
1888
	struct drm_i915_private *dev_priv = dev->dev_private;
1889
	struct i915_address_space *vm = &dev_priv->gtt.base;
1890
	u32 seqno = intel_ring_get_seqno(ring);
1891

1892
	BUG_ON(ring == NULL);
1893 1894 1895 1896
	if (obj->ring != ring && obj->last_write_seqno) {
		/* Keep the seqno relative to the current ring */
		obj->last_write_seqno = seqno;
	}
1897
	obj->ring = ring;
1898 1899

	/* Add a reference if we're newly entering the active list. */
1900 1901 1902
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
1903
	}
1904

1905
	/* Move from whatever list we were on to the tail of execution. */
1906
	list_move_tail(&obj->mm_list, &vm->active_list);
1907
	list_move_tail(&obj->ring_list, &ring->active_list);
1908

1909
	obj->last_read_seqno = seqno;
1910

1911
	if (obj->fenced_gpu_access) {
1912 1913
		obj->last_fenced_seqno = seqno;

1914 1915 1916 1917 1918 1919 1920 1921
		/* Bump MRU to take account of the delayed flush */
		if (obj->fence_reg != I915_FENCE_REG_NONE) {
			struct drm_i915_fence_reg *reg;

			reg = &dev_priv->fence_regs[obj->fence_reg];
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
		}
1922 1923 1924 1925 1926
	}
}

static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1927
{
1928
	struct drm_device *dev = obj->base.dev;
1929
	struct drm_i915_private *dev_priv = dev->dev_private;
1930
	struct i915_address_space *vm = &dev_priv->gtt.base;
1931

1932
	BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
1933
	BUG_ON(!obj->active);
1934

1935
	list_move_tail(&obj->mm_list, &vm->inactive_list);
1936

1937
	list_del_init(&obj->ring_list);
1938 1939
	obj->ring = NULL;

1940 1941 1942 1943 1944
	obj->last_read_seqno = 0;
	obj->last_write_seqno = 0;
	obj->base.write_domain = 0;

	obj->last_fenced_seqno = 0;
1945 1946 1947 1948 1949 1950
	obj->fenced_gpu_access = false;

	obj->active = 0;
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
1951
}
1952

1953
static int
1954
i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
1955
{
1956 1957 1958
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int ret, i, j;
1959

1960
	/* Carefully retire all requests without writing to the rings */
1961
	for_each_ring(ring, dev_priv, i) {
1962 1963 1964
		ret = intel_ring_idle(ring);
		if (ret)
			return ret;
1965 1966
	}
	i915_gem_retire_requests(dev);
1967 1968

	/* Finally reset hw state */
1969
	for_each_ring(ring, dev_priv, i) {
1970
		intel_ring_init_seqno(ring, seqno);
1971

1972 1973 1974
		for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
			ring->sync_seqno[j] = 0;
	}
1975

1976
	return 0;
1977 1978
}

1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004
int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	if (seqno == 0)
		return -EINVAL;

	/* HWS page needs to be set less than what we
	 * will inject to ring
	 */
	ret = i915_gem_init_seqno(dev, seqno - 1);
	if (ret)
		return ret;

	/* Carefully set the last_seqno value so that wrap
	 * detection still works
	 */
	dev_priv->next_seqno = seqno;
	dev_priv->last_seqno = seqno - 1;
	if (dev_priv->last_seqno == 0)
		dev_priv->last_seqno--;

	return 0;
}

2005 2006
int
i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
2007
{
2008 2009 2010 2011
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* reserve 0 for non-seqno */
	if (dev_priv->next_seqno == 0) {
2012
		int ret = i915_gem_init_seqno(dev, 0);
2013 2014
		if (ret)
			return ret;
2015

2016 2017
		dev_priv->next_seqno = 1;
	}
2018

2019
	*seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
2020
	return 0;
2021 2022
}

2023 2024
int __i915_add_request(struct intel_ring_buffer *ring,
		       struct drm_file *file,
2025
		       struct drm_i915_gem_object *obj,
2026
		       u32 *out_seqno)
2027
{
C
Chris Wilson 已提交
2028
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
2029
	struct drm_i915_gem_request *request;
2030
	u32 request_ring_position, request_start;
2031
	int was_empty;
2032 2033
	int ret;

2034
	request_start = intel_ring_get_tail(ring);
2035 2036 2037 2038 2039 2040 2041
	/*
	 * Emit any outstanding flushes - execbuf can fail to emit the flush
	 * after having emitted the batchbuffer command. Hence we need to fix
	 * things up similar to emitting the lazy request. The difference here
	 * is that the flush _must_ happen before the next request, no matter
	 * what.
	 */
2042 2043 2044
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
2045

2046 2047 2048
	request = kmalloc(sizeof(*request), GFP_KERNEL);
	if (request == NULL)
		return -ENOMEM;
2049

2050

2051 2052 2053 2054 2055 2056 2057
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

2058
	ret = ring->add_request(ring);
2059 2060 2061 2062
	if (ret) {
		kfree(request);
		return ret;
	}
2063

2064
	request->seqno = intel_ring_get_seqno(ring);
2065
	request->ring = ring;
2066
	request->head = request_start;
2067
	request->tail = request_ring_position;
2068
	request->ctx = ring->last_context;
2069 2070 2071 2072 2073 2074 2075 2076
	request->batch_obj = obj;

	/* Whilst this request exists, batch_obj will be on the
	 * active_list, and so will hold the active reference. Only when this
	 * request is retired will the the batch_obj be moved onto the
	 * inactive_list and lose its active reference. Hence we do not need
	 * to explicitly hold another reference here.
	 */
2077 2078 2079 2080

	if (request->ctx)
		i915_gem_context_reference(request->ctx);

2081
	request->emitted_jiffies = jiffies;
2082 2083
	was_empty = list_empty(&ring->request_list);
	list_add_tail(&request->list, &ring->request_list);
2084
	request->file_priv = NULL;
2085

C
Chris Wilson 已提交
2086 2087 2088
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

2089
		spin_lock(&file_priv->mm.lock);
2090
		request->file_priv = file_priv;
2091
		list_add_tail(&request->client_list,
2092
			      &file_priv->mm.request_list);
2093
		spin_unlock(&file_priv->mm.lock);
2094
	}
2095

2096
	trace_i915_gem_request_add(ring, request->seqno);
2097
	ring->outstanding_lazy_request = 0;
C
Chris Wilson 已提交
2098

2099
	if (!dev_priv->ums.mm_suspended) {
2100 2101
		i915_queue_hangcheck(ring->dev);

2102
		if (was_empty) {
2103
			queue_delayed_work(dev_priv->wq,
2104 2105
					   &dev_priv->mm.retire_work,
					   round_jiffies_up_relative(HZ));
2106 2107
			intel_mark_busy(dev_priv->dev);
		}
B
Ben Gamari 已提交
2108
	}
2109

2110
	if (out_seqno)
2111
		*out_seqno = request->seqno;
2112
	return 0;
2113 2114
}

2115 2116
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
2117
{
2118
	struct drm_i915_file_private *file_priv = request->file_priv;
2119

2120 2121
	if (!file_priv)
		return;
C
Chris Wilson 已提交
2122

2123
	spin_lock(&file_priv->mm.lock);
2124 2125 2126 2127
	if (request->file_priv) {
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
2128
	spin_unlock(&file_priv->mm.lock);
2129 2130
}

2131 2132
static bool i915_head_inside_object(u32 acthd, struct drm_i915_gem_object *obj,
				    struct i915_address_space *vm)
2133
{
2134 2135
	if (acthd >= i915_gem_obj_offset(obj, vm) &&
	    acthd < i915_gem_obj_offset(obj, vm) + obj->base.size)
2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157
		return true;

	return false;
}

static bool i915_head_inside_request(const u32 acthd_unmasked,
				     const u32 request_start,
				     const u32 request_end)
{
	const u32 acthd = acthd_unmasked & HEAD_ADDR;

	if (request_start < request_end) {
		if (acthd >= request_start && acthd < request_end)
			return true;
	} else if (request_start > request_end) {
		if (acthd >= request_start || acthd < request_end)
			return true;
	}

	return false;
}

2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168
static struct i915_address_space *
request_to_vm(struct drm_i915_gem_request *request)
{
	struct drm_i915_private *dev_priv = request->ring->dev->dev_private;
	struct i915_address_space *vm;

	vm = &dev_priv->gtt.base;

	return vm;
}

2169 2170 2171 2172 2173 2174 2175 2176
static bool i915_request_guilty(struct drm_i915_gem_request *request,
				const u32 acthd, bool *inside)
{
	/* There is a possibility that unmasked head address
	 * pointing inside the ring, matches the batch_obj address range.
	 * However this is extremely unlikely.
	 */
	if (request->batch_obj) {
2177 2178
		if (i915_head_inside_object(acthd, request->batch_obj,
					    request_to_vm(request))) {
2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197
			*inside = true;
			return true;
		}
	}

	if (i915_head_inside_request(acthd, request->head, request->tail)) {
		*inside = false;
		return true;
	}

	return false;
}

static void i915_set_reset_status(struct intel_ring_buffer *ring,
				  struct drm_i915_gem_request *request,
				  u32 acthd)
{
	struct i915_ctx_hang_stats *hs = NULL;
	bool inside, guilty;
2198
	unsigned long offset = 0;
2199 2200 2201 2202

	/* Innocent until proven guilty */
	guilty = false;

2203 2204 2205 2206
	if (request->batch_obj)
		offset = i915_gem_obj_offset(request->batch_obj,
					     request_to_vm(request));

2207 2208
	if (ring->hangcheck.action != wait &&
	    i915_request_guilty(request, acthd, &inside)) {
2209
		DRM_ERROR("%s hung %s bo (0x%lx ctx %d) at 0x%x\n",
2210 2211
			  ring->name,
			  inside ? "inside" : "flushing",
2212
			  offset,
2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234
			  request->ctx ? request->ctx->id : 0,
			  acthd);

		guilty = true;
	}

	/* If contexts are disabled or this is the default context, use
	 * file_priv->reset_state
	 */
	if (request->ctx && request->ctx->id != DEFAULT_CONTEXT_ID)
		hs = &request->ctx->hang_stats;
	else if (request->file_priv)
		hs = &request->file_priv->hang_stats;

	if (hs) {
		if (guilty)
			hs->batch_active++;
		else
			hs->batch_pending++;
	}
}

2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245
static void i915_gem_free_request(struct drm_i915_gem_request *request)
{
	list_del(&request->list);
	i915_gem_request_remove_from_client(request);

	if (request->ctx)
		i915_gem_context_unreference(request->ctx);

	kfree(request);
}

2246 2247
static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
				      struct intel_ring_buffer *ring)
2248
{
2249 2250 2251 2252 2253 2254
	u32 completed_seqno;
	u32 acthd;

	acthd = intel_ring_get_active_head(ring);
	completed_seqno = ring->get_seqno(ring, false);

2255 2256
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;
2257

2258 2259 2260
		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);
2261

2262 2263 2264
		if (request->seqno > completed_seqno)
			i915_set_reset_status(ring, request, acthd);

2265
		i915_gem_free_request(request);
2266
	}
2267

2268
	while (!list_empty(&ring->active_list)) {
2269
		struct drm_i915_gem_object *obj;
2270

2271 2272 2273
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
2274

2275
		i915_gem_object_move_to_inactive(obj);
2276 2277 2278
	}
}

2279
void i915_gem_restore_fences(struct drm_device *dev)
2280 2281 2282 2283
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

2284
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
2285
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2286

2287 2288 2289 2290 2291 2292 2293 2294 2295 2296
		/*
		 * Commit delayed tiling changes if we have an object still
		 * attached to the fence, otherwise just clear the fence.
		 */
		if (reg->obj) {
			i915_gem_object_update_fence(reg->obj, reg,
						     reg->obj->tiling_mode);
		} else {
			i915_gem_write_fence(dev, i, NULL);
		}
2297 2298 2299
	}
}

2300
void i915_gem_reset(struct drm_device *dev)
2301
{
2302
	struct drm_i915_private *dev_priv = dev->dev_private;
2303
	struct intel_ring_buffer *ring;
2304
	int i;
2305

2306 2307
	for_each_ring(ring, dev_priv, i)
		i915_gem_reset_ring_lists(dev_priv, ring);
2308

2309
	i915_gem_restore_fences(dev);
2310 2311 2312 2313 2314
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
2315
void
C
Chris Wilson 已提交
2316
i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
2317 2318 2319
{
	uint32_t seqno;

C
Chris Wilson 已提交
2320
	if (list_empty(&ring->request_list))
2321 2322
		return;

C
Chris Wilson 已提交
2323
	WARN_ON(i915_verify_lists(ring->dev));
2324

2325
	seqno = ring->get_seqno(ring, true);
2326

2327
	while (!list_empty(&ring->request_list)) {
2328 2329
		struct drm_i915_gem_request *request;

2330
		request = list_first_entry(&ring->request_list,
2331 2332 2333
					   struct drm_i915_gem_request,
					   list);

2334
		if (!i915_seqno_passed(seqno, request->seqno))
2335 2336
			break;

C
Chris Wilson 已提交
2337
		trace_i915_gem_request_retire(ring, request->seqno);
2338 2339 2340 2341 2342 2343
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
		ring->last_retired_head = request->tail;
2344

2345
		i915_gem_free_request(request);
2346
	}
2347

2348 2349 2350 2351
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate.
	 */
	while (!list_empty(&ring->active_list)) {
2352
		struct drm_i915_gem_object *obj;
2353

2354
		obj = list_first_entry(&ring->active_list,
2355 2356
				      struct drm_i915_gem_object,
				      ring_list);
2357

2358
		if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2359
			break;
2360

2361
		i915_gem_object_move_to_inactive(obj);
2362
	}
2363

C
Chris Wilson 已提交
2364 2365
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
2366
		ring->irq_put(ring);
C
Chris Wilson 已提交
2367
		ring->trace_irq_seqno = 0;
2368
	}
2369

C
Chris Wilson 已提交
2370
	WARN_ON(i915_verify_lists(ring->dev));
2371 2372
}

2373 2374 2375 2376
void
i915_gem_retire_requests(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2377
	struct intel_ring_buffer *ring;
2378
	int i;
2379

2380 2381
	for_each_ring(ring, dev_priv, i)
		i915_gem_retire_requests_ring(ring);
2382 2383
}

2384
static void
2385 2386 2387 2388
i915_gem_retire_work_handler(struct work_struct *work)
{
	drm_i915_private_t *dev_priv;
	struct drm_device *dev;
2389
	struct intel_ring_buffer *ring;
2390 2391
	bool idle;
	int i;
2392 2393 2394 2395 2396

	dev_priv = container_of(work, drm_i915_private_t,
				mm.retire_work.work);
	dev = dev_priv->dev;

2397 2398
	/* Come back later if the device is busy... */
	if (!mutex_trylock(&dev->struct_mutex)) {
2399 2400
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2401 2402
		return;
	}
2403

2404
	i915_gem_retire_requests(dev);
2405

2406 2407
	/* Send a periodic flush down the ring so we don't hold onto GEM
	 * objects indefinitely.
2408
	 */
2409
	idle = true;
2410
	for_each_ring(ring, dev_priv, i) {
2411
		if (ring->gpu_caches_dirty)
2412
			i915_add_request(ring, NULL);
2413 2414

		idle &= list_empty(&ring->request_list);
2415 2416
	}

2417
	if (!dev_priv->ums.mm_suspended && !idle)
2418 2419
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2420 2421
	if (idle)
		intel_mark_idle(dev);
2422

2423 2424 2425
	mutex_unlock(&dev->struct_mutex);
}

2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436
/**
 * Ensures that an object will eventually get non-busy by flushing any required
 * write domains, emitting any outstanding lazy request and retiring and
 * completed requests.
 */
static int
i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->active) {
2437
		ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
2438 2439 2440 2441 2442 2443 2444 2445 2446
		if (ret)
			return ret;

		i915_gem_retire_requests_ring(obj->ring);
	}

	return 0;
}

2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471
/**
 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
 * @DRM_IOCTL_ARGS: standard ioctl arguments
 *
 * Returns 0 if successful, else an error is returned with the remaining time in
 * the timeout parameter.
 *  -ETIME: object is still busy after timeout
 *  -ERESTARTSYS: signal interrupted the wait
 *  -ENONENT: object doesn't exist
 * Also possible, but rare:
 *  -EAGAIN: GPU wedged
 *  -ENOMEM: damn
 *  -ENODEV: Internal IRQ fail
 *  -E?: The add request failed
 *
 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
 * non-zero timeout parameter the wait ioctl will wait for the given number of
 * nanoseconds on an object becoming unbusy. Since the wait itself does so
 * without holding struct_mutex the object may become re-busied before this
 * function completes. A similar but shorter * race condition exists in the busy
 * ioctl
 */
int
i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
{
2472
	drm_i915_private_t *dev_priv = dev->dev_private;
2473 2474 2475
	struct drm_i915_gem_wait *args = data;
	struct drm_i915_gem_object *obj;
	struct intel_ring_buffer *ring = NULL;
2476
	struct timespec timeout_stack, *timeout = NULL;
2477
	unsigned reset_counter;
2478 2479 2480
	u32 seqno = 0;
	int ret = 0;

2481 2482 2483 2484
	if (args->timeout_ns >= 0) {
		timeout_stack = ns_to_timespec(args->timeout_ns);
		timeout = &timeout_stack;
	}
2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
	if (&obj->base == NULL) {
		mutex_unlock(&dev->struct_mutex);
		return -ENOENT;
	}

2496 2497
	/* Need to make sure the object gets inactive eventually. */
	ret = i915_gem_object_flush_active(obj);
2498 2499 2500 2501
	if (ret)
		goto out;

	if (obj->active) {
2502
		seqno = obj->last_read_seqno;
2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517
		ring = obj->ring;
	}

	if (seqno == 0)
		 goto out;

	/* Do this after OLR check to make sure we make forward progress polling
	 * on this IOCTL with a 0 timeout (like busy ioctl)
	 */
	if (!args->timeout_ns) {
		ret = -ETIME;
		goto out;
	}

	drm_gem_object_unreference(&obj->base);
2518
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
2519 2520
	mutex_unlock(&dev->struct_mutex);

2521
	ret = __wait_seqno(ring, seqno, reset_counter, true, timeout);
2522
	if (timeout)
2523
		args->timeout_ns = timespec_to_ns(timeout);
2524 2525 2526 2527 2528 2529 2530 2531
	return ret;

out:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543
/**
 * i915_gem_object_sync - sync an object to a ring.
 *
 * @obj: object which may be in use on another ring.
 * @to: ring we wish to use the object on. May be NULL.
 *
 * This code is meant to abstract object synchronization with the GPU.
 * Calling with NULL implies synchronizing the object with the CPU
 * rather than a particular GPU ring.
 *
 * Returns 0 if successful, else propagates up the lower layer error.
 */
2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554
int
i915_gem_object_sync(struct drm_i915_gem_object *obj,
		     struct intel_ring_buffer *to)
{
	struct intel_ring_buffer *from = obj->ring;
	u32 seqno;
	int ret, idx;

	if (from == NULL || to == from)
		return 0;

2555
	if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
2556
		return i915_gem_object_wait_rendering(obj, false);
2557 2558 2559

	idx = intel_ring_sync_index(from, to);

2560
	seqno = obj->last_read_seqno;
2561 2562 2563
	if (seqno <= from->sync_seqno[idx])
		return 0;

2564 2565 2566
	ret = i915_gem_check_olr(obj->ring, seqno);
	if (ret)
		return ret;
2567

2568
	ret = to->sync_to(to, from, seqno);
2569
	if (!ret)
2570 2571 2572 2573 2574
		/* We use last_read_seqno because sync_to()
		 * might have just caused seqno wrap under
		 * the radar.
		 */
		from->sync_seqno[idx] = obj->last_read_seqno;
2575

2576
	return ret;
2577 2578
}

2579 2580 2581 2582 2583 2584 2585
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

2586 2587 2588
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

2589 2590 2591
	/* Wait for any direct GTT access to complete */
	mb();

2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

2603
int i915_vma_unbind(struct i915_vma *vma)
2604
{
2605
	struct drm_i915_gem_object *obj = vma->obj;
2606
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2607
	int ret;
2608

2609
	if (list_empty(&vma->vma_link))
2610 2611
		return 0;

2612 2613
	if (obj->pin_count)
		return -EBUSY;
2614

2615 2616
	BUG_ON(obj->pages == NULL);

2617
	ret = i915_gem_object_finish_gpu(obj);
2618
	if (ret)
2619 2620 2621 2622 2623 2624
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

2625
	i915_gem_object_finish_gtt(obj);
2626

2627
	/* release the fence reg _after_ flushing */
2628
	ret = i915_gem_object_put_fence(obj);
2629
	if (ret)
2630
		return ret;
2631

2632
	trace_i915_vma_unbind(vma);
C
Chris Wilson 已提交
2633

2634 2635
	if (obj->has_global_gtt_mapping)
		i915_gem_gtt_unbind_object(obj);
2636 2637 2638 2639
	if (obj->has_aliasing_ppgtt_mapping) {
		i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
		obj->has_aliasing_ppgtt_mapping = 0;
	}
2640
	i915_gem_gtt_finish_object(obj);
B
Ben Widawsky 已提交
2641
	i915_gem_object_unpin_pages(obj);
2642

C
Chris Wilson 已提交
2643
	list_del(&obj->mm_list);
2644
	/* Avoid an unnecessary call to unbind on rebind. */
2645
	obj->map_and_fenceable = true;
2646

B
Ben Widawsky 已提交
2647 2648 2649 2650 2651 2652 2653 2654 2655 2656
	list_del(&vma->vma_link);
	drm_mm_remove_node(&vma->node);
	i915_gem_vma_destroy(vma);

	/* Since the unbound list is global, only move to that list if
	 * no more VMAs exist.
	 * NB: Until we have real VMAs there will only ever be one */
	WARN_ON(!list_empty(&obj->vma_list));
	if (list_empty(&obj->vma_list))
		list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
2657

2658
	return 0;
2659 2660
}

2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680
/**
 * Unbinds an object from the global GTT aperture.
 */
int
i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	struct i915_address_space *ggtt = &dev_priv->gtt.base;

	if (!i915_gem_obj_ggtt_bound(obj));
		return 0;

	if (obj->pin_count)
		return -EBUSY;

	BUG_ON(obj->pages == NULL);

	return i915_vma_unbind(i915_gem_obj_to_vma(obj, ggtt));
}

2681
int i915_gpu_idle(struct drm_device *dev)
2682 2683
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2684
	struct intel_ring_buffer *ring;
2685
	int ret, i;
2686 2687

	/* Flush everything onto the inactive list. */
2688
	for_each_ring(ring, dev_priv, i) {
2689 2690 2691 2692
		ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
		if (ret)
			return ret;

2693
		ret = intel_ring_idle(ring);
2694 2695 2696
		if (ret)
			return ret;
	}
2697

2698
	return 0;
2699 2700
}

2701 2702
static void i965_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2703 2704
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2705 2706
	int fence_reg;
	int fence_pitch_shift;
2707

2708 2709 2710 2711 2712 2713 2714 2715
	if (INTEL_INFO(dev)->gen >= 6) {
		fence_reg = FENCE_REG_SANDYBRIDGE_0;
		fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
	} else {
		fence_reg = FENCE_REG_965_0;
		fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
	}

2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729
	fence_reg += reg * 8;

	/* To w/a incoherency with non-atomic 64-bit register updates,
	 * we split the 64-bit update into two 32-bit writes. In order
	 * for a partial fence not to be evaluated between writes, we
	 * precede the update with write to turn off the fence register,
	 * and only enable the fence as the last step.
	 *
	 * For extra levels of paranoia, we make sure each step lands
	 * before applying the next step.
	 */
	I915_WRITE(fence_reg, 0);
	POSTING_READ(fence_reg);

2730
	if (obj) {
2731
		u32 size = i915_gem_obj_ggtt_size(obj);
2732
		uint64_t val;
2733

2734
		val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
2735
				 0xfffff000) << 32;
2736
		val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
2737
		val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
2738 2739 2740
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
2741

2742 2743 2744 2745 2746 2747 2748 2749 2750
		I915_WRITE(fence_reg + 4, val >> 32);
		POSTING_READ(fence_reg + 4);

		I915_WRITE(fence_reg + 0, val);
		POSTING_READ(fence_reg);
	} else {
		I915_WRITE(fence_reg + 4, 0);
		POSTING_READ(fence_reg + 4);
	}
2751 2752
}

2753 2754
static void i915_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2755 2756
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2757
	u32 val;
2758

2759
	if (obj) {
2760
		u32 size = i915_gem_obj_ggtt_size(obj);
2761 2762
		int pitch_val;
		int tile_width;
2763

2764
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
2765
		     (size & -size) != size ||
2766 2767 2768
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		     i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
2769

2770 2771 2772 2773 2774 2775 2776 2777 2778
		if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
			tile_width = 128;
		else
			tile_width = 512;

		/* Note: pitch better be a power of two tile widths */
		pitch_val = obj->stride / tile_width;
		pitch_val = ffs(pitch_val) - 1;

2779
		val = i915_gem_obj_ggtt_offset(obj);
2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I915_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;

	if (reg < 8)
		reg = FENCE_REG_830_0 + reg * 4;
	else
		reg = FENCE_REG_945_8 + (reg - 8) * 4;

	I915_WRITE(reg, val);
	POSTING_READ(reg);
2795 2796
}

2797 2798
static void i830_write_fence_reg(struct drm_device *dev, int reg,
				struct drm_i915_gem_object *obj)
2799 2800 2801 2802
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t val;

2803
	if (obj) {
2804
		u32 size = i915_gem_obj_ggtt_size(obj);
2805
		uint32_t pitch_val;
2806

2807
		WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
2808
		     (size & -size) != size ||
2809 2810 2811
		     (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
		     "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
		     i915_gem_obj_ggtt_offset(obj), size);
2812

2813 2814
		pitch_val = obj->stride / 128;
		pitch_val = ffs(pitch_val) - 1;
2815

2816
		val = i915_gem_obj_ggtt_offset(obj);
2817 2818 2819 2820 2821 2822 2823
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I830_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;
2824

2825 2826 2827 2828
	I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
	POSTING_READ(FENCE_REG_830_0 + reg * 4);
}

2829 2830 2831 2832 2833
inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
{
	return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
}

2834 2835 2836
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
{
2837 2838 2839 2840 2841 2842 2843 2844
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
		mb();

2845 2846 2847 2848
	WARN(obj && (!obj->stride || !obj->tiling_mode),
	     "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
	     obj->stride, obj->tiling_mode);

2849 2850
	switch (INTEL_INFO(dev)->gen) {
	case 7:
2851
	case 6:
2852 2853 2854 2855
	case 5:
	case 4: i965_write_fence_reg(dev, reg, obj); break;
	case 3: i915_write_fence_reg(dev, reg, obj); break;
	case 2: i830_write_fence_reg(dev, reg, obj); break;
2856
	default: BUG();
2857
	}
2858 2859 2860 2861 2862 2863

	/* And similarly be paranoid that no direct access to this region
	 * is reordered to before the fence is installed.
	 */
	if (i915_gem_object_needs_mb(obj))
		mb();
2864 2865
}

2866 2867 2868 2869 2870 2871 2872 2873 2874 2875
static inline int fence_number(struct drm_i915_private *dev_priv,
			       struct drm_i915_fence_reg *fence)
{
	return fence - dev_priv->fence_regs;
}

static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable)
{
2876
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2877 2878 2879
	int reg = fence_number(dev_priv, fence);

	i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2880 2881

	if (enable) {
2882
		obj->fence_reg = reg;
2883 2884 2885 2886 2887 2888 2889
		fence->obj = obj;
		list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
	} else {
		obj->fence_reg = I915_FENCE_REG_NONE;
		fence->obj = NULL;
		list_del_init(&fence->lru_list);
	}
2890
	obj->fence_dirty = false;
2891 2892
}

2893
static int
2894
i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
2895
{
2896
	if (obj->last_fenced_seqno) {
2897
		int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
2898 2899
		if (ret)
			return ret;
2900 2901 2902 2903

		obj->last_fenced_seqno = 0;
	}

2904
	obj->fenced_gpu_access = false;
2905 2906 2907 2908 2909 2910
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
2911
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2912
	struct drm_i915_fence_reg *fence;
2913 2914
	int ret;

2915
	ret = i915_gem_object_wait_fence(obj);
2916 2917 2918
	if (ret)
		return ret;

2919 2920
	if (obj->fence_reg == I915_FENCE_REG_NONE)
		return 0;
2921

2922 2923
	fence = &dev_priv->fence_regs[obj->fence_reg];

2924
	i915_gem_object_fence_lost(obj);
2925
	i915_gem_object_update_fence(obj, fence, false);
2926 2927 2928 2929 2930

	return 0;
}

static struct drm_i915_fence_reg *
C
Chris Wilson 已提交
2931
i915_find_fence_reg(struct drm_device *dev)
2932 2933
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
2934
	struct drm_i915_fence_reg *reg, *avail;
2935
	int i;
2936 2937

	/* First try to find a free reg */
2938
	avail = NULL;
2939 2940 2941
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
2942
			return reg;
2943

2944
		if (!reg->pin_count)
2945
			avail = reg;
2946 2947
	}

2948 2949
	if (avail == NULL)
		return NULL;
2950 2951

	/* None available, try to steal one or wait for a user to finish */
2952
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
2953
		if (reg->pin_count)
2954 2955
			continue;

C
Chris Wilson 已提交
2956
		return reg;
2957 2958
	}

C
Chris Wilson 已提交
2959
	return NULL;
2960 2961
}

2962
/**
2963
 * i915_gem_object_get_fence - set up fencing for an object
2964 2965 2966 2967 2968 2969 2970 2971 2972
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
2973 2974
 *
 * For an untiled surface, this removes any existing fence.
2975
 */
2976
int
2977
i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
2978
{
2979
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
2980
	struct drm_i915_private *dev_priv = dev->dev_private;
2981
	bool enable = obj->tiling_mode != I915_TILING_NONE;
2982
	struct drm_i915_fence_reg *reg;
2983
	int ret;
2984

2985 2986 2987
	/* Have we updated the tiling parameters upon the object and so
	 * will need to serialise the write to the associated fence register?
	 */
2988
	if (obj->fence_dirty) {
2989
		ret = i915_gem_object_wait_fence(obj);
2990 2991 2992
		if (ret)
			return ret;
	}
2993

2994
	/* Just update our place in the LRU if our fence is getting reused. */
2995 2996
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
2997
		if (!obj->fence_dirty) {
2998 2999 3000 3001 3002 3003 3004 3005
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
			return 0;
		}
	} else if (enable) {
		reg = i915_find_fence_reg(dev);
		if (reg == NULL)
			return -EDEADLK;
3006

3007 3008 3009
		if (reg->obj) {
			struct drm_i915_gem_object *old = reg->obj;

3010
			ret = i915_gem_object_wait_fence(old);
3011 3012 3013
			if (ret)
				return ret;

3014
			i915_gem_object_fence_lost(old);
3015
		}
3016
	} else
3017 3018
		return 0;

3019 3020
	i915_gem_object_update_fence(obj, reg, enable);

3021
	return 0;
3022 3023
}

3024 3025 3026 3027 3028 3029 3030 3031
static bool i915_gem_valid_gtt_space(struct drm_device *dev,
				     struct drm_mm_node *gtt_space,
				     unsigned long cache_level)
{
	struct drm_mm_node *other;

	/* On non-LLC machines we have to be careful when putting differing
	 * types of snoopable memory together to avoid the prefetcher
3032
	 * crossing memory domains and dying.
3033 3034 3035 3036
	 */
	if (HAS_LLC(dev))
		return true;

3037
	if (!drm_mm_node_allocated(gtt_space))
3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060
		return true;

	if (list_empty(&gtt_space->node_list))
		return true;

	other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
	if (other->allocated && !other->hole_follows && other->color != cache_level)
		return false;

	other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
	if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
		return false;

	return true;
}

static void i915_gem_verify_gtt(struct drm_device *dev)
{
#if WATCH_GTT
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	int err = 0;

3061
	list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
3062 3063 3064 3065 3066 3067 3068 3069
		if (obj->gtt_space == NULL) {
			printk(KERN_ERR "object found on GTT list with no space reserved\n");
			err++;
			continue;
		}

		if (obj->cache_level != obj->gtt_space->color) {
			printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
3070 3071
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3072 3073 3074 3075 3076 3077 3078 3079 3080 3081
			       obj->cache_level,
			       obj->gtt_space->color);
			err++;
			continue;
		}

		if (!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level)) {
			printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
3082 3083
			       i915_gem_obj_ggtt_offset(obj),
			       i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
3084 3085 3086 3087 3088 3089 3090 3091 3092 3093
			       obj->cache_level);
			err++;
			continue;
		}
	}

	WARN_ON(err);
#endif
}

3094 3095 3096 3097
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
static int
3098 3099 3100 3101 3102
i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
			   struct i915_address_space *vm,
			   unsigned alignment,
			   bool map_and_fenceable,
			   bool nonblocking)
3103
{
3104
	struct drm_device *dev = obj->base.dev;
3105
	drm_i915_private_t *dev_priv = dev->dev_private;
3106
	u32 size, fence_size, fence_alignment, unfenced_alignment;
3107
	bool mappable, fenceable;
3108 3109
	size_t gtt_max =
		map_and_fenceable ? dev_priv->gtt.mappable_end : vm->total;
B
Ben Widawsky 已提交
3110
	struct i915_vma *vma;
3111
	int ret;
3112

B
Ben Widawsky 已提交
3113 3114 3115
	if (WARN_ON(!list_empty(&obj->vma_list)))
		return -EBUSY;

3116 3117 3118 3119 3120
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
3121
						     obj->tiling_mode, true);
3122
	unfenced_alignment =
3123
		i915_gem_get_gtt_alignment(dev,
3124
						    obj->base.size,
3125
						    obj->tiling_mode, false);
3126

3127
	if (alignment == 0)
3128 3129
		alignment = map_and_fenceable ? fence_alignment :
						unfenced_alignment;
3130
	if (map_and_fenceable && alignment & (fence_alignment - 1)) {
3131 3132 3133 3134
		DRM_ERROR("Invalid object alignment requested %u\n", alignment);
		return -EINVAL;
	}

3135
	size = map_and_fenceable ? fence_size : obj->base.size;
3136

3137 3138 3139
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
3140
	if (obj->base.size > gtt_max) {
3141
		DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
3142 3143
			  obj->base.size,
			  map_and_fenceable ? "mappable" : "total",
3144
			  gtt_max);
3145 3146 3147
		return -E2BIG;
	}

3148
	ret = i915_gem_object_get_pages(obj);
C
Chris Wilson 已提交
3149 3150 3151
	if (ret)
		return ret;

3152 3153
	i915_gem_object_pin_pages(obj);

3154 3155 3156 3157 3158
	/* FIXME: For now we only ever use 1 VMA per object */
	BUG_ON(!i915_is_ggtt(vm));
	WARN_ON(!list_empty(&obj->vma_list));

	vma = i915_gem_vma_create(obj, vm);
3159
	if (IS_ERR(vma)) {
3160 3161
		ret = PTR_ERR(vma);
		goto err_unpin;
B
Ben Widawsky 已提交
3162 3163
	}

3164
search_free:
3165
	ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3166 3167
						  size, alignment,
						  obj->cache_level, 0, gtt_max);
3168
	if (ret) {
3169
		ret = i915_gem_evict_something(dev, vm, size, alignment,
3170
					       obj->cache_level,
3171 3172
					       map_and_fenceable,
					       nonblocking);
3173 3174
		if (ret == 0)
			goto search_free;
3175

3176
		goto err_free_vma;
3177
	}
B
Ben Widawsky 已提交
3178
	if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
3179
					      obj->cache_level))) {
B
Ben Widawsky 已提交
3180
		ret = -EINVAL;
3181
		goto err_remove_node;
3182 3183
	}

3184
	ret = i915_gem_gtt_prepare_object(obj);
B
Ben Widawsky 已提交
3185
	if (ret)
3186
		goto err_remove_node;
3187

3188
	list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
3189
	list_add_tail(&obj->mm_list, &vm->inactive_list);
3190 3191 3192 3193 3194 3195

	/* Keep GGTT vmas first to make debug easier */
	if (i915_is_ggtt(vm))
		list_add(&vma->vma_link, &obj->vma_list);
	else
		list_add_tail(&vma->vma_link, &obj->vma_list);
3196

3197
	fenceable =
3198
		i915_is_ggtt(vm) &&
3199 3200
		i915_gem_obj_ggtt_size(obj) == fence_size &&
		(i915_gem_obj_ggtt_offset(obj) & (fence_alignment - 1)) == 0;
3201

3202 3203 3204
	mappable =
		i915_is_ggtt(vm) &&
		vma->node.start + obj->base.size <= dev_priv->gtt.mappable_end;
3205

3206
	obj->map_and_fenceable = mappable && fenceable;
3207

3208
	trace_i915_vma_bind(vma, map_and_fenceable);
3209
	i915_gem_verify_gtt(dev);
3210
	return 0;
B
Ben Widawsky 已提交
3211

3212
err_remove_node:
3213
	drm_mm_remove_node(&vma->node);
3214
err_free_vma:
B
Ben Widawsky 已提交
3215
	i915_gem_vma_destroy(vma);
3216
err_unpin:
B
Ben Widawsky 已提交
3217 3218
	i915_gem_object_unpin_pages(obj);
	return ret;
3219 3220 3221
}

void
3222
i915_gem_clflush_object(struct drm_i915_gem_object *obj)
3223 3224 3225 3226 3227
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
3228
	if (obj->pages == NULL)
3229 3230
		return;

3231 3232 3233 3234 3235 3236 3237
	/*
	 * Stolen memory is always coherent with the GPU as it is explicitly
	 * marked as wc by the system, or the system is cache-coherent.
	 */
	if (obj->stolen)
		return;

3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
	if (obj->cache_level != I915_CACHE_NONE)
		return;

C
Chris Wilson 已提交
3249
	trace_i915_gem_object_clflush(obj);
3250

3251
	drm_clflush_sg(obj->pages);
3252 3253 3254 3255
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
3256
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
3257
{
C
Chris Wilson 已提交
3258 3259
	uint32_t old_write_domain;

3260
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
3261 3262
		return;

3263
	/* No actual flushing is required for the GTT write domain.  Writes
3264 3265
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
3266 3267 3268 3269
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
3270
	 */
3271 3272
	wmb();

3273 3274
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3275 3276

	trace_i915_gem_object_change_domain(obj,
3277
					    obj->base.read_domains,
C
Chris Wilson 已提交
3278
					    old_write_domain);
3279 3280 3281 3282
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
3283
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
3284
{
C
Chris Wilson 已提交
3285
	uint32_t old_write_domain;
3286

3287
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
3288 3289 3290
		return;

	i915_gem_clflush_object(obj);
3291
	i915_gem_chipset_flush(obj->base.dev);
3292 3293
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3294 3295

	trace_i915_gem_object_change_domain(obj,
3296
					    obj->base.read_domains,
C
Chris Wilson 已提交
3297
					    old_write_domain);
3298 3299
}

3300 3301 3302 3303 3304 3305
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
3306
int
3307
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3308
{
3309
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
C
Chris Wilson 已提交
3310
	uint32_t old_write_domain, old_read_domains;
3311
	int ret;
3312

3313
	/* Not valid to be called on unbound objects. */
3314
	if (!i915_gem_obj_ggtt_bound(obj))
3315 3316
		return -EINVAL;

3317 3318 3319
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

3320
	ret = i915_gem_object_wait_rendering(obj, !write);
3321 3322 3323
	if (ret)
		return ret;

3324
	i915_gem_object_flush_cpu_write_domain(obj);
C
Chris Wilson 已提交
3325

3326 3327 3328 3329 3330 3331 3332
	/* Serialise direct access to this object with the barriers for
	 * coherent writes from the GPU, by effectively invalidating the
	 * GTT domain upon first access.
	 */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		mb();

3333 3334
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3335

3336 3337 3338
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3339 3340
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3341
	if (write) {
3342 3343 3344
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
3345 3346
	}

C
Chris Wilson 已提交
3347 3348 3349 3350
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3351 3352
	/* And bump the LRU for this access */
	if (i915_gem_object_is_inactive(obj))
3353 3354
		list_move_tail(&obj->mm_list,
			       &dev_priv->gtt.base.inactive_list);
3355

3356 3357 3358
	return 0;
}

3359 3360 3361
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
3362 3363
	struct drm_device *dev = obj->base.dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
3364
	struct i915_vma *vma;
3365 3366 3367 3368 3369 3370 3371 3372 3373 3374
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

	if (obj->pin_count) {
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

3375 3376
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
3377
			ret = i915_vma_unbind(vma);
3378 3379 3380 3381 3382
			if (ret)
				return ret;

			break;
		}
3383 3384
	}

3385
	if (i915_gem_obj_bound_any(obj)) {
3386 3387 3388 3389 3390 3391 3392 3393 3394 3395
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
3396
		if (INTEL_INFO(dev)->gen < 6) {
3397 3398 3399 3400 3401
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

3402 3403
		if (obj->has_global_gtt_mapping)
			i915_gem_gtt_bind_object(obj, cache_level);
3404 3405 3406
		if (obj->has_aliasing_ppgtt_mapping)
			i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
					       obj, cache_level);
3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431
	}

	if (cache_level == I915_CACHE_NONE) {
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
		WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

3432 3433
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		vma->node.color = cache_level;
3434
	obj->cache_level = cache_level;
3435
	i915_gem_verify_gtt(dev);
3436 3437 3438
	return 0;
}

B
Ben Widawsky 已提交
3439 3440
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3441
{
B
Ben Widawsky 已提交
3442
	struct drm_i915_gem_caching *args = data;
3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455
	struct drm_i915_gem_object *obj;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

B
Ben Widawsky 已提交
3456
	args->caching = obj->cache_level != I915_CACHE_NONE;
3457 3458 3459 3460 3461 3462 3463

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

B
Ben Widawsky 已提交
3464 3465
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3466
{
B
Ben Widawsky 已提交
3467
	struct drm_i915_gem_caching *args = data;
3468 3469 3470 3471
	struct drm_i915_gem_object *obj;
	enum i915_cache_level level;
	int ret;

B
Ben Widawsky 已提交
3472 3473
	switch (args->caching) {
	case I915_CACHING_NONE:
3474 3475
		level = I915_CACHE_NONE;
		break;
B
Ben Widawsky 已提交
3476
	case I915_CACHING_CACHED:
3477 3478 3479 3480 3481 3482
		level = I915_CACHE_LLC;
		break;
	default:
		return -EINVAL;
	}

B
Ben Widawsky 已提交
3483 3484 3485 3486
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	ret = i915_gem_object_set_cache_level(obj, level);

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

3501
/*
3502 3503 3504
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
3505 3506
 */
int
3507 3508
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3509
				     struct intel_ring_buffer *pipelined)
3510
{
3511
	u32 old_read_domains, old_write_domain;
3512 3513
	int ret;

3514
	if (pipelined != obj->ring) {
3515 3516
		ret = i915_gem_object_sync(obj, pipelined);
		if (ret)
3517 3518 3519
			return ret;
	}

3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
	ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
	if (ret)
		return ret;

3533 3534 3535 3536
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
B
Ben Widawsky 已提交
3537
	ret = i915_gem_obj_ggtt_pin(obj, alignment, true, false);
3538 3539 3540
	if (ret)
		return ret;

3541 3542
	i915_gem_object_flush_cpu_write_domain(obj);

3543
	old_write_domain = obj->base.write_domain;
3544
	old_read_domains = obj->base.read_domains;
3545 3546 3547 3548

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3549
	obj->base.write_domain = 0;
3550
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3551 3552 3553

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3554
					    old_write_domain);
3555 3556 3557 3558

	return 0;
}

3559
int
3560
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
3561
{
3562 3563
	int ret;

3564
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
3565 3566
		return 0;

3567
	ret = i915_gem_object_wait_rendering(obj, false);
3568 3569 3570
	if (ret)
		return ret;

3571 3572
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3573
	return 0;
3574 3575
}

3576 3577 3578 3579 3580 3581
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3582
int
3583
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3584
{
C
Chris Wilson 已提交
3585
	uint32_t old_write_domain, old_read_domains;
3586 3587
	int ret;

3588 3589 3590
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3591
	ret = i915_gem_object_wait_rendering(obj, !write);
3592 3593 3594
	if (ret)
		return ret;

3595
	i915_gem_object_flush_gtt_write_domain(obj);
3596

3597 3598
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3599

3600
	/* Flush the CPU cache if it's still invalid. */
3601
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3602 3603
		i915_gem_clflush_object(obj);

3604
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3605 3606 3607 3608 3609
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3610
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3611 3612 3613 3614 3615

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3616 3617
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3618
	}
3619

C
Chris Wilson 已提交
3620 3621 3622 3623
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3624 3625 3626
	return 0;
}

3627 3628 3629
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3630 3631 3632 3633
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3634 3635 3636
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3637
static int
3638
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3639
{
3640 3641
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3642
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3643 3644
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
3645
	unsigned reset_counter;
3646 3647
	u32 seqno = 0;
	int ret;
3648

3649 3650 3651 3652 3653 3654 3655
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
	if (ret)
		return ret;

	ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
	if (ret)
		return ret;
3656

3657
	spin_lock(&file_priv->mm.lock);
3658
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3659 3660
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3661

3662 3663
		ring = request->ring;
		seqno = request->seqno;
3664
	}
3665
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
3666
	spin_unlock(&file_priv->mm.lock);
3667

3668 3669
	if (seqno == 0)
		return 0;
3670

3671
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
3672 3673
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3674 3675 3676 3677

	return ret;
}

3678
int
3679
i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
3680
		    struct i915_address_space *vm,
3681
		    uint32_t alignment,
3682 3683
		    bool map_and_fenceable,
		    bool nonblocking)
3684
{
3685
	struct i915_vma *vma;
3686 3687
	int ret;

3688 3689
	if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
		return -EBUSY;
3690

3691 3692 3693 3694 3695 3696 3697
	WARN_ON(map_and_fenceable && !i915_is_ggtt(vm));

	vma = i915_gem_obj_to_vma(obj, vm);

	if (vma) {
		if ((alignment &&
		     vma->node.start & (alignment - 1)) ||
3698 3699
		    (map_and_fenceable && !obj->map_and_fenceable)) {
			WARN(obj->pin_count,
3700
			     "bo is already pinned with incorrect alignment:"
3701
			     " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
3702
			     " obj->map_and_fenceable=%d\n",
3703
			     i915_gem_obj_offset(obj, vm), alignment,
3704
			     map_and_fenceable,
3705
			     obj->map_and_fenceable);
3706
			ret = i915_vma_unbind(vma);
3707 3708 3709 3710 3711
			if (ret)
				return ret;
		}
	}

3712
	if (!i915_gem_obj_bound(obj, vm)) {
3713 3714
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;

3715 3716 3717
		ret = i915_gem_object_bind_to_vm(obj, vm, alignment,
						 map_and_fenceable,
						 nonblocking);
3718
		if (ret)
3719
			return ret;
3720 3721 3722

		if (!dev_priv->mm.aliasing_ppgtt)
			i915_gem_gtt_bind_object(obj, obj->cache_level);
3723
	}
J
Jesse Barnes 已提交
3724

3725 3726 3727
	if (!obj->has_global_gtt_mapping && map_and_fenceable)
		i915_gem_gtt_bind_object(obj, obj->cache_level);

3728
	obj->pin_count++;
3729
	obj->pin_mappable |= map_and_fenceable;
3730 3731 3732 3733 3734

	return 0;
}

void
3735
i915_gem_object_unpin(struct drm_i915_gem_object *obj)
3736
{
3737
	BUG_ON(obj->pin_count == 0);
3738
	BUG_ON(!i915_gem_obj_ggtt_bound(obj));
3739

3740
	if (--obj->pin_count == 0)
3741
		obj->pin_mappable = false;
3742 3743 3744 3745
}

int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3746
		   struct drm_file *file)
3747 3748
{
	struct drm_i915_gem_pin *args = data;
3749
	struct drm_i915_gem_object *obj;
3750 3751
	int ret;

3752 3753 3754
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3755

3756
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3757
	if (&obj->base == NULL) {
3758 3759
		ret = -ENOENT;
		goto unlock;
3760 3761
	}

3762
	if (obj->madv != I915_MADV_WILLNEED) {
C
Chris Wilson 已提交
3763
		DRM_ERROR("Attempting to pin a purgeable buffer\n");
3764 3765
		ret = -EINVAL;
		goto out;
3766 3767
	}

3768
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
J
Jesse Barnes 已提交
3769 3770
		DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3771 3772
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3773 3774
	}

3775
	if (obj->user_pin_count == 0) {
B
Ben Widawsky 已提交
3776
		ret = i915_gem_obj_ggtt_pin(obj, args->alignment, true, false);
3777 3778
		if (ret)
			goto out;
3779 3780
	}

3781 3782 3783
	obj->user_pin_count++;
	obj->pin_filp = file;

3784 3785 3786
	/* XXX - flush the CPU caches for pinned objects
	 * as the X server doesn't manage domains yet
	 */
3787
	i915_gem_object_flush_cpu_write_domain(obj);
3788
	args->offset = i915_gem_obj_ggtt_offset(obj);
3789
out:
3790
	drm_gem_object_unreference(&obj->base);
3791
unlock:
3792
	mutex_unlock(&dev->struct_mutex);
3793
	return ret;
3794 3795 3796 3797
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
3798
		     struct drm_file *file)
3799 3800
{
	struct drm_i915_gem_pin *args = data;
3801
	struct drm_i915_gem_object *obj;
3802
	int ret;
3803

3804 3805 3806
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3807

3808
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3809
	if (&obj->base == NULL) {
3810 3811
		ret = -ENOENT;
		goto unlock;
3812
	}
3813

3814
	if (obj->pin_filp != file) {
J
Jesse Barnes 已提交
3815 3816
		DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3817 3818
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3819
	}
3820 3821 3822
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
J
Jesse Barnes 已提交
3823 3824
		i915_gem_object_unpin(obj);
	}
3825

3826
out:
3827
	drm_gem_object_unreference(&obj->base);
3828
unlock:
3829
	mutex_unlock(&dev->struct_mutex);
3830
	return ret;
3831 3832 3833 3834
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3835
		    struct drm_file *file)
3836 3837
{
	struct drm_i915_gem_busy *args = data;
3838
	struct drm_i915_gem_object *obj;
3839 3840
	int ret;

3841
	ret = i915_mutex_lock_interruptible(dev);
3842
	if (ret)
3843
		return ret;
3844

3845
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3846
	if (&obj->base == NULL) {
3847 3848
		ret = -ENOENT;
		goto unlock;
3849
	}
3850

3851 3852 3853 3854
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
3855
	 */
3856
	ret = i915_gem_object_flush_active(obj);
3857

3858
	args->busy = obj->active;
3859 3860 3861 3862
	if (obj->ring) {
		BUILD_BUG_ON(I915_NUM_RINGS > 16);
		args->busy |= intel_ring_flag(obj->ring) << 16;
	}
3863

3864
	drm_gem_object_unreference(&obj->base);
3865
unlock:
3866
	mutex_unlock(&dev->struct_mutex);
3867
	return ret;
3868 3869 3870 3871 3872 3873
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
3874
	return i915_gem_ring_throttle(dev, file_priv);
3875 3876
}

3877 3878 3879 3880 3881
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
3882
	struct drm_i915_gem_object *obj;
3883
	int ret;
3884 3885 3886 3887 3888 3889 3890 3891 3892

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

3893 3894 3895 3896
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3897
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
3898
	if (&obj->base == NULL) {
3899 3900
		ret = -ENOENT;
		goto unlock;
3901 3902
	}

3903
	if (obj->pin_count) {
3904 3905
		ret = -EINVAL;
		goto out;
3906 3907
	}

3908 3909
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
3910

C
Chris Wilson 已提交
3911 3912
	/* if the object is no longer attached, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
3913 3914
		i915_gem_object_truncate(obj);

3915
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
3916

3917
out:
3918
	drm_gem_object_unreference(&obj->base);
3919
unlock:
3920
	mutex_unlock(&dev->struct_mutex);
3921
	return ret;
3922 3923
}

3924 3925
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			  const struct drm_i915_gem_object_ops *ops)
3926 3927
{
	INIT_LIST_HEAD(&obj->mm_list);
3928
	INIT_LIST_HEAD(&obj->global_list);
3929 3930
	INIT_LIST_HEAD(&obj->ring_list);
	INIT_LIST_HEAD(&obj->exec_list);
B
Ben Widawsky 已提交
3931
	INIT_LIST_HEAD(&obj->vma_list);
3932

3933 3934
	obj->ops = ops;

3935 3936 3937 3938 3939 3940 3941 3942
	obj->fence_reg = I915_FENCE_REG_NONE;
	obj->madv = I915_MADV_WILLNEED;
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;

	i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
}

3943 3944 3945 3946 3947
static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
	.get_pages = i915_gem_object_get_pages_gtt,
	.put_pages = i915_gem_object_put_pages_gtt,
};

3948 3949
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
3950
{
3951
	struct drm_i915_gem_object *obj;
3952
	struct address_space *mapping;
D
Daniel Vetter 已提交
3953
	gfp_t mask;
3954

3955
	obj = i915_gem_object_alloc(dev);
3956 3957
	if (obj == NULL)
		return NULL;
3958

3959
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3960
		i915_gem_object_free(obj);
3961 3962
		return NULL;
	}
3963

3964 3965 3966 3967 3968 3969 3970
	mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
	if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
		/* 965gm cannot relocate objects above 4GiB. */
		mask &= ~__GFP_HIGHMEM;
		mask |= __GFP_DMA32;
	}

A
Al Viro 已提交
3971
	mapping = file_inode(obj->base.filp)->i_mapping;
3972
	mapping_set_gfp_mask(mapping, mask);
3973

3974
	i915_gem_object_init(obj, &i915_gem_object_ops);
3975

3976 3977
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3978

3979 3980
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

3996 3997
	trace_i915_gem_object_create(obj);

3998
	return obj;
3999 4000 4001 4002 4003
}

int i915_gem_init_object(struct drm_gem_object *obj)
{
	BUG();
4004

4005 4006 4007
	return 0;
}

4008
void i915_gem_free_object(struct drm_gem_object *gem_obj)
4009
{
4010
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4011
	struct drm_device *dev = obj->base.dev;
4012
	drm_i915_private_t *dev_priv = dev->dev_private;
4013
	struct i915_vma *vma, *next;
4014

4015 4016
	trace_i915_gem_object_destroy(obj);

4017 4018 4019 4020
	if (obj->phys_obj)
		i915_gem_detach_phys_object(dev, obj);

	obj->pin_count = 0;
4021 4022 4023 4024 4025 4026 4027
	/* NB: 0 or 1 elements */
	WARN_ON(!list_empty(&obj->vma_list) &&
		!list_is_singular(&obj->vma_list));
	list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
		int ret = i915_vma_unbind(vma);
		if (WARN_ON(ret == -ERESTARTSYS)) {
			bool was_interruptible;
4028

4029 4030
			was_interruptible = dev_priv->mm.interruptible;
			dev_priv->mm.interruptible = false;
4031

4032
			WARN_ON(i915_vma_unbind(vma));
4033

4034 4035
			dev_priv->mm.interruptible = was_interruptible;
		}
4036 4037
	}

B
Ben Widawsky 已提交
4038 4039 4040 4041 4042
	/* Stolen objects don't hold a ref, but do hold pin count. Fix that up
	 * before progressing. */
	if (obj->stolen)
		i915_gem_object_unpin_pages(obj);

B
Ben Widawsky 已提交
4043 4044
	if (WARN_ON(obj->pages_pin_count))
		obj->pages_pin_count = 0;
4045
	i915_gem_object_put_pages(obj);
4046
	i915_gem_object_free_mmap_offset(obj);
4047
	i915_gem_object_release_stolen(obj);
4048

4049 4050
	BUG_ON(obj->pages);

4051 4052
	if (obj->base.import_attach)
		drm_prime_gem_destroy(&obj->base, NULL);
4053

4054 4055
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
4056

4057
	kfree(obj->bit_17);
4058
	i915_gem_object_free(obj);
4059 4060
}

B
Ben Widawsky 已提交
4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080
struct i915_vma *i915_gem_vma_create(struct drm_i915_gem_object *obj,
				     struct i915_address_space *vm)
{
	struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);

	INIT_LIST_HEAD(&vma->vma_link);
	vma->vm = vm;
	vma->obj = obj;

	return vma;
}

void i915_gem_vma_destroy(struct i915_vma *vma)
{
	WARN_ON(vma->node.allocated);
	kfree(vma);
}

4081 4082 4083 4084 4085
int
i915_gem_idle(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
4086

4087
	if (dev_priv->ums.mm_suspended) {
4088 4089
		mutex_unlock(&dev->struct_mutex);
		return 0;
4090 4091
	}

4092
	ret = i915_gpu_idle(dev);
4093 4094
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
4095
		return ret;
4096
	}
4097
	i915_gem_retire_requests(dev);
4098

4099
	/* Under UMS, be paranoid and evict. */
4100
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
C
Chris Wilson 已提交
4101
		i915_gem_evict_everything(dev);
4102

4103
	del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
4104 4105

	i915_kernel_lost_context(dev);
4106
	i915_gem_cleanup_ringbuffer(dev);
4107 4108 4109 4110

	/* Cancel the retire work handler, which should be idle now. */
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);

4111 4112 4113
	return 0;
}

B
Ben Widawsky 已提交
4114 4115 4116 4117 4118 4119
void i915_gem_l3_remap(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 misccpctl;
	int i;

4120
	if (!HAS_L3_GPU_CACHE(dev))
B
Ben Widawsky 已提交
4121 4122
		return;

4123
	if (!dev_priv->l3_parity.remap_info)
B
Ben Widawsky 已提交
4124 4125 4126 4127 4128 4129 4130 4131
		return;

	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

	for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
		u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
4132
		if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
B
Ben Widawsky 已提交
4133 4134
			DRM_DEBUG("0x%x was already programmed to %x\n",
				  GEN7_L3LOG_BASE + i, remap);
4135
		if (remap && !dev_priv->l3_parity.remap_info[i/4])
B
Ben Widawsky 已提交
4136
			DRM_DEBUG_DRIVER("Clearing remapped register\n");
4137
		I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
B
Ben Widawsky 已提交
4138 4139 4140 4141 4142 4143 4144 4145
	}

	/* Make sure all the writes land before disabling dop clock gating */
	POSTING_READ(GEN7_L3LOG_BASE);

	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
}

4146 4147 4148 4149
void i915_gem_init_swizzling(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

4150
	if (INTEL_INFO(dev)->gen < 5 ||
4151 4152 4153 4154 4155 4156
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

4157 4158 4159
	if (IS_GEN5(dev))
		return;

4160 4161
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
4162
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
4163
	else if (IS_GEN7(dev))
4164
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
4165 4166
	else
		BUG();
4167
}
D
Daniel Vetter 已提交
4168

4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184
static bool
intel_enable_blt(struct drm_device *dev)
{
	if (!HAS_BLT(dev))
		return false;

	/* The blitter was dysfunctional on early prototypes */
	if (IS_GEN6(dev) && dev->pdev->revision < 8) {
		DRM_INFO("BLT not supported on this pre-production hardware;"
			 " graphics performance will be degraded.\n");
		return false;
	}

	return true;
}

4185
static int i915_gem_init_rings(struct drm_device *dev)
4186
{
4187
	struct drm_i915_private *dev_priv = dev->dev_private;
4188
	int ret;
4189

4190
	ret = intel_init_render_ring_buffer(dev);
4191
	if (ret)
4192
		return ret;
4193 4194

	if (HAS_BSD(dev)) {
4195
		ret = intel_init_bsd_ring_buffer(dev);
4196 4197
		if (ret)
			goto cleanup_render_ring;
4198
	}
4199

4200
	if (intel_enable_blt(dev)) {
4201 4202 4203 4204 4205
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

B
Ben Widawsky 已提交
4206 4207 4208 4209 4210 4211 4212
	if (HAS_VEBOX(dev)) {
		ret = intel_init_vebox_ring_buffer(dev);
		if (ret)
			goto cleanup_blt_ring;
	}


4213
	ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4214
	if (ret)
B
Ben Widawsky 已提交
4215
		goto cleanup_vebox_ring;
4216 4217 4218

	return 0;

B
Ben Widawsky 已提交
4219 4220
cleanup_vebox_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239
cleanup_blt_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
cleanup_bsd_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
cleanup_render_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);

	return ret;
}

int
i915_gem_init_hw(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;

	if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
		return -EIO;

B
Ben Widawsky 已提交
4240
	if (dev_priv->ellc_size)
4241
		I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
4242

4243 4244 4245 4246 4247 4248
	if (HAS_PCH_NOP(dev)) {
		u32 temp = I915_READ(GEN7_MSG_CTL);
		temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
		I915_WRITE(GEN7_MSG_CTL, temp);
	}

4249 4250 4251 4252 4253
	i915_gem_l3_remap(dev);

	i915_gem_init_swizzling(dev);

	ret = i915_gem_init_rings(dev);
4254 4255 4256
	if (ret)
		return ret;

4257 4258 4259 4260 4261
	/*
	 * XXX: There was some w/a described somewhere suggesting loading
	 * contexts before PPGTT.
	 */
	i915_gem_context_init(dev);
4262 4263 4264 4265 4266 4267 4268
	if (dev_priv->mm.aliasing_ppgtt) {
		ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
		if (ret) {
			i915_gem_cleanup_aliasing_ppgtt(dev);
			DRM_INFO("PPGTT enable failed. This is not fatal, but unexpected\n");
		}
	}
D
Daniel Vetter 已提交
4269

4270
	return 0;
4271 4272
}

4273 4274 4275 4276 4277 4278
int i915_gem_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	mutex_lock(&dev->struct_mutex);
4279 4280 4281 4282 4283 4284 4285 4286

	if (IS_VALLEYVIEW(dev)) {
		/* VLVA0 (potential hack), BIOS isn't actually waking us */
		I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
		if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
			DRM_DEBUG_DRIVER("allow wake ack timed out\n");
	}

4287
	i915_gem_init_global_gtt(dev);
4288

4289 4290 4291 4292 4293 4294 4295
	ret = i915_gem_init_hw(dev);
	mutex_unlock(&dev->struct_mutex);
	if (ret) {
		i915_gem_cleanup_aliasing_ppgtt(dev);
		return ret;
	}

4296 4297 4298
	/* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->dri1.allow_batchbuffer = 1;
4299 4300 4301
	return 0;
}

4302 4303 4304 4305
void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4306
	struct intel_ring_buffer *ring;
4307
	int i;
4308

4309 4310
	for_each_ring(ring, dev_priv, i)
		intel_cleanup_ring_buffer(ring);
4311 4312
}

4313 4314 4315 4316
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
4317
	struct drm_i915_private *dev_priv = dev->dev_private;
4318
	int ret;
4319

J
Jesse Barnes 已提交
4320 4321 4322
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4323
	if (i915_reset_in_progress(&dev_priv->gpu_error)) {
4324
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
4325
		atomic_set(&dev_priv->gpu_error.reset_counter, 0);
4326 4327 4328
	}

	mutex_lock(&dev->struct_mutex);
4329
	dev_priv->ums.mm_suspended = 0;
4330

4331
	ret = i915_gem_init_hw(dev);
4332 4333
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
4334
		return ret;
4335
	}
4336

4337
	BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
4338
	mutex_unlock(&dev->struct_mutex);
4339

4340 4341 4342
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_ringbuffer;
4343

4344
	return 0;
4345 4346 4347 4348

cleanup_ringbuffer:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
4349
	dev_priv->ums.mm_suspended = 1;
4350 4351 4352
	mutex_unlock(&dev->struct_mutex);

	return ret;
4353 4354 4355 4356 4357 4358
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
4359 4360 4361
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

J
Jesse Barnes 已提交
4362 4363 4364
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4365
	drm_irq_uninstall(dev);
4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378

	mutex_lock(&dev->struct_mutex);
	ret =  i915_gem_idle(dev);

	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound ums.mm_suspended!
	 */
	if (ret != 0)
		dev_priv->ums.mm_suspended = 1;
	mutex_unlock(&dev->struct_mutex);

	return ret;
4379 4380 4381 4382 4383 4384 4385
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

4386 4387 4388
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4389
	mutex_lock(&dev->struct_mutex);
4390 4391 4392
	ret = i915_gem_idle(dev);
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
4393
	mutex_unlock(&dev->struct_mutex);
4394 4395
}

4396 4397 4398 4399 4400 4401 4402
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
}

B
Ben Widawsky 已提交
4403 4404 4405 4406 4407 4408 4409 4410 4411 4412
static void i915_init_vm(struct drm_i915_private *dev_priv,
			 struct i915_address_space *vm)
{
	vm->dev = dev_priv->dev;
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
	INIT_LIST_HEAD(&vm->global_link);
	list_add(&vm->global_link, &dev_priv->vm_list);
}

4413 4414 4415 4416
void
i915_gem_load(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4417 4418 4419 4420 4421 4422 4423
	int i;

	dev_priv->slab =
		kmem_cache_create("i915_gem_object",
				  sizeof(struct drm_i915_gem_object), 0,
				  SLAB_HWCACHE_ALIGN,
				  NULL);
4424

B
Ben Widawsky 已提交
4425 4426 4427
	INIT_LIST_HEAD(&dev_priv->vm_list);
	i915_init_vm(dev_priv, &dev_priv->gtt.base);

C
Chris Wilson 已提交
4428 4429
	INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
	INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4430
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4431 4432
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
4433
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
4434
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4435 4436
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4437
	init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
4438

4439 4440
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
4441 4442
		I915_WRITE(MI_ARB_STATE,
			   _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
4443 4444
	}

4445 4446
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

4447
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4448 4449
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4450

4451 4452 4453
	if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
		dev_priv->num_fence_regs = 32;
	else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4454 4455 4456 4457
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4458
	/* Initialize fence registers to zero */
4459 4460
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
	i915_gem_restore_fences(dev);
4461

4462
	i915_gem_detect_bit_6_swizzle(dev);
4463
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4464

4465 4466
	dev_priv->mm.interruptible = true;

4467 4468 4469
	dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
	dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.inactive_shrinker);
4470
}
4471 4472 4473 4474 4475

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
4476 4477
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
4478 4479 4480 4481 4482 4483 4484 4485
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

4486
	phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
4487 4488 4489 4490 4491
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

4492
	phys_obj->handle = drm_pci_alloc(dev, size, align);
4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
4505
	kfree(phys_obj);
4506 4507 4508
	return ret;
}

4509
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

4534
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
4535 4536 4537 4538
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
4539
				 struct drm_i915_gem_object *obj)
4540
{
A
Al Viro 已提交
4541
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4542
	char *vaddr;
4543 4544 4545
	int i;
	int page_count;

4546
	if (!obj->phys_obj)
4547
		return;
4548
	vaddr = obj->phys_obj->handle->vaddr;
4549

4550
	page_count = obj->base.size / PAGE_SIZE;
4551
	for (i = 0; i < page_count; i++) {
4552
		struct page *page = shmem_read_mapping_page(mapping, i);
4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563
		if (!IS_ERR(page)) {
			char *dst = kmap_atomic(page);
			memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
			kunmap_atomic(dst);

			drm_clflush_pages(&page, 1);

			set_page_dirty(page);
			mark_page_accessed(page);
			page_cache_release(page);
		}
4564
	}
4565
	i915_gem_chipset_flush(dev);
4566

4567 4568
	obj->phys_obj->cur_obj = NULL;
	obj->phys_obj = NULL;
4569 4570 4571 4572
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
4573
			    struct drm_i915_gem_object *obj,
4574 4575
			    int id,
			    int align)
4576
{
A
Al Viro 已提交
4577
	struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
4578 4579 4580 4581 4582 4583 4584 4585
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

4586 4587
	if (obj->phys_obj) {
		if (obj->phys_obj->id == id)
4588 4589 4590 4591 4592 4593 4594
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
4595
						obj->base.size, align);
4596
		if (ret) {
4597 4598
			DRM_ERROR("failed to init phys object %d size: %zu\n",
				  id, obj->base.size);
4599
			return ret;
4600 4601 4602 4603
		}
	}

	/* bind to the object */
4604 4605
	obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj->phys_obj->cur_obj = obj;
4606

4607
	page_count = obj->base.size / PAGE_SIZE;
4608 4609

	for (i = 0; i < page_count; i++) {
4610 4611 4612
		struct page *page;
		char *dst, *src;

4613
		page = shmem_read_mapping_page(mapping, i);
4614 4615
		if (IS_ERR(page))
			return PTR_ERR(page);
4616

4617
		src = kmap_atomic(page);
4618
		dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4619
		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
4620
		kunmap_atomic(src);
4621

4622 4623 4624
		mark_page_accessed(page);
		page_cache_release(page);
	}
4625

4626 4627 4628 4629
	return 0;
}

static int
4630 4631
i915_gem_phys_pwrite(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
4632 4633 4634
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
4635
	void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
V
Ville Syrjälä 已提交
4636
	char __user *user_data = to_user_ptr(args->data_ptr);
4637

4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
4651

4652
	i915_gem_chipset_flush(dev);
4653 4654
	return 0;
}
4655

4656
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4657
{
4658
	struct drm_i915_file_private *file_priv = file->driver_priv;
4659 4660 4661 4662 4663

	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4664
	spin_lock(&file_priv->mm.lock);
4665 4666 4667 4668 4669 4670 4671 4672 4673
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4674
	spin_unlock(&file_priv->mm.lock);
4675
}
4676

4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689
static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
{
	if (!mutex_is_locked(mutex))
		return false;

#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
	return mutex->owner == task;
#else
	/* Since UP may be pre-empted, we cannot assume that we own the lock */
	return false;
#endif
}

4690
static int
4691
i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
4692
{
4693 4694 4695 4696 4697
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
C
Chris Wilson 已提交
4698
	struct drm_i915_gem_object *obj;
4699
	int nr_to_scan = sc->nr_to_scan;
4700
	bool unlock = true;
4701 4702
	int cnt;

4703 4704 4705 4706
	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
			return 0;

4707 4708 4709
		if (dev_priv->mm.shrinker_no_lock_stealing)
			return 0;

4710 4711
		unlock = false;
	}
4712

C
Chris Wilson 已提交
4713 4714
	if (nr_to_scan) {
		nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4715 4716 4717
		if (nr_to_scan > 0)
			nr_to_scan -= __i915_gem_shrink(dev_priv, nr_to_scan,
							false);
C
Chris Wilson 已提交
4718 4719
		if (nr_to_scan > 0)
			i915_gem_shrink_all(dev_priv);
4720 4721
	}

4722
	cnt = 0;
4723
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
4724 4725
		if (obj->pages_pin_count == 0)
			cnt += obj->base.size >> PAGE_SHIFT;
4726 4727 4728 4729 4730

	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->active)
			continue;

4731
		if (obj->pin_count == 0 && obj->pages_pin_count == 0)
C
Chris Wilson 已提交
4732
			cnt += obj->base.size >> PAGE_SHIFT;
4733
	}
4734

4735 4736
	if (unlock)
		mutex_unlock(&dev->struct_mutex);
C
Chris Wilson 已提交
4737
	return cnt;
4738
}
4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810

/* All the new VM stuff */
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
				  struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

	if (vm == &dev_priv->mm.aliasing_ppgtt->base)
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));
	list_for_each_entry(vma, &o->vma_list, vma_link) {
		if (vma->vm == vm)
			return vma->node.start;

	}
	return -1;
}

bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
			struct i915_address_space *vm)
{
	struct i915_vma *vma;

	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (vma->vm == vm)
			return true;

	return false;
}

bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_address_space *vm;

	list_for_each_entry(vm, &dev_priv->vm_list, global_link)
		if (i915_gem_obj_bound(o, vm))
			return true;

	return false;
}

unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = o->base.dev->dev_private;
	struct i915_vma *vma;

	if (vm == &dev_priv->mm.aliasing_ppgtt->base)
		vm = &dev_priv->gtt.base;

	BUG_ON(list_empty(&o->vma_list));

	list_for_each_entry(vma, &o->vma_list, vma_link)
		if (vma->vm == vm)
			return vma->node.size;

	return 0;
}

struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
				     struct i915_address_space *vm)
{
	struct i915_vma *vma;
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->vm == vm)
			return vma;

	return NULL;
}