i915_gem.c 109.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

28 29
#include <drm/drmP.h>
#include <drm/i915_drm.h>
30
#include "i915_drv.h"
C
Chris Wilson 已提交
31
#include "i915_trace.h"
32
#include "intel_drv.h"
33
#include <linux/shmem_fs.h>
34
#include <linux/slab.h>
35
#include <linux/swap.h>
J
Jesse Barnes 已提交
36
#include <linux/pci.h>
37
#include <linux/dma-buf.h>
38

39 40
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
41 42
static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
						    unsigned alignment,
43 44
						    bool map_and_fenceable,
						    bool nonblocking);
45 46
static int i915_gem_phys_pwrite(struct drm_device *dev,
				struct drm_i915_gem_object *obj,
47
				struct drm_i915_gem_pwrite *args,
48
				struct drm_file *file);
49

50 51 52 53 54 55
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj);
static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable);

56
static int i915_gem_inactive_shrink(struct shrinker *shrinker,
57
				    struct shrink_control *sc);
C
Chris Wilson 已提交
58 59
static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
60
static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
61

62 63 64 65 66 67 68 69
static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
{
	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

	/* As we do not have an associated fence register, we will force
	 * a tiling change if we ever need to acquire one.
	 */
70
	obj->fence_dirty = false;
71 72 73
	obj->fence_reg = I915_FENCE_REG_NONE;
}

74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
}

89
static int
90
i915_gem_wait_for_error(struct i915_gpu_error *error)
91 92 93
{
	int ret;

94 95
#define EXIT_COND (!i915_reset_in_progress(error))
	if (EXIT_COND)
96 97
		return 0;

98 99 100 101
	/* GPU is already declared terminally dead, give up. */
	if (i915_terminally_wedged(error))
		return -EIO;

102 103 104 105 106
	/*
	 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
	 * userspace. If it takes that long something really bad is going on and
	 * we should simply try to bail out and fail as gracefully as possible.
	 */
107 108 109
	ret = wait_event_interruptible_timeout(error->reset_queue,
					       EXIT_COND,
					       10*HZ);
110 111 112 113
	if (ret == 0) {
		DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
		return -EIO;
	} else if (ret < 0) {
114
		return ret;
115
	}
116
#undef EXIT_COND
117

118
	return 0;
119 120
}

121
int i915_mutex_lock_interruptible(struct drm_device *dev)
122
{
123
	struct drm_i915_private *dev_priv = dev->dev_private;
124 125
	int ret;

126
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
127 128 129 130 131 132 133
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

134
	WARN_ON(i915_verify_lists(dev));
135 136
	return 0;
}
137

138
static inline bool
139
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
140
{
C
Chris Wilson 已提交
141
	return obj->gtt_space && !obj->active;
142 143
}

J
Jesse Barnes 已提交
144 145
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
146
		    struct drm_file *file)
J
Jesse Barnes 已提交
147
{
148
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
149
	struct drm_i915_gem_init *args = data;
150

151 152 153
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;

154 155 156
	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
157

158 159 160 161
	/* GEM with user mode setting was never supported on ilk and later. */
	if (INTEL_INFO(dev)->gen >= 5)
		return -ENODEV;

J
Jesse Barnes 已提交
162
	mutex_lock(&dev->struct_mutex);
163 164
	i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
				  args->gtt_end);
165
	dev_priv->gtt.mappable_end = args->gtt_end;
166 167
	mutex_unlock(&dev->struct_mutex);

168
	return 0;
169 170
}

171 172
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
173
			    struct drm_file *file)
174
{
175
	struct drm_i915_private *dev_priv = dev->dev_private;
176
	struct drm_i915_gem_get_aperture *args = data;
177 178
	struct drm_i915_gem_object *obj;
	size_t pinned;
179

180
	pinned = 0;
181
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
182
	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
183 184
		if (obj->pin_count)
			pinned += obj->gtt_space->size;
185
	mutex_unlock(&dev->struct_mutex);
186

B
Ben Widawsky 已提交
187
	args->aper_size = dev_priv->gtt.total;
188
	args->aper_available_size = args->aper_size - pinned;
189

190 191 192
	return 0;
}

193 194 195 196 197 198 199 200 201 202 203 204
void *i915_gem_object_alloc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
}

void i915_gem_object_free(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	kmem_cache_free(dev_priv->slab, obj);
}

205 206 207 208 209
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
210
{
211
	struct drm_i915_gem_object *obj;
212 213
	int ret;
	u32 handle;
214

215
	size = roundup(size, PAGE_SIZE);
216 217
	if (size == 0)
		return -EINVAL;
218 219

	/* Allocate the new object */
220
	obj = i915_gem_alloc_object(dev, size);
221 222 223
	if (obj == NULL)
		return -ENOMEM;

224
	ret = drm_gem_handle_create(file, &obj->base, &handle);
225
	if (ret) {
226 227
		drm_gem_object_release(&obj->base);
		i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
228
		i915_gem_object_free(obj);
229
		return ret;
230
	}
231

232
	/* drop reference from allocate - handle holds it now */
233
	drm_gem_object_unreference(&obj->base);
234 235
	trace_i915_gem_object_create(obj);

236
	*handle_p = handle;
237 238 239
	return 0;
}

240 241 242 243 244 245
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
246
	args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

int i915_gem_dumb_destroy(struct drm_file *file,
			  struct drm_device *dev,
			  uint32_t handle)
{
	return drm_gem_handle_delete(file, handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
267

268 269 270 271
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

298
static inline int
299 300
__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
			  const char __user *cpu_vaddr,
301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

324 325 326
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
327
static int
328 329 330 331 332 333 334
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

335
	if (unlikely(page_do_bit17_swizzling))
336 337 338 339 340 341 342 343 344 345 346
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

347
	return ret ? -EFAULT : 0;
348 349
}

350 351 352 353
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
354
	if (unlikely(swizzled)) {
355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

372 373 374 375 376 377 378 379 380 381 382 383
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
384 385 386
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
387 388 389 390 391 392 393 394 395 396 397

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

398
	return ret ? - EFAULT : 0;
399 400
}

401
static int
402 403 404 405
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
406
{
407
	char __user *user_data;
408
	ssize_t remain;
409
	loff_t offset;
410
	int shmem_page_offset, page_length, ret = 0;
411
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
412
	int prefaulted = 0;
413
	int needs_clflush = 0;
414 415
	struct scatterlist *sg;
	int i;
416

417
	user_data = (char __user *) (uintptr_t) args->data_ptr;
418 419
	remain = args->size;

420
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
421

422 423 424 425 426 427 428
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
		if (obj->cache_level == I915_CACHE_NONE)
			needs_clflush = 1;
C
Chris Wilson 已提交
429 430 431 432 433
		if (obj->gtt_space) {
			ret = i915_gem_object_set_to_gtt_domain(obj, false);
			if (ret)
				return ret;
		}
434
	}
435

436 437 438 439 440 441
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

442
	offset = args->offset;
443

444
	for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
445 446
		struct page *page;

447 448 449 450 451 452
		if (i < offset >> PAGE_SHIFT)
			continue;

		if (remain <= 0)
			break;

453 454 455 456 457
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
458
		shmem_page_offset = offset_in_page(offset);
459 460 461 462
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

463
		page = sg_page(sg);
464 465 466
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

467 468 469 470 471
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
472 473 474

		mutex_unlock(&dev->struct_mutex);

475
		if (!prefaulted) {
476
			ret = fault_in_multipages_writeable(user_data, remain);
477 478 479 480 481 482 483
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
484

485 486 487
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
488

489
		mutex_lock(&dev->struct_mutex);
490

491
next_page:
492 493
		mark_page_accessed(page);

494
		if (ret)
495 496
			goto out;

497
		remain -= page_length;
498
		user_data += page_length;
499 500 501
		offset += page_length;
	}

502
out:
503 504
	i915_gem_object_unpin_pages(obj);

505 506 507
	return ret;
}

508 509 510 511 512 513 514
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
515
		     struct drm_file *file)
516 517
{
	struct drm_i915_gem_pread *args = data;
518
	struct drm_i915_gem_object *obj;
519
	int ret = 0;
520

521 522 523 524 525 526 527 528
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size))
		return -EFAULT;

529
	ret = i915_mutex_lock_interruptible(dev);
530
	if (ret)
531
		return ret;
532

533
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
534
	if (&obj->base == NULL) {
535 536
		ret = -ENOENT;
		goto unlock;
537
	}
538

539
	/* Bounds check source.  */
540 541
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
542
		ret = -EINVAL;
543
		goto out;
C
Chris Wilson 已提交
544 545
	}

546 547 548 549 550 551 552 553
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
554 555
	trace_i915_gem_object_pread(obj, args->offset, args->size);

556
	ret = i915_gem_shmem_pread(dev, obj, args, file);
557

558
out:
559
	drm_gem_object_unreference(&obj->base);
560
unlock:
561
	mutex_unlock(&dev->struct_mutex);
562
	return ret;
563 564
}

565 566
/* This is the fast write path which cannot handle
 * page faults in the source data
567
 */
568 569 570 571 572 573

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
574
{
575 576
	void __iomem *vaddr_atomic;
	void *vaddr;
577
	unsigned long unwritten;
578

P
Peter Zijlstra 已提交
579
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
580 581 582
	/* We can use the cpu mem copy function because this is X86. */
	vaddr = (void __force*)vaddr_atomic + page_offset;
	unwritten = __copy_from_user_inatomic_nocache(vaddr,
583
						      user_data, length);
P
Peter Zijlstra 已提交
584
	io_mapping_unmap_atomic(vaddr_atomic);
585
	return unwritten;
586 587
}

588 589 590 591
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
592
static int
593 594
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
595
			 struct drm_i915_gem_pwrite *args,
596
			 struct drm_file *file)
597
{
598
	drm_i915_private_t *dev_priv = dev->dev_private;
599
	ssize_t remain;
600
	loff_t offset, page_base;
601
	char __user *user_data;
D
Daniel Vetter 已提交
602 603
	int page_offset, page_length, ret;

604
	ret = i915_gem_object_pin(obj, 0, true, true);
D
Daniel Vetter 已提交
605 606 607 608 609 610 611 612 613 614
	if (ret)
		goto out;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		goto out_unpin;
615 616 617 618

	user_data = (char __user *) (uintptr_t) args->data_ptr;
	remain = args->size;

619
	offset = obj->gtt_offset + args->offset;
620 621 622 623

	while (remain > 0) {
		/* Operation in this page
		 *
624 625 626
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
627
		 */
628 629
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
630 631 632 633 634
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
635 636
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
637
		 */
B
Ben Widawsky 已提交
638
		if (fast_user_write(dev_priv->gtt.mappable, page_base,
D
Daniel Vetter 已提交
639 640 641 642
				    page_offset, user_data, page_length)) {
			ret = -EFAULT;
			goto out_unpin;
		}
643

644 645 646
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
647 648
	}

D
Daniel Vetter 已提交
649 650 651
out_unpin:
	i915_gem_object_unpin(obj);
out:
652
	return ret;
653 654
}

655 656 657 658
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
659
static int
660 661 662 663 664
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
665
{
666
	char *vaddr;
667
	int ret;
668

669
	if (unlikely(page_do_bit17_swizzling))
670
		return -EINVAL;
671

672 673 674 675 676 677 678 679 680 681 682
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
						user_data,
						page_length);
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
683

684
	return ret ? -EFAULT : 0;
685 686
}

687 688
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
689
static int
690 691 692 693 694
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
695
{
696 697
	char *vaddr;
	int ret;
698

699
	vaddr = kmap(page);
700
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
701 702 703
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
704 705
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
706 707
						user_data,
						page_length);
708 709 710 711 712
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
713 714 715
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
716
	kunmap(page);
717

718
	return ret ? -EFAULT : 0;
719 720 721
}

static int
722 723 724 725
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
726 727
{
	ssize_t remain;
728 729
	loff_t offset;
	char __user *user_data;
730
	int shmem_page_offset, page_length, ret = 0;
731
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
732
	int hit_slowpath = 0;
733 734
	int needs_clflush_after = 0;
	int needs_clflush_before = 0;
735 736
	int i;
	struct scatterlist *sg;
737

738
	user_data = (char __user *) (uintptr_t) args->data_ptr;
739 740
	remain = args->size;

741
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
742

743 744 745 746 747 748 749
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
		/* If we're not in the cpu write domain, set ourself into the gtt
		 * write domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will use the data
		 * right away and we therefore have to clflush anyway. */
		if (obj->cache_level == I915_CACHE_NONE)
			needs_clflush_after = 1;
C
Chris Wilson 已提交
750 751 752 753 754
		if (obj->gtt_space) {
			ret = i915_gem_object_set_to_gtt_domain(obj, true);
			if (ret)
				return ret;
		}
755 756 757 758 759 760 761
	}
	/* Same trick applies for invalidate partially written cachelines before
	 * writing.  */
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
	    && obj->cache_level == I915_CACHE_NONE)
		needs_clflush_before = 1;

762 763 764 765 766 767
	ret = i915_gem_object_get_pages(obj);
	if (ret)
		return ret;

	i915_gem_object_pin_pages(obj);

768
	offset = args->offset;
769
	obj->dirty = 1;
770

771
	for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
772
		struct page *page;
773
		int partial_cacheline_write;
774

775 776 777 778 779 780
		if (i < offset >> PAGE_SHIFT)
			continue;

		if (remain <= 0)
			break;

781 782 783 784 785
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
786
		shmem_page_offset = offset_in_page(offset);
787 788 789 790 791

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

792 793 794 795 796 797 798
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
		partial_cacheline_write = needs_clflush_before &&
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

799
		page = sg_page(sg);
800 801 802
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

803 804 805 806 807 808
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
		if (ret == 0)
			goto next_page;
809 810 811

		hit_slowpath = 1;
		mutex_unlock(&dev->struct_mutex);
812 813 814 815
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
816

817
		mutex_lock(&dev->struct_mutex);
818

819
next_page:
820 821 822
		set_page_dirty(page);
		mark_page_accessed(page);

823
		if (ret)
824 825
			goto out;

826
		remain -= page_length;
827
		user_data += page_length;
828
		offset += page_length;
829 830
	}

831
out:
832 833
	i915_gem_object_unpin_pages(obj);

834
	if (hit_slowpath) {
835 836 837 838 839 840 841
		/*
		 * Fixup: Flush cpu caches in case we didn't flush the dirty
		 * cachelines in-line while writing and the object moved
		 * out of the cpu write domain while we've dropped the lock.
		 */
		if (!needs_clflush_after &&
		    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
842
			i915_gem_clflush_object(obj);
843
			i915_gem_chipset_flush(dev);
844
		}
845
	}
846

847
	if (needs_clflush_after)
848
		i915_gem_chipset_flush(dev);
849

850
	return ret;
851 852 853 854 855 856 857 858 859
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
860
		      struct drm_file *file)
861 862
{
	struct drm_i915_gem_pwrite *args = data;
863
	struct drm_i915_gem_object *obj;
864 865 866 867 868 869 870 871 872 873
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size))
		return -EFAULT;

874 875
	ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
					   args->size);
876 877
	if (ret)
		return -EFAULT;
878

879
	ret = i915_mutex_lock_interruptible(dev);
880
	if (ret)
881
		return ret;
882

883
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
884
	if (&obj->base == NULL) {
885 886
		ret = -ENOENT;
		goto unlock;
887
	}
888

889
	/* Bounds check destination. */
890 891
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
892
		ret = -EINVAL;
893
		goto out;
C
Chris Wilson 已提交
894 895
	}

896 897 898 899 900 901 902 903
	/* prime objects have no backing filp to GEM pread/pwrite
	 * pages from.
	 */
	if (!obj->base.filp) {
		ret = -EINVAL;
		goto out;
	}

C
Chris Wilson 已提交
904 905
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

D
Daniel Vetter 已提交
906
	ret = -EFAULT;
907 908 909 910 911 912
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
913
	if (obj->phys_obj) {
914
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
915 916 917
		goto out;
	}

918
	if (obj->cache_level == I915_CACHE_NONE &&
919
	    obj->tiling_mode == I915_TILING_NONE &&
920
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
921
		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
D
Daniel Vetter 已提交
922 923 924
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
925
	}
926

927
	if (ret == -EFAULT || ret == -ENOSPC)
D
Daniel Vetter 已提交
928
		ret = i915_gem_shmem_pwrite(dev, obj, args, file);
929

930
out:
931
	drm_gem_object_unreference(&obj->base);
932
unlock:
933
	mutex_unlock(&dev->struct_mutex);
934 935 936
	return ret;
}

937
int
938
i915_gem_check_wedge(struct i915_gpu_error *error,
939 940
		     bool interruptible)
{
941
	if (i915_reset_in_progress(error)) {
942 943 944 945 946
		/* Non-interruptible callers can't handle -EAGAIN, hence return
		 * -EIO unconditionally for these. */
		if (!interruptible)
			return -EIO;

947 948
		/* Recovery complete, but the reset failed ... */
		if (i915_terminally_wedged(error))
949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978
			return -EIO;

		return -EAGAIN;
	}

	return 0;
}

/*
 * Compare seqno against outstanding lazy request. Emit a request if they are
 * equal.
 */
static int
i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

	BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));

	ret = 0;
	if (seqno == ring->outstanding_lazy_request)
		ret = i915_add_request(ring, NULL, NULL);

	return ret;
}

/**
 * __wait_seqno - wait until execution of seqno has finished
 * @ring: the ring expected to report seqno
 * @seqno: duh!
979
 * @reset_counter: reset sequence associated with the given seqno
980 981 982
 * @interruptible: do an interruptible wait (normally yes)
 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
 *
983 984 985 986 987 988 989
 * Note: It is of utmost importance that the passed in seqno and reset_counter
 * values have been read by the caller in an smp safe manner. Where read-side
 * locks are involved, it is sufficient to read the reset_counter before
 * unlocking the lock that protects the seqno. For lockless tricks, the
 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
 * inserted.
 *
990 991 992 993
 * Returns 0 if the seqno was found within the alloted time. Else returns the
 * errno with remaining time filled in timeout argument.
 */
static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
994
			unsigned reset_counter,
995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
			bool interruptible, struct timespec *timeout)
{
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	struct timespec before, now, wait_time={1,0};
	unsigned long timeout_jiffies;
	long end;
	bool wait_forever = true;
	int ret;

	if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
		return 0;

	trace_i915_gem_request_wait_begin(ring, seqno);

	if (timeout != NULL) {
		wait_time = *timeout;
		wait_forever = false;
	}

	timeout_jiffies = timespec_to_jiffies(&wait_time);

	if (WARN_ON(!ring->irq_get(ring)))
		return -ENODEV;

	/* Record current time in case interrupted by signal, or wedged * */
	getrawmonotonic(&before);

#define EXIT_COND \
	(i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
1024 1025
	 i915_reset_in_progress(&dev_priv->gpu_error) || \
	 reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
1026 1027 1028 1029 1030 1031 1032 1033 1034
	do {
		if (interruptible)
			end = wait_event_interruptible_timeout(ring->irq_queue,
							       EXIT_COND,
							       timeout_jiffies);
		else
			end = wait_event_timeout(ring->irq_queue, EXIT_COND,
						 timeout_jiffies);

1035 1036 1037 1038 1039 1040 1041
		/* We need to check whether any gpu reset happened in between
		 * the caller grabbing the seqno and now ... */
		if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
			end = -EAGAIN;

		/* ... but upgrade the -EGAIN to an -EIO if the gpu is truely
		 * gone. */
1042
		ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
		if (ret)
			end = ret;
	} while (end == 0 && wait_forever);

	getrawmonotonic(&now);

	ring->irq_put(ring);
	trace_i915_gem_request_wait_end(ring, seqno);
#undef EXIT_COND

	if (timeout) {
		struct timespec sleep_time = timespec_sub(now, before);
		*timeout = timespec_sub(*timeout, sleep_time);
	}

	switch (end) {
	case -EIO:
	case -EAGAIN: /* Wedged */
	case -ERESTARTSYS: /* Signal */
		return (int)end;
	case 0: /* Timeout */
		if (timeout)
			set_normalized_timespec(timeout, 0, 0);
		return -ETIME;
	default: /* Completed */
		WARN_ON(end < 0); /* We're not aware of other errors */
		return 0;
	}
}

/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
int
i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible = dev_priv->mm.interruptible;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(seqno == 0);

1088
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1089 1090 1091 1092 1093 1094 1095
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1096 1097 1098
	return __wait_seqno(ring, seqno,
			    atomic_read(&dev_priv->gpu_error.reset_counter),
			    interruptible, NULL);
1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
}

/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
static __must_check int
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly)
{
	struct intel_ring_buffer *ring = obj->ring;
	u32 seqno;
	int ret;

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

	ret = i915_wait_seqno(ring, seqno);
	if (ret)
		return ret;

	i915_gem_retire_requests_ring(ring);

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 */
	if (obj->last_write_seqno &&
	    i915_seqno_passed(seqno, obj->last_write_seqno)) {
		obj->last_write_seqno = 0;
		obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
	}

	return 0;
}

1135 1136 1137 1138 1139 1140 1141 1142 1143 1144
/* A nonblocking variant of the above wait. This is a highly dangerous routine
 * as the object state may change during this call.
 */
static __must_check int
i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
					    bool readonly)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = obj->ring;
1145
	unsigned reset_counter;
1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
	u32 seqno;
	int ret;

	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
	BUG_ON(!dev_priv->mm.interruptible);

	seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
	if (seqno == 0)
		return 0;

1156
	ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
1157 1158 1159 1160 1161 1162 1163
	if (ret)
		return ret;

	ret = i915_gem_check_olr(ring, seqno);
	if (ret)
		return ret;

1164
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
1165
	mutex_unlock(&dev->struct_mutex);
1166
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
	mutex_lock(&dev->struct_mutex);

	i915_gem_retire_requests_ring(ring);

	/* Manually manage the write flush as we may have not yet
	 * retired the buffer.
	 */
	if (obj->last_write_seqno &&
	    i915_seqno_passed(seqno, obj->last_write_seqno)) {
		obj->last_write_seqno = 0;
		obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
	}

	return ret;
}

1183
/**
1184 1185
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
1186 1187 1188
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1189
			  struct drm_file *file)
1190 1191
{
	struct drm_i915_gem_set_domain *args = data;
1192
	struct drm_i915_gem_object *obj;
1193 1194
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
1195 1196
	int ret;

1197
	/* Only handle setting domains to types used by the CPU. */
1198
	if (write_domain & I915_GEM_GPU_DOMAINS)
1199 1200
		return -EINVAL;

1201
	if (read_domains & I915_GEM_GPU_DOMAINS)
1202 1203 1204 1205 1206 1207 1208 1209
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

1210
	ret = i915_mutex_lock_interruptible(dev);
1211
	if (ret)
1212
		return ret;
1213

1214
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1215
	if (&obj->base == NULL) {
1216 1217
		ret = -ENOENT;
		goto unlock;
1218
	}
1219

1220 1221 1222 1223 1224 1225 1226 1227
	/* Try to flush the object off the GPU without holding the lock.
	 * We will repeat the flush holding the lock in the normal manner
	 * to catch cases where we are gazumped.
	 */
	ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
	if (ret)
		goto unref;

1228 1229
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1230 1231 1232 1233 1234 1235 1236

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
1237
	} else {
1238
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1239 1240
	}

1241
unref:
1242
	drm_gem_object_unreference(&obj->base);
1243
unlock:
1244 1245 1246 1247 1248 1249 1250 1251 1252
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1253
			 struct drm_file *file)
1254 1255
{
	struct drm_i915_gem_sw_finish *args = data;
1256
	struct drm_i915_gem_object *obj;
1257 1258
	int ret = 0;

1259
	ret = i915_mutex_lock_interruptible(dev);
1260
	if (ret)
1261
		return ret;
1262

1263
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
1264
	if (&obj->base == NULL) {
1265 1266
		ret = -ENOENT;
		goto unlock;
1267 1268 1269
	}

	/* Pinned buffers may be scanout, so flush the cache */
1270
	if (obj->pin_count)
1271 1272
		i915_gem_object_flush_cpu_write_domain(obj);

1273
	drm_gem_object_unreference(&obj->base);
1274
unlock:
1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1288
		    struct drm_file *file)
1289 1290 1291 1292 1293
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

1294
	obj = drm_gem_object_lookup(dev, file, args->handle);
1295
	if (obj == NULL)
1296
		return -ENOENT;
1297

1298 1299 1300 1301 1302 1303 1304 1305
	/* prime objects have no backing filp to GEM mmap
	 * pages from.
	 */
	if (!obj->filp) {
		drm_gem_object_unreference_unlocked(obj);
		return -EINVAL;
	}

1306
	addr = vm_mmap(obj->filp, 0, args->size,
1307 1308
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
1309
	drm_gem_object_unreference_unlocked(obj);
1310 1311 1312 1313 1314 1315 1316 1317
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1336 1337
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1338
	drm_i915_private_t *dev_priv = dev->dev_private;
1339 1340 1341
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1342
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1343 1344 1345 1346 1347

	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1348 1349 1350
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1351

C
Chris Wilson 已提交
1352 1353
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1354 1355 1356 1357 1358 1359
	/* Access to snoopable pages through the GTT is incoherent. */
	if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
		ret = -EINVAL;
		goto unlock;
	}

1360
	/* Now bind it into the GTT if needed */
1361 1362 1363
	ret = i915_gem_object_pin(obj, 0, true, false);
	if (ret)
		goto unlock;
1364

1365 1366 1367
	ret = i915_gem_object_set_to_gtt_domain(obj, write);
	if (ret)
		goto unpin;
1368

1369
	ret = i915_gem_object_get_fence(obj);
1370
	if (ret)
1371
		goto unpin;
1372

1373 1374
	obj->fault_mappable = true;

B
Ben Widawsky 已提交
1375
	pfn = ((dev_priv->gtt.mappable_base + obj->gtt_offset) >> PAGE_SHIFT) +
1376 1377 1378 1379
		page_offset;

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1380 1381
unpin:
	i915_gem_object_unpin(obj);
1382
unlock:
1383
	mutex_unlock(&dev->struct_mutex);
1384
out:
1385
	switch (ret) {
1386
	case -EIO:
1387 1388 1389
		/* If this -EIO is due to a gpu hang, give the reset code a
		 * chance to clean up the mess. Otherwise return the proper
		 * SIGBUS. */
1390
		if (i915_terminally_wedged(&dev_priv->gpu_error))
1391
			return VM_FAULT_SIGBUS;
1392
	case -EAGAIN:
1393 1394 1395 1396 1397 1398 1399
		/* Give the error handler a chance to run and move the
		 * objects off the GPU active list. Next time we service the
		 * fault, we should be able to transition the page into the
		 * GTT without touching the GPU (and so avoid further
		 * EIO/EGAIN). If the GPU is wedged, then there is no issue
		 * with coherency, just lost writes.
		 */
1400
		set_need_resched();
1401 1402
	case 0:
	case -ERESTARTSYS:
1403
	case -EINTR:
1404 1405 1406 1407 1408
	case -EBUSY:
		/*
		 * EBUSY is ok: this just means that another thread
		 * already did the job.
		 */
1409
		return VM_FAULT_NOPAGE;
1410 1411
	case -ENOMEM:
		return VM_FAULT_OOM;
1412 1413
	case -ENOSPC:
		return VM_FAULT_SIGBUS;
1414
	default:
1415
		WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
1416
		return VM_FAULT_SIGBUS;
1417 1418 1419
	}
}

1420 1421 1422 1423
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1424
 * Preserve the reservation of the mmapping with the DRM core code, but
1425 1426 1427 1428 1429 1430 1431 1432 1433
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1434
void
1435
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1436
{
1437 1438
	if (!obj->fault_mappable)
		return;
1439

1440 1441 1442 1443
	if (obj->base.dev->dev_mapping)
		unmap_mapping_range(obj->base.dev->dev_mapping,
				    (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
				    obj->base.size, 1);
1444

1445
	obj->fault_mappable = false;
1446 1447
}

1448
uint32_t
1449
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1450
{
1451
	uint32_t gtt_size;
1452 1453

	if (INTEL_INFO(dev)->gen >= 4 ||
1454 1455
	    tiling_mode == I915_TILING_NONE)
		return size;
1456 1457 1458

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1459
		gtt_size = 1024*1024;
1460
	else
1461
		gtt_size = 512*1024;
1462

1463 1464
	while (gtt_size < size)
		gtt_size <<= 1;
1465

1466
	return gtt_size;
1467 1468
}

1469 1470 1471 1472 1473
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1474
 * potential fence register mapping.
1475
 */
1476 1477 1478
uint32_t
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			   int tiling_mode, bool fenced)
1479 1480 1481 1482 1483
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1484
	if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
1485
	    tiling_mode == I915_TILING_NONE)
1486 1487
		return 4096;

1488 1489 1490 1491
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1492
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1493 1494
}

1495 1496 1497 1498 1499 1500 1501 1502
static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int ret;

	if (obj->base.map_list.map)
		return 0;

1503 1504
	dev_priv->mm.shrinker_no_lock_stealing = true;

1505 1506
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1507
		goto out;
1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518

	/* Badly fragmented mmap space? The only way we can recover
	 * space is by destroying unwanted objects. We can't randomly release
	 * mmap_offsets as userspace expects them to be persistent for the
	 * lifetime of the objects. The closest we can is to release the
	 * offsets on purgeable objects by truncating it and marking it purged,
	 * which prevents userspace from ever using that object again.
	 */
	i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
	ret = drm_gem_create_mmap_offset(&obj->base);
	if (ret != -ENOSPC)
1519
		goto out;
1520 1521

	i915_gem_shrink_all(dev_priv);
1522 1523 1524 1525 1526
	ret = drm_gem_create_mmap_offset(&obj->base);
out:
	dev_priv->mm.shrinker_no_lock_stealing = false;

	return ret;
1527 1528 1529 1530 1531 1532 1533 1534 1535 1536
}

static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
{
	if (!obj->base.map_list.map)
		return;

	drm_gem_free_mmap_offset(&obj->base);
}

1537
int
1538 1539 1540 1541
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1542
{
1543
	struct drm_i915_private *dev_priv = dev->dev_private;
1544
	struct drm_i915_gem_object *obj;
1545 1546
	int ret;

1547
	ret = i915_mutex_lock_interruptible(dev);
1548
	if (ret)
1549
		return ret;
1550

1551
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1552
	if (&obj->base == NULL) {
1553 1554 1555
		ret = -ENOENT;
		goto unlock;
	}
1556

B
Ben Widawsky 已提交
1557
	if (obj->base.size > dev_priv->gtt.mappable_end) {
1558
		ret = -E2BIG;
1559
		goto out;
1560 1561
	}

1562
	if (obj->madv != I915_MADV_WILLNEED) {
1563
		DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1564 1565
		ret = -EINVAL;
		goto out;
1566 1567
	}

1568 1569 1570
	ret = i915_gem_object_create_mmap_offset(obj);
	if (ret)
		goto out;
1571

1572
	*offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
1573

1574
out:
1575
	drm_gem_object_unreference(&obj->base);
1576
unlock:
1577
	mutex_unlock(&dev->struct_mutex);
1578
	return ret;
1579 1580
}

1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}

D
Daniel Vetter 已提交
1605 1606 1607
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1608 1609 1610
{
	struct inode *inode;

1611
	i915_gem_object_free_mmap_offset(obj);
1612

1613 1614
	if (obj->base.filp == NULL)
		return;
1615

D
Daniel Vetter 已提交
1616 1617 1618 1619 1620
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*.
	 */
1621
	inode = obj->base.filp->f_path.dentry->d_inode;
D
Daniel Vetter 已提交
1622
	shmem_truncate_range(inode, 0, (loff_t)-1);
1623

D
Daniel Vetter 已提交
1624 1625
	obj->madv = __I915_MADV_PURGED;
}
1626

D
Daniel Vetter 已提交
1627 1628 1629 1630
static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
{
	return obj->madv == I915_MADV_DONTNEED;
1631 1632
}

1633
static void
1634
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1635
{
1636
	int page_count = obj->base.size / PAGE_SIZE;
1637
	struct scatterlist *sg;
C
Chris Wilson 已提交
1638
	int ret, i;
1639

1640
	BUG_ON(obj->madv == __I915_MADV_PURGED);
1641

C
Chris Wilson 已提交
1642 1643 1644 1645 1646 1647 1648 1649 1650 1651
	ret = i915_gem_object_set_to_cpu_domain(obj, true);
	if (ret) {
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
		WARN_ON(ret != -EIO);
		i915_gem_clflush_object(obj);
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	}

1652
	if (i915_gem_object_needs_bit17_swizzle(obj))
1653 1654
		i915_gem_object_save_bit_17_swizzle(obj);

1655 1656
	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;
1657

1658 1659 1660
	for_each_sg(obj->pages->sgl, sg, page_count, i) {
		struct page *page = sg_page(sg);

1661
		if (obj->dirty)
1662
			set_page_dirty(page);
1663

1664
		if (obj->madv == I915_MADV_WILLNEED)
1665
			mark_page_accessed(page);
1666

1667
		page_cache_release(page);
1668
	}
1669
	obj->dirty = 0;
1670

1671 1672
	sg_free_table(obj->pages);
	kfree(obj->pages);
1673
}
C
Chris Wilson 已提交
1674

1675
int
1676 1677 1678 1679
i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
{
	const struct drm_i915_gem_object_ops *ops = obj->ops;

1680
	if (obj->pages == NULL)
1681 1682 1683
		return 0;

	BUG_ON(obj->gtt_space);
C
Chris Wilson 已提交
1684

1685 1686 1687
	if (obj->pages_pin_count)
		return -EBUSY;

1688 1689 1690 1691 1692
	/* ->put_pages might need to allocate memory for the bit17 swizzle
	 * array, hence protect them from being reaped by removing them from gtt
	 * lists early. */
	list_del(&obj->gtt_list);

1693
	ops->put_pages(obj);
1694
	obj->pages = NULL;
1695

C
Chris Wilson 已提交
1696 1697 1698 1699 1700 1701 1702
	if (i915_gem_object_is_purgeable(obj))
		i915_gem_object_truncate(obj);

	return 0;
}

static long
1703 1704
__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
		  bool purgeable_only)
C
Chris Wilson 已提交
1705 1706 1707 1708 1709 1710 1711
{
	struct drm_i915_gem_object *obj, *next;
	long count = 0;

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.unbound_list,
				 gtt_list) {
1712
		if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
1713
		    i915_gem_object_put_pages(obj) == 0) {
C
Chris Wilson 已提交
1714 1715 1716 1717 1718 1719 1720 1721 1722
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.inactive_list,
				 mm_list) {
1723
		if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
C
Chris Wilson 已提交
1724
		    i915_gem_object_unbind(obj) == 0 &&
1725
		    i915_gem_object_put_pages(obj) == 0) {
C
Chris Wilson 已提交
1726 1727 1728 1729 1730 1731 1732 1733 1734
			count += obj->base.size >> PAGE_SHIFT;
			if (count >= target)
				return count;
		}
	}

	return count;
}

1735 1736 1737 1738 1739 1740
static long
i915_gem_purge(struct drm_i915_private *dev_priv, long target)
{
	return __i915_gem_shrink(dev_priv, target, true);
}

C
Chris Wilson 已提交
1741 1742 1743 1744 1745 1746 1747 1748
static void
i915_gem_shrink_all(struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj, *next;

	i915_gem_evict_everything(dev_priv->dev);

	list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
1749
		i915_gem_object_put_pages(obj);
D
Daniel Vetter 已提交
1750 1751
}

1752
static int
C
Chris Wilson 已提交
1753
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
1754
{
C
Chris Wilson 已提交
1755
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1756 1757
	int page_count, i;
	struct address_space *mapping;
1758 1759
	struct sg_table *st;
	struct scatterlist *sg;
1760
	struct page *page;
C
Chris Wilson 已提交
1761
	gfp_t gfp;
1762

C
Chris Wilson 已提交
1763 1764 1765 1766 1767 1768 1769
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);

1770 1771 1772 1773
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (st == NULL)
		return -ENOMEM;

1774
	page_count = obj->base.size / PAGE_SIZE;
1775 1776 1777
	if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
		sg_free_table(st);
		kfree(st);
1778
		return -ENOMEM;
1779
	}
1780

1781 1782 1783 1784 1785
	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 *
	 * Fail silently without starting the shrinker
	 */
C
Chris Wilson 已提交
1786 1787
	mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
	gfp = mapping_gfp_mask(mapping);
1788
	gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1789
	gfp &= ~(__GFP_IO | __GFP_WAIT);
1790
	for_each_sg(st->sgl, sg, page_count, i) {
C
Chris Wilson 已提交
1791 1792 1793 1794 1795 1796 1797 1798 1799 1800
		page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		if (IS_ERR(page)) {
			i915_gem_purge(dev_priv, page_count);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
		}
		if (IS_ERR(page)) {
			/* We've tried hard to allocate the memory by reaping
			 * our own buffer, now let the real VM do its job and
			 * go down in flames if truly OOM.
			 */
1801
			gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
C
Chris Wilson 已提交
1802 1803 1804 1805 1806 1807 1808
			gfp |= __GFP_IO | __GFP_WAIT;

			i915_gem_shrink_all(dev_priv);
			page = shmem_read_mapping_page_gfp(mapping, i, gfp);
			if (IS_ERR(page))
				goto err_pages;

1809
			gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
C
Chris Wilson 已提交
1810 1811
			gfp &= ~(__GFP_IO | __GFP_WAIT);
		}
1812

1813
		sg_set_page(sg, page, PAGE_SIZE, 0);
1814 1815
	}

1816 1817
	obj->pages = st;

1818
	if (i915_gem_object_needs_bit17_swizzle(obj))
1819 1820 1821 1822 1823
		i915_gem_object_do_bit_17_swizzle(obj);

	return 0;

err_pages:
1824 1825 1826 1827
	for_each_sg(st->sgl, sg, i, page_count)
		page_cache_release(sg_page(sg));
	sg_free_table(st);
	kfree(st);
1828
	return PTR_ERR(page);
1829 1830
}

1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844
/* Ensure that the associated pages are gathered from the backing storage
 * and pinned into our object. i915_gem_object_get_pages() may be called
 * multiple times before they are released by a single call to
 * i915_gem_object_put_pages() - once the pages are no longer referenced
 * either as a result of memory pressure (reaping pages under the shrinker)
 * or as the object is itself released.
 */
int
i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	const struct drm_i915_gem_object_ops *ops = obj->ops;
	int ret;

1845
	if (obj->pages)
1846 1847
		return 0;

1848 1849 1850 1851 1852
	if (obj->madv != I915_MADV_WILLNEED) {
		DRM_ERROR("Attempting to obtain a purgeable object\n");
		return -EINVAL;
	}

1853 1854
	BUG_ON(obj->pages_pin_count);

1855 1856 1857 1858 1859 1860
	ret = ops->get_pages(obj);
	if (ret)
		return ret;

	list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
	return 0;
1861 1862
}

1863
void
1864
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1865
			       struct intel_ring_buffer *ring)
1866
{
1867
	struct drm_device *dev = obj->base.dev;
1868
	struct drm_i915_private *dev_priv = dev->dev_private;
1869
	u32 seqno = intel_ring_get_seqno(ring);
1870

1871
	BUG_ON(ring == NULL);
1872
	obj->ring = ring;
1873 1874

	/* Add a reference if we're newly entering the active list. */
1875 1876 1877
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
1878
	}
1879

1880
	/* Move from whatever list we were on to the tail of execution. */
1881 1882
	list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
	list_move_tail(&obj->ring_list, &ring->active_list);
1883

1884
	obj->last_read_seqno = seqno;
1885

1886
	if (obj->fenced_gpu_access) {
1887 1888
		obj->last_fenced_seqno = seqno;

1889 1890 1891 1892 1893 1894 1895 1896
		/* Bump MRU to take account of the delayed flush */
		if (obj->fence_reg != I915_FENCE_REG_NONE) {
			struct drm_i915_fence_reg *reg;

			reg = &dev_priv->fence_regs[obj->fence_reg];
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
		}
1897 1898 1899 1900 1901
	}
}

static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1902
{
1903
	struct drm_device *dev = obj->base.dev;
1904
	struct drm_i915_private *dev_priv = dev->dev_private;
1905

1906
	BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
1907
	BUG_ON(!obj->active);
1908

1909
	list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1910

1911
	list_del_init(&obj->ring_list);
1912 1913
	obj->ring = NULL;

1914 1915 1916 1917 1918
	obj->last_read_seqno = 0;
	obj->last_write_seqno = 0;
	obj->base.write_domain = 0;

	obj->last_fenced_seqno = 0;
1919 1920 1921 1922 1923 1924
	obj->fenced_gpu_access = false;

	obj->active = 0;
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
1925
}
1926

1927
static int
1928
i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
1929
{
1930 1931 1932
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int ret, i, j;
1933

1934
	/* Carefully retire all requests without writing to the rings */
1935
	for_each_ring(ring, dev_priv, i) {
1936 1937 1938
		ret = intel_ring_idle(ring);
		if (ret)
			return ret;
1939 1940
	}
	i915_gem_retire_requests(dev);
1941 1942

	/* Finally reset hw state */
1943
	for_each_ring(ring, dev_priv, i) {
1944
		intel_ring_init_seqno(ring, seqno);
1945

1946 1947 1948
		for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
			ring->sync_seqno[j] = 0;
	}
1949

1950
	return 0;
1951 1952
}

1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978
int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	if (seqno == 0)
		return -EINVAL;

	/* HWS page needs to be set less than what we
	 * will inject to ring
	 */
	ret = i915_gem_init_seqno(dev, seqno - 1);
	if (ret)
		return ret;

	/* Carefully set the last_seqno value so that wrap
	 * detection still works
	 */
	dev_priv->next_seqno = seqno;
	dev_priv->last_seqno = seqno - 1;
	if (dev_priv->last_seqno == 0)
		dev_priv->last_seqno--;

	return 0;
}

1979 1980
int
i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
1981
{
1982 1983 1984 1985
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* reserve 0 for non-seqno */
	if (dev_priv->next_seqno == 0) {
1986
		int ret = i915_gem_init_seqno(dev, 0);
1987 1988
		if (ret)
			return ret;
1989

1990 1991
		dev_priv->next_seqno = 1;
	}
1992

1993
	*seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
1994
	return 0;
1995 1996
}

1997
int
C
Chris Wilson 已提交
1998
i915_add_request(struct intel_ring_buffer *ring,
1999
		 struct drm_file *file,
2000
		 u32 *out_seqno)
2001
{
C
Chris Wilson 已提交
2002
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
2003
	struct drm_i915_gem_request *request;
2004
	u32 request_ring_position;
2005
	int was_empty;
2006 2007
	int ret;

2008 2009 2010 2011 2012 2013 2014
	/*
	 * Emit any outstanding flushes - execbuf can fail to emit the flush
	 * after having emitted the batchbuffer command. Hence we need to fix
	 * things up similar to emitting the lazy request. The difference here
	 * is that the flush _must_ happen before the next request, no matter
	 * what.
	 */
2015 2016 2017
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
2018

2019 2020 2021
	request = kmalloc(sizeof(*request), GFP_KERNEL);
	if (request == NULL)
		return -ENOMEM;
2022

2023

2024 2025 2026 2027 2028 2029 2030
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

2031
	ret = ring->add_request(ring);
2032 2033 2034 2035
	if (ret) {
		kfree(request);
		return ret;
	}
2036

2037
	request->seqno = intel_ring_get_seqno(ring);
2038
	request->ring = ring;
2039
	request->tail = request_ring_position;
2040
	request->emitted_jiffies = jiffies;
2041 2042
	was_empty = list_empty(&ring->request_list);
	list_add_tail(&request->list, &ring->request_list);
2043
	request->file_priv = NULL;
2044

C
Chris Wilson 已提交
2045 2046 2047
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

2048
		spin_lock(&file_priv->mm.lock);
2049
		request->file_priv = file_priv;
2050
		list_add_tail(&request->client_list,
2051
			      &file_priv->mm.request_list);
2052
		spin_unlock(&file_priv->mm.lock);
2053
	}
2054

2055
	trace_i915_gem_request_add(ring, request->seqno);
2056
	ring->outstanding_lazy_request = 0;
C
Chris Wilson 已提交
2057

B
Ben Gamari 已提交
2058
	if (!dev_priv->mm.suspended) {
2059
		if (i915_enable_hangcheck) {
2060
			mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2061
				  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
2062
		}
2063
		if (was_empty) {
2064
			queue_delayed_work(dev_priv->wq,
2065 2066
					   &dev_priv->mm.retire_work,
					   round_jiffies_up_relative(HZ));
2067 2068
			intel_mark_busy(dev_priv->dev);
		}
B
Ben Gamari 已提交
2069
	}
2070

2071
	if (out_seqno)
2072
		*out_seqno = request->seqno;
2073
	return 0;
2074 2075
}

2076 2077
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
2078
{
2079
	struct drm_i915_file_private *file_priv = request->file_priv;
2080

2081 2082
	if (!file_priv)
		return;
C
Chris Wilson 已提交
2083

2084
	spin_lock(&file_priv->mm.lock);
2085 2086 2087 2088
	if (request->file_priv) {
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
2089
	spin_unlock(&file_priv->mm.lock);
2090 2091
}

2092 2093
static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
				      struct intel_ring_buffer *ring)
2094
{
2095 2096
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;
2097

2098 2099 2100
		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);
2101

2102
		list_del(&request->list);
2103
		i915_gem_request_remove_from_client(request);
2104 2105
		kfree(request);
	}
2106

2107
	while (!list_empty(&ring->active_list)) {
2108
		struct drm_i915_gem_object *obj;
2109

2110 2111 2112
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
2113

2114
		i915_gem_object_move_to_inactive(obj);
2115 2116 2117
	}
}

2118 2119 2120 2121 2122
static void i915_gem_reset_fences(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

2123
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
2124
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2125

2126
		i915_gem_write_fence(dev, i, NULL);
2127

2128 2129
		if (reg->obj)
			i915_gem_object_fence_lost(reg->obj);
2130

2131 2132 2133
		reg->pin_count = 0;
		reg->obj = NULL;
		INIT_LIST_HEAD(&reg->lru_list);
2134
	}
2135 2136

	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
2137 2138
}

2139
void i915_gem_reset(struct drm_device *dev)
2140
{
2141
	struct drm_i915_private *dev_priv = dev->dev_private;
2142
	struct drm_i915_gem_object *obj;
2143
	struct intel_ring_buffer *ring;
2144
	int i;
2145

2146 2147
	for_each_ring(ring, dev_priv, i)
		i915_gem_reset_ring_lists(dev_priv, ring);
2148 2149 2150 2151

	/* Move everything out of the GPU domains to ensure we do any
	 * necessary invalidation upon reuse.
	 */
2152
	list_for_each_entry(obj,
2153
			    &dev_priv->mm.inactive_list,
2154
			    mm_list)
2155
	{
2156
		obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
2157
	}
2158 2159

	/* The fence registers are invalidated so clear them out */
2160
	i915_gem_reset_fences(dev);
2161 2162 2163 2164 2165
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
2166
void
C
Chris Wilson 已提交
2167
i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
2168 2169 2170
{
	uint32_t seqno;

C
Chris Wilson 已提交
2171
	if (list_empty(&ring->request_list))
2172 2173
		return;

C
Chris Wilson 已提交
2174
	WARN_ON(i915_verify_lists(ring->dev));
2175

2176
	seqno = ring->get_seqno(ring, true);
2177

2178
	while (!list_empty(&ring->request_list)) {
2179 2180
		struct drm_i915_gem_request *request;

2181
		request = list_first_entry(&ring->request_list,
2182 2183 2184
					   struct drm_i915_gem_request,
					   list);

2185
		if (!i915_seqno_passed(seqno, request->seqno))
2186 2187
			break;

C
Chris Wilson 已提交
2188
		trace_i915_gem_request_retire(ring, request->seqno);
2189 2190 2191 2192 2193 2194
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
		ring->last_retired_head = request->tail;
2195 2196

		list_del(&request->list);
2197
		i915_gem_request_remove_from_client(request);
2198 2199
		kfree(request);
	}
2200

2201 2202 2203 2204
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate.
	 */
	while (!list_empty(&ring->active_list)) {
2205
		struct drm_i915_gem_object *obj;
2206

2207
		obj = list_first_entry(&ring->active_list,
2208 2209
				      struct drm_i915_gem_object,
				      ring_list);
2210

2211
		if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2212
			break;
2213

2214
		i915_gem_object_move_to_inactive(obj);
2215
	}
2216

C
Chris Wilson 已提交
2217 2218
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
2219
		ring->irq_put(ring);
C
Chris Wilson 已提交
2220
		ring->trace_irq_seqno = 0;
2221
	}
2222

C
Chris Wilson 已提交
2223
	WARN_ON(i915_verify_lists(ring->dev));
2224 2225
}

2226 2227 2228 2229
void
i915_gem_retire_requests(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2230
	struct intel_ring_buffer *ring;
2231
	int i;
2232

2233 2234
	for_each_ring(ring, dev_priv, i)
		i915_gem_retire_requests_ring(ring);
2235 2236
}

2237
static void
2238 2239 2240 2241
i915_gem_retire_work_handler(struct work_struct *work)
{
	drm_i915_private_t *dev_priv;
	struct drm_device *dev;
2242
	struct intel_ring_buffer *ring;
2243 2244
	bool idle;
	int i;
2245 2246 2247 2248 2249

	dev_priv = container_of(work, drm_i915_private_t,
				mm.retire_work.work);
	dev = dev_priv->dev;

2250 2251
	/* Come back later if the device is busy... */
	if (!mutex_trylock(&dev->struct_mutex)) {
2252 2253
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2254 2255
		return;
	}
2256

2257
	i915_gem_retire_requests(dev);
2258

2259 2260
	/* Send a periodic flush down the ring so we don't hold onto GEM
	 * objects indefinitely.
2261
	 */
2262
	idle = true;
2263
	for_each_ring(ring, dev_priv, i) {
2264 2265
		if (ring->gpu_caches_dirty)
			i915_add_request(ring, NULL, NULL);
2266 2267

		idle &= list_empty(&ring->request_list);
2268 2269
	}

2270
	if (!dev_priv->mm.suspended && !idle)
2271 2272
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
				   round_jiffies_up_relative(HZ));
2273 2274
	if (idle)
		intel_mark_idle(dev);
2275

2276 2277 2278
	mutex_unlock(&dev->struct_mutex);
}

2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289
/**
 * Ensures that an object will eventually get non-busy by flushing any required
 * write domains, emitting any outstanding lazy request and retiring and
 * completed requests.
 */
static int
i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->active) {
2290
		ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
2291 2292 2293 2294 2295 2296 2297 2298 2299
		if (ret)
			return ret;

		i915_gem_retire_requests_ring(obj->ring);
	}

	return 0;
}

2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324
/**
 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
 * @DRM_IOCTL_ARGS: standard ioctl arguments
 *
 * Returns 0 if successful, else an error is returned with the remaining time in
 * the timeout parameter.
 *  -ETIME: object is still busy after timeout
 *  -ERESTARTSYS: signal interrupted the wait
 *  -ENONENT: object doesn't exist
 * Also possible, but rare:
 *  -EAGAIN: GPU wedged
 *  -ENOMEM: damn
 *  -ENODEV: Internal IRQ fail
 *  -E?: The add request failed
 *
 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
 * non-zero timeout parameter the wait ioctl will wait for the given number of
 * nanoseconds on an object becoming unbusy. Since the wait itself does so
 * without holding struct_mutex the object may become re-busied before this
 * function completes. A similar but shorter * race condition exists in the busy
 * ioctl
 */
int
i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
{
2325
	drm_i915_private_t *dev_priv = dev->dev_private;
2326 2327 2328
	struct drm_i915_gem_wait *args = data;
	struct drm_i915_gem_object *obj;
	struct intel_ring_buffer *ring = NULL;
2329
	struct timespec timeout_stack, *timeout = NULL;
2330
	unsigned reset_counter;
2331 2332 2333
	u32 seqno = 0;
	int ret = 0;

2334 2335 2336 2337
	if (args->timeout_ns >= 0) {
		timeout_stack = ns_to_timespec(args->timeout_ns);
		timeout = &timeout_stack;
	}
2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
	if (&obj->base == NULL) {
		mutex_unlock(&dev->struct_mutex);
		return -ENOENT;
	}

2349 2350
	/* Need to make sure the object gets inactive eventually. */
	ret = i915_gem_object_flush_active(obj);
2351 2352 2353 2354
	if (ret)
		goto out;

	if (obj->active) {
2355
		seqno = obj->last_read_seqno;
2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370
		ring = obj->ring;
	}

	if (seqno == 0)
		 goto out;

	/* Do this after OLR check to make sure we make forward progress polling
	 * on this IOCTL with a 0 timeout (like busy ioctl)
	 */
	if (!args->timeout_ns) {
		ret = -ETIME;
		goto out;
	}

	drm_gem_object_unreference(&obj->base);
2371
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
2372 2373
	mutex_unlock(&dev->struct_mutex);

2374
	ret = __wait_seqno(ring, seqno, reset_counter, true, timeout);
2375 2376 2377 2378
	if (timeout) {
		WARN_ON(!timespec_valid(timeout));
		args->timeout_ns = timespec_to_ns(timeout);
	}
2379 2380 2381 2382 2383 2384 2385 2386
	return ret;

out:
	drm_gem_object_unreference(&obj->base);
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398
/**
 * i915_gem_object_sync - sync an object to a ring.
 *
 * @obj: object which may be in use on another ring.
 * @to: ring we wish to use the object on. May be NULL.
 *
 * This code is meant to abstract object synchronization with the GPU.
 * Calling with NULL implies synchronizing the object with the CPU
 * rather than a particular GPU ring.
 *
 * Returns 0 if successful, else propagates up the lower layer error.
 */
2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409
int
i915_gem_object_sync(struct drm_i915_gem_object *obj,
		     struct intel_ring_buffer *to)
{
	struct intel_ring_buffer *from = obj->ring;
	u32 seqno;
	int ret, idx;

	if (from == NULL || to == from)
		return 0;

2410
	if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
2411
		return i915_gem_object_wait_rendering(obj, false);
2412 2413 2414

	idx = intel_ring_sync_index(from, to);

2415
	seqno = obj->last_read_seqno;
2416 2417 2418
	if (seqno <= from->sync_seqno[idx])
		return 0;

2419 2420 2421
	ret = i915_gem_check_olr(obj->ring, seqno);
	if (ret)
		return ret;
2422

2423
	ret = to->sync_to(to, from, seqno);
2424
	if (!ret)
2425 2426 2427 2428 2429
		/* We use last_read_seqno because sync_to()
		 * might have just caused seqno wrap under
		 * the radar.
		 */
		from->sync_seqno[idx] = obj->last_read_seqno;
2430

2431
	return ret;
2432 2433
}

2434 2435 2436 2437 2438 2439 2440
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

2441 2442 2443
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

2444 2445 2446
	/* Wait for any direct GTT access to complete */
	mb();

2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

2458 2459 2460
/**
 * Unbinds an object from the GTT aperture.
 */
2461
int
2462
i915_gem_object_unbind(struct drm_i915_gem_object *obj)
2463
{
2464
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2465
	int ret;
2466

2467
	if (obj->gtt_space == NULL)
2468 2469
		return 0;

2470 2471
	if (obj->pin_count)
		return -EBUSY;
2472

2473 2474
	BUG_ON(obj->pages == NULL);

2475
	ret = i915_gem_object_finish_gpu(obj);
2476
	if (ret)
2477 2478 2479 2480 2481 2482
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

2483
	i915_gem_object_finish_gtt(obj);
2484

2485
	/* release the fence reg _after_ flushing */
2486
	ret = i915_gem_object_put_fence(obj);
2487
	if (ret)
2488
		return ret;
2489

C
Chris Wilson 已提交
2490 2491
	trace_i915_gem_object_unbind(obj);

2492 2493
	if (obj->has_global_gtt_mapping)
		i915_gem_gtt_unbind_object(obj);
2494 2495 2496 2497
	if (obj->has_aliasing_ppgtt_mapping) {
		i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
		obj->has_aliasing_ppgtt_mapping = 0;
	}
2498
	i915_gem_gtt_finish_object(obj);
2499

C
Chris Wilson 已提交
2500 2501
	list_del(&obj->mm_list);
	list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
2502
	/* Avoid an unnecessary call to unbind on rebind. */
2503
	obj->map_and_fenceable = true;
2504

2505 2506 2507
	drm_mm_put_block(obj->gtt_space);
	obj->gtt_space = NULL;
	obj->gtt_offset = 0;
2508

2509
	return 0;
2510 2511
}

2512
int i915_gpu_idle(struct drm_device *dev)
2513 2514
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2515
	struct intel_ring_buffer *ring;
2516
	int ret, i;
2517 2518

	/* Flush everything onto the inactive list. */
2519
	for_each_ring(ring, dev_priv, i) {
2520 2521 2522 2523
		ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
		if (ret)
			return ret;

2524
		ret = intel_ring_idle(ring);
2525 2526 2527
		if (ret)
			return ret;
	}
2528

2529
	return 0;
2530 2531
}

2532 2533
static void i965_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2534 2535
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2536 2537
	int fence_reg;
	int fence_pitch_shift;
2538 2539
	uint64_t val;

2540 2541 2542 2543 2544 2545 2546 2547
	if (INTEL_INFO(dev)->gen >= 6) {
		fence_reg = FENCE_REG_SANDYBRIDGE_0;
		fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
	} else {
		fence_reg = FENCE_REG_965_0;
		fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
	}

2548 2549
	if (obj) {
		u32 size = obj->gtt_space->size;
2550

2551 2552 2553
		val = (uint64_t)((obj->gtt_offset + size - 4096) &
				 0xfffff000) << 32;
		val |= obj->gtt_offset & 0xfffff000;
2554
		val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
2555 2556 2557 2558 2559
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I965_FENCE_TILING_Y_SHIFT;
		val |= I965_FENCE_REG_VALID;
	} else
		val = 0;
2560

2561 2562 2563
	fence_reg += reg * 8;
	I915_WRITE64(fence_reg, val);
	POSTING_READ(fence_reg);
2564 2565
}

2566 2567
static void i915_write_fence_reg(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
2568 2569
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2570
	u32 val;
2571

2572 2573 2574 2575
	if (obj) {
		u32 size = obj->gtt_space->size;
		int pitch_val;
		int tile_width;
2576

2577 2578 2579 2580 2581
		WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
		     (size & -size) != size ||
		     (obj->gtt_offset & (size - 1)),
		     "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		     obj->gtt_offset, obj->map_and_fenceable, size);
2582

2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607
		if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
			tile_width = 128;
		else
			tile_width = 512;

		/* Note: pitch better be a power of two tile widths */
		pitch_val = obj->stride / tile_width;
		pitch_val = ffs(pitch_val) - 1;

		val = obj->gtt_offset;
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I915_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;

	if (reg < 8)
		reg = FENCE_REG_830_0 + reg * 4;
	else
		reg = FENCE_REG_945_8 + (reg - 8) * 4;

	I915_WRITE(reg, val);
	POSTING_READ(reg);
2608 2609
}

2610 2611
static void i830_write_fence_reg(struct drm_device *dev, int reg,
				struct drm_i915_gem_object *obj)
2612 2613 2614 2615
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t val;

2616 2617 2618
	if (obj) {
		u32 size = obj->gtt_space->size;
		uint32_t pitch_val;
2619

2620 2621 2622 2623 2624
		WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
		     (size & -size) != size ||
		     (obj->gtt_offset & (size - 1)),
		     "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
		     obj->gtt_offset, size);
2625

2626 2627
		pitch_val = obj->stride / 128;
		pitch_val = ffs(pitch_val) - 1;
2628

2629 2630 2631 2632 2633 2634 2635 2636
		val = obj->gtt_offset;
		if (obj->tiling_mode == I915_TILING_Y)
			val |= 1 << I830_FENCE_TILING_Y_SHIFT;
		val |= I830_FENCE_SIZE_BITS(size);
		val |= pitch_val << I830_FENCE_PITCH_SHIFT;
		val |= I830_FENCE_REG_VALID;
	} else
		val = 0;
2637

2638 2639 2640 2641
	I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
	POSTING_READ(FENCE_REG_830_0 + reg * 4);
}

2642 2643 2644 2645 2646
inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
{
	return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
}

2647 2648 2649
static void i915_gem_write_fence(struct drm_device *dev, int reg,
				 struct drm_i915_gem_object *obj)
{
2650 2651 2652 2653 2654 2655 2656 2657
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
		mb();

2658 2659
	switch (INTEL_INFO(dev)->gen) {
	case 7:
2660
	case 6:
2661 2662 2663 2664
	case 5:
	case 4: i965_write_fence_reg(dev, reg, obj); break;
	case 3: i915_write_fence_reg(dev, reg, obj); break;
	case 2: i830_write_fence_reg(dev, reg, obj); break;
2665
	default: BUG();
2666
	}
2667 2668 2669 2670 2671 2672

	/* And similarly be paranoid that no direct access to this region
	 * is reordered to before the fence is installed.
	 */
	if (i915_gem_object_needs_mb(obj))
		mb();
2673 2674
}

2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700
static inline int fence_number(struct drm_i915_private *dev_priv,
			       struct drm_i915_fence_reg *fence)
{
	return fence - dev_priv->fence_regs;
}

static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
					 struct drm_i915_fence_reg *fence,
					 bool enable)
{
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	int reg = fence_number(dev_priv, fence);

	i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);

	if (enable) {
		obj->fence_reg = reg;
		fence->obj = obj;
		list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
	} else {
		obj->fence_reg = I915_FENCE_REG_NONE;
		fence->obj = NULL;
		list_del_init(&fence->lru_list);
	}
}

2701
static int
2702
i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
2703
{
2704
	if (obj->last_fenced_seqno) {
2705
		int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
2706 2707
		if (ret)
			return ret;
2708 2709 2710 2711

		obj->last_fenced_seqno = 0;
	}

2712
	obj->fenced_gpu_access = false;
2713 2714 2715 2716 2717 2718
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
2719
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2720 2721
	int ret;

2722
	ret = i915_gem_object_wait_fence(obj);
2723 2724 2725
	if (ret)
		return ret;

2726 2727
	if (obj->fence_reg == I915_FENCE_REG_NONE)
		return 0;
2728

2729 2730 2731 2732
	i915_gem_object_update_fence(obj,
				     &dev_priv->fence_regs[obj->fence_reg],
				     false);
	i915_gem_object_fence_lost(obj);
2733 2734 2735 2736 2737

	return 0;
}

static struct drm_i915_fence_reg *
C
Chris Wilson 已提交
2738
i915_find_fence_reg(struct drm_device *dev)
2739 2740
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
2741
	struct drm_i915_fence_reg *reg, *avail;
2742
	int i;
2743 2744

	/* First try to find a free reg */
2745
	avail = NULL;
2746 2747 2748
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
2749
			return reg;
2750

2751
		if (!reg->pin_count)
2752
			avail = reg;
2753 2754
	}

2755 2756
	if (avail == NULL)
		return NULL;
2757 2758

	/* None available, try to steal one or wait for a user to finish */
2759
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
2760
		if (reg->pin_count)
2761 2762
			continue;

C
Chris Wilson 已提交
2763
		return reg;
2764 2765
	}

C
Chris Wilson 已提交
2766
	return NULL;
2767 2768
}

2769
/**
2770
 * i915_gem_object_get_fence - set up fencing for an object
2771 2772 2773 2774 2775 2776 2777 2778 2779
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
2780 2781
 *
 * For an untiled surface, this removes any existing fence.
2782
 */
2783
int
2784
i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
2785
{
2786
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
2787
	struct drm_i915_private *dev_priv = dev->dev_private;
2788
	bool enable = obj->tiling_mode != I915_TILING_NONE;
2789
	struct drm_i915_fence_reg *reg;
2790
	int ret;
2791

2792 2793 2794
	/* Have we updated the tiling parameters upon the object and so
	 * will need to serialise the write to the associated fence register?
	 */
2795
	if (obj->fence_dirty) {
2796
		ret = i915_gem_object_wait_fence(obj);
2797 2798 2799
		if (ret)
			return ret;
	}
2800

2801
	/* Just update our place in the LRU if our fence is getting reused. */
2802 2803
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
2804
		if (!obj->fence_dirty) {
2805 2806 2807 2808 2809 2810 2811 2812
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
			return 0;
		}
	} else if (enable) {
		reg = i915_find_fence_reg(dev);
		if (reg == NULL)
			return -EDEADLK;
2813

2814 2815 2816
		if (reg->obj) {
			struct drm_i915_gem_object *old = reg->obj;

2817
			ret = i915_gem_object_wait_fence(old);
2818 2819 2820
			if (ret)
				return ret;

2821
			i915_gem_object_fence_lost(old);
2822
		}
2823
	} else
2824 2825
		return 0;

2826
	i915_gem_object_update_fence(obj, reg, enable);
2827
	obj->fence_dirty = false;
2828

2829
	return 0;
2830 2831
}

2832 2833 2834 2835 2836 2837 2838 2839
static bool i915_gem_valid_gtt_space(struct drm_device *dev,
				     struct drm_mm_node *gtt_space,
				     unsigned long cache_level)
{
	struct drm_mm_node *other;

	/* On non-LLC machines we have to be careful when putting differing
	 * types of snoopable memory together to avoid the prefetcher
2840
	 * crossing memory domains and dying.
2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901
	 */
	if (HAS_LLC(dev))
		return true;

	if (gtt_space == NULL)
		return true;

	if (list_empty(&gtt_space->node_list))
		return true;

	other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
	if (other->allocated && !other->hole_follows && other->color != cache_level)
		return false;

	other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
	if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
		return false;

	return true;
}

static void i915_gem_verify_gtt(struct drm_device *dev)
{
#if WATCH_GTT
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	int err = 0;

	list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
		if (obj->gtt_space == NULL) {
			printk(KERN_ERR "object found on GTT list with no space reserved\n");
			err++;
			continue;
		}

		if (obj->cache_level != obj->gtt_space->color) {
			printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
			       obj->gtt_space->start,
			       obj->gtt_space->start + obj->gtt_space->size,
			       obj->cache_level,
			       obj->gtt_space->color);
			err++;
			continue;
		}

		if (!i915_gem_valid_gtt_space(dev,
					      obj->gtt_space,
					      obj->cache_level)) {
			printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
			       obj->gtt_space->start,
			       obj->gtt_space->start + obj->gtt_space->size,
			       obj->cache_level);
			err++;
			continue;
		}
	}

	WARN_ON(err);
#endif
}

2902 2903 2904 2905
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
static int
2906
i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
2907
			    unsigned alignment,
2908 2909
			    bool map_and_fenceable,
			    bool nonblocking)
2910
{
2911
	struct drm_device *dev = obj->base.dev;
2912
	drm_i915_private_t *dev_priv = dev->dev_private;
2913
	struct drm_mm_node *node;
2914
	u32 size, fence_size, fence_alignment, unfenced_alignment;
2915
	bool mappable, fenceable;
2916
	int ret;
2917

2918 2919 2920 2921 2922
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
2923
						     obj->tiling_mode, true);
2924
	unfenced_alignment =
2925
		i915_gem_get_gtt_alignment(dev,
2926
						    obj->base.size,
2927
						    obj->tiling_mode, false);
2928

2929
	if (alignment == 0)
2930 2931
		alignment = map_and_fenceable ? fence_alignment :
						unfenced_alignment;
2932
	if (map_and_fenceable && alignment & (fence_alignment - 1)) {
2933 2934 2935 2936
		DRM_ERROR("Invalid object alignment requested %u\n", alignment);
		return -EINVAL;
	}

2937
	size = map_and_fenceable ? fence_size : obj->base.size;
2938

2939 2940 2941
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
2942
	if (obj->base.size >
B
Ben Widawsky 已提交
2943
	    (map_and_fenceable ? dev_priv->gtt.mappable_end : dev_priv->gtt.total)) {
2944 2945 2946 2947
		DRM_ERROR("Attempting to bind an object larger than the aperture\n");
		return -E2BIG;
	}

2948
	ret = i915_gem_object_get_pages(obj);
C
Chris Wilson 已提交
2949 2950 2951
	if (ret)
		return ret;

2952 2953
	i915_gem_object_pin_pages(obj);

2954 2955 2956 2957 2958 2959
	node = kzalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		i915_gem_object_unpin_pages(obj);
		return -ENOMEM;
	}

2960
 search_free:
2961
	if (map_and_fenceable)
2962 2963
		ret = drm_mm_insert_node_in_range_generic(&dev_priv->mm.gtt_space, node,
							  size, alignment, obj->cache_level,
B
Ben Widawsky 已提交
2964
							  0, dev_priv->gtt.mappable_end);
2965
	else
2966 2967 2968
		ret = drm_mm_insert_node_generic(&dev_priv->mm.gtt_space, node,
						 size, alignment, obj->cache_level);
	if (ret) {
2969
		ret = i915_gem_evict_something(dev, size, alignment,
2970
					       obj->cache_level,
2971 2972
					       map_and_fenceable,
					       nonblocking);
2973 2974
		if (ret == 0)
			goto search_free;
2975

2976 2977 2978
		i915_gem_object_unpin_pages(obj);
		kfree(node);
		return ret;
2979
	}
2980
	if (WARN_ON(!i915_gem_valid_gtt_space(dev, node, obj->cache_level))) {
2981
		i915_gem_object_unpin_pages(obj);
2982
		drm_mm_put_block(node);
2983
		return -EINVAL;
2984 2985
	}

2986
	ret = i915_gem_gtt_prepare_object(obj);
2987
	if (ret) {
2988
		i915_gem_object_unpin_pages(obj);
2989
		drm_mm_put_block(node);
C
Chris Wilson 已提交
2990
		return ret;
2991 2992
	}

C
Chris Wilson 已提交
2993
	list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
2994
	list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
2995

2996 2997
	obj->gtt_space = node;
	obj->gtt_offset = node->start;
C
Chris Wilson 已提交
2998

2999
	fenceable =
3000 3001
		node->size == fence_size &&
		(node->start & (fence_alignment - 1)) == 0;
3002

3003
	mappable =
B
Ben Widawsky 已提交
3004
		obj->gtt_offset + obj->base.size <= dev_priv->gtt.mappable_end;
3005

3006
	obj->map_and_fenceable = mappable && fenceable;
3007

3008
	i915_gem_object_unpin_pages(obj);
C
Chris Wilson 已提交
3009
	trace_i915_gem_object_bind(obj, map_and_fenceable);
3010
	i915_gem_verify_gtt(dev);
3011 3012 3013 3014
	return 0;
}

void
3015
i915_gem_clflush_object(struct drm_i915_gem_object *obj)
3016 3017 3018 3019 3020
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
3021
	if (obj->pages == NULL)
3022 3023
		return;

3024 3025 3026 3027 3028 3029 3030
	/*
	 * Stolen memory is always coherent with the GPU as it is explicitly
	 * marked as wc by the system, or the system is cache-coherent.
	 */
	if (obj->stolen)
		return;

3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
	if (obj->cache_level != I915_CACHE_NONE)
		return;

C
Chris Wilson 已提交
3042
	trace_i915_gem_object_clflush(obj);
3043

3044
	drm_clflush_sg(obj->pages);
3045 3046 3047 3048
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
3049
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
3050
{
C
Chris Wilson 已提交
3051 3052
	uint32_t old_write_domain;

3053
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
3054 3055
		return;

3056
	/* No actual flushing is required for the GTT write domain.  Writes
3057 3058
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
3059 3060 3061 3062
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
3063
	 */
3064 3065
	wmb();

3066 3067
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3068 3069

	trace_i915_gem_object_change_domain(obj,
3070
					    obj->base.read_domains,
C
Chris Wilson 已提交
3071
					    old_write_domain);
3072 3073 3074 3075
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
3076
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
3077
{
C
Chris Wilson 已提交
3078
	uint32_t old_write_domain;
3079

3080
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
3081 3082 3083
		return;

	i915_gem_clflush_object(obj);
3084
	i915_gem_chipset_flush(obj->base.dev);
3085 3086
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
3087 3088

	trace_i915_gem_object_change_domain(obj,
3089
					    obj->base.read_domains,
C
Chris Wilson 已提交
3090
					    old_write_domain);
3091 3092
}

3093 3094 3095 3096 3097 3098
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
3099
int
3100
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3101
{
3102
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
C
Chris Wilson 已提交
3103
	uint32_t old_write_domain, old_read_domains;
3104
	int ret;
3105

3106
	/* Not valid to be called on unbound objects. */
3107
	if (obj->gtt_space == NULL)
3108 3109
		return -EINVAL;

3110 3111 3112
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

3113
	ret = i915_gem_object_wait_rendering(obj, !write);
3114 3115 3116
	if (ret)
		return ret;

3117
	i915_gem_object_flush_cpu_write_domain(obj);
C
Chris Wilson 已提交
3118

3119 3120 3121 3122 3123 3124 3125
	/* Serialise direct access to this object with the barriers for
	 * coherent writes from the GPU, by effectively invalidating the
	 * GTT domain upon first access.
	 */
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		mb();

3126 3127
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3128

3129 3130 3131
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3132 3133
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3134
	if (write) {
3135 3136 3137
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
3138 3139
	}

C
Chris Wilson 已提交
3140 3141 3142 3143
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3144 3145 3146 3147
	/* And bump the LRU for this access */
	if (i915_gem_object_is_inactive(obj))
		list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);

3148 3149 3150
	return 0;
}

3151 3152 3153
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
3154 3155
	struct drm_device *dev = obj->base.dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
3156 3157 3158 3159 3160 3161 3162 3163 3164 3165
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

	if (obj->pin_count) {
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

3166 3167 3168 3169 3170 3171
	if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
		ret = i915_gem_object_unbind(obj);
		if (ret)
			return ret;
	}

3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182
	if (obj->gtt_space) {
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
3183
		if (INTEL_INFO(dev)->gen < 6) {
3184 3185 3186 3187 3188
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

3189 3190
		if (obj->has_global_gtt_mapping)
			i915_gem_gtt_bind_object(obj, cache_level);
3191 3192 3193
		if (obj->has_aliasing_ppgtt_mapping)
			i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
					       obj, cache_level);
3194 3195

		obj->gtt_space->color = cache_level;
3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221
	}

	if (cache_level == I915_CACHE_NONE) {
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
		WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

	obj->cache_level = cache_level;
3222
	i915_gem_verify_gtt(dev);
3223 3224 3225
	return 0;
}

B
Ben Widawsky 已提交
3226 3227
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3228
{
B
Ben Widawsky 已提交
3229
	struct drm_i915_gem_caching *args = data;
3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242
	struct drm_i915_gem_object *obj;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

B
Ben Widawsky 已提交
3243
	args->caching = obj->cache_level != I915_CACHE_NONE;
3244 3245 3246 3247 3248 3249 3250

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

B
Ben Widawsky 已提交
3251 3252
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file)
3253
{
B
Ben Widawsky 已提交
3254
	struct drm_i915_gem_caching *args = data;
3255 3256 3257 3258
	struct drm_i915_gem_object *obj;
	enum i915_cache_level level;
	int ret;

B
Ben Widawsky 已提交
3259 3260
	switch (args->caching) {
	case I915_CACHING_NONE:
3261 3262
		level = I915_CACHE_NONE;
		break;
B
Ben Widawsky 已提交
3263
	case I915_CACHING_CACHED:
3264 3265 3266 3267 3268 3269
		level = I915_CACHE_LLC;
		break;
	default:
		return -EINVAL;
	}

B
Ben Widawsky 已提交
3270 3271 3272 3273
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
	if (&obj->base == NULL) {
		ret = -ENOENT;
		goto unlock;
	}

	ret = i915_gem_object_set_cache_level(obj, level);

	drm_gem_object_unreference(&obj->base);
unlock:
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

3288
/*
3289 3290 3291
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
3292 3293
 */
int
3294 3295
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3296
				     struct intel_ring_buffer *pipelined)
3297
{
3298
	u32 old_read_domains, old_write_domain;
3299 3300
	int ret;

3301
	if (pipelined != obj->ring) {
3302 3303
		ret = i915_gem_object_sync(obj, pipelined);
		if (ret)
3304 3305 3306
			return ret;
	}

3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
	ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
	if (ret)
		return ret;

3320 3321 3322 3323
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
3324
	ret = i915_gem_object_pin(obj, alignment, true, false);
3325 3326 3327
	if (ret)
		return ret;

3328 3329
	i915_gem_object_flush_cpu_write_domain(obj);

3330
	old_write_domain = obj->base.write_domain;
3331
	old_read_domains = obj->base.read_domains;
3332 3333 3334 3335

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3336
	obj->base.write_domain = 0;
3337
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3338 3339 3340

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
3341
					    old_write_domain);
3342 3343 3344 3345

	return 0;
}

3346
int
3347
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
3348
{
3349 3350
	int ret;

3351
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
3352 3353
		return 0;

3354
	ret = i915_gem_object_wait_rendering(obj, false);
3355 3356 3357
	if (ret)
		return ret;

3358 3359
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3360
	return 0;
3361 3362
}

3363 3364 3365 3366 3367 3368
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3369
int
3370
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3371
{
C
Chris Wilson 已提交
3372
	uint32_t old_write_domain, old_read_domains;
3373 3374
	int ret;

3375 3376 3377
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3378
	ret = i915_gem_object_wait_rendering(obj, !write);
3379 3380 3381
	if (ret)
		return ret;

3382
	i915_gem_object_flush_gtt_write_domain(obj);
3383

3384 3385
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3386

3387
	/* Flush the CPU cache if it's still invalid. */
3388
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3389 3390
		i915_gem_clflush_object(obj);

3391
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3392 3393 3394 3395 3396
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3397
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3398 3399 3400 3401 3402

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3403 3404
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3405
	}
3406

C
Chris Wilson 已提交
3407 3408 3409 3410
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3411 3412 3413
	return 0;
}

3414 3415 3416
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3417 3418 3419 3420
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3421 3422 3423
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3424
static int
3425
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3426
{
3427 3428
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3429
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3430 3431
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
3432
	unsigned reset_counter;
3433 3434
	u32 seqno = 0;
	int ret;
3435

3436 3437 3438 3439 3440 3441 3442
	ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
	if (ret)
		return ret;

	ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
	if (ret)
		return ret;
3443

3444
	spin_lock(&file_priv->mm.lock);
3445
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3446 3447
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3448

3449 3450
		ring = request->ring;
		seqno = request->seqno;
3451
	}
3452
	reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
3453
	spin_unlock(&file_priv->mm.lock);
3454

3455 3456
	if (seqno == 0)
		return 0;
3457

3458
	ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
3459 3460
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3461 3462 3463 3464

	return ret;
}

3465
int
3466 3467
i915_gem_object_pin(struct drm_i915_gem_object *obj,
		    uint32_t alignment,
3468 3469
		    bool map_and_fenceable,
		    bool nonblocking)
3470 3471 3472
{
	int ret;

3473 3474
	if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
		return -EBUSY;
3475

3476 3477 3478 3479
	if (obj->gtt_space != NULL) {
		if ((alignment && obj->gtt_offset & (alignment - 1)) ||
		    (map_and_fenceable && !obj->map_and_fenceable)) {
			WARN(obj->pin_count,
3480
			     "bo is already pinned with incorrect alignment:"
3481 3482
			     " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
			     " obj->map_and_fenceable=%d\n",
3483
			     obj->gtt_offset, alignment,
3484
			     map_and_fenceable,
3485
			     obj->map_and_fenceable);
3486 3487 3488 3489 3490 3491
			ret = i915_gem_object_unbind(obj);
			if (ret)
				return ret;
		}
	}

3492
	if (obj->gtt_space == NULL) {
3493 3494
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;

3495
		ret = i915_gem_object_bind_to_gtt(obj, alignment,
3496 3497
						  map_and_fenceable,
						  nonblocking);
3498
		if (ret)
3499
			return ret;
3500 3501 3502

		if (!dev_priv->mm.aliasing_ppgtt)
			i915_gem_gtt_bind_object(obj, obj->cache_level);
3503
	}
J
Jesse Barnes 已提交
3504

3505 3506 3507
	if (!obj->has_global_gtt_mapping && map_and_fenceable)
		i915_gem_gtt_bind_object(obj, obj->cache_level);

3508
	obj->pin_count++;
3509
	obj->pin_mappable |= map_and_fenceable;
3510 3511 3512 3513 3514

	return 0;
}

void
3515
i915_gem_object_unpin(struct drm_i915_gem_object *obj)
3516
{
3517 3518
	BUG_ON(obj->pin_count == 0);
	BUG_ON(obj->gtt_space == NULL);
3519

3520
	if (--obj->pin_count == 0)
3521
		obj->pin_mappable = false;
3522 3523 3524 3525
}

int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3526
		   struct drm_file *file)
3527 3528
{
	struct drm_i915_gem_pin *args = data;
3529
	struct drm_i915_gem_object *obj;
3530 3531
	int ret;

3532 3533 3534
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3535

3536
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3537
	if (&obj->base == NULL) {
3538 3539
		ret = -ENOENT;
		goto unlock;
3540 3541
	}

3542
	if (obj->madv != I915_MADV_WILLNEED) {
C
Chris Wilson 已提交
3543
		DRM_ERROR("Attempting to pin a purgeable buffer\n");
3544 3545
		ret = -EINVAL;
		goto out;
3546 3547
	}

3548
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
J
Jesse Barnes 已提交
3549 3550
		DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3551 3552
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3553 3554
	}

3555
	if (obj->user_pin_count == 0) {
3556
		ret = i915_gem_object_pin(obj, args->alignment, true, false);
3557 3558
		if (ret)
			goto out;
3559 3560
	}

3561 3562 3563
	obj->user_pin_count++;
	obj->pin_filp = file;

3564 3565 3566
	/* XXX - flush the CPU caches for pinned objects
	 * as the X server doesn't manage domains yet
	 */
3567
	i915_gem_object_flush_cpu_write_domain(obj);
3568
	args->offset = obj->gtt_offset;
3569
out:
3570
	drm_gem_object_unreference(&obj->base);
3571
unlock:
3572
	mutex_unlock(&dev->struct_mutex);
3573
	return ret;
3574 3575 3576 3577
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
3578
		     struct drm_file *file)
3579 3580
{
	struct drm_i915_gem_pin *args = data;
3581
	struct drm_i915_gem_object *obj;
3582
	int ret;
3583

3584 3585 3586
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3587

3588
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3589
	if (&obj->base == NULL) {
3590 3591
		ret = -ENOENT;
		goto unlock;
3592
	}
3593

3594
	if (obj->pin_filp != file) {
J
Jesse Barnes 已提交
3595 3596
		DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3597 3598
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3599
	}
3600 3601 3602
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
J
Jesse Barnes 已提交
3603 3604
		i915_gem_object_unpin(obj);
	}
3605

3606
out:
3607
	drm_gem_object_unreference(&obj->base);
3608
unlock:
3609
	mutex_unlock(&dev->struct_mutex);
3610
	return ret;
3611 3612 3613 3614
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3615
		    struct drm_file *file)
3616 3617
{
	struct drm_i915_gem_busy *args = data;
3618
	struct drm_i915_gem_object *obj;
3619 3620
	int ret;

3621
	ret = i915_mutex_lock_interruptible(dev);
3622
	if (ret)
3623
		return ret;
3624

3625
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3626
	if (&obj->base == NULL) {
3627 3628
		ret = -ENOENT;
		goto unlock;
3629
	}
3630

3631 3632 3633 3634
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
3635
	 */
3636
	ret = i915_gem_object_flush_active(obj);
3637

3638
	args->busy = obj->active;
3639 3640 3641 3642
	if (obj->ring) {
		BUILD_BUG_ON(I915_NUM_RINGS > 16);
		args->busy |= intel_ring_flag(obj->ring) << 16;
	}
3643

3644
	drm_gem_object_unreference(&obj->base);
3645
unlock:
3646
	mutex_unlock(&dev->struct_mutex);
3647
	return ret;
3648 3649 3650 3651 3652 3653
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
3654
	return i915_gem_ring_throttle(dev, file_priv);
3655 3656
}

3657 3658 3659 3660 3661
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
3662
	struct drm_i915_gem_object *obj;
3663
	int ret;
3664 3665 3666 3667 3668 3669 3670 3671 3672

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

3673 3674 3675 3676
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3677
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
3678
	if (&obj->base == NULL) {
3679 3680
		ret = -ENOENT;
		goto unlock;
3681 3682
	}

3683
	if (obj->pin_count) {
3684 3685
		ret = -EINVAL;
		goto out;
3686 3687
	}

3688 3689
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
3690

C
Chris Wilson 已提交
3691 3692
	/* if the object is no longer attached, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
3693 3694
		i915_gem_object_truncate(obj);

3695
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
3696

3697
out:
3698
	drm_gem_object_unreference(&obj->base);
3699
unlock:
3700
	mutex_unlock(&dev->struct_mutex);
3701
	return ret;
3702 3703
}

3704 3705
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			  const struct drm_i915_gem_object_ops *ops)
3706 3707 3708 3709 3710 3711
{
	INIT_LIST_HEAD(&obj->mm_list);
	INIT_LIST_HEAD(&obj->gtt_list);
	INIT_LIST_HEAD(&obj->ring_list);
	INIT_LIST_HEAD(&obj->exec_list);

3712 3713
	obj->ops = ops;

3714 3715 3716 3717 3718 3719 3720 3721
	obj->fence_reg = I915_FENCE_REG_NONE;
	obj->madv = I915_MADV_WILLNEED;
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;

	i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
}

3722 3723 3724 3725 3726
static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
	.get_pages = i915_gem_object_get_pages_gtt,
	.put_pages = i915_gem_object_put_pages_gtt,
};

3727 3728
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
3729
{
3730
	struct drm_i915_gem_object *obj;
3731
	struct address_space *mapping;
D
Daniel Vetter 已提交
3732
	gfp_t mask;
3733

3734
	obj = i915_gem_object_alloc(dev);
3735 3736
	if (obj == NULL)
		return NULL;
3737

3738
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3739
		i915_gem_object_free(obj);
3740 3741
		return NULL;
	}
3742

3743 3744 3745 3746 3747 3748 3749
	mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
	if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
		/* 965gm cannot relocate objects above 4GiB. */
		mask &= ~__GFP_HIGHMEM;
		mask |= __GFP_DMA32;
	}

3750
	mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
3751
	mapping_set_gfp_mask(mapping, mask);
3752

3753
	i915_gem_object_init(obj, &i915_gem_object_ops);
3754

3755 3756
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3757

3758 3759
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

3775
	return obj;
3776 3777 3778 3779 3780
}

int i915_gem_init_object(struct drm_gem_object *obj)
{
	BUG();
3781

3782 3783 3784
	return 0;
}

3785
void i915_gem_free_object(struct drm_gem_object *gem_obj)
3786
{
3787
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
3788
	struct drm_device *dev = obj->base.dev;
3789
	drm_i915_private_t *dev_priv = dev->dev_private;
3790

3791 3792
	trace_i915_gem_object_destroy(obj);

3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807
	if (obj->phys_obj)
		i915_gem_detach_phys_object(dev, obj);

	obj->pin_count = 0;
	if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
		bool was_interruptible;

		was_interruptible = dev_priv->mm.interruptible;
		dev_priv->mm.interruptible = false;

		WARN_ON(i915_gem_object_unbind(obj));

		dev_priv->mm.interruptible = was_interruptible;
	}

3808
	obj->pages_pin_count = 0;
3809
	i915_gem_object_put_pages(obj);
3810
	i915_gem_object_free_mmap_offset(obj);
3811
	i915_gem_object_release_stolen(obj);
3812

3813 3814
	BUG_ON(obj->pages);

3815 3816
	if (obj->base.import_attach)
		drm_prime_gem_destroy(&obj->base, NULL);
3817

3818 3819
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
3820

3821
	kfree(obj->bit_17);
3822
	i915_gem_object_free(obj);
3823 3824
}

3825 3826 3827 3828 3829
int
i915_gem_idle(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
3830

3831
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3832

3833
	if (dev_priv->mm.suspended) {
3834 3835
		mutex_unlock(&dev->struct_mutex);
		return 0;
3836 3837
	}

3838
	ret = i915_gpu_idle(dev);
3839 3840
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
3841
		return ret;
3842
	}
3843
	i915_gem_retire_requests(dev);
3844

3845
	/* Under UMS, be paranoid and evict. */
3846
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
C
Chris Wilson 已提交
3847
		i915_gem_evict_everything(dev);
3848

3849 3850
	i915_gem_reset_fences(dev);

3851 3852 3853 3854 3855
	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound mm.suspended!
	 */
	dev_priv->mm.suspended = 1;
3856
	del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
3857 3858

	i915_kernel_lost_context(dev);
3859
	i915_gem_cleanup_ringbuffer(dev);
3860

3861 3862
	mutex_unlock(&dev->struct_mutex);

3863 3864 3865
	/* Cancel the retire work handler, which should be idle now. */
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);

3866 3867 3868
	return 0;
}

B
Ben Widawsky 已提交
3869 3870 3871 3872 3873 3874
void i915_gem_l3_remap(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 misccpctl;
	int i;

3875
	if (!HAS_L3_GPU_CACHE(dev))
B
Ben Widawsky 已提交
3876 3877
		return;

3878
	if (!dev_priv->l3_parity.remap_info)
B
Ben Widawsky 已提交
3879 3880 3881 3882 3883 3884 3885 3886
		return;

	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

	for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
		u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
3887
		if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
B
Ben Widawsky 已提交
3888 3889
			DRM_DEBUG("0x%x was already programmed to %x\n",
				  GEN7_L3LOG_BASE + i, remap);
3890
		if (remap && !dev_priv->l3_parity.remap_info[i/4])
B
Ben Widawsky 已提交
3891
			DRM_DEBUG_DRIVER("Clearing remapped register\n");
3892
		I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
B
Ben Widawsky 已提交
3893 3894 3895 3896 3897 3898 3899 3900
	}

	/* Make sure all the writes land before disabling dop clock gating */
	POSTING_READ(GEN7_L3LOG_BASE);

	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
}

3901 3902 3903 3904
void i915_gem_init_swizzling(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

3905
	if (INTEL_INFO(dev)->gen < 5 ||
3906 3907 3908 3909 3910 3911
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

3912 3913 3914
	if (IS_GEN5(dev))
		return;

3915 3916
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
3917
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
3918
	else if (IS_GEN7(dev))
3919
		I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
3920 3921
	else
		BUG();
3922
}
D
Daniel Vetter 已提交
3923

3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939
static bool
intel_enable_blt(struct drm_device *dev)
{
	if (!HAS_BLT(dev))
		return false;

	/* The blitter was dysfunctional on early prototypes */
	if (IS_GEN6(dev) && dev->pdev->revision < 8) {
		DRM_INFO("BLT not supported on this pre-production hardware;"
			 " graphics performance will be degraded.\n");
		return false;
	}

	return true;
}

3940
static int i915_gem_init_rings(struct drm_device *dev)
3941
{
3942
	struct drm_i915_private *dev_priv = dev->dev_private;
3943
	int ret;
3944

3945
	ret = intel_init_render_ring_buffer(dev);
3946
	if (ret)
3947
		return ret;
3948 3949

	if (HAS_BSD(dev)) {
3950
		ret = intel_init_bsd_ring_buffer(dev);
3951 3952
		if (ret)
			goto cleanup_render_ring;
3953
	}
3954

3955
	if (intel_enable_blt(dev)) {
3956 3957 3958 3959 3960
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

3961
	ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993
	if (ret)
		goto cleanup_blt_ring;

	return 0;

cleanup_blt_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
cleanup_bsd_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
cleanup_render_ring:
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);

	return ret;
}

int
i915_gem_init_hw(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;

	if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
		return -EIO;

	if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
		I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);

	i915_gem_l3_remap(dev);

	i915_gem_init_swizzling(dev);

	ret = i915_gem_init_rings(dev);
3994 3995 3996
	if (ret)
		return ret;

3997 3998 3999 4000 4001
	/*
	 * XXX: There was some w/a described somewhere suggesting loading
	 * contexts before PPGTT.
	 */
	i915_gem_context_init(dev);
D
Daniel Vetter 已提交
4002 4003
	i915_gem_init_ppgtt(dev);

4004
	return 0;
4005 4006
}

4007 4008 4009 4010 4011 4012
int i915_gem_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	mutex_lock(&dev->struct_mutex);
4013
	i915_gem_init_global_gtt(dev);
4014 4015 4016 4017 4018 4019 4020
	ret = i915_gem_init_hw(dev);
	mutex_unlock(&dev->struct_mutex);
	if (ret) {
		i915_gem_cleanup_aliasing_ppgtt(dev);
		return ret;
	}

4021 4022 4023
	/* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->dri1.allow_batchbuffer = 1;
4024 4025 4026
	return 0;
}

4027 4028 4029 4030
void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4031
	struct intel_ring_buffer *ring;
4032
	int i;
4033

4034 4035
	for_each_ring(ring, dev_priv, i)
		intel_cleanup_ring_buffer(ring);
4036 4037
}

4038 4039 4040 4041 4042
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4043
	int ret;
4044

J
Jesse Barnes 已提交
4045 4046 4047
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4048
	if (i915_reset_in_progress(&dev_priv->gpu_error)) {
4049
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
4050
		atomic_set(&dev_priv->gpu_error.reset_counter, 0);
4051 4052 4053
	}

	mutex_lock(&dev->struct_mutex);
4054 4055
	dev_priv->mm.suspended = 0;

4056
	ret = i915_gem_init_hw(dev);
4057 4058
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
4059
		return ret;
4060
	}
4061

4062
	BUG_ON(!list_empty(&dev_priv->mm.active_list));
4063
	mutex_unlock(&dev->struct_mutex);
4064

4065 4066 4067
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_ringbuffer;
4068

4069
	return 0;
4070 4071 4072 4073 4074 4075 4076 4077

cleanup_ringbuffer:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
	dev_priv->mm.suspended = 1;
	mutex_unlock(&dev->struct_mutex);

	return ret;
4078 4079 4080 4081 4082 4083
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
J
Jesse Barnes 已提交
4084 4085 4086
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4087
	drm_irq_uninstall(dev);
4088
	return i915_gem_idle(dev);
4089 4090 4091 4092 4093 4094 4095
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

4096 4097 4098
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4099 4100 4101
	ret = i915_gem_idle(dev);
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
4102 4103
}

4104 4105 4106 4107 4108 4109 4110
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
}

4111 4112 4113 4114
void
i915_gem_load(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
4115 4116 4117 4118 4119 4120 4121
	int i;

	dev_priv->slab =
		kmem_cache_create("i915_gem_object",
				  sizeof(struct drm_i915_gem_object), 0,
				  SLAB_HWCACHE_ALIGN,
				  NULL);
4122

4123
	INIT_LIST_HEAD(&dev_priv->mm.active_list);
4124
	INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
C
Chris Wilson 已提交
4125 4126
	INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
	INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4127
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4128 4129
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
4130
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
4131
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4132 4133
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4134
	init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
4135

4136 4137
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
4138 4139
		I915_WRITE(MI_ARB_STATE,
			   _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
4140 4141
	}

4142 4143
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

4144
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4145 4146
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4147

4148
	if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4149 4150 4151 4152
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4153
	/* Initialize fence registers to zero */
4154
	i915_gem_reset_fences(dev);
4155

4156
	i915_gem_detect_bit_6_swizzle(dev);
4157
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4158

4159 4160
	dev_priv->mm.interruptible = true;

4161 4162 4163
	dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
	dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.inactive_shrinker);
4164
}
4165 4166 4167 4168 4169

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
4170 4171
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
4172 4173 4174 4175 4176 4177 4178 4179
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

4180
	phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
4181 4182 4183 4184 4185
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

4186
	phys_obj->handle = drm_pci_alloc(dev, size, align);
4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
4199
	kfree(phys_obj);
4200 4201 4202
	return ret;
}

4203
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

4228
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
4229 4230 4231 4232
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
4233
				 struct drm_i915_gem_object *obj)
4234
{
4235
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
4236
	char *vaddr;
4237 4238 4239
	int i;
	int page_count;

4240
	if (!obj->phys_obj)
4241
		return;
4242
	vaddr = obj->phys_obj->handle->vaddr;
4243

4244
	page_count = obj->base.size / PAGE_SIZE;
4245
	for (i = 0; i < page_count; i++) {
4246
		struct page *page = shmem_read_mapping_page(mapping, i);
4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257
		if (!IS_ERR(page)) {
			char *dst = kmap_atomic(page);
			memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
			kunmap_atomic(dst);

			drm_clflush_pages(&page, 1);

			set_page_dirty(page);
			mark_page_accessed(page);
			page_cache_release(page);
		}
4258
	}
4259
	i915_gem_chipset_flush(dev);
4260

4261 4262
	obj->phys_obj->cur_obj = NULL;
	obj->phys_obj = NULL;
4263 4264 4265 4266
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
4267
			    struct drm_i915_gem_object *obj,
4268 4269
			    int id,
			    int align)
4270
{
4271
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
4272 4273 4274 4275 4276 4277 4278 4279
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

4280 4281
	if (obj->phys_obj) {
		if (obj->phys_obj->id == id)
4282 4283 4284 4285 4286 4287 4288
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
4289
						obj->base.size, align);
4290
		if (ret) {
4291 4292
			DRM_ERROR("failed to init phys object %d size: %zu\n",
				  id, obj->base.size);
4293
			return ret;
4294 4295 4296 4297
		}
	}

	/* bind to the object */
4298 4299
	obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj->phys_obj->cur_obj = obj;
4300

4301
	page_count = obj->base.size / PAGE_SIZE;
4302 4303

	for (i = 0; i < page_count; i++) {
4304 4305 4306
		struct page *page;
		char *dst, *src;

4307
		page = shmem_read_mapping_page(mapping, i);
4308 4309
		if (IS_ERR(page))
			return PTR_ERR(page);
4310

4311
		src = kmap_atomic(page);
4312
		dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4313
		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
4314
		kunmap_atomic(src);
4315

4316 4317 4318
		mark_page_accessed(page);
		page_cache_release(page);
	}
4319

4320 4321 4322 4323
	return 0;
}

static int
4324 4325
i915_gem_phys_pwrite(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
4326 4327 4328
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
4329
	void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
4330
	char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
4331

4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
4345

4346
	i915_gem_chipset_flush(dev);
4347 4348
	return 0;
}
4349

4350
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4351
{
4352
	struct drm_i915_file_private *file_priv = file->driver_priv;
4353 4354 4355 4356 4357

	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4358
	spin_lock(&file_priv->mm.lock);
4359 4360 4361 4362 4363 4364 4365 4366 4367
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4368
	spin_unlock(&file_priv->mm.lock);
4369
}
4370

4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383
static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
{
	if (!mutex_is_locked(mutex))
		return false;

#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
	return mutex->owner == task;
#else
	/* Since UP may be pre-empted, we cannot assume that we own the lock */
	return false;
#endif
}

4384
static int
4385
i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
4386
{
4387 4388 4389 4390 4391
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
C
Chris Wilson 已提交
4392
	struct drm_i915_gem_object *obj;
4393
	int nr_to_scan = sc->nr_to_scan;
4394
	bool unlock = true;
4395 4396
	int cnt;

4397 4398 4399 4400
	if (!mutex_trylock(&dev->struct_mutex)) {
		if (!mutex_is_locked_by(&dev->struct_mutex, current))
			return 0;

4401 4402 4403
		if (dev_priv->mm.shrinker_no_lock_stealing)
			return 0;

4404 4405
		unlock = false;
	}
4406

C
Chris Wilson 已提交
4407 4408
	if (nr_to_scan) {
		nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4409 4410 4411
		if (nr_to_scan > 0)
			nr_to_scan -= __i915_gem_shrink(dev_priv, nr_to_scan,
							false);
C
Chris Wilson 已提交
4412 4413
		if (nr_to_scan > 0)
			i915_gem_shrink_all(dev_priv);
4414 4415
	}

4416
	cnt = 0;
C
Chris Wilson 已提交
4417
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
4418 4419
		if (obj->pages_pin_count == 0)
			cnt += obj->base.size >> PAGE_SHIFT;
4420
	list_for_each_entry(obj, &dev_priv->mm.inactive_list, gtt_list)
4421
		if (obj->pin_count == 0 && obj->pages_pin_count == 0)
C
Chris Wilson 已提交
4422
			cnt += obj->base.size >> PAGE_SHIFT;
4423

4424 4425
	if (unlock)
		mutex_unlock(&dev->struct_mutex);
C
Chris Wilson 已提交
4426
	return cnt;
4427
}