i915_gem.c 103.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

#include "drmP.h"
#include "drm.h"
#include "i915_drm.h"
#include "i915_drv.h"
C
Chris Wilson 已提交
32
#include "i915_trace.h"
33
#include "intel_drv.h"
34
#include <linux/shmem_fs.h>
35
#include <linux/slab.h>
36
#include <linux/swap.h>
J
Jesse Barnes 已提交
37
#include <linux/pci.h>
38

39
static __must_check int i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj);
40 41
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
42 43 44
static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
						    unsigned alignment,
						    bool map_and_fenceable);
45 46
static void i915_gem_clear_fence_reg(struct drm_device *dev,
				     struct drm_i915_fence_reg *reg);
47 48
static int i915_gem_phys_pwrite(struct drm_device *dev,
				struct drm_i915_gem_object *obj,
49
				struct drm_i915_gem_pwrite *args,
50 51
				struct drm_file *file);
static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj);
52

53
static int i915_gem_inactive_shrink(struct shrinker *shrinker,
54
				    struct shrink_control *sc);
55
static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
56

57 58 59 60 61 62 63 64 65 66 67 68 69 70 71
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
}

72 73
static int
i915_gem_wait_for_error(struct drm_device *dev)
74 75 76 77 78 79 80 81 82 83 84 85 86
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct completion *x = &dev_priv->error_completion;
	unsigned long flags;
	int ret;

	if (!atomic_read(&dev_priv->mm.wedged))
		return 0;

	ret = wait_for_completion_interruptible(x);
	if (ret)
		return ret;

87 88 89 90 91 92 93 94 95 96 97
	if (atomic_read(&dev_priv->mm.wedged)) {
		/* GPU is hung, bump the completion count to account for
		 * the token we just consumed so that we never hit zero and
		 * end up waiting upon a subsequent completion event that
		 * will never happen.
		 */
		spin_lock_irqsave(&x->wait.lock, flags);
		x->done++;
		spin_unlock_irqrestore(&x->wait.lock, flags);
	}
	return 0;
98 99
}

100
int i915_mutex_lock_interruptible(struct drm_device *dev)
101 102 103
{
	int ret;

104
	ret = i915_gem_wait_for_error(dev);
105 106 107 108 109 110 111
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

112
	WARN_ON(i915_verify_lists(dev));
113 114
	return 0;
}
115

116
static inline bool
117
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
118
{
119
	return obj->gtt_space && !obj->active && obj->pin_count == 0;
120 121
}

J
Jesse Barnes 已提交
122 123
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
124
		    struct drm_file *file)
J
Jesse Barnes 已提交
125 126
{
	struct drm_i915_gem_init *args = data;
127 128 129 130

	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
131

132 133 134 135
	/* GEM with user mode setting was never supported on ilk and later. */
	if (INTEL_INFO(dev)->gen >= 5)
		return -ENODEV;

J
Jesse Barnes 已提交
136
	mutex_lock(&dev->struct_mutex);
137 138
	i915_gem_init_global_gtt(dev, args->gtt_start,
				 args->gtt_end, args->gtt_end);
139 140
	mutex_unlock(&dev->struct_mutex);

141
	return 0;
142 143
}

144 145
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
146
			    struct drm_file *file)
147
{
148
	struct drm_i915_private *dev_priv = dev->dev_private;
149
	struct drm_i915_gem_get_aperture *args = data;
150 151
	struct drm_i915_gem_object *obj;
	size_t pinned;
152 153 154 155

	if (!(dev->driver->driver_features & DRIVER_GEM))
		return -ENODEV;

156
	pinned = 0;
157
	mutex_lock(&dev->struct_mutex);
158 159
	list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
		pinned += obj->gtt_space->size;
160
	mutex_unlock(&dev->struct_mutex);
161

162
	args->aper_size = dev_priv->mm.gtt_total;
163
	args->aper_available_size = args->aper_size - pinned;
164

165 166 167
	return 0;
}

168 169 170 171 172
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
173
{
174
	struct drm_i915_gem_object *obj;
175 176
	int ret;
	u32 handle;
177

178
	size = roundup(size, PAGE_SIZE);
179 180
	if (size == 0)
		return -EINVAL;
181 182

	/* Allocate the new object */
183
	obj = i915_gem_alloc_object(dev, size);
184 185 186
	if (obj == NULL)
		return -ENOMEM;

187
	ret = drm_gem_handle_create(file, &obj->base, &handle);
188
	if (ret) {
189 190
		drm_gem_object_release(&obj->base);
		i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
191
		kfree(obj);
192
		return ret;
193
	}
194

195
	/* drop reference from allocate - handle holds it now */
196
	drm_gem_object_unreference(&obj->base);
197 198
	trace_i915_gem_object_create(obj);

199
	*handle_p = handle;
200 201 202
	return 0;
}

203 204 205 206 207 208
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
209
	args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

int i915_gem_dumb_destroy(struct drm_file *file,
			  struct drm_device *dev,
			  uint32_t handle)
{
	return drm_gem_handle_delete(file, handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

234
static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
235
{
236
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
237 238

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
239
		obj->tiling_mode != I915_TILING_NONE;
240 241
}

242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293
static inline int
__copy_from_user_swizzled(char __user *gpu_vaddr, int gpu_offset,
			  const char *cpu_vaddr,
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

294 295 296
/* Per-page copy function for the shmem pread fastpath.
 * Flushes invalid cachelines before reading the target if
 * needs_clflush is set. */
297
static int
298 299 300 301 302 303 304
shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

305
	if (unlikely(page_do_bit17_swizzling))
306 307 308 309 310 311 312 313 314 315 316 317 318 319
		return -EINVAL;

	vaddr = kmap_atomic(page);
	if (needs_clflush)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_to_user_inatomic(user_data,
				      vaddr + shmem_page_offset,
				      page_length);
	kunmap_atomic(vaddr);

	return ret;
}

320 321 322 323
static void
shmem_clflush_swizzled_range(char *addr, unsigned long length,
			     bool swizzled)
{
324
	if (unlikely(swizzled)) {
325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
		unsigned long start = (unsigned long) addr;
		unsigned long end = (unsigned long) addr + length;

		/* For swizzling simply ensure that we always flush both
		 * channels. Lame, but simple and it works. Swizzled
		 * pwrite/pread is far from a hotpath - current userspace
		 * doesn't use it at all. */
		start = round_down(start, 128);
		end = round_up(end, 128);

		drm_clflush_virt_range((void *)start, end - start);
	} else {
		drm_clflush_virt_range(addr, length);
	}

}

342 343 344 345 346 347 348 349 350 351 352 353
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
static int
shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
		 char __user *user_data,
		 bool page_do_bit17_swizzling, bool needs_clflush)
{
	char *vaddr;
	int ret;

	vaddr = kmap(page);
	if (needs_clflush)
354 355 356
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
357 358 359 360 361 362 363 364 365 366 367 368 369 370

	if (page_do_bit17_swizzling)
		ret = __copy_to_user_swizzled(user_data,
					      vaddr, shmem_page_offset,
					      page_length);
	else
		ret = __copy_to_user(user_data,
				     vaddr + shmem_page_offset,
				     page_length);
	kunmap(page);

	return ret;
}

371
static int
372 373 374 375
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
376
{
377
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
378
	char __user *user_data;
379
	ssize_t remain;
380
	loff_t offset;
381
	int shmem_page_offset, page_length, ret = 0;
382
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
383
	int hit_slowpath = 0;
384
	int prefaulted = 0;
385
	int needs_clflush = 0;
386
	int release_page;
387

388
	user_data = (char __user *) (uintptr_t) args->data_ptr;
389 390
	remain = args->size;

391
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
392

393 394 395 396 397 398 399 400 401 402 403
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
		if (obj->cache_level == I915_CACHE_NONE)
			needs_clflush = 1;
		ret = i915_gem_object_set_to_gtt_domain(obj, false);
		if (ret)
			return ret;
	}
404

405
	offset = args->offset;
406 407

	while (remain > 0) {
408 409
		struct page *page;

410 411 412 413 414
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
415
		shmem_page_offset = offset_in_page(offset);
416 417 418 419
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

420 421 422 423 424 425 426 427 428 429
		if (obj->pages) {
			page = obj->pages[offset >> PAGE_SHIFT];
			release_page = 0;
		} else {
			page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
			if (IS_ERR(page)) {
				ret = PTR_ERR(page);
				goto out;
			}
			release_page = 1;
430
		}
431

432 433 434
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

435 436 437 438 439
		ret = shmem_pread_fast(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
		if (ret == 0)
			goto next_page;
440 441

		hit_slowpath = 1;
442
		page_cache_get(page);
443 444
		mutex_unlock(&dev->struct_mutex);

445
		if (!prefaulted) {
446
			ret = fault_in_multipages_writeable(user_data, remain);
447 448 449 450 451 452 453
			/* Userspace is tricking us, but we've already clobbered
			 * its pages with the prefault and promised to write the
			 * data up to the first fault. Hence ignore any errors
			 * and just continue. */
			(void)ret;
			prefaulted = 1;
		}
454

455 456 457
		ret = shmem_pread_slow(page, shmem_page_offset, page_length,
				       user_data, page_do_bit17_swizzling,
				       needs_clflush);
458

459
		mutex_lock(&dev->struct_mutex);
460
		page_cache_release(page);
461
next_page:
462
		mark_page_accessed(page);
463 464
		if (release_page)
			page_cache_release(page);
465

466 467 468 469 470
		if (ret) {
			ret = -EFAULT;
			goto out;
		}

471
		remain -= page_length;
472
		user_data += page_length;
473 474 475
		offset += page_length;
	}

476
out:
477 478 479 480 481
	if (hit_slowpath) {
		/* Fixup: Kill any reinstated backing storage pages */
		if (obj->madv == __I915_MADV_PURGED)
			i915_gem_object_truncate(obj);
	}
482 483 484 485

	return ret;
}

486 487 488 489 490 491 492
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
493
		     struct drm_file *file)
494 495
{
	struct drm_i915_gem_pread *args = data;
496
	struct drm_i915_gem_object *obj;
497
	int ret = 0;
498

499 500 501 502 503 504 505 506
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size))
		return -EFAULT;

507
	ret = i915_mutex_lock_interruptible(dev);
508
	if (ret)
509
		return ret;
510

511
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
512
	if (&obj->base == NULL) {
513 514
		ret = -ENOENT;
		goto unlock;
515
	}
516

517
	/* Bounds check source.  */
518 519
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
520
		ret = -EINVAL;
521
		goto out;
C
Chris Wilson 已提交
522 523
	}

C
Chris Wilson 已提交
524 525
	trace_i915_gem_object_pread(obj, args->offset, args->size);

526
	ret = i915_gem_shmem_pread(dev, obj, args, file);
527

528
out:
529
	drm_gem_object_unreference(&obj->base);
530
unlock:
531
	mutex_unlock(&dev->struct_mutex);
532
	return ret;
533 534
}

535 536
/* This is the fast write path which cannot handle
 * page faults in the source data
537
 */
538 539 540 541 542 543

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
544 545
{
	char *vaddr_atomic;
546
	unsigned long unwritten;
547

P
Peter Zijlstra 已提交
548
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
549 550
	unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
						      user_data, length);
P
Peter Zijlstra 已提交
551
	io_mapping_unmap_atomic(vaddr_atomic);
552
	return unwritten;
553 554
}

555 556 557 558
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
559
static int
560 561
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
562
			 struct drm_i915_gem_pwrite *args,
563
			 struct drm_file *file)
564
{
565
	drm_i915_private_t *dev_priv = dev->dev_private;
566
	ssize_t remain;
567
	loff_t offset, page_base;
568
	char __user *user_data;
D
Daniel Vetter 已提交
569 570 571 572 573 574 575 576 577 578 579 580 581
	int page_offset, page_length, ret;

	ret = i915_gem_object_pin(obj, 0, true);
	if (ret)
		goto out;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin;

	ret = i915_gem_object_put_fence(obj);
	if (ret)
		goto out_unpin;
582 583 584 585

	user_data = (char __user *) (uintptr_t) args->data_ptr;
	remain = args->size;

586
	offset = obj->gtt_offset + args->offset;
587 588 589 590

	while (remain > 0) {
		/* Operation in this page
		 *
591 592 593
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
594
		 */
595 596
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
597 598 599 600 601
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
602 603
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
604
		 */
605
		if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
D
Daniel Vetter 已提交
606 607 608 609
				    page_offset, user_data, page_length)) {
			ret = -EFAULT;
			goto out_unpin;
		}
610

611 612 613
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
614 615
	}

D
Daniel Vetter 已提交
616 617 618
out_unpin:
	i915_gem_object_unpin(obj);
out:
619
	return ret;
620 621
}

622 623 624 625
/* Per-page copy function for the shmem pwrite fastpath.
 * Flushes invalid cachelines before writing to the target if
 * needs_clflush_before is set and flushes out any written cachelines after
 * writing if needs_clflush is set. */
626
static int
627 628 629 630 631
shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
632
{
633
	char *vaddr;
634
	int ret;
635

636
	if (unlikely(page_do_bit17_swizzling))
637
		return -EINVAL;
638

639 640 641 642 643 644 645 646 647 648 649
	vaddr = kmap_atomic(page);
	if (needs_clflush_before)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
						user_data,
						page_length);
	if (needs_clflush_after)
		drm_clflush_virt_range(vaddr + shmem_page_offset,
				       page_length);
	kunmap_atomic(vaddr);
650 651 652 653

	return ret;
}

654 655
/* Only difference to the fast-path function is that this can handle bit17
 * and uses non-atomic copy and kmap functions. */
656
static int
657 658 659 660 661
shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
		  char __user *user_data,
		  bool page_do_bit17_swizzling,
		  bool needs_clflush_before,
		  bool needs_clflush_after)
662
{
663 664
	char *vaddr;
	int ret;
665

666
	vaddr = kmap(page);
667
	if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
668 669 670
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
671 672
	if (page_do_bit17_swizzling)
		ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
673 674
						user_data,
						page_length);
675 676 677 678 679
	else
		ret = __copy_from_user(vaddr + shmem_page_offset,
				       user_data,
				       page_length);
	if (needs_clflush_after)
680 681 682
		shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
					     page_length,
					     page_do_bit17_swizzling);
683
	kunmap(page);
684

685
	return ret;
686 687 688
}

static int
689 690 691 692
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
693
{
694
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
695
	ssize_t remain;
696 697
	loff_t offset;
	char __user *user_data;
698
	int shmem_page_offset, page_length, ret = 0;
699
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
700
	int hit_slowpath = 0;
701 702
	int needs_clflush_after = 0;
	int needs_clflush_before = 0;
703
	int release_page;
704

705
	user_data = (char __user *) (uintptr_t) args->data_ptr;
706 707
	remain = args->size;

708
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
709

710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
		/* If we're not in the cpu write domain, set ourself into the gtt
		 * write domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will use the data
		 * right away and we therefore have to clflush anyway. */
		if (obj->cache_level == I915_CACHE_NONE)
			needs_clflush_after = 1;
		ret = i915_gem_object_set_to_gtt_domain(obj, true);
		if (ret)
			return ret;
	}
	/* Same trick applies for invalidate partially written cachelines before
	 * writing.  */
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
	    && obj->cache_level == I915_CACHE_NONE)
		needs_clflush_before = 1;

727
	offset = args->offset;
728
	obj->dirty = 1;
729

730
	while (remain > 0) {
731
		struct page *page;
732
		int partial_cacheline_write;
733

734 735 736 737 738
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
739
		shmem_page_offset = offset_in_page(offset);
740 741 742 743 744

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

745 746 747 748 749 750 751
		/* If we don't overwrite a cacheline completely we need to be
		 * careful to have up-to-date data by first clflushing. Don't
		 * overcomplicate things and flush the entire patch. */
		partial_cacheline_write = needs_clflush_before &&
			((shmem_page_offset | page_length)
				& (boot_cpu_data.x86_clflush_size - 1));

752 753 754 755 756 757 758 759 760 761
		if (obj->pages) {
			page = obj->pages[offset >> PAGE_SHIFT];
			release_page = 0;
		} else {
			page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
			if (IS_ERR(page)) {
				ret = PTR_ERR(page);
				goto out;
			}
			release_page = 1;
762 763
		}

764 765 766
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

767 768 769 770 771 772
		ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
		if (ret == 0)
			goto next_page;
773 774

		hit_slowpath = 1;
775
		page_cache_get(page);
776 777
		mutex_unlock(&dev->struct_mutex);

778 779 780 781
		ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
					user_data, page_do_bit17_swizzling,
					partial_cacheline_write,
					needs_clflush_after);
782

783
		mutex_lock(&dev->struct_mutex);
784
		page_cache_release(page);
785
next_page:
786 787
		set_page_dirty(page);
		mark_page_accessed(page);
788 789
		if (release_page)
			page_cache_release(page);
790

791 792 793 794 795
		if (ret) {
			ret = -EFAULT;
			goto out;
		}

796
		remain -= page_length;
797
		user_data += page_length;
798
		offset += page_length;
799 800
	}

801
out:
802 803 804 805 806 807 808 809 810 811
	if (hit_slowpath) {
		/* Fixup: Kill any reinstated backing storage pages */
		if (obj->madv == __I915_MADV_PURGED)
			i915_gem_object_truncate(obj);
		/* and flush dirty cachelines in case the object isn't in the cpu write
		 * domain anymore. */
		if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
			i915_gem_clflush_object(obj);
			intel_gtt_chipset_flush();
		}
812
	}
813

814 815 816
	if (needs_clflush_after)
		intel_gtt_chipset_flush();

817
	return ret;
818 819 820 821 822 823 824 825 826
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
827
		      struct drm_file *file)
828 829
{
	struct drm_i915_gem_pwrite *args = data;
830
	struct drm_i915_gem_object *obj;
831 832 833 834 835 836 837 838 839 840
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size))
		return -EFAULT;

841 842
	ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
					   args->size);
843 844
	if (ret)
		return -EFAULT;
845

846
	ret = i915_mutex_lock_interruptible(dev);
847
	if (ret)
848
		return ret;
849

850
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
851
	if (&obj->base == NULL) {
852 853
		ret = -ENOENT;
		goto unlock;
854
	}
855

856
	/* Bounds check destination. */
857 858
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
859
		ret = -EINVAL;
860
		goto out;
C
Chris Wilson 已提交
861 862
	}

C
Chris Wilson 已提交
863 864
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

D
Daniel Vetter 已提交
865
	ret = -EFAULT;
866 867 868 869 870 871
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
872
	if (obj->phys_obj) {
873
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
874 875 876 877
		goto out;
	}

	if (obj->gtt_space &&
878
	    obj->cache_level == I915_CACHE_NONE &&
879
	    obj->map_and_fenceable &&
880
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
881
		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
D
Daniel Vetter 已提交
882 883 884
		/* Note that the gtt paths might fail with non-page-backed user
		 * pointers (e.g. gtt mappings when moving data between
		 * textures). Fallback to the shmem path in that case. */
885
	}
886

887
	if (ret == -EFAULT)
D
Daniel Vetter 已提交
888
		ret = i915_gem_shmem_pwrite(dev, obj, args, file);
889

890
out:
891
	drm_gem_object_unreference(&obj->base);
892
unlock:
893
	mutex_unlock(&dev->struct_mutex);
894 895 896 897
	return ret;
}

/**
898 899
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
900 901 902
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
903
			  struct drm_file *file)
904 905
{
	struct drm_i915_gem_set_domain *args = data;
906
	struct drm_i915_gem_object *obj;
907 908
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
909 910 911 912 913
	int ret;

	if (!(dev->driver->driver_features & DRIVER_GEM))
		return -ENODEV;

914
	/* Only handle setting domains to types used by the CPU. */
915
	if (write_domain & I915_GEM_GPU_DOMAINS)
916 917
		return -EINVAL;

918
	if (read_domains & I915_GEM_GPU_DOMAINS)
919 920 921 922 923 924 925 926
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

927
	ret = i915_mutex_lock_interruptible(dev);
928
	if (ret)
929
		return ret;
930

931
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
932
	if (&obj->base == NULL) {
933 934
		ret = -ENOENT;
		goto unlock;
935
	}
936

937 938
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
939 940 941 942 943 944 945

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
946
	} else {
947
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
948 949
	}

950
	drm_gem_object_unreference(&obj->base);
951
unlock:
952 953 954 955 956 957 958 959 960
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
961
			 struct drm_file *file)
962 963
{
	struct drm_i915_gem_sw_finish *args = data;
964
	struct drm_i915_gem_object *obj;
965 966 967 968 969
	int ret = 0;

	if (!(dev->driver->driver_features & DRIVER_GEM))
		return -ENODEV;

970
	ret = i915_mutex_lock_interruptible(dev);
971
	if (ret)
972
		return ret;
973

974
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
975
	if (&obj->base == NULL) {
976 977
		ret = -ENOENT;
		goto unlock;
978 979 980
	}

	/* Pinned buffers may be scanout, so flush the cache */
981
	if (obj->pin_count)
982 983
		i915_gem_object_flush_cpu_write_domain(obj);

984
	drm_gem_object_unreference(&obj->base);
985
unlock:
986 987 988 989 990 991 992 993 994 995 996 997 998
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
999
		    struct drm_file *file)
1000 1001 1002 1003 1004 1005 1006 1007
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

	if (!(dev->driver->driver_features & DRIVER_GEM))
		return -ENODEV;

1008
	obj = drm_gem_object_lookup(dev, file, args->handle);
1009
	if (obj == NULL)
1010
		return -ENOENT;
1011 1012 1013 1014 1015 1016

	down_write(&current->mm->mmap_sem);
	addr = do_mmap(obj->filp, 0, args->size,
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
	up_write(&current->mm->mmap_sem);
1017
	drm_gem_object_unreference_unlocked(obj);
1018 1019 1020 1021 1022 1023 1024 1025
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
1044 1045
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1046
	drm_i915_private_t *dev_priv = dev->dev_private;
1047 1048 1049
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1050
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1051 1052 1053 1054 1055

	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1056 1057 1058
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1059

C
Chris Wilson 已提交
1060 1061
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1062
	/* Now bind it into the GTT if needed */
1063 1064 1065 1066
	if (!obj->map_and_fenceable) {
		ret = i915_gem_object_unbind(obj);
		if (ret)
			goto unlock;
1067
	}
1068
	if (!obj->gtt_space) {
1069
		ret = i915_gem_object_bind_to_gtt(obj, 0, true);
1070 1071
		if (ret)
			goto unlock;
1072

1073 1074 1075 1076
		ret = i915_gem_object_set_to_gtt_domain(obj, write);
		if (ret)
			goto unlock;
	}
1077

1078 1079 1080
	if (!obj->has_global_gtt_mapping)
		i915_gem_gtt_bind_object(obj, obj->cache_level);

1081
	ret = i915_gem_object_get_fence(obj, NULL);
1082 1083
	if (ret)
		goto unlock;
1084

1085 1086
	if (i915_gem_object_is_inactive(obj))
		list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1087

1088 1089
	obj->fault_mappable = true;

1090
	pfn = ((dev->agp->base + obj->gtt_offset) >> PAGE_SHIFT) +
1091 1092 1093 1094
		page_offset;

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1095
unlock:
1096
	mutex_unlock(&dev->struct_mutex);
1097
out:
1098
	switch (ret) {
1099
	case -EIO:
1100
	case -EAGAIN:
1101 1102 1103 1104 1105 1106 1107
		/* Give the error handler a chance to run and move the
		 * objects off the GPU active list. Next time we service the
		 * fault, we should be able to transition the page into the
		 * GTT without touching the GPU (and so avoid further
		 * EIO/EGAIN). If the GPU is wedged, then there is no issue
		 * with coherency, just lost writes.
		 */
1108
		set_need_resched();
1109 1110
	case 0:
	case -ERESTARTSYS:
1111
	case -EINTR:
1112
		return VM_FAULT_NOPAGE;
1113 1114 1115
	case -ENOMEM:
		return VM_FAULT_OOM;
	default:
1116
		return VM_FAULT_SIGBUS;
1117 1118 1119
	}
}

1120 1121 1122 1123
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1124
 * Preserve the reservation of the mmapping with the DRM core code, but
1125 1126 1127 1128 1129 1130 1131 1132 1133
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1134
void
1135
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1136
{
1137 1138
	if (!obj->fault_mappable)
		return;
1139

1140 1141 1142 1143
	if (obj->base.dev->dev_mapping)
		unmap_mapping_range(obj->base.dev->dev_mapping,
				    (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
				    obj->base.size, 1);
1144

1145
	obj->fault_mappable = false;
1146 1147
}

1148
static uint32_t
1149
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1150
{
1151
	uint32_t gtt_size;
1152 1153

	if (INTEL_INFO(dev)->gen >= 4 ||
1154 1155
	    tiling_mode == I915_TILING_NONE)
		return size;
1156 1157 1158

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1159
		gtt_size = 1024*1024;
1160
	else
1161
		gtt_size = 512*1024;
1162

1163 1164
	while (gtt_size < size)
		gtt_size <<= 1;
1165

1166
	return gtt_size;
1167 1168
}

1169 1170 1171 1172 1173
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1174
 * potential fence register mapping.
1175 1176
 */
static uint32_t
1177 1178 1179
i915_gem_get_gtt_alignment(struct drm_device *dev,
			   uint32_t size,
			   int tiling_mode)
1180 1181 1182 1183 1184
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1185
	if (INTEL_INFO(dev)->gen >= 4 ||
1186
	    tiling_mode == I915_TILING_NONE)
1187 1188
		return 4096;

1189 1190 1191 1192
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1193
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1194 1195
}

1196 1197 1198
/**
 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
 *					 unfenced object
1199 1200 1201
 * @dev: the device
 * @size: size of the object
 * @tiling_mode: tiling mode of the object
1202 1203 1204 1205
 *
 * Return the required GTT alignment for an object, only taking into account
 * unfenced tiled surface requirements.
 */
1206
uint32_t
1207 1208 1209
i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
				    uint32_t size,
				    int tiling_mode)
1210 1211 1212 1213 1214
{
	/*
	 * Minimum alignment is 4k (GTT page size) for sane hw.
	 */
	if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
1215
	    tiling_mode == I915_TILING_NONE)
1216 1217
		return 4096;

1218 1219 1220
	/* Previous hardware however needs to be aligned to a power-of-two
	 * tile height. The simplest method for determining this is to reuse
	 * the power-of-tile object size.
1221
	 */
1222
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1223 1224
}

1225
int
1226 1227 1228 1229
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1230
{
1231
	struct drm_i915_private *dev_priv = dev->dev_private;
1232
	struct drm_i915_gem_object *obj;
1233 1234 1235 1236 1237
	int ret;

	if (!(dev->driver->driver_features & DRIVER_GEM))
		return -ENODEV;

1238
	ret = i915_mutex_lock_interruptible(dev);
1239
	if (ret)
1240
		return ret;
1241

1242
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1243
	if (&obj->base == NULL) {
1244 1245 1246
		ret = -ENOENT;
		goto unlock;
	}
1247

1248
	if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
1249
		ret = -E2BIG;
1250
		goto out;
1251 1252
	}

1253
	if (obj->madv != I915_MADV_WILLNEED) {
1254
		DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1255 1256
		ret = -EINVAL;
		goto out;
1257 1258
	}

1259
	if (!obj->base.map_list.map) {
1260
		ret = drm_gem_create_mmap_offset(&obj->base);
1261 1262
		if (ret)
			goto out;
1263 1264
	}

1265
	*offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
1266

1267
out:
1268
	drm_gem_object_unreference(&obj->base);
1269
unlock:
1270
	mutex_unlock(&dev->struct_mutex);
1271
	return ret;
1272 1273
}

1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	if (!(dev->driver->driver_features & DRIVER_GEM))
		return -ENODEV;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}


1302
static int
1303
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
1304 1305 1306 1307 1308 1309 1310 1311 1312 1313
			      gfp_t gfpmask)
{
	int page_count, i;
	struct address_space *mapping;
	struct inode *inode;
	struct page *page;

	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 */
1314 1315 1316 1317
	page_count = obj->base.size / PAGE_SIZE;
	BUG_ON(obj->pages != NULL);
	obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
	if (obj->pages == NULL)
1318 1319
		return -ENOMEM;

1320
	inode = obj->base.filp->f_path.dentry->d_inode;
1321
	mapping = inode->i_mapping;
1322 1323
	gfpmask |= mapping_gfp_mask(mapping);

1324
	for (i = 0; i < page_count; i++) {
1325
		page = shmem_read_mapping_page_gfp(mapping, i, gfpmask);
1326 1327 1328
		if (IS_ERR(page))
			goto err_pages;

1329
		obj->pages[i] = page;
1330 1331
	}

1332
	if (i915_gem_object_needs_bit17_swizzle(obj))
1333 1334 1335 1336 1337 1338
		i915_gem_object_do_bit_17_swizzle(obj);

	return 0;

err_pages:
	while (i--)
1339
		page_cache_release(obj->pages[i]);
1340

1341 1342
	drm_free_large(obj->pages);
	obj->pages = NULL;
1343 1344 1345
	return PTR_ERR(page);
}

1346
static void
1347
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1348
{
1349
	int page_count = obj->base.size / PAGE_SIZE;
1350 1351
	int i;

1352
	BUG_ON(obj->madv == __I915_MADV_PURGED);
1353

1354
	if (i915_gem_object_needs_bit17_swizzle(obj))
1355 1356
		i915_gem_object_save_bit_17_swizzle(obj);

1357 1358
	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;
1359 1360

	for (i = 0; i < page_count; i++) {
1361 1362
		if (obj->dirty)
			set_page_dirty(obj->pages[i]);
1363

1364 1365
		if (obj->madv == I915_MADV_WILLNEED)
			mark_page_accessed(obj->pages[i]);
1366

1367
		page_cache_release(obj->pages[i]);
1368
	}
1369
	obj->dirty = 0;
1370

1371 1372
	drm_free_large(obj->pages);
	obj->pages = NULL;
1373 1374
}

1375
void
1376
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1377 1378
			       struct intel_ring_buffer *ring,
			       u32 seqno)
1379
{
1380
	struct drm_device *dev = obj->base.dev;
1381
	struct drm_i915_private *dev_priv = dev->dev_private;
1382

1383
	BUG_ON(ring == NULL);
1384
	obj->ring = ring;
1385 1386

	/* Add a reference if we're newly entering the active list. */
1387 1388 1389
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
1390
	}
1391

1392
	/* Move from whatever list we were on to the tail of execution. */
1393 1394
	list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
	list_move_tail(&obj->ring_list, &ring->active_list);
1395

1396
	obj->last_rendering_seqno = seqno;
1397

1398
	if (obj->fenced_gpu_access) {
1399 1400 1401
		obj->last_fenced_seqno = seqno;
		obj->last_fenced_ring = ring;

1402 1403 1404 1405 1406 1407 1408 1409
		/* Bump MRU to take account of the delayed flush */
		if (obj->fence_reg != I915_FENCE_REG_NONE) {
			struct drm_i915_fence_reg *reg;

			reg = &dev_priv->fence_regs[obj->fence_reg];
			list_move_tail(&reg->lru_list,
				       &dev_priv->mm.fence_list);
		}
1410 1411 1412 1413 1414 1415 1416 1417
	}
}

static void
i915_gem_object_move_off_active(struct drm_i915_gem_object *obj)
{
	list_del_init(&obj->ring_list);
	obj->last_rendering_seqno = 0;
1418 1419
}

1420
static void
1421
i915_gem_object_move_to_flushing(struct drm_i915_gem_object *obj)
1422
{
1423
	struct drm_device *dev = obj->base.dev;
1424 1425
	drm_i915_private_t *dev_priv = dev->dev_private;

1426 1427
	BUG_ON(!obj->active);
	list_move_tail(&obj->mm_list, &dev_priv->mm.flushing_list);
1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450

	i915_gem_object_move_off_active(obj);
}

static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (obj->pin_count != 0)
		list_move_tail(&obj->mm_list, &dev_priv->mm.pinned_list);
	else
		list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);

	BUG_ON(!list_empty(&obj->gpu_write_list));
	BUG_ON(!obj->active);
	obj->ring = NULL;

	i915_gem_object_move_off_active(obj);
	obj->fenced_gpu_access = false;

	obj->active = 0;
1451
	obj->pending_gpu_write = false;
1452 1453 1454
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
1455
}
1456

1457 1458
/* Immediately discard the backing storage */
static void
1459
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1460
{
C
Chris Wilson 已提交
1461
	struct inode *inode;
1462

1463 1464 1465
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
1466
	 * backing pages, *now*.
1467
	 */
1468
	inode = obj->base.filp->f_path.dentry->d_inode;
1469
	shmem_truncate_range(inode, 0, (loff_t)-1);
C
Chris Wilson 已提交
1470

1471 1472 1473
	if (obj->base.map_list.map)
		drm_gem_free_mmap_offset(&obj->base);

1474
	obj->madv = __I915_MADV_PURGED;
1475 1476 1477
}

static inline int
1478
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1479
{
1480
	return obj->madv == I915_MADV_DONTNEED;
1481 1482
}

1483
static void
C
Chris Wilson 已提交
1484 1485
i915_gem_process_flushing_list(struct intel_ring_buffer *ring,
			       uint32_t flush_domains)
1486
{
1487
	struct drm_i915_gem_object *obj, *next;
1488

1489
	list_for_each_entry_safe(obj, next,
1490
				 &ring->gpu_write_list,
1491
				 gpu_write_list) {
1492 1493
		if (obj->base.write_domain & flush_domains) {
			uint32_t old_write_domain = obj->base.write_domain;
1494

1495 1496
			obj->base.write_domain = 0;
			list_del_init(&obj->gpu_write_list);
1497
			i915_gem_object_move_to_active(obj, ring,
C
Chris Wilson 已提交
1498
						       i915_gem_next_request_seqno(ring));
1499 1500

			trace_i915_gem_object_change_domain(obj,
1501
							    obj->base.read_domains,
1502 1503 1504 1505
							    old_write_domain);
		}
	}
}
1506

1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
static u32
i915_gem_get_seqno(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 seqno = dev_priv->next_seqno;

	/* reserve 0 for non-seqno */
	if (++dev_priv->next_seqno == 0)
		dev_priv->next_seqno = 1;

	return seqno;
}

u32
i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
{
	if (ring->outstanding_lazy_request == 0)
		ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);

	return ring->outstanding_lazy_request;
}

1529
int
C
Chris Wilson 已提交
1530
i915_add_request(struct intel_ring_buffer *ring,
1531
		 struct drm_file *file,
C
Chris Wilson 已提交
1532
		 struct drm_i915_gem_request *request)
1533
{
C
Chris Wilson 已提交
1534
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1535
	uint32_t seqno;
1536
	u32 request_ring_position;
1537
	int was_empty;
1538 1539 1540
	int ret;

	BUG_ON(request == NULL);
1541
	seqno = i915_gem_next_request_seqno(ring);
1542

1543 1544 1545 1546 1547 1548 1549
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

1550 1551 1552
	ret = ring->add_request(ring, &seqno);
	if (ret)
	    return ret;
1553

C
Chris Wilson 已提交
1554
	trace_i915_gem_request_add(ring, seqno);
1555 1556

	request->seqno = seqno;
1557
	request->ring = ring;
1558
	request->tail = request_ring_position;
1559
	request->emitted_jiffies = jiffies;
1560 1561 1562
	was_empty = list_empty(&ring->request_list);
	list_add_tail(&request->list, &ring->request_list);

C
Chris Wilson 已提交
1563 1564 1565
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

1566
		spin_lock(&file_priv->mm.lock);
1567
		request->file_priv = file_priv;
1568
		list_add_tail(&request->client_list,
1569
			      &file_priv->mm.request_list);
1570
		spin_unlock(&file_priv->mm.lock);
1571
	}
1572

1573
	ring->outstanding_lazy_request = 0;
C
Chris Wilson 已提交
1574

B
Ben Gamari 已提交
1575
	if (!dev_priv->mm.suspended) {
1576 1577 1578 1579 1580
		if (i915_enable_hangcheck) {
			mod_timer(&dev_priv->hangcheck_timer,
				  jiffies +
				  msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
		}
B
Ben Gamari 已提交
1581
		if (was_empty)
1582 1583
			queue_delayed_work(dev_priv->wq,
					   &dev_priv->mm.retire_work, HZ);
B
Ben Gamari 已提交
1584
	}
1585
	return 0;
1586 1587
}

1588 1589
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1590
{
1591
	struct drm_i915_file_private *file_priv = request->file_priv;
1592

1593 1594
	if (!file_priv)
		return;
C
Chris Wilson 已提交
1595

1596
	spin_lock(&file_priv->mm.lock);
1597 1598 1599 1600
	if (request->file_priv) {
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
1601
	spin_unlock(&file_priv->mm.lock);
1602 1603
}

1604 1605
static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
				      struct intel_ring_buffer *ring)
1606
{
1607 1608
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;
1609

1610 1611 1612
		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);
1613

1614
		list_del(&request->list);
1615
		i915_gem_request_remove_from_client(request);
1616 1617
		kfree(request);
	}
1618

1619
	while (!list_empty(&ring->active_list)) {
1620
		struct drm_i915_gem_object *obj;
1621

1622 1623 1624
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
1625

1626 1627 1628
		obj->base.write_domain = 0;
		list_del_init(&obj->gpu_write_list);
		i915_gem_object_move_to_inactive(obj);
1629 1630 1631
	}
}

1632 1633 1634 1635 1636
static void i915_gem_reset_fences(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

1637
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
1638
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
1639 1640 1641 1642 1643 1644 1645 1646
		struct drm_i915_gem_object *obj = reg->obj;

		if (!obj)
			continue;

		if (obj->tiling_mode)
			i915_gem_release_mmap(obj);

1647 1648 1649 1650 1651
		reg->obj->fence_reg = I915_FENCE_REG_NONE;
		reg->obj->fenced_gpu_access = false;
		reg->obj->last_fenced_seqno = 0;
		reg->obj->last_fenced_ring = NULL;
		i915_gem_clear_fence_reg(dev, reg);
1652 1653 1654
	}
}

1655
void i915_gem_reset(struct drm_device *dev)
1656
{
1657
	struct drm_i915_private *dev_priv = dev->dev_private;
1658
	struct drm_i915_gem_object *obj;
1659
	int i;
1660

1661 1662
	for (i = 0; i < I915_NUM_RINGS; i++)
		i915_gem_reset_ring_lists(dev_priv, &dev_priv->ring[i]);
1663 1664 1665 1666 1667 1668

	/* Remove anything from the flushing lists. The GPU cache is likely
	 * to be lost on reset along with the data, so simply move the
	 * lost bo to the inactive list.
	 */
	while (!list_empty(&dev_priv->mm.flushing_list)) {
1669
		obj = list_first_entry(&dev_priv->mm.flushing_list,
1670 1671
				      struct drm_i915_gem_object,
				      mm_list);
1672

1673 1674 1675
		obj->base.write_domain = 0;
		list_del_init(&obj->gpu_write_list);
		i915_gem_object_move_to_inactive(obj);
1676 1677 1678 1679 1680
	}

	/* Move everything out of the GPU domains to ensure we do any
	 * necessary invalidation upon reuse.
	 */
1681
	list_for_each_entry(obj,
1682
			    &dev_priv->mm.inactive_list,
1683
			    mm_list)
1684
	{
1685
		obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
1686
	}
1687 1688

	/* The fence registers are invalidated so clear them out */
1689
	i915_gem_reset_fences(dev);
1690 1691 1692 1693 1694
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
1695
void
C
Chris Wilson 已提交
1696
i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
1697 1698
{
	uint32_t seqno;
1699
	int i;
1700

C
Chris Wilson 已提交
1701
	if (list_empty(&ring->request_list))
1702 1703
		return;

C
Chris Wilson 已提交
1704
	WARN_ON(i915_verify_lists(ring->dev));
1705

1706
	seqno = ring->get_seqno(ring);
1707

1708
	for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
1709 1710 1711
		if (seqno >= ring->sync_seqno[i])
			ring->sync_seqno[i] = 0;

1712
	while (!list_empty(&ring->request_list)) {
1713 1714
		struct drm_i915_gem_request *request;

1715
		request = list_first_entry(&ring->request_list,
1716 1717 1718
					   struct drm_i915_gem_request,
					   list);

1719
		if (!i915_seqno_passed(seqno, request->seqno))
1720 1721
			break;

C
Chris Wilson 已提交
1722
		trace_i915_gem_request_retire(ring, request->seqno);
1723 1724 1725 1726 1727 1728
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
		ring->last_retired_head = request->tail;
1729 1730

		list_del(&request->list);
1731
		i915_gem_request_remove_from_client(request);
1732 1733
		kfree(request);
	}
1734

1735 1736 1737 1738
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate.
	 */
	while (!list_empty(&ring->active_list)) {
1739
		struct drm_i915_gem_object *obj;
1740

1741
		obj = list_first_entry(&ring->active_list,
1742 1743
				      struct drm_i915_gem_object,
				      ring_list);
1744

1745
		if (!i915_seqno_passed(seqno, obj->last_rendering_seqno))
1746
			break;
1747

1748
		if (obj->base.write_domain != 0)
1749 1750 1751
			i915_gem_object_move_to_flushing(obj);
		else
			i915_gem_object_move_to_inactive(obj);
1752
	}
1753

C
Chris Wilson 已提交
1754 1755
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
1756
		ring->irq_put(ring);
C
Chris Wilson 已提交
1757
		ring->trace_irq_seqno = 0;
1758
	}
1759

C
Chris Wilson 已提交
1760
	WARN_ON(i915_verify_lists(ring->dev));
1761 1762
}

1763 1764 1765 1766
void
i915_gem_retire_requests(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1767
	int i;
1768

1769
	if (!list_empty(&dev_priv->mm.deferred_free_list)) {
1770
	    struct drm_i915_gem_object *obj, *next;
1771 1772 1773 1774 1775 1776

	    /* We must be careful that during unbind() we do not
	     * accidentally infinitely recurse into retire requests.
	     * Currently:
	     *   retire -> free -> unbind -> wait -> retire_ring
	     */
1777
	    list_for_each_entry_safe(obj, next,
1778
				     &dev_priv->mm.deferred_free_list,
1779
				     mm_list)
1780
		    i915_gem_free_object_tail(obj);
1781 1782
	}

1783
	for (i = 0; i < I915_NUM_RINGS; i++)
C
Chris Wilson 已提交
1784
		i915_gem_retire_requests_ring(&dev_priv->ring[i]);
1785 1786
}

1787
static void
1788 1789 1790 1791
i915_gem_retire_work_handler(struct work_struct *work)
{
	drm_i915_private_t *dev_priv;
	struct drm_device *dev;
1792 1793
	bool idle;
	int i;
1794 1795 1796 1797 1798

	dev_priv = container_of(work, drm_i915_private_t,
				mm.retire_work.work);
	dev = dev_priv->dev;

1799 1800 1801 1802 1803 1804
	/* Come back later if the device is busy... */
	if (!mutex_trylock(&dev->struct_mutex)) {
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
		return;
	}

1805
	i915_gem_retire_requests(dev);
1806

1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817
	/* Send a periodic flush down the ring so we don't hold onto GEM
	 * objects indefinitely.
	 */
	idle = true;
	for (i = 0; i < I915_NUM_RINGS; i++) {
		struct intel_ring_buffer *ring = &dev_priv->ring[i];

		if (!list_empty(&ring->gpu_write_list)) {
			struct drm_i915_gem_request *request;
			int ret;

C
Chris Wilson 已提交
1818 1819
			ret = i915_gem_flush_ring(ring,
						  0, I915_GEM_GPU_DOMAINS);
1820 1821
			request = kzalloc(sizeof(*request), GFP_KERNEL);
			if (ret || request == NULL ||
C
Chris Wilson 已提交
1822
			    i915_add_request(ring, NULL, request))
1823 1824 1825 1826 1827 1828 1829
			    kfree(request);
		}

		idle &= list_empty(&ring->request_list);
	}

	if (!dev_priv->mm.suspended && !idle)
1830
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1831

1832 1833 1834
	mutex_unlock(&dev->struct_mutex);
}

C
Chris Wilson 已提交
1835 1836 1837 1838
/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
1839
int
C
Chris Wilson 已提交
1840
i915_wait_request(struct intel_ring_buffer *ring,
1841 1842
		  uint32_t seqno,
		  bool do_retire)
1843
{
C
Chris Wilson 已提交
1844
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1845
	u32 ier;
1846 1847 1848 1849
	int ret = 0;

	BUG_ON(seqno == 0);

1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861
	if (atomic_read(&dev_priv->mm.wedged)) {
		struct completion *x = &dev_priv->error_completion;
		bool recovery_complete;
		unsigned long flags;

		/* Give the error handler a chance to run. */
		spin_lock_irqsave(&x->wait.lock, flags);
		recovery_complete = x->done > 0;
		spin_unlock_irqrestore(&x->wait.lock, flags);

		return recovery_complete ? -EIO : -EAGAIN;
	}
1862

1863
	if (seqno == ring->outstanding_lazy_request) {
1864 1865 1866 1867
		struct drm_i915_gem_request *request;

		request = kzalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
1868
			return -ENOMEM;
1869

C
Chris Wilson 已提交
1870
		ret = i915_add_request(ring, NULL, request);
1871 1872 1873 1874 1875 1876
		if (ret) {
			kfree(request);
			return ret;
		}

		seqno = request->seqno;
1877
	}
1878

1879
	if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
C
Chris Wilson 已提交
1880
		if (HAS_PCH_SPLIT(ring->dev))
1881
			ier = I915_READ(DEIER) | I915_READ(GTIER);
1882 1883
		else if (IS_VALLEYVIEW(ring->dev))
			ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1884 1885
		else
			ier = I915_READ(IER);
1886 1887 1888
		if (!ier) {
			DRM_ERROR("something (likely vbetool) disabled "
				  "interrupts, re-enabling\n");
1889 1890
			ring->dev->driver->irq_preinstall(ring->dev);
			ring->dev->driver->irq_postinstall(ring->dev);
1891 1892
		}

C
Chris Wilson 已提交
1893
		trace_i915_gem_request_wait_begin(ring, seqno);
C
Chris Wilson 已提交
1894

1895
		ring->waiting_seqno = seqno;
1896
		if (ring->irq_get(ring)) {
1897
			if (dev_priv->mm.interruptible)
1898 1899 1900 1901 1902 1903 1904 1905 1906
				ret = wait_event_interruptible(ring->irq_queue,
							       i915_seqno_passed(ring->get_seqno(ring), seqno)
							       || atomic_read(&dev_priv->mm.wedged));
			else
				wait_event(ring->irq_queue,
					   i915_seqno_passed(ring->get_seqno(ring), seqno)
					   || atomic_read(&dev_priv->mm.wedged));

			ring->irq_put(ring);
1907 1908 1909
		} else if (wait_for_atomic(i915_seqno_passed(ring->get_seqno(ring),
							     seqno) ||
					   atomic_read(&dev_priv->mm.wedged), 3000))
1910
			ret = -EBUSY;
1911
		ring->waiting_seqno = 0;
C
Chris Wilson 已提交
1912

C
Chris Wilson 已提交
1913
		trace_i915_gem_request_wait_end(ring, seqno);
1914
	}
1915
	if (atomic_read(&dev_priv->mm.wedged))
1916
		ret = -EAGAIN;
1917 1918 1919 1920 1921 1922

	/* Directly dispatch request retiring.  While we have the work queue
	 * to handle this, the waiter on a request often wants an associated
	 * buffer to have made it to the inactive list, and we would need
	 * a separate wait queue to handle that.
	 */
1923
	if (ret == 0 && do_retire)
C
Chris Wilson 已提交
1924
		i915_gem_retire_requests_ring(ring);
1925 1926 1927 1928 1929 1930 1931 1932

	return ret;
}

/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
1933
int
1934
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj)
1935 1936 1937
{
	int ret;

1938 1939
	/* This function only exists to support waiting for existing rendering,
	 * not for emitting required flushes.
1940
	 */
1941
	BUG_ON((obj->base.write_domain & I915_GEM_GPU_DOMAINS) != 0);
1942 1943 1944 1945

	/* If there is rendering queued on the buffer being evicted, wait for
	 * it.
	 */
1946
	if (obj->active) {
1947 1948
		ret = i915_wait_request(obj->ring, obj->last_rendering_seqno,
					true);
1949
		if (ret)
1950 1951 1952 1953 1954 1955
			return ret;
	}

	return 0;
}

1956 1957 1958 1959 1960 1961 1962 1963 1964 1965
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Act a barrier for all accesses through the GTT */
	mb();

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

1966 1967 1968
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

1980 1981 1982
/**
 * Unbinds an object from the GTT aperture.
 */
1983
int
1984
i915_gem_object_unbind(struct drm_i915_gem_object *obj)
1985
{
1986
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
1987 1988
	int ret = 0;

1989
	if (obj->gtt_space == NULL)
1990 1991
		return 0;

1992
	if (obj->pin_count != 0) {
1993 1994 1995 1996
		DRM_ERROR("Attempting to unbind pinned buffer\n");
		return -EINVAL;
	}

1997 1998 1999 2000 2001 2002 2003 2004
	ret = i915_gem_object_finish_gpu(obj);
	if (ret == -ERESTARTSYS)
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

2005
	i915_gem_object_finish_gtt(obj);
2006

2007 2008
	/* Move the object to the CPU domain to ensure that
	 * any possible CPU writes while it's not in the GTT
2009
	 * are flushed when we go to remap it.
2010
	 */
2011 2012
	if (ret == 0)
		ret = i915_gem_object_set_to_cpu_domain(obj, 1);
2013
	if (ret == -ERESTARTSYS)
2014
		return ret;
2015
	if (ret) {
2016 2017 2018
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
2019
		i915_gem_clflush_object(obj);
2020
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2021
	}
2022

2023
	/* release the fence reg _after_ flushing */
2024 2025 2026
	ret = i915_gem_object_put_fence(obj);
	if (ret == -ERESTARTSYS)
		return ret;
2027

C
Chris Wilson 已提交
2028 2029
	trace_i915_gem_object_unbind(obj);

2030 2031
	if (obj->has_global_gtt_mapping)
		i915_gem_gtt_unbind_object(obj);
2032 2033 2034 2035
	if (obj->has_aliasing_ppgtt_mapping) {
		i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
		obj->has_aliasing_ppgtt_mapping = 0;
	}
2036
	i915_gem_gtt_finish_object(obj);
2037

2038
	i915_gem_object_put_pages_gtt(obj);
2039

2040
	list_del_init(&obj->gtt_list);
2041
	list_del_init(&obj->mm_list);
2042
	/* Avoid an unnecessary call to unbind on rebind. */
2043
	obj->map_and_fenceable = true;
2044

2045 2046 2047
	drm_mm_put_block(obj->gtt_space);
	obj->gtt_space = NULL;
	obj->gtt_offset = 0;
2048

2049
	if (i915_gem_object_is_purgeable(obj))
2050 2051
		i915_gem_object_truncate(obj);

2052
	return ret;
2053 2054
}

2055
int
C
Chris Wilson 已提交
2056
i915_gem_flush_ring(struct intel_ring_buffer *ring,
2057 2058 2059
		    uint32_t invalidate_domains,
		    uint32_t flush_domains)
{
2060 2061
	int ret;

2062 2063 2064
	if (((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) == 0)
		return 0;

C
Chris Wilson 已提交
2065 2066
	trace_i915_gem_ring_flush(ring, invalidate_domains, flush_domains);

2067 2068 2069 2070
	ret = ring->flush(ring, invalidate_domains, flush_domains);
	if (ret)
		return ret;

2071 2072 2073
	if (flush_domains & I915_GEM_GPU_DOMAINS)
		i915_gem_process_flushing_list(ring, flush_domains);

2074
	return 0;
2075 2076
}

2077
static int i915_ring_idle(struct intel_ring_buffer *ring, bool do_retire)
2078
{
2079 2080
	int ret;

2081
	if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
2082 2083
		return 0;

2084
	if (!list_empty(&ring->gpu_write_list)) {
C
Chris Wilson 已提交
2085
		ret = i915_gem_flush_ring(ring,
2086
				    I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
2087 2088 2089 2090
		if (ret)
			return ret;
	}

2091 2092
	return i915_wait_request(ring, i915_gem_next_request_seqno(ring),
				 do_retire);
2093 2094
}

2095
int i915_gpu_idle(struct drm_device *dev, bool do_retire)
2096 2097
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2098
	int ret, i;
2099 2100

	/* Flush everything onto the inactive list. */
2101
	for (i = 0; i < I915_NUM_RINGS; i++) {
2102
		ret = i915_ring_idle(&dev_priv->ring[i], do_retire);
2103 2104 2105
		if (ret)
			return ret;
	}
2106

2107
	return 0;
2108 2109
}

2110 2111
static int sandybridge_write_fence_reg(struct drm_i915_gem_object *obj,
				       struct intel_ring_buffer *pipelined)
2112
{
2113
	struct drm_device *dev = obj->base.dev;
2114
	drm_i915_private_t *dev_priv = dev->dev_private;
2115 2116
	u32 size = obj->gtt_space->size;
	int regnum = obj->fence_reg;
2117 2118
	uint64_t val;

2119
	val = (uint64_t)((obj->gtt_offset + size - 4096) &
2120
			 0xfffff000) << 32;
2121 2122
	val |= obj->gtt_offset & 0xfffff000;
	val |= (uint64_t)((obj->stride / 128) - 1) <<
2123 2124
		SANDYBRIDGE_FENCE_PITCH_SHIFT;

2125
	if (obj->tiling_mode == I915_TILING_Y)
2126 2127 2128
		val |= 1 << I965_FENCE_TILING_Y_SHIFT;
	val |= I965_FENCE_REG_VALID;

2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144
	if (pipelined) {
		int ret = intel_ring_begin(pipelined, 6);
		if (ret)
			return ret;

		intel_ring_emit(pipelined, MI_NOOP);
		intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
		intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8);
		intel_ring_emit(pipelined, (u32)val);
		intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8 + 4);
		intel_ring_emit(pipelined, (u32)(val >> 32));
		intel_ring_advance(pipelined);
	} else
		I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + regnum * 8, val);

	return 0;
2145 2146
}

2147 2148
static int i965_write_fence_reg(struct drm_i915_gem_object *obj,
				struct intel_ring_buffer *pipelined)
2149
{
2150
	struct drm_device *dev = obj->base.dev;
2151
	drm_i915_private_t *dev_priv = dev->dev_private;
2152 2153
	u32 size = obj->gtt_space->size;
	int regnum = obj->fence_reg;
2154 2155
	uint64_t val;

2156
	val = (uint64_t)((obj->gtt_offset + size - 4096) &
2157
		    0xfffff000) << 32;
2158 2159 2160
	val |= obj->gtt_offset & 0xfffff000;
	val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
	if (obj->tiling_mode == I915_TILING_Y)
2161 2162 2163
		val |= 1 << I965_FENCE_TILING_Y_SHIFT;
	val |= I965_FENCE_REG_VALID;

2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179
	if (pipelined) {
		int ret = intel_ring_begin(pipelined, 6);
		if (ret)
			return ret;

		intel_ring_emit(pipelined, MI_NOOP);
		intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
		intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8);
		intel_ring_emit(pipelined, (u32)val);
		intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8 + 4);
		intel_ring_emit(pipelined, (u32)(val >> 32));
		intel_ring_advance(pipelined);
	} else
		I915_WRITE64(FENCE_REG_965_0 + regnum * 8, val);

	return 0;
2180 2181
}

2182 2183
static int i915_write_fence_reg(struct drm_i915_gem_object *obj,
				struct intel_ring_buffer *pipelined)
2184
{
2185
	struct drm_device *dev = obj->base.dev;
2186
	drm_i915_private_t *dev_priv = dev->dev_private;
2187
	u32 size = obj->gtt_space->size;
2188
	u32 fence_reg, val, pitch_val;
2189
	int tile_width;
2190

2191 2192 2193 2194 2195 2196
	if (WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
		 (size & -size) != size ||
		 (obj->gtt_offset & (size - 1)),
		 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		 obj->gtt_offset, obj->map_and_fenceable, size))
		return -EINVAL;
2197

2198
	if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2199
		tile_width = 128;
2200
	else
2201 2202 2203
		tile_width = 512;

	/* Note: pitch better be a power of two tile widths */
2204
	pitch_val = obj->stride / tile_width;
2205
	pitch_val = ffs(pitch_val) - 1;
2206

2207 2208
	val = obj->gtt_offset;
	if (obj->tiling_mode == I915_TILING_Y)
2209
		val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2210
	val |= I915_FENCE_SIZE_BITS(size);
2211 2212 2213
	val |= pitch_val << I830_FENCE_PITCH_SHIFT;
	val |= I830_FENCE_REG_VALID;

2214
	fence_reg = obj->fence_reg;
2215 2216
	if (fence_reg < 8)
		fence_reg = FENCE_REG_830_0 + fence_reg * 4;
2217
	else
2218
		fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233

	if (pipelined) {
		int ret = intel_ring_begin(pipelined, 4);
		if (ret)
			return ret;

		intel_ring_emit(pipelined, MI_NOOP);
		intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(pipelined, fence_reg);
		intel_ring_emit(pipelined, val);
		intel_ring_advance(pipelined);
	} else
		I915_WRITE(fence_reg, val);

	return 0;
2234 2235
}

2236 2237
static int i830_write_fence_reg(struct drm_i915_gem_object *obj,
				struct intel_ring_buffer *pipelined)
2238
{
2239
	struct drm_device *dev = obj->base.dev;
2240
	drm_i915_private_t *dev_priv = dev->dev_private;
2241 2242
	u32 size = obj->gtt_space->size;
	int regnum = obj->fence_reg;
2243 2244 2245
	uint32_t val;
	uint32_t pitch_val;

2246 2247 2248 2249 2250 2251
	if (WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
		 (size & -size) != size ||
		 (obj->gtt_offset & (size - 1)),
		 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
		 obj->gtt_offset, size))
		return -EINVAL;
2252

2253
	pitch_val = obj->stride / 128;
2254 2255
	pitch_val = ffs(pitch_val) - 1;

2256 2257
	val = obj->gtt_offset;
	if (obj->tiling_mode == I915_TILING_Y)
2258
		val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2259
	val |= I830_FENCE_SIZE_BITS(size);
2260 2261 2262
	val |= pitch_val << I830_FENCE_PITCH_SHIFT;
	val |= I830_FENCE_REG_VALID;

2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276
	if (pipelined) {
		int ret = intel_ring_begin(pipelined, 4);
		if (ret)
			return ret;

		intel_ring_emit(pipelined, MI_NOOP);
		intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(pipelined, FENCE_REG_830_0 + regnum*4);
		intel_ring_emit(pipelined, val);
		intel_ring_advance(pipelined);
	} else
		I915_WRITE(FENCE_REG_830_0 + regnum * 4, val);

	return 0;
2277 2278
}

2279 2280 2281 2282 2283 2284 2285
static bool ring_passed_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	return i915_seqno_passed(ring->get_seqno(ring), seqno);
}

static int
i915_gem_object_flush_fence(struct drm_i915_gem_object *obj,
2286
			    struct intel_ring_buffer *pipelined)
2287 2288 2289 2290
{
	int ret;

	if (obj->fenced_gpu_access) {
2291
		if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
C
Chris Wilson 已提交
2292
			ret = i915_gem_flush_ring(obj->last_fenced_ring,
2293 2294 2295 2296
						  0, obj->base.write_domain);
			if (ret)
				return ret;
		}
2297 2298 2299 2300 2301 2302 2303

		obj->fenced_gpu_access = false;
	}

	if (obj->last_fenced_seqno && pipelined != obj->last_fenced_ring) {
		if (!ring_passed_seqno(obj->last_fenced_ring,
				       obj->last_fenced_seqno)) {
C
Chris Wilson 已提交
2304
			ret = i915_wait_request(obj->last_fenced_ring,
2305 2306
						obj->last_fenced_seqno,
						true);
2307 2308 2309 2310 2311 2312 2313 2314
			if (ret)
				return ret;
		}

		obj->last_fenced_seqno = 0;
		obj->last_fenced_ring = NULL;
	}

2315 2316 2317 2318 2319 2320
	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
		mb();

2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

2332
	ret = i915_gem_object_flush_fence(obj, NULL);
2333 2334 2335 2336 2337
	if (ret)
		return ret;

	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2338 2339

		WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count);
2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351
		i915_gem_clear_fence_reg(obj->base.dev,
					 &dev_priv->fence_regs[obj->fence_reg]);

		obj->fence_reg = I915_FENCE_REG_NONE;
	}

	return 0;
}

static struct drm_i915_fence_reg *
i915_find_fence_reg(struct drm_device *dev,
		    struct intel_ring_buffer *pipelined)
2352 2353
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2354 2355
	struct drm_i915_fence_reg *reg, *first, *avail;
	int i;
2356 2357

	/* First try to find a free reg */
2358
	avail = NULL;
2359 2360 2361
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
2362
			return reg;
2363

2364
		if (!reg->pin_count)
2365
			avail = reg;
2366 2367
	}

2368 2369
	if (avail == NULL)
		return NULL;
2370 2371

	/* None available, try to steal one or wait for a user to finish */
2372 2373
	avail = first = NULL;
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
2374
		if (reg->pin_count)
2375 2376
			continue;

2377 2378 2379 2380 2381 2382 2383 2384 2385
		if (first == NULL)
			first = reg;

		if (!pipelined ||
		    !reg->obj->last_fenced_ring ||
		    reg->obj->last_fenced_ring == pipelined) {
			avail = reg;
			break;
		}
2386 2387
	}

2388 2389
	if (avail == NULL)
		avail = first;
2390

2391
	return avail;
2392 2393
}

2394
/**
2395
 * i915_gem_object_get_fence - set up fencing for an object
2396
 * @obj: object to map through a fence reg
2397
 * @pipelined: ring on which to queue the change, or NULL for CPU access
2398 2399 2400 2401 2402 2403 2404 2405
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
2406 2407
 *
 * For an untiled surface, this removes any existing fence.
2408
 */
2409
int
2410
i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
2411
			  struct intel_ring_buffer *pipelined)
2412
{
2413
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
2414
	struct drm_i915_private *dev_priv = dev->dev_private;
2415
	struct drm_i915_fence_reg *reg;
2416
	int ret;
2417

2418 2419 2420
	if (obj->tiling_mode == I915_TILING_NONE)
		return i915_gem_object_put_fence(obj);

2421 2422 2423
	/* XXX disable pipelining. There are bugs. Shocking. */
	pipelined = NULL;

2424
	/* Just update our place in the LRU if our fence is getting reused. */
2425 2426
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
2427
		list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
2428

2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445
		if (obj->tiling_changed) {
			ret = i915_gem_object_flush_fence(obj, pipelined);
			if (ret)
				return ret;

			if (!obj->fenced_gpu_access && !obj->last_fenced_seqno)
				pipelined = NULL;

			if (pipelined) {
				reg->setup_seqno =
					i915_gem_next_request_seqno(pipelined);
				obj->last_fenced_seqno = reg->setup_seqno;
				obj->last_fenced_ring = pipelined;
			}

			goto update;
		}
2446 2447 2448 2449 2450

		if (!pipelined) {
			if (reg->setup_seqno) {
				if (!ring_passed_seqno(obj->last_fenced_ring,
						       reg->setup_seqno)) {
C
Chris Wilson 已提交
2451
					ret = i915_wait_request(obj->last_fenced_ring,
2452 2453
								reg->setup_seqno,
								true);
2454 2455 2456 2457 2458 2459 2460 2461
					if (ret)
						return ret;
				}

				reg->setup_seqno = 0;
			}
		} else if (obj->last_fenced_ring &&
			   obj->last_fenced_ring != pipelined) {
2462
			ret = i915_gem_object_flush_fence(obj, pipelined);
2463 2464 2465 2466
			if (ret)
				return ret;
		}

2467 2468 2469
		return 0;
	}

2470 2471
	reg = i915_find_fence_reg(dev, pipelined);
	if (reg == NULL)
2472
		return -EDEADLK;
2473

2474
	ret = i915_gem_object_flush_fence(obj, pipelined);
2475
	if (ret)
2476
		return ret;
2477

2478 2479 2480 2481 2482 2483 2484 2485
	if (reg->obj) {
		struct drm_i915_gem_object *old = reg->obj;

		drm_gem_object_reference(&old->base);

		if (old->tiling_mode)
			i915_gem_release_mmap(old);

2486
		ret = i915_gem_object_flush_fence(old, pipelined);
2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497
		if (ret) {
			drm_gem_object_unreference(&old->base);
			return ret;
		}

		if (old->last_fenced_seqno == 0 && obj->last_fenced_seqno == 0)
			pipelined = NULL;

		old->fence_reg = I915_FENCE_REG_NONE;
		old->last_fenced_ring = pipelined;
		old->last_fenced_seqno =
C
Chris Wilson 已提交
2498
			pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
2499 2500 2501 2502

		drm_gem_object_unreference(&old->base);
	} else if (obj->last_fenced_seqno == 0)
		pipelined = NULL;
2503

2504
	reg->obj = obj;
2505 2506 2507
	list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
	obj->fence_reg = reg - dev_priv->fence_regs;
	obj->last_fenced_ring = pipelined;
2508

2509
	reg->setup_seqno =
C
Chris Wilson 已提交
2510
		pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
2511 2512 2513 2514
	obj->last_fenced_seqno = reg->setup_seqno;

update:
	obj->tiling_changed = false;
2515
	switch (INTEL_INFO(dev)->gen) {
2516
	case 7:
2517
	case 6:
2518
		ret = sandybridge_write_fence_reg(obj, pipelined);
2519 2520 2521
		break;
	case 5:
	case 4:
2522
		ret = i965_write_fence_reg(obj, pipelined);
2523 2524
		break;
	case 3:
2525
		ret = i915_write_fence_reg(obj, pipelined);
2526 2527
		break;
	case 2:
2528
		ret = i830_write_fence_reg(obj, pipelined);
2529 2530
		break;
	}
2531

2532
	return ret;
2533 2534 2535 2536 2537 2538 2539
}

/**
 * i915_gem_clear_fence_reg - clear out fence register info
 * @obj: object to clear
 *
 * Zeroes out the fence register itself and clears out the associated
2540
 * data structures in dev_priv and obj.
2541 2542
 */
static void
2543 2544
i915_gem_clear_fence_reg(struct drm_device *dev,
			 struct drm_i915_fence_reg *reg)
2545
{
J
Jesse Barnes 已提交
2546
	drm_i915_private_t *dev_priv = dev->dev_private;
2547
	uint32_t fence_reg = reg - dev_priv->fence_regs;
2548

2549
	switch (INTEL_INFO(dev)->gen) {
2550
	case 7:
2551
	case 6:
2552
		I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + fence_reg*8, 0);
2553 2554 2555
		break;
	case 5:
	case 4:
2556
		I915_WRITE64(FENCE_REG_965_0 + fence_reg*8, 0);
2557 2558
		break;
	case 3:
2559 2560
		if (fence_reg >= 8)
			fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
2561
		else
2562
	case 2:
2563
			fence_reg = FENCE_REG_830_0 + fence_reg * 4;
2564 2565

		I915_WRITE(fence_reg, 0);
2566
		break;
2567
	}
2568

2569
	list_del_init(&reg->lru_list);
2570 2571
	reg->obj = NULL;
	reg->setup_seqno = 0;
2572
	reg->pin_count = 0;
2573 2574
}

2575 2576 2577 2578
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
static int
2579
i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
2580
			    unsigned alignment,
2581
			    bool map_and_fenceable)
2582
{
2583
	struct drm_device *dev = obj->base.dev;
2584 2585
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_mm_node *free_space;
2586
	gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
2587
	u32 size, fence_size, fence_alignment, unfenced_alignment;
2588
	bool mappable, fenceable;
2589
	int ret;
2590

2591
	if (obj->madv != I915_MADV_WILLNEED) {
2592 2593 2594 2595
		DRM_ERROR("Attempting to bind a purgeable object\n");
		return -EINVAL;
	}

2596 2597 2598 2599 2600 2601 2602 2603 2604 2605
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
						     obj->tiling_mode);
	unfenced_alignment =
		i915_gem_get_unfenced_gtt_alignment(dev,
						    obj->base.size,
						    obj->tiling_mode);
2606

2607
	if (alignment == 0)
2608 2609
		alignment = map_and_fenceable ? fence_alignment :
						unfenced_alignment;
2610
	if (map_and_fenceable && alignment & (fence_alignment - 1)) {
2611 2612 2613 2614
		DRM_ERROR("Invalid object alignment requested %u\n", alignment);
		return -EINVAL;
	}

2615
	size = map_and_fenceable ? fence_size : obj->base.size;
2616

2617 2618 2619
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
2620
	if (obj->base.size >
2621
	    (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
2622 2623 2624 2625
		DRM_ERROR("Attempting to bind an object larger than the aperture\n");
		return -E2BIG;
	}

2626
 search_free:
2627
	if (map_and_fenceable)
2628 2629
		free_space =
			drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
2630
						    size, alignment, 0,
2631 2632 2633 2634
						    dev_priv->mm.gtt_mappable_end,
						    0);
	else
		free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
2635
						size, alignment, 0);
2636 2637

	if (free_space != NULL) {
2638
		if (map_and_fenceable)
2639
			obj->gtt_space =
2640
				drm_mm_get_block_range_generic(free_space,
2641
							       size, alignment, 0,
2642 2643 2644
							       dev_priv->mm.gtt_mappable_end,
							       0);
		else
2645
			obj->gtt_space =
2646
				drm_mm_get_block(free_space, size, alignment);
2647
	}
2648
	if (obj->gtt_space == NULL) {
2649 2650 2651
		/* If the gtt is empty and we're still having trouble
		 * fitting our object in, we're out of memory.
		 */
2652 2653
		ret = i915_gem_evict_something(dev, size, alignment,
					       map_and_fenceable);
2654
		if (ret)
2655
			return ret;
2656

2657 2658 2659
		goto search_free;
	}

2660
	ret = i915_gem_object_get_pages_gtt(obj, gfpmask);
2661
	if (ret) {
2662 2663
		drm_mm_put_block(obj->gtt_space);
		obj->gtt_space = NULL;
2664 2665

		if (ret == -ENOMEM) {
2666 2667
			/* first try to reclaim some memory by clearing the GTT */
			ret = i915_gem_evict_everything(dev, false);
2668 2669
			if (ret) {
				/* now try to shrink everyone else */
2670 2671 2672
				if (gfpmask) {
					gfpmask = 0;
					goto search_free;
2673 2674
				}

2675
				return -ENOMEM;
2676 2677 2678 2679 2680
			}

			goto search_free;
		}

2681 2682 2683
		return ret;
	}

2684
	ret = i915_gem_gtt_prepare_object(obj);
2685
	if (ret) {
2686
		i915_gem_object_put_pages_gtt(obj);
2687 2688
		drm_mm_put_block(obj->gtt_space);
		obj->gtt_space = NULL;
2689

2690
		if (i915_gem_evict_everything(dev, false))
2691 2692 2693
			return ret;

		goto search_free;
2694 2695
	}

2696 2697
	if (!dev_priv->mm.aliasing_ppgtt)
		i915_gem_gtt_bind_object(obj, obj->cache_level);
2698

2699
	list_add_tail(&obj->gtt_list, &dev_priv->mm.gtt_list);
2700
	list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
2701

2702 2703 2704 2705
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
2706 2707
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2708

2709
	obj->gtt_offset = obj->gtt_space->start;
C
Chris Wilson 已提交
2710

2711
	fenceable =
2712
		obj->gtt_space->size == fence_size &&
2713
		(obj->gtt_space->start & (fence_alignment - 1)) == 0;
2714

2715
	mappable =
2716
		obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
2717

2718
	obj->map_and_fenceable = mappable && fenceable;
2719

C
Chris Wilson 已提交
2720
	trace_i915_gem_object_bind(obj, map_and_fenceable);
2721 2722 2723 2724
	return 0;
}

void
2725
i915_gem_clflush_object(struct drm_i915_gem_object *obj)
2726 2727 2728 2729 2730
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
2731
	if (obj->pages == NULL)
2732 2733
		return;

2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
	if (obj->cache_level != I915_CACHE_NONE)
		return;

C
Chris Wilson 已提交
2745
	trace_i915_gem_object_clflush(obj);
2746

2747
	drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
2748 2749
}

2750
/** Flushes any GPU write domain for the object if it's dirty. */
2751
static int
2752
i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj)
2753
{
2754
	if ((obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0)
2755
		return 0;
2756 2757

	/* Queue the GPU write cache flushing we need. */
C
Chris Wilson 已提交
2758
	return i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
2759 2760 2761 2762
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
2763
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
2764
{
C
Chris Wilson 已提交
2765 2766
	uint32_t old_write_domain;

2767
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
2768 2769
		return;

2770
	/* No actual flushing is required for the GTT write domain.  Writes
2771 2772
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
2773 2774 2775 2776
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
2777
	 */
2778 2779
	wmb();

2780 2781
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
2782 2783

	trace_i915_gem_object_change_domain(obj,
2784
					    obj->base.read_domains,
C
Chris Wilson 已提交
2785
					    old_write_domain);
2786 2787 2788 2789
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
2790
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
2791
{
C
Chris Wilson 已提交
2792
	uint32_t old_write_domain;
2793

2794
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
2795 2796 2797
		return;

	i915_gem_clflush_object(obj);
2798
	intel_gtt_chipset_flush();
2799 2800
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
2801 2802

	trace_i915_gem_object_change_domain(obj,
2803
					    obj->base.read_domains,
C
Chris Wilson 已提交
2804
					    old_write_domain);
2805 2806
}

2807 2808 2809 2810 2811 2812
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
2813
int
2814
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
2815
{
C
Chris Wilson 已提交
2816
	uint32_t old_write_domain, old_read_domains;
2817
	int ret;
2818

2819
	/* Not valid to be called on unbound objects. */
2820
	if (obj->gtt_space == NULL)
2821 2822
		return -EINVAL;

2823 2824 2825
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

2826 2827 2828 2829
	ret = i915_gem_object_flush_gpu_write_domain(obj);
	if (ret)
		return ret;

2830
	if (obj->pending_gpu_write || write) {
2831
		ret = i915_gem_object_wait_rendering(obj);
2832 2833 2834
		if (ret)
			return ret;
	}
2835

2836
	i915_gem_object_flush_cpu_write_domain(obj);
C
Chris Wilson 已提交
2837

2838 2839
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
2840

2841 2842 2843
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
2844 2845
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
2846
	if (write) {
2847 2848 2849
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
2850 2851
	}

C
Chris Wilson 已提交
2852 2853 2854 2855
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

2856 2857 2858
	return 0;
}

2859 2860 2861
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
2862 2863
	struct drm_device *dev = obj->base.dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

	if (obj->pin_count) {
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

	if (obj->gtt_space) {
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
		if (INTEL_INFO(obj->base.dev)->gen < 6) {
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

2891 2892
		if (obj->has_global_gtt_mapping)
			i915_gem_gtt_bind_object(obj, cache_level);
2893 2894 2895
		if (obj->has_aliasing_ppgtt_mapping)
			i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
					       obj, cache_level);
2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924
	}

	if (cache_level == I915_CACHE_NONE) {
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
		WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

	obj->cache_level = cache_level;
	return 0;
}

2925
/*
2926 2927 2928 2929 2930 2931 2932 2933
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
 *
 * For the display plane, we want to be in the GTT but out of any write
 * domains. So in many ways this looks like set_to_gtt_domain() apart from the
 * ability to pipeline the waits, pinning and any additional subtleties
 * that may differentiate the display plane from ordinary buffers.
2934 2935
 */
int
2936 2937
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
2938
				     struct intel_ring_buffer *pipelined)
2939
{
2940
	u32 old_read_domains, old_write_domain;
2941 2942
	int ret;

2943 2944 2945 2946
	ret = i915_gem_object_flush_gpu_write_domain(obj);
	if (ret)
		return ret;

2947
	if (pipelined != obj->ring) {
2948
		ret = i915_gem_object_wait_rendering(obj);
2949
		if (ret == -ERESTARTSYS)
2950 2951 2952
			return ret;
	}

2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
	ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
	if (ret)
		return ret;

2966 2967 2968 2969 2970 2971 2972 2973
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
	ret = i915_gem_object_pin(obj, alignment, true);
	if (ret)
		return ret;

2974 2975
	i915_gem_object_flush_cpu_write_domain(obj);

2976
	old_write_domain = obj->base.write_domain;
2977
	old_read_domains = obj->base.read_domains;
2978 2979 2980 2981 2982

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2983
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
2984 2985 2986

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
2987
					    old_write_domain);
2988 2989 2990 2991

	return 0;
}

2992
int
2993
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
2994
{
2995 2996
	int ret;

2997
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
2998 2999
		return 0;

3000
	if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
C
Chris Wilson 已提交
3001
		ret = i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
3002 3003 3004
		if (ret)
			return ret;
	}
3005

3006 3007 3008 3009
	ret = i915_gem_object_wait_rendering(obj);
	if (ret)
		return ret;

3010 3011
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3012
	return 0;
3013 3014
}

3015 3016 3017 3018 3019 3020
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
3021
int
3022
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3023
{
C
Chris Wilson 已提交
3024
	uint32_t old_write_domain, old_read_domains;
3025 3026
	int ret;

3027 3028 3029
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

3030 3031 3032 3033
	ret = i915_gem_object_flush_gpu_write_domain(obj);
	if (ret)
		return ret;

3034
	ret = i915_gem_object_wait_rendering(obj);
3035
	if (ret)
3036
		return ret;
3037

3038
	i915_gem_object_flush_gtt_write_domain(obj);
3039

3040 3041
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
3042

3043
	/* Flush the CPU cache if it's still invalid. */
3044
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3045 3046
		i915_gem_clflush_object(obj);

3047
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3048 3049 3050 3051 3052
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3053
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3054 3055 3056 3057 3058

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3059 3060
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3061
	}
3062

C
Chris Wilson 已提交
3063 3064 3065 3066
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3067 3068 3069
	return 0;
}

3070 3071 3072
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3073 3074 3075 3076
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3077 3078 3079
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3080
static int
3081
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3082
{
3083 3084
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3085
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3086 3087 3088 3089
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
	u32 seqno = 0;
	int ret;
3090

3091 3092 3093
	if (atomic_read(&dev_priv->mm.wedged))
		return -EIO;

3094
	spin_lock(&file_priv->mm.lock);
3095
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3096 3097
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3098

3099 3100
		ring = request->ring;
		seqno = request->seqno;
3101
	}
3102
	spin_unlock(&file_priv->mm.lock);
3103

3104 3105
	if (seqno == 0)
		return 0;
3106

3107
	ret = 0;
3108
	if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
3109 3110 3111 3112 3113
		/* And wait for the seqno passing without holding any locks and
		 * causing extra latency for others. This is safe as the irq
		 * generation is designed to be run atomically and so is
		 * lockless.
		 */
3114 3115 3116 3117 3118
		if (ring->irq_get(ring)) {
			ret = wait_event_interruptible(ring->irq_queue,
						       i915_seqno_passed(ring->get_seqno(ring), seqno)
						       || atomic_read(&dev_priv->mm.wedged));
			ring->irq_put(ring);
3119

3120 3121
			if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
				ret = -EIO;
3122 3123
		} else if (wait_for_atomic(i915_seqno_passed(ring->get_seqno(ring),
							     seqno) ||
3124 3125
				    atomic_read(&dev_priv->mm.wedged), 3000)) {
			ret = -EBUSY;
3126
		}
3127 3128
	}

3129 3130
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3131 3132 3133 3134

	return ret;
}

3135
int
3136 3137
i915_gem_object_pin(struct drm_i915_gem_object *obj,
		    uint32_t alignment,
3138
		    bool map_and_fenceable)
3139
{
3140
	struct drm_device *dev = obj->base.dev;
C
Chris Wilson 已提交
3141
	struct drm_i915_private *dev_priv = dev->dev_private;
3142 3143
	int ret;

3144
	BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
3145
	WARN_ON(i915_verify_lists(dev));
3146

3147 3148 3149 3150
	if (obj->gtt_space != NULL) {
		if ((alignment && obj->gtt_offset & (alignment - 1)) ||
		    (map_and_fenceable && !obj->map_and_fenceable)) {
			WARN(obj->pin_count,
3151
			     "bo is already pinned with incorrect alignment:"
3152 3153
			     " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
			     " obj->map_and_fenceable=%d\n",
3154
			     obj->gtt_offset, alignment,
3155
			     map_and_fenceable,
3156
			     obj->map_and_fenceable);
3157 3158 3159 3160 3161 3162
			ret = i915_gem_object_unbind(obj);
			if (ret)
				return ret;
		}
	}

3163
	if (obj->gtt_space == NULL) {
3164
		ret = i915_gem_object_bind_to_gtt(obj, alignment,
3165
						  map_and_fenceable);
3166
		if (ret)
3167
			return ret;
3168
	}
J
Jesse Barnes 已提交
3169

3170 3171 3172
	if (!obj->has_global_gtt_mapping && map_and_fenceable)
		i915_gem_gtt_bind_object(obj, obj->cache_level);

3173 3174 3175
	if (obj->pin_count++ == 0) {
		if (!obj->active)
			list_move_tail(&obj->mm_list,
C
Chris Wilson 已提交
3176
				       &dev_priv->mm.pinned_list);
3177
	}
3178
	obj->pin_mappable |= map_and_fenceable;
3179

3180
	WARN_ON(i915_verify_lists(dev));
3181 3182 3183 3184
	return 0;
}

void
3185
i915_gem_object_unpin(struct drm_i915_gem_object *obj)
3186
{
3187
	struct drm_device *dev = obj->base.dev;
3188 3189
	drm_i915_private_t *dev_priv = dev->dev_private;

3190
	WARN_ON(i915_verify_lists(dev));
3191 3192
	BUG_ON(obj->pin_count == 0);
	BUG_ON(obj->gtt_space == NULL);
3193

3194 3195 3196
	if (--obj->pin_count == 0) {
		if (!obj->active)
			list_move_tail(&obj->mm_list,
3197
				       &dev_priv->mm.inactive_list);
3198
		obj->pin_mappable = false;
3199
	}
3200
	WARN_ON(i915_verify_lists(dev));
3201 3202 3203 3204
}

int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3205
		   struct drm_file *file)
3206 3207
{
	struct drm_i915_gem_pin *args = data;
3208
	struct drm_i915_gem_object *obj;
3209 3210
	int ret;

3211 3212 3213
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3214

3215
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3216
	if (&obj->base == NULL) {
3217 3218
		ret = -ENOENT;
		goto unlock;
3219 3220
	}

3221
	if (obj->madv != I915_MADV_WILLNEED) {
C
Chris Wilson 已提交
3222
		DRM_ERROR("Attempting to pin a purgeable buffer\n");
3223 3224
		ret = -EINVAL;
		goto out;
3225 3226
	}

3227
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
J
Jesse Barnes 已提交
3228 3229
		DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3230 3231
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3232 3233
	}

3234 3235 3236
	obj->user_pin_count++;
	obj->pin_filp = file;
	if (obj->user_pin_count == 1) {
3237
		ret = i915_gem_object_pin(obj, args->alignment, true);
3238 3239
		if (ret)
			goto out;
3240 3241 3242 3243 3244
	}

	/* XXX - flush the CPU caches for pinned objects
	 * as the X server doesn't manage domains yet
	 */
3245
	i915_gem_object_flush_cpu_write_domain(obj);
3246
	args->offset = obj->gtt_offset;
3247
out:
3248
	drm_gem_object_unreference(&obj->base);
3249
unlock:
3250
	mutex_unlock(&dev->struct_mutex);
3251
	return ret;
3252 3253 3254 3255
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
3256
		     struct drm_file *file)
3257 3258
{
	struct drm_i915_gem_pin *args = data;
3259
	struct drm_i915_gem_object *obj;
3260
	int ret;
3261

3262 3263 3264
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3265

3266
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3267
	if (&obj->base == NULL) {
3268 3269
		ret = -ENOENT;
		goto unlock;
3270
	}
3271

3272
	if (obj->pin_filp != file) {
J
Jesse Barnes 已提交
3273 3274
		DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3275 3276
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3277
	}
3278 3279 3280
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
J
Jesse Barnes 已提交
3281 3282
		i915_gem_object_unpin(obj);
	}
3283

3284
out:
3285
	drm_gem_object_unreference(&obj->base);
3286
unlock:
3287
	mutex_unlock(&dev->struct_mutex);
3288
	return ret;
3289 3290 3291 3292
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3293
		    struct drm_file *file)
3294 3295
{
	struct drm_i915_gem_busy *args = data;
3296
	struct drm_i915_gem_object *obj;
3297 3298
	int ret;

3299
	ret = i915_mutex_lock_interruptible(dev);
3300
	if (ret)
3301
		return ret;
3302

3303
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3304
	if (&obj->base == NULL) {
3305 3306
		ret = -ENOENT;
		goto unlock;
3307
	}
3308

3309 3310 3311 3312
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
3313
	 */
3314
	args->busy = obj->active;
3315 3316 3317 3318 3319 3320
	if (args->busy) {
		/* Unconditionally flush objects, even when the gpu still uses this
		 * object. Userspace calling this function indicates that it wants to
		 * use this buffer rather sooner than later, so issuing the required
		 * flush earlier is beneficial.
		 */
3321
		if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
C
Chris Wilson 已提交
3322
			ret = i915_gem_flush_ring(obj->ring,
3323
						  0, obj->base.write_domain);
3324 3325 3326 3327
		} else if (obj->ring->outstanding_lazy_request ==
			   obj->last_rendering_seqno) {
			struct drm_i915_gem_request *request;

3328 3329 3330
			/* This ring is not being cleared by active usage,
			 * so emit a request to do so.
			 */
3331
			request = kzalloc(sizeof(*request), GFP_KERNEL);
3332
			if (request) {
3333
				ret = i915_add_request(obj->ring, NULL, request);
3334 3335 3336
				if (ret)
					kfree(request);
			} else
3337 3338
				ret = -ENOMEM;
		}
3339 3340 3341 3342 3343 3344

		/* Update the active list for the hardware's current position.
		 * Otherwise this only updates on a delayed timer or when irqs
		 * are actually unmasked, and our working set ends up being
		 * larger than required.
		 */
C
Chris Wilson 已提交
3345
		i915_gem_retire_requests_ring(obj->ring);
3346

3347
		args->busy = obj->active;
3348
	}
3349

3350
	drm_gem_object_unreference(&obj->base);
3351
unlock:
3352
	mutex_unlock(&dev->struct_mutex);
3353
	return ret;
3354 3355 3356 3357 3358 3359
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
3360
	return i915_gem_ring_throttle(dev, file_priv);
3361 3362
}

3363 3364 3365 3366 3367
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
3368
	struct drm_i915_gem_object *obj;
3369
	int ret;
3370 3371 3372 3373 3374 3375 3376 3377 3378

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

3379 3380 3381 3382
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3383
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
3384
	if (&obj->base == NULL) {
3385 3386
		ret = -ENOENT;
		goto unlock;
3387 3388
	}

3389
	if (obj->pin_count) {
3390 3391
		ret = -EINVAL;
		goto out;
3392 3393
	}

3394 3395
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
3396

3397
	/* if the object is no longer bound, discard its backing storage */
3398 3399
	if (i915_gem_object_is_purgeable(obj) &&
	    obj->gtt_space == NULL)
3400 3401
		i915_gem_object_truncate(obj);

3402
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
3403

3404
out:
3405
	drm_gem_object_unreference(&obj->base);
3406
unlock:
3407
	mutex_unlock(&dev->struct_mutex);
3408
	return ret;
3409 3410
}

3411 3412
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
3413
{
3414
	struct drm_i915_private *dev_priv = dev->dev_private;
3415
	struct drm_i915_gem_object *obj;
3416
	struct address_space *mapping;
3417

3418 3419 3420
	obj = kzalloc(sizeof(*obj), GFP_KERNEL);
	if (obj == NULL)
		return NULL;
3421

3422 3423 3424 3425
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
		kfree(obj);
		return NULL;
	}
3426

3427 3428 3429
	mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
	mapping_set_gfp_mask(mapping, GFP_HIGHUSER | __GFP_RECLAIMABLE);

3430 3431
	i915_gem_info_add_obj(dev_priv, size);

3432 3433
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3434

3435 3436
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

3452
	obj->base.driver_private = NULL;
3453
	obj->fence_reg = I915_FENCE_REG_NONE;
3454
	INIT_LIST_HEAD(&obj->mm_list);
D
Daniel Vetter 已提交
3455
	INIT_LIST_HEAD(&obj->gtt_list);
3456
	INIT_LIST_HEAD(&obj->ring_list);
3457
	INIT_LIST_HEAD(&obj->exec_list);
3458 3459
	INIT_LIST_HEAD(&obj->gpu_write_list);
	obj->madv = I915_MADV_WILLNEED;
3460 3461
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;
3462

3463
	return obj;
3464 3465 3466 3467 3468
}

int i915_gem_init_object(struct drm_gem_object *obj)
{
	BUG();
3469

3470 3471 3472
	return 0;
}

3473
static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj)
3474
{
3475
	struct drm_device *dev = obj->base.dev;
3476 3477
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
3478

3479 3480
	ret = i915_gem_object_unbind(obj);
	if (ret == -ERESTARTSYS) {
3481
		list_move(&obj->mm_list,
3482 3483 3484
			  &dev_priv->mm.deferred_free_list);
		return;
	}
3485

3486 3487
	trace_i915_gem_object_destroy(obj);

3488
	if (obj->base.map_list.map)
3489
		drm_gem_free_mmap_offset(&obj->base);
3490

3491 3492
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
3493

3494 3495
	kfree(obj->bit_17);
	kfree(obj);
3496 3497
}

3498
void i915_gem_free_object(struct drm_gem_object *gem_obj)
3499
{
3500 3501
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
	struct drm_device *dev = obj->base.dev;
3502

3503
	while (obj->pin_count > 0)
3504 3505
		i915_gem_object_unpin(obj);

3506
	if (obj->phys_obj)
3507 3508 3509 3510 3511
		i915_gem_detach_phys_object(dev, obj);

	i915_gem_free_object_tail(obj);
}

3512 3513 3514 3515 3516
int
i915_gem_idle(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
3517

3518
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3519

3520
	if (dev_priv->mm.suspended) {
3521 3522
		mutex_unlock(&dev->struct_mutex);
		return 0;
3523 3524
	}

3525
	ret = i915_gpu_idle(dev, true);
3526 3527
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
3528
		return ret;
3529
	}
3530

3531 3532
	/* Under UMS, be paranoid and evict. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
3533
		ret = i915_gem_evict_inactive(dev, false);
3534 3535 3536 3537 3538 3539
		if (ret) {
			mutex_unlock(&dev->struct_mutex);
			return ret;
		}
	}

3540 3541
	i915_gem_reset_fences(dev);

3542 3543 3544 3545 3546
	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound mm.suspended!
	 */
	dev_priv->mm.suspended = 1;
3547
	del_timer_sync(&dev_priv->hangcheck_timer);
3548 3549

	i915_kernel_lost_context(dev);
3550
	i915_gem_cleanup_ringbuffer(dev);
3551

3552 3553
	mutex_unlock(&dev->struct_mutex);

3554 3555 3556
	/* Cancel the retire work handler, which should be idle now. */
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);

3557 3558 3559
	return 0;
}

3560 3561 3562 3563
void i915_gem_init_swizzling(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

3564
	if (INTEL_INFO(dev)->gen < 5 ||
3565 3566 3567 3568 3569 3570
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

3571 3572 3573
	if (IS_GEN5(dev))
		return;

3574 3575 3576 3577 3578 3579
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
		I915_WRITE(ARB_MODE, ARB_MODE_ENABLE(ARB_MODE_SWIZZLE_SNB));
	else
		I915_WRITE(ARB_MODE, ARB_MODE_ENABLE(ARB_MODE_SWIZZLE_IVB));
}
D
Daniel Vetter 已提交
3580 3581 3582 3583 3584 3585

void i915_gem_init_ppgtt(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t pd_offset;
	struct intel_ring_buffer *ring;
3586 3587 3588
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
	uint32_t __iomem *pd_addr;
	uint32_t pd_entry;
D
Daniel Vetter 已提交
3589 3590 3591 3592 3593
	int i;

	if (!dev_priv->mm.aliasing_ppgtt)
		return;

3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611

	pd_addr = dev_priv->mm.gtt->gtt + ppgtt->pd_offset/sizeof(uint32_t);
	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		dma_addr_t pt_addr;

		if (dev_priv->mm.gtt->needs_dmar)
			pt_addr = ppgtt->pt_dma_addr[i];
		else
			pt_addr = page_to_phys(ppgtt->pt_pages[i]);

		pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
		pd_entry |= GEN6_PDE_VALID;

		writel(pd_entry, pd_addr + i);
	}
	readl(pd_addr);

	pd_offset = ppgtt->pd_offset;
D
Daniel Vetter 已提交
3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636
	pd_offset /= 64; /* in cachelines, */
	pd_offset <<= 16;

	if (INTEL_INFO(dev)->gen == 6) {
		uint32_t ecochk = I915_READ(GAM_ECOCHK);
		I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
				       ECOCHK_PPGTT_CACHE64B);
		I915_WRITE(GFX_MODE, GFX_MODE_ENABLE(GFX_PPGTT_ENABLE));
	} else if (INTEL_INFO(dev)->gen >= 7) {
		I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
		/* GFX_MODE is per-ring on gen7+ */
	}

	for (i = 0; i < I915_NUM_RINGS; i++) {
		ring = &dev_priv->ring[i];

		if (INTEL_INFO(dev)->gen >= 7)
			I915_WRITE(RING_MODE_GEN7(ring),
				   GFX_MODE_ENABLE(GFX_PPGTT_ENABLE));

		I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
		I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
	}
}

3637
int
3638
i915_gem_init_hw(struct drm_device *dev)
3639 3640 3641
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
3642

3643 3644
	i915_gem_init_swizzling(dev);

3645
	ret = intel_init_render_ring_buffer(dev);
3646
	if (ret)
3647
		return ret;
3648 3649

	if (HAS_BSD(dev)) {
3650
		ret = intel_init_bsd_ring_buffer(dev);
3651 3652
		if (ret)
			goto cleanup_render_ring;
3653
	}
3654

3655 3656 3657 3658 3659 3660
	if (HAS_BLT(dev)) {
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

3661 3662
	dev_priv->next_seqno = 1;

D
Daniel Vetter 已提交
3663 3664
	i915_gem_init_ppgtt(dev);

3665 3666
	return 0;

3667
cleanup_bsd_ring:
3668
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
3669
cleanup_render_ring:
3670
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
3671 3672 3673 3674 3675 3676 3677
	return ret;
}

void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
3678
	int i;
3679

3680 3681
	for (i = 0; i < I915_NUM_RINGS; i++)
		intel_cleanup_ring_buffer(&dev_priv->ring[i]);
3682 3683
}

3684 3685 3686 3687 3688
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
3689
	int ret, i;
3690

J
Jesse Barnes 已提交
3691 3692 3693
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

3694
	if (atomic_read(&dev_priv->mm.wedged)) {
3695
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
3696
		atomic_set(&dev_priv->mm.wedged, 0);
3697 3698 3699
	}

	mutex_lock(&dev->struct_mutex);
3700 3701
	dev_priv->mm.suspended = 0;

3702
	ret = i915_gem_init_hw(dev);
3703 3704
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
3705
		return ret;
3706
	}
3707

3708
	BUG_ON(!list_empty(&dev_priv->mm.active_list));
3709 3710
	BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
	BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
3711 3712 3713 3714
	for (i = 0; i < I915_NUM_RINGS; i++) {
		BUG_ON(!list_empty(&dev_priv->ring[i].active_list));
		BUG_ON(!list_empty(&dev_priv->ring[i].request_list));
	}
3715
	mutex_unlock(&dev->struct_mutex);
3716

3717 3718 3719
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_ringbuffer;
3720

3721
	return 0;
3722 3723 3724 3725 3726 3727 3728 3729

cleanup_ringbuffer:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
	dev_priv->mm.suspended = 1;
	mutex_unlock(&dev->struct_mutex);

	return ret;
3730 3731 3732 3733 3734 3735
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
J
Jesse Barnes 已提交
3736 3737 3738
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

3739
	drm_irq_uninstall(dev);
3740
	return i915_gem_idle(dev);
3741 3742 3743 3744 3745 3746 3747
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

3748 3749 3750
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

3751 3752 3753
	ret = i915_gem_idle(dev);
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
3754 3755
}

3756 3757 3758 3759 3760 3761 3762 3763
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
	INIT_LIST_HEAD(&ring->gpu_write_list);
}

3764 3765 3766
void
i915_gem_load(struct drm_device *dev)
{
3767
	int i;
3768 3769
	drm_i915_private_t *dev_priv = dev->dev_private;

3770
	INIT_LIST_HEAD(&dev_priv->mm.active_list);
3771 3772
	INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
	INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
C
Chris Wilson 已提交
3773
	INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
3774
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
3775
	INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
D
Daniel Vetter 已提交
3776
	INIT_LIST_HEAD(&dev_priv->mm.gtt_list);
3777 3778
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
3779
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
3780
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
3781 3782
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
3783
	init_completion(&dev_priv->error_completion);
3784

3785 3786 3787 3788 3789 3790 3791 3792 3793 3794
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
		u32 tmp = I915_READ(MI_ARB_STATE);
		if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
			/* arb state is a masked write, so set bit + bit in mask */
			tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
			I915_WRITE(MI_ARB_STATE, tmp);
		}
	}

3795 3796
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

3797
	/* Old X drivers will take 0-2 for front, back, depth buffers */
3798 3799
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
3800

3801
	if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
3802 3803 3804 3805
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

3806
	/* Initialize fence registers to zero */
3807 3808
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
		i915_gem_clear_fence_reg(dev, &dev_priv->fence_regs[i]);
3809
	}
3810

3811
	i915_gem_detect_bit_6_swizzle(dev);
3812
	init_waitqueue_head(&dev_priv->pending_flip_queue);
3813

3814 3815
	dev_priv->mm.interruptible = true;

3816 3817 3818
	dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
	dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.inactive_shrinker);
3819
}
3820 3821 3822 3823 3824

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
3825 3826
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
3827 3828 3829 3830 3831 3832 3833 3834
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

3835
	phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
3836 3837 3838 3839 3840
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

3841
	phys_obj->handle = drm_pci_alloc(dev, size, align);
3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
3854
	kfree(phys_obj);
3855 3856 3857
	return ret;
}

3858
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

3883
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
3884 3885 3886 3887
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
3888
				 struct drm_i915_gem_object *obj)
3889
{
3890
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
3891
	char *vaddr;
3892 3893 3894
	int i;
	int page_count;

3895
	if (!obj->phys_obj)
3896
		return;
3897
	vaddr = obj->phys_obj->handle->vaddr;
3898

3899
	page_count = obj->base.size / PAGE_SIZE;
3900
	for (i = 0; i < page_count; i++) {
3901
		struct page *page = shmem_read_mapping_page(mapping, i);
3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912
		if (!IS_ERR(page)) {
			char *dst = kmap_atomic(page);
			memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
			kunmap_atomic(dst);

			drm_clflush_pages(&page, 1);

			set_page_dirty(page);
			mark_page_accessed(page);
			page_cache_release(page);
		}
3913
	}
3914
	intel_gtt_chipset_flush();
3915

3916 3917
	obj->phys_obj->cur_obj = NULL;
	obj->phys_obj = NULL;
3918 3919 3920 3921
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
3922
			    struct drm_i915_gem_object *obj,
3923 3924
			    int id,
			    int align)
3925
{
3926
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
3927 3928 3929 3930 3931 3932 3933 3934
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

3935 3936
	if (obj->phys_obj) {
		if (obj->phys_obj->id == id)
3937 3938 3939 3940 3941 3942 3943
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
3944
						obj->base.size, align);
3945
		if (ret) {
3946 3947
			DRM_ERROR("failed to init phys object %d size: %zu\n",
				  id, obj->base.size);
3948
			return ret;
3949 3950 3951 3952
		}
	}

	/* bind to the object */
3953 3954
	obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj->phys_obj->cur_obj = obj;
3955

3956
	page_count = obj->base.size / PAGE_SIZE;
3957 3958

	for (i = 0; i < page_count; i++) {
3959 3960 3961
		struct page *page;
		char *dst, *src;

3962
		page = shmem_read_mapping_page(mapping, i);
3963 3964
		if (IS_ERR(page))
			return PTR_ERR(page);
3965

3966
		src = kmap_atomic(page);
3967
		dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
3968
		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
3969
		kunmap_atomic(src);
3970

3971 3972 3973
		mark_page_accessed(page);
		page_cache_release(page);
	}
3974

3975 3976 3977 3978
	return 0;
}

static int
3979 3980
i915_gem_phys_pwrite(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
3981 3982 3983
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
3984
	void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
3985
	char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
3986

3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
4000

4001
	intel_gtt_chipset_flush();
4002 4003
	return 0;
}
4004

4005
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4006
{
4007
	struct drm_i915_file_private *file_priv = file->driver_priv;
4008 4009 4010 4011 4012

	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4013
	spin_lock(&file_priv->mm.lock);
4014 4015 4016 4017 4018 4019 4020 4021 4022
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4023
	spin_unlock(&file_priv->mm.lock);
4024
}
4025

4026 4027 4028 4029 4030 4031 4032
static int
i915_gpu_is_active(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int lists_empty;

	lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
4033
		      list_empty(&dev_priv->mm.active_list);
4034 4035 4036 4037

	return !lists_empty;
}

4038
static int
4039
i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
4040
{
4041 4042 4043 4044 4045 4046
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
	struct drm_i915_gem_object *obj, *next;
4047
	int nr_to_scan = sc->nr_to_scan;
4048 4049 4050
	int cnt;

	if (!mutex_trylock(&dev->struct_mutex))
4051
		return 0;
4052 4053 4054

	/* "fast-path" to count number of available objects */
	if (nr_to_scan == 0) {
4055 4056 4057 4058 4059 4060 4061
		cnt = 0;
		list_for_each_entry(obj,
				    &dev_priv->mm.inactive_list,
				    mm_list)
			cnt++;
		mutex_unlock(&dev->struct_mutex);
		return cnt / 100 * sysctl_vfs_cache_pressure;
4062 4063
	}

4064
rescan:
4065
	/* first scan for clean buffers */
4066
	i915_gem_retire_requests(dev);
4067

4068 4069 4070 4071
	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.inactive_list,
				 mm_list) {
		if (i915_gem_object_is_purgeable(obj)) {
4072 4073
			if (i915_gem_object_unbind(obj) == 0 &&
			    --nr_to_scan == 0)
4074
				break;
4075 4076 4077 4078
		}
	}

	/* second pass, evict/count anything still on the inactive list */
4079 4080 4081 4082
	cnt = 0;
	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.inactive_list,
				 mm_list) {
4083 4084
		if (nr_to_scan &&
		    i915_gem_object_unbind(obj) == 0)
4085
			nr_to_scan--;
4086
		else
4087 4088 4089 4090
			cnt++;
	}

	if (nr_to_scan && i915_gpu_is_active(dev)) {
4091 4092 4093 4094 4095 4096
		/*
		 * We are desperate for pages, so as a last resort, wait
		 * for the GPU to finish and discard whatever we can.
		 * This has a dramatic impact to reduce the number of
		 * OOM-killer events whilst running the GPU aggressively.
		 */
4097
		if (i915_gpu_idle(dev, true) == 0)
4098 4099
			goto rescan;
	}
4100 4101
	mutex_unlock(&dev->struct_mutex);
	return cnt / 100 * sysctl_vfs_cache_pressure;
4102
}