i915_debugfs.c 132.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/debugfs.h>
30
#include <linux/list_sort.h>
31
#include "intel_drv.h"
32

33 34 35 36 37
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

38 39
static int i915_capabilities(struct seq_file *m, void *data)
{
40 41
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
42

43
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
44
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
45
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
46
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
47
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
48
#undef PRINT_FLAG
49 50 51

	return 0;
}
52

53
static char get_active_flag(struct drm_i915_gem_object *obj)
54
{
55
	return i915_gem_object_is_active(obj) ? '*' : ' ';
56 57
}

58
static char get_pin_flag(struct drm_i915_gem_object *obj)
59 60 61 62
{
	return obj->pin_display ? 'p' : ' ';
}

63
static char get_tiling_flag(struct drm_i915_gem_object *obj)
64
{
65
	switch (i915_gem_object_get_tiling(obj)) {
66
	default:
67 68 69
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
70
	}
71 72
}

73
static char get_global_flag(struct drm_i915_gem_object *obj)
74
{
75
	return !list_empty(&obj->userfault_link) ? 'g' : ' ';
76 77
}

78
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
79
{
C
Chris Wilson 已提交
80
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
81 82
}

83 84 85 86 87
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

88
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
89
		if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
90 91 92 93 94 95
			size += vma->node.size;
	}

	return size;
}

96 97 98
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
99
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
100
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
101
	struct i915_vma *vma;
102
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
103 104
	int pin_count = 0;

105 106
	lockdep_assert_held(&obj->base.dev->struct_mutex);

107
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
108
		   &obj->base,
109
		   get_active_flag(obj),
110 111
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
112
		   get_global_flag(obj),
113
		   get_pin_mapped_flag(obj),
114
		   obj->base.size / 1024,
115
		   obj->base.read_domains,
116
		   obj->base.write_domain,
117
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
118 119
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
120 121
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
122
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
123
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
124
			pin_count++;
D
Dan Carpenter 已提交
125 126
	}
	seq_printf(m, " (pinned x %d)", pin_count);
127 128
	if (obj->pin_display)
		seq_printf(m, " (display)");
129
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
130 131 132
		if (!drm_mm_node_allocated(&vma->node))
			continue;

133
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
134
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
135
			   vma->node.start, vma->node.size);
136 137 138 139 140 141 142 143
		if (i915_vma_is_ggtt(vma)) {
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
144 145
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
146 147 148 149
				break;

			case I915_GGTT_VIEW_ROTATED:
				seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
150 151 152 153 154 155 156 157
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
					   vma->ggtt_view.rotated.plane[0].stride,
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
					   vma->ggtt_view.rotated.plane[1].stride,
					   vma->ggtt_view.rotated.plane[1].offset);
158 159 160 161 162 163 164
				break;

			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
165 166 167 168
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
169
		seq_puts(m, ")");
B
Ben Widawsky 已提交
170
	}
171
	if (obj->stolen)
172
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
173

174
	engine = i915_gem_object_last_write_engine(obj);
175 176 177
	if (engine)
		seq_printf(m, " (%s)", engine->name);

178 179 180
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
181 182
}

183 184 185 186
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
187
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
188
	struct drm_i915_gem_object *b =
189
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
190

R
Rasmus Villemoes 已提交
191 192 193 194 195
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
196 197 198 199
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
200 201
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
202
	struct drm_i915_gem_object *obj;
203
	u64 total_obj_size, total_gtt_size;
204 205 206 207 208 209 210 211
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
212
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
213 214 215
		if (obj->stolen == NULL)
			continue;

216
		list_add(&obj->obj_exec_link, &stolen);
217 218

		total_obj_size += obj->base.size;
219
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
220 221
		count++;
	}
222
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
223 224 225
		if (obj->stolen == NULL)
			continue;

226
		list_add(&obj->obj_exec_link, &stolen);
227 228 229 230 231 232 233

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
234
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
235 236 237
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
238
		list_del_init(&obj->obj_exec_link);
239 240 241
	}
	mutex_unlock(&dev->struct_mutex);

242
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
243 244 245 246
		   count, total_obj_size, total_gtt_size);
	return 0;
}

247
struct file_stats {
248
	struct drm_i915_file_private *file_priv;
249 250 251 252
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
253 254 255 256 257 258
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
259
	struct i915_vma *vma;
260 261 262

	stats->count++;
	stats->total += obj->base.size;
263 264
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
265 266 267
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

268 269 270
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
271

272
		if (i915_vma_is_ggtt(vma)) {
273 274 275
			stats->global += vma->node.size;
		} else {
			struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
276

277
			if (ppgtt->base.file != stats->file_priv)
278 279
				continue;
		}
280

281
		if (i915_vma_is_active(vma))
282 283 284
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
285 286 287 288 289
	}

	return 0;
}

290 291
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
292
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
293 294 295 296 297 298 299 300 301
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
302 303 304 305 306 307

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
308
	struct intel_engine_cs *engine;
309
	enum intel_engine_id id;
310
	int j;
311 312 313

	memset(&stats, 0, sizeof(stats));

314
	for_each_engine(engine, dev_priv, id) {
315
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
316
			list_for_each_entry(obj,
317
					    &engine->batch_pool.cache_list[j],
318 319 320
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
321
	}
322

323
	print_file_stats(m, "[k]batch pool", stats);
324 325
}

326 327 328 329 330 331 332
static int per_file_ctx_stats(int id, void *ptr, void *data)
{
	struct i915_gem_context *ctx = ptr;
	int n;

	for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
		if (ctx->engine[n].state)
333
			per_file_stats(0, ctx->engine[n].state->obj, data);
334
		if (ctx->engine[n].ring)
335
			per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
336 337 338 339 340 341 342 343
	}

	return 0;
}

static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *dev_priv)
{
344
	struct drm_device *dev = &dev_priv->drm;
345 346 347 348 349
	struct file_stats stats;
	struct drm_file *file;

	memset(&stats, 0, sizeof(stats));

350
	mutex_lock(&dev->struct_mutex);
351 352 353
	if (dev_priv->kernel_context)
		per_file_ctx_stats(0, dev_priv->kernel_context, &stats);

354
	list_for_each_entry(file, &dev->filelist, lhead) {
355 356 357
		struct drm_i915_file_private *fpriv = file->driver_priv;
		idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
	}
358
	mutex_unlock(&dev->struct_mutex);
359 360 361 362

	print_file_stats(m, "[k]contexts", stats);
}

363
static int i915_gem_object_info(struct seq_file *m, void *data)
364
{
365 366
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
367
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
368 369
	u32 count, mapped_count, purgeable_count, dpy_count;
	u64 size, mapped_size, purgeable_size, dpy_size;
370
	struct drm_i915_gem_object *obj;
371
	struct drm_file *file;
372 373 374 375 376 377
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

378
	seq_printf(m, "%u objects, %llu bytes\n",
379 380 381
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

382 383 384
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
385
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
386 387 388
		size += obj->base.size;
		++count;

C
Chris Wilson 已提交
389
		if (obj->mm.madv == I915_MADV_DONTNEED) {
390 391 392 393
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

C
Chris Wilson 已提交
394
		if (obj->mm.mapping) {
395 396
			mapped_count++;
			mapped_size += obj->base.size;
397
		}
398
	}
399
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
400

401
	size = count = dpy_size = dpy_count = 0;
402
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
403 404 405
		size += obj->base.size;
		++count;

406
		if (obj->pin_display) {
407 408
			dpy_size += obj->base.size;
			++dpy_count;
409
		}
410

C
Chris Wilson 已提交
411
		if (obj->mm.madv == I915_MADV_DONTNEED) {
412 413 414
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
415

C
Chris Wilson 已提交
416
		if (obj->mm.mapping) {
417 418
			mapped_count++;
			mapped_size += obj->base.size;
419
		}
420
	}
421 422
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
423
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
424
		   purgeable_count, purgeable_size);
425 426 427 428
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
	seq_printf(m, "%u display objects (pinned), %llu bytes\n",
		   dpy_count, dpy_size);
429

430
	seq_printf(m, "%llu [%llu] gtt total\n",
431
		   ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
432

433 434
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
435 436 437
	mutex_unlock(&dev->struct_mutex);

	mutex_lock(&dev->filelist_mutex);
438
	print_context_stats(m, dev_priv);
439 440
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
441 442
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct drm_i915_gem_request *request;
443
		struct task_struct *task;
444 445

		memset(&stats, 0, sizeof(stats));
446
		stats.file_priv = file->driver_priv;
447
		spin_lock(&file->table_lock);
448
		idr_for_each(&file->object_idr, per_file_stats, &stats);
449
		spin_unlock(&file->table_lock);
450 451 452 453 454 455
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
456 457 458 459
		mutex_lock(&dev->struct_mutex);
		request = list_first_entry_or_null(&file_priv->mm.request_list,
						   struct drm_i915_gem_request,
						   client_list);
460
		rcu_read_lock();
461 462 463
		task = pid_task(request && request->ctx->pid ?
				request->ctx->pid : file->pid,
				PIDTYPE_PID);
464
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
465
		rcu_read_unlock();
466
		mutex_unlock(&dev->struct_mutex);
467
	}
468
	mutex_unlock(&dev->filelist_mutex);
469 470 471 472

	return 0;
}

473
static int i915_gem_gtt_info(struct seq_file *m, void *data)
474
{
475
	struct drm_info_node *node = m->private;
476 477
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
478
	bool show_pin_display_only = !!node->info_ent->data;
479
	struct drm_i915_gem_object *obj;
480
	u64 total_obj_size, total_gtt_size;
481 482 483 484 485 486 487
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
488
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
489
		if (show_pin_display_only && !obj->pin_display)
490 491
			continue;

492
		seq_puts(m, "   ");
493
		describe_obj(m, obj);
494
		seq_putc(m, '\n');
495
		total_obj_size += obj->base.size;
496
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
497 498 499 500 501
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

502
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
503 504 505 506 507
		   count, total_obj_size, total_gtt_size);

	return 0;
}

508 509
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
510 511
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
512
	struct intel_crtc *crtc;
513 514 515 516 517
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
518

519
	for_each_intel_crtc(dev, crtc) {
520 521
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
522
		struct intel_flip_work *work;
523

524
		spin_lock_irq(&dev->event_lock);
525 526
		work = crtc->flip_work;
		if (work == NULL) {
527
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
528 529
				   pipe, plane);
		} else {
530 531 532 533 534 535 536 537 538 539 540 541
			u32 pending;
			u32 addr;

			pending = atomic_read(&work->pending);
			if (pending) {
				seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
					   pipe, plane);
			} else {
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
					   pipe, plane);
			}
			if (work->flip_queued_req) {
542
				struct intel_engine_cs *engine = work->flip_queued_req->engine;
543

544
				seq_printf(m, "Flip queued on %s at seqno %x, last submitted seqno %x [current breadcrumb %x], completed? %d\n",
545
					   engine->name,
546
					   work->flip_queued_req->global_seqno,
547
					   intel_engine_last_submit(engine),
548
					   intel_engine_get_seqno(engine),
549
					   i915_gem_request_completed(work->flip_queued_req));
550 551 552 553 554 555 556 557
			} else
				seq_printf(m, "Flip not associated with any ring\n");
			seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
				   work->flip_queued_vblank,
				   work->flip_ready_vblank,
				   intel_crtc_get_vblank_counter(crtc));
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));

558
			if (INTEL_GEN(dev_priv) >= 4)
559 560 561 562 563 564 565 566
				addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
			else
				addr = I915_READ(DSPADDR(crtc->plane));
			seq_printf(m, "Current scanout address 0x%08x\n", addr);

			if (work->pending_flip_obj) {
				seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
				seq_printf(m, "MMIO update completed? %d\n",  addr == work->gtt_offset);
567 568
			}
		}
569
		spin_unlock_irq(&dev->event_lock);
570 571
	}

572 573
	mutex_unlock(&dev->struct_mutex);

574 575 576
	return 0;
}

577 578
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
579 580
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
581
	struct drm_i915_gem_object *obj;
582
	struct intel_engine_cs *engine;
583
	enum intel_engine_id id;
584
	int total = 0;
585
	int ret, j;
586 587 588 589 590

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

591
	for_each_engine(engine, dev_priv, id) {
592
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
593 594 595 596
			int count;

			count = 0;
			list_for_each_entry(obj,
597
					    &engine->batch_pool.cache_list[j],
598 599 600
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
601
				   engine->name, j, count);
602 603

			list_for_each_entry(obj,
604
					    &engine->batch_pool.cache_list[j],
605 606 607 608 609 610 611
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
612
		}
613 614
	}

615
	seq_printf(m, "total: %d\n", total);
616 617 618 619 620 621

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

622 623 624 625
static void print_request(struct seq_file *m,
			  struct drm_i915_gem_request *rq,
			  const char *prefix)
{
626
	seq_printf(m, "%s%x [%x:%x] prio=%d @ %dms: %s\n", prefix,
627
		   rq->global_seqno, rq->ctx->hw_id, rq->fence.seqno,
628
		   rq->priotree.priority,
629
		   jiffies_to_msecs(jiffies - rq->emitted_jiffies),
630
		   rq->timeline->common->name);
631 632
}

633 634
static int i915_gem_request_info(struct seq_file *m, void *data)
{
635 636
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
D
Daniel Vetter 已提交
637
	struct drm_i915_gem_request *req;
638 639
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
640
	int ret, any;
641 642 643 644

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
645

646
	any = 0;
647
	for_each_engine(engine, dev_priv, id) {
648 649 650
		int count;

		count = 0;
651
		list_for_each_entry(req, &engine->timeline->requests, link)
652 653
			count++;
		if (count == 0)
654 655
			continue;

656
		seq_printf(m, "%s requests: %d\n", engine->name, count);
657
		list_for_each_entry(req, &engine->timeline->requests, link)
658
			print_request(m, req, "    ");
659 660

		any++;
661
	}
662 663
	mutex_unlock(&dev->struct_mutex);

664
	if (any == 0)
665
		seq_puts(m, "No requests\n");
666

667 668 669
	return 0;
}

670
static void i915_ring_seqno_info(struct seq_file *m,
671
				 struct intel_engine_cs *engine)
672
{
673 674 675
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
	struct rb_node *rb;

676
	seq_printf(m, "Current sequence (%s): %x\n",
677
		   engine->name, intel_engine_get_seqno(engine));
678

679
	spin_lock_irq(&b->lock);
680
	for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
681
		struct intel_wait *w = rb_entry(rb, typeof(*w), node);
682 683 684 685

		seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
			   engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
	}
686
	spin_unlock_irq(&b->lock);
687 688
}

689 690
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
691
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
692
	struct intel_engine_cs *engine;
693
	enum intel_engine_id id;
694

695
	for_each_engine(engine, dev_priv, id)
696
		i915_ring_seqno_info(m, engine);
697

698 699 700 701 702 703
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
704
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
705
	struct intel_engine_cs *engine;
706
	enum intel_engine_id id;
707
	int i, pipe;
708

709
	intel_runtime_pm_get(dev_priv);
710

711
	if (IS_CHERRYVIEW(dev_priv)) {
712 713 714 715 716 717 718 719 720 721 722
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
723 724 725 726 727 728 729 730 731 732 733
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

734 735 736 737
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

738 739 740 741
			intel_display_power_put(dev_priv, power_domain);
		}

		intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
742 743 744 745 746 747
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
748
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
765
	} else if (INTEL_GEN(dev_priv) >= 8) {
766 767 768 769 770 771 772 773 774 775 776 777
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

778
		for_each_pipe(dev_priv, pipe) {
779 780 781 782 783
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
784 785 786 787
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
788
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
789 790
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
791
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
792 793
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
794
			seq_printf(m, "Pipe %c IER:\t%08x\n",
795 796
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
797 798

			intel_display_power_put(dev_priv, power_domain);
799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
821
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
822 823 824 825 826 827 828 829
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
830
		for_each_pipe(dev_priv, pipe)
J
Jesse Barnes 已提交
831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

859
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
860 861 862 863 864 865
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
866
		for_each_pipe(dev_priv, pipe)
867 868 869
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
890
	for_each_engine(engine, dev_priv, id) {
891
		if (INTEL_GEN(dev_priv) >= 6) {
892 893
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
894
				   engine->name, I915_READ_IMR(engine));
895
		}
896
		i915_ring_seqno_info(m, engine);
897
	}
898
	intel_runtime_pm_put(dev_priv);
899

900 901 902
	return 0;
}

903 904
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
905 906
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
907 908 909 910 911
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
912 913 914

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
915
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
916

C
Chris Wilson 已提交
917 918
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
919
		if (!vma)
920
			seq_puts(m, "unused");
921
		else
922
			describe_obj(m, vma->obj);
923
		seq_putc(m, '\n');
924 925
	}

926
	mutex_unlock(&dev->struct_mutex);
927 928 929
	return 0;
}

930 931
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)

932 933 934 935 936 937
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
938
	struct i915_error_state_file_priv *error_priv = filp->private_data;
939 940

	DRM_DEBUG_DRIVER("Resetting error state\n");
941
	i915_destroy_error_state(error_priv->i915);
942 943 944 945 946 947

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
948
	struct drm_i915_private *dev_priv = inode->i_private;
949 950 951 952 953 954
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

955
	error_priv->i915 = dev_priv;
956

957
	i915_error_state_get(&dev_priv->drm, error_priv);
958

959 960 961
	file->private_data = error_priv;

	return 0;
962 963 964 965
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
966
	struct i915_error_state_file_priv *error_priv = file->private_data;
967

968
	i915_error_state_put(error_priv);
969 970
	kfree(error_priv);

971 972 973
	return 0;
}

974 975 976 977 978 979 980 981 982
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

983 984
	ret = i915_error_state_buf_init(&error_str, error_priv->i915,
					count, *pos);
985 986
	if (ret)
		return ret;
987

988
	ret = i915_error_state_to_str(&error_str, error_priv);
989 990 991 992 993 994 995 996 997 998 999 1000
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
1001
	i915_error_state_buf_release(&error_str);
1002
	return ret ?: ret_count;
1003 1004 1005 1006 1007
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1008
	.read = i915_error_state_read,
1009 1010 1011 1012 1013
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

1014 1015
#endif

1016 1017
static int
i915_next_seqno_get(void *data, u64 *val)
1018
{
1019
	struct drm_i915_private *dev_priv = data;
1020

1021
	*val = 1 + atomic_read(&dev_priv->gt.global_timeline.seqno);
1022
	return 0;
1023 1024
}

1025 1026 1027
static int
i915_next_seqno_set(void *data, u64 val)
{
1028 1029
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
1030 1031 1032 1033 1034 1035
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1036
	ret = i915_gem_set_global_seqno(dev, val);
1037 1038
	mutex_unlock(&dev->struct_mutex);

1039
	return ret;
1040 1041
}

1042 1043
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
1044
			"0x%llx\n");
1045

1046
static int i915_frequency_info(struct seq_file *m, void *unused)
1047
{
1048 1049
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1050 1051 1052
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1053

1054
	if (IS_GEN5(dev_priv)) {
1055 1056 1057 1058 1059 1060 1061 1062 1063
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1064
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090
		u32 freq_sts;

		mutex_lock(&dev_priv->rps.hw_lock);
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));

		seq_printf(m, "max GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));

		seq_printf(m, "min GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));

		seq_printf(m, "idle GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
		mutex_unlock(&dev_priv->rps.hw_lock);
1091
	} else if (INTEL_GEN(dev_priv) >= 6) {
1092 1093 1094
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1095
		u32 rpmodectl, rpinclimit, rpdeclimit;
1096
		u32 rpstat, cagf, reqf;
1097 1098
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1099
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1100 1101
		int max_freq;

1102
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1103
		if (IS_GEN9_LP(dev_priv)) {
1104 1105 1106 1107 1108 1109 1110
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1111
		/* RPSTAT1 is in the GT power well */
1112 1113
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
1114
			goto out;
1115

1116
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1117

1118
		reqf = I915_READ(GEN6_RPNSWREQ);
1119
		if (IS_GEN9(dev_priv))
1120 1121 1122
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1123
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1124 1125 1126 1127
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1128
		reqf = intel_gpu_freq(dev_priv, reqf);
1129

1130 1131 1132 1133
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1134
		rpstat = I915_READ(GEN6_RPSTAT1);
1135 1136 1137 1138 1139 1140
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
1141
		if (IS_GEN9(dev_priv))
1142
			cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1143
		else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
B
Ben Widawsky 已提交
1144 1145 1146
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1147
		cagf = intel_gpu_freq(dev_priv, cagf);
1148

1149
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1150 1151
		mutex_unlock(&dev->struct_mutex);

1152
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1165
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1166
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1167
		seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
1168 1169
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1170
			   (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
1171 1172 1173 1174
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1175 1176 1177 1178
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1179
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1180
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1181 1182 1183 1184 1185 1186
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
1187 1188 1189
		seq_printf(m, "Up threshold: %d%%\n",
			   dev_priv->rps.up_threshold);

1190 1191 1192 1193 1194 1195
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
1196 1197
		seq_printf(m, "Down threshold: %d%%\n",
			   dev_priv->rps.down_threshold);
1198

1199
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
1200
			    rp_state_cap >> 16) & 0xff;
1201
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1202
			     GEN9_FREQ_SCALER : 1);
1203
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1204
			   intel_gpu_freq(dev_priv, max_freq));
1205 1206

		max_freq = (rp_state_cap & 0xff00) >> 8;
1207
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1208
			     GEN9_FREQ_SCALER : 1);
1209
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1210
			   intel_gpu_freq(dev_priv, max_freq));
1211

1212
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
1213
			    rp_state_cap >> 0) & 0xff;
1214
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1215
			     GEN9_FREQ_SCALER : 1);
1216
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1217
			   intel_gpu_freq(dev_priv, max_freq));
1218
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1219
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1220

1221 1222 1223
		seq_printf(m, "Current freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1224 1225
		seq_printf(m, "Idle freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1226 1227
		seq_printf(m, "Min freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1228 1229
		seq_printf(m, "Boost freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
1230 1231 1232 1233 1234
		seq_printf(m, "Max freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1235
	} else {
1236
		seq_puts(m, "no P-state info available\n");
1237
	}
1238

1239 1240 1241 1242
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1243 1244 1245
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1246 1247
}

1248 1249 1250 1251
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1252 1253 1254
	int slice;
	int subslice;

1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1267 1268 1269 1270 1271 1272 1273
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1274 1275
}

1276 1277
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1278
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1279
	struct intel_engine_cs *engine;
1280 1281
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1282
	struct intel_instdone instdone;
1283
	enum intel_engine_id id;
1284

1285 1286 1287 1288 1289 1290 1291 1292 1293
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
		seq_printf(m, "Wedged\n");
	if (test_bit(I915_RESET_IN_PROGRESS, &dev_priv->gpu_error.flags))
		seq_printf(m, "Reset in progress\n");
	if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
		seq_printf(m, "Waiter holding struct mutex\n");
	if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
		seq_printf(m, "struct_mutex blocked for reset\n");

1294 1295 1296 1297 1298
	if (!i915.enable_hangcheck) {
		seq_printf(m, "Hangcheck disabled\n");
		return 0;
	}

1299 1300
	intel_runtime_pm_get(dev_priv);

1301
	for_each_engine(engine, dev_priv, id) {
1302
		acthd[id] = intel_engine_get_active_head(engine);
1303
		seqno[id] = intel_engine_get_seqno(engine);
1304 1305
	}

1306
	intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
1307

1308 1309
	intel_runtime_pm_put(dev_priv);

1310 1311 1312 1313 1314 1315 1316
	if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
		seq_printf(m, "Hangcheck active, fires in %dms\n",
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
	} else
		seq_printf(m, "Hangcheck inactive\n");

1317
	for_each_engine(engine, dev_priv, id) {
1318 1319 1320
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct rb_node *rb;

1321
		seq_printf(m, "%s:\n", engine->name);
1322
		seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1323 1324
			   engine->hangcheck.seqno, seqno[id],
			   intel_engine_last_submit(engine));
1325
		seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
1326 1327
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
1328 1329 1330
					  &dev_priv->gpu_error.missed_irq_rings)),
			   yesno(engine->hangcheck.stalled));

1331
		spin_lock_irq(&b->lock);
1332
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
1333
			struct intel_wait *w = rb_entry(rb, typeof(*w), node);
1334 1335 1336 1337

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
1338
		spin_unlock_irq(&b->lock);
1339

1340
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1341
			   (long long)engine->hangcheck.acthd,
1342
			   (long long)acthd[id]);
1343 1344 1345 1346 1347
		seq_printf(m, "\taction = %s(%d) %d ms ago\n",
			   hangcheck_action_to_str(engine->hangcheck.action),
			   engine->hangcheck.action,
			   jiffies_to_msecs(jiffies -
					    engine->hangcheck.action_timestamp));
1348

1349
		if (engine->id == RCS) {
1350
			seq_puts(m, "\tinstdone read =\n");
1351

1352
			i915_instdone_info(dev_priv, m, &instdone);
1353

1354
			seq_puts(m, "\tinstdone accu =\n");
1355

1356 1357
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1358
		}
1359 1360 1361 1362 1363
	}

	return 0;
}

1364
static int ironlake_drpc_info(struct seq_file *m)
1365
{
1366
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1367 1368 1369
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

1370
	intel_runtime_pm_get(dev_priv);
1371 1372 1373 1374 1375

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1376
	intel_runtime_pm_put(dev_priv);
1377

1378
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1379 1380 1381 1382
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1383
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1384
	seq_printf(m, "SW control enabled: %s\n",
1385
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1386
	seq_printf(m, "Gated voltage change: %s\n",
1387
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1388 1389
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1390
	seq_printf(m, "Max P-state: P%d\n",
1391
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1392 1393 1394 1395
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1396
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1397
	seq_puts(m, "Current RS state: ");
1398 1399
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1400
		seq_puts(m, "on\n");
1401 1402
		break;
	case RSX_STATUS_RC1:
1403
		seq_puts(m, "RC1\n");
1404 1405
		break;
	case RSX_STATUS_RC1E:
1406
		seq_puts(m, "RC1E\n");
1407 1408
		break;
	case RSX_STATUS_RS1:
1409
		seq_puts(m, "RS1\n");
1410 1411
		break;
	case RSX_STATUS_RS2:
1412
		seq_puts(m, "RS2 (RC6)\n");
1413 1414
		break;
	case RSX_STATUS_RS3:
1415
		seq_puts(m, "RC3 (RC6+)\n");
1416 1417
		break;
	default:
1418
		seq_puts(m, "unknown\n");
1419 1420
		break;
	}
1421 1422 1423 1424

	return 0;
}

1425
static int i915_forcewake_domains(struct seq_file *m, void *data)
1426
{
1427
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1428 1429 1430
	struct intel_uncore_forcewake_domain *fw_domain;

	spin_lock_irq(&dev_priv->uncore.lock);
1431
	for_each_fw_domain(fw_domain, dev_priv) {
1432
		seq_printf(m, "%s.wake_count = %u\n",
1433
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1434 1435 1436
			   fw_domain->wake_count);
	}
	spin_unlock_irq(&dev_priv->uncore.lock);
1437

1438 1439 1440 1441 1442
	return 0;
}

static int vlv_drpc_info(struct seq_file *m)
{
1443
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1444
	u32 rpmodectl1, rcctl1, pw_status;
1445

1446 1447
	intel_runtime_pm_get(dev_priv);

1448
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1449 1450 1451
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

1452 1453
	intel_runtime_pm_put(dev_priv);

1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1467
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1468
	seq_printf(m, "Media Power Well: %s\n",
1469
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1470

1471 1472 1473 1474 1475
	seq_printf(m, "Render RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_RENDER_RC6));
	seq_printf(m, "Media RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_MEDIA_RC6));

1476
	return i915_forcewake_domains(m, NULL);
1477 1478
}

1479 1480
static int gen6_drpc_info(struct seq_file *m)
{
1481 1482
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
B
Ben Widawsky 已提交
1483
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1484
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1485
	unsigned forcewake_count;
1486
	int count = 0, ret;
1487 1488 1489 1490

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1491
	intel_runtime_pm_get(dev_priv);
1492

1493
	spin_lock_irq(&dev_priv->uncore.lock);
1494
	forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
1495
	spin_unlock_irq(&dev_priv->uncore.lock);
1496 1497

	if (forcewake_count) {
1498 1499
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1500 1501 1502 1503 1504 1505 1506
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

1507
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1508
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1509 1510 1511

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1512
	if (INTEL_GEN(dev_priv) >= 9) {
1513 1514 1515
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1516
	mutex_unlock(&dev->struct_mutex);
1517 1518 1519
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1520

1521 1522
	intel_runtime_pm_put(dev_priv);

1523 1524 1525 1526 1527 1528 1529
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1530
	seq_printf(m, "RC1e Enabled: %s\n",
1531 1532 1533
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1534
	if (INTEL_GEN(dev_priv) >= 9) {
1535 1536 1537 1538 1539
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1540 1541 1542 1543
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1544
	seq_puts(m, "Current RC state: ");
1545 1546 1547
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1548
			seq_puts(m, "Core Power Down\n");
1549
		else
1550
			seq_puts(m, "on\n");
1551 1552
		break;
	case GEN6_RC3:
1553
		seq_puts(m, "RC3\n");
1554 1555
		break;
	case GEN6_RC6:
1556
		seq_puts(m, "RC6\n");
1557 1558
		break;
	case GEN6_RC7:
1559
		seq_puts(m, "RC7\n");
1560 1561
		break;
	default:
1562
		seq_puts(m, "Unknown\n");
1563 1564 1565 1566 1567
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1568
	if (INTEL_GEN(dev_priv) >= 9) {
1569 1570 1571 1572 1573 1574 1575
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1587 1588 1589 1590 1591 1592
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1593
	return i915_forcewake_domains(m, NULL);
1594 1595 1596 1597
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1598
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1599

1600
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1601
		return vlv_drpc_info(m);
1602
	else if (INTEL_GEN(dev_priv) >= 6)
1603 1604 1605 1606 1607
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1608 1609
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1610
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1611 1612 1613 1614 1615 1616 1617 1618 1619 1620

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1621 1622
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1623
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1624

1625
	if (!HAS_FBC(dev_priv)) {
1626
		seq_puts(m, "FBC unsupported on this chipset\n");
1627 1628 1629
		return 0;
	}

1630
	intel_runtime_pm_get(dev_priv);
P
Paulo Zanoni 已提交
1631
	mutex_lock(&dev_priv->fbc.lock);
1632

1633
	if (intel_fbc_is_active(dev_priv))
1634
		seq_puts(m, "FBC enabled\n");
1635 1636
	else
		seq_printf(m, "FBC disabled: %s\n",
1637
			   dev_priv->fbc.no_fbc_reason);
1638

1639 1640 1641 1642
	if (intel_fbc_is_active(dev_priv) && INTEL_GEN(dev_priv) >= 7) {
		uint32_t mask = INTEL_GEN(dev_priv) >= 8 ?
				BDW_FBC_COMPRESSION_MASK :
				IVB_FBC_COMPRESSION_MASK;
1643
		seq_printf(m, "Compressing: %s\n",
1644 1645
			   yesno(I915_READ(FBC_STATUS2) & mask));
	}
1646

P
Paulo Zanoni 已提交
1647
	mutex_unlock(&dev_priv->fbc.lock);
1648 1649
	intel_runtime_pm_put(dev_priv);

1650 1651 1652
	return 0;
}

1653 1654
static int i915_fbc_fc_get(void *data, u64 *val)
{
1655
	struct drm_i915_private *dev_priv = data;
1656

1657
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1658 1659 1660 1661 1662 1663 1664 1665 1666
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

static int i915_fbc_fc_set(void *data, u64 val)
{
1667
	struct drm_i915_private *dev_priv = data;
1668 1669
	u32 reg;

1670
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1671 1672
		return -ENODEV;

P
Paulo Zanoni 已提交
1673
	mutex_lock(&dev_priv->fbc.lock);
1674 1675 1676 1677 1678 1679 1680 1681

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1682
	mutex_unlock(&dev_priv->fbc.lock);
1683 1684 1685 1686 1687 1688 1689
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
			i915_fbc_fc_get, i915_fbc_fc_set,
			"%llu\n");

1690 1691
static int i915_ips_status(struct seq_file *m, void *unused)
{
1692
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1693

1694
	if (!HAS_IPS(dev_priv)) {
1695 1696 1697 1698
		seq_puts(m, "not supported\n");
		return 0;
	}

1699 1700
	intel_runtime_pm_get(dev_priv);

1701 1702 1703
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

1704
	if (INTEL_GEN(dev_priv) >= 8) {
1705 1706 1707 1708 1709 1710 1711
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1712

1713 1714
	intel_runtime_pm_put(dev_priv);

1715 1716 1717
	return 0;
}

1718 1719
static int i915_sr_status(struct seq_file *m, void *unused)
{
1720
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1721 1722
	bool sr_enabled = false;

1723
	intel_runtime_pm_get(dev_priv);
1724
	intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1725

1726
	if (HAS_PCH_SPLIT(dev_priv))
1727
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1728
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1729
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1730
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1731
	else if (IS_I915GM(dev_priv))
1732
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1733
	else if (IS_PINEVIEW(dev_priv))
1734
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1735
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1736
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1737

1738
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1739 1740
	intel_runtime_pm_put(dev_priv);

1741
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1742 1743 1744 1745

	return 0;
}

1746 1747
static int i915_emon_status(struct seq_file *m, void *unused)
{
1748 1749
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1750
	unsigned long temp, chipset, gfx;
1751 1752
	int ret;

1753
	if (!IS_GEN5(dev_priv))
1754 1755
		return -ENODEV;

1756 1757 1758
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1759 1760 1761 1762

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1763
	mutex_unlock(&dev->struct_mutex);
1764 1765 1766 1767 1768 1769 1770 1771 1772

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1773 1774
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1775
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1776
	int ret = 0;
1777
	int gpu_freq, ia_freq;
1778
	unsigned int max_gpu_freq, min_gpu_freq;
1779

1780
	if (!HAS_LLC(dev_priv)) {
1781
		seq_puts(m, "unsupported on this chipset\n");
1782 1783 1784
		return 0;
	}

1785 1786
	intel_runtime_pm_get(dev_priv);

1787
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1788
	if (ret)
1789
		goto out;
1790

1791
	if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
		/* Convert GT frequency to 50 HZ units */
		min_gpu_freq =
			dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
		max_gpu_freq =
			dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
	} else {
		min_gpu_freq = dev_priv->rps.min_freq_softlimit;
		max_gpu_freq = dev_priv->rps.max_freq_softlimit;
	}

1802
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1803

1804
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1805 1806 1807 1808
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1809
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1810
			   intel_gpu_freq(dev_priv, (gpu_freq *
1811
				(IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1812
				 GEN9_FREQ_SCALER : 1))),
1813 1814
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1815 1816
	}

1817
	mutex_unlock(&dev_priv->rps.hw_lock);
1818

1819 1820 1821
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1822 1823
}

1824 1825
static int i915_opregion(struct seq_file *m, void *unused)
{
1826 1827
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1828 1829 1830 1831 1832
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1833
		goto out;
1834

1835 1836
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1837 1838 1839

	mutex_unlock(&dev->struct_mutex);

1840
out:
1841 1842 1843
	return 0;
}

1844 1845
static int i915_vbt(struct seq_file *m, void *unused)
{
1846
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1847 1848 1849 1850 1851 1852 1853

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1854 1855
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1856 1857
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1858
	struct intel_framebuffer *fbdev_fb = NULL;
1859
	struct drm_framebuffer *drm_fb;
1860 1861 1862 1863 1864
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1865

1866
#ifdef CONFIG_DRM_FBDEV_EMULATION
1867 1868
	if (dev_priv->fbdev) {
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1869 1870 1871 1872

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
V
Ville Syrjälä 已提交
1873
			   fbdev_fb->base.format->depth,
V
Ville Syrjälä 已提交
1874
			   fbdev_fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1875
			   fbdev_fb->base.modifier,
1876 1877 1878 1879
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
		describe_obj(m, fbdev_fb->obj);
		seq_putc(m, '\n');
	}
1880
#endif
1881

1882
	mutex_lock(&dev->mode_config.fb_lock);
1883
	drm_for_each_fb(drm_fb, dev) {
1884 1885
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1886 1887
			continue;

1888
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1889 1890
			   fb->base.width,
			   fb->base.height,
V
Ville Syrjälä 已提交
1891
			   fb->base.format->depth,
V
Ville Syrjälä 已提交
1892
			   fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1893
			   fb->base.modifier,
1894
			   drm_framebuffer_read_refcount(&fb->base));
1895
		describe_obj(m, fb->obj);
1896
		seq_putc(m, '\n');
1897
	}
1898
	mutex_unlock(&dev->mode_config.fb_lock);
1899
	mutex_unlock(&dev->struct_mutex);
1900 1901 1902 1903

	return 0;
}

1904
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1905 1906
{
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1907 1908
		   ring->space, ring->head, ring->tail,
		   ring->last_retired_head);
1909 1910
}

1911 1912
static int i915_context_status(struct seq_file *m, void *unused)
{
1913 1914
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1915
	struct intel_engine_cs *engine;
1916
	struct i915_gem_context *ctx;
1917
	enum intel_engine_id id;
1918
	int ret;
1919

1920
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1921 1922 1923
	if (ret)
		return ret;

1924
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
1925
		seq_printf(m, "HW context %u ", ctx->hw_id);
1926
		if (ctx->pid) {
1927 1928
			struct task_struct *task;

1929
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1930 1931 1932 1933 1934
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1935 1936
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1937 1938 1939 1940
		} else {
			seq_puts(m, "(kernel) ");
		}

1941 1942
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1943

1944
		for_each_engine(engine, dev_priv, id) {
1945 1946 1947 1948 1949
			struct intel_context *ce = &ctx->engine[engine->id];

			seq_printf(m, "%s: ", engine->name);
			seq_putc(m, ce->initialised ? 'I' : 'i');
			if (ce->state)
1950
				describe_obj(m, ce->state->obj);
1951
			if (ce->ring)
1952
				describe_ctx_ring(m, ce->ring);
1953 1954
			seq_putc(m, '\n');
		}
1955 1956

		seq_putc(m, '\n');
1957 1958
	}

1959
	mutex_unlock(&dev->struct_mutex);
1960 1961 1962 1963

	return 0;
}

1964
static void i915_dump_lrc_obj(struct seq_file *m,
1965
			      struct i915_gem_context *ctx,
1966
			      struct intel_engine_cs *engine)
1967
{
1968
	struct i915_vma *vma = ctx->engine[engine->id].state;
1969 1970 1971
	struct page *page;
	int j;

1972 1973
	seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);

1974 1975
	if (!vma) {
		seq_puts(m, "\tFake context\n");
1976 1977 1978
		return;
	}

1979 1980
	if (vma->flags & I915_VMA_GLOBAL_BIND)
		seq_printf(m, "\tBound in GGTT at 0x%08x\n",
1981
			   i915_ggtt_offset(vma));
1982

C
Chris Wilson 已提交
1983
	if (i915_gem_object_pin_pages(vma->obj)) {
1984
		seq_puts(m, "\tFailed to get pages for context object\n\n");
1985 1986 1987
		return;
	}

1988 1989 1990
	page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
	if (page) {
		u32 *reg_state = kmap_atomic(page);
1991 1992

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
1993 1994 1995
			seq_printf(m,
				   "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   j * 4,
1996 1997 1998 1999 2000 2001
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

C
Chris Wilson 已提交
2002
	i915_gem_object_unpin_pages(vma->obj);
2003 2004 2005
	seq_putc(m, '\n');
}

2006 2007
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
2008 2009
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2010
	struct intel_engine_cs *engine;
2011
	struct i915_gem_context *ctx;
2012
	enum intel_engine_id id;
2013
	int ret;
2014 2015 2016 2017 2018 2019 2020 2021 2022 2023

	if (!i915.enable_execlists) {
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

D
Dave Gordon 已提交
2024
	list_for_each_entry(ctx, &dev_priv->context_list, link)
2025
		for_each_engine(engine, dev_priv, id)
2026
			i915_dump_lrc_obj(m, ctx, engine);
2027 2028 2029 2030 2031 2032

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2033 2034
static const char *swizzle_string(unsigned swizzle)
{
2035
	switch (swizzle) {
2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2051
		return "unknown";
2052 2053 2054 2055 2056 2057 2058
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2059
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2060

2061
	intel_runtime_pm_get(dev_priv);
2062 2063 2064 2065 2066 2067

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

2068
	if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
2069 2070
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2071 2072
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2073 2074 2075 2076
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
2077
	} else if (INTEL_GEN(dev_priv) >= 6) {
2078 2079 2080 2081 2082 2083 2084 2085
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2086
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
2087 2088 2089 2090 2091
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2092 2093
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2094
	}
2095 2096 2097 2098

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2099
	intel_runtime_pm_put(dev_priv);
2100 2101 2102 2103

	return 0;
}

B
Ben Widawsky 已提交
2104 2105
static int per_file_ctx(int id, void *ptr, void *data)
{
2106
	struct i915_gem_context *ctx = ptr;
B
Ben Widawsky 已提交
2107
	struct seq_file *m = data;
2108 2109 2110 2111 2112 2113 2114
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2115

2116 2117 2118
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2119
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2120 2121 2122 2123 2124
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

2125 2126
static void gen8_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
D
Daniel Vetter 已提交
2127
{
B
Ben Widawsky 已提交
2128
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2129 2130
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
2131
	int i;
D
Daniel Vetter 已提交
2132

B
Ben Widawsky 已提交
2133 2134 2135
	if (!ppgtt)
		return;

2136
	for_each_engine(engine, dev_priv, id) {
2137
		seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
2138
		for (i = 0; i < 4; i++) {
2139
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
B
Ben Widawsky 已提交
2140
			pdp <<= 32;
2141
			pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
2142
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2143 2144 2145 2146
		}
	}
}

2147 2148
static void gen6_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2149
{
2150
	struct intel_engine_cs *engine;
2151
	enum intel_engine_id id;
D
Daniel Vetter 已提交
2152

2153
	if (IS_GEN6(dev_priv))
D
Daniel Vetter 已提交
2154 2155
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2156
	for_each_engine(engine, dev_priv, id) {
2157
		seq_printf(m, "%s\n", engine->name);
2158
		if (IS_GEN7(dev_priv))
2159 2160 2161 2162 2163 2164 2165 2166
			seq_printf(m, "GFX_MODE: 0x%08x\n",
				   I915_READ(RING_MODE_GEN7(engine)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE(engine)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE_READ(engine)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
			   I915_READ(RING_PP_DIR_DCLV(engine)));
D
Daniel Vetter 已提交
2167 2168 2169 2170
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2171
		seq_puts(m, "aliasing PPGTT:\n");
2172
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2173

B
Ben Widawsky 已提交
2174
		ppgtt->debug_dump(ppgtt, m);
2175
	}
B
Ben Widawsky 已提交
2176

D
Daniel Vetter 已提交
2177
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2178 2179 2180 2181
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2182 2183
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2184
	struct drm_file *file;
2185
	int ret;
B
Ben Widawsky 已提交
2186

2187 2188
	mutex_lock(&dev->filelist_mutex);
	ret = mutex_lock_interruptible(&dev->struct_mutex);
B
Ben Widawsky 已提交
2189
	if (ret)
2190 2191
		goto out_unlock;

2192
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2193

2194 2195 2196 2197
	if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_info(m, dev_priv);
	else if (INTEL_GEN(dev_priv) >= 6)
		gen6_ppgtt_info(m, dev_priv);
B
Ben Widawsky 已提交
2198

2199 2200
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2201
		struct task_struct *task;
2202

2203
		task = get_pid_task(file->pid, PIDTYPE_PID);
2204 2205
		if (!task) {
			ret = -ESRCH;
2206
			goto out_rpm;
2207
		}
2208 2209
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2210 2211 2212 2213
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}

2214
out_rpm:
2215
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2216
	mutex_unlock(&dev->struct_mutex);
2217 2218
out_unlock:
	mutex_unlock(&dev->filelist_mutex);
2219
	return ret;
D
Daniel Vetter 已提交
2220 2221
}

2222 2223
static int count_irq_waiters(struct drm_i915_private *i915)
{
2224
	struct intel_engine_cs *engine;
2225
	enum intel_engine_id id;
2226 2227
	int count = 0;

2228
	for_each_engine(engine, i915, id)
2229
		count += intel_engine_has_waiter(engine);
2230 2231 2232 2233

	return count;
}

2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2248 2249
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2250 2251
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2252 2253
	struct drm_file *file;

2254
	seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2255 2256
	seq_printf(m, "GPU busy? %s [%d requests]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
2257
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2258 2259 2260
	seq_printf(m, "Frequency requested %d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2261 2262 2263 2264
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
2265 2266 2267 2268
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
2269 2270

	mutex_lock(&dev->filelist_mutex);
2271
	spin_lock(&dev_priv->rps.client_lock);
2272 2273 2274 2275 2276 2277 2278 2279 2280
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
		seq_printf(m, "%s [%d]: %d boosts%s\n",
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2281 2282
			   file_priv->rps.boosts,
			   list_empty(&file_priv->rps.link) ? "" : ", active");
2283 2284
		rcu_read_unlock();
	}
2285
	seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
2286
	spin_unlock(&dev_priv->rps.client_lock);
2287
	mutex_unlock(&dev->filelist_mutex);
2288

2289 2290
	if (INTEL_GEN(dev_priv) >= 6 &&
	    dev_priv->rps.enabled &&
2291
	    dev_priv->gt.active_requests) {
2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
			   rps_power_to_str(dev_priv->rps.power));
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
			   100 * rpup / rpupei,
			   dev_priv->rps.up_threshold);
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
			   100 * rpdown / rpdownei,
			   dev_priv->rps.down_threshold);
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2314
	return 0;
2315 2316
}

2317 2318
static int i915_llc(struct seq_file *m, void *data)
{
2319
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2320
	const bool edram = INTEL_GEN(dev_priv) > 8;
2321

2322
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2323 2324
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2325 2326 2327 2328

	return 0;
}

2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358
static int i915_huc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_uc_fw *huc_fw = &dev_priv->huc.fw;

	if (!HAS_HUC_UCODE(dev_priv))
		return 0;

	seq_puts(m, "HuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n", huc_fw->path);
	seq_printf(m, "\tfetch: %s\n",
		intel_uc_fw_status_repr(huc_fw->fetch_status));
	seq_printf(m, "\tload: %s\n",
		intel_uc_fw_status_repr(huc_fw->load_status));
	seq_printf(m, "\tversion wanted: %d.%d\n",
		huc_fw->major_ver_wanted, huc_fw->minor_ver_wanted);
	seq_printf(m, "\tversion found: %d.%d\n",
		huc_fw->major_ver_found, huc_fw->minor_ver_found);
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		huc_fw->header_offset, huc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		huc_fw->ucode_offset, huc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		huc_fw->rsa_offset, huc_fw->rsa_size);

	seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));

	return 0;
}

2359 2360
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2361
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2362
	struct intel_uc_fw *guc_fw = &dev_priv->guc.fw;
2363 2364
	u32 tmp, i;

2365
	if (!HAS_GUC_UCODE(dev_priv))
2366 2367 2368 2369
		return 0;

	seq_printf(m, "GuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n",
2370
		guc_fw->path);
2371
	seq_printf(m, "\tfetch: %s\n",
2372
		intel_uc_fw_status_repr(guc_fw->fetch_status));
2373
	seq_printf(m, "\tload: %s\n",
2374
		intel_uc_fw_status_repr(guc_fw->load_status));
2375
	seq_printf(m, "\tversion wanted: %d.%d\n",
2376
		guc_fw->major_ver_wanted, guc_fw->minor_ver_wanted);
2377
	seq_printf(m, "\tversion found: %d.%d\n",
2378
		guc_fw->major_ver_found, guc_fw->minor_ver_found);
A
Alex Dai 已提交
2379 2380 2381 2382 2383 2384
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		guc_fw->header_offset, guc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		guc_fw->ucode_offset, guc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		guc_fw->rsa_offset, guc_fw->rsa_size);
2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401

	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

	return 0;
}

2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
	struct intel_guc *guc = &dev_priv->guc;

	seq_puts(m, "\nGuC logging stats:\n");

	seq_printf(m, "\tISR:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_ISR_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);

	seq_printf(m, "\tDPC:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_DPC_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);

	seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);

	seq_printf(m, "\tTotal flush interrupt count: %u\n",
		   guc->log.flush_interrupt_count);

	seq_printf(m, "\tCapture miss count: %u\n",
		   guc->log.capture_miss_count);
}

2428 2429 2430 2431
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
				 struct i915_guc_client *client)
{
2432
	struct intel_engine_cs *engine;
2433
	enum intel_engine_id id;
2434 2435 2436 2437 2438
	uint64_t tot = 0;

	seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
		client->priority, client->ctx_index, client->proc_desc_offset);
	seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2439
		client->doorbell_id, client->doorbell_offset, client->doorbell_cookie);
2440 2441 2442
	seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
		client->wq_size, client->wq_offset, client->wq_tail);

2443
	seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
2444 2445 2446
	seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
	seq_printf(m, "\tLast submission result: %d\n", client->retcode);

2447
	for_each_engine(engine, dev_priv, id) {
2448 2449
		u64 submissions = client->submissions[id];
		tot += submissions;
2450
		seq_printf(m, "\tSubmissions: %llu %s\n",
2451
				submissions, engine->name);
2452 2453 2454 2455 2456 2457
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

static int i915_guc_info(struct seq_file *m, void *data)
{
2458
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2459
	const struct intel_guc *guc = &dev_priv->guc;
2460
	struct intel_engine_cs *engine;
2461
	enum intel_engine_id id;
2462
	u64 total;
2463

2464 2465 2466 2467 2468
	if (!guc->execbuf_client) {
		seq_printf(m, "GuC submission %s\n",
			   HAS_GUC_SCHED(dev_priv) ?
			   "disabled" :
			   "not supported");
A
Alex Dai 已提交
2469
		return 0;
2470
	}
2471

2472
	seq_printf(m, "Doorbell map:\n");
2473 2474
	seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc->doorbell_bitmap);
	seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
2475

2476 2477 2478 2479 2480
	seq_printf(m, "GuC total action count: %llu\n", guc->action_count);
	seq_printf(m, "GuC action failure count: %u\n", guc->action_fail);
	seq_printf(m, "GuC last action command: 0x%x\n", guc->action_cmd);
	seq_printf(m, "GuC last action status: 0x%x\n", guc->action_status);
	seq_printf(m, "GuC last action error code: %d\n", guc->action_err);
2481

2482
	total = 0;
2483
	seq_printf(m, "\nGuC submissions:\n");
2484
	for_each_engine(engine, dev_priv, id) {
2485
		u64 submissions = guc->submissions[id];
2486
		total += submissions;
2487
		seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
2488
			engine->name, submissions, guc->last_seqno[id]);
2489 2490 2491
	}
	seq_printf(m, "\t%s: %llu\n", "Total", total);

2492 2493
	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
	i915_guc_client_info(m, dev_priv, guc->execbuf_client);
2494

2495 2496
	i915_guc_log_info(m, dev_priv);

2497 2498 2499 2500 2501
	/* Add more as required ... */

	return 0;
}

A
Alex Dai 已提交
2502 2503
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2504
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2505
	struct drm_i915_gem_object *obj;
A
Alex Dai 已提交
2506 2507
	int i = 0, pg;

2508
	if (!dev_priv->guc.log.vma)
A
Alex Dai 已提交
2509 2510
		return 0;

2511
	obj = dev_priv->guc.log.vma->obj;
2512 2513
	for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
		u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
A
Alex Dai 已提交
2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527

		for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
			seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
				   *(log + i), *(log + i + 1),
				   *(log + i + 2), *(log + i + 3));

		kunmap_atomic(log);
	}

	seq_putc(m, '\n');

	return 0;
}

2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565
static int i915_guc_log_control_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = to_i915(dev);

	if (!dev_priv->guc.log.vma)
		return -EINVAL;

	*val = i915.guc_log_level;

	return 0;
}

static int i915_guc_log_control_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = to_i915(dev);
	int ret;

	if (!dev_priv->guc.log.vma)
		return -EINVAL;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);
	ret = i915_guc_log_control(dev_priv, val);
	intel_runtime_pm_put(dev_priv);

	mutex_unlock(&dev->struct_mutex);
	return ret;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
			i915_guc_log_control_get, i915_guc_log_control_set,
			"%lld\n");

2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588
static const char *psr2_live_status(u32 val)
{
	static const char * const live_status[] = {
		"IDLE",
		"CAPTURE",
		"CAPTURE_FS",
		"SLEEP",
		"BUFON_FW",
		"ML_UP",
		"SU_STANDBY",
		"FAST_SLEEP",
		"DEEP_SLEEP",
		"BUF_ON",
		"TG_ON"
	};

	val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
	if (val < ARRAY_SIZE(live_status))
		return live_status[val];

	return "unknown";
}

2589 2590
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2591
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
R
Rodrigo Vivi 已提交
2592
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2593 2594
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2595
	bool enabled = false;
2596

2597
	if (!HAS_PSR(dev_priv)) {
2598 2599 2600 2601
		seq_puts(m, "PSR not supported\n");
		return 0;
	}

2602 2603
	intel_runtime_pm_get(dev_priv);

2604
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2605 2606
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2607
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2608
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2609 2610 2611 2612
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2613

2614 2615 2616 2617 2618 2619
	if (HAS_DDI(dev_priv)) {
		if (dev_priv->psr.psr2_support)
			enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
		else
			enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
	} else {
2620
		for_each_pipe(dev_priv, pipe) {
2621 2622 2623 2624 2625 2626 2627 2628 2629
			enum transcoder cpu_transcoder =
				intel_pipe_to_cpu_transcoder(dev_priv, pipe);
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain))
				continue;

2630 2631 2632 2633 2634
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
2635 2636

			intel_display_power_put(dev_priv, power_domain);
R
Rodrigo Vivi 已提交
2637 2638
		}
	}
2639 2640 2641 2642

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

R
Rodrigo Vivi 已提交
2643 2644
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

2645
	if (!HAS_DDI(dev_priv))
R
Rodrigo Vivi 已提交
2646 2647 2648 2649 2650 2651
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2652

2653 2654 2655 2656
	/*
	 * VLV/CHV PSR has no kind of performance counter
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2657
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2658
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2659
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2660 2661 2662

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2663
	if (dev_priv->psr.psr2_support) {
2664 2665 2666 2667
		u32 psr2 = I915_READ(EDP_PSR2_STATUS_CTL);

		seq_printf(m, "EDP_PSR2_STATUS_CTL: %x [%s]\n",
			   psr2, psr2_live_status(psr2));
2668
	}
2669
	mutex_unlock(&dev_priv->psr.lock);
2670

2671
	intel_runtime_pm_put(dev_priv);
2672 2673 2674
	return 0;
}

2675 2676
static int i915_sink_crc(struct seq_file *m, void *data)
{
2677 2678
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2679 2680 2681 2682 2683 2684
	struct intel_connector *connector;
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
2685
	for_each_intel_connector(dev, connector) {
2686
		struct drm_crtc *crtc;
2687

2688
		if (!connector->base.state->best_encoder)
2689 2690
			continue;

2691 2692
		crtc = connector->base.state->crtc;
		if (!crtc->state->active)
2693 2694
			continue;

2695
		if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
2696 2697
			continue;

2698
		intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
	drm_modeset_unlock_all(dev);
	return ret;
}

2715 2716
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2717
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2718 2719 2720
	u64 power;
	u32 units;

2721
	if (INTEL_GEN(dev_priv) < 6)
2722 2723
		return -ENODEV;

2724 2725
	intel_runtime_pm_get(dev_priv);

2726 2727 2728 2729 2730 2731
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2732 2733
	intel_runtime_pm_put(dev_priv);

2734
	seq_printf(m, "%llu", (long long unsigned)power);
2735 2736 2737 2738

	return 0;
}

2739
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2740
{
2741
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2742
	struct pci_dev *pdev = dev_priv->drm.pdev;
2743

2744 2745
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2746

2747
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2748
	seq_printf(m, "IRQs disabled: %s\n",
2749
		   yesno(!intel_irqs_enabled(dev_priv)));
2750
#ifdef CONFIG_PM
2751
	seq_printf(m, "Usage count: %d\n",
2752
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2753 2754 2755
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2756
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2757 2758
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2759

2760 2761 2762
	return 0;
}

2763 2764
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2765
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

		for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
		     power_domain++) {
			if (!(BIT(power_domain) & power_well->domains))
				continue;

			seq_printf(m, "  %-23s %d\n",
2786
				 intel_display_power_domain_str(power_domain),
2787 2788 2789 2790 2791 2792 2793 2794 2795
				 power_domains->domain_use_count[power_domain]);
		}
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2796 2797
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2798
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2799 2800
	struct intel_csr *csr;

2801
	if (!HAS_CSR(dev_priv)) {
2802 2803 2804 2805 2806 2807
		seq_puts(m, "not supported\n");
		return 0;
	}

	csr = &dev_priv->csr;

2808 2809
	intel_runtime_pm_get(dev_priv);

2810 2811 2812 2813
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2814
		goto out;
2815 2816 2817 2818

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2819
	if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
2820 2821 2822 2823
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(SKL_CSR_DC3_DC5_COUNT));
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));
2824
	} else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
2825 2826
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(BXT_CSR_DC3_DC5_COUNT));
2827 2828
	}

2829 2830 2831 2832 2833
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2834 2835
	intel_runtime_pm_put(dev_priv);

2836 2837 2838
	return 0;
}

2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2861 2862
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2863 2864 2865 2866 2867 2868
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2869
		   encoder->base.id, encoder->name);
2870 2871 2872 2873
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2874
			   connector->name,
2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2888 2889
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2890 2891
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2892 2893
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2894

2895
	if (fb)
2896
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2897 2898
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2899 2900
	else
		seq_puts(m, "\tprimary plane disabled\n");
2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2920
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2921
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2922
		intel_panel_info(m, &intel_connector->panel);
2923 2924 2925

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2926 2927
}

L
Libin Yang 已提交
2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

2942 2943 2944 2945 2946 2947
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2948
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2962
	struct drm_display_mode *mode;
2963 2964

	seq_printf(m, "connector %d: type %s, status: %s\n",
2965
		   connector->base.id, connector->name,
2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
2977 2978 2979 2980 2981 2982 2983

	if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
2984 2985 2986 2987
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
2988 2989 2990
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2991
			intel_lvds_info(m, intel_connector);
2992 2993 2994 2995 2996 2997 2998 2999
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
		    intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
3000
	}
3001

3002 3003 3004
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
3005 3006
}

3007
static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
3008 3009 3010
{
	u32 state;

3011
	if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
3012
		state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
3013
	else
3014
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
3015 3016 3017 3018

	return state;
}

3019 3020
static bool cursor_position(struct drm_i915_private *dev_priv,
			    int pipe, int *x, int *y)
3021 3022 3023
{
	u32 pos;

3024
	pos = I915_READ(CURPOS(pipe));
3025 3026 3027 3028 3029 3030 3031 3032 3033

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

3034
	return cursor_active(dev_priv, pipe);
3035 3036
}

3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
	 * According to doc only one DRM_ROTATE_ is allowed but this
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
3064 3065 3066 3067 3068 3069
		 (rotation & DRM_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
3070 3071 3072 3073 3074 3075 3076
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
3077 3078
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3079 3080 3081 3082 3083
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
3084
		struct drm_format_name_buf format_name;
3085 3086 3087 3088 3089 3090 3091 3092

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

3093
		if (state->fb) {
V
Ville Syrjälä 已提交
3094 3095
			drm_get_format_name(state->fb->format->format,
					    &format_name);
3096
		} else {
3097
			sprintf(format_name.str, "N/A");
3098 3099
		}

3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
3113
			   format_name.str,
3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132
			   plane_rotation(state->rotation));
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

3133
		for (i = 0; i < num_scalers; i++) {
3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3146 3147
static int i915_display_info(struct seq_file *m, void *unused)
{
3148 3149
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3150
	struct intel_crtc *crtc;
3151 3152
	struct drm_connector *connector;

3153
	intel_runtime_pm_get(dev_priv);
3154 3155 3156
	drm_modeset_lock_all(dev);
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3157
	for_each_intel_crtc(dev, crtc) {
3158
		bool active;
3159
		struct intel_crtc_state *pipe_config;
3160
		int x, y;
3161

3162 3163
		pipe_config = to_intel_crtc_state(crtc->base.state);

3164
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3165
			   crtc->base.base.id, pipe_name(crtc->pipe),
3166
			   yesno(pipe_config->base.active),
3167 3168 3169
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3170
		if (pipe_config->base.active) {
3171 3172
			intel_crtc_info(m, crtc);

3173
			active = cursor_position(dev_priv, crtc->pipe, &x, &y);
3174
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
3175
				   yesno(crtc->cursor_base),
3176 3177
				   x, y, crtc->base.cursor->state->crtc_w,
				   crtc->base.cursor->state->crtc_h,
3178
				   crtc->cursor_addr, yesno(active));
3179 3180
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3181
		}
3182 3183 3184 3185

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3186 3187 3188 3189 3190 3191 3192 3193 3194
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_connector_info(m, connector);
	}
	drm_modeset_unlock_all(dev);
3195
	intel_runtime_pm_put(dev_priv);
3196 3197 3198 3199

	return 0;
}

3200 3201 3202 3203
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;
3204
	enum intel_engine_id id;
3205

3206 3207
	intel_runtime_pm_get(dev_priv);

3208
	for_each_engine(engine, dev_priv, id) {
3209 3210 3211 3212 3213 3214
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct drm_i915_gem_request *rq;
		struct rb_node *rb;
		u64 addr;

		seq_printf(m, "%s\n", engine->name);
3215
		seq_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [%d ms]\n",
3216
			   intel_engine_get_seqno(engine),
3217
			   intel_engine_last_submit(engine),
3218
			   engine->hangcheck.seqno,
3219
			   jiffies_to_msecs(jiffies - engine->hangcheck.action_timestamp));
3220 3221 3222 3223 3224

		rcu_read_lock();

		seq_printf(m, "\tRequests:\n");

3225 3226 3227
		rq = list_first_entry(&engine->timeline->requests,
				      struct drm_i915_gem_request, link);
		if (&rq->link != &engine->timeline->requests)
3228 3229
			print_request(m, rq, "\t\tfirst  ");

3230 3231 3232
		rq = list_last_entry(&engine->timeline->requests,
				     struct drm_i915_gem_request, link);
		if (&rq->link != &engine->timeline->requests)
3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268
			print_request(m, rq, "\t\tlast   ");

		rq = i915_gem_find_active_request(engine);
		if (rq) {
			print_request(m, rq, "\t\tactive ");
			seq_printf(m,
				   "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
				   rq->head, rq->postfix, rq->tail,
				   rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
				   rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
		}

		seq_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
			   I915_READ(RING_START(engine->mmio_base)),
			   rq ? i915_ggtt_offset(rq->ring->vma) : 0);
		seq_printf(m, "\tRING_HEAD:  0x%08x [0x%08x]\n",
			   I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
			   rq ? rq->ring->head : 0);
		seq_printf(m, "\tRING_TAIL:  0x%08x [0x%08x]\n",
			   I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
			   rq ? rq->ring->tail : 0);
		seq_printf(m, "\tRING_CTL:   0x%08x [%s]\n",
			   I915_READ(RING_CTL(engine->mmio_base)),
			   I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? "waiting" : "");

		rcu_read_unlock();

		addr = intel_engine_get_active_head(engine);
		seq_printf(m, "\tACTHD:  0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));
		addr = intel_engine_get_last_batch_head(engine);
		seq_printf(m, "\tBBADDR: 0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));

		if (i915.enable_execlists) {
			u32 ptr, read, write;
3269
			struct rb_node *rb;
3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306

			seq_printf(m, "\tExeclist status: 0x%08x %08x\n",
				   I915_READ(RING_EXECLIST_STATUS_LO(engine)),
				   I915_READ(RING_EXECLIST_STATUS_HI(engine)));

			ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
			read = GEN8_CSB_READ_PTR(ptr);
			write = GEN8_CSB_WRITE_PTR(ptr);
			seq_printf(m, "\tExeclist CSB read %d, write %d\n",
				   read, write);
			if (read >= GEN8_CSB_ENTRIES)
				read = 0;
			if (write >= GEN8_CSB_ENTRIES)
				write = 0;
			if (read > write)
				write += GEN8_CSB_ENTRIES;
			while (read < write) {
				unsigned int idx = ++read % GEN8_CSB_ENTRIES;

				seq_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n",
					   idx,
					   I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
					   I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)));
			}

			rcu_read_lock();
			rq = READ_ONCE(engine->execlist_port[0].request);
			if (rq)
				print_request(m, rq, "\t\tELSP[0] ");
			else
				seq_printf(m, "\t\tELSP[0] idle\n");
			rq = READ_ONCE(engine->execlist_port[1].request);
			if (rq)
				print_request(m, rq, "\t\tELSP[1] ");
			else
				seq_printf(m, "\t\tELSP[1] idle\n");
			rcu_read_unlock();
3307

3308
			spin_lock_irq(&engine->timeline->lock);
3309 3310
			for (rb = engine->execlist_first; rb; rb = rb_next(rb)) {
				rq = rb_entry(rb, typeof(*rq), priotree.node);
3311 3312
				print_request(m, rq, "\t\tQ ");
			}
3313
			spin_unlock_irq(&engine->timeline->lock);
3314 3315 3316 3317 3318 3319 3320 3321 3322
		} else if (INTEL_GEN(dev_priv) > 6) {
			seq_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE(engine)));
			seq_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE_READ(engine)));
			seq_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
				   I915_READ(RING_PP_DIR_DCLV(engine)));
		}

3323
		spin_lock_irq(&b->lock);
3324
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
G
Geliang Tang 已提交
3325
			struct intel_wait *w = rb_entry(rb, typeof(*w), node);
3326 3327 3328 3329

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
3330
		spin_unlock_irq(&b->lock);
3331 3332 3333 3334

		seq_puts(m, "\n");
	}

3335 3336
	intel_runtime_pm_put(dev_priv);

3337 3338 3339
	return 0;
}

B
Ben Widawsky 已提交
3340 3341
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
3342 3343
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3344
	struct intel_engine_cs *engine;
3345
	int num_rings = INTEL_INFO(dev_priv)->num_rings;
3346 3347
	enum intel_engine_id id;
	int j, ret;
B
Ben Widawsky 已提交
3348

3349
	if (!i915.semaphores) {
B
Ben Widawsky 已提交
3350 3351 3352 3353 3354 3355 3356
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3357
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
3358

3359
	if (IS_BROADWELL(dev_priv)) {
B
Ben Widawsky 已提交
3360 3361 3362
		struct page *page;
		uint64_t *seqno;

3363
		page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
B
Ben Widawsky 已提交
3364 3365

		seqno = (uint64_t *)kmap_atomic(page);
3366
		for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
3367 3368
			uint64_t offset;

3369
			seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
3370 3371 3372

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
3373
				offset = id * I915_NUM_ENGINES + j;
B
Ben Widawsky 已提交
3374 3375 3376 3377 3378 3379 3380
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
3381
				offset = id + (j * I915_NUM_ENGINES);
B
Ben Widawsky 已提交
3382 3383 3384 3385 3386 3387 3388 3389 3390
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
3391
		for_each_engine(engine, dev_priv, id)
B
Ben Widawsky 已提交
3392 3393
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
3394
					   I915_READ(engine->semaphore.mbox.signal[j]));
B
Ben Widawsky 已提交
3395 3396 3397
		seq_putc(m, '\n');
	}

3398
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
3399 3400 3401 3402
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

3403 3404
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3405 3406
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3407 3408 3409 3410 3411 3412 3413
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
3414
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3415
			   pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
3416
		seq_printf(m, " tracked hardware state:\n");
3417
		seq_printf(m, " dpll:    0x%08x\n", pll->state.hw_state.dpll);
3418
		seq_printf(m, " dpll_md: 0x%08x\n",
3419 3420 3421 3422
			   pll->state.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->state.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->state.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->state.hw_state.wrpll);
3423 3424 3425 3426 3427 3428
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3429
static int i915_wa_registers(struct seq_file *m, void *unused)
3430 3431 3432
{
	int i;
	int ret;
3433
	struct intel_engine_cs *engine;
3434 3435
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3436
	struct i915_workarounds *workarounds = &dev_priv->workarounds;
3437
	enum intel_engine_id id;
3438 3439 3440 3441 3442 3443 3444

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

3445
	seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3446
	for_each_engine(engine, dev_priv, id)
3447
		seq_printf(m, "HW whitelist count for %s: %d\n",
3448
			   engine->name, workarounds->hw_whitelist_count[id]);
3449
	for (i = 0; i < workarounds->count; ++i) {
3450 3451
		i915_reg_t addr;
		u32 mask, value, read;
3452
		bool ok;
3453

3454 3455 3456
		addr = workarounds->reg[i].addr;
		mask = workarounds->reg[i].mask;
		value = workarounds->reg[i].value;
3457 3458 3459
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3460
			   i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
3461 3462 3463 3464 3465 3466 3467 3468
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

3469 3470
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3471 3472
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3473 3474 3475 3476 3477
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3478
	if (INTEL_GEN(dev_priv) < 9)
3479 3480
		return 0;

3481 3482 3483 3484 3485 3486 3487 3488 3489
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3490
		for_each_universal_plane(dev_priv, pipe, plane) {
3491 3492 3493 3494 3495 3496
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3497
		entry = &ddb->plane[pipe][PLANE_CURSOR];
3498 3499 3500 3501 3502 3503 3504 3505 3506
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3507
static void drrs_status_per_crtc(struct seq_file *m,
3508 3509
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3510
{
3511
	struct drm_i915_private *dev_priv = to_i915(dev);
3512 3513
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3514
	struct drm_connector *connector;
3515

3516 3517 3518 3519 3520
	drm_for_each_connector(connector, dev) {
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533
	}

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3534
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
			seq_puts(m, "Idleness DRRS: Disabled");
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3578 3579
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3580 3581 3582
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3583
	drm_modeset_lock_all(dev);
3584
	for_each_intel_crtc(dev, intel_crtc) {
3585
		if (intel_crtc->base.state->active) {
3586 3587 3588 3589 3590 3591
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3592
	drm_modeset_unlock_all(dev);
3593 3594 3595 3596 3597 3598 3599

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3600 3601
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3602 3603
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3604 3605
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3606 3607
	struct drm_connector *connector;

3608
	drm_modeset_lock_all(dev);
3609 3610
	drm_for_each_connector(connector, dev) {
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3611
			continue;
3612 3613 3614 3615 3616 3617

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3618 3619
		if (!intel_dig_port->dp.can_mst)
			continue;
3620

3621 3622
		seq_printf(m, "MST Source Port %c\n",
			   port_name(intel_dig_port->port));
3623 3624 3625 3626 3627 3628
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
	drm_modeset_unlock_all(dev);
	return 0;
}

3629
static ssize_t i915_displayport_test_active_write(struct file *file,
3630 3631
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3632 3633 3634 3635 3636 3637 3638 3639 3640
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
	struct list_head *connector_list;
	struct intel_dp *intel_dp;
	int val = 0;

3641
	dev = ((struct seq_file *)file->private_data)->private;
3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664

	connector_list = &dev->mode_config.connector_list;

	if (len == 0)
		return 0;

	input_buffer = kmalloc(len + 1, GFP_KERNEL);
	if (!input_buffer)
		return -ENOMEM;

	if (copy_from_user(input_buffer, ubuf, len)) {
		status = -EFAULT;
		goto out;
	}

	input_buffer[len] = '\0';
	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3665
		if (connector->status == connector_status_connected &&
3666 3667 3668 3669 3670 3671 3672 3673 3674 3675
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
				goto out;
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
3676
				intel_dp->compliance.test_active = 1;
3677
			else
3678
				intel_dp->compliance.test_active = 0;
3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704
		}
	}
out:
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
3705
			if (intel_dp->compliance.test_active)
3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3717
					     struct file *file)
3718
{
3719
	struct drm_i915_private *dev_priv = inode->i_private;
3720

3721 3722
	return single_open(file, i915_displayport_test_active_show,
			   &dev_priv->drm);
3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
3749
			seq_printf(m, "%lx", intel_dp->compliance.test_data.edid);
3750 3751 3752 3753 3754 3755 3756
		} else
			seq_puts(m, "0");
	}

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
3757
					   struct file *file)
3758
{
3759
	struct drm_i915_private *dev_priv = inode->i_private;
3760

3761 3762
	return single_open(file, i915_displayport_test_data_show,
			   &dev_priv->drm);
3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
3788
			seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3789 3790 3791 3792 3793 3794 3795 3796 3797 3798
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
3799
	struct drm_i915_private *dev_priv = inode->i_private;
3800

3801 3802
	return single_open(file, i915_displayport_test_type_show,
			   &dev_priv->drm);
3803 3804 3805 3806 3807 3808 3809 3810 3811 3812
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

3813
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
3814
{
3815 3816
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3817
	int level;
3818 3819
	int num_levels;

3820
	if (IS_CHERRYVIEW(dev_priv))
3821
		num_levels = 3;
3822
	else if (IS_VALLEYVIEW(dev_priv))
3823 3824
		num_levels = 1;
	else
3825
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3826 3827 3828 3829 3830 3831

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3832 3833
		/*
		 * - WM1+ latency values in 0.5us units
3834
		 * - latencies are in us on gen9/vlv/chv
3835
		 */
3836 3837
		if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv))
3838 3839
			latency *= 10;
		else if (level > 0)
3840 3841 3842
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3843
			   level, wm[level], latency / 10, latency % 10);
3844 3845 3846 3847 3848 3849 3850
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
3851
	struct drm_i915_private *dev_priv = m->private;
3852 3853
	const uint16_t *latencies;

3854
	if (INTEL_GEN(dev_priv) >= 9)
3855 3856
		latencies = dev_priv->wm.skl_latency;
	else
3857
		latencies = dev_priv->wm.pri_latency;
3858

3859
	wm_latency_show(m, latencies);
3860 3861 3862 3863 3864 3865

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
3866
	struct drm_i915_private *dev_priv = m->private;
3867 3868
	const uint16_t *latencies;

3869
	if (INTEL_GEN(dev_priv) >= 9)
3870 3871
		latencies = dev_priv->wm.skl_latency;
	else
3872
		latencies = dev_priv->wm.spr_latency;
3873

3874
	wm_latency_show(m, latencies);
3875 3876 3877 3878 3879 3880

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
3881
	struct drm_i915_private *dev_priv = m->private;
3882 3883
	const uint16_t *latencies;

3884
	if (INTEL_GEN(dev_priv) >= 9)
3885 3886
		latencies = dev_priv->wm.skl_latency;
	else
3887
		latencies = dev_priv->wm.cur_latency;
3888

3889
	wm_latency_show(m, latencies);
3890 3891 3892 3893 3894 3895

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
3896
	struct drm_i915_private *dev_priv = inode->i_private;
3897

3898
	if (INTEL_GEN(dev_priv) < 5)
3899 3900
		return -ENODEV;

3901
	return single_open(file, pri_wm_latency_show, dev_priv);
3902 3903 3904 3905
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
3906
	struct drm_i915_private *dev_priv = inode->i_private;
3907

3908
	if (HAS_GMCH_DISPLAY(dev_priv))
3909 3910
		return -ENODEV;

3911
	return single_open(file, spr_wm_latency_show, dev_priv);
3912 3913 3914 3915
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
3916
	struct drm_i915_private *dev_priv = inode->i_private;
3917

3918
	if (HAS_GMCH_DISPLAY(dev_priv))
3919 3920
		return -ENODEV;

3921
	return single_open(file, cur_wm_latency_show, dev_priv);
3922 3923 3924
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3925
				size_t len, loff_t *offp, uint16_t wm[8])
3926 3927
{
	struct seq_file *m = file->private_data;
3928 3929
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3930
	uint16_t new[8] = { 0 };
3931
	int num_levels;
3932 3933 3934 3935
	int level;
	int ret;
	char tmp[32];

3936
	if (IS_CHERRYVIEW(dev_priv))
3937
		num_levels = 3;
3938
	else if (IS_VALLEYVIEW(dev_priv))
3939 3940
		num_levels = 1;
	else
3941
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3942

3943 3944 3945 3946 3947 3948 3949 3950
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

3951 3952 3953
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3972
	struct drm_i915_private *dev_priv = m->private;
3973
	uint16_t *latencies;
3974

3975
	if (INTEL_GEN(dev_priv) >= 9)
3976 3977
		latencies = dev_priv->wm.skl_latency;
	else
3978
		latencies = dev_priv->wm.pri_latency;
3979 3980

	return wm_latency_write(file, ubuf, len, offp, latencies);
3981 3982 3983 3984 3985 3986
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3987
	struct drm_i915_private *dev_priv = m->private;
3988
	uint16_t *latencies;
3989

3990
	if (INTEL_GEN(dev_priv) >= 9)
3991 3992
		latencies = dev_priv->wm.skl_latency;
	else
3993
		latencies = dev_priv->wm.spr_latency;
3994 3995

	return wm_latency_write(file, ubuf, len, offp, latencies);
3996 3997 3998 3999 4000 4001
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
4002
	struct drm_i915_private *dev_priv = m->private;
4003 4004
	uint16_t *latencies;

4005
	if (INTEL_GEN(dev_priv) >= 9)
4006 4007
		latencies = dev_priv->wm.skl_latency;
	else
4008
		latencies = dev_priv->wm.cur_latency;
4009

4010
	return wm_latency_write(file, ubuf, len, offp, latencies);
4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

4040 4041
static int
i915_wedged_get(void *data, u64 *val)
4042
{
4043
	struct drm_i915_private *dev_priv = data;
4044

4045
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
4046

4047
	return 0;
4048 4049
}

4050 4051
static int
i915_wedged_set(void *data, u64 val)
4052
{
4053
	struct drm_i915_private *dev_priv = data;
4054

4055 4056 4057 4058 4059 4060 4061 4062
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

4063
	if (i915_reset_in_progress(&dev_priv->gpu_error))
4064 4065
		return -EAGAIN;

4066
	i915_handle_error(dev_priv, val,
4067
			  "Manually setting wedged to %llu", val);
4068

4069
	return 0;
4070 4071
}

4072 4073
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4074
			"%llu\n");
4075

4076 4077 4078
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
4079
	struct drm_i915_private *dev_priv = data;
4080 4081 4082 4083 4084 4085 4086 4087

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
4088 4089
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
4109
	struct drm_i915_private *dev_priv = data;
4110 4111 4112 4113 4114 4115 4116 4117 4118

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
4119
	struct drm_i915_private *dev_priv = data;
4120

4121
	val &= INTEL_INFO(dev_priv)->ring_mask;
4122 4123 4124 4125 4126 4127 4128 4129 4130 4131
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
	dev_priv->gpu_error.test_irq_rings = val;

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4132 4133 4134 4135
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
4136 4137 4138 4139 4140 4141
#define DROP_FREED 0x10
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
		  DROP_FREED)
4142 4143
static int
i915_drop_caches_get(void *data, u64 *val)
4144
{
4145
	*val = DROP_ALL;
4146

4147
	return 0;
4148 4149
}

4150 4151
static int
i915_drop_caches_set(void *data, u64 val)
4152
{
4153 4154
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4155
	int ret;
4156

4157
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
4158 4159 4160 4161 4162 4163 4164 4165

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
4166 4167 4168
		ret = i915_gem_wait_for_idle(dev_priv,
					     I915_WAIT_INTERRUPTIBLE |
					     I915_WAIT_LOCKED);
4169 4170 4171 4172 4173
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
4174
		i915_gem_retire_requests(dev_priv);
4175

4176 4177
	if (val & DROP_BOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4178

4179 4180
	if (val & DROP_UNBOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
4181 4182 4183 4184

unlock:
	mutex_unlock(&dev->struct_mutex);

4185 4186
	if (val & DROP_FREED) {
		synchronize_rcu();
4187
		i915_gem_drain_freed_objects(dev_priv);
4188 4189
	}

4190
	return ret;
4191 4192
}

4193 4194 4195
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4196

4197 4198
static int
i915_max_freq_get(void *data, u64 *val)
4199
{
4200
	struct drm_i915_private *dev_priv = data;
4201

4202
	if (INTEL_GEN(dev_priv) < 6)
4203 4204
		return -ENODEV;

4205
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4206
	return 0;
4207 4208
}

4209 4210
static int
i915_max_freq_set(void *data, u64 val)
4211
{
4212
	struct drm_i915_private *dev_priv = data;
4213
	u32 hw_max, hw_min;
4214
	int ret;
4215

4216
	if (INTEL_GEN(dev_priv) < 6)
4217
		return -ENODEV;
4218

4219
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4220

4221
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4222 4223 4224
	if (ret)
		return ret;

4225 4226 4227
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4228
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4229

4230 4231
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4232

4233
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
4234 4235
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4236 4237
	}

4238
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
4239

4240
	intel_set_rps(dev_priv, val);
J
Jeff McGee 已提交
4241

4242
	mutex_unlock(&dev_priv->rps.hw_lock);
4243

4244
	return 0;
4245 4246
}

4247 4248
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4249
			"%llu\n");
4250

4251 4252
static int
i915_min_freq_get(void *data, u64 *val)
4253
{
4254
	struct drm_i915_private *dev_priv = data;
4255

4256
	if (INTEL_GEN(dev_priv) < 6)
4257 4258
		return -ENODEV;

4259
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4260
	return 0;
4261 4262
}

4263 4264
static int
i915_min_freq_set(void *data, u64 val)
4265
{
4266
	struct drm_i915_private *dev_priv = data;
4267
	u32 hw_max, hw_min;
4268
	int ret;
4269

4270
	if (INTEL_GEN(dev_priv) < 6)
4271
		return -ENODEV;
4272

4273
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
4274

4275
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4276 4277 4278
	if (ret)
		return ret;

4279 4280 4281
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
4282
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4283

4284 4285
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4286

4287 4288
	if (val < hw_min ||
	    val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
4289 4290
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4291
	}
J
Jeff McGee 已提交
4292

4293
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
4294

4295
	intel_set_rps(dev_priv, val);
J
Jeff McGee 已提交
4296

4297
	mutex_unlock(&dev_priv->rps.hw_lock);
4298

4299
	return 0;
4300 4301
}

4302 4303
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
4304
			"%llu\n");
4305

4306 4307
static int
i915_cache_sharing_get(void *data, u64 *val)
4308
{
4309
	struct drm_i915_private *dev_priv = data;
4310 4311
	u32 snpcr;

4312
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4313 4314
		return -ENODEV;

4315
	intel_runtime_pm_get(dev_priv);
4316

4317
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4318 4319

	intel_runtime_pm_put(dev_priv);
4320

4321
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4322

4323
	return 0;
4324 4325
}

4326 4327
static int
i915_cache_sharing_set(void *data, u64 val)
4328
{
4329
	struct drm_i915_private *dev_priv = data;
4330 4331
	u32 snpcr;

4332
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4333 4334
		return -ENODEV;

4335
	if (val > 3)
4336 4337
		return -EINVAL;

4338
	intel_runtime_pm_get(dev_priv);
4339
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4340 4341 4342 4343 4344 4345 4346

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

4347
	intel_runtime_pm_put(dev_priv);
4348
	return 0;
4349 4350
}

4351 4352 4353
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4354

4355
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
4356
					  struct sseu_dev_info *sseu)
4357
{
4358
	int ss_max = 2;
4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

4374
		sseu->slice_mask = BIT(0);
4375
		sseu->subslice_mask |= BIT(ss);
4376 4377 4378 4379
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4380 4381 4382
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
4383 4384 4385
	}
}

4386
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
4387
				    struct sseu_dev_info *sseu)
4388
{
4389
	int s_max = 3, ss_max = 4;
4390 4391 4392
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

4393
	/* BXT has a single slice and at most 3 subslices. */
4394
	if (IS_GEN9_LP(dev_priv)) {
4395 4396 4397 4398 4399 4400 4401 4402 4403 4404
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

4419
		sseu->slice_mask |= BIT(s);
4420

4421
		if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
4422 4423
			sseu->subslice_mask =
				INTEL_INFO(dev_priv)->sseu.subslice_mask;
4424

4425 4426 4427
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

4428
			if (IS_GEN9_LP(dev_priv)) {
4429 4430 4431
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
4432

4433 4434
				sseu->subslice_mask |= BIT(ss);
			}
4435

4436 4437
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
4438 4439 4440 4441
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
4442 4443 4444 4445
		}
	}
}

4446
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
4447
					 struct sseu_dev_info *sseu)
4448 4449
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
4450
	int s;
4451

4452
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
4453

4454
	if (sseu->slice_mask) {
4455
		sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
4456 4457
		sseu->eu_per_subslice =
				INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
4458 4459
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
4460 4461

		/* subtract fused off EU(s) from enabled slice(s) */
4462
		for (s = 0; s < fls(sseu->slice_mask); s++) {
4463 4464
			u8 subslice_7eu =
				INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
4465

4466
			sseu->eu_total -= hweight8(subslice_7eu);
4467 4468 4469 4470
		}
	}
}

4471 4472 4473 4474 4475 4476
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";

4477 4478
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
4479
	seq_printf(m, "  %s Slice Total: %u\n", type,
4480
		   hweight8(sseu->slice_mask));
4481
	seq_printf(m, "  %s Subslice Total: %u\n", type,
4482
		   sseu_subslice_total(sseu));
4483 4484
	seq_printf(m, "  %s Subslice Mask: %04x\n", type,
		   sseu->subslice_mask);
4485
	seq_printf(m, "  %s Subslice Per Slice: %u\n", type,
4486
		   hweight8(sseu->subslice_mask));
4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

4507 4508
static int i915_sseu_status(struct seq_file *m, void *unused)
{
4509
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
4510
	struct sseu_dev_info sseu;
4511

4512
	if (INTEL_GEN(dev_priv) < 8)
4513 4514 4515
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
4516
	i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
4517

4518
	seq_puts(m, "SSEU Device Status\n");
4519
	memset(&sseu, 0, sizeof(sseu));
4520 4521 4522

	intel_runtime_pm_get(dev_priv);

4523
	if (IS_CHERRYVIEW(dev_priv)) {
4524
		cherryview_sseu_device_status(dev_priv, &sseu);
4525
	} else if (IS_BROADWELL(dev_priv)) {
4526
		broadwell_sseu_device_status(dev_priv, &sseu);
4527
	} else if (INTEL_GEN(dev_priv) >= 9) {
4528
		gen9_sseu_device_status(dev_priv, &sseu);
4529
	}
4530 4531 4532

	intel_runtime_pm_put(dev_priv);

4533
	i915_print_sseu_info(m, false, &sseu);
4534

4535 4536 4537
	return 0;
}

4538 4539
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
4540
	struct drm_i915_private *dev_priv = inode->i_private;
4541

4542
	if (INTEL_GEN(dev_priv) < 6)
4543 4544
		return 0;

4545
	intel_runtime_pm_get(dev_priv);
4546
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4547 4548 4549 4550

	return 0;
}

4551
static int i915_forcewake_release(struct inode *inode, struct file *file)
4552
{
4553
	struct drm_i915_private *dev_priv = inode->i_private;
4554

4555
	if (INTEL_GEN(dev_priv) < 6)
4556 4557
		return 0;

4558
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4559
	intel_runtime_pm_put(dev_priv);
4560 4561 4562 4563 4564 4565 4566 4567 4568 4569

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

4570
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4571
	{"i915_capabilities", i915_capabilities, 0},
4572
	{"i915_gem_objects", i915_gem_object_info, 0},
4573
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
4574
	{"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
4575
	{"i915_gem_stolen", i915_gem_stolen_list_info },
4576
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
4577 4578
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
4579
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4580
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4581
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
4582
	{"i915_guc_info", i915_guc_info, 0},
4583
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4584
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4585
	{"i915_huc_load_status", i915_huc_load_status_info, 0},
4586
	{"i915_frequency_info", i915_frequency_info, 0},
4587
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4588
	{"i915_drpc_info", i915_drpc_info, 0},
4589
	{"i915_emon_status", i915_emon_status, 0},
4590
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4591
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4592
	{"i915_fbc_status", i915_fbc_status, 0},
4593
	{"i915_ips_status", i915_ips_status, 0},
4594
	{"i915_sr_status", i915_sr_status, 0},
4595
	{"i915_opregion", i915_opregion, 0},
4596
	{"i915_vbt", i915_vbt, 0},
4597
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4598
	{"i915_context_status", i915_context_status, 0},
4599
	{"i915_dump_lrc", i915_dump_lrc, 0},
4600
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4601
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
4602
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
4603
	{"i915_llc", i915_llc, 0},
4604
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4605
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
4606
	{"i915_energy_uJ", i915_energy_uJ, 0},
4607
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4608
	{"i915_power_domain_info", i915_power_domain_info, 0},
4609
	{"i915_dmc_info", i915_dmc_info, 0},
4610
	{"i915_display_info", i915_display_info, 0},
4611
	{"i915_engine_info", i915_engine_info, 0},
B
Ben Widawsky 已提交
4612
	{"i915_semaphore_status", i915_semaphore_status, 0},
4613
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4614
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4615
	{"i915_wa_registers", i915_wa_registers, 0},
4616
	{"i915_ddb_info", i915_ddb_info, 0},
4617
	{"i915_sseu_status", i915_sseu_status, 0},
4618
	{"i915_drrs_status", i915_drrs_status, 0},
4619
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4620
};
4621
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4622

4623
static const struct i915_debugfs_files {
4624 4625 4626 4627 4628 4629 4630
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
4631 4632
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
4633
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4634
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4635
	{"i915_error_state", &i915_error_state_fops},
4636
#endif
4637
	{"i915_next_seqno", &i915_next_seqno_fops},
4638
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
4639 4640 4641
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4642
	{"i915_fbc_false_color", &i915_fbc_fc_fops},
4643 4644
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4645 4646
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
	{"i915_guc_log_control", &i915_guc_log_control_fops}
4647 4648
};

4649
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4650
{
4651
	struct drm_minor *minor = dev_priv->drm.primary;
4652
	struct dentry *ent;
4653
	int ret, i;
4654

4655 4656 4657 4658 4659
	ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
				  minor->debugfs_root, to_i915(minor->dev),
				  &i915_forcewake_fops);
	if (!ent)
		return -ENOMEM;
4660

4661 4662 4663
	ret = intel_pipe_crc_create(minor);
	if (ret)
		return ret;
4664

4665
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4666 4667 4668 4669
		ent = debugfs_create_file(i915_debugfs_files[i].name,
					  S_IRUGO | S_IWUSR,
					  minor->debugfs_root,
					  to_i915(minor->dev),
4670
					  i915_debugfs_files[i].fops);
4671 4672
		if (!ent)
			return -ENOMEM;
4673
	}
4674

4675 4676
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4677 4678 4679
					minor->debugfs_root, minor);
}

4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712
struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

4713 4714 4715
	if (connector->status != connector_status_connected)
		return -ENODEV;

4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
4736
	}
4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}

static int i915_panel_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_panel_show, inode->i_private);
}

static const struct file_operations i915_panel_fops = {
	.owner = THIS_MODULE,
	.open = i915_panel_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4807 4808 4809 4810 4811 4812
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
4813 4814 4815

	return 0;
}