i915_debugfs.c 131.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/debugfs.h>
30
#include <linux/list_sort.h>
31
#include "intel_drv.h"
32

33 34 35 36 37
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
55
	node->info_ent = (void *)key;
56 57 58 59 60 61 62 63

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);

	return 0;
}

64 65
static int i915_capabilities(struct seq_file *m, void *data)
{
66 67
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
68

69
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
70
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
71
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
72
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
73
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
74
#undef PRINT_FLAG
75 76 77

	return 0;
}
78

79
static char get_active_flag(struct drm_i915_gem_object *obj)
80
{
81
	return i915_gem_object_is_active(obj) ? '*' : ' ';
82 83
}

84
static char get_pin_flag(struct drm_i915_gem_object *obj)
85 86 87 88
{
	return obj->pin_display ? 'p' : ' ';
}

89
static char get_tiling_flag(struct drm_i915_gem_object *obj)
90
{
91
	switch (i915_gem_object_get_tiling(obj)) {
92
	default:
93 94 95
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
96
	}
97 98
}

99
static char get_global_flag(struct drm_i915_gem_object *obj)
100
{
101
	return !list_empty(&obj->userfault_link) ? 'g' : ' ';
102 103
}

104
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
105
{
C
Chris Wilson 已提交
106
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
107 108
}

109 110 111 112 113
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

114
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
115
		if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
116 117 118 119 120 121
			size += vma->node.size;
	}

	return size;
}

122 123 124
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
125
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
126
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
127
	struct i915_vma *vma;
128
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
129 130
	int pin_count = 0;

131 132
	lockdep_assert_held(&obj->base.dev->struct_mutex);

133
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
134
		   &obj->base,
135
		   get_active_flag(obj),
136 137
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
138
		   get_global_flag(obj),
139
		   get_pin_mapped_flag(obj),
140
		   obj->base.size / 1024,
141
		   obj->base.read_domains,
142
		   obj->base.write_domain,
143
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
144 145
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
146 147
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
148
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
149
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
150
			pin_count++;
D
Dan Carpenter 已提交
151 152
	}
	seq_printf(m, " (pinned x %d)", pin_count);
153 154
	if (obj->pin_display)
		seq_printf(m, " (display)");
155
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
156 157 158
		if (!drm_mm_node_allocated(&vma->node))
			continue;

159
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
160
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
161
			   vma->node.start, vma->node.size);
162
		if (i915_vma_is_ggtt(vma))
163
			seq_printf(m, ", type: %u", vma->ggtt_view.type);
164 165 166 167
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
				   i915_gem_active_isset(&vma->last_fence) ? "*" : "");
168
		seq_puts(m, ")");
B
Ben Widawsky 已提交
169
	}
170
	if (obj->stolen)
171
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
172

173
	engine = i915_gem_object_last_write_engine(obj);
174 175 176
	if (engine)
		seq_printf(m, " (%s)", engine->name);

177 178 179
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
180 181
}

182 183 184 185
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
186
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
187
	struct drm_i915_gem_object *b =
188
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
189

R
Rasmus Villemoes 已提交
190 191 192 193 194
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
195 196 197 198
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
199 200
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
201
	struct drm_i915_gem_object *obj;
202
	u64 total_obj_size, total_gtt_size;
203 204 205 206 207 208 209 210
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
211
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
212 213 214
		if (obj->stolen == NULL)
			continue;

215
		list_add(&obj->obj_exec_link, &stolen);
216 217

		total_obj_size += obj->base.size;
218
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
219 220
		count++;
	}
221
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
222 223 224
		if (obj->stolen == NULL)
			continue;

225
		list_add(&obj->obj_exec_link, &stolen);
226 227 228 229 230 231 232

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
233
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
234 235 236
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
237
		list_del_init(&obj->obj_exec_link);
238 239 240
	}
	mutex_unlock(&dev->struct_mutex);

241
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
242 243 244 245
		   count, total_obj_size, total_gtt_size);
	return 0;
}

246
struct file_stats {
247
	struct drm_i915_file_private *file_priv;
248 249 250 251
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
252 253 254 255 256 257
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
258
	struct i915_vma *vma;
259 260 261

	stats->count++;
	stats->total += obj->base.size;
262 263
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
264 265 266
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

267 268 269
	list_for_each_entry(vma, &obj->vma_list, obj_link) {
		if (!drm_mm_node_allocated(&vma->node))
			continue;
270

271
		if (i915_vma_is_ggtt(vma)) {
272 273 274
			stats->global += vma->node.size;
		} else {
			struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
275

276
			if (ppgtt->base.file != stats->file_priv)
277 278
				continue;
		}
279

280
		if (i915_vma_is_active(vma))
281 282 283
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
284 285 286 287 288
	}

	return 0;
}

289 290
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
291
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
292 293 294 295 296 297 298 299 300
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
			   stats.unbound); \
} while (0)
301 302 303 304 305 306

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
	struct file_stats stats;
307
	struct intel_engine_cs *engine;
308
	enum intel_engine_id id;
309
	int j;
310 311 312

	memset(&stats, 0, sizeof(stats));

313
	for_each_engine(engine, dev_priv, id) {
314
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
315
			list_for_each_entry(obj,
316
					    &engine->batch_pool.cache_list[j],
317 318 319
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
320
	}
321

322
	print_file_stats(m, "[k]batch pool", stats);
323 324
}

325 326 327 328 329 330 331
static int per_file_ctx_stats(int id, void *ptr, void *data)
{
	struct i915_gem_context *ctx = ptr;
	int n;

	for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
		if (ctx->engine[n].state)
332
			per_file_stats(0, ctx->engine[n].state->obj, data);
333
		if (ctx->engine[n].ring)
334
			per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
335 336 337 338 339 340 341 342
	}

	return 0;
}

static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *dev_priv)
{
343
	struct drm_device *dev = &dev_priv->drm;
344 345 346 347 348
	struct file_stats stats;
	struct drm_file *file;

	memset(&stats, 0, sizeof(stats));

349
	mutex_lock(&dev->struct_mutex);
350 351 352
	if (dev_priv->kernel_context)
		per_file_ctx_stats(0, dev_priv->kernel_context, &stats);

353
	list_for_each_entry(file, &dev->filelist, lhead) {
354 355 356
		struct drm_i915_file_private *fpriv = file->driver_priv;
		idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
	}
357
	mutex_unlock(&dev->struct_mutex);
358 359 360 361

	print_file_stats(m, "[k]contexts", stats);
}

362
static int i915_gem_object_info(struct seq_file *m, void *data)
363
{
364 365
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
366
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
367 368
	u32 count, mapped_count, purgeable_count, dpy_count;
	u64 size, mapped_size, purgeable_size, dpy_size;
369
	struct drm_i915_gem_object *obj;
370
	struct drm_file *file;
371 372 373 374 375 376
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

377
	seq_printf(m, "%u objects, %llu bytes\n",
378 379 380
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

381 382 383
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
384
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
385 386 387
		size += obj->base.size;
		++count;

C
Chris Wilson 已提交
388
		if (obj->mm.madv == I915_MADV_DONTNEED) {
389 390 391 392
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

C
Chris Wilson 已提交
393
		if (obj->mm.mapping) {
394 395
			mapped_count++;
			mapped_size += obj->base.size;
396
		}
397
	}
398
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
399

400
	size = count = dpy_size = dpy_count = 0;
401
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
402 403 404
		size += obj->base.size;
		++count;

405
		if (obj->pin_display) {
406 407
			dpy_size += obj->base.size;
			++dpy_count;
408
		}
409

C
Chris Wilson 已提交
410
		if (obj->mm.madv == I915_MADV_DONTNEED) {
411 412 413
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
414

C
Chris Wilson 已提交
415
		if (obj->mm.mapping) {
416 417
			mapped_count++;
			mapped_size += obj->base.size;
418
		}
419
	}
420 421
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
422
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
423
		   purgeable_count, purgeable_size);
424 425 426 427
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
	seq_printf(m, "%u display objects (pinned), %llu bytes\n",
		   dpy_count, dpy_size);
428

429
	seq_printf(m, "%llu [%llu] gtt total\n",
430
		   ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
431

432 433
	seq_putc(m, '\n');
	print_batch_pool_stats(m, dev_priv);
434 435 436
	mutex_unlock(&dev->struct_mutex);

	mutex_lock(&dev->filelist_mutex);
437
	print_context_stats(m, dev_priv);
438 439
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
440 441
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct drm_i915_gem_request *request;
442
		struct task_struct *task;
443 444

		memset(&stats, 0, sizeof(stats));
445
		stats.file_priv = file->driver_priv;
446
		spin_lock(&file->table_lock);
447
		idr_for_each(&file->object_idr, per_file_stats, &stats);
448
		spin_unlock(&file->table_lock);
449 450 451 452 453 454
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
455 456 457 458
		mutex_lock(&dev->struct_mutex);
		request = list_first_entry_or_null(&file_priv->mm.request_list,
						   struct drm_i915_gem_request,
						   client_list);
459
		rcu_read_lock();
460 461 462
		task = pid_task(request && request->ctx->pid ?
				request->ctx->pid : file->pid,
				PIDTYPE_PID);
463
		print_file_stats(m, task ? task->comm : "<unknown>", stats);
464
		rcu_read_unlock();
465
		mutex_unlock(&dev->struct_mutex);
466
	}
467
	mutex_unlock(&dev->filelist_mutex);
468 469 470 471

	return 0;
}

472
static int i915_gem_gtt_info(struct seq_file *m, void *data)
473
{
474
	struct drm_info_node *node = m->private;
475 476
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
477
	bool show_pin_display_only = !!node->info_ent->data;
478
	struct drm_i915_gem_object *obj;
479
	u64 total_obj_size, total_gtt_size;
480 481 482 483 484 485 486
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
487
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
488
		if (show_pin_display_only && !obj->pin_display)
489 490
			continue;

491
		seq_puts(m, "   ");
492
		describe_obj(m, obj);
493
		seq_putc(m, '\n');
494
		total_obj_size += obj->base.size;
495
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
496 497 498 499 500
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

501
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
502 503 504 505 506
		   count, total_obj_size, total_gtt_size);

	return 0;
}

507 508
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
509 510
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
511
	struct intel_crtc *crtc;
512 513 514 515 516
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
517

518
	for_each_intel_crtc(dev, crtc) {
519 520
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
521
		struct intel_flip_work *work;
522

523
		spin_lock_irq(&dev->event_lock);
524 525
		work = crtc->flip_work;
		if (work == NULL) {
526
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
527 528
				   pipe, plane);
		} else {
529 530 531 532 533 534 535 536 537 538 539 540
			u32 pending;
			u32 addr;

			pending = atomic_read(&work->pending);
			if (pending) {
				seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
					   pipe, plane);
			} else {
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
					   pipe, plane);
			}
			if (work->flip_queued_req) {
541
				struct intel_engine_cs *engine = work->flip_queued_req->engine;
542

543
				seq_printf(m, "Flip queued on %s at seqno %x, last submitted seqno %x [current breadcrumb %x], completed? %d\n",
544
					   engine->name,
545
					   work->flip_queued_req->global_seqno,
546
					   intel_engine_last_submit(engine),
547
					   intel_engine_get_seqno(engine),
548
					   i915_gem_request_completed(work->flip_queued_req));
549 550 551 552 553 554 555 556
			} else
				seq_printf(m, "Flip not associated with any ring\n");
			seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
				   work->flip_queued_vblank,
				   work->flip_ready_vblank,
				   intel_crtc_get_vblank_counter(crtc));
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));

557
			if (INTEL_GEN(dev_priv) >= 4)
558 559 560 561 562 563 564 565
				addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
			else
				addr = I915_READ(DSPADDR(crtc->plane));
			seq_printf(m, "Current scanout address 0x%08x\n", addr);

			if (work->pending_flip_obj) {
				seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
				seq_printf(m, "MMIO update completed? %d\n",  addr == work->gtt_offset);
566 567
			}
		}
568
		spin_unlock_irq(&dev->event_lock);
569 570
	}

571 572
	mutex_unlock(&dev->struct_mutex);

573 574 575
	return 0;
}

576 577
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
578 579
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
580
	struct drm_i915_gem_object *obj;
581
	struct intel_engine_cs *engine;
582
	enum intel_engine_id id;
583
	int total = 0;
584
	int ret, j;
585 586 587 588 589

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

590
	for_each_engine(engine, dev_priv, id) {
591
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
592 593 594 595
			int count;

			count = 0;
			list_for_each_entry(obj,
596
					    &engine->batch_pool.cache_list[j],
597 598 599
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
600
				   engine->name, j, count);
601 602

			list_for_each_entry(obj,
603
					    &engine->batch_pool.cache_list[j],
604 605 606 607 608 609 610
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
611
		}
612 613
	}

614
	seq_printf(m, "total: %d\n", total);
615 616 617 618 619 620

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

621 622 623 624
static void print_request(struct seq_file *m,
			  struct drm_i915_gem_request *rq,
			  const char *prefix)
{
625
	seq_printf(m, "%s%x [%x:%x] prio=%d @ %dms: %s\n", prefix,
626
		   rq->global_seqno, rq->ctx->hw_id, rq->fence.seqno,
627
		   rq->priotree.priority,
628
		   jiffies_to_msecs(jiffies - rq->emitted_jiffies),
629
		   rq->timeline->common->name);
630 631
}

632 633
static int i915_gem_request_info(struct seq_file *m, void *data)
{
634 635
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
D
Daniel Vetter 已提交
636
	struct drm_i915_gem_request *req;
637 638
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
639
	int ret, any;
640 641 642 643

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
644

645
	any = 0;
646
	for_each_engine(engine, dev_priv, id) {
647 648 649
		int count;

		count = 0;
650
		list_for_each_entry(req, &engine->timeline->requests, link)
651 652
			count++;
		if (count == 0)
653 654
			continue;

655
		seq_printf(m, "%s requests: %d\n", engine->name, count);
656
		list_for_each_entry(req, &engine->timeline->requests, link)
657
			print_request(m, req, "    ");
658 659

		any++;
660
	}
661 662
	mutex_unlock(&dev->struct_mutex);

663
	if (any == 0)
664
		seq_puts(m, "No requests\n");
665

666 667 668
	return 0;
}

669
static void i915_ring_seqno_info(struct seq_file *m,
670
				 struct intel_engine_cs *engine)
671
{
672 673 674
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
	struct rb_node *rb;

675
	seq_printf(m, "Current sequence (%s): %x\n",
676
		   engine->name, intel_engine_get_seqno(engine));
677

678
	spin_lock_irq(&b->lock);
679 680 681 682 683 684
	for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
		struct intel_wait *w = container_of(rb, typeof(*w), node);

		seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
			   engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
	}
685
	spin_unlock_irq(&b->lock);
686 687
}

688 689
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
690
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
691
	struct intel_engine_cs *engine;
692
	enum intel_engine_id id;
693

694
	for_each_engine(engine, dev_priv, id)
695
		i915_ring_seqno_info(m, engine);
696

697 698 699 700 701 702
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
703
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
704
	struct intel_engine_cs *engine;
705
	enum intel_engine_id id;
706
	int i, pipe;
707

708
	intel_runtime_pm_get(dev_priv);
709

710
	if (IS_CHERRYVIEW(dev_priv)) {
711 712 713 714 715 716 717 718 719 720 721
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
722 723 724 725 726 727 728 729 730 731 732
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

733 734 735 736
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

737 738 739 740
			intel_display_power_put(dev_priv, power_domain);
		}

		intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
741 742 743 744 745 746
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
747
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
764
	} else if (INTEL_GEN(dev_priv) >= 8) {
765 766 767 768 769 770 771 772 773 774 775 776
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

777
		for_each_pipe(dev_priv, pipe) {
778 779 780 781 782
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain)) {
783 784 785 786
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}
787
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
788 789
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
790
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
791 792
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
793
			seq_printf(m, "Pipe %c IER:\t%08x\n",
794 795
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
796 797

			intel_display_power_put(dev_priv, power_domain);
798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
820
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
821 822 823 824 825 826 827 828
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
829
		for_each_pipe(dev_priv, pipe)
J
Jesse Barnes 已提交
830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

858
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
859 860 861 862 863 864
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
865
		for_each_pipe(dev_priv, pipe)
866 867 868
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
889
	for_each_engine(engine, dev_priv, id) {
890
		if (INTEL_GEN(dev_priv) >= 6) {
891 892
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
893
				   engine->name, I915_READ_IMR(engine));
894
		}
895
		i915_ring_seqno_info(m, engine);
896
	}
897
	intel_runtime_pm_put(dev_priv);
898

899 900 901
	return 0;
}

902 903
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
904 905
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
906 907 908 909 910
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
911 912 913

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
914
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
915

C
Chris Wilson 已提交
916 917
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
918
		if (!vma)
919
			seq_puts(m, "unused");
920
		else
921
			describe_obj(m, vma->obj);
922
		seq_putc(m, '\n');
923 924
	}

925
	mutex_unlock(&dev->struct_mutex);
926 927 928
	return 0;
}

929 930
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)

931 932 933 934 935 936
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
937
	struct i915_error_state_file_priv *error_priv = filp->private_data;
938 939

	DRM_DEBUG_DRIVER("Resetting error state\n");
940
	i915_destroy_error_state(error_priv->i915);
941 942 943 944 945 946

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
947
	struct drm_i915_private *dev_priv = inode->i_private;
948 949 950 951 952 953
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

954
	error_priv->i915 = dev_priv;
955

956
	i915_error_state_get(&dev_priv->drm, error_priv);
957

958 959 960
	file->private_data = error_priv;

	return 0;
961 962 963 964
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
965
	struct i915_error_state_file_priv *error_priv = file->private_data;
966

967
	i915_error_state_put(error_priv);
968 969
	kfree(error_priv);

970 971 972
	return 0;
}

973 974 975 976 977 978 979 980 981
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

982 983
	ret = i915_error_state_buf_init(&error_str, error_priv->i915,
					count, *pos);
984 985
	if (ret)
		return ret;
986

987
	ret = i915_error_state_to_str(&error_str, error_priv);
988 989 990 991 992 993 994 995 996 997 998 999
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
1000
	i915_error_state_buf_release(&error_str);
1001
	return ret ?: ret_count;
1002 1003 1004 1005 1006
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1007
	.read = i915_error_state_read,
1008 1009 1010 1011 1012
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

1013 1014
#endif

1015 1016
static int
i915_next_seqno_get(void *data, u64 *val)
1017
{
1018
	struct drm_i915_private *dev_priv = data;
1019

1020
	*val = 1 + atomic_read(&dev_priv->gt.global_timeline.seqno);
1021
	return 0;
1022 1023
}

1024 1025 1026
static int
i915_next_seqno_set(void *data, u64 val)
{
1027 1028
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
1029 1030 1031 1032 1033 1034
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

1035
	ret = i915_gem_set_global_seqno(dev, val);
1036 1037
	mutex_unlock(&dev->struct_mutex);

1038
	return ret;
1039 1040
}

1041 1042
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
1043
			"0x%llx\n");
1044

1045
static int i915_frequency_info(struct seq_file *m, void *unused)
1046
{
1047 1048
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1049 1050 1051
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1052

1053
	if (IS_GEN5(dev_priv)) {
1054 1055 1056 1057 1058 1059 1060 1061 1062
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1063
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089
		u32 freq_sts;

		mutex_lock(&dev_priv->rps.hw_lock);
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));

		seq_printf(m, "max GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));

		seq_printf(m, "min GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));

		seq_printf(m, "idle GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
		mutex_unlock(&dev_priv->rps.hw_lock);
1090
	} else if (INTEL_GEN(dev_priv) >= 6) {
1091 1092 1093
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1094
		u32 rpmodectl, rpinclimit, rpdeclimit;
1095
		u32 rpstat, cagf, reqf;
1096 1097
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1098
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1099 1100
		int max_freq;

1101
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1102
		if (IS_GEN9_LP(dev_priv)) {
1103 1104 1105 1106 1107 1108 1109
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1110
		/* RPSTAT1 is in the GT power well */
1111 1112
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
1113
			goto out;
1114

1115
		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1116

1117
		reqf = I915_READ(GEN6_RPNSWREQ);
1118
		if (IS_GEN9(dev_priv))
1119 1120 1121
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1122
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1123 1124 1125 1126
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1127
		reqf = intel_gpu_freq(dev_priv, reqf);
1128

1129 1130 1131 1132
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1133
		rpstat = I915_READ(GEN6_RPSTAT1);
1134 1135 1136 1137 1138 1139
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
1140
		if (IS_GEN9(dev_priv))
1141
			cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1142
		else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
B
Ben Widawsky 已提交
1143 1144 1145
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1146
		cagf = intel_gpu_freq(dev_priv, cagf);
1147

1148
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1149 1150
		mutex_unlock(&dev->struct_mutex);

1151
		if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		} else {
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
			pm_mask = I915_READ(GEN6_PMINTRMSK);
		}
1164
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1165
			   pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1166
		seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
1167 1168
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1169
			   (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
1170 1171 1172 1173
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1174 1175 1176 1177
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1178
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1179
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1180 1181 1182 1183 1184 1185
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
1186 1187 1188
		seq_printf(m, "Up threshold: %d%%\n",
			   dev_priv->rps.up_threshold);

1189 1190 1191 1192 1193 1194
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
1195 1196
		seq_printf(m, "Down threshold: %d%%\n",
			   dev_priv->rps.down_threshold);
1197

1198
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
1199
			    rp_state_cap >> 16) & 0xff;
1200
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1201
			     GEN9_FREQ_SCALER : 1);
1202
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1203
			   intel_gpu_freq(dev_priv, max_freq));
1204 1205

		max_freq = (rp_state_cap & 0xff00) >> 8;
1206
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1207
			     GEN9_FREQ_SCALER : 1);
1208
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1209
			   intel_gpu_freq(dev_priv, max_freq));
1210

1211
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
1212
			    rp_state_cap >> 0) & 0xff;
1213
		max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1214
			     GEN9_FREQ_SCALER : 1);
1215
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1216
			   intel_gpu_freq(dev_priv, max_freq));
1217
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1218
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1219

1220 1221 1222
		seq_printf(m, "Current freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1223 1224
		seq_printf(m, "Idle freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1225 1226
		seq_printf(m, "Min freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1227 1228
		seq_printf(m, "Boost freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
1229 1230 1231 1232 1233
		seq_printf(m, "Max freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
			   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1234
	} else {
1235
		seq_puts(m, "no P-state info available\n");
1236
	}
1237

1238 1239 1240 1241
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1242 1243 1244
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1245 1246
}

1247 1248 1249 1250
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
1251 1252 1253
	int slice;
	int subslice;

1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

1266 1267 1268 1269 1270 1271 1272
	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1273 1274
}

1275 1276
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1277
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1278
	struct intel_engine_cs *engine;
1279 1280
	u64 acthd[I915_NUM_ENGINES];
	u32 seqno[I915_NUM_ENGINES];
1281
	struct intel_instdone instdone;
1282
	enum intel_engine_id id;
1283

1284 1285 1286 1287 1288 1289 1290 1291 1292
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
		seq_printf(m, "Wedged\n");
	if (test_bit(I915_RESET_IN_PROGRESS, &dev_priv->gpu_error.flags))
		seq_printf(m, "Reset in progress\n");
	if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
		seq_printf(m, "Waiter holding struct mutex\n");
	if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
		seq_printf(m, "struct_mutex blocked for reset\n");

1293 1294 1295 1296 1297
	if (!i915.enable_hangcheck) {
		seq_printf(m, "Hangcheck disabled\n");
		return 0;
	}

1298 1299
	intel_runtime_pm_get(dev_priv);

1300
	for_each_engine(engine, dev_priv, id) {
1301
		acthd[id] = intel_engine_get_active_head(engine);
1302
		seqno[id] = intel_engine_get_seqno(engine);
1303 1304
	}

1305
	intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
1306

1307 1308
	intel_runtime_pm_put(dev_priv);

1309 1310 1311 1312 1313 1314 1315
	if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
		seq_printf(m, "Hangcheck active, fires in %dms\n",
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
	} else
		seq_printf(m, "Hangcheck inactive\n");

1316
	for_each_engine(engine, dev_priv, id) {
1317 1318 1319
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct rb_node *rb;

1320
		seq_printf(m, "%s:\n", engine->name);
1321
		seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1322 1323
			   engine->hangcheck.seqno, seqno[id],
			   intel_engine_last_submit(engine));
1324
		seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
1325 1326
			   yesno(intel_engine_has_waiter(engine)),
			   yesno(test_bit(engine->id,
1327 1328 1329
					  &dev_priv->gpu_error.missed_irq_rings)),
			   yesno(engine->hangcheck.stalled));

1330
		spin_lock_irq(&b->lock);
1331 1332 1333 1334 1335 1336
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
			struct intel_wait *w = container_of(rb, typeof(*w), node);

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
1337
		spin_unlock_irq(&b->lock);
1338

1339
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1340
			   (long long)engine->hangcheck.acthd,
1341
			   (long long)acthd[id]);
1342 1343 1344 1345 1346
		seq_printf(m, "\taction = %s(%d) %d ms ago\n",
			   hangcheck_action_to_str(engine->hangcheck.action),
			   engine->hangcheck.action,
			   jiffies_to_msecs(jiffies -
					    engine->hangcheck.action_timestamp));
1347

1348
		if (engine->id == RCS) {
1349
			seq_puts(m, "\tinstdone read =\n");
1350

1351
			i915_instdone_info(dev_priv, m, &instdone);
1352

1353
			seq_puts(m, "\tinstdone accu =\n");
1354

1355 1356
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1357
		}
1358 1359 1360 1361 1362
	}

	return 0;
}

1363
static int ironlake_drpc_info(struct seq_file *m)
1364
{
1365
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1366 1367 1368
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

1369
	intel_runtime_pm_get(dev_priv);
1370 1371 1372 1373 1374

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1375
	intel_runtime_pm_put(dev_priv);
1376

1377
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1378 1379 1380 1381
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1382
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1383
	seq_printf(m, "SW control enabled: %s\n",
1384
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1385
	seq_printf(m, "Gated voltage change: %s\n",
1386
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1387 1388
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1389
	seq_printf(m, "Max P-state: P%d\n",
1390
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1391 1392 1393 1394
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1395
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1396
	seq_puts(m, "Current RS state: ");
1397 1398
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1399
		seq_puts(m, "on\n");
1400 1401
		break;
	case RSX_STATUS_RC1:
1402
		seq_puts(m, "RC1\n");
1403 1404
		break;
	case RSX_STATUS_RC1E:
1405
		seq_puts(m, "RC1E\n");
1406 1407
		break;
	case RSX_STATUS_RS1:
1408
		seq_puts(m, "RS1\n");
1409 1410
		break;
	case RSX_STATUS_RS2:
1411
		seq_puts(m, "RS2 (RC6)\n");
1412 1413
		break;
	case RSX_STATUS_RS3:
1414
		seq_puts(m, "RC3 (RC6+)\n");
1415 1416
		break;
	default:
1417
		seq_puts(m, "unknown\n");
1418 1419
		break;
	}
1420 1421 1422 1423

	return 0;
}

1424
static int i915_forcewake_domains(struct seq_file *m, void *data)
1425
{
1426
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1427 1428 1429
	struct intel_uncore_forcewake_domain *fw_domain;

	spin_lock_irq(&dev_priv->uncore.lock);
1430
	for_each_fw_domain(fw_domain, dev_priv) {
1431
		seq_printf(m, "%s.wake_count = %u\n",
1432
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1433 1434 1435
			   fw_domain->wake_count);
	}
	spin_unlock_irq(&dev_priv->uncore.lock);
1436

1437 1438 1439 1440 1441
	return 0;
}

static int vlv_drpc_info(struct seq_file *m)
{
1442
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1443
	u32 rpmodectl1, rcctl1, pw_status;
1444

1445 1446
	intel_runtime_pm_get(dev_priv);

1447
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1448 1449 1450
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

1451 1452
	intel_runtime_pm_put(dev_priv);

1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1466
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1467
	seq_printf(m, "Media Power Well: %s\n",
1468
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1469

1470 1471 1472 1473 1474
	seq_printf(m, "Render RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_RENDER_RC6));
	seq_printf(m, "Media RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_MEDIA_RC6));

1475
	return i915_forcewake_domains(m, NULL);
1476 1477
}

1478 1479
static int gen6_drpc_info(struct seq_file *m)
{
1480 1481
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
B
Ben Widawsky 已提交
1482
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1483
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1484
	unsigned forcewake_count;
1485
	int count = 0, ret;
1486 1487 1488 1489

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1490
	intel_runtime_pm_get(dev_priv);
1491

1492
	spin_lock_irq(&dev_priv->uncore.lock);
1493
	forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
1494
	spin_unlock_irq(&dev_priv->uncore.lock);
1495 1496

	if (forcewake_count) {
1497 1498
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1499 1500 1501 1502 1503 1504 1505
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

1506
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1507
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1508 1509 1510

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1511
	if (INTEL_GEN(dev_priv) >= 9) {
1512 1513 1514
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1515
	mutex_unlock(&dev->struct_mutex);
1516 1517 1518
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1519

1520 1521
	intel_runtime_pm_put(dev_priv);

1522 1523 1524 1525 1526 1527 1528
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1529
	seq_printf(m, "RC1e Enabled: %s\n",
1530 1531 1532
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1533
	if (INTEL_GEN(dev_priv) >= 9) {
1534 1535 1536 1537 1538
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1539 1540 1541 1542
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1543
	seq_puts(m, "Current RC state: ");
1544 1545 1546
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1547
			seq_puts(m, "Core Power Down\n");
1548
		else
1549
			seq_puts(m, "on\n");
1550 1551
		break;
	case GEN6_RC3:
1552
		seq_puts(m, "RC3\n");
1553 1554
		break;
	case GEN6_RC6:
1555
		seq_puts(m, "RC6\n");
1556 1557
		break;
	case GEN6_RC7:
1558
		seq_puts(m, "RC7\n");
1559 1560
		break;
	default:
1561
		seq_puts(m, "Unknown\n");
1562 1563 1564 1565 1566
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1567
	if (INTEL_GEN(dev_priv) >= 9) {
1568 1569 1570 1571 1572 1573 1574
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1586 1587 1588 1589 1590 1591
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1592
	return i915_forcewake_domains(m, NULL);
1593 1594 1595 1596
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1597
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1598

1599
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1600
		return vlv_drpc_info(m);
1601
	else if (INTEL_GEN(dev_priv) >= 6)
1602 1603 1604 1605 1606
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1607 1608
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1609
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1610 1611 1612 1613 1614 1615 1616 1617 1618 1619

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1620 1621
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1622
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1623

1624
	if (!HAS_FBC(dev_priv)) {
1625
		seq_puts(m, "FBC unsupported on this chipset\n");
1626 1627 1628
		return 0;
	}

1629
	intel_runtime_pm_get(dev_priv);
P
Paulo Zanoni 已提交
1630
	mutex_lock(&dev_priv->fbc.lock);
1631

1632
	if (intel_fbc_is_active(dev_priv))
1633
		seq_puts(m, "FBC enabled\n");
1634 1635
	else
		seq_printf(m, "FBC disabled: %s\n",
1636
			   dev_priv->fbc.no_fbc_reason);
1637

1638 1639 1640 1641
	if (intel_fbc_is_active(dev_priv) && INTEL_GEN(dev_priv) >= 7) {
		uint32_t mask = INTEL_GEN(dev_priv) >= 8 ?
				BDW_FBC_COMPRESSION_MASK :
				IVB_FBC_COMPRESSION_MASK;
1642
		seq_printf(m, "Compressing: %s\n",
1643 1644
			   yesno(I915_READ(FBC_STATUS2) & mask));
	}
1645

P
Paulo Zanoni 已提交
1646
	mutex_unlock(&dev_priv->fbc.lock);
1647 1648
	intel_runtime_pm_put(dev_priv);

1649 1650 1651
	return 0;
}

1652 1653
static int i915_fbc_fc_get(void *data, u64 *val)
{
1654
	struct drm_i915_private *dev_priv = data;
1655

1656
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1657 1658 1659 1660 1661 1662 1663 1664 1665
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

static int i915_fbc_fc_set(void *data, u64 val)
{
1666
	struct drm_i915_private *dev_priv = data;
1667 1668
	u32 reg;

1669
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1670 1671
		return -ENODEV;

P
Paulo Zanoni 已提交
1672
	mutex_lock(&dev_priv->fbc.lock);
1673 1674 1675 1676 1677 1678 1679 1680

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1681
	mutex_unlock(&dev_priv->fbc.lock);
1682 1683 1684 1685 1686 1687 1688
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
			i915_fbc_fc_get, i915_fbc_fc_set,
			"%llu\n");

1689 1690
static int i915_ips_status(struct seq_file *m, void *unused)
{
1691
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1692

1693
	if (!HAS_IPS(dev_priv)) {
1694 1695 1696 1697
		seq_puts(m, "not supported\n");
		return 0;
	}

1698 1699
	intel_runtime_pm_get(dev_priv);

1700 1701 1702
	seq_printf(m, "Enabled by kernel parameter: %s\n",
		   yesno(i915.enable_ips));

1703
	if (INTEL_GEN(dev_priv) >= 8) {
1704 1705 1706 1707 1708 1709 1710
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1711

1712 1713
	intel_runtime_pm_put(dev_priv);

1714 1715 1716
	return 0;
}

1717 1718
static int i915_sr_status(struct seq_file *m, void *unused)
{
1719
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1720 1721
	bool sr_enabled = false;

1722
	intel_runtime_pm_get(dev_priv);
1723
	intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1724

1725
	if (HAS_PCH_SPLIT(dev_priv))
1726
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1727
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1728
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1729
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1730
	else if (IS_I915GM(dev_priv))
1731
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1732
	else if (IS_PINEVIEW(dev_priv))
1733
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1734
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1735
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1736

1737
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1738 1739
	intel_runtime_pm_put(dev_priv);

1740
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1741 1742 1743 1744

	return 0;
}

1745 1746
static int i915_emon_status(struct seq_file *m, void *unused)
{
1747 1748
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1749
	unsigned long temp, chipset, gfx;
1750 1751
	int ret;

1752
	if (!IS_GEN5(dev_priv))
1753 1754
		return -ENODEV;

1755 1756 1757
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1758 1759 1760 1761

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1762
	mutex_unlock(&dev->struct_mutex);
1763 1764 1765 1766 1767 1768 1769 1770 1771

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1772 1773
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1774
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1775
	int ret = 0;
1776
	int gpu_freq, ia_freq;
1777
	unsigned int max_gpu_freq, min_gpu_freq;
1778

1779
	if (!HAS_LLC(dev_priv)) {
1780
		seq_puts(m, "unsupported on this chipset\n");
1781 1782 1783
		return 0;
	}

1784 1785
	intel_runtime_pm_get(dev_priv);

1786
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1787
	if (ret)
1788
		goto out;
1789

1790
	if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
1791 1792 1793 1794 1795 1796 1797 1798 1799 1800
		/* Convert GT frequency to 50 HZ units */
		min_gpu_freq =
			dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
		max_gpu_freq =
			dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
	} else {
		min_gpu_freq = dev_priv->rps.min_freq_softlimit;
		max_gpu_freq = dev_priv->rps.max_freq_softlimit;
	}

1801
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1802

1803
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1804 1805 1806 1807
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1808
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1809
			   intel_gpu_freq(dev_priv, (gpu_freq *
1810
				(IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
1811
				 GEN9_FREQ_SCALER : 1))),
1812 1813
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1814 1815
	}

1816
	mutex_unlock(&dev_priv->rps.hw_lock);
1817

1818 1819 1820
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1821 1822
}

1823 1824
static int i915_opregion(struct seq_file *m, void *unused)
{
1825 1826
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1827 1828 1829 1830 1831
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1832
		goto out;
1833

1834 1835
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1836 1837 1838

	mutex_unlock(&dev->struct_mutex);

1839
out:
1840 1841 1842
	return 0;
}

1843 1844
static int i915_vbt(struct seq_file *m, void *unused)
{
1845
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1846 1847 1848 1849 1850 1851 1852

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1853 1854
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1855 1856
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1857
	struct intel_framebuffer *fbdev_fb = NULL;
1858
	struct drm_framebuffer *drm_fb;
1859 1860 1861 1862 1863
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1864

1865
#ifdef CONFIG_DRM_FBDEV_EMULATION
1866 1867
	if (dev_priv->fbdev) {
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1868 1869 1870 1871 1872 1873

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
			   fbdev_fb->base.depth,
			   fbdev_fb->base.bits_per_pixel,
V
Ville Syrjälä 已提交
1874
			   fbdev_fb->base.modifier,
1875 1876 1877 1878
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
		describe_obj(m, fbdev_fb->obj);
		seq_putc(m, '\n');
	}
1879
#endif
1880

1881
	mutex_lock(&dev->mode_config.fb_lock);
1882
	drm_for_each_fb(drm_fb, dev) {
1883 1884
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1885 1886
			continue;

1887
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1888 1889 1890
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1891
			   fb->base.bits_per_pixel,
V
Ville Syrjälä 已提交
1892
			   fb->base.modifier,
1893
			   drm_framebuffer_read_refcount(&fb->base));
1894
		describe_obj(m, fb->obj);
1895
		seq_putc(m, '\n');
1896
	}
1897
	mutex_unlock(&dev->mode_config.fb_lock);
1898
	mutex_unlock(&dev->struct_mutex);
1899 1900 1901 1902

	return 0;
}

1903
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1904 1905
{
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1906 1907
		   ring->space, ring->head, ring->tail,
		   ring->last_retired_head);
1908 1909
}

1910 1911
static int i915_context_status(struct seq_file *m, void *unused)
{
1912 1913
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1914
	struct intel_engine_cs *engine;
1915
	struct i915_gem_context *ctx;
1916
	enum intel_engine_id id;
1917
	int ret;
1918

1919
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1920 1921 1922
	if (ret)
		return ret;

1923
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
1924
		seq_printf(m, "HW context %u ", ctx->hw_id);
1925
		if (ctx->pid) {
1926 1927
			struct task_struct *task;

1928
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1929 1930 1931 1932 1933
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1934 1935
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1936 1937 1938 1939
		} else {
			seq_puts(m, "(kernel) ");
		}

1940 1941
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1942

1943
		for_each_engine(engine, dev_priv, id) {
1944 1945 1946 1947 1948
			struct intel_context *ce = &ctx->engine[engine->id];

			seq_printf(m, "%s: ", engine->name);
			seq_putc(m, ce->initialised ? 'I' : 'i');
			if (ce->state)
1949
				describe_obj(m, ce->state->obj);
1950
			if (ce->ring)
1951
				describe_ctx_ring(m, ce->ring);
1952 1953
			seq_putc(m, '\n');
		}
1954 1955

		seq_putc(m, '\n');
1956 1957
	}

1958
	mutex_unlock(&dev->struct_mutex);
1959 1960 1961 1962

	return 0;
}

1963
static void i915_dump_lrc_obj(struct seq_file *m,
1964
			      struct i915_gem_context *ctx,
1965
			      struct intel_engine_cs *engine)
1966
{
1967
	struct i915_vma *vma = ctx->engine[engine->id].state;
1968 1969 1970
	struct page *page;
	int j;

1971 1972
	seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);

1973 1974
	if (!vma) {
		seq_puts(m, "\tFake context\n");
1975 1976 1977
		return;
	}

1978 1979
	if (vma->flags & I915_VMA_GLOBAL_BIND)
		seq_printf(m, "\tBound in GGTT at 0x%08x\n",
1980
			   i915_ggtt_offset(vma));
1981

C
Chris Wilson 已提交
1982
	if (i915_gem_object_pin_pages(vma->obj)) {
1983
		seq_puts(m, "\tFailed to get pages for context object\n\n");
1984 1985 1986
		return;
	}

1987 1988 1989
	page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
	if (page) {
		u32 *reg_state = kmap_atomic(page);
1990 1991

		for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
1992 1993 1994
			seq_printf(m,
				   "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
				   j * 4,
1995 1996 1997 1998 1999 2000
				   reg_state[j], reg_state[j + 1],
				   reg_state[j + 2], reg_state[j + 3]);
		}
		kunmap_atomic(reg_state);
	}

C
Chris Wilson 已提交
2001
	i915_gem_object_unpin_pages(vma->obj);
2002 2003 2004
	seq_putc(m, '\n');
}

2005 2006
static int i915_dump_lrc(struct seq_file *m, void *unused)
{
2007 2008
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2009
	struct intel_engine_cs *engine;
2010
	struct i915_gem_context *ctx;
2011
	enum intel_engine_id id;
2012
	int ret;
2013 2014 2015 2016 2017 2018 2019 2020 2021 2022

	if (!i915.enable_execlists) {
		seq_printf(m, "Logical Ring Contexts are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

D
Dave Gordon 已提交
2023
	list_for_each_entry(ctx, &dev_priv->context_list, link)
2024
		for_each_engine(engine, dev_priv, id)
2025
			i915_dump_lrc_obj(m, ctx, engine);
2026 2027 2028 2029 2030 2031

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

2032 2033
static const char *swizzle_string(unsigned swizzle)
{
2034
	switch (swizzle) {
2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
2050
		return "unknown";
2051 2052 2053 2054 2055 2056 2057
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
2058
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2059

2060
	intel_runtime_pm_get(dev_priv);
2061 2062 2063 2064 2065 2066

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

2067
	if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
2068 2069
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
2070 2071
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
2072 2073 2074 2075
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
2076
	} else if (INTEL_GEN(dev_priv) >= 6) {
2077 2078 2079 2080 2081 2082 2083 2084
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
2085
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
2086 2087 2088 2089 2090
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2091 2092
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2093
	}
2094 2095 2096 2097

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2098
	intel_runtime_pm_put(dev_priv);
2099 2100 2101 2102

	return 0;
}

B
Ben Widawsky 已提交
2103 2104
static int per_file_ctx(int id, void *ptr, void *data)
{
2105
	struct i915_gem_context *ctx = ptr;
B
Ben Widawsky 已提交
2106
	struct seq_file *m = data;
2107 2108 2109 2110 2111 2112 2113
	struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;

	if (!ppgtt) {
		seq_printf(m, "  no ppgtt for context %d\n",
			   ctx->user_handle);
		return 0;
	}
B
Ben Widawsky 已提交
2114

2115 2116 2117
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
2118
		seq_printf(m, "  context %d:\n", ctx->user_handle);
B
Ben Widawsky 已提交
2119 2120 2121 2122 2123
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

2124 2125
static void gen8_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
D
Daniel Vetter 已提交
2126
{
B
Ben Widawsky 已提交
2127
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2128 2129
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
2130
	int i;
D
Daniel Vetter 已提交
2131

B
Ben Widawsky 已提交
2132 2133 2134
	if (!ppgtt)
		return;

2135
	for_each_engine(engine, dev_priv, id) {
2136
		seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
2137
		for (i = 0; i < 4; i++) {
2138
			u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
B
Ben Widawsky 已提交
2139
			pdp <<= 32;
2140
			pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
2141
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
2142 2143 2144 2145
		}
	}
}

2146 2147
static void gen6_ppgtt_info(struct seq_file *m,
			    struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2148
{
2149
	struct intel_engine_cs *engine;
2150
	enum intel_engine_id id;
D
Daniel Vetter 已提交
2151

2152
	if (IS_GEN6(dev_priv))
D
Daniel Vetter 已提交
2153 2154
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

2155
	for_each_engine(engine, dev_priv, id) {
2156
		seq_printf(m, "%s\n", engine->name);
2157
		if (IS_GEN7(dev_priv))
2158 2159 2160 2161 2162 2163 2164 2165
			seq_printf(m, "GFX_MODE: 0x%08x\n",
				   I915_READ(RING_MODE_GEN7(engine)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE(engine)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
			   I915_READ(RING_PP_DIR_BASE_READ(engine)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
			   I915_READ(RING_PP_DIR_DCLV(engine)));
D
Daniel Vetter 已提交
2166 2167 2168 2169
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

2170
		seq_puts(m, "aliasing PPGTT:\n");
2171
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
B
Ben Widawsky 已提交
2172

B
Ben Widawsky 已提交
2173
		ppgtt->debug_dump(ppgtt, m);
2174
	}
B
Ben Widawsky 已提交
2175

D
Daniel Vetter 已提交
2176
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
2177 2178 2179 2180
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
2181 2182
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2183
	struct drm_file *file;
2184
	int ret;
B
Ben Widawsky 已提交
2185

2186 2187
	mutex_lock(&dev->filelist_mutex);
	ret = mutex_lock_interruptible(&dev->struct_mutex);
B
Ben Widawsky 已提交
2188
	if (ret)
2189 2190
		goto out_unlock;

2191
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
2192

2193 2194 2195 2196
	if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_info(m, dev_priv);
	else if (INTEL_GEN(dev_priv) >= 6)
		gen6_ppgtt_info(m, dev_priv);
B
Ben Widawsky 已提交
2197

2198 2199
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
2200
		struct task_struct *task;
2201

2202
		task = get_pid_task(file->pid, PIDTYPE_PID);
2203 2204
		if (!task) {
			ret = -ESRCH;
2205
			goto out_rpm;
2206
		}
2207 2208
		seq_printf(m, "\nproc: %s\n", task->comm);
		put_task_struct(task);
2209 2210 2211 2212
		idr_for_each(&file_priv->context_idr, per_file_ctx,
			     (void *)(unsigned long)m);
	}

2213
out_rpm:
2214
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
2215
	mutex_unlock(&dev->struct_mutex);
2216 2217
out_unlock:
	mutex_unlock(&dev->filelist_mutex);
2218
	return ret;
D
Daniel Vetter 已提交
2219 2220
}

2221 2222
static int count_irq_waiters(struct drm_i915_private *i915)
{
2223
	struct intel_engine_cs *engine;
2224
	enum intel_engine_id id;
2225 2226
	int count = 0;

2227
	for_each_engine(engine, i915, id)
2228
		count += intel_engine_has_waiter(engine);
2229 2230 2231 2232

	return count;
}

2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2247 2248
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2249 2250
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2251 2252
	struct drm_file *file;

2253
	seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2254 2255
	seq_printf(m, "GPU busy? %s [%d requests]\n",
		   yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
2256
	seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2257 2258 2259
	seq_printf(m, "Frequency requested %d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2260 2261 2262 2263
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
		   intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
2264 2265 2266 2267
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
		   intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
		   intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
2268 2269

	mutex_lock(&dev->filelist_mutex);
2270
	spin_lock(&dev_priv->rps.client_lock);
2271 2272 2273 2274 2275 2276 2277 2278 2279
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;
		struct task_struct *task;

		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
		seq_printf(m, "%s [%d]: %d boosts%s\n",
			   task ? task->comm : "<unknown>",
			   task ? task->pid : -1,
2280 2281
			   file_priv->rps.boosts,
			   list_empty(&file_priv->rps.link) ? "" : ", active");
2282 2283
		rcu_read_unlock();
	}
2284
	seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
2285
	spin_unlock(&dev_priv->rps.client_lock);
2286
	mutex_unlock(&dev->filelist_mutex);
2287

2288 2289
	if (INTEL_GEN(dev_priv) >= 6 &&
	    dev_priv->rps.enabled &&
2290
	    dev_priv->gt.active_requests) {
2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

		intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
		intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
			   rps_power_to_str(dev_priv->rps.power));
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
			   100 * rpup / rpupei,
			   dev_priv->rps.up_threshold);
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
			   100 * rpdown / rpdownei,
			   dev_priv->rps.down_threshold);
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2313
	return 0;
2314 2315
}

2316 2317
static int i915_llc(struct seq_file *m, void *data)
{
2318
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2319
	const bool edram = INTEL_GEN(dev_priv) > 8;
2320

2321
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2322 2323
	seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
		   intel_uncore_edram_size(dev_priv)/1024/1024);
2324 2325 2326 2327

	return 0;
}

2328 2329
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2330
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2331 2332 2333
	struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
	u32 tmp, i;

2334
	if (!HAS_GUC_UCODE(dev_priv))
2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347
		return 0;

	seq_printf(m, "GuC firmware status:\n");
	seq_printf(m, "\tpath: %s\n",
		guc_fw->guc_fw_path);
	seq_printf(m, "\tfetch: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
	seq_printf(m, "\tload: %s\n",
		intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
	seq_printf(m, "\tversion wanted: %d.%d\n",
		guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
	seq_printf(m, "\tversion found: %d.%d\n",
		guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
A
Alex Dai 已提交
2348 2349 2350 2351 2352 2353
	seq_printf(m, "\theader: offset is %d; size = %d\n",
		guc_fw->header_offset, guc_fw->header_size);
	seq_printf(m, "\tuCode: offset is %d; size = %d\n",
		guc_fw->ucode_offset, guc_fw->ucode_size);
	seq_printf(m, "\tRSA: offset is %d; size = %d\n",
		guc_fw->rsa_offset, guc_fw->rsa_size);
2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370

	tmp = I915_READ(GUC_STATUS);

	seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
	seq_printf(m, "\tBootrom status = 0x%x\n",
		(tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
	seq_printf(m, "\tuKernel status = 0x%x\n",
		(tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
	seq_printf(m, "\tMIA Core status = 0x%x\n",
		(tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
	seq_puts(m, "\nScratch registers:\n");
	for (i = 0; i < 16; i++)
		seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));

	return 0;
}

2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
	struct intel_guc *guc = &dev_priv->guc;

	seq_puts(m, "\nGuC logging stats:\n");

	seq_printf(m, "\tISR:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_ISR_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);

	seq_printf(m, "\tDPC:   flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_DPC_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);

	seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
		   guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
		   guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);

	seq_printf(m, "\tTotal flush interrupt count: %u\n",
		   guc->log.flush_interrupt_count);

	seq_printf(m, "\tCapture miss count: %u\n",
		   guc->log.capture_miss_count);
}

2397 2398 2399 2400
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
				 struct i915_guc_client *client)
{
2401
	struct intel_engine_cs *engine;
2402
	enum intel_engine_id id;
2403 2404 2405 2406 2407
	uint64_t tot = 0;

	seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
		client->priority, client->ctx_index, client->proc_desc_offset);
	seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2408
		client->doorbell_id, client->doorbell_offset, client->doorbell_cookie);
2409 2410 2411
	seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
		client->wq_size, client->wq_offset, client->wq_tail);

2412
	seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
2413 2414 2415
	seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
	seq_printf(m, "\tLast submission result: %d\n", client->retcode);

2416
	for_each_engine(engine, dev_priv, id) {
2417 2418
		u64 submissions = client->submissions[id];
		tot += submissions;
2419
		seq_printf(m, "\tSubmissions: %llu %s\n",
2420
				submissions, engine->name);
2421 2422 2423 2424 2425 2426
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

static int i915_guc_info(struct seq_file *m, void *data)
{
2427
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2428
	const struct intel_guc *guc = &dev_priv->guc;
2429
	struct intel_engine_cs *engine;
2430
	enum intel_engine_id id;
2431
	u64 total;
2432

2433 2434 2435 2436 2437
	if (!guc->execbuf_client) {
		seq_printf(m, "GuC submission %s\n",
			   HAS_GUC_SCHED(dev_priv) ?
			   "disabled" :
			   "not supported");
A
Alex Dai 已提交
2438
		return 0;
2439
	}
2440

2441
	seq_printf(m, "Doorbell map:\n");
2442 2443
	seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc->doorbell_bitmap);
	seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
2444

2445 2446 2447 2448 2449
	seq_printf(m, "GuC total action count: %llu\n", guc->action_count);
	seq_printf(m, "GuC action failure count: %u\n", guc->action_fail);
	seq_printf(m, "GuC last action command: 0x%x\n", guc->action_cmd);
	seq_printf(m, "GuC last action status: 0x%x\n", guc->action_status);
	seq_printf(m, "GuC last action error code: %d\n", guc->action_err);
2450

2451
	total = 0;
2452
	seq_printf(m, "\nGuC submissions:\n");
2453
	for_each_engine(engine, dev_priv, id) {
2454
		u64 submissions = guc->submissions[id];
2455
		total += submissions;
2456
		seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
2457
			engine->name, submissions, guc->last_seqno[id]);
2458 2459 2460
	}
	seq_printf(m, "\t%s: %llu\n", "Total", total);

2461 2462
	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
	i915_guc_client_info(m, dev_priv, guc->execbuf_client);
2463

2464 2465
	i915_guc_log_info(m, dev_priv);

2466 2467 2468 2469 2470
	/* Add more as required ... */

	return 0;
}

A
Alex Dai 已提交
2471 2472
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2473
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2474
	struct drm_i915_gem_object *obj;
A
Alex Dai 已提交
2475 2476
	int i = 0, pg;

2477
	if (!dev_priv->guc.log.vma)
A
Alex Dai 已提交
2478 2479
		return 0;

2480
	obj = dev_priv->guc.log.vma->obj;
2481 2482
	for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
		u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
A
Alex Dai 已提交
2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496

		for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
			seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
				   *(log + i), *(log + i + 1),
				   *(log + i + 2), *(log + i + 3));

		kunmap_atomic(log);
	}

	seq_putc(m, '\n');

	return 0;
}

2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534
static int i915_guc_log_control_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = to_i915(dev);

	if (!dev_priv->guc.log.vma)
		return -EINVAL;

	*val = i915.guc_log_level;

	return 0;
}

static int i915_guc_log_control_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = to_i915(dev);
	int ret;

	if (!dev_priv->guc.log.vma)
		return -EINVAL;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);
	ret = i915_guc_log_control(dev_priv, val);
	intel_runtime_pm_put(dev_priv);

	mutex_unlock(&dev->struct_mutex);
	return ret;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
			i915_guc_log_control_get, i915_guc_log_control_set,
			"%lld\n");

2535 2536
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2537
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
R
Rodrigo Vivi 已提交
2538
	u32 psrperf = 0;
R
Rodrigo Vivi 已提交
2539 2540
	u32 stat[3];
	enum pipe pipe;
R
Rodrigo Vivi 已提交
2541
	bool enabled = false;
2542

2543
	if (!HAS_PSR(dev_priv)) {
2544 2545 2546 2547
		seq_puts(m, "PSR not supported\n");
		return 0;
	}

2548 2549
	intel_runtime_pm_get(dev_priv);

2550
	mutex_lock(&dev_priv->psr.lock);
R
Rodrigo Vivi 已提交
2551 2552
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2553
	seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2554
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
2555 2556 2557 2558
	seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
		   dev_priv->psr.busy_frontbuffer_bits);
	seq_printf(m, "Re-enable work scheduled: %s\n",
		   yesno(work_busy(&dev_priv->psr.work.work)));
2559

2560 2561 2562 2563 2564 2565
	if (HAS_DDI(dev_priv)) {
		if (dev_priv->psr.psr2_support)
			enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
		else
			enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
	} else {
2566
		for_each_pipe(dev_priv, pipe) {
2567 2568 2569 2570 2571 2572 2573 2574 2575
			enum transcoder cpu_transcoder =
				intel_pipe_to_cpu_transcoder(dev_priv, pipe);
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
			if (!intel_display_power_get_if_enabled(dev_priv,
								power_domain))
				continue;

2576 2577 2578 2579 2580
			stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
				VLV_EDP_PSR_CURR_STATE_MASK;
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				enabled = true;
2581 2582

			intel_display_power_put(dev_priv, power_domain);
R
Rodrigo Vivi 已提交
2583 2584
		}
	}
2585 2586 2587 2588

	seq_printf(m, "Main link in standby mode: %s\n",
		   yesno(dev_priv->psr.link_standby));

R
Rodrigo Vivi 已提交
2589 2590
	seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));

2591
	if (!HAS_DDI(dev_priv))
R
Rodrigo Vivi 已提交
2592 2593 2594 2595 2596 2597
		for_each_pipe(dev_priv, pipe) {
			if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
			    (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
				seq_printf(m, " pipe %c", pipe_name(pipe));
		}
	seq_puts(m, "\n");
2598

2599 2600 2601 2602
	/*
	 * VLV/CHV PSR has no kind of performance counter
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2603
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2604
		psrperf = I915_READ(EDP_PSR_PERF_CNT) &
R
Rodrigo Vivi 已提交
2605
			EDP_PSR_PERF_CNT_MASK;
R
Rodrigo Vivi 已提交
2606 2607 2608

		seq_printf(m, "Performance_Counter: %u\n", psrperf);
	}
2609
	mutex_unlock(&dev_priv->psr.lock);
2610

2611
	intel_runtime_pm_put(dev_priv);
2612 2613 2614
	return 0;
}

2615 2616
static int i915_sink_crc(struct seq_file *m, void *data)
{
2617 2618
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2619 2620 2621 2622 2623 2624
	struct intel_connector *connector;
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
2625
	for_each_intel_connector(dev, connector) {
2626
		struct drm_crtc *crtc;
2627

2628
		if (!connector->base.state->best_encoder)
2629 2630
			continue;

2631 2632
		crtc = connector->base.state->crtc;
		if (!crtc->state->active)
2633 2634
			continue;

2635
		if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
2636 2637
			continue;

2638
		intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
	drm_modeset_unlock_all(dev);
	return ret;
}

2655 2656
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2657
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2658 2659 2660
	u64 power;
	u32 units;

2661
	if (INTEL_GEN(dev_priv) < 6)
2662 2663
		return -ENODEV;

2664 2665
	intel_runtime_pm_get(dev_priv);

2666 2667 2668 2669 2670 2671
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2672 2673
	intel_runtime_pm_put(dev_priv);

2674
	seq_printf(m, "%llu", (long long unsigned)power);
2675 2676 2677 2678

	return 0;
}

2679
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2680
{
2681
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2682
	struct pci_dev *pdev = dev_priv->drm.pdev;
2683

2684 2685
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2686

2687
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2688
	seq_printf(m, "IRQs disabled: %s\n",
2689
		   yesno(!intel_irqs_enabled(dev_priv)));
2690
#ifdef CONFIG_PM
2691
	seq_printf(m, "Usage count: %d\n",
2692
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2693 2694 2695
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2696
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2697 2698
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2699

2700 2701 2702
	return 0;
}

2703 2704
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2705
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

		for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
		     power_domain++) {
			if (!(BIT(power_domain) & power_well->domains))
				continue;

			seq_printf(m, "  %-23s %d\n",
2726
				 intel_display_power_domain_str(power_domain),
2727 2728 2729 2730 2731 2732 2733 2734 2735
				 power_domains->domain_use_count[power_domain]);
		}
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2736 2737
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2738
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2739 2740
	struct intel_csr *csr;

2741
	if (!HAS_CSR(dev_priv)) {
2742 2743 2744 2745 2746 2747
		seq_puts(m, "not supported\n");
		return 0;
	}

	csr = &dev_priv->csr;

2748 2749
	intel_runtime_pm_get(dev_priv);

2750 2751 2752 2753
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2754
		goto out;
2755 2756 2757 2758

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2759
	if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
2760 2761 2762 2763
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(SKL_CSR_DC3_DC5_COUNT));
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));
2764
	} else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
2765 2766
		seq_printf(m, "DC3 -> DC5 count: %d\n",
			   I915_READ(BXT_CSR_DC3_DC5_COUNT));
2767 2768
	}

2769 2770 2771 2772 2773
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2774 2775
	intel_runtime_pm_put(dev_priv);

2776 2777 2778
	return 0;
}

2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2801 2802
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2803 2804 2805 2806 2807 2808
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2809
		   encoder->base.id, encoder->name);
2810 2811 2812 2813
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2814
			   connector->name,
2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2828 2829
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2830 2831
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2832 2833
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2834

2835
	if (fb)
2836
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2837 2838
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2839 2840
	else
		seq_puts(m, "\tprimary plane disabled\n");
2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2860
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2861
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2862
		intel_panel_info(m, &intel_connector->panel);
2863 2864 2865

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2866 2867
}

L
Libin Yang 已提交
2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

2882 2883 2884 2885 2886 2887
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2888
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2902
	struct drm_display_mode *mode;
2903 2904

	seq_printf(m, "connector %d: type %s, status: %s\n",
2905
		   connector->base.id, connector->name,
2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
2917 2918 2919 2920 2921 2922 2923

	if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
2924 2925 2926 2927
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
2928 2929 2930
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2931
			intel_lvds_info(m, intel_connector);
2932 2933 2934 2935 2936 2937 2938 2939
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
		    intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
2940
	}
2941

2942 2943 2944
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2945 2946
}

2947
static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
2948 2949 2950
{
	u32 state;

2951
	if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
2952
		state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
2953
	else
2954
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2955 2956 2957 2958

	return state;
}

2959 2960
static bool cursor_position(struct drm_i915_private *dev_priv,
			    int pipe, int *x, int *y)
2961 2962 2963
{
	u32 pos;

2964
	pos = I915_READ(CURPOS(pipe));
2965 2966 2967 2968 2969 2970 2971 2972 2973

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

2974
	return cursor_active(dev_priv, pipe);
2975 2976
}

2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

static const char *plane_rotation(unsigned int rotation)
{
	static char buf[48];
	/*
	 * According to doc only one DRM_ROTATE_ is allowed but this
	 * will print them all to visualize if the values are misused
	 */
	snprintf(buf, sizeof(buf),
		 "%s%s%s%s%s%s(0x%08x)",
3004 3005 3006 3007 3008 3009
		 (rotation & DRM_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
3010 3011 3012 3013 3014 3015 3016
		 rotation);

	return buf;
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
3017 3018
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3019 3020 3021 3022 3023
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
3024
		struct drm_format_name_buf format_name;
3025 3026 3027 3028 3029 3030 3031 3032

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

3033
		if (state->fb) {
3034
			drm_get_format_name(state->fb->pixel_format, &format_name);
3035
		} else {
3036
			sprintf(format_name.str, "N/A");
3037 3038
		}

3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
3052
			   format_name.str,
3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071
			   plane_rotation(state->rotation));
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

3072
		for (i = 0; i < num_scalers; i++) {
3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3085 3086
static int i915_display_info(struct seq_file *m, void *unused)
{
3087 3088
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3089
	struct intel_crtc *crtc;
3090 3091
	struct drm_connector *connector;

3092
	intel_runtime_pm_get(dev_priv);
3093 3094 3095
	drm_modeset_lock_all(dev);
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3096
	for_each_intel_crtc(dev, crtc) {
3097
		bool active;
3098
		struct intel_crtc_state *pipe_config;
3099
		int x, y;
3100

3101 3102
		pipe_config = to_intel_crtc_state(crtc->base.state);

3103
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3104
			   crtc->base.base.id, pipe_name(crtc->pipe),
3105
			   yesno(pipe_config->base.active),
3106 3107 3108
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3109
		if (pipe_config->base.active) {
3110 3111
			intel_crtc_info(m, crtc);

3112
			active = cursor_position(dev_priv, crtc->pipe, &x, &y);
3113
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
3114
				   yesno(crtc->cursor_base),
3115 3116
				   x, y, crtc->base.cursor->state->crtc_w,
				   crtc->base.cursor->state->crtc_h,
3117
				   crtc->cursor_addr, yesno(active));
3118 3119
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3120
		}
3121 3122 3123 3124

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3125 3126 3127 3128 3129 3130 3131 3132 3133
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_connector_info(m, connector);
	}
	drm_modeset_unlock_all(dev);
3134
	intel_runtime_pm_put(dev_priv);
3135 3136 3137 3138

	return 0;
}

3139 3140 3141 3142
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;
3143
	enum intel_engine_id id;
3144

3145 3146
	intel_runtime_pm_get(dev_priv);

3147
	for_each_engine(engine, dev_priv, id) {
3148 3149 3150 3151 3152 3153
		struct intel_breadcrumbs *b = &engine->breadcrumbs;
		struct drm_i915_gem_request *rq;
		struct rb_node *rb;
		u64 addr;

		seq_printf(m, "%s\n", engine->name);
3154
		seq_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [%d ms]\n",
3155
			   intel_engine_get_seqno(engine),
3156
			   intel_engine_last_submit(engine),
3157
			   engine->hangcheck.seqno,
3158
			   jiffies_to_msecs(jiffies - engine->hangcheck.action_timestamp));
3159 3160 3161 3162 3163

		rcu_read_lock();

		seq_printf(m, "\tRequests:\n");

3164 3165 3166
		rq = list_first_entry(&engine->timeline->requests,
				      struct drm_i915_gem_request, link);
		if (&rq->link != &engine->timeline->requests)
3167 3168
			print_request(m, rq, "\t\tfirst  ");

3169 3170 3171
		rq = list_last_entry(&engine->timeline->requests,
				     struct drm_i915_gem_request, link);
		if (&rq->link != &engine->timeline->requests)
3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207
			print_request(m, rq, "\t\tlast   ");

		rq = i915_gem_find_active_request(engine);
		if (rq) {
			print_request(m, rq, "\t\tactive ");
			seq_printf(m,
				   "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
				   rq->head, rq->postfix, rq->tail,
				   rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
				   rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
		}

		seq_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
			   I915_READ(RING_START(engine->mmio_base)),
			   rq ? i915_ggtt_offset(rq->ring->vma) : 0);
		seq_printf(m, "\tRING_HEAD:  0x%08x [0x%08x]\n",
			   I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
			   rq ? rq->ring->head : 0);
		seq_printf(m, "\tRING_TAIL:  0x%08x [0x%08x]\n",
			   I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
			   rq ? rq->ring->tail : 0);
		seq_printf(m, "\tRING_CTL:   0x%08x [%s]\n",
			   I915_READ(RING_CTL(engine->mmio_base)),
			   I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? "waiting" : "");

		rcu_read_unlock();

		addr = intel_engine_get_active_head(engine);
		seq_printf(m, "\tACTHD:  0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));
		addr = intel_engine_get_last_batch_head(engine);
		seq_printf(m, "\tBBADDR: 0x%08x_%08x\n",
			   upper_32_bits(addr), lower_32_bits(addr));

		if (i915.enable_execlists) {
			u32 ptr, read, write;
3208
			struct rb_node *rb;
3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245

			seq_printf(m, "\tExeclist status: 0x%08x %08x\n",
				   I915_READ(RING_EXECLIST_STATUS_LO(engine)),
				   I915_READ(RING_EXECLIST_STATUS_HI(engine)));

			ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
			read = GEN8_CSB_READ_PTR(ptr);
			write = GEN8_CSB_WRITE_PTR(ptr);
			seq_printf(m, "\tExeclist CSB read %d, write %d\n",
				   read, write);
			if (read >= GEN8_CSB_ENTRIES)
				read = 0;
			if (write >= GEN8_CSB_ENTRIES)
				write = 0;
			if (read > write)
				write += GEN8_CSB_ENTRIES;
			while (read < write) {
				unsigned int idx = ++read % GEN8_CSB_ENTRIES;

				seq_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n",
					   idx,
					   I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
					   I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)));
			}

			rcu_read_lock();
			rq = READ_ONCE(engine->execlist_port[0].request);
			if (rq)
				print_request(m, rq, "\t\tELSP[0] ");
			else
				seq_printf(m, "\t\tELSP[0] idle\n");
			rq = READ_ONCE(engine->execlist_port[1].request);
			if (rq)
				print_request(m, rq, "\t\tELSP[1] ");
			else
				seq_printf(m, "\t\tELSP[1] idle\n");
			rcu_read_unlock();
3246

3247
			spin_lock_irq(&engine->timeline->lock);
3248 3249
			for (rb = engine->execlist_first; rb; rb = rb_next(rb)) {
				rq = rb_entry(rb, typeof(*rq), priotree.node);
3250 3251
				print_request(m, rq, "\t\tQ ");
			}
3252
			spin_unlock_irq(&engine->timeline->lock);
3253 3254 3255 3256 3257 3258 3259 3260 3261
		} else if (INTEL_GEN(dev_priv) > 6) {
			seq_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE(engine)));
			seq_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
				   I915_READ(RING_PP_DIR_BASE_READ(engine)));
			seq_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
				   I915_READ(RING_PP_DIR_DCLV(engine)));
		}

3262
		spin_lock_irq(&b->lock);
3263 3264 3265 3266 3267 3268
		for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
			struct intel_wait *w = container_of(rb, typeof(*w), node);

			seq_printf(m, "\t%s [%d] waiting for %x\n",
				   w->tsk->comm, w->tsk->pid, w->seqno);
		}
3269
		spin_unlock_irq(&b->lock);
3270 3271 3272 3273

		seq_puts(m, "\n");
	}

3274 3275
	intel_runtime_pm_put(dev_priv);

3276 3277 3278
	return 0;
}

B
Ben Widawsky 已提交
3279 3280
static int i915_semaphore_status(struct seq_file *m, void *unused)
{
3281 3282
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3283
	struct intel_engine_cs *engine;
3284
	int num_rings = INTEL_INFO(dev_priv)->num_rings;
3285 3286
	enum intel_engine_id id;
	int j, ret;
B
Ben Widawsky 已提交
3287

3288
	if (!i915.semaphores) {
B
Ben Widawsky 已提交
3289 3290 3291 3292 3293 3294 3295
		seq_puts(m, "Semaphores are disabled\n");
		return 0;
	}

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3296
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
3297

3298
	if (IS_BROADWELL(dev_priv)) {
B
Ben Widawsky 已提交
3299 3300 3301
		struct page *page;
		uint64_t *seqno;

3302
		page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
B
Ben Widawsky 已提交
3303 3304

		seqno = (uint64_t *)kmap_atomic(page);
3305
		for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
3306 3307
			uint64_t offset;

3308
			seq_printf(m, "%s\n", engine->name);
B
Ben Widawsky 已提交
3309 3310 3311

			seq_puts(m, "  Last signal:");
			for (j = 0; j < num_rings; j++) {
3312
				offset = id * I915_NUM_ENGINES + j;
B
Ben Widawsky 已提交
3313 3314 3315 3316 3317 3318 3319
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

			seq_puts(m, "  Last wait:  ");
			for (j = 0; j < num_rings; j++) {
3320
				offset = id + (j * I915_NUM_ENGINES);
B
Ben Widawsky 已提交
3321 3322 3323 3324 3325 3326 3327 3328 3329
				seq_printf(m, "0x%08llx (0x%02llx) ",
					   seqno[offset], offset * 8);
			}
			seq_putc(m, '\n');

		}
		kunmap_atomic(seqno);
	} else {
		seq_puts(m, "  Last signal:");
3330
		for_each_engine(engine, dev_priv, id)
B
Ben Widawsky 已提交
3331 3332
			for (j = 0; j < num_rings; j++)
				seq_printf(m, "0x%08x\n",
3333
					   I915_READ(engine->semaphore.mbox.signal[j]));
B
Ben Widawsky 已提交
3334 3335 3336
		seq_putc(m, '\n');
	}

3337
	intel_runtime_pm_put(dev_priv);
B
Ben Widawsky 已提交
3338 3339 3340 3341
	mutex_unlock(&dev->struct_mutex);
	return 0;
}

3342 3343
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3344 3345
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3346 3347 3348 3349 3350 3351 3352
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
3353 3354
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
			   pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
3355
		seq_printf(m, " tracked hardware state:\n");
3356 3357 3358 3359 3360 3361
		seq_printf(m, " dpll:    0x%08x\n", pll->config.hw_state.dpll);
		seq_printf(m, " dpll_md: 0x%08x\n",
			   pll->config.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->config.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->config.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->config.hw_state.wrpll);
3362 3363 3364 3365 3366 3367
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3368
static int i915_wa_registers(struct seq_file *m, void *unused)
3369 3370 3371
{
	int i;
	int ret;
3372
	struct intel_engine_cs *engine;
3373 3374
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3375
	struct i915_workarounds *workarounds = &dev_priv->workarounds;
3376
	enum intel_engine_id id;
3377 3378 3379 3380 3381 3382 3383

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	intel_runtime_pm_get(dev_priv);

3384
	seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3385
	for_each_engine(engine, dev_priv, id)
3386
		seq_printf(m, "HW whitelist count for %s: %d\n",
3387
			   engine->name, workarounds->hw_whitelist_count[id]);
3388
	for (i = 0; i < workarounds->count; ++i) {
3389 3390
		i915_reg_t addr;
		u32 mask, value, read;
3391
		bool ok;
3392

3393 3394 3395
		addr = workarounds->reg[i].addr;
		mask = workarounds->reg[i].mask;
		value = workarounds->reg[i].value;
3396 3397 3398
		read = I915_READ(addr);
		ok = (value & mask) == (read & mask);
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3399
			   i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
3400 3401 3402 3403 3404 3405 3406 3407
	}

	intel_runtime_pm_put(dev_priv);
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

3408 3409
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3410 3411
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3412 3413 3414 3415 3416
	struct skl_ddb_allocation *ddb;
	struct skl_ddb_entry *entry;
	enum pipe pipe;
	int plane;

3417
	if (INTEL_GEN(dev_priv) < 9)
3418 3419
		return 0;

3420 3421 3422 3423 3424 3425 3426 3427 3428
	drm_modeset_lock_all(dev);

	ddb = &dev_priv->wm.skl_hw.ddb;

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

	for_each_pipe(dev_priv, pipe) {
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3429
		for_each_universal_plane(dev_priv, pipe, plane) {
3430 3431 3432 3433 3434 3435
			entry = &ddb->plane[pipe][plane];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane + 1,
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3436
		entry = &ddb->plane[pipe][PLANE_CURSOR];
3437 3438 3439 3440 3441 3442 3443 3444 3445
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3446
static void drrs_status_per_crtc(struct seq_file *m,
3447 3448
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3449
{
3450
	struct drm_i915_private *dev_priv = to_i915(dev);
3451 3452
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3453
	struct drm_connector *connector;
3454

3455 3456 3457 3458 3459
	drm_for_each_connector(connector, dev) {
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472
	}

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3473
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
			seq_puts(m, "Idleness DRRS: Disabled");
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3517 3518
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3519 3520 3521
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3522
	drm_modeset_lock_all(dev);
3523
	for_each_intel_crtc(dev, intel_crtc) {
3524
		if (intel_crtc->base.state->active) {
3525 3526 3527 3528 3529 3530
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3531
	drm_modeset_unlock_all(dev);
3532 3533 3534 3535 3536 3537 3538

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3539 3540
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3541 3542
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3543 3544
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3545 3546
	struct drm_connector *connector;

3547
	drm_modeset_lock_all(dev);
3548 3549
	drm_for_each_connector(connector, dev) {
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3550
			continue;
3551 3552 3553 3554 3555 3556

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3557 3558
		if (!intel_dig_port->dp.can_mst)
			continue;
3559

3560 3561
		seq_printf(m, "MST Source Port %c\n",
			   port_name(intel_dig_port->port));
3562 3563 3564 3565 3566 3567
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
	drm_modeset_unlock_all(dev);
	return 0;
}

3568
static ssize_t i915_displayport_test_active_write(struct file *file,
3569 3570
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3571 3572 3573 3574 3575 3576 3577 3578 3579
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
	struct list_head *connector_list;
	struct intel_dp *intel_dp;
	int val = 0;

3580
	dev = ((struct seq_file *)file->private_data)->private;
3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603

	connector_list = &dev->mode_config.connector_list;

	if (len == 0)
		return 0;

	input_buffer = kmalloc(len + 1, GFP_KERNEL);
	if (!input_buffer)
		return -ENOMEM;

	if (copy_from_user(input_buffer, ubuf, len)) {
		status = -EFAULT;
		goto out;
	}

	input_buffer[len] = '\0';
	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3604
		if (connector->status == connector_status_connected &&
3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
				goto out;
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
				intel_dp->compliance_test_active = 1;
			else
				intel_dp->compliance_test_active = 0;
		}
	}
out:
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			if (intel_dp->compliance_test_active)
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3656
					     struct file *file)
3657
{
3658
	struct drm_i915_private *dev_priv = inode->i_private;
3659

3660 3661
	return single_open(file, i915_displayport_test_active_show,
			   &dev_priv->drm);
3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%lx", intel_dp->compliance_test_data);
		} else
			seq_puts(m, "0");
	}

	return 0;
}
static int i915_displayport_test_data_open(struct inode *inode,
3696
					   struct file *file)
3697
{
3698
	struct drm_i915_private *dev_priv = inode->i_private;
3699

3700 3701
	return single_open(file, i915_displayport_test_data_show,
			   &dev_priv->drm);
3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737
}

static const struct file_operations i915_displayport_test_data_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_data_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;
	struct drm_connector *connector;
	struct list_head *connector_list = &dev->mode_config.connector_list;
	struct intel_dp *intel_dp;

	list_for_each_entry(connector, connector_list, head) {
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

		if (connector->status == connector_status_connected &&
		    connector->encoder != NULL) {
			intel_dp = enc_to_intel_dp(connector->encoder);
			seq_printf(m, "%02lx", intel_dp->compliance_test_type);
		} else
			seq_puts(m, "0");
	}

	return 0;
}

static int i915_displayport_test_type_open(struct inode *inode,
				       struct file *file)
{
3738
	struct drm_i915_private *dev_priv = inode->i_private;
3739

3740 3741
	return single_open(file, i915_displayport_test_type_show,
			   &dev_priv->drm);
3742 3743 3744 3745 3746 3747 3748 3749 3750 3751
}

static const struct file_operations i915_displayport_test_type_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_type_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release
};

3752
static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
3753
{
3754 3755
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3756
	int level;
3757 3758
	int num_levels;

3759
	if (IS_CHERRYVIEW(dev_priv))
3760
		num_levels = 3;
3761
	else if (IS_VALLEYVIEW(dev_priv))
3762 3763
		num_levels = 1;
	else
3764
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3765 3766 3767 3768 3769 3770

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3771 3772
		/*
		 * - WM1+ latency values in 0.5us units
3773
		 * - latencies are in us on gen9/vlv/chv
3774
		 */
3775 3776
		if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv))
3777 3778
			latency *= 10;
		else if (level > 0)
3779 3780 3781
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3782
			   level, wm[level], latency / 10, latency % 10);
3783 3784 3785 3786 3787 3788 3789
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
3790
	struct drm_i915_private *dev_priv = m->private;
3791 3792
	const uint16_t *latencies;

3793
	if (INTEL_GEN(dev_priv) >= 9)
3794 3795
		latencies = dev_priv->wm.skl_latency;
	else
3796
		latencies = dev_priv->wm.pri_latency;
3797

3798
	wm_latency_show(m, latencies);
3799 3800 3801 3802 3803 3804

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
3805
	struct drm_i915_private *dev_priv = m->private;
3806 3807
	const uint16_t *latencies;

3808
	if (INTEL_GEN(dev_priv) >= 9)
3809 3810
		latencies = dev_priv->wm.skl_latency;
	else
3811
		latencies = dev_priv->wm.spr_latency;
3812

3813
	wm_latency_show(m, latencies);
3814 3815 3816 3817 3818 3819

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
3820
	struct drm_i915_private *dev_priv = m->private;
3821 3822
	const uint16_t *latencies;

3823
	if (INTEL_GEN(dev_priv) >= 9)
3824 3825
		latencies = dev_priv->wm.skl_latency;
	else
3826
		latencies = dev_priv->wm.cur_latency;
3827

3828
	wm_latency_show(m, latencies);
3829 3830 3831 3832 3833 3834

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
3835
	struct drm_i915_private *dev_priv = inode->i_private;
3836

3837
	if (INTEL_GEN(dev_priv) < 5)
3838 3839
		return -ENODEV;

3840
	return single_open(file, pri_wm_latency_show, dev_priv);
3841 3842 3843 3844
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
3845
	struct drm_i915_private *dev_priv = inode->i_private;
3846

3847
	if (HAS_GMCH_DISPLAY(dev_priv))
3848 3849
		return -ENODEV;

3850
	return single_open(file, spr_wm_latency_show, dev_priv);
3851 3852 3853 3854
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
3855
	struct drm_i915_private *dev_priv = inode->i_private;
3856

3857
	if (HAS_GMCH_DISPLAY(dev_priv))
3858 3859
		return -ENODEV;

3860
	return single_open(file, cur_wm_latency_show, dev_priv);
3861 3862 3863
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3864
				size_t len, loff_t *offp, uint16_t wm[8])
3865 3866
{
	struct seq_file *m = file->private_data;
3867 3868
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3869
	uint16_t new[8] = { 0 };
3870
	int num_levels;
3871 3872 3873 3874
	int level;
	int ret;
	char tmp[32];

3875
	if (IS_CHERRYVIEW(dev_priv))
3876
		num_levels = 3;
3877
	else if (IS_VALLEYVIEW(dev_priv))
3878 3879
		num_levels = 1;
	else
3880
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3881

3882 3883 3884 3885 3886 3887 3888 3889
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

3890 3891 3892
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3911
	struct drm_i915_private *dev_priv = m->private;
3912
	uint16_t *latencies;
3913

3914
	if (INTEL_GEN(dev_priv) >= 9)
3915 3916
		latencies = dev_priv->wm.skl_latency;
	else
3917
		latencies = dev_priv->wm.pri_latency;
3918 3919

	return wm_latency_write(file, ubuf, len, offp, latencies);
3920 3921 3922 3923 3924 3925
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3926
	struct drm_i915_private *dev_priv = m->private;
3927
	uint16_t *latencies;
3928

3929
	if (INTEL_GEN(dev_priv) >= 9)
3930 3931
		latencies = dev_priv->wm.skl_latency;
	else
3932
		latencies = dev_priv->wm.spr_latency;
3933 3934

	return wm_latency_write(file, ubuf, len, offp, latencies);
3935 3936 3937 3938 3939 3940
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3941
	struct drm_i915_private *dev_priv = m->private;
3942 3943
	uint16_t *latencies;

3944
	if (INTEL_GEN(dev_priv) >= 9)
3945 3946
		latencies = dev_priv->wm.skl_latency;
	else
3947
		latencies = dev_priv->wm.cur_latency;
3948

3949
	return wm_latency_write(file, ubuf, len, offp, latencies);
3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

3979 3980
static int
i915_wedged_get(void *data, u64 *val)
3981
{
3982
	struct drm_i915_private *dev_priv = data;
3983

3984
	*val = i915_terminally_wedged(&dev_priv->gpu_error);
3985

3986
	return 0;
3987 3988
}

3989 3990
static int
i915_wedged_set(void *data, u64 val)
3991
{
3992
	struct drm_i915_private *dev_priv = data;
3993

3994 3995 3996 3997 3998 3999 4000 4001
	/*
	 * There is no safeguard against this debugfs entry colliding
	 * with the hangcheck calling same i915_handle_error() in
	 * parallel, causing an explosion. For now we assume that the
	 * test harness is responsible enough not to inject gpu hangs
	 * while it is writing to 'i915_wedged'
	 */

4002
	if (i915_reset_in_progress(&dev_priv->gpu_error))
4003 4004
		return -EAGAIN;

4005
	i915_handle_error(dev_priv, val,
4006
			  "Manually setting wedged to %llu", val);
4007

4008
	return 0;
4009 4010
}

4011 4012
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
4013
			"%llu\n");
4014

4015 4016 4017
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
4018
	struct drm_i915_private *dev_priv = data;
4019 4020 4021 4022 4023 4024 4025 4026

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
4027 4028
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
4048
	struct drm_i915_private *dev_priv = data;
4049 4050 4051 4052 4053 4054 4055 4056 4057

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
4058
	struct drm_i915_private *dev_priv = data;
4059

4060
	val &= INTEL_INFO(dev_priv)->ring_mask;
4061 4062 4063 4064 4065 4066 4067 4068 4069 4070
	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
	dev_priv->gpu_error.test_irq_rings = val;

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

4071 4072 4073 4074
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
4075 4076 4077 4078 4079 4080
#define DROP_FREED 0x10
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
		  DROP_FREED)
4081 4082
static int
i915_drop_caches_get(void *data, u64 *val)
4083
{
4084
	*val = DROP_ALL;
4085

4086
	return 0;
4087 4088
}

4089 4090
static int
i915_drop_caches_set(void *data, u64 val)
4091
{
4092 4093
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4094
	int ret;
4095

4096
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
4097 4098 4099 4100 4101 4102 4103 4104

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
4105 4106 4107
		ret = i915_gem_wait_for_idle(dev_priv,
					     I915_WAIT_INTERRUPTIBLE |
					     I915_WAIT_LOCKED);
4108 4109 4110 4111 4112
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
4113
		i915_gem_retire_requests(dev_priv);
4114

4115 4116
	if (val & DROP_BOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4117

4118 4119
	if (val & DROP_UNBOUND)
		i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
4120 4121 4122 4123

unlock:
	mutex_unlock(&dev->struct_mutex);

4124 4125 4126 4127 4128
	if (val & DROP_FREED) {
		synchronize_rcu();
		flush_work(&dev_priv->mm.free_work);
	}

4129
	return ret;
4130 4131
}

4132 4133 4134
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
4135

4136 4137
static int
i915_max_freq_get(void *data, u64 *val)
4138
{
4139
	struct drm_i915_private *dev_priv = data;
4140

4141
	if (INTEL_GEN(dev_priv) < 6)
4142 4143
		return -ENODEV;

4144
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4145
	return 0;
4146 4147
}

4148 4149
static int
i915_max_freq_set(void *data, u64 val)
4150
{
4151
	struct drm_i915_private *dev_priv = data;
4152
	u32 hw_max, hw_min;
4153
	int ret;
4154

4155
	if (INTEL_GEN(dev_priv) < 6)
4156
		return -ENODEV;
4157

4158
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
4159

4160
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4161 4162 4163
	if (ret)
		return ret;

4164 4165 4166
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
4167
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4168

4169 4170
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4171

4172
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
4173 4174
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4175 4176
	}

4177
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
4178

4179
	intel_set_rps(dev_priv, val);
J
Jeff McGee 已提交
4180

4181
	mutex_unlock(&dev_priv->rps.hw_lock);
4182

4183
	return 0;
4184 4185
}

4186 4187
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
4188
			"%llu\n");
4189

4190 4191
static int
i915_min_freq_get(void *data, u64 *val)
4192
{
4193
	struct drm_i915_private *dev_priv = data;
4194

4195
	if (INTEL_GEN(dev_priv) < 6)
4196 4197
		return -ENODEV;

4198
	*val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4199
	return 0;
4200 4201
}

4202 4203
static int
i915_min_freq_set(void *data, u64 val)
4204
{
4205
	struct drm_i915_private *dev_priv = data;
4206
	u32 hw_max, hw_min;
4207
	int ret;
4208

4209
	if (INTEL_GEN(dev_priv) < 6)
4210
		return -ENODEV;
4211

4212
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
4213

4214
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
4215 4216 4217
	if (ret)
		return ret;

4218 4219 4220
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
4221
	val = intel_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
4222

4223 4224
	hw_max = dev_priv->rps.max_freq;
	hw_min = dev_priv->rps.min_freq;
J
Jeff McGee 已提交
4225

4226 4227
	if (val < hw_min ||
	    val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
4228 4229
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
4230
	}
J
Jeff McGee 已提交
4231

4232
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
4233

4234
	intel_set_rps(dev_priv, val);
J
Jeff McGee 已提交
4235

4236
	mutex_unlock(&dev_priv->rps.hw_lock);
4237

4238
	return 0;
4239 4240
}

4241 4242
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
4243
			"%llu\n");
4244

4245 4246
static int
i915_cache_sharing_get(void *data, u64 *val)
4247
{
4248
	struct drm_i915_private *dev_priv = data;
4249 4250
	u32 snpcr;

4251
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4252 4253
		return -ENODEV;

4254
	intel_runtime_pm_get(dev_priv);
4255

4256
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4257 4258

	intel_runtime_pm_put(dev_priv);
4259

4260
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4261

4262
	return 0;
4263 4264
}

4265 4266
static int
i915_cache_sharing_set(void *data, u64 val)
4267
{
4268
	struct drm_i915_private *dev_priv = data;
4269 4270
	u32 snpcr;

4271
	if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4272 4273
		return -ENODEV;

4274
	if (val > 3)
4275 4276
		return -EINVAL;

4277
	intel_runtime_pm_get(dev_priv);
4278
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4279 4280 4281 4282 4283 4284 4285

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

4286
	intel_runtime_pm_put(dev_priv);
4287
	return 0;
4288 4289
}

4290 4291 4292
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4293

4294
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
4295
					  struct sseu_dev_info *sseu)
4296
{
4297
	int ss_max = 2;
4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312
	int ss;
	u32 sig1[ss_max], sig2[ss_max];

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

4313
		sseu->slice_mask = BIT(0);
4314
		sseu->subslice_mask |= BIT(ss);
4315 4316 4317 4318
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4319 4320 4321
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
4322 4323 4324
	}
}

4325
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
4326
				    struct sseu_dev_info *sseu)
4327
{
4328
	int s_max = 3, ss_max = 4;
4329 4330 4331
	int s, ss;
	u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];

4332
	/* BXT has a single slice and at most 3 subslices. */
4333
	if (IS_GEN9_LP(dev_priv)) {
4334 4335 4336 4337 4338 4339 4340 4341 4342 4343
		s_max = 1;
		ss_max = 3;
	}

	for (s = 0; s < s_max; s++) {
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

	for (s = 0; s < s_max; s++) {
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

4358
		sseu->slice_mask |= BIT(s);
4359

4360
		if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
4361 4362
			sseu->subslice_mask =
				INTEL_INFO(dev_priv)->sseu.subslice_mask;
4363

4364 4365 4366
		for (ss = 0; ss < ss_max; ss++) {
			unsigned int eu_cnt;

4367
			if (IS_GEN9_LP(dev_priv)) {
4368 4369 4370
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
4371

4372 4373
				sseu->subslice_mask |= BIT(ss);
			}
4374

4375 4376
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
4377 4378 4379 4380
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
4381 4382 4383 4384
		}
	}
}

4385
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
4386
					 struct sseu_dev_info *sseu)
4387 4388
{
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
4389
	int s;
4390

4391
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
4392

4393
	if (sseu->slice_mask) {
4394
		sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
4395 4396
		sseu->eu_per_subslice =
				INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
4397 4398
		sseu->eu_total = sseu->eu_per_subslice *
				 sseu_subslice_total(sseu);
4399 4400

		/* subtract fused off EU(s) from enabled slice(s) */
4401
		for (s = 0; s < fls(sseu->slice_mask); s++) {
4402 4403
			u8 subslice_7eu =
				INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
4404

4405
			sseu->eu_total -= hweight8(subslice_7eu);
4406 4407 4408 4409
		}
	}
}

4410 4411 4412 4413 4414 4415
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";

4416 4417
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
4418
	seq_printf(m, "  %s Slice Total: %u\n", type,
4419
		   hweight8(sseu->slice_mask));
4420
	seq_printf(m, "  %s Subslice Total: %u\n", type,
4421
		   sseu_subslice_total(sseu));
4422 4423
	seq_printf(m, "  %s Subslice Mask: %04x\n", type,
		   sseu->subslice_mask);
4424
	seq_printf(m, "  %s Subslice Per Slice: %u\n", type,
4425
		   hweight8(sseu->subslice_mask));
4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

4446 4447
static int i915_sseu_status(struct seq_file *m, void *unused)
{
4448
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
4449
	struct sseu_dev_info sseu;
4450

4451
	if (INTEL_GEN(dev_priv) < 8)
4452 4453 4454
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
4455
	i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
4456

4457
	seq_puts(m, "SSEU Device Status\n");
4458
	memset(&sseu, 0, sizeof(sseu));
4459 4460 4461

	intel_runtime_pm_get(dev_priv);

4462
	if (IS_CHERRYVIEW(dev_priv)) {
4463
		cherryview_sseu_device_status(dev_priv, &sseu);
4464
	} else if (IS_BROADWELL(dev_priv)) {
4465
		broadwell_sseu_device_status(dev_priv, &sseu);
4466
	} else if (INTEL_GEN(dev_priv) >= 9) {
4467
		gen9_sseu_device_status(dev_priv, &sseu);
4468
	}
4469 4470 4471

	intel_runtime_pm_put(dev_priv);

4472
	i915_print_sseu_info(m, false, &sseu);
4473

4474 4475 4476
	return 0;
}

4477 4478
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
4479
	struct drm_i915_private *dev_priv = inode->i_private;
4480

4481
	if (INTEL_GEN(dev_priv) < 6)
4482 4483
		return 0;

4484
	intel_runtime_pm_get(dev_priv);
4485
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4486 4487 4488 4489

	return 0;
}

4490
static int i915_forcewake_release(struct inode *inode, struct file *file)
4491
{
4492
	struct drm_i915_private *dev_priv = inode->i_private;
4493

4494
	if (INTEL_GEN(dev_priv) < 6)
4495 4496
		return 0;

4497
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4498
	intel_runtime_pm_put(dev_priv);
4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
4514
				  S_IRUSR,
4515
				  root, to_i915(minor->dev),
4516
				  &i915_forcewake_fops);
4517 4518
	if (!ent)
		return -ENOMEM;
4519

B
Ben Widawsky 已提交
4520
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
4521 4522
}

4523 4524 4525 4526
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
4527 4528 4529
{
	struct dentry *ent;

4530
	ent = debugfs_create_file(name,
4531
				  S_IRUGO | S_IWUSR,
4532
				  root, to_i915(minor->dev),
4533
				  fops);
4534 4535
	if (!ent)
		return -ENOMEM;
4536

4537
	return drm_add_fake_info_node(minor, ent, fops);
4538 4539
}

4540
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4541
	{"i915_capabilities", i915_capabilities, 0},
4542
	{"i915_gem_objects", i915_gem_object_info, 0},
4543
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
4544
	{"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
4545
	{"i915_gem_stolen", i915_gem_stolen_list_info },
4546
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
4547 4548
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
4549
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4550
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4551
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
4552
	{"i915_guc_info", i915_guc_info, 0},
4553
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4554
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4555
	{"i915_frequency_info", i915_frequency_info, 0},
4556
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4557
	{"i915_drpc_info", i915_drpc_info, 0},
4558
	{"i915_emon_status", i915_emon_status, 0},
4559
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4560
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4561
	{"i915_fbc_status", i915_fbc_status, 0},
4562
	{"i915_ips_status", i915_ips_status, 0},
4563
	{"i915_sr_status", i915_sr_status, 0},
4564
	{"i915_opregion", i915_opregion, 0},
4565
	{"i915_vbt", i915_vbt, 0},
4566
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4567
	{"i915_context_status", i915_context_status, 0},
4568
	{"i915_dump_lrc", i915_dump_lrc, 0},
4569
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4570
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
4571
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
4572
	{"i915_llc", i915_llc, 0},
4573
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4574
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
4575
	{"i915_energy_uJ", i915_energy_uJ, 0},
4576
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4577
	{"i915_power_domain_info", i915_power_domain_info, 0},
4578
	{"i915_dmc_info", i915_dmc_info, 0},
4579
	{"i915_display_info", i915_display_info, 0},
4580
	{"i915_engine_info", i915_engine_info, 0},
B
Ben Widawsky 已提交
4581
	{"i915_semaphore_status", i915_semaphore_status, 0},
4582
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4583
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4584
	{"i915_wa_registers", i915_wa_registers, 0},
4585
	{"i915_ddb_info", i915_ddb_info, 0},
4586
	{"i915_sseu_status", i915_sseu_status, 0},
4587
	{"i915_drrs_status", i915_drrs_status, 0},
4588
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4589
};
4590
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4591

4592
static const struct i915_debugfs_files {
4593 4594 4595 4596 4597 4598 4599
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
4600 4601
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
4602
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4603
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4604
	{"i915_error_state", &i915_error_state_fops},
4605
#endif
4606
	{"i915_next_seqno", &i915_next_seqno_fops},
4607
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
4608 4609 4610
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4611
	{"i915_fbc_false_color", &i915_fbc_fc_fops},
4612 4613
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4614 4615
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
	{"i915_guc_log_control", &i915_guc_log_control_fops}
4616 4617
};

4618
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4619
{
4620
	struct drm_minor *minor = dev_priv->drm.primary;
4621
	int ret, i;
4622

4623
	ret = i915_forcewake_create(minor->debugfs_root, minor);
4624 4625
	if (ret)
		return ret;
4626

4627 4628 4629
	ret = intel_pipe_crc_create(minor);
	if (ret)
		return ret;
4630

4631 4632 4633 4634 4635 4636 4637
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
4638

4639 4640
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4641 4642 4643
					minor->debugfs_root, minor);
}

4644
void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
4645
{
4646
	struct drm_minor *minor = dev_priv->drm.primary;
4647 4648
	int i;

4649 4650
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
4651

4652
	drm_debugfs_remove_files((struct drm_info_list *)&i915_forcewake_fops,
4653
				 1, minor);
4654

4655
	intel_pipe_crc_cleanup(minor);
4656

4657 4658
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
4659
			(struct drm_info_list *)i915_debugfs_files[i].fops;
4660 4661 4662

		drm_debugfs_remove_files(info_list, 1, minor);
	}
4663
}
4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697

struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
	uint8_t buf[16];
	ssize_t err;
	int i;

4698 4699 4700
	if (connector->status != connector_status_connected)
		return -ENODEV;

4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
		if (err <= 0) {
			DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
				  size, b->offset, err);
			continue;
		}

		seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
4721
	}
4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738

	return 0;
}

static int i915_dpcd_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_dpcd_show, inode->i_private);
}

static const struct file_operations i915_dpcd_fops = {
	.owner = THIS_MODULE,
	.open = i915_dpcd_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}

static int i915_panel_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_panel_show, inode->i_private);
}

static const struct file_operations i915_panel_fops = {
	.owner = THIS_MODULE,
	.open = i915_panel_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
};

4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4792 4793 4794 4795 4796 4797
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
4798 4799 4800

	return 0;
}