i915_irq.c 127.0 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

48 49 50 51 52 53 54 55 56 57
static const u32 hpd_ibx[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

static const u32 hpd_cpt[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
58
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
59 60 61 62 63 64 65 66 67 68 69 70 71 72
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

static const u32 hpd_mask_i915[] = {
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

73
static const u32 hpd_status_g4x[] = {
74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

91
/* IIR can theoretically queue up two events. Be paranoid. */
92
#define GEN8_IRQ_RESET_NDX(type, which) do { \
93 94 95 96 97 98 99 100 101
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

102
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
103
	I915_WRITE(type##IMR, 0xffffffff); \
104
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
105
	I915_WRITE(type##IER, 0); \
106 107 108 109
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
110 111
} while (0)

112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
	u32 val = I915_READ(reg); \
	if (val) { \
		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
		     (reg), val); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
	} \
} while (0)

P
Paulo Zanoni 已提交
127
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
128
	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
129
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
130 131
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
P
Paulo Zanoni 已提交
132 133 134
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
135
	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
P
Paulo Zanoni 已提交
136
	I915_WRITE(type##IER, (ier_val)); \
137 138
	I915_WRITE(type##IMR, (imr_val)); \
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
139 140
} while (0)

141
/* For display hotplug interrupt */
142
void
143
ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
144
{
145 146
	assert_spin_locked(&dev_priv->irq_lock);

147
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
148 149
		return;

150 151 152
	if ((dev_priv->irq_mask & mask) != 0) {
		dev_priv->irq_mask &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
153
		POSTING_READ(DEIMR);
154 155 156
	}
}

157
void
158
ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
159
{
160 161
	assert_spin_locked(&dev_priv->irq_lock);

162
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
163 164
		return;

165 166 167
	if ((dev_priv->irq_mask & mask) != mask) {
		dev_priv->irq_mask |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
168
		POSTING_READ(DEIMR);
169 170 171
	}
}

P
Paulo Zanoni 已提交
172 173 174 175 176 177 178 179 180 181 182 183
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

184
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
185 186
		return;

P
Paulo Zanoni 已提交
187 188 189 190 191 192
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

193
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
194 195 196 197
{
	ilk_update_gt_irq(dev_priv, mask, mask);
}

198
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
199 200 201 202
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

P
Paulo Zanoni 已提交
203 204 205 206 207 208 209 210 211 212
/**
  * snb_update_pm_irq - update GEN6_PMIMR
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  */
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
213
	uint32_t new_val;
P
Paulo Zanoni 已提交
214 215 216

	assert_spin_locked(&dev_priv->irq_lock);

217
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
218 219
		return;

220
	new_val = dev_priv->pm_irq_mask;
221 222 223
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

224 225 226
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
227 228
		POSTING_READ(GEN6_PMIMR);
	}
P
Paulo Zanoni 已提交
229 230
}

231
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
232 233 234 235
{
	snb_update_pm_irq(dev_priv, mask, mask);
}

236
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
P
Paulo Zanoni 已提交
237 238 239 240
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256
/**
  * bdw_update_pm_irq - update GT interrupt 2
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  *
  * Copied from the snb function, updated with relevant register offsets
  */
static void bdw_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	uint32_t new_val;

	assert_spin_locked(&dev_priv->irq_lock);

257
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
258 259 260 261 262 263 264 265 266 267 268 269 270
		return;

	new_val = dev_priv->pm_irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
		I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask);
		POSTING_READ(GEN8_GT_IMR(2));
	}
}

271
void gen8_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
272 273 274 275
{
	bdw_update_pm_irq(dev_priv, mask, mask);
}

276
void gen8_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
277 278 279 280
{
	bdw_update_pm_irq(dev_priv, mask, 0);
}

281 282 283 284 285 286
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
287 288 289
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask)
290 291 292 293 294 295 296
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

	assert_spin_locked(&dev_priv->irq_lock);

297
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
298 299
		return;

300 301 302
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
303

D
Daniel Vetter 已提交
304
static void
305 306
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
307
{
308
	u32 reg = PIPESTAT(pipe);
309
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
310

311
	assert_spin_locked(&dev_priv->irq_lock);
312
	WARN_ON(!intel_irqs_enabled(dev_priv));
313

314 315 316 317
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
318 319 320
		return;

	if ((pipestat & enable_mask) == enable_mask)
321 322
		return;

323 324
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

325
	/* Enable the interrupt, clear any pending status */
326
	pipestat |= enable_mask | status_mask;
327 328
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
329 330
}

D
Daniel Vetter 已提交
331
static void
332 333
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
334
{
335
	u32 reg = PIPESTAT(pipe);
336
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
337

338
	assert_spin_locked(&dev_priv->irq_lock);
339
	WARN_ON(!intel_irqs_enabled(dev_priv));
340

341 342 343 344
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
345 346
		return;

347 348 349
	if ((pipestat & enable_mask) == 0)
		return;

350 351
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

352
	pipestat &= ~enable_mask;
353 354
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
355 356
}

357 358 359 360 361
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
362 363
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
364 365 366
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
367 368 369 370 371 372
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
373 374 375 376 377 378 379 380 381 382 383 384

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

385 386 387 388 389 390
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

391 392 393 394 395
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
396 397 398 399 400 401 402 403 404
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

405 406 407 408 409
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
410 411 412
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

413
/**
414
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
415
 */
416
static void i915_enable_asle_pipestat(struct drm_device *dev)
417
{
418
	struct drm_i915_private *dev_priv = dev->dev_private;
419

420 421 422
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
		return;

423
	spin_lock_irq(&dev_priv->irq_lock);
424

425
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
426
	if (INTEL_INFO(dev)->gen >= 4)
427
		i915_enable_pipestat(dev_priv, PIPE_A,
428
				     PIPE_LEGACY_BLC_EVENT_STATUS);
429

430
	spin_unlock_irq(&dev_priv->irq_lock);
431 432
}

433 434 435 436 437 438 439 440 441 442 443 444
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
445
	struct drm_i915_private *dev_priv = dev->dev_private;
446

447 448 449 450
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		/* Locking is horribly broken here, but whatever. */
		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
451

452 453 454 455
		return intel_crtc->active;
	} else {
		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
	}
456 457
}

458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

508 509 510 511 512 513
static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

514 515 516
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
517
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
518
{
519
	struct drm_i915_private *dev_priv = dev->dev_private;
520 521
	unsigned long high_frame;
	unsigned long low_frame;
522
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
523 524

	if (!i915_pipe_enabled(dev, pipe)) {
525
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
526
				"pipe %c\n", pipe_name(pipe));
527 528 529
		return 0;
	}

530 531 532 533 534 535
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		struct intel_crtc *intel_crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		const struct drm_display_mode *mode =
			&intel_crtc->config.adjusted_mode;

536 537 538 539 540
		htotal = mode->crtc_htotal;
		hsync_start = mode->crtc_hsync_start;
		vbl_start = mode->crtc_vblank_start;
		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
			vbl_start = DIV_ROUND_UP(vbl_start, 2);
541
	} else {
542
		enum transcoder cpu_transcoder = (enum transcoder) pipe;
543 544

		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
545
		hsync_start = (I915_READ(HSYNC(cpu_transcoder))  & 0x1fff) + 1;
546
		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
547 548 549
		if ((I915_READ(PIPECONF(cpu_transcoder)) &
		     PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
			vbl_start = DIV_ROUND_UP(vbl_start, 2);
550 551
	}

552 553 554 555 556 557
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

558 559
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
560

561 562 563 564 565 566
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
567
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
568
		low   = I915_READ(low_frame);
569
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
570 571
	} while (high1 != high2);

572
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
573
	pixel = low & PIPE_PIXEL_MASK;
574
	low >>= PIPE_FRAME_LOW_SHIFT;
575 576 577 578 579 580

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
581
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
582 583
}

584
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
585
{
586
	struct drm_i915_private *dev_priv = dev->dev_private;
587
	int reg = PIPE_FRMCOUNT_GM45(pipe);
588 589

	if (!i915_pipe_enabled(dev, pipe)) {
590
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
591
				 "pipe %c\n", pipe_name(pipe));
592 593 594 595 596 597
		return 0;
	}

	return I915_READ(reg);
}

598 599 600
/* raw reads, only for fast reads of display block, no need for forcewake etc. */
#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))

601 602 603 604 605 606
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
	enum pipe pipe = crtc->pipe;
607
	int position, vtotal;
608

609
	vtotal = mode->crtc_vtotal;
610 611 612 613 614 615 616 617 618
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

	if (IS_GEN2(dev))
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
	else
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;

	/*
619 620
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
621
	 */
622
	return (position + crtc->scanline_offset) % vtotal;
623 624
}

625
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
626 627
				    unsigned int flags, int *vpos, int *hpos,
				    ktime_t *stime, ktime_t *etime)
628
{
629 630 631 632
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
633
	int position;
634
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
635 636
	bool in_vbl = true;
	int ret = 0;
637
	unsigned long irqflags;
638

639
	if (!intel_crtc->active) {
640
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
641
				 "pipe %c\n", pipe_name(pipe));
642 643 644
		return 0;
	}

645
	htotal = mode->crtc_htotal;
646
	hsync_start = mode->crtc_hsync_start;
647 648 649
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
650

651 652 653 654 655 656
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

657 658
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

659 660 661 662 663 664
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
665

666 667 668 669 670 671
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

672
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
673 674 675
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
676
		position = __intel_get_crtc_scanline(intel_crtc);
677 678 679 680 681
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
682
		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
683

684 685 686 687
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
688

689 690 691 692 693 694 695 696 697 698 699 700
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

701 702 703 704 705 706 707 708 709 710
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
711 712
	}

713 714 715 716 717 718 719 720
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

721 722 723 724 725 726 727 728 729 730 731 732
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
733

734
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
735 736 737 738 739 740
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
741 742 743

	/* In vblank? */
	if (in_vbl)
744
		ret |= DRM_SCANOUTPOS_IN_VBLANK;
745 746 747 748

	return ret;
}

749 750 751 752 753 754 755 756 757 758 759 760 761
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

762
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
763 764 765 766
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
767
	struct drm_crtc *crtc;
768

769
	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
770
		DRM_ERROR("Invalid crtc %d\n", pipe);
771 772 773 774
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
775 776 777 778 779 780 781 782 783 784
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

	if (!crtc->enabled) {
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
785 786

	/* Helper routine in DRM core does all the work: */
787 788
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
789 790
						     crtc,
						     &to_intel_crtc(crtc)->config.adjusted_mode);
791 792
}

793 794
static bool intel_hpd_irq_event(struct drm_device *dev,
				struct drm_connector *connector)
795 796 797 798 799 800 801
{
	enum drm_connector_status old_status;

	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
	old_status = connector->status;

	connector->status = connector->funcs->detect(connector, false);
802 803 804 805
	if (old_status == connector->status)
		return false;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
806
		      connector->base.id,
807
		      connector->name,
808 809 810 811
		      drm_get_connector_status_name(old_status),
		      drm_get_connector_status_name(connector->status));

	return true;
812 813
}

814 815 816 817 818 819 820 821 822
static void i915_digport_work_func(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, dig_port_work);
	u32 long_port_mask, short_port_mask;
	struct intel_digital_port *intel_dig_port;
	int i, ret;
	u32 old_bits = 0;

823
	spin_lock_irq(&dev_priv->irq_lock);
824 825 826 827
	long_port_mask = dev_priv->long_hpd_port_mask;
	dev_priv->long_hpd_port_mask = 0;
	short_port_mask = dev_priv->short_hpd_port_mask;
	dev_priv->short_hpd_port_mask = 0;
828
	spin_unlock_irq(&dev_priv->irq_lock);
829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852

	for (i = 0; i < I915_MAX_PORTS; i++) {
		bool valid = false;
		bool long_hpd = false;
		intel_dig_port = dev_priv->hpd_irq_port[i];
		if (!intel_dig_port || !intel_dig_port->hpd_pulse)
			continue;

		if (long_port_mask & (1 << i))  {
			valid = true;
			long_hpd = true;
		} else if (short_port_mask & (1 << i))
			valid = true;

		if (valid) {
			ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
			if (ret == true) {
				/* if we get true fallback to old school hpd */
				old_bits |= (1 << intel_dig_port->base.hpd_pin);
			}
		}
	}

	if (old_bits) {
853
		spin_lock_irq(&dev_priv->irq_lock);
854
		dev_priv->hpd_event_bits |= old_bits;
855
		spin_unlock_irq(&dev_priv->irq_lock);
856 857 858 859
		schedule_work(&dev_priv->hotplug_work);
	}
}

860 861 862
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
863 864
#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)

865 866
static void i915_hotplug_work_func(struct work_struct *work)
{
867 868
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, hotplug_work);
869
	struct drm_device *dev = dev_priv->dev;
870
	struct drm_mode_config *mode_config = &dev->mode_config;
871 872 873 874
	struct intel_connector *intel_connector;
	struct intel_encoder *intel_encoder;
	struct drm_connector *connector;
	bool hpd_disabled = false;
875
	bool changed = false;
876
	u32 hpd_event_bits;
877

878
	mutex_lock(&mode_config->mutex);
879 880
	DRM_DEBUG_KMS("running encoder hotplug functions\n");

881
	spin_lock_irq(&dev_priv->irq_lock);
882 883 884

	hpd_event_bits = dev_priv->hpd_event_bits;
	dev_priv->hpd_event_bits = 0;
885 886
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
887 888
		if (!intel_connector->encoder)
			continue;
889 890 891 892 893 894
		intel_encoder = intel_connector->encoder;
		if (intel_encoder->hpd_pin > HPD_NONE &&
		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
			DRM_INFO("HPD interrupt storm detected on connector %s: "
				 "switching from hotplug detection to polling\n",
895
				connector->name);
896 897 898 899 900
			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
			connector->polled = DRM_CONNECTOR_POLL_CONNECT
				| DRM_CONNECTOR_POLL_DISCONNECT;
			hpd_disabled = true;
		}
901 902
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
903
				      connector->name, intel_encoder->hpd_pin);
904
		}
905 906 907 908
	}
	 /* if there were no outputs to poll, poll was disabled,
	  * therefore make sure it's enabled when disabling HPD on
	  * some connectors */
909
	if (hpd_disabled) {
910
		drm_kms_helper_poll_enable(dev);
911 912
		mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
				 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
913
	}
914

915
	spin_unlock_irq(&dev_priv->irq_lock);
916

917 918
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
919 920
		if (!intel_connector->encoder)
			continue;
921 922 923 924 925 926 927 928
		intel_encoder = intel_connector->encoder;
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			if (intel_encoder->hot_plug)
				intel_encoder->hot_plug(intel_encoder);
			if (intel_hpd_irq_event(dev, connector))
				changed = true;
		}
	}
929 930
	mutex_unlock(&mode_config->mutex);

931 932
	if (changed)
		drm_kms_helper_hotplug_event(dev);
933 934
}

935
static void ironlake_rps_change_irq_handler(struct drm_device *dev)
936
{
937
	struct drm_i915_private *dev_priv = dev->dev_private;
938
	u32 busy_up, busy_down, max_avg, min_avg;
939 940
	u8 new_delay;

941
	spin_lock(&mchdev_lock);
942

943 944
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

945
	new_delay = dev_priv->ips.cur_delay;
946

947
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
948 949
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
950 951 952 953
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
954
	if (busy_up > max_avg) {
955 956 957 958
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
959
	} else if (busy_down < min_avg) {
960 961 962 963
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
964 965
	}

966
	if (ironlake_set_drps(dev, new_delay))
967
		dev_priv->ips.cur_delay = new_delay;
968

969
	spin_unlock(&mchdev_lock);
970

971 972 973
	return;
}

974
static void notify_ring(struct drm_device *dev,
975
			struct intel_engine_cs *ring)
976
{
977
	if (!intel_ring_initialized(ring))
978 979
		return;

980
	trace_i915_gem_request_complete(ring);
981

982 983 984
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		intel_notify_mmio_flip(ring);

985
	wake_up_all(&ring->irq_queue);
986
	i915_queue_hangcheck(dev);
987 988
}

989
static u32 vlv_c0_residency(struct drm_i915_private *dev_priv,
990
			    struct intel_rps_ei *rps_ei)
991 992 993 994 995 996 997 998 999 1000 1001 1002
{
	u32 cz_ts, cz_freq_khz;
	u32 render_count, media_count;
	u32 elapsed_render, elapsed_media, elapsed_time;
	u32 residency = 0;

	cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
	cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4);

	render_count = I915_READ(VLV_RENDER_C0_COUNT_REG);
	media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG);

1003 1004 1005 1006
	if (rps_ei->cz_clock == 0) {
		rps_ei->cz_clock = cz_ts;
		rps_ei->render_c0 = render_count;
		rps_ei->media_c0 = media_count;
1007 1008 1009 1010

		return dev_priv->rps.cur_freq;
	}

1011 1012
	elapsed_time = cz_ts - rps_ei->cz_clock;
	rps_ei->cz_clock = cz_ts;
1013

1014 1015
	elapsed_render = render_count - rps_ei->render_c0;
	rps_ei->render_c0 = render_count;
1016

1017 1018
	elapsed_media = media_count - rps_ei->media_c0;
	rps_ei->media_c0 = media_count;
1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043

	/* Convert all the counters into common unit of milli sec */
	elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC;
	elapsed_render /=  cz_freq_khz;
	elapsed_media /= cz_freq_khz;

	/*
	 * Calculate overall C0 residency percentage
	 * only if elapsed time is non zero
	 */
	if (elapsed_time) {
		residency =
			((max(elapsed_render, elapsed_media) * 100)
				/ elapsed_time);
	}

	return residency;
}

/**
 * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU
 * busy-ness calculated from C0 counters of render & media power wells
 * @dev_priv: DRM device private
 *
 */
1044
static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv)
1045 1046
{
	u32 residency_C0_up = 0, residency_C0_down = 0;
1047
	int new_delay, adj;
1048 1049 1050 1051 1052 1053

	dev_priv->rps.ei_interrupt_count++;

	WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));


1054 1055 1056
	if (dev_priv->rps.up_ei.cz_clock == 0) {
		vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei);
		vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei);
1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
		return dev_priv->rps.cur_freq;
	}


	/*
	 * To down throttle, C0 residency should be less than down threshold
	 * for continous EI intervals. So calculate down EI counters
	 * once in VLV_INT_COUNT_FOR_DOWN_EI
	 */
	if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) {

		dev_priv->rps.ei_interrupt_count = 0;

		residency_C0_down = vlv_c0_residency(dev_priv,
1071
						     &dev_priv->rps.down_ei);
1072 1073
	} else {
		residency_C0_up = vlv_c0_residency(dev_priv,
1074
						   &dev_priv->rps.up_ei);
1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
	}

	new_delay = dev_priv->rps.cur_freq;

	adj = dev_priv->rps.last_adj;
	/* C0 residency is greater than UP threshold. Increase Frequency */
	if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) {
		if (adj > 0)
			adj *= 2;
		else
			adj = 1;

		if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit)
			new_delay = dev_priv->rps.cur_freq + adj;

		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
		if (new_delay < dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;

	} else if (!dev_priv->rps.ei_interrupt_count &&
			(residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) {
		if (adj < 0)
			adj *= 2;
		else
			adj = -1;
		/*
		 * This means, C0 residency is less than down threshold over
		 * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq
		 */
		if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
			new_delay = dev_priv->rps.cur_freq + adj;
	}

	return new_delay;
}

1114
static void gen6_pm_rps_work(struct work_struct *work)
1115
{
1116 1117
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
P
Paulo Zanoni 已提交
1118
	u32 pm_iir;
1119
	int new_delay, adj;
1120

1121
	spin_lock_irq(&dev_priv->irq_lock);
1122 1123
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1124
	if (INTEL_INFO(dev_priv->dev)->gen >= 8)
1125
		gen8_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1126 1127
	else {
		/* Make sure not to corrupt PMIMR state used by ringbuffer */
1128
		gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1129
	}
1130
	spin_unlock_irq(&dev_priv->irq_lock);
1131

1132
	/* Make sure we didn't queue anything we're not going to process. */
1133
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1134

1135
	if ((pm_iir & dev_priv->pm_rps_events) == 0)
1136 1137
		return;

1138
	mutex_lock(&dev_priv->rps.hw_lock);
1139

1140
	adj = dev_priv->rps.last_adj;
1141
	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1142 1143
		if (adj > 0)
			adj *= 2;
1144 1145 1146 1147
		else {
			/* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
		}
1148
		new_delay = dev_priv->rps.cur_freq + adj;
1149 1150 1151 1152 1153

		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1154 1155
		if (new_delay < dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1156
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1157 1158
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1159
		else
1160
			new_delay = dev_priv->rps.min_freq_softlimit;
1161
		adj = 0;
1162 1163
	} else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
		new_delay = vlv_calc_delay_from_C0_counters(dev_priv);
1164 1165 1166
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1167 1168 1169 1170
		else {
			/* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
		}
1171
		new_delay = dev_priv->rps.cur_freq + adj;
1172
	} else { /* unknown event */
1173
		new_delay = dev_priv->rps.cur_freq;
1174
	}
1175

1176 1177 1178
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1179
	new_delay = clamp_t(int, new_delay,
1180 1181
			    dev_priv->rps.min_freq_softlimit,
			    dev_priv->rps.max_freq_softlimit);
1182

1183
	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1184 1185 1186 1187 1188

	if (IS_VALLEYVIEW(dev_priv->dev))
		valleyview_set_rps(dev_priv->dev, new_delay);
	else
		gen6_set_rps(dev_priv->dev, new_delay);
1189

1190
	mutex_unlock(&dev_priv->rps.hw_lock);
1191 1192
}

1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1205 1206
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1207
	u32 error_status, row, bank, subbank;
1208
	char *parity_event[6];
1209
	uint32_t misccpctl;
1210
	uint8_t slice = 0;
1211 1212 1213 1214 1215 1216 1217

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

1218 1219 1220 1221
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1222 1223 1224 1225
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1226 1227
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
		u32 reg;
1228

1229 1230 1231
		slice--;
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
			break;
1232

1233
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1234

1235
		reg = GEN7_L3CDERRST1 + (slice * 0x200);
1236

1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1252
		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1253
				   KOBJ_CHANGE, parity_event);
1254

1255 1256
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1257

1258 1259 1260 1261 1262
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1263

1264
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1265

1266 1267
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1268
	spin_lock_irq(&dev_priv->irq_lock);
1269
	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
1270
	spin_unlock_irq(&dev_priv->irq_lock);
1271 1272

	mutex_unlock(&dev_priv->dev->struct_mutex);
1273 1274
}

1275
static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1276
{
1277
	struct drm_i915_private *dev_priv = dev->dev_private;
1278

1279
	if (!HAS_L3_DPF(dev))
1280 1281
		return;

1282
	spin_lock(&dev_priv->irq_lock);
1283
	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1284
	spin_unlock(&dev_priv->irq_lock);
1285

1286 1287 1288 1289 1290 1291 1292
	iir &= GT_PARITY_ERROR(dev);
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1293
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1294 1295
}

1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
		notify_ring(dev, &dev_priv->ring[RCS]);
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[VCS]);
}

1307 1308 1309 1310 1311
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

1312 1313
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1314
		notify_ring(dev, &dev_priv->ring[RCS]);
1315
	if (gt_iir & GT_BSD_USER_INTERRUPT)
1316
		notify_ring(dev, &dev_priv->ring[VCS]);
1317
	if (gt_iir & GT_BLT_USER_INTERRUPT)
1318 1319
		notify_ring(dev, &dev_priv->ring[BCS]);

1320 1321 1322
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
1323 1324
		i915_handle_error(dev, false, "GT error interrupt 0x%08x",
				  gt_iir);
1325
	}
1326

1327 1328
	if (gt_iir & GT_PARITY_ERROR(dev))
		ivybridge_parity_error_irq_handler(dev, gt_iir);
1329 1330
}

1331 1332 1333 1334 1335 1336 1337
static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
{
	if ((pm_iir & dev_priv->pm_rps_events) == 0)
		return;

	spin_lock(&dev_priv->irq_lock);
	dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1338
	gen8_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1339 1340 1341 1342 1343
	spin_unlock(&dev_priv->irq_lock);

	queue_work(dev_priv->wq, &dev_priv->rps.work);
}

1344 1345 1346 1347
static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
				       struct drm_i915_private *dev_priv,
				       u32 master_ctl)
{
1348
	struct intel_engine_cs *ring;
1349 1350 1351 1352 1353 1354 1355
	u32 rcs, bcs, vcs;
	uint32_t tmp = 0;
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
		tmp = I915_READ(GEN8_GT_IIR(0));
		if (tmp) {
1356
			I915_WRITE(GEN8_GT_IIR(0), tmp);
1357
			ret = IRQ_HANDLED;
1358

1359
			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1360
			ring = &dev_priv->ring[RCS];
1361
			if (rcs & GT_RENDER_USER_INTERRUPT)
1362 1363 1364 1365 1366 1367
				notify_ring(dev, ring);
			if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
				intel_execlists_handle_ctx_events(ring);

			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
			ring = &dev_priv->ring[BCS];
1368
			if (bcs & GT_RENDER_USER_INTERRUPT)
1369 1370 1371
				notify_ring(dev, ring);
			if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
				intel_execlists_handle_ctx_events(ring);
1372 1373 1374 1375
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1376
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1377 1378
		tmp = I915_READ(GEN8_GT_IIR(1));
		if (tmp) {
1379
			I915_WRITE(GEN8_GT_IIR(1), tmp);
1380
			ret = IRQ_HANDLED;
1381

1382
			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1383
			ring = &dev_priv->ring[VCS];
1384
			if (vcs & GT_RENDER_USER_INTERRUPT)
1385
				notify_ring(dev, ring);
1386
			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1387 1388
				intel_execlists_handle_ctx_events(ring);

1389
			vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
1390
			ring = &dev_priv->ring[VCS2];
1391
			if (vcs & GT_RENDER_USER_INTERRUPT)
1392
				notify_ring(dev, ring);
1393
			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1394
				intel_execlists_handle_ctx_events(ring);
1395 1396 1397 1398
		} else
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
	}

1399 1400 1401 1402 1403
	if (master_ctl & GEN8_GT_PM_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(2));
		if (tmp & dev_priv->pm_rps_events) {
			I915_WRITE(GEN8_GT_IIR(2),
				   tmp & dev_priv->pm_rps_events);
1404 1405
			ret = IRQ_HANDLED;
			gen8_rps_irq_handler(dev_priv, tmp);
1406 1407 1408 1409
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1410 1411 1412
	if (master_ctl & GEN8_GT_VECS_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(3));
		if (tmp) {
1413
			I915_WRITE(GEN8_GT_IIR(3), tmp);
1414
			ret = IRQ_HANDLED;
1415

1416
			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1417
			ring = &dev_priv->ring[VECS];
1418
			if (vcs & GT_RENDER_USER_INTERRUPT)
1419
				notify_ring(dev, ring);
1420
			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1421
				intel_execlists_handle_ctx_events(ring);
1422 1423 1424 1425 1426 1427 1428
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

	return ret;
}

1429 1430 1431
#define HPD_STORM_DETECT_PERIOD 1000
#define HPD_STORM_THRESHOLD 5

1432
static int pch_port_to_hotplug_shift(enum port port)
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
{
	switch (port) {
	case PORT_A:
	case PORT_E:
	default:
		return -1;
	case PORT_B:
		return 0;
	case PORT_C:
		return 8;
	case PORT_D:
		return 16;
	}
}

1448
static int i915_port_to_hotplug_shift(enum port port)
1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477
{
	switch (port) {
	case PORT_A:
	case PORT_E:
	default:
		return -1;
	case PORT_B:
		return 17;
	case PORT_C:
		return 19;
	case PORT_D:
		return 21;
	}
}

static inline enum port get_port_from_pin(enum hpd_pin pin)
{
	switch (pin) {
	case HPD_PORT_B:
		return PORT_B;
	case HPD_PORT_C:
		return PORT_C;
	case HPD_PORT_D:
		return PORT_D;
	default:
		return PORT_A; /* no hpd */
	}
}

1478
static inline void intel_hpd_irq_handler(struct drm_device *dev,
1479
					 u32 hotplug_trigger,
1480
					 u32 dig_hotplug_reg,
1481
					 const u32 *hpd)
1482
{
1483
	struct drm_i915_private *dev_priv = dev->dev_private;
1484
	int i;
1485
	enum port port;
1486
	bool storm_detected = false;
1487 1488 1489
	bool queue_dig = false, queue_hp = false;
	u32 dig_shift;
	u32 dig_port_mask = 0;
1490

1491 1492 1493
	if (!hotplug_trigger)
		return;

1494 1495
	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg);
1496

1497
	spin_lock(&dev_priv->irq_lock);
1498
	for (i = 1; i < HPD_NUM_PINS; i++) {
1499 1500 1501 1502 1503 1504 1505
		if (!(hpd[i] & hotplug_trigger))
			continue;

		port = get_port_from_pin(i);
		if (port && dev_priv->hpd_irq_port[port]) {
			bool long_hpd;

1506 1507
			if (HAS_PCH_SPLIT(dev)) {
				dig_shift = pch_port_to_hotplug_shift(port);
1508
				long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1509 1510 1511
			} else {
				dig_shift = i915_port_to_hotplug_shift(port);
				long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1512 1513
			}

1514 1515 1516
			DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
					 port_name(port),
					 long_hpd ? "long" : "short");
1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529
			/* for long HPD pulses we want to have the digital queue happen,
			   but we still want HPD storm detection to function. */
			if (long_hpd) {
				dev_priv->long_hpd_port_mask |= (1 << port);
				dig_port_mask |= hpd[i];
			} else {
				/* for short HPD just trigger the digital queue */
				dev_priv->short_hpd_port_mask |= (1 << port);
				hotplug_trigger &= ~hpd[i];
			}
			queue_dig = true;
		}
	}
1530

1531
	for (i = 1; i < HPD_NUM_PINS; i++) {
1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545
		if (hpd[i] & hotplug_trigger &&
		    dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
			/*
			 * On GMCH platforms the interrupt mask bits only
			 * prevent irq generation, not the setting of the
			 * hotplug bits itself. So only WARN about unexpected
			 * interrupts on saner platforms.
			 */
			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
				  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
				  hotplug_trigger, i, hpd[i]);

			continue;
		}
1546

1547 1548 1549 1550
		if (!(hpd[i] & hotplug_trigger) ||
		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
			continue;

1551 1552 1553 1554 1555
		if (!(dig_port_mask & hpd[i])) {
			dev_priv->hpd_event_bits |= (1 << i);
			queue_hp = true;
		}

1556 1557 1558 1559 1560
		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
				   dev_priv->hpd_stats[i].hpd_last_jiffies
				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
			dev_priv->hpd_stats[i].hpd_cnt = 0;
1561
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1562 1563
		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1564
			dev_priv->hpd_event_bits &= ~(1 << i);
1565
			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
1566
			storm_detected = true;
1567 1568
		} else {
			dev_priv->hpd_stats[i].hpd_cnt++;
1569 1570
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
				      dev_priv->hpd_stats[i].hpd_cnt);
1571 1572 1573
		}
	}

1574 1575
	if (storm_detected)
		dev_priv->display.hpd_irq_setup(dev);
1576
	spin_unlock(&dev_priv->irq_lock);
1577

1578 1579 1580 1581 1582 1583
	/*
	 * Our hotplug handler can grab modeset locks (by calling down into the
	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
	 * queue for otherwise the flush_work in the pageflip code will
	 * deadlock.
	 */
1584
	if (queue_dig)
1585
		queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
1586 1587
	if (queue_hp)
		schedule_work(&dev_priv->hotplug_work);
1588 1589
}

1590 1591
static void gmbus_irq_handler(struct drm_device *dev)
{
1592
	struct drm_i915_private *dev_priv = dev->dev_private;
1593 1594

	wake_up_all(&dev_priv->gmbus_wait_queue);
1595 1596
}

1597 1598
static void dp_aux_irq_handler(struct drm_device *dev)
{
1599
	struct drm_i915_private *dev_priv = dev->dev_private;
1600 1601

	wake_up_all(&dev_priv->gmbus_wait_queue);
1602 1603
}

1604
#if defined(CONFIG_DEBUG_FS)
1605 1606 1607 1608
static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1609 1610 1611 1612
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1613
	int head, tail;
1614

1615 1616
	spin_lock(&pipe_crc->lock);

1617
	if (!pipe_crc->entries) {
1618
		spin_unlock(&pipe_crc->lock);
1619 1620 1621 1622
		DRM_ERROR("spurious interrupt\n");
		return;
	}

1623 1624
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1625 1626

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1627
		spin_unlock(&pipe_crc->lock);
1628 1629 1630 1631 1632
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1633

1634
	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1635 1636 1637 1638 1639
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1640 1641

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1642 1643 1644
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1645 1646

	wake_up_interruptible(&pipe_crc->wq);
1647
}
1648 1649 1650 1651 1652 1653 1654 1655
#else
static inline void
display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1656

1657
static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
D
Daniel Vetter 已提交
1658 1659 1660
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1661 1662 1663
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1664 1665
}

1666
static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1667 1668 1669
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1670 1671 1672 1673 1674 1675
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1676
}
1677

1678
static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1679 1680
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
	uint32_t res1, res2;

	if (INTEL_INFO(dev)->gen >= 3)
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1692

1693 1694 1695 1696 1697
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1698
}
1699

1700 1701 1702 1703
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1704
{
1705
	if (pm_iir & dev_priv->pm_rps_events) {
1706
		spin_lock(&dev_priv->irq_lock);
1707
		dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1708
		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1709
		spin_unlock(&dev_priv->irq_lock);
1710 1711

		queue_work(dev_priv->wq, &dev_priv->rps.work);
1712 1713
	}

1714 1715 1716
	if (HAS_VEBOX(dev_priv->dev)) {
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
B
Ben Widawsky 已提交
1717

1718
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
1719 1720 1721
			i915_handle_error(dev_priv->dev, false,
					  "VEBOX CS error interrupt 0x%08x",
					  pm_iir);
1722
		}
B
Ben Widawsky 已提交
1723
	}
1724 1725
}

1726 1727 1728 1729 1730 1731 1732 1733
static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
{
	if (!drm_handle_vblank(dev, pipe))
		return false;

	return true;
}

1734 1735 1736
static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1737
	u32 pipe_stats[I915_MAX_PIPES] = { };
1738 1739
	int pipe;

1740
	spin_lock(&dev_priv->irq_lock);
1741
	for_each_pipe(dev_priv, pipe) {
1742
		int reg;
1743
		u32 mask, iir_bit = 0;
1744

1745 1746 1747 1748 1749 1750 1751
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1752 1753 1754

		/* fifo underruns are filterered in the underrun handler. */
		mask = PIPE_FIFO_UNDERRUN_STATUS;
1755 1756 1757 1758 1759 1760 1761 1762

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1763 1764 1765
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1766 1767 1768 1769 1770
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1771 1772 1773
			continue;

		reg = PIPESTAT(pipe);
1774 1775
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1776 1777 1778 1779

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1780 1781
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1782 1783
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1784
	spin_unlock(&dev_priv->irq_lock);
1785

1786
	for_each_pipe(dev_priv, pipe) {
1787 1788 1789
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
1790

1791
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1792 1793 1794 1795 1796 1797 1798
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip(dev, pipe);
		}

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev, pipe);

1799 1800
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1801 1802 1803 1804 1805 1806
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev);
}

1807 1808 1809 1810 1811
static void i9xx_hpd_irq_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

1812 1813 1814 1815 1816 1817 1818
	if (hotplug_status) {
		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
		/*
		 * Make sure hotplug status is cleared before we clear IIR, or else we
		 * may miss hotplug events.
		 */
		POSTING_READ(PORT_HOTPLUG_STAT);
1819

1820 1821
		if (IS_G4X(dev)) {
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1822

1823
			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
1824 1825
		} else {
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1826

1827
			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
1828
		}
1829

1830 1831 1832 1833
		if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
		    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
			dp_aux_irq_handler(dev);
	}
1834 1835
}

1836
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1837
{
1838
	struct drm_device *dev = arg;
1839
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
1840 1841 1842 1843
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;

	while (true) {
1844 1845
		/* Find, clear, then process each source of interrupt */

J
Jesse Barnes 已提交
1846
		gt_iir = I915_READ(GTIIR);
1847 1848 1849
		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);

J
Jesse Barnes 已提交
1850
		pm_iir = I915_READ(GEN6_PMIIR);
1851 1852 1853 1854 1855 1856 1857 1858 1859 1860
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

		iir = I915_READ(VLV_IIR);
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
J
Jesse Barnes 已提交
1861 1862 1863 1864 1865 1866

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

1867 1868
		if (gt_iir)
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1869
		if (pm_iir)
1870
			gen6_rps_irq_handler(dev_priv, pm_iir);
1871 1872 1873
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
J
Jesse Barnes 已提交
1874 1875 1876 1877 1878 1879
	}

out:
	return ret;
}

1880 1881
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1882
	struct drm_device *dev = arg;
1883 1884 1885 1886
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl, iir;
	irqreturn_t ret = IRQ_NONE;

1887 1888 1889
	for (;;) {
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1890

1891 1892
		if (master_ctl == 0 && iir == 0)
			break;
1893

1894 1895
		ret = IRQ_HANDLED;

1896
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1897

1898
		/* Find, clear, then process each source of interrupt */
1899

1900 1901 1902 1903 1904 1905
		if (iir) {
			/* Consume port before clearing IIR or we'll miss events */
			if (iir & I915_DISPLAY_PORT_INTERRUPT)
				i9xx_hpd_irq_handler(dev);
			I915_WRITE(VLV_IIR, iir);
		}
1906

1907
		gen8_gt_irq_handler(dev, dev_priv, master_ctl);
1908

1909 1910 1911
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		valleyview_pipestat_irq_handler(dev, iir);
1912

1913 1914 1915
		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
		POSTING_READ(GEN8_MASTER_IRQ);
	}
1916

1917 1918 1919
	return ret;
}

1920
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1921
{
1922
	struct drm_i915_private *dev_priv = dev->dev_private;
1923
	int pipe;
1924
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1925 1926 1927 1928
	u32 dig_hotplug_reg;

	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1929

1930
	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
1931

1932 1933 1934
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1935
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1936 1937
				 port_name(port));
	}
1938

1939 1940 1941
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

1942
	if (pch_iir & SDE_GMBUS)
1943
		gmbus_irq_handler(dev);
1944 1945 1946 1947 1948 1949 1950 1951 1952 1953

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1954
	if (pch_iir & SDE_FDI_MASK)
1955
		for_each_pipe(dev_priv, pipe)
1956 1957 1958
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1959 1960 1961 1962 1963 1964 1965 1966

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1967
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
1968 1969

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1970
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
1971 1972 1973 1974 1975 1976
}

static void ivb_err_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
1977
	enum pipe pipe;
1978

1979 1980 1981
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

1982
	for_each_pipe(dev_priv, pipe) {
1983 1984
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1985

D
Daniel Vetter 已提交
1986 1987
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
			if (IS_IVYBRIDGE(dev))
1988
				ivb_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1989
			else
1990
				hsw_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1991 1992
		}
	}
1993

1994 1995 1996 1997 1998 1999 2000 2001
	I915_WRITE(GEN7_ERR_INT, err_int);
}

static void cpt_serr_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 serr_int = I915_READ(SERR_INT);

2002 2003 2004
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2005
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2006
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
2007 2008

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2009
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
2010 2011

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2012
		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
2013 2014

	I915_WRITE(SERR_INT, serr_int);
2015 2016
}

2017 2018
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
2019
	struct drm_i915_private *dev_priv = dev->dev_private;
2020
	int pipe;
2021
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2022 2023 2024 2025
	u32 dig_hotplug_reg;

	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2026

2027
	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
2028

2029 2030 2031 2032 2033 2034
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
2035 2036

	if (pch_iir & SDE_AUX_MASK_CPT)
2037
		dp_aux_irq_handler(dev);
2038 2039

	if (pch_iir & SDE_GMBUS_CPT)
2040
		gmbus_irq_handler(dev);
2041 2042 2043 2044 2045 2046 2047 2048

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
2049
		for_each_pipe(dev_priv, pipe)
2050 2051 2052
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2053 2054 2055

	if (pch_iir & SDE_ERROR_CPT)
		cpt_serr_int_handler(dev);
2056 2057
}

2058 2059 2060
static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2061
	enum pipe pipe;
2062 2063 2064 2065 2066 2067 2068 2069 2070 2071

	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE)
		intel_opregion_asle_intr(dev);

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

2072
	for_each_pipe(dev_priv, pipe) {
2073 2074 2075
		if (de_iir & DE_PIPE_VBLANK(pipe) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2076

2077
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2078
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2079

2080 2081
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
			i9xx_pipe_crc_irq_handler(dev, pipe);
2082

2083 2084 2085 2086 2087
		/* plane/pipes map 1:1 on ilk+ */
		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
		}
2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev);
}

2107 2108 2109
static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2110
	enum pipe pipe;
2111 2112 2113 2114 2115 2116 2117 2118 2119 2120

	if (de_iir & DE_ERR_INT_IVB)
		ivb_err_int_handler(dev);

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE_IVB)
		intel_opregion_asle_intr(dev);

2121
	for_each_pipe(dev_priv, pipe) {
2122 2123 2124
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
		    intel_pipe_handle_vblank(dev, pipe))
			intel_check_page_flip(dev, pipe);
2125 2126

		/* plane/pipes map 1:1 on ilk+ */
2127 2128 2129
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143
		}
	}

	/* check event from PCH */
	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2144 2145 2146 2147 2148 2149 2150 2151
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2152
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2153
{
2154
	struct drm_device *dev = arg;
2155
	struct drm_i915_private *dev_priv = dev->dev_private;
2156
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2157
	irqreturn_t ret = IRQ_NONE;
2158

2159 2160
	/* We get interrupts on unclaimed registers, so check for this before we
	 * do any I915_{READ,WRITE}. */
2161
	intel_uncore_check_errors(dev);
2162

2163 2164 2165
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2166
	POSTING_READ(DEIER);
2167

2168 2169 2170 2171 2172
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2173 2174 2175 2176 2177
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
2178

2179 2180
	/* Find, clear, then process each source of interrupt */

2181
	gt_iir = I915_READ(GTIIR);
2182
	if (gt_iir) {
2183 2184
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2185
		if (INTEL_INFO(dev)->gen >= 6)
2186
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2187 2188
		else
			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
2189 2190
	}

2191 2192
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2193 2194
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2195 2196 2197 2198
		if (INTEL_INFO(dev)->gen >= 7)
			ivb_display_irq_handler(dev, de_iir);
		else
			ilk_display_irq_handler(dev, de_iir);
2199 2200
	}

2201 2202 2203 2204 2205
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2206
			gen6_rps_irq_handler(dev_priv, pm_iir);
2207
		}
2208
	}
2209 2210 2211

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
2212 2213 2214 2215
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2216 2217 2218 2219

	return ret;
}

2220 2221 2222 2223 2224 2225 2226
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl;
	irqreturn_t ret = IRQ_NONE;
	uint32_t tmp = 0;
2227
	enum pipe pipe;
2228 2229 2230 2231 2232 2233 2234 2235 2236

	master_ctl = I915_READ(GEN8_MASTER_IRQ);
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

2237 2238
	/* Find, clear, then process each source of interrupt */

2239 2240 2241 2242 2243 2244 2245
	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);

	if (master_ctl & GEN8_DE_MISC_IRQ) {
		tmp = I915_READ(GEN8_DE_MISC_IIR);
		if (tmp) {
			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
			ret = IRQ_HANDLED;
2246 2247 2248 2249
			if (tmp & GEN8_DE_MISC_GSE)
				intel_opregion_asle_intr(dev);
			else
				DRM_ERROR("Unexpected DE Misc interrupt\n");
2250
		}
2251 2252
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2253 2254
	}

2255 2256 2257 2258 2259
	if (master_ctl & GEN8_DE_PORT_IRQ) {
		tmp = I915_READ(GEN8_DE_PORT_IIR);
		if (tmp) {
			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
			ret = IRQ_HANDLED;
2260 2261 2262 2263
			if (tmp & GEN8_AUX_CHANNEL_A)
				dp_aux_irq_handler(dev);
			else
				DRM_ERROR("Unexpected DE Port interrupt\n");
2264
		}
2265 2266
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2267 2268
	}

2269
	for_each_pipe(dev_priv, pipe) {
2270
		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2271

2272 2273
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2274

2275 2276 2277 2278
		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (pipe_iir) {
			ret = IRQ_HANDLED;
			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2279

2280 2281 2282
			if (pipe_iir & GEN8_PIPE_VBLANK &&
			    intel_pipe_handle_vblank(dev, pipe))
				intel_check_page_flip(dev, pipe);
2283

2284 2285 2286 2287 2288 2289
			if (IS_GEN9(dev))
				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
			else
				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;

			if (flip_done) {
2290 2291 2292 2293 2294 2295 2296
				intel_prepare_page_flip(dev, pipe);
				intel_finish_page_flip_plane(dev, pipe);
			}

			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
				hsw_pipe_crc_irq_handler(dev, pipe);

2297 2298 2299
			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
2300

2301 2302 2303 2304 2305 2306 2307

			if (IS_GEN9(dev))
				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
			else
				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

			if (fault_errors)
2308 2309 2310
				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
					  pipe_name(pipe),
					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2311
		} else
2312 2313 2314
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
	}

2315 2316 2317 2318 2319 2320 2321 2322 2323 2324
	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
		u32 pch_iir = I915_READ(SDEIIR);
		if (pch_iir) {
			I915_WRITE(SDEIIR, pch_iir);
			ret = IRQ_HANDLED;
2325 2326 2327 2328
			cpt_irq_handler(dev, pch_iir);
		} else
			DRM_ERROR("The master control interrupt lied (SDE)!\n");

2329 2330
	}

2331 2332 2333 2334 2335 2336
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return ret;
}

2337 2338 2339
static void i915_error_wake_up(struct drm_i915_private *dev_priv,
			       bool reset_completed)
{
2340
	struct intel_engine_cs *ring;
2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364
	int i;

	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
	for_each_ring(ring, dev_priv, i)
		wake_up_all(&ring->irq_queue);

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);

	/*
	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
	 * reset state is cleared.
	 */
	if (reset_completed)
		wake_up_all(&dev_priv->gpu_error.reset_queue);
}

2365 2366 2367 2368 2369 2370 2371 2372 2373
/**
 * i915_error_work_func - do process context error handling work
 * @work: work struct
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
static void i915_error_work_func(struct work_struct *work)
{
2374 2375
	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
						    work);
2376 2377
	struct drm_i915_private *dev_priv =
		container_of(error, struct drm_i915_private, gpu_error);
2378
	struct drm_device *dev = dev_priv->dev;
2379 2380 2381
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2382
	int ret;
2383

2384
	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
2385

2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
2397
		DRM_DEBUG_DRIVER("resetting chip\n");
2398
		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
2399
				   reset_event);
2400

2401 2402 2403 2404 2405 2406 2407 2408
		/*
		 * In most cases it's guaranteed that we get here with an RPM
		 * reference held, for example because there is a pending GPU
		 * request that won't finish until the reset is done. This
		 * isn't the case at least when we get here by doing a
		 * simulated reset via debugs, so get an RPM reference.
		 */
		intel_runtime_pm_get(dev_priv);
2409 2410 2411 2412 2413 2414
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2415 2416
		ret = i915_reset(dev);

2417 2418
		intel_display_handle_reset(dev);

2419 2420
		intel_runtime_pm_put(dev_priv);

2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431
		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
2432
			smp_mb__before_atomic();
2433 2434
			atomic_inc(&dev_priv->gpu_error.reset_counter);

2435
			kobject_uevent_env(&dev->primary->kdev->kobj,
2436
					   KOBJ_CHANGE, reset_done_event);
2437
		} else {
M
Mika Kuoppala 已提交
2438
			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2439
		}
2440

2441 2442 2443 2444 2445
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
		i915_error_wake_up(dev_priv, true);
2446
	}
2447 2448
}

2449
static void i915_report_and_clear_eir(struct drm_device *dev)
2450 2451
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2452
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2453
	u32 eir = I915_READ(EIR);
2454
	int pipe, i;
2455

2456 2457
	if (!eir)
		return;
2458

2459
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2460

2461 2462
	i915_get_extra_instdone(dev, instdone);

2463 2464 2465 2466
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2467 2468
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2469 2470
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2471 2472
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2473
			I915_WRITE(IPEIR_I965, ipeir);
2474
			POSTING_READ(IPEIR_I965);
2475 2476 2477
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2478 2479
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2480
			I915_WRITE(PGTBL_ER, pgtbl_err);
2481
			POSTING_READ(PGTBL_ER);
2482 2483 2484
		}
	}

2485
	if (!IS_GEN2(dev)) {
2486 2487
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2488 2489
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2490
			I915_WRITE(PGTBL_ER, pgtbl_err);
2491
			POSTING_READ(PGTBL_ER);
2492 2493 2494 2495
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2496
		pr_err("memory refresh error:\n");
2497
		for_each_pipe(dev_priv, pipe)
2498
			pr_err("pipe %c stat: 0x%08x\n",
2499
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2500 2501 2502
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2503 2504
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2505 2506
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2507
		if (INTEL_INFO(dev)->gen < 4) {
2508 2509
			u32 ipeir = I915_READ(IPEIR);

2510 2511 2512
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2513
			I915_WRITE(IPEIR, ipeir);
2514
			POSTING_READ(IPEIR);
2515 2516 2517
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2518 2519 2520 2521
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2522
			I915_WRITE(IPEIR_I965, ipeir);
2523
			POSTING_READ(IPEIR_I965);
2524 2525 2526 2527
		}
	}

	I915_WRITE(EIR, eir);
2528
	POSTING_READ(EIR);
2529 2530 2531 2532 2533 2534 2535 2536 2537 2538
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550
}

/**
 * i915_handle_error - handle an error interrupt
 * @dev: drm device
 *
 * Do some basic checking of regsiter state at error interrupt time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2551 2552
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...)
2553 2554
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2555 2556
	va_list args;
	char error_msg[80];
2557

2558 2559 2560 2561 2562
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

	i915_capture_error_state(dev, wedged, error_msg);
2563
	i915_report_and_clear_eir(dev);
2564

2565
	if (wedged) {
2566 2567
		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
				&dev_priv->gpu_error.reset_counter);
2568

2569
		/*
2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580
		 * Wakeup waiting processes so that the reset work function
		 * i915_error_work_func doesn't deadlock trying to grab various
		 * locks. By bumping the reset counter first, the woken
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2581
		 */
2582
		i915_error_wake_up(dev_priv, false);
2583 2584
	}

2585 2586 2587 2588 2589 2590 2591
	/*
	 * Our reset work can grab modeset locks (since it needs to reset the
	 * state of outstanding pagelips). Hence it must not be run on our own
	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
	 * code will deadlock.
	 */
	schedule_work(&dev_priv->gpu_error.work);
2592 2593
}

2594 2595 2596
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2597
static int i915_enable_vblank(struct drm_device *dev, int pipe)
2598
{
2599
	struct drm_i915_private *dev_priv = dev->dev_private;
2600
	unsigned long irqflags;
2601

2602
	if (!i915_pipe_enabled(dev, pipe))
2603
		return -EINVAL;
2604

2605
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2606
	if (INTEL_INFO(dev)->gen >= 4)
2607
		i915_enable_pipestat(dev_priv, pipe,
2608
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2609
	else
2610
		i915_enable_pipestat(dev_priv, pipe,
2611
				     PIPE_VBLANK_INTERRUPT_STATUS);
2612
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2613

2614 2615 2616
	return 0;
}

2617
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2618
{
2619
	struct drm_i915_private *dev_priv = dev->dev_private;
2620
	unsigned long irqflags;
2621
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2622
						     DE_PIPE_VBLANK(pipe);
2623 2624 2625 2626 2627

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2628
	ironlake_enable_display_irq(dev_priv, bit);
2629 2630 2631 2632 2633
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
2634 2635
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
2636
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2637 2638 2639 2640 2641 2642
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2643
	i915_enable_pipestat(dev_priv, pipe,
2644
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2645 2646 2647 2648 2649
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2650 2651 2652 2653 2654 2655 2656 2657 2658
static int gen8_enable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2659 2660 2661
	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2662 2663 2664 2665
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
	return 0;
}

2666 2667 2668
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2669
static void i915_disable_vblank(struct drm_device *dev, int pipe)
2670
{
2671
	struct drm_i915_private *dev_priv = dev->dev_private;
2672
	unsigned long irqflags;
2673

2674
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2675
	i915_disable_pipestat(dev_priv, pipe,
2676 2677
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2678 2679 2680
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2681
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2682
{
2683
	struct drm_i915_private *dev_priv = dev->dev_private;
2684
	unsigned long irqflags;
2685
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2686
						     DE_PIPE_VBLANK(pipe);
2687 2688

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2689
	ironlake_disable_display_irq(dev_priv, bit);
2690 2691 2692
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
2693 2694
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
2695
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2696 2697 2698
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2699
	i915_disable_pipestat(dev_priv, pipe,
2700
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2701 2702 2703
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2704 2705 2706 2707 2708 2709 2710 2711 2712
static void gen8_disable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2713 2714 2715
	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2716 2717 2718
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2719
static u32
2720
ring_last_seqno(struct intel_engine_cs *ring)
2721
{
2722 2723 2724 2725
	return list_entry(ring->request_list.prev,
			  struct drm_i915_gem_request, list)->seqno;
}

2726
static bool
2727
ring_idle(struct intel_engine_cs *ring, u32 seqno)
2728 2729 2730
{
	return (list_empty(&ring->request_list) ||
		i915_seqno_passed(seqno, ring_last_seqno(ring)));
B
Ben Gamari 已提交
2731 2732
}

2733 2734 2735 2736
static bool
ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
{
	if (INTEL_INFO(dev)->gen >= 8) {
2737
		return (ipehr >> 23) == 0x1c;
2738 2739 2740 2741 2742 2743 2744
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2745
static struct intel_engine_cs *
2746
semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2747 2748
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2749
	struct intel_engine_cs *signaller;
2750 2751 2752
	int i;

	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2753 2754 2755 2756 2757 2758 2759
		for_each_ring(signaller, dev_priv, i) {
			if (ring == signaller)
				continue;

			if (offset == signaller->semaphore.signal_ggtt[ring->id])
				return signaller;
		}
2760 2761 2762 2763 2764 2765 2766
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

		for_each_ring(signaller, dev_priv, i) {
			if(ring == signaller)
				continue;

2767
			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2768 2769 2770 2771
				return signaller;
		}
	}

2772 2773
	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
		  ring->id, ipehr, offset);
2774 2775 2776 2777

	return NULL;
}

2778 2779
static struct intel_engine_cs *
semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2780 2781
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2782
	u32 cmd, ipehr, head;
2783 2784
	u64 offset = 0;
	int i, backwards;
2785 2786

	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2787
	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
2788
		return NULL;
2789

2790 2791 2792
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
2793 2794
	 * or 4 dwords depending on the semaphore wait command size.
	 * Note that we don't care about ACTHD here since that might
2795 2796
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2797
	 */
2798
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2799
	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
2800

2801
	for (i = backwards; i; --i) {
2802 2803 2804 2805 2806
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
2807
		head &= ring->buffer->size - 1;
2808 2809

		/* This here seems to blow up */
2810
		cmd = ioread32(ring->buffer->virtual_start + head);
2811 2812 2813
		if (cmd == ipehr)
			break;

2814 2815
		head -= 4;
	}
2816

2817 2818
	if (!i)
		return NULL;
2819

2820
	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2821 2822 2823 2824 2825 2826
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		offset = ioread32(ring->buffer->virtual_start + head + 12);
		offset <<= 32;
		offset = ioread32(ring->buffer->virtual_start + head + 8);
	}
	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2827 2828
}

2829
static int semaphore_passed(struct intel_engine_cs *ring)
2830 2831
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2832
	struct intel_engine_cs *signaller;
2833
	u32 seqno;
2834

2835
	ring->hangcheck.deadlock++;
2836 2837

	signaller = semaphore_waits_for(ring, &seqno);
2838 2839 2840 2841 2842
	if (signaller == NULL)
		return -1;

	/* Prevent pathological recursion due to driver bugs */
	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
2843 2844
		return -1;

2845 2846 2847
	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
		return 1;

2848 2849 2850
	/* cursory check for an unkickable deadlock */
	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
	    semaphore_passed(signaller) < 0)
2851 2852 2853
		return -1;

	return 0;
2854 2855 2856 2857
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
2858
	struct intel_engine_cs *ring;
2859 2860 2861
	int i;

	for_each_ring(ring, dev_priv, i)
2862
		ring->hangcheck.deadlock = 0;
2863 2864
}

2865
static enum intel_ring_hangcheck_action
2866
ring_stuck(struct intel_engine_cs *ring, u64 acthd)
2867 2868 2869
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2870 2871
	u32 tmp;

2872 2873 2874 2875 2876 2877 2878 2879
	if (acthd != ring->hangcheck.acthd) {
		if (acthd > ring->hangcheck.max_acthd) {
			ring->hangcheck.max_acthd = acthd;
			return HANGCHECK_ACTIVE;
		}

		return HANGCHECK_ACTIVE_LOOP;
	}
2880

2881
	if (IS_GEN2(dev))
2882
		return HANGCHECK_HUNG;
2883 2884 2885 2886 2887 2888 2889

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
	tmp = I915_READ_CTL(ring);
2890
	if (tmp & RING_WAIT) {
2891 2892 2893
		i915_handle_error(dev, false,
				  "Kicking stuck wait on %s",
				  ring->name);
2894
		I915_WRITE_CTL(ring, tmp);
2895
		return HANGCHECK_KICK;
2896 2897 2898 2899 2900
	}

	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
		switch (semaphore_passed(ring)) {
		default:
2901
			return HANGCHECK_HUNG;
2902
		case 1:
2903 2904 2905
			i915_handle_error(dev, false,
					  "Kicking stuck semaphore on %s",
					  ring->name);
2906
			I915_WRITE_CTL(ring, tmp);
2907
			return HANGCHECK_KICK;
2908
		case 0:
2909
			return HANGCHECK_WAIT;
2910
		}
2911
	}
2912

2913
	return HANGCHECK_HUNG;
2914 2915
}

B
Ben Gamari 已提交
2916 2917
/**
 * This is called when the chip hasn't reported back with completed
2918 2919 2920 2921 2922
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
2923
 */
2924
static void i915_hangcheck_elapsed(unsigned long data)
B
Ben Gamari 已提交
2925 2926
{
	struct drm_device *dev = (struct drm_device *)data;
2927
	struct drm_i915_private *dev_priv = dev->dev_private;
2928
	struct intel_engine_cs *ring;
2929
	int i;
2930
	int busy_count = 0, rings_hung = 0;
2931 2932 2933 2934
	bool stuck[I915_NUM_RINGS] = { 0 };
#define BUSY 1
#define KICK 5
#define HUNG 20
2935

2936
	if (!i915.enable_hangcheck)
2937 2938
		return;

2939
	for_each_ring(ring, dev_priv, i) {
2940 2941
		u64 acthd;
		u32 seqno;
2942
		bool busy = true;
2943

2944 2945
		semaphore_clear_deadlocks(dev_priv);

2946 2947
		seqno = ring->get_seqno(ring, false);
		acthd = intel_ring_get_active_head(ring);
2948

2949 2950
		if (ring->hangcheck.seqno == seqno) {
			if (ring_idle(ring, seqno)) {
2951 2952
				ring->hangcheck.action = HANGCHECK_IDLE;

2953 2954
				if (waitqueue_active(&ring->irq_queue)) {
					/* Issue a wake-up to catch stuck h/w. */
2955
					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2956 2957 2958 2959 2960 2961
						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
								  ring->name);
						else
							DRM_INFO("Fake missed irq on %s\n",
								 ring->name);
2962 2963 2964 2965
						wake_up_all(&ring->irq_queue);
					}
					/* Safeguard against driver failure */
					ring->hangcheck.score += BUSY;
2966 2967
				} else
					busy = false;
2968
			} else {
2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
2984 2985 2986 2987
				ring->hangcheck.action = ring_stuck(ring,
								    acthd);

				switch (ring->hangcheck.action) {
2988
				case HANGCHECK_IDLE:
2989 2990
				case HANGCHECK_WAIT:
				case HANGCHECK_ACTIVE:
2991 2992
					break;
				case HANGCHECK_ACTIVE_LOOP:
2993
					ring->hangcheck.score += BUSY;
2994
					break;
2995
				case HANGCHECK_KICK:
2996
					ring->hangcheck.score += KICK;
2997
					break;
2998
				case HANGCHECK_HUNG:
2999
					ring->hangcheck.score += HUNG;
3000 3001 3002
					stuck[i] = true;
					break;
				}
3003
			}
3004
		} else {
3005 3006
			ring->hangcheck.action = HANGCHECK_ACTIVE;

3007 3008 3009 3010 3011
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
			if (ring->hangcheck.score > 0)
				ring->hangcheck.score--;
3012 3013

			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
3014 3015
		}

3016 3017
		ring->hangcheck.seqno = seqno;
		ring->hangcheck.acthd = acthd;
3018
		busy_count += busy;
3019
	}
3020

3021
	for_each_ring(ring, dev_priv, i) {
3022
		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3023 3024 3025
			DRM_INFO("%s on %s\n",
				 stuck[i] ? "stuck" : "no progress",
				 ring->name);
3026
			rings_hung++;
3027 3028 3029
		}
	}

3030
	if (rings_hung)
3031
		return i915_handle_error(dev, true, "Ring hung");
B
Ben Gamari 已提交
3032

3033 3034 3035
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
3036 3037 3038 3039 3040 3041
		i915_queue_hangcheck(dev);
}

void i915_queue_hangcheck(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3042
	if (!i915.enable_hangcheck)
3043 3044 3045 3046
		return;

	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
3047 3048
}

3049
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
3050 3051 3052 3053 3054 3055
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

3056
	GEN5_IRQ_RESET(SDE);
3057 3058 3059

	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
3060
}
3061

P
Paulo Zanoni 已提交
3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
3078 3079 3080 3081
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

3082
static void gen5_gt_irq_reset(struct drm_device *dev)
3083 3084 3085
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3086
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
3087
	if (INTEL_INFO(dev)->gen >= 6)
3088
		GEN5_IRQ_RESET(GEN6_PM);
3089 3090
}

L
Linus Torvalds 已提交
3091 3092
/* drm_dma.h hooks
*/
P
Paulo Zanoni 已提交
3093
static void ironlake_irq_reset(struct drm_device *dev)
3094
{
3095
	struct drm_i915_private *dev_priv = dev->dev_private;
3096

3097
	I915_WRITE(HWSTAM, 0xffffffff);
3098

3099
	GEN5_IRQ_RESET(DE);
3100 3101
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3102

3103
	gen5_gt_irq_reset(dev);
3104

3105
	ibx_irq_reset(dev);
3106
}
3107

3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	GEN5_IRQ_RESET(VLV_);
}

J
Jesse Barnes 已提交
3121 3122
static void valleyview_irq_preinstall(struct drm_device *dev)
{
3123
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3124 3125 3126 3127 3128 3129 3130 3131 3132 3133

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

	/* and GT */
	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIIR, I915_READ(GTIIR));
3134

3135
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
3136

3137
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
J
Jesse Barnes 已提交
3138

3139
	vlv_display_irq_reset(dev_priv);
J
Jesse Barnes 已提交
3140 3141
}

3142 3143 3144 3145 3146 3147 3148 3149
static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
{
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
}

P
Paulo Zanoni 已提交
3150
static void gen8_irq_reset(struct drm_device *dev)
3151 3152 3153 3154 3155 3156 3157
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3158
	gen8_gt_irq_reset(dev_priv);
3159

3160
	for_each_pipe(dev_priv, pipe)
3161 3162
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3163
			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3164

3165 3166 3167
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
3168

3169
	ibx_irq_reset(dev);
3170
}
3171

3172 3173
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv)
{
3174
	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3175

3176
	spin_lock_irq(&dev_priv->irq_lock);
3177
	GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B],
3178
			  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3179
	GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C],
3180
			  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
3181
	spin_unlock_irq(&dev_priv->irq_lock);
3182 3183
}

3184 3185 3186 3187 3188 3189 3190
static void cherryview_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3191
	gen8_gt_irq_reset(dev_priv);
3192 3193 3194 3195 3196

	GEN5_IRQ_RESET(GEN8_PCU_);

	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);

3197
	vlv_display_irq_reset(dev_priv);
3198 3199
}

3200
static void ibx_hpd_irq_setup(struct drm_device *dev)
3201
{
3202
	struct drm_i915_private *dev_priv = dev->dev_private;
3203
	struct intel_encoder *intel_encoder;
3204
	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
3205 3206

	if (HAS_PCH_IBX(dev)) {
3207
		hotplug_irqs = SDE_HOTPLUG_MASK;
3208
		for_each_intel_encoder(dev, intel_encoder)
3209
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3210
				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
3211
	} else {
3212
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3213
		for_each_intel_encoder(dev, intel_encoder)
3214
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3215
				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
3216
	}
3217

3218
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3219 3220 3221 3222 3223 3224 3225

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 *
	 * This register is the same on all known PCH chips.
	 */
3226 3227 3228 3229 3230 3231 3232 3233
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
}

P
Paulo Zanoni 已提交
3234 3235
static void ibx_irq_postinstall(struct drm_device *dev)
{
3236
	struct drm_i915_private *dev_priv = dev->dev_private;
3237
	u32 mask;
3238

D
Daniel Vetter 已提交
3239 3240 3241
	if (HAS_PCH_NOP(dev))
		return;

3242
	if (HAS_PCH_IBX(dev))
3243
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3244
	else
3245
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3246

3247
	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
P
Paulo Zanoni 已提交
3248 3249 3250
	I915_WRITE(SDEIMR, ~mask);
}

3251 3252 3253 3254 3255 3256 3257 3258
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3259
	if (HAS_L3_DPF(dev)) {
3260
		/* L3 parity interrupt is always unmasked. */
3261 3262
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3263 3264 3265 3266 3267 3268 3269 3270 3271 3272
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3273
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3274 3275

	if (INTEL_INFO(dev)->gen >= 6) {
3276
		pm_irqs |= dev_priv->pm_rps_events;
3277 3278 3279 3280

		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3281
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3282
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3283 3284 3285
	}
}

3286
static int ironlake_irq_postinstall(struct drm_device *dev)
3287
{
3288
	struct drm_i915_private *dev_priv = dev->dev_private;
3289 3290 3291 3292 3293 3294
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3295
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3296
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3297
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
3298 3299 3300
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3301 3302 3303
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3304 3305
		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
3306
	}
3307

3308
	dev_priv->irq_mask = ~display_mask;
3309

3310 3311
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3312 3313
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3314
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3315

3316
	gen5_gt_irq_postinstall(dev);
3317

P
Paulo Zanoni 已提交
3318
	ibx_irq_postinstall(dev);
3319

3320
	if (IS_IRONLAKE_M(dev)) {
3321 3322 3323
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3324 3325
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3326
		spin_lock_irq(&dev_priv->irq_lock);
3327
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3328
		spin_unlock_irq(&dev_priv->irq_lock);
3329 3330
	}

3331 3332 3333
	return 0;
}

3334 3335 3336 3337
static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3338
	enum pipe pipe;
3339 3340 3341 3342

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;

3343 3344
	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3345 3346 3347 3348 3349
	POSTING_READ(PIPESTAT(PIPE_A));

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3350 3351 3352
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3353 3354 3355 3356

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3357 3358
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3359 3360 3361 3362 3363
	dev_priv->irq_mask &= ~iir_mask;

	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3364 3365
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
3366 3367 3368 3369 3370 3371
}

static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;
3372
	enum pipe pipe;
3373 3374 3375

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3376
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3377 3378
	if (IS_CHERRYVIEW(dev_priv))
		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3379 3380 3381

	dev_priv->irq_mask |= iir_mask;
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3382
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3383 3384 3385 3386 3387 3388 3389
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	POSTING_READ(VLV_IIR);

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

3390 3391 3392
	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3393 3394 3395

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;
3396 3397 3398

	for_each_pipe(dev_priv, pipe)
		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410
	POSTING_READ(PIPESTAT(PIPE_A));
}

void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3411
	if (intel_irqs_enabled(dev_priv))
3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423
		valleyview_display_irqs_install(dev_priv);
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3424
	if (intel_irqs_enabled(dev_priv))
3425 3426 3427
		valleyview_display_irqs_uninstall(dev_priv);
}

3428
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
J
Jesse Barnes 已提交
3429
{
3430
	dev_priv->irq_mask = ~0;
J
Jesse Barnes 已提交
3431

3432 3433 3434
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
3435
	I915_WRITE(VLV_IIR, 0xffffffff);
3436 3437 3438 3439
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
J
Jesse Barnes 已提交
3440

3441 3442
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3443
	spin_lock_irq(&dev_priv->irq_lock);
3444 3445
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_install(dev_priv);
3446
	spin_unlock_irq(&dev_priv->irq_lock);
3447 3448 3449 3450 3451 3452 3453
}

static int valleyview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	vlv_display_irq_postinstall(dev_priv);
J
Jesse Barnes 已提交
3454

3455
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3456 3457 3458 3459 3460 3461 3462 3463

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3464 3465 3466 3467

	return 0;
}

3468 3469 3470 3471 3472
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3473
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3474
			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3475 3476
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3477
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3478 3479 3480
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3481
		0,
3482 3483
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3484 3485
		};

3486
	dev_priv->pm_irq_mask = 0xffffffff;
3487 3488 3489 3490
	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, dev_priv->pm_rps_events);
	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3491 3492 3493 3494
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3495 3496
	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	uint32_t de_pipe_enables;
3497
	int pipe;
3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508

	if (IS_GEN9(dev_priv))
		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
	else
		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;

	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3509 3510 3511
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3512

3513
	for_each_pipe(dev_priv, pipe)
3514
		if (intel_display_power_is_enabled(dev_priv,
3515 3516 3517 3518
				POWER_DOMAIN_PIPE(pipe)))
			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
3519

P
Paulo Zanoni 已提交
3520
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
3521 3522 3523 3524 3525 3526
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

P
Paulo Zanoni 已提交
3527 3528
	ibx_irq_pre_postinstall(dev);

3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

	ibx_irq_postinstall(dev);

	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3540 3541 3542 3543 3544 3545
static int cherryview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3546 3547 3548
		I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
	u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
		PIPE_CRC_DONE_INTERRUPT_STATUS;
3549 3550 3551 3552 3553 3554
	int pipe;

	/*
	 * Leave vblank interrupts masked initially.  enable/disable will
	 * toggle them based on usage.
	 */
3555
	dev_priv->irq_mask = ~enable_mask;
3556

3557
	for_each_pipe(dev_priv, pipe)
3558 3559
		I915_WRITE(PIPESTAT(pipe), 0xffff);

3560
	spin_lock_irq(&dev_priv->irq_lock);
3561
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3562
	for_each_pipe(dev_priv, pipe)
3563
		i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
3564
	spin_unlock_irq(&dev_priv->irq_lock);
3565 3566

	I915_WRITE(VLV_IIR, 0xffffffff);
3567
	I915_WRITE(VLV_IIR, 0xffffffff);
3568
	I915_WRITE(VLV_IER, enable_mask);
3569 3570
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	POSTING_READ(VLV_IMR);
3571 3572 3573 3574 3575 3576 3577 3578 3579

	gen8_gt_irq_postinstall(dev_priv);

	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3580 3581 3582 3583 3584 3585 3586
static void gen8_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3587
	gen8_irq_reset(dev);
3588 3589
}

J
Jesse Barnes 已提交
3590 3591
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3592
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3593 3594 3595 3596

	if (!dev_priv)
		return;

3597 3598
	I915_WRITE(VLV_MASTER_IER, 0);

3599 3600
	gen5_gt_irq_reset(dev);

J
Jesse Barnes 已提交
3601
	I915_WRITE(HWSTAM, 0xffffffff);
3602

3603 3604 3605
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irq(&dev_priv->irq_lock);
3606 3607
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
3608
	spin_unlock_irq(&dev_priv->irq_lock);
3609

3610
	vlv_display_irq_reset(dev_priv);
3611

3612
	dev_priv->irq_mask = 0;
J
Jesse Barnes 已提交
3613 3614
}

3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625
static void cherryview_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3626
	gen8_gt_irq_reset(dev_priv);
3627

3628
	GEN5_IRQ_RESET(GEN8_PCU_);
3629 3630 3631 3632

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

3633
	for_each_pipe(dev_priv, pipe)
3634 3635
		I915_WRITE(PIPESTAT(pipe), 0xffff);

3636
	GEN5_IRQ_RESET(VLV_);
3637 3638
}

3639
static void ironlake_irq_uninstall(struct drm_device *dev)
3640
{
3641
	struct drm_i915_private *dev_priv = dev->dev_private;
3642 3643 3644 3645

	if (!dev_priv)
		return;

P
Paulo Zanoni 已提交
3646
	ironlake_irq_reset(dev);
3647 3648
}

3649
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3650
{
3651
	struct drm_i915_private *dev_priv = dev->dev_private;
3652
	int pipe;
3653

3654
	for_each_pipe(dev_priv, pipe)
3655
		I915_WRITE(PIPESTAT(pipe), 0);
3656 3657 3658
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3659 3660 3661 3662
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3663
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3684 3685
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3686
	spin_lock_irq(&dev_priv->irq_lock);
3687 3688
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3689
	spin_unlock_irq(&dev_priv->irq_lock);
3690

C
Chris Wilson 已提交
3691 3692 3693
	return 0;
}

3694 3695 3696 3697
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
3698
			       int plane, int pipe, u32 iir)
3699
{
3700
	struct drm_i915_private *dev_priv = dev->dev_private;
3701
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3702

3703
	if (!intel_pipe_handle_vblank(dev, pipe))
3704 3705 3706
		return false;

	if ((iir & flip_pending) == 0)
3707
		goto check_page_flip;
3708

3709
	intel_prepare_page_flip(dev, plane);
3710 3711 3712 3713 3714 3715 3716 3717

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
3718
		goto check_page_flip;
3719 3720 3721

	intel_finish_page_flip(dev, pipe);
	return true;
3722 3723 3724 3725

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
3726 3727
}

3728
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3729
{
3730
	struct drm_device *dev = arg;
3731
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748
	u16 iir, new_iir;
	u32 pipe_stats[2];
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3749
		spin_lock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3750
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3751 3752 3753
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
C
Chris Wilson 已提交
3754

3755
		for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
3756 3757 3758 3759 3760 3761
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
3762
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
3763 3764
				I915_WRITE(reg, pipe_stats[pipe]);
		}
3765
		spin_unlock(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3766 3767 3768 3769

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

3770
		i915_update_dri1_breadcrumb(dev);
C
Chris Wilson 已提交
3771 3772 3773 3774

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

3775
		for_each_pipe(dev_priv, pipe) {
3776
			int plane = pipe;
3777
			if (HAS_FBC(dev))
3778 3779
				plane = !plane;

3780
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3781 3782
			    i8xx_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
3783

3784
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3785
				i9xx_pipe_crc_irq_handler(dev, pipe);
3786

3787 3788 3789
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3790
		}
C
Chris Wilson 已提交
3791 3792 3793 3794 3795 3796 3797 3798 3799

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
3800
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3801 3802
	int pipe;

3803
	for_each_pipe(dev_priv, pipe) {
C
Chris Wilson 已提交
3804 3805 3806 3807 3808 3809 3810 3811 3812
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

3813 3814
static void i915_irq_preinstall(struct drm_device * dev)
{
3815
	struct drm_i915_private *dev_priv = dev->dev_private;
3816 3817 3818 3819 3820 3821 3822
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3823
	I915_WRITE16(HWSTAM, 0xeffe);
3824
	for_each_pipe(dev_priv, pipe)
3825 3826 3827 3828 3829 3830 3831 3832
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
3833
	struct drm_i915_private *dev_priv = dev->dev_private;
3834
	u32 enable_mask;
3835

3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		I915_USER_INTERRUPT;

3854
	if (I915_HAS_HOTPLUG(dev)) {
3855 3856 3857
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		POSTING_READ(PORT_HOTPLUG_EN);

3858 3859 3860 3861 3862 3863 3864 3865 3866 3867
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3868
	i915_enable_asle_pipestat(dev);
3869

3870 3871
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3872
	spin_lock_irq(&dev_priv->irq_lock);
3873 3874
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3875
	spin_unlock_irq(&dev_priv->irq_lock);
3876

3877 3878 3879
	return 0;
}

3880 3881 3882 3883 3884 3885
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
3886
	struct drm_i915_private *dev_priv = dev->dev_private;
3887 3888
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

3889
	if (!intel_pipe_handle_vblank(dev, pipe))
3890 3891 3892
		return false;

	if ((iir & flip_pending) == 0)
3893
		goto check_page_flip;
3894 3895 3896 3897 3898 3899 3900 3901 3902 3903

	intel_prepare_page_flip(dev, plane);

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
3904
		goto check_page_flip;
3905 3906 3907

	intel_finish_page_flip(dev, pipe);
	return true;
3908 3909 3910 3911

check_page_flip:
	intel_check_page_flip(dev, pipe);
	return false;
3912 3913
}

3914
static irqreturn_t i915_irq_handler(int irq, void *arg)
3915
{
3916
	struct drm_device *dev = arg;
3917
	struct drm_i915_private *dev_priv = dev->dev_private;
3918
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3919 3920 3921 3922
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
3923 3924

	iir = I915_READ(IIR);
3925 3926
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
3927
		bool blc_event = false;
3928 3929 3930 3931 3932 3933

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
3934
		spin_lock(&dev_priv->irq_lock);
3935
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3936 3937 3938
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
3939

3940
		for_each_pipe(dev_priv, pipe) {
3941 3942 3943
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

3944
			/* Clear the PIPE*STAT regs before the IIR */
3945 3946
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
3947
				irq_received = true;
3948 3949
			}
		}
3950
		spin_unlock(&dev_priv->irq_lock);
3951 3952 3953 3954 3955

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
3956 3957 3958
		if (I915_HAS_HOTPLUG(dev) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
3959

3960
		I915_WRITE(IIR, iir & ~flip_mask);
3961 3962 3963 3964 3965
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

3966
		for_each_pipe(dev_priv, pipe) {
3967
			int plane = pipe;
3968
			if (HAS_FBC(dev))
3969
				plane = !plane;
3970

3971
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3972 3973
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3974 3975 3976

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
3977 3978

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3979
				i9xx_pipe_crc_irq_handler(dev, pipe);
3980

3981 3982 3983
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv,
								    pipe);
3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
4004
		ret = IRQ_HANDLED;
4005
		iir = new_iir;
4006
	} while (iir & ~flip_mask);
4007

4008
	i915_update_dri1_breadcrumb(dev);
4009

4010 4011 4012 4013 4014
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
4015
	struct drm_i915_private *dev_priv = dev->dev_private;
4016 4017 4018 4019 4020 4021 4022
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4023
	I915_WRITE16(HWSTAM, 0xffff);
4024
	for_each_pipe(dev_priv, pipe) {
4025
		/* Clear enable bits; then clear status bits */
4026
		I915_WRITE(PIPESTAT(pipe), 0);
4027 4028
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
4029 4030 4031 4032 4033 4034 4035 4036
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
4037
	struct drm_i915_private *dev_priv = dev->dev_private;
4038 4039
	int pipe;

4040 4041
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4042 4043

	I915_WRITE(HWSTAM, 0xeffe);
4044
	for_each_pipe(dev_priv, pipe)
4045 4046 4047 4048 4049 4050 4051 4052
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
4053
	struct drm_i915_private *dev_priv = dev->dev_private;
4054
	u32 enable_mask;
4055 4056 4057
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
4058
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4059
			       I915_DISPLAY_PORT_INTERRUPT |
4060 4061 4062 4063 4064 4065 4066
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
4067 4068
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4069 4070 4071 4072
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
4073

4074 4075
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4076
	spin_lock_irq(&dev_priv->irq_lock);
4077 4078 4079
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4080
	spin_unlock_irq(&dev_priv->irq_lock);
4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4101 4102 4103
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

4104
	i915_enable_asle_pipestat(dev);
4105 4106 4107 4108

	return 0;
}

4109
static void i915_hpd_irq_setup(struct drm_device *dev)
4110
{
4111
	struct drm_i915_private *dev_priv = dev->dev_private;
4112
	struct intel_encoder *intel_encoder;
4113 4114
	u32 hotplug_en;

4115 4116
	assert_spin_locked(&dev_priv->irq_lock);

4117 4118 4119 4120
	if (I915_HAS_HOTPLUG(dev)) {
		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
		/* Note HDMI and DP share hotplug bits */
4121
		/* enable bits are the same for all generations */
4122
		for_each_intel_encoder(dev, intel_encoder)
4123 4124
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4125 4126 4127 4128 4129 4130
		/* Programming the CRT detection parameters tends
		   to generate a spurious hotplug event about three
		   seconds later.  So just do it once.
		*/
		if (IS_G4X(dev))
			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4131
		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4132
		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4133

4134 4135 4136
		/* Ignore TV since it's buggy */
		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
	}
4137 4138
}

4139
static irqreturn_t i965_irq_handler(int irq, void *arg)
4140
{
4141
	struct drm_device *dev = arg;
4142
	struct drm_i915_private *dev_priv = dev->dev_private;
4143 4144 4145
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	int ret = IRQ_NONE, pipe;
4146 4147 4148
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4149 4150 4151 4152

	iir = I915_READ(IIR);

	for (;;) {
4153
		bool irq_received = (iir & ~flip_mask) != 0;
4154 4155
		bool blc_event = false;

4156 4157 4158 4159 4160
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
4161
		spin_lock(&dev_priv->irq_lock);
4162
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4163 4164 4165
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
4166

4167
		for_each_pipe(dev_priv, pipe) {
4168 4169 4170 4171 4172 4173 4174 4175
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4176
				irq_received = true;
4177 4178
			}
		}
4179
		spin_unlock(&dev_priv->irq_lock);
4180 4181 4182 4183 4184 4185 4186

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4187 4188
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
4189

4190
		I915_WRITE(IIR, iir & ~flip_mask);
4191 4192 4193 4194 4195 4196 4197
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);
		if (iir & I915_BSD_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[VCS]);

4198
		for_each_pipe(dev_priv, pipe) {
4199
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4200 4201
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4202 4203 4204

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4205 4206

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4207
				i9xx_pipe_crc_irq_handler(dev, pipe);
4208

4209 4210
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
4211
		}
4212 4213 4214 4215

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

4216 4217 4218
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

4237
	i915_update_dri1_breadcrumb(dev);
4238

4239 4240 4241 4242 4243
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4244
	struct drm_i915_private *dev_priv = dev->dev_private;
4245 4246 4247 4248 4249
	int pipe;

	if (!dev_priv)
		return;

4250 4251
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4252 4253

	I915_WRITE(HWSTAM, 0xffffffff);
4254
	for_each_pipe(dev_priv, pipe)
4255 4256 4257 4258
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

4259
	for_each_pipe(dev_priv, pipe)
4260 4261 4262 4263 4264
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4265
static void intel_hpd_irq_reenable_work(struct work_struct *work)
4266
{
4267 4268 4269
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv),
			     hotplug_reenable_work.work);
4270 4271 4272 4273
	struct drm_device *dev = dev_priv->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	int i;

4274 4275
	intel_runtime_pm_get(dev_priv);

4276
	spin_lock_irq(&dev_priv->irq_lock);
4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290
	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
		struct drm_connector *connector;

		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
			continue;

		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;

		list_for_each_entry(connector, &mode_config->connector_list, head) {
			struct intel_connector *intel_connector = to_intel_connector(connector);

			if (intel_connector->encoder->hpd_pin == i) {
				if (connector->polled != intel_connector->polled)
					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4291
							 connector->name);
4292 4293 4294 4295 4296 4297 4298 4299
				connector->polled = intel_connector->polled;
				if (!connector->polled)
					connector->polled = DRM_CONNECTOR_POLL_HPD;
			}
		}
	}
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
4300
	spin_unlock_irq(&dev_priv->irq_lock);
4301 4302

	intel_runtime_pm_put(dev_priv);
4303 4304
}

4305 4306 4307 4308 4309 4310 4311
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4312
void intel_irq_init(struct drm_i915_private *dev_priv)
4313
{
4314
	struct drm_device *dev = dev_priv->dev;
4315 4316

	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
4317
	INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
4318
	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
4319
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4320
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4321

4322
	/* Let's track the enabled rps events */
4323
	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
4324
		/* WaGsvRC0ResidencyMethod:vlv */
4325 4326 4327
		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
	else
		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4328

4329 4330
	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
		    i915_hangcheck_elapsed,
4331
		    (unsigned long) dev);
4332
	INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
4333
			  intel_hpd_irq_reenable_work);
4334

4335
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
4336

4337
	if (IS_GEN2(dev_priv)) {
4338 4339
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4340
	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4341 4342
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4343 4344 4345
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4346 4347
	}

4348 4349 4350 4351 4352
	/*
	 * Opt out of the vblank disable timer on everything except gen2.
	 * Gen2 doesn't have a hardware frame counter and so depends on
	 * vblank interrupts to produce sane vblank seuquence numbers.
	 */
4353
	if (!IS_GEN2(dev_priv))
4354 4355
		dev->vblank_disable_immediate = true;

4356
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4357
		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4358 4359
		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
	}
4360

4361
	if (IS_CHERRYVIEW(dev_priv)) {
4362 4363 4364 4365 4366 4367 4368
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4369
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
4370 4371 4372 4373 4374 4375
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4376
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4377
	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4378
		dev->driver->irq_handler = gen8_irq_handler;
4379
		dev->driver->irq_preinstall = gen8_irq_reset;
4380 4381 4382 4383 4384
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4385 4386
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
4387
		dev->driver->irq_preinstall = ironlake_irq_reset;
4388 4389 4390 4391
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4392
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4393
	} else {
4394
		if (INTEL_INFO(dev_priv)->gen == 2) {
C
Chris Wilson 已提交
4395 4396 4397 4398
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4399
		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4400 4401 4402 4403
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
4404
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
4405
		} else {
4406 4407 4408 4409
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
4410
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
4411
		}
4412 4413 4414 4415
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4416

4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428
/**
 * intel_hpd_init - initializes and enables hpd support
 * @dev_priv: i915 device instance
 *
 * This function enables the hotplug support. It requires that interrupts have
 * already been enabled with intel_irq_init_hw(). From this point on hotplug and
 * poll request can run concurrently to other code, so locking rules must be
 * obeyed.
 *
 * This is a separate step from interrupt enabling to simplify the locking rules
 * in the driver load and resume code.
 */
4429
void intel_hpd_init(struct drm_i915_private *dev_priv)
4430
{
4431
	struct drm_device *dev = dev_priv->dev;
4432 4433 4434
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_connector *connector;
	int i;
4435

4436 4437 4438 4439 4440 4441 4442
	for (i = 1; i < HPD_NUM_PINS; i++) {
		dev_priv->hpd_stats[i].hpd_cnt = 0;
		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
	}
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		struct intel_connector *intel_connector = to_intel_connector(connector);
		connector->polled = intel_connector->polled;
4443 4444 4445
		if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
			connector->polled = DRM_CONNECTOR_POLL_HPD;
		if (intel_connector->mst_port)
4446 4447
			connector->polled = DRM_CONNECTOR_POLL_HPD;
	}
4448 4449 4450

	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked checks happy. */
4451
	spin_lock_irq(&dev_priv->irq_lock);
4452 4453
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
4454
	spin_unlock_irq(&dev_priv->irq_lock);
4455
}
4456

4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479
int intel_irq_install(struct drm_i915_private *dev_priv)
{
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
	dev_priv->pm.irqs_enabled = true;

	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
}

4480 4481 4482 4483 4484 4485 4486
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4487 4488 4489 4490 4491 4492 4493
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
	drm_irq_uninstall(dev_priv->dev);
	intel_hpd_cancel_work(dev_priv);
	dev_priv->pm.irqs_enabled = false;
}

4494 4495 4496 4497 4498 4499 4500
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4501
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4502
{
4503
	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
4504
	dev_priv->pm.irqs_enabled = false;
4505 4506
}

4507 4508 4509 4510 4511 4512 4513
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4514
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4515
{
4516
	dev_priv->pm.irqs_enabled = true;
4517 4518
	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4519
}